blob: d275b728c03a1df9ec4f2454f90dce103dce763d [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010037#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
Chris Wilson57822dc2017-02-22 11:40:48 +000040#include "i915_gem_clflush.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020041#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070042#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080043#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080044#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010045#include <drm/drm_dp_helper.h>
46#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070047#include <drm/drm_plane_helper.h>
48#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080049#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080050#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080051
Daniel Vetter5a21b662016-05-24 17:13:53 +020052static bool is_mmio_work(struct intel_flip_work *work)
53{
54 return work->mmio_work.func;
55}
56
Matt Roper465c1202014-05-29 08:06:54 -070057/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010058static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010059 DRM_FORMAT_C8,
60 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010062 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070063};
64
65/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010066static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010067 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070070 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010071 DRM_FORMAT_XRGB2101010,
72 DRM_FORMAT_XBGR2101010,
73};
74
75static const uint32_t skl_primary_formats[] = {
76 DRM_FORMAT_C8,
77 DRM_FORMAT_RGB565,
78 DRM_FORMAT_XRGB8888,
79 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010080 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070081 DRM_FORMAT_ABGR8888,
82 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070083 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053084 DRM_FORMAT_YUYV,
85 DRM_FORMAT_YVYU,
86 DRM_FORMAT_UYVY,
87 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070088};
89
Matt Roper3d7d6512014-06-10 08:28:13 -070090/* Cursor formats */
91static const uint32_t intel_cursor_formats[] = {
92 DRM_FORMAT_ARGB8888,
93};
94
Jesse Barnesf1f644d2013-06-27 00:39:25 +030095static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020096 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030097static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020098 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030099
Chris Wilson24dbf512017-02-15 10:59:18 +0000100static int intel_framebuffer_init(struct intel_framebuffer *ifb,
101 struct drm_i915_gem_object *obj,
102 struct drm_mode_fb_cmd2 *mode_cmd);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200103static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
104static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200105static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200106static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700107 struct intel_link_m_n *m_n,
108 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200109static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200110static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200111static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200112static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200113 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200114static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200115 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200116static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
117static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530118static void intel_crtc_init_scalers(struct intel_crtc *crtc,
119 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200120static void skylake_pfit_enable(struct intel_crtc *crtc);
121static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
122static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200123static void intel_modeset_setup_hw_state(struct drm_device *dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200124static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100125
Ma Lingd4906092009-03-18 20:13:27 +0800126struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300127 struct {
128 int min, max;
129 } dot, vco, n, m, m1, m2, p, p1;
130
131 struct {
132 int dot_limit;
133 int p2_slow, p2_fast;
134 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800135};
Jesse Barnes79e53942008-11-07 14:24:08 -0800136
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300137/* returns HPLL frequency in kHz */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200138int vlv_get_hpll_vco(struct drm_i915_private *dev_priv)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300139{
140 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
141
142 /* Obtain SKU information */
143 mutex_lock(&dev_priv->sb_lock);
144 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
145 CCK_FUSE_HPLL_FREQ_MASK;
146 mutex_unlock(&dev_priv->sb_lock);
147
148 return vco_freq[hpll_freq] * 1000;
149}
150
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200151int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
152 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300153{
154 u32 val;
155 int divider;
156
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300157 mutex_lock(&dev_priv->sb_lock);
158 val = vlv_cck_read(dev_priv, reg);
159 mutex_unlock(&dev_priv->sb_lock);
160
161 divider = val & CCK_FREQUENCY_VALUES;
162
163 WARN((val & CCK_FREQUENCY_STATUS) !=
164 (divider << CCK_FREQUENCY_STATUS_SHIFT),
165 "%s change in progress\n", name);
166
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200167 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
168}
169
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200170int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
171 const char *name, u32 reg)
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200172{
173 if (dev_priv->hpll_freq == 0)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200174 dev_priv->hpll_freq = vlv_get_hpll_vco(dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200175
176 return vlv_get_cck_clock(dev_priv, name, reg,
177 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300178}
179
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300180static void intel_update_czclk(struct drm_i915_private *dev_priv)
181{
Wayne Boyer666a4532015-12-09 12:29:35 -0800182 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300183 return;
184
185 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
186 CCK_CZ_CLOCK_CONTROL);
187
188 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
189}
190
Chris Wilson021357a2010-09-07 20:54:59 +0100191static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200192intel_fdi_link_freq(struct drm_i915_private *dev_priv,
193 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100194{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200195 if (HAS_DDI(dev_priv))
196 return pipe_config->port_clock; /* SPLL */
197 else if (IS_GEN5(dev_priv))
198 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200199 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200200 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100201}
202
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300203static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400204 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200205 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200206 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400207 .m = { .min = 96, .max = 140 },
208 .m1 = { .min = 18, .max = 26 },
209 .m2 = { .min = 6, .max = 16 },
210 .p = { .min = 4, .max = 128 },
211 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700212 .p2 = { .dot_limit = 165000,
213 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700214};
215
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300216static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200217 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200218 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200219 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200220 .m = { .min = 96, .max = 140 },
221 .m1 = { .min = 18, .max = 26 },
222 .m2 = { .min = 6, .max = 16 },
223 .p = { .min = 4, .max = 128 },
224 .p1 = { .min = 2, .max = 33 },
225 .p2 = { .dot_limit = 165000,
226 .p2_slow = 4, .p2_fast = 4 },
227};
228
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300229static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400230 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200231 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200232 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400233 .m = { .min = 96, .max = 140 },
234 .m1 = { .min = 18, .max = 26 },
235 .m2 = { .min = 6, .max = 16 },
236 .p = { .min = 4, .max = 128 },
237 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700238 .p2 = { .dot_limit = 165000,
239 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
Eric Anholt273e27c2011-03-30 13:01:10 -0700241
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300242static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400243 .dot = { .min = 20000, .max = 400000 },
244 .vco = { .min = 1400000, .max = 2800000 },
245 .n = { .min = 1, .max = 6 },
246 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100247 .m1 = { .min = 8, .max = 18 },
248 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400249 .p = { .min = 5, .max = 80 },
250 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700251 .p2 = { .dot_limit = 200000,
252 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700253};
254
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300255static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400256 .dot = { .min = 20000, .max = 400000 },
257 .vco = { .min = 1400000, .max = 2800000 },
258 .n = { .min = 1, .max = 6 },
259 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100260 .m1 = { .min = 8, .max = 18 },
261 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400262 .p = { .min = 7, .max = 98 },
263 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700264 .p2 = { .dot_limit = 112000,
265 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700266};
267
Eric Anholt273e27c2011-03-30 13:01:10 -0700268
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300269static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 .dot = { .min = 25000, .max = 270000 },
271 .vco = { .min = 1750000, .max = 3500000},
272 .n = { .min = 1, .max = 4 },
273 .m = { .min = 104, .max = 138 },
274 .m1 = { .min = 17, .max = 23 },
275 .m2 = { .min = 5, .max = 11 },
276 .p = { .min = 10, .max = 30 },
277 .p1 = { .min = 1, .max = 3},
278 .p2 = { .dot_limit = 270000,
279 .p2_slow = 10,
280 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800281 },
Keith Packarde4b36692009-06-05 19:22:17 -0700282};
283
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300284static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700285 .dot = { .min = 22000, .max = 400000 },
286 .vco = { .min = 1750000, .max = 3500000},
287 .n = { .min = 1, .max = 4 },
288 .m = { .min = 104, .max = 138 },
289 .m1 = { .min = 16, .max = 23 },
290 .m2 = { .min = 5, .max = 11 },
291 .p = { .min = 5, .max = 80 },
292 .p1 = { .min = 1, .max = 8},
293 .p2 = { .dot_limit = 165000,
294 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700295};
296
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300297static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700298 .dot = { .min = 20000, .max = 115000 },
299 .vco = { .min = 1750000, .max = 3500000 },
300 .n = { .min = 1, .max = 3 },
301 .m = { .min = 104, .max = 138 },
302 .m1 = { .min = 17, .max = 23 },
303 .m2 = { .min = 5, .max = 11 },
304 .p = { .min = 28, .max = 112 },
305 .p1 = { .min = 2, .max = 8 },
306 .p2 = { .dot_limit = 0,
307 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800308 },
Keith Packarde4b36692009-06-05 19:22:17 -0700309};
310
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300311static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700312 .dot = { .min = 80000, .max = 224000 },
313 .vco = { .min = 1750000, .max = 3500000 },
314 .n = { .min = 1, .max = 3 },
315 .m = { .min = 104, .max = 138 },
316 .m1 = { .min = 17, .max = 23 },
317 .m2 = { .min = 5, .max = 11 },
318 .p = { .min = 14, .max = 42 },
319 .p1 = { .min = 2, .max = 6 },
320 .p2 = { .dot_limit = 0,
321 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800322 },
Keith Packarde4b36692009-06-05 19:22:17 -0700323};
324
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300325static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400326 .dot = { .min = 20000, .max = 400000},
327 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700328 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400329 .n = { .min = 3, .max = 6 },
330 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700331 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400332 .m1 = { .min = 0, .max = 0 },
333 .m2 = { .min = 0, .max = 254 },
334 .p = { .min = 5, .max = 80 },
335 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700336 .p2 = { .dot_limit = 200000,
337 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700338};
339
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300340static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400341 .dot = { .min = 20000, .max = 400000 },
342 .vco = { .min = 1700000, .max = 3500000 },
343 .n = { .min = 3, .max = 6 },
344 .m = { .min = 2, .max = 256 },
345 .m1 = { .min = 0, .max = 0 },
346 .m2 = { .min = 0, .max = 254 },
347 .p = { .min = 7, .max = 112 },
348 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700349 .p2 = { .dot_limit = 112000,
350 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700351};
352
Eric Anholt273e27c2011-03-30 13:01:10 -0700353/* Ironlake / Sandybridge
354 *
355 * We calculate clock using (register_value + 2) for N/M1/M2, so here
356 * the range value for them is (actual_value - 2).
357 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300358static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700359 .dot = { .min = 25000, .max = 350000 },
360 .vco = { .min = 1760000, .max = 3510000 },
361 .n = { .min = 1, .max = 5 },
362 .m = { .min = 79, .max = 127 },
363 .m1 = { .min = 12, .max = 22 },
364 .m2 = { .min = 5, .max = 9 },
365 .p = { .min = 5, .max = 80 },
366 .p1 = { .min = 1, .max = 8 },
367 .p2 = { .dot_limit = 225000,
368 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700369};
370
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300371static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700372 .dot = { .min = 25000, .max = 350000 },
373 .vco = { .min = 1760000, .max = 3510000 },
374 .n = { .min = 1, .max = 3 },
375 .m = { .min = 79, .max = 118 },
376 .m1 = { .min = 12, .max = 22 },
377 .m2 = { .min = 5, .max = 9 },
378 .p = { .min = 28, .max = 112 },
379 .p1 = { .min = 2, .max = 8 },
380 .p2 = { .dot_limit = 225000,
381 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800382};
383
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300384static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700385 .dot = { .min = 25000, .max = 350000 },
386 .vco = { .min = 1760000, .max = 3510000 },
387 .n = { .min = 1, .max = 3 },
388 .m = { .min = 79, .max = 127 },
389 .m1 = { .min = 12, .max = 22 },
390 .m2 = { .min = 5, .max = 9 },
391 .p = { .min = 14, .max = 56 },
392 .p1 = { .min = 2, .max = 8 },
393 .p2 = { .dot_limit = 225000,
394 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800395};
396
Eric Anholt273e27c2011-03-30 13:01:10 -0700397/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300398static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700399 .dot = { .min = 25000, .max = 350000 },
400 .vco = { .min = 1760000, .max = 3510000 },
401 .n = { .min = 1, .max = 2 },
402 .m = { .min = 79, .max = 126 },
403 .m1 = { .min = 12, .max = 22 },
404 .m2 = { .min = 5, .max = 9 },
405 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400406 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700407 .p2 = { .dot_limit = 225000,
408 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800409};
410
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300411static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700412 .dot = { .min = 25000, .max = 350000 },
413 .vco = { .min = 1760000, .max = 3510000 },
414 .n = { .min = 1, .max = 3 },
415 .m = { .min = 79, .max = 126 },
416 .m1 = { .min = 12, .max = 22 },
417 .m2 = { .min = 5, .max = 9 },
418 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400419 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700420 .p2 = { .dot_limit = 225000,
421 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800422};
423
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300424static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300425 /*
426 * These are the data rate limits (measured in fast clocks)
427 * since those are the strictest limits we have. The fast
428 * clock and actual rate limits are more relaxed, so checking
429 * them would make no difference.
430 */
431 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200432 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700433 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700434 .m1 = { .min = 2, .max = 3 },
435 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300436 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300437 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700438};
439
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300440static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300441 /*
442 * These are the data rate limits (measured in fast clocks)
443 * since those are the strictest limits we have. The fast
444 * clock and actual rate limits are more relaxed, so checking
445 * them would make no difference.
446 */
447 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200448 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300449 .n = { .min = 1, .max = 1 },
450 .m1 = { .min = 2, .max = 2 },
451 .m2 = { .min = 24 << 22, .max = 175 << 22 },
452 .p1 = { .min = 2, .max = 4 },
453 .p2 = { .p2_slow = 1, .p2_fast = 14 },
454};
455
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300456static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200457 /* FIXME: find real dot limits */
458 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530459 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200460 .n = { .min = 1, .max = 1 },
461 .m1 = { .min = 2, .max = 2 },
462 /* FIXME: find real m2 limits */
463 .m2 = { .min = 2 << 22, .max = 255 << 22 },
464 .p1 = { .min = 2, .max = 4 },
465 .p2 = { .p2_slow = 1, .p2_fast = 20 },
466};
467
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200468static bool
469needs_modeset(struct drm_crtc_state *state)
470{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200471 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200472}
473
Imre Deakdccbea32015-06-22 23:35:51 +0300474/*
475 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
476 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
477 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
478 * The helpers' return value is the rate of the clock that is fed to the
479 * display engine's pipe which can be the above fast dot clock rate or a
480 * divided-down version of it.
481 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500482/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300483static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800484{
Shaohua Li21778322009-02-23 15:19:16 +0800485 clock->m = clock->m2 + 2;
486 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200487 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300488 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300489 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
490 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300491
492 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800493}
494
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200495static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
496{
497 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
498}
499
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300500static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800501{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200502 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800503 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200504 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300505 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300506 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
507 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300508
509 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800510}
511
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300512static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300513{
514 clock->m = clock->m1 * clock->m2;
515 clock->p = clock->p1 * clock->p2;
516 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300517 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300518 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
519 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300520
521 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300522}
523
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300524int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300525{
526 clock->m = clock->m1 * clock->m2;
527 clock->p = clock->p1 * clock->p2;
528 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300529 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300530 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
531 clock->n << 22);
532 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300533
534 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300535}
536
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800537#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800538/**
539 * Returns whether the given set of divisors are valid for a given refclk with
540 * the given connectors.
541 */
542
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100543static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300544 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300545 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800546{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300547 if (clock->n < limit->n.min || limit->n.max < clock->n)
548 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800549 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400550 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800551 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400552 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800553 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400554 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300555
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100556 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200557 !IS_CHERRYVIEW(dev_priv) && !IS_GEN9_LP(dev_priv))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300558 if (clock->m1 <= clock->m2)
559 INTELPllInvalid("m1 <= m2\n");
560
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100561 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200562 !IS_GEN9_LP(dev_priv)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300563 if (clock->p < limit->p.min || limit->p.max < clock->p)
564 INTELPllInvalid("p out of range\n");
565 if (clock->m < limit->m.min || limit->m.max < clock->m)
566 INTELPllInvalid("m out of range\n");
567 }
568
Jesse Barnes79e53942008-11-07 14:24:08 -0800569 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400570 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800571 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
572 * connector, etc., rather than just a single range.
573 */
574 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400575 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800576
577 return true;
578}
579
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300580static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300581i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300582 const struct intel_crtc_state *crtc_state,
583 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800584{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300585 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800586
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300587 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100589 * For LVDS just rely on its current settings for dual-channel.
590 * We haven't figured out how to reliably set up different
591 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800592 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100593 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300594 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800595 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300596 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800597 } else {
598 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300599 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800600 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300601 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800602 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300603}
604
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200605/*
606 * Returns a set of divisors for the desired target clock with the given
607 * refclk, or FALSE. The returned values represent the clock equation:
608 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
609 *
610 * Target and reference clocks are specified in kHz.
611 *
612 * If match_clock is provided, then best_clock P divider must match the P
613 * divider from @match_clock used for LVDS downclocking.
614 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300615static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300616i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300617 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300618 int target, int refclk, struct dpll *match_clock,
619 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300620{
621 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300622 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300623 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800624
Akshay Joshi0206e352011-08-16 15:34:10 -0400625 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800626
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300627 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
628
Zhao Yakui42158662009-11-20 11:24:18 +0800629 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
630 clock.m1++) {
631 for (clock.m2 = limit->m2.min;
632 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200633 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800634 break;
635 for (clock.n = limit->n.min;
636 clock.n <= limit->n.max; clock.n++) {
637 for (clock.p1 = limit->p1.min;
638 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800639 int this_err;
640
Imre Deakdccbea32015-06-22 23:35:51 +0300641 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100642 if (!intel_PLL_is_valid(to_i915(dev),
643 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000644 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800645 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800646 if (match_clock &&
647 clock.p != match_clock->p)
648 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800649
650 this_err = abs(clock.dot - target);
651 if (this_err < err) {
652 *best_clock = clock;
653 err = this_err;
654 }
655 }
656 }
657 }
658 }
659
660 return (err != target);
661}
662
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200663/*
664 * Returns a set of divisors for the desired target clock with the given
665 * refclk, or FALSE. The returned values represent the clock equation:
666 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
667 *
668 * Target and reference clocks are specified in kHz.
669 *
670 * If match_clock is provided, then best_clock P divider must match the P
671 * divider from @match_clock used for LVDS downclocking.
672 */
Ma Lingd4906092009-03-18 20:13:27 +0800673static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300674pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200675 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300676 int target, int refclk, struct dpll *match_clock,
677 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200678{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300679 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300680 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200681 int err = target;
682
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200683 memset(best_clock, 0, sizeof(*best_clock));
684
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300685 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
686
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200687 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
688 clock.m1++) {
689 for (clock.m2 = limit->m2.min;
690 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200691 for (clock.n = limit->n.min;
692 clock.n <= limit->n.max; clock.n++) {
693 for (clock.p1 = limit->p1.min;
694 clock.p1 <= limit->p1.max; clock.p1++) {
695 int this_err;
696
Imre Deakdccbea32015-06-22 23:35:51 +0300697 pnv_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100698 if (!intel_PLL_is_valid(to_i915(dev),
699 limit,
Jesse Barnes79e53942008-11-07 14:24:08 -0800700 &clock))
701 continue;
702 if (match_clock &&
703 clock.p != match_clock->p)
704 continue;
705
706 this_err = abs(clock.dot - target);
707 if (this_err < err) {
708 *best_clock = clock;
709 err = this_err;
710 }
711 }
712 }
713 }
714 }
715
716 return (err != target);
717}
718
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200719/*
720 * Returns a set of divisors for the desired target clock with the given
721 * refclk, or FALSE. The returned values represent the clock equation:
722 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200723 *
724 * Target and reference clocks are specified in kHz.
725 *
726 * If match_clock is provided, then best_clock P divider must match the P
727 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200728 */
Ma Lingd4906092009-03-18 20:13:27 +0800729static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300730g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200731 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300732 int target, int refclk, struct dpll *match_clock,
733 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800734{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300735 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300736 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800737 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300738 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400739 /* approximately equals target * 0.00585 */
740 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800741
742 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300743
744 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
745
Ma Lingd4906092009-03-18 20:13:27 +0800746 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200747 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800748 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200749 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800750 for (clock.m1 = limit->m1.max;
751 clock.m1 >= limit->m1.min; clock.m1--) {
752 for (clock.m2 = limit->m2.max;
753 clock.m2 >= limit->m2.min; clock.m2--) {
754 for (clock.p1 = limit->p1.max;
755 clock.p1 >= limit->p1.min; clock.p1--) {
756 int this_err;
757
Imre Deakdccbea32015-06-22 23:35:51 +0300758 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100759 if (!intel_PLL_is_valid(to_i915(dev),
760 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000761 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800762 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000763
764 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800765 if (this_err < err_most) {
766 *best_clock = clock;
767 err_most = this_err;
768 max_n = clock.n;
769 found = true;
770 }
771 }
772 }
773 }
774 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800775 return found;
776}
Ma Lingd4906092009-03-18 20:13:27 +0800777
Imre Deakd5dd62b2015-03-17 11:40:03 +0200778/*
779 * Check if the calculated PLL configuration is more optimal compared to the
780 * best configuration and error found so far. Return the calculated error.
781 */
782static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300783 const struct dpll *calculated_clock,
784 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200785 unsigned int best_error_ppm,
786 unsigned int *error_ppm)
787{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200788 /*
789 * For CHV ignore the error and consider only the P value.
790 * Prefer a bigger P value based on HW requirements.
791 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100792 if (IS_CHERRYVIEW(to_i915(dev))) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200793 *error_ppm = 0;
794
795 return calculated_clock->p > best_clock->p;
796 }
797
Imre Deak24be4e42015-03-17 11:40:04 +0200798 if (WARN_ON_ONCE(!target_freq))
799 return false;
800
Imre Deakd5dd62b2015-03-17 11:40:03 +0200801 *error_ppm = div_u64(1000000ULL *
802 abs(target_freq - calculated_clock->dot),
803 target_freq);
804 /*
805 * Prefer a better P value over a better (smaller) error if the error
806 * is small. Ensure this preference for future configurations too by
807 * setting the error to 0.
808 */
809 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
810 *error_ppm = 0;
811
812 return true;
813 }
814
815 return *error_ppm + 10 < best_error_ppm;
816}
817
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200818/*
819 * Returns a set of divisors for the desired target clock with the given
820 * refclk, or FALSE. The returned values represent the clock equation:
821 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
822 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800823static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300824vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200825 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300826 int target, int refclk, struct dpll *match_clock,
827 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700828{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200829 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300830 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300831 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300832 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300833 /* min update 19.2 MHz */
834 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300835 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700836
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300837 target *= 5; /* fast clock */
838
839 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700840
841 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300842 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300843 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300844 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300845 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300846 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700847 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300848 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200849 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300850
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300851 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
852 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300853
Imre Deakdccbea32015-06-22 23:35:51 +0300854 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300855
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100856 if (!intel_PLL_is_valid(to_i915(dev),
857 limit,
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300858 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300859 continue;
860
Imre Deakd5dd62b2015-03-17 11:40:03 +0200861 if (!vlv_PLL_is_optimal(dev, target,
862 &clock,
863 best_clock,
864 bestppm, &ppm))
865 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300866
Imre Deakd5dd62b2015-03-17 11:40:03 +0200867 *best_clock = clock;
868 bestppm = ppm;
869 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700870 }
871 }
872 }
873 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700874
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300875 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700876}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700877
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200878/*
879 * Returns a set of divisors for the desired target clock with the given
880 * refclk, or FALSE. The returned values represent the clock equation:
881 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
882 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300883static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300884chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200885 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300886 int target, int refclk, struct dpll *match_clock,
887 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300888{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200889 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300890 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200891 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300892 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300893 uint64_t m2;
894 int found = false;
895
896 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200897 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300898
899 /*
900 * Based on hardware doc, the n always set to 1, and m1 always
901 * set to 2. If requires to support 200Mhz refclk, we need to
902 * revisit this because n may not 1 anymore.
903 */
904 clock.n = 1, clock.m1 = 2;
905 target *= 5; /* fast clock */
906
907 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
908 for (clock.p2 = limit->p2.p2_fast;
909 clock.p2 >= limit->p2.p2_slow;
910 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200911 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300912
913 clock.p = clock.p1 * clock.p2;
914
915 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
916 clock.n) << 22, refclk * clock.m1);
917
918 if (m2 > INT_MAX/clock.m1)
919 continue;
920
921 clock.m2 = m2;
922
Imre Deakdccbea32015-06-22 23:35:51 +0300923 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300924
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100925 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300926 continue;
927
Imre Deak9ca3ba02015-03-17 11:40:05 +0200928 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
929 best_error_ppm, &error_ppm))
930 continue;
931
932 *best_clock = clock;
933 best_error_ppm = error_ppm;
934 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300935 }
936 }
937
938 return found;
939}
940
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200941bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300942 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200943{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200944 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300945 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200946
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200947 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200948 target_clock, refclk, NULL, best_clock);
949}
950
Ville Syrjälä525b9312016-10-31 22:37:02 +0200951bool intel_crtc_active(struct intel_crtc *crtc)
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300952{
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300953 /* Be paranoid as we can arrive here with only partial
954 * state retrieved from the hardware during setup.
955 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100956 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300957 * as Haswell has gained clock readout/fastboot support.
958 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000959 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300960 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700961 *
962 * FIXME: The intel_crtc->active here should be switched to
963 * crtc->state->active once we have proper CRTC states wired up
964 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300965 */
Ville Syrjälä525b9312016-10-31 22:37:02 +0200966 return crtc->active && crtc->base.primary->state->fb &&
967 crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300968}
969
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200970enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
971 enum pipe pipe)
972{
Ville Syrjälä98187832016-10-31 22:37:10 +0200973 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200974
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200975 return crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200976}
977
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +0000978static bool pipe_dsl_stopped(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300979{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200980 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300981 u32 line1, line2;
982 u32 line_mask;
983
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100984 if (IS_GEN2(dev_priv))
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300985 line_mask = DSL_LINEMASK_GEN2;
986 else
987 line_mask = DSL_LINEMASK_GEN3;
988
989 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +0200990 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300991 line2 = I915_READ(reg) & line_mask;
992
993 return line1 == line2;
994}
995
Keith Packardab7ad7f2010-10-03 00:33:06 -0700996/*
997 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300998 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700999 *
1000 * After disabling a pipe, we can't wait for vblank in the usual way,
1001 * spinning on the vblank interrupt status bit, since we won't actually
1002 * see an interrupt when the pipe is disabled.
1003 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001004 * On Gen4 and above:
1005 * wait for the pipe register state bit to turn off
1006 *
1007 * Otherwise:
1008 * wait for the display line value to settle (it usually
1009 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001010 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001011 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001012static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001013{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001014 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001015 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001016 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001017
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001018 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001019 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001020
Keith Packardab7ad7f2010-10-03 00:33:06 -07001021 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001022 if (intel_wait_for_register(dev_priv,
1023 reg, I965_PIPECONF_ACTIVE, 0,
1024 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001025 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001026 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001027 /* Wait for the display line to settle */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001028 if (wait_for(pipe_dsl_stopped(dev_priv, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001029 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001030 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001031}
1032
Jesse Barnesb24e7172011-01-04 15:09:30 -08001033/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001034void assert_pll(struct drm_i915_private *dev_priv,
1035 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001036{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001037 u32 val;
1038 bool cur_state;
1039
Ville Syrjälä649636e2015-09-22 19:50:01 +03001040 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001041 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001042 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001043 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001044 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001045}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001046
Jani Nikula23538ef2013-08-27 15:12:22 +03001047/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001048void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001049{
1050 u32 val;
1051 bool cur_state;
1052
Ville Syrjäläa5805162015-05-26 20:42:30 +03001053 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001054 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001055 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001056
1057 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001058 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001059 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001060 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001061}
Jani Nikula23538ef2013-08-27 15:12:22 +03001062
Jesse Barnes040484a2011-01-03 12:14:26 -08001063static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1064 enum pipe pipe, bool state)
1065{
Jesse Barnes040484a2011-01-03 12:14:26 -08001066 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001067 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1068 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001069
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001070 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001071 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001072 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001073 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001074 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001075 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001076 cur_state = !!(val & FDI_TX_ENABLE);
1077 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001078 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001079 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001080 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001081}
1082#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1083#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1084
1085static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1086 enum pipe pipe, bool state)
1087{
Jesse Barnes040484a2011-01-03 12:14:26 -08001088 u32 val;
1089 bool cur_state;
1090
Ville Syrjälä649636e2015-09-22 19:50:01 +03001091 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001092 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001093 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001094 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001095 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001096}
1097#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1098#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1099
1100static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1101 enum pipe pipe)
1102{
Jesse Barnes040484a2011-01-03 12:14:26 -08001103 u32 val;
1104
1105 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001106 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001107 return;
1108
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001109 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001110 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001111 return;
1112
Ville Syrjälä649636e2015-09-22 19:50:01 +03001113 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001114 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001115}
1116
Daniel Vetter55607e82013-06-16 21:42:39 +02001117void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1118 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001119{
Jesse Barnes040484a2011-01-03 12:14:26 -08001120 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001121 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001122
Ville Syrjälä649636e2015-09-22 19:50:01 +03001123 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001124 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001125 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001126 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001127 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001128}
1129
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001130void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001131{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001132 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001133 u32 val;
1134 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001135 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001136
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001137 if (WARN_ON(HAS_DDI(dev_priv)))
Jani Nikulabedd4db2014-08-22 15:04:13 +03001138 return;
1139
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001140 if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001141 u32 port_sel;
1142
Imre Deak44cb7342016-08-10 14:07:29 +03001143 pp_reg = PP_CONTROL(0);
1144 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001145
1146 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1147 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1148 panel_pipe = PIPE_B;
1149 /* XXX: else fix for eDP */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001150 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001151 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001152 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001153 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001154 } else {
Imre Deak44cb7342016-08-10 14:07:29 +03001155 pp_reg = PP_CONTROL(0);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001156 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1157 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001158 }
1159
1160 val = I915_READ(pp_reg);
1161 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001162 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001163 locked = false;
1164
Rob Clarke2c719b2014-12-15 13:56:32 -05001165 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001166 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001167 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001168}
1169
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001170static void assert_cursor(struct drm_i915_private *dev_priv,
1171 enum pipe pipe, bool state)
1172{
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001173 bool cur_state;
1174
Jani Nikula2a307c22016-11-30 17:43:04 +02001175 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001176 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001177 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001178 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001179
Rob Clarke2c719b2014-12-15 13:56:32 -05001180 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001181 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001182 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001183}
1184#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1185#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1186
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001187void assert_pipe(struct drm_i915_private *dev_priv,
1188 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001189{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001190 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001191 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1192 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001193 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001194
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001195 /* if we need the pipe quirk it must be always on */
1196 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1197 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001198 state = true;
1199
Imre Deak4feed0e2016-02-12 18:55:14 +02001200 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1201 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001202 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001203 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001204
1205 intel_display_power_put(dev_priv, power_domain);
1206 } else {
1207 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001208 }
1209
Rob Clarke2c719b2014-12-15 13:56:32 -05001210 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001211 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001212 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001213}
1214
Chris Wilson931872f2012-01-16 23:01:13 +00001215static void assert_plane(struct drm_i915_private *dev_priv,
1216 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001217{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001218 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001219 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001220
Ville Syrjälä649636e2015-09-22 19:50:01 +03001221 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001222 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001223 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001224 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001225 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001226}
1227
Chris Wilson931872f2012-01-16 23:01:13 +00001228#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1229#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1230
Jesse Barnesb24e7172011-01-04 15:09:30 -08001231static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1232 enum pipe pipe)
1233{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001234 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001235
Ville Syrjälä653e1022013-06-04 13:49:05 +03001236 /* Primary planes are fixed to pipes on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001237 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001238 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001239 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001240 "plane %c assertion failure, should be disabled but not\n",
1241 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001242 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001243 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001244
Jesse Barnesb24e7172011-01-04 15:09:30 -08001245 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001246 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001247 u32 val = I915_READ(DSPCNTR(i));
1248 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001249 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001250 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001251 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1252 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001253 }
1254}
1255
Jesse Barnes19332d72013-03-28 09:55:38 -07001256static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1257 enum pipe pipe)
1258{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001259 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001260
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001261 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001262 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001263 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001264 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001265 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1266 sprite, pipe_name(pipe));
1267 }
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001268 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001269 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä83c04a62016-11-22 18:02:00 +02001270 u32 val = I915_READ(SPCNTR(pipe, PLANE_SPRITE0 + sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001271 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001272 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001273 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001274 }
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001275 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001276 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001277 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001278 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001279 plane_name(pipe), pipe_name(pipe));
Ville Syrjäläab330812017-04-21 21:14:32 +03001280 } else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001281 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001282 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001283 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1284 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001285 }
1286}
1287
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001288static void assert_vblank_disabled(struct drm_crtc *crtc)
1289{
Rob Clarke2c719b2014-12-15 13:56:32 -05001290 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001291 drm_crtc_vblank_put(crtc);
1292}
1293
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001294void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1295 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001296{
Jesse Barnes92f25842011-01-04 15:09:34 -08001297 u32 val;
1298 bool enabled;
1299
Ville Syrjälä649636e2015-09-22 19:50:01 +03001300 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001301 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001302 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001303 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1304 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001305}
1306
Keith Packard4e634382011-08-06 10:39:45 -07001307static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1308 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001309{
1310 if ((val & DP_PORT_EN) == 0)
1311 return false;
1312
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001313 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001314 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001315 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1316 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001317 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001318 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1319 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001320 } else {
1321 if ((val & DP_PIPE_MASK) != (pipe << 30))
1322 return false;
1323 }
1324 return true;
1325}
1326
Keith Packard1519b992011-08-06 10:35:34 -07001327static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1328 enum pipe pipe, u32 val)
1329{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001330 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001331 return false;
1332
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001333 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001334 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001335 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001336 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001337 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1338 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001339 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001340 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001341 return false;
1342 }
1343 return true;
1344}
1345
1346static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1347 enum pipe pipe, u32 val)
1348{
1349 if ((val & LVDS_PORT_EN) == 0)
1350 return false;
1351
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001352 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001353 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1354 return false;
1355 } else {
1356 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1357 return false;
1358 }
1359 return true;
1360}
1361
1362static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1363 enum pipe pipe, u32 val)
1364{
1365 if ((val & ADPA_DAC_ENABLE) == 0)
1366 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001367 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001368 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1369 return false;
1370 } else {
1371 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1372 return false;
1373 }
1374 return true;
1375}
1376
Jesse Barnes291906f2011-02-02 12:28:03 -08001377static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001378 enum pipe pipe, i915_reg_t reg,
1379 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001380{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001381 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001382 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001383 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001384 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001385
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001386 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001387 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001388 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001389}
1390
1391static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001392 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001393{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001394 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001395 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001396 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001397 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001398
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001399 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001400 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001401 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001402}
1403
1404static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1405 enum pipe pipe)
1406{
Jesse Barnes291906f2011-02-02 12:28:03 -08001407 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001408
Keith Packardf0575e92011-07-25 22:12:43 -07001409 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1410 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1411 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001412
Ville Syrjälä649636e2015-09-22 19:50:01 +03001413 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001414 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001415 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001416 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001417
Ville Syrjälä649636e2015-09-22 19:50:01 +03001418 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001419 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001420 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001421 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001422
Paulo Zanonie2debe92013-02-18 19:00:27 -03001423 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1424 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1425 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001426}
1427
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001428static void _vlv_enable_pll(struct intel_crtc *crtc,
1429 const struct intel_crtc_state *pipe_config)
1430{
1431 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1432 enum pipe pipe = crtc->pipe;
1433
1434 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1435 POSTING_READ(DPLL(pipe));
1436 udelay(150);
1437
Chris Wilson2c30b432016-06-30 15:32:54 +01001438 if (intel_wait_for_register(dev_priv,
1439 DPLL(pipe),
1440 DPLL_LOCK_VLV,
1441 DPLL_LOCK_VLV,
1442 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001443 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1444}
1445
Ville Syrjäläd288f652014-10-28 13:20:22 +02001446static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001447 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001448{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001449 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001450 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001451
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001452 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001453
Daniel Vetter87442f72013-06-06 00:52:17 +02001454 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001455 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001456
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001457 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1458 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001459
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001460 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1461 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001462}
1463
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001464
1465static void _chv_enable_pll(struct intel_crtc *crtc,
1466 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001467{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001468 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001469 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001470 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001471 u32 tmp;
1472
Ville Syrjäläa5805162015-05-26 20:42:30 +03001473 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001474
1475 /* Enable back the 10bit clock to display controller */
1476 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1477 tmp |= DPIO_DCLKP_EN;
1478 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1479
Ville Syrjälä54433e92015-05-26 20:42:31 +03001480 mutex_unlock(&dev_priv->sb_lock);
1481
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001482 /*
1483 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1484 */
1485 udelay(1);
1486
1487 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001488 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001489
1490 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001491 if (intel_wait_for_register(dev_priv,
1492 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1493 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001494 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001495}
1496
1497static void chv_enable_pll(struct intel_crtc *crtc,
1498 const struct intel_crtc_state *pipe_config)
1499{
1500 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1501 enum pipe pipe = crtc->pipe;
1502
1503 assert_pipe_disabled(dev_priv, pipe);
1504
1505 /* PLL is protected by panel, make sure we can write it */
1506 assert_panel_unlocked(dev_priv, pipe);
1507
1508 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1509 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001510
Ville Syrjäläc2317752016-03-15 16:39:56 +02001511 if (pipe != PIPE_A) {
1512 /*
1513 * WaPixelRepeatModeFixForC0:chv
1514 *
1515 * DPLLCMD is AWOL. Use chicken bits to propagate
1516 * the value from DPLLBMD to either pipe B or C.
1517 */
1518 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1519 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1520 I915_WRITE(CBR4_VLV, 0);
1521 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1522
1523 /*
1524 * DPLLB VGA mode also seems to cause problems.
1525 * We should always have it disabled.
1526 */
1527 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1528 } else {
1529 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1530 POSTING_READ(DPLL_MD(pipe));
1531 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001532}
1533
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001534static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001535{
1536 struct intel_crtc *crtc;
1537 int count = 0;
1538
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001539 for_each_intel_crtc(&dev_priv->drm, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001540 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001541 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1542 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001543
1544 return count;
1545}
1546
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001547static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001548{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001549 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001550 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001551 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001552
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001553 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001554
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001555 /* PLL is protected by panel, make sure we can write it */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001556 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001557 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001558
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001559 /* Enable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001560 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001561 /*
1562 * It appears to be important that we don't enable this
1563 * for the current pipe before otherwise configuring the
1564 * PLL. No idea how this should be handled if multiple
1565 * DVO outputs are enabled simultaneosly.
1566 */
1567 dpll |= DPLL_DVO_2X_MODE;
1568 I915_WRITE(DPLL(!crtc->pipe),
1569 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1570 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001571
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001572 /*
1573 * Apparently we need to have VGA mode enabled prior to changing
1574 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1575 * dividers, even though the register value does change.
1576 */
1577 I915_WRITE(reg, 0);
1578
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001579 I915_WRITE(reg, dpll);
1580
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001581 /* Wait for the clocks to stabilize. */
1582 POSTING_READ(reg);
1583 udelay(150);
1584
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001585 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001586 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001587 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001588 } else {
1589 /* The pixel multiplier can only be updated once the
1590 * DPLL is enabled and the clocks are stable.
1591 *
1592 * So write it again.
1593 */
1594 I915_WRITE(reg, dpll);
1595 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001596
1597 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001598 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001599 POSTING_READ(reg);
1600 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001601 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001602 POSTING_READ(reg);
1603 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001604 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001605 POSTING_READ(reg);
1606 udelay(150); /* wait for warmup */
1607}
1608
1609/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001610 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001611 * @dev_priv: i915 private structure
1612 * @pipe: pipe PLL to disable
1613 *
1614 * Disable the PLL for @pipe, making sure the pipe is off first.
1615 *
1616 * Note! This is for pre-ILK only.
1617 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001618static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001619{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001620 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001621 enum pipe pipe = crtc->pipe;
1622
1623 /* Disable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001624 if (IS_I830(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001625 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001626 !intel_num_dvo_pipes(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001627 I915_WRITE(DPLL(PIPE_B),
1628 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1629 I915_WRITE(DPLL(PIPE_A),
1630 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1631 }
1632
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001633 /* Don't disable pipe or pipe PLLs if needed */
1634 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1635 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001636 return;
1637
1638 /* Make sure the pipe isn't still relying on us */
1639 assert_pipe_disabled(dev_priv, pipe);
1640
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001641 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001642 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001643}
1644
Jesse Barnesf6071162013-10-01 10:41:38 -07001645static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1646{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001647 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001648
1649 /* Make sure the pipe isn't still relying on us */
1650 assert_pipe_disabled(dev_priv, pipe);
1651
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02001652 val = DPLL_INTEGRATED_REF_CLK_VLV |
1653 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1654 if (pipe != PIPE_A)
1655 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1656
Jesse Barnesf6071162013-10-01 10:41:38 -07001657 I915_WRITE(DPLL(pipe), val);
1658 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001659}
1660
1661static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1662{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001663 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001664 u32 val;
1665
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001666 /* Make sure the pipe isn't still relying on us */
1667 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001668
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001669 val = DPLL_SSC_REF_CLK_CHV |
1670 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001671 if (pipe != PIPE_A)
1672 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02001673
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001674 I915_WRITE(DPLL(pipe), val);
1675 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001676
Ville Syrjäläa5805162015-05-26 20:42:30 +03001677 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001678
1679 /* Disable 10bit clock to display controller */
1680 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1681 val &= ~DPIO_DCLKP_EN;
1682 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1683
Ville Syrjäläa5805162015-05-26 20:42:30 +03001684 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001685}
1686
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001687void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001688 struct intel_digital_port *dport,
1689 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001690{
1691 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001692 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001693
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001694 switch (dport->port) {
1695 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001696 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001697 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001698 break;
1699 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001700 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001701 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001702 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001703 break;
1704 case PORT_D:
1705 port_mask = DPLL_PORTD_READY_MASK;
1706 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001707 break;
1708 default:
1709 BUG();
1710 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001711
Chris Wilson370004d2016-06-30 15:32:56 +01001712 if (intel_wait_for_register(dev_priv,
1713 dpll_reg, port_mask, expected_mask,
1714 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001715 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1716 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001717}
1718
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001719static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1720 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001721{
Ville Syrjälä98187832016-10-31 22:37:10 +02001722 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1723 pipe);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001724 i915_reg_t reg;
1725 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001726
Jesse Barnes040484a2011-01-03 12:14:26 -08001727 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001728 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001729
1730 /* FDI must be feeding us bits for PCH ports */
1731 assert_fdi_tx_enabled(dev_priv, pipe);
1732 assert_fdi_rx_enabled(dev_priv, pipe);
1733
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001734 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001735 /* Workaround: Set the timing override bit before enabling the
1736 * pch transcoder. */
1737 reg = TRANS_CHICKEN2(pipe);
1738 val = I915_READ(reg);
1739 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1740 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001741 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001742
Daniel Vetterab9412b2013-05-03 11:49:46 +02001743 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001744 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001745 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001746
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001747 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001748 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001749 * Make the BPC in transcoder be consistent with
1750 * that in pipeconf reg. For HDMI we must use 8bpc
1751 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001752 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001753 val &= ~PIPECONF_BPC_MASK;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001754 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001755 val |= PIPECONF_8BPC;
1756 else
1757 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001758 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001759
1760 val &= ~TRANS_INTERLACE_MASK;
1761 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001762 if (HAS_PCH_IBX(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001763 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001764 val |= TRANS_LEGACY_INTERLACED_ILK;
1765 else
1766 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001767 else
1768 val |= TRANS_PROGRESSIVE;
1769
Jesse Barnes040484a2011-01-03 12:14:26 -08001770 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001771 if (intel_wait_for_register(dev_priv,
1772 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1773 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001774 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001775}
1776
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001777static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001778 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001779{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001780 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001781
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001782 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001783 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001784 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001785
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001786 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001787 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001788 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001789 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001790
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001791 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001792 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001793
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001794 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1795 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001796 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001797 else
1798 val |= TRANS_PROGRESSIVE;
1799
Daniel Vetterab9412b2013-05-03 11:49:46 +02001800 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001801 if (intel_wait_for_register(dev_priv,
1802 LPT_TRANSCONF,
1803 TRANS_STATE_ENABLE,
1804 TRANS_STATE_ENABLE,
1805 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001806 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001807}
1808
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001809static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1810 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001811{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001812 i915_reg_t reg;
1813 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001814
1815 /* FDI relies on the transcoder */
1816 assert_fdi_tx_disabled(dev_priv, pipe);
1817 assert_fdi_rx_disabled(dev_priv, pipe);
1818
Jesse Barnes291906f2011-02-02 12:28:03 -08001819 /* Ports must be off as well */
1820 assert_pch_ports_disabled(dev_priv, pipe);
1821
Daniel Vetterab9412b2013-05-03 11:49:46 +02001822 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001823 val = I915_READ(reg);
1824 val &= ~TRANS_ENABLE;
1825 I915_WRITE(reg, val);
1826 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001827 if (intel_wait_for_register(dev_priv,
1828 reg, TRANS_STATE_ENABLE, 0,
1829 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001830 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001831
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001832 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001833 /* Workaround: Clear the timing override chicken bit again. */
1834 reg = TRANS_CHICKEN2(pipe);
1835 val = I915_READ(reg);
1836 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1837 I915_WRITE(reg, val);
1838 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001839}
1840
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001841void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001842{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001843 u32 val;
1844
Daniel Vetterab9412b2013-05-03 11:49:46 +02001845 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001846 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001847 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001848 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001849 if (intel_wait_for_register(dev_priv,
1850 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1851 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001852 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001853
1854 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001855 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001856 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001857 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001858}
1859
Ville Syrjälä65f21302016-10-14 20:02:53 +03001860enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc)
1861{
1862 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1863
1864 WARN_ON(!crtc->config->has_pch_encoder);
1865
1866 if (HAS_PCH_LPT(dev_priv))
1867 return TRANSCODER_A;
1868 else
1869 return (enum transcoder) crtc->pipe;
1870}
1871
Jesse Barnes92f25842011-01-04 15:09:34 -08001872/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001873 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001874 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001875 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001876 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001877 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001878 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001879static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001880{
Paulo Zanoni03722642014-01-17 13:51:09 -02001881 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001882 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni03722642014-01-17 13:51:09 -02001883 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001884 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001885 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001886 u32 val;
1887
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001888 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1889
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001890 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001891 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001892 assert_sprites_disabled(dev_priv, pipe);
1893
Jesse Barnesb24e7172011-01-04 15:09:30 -08001894 /*
1895 * A pipe without a PLL won't actually be able to drive bits from
1896 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1897 * need the check.
1898 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001899 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03001900 if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001901 assert_dsi_pll_enabled(dev_priv);
1902 else
1903 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001904 } else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001905 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001906 /* if driving the PCH, we need FDI enabled */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001907 assert_fdi_rx_pll_enabled(dev_priv,
1908 (enum pipe) intel_crtc_pch_transcoder(crtc));
Daniel Vetter1a240d42012-11-29 22:18:51 +01001909 assert_fdi_tx_pll_enabled(dev_priv,
1910 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001911 }
1912 /* FIXME: assert CPU port conditions for SNB+ */
1913 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001914
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001915 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001916 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001917 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001918 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1919 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00001920 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001921 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001922
1923 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001924 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001925
1926 /*
1927 * Until the pipe starts DSL will read as 0, which would cause
1928 * an apparent vblank timestamp jump, which messes up also the
1929 * frame count when it's derived from the timestamps. So let's
1930 * wait for the pipe to start properly before we call
1931 * drm_crtc_vblank_on()
1932 */
1933 if (dev->max_vblank_count == 0 &&
1934 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
1935 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001936}
1937
1938/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001939 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001940 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08001941 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001942 * Disable the pipe of @crtc, making sure that various hardware
1943 * specific requirements are met, if applicable, e.g. plane
1944 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001945 *
1946 * Will wait until the pipe has shut down before returning.
1947 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001948static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001949{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001950 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001951 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001952 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001953 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001954 u32 val;
1955
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001956 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
1957
Jesse Barnesb24e7172011-01-04 15:09:30 -08001958 /*
1959 * Make sure planes won't keep trying to pump pixels to us,
1960 * or we might hang the display.
1961 */
1962 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001963 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001964 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001965
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001966 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001967 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001968 if ((val & PIPECONF_ENABLE) == 0)
1969 return;
1970
Ville Syrjälä67adc642014-08-15 01:21:57 +03001971 /*
1972 * Double wide has implications for planes
1973 * so best keep it disabled when not needed.
1974 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001975 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03001976 val &= ~PIPECONF_DOUBLE_WIDE;
1977
1978 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001979 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
1980 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03001981 val &= ~PIPECONF_ENABLE;
1982
1983 I915_WRITE(reg, val);
1984 if ((val & PIPECONF_ENABLE) == 0)
1985 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001986}
1987
Ville Syrjälä832be822016-01-12 21:08:33 +02001988static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
1989{
1990 return IS_GEN2(dev_priv) ? 2048 : 4096;
1991}
1992
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001993static unsigned int
1994intel_tile_width_bytes(const struct drm_framebuffer *fb, int plane)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001995{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001996 struct drm_i915_private *dev_priv = to_i915(fb->dev);
1997 unsigned int cpp = fb->format->cpp[plane];
1998
1999 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002000 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002001 return cpp;
2002 case I915_FORMAT_MOD_X_TILED:
2003 if (IS_GEN2(dev_priv))
2004 return 128;
2005 else
2006 return 512;
2007 case I915_FORMAT_MOD_Y_TILED:
2008 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2009 return 128;
2010 else
2011 return 512;
2012 case I915_FORMAT_MOD_Yf_TILED:
2013 switch (cpp) {
2014 case 1:
2015 return 64;
2016 case 2:
2017 case 4:
2018 return 128;
2019 case 8:
2020 case 16:
2021 return 256;
2022 default:
2023 MISSING_CASE(cpp);
2024 return cpp;
2025 }
2026 break;
2027 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002028 MISSING_CASE(fb->modifier);
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002029 return cpp;
2030 }
2031}
2032
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002033static unsigned int
2034intel_tile_height(const struct drm_framebuffer *fb, int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002035{
Ben Widawsky2f075562017-03-24 14:29:48 -07002036 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä832be822016-01-12 21:08:33 +02002037 return 1;
2038 else
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002039 return intel_tile_size(to_i915(fb->dev)) /
2040 intel_tile_width_bytes(fb, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002041}
2042
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002043/* Return the tile dimensions in pixel units */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002044static void intel_tile_dims(const struct drm_framebuffer *fb, int plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002045 unsigned int *tile_width,
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002046 unsigned int *tile_height)
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002047{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002048 unsigned int tile_width_bytes = intel_tile_width_bytes(fb, plane);
2049 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002050
2051 *tile_width = tile_width_bytes / cpp;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002052 *tile_height = intel_tile_size(to_i915(fb->dev)) / tile_width_bytes;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002053}
2054
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002055unsigned int
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002056intel_fb_align_height(const struct drm_framebuffer *fb,
2057 int plane, unsigned int height)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002058{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002059 unsigned int tile_height = intel_tile_height(fb, plane);
Ville Syrjälä832be822016-01-12 21:08:33 +02002060
2061 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002062}
2063
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002064unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2065{
2066 unsigned int size = 0;
2067 int i;
2068
2069 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2070 size += rot_info->plane[i].width * rot_info->plane[i].height;
2071
2072 return size;
2073}
2074
Daniel Vetter75c82a52015-10-14 16:51:04 +02002075static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002076intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2077 const struct drm_framebuffer *fb,
2078 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002079{
Chris Wilson7b92c042017-01-14 00:28:26 +00002080 view->type = I915_GGTT_VIEW_NORMAL;
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002081 if (drm_rotation_90_or_270(rotation)) {
Chris Wilson7b92c042017-01-14 00:28:26 +00002082 view->type = I915_GGTT_VIEW_ROTATED;
Chris Wilson8bab11932017-01-14 00:28:25 +00002083 view->rotated = to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002084 }
2085}
2086
Ville Syrjäläfabac482017-03-27 21:55:43 +03002087static unsigned int intel_cursor_alignment(const struct drm_i915_private *dev_priv)
2088{
2089 if (IS_I830(dev_priv))
2090 return 16 * 1024;
2091 else if (IS_I85X(dev_priv))
2092 return 256;
2093 else
2094 return 4 * 1024;
2095}
2096
Ville Syrjälä603525d2016-01-12 21:08:37 +02002097static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002098{
2099 if (INTEL_INFO(dev_priv)->gen >= 9)
2100 return 256 * 1024;
Jani Nikulac0f86832016-12-07 12:13:04 +02002101 else if (IS_I965G(dev_priv) || IS_I965GM(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002102 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002103 return 128 * 1024;
2104 else if (INTEL_INFO(dev_priv)->gen >= 4)
2105 return 4 * 1024;
2106 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002107 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002108}
2109
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002110static unsigned int intel_surf_alignment(const struct drm_framebuffer *fb,
2111 int plane)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002112{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002113 struct drm_i915_private *dev_priv = to_i915(fb->dev);
2114
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002115 /* AUX_DIST needs only 4K alignment */
2116 if (fb->format->format == DRM_FORMAT_NV12 && plane == 1)
2117 return 4096;
2118
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002119 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002120 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä603525d2016-01-12 21:08:37 +02002121 return intel_linear_alignment(dev_priv);
2122 case I915_FORMAT_MOD_X_TILED:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002123 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002124 return 256 * 1024;
2125 return 0;
2126 case I915_FORMAT_MOD_Y_TILED:
2127 case I915_FORMAT_MOD_Yf_TILED:
2128 return 1 * 1024 * 1024;
2129 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002130 MISSING_CASE(fb->modifier);
Ville Syrjälä603525d2016-01-12 21:08:37 +02002131 return 0;
2132 }
2133}
2134
Chris Wilson058d88c2016-08-15 10:49:06 +01002135struct i915_vma *
2136intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002137{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002138 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002139 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002140 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002141 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002142 struct i915_vma *vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002143 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002144
Matt Roperebcdd392014-07-09 16:22:11 -07002145 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2146
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002147 alignment = intel_surf_alignment(fb, 0);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002148
Ville Syrjälä3465c582016-02-15 22:54:43 +02002149 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002150
Chris Wilson693db182013-03-05 14:52:39 +00002151 /* Note that the w/a also requires 64 PTE of padding following the
2152 * bo. We currently fill all unused PTE with the shadow page and so
2153 * we should always have valid PTE following the scanout preventing
2154 * the VT-d warning.
2155 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002156 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002157 alignment = 256 * 1024;
2158
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002159 /*
2160 * Global gtt pte registers are special registers which actually forward
2161 * writes to a chunk of system memory. Which means that there is no risk
2162 * that the register values disappear as soon as we call
2163 * intel_runtime_pm_put(), so it is correct to wrap only the
2164 * pin/unpin/fence and not more.
2165 */
2166 intel_runtime_pm_get(dev_priv);
2167
Chris Wilson058d88c2016-08-15 10:49:06 +01002168 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
Chris Wilson49ef5292016-08-18 17:17:00 +01002169 if (IS_ERR(vma))
2170 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002171
Chris Wilson05a20d02016-08-18 17:16:55 +01002172 if (i915_vma_is_map_and_fenceable(vma)) {
Chris Wilson49ef5292016-08-18 17:17:00 +01002173 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2174 * fence, whereas 965+ only requires a fence if using
2175 * framebuffer compression. For simplicity, we always, when
2176 * possible, install a fence as the cost is not that onerous.
2177 *
2178 * If we fail to fence the tiled scanout, then either the
2179 * modeset will reject the change (which is highly unlikely as
2180 * the affected systems, all but one, do not have unmappable
2181 * space) or we will not be able to enable full powersaving
2182 * techniques (also likely not to apply due to various limits
2183 * FBC and the like impose on the size of the buffer, which
2184 * presumably we violated anyway with this unmappable buffer).
2185 * Anyway, it is presumably better to stumble onwards with
2186 * something and try to run the system in a "less than optimal"
2187 * mode that matches the user configuration.
2188 */
2189 if (i915_vma_get_fence(vma) == 0)
2190 i915_vma_pin_fence(vma);
Vivek Kasireddy98072162015-10-29 18:54:38 -07002191 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002192
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002193 i915_vma_get(vma);
Chris Wilson49ef5292016-08-18 17:17:00 +01002194err:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002195 intel_runtime_pm_put(dev_priv);
Chris Wilson058d88c2016-08-15 10:49:06 +01002196 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002197}
2198
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002199void intel_unpin_fb_vma(struct i915_vma *vma)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002200{
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002201 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002202
Chris Wilson49ef5292016-08-18 17:17:00 +01002203 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002204 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002205 i915_vma_put(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002206}
2207
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002208static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2209 unsigned int rotation)
2210{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002211 if (drm_rotation_90_or_270(rotation))
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002212 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2213 else
2214 return fb->pitches[plane];
2215}
2216
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002217/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002218 * Convert the x/y offsets into a linear offset.
2219 * Only valid with 0/180 degree rotation, which is fine since linear
2220 * offset is only used with linear buffers on pre-hsw and tiled buffers
2221 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2222 */
2223u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002224 const struct intel_plane_state *state,
2225 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002226{
Ville Syrjälä29490562016-01-20 18:02:50 +02002227 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002228 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002229 unsigned int pitch = fb->pitches[plane];
2230
2231 return y * pitch + x * cpp;
2232}
2233
2234/*
2235 * Add the x/y offsets derived from fb->offsets[] to the user
2236 * specified plane src x/y offsets. The resulting x/y offsets
2237 * specify the start of scanout from the beginning of the gtt mapping.
2238 */
2239void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002240 const struct intel_plane_state *state,
2241 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002242
2243{
Ville Syrjälä29490562016-01-20 18:02:50 +02002244 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2245 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002246
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002247 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002248 *x += intel_fb->rotated[plane].x;
2249 *y += intel_fb->rotated[plane].y;
2250 } else {
2251 *x += intel_fb->normal[plane].x;
2252 *y += intel_fb->normal[plane].y;
2253 }
2254}
2255
2256/*
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002257 * Input tile dimensions and pitch must already be
2258 * rotated to match x and y, and in pixel units.
2259 */
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002260static u32 _intel_adjust_tile_offset(int *x, int *y,
2261 unsigned int tile_width,
2262 unsigned int tile_height,
2263 unsigned int tile_size,
2264 unsigned int pitch_tiles,
2265 u32 old_offset,
2266 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002267{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002268 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002269 unsigned int tiles;
2270
2271 WARN_ON(old_offset & (tile_size - 1));
2272 WARN_ON(new_offset & (tile_size - 1));
2273 WARN_ON(new_offset > old_offset);
2274
2275 tiles = (old_offset - new_offset) / tile_size;
2276
2277 *y += tiles / pitch_tiles * tile_height;
2278 *x += tiles % pitch_tiles * tile_width;
2279
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002280 /* minimize x in case it got needlessly big */
2281 *y += *x / pitch_pixels * tile_height;
2282 *x %= pitch_pixels;
2283
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002284 return new_offset;
2285}
2286
2287/*
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002288 * Adjust the tile offset by moving the difference into
2289 * the x/y offsets.
2290 */
2291static u32 intel_adjust_tile_offset(int *x, int *y,
2292 const struct intel_plane_state *state, int plane,
2293 u32 old_offset, u32 new_offset)
2294{
2295 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2296 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002297 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002298 unsigned int rotation = state->base.rotation;
2299 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2300
2301 WARN_ON(new_offset > old_offset);
2302
Ben Widawsky2f075562017-03-24 14:29:48 -07002303 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002304 unsigned int tile_size, tile_width, tile_height;
2305 unsigned int pitch_tiles;
2306
2307 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002308 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002309
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002310 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002311 pitch_tiles = pitch / tile_height;
2312 swap(tile_width, tile_height);
2313 } else {
2314 pitch_tiles = pitch / (tile_width * cpp);
2315 }
2316
2317 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2318 tile_size, pitch_tiles,
2319 old_offset, new_offset);
2320 } else {
2321 old_offset += *y * pitch + *x * cpp;
2322
2323 *y = (old_offset - new_offset) / pitch;
2324 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2325 }
2326
2327 return new_offset;
2328}
2329
2330/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002331 * Computes the linear offset to the base tile and adjusts
2332 * x, y. bytes per pixel is assumed to be a power-of-two.
2333 *
2334 * In the 90/270 rotated case, x and y are assumed
2335 * to be already rotated to match the rotated GTT view, and
2336 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002337 *
2338 * This function is used when computing the derived information
2339 * under intel_framebuffer, so using any of that information
2340 * here is not allowed. Anything under drm_framebuffer can be
2341 * used. This is why the user has to pass in the pitch since it
2342 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002343 */
Ville Syrjälä6687c902015-09-15 13:16:41 +03002344static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2345 int *x, int *y,
2346 const struct drm_framebuffer *fb, int plane,
2347 unsigned int pitch,
2348 unsigned int rotation,
2349 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002350{
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002351 uint64_t fb_modifier = fb->modifier;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002352 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002353 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002354
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002355 if (alignment)
2356 alignment--;
2357
Ben Widawsky2f075562017-03-24 14:29:48 -07002358 if (fb_modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002359 unsigned int tile_size, tile_width, tile_height;
2360 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002361
Ville Syrjäläd8433102016-01-12 21:08:35 +02002362 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002363 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002364
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002365 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002366 pitch_tiles = pitch / tile_height;
2367 swap(tile_width, tile_height);
2368 } else {
2369 pitch_tiles = pitch / (tile_width * cpp);
2370 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002371
Ville Syrjäläd8433102016-01-12 21:08:35 +02002372 tile_rows = *y / tile_height;
2373 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002374
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002375 tiles = *x / tile_width;
2376 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002377
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002378 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2379 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002380
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002381 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2382 tile_size, pitch_tiles,
2383 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002384 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002385 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002386 offset_aligned = offset & ~alignment;
2387
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002388 *y = (offset & alignment) / pitch;
2389 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002390 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002391
2392 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002393}
2394
Ville Syrjälä6687c902015-09-15 13:16:41 +03002395u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002396 const struct intel_plane_state *state,
2397 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002398{
Ville Syrjälä29490562016-01-20 18:02:50 +02002399 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2400 const struct drm_framebuffer *fb = state->base.fb;
2401 unsigned int rotation = state->base.rotation;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002402 int pitch = intel_fb_pitch(fb, plane, rotation);
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002403 u32 alignment = intel_surf_alignment(fb, plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002404
2405 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2406 rotation, alignment);
2407}
2408
2409/* Convert the fb->offset[] linear offset into x/y offsets */
2410static void intel_fb_offset_to_xy(int *x, int *y,
2411 const struct drm_framebuffer *fb, int plane)
2412{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002413 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002414 unsigned int pitch = fb->pitches[plane];
2415 u32 linear_offset = fb->offsets[plane];
2416
2417 *y = linear_offset / pitch;
2418 *x = linear_offset % pitch / cpp;
2419}
2420
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002421static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2422{
2423 switch (fb_modifier) {
2424 case I915_FORMAT_MOD_X_TILED:
2425 return I915_TILING_X;
2426 case I915_FORMAT_MOD_Y_TILED:
2427 return I915_TILING_Y;
2428 default:
2429 return I915_TILING_NONE;
2430 }
2431}
2432
Ville Syrjälä6687c902015-09-15 13:16:41 +03002433static int
2434intel_fill_fb_info(struct drm_i915_private *dev_priv,
2435 struct drm_framebuffer *fb)
2436{
2437 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2438 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2439 u32 gtt_offset_rotated = 0;
2440 unsigned int max_size = 0;
Ville Syrjäläbcb0b462016-12-14 23:30:22 +02002441 int i, num_planes = fb->format->num_planes;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002442 unsigned int tile_size = intel_tile_size(dev_priv);
2443
2444 for (i = 0; i < num_planes; i++) {
2445 unsigned int width, height;
2446 unsigned int cpp, size;
2447 u32 offset;
2448 int x, y;
2449
Ville Syrjälä353c8592016-12-14 23:30:57 +02002450 cpp = fb->format->cpp[i];
Ville Syrjälä145fcb12016-11-18 21:53:06 +02002451 width = drm_framebuffer_plane_width(fb->width, fb, i);
2452 height = drm_framebuffer_plane_height(fb->height, fb, i);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002453
2454 intel_fb_offset_to_xy(&x, &y, fb, i);
2455
2456 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002457 * The fence (if used) is aligned to the start of the object
2458 * so having the framebuffer wrap around across the edge of the
2459 * fenced region doesn't really work. We have no API to configure
2460 * the fence start offset within the object (nor could we probably
2461 * on gen2/3). So it's just easier if we just require that the
2462 * fb layout agrees with the fence layout. We already check that the
2463 * fb stride matches the fence stride elsewhere.
2464 */
2465 if (i915_gem_object_is_tiled(intel_fb->obj) &&
2466 (x + width) * cpp > fb->pitches[i]) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002467 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2468 i, fb->offsets[i]);
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002469 return -EINVAL;
2470 }
2471
2472 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002473 * First pixel of the framebuffer from
2474 * the start of the normal gtt mapping.
2475 */
2476 intel_fb->normal[i].x = x;
2477 intel_fb->normal[i].y = y;
2478
2479 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
Ville Syrjälä3ca46c02017-03-07 21:42:09 +02002480 fb, i, fb->pitches[i],
Daniel Vettercc926382016-08-15 10:41:47 +02002481 DRM_ROTATE_0, tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002482 offset /= tile_size;
2483
Ben Widawsky2f075562017-03-24 14:29:48 -07002484 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002485 unsigned int tile_width, tile_height;
2486 unsigned int pitch_tiles;
2487 struct drm_rect r;
2488
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002489 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002490
2491 rot_info->plane[i].offset = offset;
2492 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2493 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2494 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2495
2496 intel_fb->rotated[i].pitch =
2497 rot_info->plane[i].height * tile_height;
2498
2499 /* how many tiles does this plane need */
2500 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2501 /*
2502 * If the plane isn't horizontally tile aligned,
2503 * we need one more tile.
2504 */
2505 if (x != 0)
2506 size++;
2507
2508 /* rotate the x/y offsets to match the GTT view */
2509 r.x1 = x;
2510 r.y1 = y;
2511 r.x2 = x + width;
2512 r.y2 = y + height;
2513 drm_rect_rotate(&r,
2514 rot_info->plane[i].width * tile_width,
2515 rot_info->plane[i].height * tile_height,
Daniel Vettercc926382016-08-15 10:41:47 +02002516 DRM_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002517 x = r.x1;
2518 y = r.y1;
2519
2520 /* rotate the tile dimensions to match the GTT view */
2521 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2522 swap(tile_width, tile_height);
2523
2524 /*
2525 * We only keep the x/y offsets, so push all of the
2526 * gtt offset into the x/y offsets.
2527 */
Ander Conselvan de Oliveira46a1bd22017-01-20 16:28:44 +02002528 _intel_adjust_tile_offset(&x, &y,
2529 tile_width, tile_height,
2530 tile_size, pitch_tiles,
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002531 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002532
2533 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2534
2535 /*
2536 * First pixel of the framebuffer from
2537 * the start of the rotated gtt mapping.
2538 */
2539 intel_fb->rotated[i].x = x;
2540 intel_fb->rotated[i].y = y;
2541 } else {
2542 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2543 x * cpp, tile_size);
2544 }
2545
2546 /* how many tiles in total needed in the bo */
2547 max_size = max(max_size, offset + size);
2548 }
2549
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002550 if (max_size * tile_size > intel_fb->obj->base.size) {
2551 DRM_DEBUG_KMS("fb too big for bo (need %u bytes, have %zu bytes)\n",
2552 max_size * tile_size, intel_fb->obj->base.size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002553 return -EINVAL;
2554 }
2555
2556 return 0;
2557}
2558
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002559static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002560{
2561 switch (format) {
2562 case DISPPLANE_8BPP:
2563 return DRM_FORMAT_C8;
2564 case DISPPLANE_BGRX555:
2565 return DRM_FORMAT_XRGB1555;
2566 case DISPPLANE_BGRX565:
2567 return DRM_FORMAT_RGB565;
2568 default:
2569 case DISPPLANE_BGRX888:
2570 return DRM_FORMAT_XRGB8888;
2571 case DISPPLANE_RGBX888:
2572 return DRM_FORMAT_XBGR8888;
2573 case DISPPLANE_BGRX101010:
2574 return DRM_FORMAT_XRGB2101010;
2575 case DISPPLANE_RGBX101010:
2576 return DRM_FORMAT_XBGR2101010;
2577 }
2578}
2579
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002580static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2581{
2582 switch (format) {
2583 case PLANE_CTL_FORMAT_RGB_565:
2584 return DRM_FORMAT_RGB565;
2585 default:
2586 case PLANE_CTL_FORMAT_XRGB_8888:
2587 if (rgb_order) {
2588 if (alpha)
2589 return DRM_FORMAT_ABGR8888;
2590 else
2591 return DRM_FORMAT_XBGR8888;
2592 } else {
2593 if (alpha)
2594 return DRM_FORMAT_ARGB8888;
2595 else
2596 return DRM_FORMAT_XRGB8888;
2597 }
2598 case PLANE_CTL_FORMAT_XRGB_2101010:
2599 if (rgb_order)
2600 return DRM_FORMAT_XBGR2101010;
2601 else
2602 return DRM_FORMAT_XRGB2101010;
2603 }
2604}
2605
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002606static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002607intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2608 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002609{
2610 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002611 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002612 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002613 struct drm_i915_gem_object *obj = NULL;
2614 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002615 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002616 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2617 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2618 PAGE_SIZE);
2619
2620 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002621
Chris Wilsonff2652e2014-03-10 08:07:02 +00002622 if (plane_config->size == 0)
2623 return false;
2624
Paulo Zanoni3badb492015-09-23 12:52:23 -03002625 /* If the FB is too big, just don't use it since fbdev is not very
2626 * important and we should probably use that space with FBC or other
2627 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002628 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002629 return false;
2630
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002631 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002632 obj = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002633 base_aligned,
2634 base_aligned,
2635 size_aligned);
Chris Wilson24dbf512017-02-15 10:59:18 +00002636 mutex_unlock(&dev->struct_mutex);
2637 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002638 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002639
Chris Wilson3e510a82016-08-05 10:14:23 +01002640 if (plane_config->tiling == I915_TILING_X)
2641 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002642
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002643 mode_cmd.pixel_format = fb->format->format;
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002644 mode_cmd.width = fb->width;
2645 mode_cmd.height = fb->height;
2646 mode_cmd.pitches[0] = fb->pitches[0];
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002647 mode_cmd.modifier[0] = fb->modifier;
Daniel Vetter18c52472015-02-10 17:16:09 +00002648 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002649
Chris Wilson24dbf512017-02-15 10:59:18 +00002650 if (intel_framebuffer_init(to_intel_framebuffer(fb), obj, &mode_cmd)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002651 DRM_DEBUG_KMS("intel fb init failed\n");
2652 goto out_unref_obj;
2653 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002654
Jesse Barnes484b41d2014-03-07 08:57:55 -08002655
Daniel Vetterf6936e22015-03-26 12:17:05 +01002656 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002657 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002658
2659out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002660 i915_gem_object_put(obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002661 return false;
2662}
2663
Daniel Vetter5a21b662016-05-24 17:13:53 +02002664/* Update plane->state->fb to match plane->fb after driver-internal updates */
2665static void
2666update_state_fb(struct drm_plane *plane)
2667{
2668 if (plane->fb == plane->state->fb)
2669 return;
2670
2671 if (plane->state->fb)
2672 drm_framebuffer_unreference(plane->state->fb);
2673 plane->state->fb = plane->fb;
2674 if (plane->state->fb)
2675 drm_framebuffer_reference(plane->state->fb);
2676}
2677
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002678static void
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002679intel_set_plane_visible(struct intel_crtc_state *crtc_state,
2680 struct intel_plane_state *plane_state,
2681 bool visible)
2682{
2683 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
2684
2685 plane_state->base.visible = visible;
2686
2687 /* FIXME pre-g4x don't work like this */
2688 if (visible) {
2689 crtc_state->base.plane_mask |= BIT(drm_plane_index(&plane->base));
2690 crtc_state->active_planes |= BIT(plane->id);
2691 } else {
2692 crtc_state->base.plane_mask &= ~BIT(drm_plane_index(&plane->base));
2693 crtc_state->active_planes &= ~BIT(plane->id);
2694 }
2695
2696 DRM_DEBUG_KMS("%s active planes 0x%x\n",
2697 crtc_state->base.crtc->name,
2698 crtc_state->active_planes);
2699}
2700
2701static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002702intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2703 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002704{
2705 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002706 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002707 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002708 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002709 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002710 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002711 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2712 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002713 struct intel_plane_state *intel_state =
2714 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002715 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002716
Damien Lespiau2d140302015-02-05 17:22:18 +00002717 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002718 return;
2719
Daniel Vetterf6936e22015-03-26 12:17:05 +01002720 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002721 fb = &plane_config->fb->base;
2722 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002723 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002724
Damien Lespiau2d140302015-02-05 17:22:18 +00002725 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002726
2727 /*
2728 * Failed to alloc the obj, check to see if we should share
2729 * an fb with another CRTC instead
2730 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002731 for_each_crtc(dev, c) {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002732 struct intel_plane_state *state;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002733
2734 if (c == &intel_crtc->base)
2735 continue;
2736
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002737 if (!to_intel_crtc(c)->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002738 continue;
2739
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002740 state = to_intel_plane_state(c->primary->state);
2741 if (!state->vma)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002742 continue;
2743
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002744 if (intel_plane_ggtt_offset(state) == plane_config->base) {
2745 fb = c->primary->fb;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002746 drm_framebuffer_reference(fb);
2747 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002748 }
2749 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002750
Matt Roper200757f2015-12-03 11:37:36 -08002751 /*
2752 * We've failed to reconstruct the BIOS FB. Current display state
2753 * indicates that the primary plane is visible, but has a NULL FB,
2754 * which will lead to problems later if we don't fix it up. The
2755 * simplest solution is to just disable the primary plane now and
2756 * pretend the BIOS never had it enabled.
2757 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002758 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2759 to_intel_plane_state(plane_state),
2760 false);
Ville Syrjälä2622a082016-03-09 19:07:26 +02002761 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Ville Syrjälä72259532017-03-02 19:15:05 +02002762 trace_intel_disable_plane(primary, intel_crtc);
Ville Syrjälä282dbf92017-03-27 21:55:33 +03002763 intel_plane->disable_plane(intel_plane, intel_crtc);
Matt Roper200757f2015-12-03 11:37:36 -08002764
Daniel Vetter88595ac2015-03-26 12:42:24 +01002765 return;
2766
2767valid_fb:
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002768 mutex_lock(&dev->struct_mutex);
2769 intel_state->vma =
2770 intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
2771 mutex_unlock(&dev->struct_mutex);
2772 if (IS_ERR(intel_state->vma)) {
2773 DRM_ERROR("failed to pin boot fb on pipe %d: %li\n",
2774 intel_crtc->pipe, PTR_ERR(intel_state->vma));
2775
2776 intel_state->vma = NULL;
2777 drm_framebuffer_unreference(fb);
2778 return;
2779 }
2780
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002781 plane_state->src_x = 0;
2782 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002783 plane_state->src_w = fb->width << 16;
2784 plane_state->src_h = fb->height << 16;
2785
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002786 plane_state->crtc_x = 0;
2787 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002788 plane_state->crtc_w = fb->width;
2789 plane_state->crtc_h = fb->height;
2790
Rob Clark1638d302016-11-05 11:08:08 -04002791 intel_state->base.src = drm_plane_state_src(plane_state);
2792 intel_state->base.dst = drm_plane_state_dest(plane_state);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002793
Daniel Vetter88595ac2015-03-26 12:42:24 +01002794 obj = intel_fb_obj(fb);
Chris Wilson3e510a82016-08-05 10:14:23 +01002795 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002796 dev_priv->preserve_bios_swizzle = true;
2797
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002798 drm_framebuffer_reference(fb);
2799 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002800 primary->crtc = primary->state->crtc = &intel_crtc->base;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002801
2802 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2803 to_intel_plane_state(plane_state),
2804 true);
2805
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002806 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2807 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002808}
2809
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002810static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2811 unsigned int rotation)
2812{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002813 int cpp = fb->format->cpp[plane];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002814
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002815 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002816 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002817 case I915_FORMAT_MOD_X_TILED:
2818 switch (cpp) {
2819 case 8:
2820 return 4096;
2821 case 4:
2822 case 2:
2823 case 1:
2824 return 8192;
2825 default:
2826 MISSING_CASE(cpp);
2827 break;
2828 }
2829 break;
2830 case I915_FORMAT_MOD_Y_TILED:
2831 case I915_FORMAT_MOD_Yf_TILED:
2832 switch (cpp) {
2833 case 8:
2834 return 2048;
2835 case 4:
2836 return 4096;
2837 case 2:
2838 case 1:
2839 return 8192;
2840 default:
2841 MISSING_CASE(cpp);
2842 break;
2843 }
2844 break;
2845 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002846 MISSING_CASE(fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002847 }
2848
2849 return 2048;
2850}
2851
2852static int skl_check_main_surface(struct intel_plane_state *plane_state)
2853{
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002854 const struct drm_framebuffer *fb = plane_state->base.fb;
2855 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02002856 int x = plane_state->base.src.x1 >> 16;
2857 int y = plane_state->base.src.y1 >> 16;
2858 int w = drm_rect_width(&plane_state->base.src) >> 16;
2859 int h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002860 int max_width = skl_max_plane_width(fb, 0, rotation);
2861 int max_height = 4096;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002862 u32 alignment, offset, aux_offset = plane_state->aux.offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002863
2864 if (w > max_width || h > max_height) {
2865 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2866 w, h, max_width, max_height);
2867 return -EINVAL;
2868 }
2869
2870 intel_add_fb_offsets(&x, &y, plane_state, 0);
2871 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002872 alignment = intel_surf_alignment(fb, 0);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002873
2874 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02002875 * AUX surface offset is specified as the distance from the
2876 * main surface offset, and it must be non-negative. Make
2877 * sure that is what we will get.
2878 */
2879 if (offset > aux_offset)
2880 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2881 offset, aux_offset & ~(alignment - 1));
2882
2883 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002884 * When using an X-tiled surface, the plane blows up
2885 * if the x offset + width exceed the stride.
2886 *
2887 * TODO: linear and Y-tiled seem fine, Yf untested,
2888 */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002889 if (fb->modifier == I915_FORMAT_MOD_X_TILED) {
Ville Syrjälä353c8592016-12-14 23:30:57 +02002890 int cpp = fb->format->cpp[0];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002891
2892 while ((x + w) * cpp > fb->pitches[0]) {
2893 if (offset == 0) {
2894 DRM_DEBUG_KMS("Unable to find suitable display surface offset\n");
2895 return -EINVAL;
2896 }
2897
2898 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2899 offset, offset - alignment);
2900 }
2901 }
2902
2903 plane_state->main.offset = offset;
2904 plane_state->main.x = x;
2905 plane_state->main.y = y;
2906
2907 return 0;
2908}
2909
Ville Syrjälä8d970652016-01-28 16:30:28 +02002910static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
2911{
2912 const struct drm_framebuffer *fb = plane_state->base.fb;
2913 unsigned int rotation = plane_state->base.rotation;
2914 int max_width = skl_max_plane_width(fb, 1, rotation);
2915 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02002916 int x = plane_state->base.src.x1 >> 17;
2917 int y = plane_state->base.src.y1 >> 17;
2918 int w = drm_rect_width(&plane_state->base.src) >> 17;
2919 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002920 u32 offset;
2921
2922 intel_add_fb_offsets(&x, &y, plane_state, 1);
2923 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
2924
2925 /* FIXME not quite sure how/if these apply to the chroma plane */
2926 if (w > max_width || h > max_height) {
2927 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
2928 w, h, max_width, max_height);
2929 return -EINVAL;
2930 }
2931
2932 plane_state->aux.offset = offset;
2933 plane_state->aux.x = x;
2934 plane_state->aux.y = y;
2935
2936 return 0;
2937}
2938
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002939int skl_check_plane_surface(struct intel_plane_state *plane_state)
2940{
2941 const struct drm_framebuffer *fb = plane_state->base.fb;
2942 unsigned int rotation = plane_state->base.rotation;
2943 int ret;
2944
Ville Syrjäläa5e4c7d2016-11-07 22:20:54 +02002945 if (!plane_state->base.visible)
2946 return 0;
2947
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002948 /* Rotate src coordinates to match rotated GTT view */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002949 if (drm_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02002950 drm_rect_rotate(&plane_state->base.src,
Ville Syrjäläda064b42016-10-24 19:13:04 +03002951 fb->width << 16, fb->height << 16,
2952 DRM_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002953
Ville Syrjälä8d970652016-01-28 16:30:28 +02002954 /*
2955 * Handle the AUX surface first since
2956 * the main surface setup depends on it.
2957 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002958 if (fb->format->format == DRM_FORMAT_NV12) {
Ville Syrjälä8d970652016-01-28 16:30:28 +02002959 ret = skl_check_nv12_aux_surface(plane_state);
2960 if (ret)
2961 return ret;
2962 } else {
2963 plane_state->aux.offset = ~0xfff;
2964 plane_state->aux.x = 0;
2965 plane_state->aux.y = 0;
2966 }
2967
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002968 ret = skl_check_main_surface(plane_state);
2969 if (ret)
2970 return ret;
2971
2972 return 0;
2973}
2974
Ville Syrjälä7145f602017-03-23 21:27:07 +02002975static u32 i9xx_plane_ctl(const struct intel_crtc_state *crtc_state,
2976 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07002977{
Ville Syrjälä7145f602017-03-23 21:27:07 +02002978 struct drm_i915_private *dev_priv =
2979 to_i915(plane_state->base.plane->dev);
2980 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
2981 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002982 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä7145f602017-03-23 21:27:07 +02002983 u32 dspcntr;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002984
Ville Syrjälä7145f602017-03-23 21:27:07 +02002985 dspcntr = DISPLAY_PLANE_ENABLE | DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002986
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02002987 if (IS_G4X(dev_priv) || IS_GEN5(dev_priv) ||
2988 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Ville Syrjälä7145f602017-03-23 21:27:07 +02002989 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002990
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02002991 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
2992 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2993
Ville Syrjäläd509e282017-03-27 21:55:32 +03002994 if (INTEL_GEN(dev_priv) < 4)
2995 dspcntr |= DISPPLANE_SEL_PIPE(crtc->pipe);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002996
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002997 switch (fb->format->format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02002998 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002999 dspcntr |= DISPPLANE_8BPP;
3000 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003001 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003002 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07003003 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003004 case DRM_FORMAT_RGB565:
3005 dspcntr |= DISPPLANE_BGRX565;
3006 break;
3007 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003008 dspcntr |= DISPPLANE_BGRX888;
3009 break;
3010 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003011 dspcntr |= DISPPLANE_RGBX888;
3012 break;
3013 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003014 dspcntr |= DISPPLANE_BGRX101010;
3015 break;
3016 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003017 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003018 break;
3019 default:
Ville Syrjälä7145f602017-03-23 21:27:07 +02003020 MISSING_CASE(fb->format->format);
3021 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003022 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003023
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003024 if (INTEL_GEN(dev_priv) >= 4 &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003025 fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003026 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003027
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003028 if (rotation & DRM_ROTATE_180)
3029 dspcntr |= DISPPLANE_ROTATE_180;
3030
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003031 if (rotation & DRM_REFLECT_X)
3032 dspcntr |= DISPPLANE_MIRROR;
3033
Ville Syrjälä7145f602017-03-23 21:27:07 +02003034 return dspcntr;
3035}
3036
Ville Syrjäläf9407ae2017-03-23 21:27:12 +02003037int i9xx_check_plane_surface(struct intel_plane_state *plane_state)
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003038{
3039 struct drm_i915_private *dev_priv =
3040 to_i915(plane_state->base.plane->dev);
3041 int src_x = plane_state->base.src.x1 >> 16;
3042 int src_y = plane_state->base.src.y1 >> 16;
3043 u32 offset;
3044
3045 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
3046
3047 if (INTEL_GEN(dev_priv) >= 4)
3048 offset = intel_compute_tile_offset(&src_x, &src_y,
3049 plane_state, 0);
3050 else
3051 offset = 0;
3052
3053 /* HSW/BDW do this automagically in hardware */
3054 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv)) {
3055 unsigned int rotation = plane_state->base.rotation;
3056 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3057 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3058
3059 if (rotation & DRM_ROTATE_180) {
3060 src_x += src_w - 1;
3061 src_y += src_h - 1;
3062 } else if (rotation & DRM_REFLECT_X) {
3063 src_x += src_w - 1;
3064 }
3065 }
3066
3067 plane_state->main.offset = offset;
3068 plane_state->main.x = src_x;
3069 plane_state->main.y = src_y;
3070
3071 return 0;
3072}
3073
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003074static void i9xx_update_primary_plane(struct intel_plane *primary,
Ville Syrjälä7145f602017-03-23 21:27:07 +02003075 const struct intel_crtc_state *crtc_state,
3076 const struct intel_plane_state *plane_state)
3077{
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003078 struct drm_i915_private *dev_priv = to_i915(primary->base.dev);
3079 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
3080 const struct drm_framebuffer *fb = plane_state->base.fb;
3081 enum plane plane = primary->plane;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003082 u32 linear_offset;
Ville Syrjäläa0864d52017-03-23 21:27:09 +02003083 u32 dspcntr = plane_state->ctl;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003084 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003085 int x = plane_state->main.x;
3086 int y = plane_state->main.y;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003087 unsigned long irqflags;
3088
Ville Syrjälä29490562016-01-20 18:02:50 +02003089 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003090
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003091 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003092 crtc->dspaddr_offset = plane_state->main.offset;
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003093 else
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003094 crtc->dspaddr_offset = linear_offset;
Ville Syrjälä6687c902015-09-15 13:16:41 +03003095
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003096 crtc->adjusted_x = x;
3097 crtc->adjusted_y = y;
Paulo Zanoni2db33662015-09-14 15:20:03 -03003098
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003099 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3100
Ville Syrjälä78587de2017-03-09 17:44:32 +02003101 if (INTEL_GEN(dev_priv) < 4) {
3102 /* pipesrc and dspsize control the size that is scaled from,
3103 * which should always be the user's requested size.
3104 */
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003105 I915_WRITE_FW(DSPSIZE(plane),
3106 ((crtc_state->pipe_src_h - 1) << 16) |
3107 (crtc_state->pipe_src_w - 1));
3108 I915_WRITE_FW(DSPPOS(plane), 0);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003109 } else if (IS_CHERRYVIEW(dev_priv) && plane == PLANE_B) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003110 I915_WRITE_FW(PRIMSIZE(plane),
3111 ((crtc_state->pipe_src_h - 1) << 16) |
3112 (crtc_state->pipe_src_w - 1));
3113 I915_WRITE_FW(PRIMPOS(plane), 0);
3114 I915_WRITE_FW(PRIMCNSTALPHA(plane), 0);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003115 }
3116
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003117 I915_WRITE_FW(reg, dspcntr);
Sonika Jindal48404c12014-08-22 14:06:04 +05303118
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003119 I915_WRITE_FW(DSPSTRIDE(plane), fb->pitches[0]);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003120 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3121 I915_WRITE_FW(DSPSURF(plane),
3122 intel_plane_ggtt_offset(plane_state) +
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003123 crtc->dspaddr_offset);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003124 I915_WRITE_FW(DSPOFFSET(plane), (y << 16) | x);
3125 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003126 I915_WRITE_FW(DSPSURF(plane),
3127 intel_plane_ggtt_offset(plane_state) +
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003128 crtc->dspaddr_offset);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003129 I915_WRITE_FW(DSPTILEOFF(plane), (y << 16) | x);
3130 I915_WRITE_FW(DSPLINOFF(plane), linear_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003131 } else {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003132 I915_WRITE_FW(DSPADDR(plane),
3133 intel_plane_ggtt_offset(plane_state) +
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003134 crtc->dspaddr_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003135 }
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003136 POSTING_READ_FW(reg);
3137
3138 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003139}
3140
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003141static void i9xx_disable_primary_plane(struct intel_plane *primary,
3142 struct intel_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003143{
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003144 struct drm_i915_private *dev_priv = to_i915(primary->base.dev);
3145 enum plane plane = primary->plane;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003146 unsigned long irqflags;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003147
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003148 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3149
3150 I915_WRITE_FW(DSPCNTR(plane), 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003151 if (INTEL_INFO(dev_priv)->gen >= 4)
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003152 I915_WRITE_FW(DSPSURF(plane), 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003153 else
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003154 I915_WRITE_FW(DSPADDR(plane), 0);
3155 POSTING_READ_FW(DSPCNTR(plane));
3156
3157 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003158}
3159
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003160static u32
3161intel_fb_stride_alignment(const struct drm_framebuffer *fb, int plane)
Damien Lespiaub3218032015-02-27 11:15:18 +00003162{
Ben Widawsky2f075562017-03-24 14:29:48 -07003163 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003164 return 64;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003165 else
3166 return intel_tile_width_bytes(fb, plane);
Damien Lespiaub3218032015-02-27 11:15:18 +00003167}
3168
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003169static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3170{
3171 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003172 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003173
3174 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3175 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3176 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003177}
3178
Chandra Kondurua1b22782015-04-07 15:28:45 -07003179/*
3180 * This function detaches (aka. unbinds) unused scalers in hardware
3181 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003182static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003183{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003184 struct intel_crtc_scaler_state *scaler_state;
3185 int i;
3186
Chandra Kondurua1b22782015-04-07 15:28:45 -07003187 scaler_state = &intel_crtc->config->scaler_state;
3188
3189 /* loop through and disable scalers that aren't in use */
3190 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003191 if (!scaler_state->scalers[i].in_use)
3192 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003193 }
3194}
3195
Ville Syrjäläd2196772016-01-28 18:33:11 +02003196u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3197 unsigned int rotation)
3198{
Ville Syrjälä1b500532017-03-07 21:42:08 +02003199 u32 stride;
3200
3201 if (plane >= fb->format->num_planes)
3202 return 0;
3203
3204 stride = intel_fb_pitch(fb, plane, rotation);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003205
3206 /*
3207 * The stride is either expressed as a multiple of 64 bytes chunks for
3208 * linear buffers or in number of tiles for tiled buffers.
3209 */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003210 if (drm_rotation_90_or_270(rotation))
3211 stride /= intel_tile_height(fb, plane);
3212 else
3213 stride /= intel_fb_stride_alignment(fb, plane);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003214
3215 return stride;
3216}
3217
Ville Syrjälä2e881262017-03-17 23:17:56 +02003218static u32 skl_plane_ctl_format(uint32_t pixel_format)
Chandra Konduru6156a452015-04-27 13:48:39 -07003219{
Chandra Konduru6156a452015-04-27 13:48:39 -07003220 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003221 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003222 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003223 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003224 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003225 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003226 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003227 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003228 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003229 /*
3230 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3231 * to be already pre-multiplied. We need to add a knob (or a different
3232 * DRM_FORMAT) for user-space to configure that.
3233 */
3234 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003235 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003236 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003237 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003238 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003239 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003240 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003241 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003242 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003243 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003244 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003245 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003246 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003247 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003248 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003249 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003250 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003251 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003252 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003253 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003254 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003255
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003256 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003257}
3258
Ville Syrjälä2e881262017-03-17 23:17:56 +02003259static u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
Chandra Konduru6156a452015-04-27 13:48:39 -07003260{
Chandra Konduru6156a452015-04-27 13:48:39 -07003261 switch (fb_modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07003262 case DRM_FORMAT_MOD_LINEAR:
Chandra Konduru6156a452015-04-27 13:48:39 -07003263 break;
3264 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003265 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003266 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003267 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003268 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003269 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003270 default:
3271 MISSING_CASE(fb_modifier);
3272 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003273
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003274 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003275}
3276
Ville Syrjälä2e881262017-03-17 23:17:56 +02003277static u32 skl_plane_ctl_rotation(unsigned int rotation)
Chandra Konduru6156a452015-04-27 13:48:39 -07003278{
Chandra Konduru6156a452015-04-27 13:48:39 -07003279 switch (rotation) {
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003280 case DRM_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003281 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303282 /*
3283 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3284 * while i915 HW rotation is clockwise, thats why this swapping.
3285 */
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003286 case DRM_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303287 return PLANE_CTL_ROTATE_270;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003288 case DRM_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003289 return PLANE_CTL_ROTATE_180;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003290 case DRM_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303291 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003292 default:
3293 MISSING_CASE(rotation);
3294 }
3295
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003296 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003297}
3298
Ville Syrjälä2e881262017-03-17 23:17:56 +02003299u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
3300 const struct intel_plane_state *plane_state)
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003301{
3302 struct drm_i915_private *dev_priv =
3303 to_i915(plane_state->base.plane->dev);
3304 const struct drm_framebuffer *fb = plane_state->base.fb;
3305 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä2e881262017-03-17 23:17:56 +02003306 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003307 u32 plane_ctl;
3308
3309 plane_ctl = PLANE_CTL_ENABLE;
3310
3311 if (!IS_GEMINILAKE(dev_priv)) {
3312 plane_ctl |=
3313 PLANE_CTL_PIPE_GAMMA_ENABLE |
3314 PLANE_CTL_PIPE_CSC_ENABLE |
3315 PLANE_CTL_PLANE_GAMMA_DISABLE;
3316 }
3317
3318 plane_ctl |= skl_plane_ctl_format(fb->format->format);
3319 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
3320 plane_ctl |= skl_plane_ctl_rotation(rotation);
3321
Ville Syrjälä2e881262017-03-17 23:17:56 +02003322 if (key->flags & I915_SET_COLORKEY_DESTINATION)
3323 plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
3324 else if (key->flags & I915_SET_COLORKEY_SOURCE)
3325 plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
3326
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003327 return plane_ctl;
3328}
3329
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003330static void skylake_update_primary_plane(struct intel_plane *plane,
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003331 const struct intel_crtc_state *crtc_state,
3332 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003333{
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003334 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
3335 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
3336 const struct drm_framebuffer *fb = plane_state->base.fb;
3337 enum plane_id plane_id = plane->id;
3338 enum pipe pipe = plane->pipe;
Ville Syrjäläa0864d52017-03-23 21:27:09 +02003339 u32 plane_ctl = plane_state->ctl;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003340 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003341 u32 stride = skl_plane_stride(fb, 0, rotation);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003342 u32 surf_addr = plane_state->main.offset;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003343 int scaler_id = plane_state->scaler_id;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003344 int src_x = plane_state->main.x;
3345 int src_y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003346 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3347 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3348 int dst_x = plane_state->base.dst.x1;
3349 int dst_y = plane_state->base.dst.y1;
3350 int dst_w = drm_rect_width(&plane_state->base.dst);
3351 int dst_h = drm_rect_height(&plane_state->base.dst);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003352 unsigned long irqflags;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003353
Ville Syrjälä6687c902015-09-15 13:16:41 +03003354 /* Sizes are 0 based */
3355 src_w--;
3356 src_h--;
3357 dst_w--;
3358 dst_h--;
3359
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003360 crtc->dspaddr_offset = surf_addr;
Paulo Zanoni4c0b8a82016-08-19 19:03:23 -03003361
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003362 crtc->adjusted_x = src_x;
3363 crtc->adjusted_y = src_y;
Paulo Zanoni2db33662015-09-14 15:20:03 -03003364
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003365 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3366
Ville Syrjälä78587de2017-03-09 17:44:32 +02003367 if (IS_GEMINILAKE(dev_priv)) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003368 I915_WRITE_FW(PLANE_COLOR_CTL(pipe, plane_id),
3369 PLANE_COLOR_PIPE_GAMMA_ENABLE |
3370 PLANE_COLOR_PIPE_CSC_ENABLE |
3371 PLANE_COLOR_PLANE_GAMMA_DISABLE);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003372 }
3373
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003374 I915_WRITE_FW(PLANE_CTL(pipe, plane_id), plane_ctl);
3375 I915_WRITE_FW(PLANE_OFFSET(pipe, plane_id), (src_y << 16) | src_x);
3376 I915_WRITE_FW(PLANE_STRIDE(pipe, plane_id), stride);
3377 I915_WRITE_FW(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w);
Chandra Konduru6156a452015-04-27 13:48:39 -07003378
3379 if (scaler_id >= 0) {
3380 uint32_t ps_ctrl = 0;
3381
3382 WARN_ON(!dst_w || !dst_h);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003383 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(plane_id) |
Chandra Konduru6156a452015-04-27 13:48:39 -07003384 crtc_state->scaler_state.scalers[scaler_id].mode;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003385 I915_WRITE_FW(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3386 I915_WRITE_FW(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3387 I915_WRITE_FW(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3388 I915_WRITE_FW(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3389 I915_WRITE_FW(PLANE_POS(pipe, plane_id), 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003390 } else {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003391 I915_WRITE_FW(PLANE_POS(pipe, plane_id), (dst_y << 16) | dst_x);
Chandra Konduru6156a452015-04-27 13:48:39 -07003392 }
3393
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003394 I915_WRITE_FW(PLANE_SURF(pipe, plane_id),
3395 intel_plane_ggtt_offset(plane_state) + surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003396
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003397 POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
3398
3399 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003400}
3401
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003402static void skylake_disable_primary_plane(struct intel_plane *primary,
3403 struct intel_crtc *crtc)
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003404{
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003405 struct drm_i915_private *dev_priv = to_i915(primary->base.dev);
3406 enum plane_id plane_id = primary->id;
3407 enum pipe pipe = primary->pipe;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003408 unsigned long irqflags;
Lyude62e0fb82016-08-22 12:50:08 -04003409
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003410 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3411
3412 I915_WRITE_FW(PLANE_CTL(pipe, plane_id), 0);
3413 I915_WRITE_FW(PLANE_SURF(pipe, plane_id), 0);
3414 POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
3415
3416 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003417}
3418
Daniel Vetter5a21b662016-05-24 17:13:53 +02003419static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
3420{
3421 struct intel_crtc *crtc;
3422
Chris Wilson91c8a322016-07-05 10:40:23 +01003423 for_each_intel_crtc(&dev_priv->drm, crtc)
Daniel Vetter5a21b662016-05-24 17:13:53 +02003424 intel_finish_page_flip_cs(dev_priv, crtc->pipe);
3425}
3426
Ville Syrjälä75147472014-11-24 18:28:11 +02003427static void intel_update_primary_planes(struct drm_device *dev)
3428{
Ville Syrjälä75147472014-11-24 18:28:11 +02003429 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003430
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003431 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003432 struct intel_plane *plane = to_intel_plane(crtc->primary);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003433 struct intel_plane_state *plane_state =
3434 to_intel_plane_state(plane->base.state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003435
Ville Syrjälä72259532017-03-02 19:15:05 +02003436 if (plane_state->base.visible) {
3437 trace_intel_update_plane(&plane->base,
3438 to_intel_crtc(crtc));
3439
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003440 plane->update_plane(plane,
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003441 to_intel_crtc_state(crtc->state),
3442 plane_state);
Ville Syrjälä72259532017-03-02 19:15:05 +02003443 }
Ville Syrjälä96a02912013-02-18 19:08:49 +02003444 }
3445}
3446
Maarten Lankhorst73974892016-08-05 23:28:27 +03003447static int
3448__intel_display_resume(struct drm_device *dev,
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003449 struct drm_atomic_state *state,
3450 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorst73974892016-08-05 23:28:27 +03003451{
3452 struct drm_crtc_state *crtc_state;
3453 struct drm_crtc *crtc;
3454 int i, ret;
3455
3456 intel_modeset_setup_hw_state(dev);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003457 i915_redisable_vga(to_i915(dev));
Maarten Lankhorst73974892016-08-05 23:28:27 +03003458
3459 if (!state)
3460 return 0;
3461
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01003462 /*
3463 * We've duplicated the state, pointers to the old state are invalid.
3464 *
3465 * Don't attempt to use the old state until we commit the duplicated state.
3466 */
3467 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst73974892016-08-05 23:28:27 +03003468 /*
3469 * Force recalculation even if we restore
3470 * current state. With fast modeset this may not result
3471 * in a modeset when the state is compatible.
3472 */
3473 crtc_state->mode_changed = true;
3474 }
3475
3476 /* ignore any reset values/BIOS leftovers in the WM registers */
Ville Syrjälä602ae832017-03-02 19:15:02 +02003477 if (!HAS_GMCH_DISPLAY(to_i915(dev)))
3478 to_intel_atomic_state(state)->skip_intermediate_wm = true;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003479
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003480 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003481
3482 WARN_ON(ret == -EDEADLK);
3483 return ret;
3484}
3485
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003486static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3487{
Ville Syrjäläae981042016-08-05 23:28:30 +03003488 return intel_has_gpu_reset(dev_priv) &&
3489 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003490}
3491
Chris Wilsonc0336662016-05-06 15:40:21 +01003492void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003493{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003494 struct drm_device *dev = &dev_priv->drm;
3495 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3496 struct drm_atomic_state *state;
3497 int ret;
3498
Maarten Lankhorst73974892016-08-05 23:28:27 +03003499 /*
3500 * Need mode_config.mutex so that we don't
3501 * trample ongoing ->detect() and whatnot.
3502 */
3503 mutex_lock(&dev->mode_config.mutex);
3504 drm_modeset_acquire_init(ctx, 0);
3505 while (1) {
3506 ret = drm_modeset_lock_all_ctx(dev, ctx);
3507 if (ret != -EDEADLK)
3508 break;
3509
3510 drm_modeset_backoff(ctx);
3511 }
3512
3513 /* reset doesn't touch the display, but flips might get nuked anyway, */
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003514 if (!i915.force_reset_modeset_test &&
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003515 !gpu_reset_clobbers_display(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003516 return;
3517
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003518 /*
3519 * Disabling the crtcs gracefully seems nicer. Also the
3520 * g33 docs say we should at least disable all the planes.
3521 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003522 state = drm_atomic_helper_duplicate_state(dev, ctx);
3523 if (IS_ERR(state)) {
3524 ret = PTR_ERR(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003525 DRM_ERROR("Duplicating state failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003526 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003527 }
3528
3529 ret = drm_atomic_helper_disable_all(dev, ctx);
3530 if (ret) {
3531 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003532 drm_atomic_state_put(state);
3533 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003534 }
3535
3536 dev_priv->modeset_restore_state = state;
3537 state->acquire_ctx = ctx;
Ville Syrjälä75147472014-11-24 18:28:11 +02003538}
3539
Chris Wilsonc0336662016-05-06 15:40:21 +01003540void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003541{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003542 struct drm_device *dev = &dev_priv->drm;
3543 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3544 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3545 int ret;
3546
Daniel Vetter5a21b662016-05-24 17:13:53 +02003547 /*
3548 * Flips in the rings will be nuked by the reset,
3549 * so complete all pending flips so that user space
3550 * will get its events and not get stuck.
3551 */
3552 intel_complete_page_flips(dev_priv);
3553
Maarten Lankhorst73974892016-08-05 23:28:27 +03003554 dev_priv->modeset_restore_state = NULL;
3555
Ville Syrjälä75147472014-11-24 18:28:11 +02003556 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003557 if (!gpu_reset_clobbers_display(dev_priv)) {
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003558 if (!state) {
3559 /*
3560 * Flips in the rings have been nuked by the reset,
3561 * so update the base address of all primary
3562 * planes to the the last fb to make sure we're
3563 * showing the correct fb after a reset.
3564 *
3565 * FIXME: Atomic will make this obsolete since we won't schedule
3566 * CS-based flips (which might get lost in gpu resets) any more.
3567 */
3568 intel_update_primary_planes(dev);
3569 } else {
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003570 ret = __intel_display_resume(dev, state, ctx);
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003571 if (ret)
3572 DRM_ERROR("Restoring old state failed with %i\n", ret);
3573 }
Maarten Lankhorst73974892016-08-05 23:28:27 +03003574 } else {
3575 /*
3576 * The display has been reset as well,
3577 * so need a full re-initialization.
3578 */
3579 intel_runtime_pm_disable_interrupts(dev_priv);
3580 intel_runtime_pm_enable_interrupts(dev_priv);
3581
Imre Deak51f59202016-09-14 13:04:13 +03003582 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003583 intel_modeset_init_hw(dev);
3584
3585 spin_lock_irq(&dev_priv->irq_lock);
3586 if (dev_priv->display.hpd_irq_setup)
3587 dev_priv->display.hpd_irq_setup(dev_priv);
3588 spin_unlock_irq(&dev_priv->irq_lock);
3589
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003590 ret = __intel_display_resume(dev, state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003591 if (ret)
3592 DRM_ERROR("Restoring old state failed with %i\n", ret);
3593
3594 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003595 }
3596
Chris Wilson08536952016-10-14 13:18:18 +01003597 if (state)
3598 drm_atomic_state_put(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003599 drm_modeset_drop_locks(ctx);
3600 drm_modeset_acquire_fini(ctx);
3601 mutex_unlock(&dev->mode_config.mutex);
Ville Syrjälä75147472014-11-24 18:28:11 +02003602}
3603
Chris Wilson8af29b02016-09-09 14:11:47 +01003604static bool abort_flip_on_reset(struct intel_crtc *crtc)
3605{
3606 struct i915_gpu_error *error = &to_i915(crtc->base.dev)->gpu_error;
3607
Chris Wilson8c185ec2017-03-16 17:13:02 +00003608 if (i915_reset_backoff(error))
Chris Wilson8af29b02016-09-09 14:11:47 +01003609 return true;
3610
3611 if (crtc->reset_count != i915_reset_count(error))
3612 return true;
3613
3614 return false;
3615}
3616
Chris Wilson7d5e3792014-03-04 13:15:08 +00003617static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3618{
Daniel Vetter5a21b662016-05-24 17:13:53 +02003619 struct drm_device *dev = crtc->dev;
3620 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02003621 bool pending;
3622
Chris Wilson8af29b02016-09-09 14:11:47 +01003623 if (abort_flip_on_reset(intel_crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +02003624 return false;
3625
3626 spin_lock_irq(&dev->event_lock);
3627 pending = to_intel_crtc(crtc)->flip_work != NULL;
3628 spin_unlock_irq(&dev->event_lock);
3629
3630 return pending;
Chris Wilson7d5e3792014-03-04 13:15:08 +00003631}
3632
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003633static void intel_update_pipe_config(struct intel_crtc *crtc,
3634 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003635{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003636 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003637 struct intel_crtc_state *pipe_config =
3638 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003639
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003640 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3641 crtc->base.mode = crtc->base.state->mode;
3642
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003643 /*
3644 * Update pipe size and adjust fitter if needed: the reason for this is
3645 * that in compute_mode_changes we check the native mode (not the pfit
3646 * mode) to see if we can flip rather than do a full mode set. In the
3647 * fastboot case, we'll flip, but if we don't update the pipesrc and
3648 * pfit state, we'll end up with a big fb scanned out into the wrong
3649 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003650 */
3651
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003652 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003653 ((pipe_config->pipe_src_w - 1) << 16) |
3654 (pipe_config->pipe_src_h - 1));
3655
3656 /* on skylake this is done by detaching scalers */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003657 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003658 skl_detach_scalers(crtc);
3659
3660 if (pipe_config->pch_pfit.enabled)
3661 skylake_pfit_enable(crtc);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003662 } else if (HAS_PCH_SPLIT(dev_priv)) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003663 if (pipe_config->pch_pfit.enabled)
3664 ironlake_pfit_enable(crtc);
3665 else if (old_crtc_state->pch_pfit.enabled)
3666 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003667 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003668}
3669
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003670static void intel_fdi_normal_train(struct intel_crtc *crtc)
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003671{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003672 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003673 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003674 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003675 i915_reg_t reg;
3676 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003677
3678 /* enable normal train */
3679 reg = FDI_TX_CTL(pipe);
3680 temp = I915_READ(reg);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003681 if (IS_IVYBRIDGE(dev_priv)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003682 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3683 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003684 } else {
3685 temp &= ~FDI_LINK_TRAIN_NONE;
3686 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003687 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003688 I915_WRITE(reg, temp);
3689
3690 reg = FDI_RX_CTL(pipe);
3691 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003692 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003693 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3694 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3695 } else {
3696 temp &= ~FDI_LINK_TRAIN_NONE;
3697 temp |= FDI_LINK_TRAIN_NONE;
3698 }
3699 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3700
3701 /* wait one idle pattern time */
3702 POSTING_READ(reg);
3703 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003704
3705 /* IVB wants error correction enabled */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003706 if (IS_IVYBRIDGE(dev_priv))
Jesse Barnes357555c2011-04-28 15:09:55 -07003707 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3708 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003709}
3710
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003711/* The FDI link training functions for ILK/Ibexpeak. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003712static void ironlake_fdi_link_train(struct intel_crtc *crtc,
3713 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003714{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003715 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003716 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003717 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003718 i915_reg_t reg;
3719 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003720
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003721 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003722 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003723
Adam Jacksone1a44742010-06-25 15:32:14 -04003724 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3725 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003726 reg = FDI_RX_IMR(pipe);
3727 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003728 temp &= ~FDI_RX_SYMBOL_LOCK;
3729 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003730 I915_WRITE(reg, temp);
3731 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003732 udelay(150);
3733
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003734 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003735 reg = FDI_TX_CTL(pipe);
3736 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003737 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003738 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003739 temp &= ~FDI_LINK_TRAIN_NONE;
3740 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003741 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003742
Chris Wilson5eddb702010-09-11 13:48:45 +01003743 reg = FDI_RX_CTL(pipe);
3744 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003745 temp &= ~FDI_LINK_TRAIN_NONE;
3746 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003747 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3748
3749 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003750 udelay(150);
3751
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003752 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003753 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3754 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3755 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003756
Chris Wilson5eddb702010-09-11 13:48:45 +01003757 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003758 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003759 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003760 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3761
3762 if ((temp & FDI_RX_BIT_LOCK)) {
3763 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003764 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003765 break;
3766 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003767 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003768 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003769 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003770
3771 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003772 reg = FDI_TX_CTL(pipe);
3773 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003774 temp &= ~FDI_LINK_TRAIN_NONE;
3775 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003776 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003777
Chris Wilson5eddb702010-09-11 13:48:45 +01003778 reg = FDI_RX_CTL(pipe);
3779 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003780 temp &= ~FDI_LINK_TRAIN_NONE;
3781 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003782 I915_WRITE(reg, temp);
3783
3784 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003785 udelay(150);
3786
Chris Wilson5eddb702010-09-11 13:48:45 +01003787 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003788 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003789 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003790 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3791
3792 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003793 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003794 DRM_DEBUG_KMS("FDI train 2 done.\n");
3795 break;
3796 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003797 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003798 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003799 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003800
3801 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003802
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003803}
3804
Akshay Joshi0206e352011-08-16 15:34:10 -04003805static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003806 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3807 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3808 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3809 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3810};
3811
3812/* The FDI link training functions for SNB/Cougarpoint. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003813static void gen6_fdi_link_train(struct intel_crtc *crtc,
3814 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003815{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003816 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003817 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003818 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003819 i915_reg_t reg;
3820 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003821
Adam Jacksone1a44742010-06-25 15:32:14 -04003822 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3823 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003824 reg = FDI_RX_IMR(pipe);
3825 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003826 temp &= ~FDI_RX_SYMBOL_LOCK;
3827 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003828 I915_WRITE(reg, temp);
3829
3830 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003831 udelay(150);
3832
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003833 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003834 reg = FDI_TX_CTL(pipe);
3835 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003836 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003837 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003838 temp &= ~FDI_LINK_TRAIN_NONE;
3839 temp |= FDI_LINK_TRAIN_PATTERN_1;
3840 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3841 /* SNB-B */
3842 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003843 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003844
Daniel Vetterd74cf322012-10-26 10:58:13 +02003845 I915_WRITE(FDI_RX_MISC(pipe),
3846 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3847
Chris Wilson5eddb702010-09-11 13:48:45 +01003848 reg = FDI_RX_CTL(pipe);
3849 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003850 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003851 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3852 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3853 } else {
3854 temp &= ~FDI_LINK_TRAIN_NONE;
3855 temp |= FDI_LINK_TRAIN_PATTERN_1;
3856 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003857 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3858
3859 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003860 udelay(150);
3861
Akshay Joshi0206e352011-08-16 15:34:10 -04003862 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003863 reg = FDI_TX_CTL(pipe);
3864 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003865 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3866 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003867 I915_WRITE(reg, temp);
3868
3869 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003870 udelay(500);
3871
Sean Paulfa37d392012-03-02 12:53:39 -05003872 for (retry = 0; retry < 5; retry++) {
3873 reg = FDI_RX_IIR(pipe);
3874 temp = I915_READ(reg);
3875 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3876 if (temp & FDI_RX_BIT_LOCK) {
3877 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3878 DRM_DEBUG_KMS("FDI train 1 done.\n");
3879 break;
3880 }
3881 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003882 }
Sean Paulfa37d392012-03-02 12:53:39 -05003883 if (retry < 5)
3884 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003885 }
3886 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003887 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003888
3889 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003890 reg = FDI_TX_CTL(pipe);
3891 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003892 temp &= ~FDI_LINK_TRAIN_NONE;
3893 temp |= FDI_LINK_TRAIN_PATTERN_2;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003894 if (IS_GEN6(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003895 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3896 /* SNB-B */
3897 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3898 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003899 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003900
Chris Wilson5eddb702010-09-11 13:48:45 +01003901 reg = FDI_RX_CTL(pipe);
3902 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003903 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003904 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3905 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3906 } else {
3907 temp &= ~FDI_LINK_TRAIN_NONE;
3908 temp |= FDI_LINK_TRAIN_PATTERN_2;
3909 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003910 I915_WRITE(reg, temp);
3911
3912 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003913 udelay(150);
3914
Akshay Joshi0206e352011-08-16 15:34:10 -04003915 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003916 reg = FDI_TX_CTL(pipe);
3917 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003918 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3919 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003920 I915_WRITE(reg, temp);
3921
3922 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003923 udelay(500);
3924
Sean Paulfa37d392012-03-02 12:53:39 -05003925 for (retry = 0; retry < 5; retry++) {
3926 reg = FDI_RX_IIR(pipe);
3927 temp = I915_READ(reg);
3928 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3929 if (temp & FDI_RX_SYMBOL_LOCK) {
3930 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3931 DRM_DEBUG_KMS("FDI train 2 done.\n");
3932 break;
3933 }
3934 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003935 }
Sean Paulfa37d392012-03-02 12:53:39 -05003936 if (retry < 5)
3937 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003938 }
3939 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003940 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003941
3942 DRM_DEBUG_KMS("FDI train done.\n");
3943}
3944
Jesse Barnes357555c2011-04-28 15:09:55 -07003945/* Manual link training for Ivy Bridge A0 parts */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003946static void ivb_manual_fdi_link_train(struct intel_crtc *crtc,
3947 const struct intel_crtc_state *crtc_state)
Jesse Barnes357555c2011-04-28 15:09:55 -07003948{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003949 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003950 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003951 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003952 i915_reg_t reg;
3953 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003954
3955 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3956 for train result */
3957 reg = FDI_RX_IMR(pipe);
3958 temp = I915_READ(reg);
3959 temp &= ~FDI_RX_SYMBOL_LOCK;
3960 temp &= ~FDI_RX_BIT_LOCK;
3961 I915_WRITE(reg, temp);
3962
3963 POSTING_READ(reg);
3964 udelay(150);
3965
Daniel Vetter01a415f2012-10-27 15:58:40 +02003966 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3967 I915_READ(FDI_RX_IIR(pipe)));
3968
Jesse Barnes139ccd32013-08-19 11:04:55 -07003969 /* Try each vswing and preemphasis setting twice before moving on */
3970 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3971 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003972 reg = FDI_TX_CTL(pipe);
3973 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003974 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3975 temp &= ~FDI_TX_ENABLE;
3976 I915_WRITE(reg, temp);
3977
3978 reg = FDI_RX_CTL(pipe);
3979 temp = I915_READ(reg);
3980 temp &= ~FDI_LINK_TRAIN_AUTO;
3981 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3982 temp &= ~FDI_RX_ENABLE;
3983 I915_WRITE(reg, temp);
3984
3985 /* enable CPU FDI TX and PCH FDI RX */
3986 reg = FDI_TX_CTL(pipe);
3987 temp = I915_READ(reg);
3988 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003989 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003990 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003991 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003992 temp |= snb_b_fdi_train_param[j/2];
3993 temp |= FDI_COMPOSITE_SYNC;
3994 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3995
3996 I915_WRITE(FDI_RX_MISC(pipe),
3997 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3998
3999 reg = FDI_RX_CTL(pipe);
4000 temp = I915_READ(reg);
4001 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4002 temp |= FDI_COMPOSITE_SYNC;
4003 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4004
4005 POSTING_READ(reg);
4006 udelay(1); /* should be 0.5us */
4007
4008 for (i = 0; i < 4; i++) {
4009 reg = FDI_RX_IIR(pipe);
4010 temp = I915_READ(reg);
4011 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4012
4013 if (temp & FDI_RX_BIT_LOCK ||
4014 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4015 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4016 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4017 i);
4018 break;
4019 }
4020 udelay(1); /* should be 0.5us */
4021 }
4022 if (i == 4) {
4023 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4024 continue;
4025 }
4026
4027 /* Train 2 */
4028 reg = FDI_TX_CTL(pipe);
4029 temp = I915_READ(reg);
4030 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4031 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4032 I915_WRITE(reg, temp);
4033
4034 reg = FDI_RX_CTL(pipe);
4035 temp = I915_READ(reg);
4036 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4037 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004038 I915_WRITE(reg, temp);
4039
4040 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004041 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004042
Jesse Barnes139ccd32013-08-19 11:04:55 -07004043 for (i = 0; i < 4; i++) {
4044 reg = FDI_RX_IIR(pipe);
4045 temp = I915_READ(reg);
4046 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004047
Jesse Barnes139ccd32013-08-19 11:04:55 -07004048 if (temp & FDI_RX_SYMBOL_LOCK ||
4049 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4050 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4051 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4052 i);
4053 goto train_done;
4054 }
4055 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004056 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004057 if (i == 4)
4058 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004059 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004060
Jesse Barnes139ccd32013-08-19 11:04:55 -07004061train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004062 DRM_DEBUG_KMS("FDI train done.\n");
4063}
4064
Daniel Vetter88cefb62012-08-12 19:27:14 +02004065static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004066{
Daniel Vetter88cefb62012-08-12 19:27:14 +02004067 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004068 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004069 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004070 i915_reg_t reg;
4071 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004072
Jesse Barnes0e23b992010-09-10 11:10:00 -07004073 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004074 reg = FDI_RX_CTL(pipe);
4075 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004076 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004077 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004078 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004079 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4080
4081 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004082 udelay(200);
4083
4084 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004085 temp = I915_READ(reg);
4086 I915_WRITE(reg, temp | FDI_PCDCLK);
4087
4088 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004089 udelay(200);
4090
Paulo Zanoni20749732012-11-23 15:30:38 -02004091 /* Enable CPU FDI TX PLL, always on for Ironlake */
4092 reg = FDI_TX_CTL(pipe);
4093 temp = I915_READ(reg);
4094 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4095 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004096
Paulo Zanoni20749732012-11-23 15:30:38 -02004097 POSTING_READ(reg);
4098 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004099 }
4100}
4101
Daniel Vetter88cefb62012-08-12 19:27:14 +02004102static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4103{
4104 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004105 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004106 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004107 i915_reg_t reg;
4108 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004109
4110 /* Switch from PCDclk to Rawclk */
4111 reg = FDI_RX_CTL(pipe);
4112 temp = I915_READ(reg);
4113 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4114
4115 /* Disable CPU FDI TX PLL */
4116 reg = FDI_TX_CTL(pipe);
4117 temp = I915_READ(reg);
4118 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4119
4120 POSTING_READ(reg);
4121 udelay(100);
4122
4123 reg = FDI_RX_CTL(pipe);
4124 temp = I915_READ(reg);
4125 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4126
4127 /* Wait for the clocks to turn off. */
4128 POSTING_READ(reg);
4129 udelay(100);
4130}
4131
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004132static void ironlake_fdi_disable(struct drm_crtc *crtc)
4133{
4134 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004135 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004136 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4137 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004138 i915_reg_t reg;
4139 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004140
4141 /* disable CPU FDI tx and PCH FDI rx */
4142 reg = FDI_TX_CTL(pipe);
4143 temp = I915_READ(reg);
4144 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4145 POSTING_READ(reg);
4146
4147 reg = FDI_RX_CTL(pipe);
4148 temp = I915_READ(reg);
4149 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004150 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004151 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4152
4153 POSTING_READ(reg);
4154 udelay(100);
4155
4156 /* Ironlake workaround, disable clock pointer after downing FDI */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004157 if (HAS_PCH_IBX(dev_priv))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004158 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004159
4160 /* still set train pattern 1 */
4161 reg = FDI_TX_CTL(pipe);
4162 temp = I915_READ(reg);
4163 temp &= ~FDI_LINK_TRAIN_NONE;
4164 temp |= FDI_LINK_TRAIN_PATTERN_1;
4165 I915_WRITE(reg, temp);
4166
4167 reg = FDI_RX_CTL(pipe);
4168 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004169 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004170 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4171 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4172 } else {
4173 temp &= ~FDI_LINK_TRAIN_NONE;
4174 temp |= FDI_LINK_TRAIN_PATTERN_1;
4175 }
4176 /* BPC in FDI rx is consistent with that in PIPECONF */
4177 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004178 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004179 I915_WRITE(reg, temp);
4180
4181 POSTING_READ(reg);
4182 udelay(100);
4183}
4184
Chris Wilson49d73912016-11-29 09:50:08 +00004185bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004186{
4187 struct intel_crtc *crtc;
4188
4189 /* Note that we don't need to be called with mode_config.lock here
4190 * as our list of CRTC objects is static for the lifetime of the
4191 * device and so cannot disappear as we iterate. Similarly, we can
4192 * happily treat the predicates as racy, atomic checks as userspace
4193 * cannot claim and pin a new fb without at least acquring the
4194 * struct_mutex and so serialising with us.
4195 */
Chris Wilson49d73912016-11-29 09:50:08 +00004196 for_each_intel_crtc(&dev_priv->drm, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00004197 if (atomic_read(&crtc->unpin_work_count) == 0)
4198 continue;
4199
Daniel Vetter5a21b662016-05-24 17:13:53 +02004200 if (crtc->flip_work)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004201 intel_wait_for_vblank(dev_priv, crtc->pipe);
Chris Wilson5dce5b932014-01-20 10:17:36 +00004202
4203 return true;
4204 }
4205
4206 return false;
4207}
4208
Daniel Vetter5a21b662016-05-24 17:13:53 +02004209static void page_flip_completed(struct intel_crtc *intel_crtc)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004210{
4211 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004212 struct intel_flip_work *work = intel_crtc->flip_work;
4213
4214 intel_crtc->flip_work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004215
4216 if (work->event)
Gustavo Padovan560ce1d2016-04-14 10:48:15 -07004217 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004218
4219 drm_crtc_vblank_put(&intel_crtc->base);
4220
Daniel Vetter5a21b662016-05-24 17:13:53 +02004221 wake_up_all(&dev_priv->pending_flip_queue);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004222 trace_i915_flip_complete(intel_crtc->plane,
4223 work->pending_flip_obj);
Andrey Ryabinin05c41f92017-01-26 17:32:11 +03004224
4225 queue_work(dev_priv->wq, &work->unpin_work);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004226}
4227
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004228static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004229{
Chris Wilson0f911282012-04-17 10:05:38 +01004230 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004231 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004232 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004233
Daniel Vetter2c10d572012-12-20 21:24:07 +01004234 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004235
4236 ret = wait_event_interruptible_timeout(
4237 dev_priv->pending_flip_queue,
4238 !intel_crtc_has_pending_flip(crtc),
4239 60*HZ);
4240
4241 if (ret < 0)
4242 return ret;
4243
Daniel Vetter5a21b662016-05-24 17:13:53 +02004244 if (ret == 0) {
4245 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4246 struct intel_flip_work *work;
4247
4248 spin_lock_irq(&dev->event_lock);
4249 work = intel_crtc->flip_work;
4250 if (work && !is_mmio_work(work)) {
4251 WARN_ONCE(1, "Removing stuck page flip\n");
4252 page_flip_completed(intel_crtc);
4253 }
4254 spin_unlock_irq(&dev->event_lock);
4255 }
Chris Wilson5bb61642012-09-27 21:25:58 +01004256
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004257 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004258}
4259
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004260void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004261{
4262 u32 temp;
4263
4264 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4265
4266 mutex_lock(&dev_priv->sb_lock);
4267
4268 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4269 temp |= SBI_SSCCTL_DISABLE;
4270 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4271
4272 mutex_unlock(&dev_priv->sb_lock);
4273}
4274
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004275/* Program iCLKIP clock to the desired frequency */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004276static void lpt_program_iclkip(struct intel_crtc *crtc)
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004277{
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004278 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4279 int clock = crtc->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004280 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4281 u32 temp;
4282
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004283 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004284
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004285 /* The iCLK virtual clock root frequency is in MHz,
4286 * but the adjusted_mode->crtc_clock in in KHz. To get the
4287 * divisors, it is necessary to divide one by another, so we
4288 * convert the virtual clock precision to KHz here for higher
4289 * precision.
4290 */
4291 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004292 u32 iclk_virtual_root_freq = 172800 * 1000;
4293 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004294 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004295
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004296 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4297 clock << auxdiv);
4298 divsel = (desired_divisor / iclk_pi_range) - 2;
4299 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004300
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004301 /*
4302 * Near 20MHz is a corner case which is
4303 * out of range for the 7-bit divisor
4304 */
4305 if (divsel <= 0x7f)
4306 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004307 }
4308
4309 /* This should not happen with any sane values */
4310 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4311 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4312 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4313 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4314
4315 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004316 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004317 auxdiv,
4318 divsel,
4319 phasedir,
4320 phaseinc);
4321
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004322 mutex_lock(&dev_priv->sb_lock);
4323
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004324 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004325 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004326 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4327 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4328 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4329 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4330 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4331 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004332 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004333
4334 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004335 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004336 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4337 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004338 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004339
4340 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004341 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004342 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004343 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004344
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004345 mutex_unlock(&dev_priv->sb_lock);
4346
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004347 /* Wait for initialization time */
4348 udelay(24);
4349
4350 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4351}
4352
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004353int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4354{
4355 u32 divsel, phaseinc, auxdiv;
4356 u32 iclk_virtual_root_freq = 172800 * 1000;
4357 u32 iclk_pi_range = 64;
4358 u32 desired_divisor;
4359 u32 temp;
4360
4361 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4362 return 0;
4363
4364 mutex_lock(&dev_priv->sb_lock);
4365
4366 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4367 if (temp & SBI_SSCCTL_DISABLE) {
4368 mutex_unlock(&dev_priv->sb_lock);
4369 return 0;
4370 }
4371
4372 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4373 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4374 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4375 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4376 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4377
4378 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4379 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4380 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4381
4382 mutex_unlock(&dev_priv->sb_lock);
4383
4384 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4385
4386 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4387 desired_divisor << auxdiv);
4388}
4389
Daniel Vetter275f01b22013-05-03 11:49:47 +02004390static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4391 enum pipe pch_transcoder)
4392{
4393 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004394 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004395 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004396
4397 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4398 I915_READ(HTOTAL(cpu_transcoder)));
4399 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4400 I915_READ(HBLANK(cpu_transcoder)));
4401 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4402 I915_READ(HSYNC(cpu_transcoder)));
4403
4404 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4405 I915_READ(VTOTAL(cpu_transcoder)));
4406 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4407 I915_READ(VBLANK(cpu_transcoder)));
4408 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4409 I915_READ(VSYNC(cpu_transcoder)));
4410 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4411 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4412}
4413
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004414static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004415{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004416 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004417 uint32_t temp;
4418
4419 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004420 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004421 return;
4422
4423 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4424 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4425
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004426 temp &= ~FDI_BC_BIFURCATION_SELECT;
4427 if (enable)
4428 temp |= FDI_BC_BIFURCATION_SELECT;
4429
4430 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004431 I915_WRITE(SOUTH_CHICKEN1, temp);
4432 POSTING_READ(SOUTH_CHICKEN1);
4433}
4434
4435static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4436{
4437 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004438
4439 switch (intel_crtc->pipe) {
4440 case PIPE_A:
4441 break;
4442 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004443 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004444 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004445 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004446 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004447
4448 break;
4449 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004450 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004451
4452 break;
4453 default:
4454 BUG();
4455 }
4456}
4457
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004458/* Return which DP Port should be selected for Transcoder DP control */
4459static enum port
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004460intel_trans_dp_port_sel(struct intel_crtc *crtc)
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004461{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004462 struct drm_device *dev = crtc->base.dev;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004463 struct intel_encoder *encoder;
4464
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004465 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
Ville Syrjäläcca05022016-06-22 21:57:06 +03004466 if (encoder->type == INTEL_OUTPUT_DP ||
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004467 encoder->type == INTEL_OUTPUT_EDP)
4468 return enc_to_dig_port(&encoder->base)->port;
4469 }
4470
4471 return -1;
4472}
4473
Jesse Barnesf67a5592011-01-05 10:31:48 -08004474/*
4475 * Enable PCH resources required for PCH ports:
4476 * - PCH PLLs
4477 * - FDI training & RX/TX
4478 * - update transcoder timings
4479 * - DP transcoding bits
4480 * - transcoder
4481 */
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004482static void ironlake_pch_enable(const struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08004483{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004484 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004485 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004486 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004487 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004488 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004489
Daniel Vetterab9412b2013-05-03 11:49:46 +02004490 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004491
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004492 if (IS_IVYBRIDGE(dev_priv))
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004493 ivybridge_update_fdi_bc_bifurcation(crtc);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004494
Daniel Vettercd986ab2012-10-26 10:58:12 +02004495 /* Write the TU size bits before fdi link training, so that error
4496 * detection works. */
4497 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4498 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4499
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004500 /* For PCH output, training FDI link */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004501 dev_priv->display.fdi_link_train(crtc, crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004502
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004503 /* We need to program the right clock selection before writing the pixel
4504 * mutliplier into the DPLL. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004505 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004506 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004507
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004508 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004509 temp |= TRANS_DPLL_ENABLE(pipe);
4510 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004511 if (crtc_state->shared_dpll ==
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004512 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004513 temp |= sel;
4514 else
4515 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004516 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004517 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004518
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004519 /* XXX: pch pll's can be enabled any time before we enable the PCH
4520 * transcoder, and we actually should do this to not upset any PCH
4521 * transcoder that already use the clock when we share it.
4522 *
4523 * Note that enable_shared_dpll tries to do the right thing, but
4524 * get_shared_dpll unconditionally resets the pll - we need that to have
4525 * the right LVDS enable sequence. */
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004526 intel_enable_shared_dpll(crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004527
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004528 /* set transcoder timing, panel must allow it */
4529 assert_panel_unlocked(dev_priv, pipe);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004530 ironlake_pch_transcoder_set_timings(crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004531
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004532 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004533
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004534 /* For PCH DP, enable TRANS_DP_CTL */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004535 if (HAS_PCH_CPT(dev_priv) &&
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004536 intel_crtc_has_dp_encoder(crtc_state)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004537 const struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004538 &crtc_state->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004539 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004540 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004541 temp = I915_READ(reg);
4542 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004543 TRANS_DP_SYNC_MASK |
4544 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004545 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004546 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004547
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004548 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004549 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004550 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004551 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004552
4553 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004554 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004555 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004556 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004557 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004558 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004559 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004560 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004561 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004562 break;
4563 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004564 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004565 }
4566
Chris Wilson5eddb702010-09-11 13:48:45 +01004567 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004568 }
4569
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004570 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004571}
4572
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004573static void lpt_pch_enable(const struct intel_crtc_state *crtc_state)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004574{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004575 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004576 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004577 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004578
Daniel Vetterab9412b2013-05-03 11:49:46 +02004579 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004580
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004581 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004582
Paulo Zanoni0540e482012-10-31 18:12:40 -02004583 /* Set transcoder timing. */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004584 ironlake_pch_transcoder_set_timings(crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004585
Paulo Zanoni937bb612012-10-31 18:12:47 -02004586 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004587}
4588
Daniel Vettera1520312013-05-03 11:49:50 +02004589static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004590{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004591 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004592 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004593 u32 temp;
4594
4595 temp = I915_READ(dslreg);
4596 udelay(500);
4597 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004598 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004599 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004600 }
4601}
4602
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004603static int
4604skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4605 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4606 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004607{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004608 struct intel_crtc_scaler_state *scaler_state =
4609 &crtc_state->scaler_state;
4610 struct intel_crtc *intel_crtc =
4611 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004612 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004613
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03004614 need_scaling = drm_rotation_90_or_270(rotation) ?
Chandra Konduru6156a452015-04-27 13:48:39 -07004615 (src_h != dst_w || src_w != dst_h):
4616 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004617
4618 /*
4619 * if plane is being disabled or scaler is no more required or force detach
4620 * - free scaler binded to this plane/crtc
4621 * - in order to do this, update crtc->scaler_usage
4622 *
4623 * Here scaler state in crtc_state is set free so that
4624 * scaler can be assigned to other user. Actual register
4625 * update to free the scaler is done in plane/panel-fit programming.
4626 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4627 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004628 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004629 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004630 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004631 scaler_state->scalers[*scaler_id].in_use = 0;
4632
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004633 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4634 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4635 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004636 scaler_state->scaler_users);
4637 *scaler_id = -1;
4638 }
4639 return 0;
4640 }
4641
4642 /* range checks */
4643 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4644 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4645
4646 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4647 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004648 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004649 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004650 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004651 return -EINVAL;
4652 }
4653
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004654 /* mark this plane as a scaler user in crtc_state */
4655 scaler_state->scaler_users |= (1 << scaler_user);
4656 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4657 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4658 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4659 scaler_state->scaler_users);
4660
4661 return 0;
4662}
4663
4664/**
4665 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4666 *
4667 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004668 *
4669 * Return
4670 * 0 - scaler_usage updated successfully
4671 * error - requested scaling cannot be supported or other error condition
4672 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004673int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004674{
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004675 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004676
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004677 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03004678 &state->scaler_state.scaler_id, DRM_ROTATE_0,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004679 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004680 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004681}
4682
4683/**
4684 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4685 *
4686 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004687 * @plane_state: atomic plane state to update
4688 *
4689 * Return
4690 * 0 - scaler_usage updated successfully
4691 * error - requested scaling cannot be supported or other error condition
4692 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004693static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4694 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004695{
4696
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004697 struct intel_plane *intel_plane =
4698 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004699 struct drm_framebuffer *fb = plane_state->base.fb;
4700 int ret;
4701
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004702 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004703
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004704 ret = skl_update_scaler(crtc_state, force_detach,
4705 drm_plane_index(&intel_plane->base),
4706 &plane_state->scaler_id,
4707 plane_state->base.rotation,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004708 drm_rect_width(&plane_state->base.src) >> 16,
4709 drm_rect_height(&plane_state->base.src) >> 16,
4710 drm_rect_width(&plane_state->base.dst),
4711 drm_rect_height(&plane_state->base.dst));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004712
4713 if (ret || plane_state->scaler_id < 0)
4714 return ret;
4715
Chandra Kondurua1b22782015-04-07 15:28:45 -07004716 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004717 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004718 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4719 intel_plane->base.base.id,
4720 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004721 return -EINVAL;
4722 }
4723
4724 /* Check src format */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004725 switch (fb->format->format) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004726 case DRM_FORMAT_RGB565:
4727 case DRM_FORMAT_XBGR8888:
4728 case DRM_FORMAT_XRGB8888:
4729 case DRM_FORMAT_ABGR8888:
4730 case DRM_FORMAT_ARGB8888:
4731 case DRM_FORMAT_XRGB2101010:
4732 case DRM_FORMAT_XBGR2101010:
4733 case DRM_FORMAT_YUYV:
4734 case DRM_FORMAT_YVYU:
4735 case DRM_FORMAT_UYVY:
4736 case DRM_FORMAT_VYUY:
4737 break;
4738 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004739 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4740 intel_plane->base.base.id, intel_plane->base.name,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004741 fb->base.id, fb->format->format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004742 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004743 }
4744
Chandra Kondurua1b22782015-04-07 15:28:45 -07004745 return 0;
4746}
4747
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004748static void skylake_scaler_disable(struct intel_crtc *crtc)
4749{
4750 int i;
4751
4752 for (i = 0; i < crtc->num_scalers; i++)
4753 skl_detach_scaler(crtc, i);
4754}
4755
4756static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004757{
4758 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004759 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004760 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004761 struct intel_crtc_scaler_state *scaler_state =
4762 &crtc->config->scaler_state;
4763
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004764 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004765 int id;
4766
Ville Syrjäläc3f8ad52017-03-07 22:54:19 +02004767 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0))
Chandra Kondurua1b22782015-04-07 15:28:45 -07004768 return;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004769
4770 id = scaler_state->scaler_id;
4771 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4772 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4773 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4774 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004775 }
4776}
4777
Jesse Barnesb074cec2013-04-25 12:55:02 -07004778static void ironlake_pfit_enable(struct intel_crtc *crtc)
4779{
4780 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004781 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07004782 int pipe = crtc->pipe;
4783
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004784 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004785 /* Force use of hard-coded filter coefficients
4786 * as some pre-programmed values are broken,
4787 * e.g. x201.
4788 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004789 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
Jesse Barnesb074cec2013-04-25 12:55:02 -07004790 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4791 PF_PIPE_SEL_IVB(pipe));
4792 else
4793 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004794 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4795 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004796 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004797}
4798
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004799void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004800{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004801 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004802 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004803
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004804 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004805 return;
4806
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004807 /*
4808 * We can only enable IPS after we enable a plane and wait for a vblank
4809 * This function is called from post_plane_update, which is run after
4810 * a vblank wait.
4811 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004812
Paulo Zanonid77e4532013-09-24 13:52:55 -03004813 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004814 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004815 mutex_lock(&dev_priv->rps.hw_lock);
4816 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4817 mutex_unlock(&dev_priv->rps.hw_lock);
4818 /* Quoting Art Runyan: "its not safe to expect any particular
4819 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004820 * mailbox." Moreover, the mailbox may return a bogus state,
4821 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004822 */
4823 } else {
4824 I915_WRITE(IPS_CTL, IPS_ENABLE);
4825 /* The bit only becomes 1 in the next vblank, so this wait here
4826 * is essentially intel_wait_for_vblank. If we don't have this
4827 * and don't wait for vblanks until the end of crtc_enable, then
4828 * the HW state readout code will complain that the expected
4829 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01004830 if (intel_wait_for_register(dev_priv,
4831 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4832 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004833 DRM_ERROR("Timed out waiting for IPS enable\n");
4834 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004835}
4836
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004837void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004838{
4839 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004840 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004841
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004842 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004843 return;
4844
4845 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004846 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004847 mutex_lock(&dev_priv->rps.hw_lock);
4848 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4849 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004850 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01004851 if (intel_wait_for_register(dev_priv,
4852 IPS_CTL, IPS_ENABLE, 0,
4853 42))
Ben Widawsky23d0b132014-04-10 14:32:41 -07004854 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004855 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004856 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004857 POSTING_READ(IPS_CTL);
4858 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004859
4860 /* We need to wait for a vblank before we can disable the plane. */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004861 intel_wait_for_vblank(dev_priv, crtc->pipe);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004862}
4863
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004864static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004865{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004866 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004867 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004868
4869 mutex_lock(&dev->struct_mutex);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004870 (void) intel_overlay_switch_off(intel_crtc->overlay);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004871 mutex_unlock(&dev->struct_mutex);
4872 }
4873
4874 /* Let userspace switch the overlay on again. In most cases userspace
4875 * has to recompute where to put it anyway.
4876 */
4877}
4878
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004879/**
4880 * intel_post_enable_primary - Perform operations after enabling primary plane
4881 * @crtc: the CRTC whose primary plane was just enabled
4882 *
4883 * Performs potentially sleeping operations that must be done after the primary
4884 * plane is enabled, such as updating FBC and IPS. Note that this may be
4885 * called due to an explicit primary plane update, or due to an implicit
4886 * re-enable that is caused when a sprite plane is updated to no longer
4887 * completely hide the primary plane.
4888 */
4889static void
4890intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004891{
4892 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004893 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004894 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4895 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004896
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004897 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004898 * FIXME IPS should be fine as long as one plane is
4899 * enabled, but in practice it seems to have problems
4900 * when going from primary only to sprite only and vice
4901 * versa.
4902 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004903 hsw_enable_ips(intel_crtc);
4904
Daniel Vetterf99d7062014-06-19 16:01:59 +02004905 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004906 * Gen2 reports pipe underruns whenever all planes are disabled.
4907 * So don't enable underrun reporting before at least some planes
4908 * are enabled.
4909 * FIXME: Need to fix the logic to work when we turn off all planes
4910 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004911 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004912 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004913 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4914
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004915 /* Underruns don't always raise interrupts, so check manually. */
4916 intel_check_cpu_fifo_underruns(dev_priv);
4917 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004918}
4919
Ville Syrjälä2622a082016-03-09 19:07:26 +02004920/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004921static void
4922intel_pre_disable_primary(struct drm_crtc *crtc)
4923{
4924 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004925 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004926 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4927 int pipe = intel_crtc->pipe;
4928
4929 /*
4930 * Gen2 reports pipe underruns whenever all planes are disabled.
4931 * So diasble underrun reporting before all the planes get disabled.
4932 * FIXME: Need to fix the logic to work when we turn off all planes
4933 * but leave the pipe running.
4934 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004935 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004936 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4937
4938 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02004939 * FIXME IPS should be fine as long as one plane is
4940 * enabled, but in practice it seems to have problems
4941 * when going from primary only to sprite only and vice
4942 * versa.
4943 */
4944 hsw_disable_ips(intel_crtc);
4945}
4946
4947/* FIXME get rid of this and use pre_plane_update */
4948static void
4949intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4950{
4951 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004952 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02004953 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4954 int pipe = intel_crtc->pipe;
4955
4956 intel_pre_disable_primary(crtc);
4957
4958 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004959 * Vblank time updates from the shadow to live plane control register
4960 * are blocked if the memory self-refresh mode is active at that
4961 * moment. So to make sure the plane gets truly disabled, disable
4962 * first the self-refresh mode. The self-refresh enable bit in turn
4963 * will be checked/applied by the HW only at the next frame start
4964 * event which is after the vblank start event, so we need to have a
4965 * wait-for-vblank between disabling the plane and the pipe.
4966 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +02004967 if (HAS_GMCH_DISPLAY(dev_priv) &&
4968 intel_set_memory_cxsr(dev_priv, false))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004969 intel_wait_for_vblank(dev_priv, pipe);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004970}
4971
Daniel Vetter5a21b662016-05-24 17:13:53 +02004972static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
4973{
4974 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
4975 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4976 struct intel_crtc_state *pipe_config =
4977 to_intel_crtc_state(crtc->base.state);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004978 struct drm_plane *primary = crtc->base.primary;
4979 struct drm_plane_state *old_pri_state =
4980 drm_atomic_get_existing_plane_state(old_state, primary);
4981
Chris Wilson5748b6a2016-08-04 16:32:38 +01004982 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004983
Daniel Vetter5a21b662016-05-24 17:13:53 +02004984 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjälä432081b2016-10-31 22:37:03 +02004985 intel_update_watermarks(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004986
4987 if (old_pri_state) {
4988 struct intel_plane_state *primary_state =
4989 to_intel_plane_state(primary->state);
4990 struct intel_plane_state *old_primary_state =
4991 to_intel_plane_state(old_pri_state);
4992
4993 intel_fbc_post_update(crtc);
4994
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004995 if (primary_state->base.visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02004996 (needs_modeset(&pipe_config->base) ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004997 !old_primary_state->base.visible))
Daniel Vetter5a21b662016-05-24 17:13:53 +02004998 intel_post_enable_primary(&crtc->base);
4999 }
5000}
5001
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005002static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state,
5003 struct intel_crtc_state *pipe_config)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005004{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005005 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005006 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005007 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005008 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5009 struct drm_plane *primary = crtc->base.primary;
5010 struct drm_plane_state *old_pri_state =
5011 drm_atomic_get_existing_plane_state(old_state, primary);
5012 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005013 struct intel_atomic_state *old_intel_state =
5014 to_intel_atomic_state(old_state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005015
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005016 if (old_pri_state) {
5017 struct intel_plane_state *primary_state =
5018 to_intel_plane_state(primary->state);
5019 struct intel_plane_state *old_primary_state =
5020 to_intel_plane_state(old_pri_state);
5021
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02005022 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01005023
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005024 if (old_primary_state->base.visible &&
5025 (modeset || !primary_state->base.visible))
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005026 intel_pre_disable_primary(&crtc->base);
5027 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005028
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02005029 /*
5030 * Vblank time updates from the shadow to live plane control register
5031 * are blocked if the memory self-refresh mode is active at that
5032 * moment. So to make sure the plane gets truly disabled, disable
5033 * first the self-refresh mode. The self-refresh enable bit in turn
5034 * will be checked/applied by the HW only at the next frame start
5035 * event which is after the vblank start event, so we need to have a
5036 * wait-for-vblank between disabling the plane and the pipe.
5037 */
5038 if (HAS_GMCH_DISPLAY(dev_priv) && old_crtc_state->base.active &&
5039 pipe_config->disable_cxsr && intel_set_memory_cxsr(dev_priv, false))
5040 intel_wait_for_vblank(dev_priv, crtc->pipe);
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005041
Matt Ropered4a6a72016-02-23 17:20:13 -08005042 /*
5043 * IVB workaround: must disable low power watermarks for at least
5044 * one frame before enabling scaling. LP watermarks can be re-enabled
5045 * when scaling is disabled.
5046 *
5047 * WaCxSRDisabledForSpriteScaling:ivb
5048 */
Ville Syrjäläddd2b792016-11-28 19:37:04 +02005049 if (pipe_config->disable_lp_wm && ilk_disable_lp_wm(dev))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005050 intel_wait_for_vblank(dev_priv, crtc->pipe);
Matt Ropered4a6a72016-02-23 17:20:13 -08005051
5052 /*
5053 * If we're doing a modeset, we're done. No need to do any pre-vblank
5054 * watermark programming here.
5055 */
5056 if (needs_modeset(&pipe_config->base))
5057 return;
5058
5059 /*
5060 * For platforms that support atomic watermarks, program the
5061 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5062 * will be the intermediate values that are safe for both pre- and
5063 * post- vblank; when vblank happens, the 'active' values will be set
5064 * to the final 'target' values and we'll do this again to get the
5065 * optimal watermarks. For gen9+ platforms, the values we program here
5066 * will be the final target values which will get automatically latched
5067 * at vblank time; no further programming will be necessary.
5068 *
5069 * If a platform hasn't been transitioned to atomic watermarks yet,
5070 * we'll continue to update watermarks the old way, if flags tell
5071 * us to.
5072 */
5073 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005074 dev_priv->display.initial_watermarks(old_intel_state,
5075 pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005076 else if (pipe_config->update_wm_pre)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005077 intel_update_watermarks(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005078}
5079
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005080static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005081{
5082 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005083 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005084 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005085 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005086
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005087 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005088
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005089 drm_for_each_plane_mask(p, dev, plane_mask)
Ville Syrjälä282dbf92017-03-27 21:55:33 +03005090 to_intel_plane(p)->disable_plane(to_intel_plane(p), intel_crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005091
Daniel Vetterf99d7062014-06-19 16:01:59 +02005092 /*
5093 * FIXME: Once we grow proper nuclear flip support out of this we need
5094 * to compute the mask of flip planes precisely. For the time being
5095 * consider this a flip to a NULL plane.
5096 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005097 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005098}
5099
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005100static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005101 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005102 struct drm_atomic_state *old_state)
5103{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005104 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005105 struct drm_connector *conn;
5106 int i;
5107
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005108 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005109 struct intel_encoder *encoder =
5110 to_intel_encoder(conn_state->best_encoder);
5111
5112 if (conn_state->crtc != crtc)
5113 continue;
5114
5115 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005116 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005117 }
5118}
5119
5120static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005121 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005122 struct drm_atomic_state *old_state)
5123{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005124 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005125 struct drm_connector *conn;
5126 int i;
5127
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005128 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005129 struct intel_encoder *encoder =
5130 to_intel_encoder(conn_state->best_encoder);
5131
5132 if (conn_state->crtc != crtc)
5133 continue;
5134
5135 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005136 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005137 }
5138}
5139
5140static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005141 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005142 struct drm_atomic_state *old_state)
5143{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005144 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005145 struct drm_connector *conn;
5146 int i;
5147
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005148 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005149 struct intel_encoder *encoder =
5150 to_intel_encoder(conn_state->best_encoder);
5151
5152 if (conn_state->crtc != crtc)
5153 continue;
5154
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005155 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005156 intel_opregion_notify_encoder(encoder, true);
5157 }
5158}
5159
5160static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005161 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005162 struct drm_atomic_state *old_state)
5163{
5164 struct drm_connector_state *old_conn_state;
5165 struct drm_connector *conn;
5166 int i;
5167
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005168 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005169 struct intel_encoder *encoder =
5170 to_intel_encoder(old_conn_state->best_encoder);
5171
5172 if (old_conn_state->crtc != crtc)
5173 continue;
5174
5175 intel_opregion_notify_encoder(encoder, false);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005176 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005177 }
5178}
5179
5180static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005181 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005182 struct drm_atomic_state *old_state)
5183{
5184 struct drm_connector_state *old_conn_state;
5185 struct drm_connector *conn;
5186 int i;
5187
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005188 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005189 struct intel_encoder *encoder =
5190 to_intel_encoder(old_conn_state->best_encoder);
5191
5192 if (old_conn_state->crtc != crtc)
5193 continue;
5194
5195 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005196 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005197 }
5198}
5199
5200static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005201 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005202 struct drm_atomic_state *old_state)
5203{
5204 struct drm_connector_state *old_conn_state;
5205 struct drm_connector *conn;
5206 int i;
5207
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005208 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005209 struct intel_encoder *encoder =
5210 to_intel_encoder(old_conn_state->best_encoder);
5211
5212 if (old_conn_state->crtc != crtc)
5213 continue;
5214
5215 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005216 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005217 }
5218}
5219
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005220static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5221 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005222{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005223 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005224 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005225 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005226 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5227 int pipe = intel_crtc->pipe;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005228 struct intel_atomic_state *old_intel_state =
5229 to_intel_atomic_state(old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005230
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005231 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005232 return;
5233
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005234 /*
5235 * Sometimes spurious CPU pipe underruns happen during FDI
5236 * training, at least with VGA+HDMI cloning. Suppress them.
5237 *
5238 * On ILK we get an occasional spurious CPU pipe underruns
5239 * between eDP port A enable and vdd enable. Also PCH port
5240 * enable seems to result in the occasional CPU pipe underrun.
5241 *
5242 * Spurious PCH underruns also occur during PCH enabling.
5243 */
5244 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5245 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005246 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005247 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5248
5249 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02005250 intel_prepare_shared_dpll(intel_crtc);
5251
Ville Syrjälä37a56502016-06-22 21:57:04 +03005252 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305253 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005254
5255 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005256 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005257
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005258 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02005259 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005260 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005261 }
5262
5263 ironlake_set_pipeconf(crtc);
5264
Jesse Barnesf67a5592011-01-05 10:31:48 -08005265 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005266
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005267 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005268
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005269 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005270 /* Note: FDI PLL enabling _must_ be done before we enable the
5271 * cpu pipes, hence this is separate from all the other fdi/pch
5272 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02005273 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005274 } else {
5275 assert_fdi_tx_disabled(dev_priv, pipe);
5276 assert_fdi_rx_disabled(dev_priv, pipe);
5277 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005278
Jesse Barnesb074cec2013-04-25 12:55:02 -07005279 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005280
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005281 /*
5282 * On ILK+ LUT must be loaded before the pipe is running but with
5283 * clocks enabled
5284 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005285 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005286
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005287 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005288 dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005289 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005290
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005291 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005292 ironlake_pch_enable(pipe_config);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005293
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005294 assert_vblank_disabled(crtc);
5295 drm_crtc_vblank_on(crtc);
5296
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005297 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005298
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005299 if (HAS_PCH_CPT(dev_priv))
Daniel Vettera1520312013-05-03 11:49:50 +02005300 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005301
5302 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5303 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005304 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005305 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005306 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005307}
5308
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005309/* IPS only exists on ULT machines and is tied to pipe A. */
5310static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5311{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005312 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005313}
5314
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005315static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5316 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005317{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005318 struct drm_crtc *crtc = pipe_config->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005319 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005320 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005321 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02005322 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005323 struct intel_atomic_state *old_intel_state =
5324 to_intel_atomic_state(old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005325
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005326 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005327 return;
5328
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005329 if (intel_crtc->config->has_pch_encoder)
5330 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5331 false);
5332
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005333 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005334
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02005335 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005336 intel_enable_shared_dpll(intel_crtc);
5337
Ville Syrjälä37a56502016-06-22 21:57:04 +03005338 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305339 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005340
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005341 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005342 intel_set_pipe_timings(intel_crtc);
5343
Jani Nikulabc58be62016-03-18 17:05:39 +02005344 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005345
Jani Nikula4d1de972016-03-18 17:05:42 +02005346 if (cpu_transcoder != TRANSCODER_EDP &&
5347 !transcoder_is_dsi(cpu_transcoder)) {
5348 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005349 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005350 }
5351
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005352 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005353 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005354 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005355 }
5356
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005357 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005358 haswell_set_pipeconf(crtc);
5359
Jani Nikula391bf042016-03-18 17:05:40 +02005360 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005361
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005362 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005363
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005364 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005365
Daniel Vetter6b698512015-11-28 11:05:39 +01005366 if (intel_crtc->config->has_pch_encoder)
5367 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5368 else
5369 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5370
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005371 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005372
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005373 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02005374 dev_priv->display.fdi_link_train(intel_crtc, pipe_config);
Imre Deak4fe94672014-06-25 22:01:49 +03005375
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005376 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005377 intel_ddi_enable_pipe_clock(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005378
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005379 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005380 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005381 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005382 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005383
5384 /*
5385 * On ILK+ LUT must be loaded before the pipe is running but with
5386 * clocks enabled
5387 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005388 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005389
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005390 intel_ddi_set_pipe_settings(pipe_config);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005391 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005392 intel_ddi_enable_transcoder_func(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005393
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005394 if (dev_priv->display.initial_watermarks != NULL)
Ville Syrjälä3125d392016-11-28 19:37:03 +02005395 dev_priv->display.initial_watermarks(old_intel_state, pipe_config);
Jani Nikula4d1de972016-03-18 17:05:42 +02005396
5397 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005398 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005399 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005400
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005401 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005402 lpt_pch_enable(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005403
Ville Syrjälä00370712016-11-14 19:44:06 +02005404 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005405 intel_ddi_set_vc_payload_alloc(pipe_config, true);
Dave Airlie0e32b392014-05-02 14:02:48 +10005406
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005407 assert_vblank_disabled(crtc);
5408 drm_crtc_vblank_on(crtc);
5409
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005410 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005411
Daniel Vetter6b698512015-11-28 11:05:39 +01005412 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005413 intel_wait_for_vblank(dev_priv, pipe);
5414 intel_wait_for_vblank(dev_priv, pipe);
Daniel Vetter6b698512015-11-28 11:05:39 +01005415 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005416 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5417 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005418 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005419
Paulo Zanonie4916942013-09-20 16:21:19 -03005420 /* If we change the relative order between pipe/planes enabling, we need
5421 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005422 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01005423 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005424 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5425 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005426 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005427}
5428
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005429static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005430{
5431 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005432 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005433 int pipe = crtc->pipe;
5434
5435 /* To avoid upsetting the power well on haswell only disable the pfit if
5436 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005437 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005438 I915_WRITE(PF_CTL(pipe), 0);
5439 I915_WRITE(PF_WIN_POS(pipe), 0);
5440 I915_WRITE(PF_WIN_SZ(pipe), 0);
5441 }
5442}
5443
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005444static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5445 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005446{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005447 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005448 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005449 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005450 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5451 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005452
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005453 /*
5454 * Sometimes spurious CPU pipe underruns happen when the
5455 * pipe is already disabled, but FDI RX/TX is still enabled.
5456 * Happens at least with VGA+HDMI cloning. Suppress them.
5457 */
5458 if (intel_crtc->config->has_pch_encoder) {
5459 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005460 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005461 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005462
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005463 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005464
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005465 drm_crtc_vblank_off(crtc);
5466 assert_vblank_disabled(crtc);
5467
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005468 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005469
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005470 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005471
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005472 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005473 ironlake_fdi_disable(crtc);
5474
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005475 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005476
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005477 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005478 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005479
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005480 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005481 i915_reg_t reg;
5482 u32 temp;
5483
Daniel Vetterd925c592013-06-05 13:34:04 +02005484 /* disable TRANS_DP_CTL */
5485 reg = TRANS_DP_CTL(pipe);
5486 temp = I915_READ(reg);
5487 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5488 TRANS_DP_PORT_SEL_MASK);
5489 temp |= TRANS_DP_PORT_SEL_NONE;
5490 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005491
Daniel Vetterd925c592013-06-05 13:34:04 +02005492 /* disable DPLL_SEL */
5493 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005494 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005495 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005496 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005497
Daniel Vetterd925c592013-06-05 13:34:04 +02005498 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005499 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005500
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005501 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005502 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005503}
5504
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005505static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5506 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005507{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005508 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005509 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005510 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005511 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005512
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005513 if (intel_crtc->config->has_pch_encoder)
5514 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5515 false);
5516
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005517 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005518
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005519 drm_crtc_vblank_off(crtc);
5520 assert_vblank_disabled(crtc);
5521
Jani Nikula4d1de972016-03-18 17:05:42 +02005522 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005523 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005524 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005525
Ville Syrjälä00370712016-11-14 19:44:06 +02005526 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005527 intel_ddi_set_vc_payload_alloc(intel_crtc->config, false);
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005528
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005529 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305530 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005531
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005532 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005533 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005534 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005535 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005536
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005537 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005538 intel_ddi_disable_pipe_clock(intel_crtc->config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005539
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005540 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005541
Maarten Lankhorstb7076542016-08-23 16:18:08 +02005542 if (old_crtc_state->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005543 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5544 true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005545}
5546
Jesse Barnes2dd24552013-04-25 12:55:01 -07005547static void i9xx_pfit_enable(struct intel_crtc *crtc)
5548{
5549 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005550 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005551 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005552
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005553 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005554 return;
5555
Daniel Vetterc0b03412013-05-28 12:05:54 +02005556 /*
5557 * The panel fitter should only be adjusted whilst the pipe is disabled,
5558 * according to register description and PRM.
5559 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005560 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5561 assert_pipe_disabled(dev_priv, crtc->pipe);
5562
Jesse Barnesb074cec2013-04-25 12:55:02 -07005563 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5564 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005565
5566 /* Border color in case we don't scale up to the full screen. Black by
5567 * default, change to something else for debugging. */
5568 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005569}
5570
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005571enum intel_display_power_domain intel_port_to_power_domain(enum port port)
Dave Airlied05410f2014-06-05 13:22:59 +10005572{
5573 switch (port) {
5574 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005575 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005576 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005577 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005578 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005579 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005580 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005581 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005582 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005583 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005584 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005585 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005586 return POWER_DOMAIN_PORT_OTHER;
5587 }
5588}
5589
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005590static u64 get_crtc_power_domains(struct drm_crtc *crtc,
5591 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005592{
5593 struct drm_device *dev = crtc->dev;
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005594 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005595 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005596 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5597 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005598 u64 mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005599 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005600
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005601 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005602 return 0;
5603
Imre Deak77d22dc2014-03-05 16:20:52 +02005604 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5605 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005606 if (crtc_state->pch_pfit.enabled ||
5607 crtc_state->pch_pfit.force_thru)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005608 mask |= BIT_ULL(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
Imre Deak77d22dc2014-03-05 16:20:52 +02005609
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005610 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5611 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5612
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005613 mask |= BIT_ULL(intel_encoder->power_domain);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005614 }
Imre Deak319be8a2014-03-04 19:22:57 +02005615
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005616 if (HAS_DDI(dev_priv) && crtc_state->has_audio)
5617 mask |= BIT(POWER_DOMAIN_AUDIO);
5618
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005619 if (crtc_state->shared_dpll)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005620 mask |= BIT_ULL(POWER_DOMAIN_PLLS);
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005621
Imre Deak77d22dc2014-03-05 16:20:52 +02005622 return mask;
5623}
5624
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005625static u64
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005626modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5627 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005628{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005629 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005630 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5631 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005632 u64 domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005633
5634 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005635 intel_crtc->enabled_power_domains = new_domains =
5636 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005637
Daniel Vetter5a21b662016-05-24 17:13:53 +02005638 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005639
5640 for_each_power_domain(domain, domains)
5641 intel_display_power_get(dev_priv, domain);
5642
Daniel Vetter5a21b662016-05-24 17:13:53 +02005643 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005644}
5645
5646static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005647 u64 domains)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005648{
5649 enum intel_display_power_domain domain;
5650
5651 for_each_power_domain(domain, domains)
5652 intel_display_power_put(dev_priv, domain);
5653}
5654
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005655static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
5656 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005657{
Ville Syrjäläff32c542017-03-02 19:14:57 +02005658 struct intel_atomic_state *old_intel_state =
5659 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005660 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005661 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005662 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005663 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005664 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005665
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005666 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005667 return;
5668
Ville Syrjälä37a56502016-06-22 21:57:04 +03005669 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305670 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005671
5672 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005673 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005674
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005675 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Chris Wilsonfac5e232016-07-04 11:34:36 +01005676 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005677
5678 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5679 I915_WRITE(CHV_CANVAS(pipe), 0);
5680 }
5681
Daniel Vetter5b18e572014-04-24 23:55:06 +02005682 i9xx_set_pipeconf(intel_crtc);
5683
Jesse Barnes89b667f2013-04-18 14:51:36 -07005684 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005685
Daniel Vettera72e4c92014-09-30 10:56:47 +02005686 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005687
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005688 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005689
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005690 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005691 chv_prepare_pll(intel_crtc, intel_crtc->config);
5692 chv_enable_pll(intel_crtc, intel_crtc->config);
5693 } else {
5694 vlv_prepare_pll(intel_crtc, intel_crtc->config);
5695 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005696 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005697
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005698 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005699
Jesse Barnes2dd24552013-04-25 12:55:01 -07005700 i9xx_pfit_enable(intel_crtc);
5701
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005702 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005703
Ville Syrjäläff32c542017-03-02 19:14:57 +02005704 dev_priv->display.initial_watermarks(old_intel_state,
5705 pipe_config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005706 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005707
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005708 assert_vblank_disabled(crtc);
5709 drm_crtc_vblank_on(crtc);
5710
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005711 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005712}
5713
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005714static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5715{
5716 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005717 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005718
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005719 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5720 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005721}
5722
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005723static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
5724 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005725{
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005726 struct intel_atomic_state *old_intel_state =
5727 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005728 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005729 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005730 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005731 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005732 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005733
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005734 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005735 return;
5736
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005737 i9xx_set_pll_dividers(intel_crtc);
5738
Ville Syrjälä37a56502016-06-22 21:57:04 +03005739 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305740 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005741
5742 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005743 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005744
Daniel Vetter5b18e572014-04-24 23:55:06 +02005745 i9xx_set_pipeconf(intel_crtc);
5746
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005747 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005748
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005749 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005750 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005751
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005752 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005753
Daniel Vetterf6736a12013-06-05 13:34:30 +02005754 i9xx_enable_pll(intel_crtc);
5755
Jesse Barnes2dd24552013-04-25 12:55:01 -07005756 i9xx_pfit_enable(intel_crtc);
5757
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005758 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005759
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005760 if (dev_priv->display.initial_watermarks != NULL)
5761 dev_priv->display.initial_watermarks(old_intel_state,
5762 intel_crtc->config);
5763 else
5764 intel_update_watermarks(intel_crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005765 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005766
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005767 assert_vblank_disabled(crtc);
5768 drm_crtc_vblank_on(crtc);
5769
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005770 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005771}
5772
Daniel Vetter87476d62013-04-11 16:29:06 +02005773static void i9xx_pfit_disable(struct intel_crtc *crtc)
5774{
5775 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005776 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02005777
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005778 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005779 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005780
5781 assert_pipe_disabled(dev_priv, crtc->pipe);
5782
Daniel Vetter328d8e82013-05-08 10:36:31 +02005783 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5784 I915_READ(PFIT_CONTROL));
5785 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005786}
5787
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005788static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
5789 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005790{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005791 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005792 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005793 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005794 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5795 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005796
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005797 /*
5798 * On gen2 planes are double buffered but the pipe isn't, so we must
5799 * wait for planes to fully turn off before disabling the pipe.
5800 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005801 if (IS_GEN2(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005802 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005803
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005804 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005805
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005806 drm_crtc_vblank_off(crtc);
5807 assert_vblank_disabled(crtc);
5808
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005809 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005810
Daniel Vetter87476d62013-04-11 16:29:06 +02005811 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005812
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005813 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005814
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005815 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005816 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005817 chv_disable_pll(dev_priv, pipe);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01005818 else if (IS_VALLEYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005819 vlv_disable_pll(dev_priv, pipe);
5820 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005821 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005822 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005823
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005824 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03005825
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005826 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005827 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläff32c542017-03-02 19:14:57 +02005828
5829 if (!dev_priv->display.initial_watermarks)
5830 intel_update_watermarks(intel_crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005831}
5832
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005833static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005834{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005835 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005836 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005837 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005838 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005839 u64 domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005840 struct drm_atomic_state *state;
5841 struct intel_crtc_state *crtc_state;
5842 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005843
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005844 if (!intel_crtc->active)
5845 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005846
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01005847 if (crtc->primary->state->visible) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02005848 WARN_ON(intel_crtc->flip_work);
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02005849
Ville Syrjälä2622a082016-03-09 19:07:26 +02005850 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01005851
5852 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01005853 crtc->primary->state->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02005854 }
5855
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005856 state = drm_atomic_state_alloc(crtc->dev);
Ander Conselvan de Oliveira31bb2ef2017-01-20 16:28:45 +02005857 if (!state) {
5858 DRM_DEBUG_KMS("failed to disable [CRTC:%d:%s], out of memory",
5859 crtc->base.id, crtc->name);
5860 return;
5861 }
5862
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005863 state->acquire_ctx = crtc->dev->mode_config.acquire_ctx;
5864
5865 /* Everything's already locked, -EDEADLK can't happen. */
5866 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
5867 ret = drm_atomic_add_affected_connectors(state, crtc);
5868
5869 WARN_ON(IS_ERR(crtc_state) || ret);
5870
5871 dev_priv->display.crtc_disable(crtc_state, state);
5872
Chris Wilson08536952016-10-14 13:18:18 +01005873 drm_atomic_state_put(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005874
Ville Syrjälä78108b72016-05-27 20:59:19 +03005875 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
5876 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005877
5878 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
5879 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07005880 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005881 crtc->enabled = false;
5882 crtc->state->connector_mask = 0;
5883 crtc->state->encoder_mask = 0;
5884
5885 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
5886 encoder->base.crtc = NULL;
5887
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02005888 intel_fbc_disable(intel_crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02005889 intel_update_watermarks(intel_crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02005890 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005891
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005892 domains = intel_crtc->enabled_power_domains;
5893 for_each_power_domain(domain, domains)
5894 intel_display_power_put(dev_priv, domain);
5895 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005896
5897 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
5898 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005899}
5900
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005901/*
5902 * turn all crtc's off, but do not adjust state
5903 * This has to be paired with a call to intel_modeset_setup_hw_state.
5904 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005905int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005906{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005907 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005908 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005909 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005910
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005911 state = drm_atomic_helper_suspend(dev);
5912 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005913 if (ret)
5914 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005915 else
5916 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005917 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005918}
5919
Chris Wilsonea5b2132010-08-04 13:50:23 +01005920void intel_encoder_destroy(struct drm_encoder *encoder)
5921{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005922 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005923
Chris Wilsonea5b2132010-08-04 13:50:23 +01005924 drm_encoder_cleanup(encoder);
5925 kfree(intel_encoder);
5926}
5927
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005928/* Cross check the actual hw state with our own modeset state tracking (and it's
5929 * internal consistency). */
Daniel Vetter5a21b662016-05-24 17:13:53 +02005930static void intel_connector_verify_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005931{
Daniel Vetter5a21b662016-05-24 17:13:53 +02005932 struct drm_crtc *crtc = connector->base.state->crtc;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005933
5934 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5935 connector->base.base.id,
5936 connector->base.name);
5937
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005938 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005939 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter5a21b662016-05-24 17:13:53 +02005940 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005941
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005942 I915_STATE_WARN(!crtc,
5943 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005944
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005945 if (!crtc)
5946 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005947
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005948 I915_STATE_WARN(!crtc->state->active,
5949 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005950
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005951 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005952 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005953
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005954 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005955 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10005956
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005957 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005958 "attached encoder crtc differs from connector crtc\n");
5959 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02005960 I915_STATE_WARN(crtc && crtc->state->active,
5961 "attached crtc is active, but connector isn't\n");
Daniel Vetter5a21b662016-05-24 17:13:53 +02005962 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005963 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005964 }
5965}
5966
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005967int intel_connector_init(struct intel_connector *connector)
5968{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01005969 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005970
Maarten Lankhorst5350a032016-01-04 12:53:15 +01005971 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005972 return -ENOMEM;
5973
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005974 return 0;
5975}
5976
5977struct intel_connector *intel_connector_alloc(void)
5978{
5979 struct intel_connector *connector;
5980
5981 connector = kzalloc(sizeof *connector, GFP_KERNEL);
5982 if (!connector)
5983 return NULL;
5984
5985 if (intel_connector_init(connector) < 0) {
5986 kfree(connector);
5987 return NULL;
5988 }
5989
5990 return connector;
5991}
5992
Daniel Vetterf0947c32012-07-02 13:10:34 +02005993/* Simple connector->get_hw_state implementation for encoders that support only
5994 * one connector and no cloning and hence the encoder state determines the state
5995 * of the connector. */
5996bool intel_connector_get_hw_state(struct intel_connector *connector)
5997{
Daniel Vetter24929352012-07-02 20:28:59 +02005998 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005999 struct intel_encoder *encoder = connector->encoder;
6000
6001 return encoder->get_hw_state(encoder, &pipe);
6002}
6003
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006004static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006005{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006006 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6007 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006008
6009 return 0;
6010}
6011
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006012static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006013 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006014{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006015 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006016 struct drm_atomic_state *state = pipe_config->base.state;
6017 struct intel_crtc *other_crtc;
6018 struct intel_crtc_state *other_crtc_state;
6019
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006020 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6021 pipe_name(pipe), pipe_config->fdi_lanes);
6022 if (pipe_config->fdi_lanes > 4) {
6023 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6024 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006025 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006026 }
6027
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006028 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006029 if (pipe_config->fdi_lanes > 2) {
6030 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6031 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006032 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006033 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006034 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006035 }
6036 }
6037
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00006038 if (INTEL_INFO(dev_priv)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006039 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006040
6041 /* Ivybridge 3 pipe is really complicated */
6042 switch (pipe) {
6043 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006044 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006045 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006046 if (pipe_config->fdi_lanes <= 2)
6047 return 0;
6048
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006049 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006050 other_crtc_state =
6051 intel_atomic_get_crtc_state(state, other_crtc);
6052 if (IS_ERR(other_crtc_state))
6053 return PTR_ERR(other_crtc_state);
6054
6055 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006056 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6057 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006058 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006059 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006060 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006061 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006062 if (pipe_config->fdi_lanes > 2) {
6063 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6064 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006065 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006066 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006067
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006068 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006069 other_crtc_state =
6070 intel_atomic_get_crtc_state(state, other_crtc);
6071 if (IS_ERR(other_crtc_state))
6072 return PTR_ERR(other_crtc_state);
6073
6074 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006075 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006076 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006077 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006078 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006079 default:
6080 BUG();
6081 }
6082}
6083
Daniel Vettere29c22c2013-02-21 00:00:16 +01006084#define RETRY 1
6085static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006086 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006087{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006088 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006089 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006090 int lane, link_bw, fdi_dotclock, ret;
6091 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006092
Daniel Vettere29c22c2013-02-21 00:00:16 +01006093retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006094 /* FDI is a binary signal running at ~2.7GHz, encoding
6095 * each output octet as 10 bits. The actual frequency
6096 * is stored as a divider into a 100MHz clock, and the
6097 * mode pixel clock is stored in units of 1KHz.
6098 * Hence the bw of each lane in terms of the mode signal
6099 * is:
6100 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006101 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006102
Damien Lespiau241bfc32013-09-25 16:45:37 +01006103 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006104
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006105 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006106 pipe_config->pipe_bpp);
6107
6108 pipe_config->fdi_lanes = lane;
6109
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006110 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006111 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006112
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006113 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006114 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006115 pipe_config->pipe_bpp -= 2*3;
6116 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6117 pipe_config->pipe_bpp);
6118 needs_recompute = true;
6119 pipe_config->bw_constrained = true;
6120
6121 goto retry;
6122 }
6123
6124 if (needs_recompute)
6125 return RETRY;
6126
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006127 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006128}
6129
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006130static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6131 struct intel_crtc_state *pipe_config)
6132{
6133 if (pipe_config->pipe_bpp > 24)
6134 return false;
6135
6136 /* HSW can handle pixel rate up to cdclk? */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03006137 if (IS_HASWELL(dev_priv))
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006138 return true;
6139
6140 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006141 * We compare against max which means we must take
6142 * the increased cdclk requirement into account when
6143 * calculating the new cdclk.
6144 *
6145 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006146 */
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006147 return pipe_config->pixel_rate <=
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006148 dev_priv->max_cdclk_freq * 95 / 100;
6149}
6150
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006151static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006152 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006153{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006154 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006155 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006156
Jani Nikulad330a952014-01-21 11:24:25 +02006157 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006158 hsw_crtc_supports_ips(crtc) &&
6159 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006160}
6161
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006162static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6163{
6164 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6165
6166 /* GDG double wide on either pipe, otherwise pipe A only */
6167 return INTEL_INFO(dev_priv)->gen < 4 &&
6168 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6169}
6170
Ville Syrjäläceb99322017-01-20 20:22:05 +02006171static uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
6172{
6173 uint32_t pixel_rate;
6174
6175 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
6176
6177 /*
6178 * We only use IF-ID interlacing. If we ever use
6179 * PF-ID we'll need to adjust the pixel_rate here.
6180 */
6181
6182 if (pipe_config->pch_pfit.enabled) {
6183 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
6184 uint32_t pfit_size = pipe_config->pch_pfit.size;
6185
6186 pipe_w = pipe_config->pipe_src_w;
6187 pipe_h = pipe_config->pipe_src_h;
6188
6189 pfit_w = (pfit_size >> 16) & 0xFFFF;
6190 pfit_h = pfit_size & 0xFFFF;
6191 if (pipe_w < pfit_w)
6192 pipe_w = pfit_w;
6193 if (pipe_h < pfit_h)
6194 pipe_h = pfit_h;
6195
6196 if (WARN_ON(!pfit_w || !pfit_h))
6197 return pixel_rate;
6198
6199 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
6200 pfit_w * pfit_h);
6201 }
6202
6203 return pixel_rate;
6204}
6205
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006206static void intel_crtc_compute_pixel_rate(struct intel_crtc_state *crtc_state)
6207{
6208 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
6209
6210 if (HAS_GMCH_DISPLAY(dev_priv))
6211 /* FIXME calculate proper pipe pixel rate for GMCH pfit */
6212 crtc_state->pixel_rate =
6213 crtc_state->base.adjusted_mode.crtc_clock;
6214 else
6215 crtc_state->pixel_rate =
6216 ilk_pipe_pixel_rate(crtc_state);
6217}
6218
Daniel Vettera43f6e02013-06-07 23:10:32 +02006219static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006220 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006221{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006222 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006223 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006224 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03006225 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01006226
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006227 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006228 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006229
6230 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006231 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006232 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006233 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006234 if (intel_crtc_supports_double_wide(crtc) &&
6235 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006236 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006237 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006238 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03006239 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006240
Ville Syrjäläf3261152016-05-24 21:34:18 +03006241 if (adjusted_mode->crtc_clock > clock_limit) {
6242 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6243 adjusted_mode->crtc_clock, clock_limit,
6244 yesno(pipe_config->double_wide));
6245 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006246 }
Chris Wilson89749352010-09-12 18:25:19 +01006247
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006248 /*
6249 * Pipe horizontal size must be even in:
6250 * - DVO ganged mode
6251 * - LVDS dual channel mode
6252 * - Double wide pipe
6253 */
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006254 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006255 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6256 pipe_config->pipe_src_w &= ~1;
6257
Damien Lespiau8693a822013-05-03 18:48:11 +01006258 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6259 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006260 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006261 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006262 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006263 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006264
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006265 intel_crtc_compute_pixel_rate(pipe_config);
6266
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006267 if (HAS_IPS(dev_priv))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006268 hsw_compute_ips_config(crtc, pipe_config);
6269
Daniel Vetter877d48d2013-04-19 11:24:43 +02006270 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006271 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006272
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006273 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006274}
6275
Zhenyu Wang2c072452009-06-05 15:38:42 +08006276static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006277intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006278{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006279 while (*num > DATA_LINK_M_N_MASK ||
6280 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08006281 *num >>= 1;
6282 *den >>= 1;
6283 }
6284}
6285
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006286static void compute_m_n(unsigned int m, unsigned int n,
6287 uint32_t *ret_m, uint32_t *ret_n)
6288{
Jani Nikula9a86cda2017-03-27 14:33:25 +03006289 /*
6290 * Reduce M/N as much as possible without loss in precision. Several DP
6291 * dongles in particular seem to be fussy about too large *link* M/N
6292 * values. The passed in values are more likely to have the least
6293 * significant bits zero than M after rounding below, so do this first.
6294 */
6295 while ((m & 1) == 0 && (n & 1) == 0) {
6296 m >>= 1;
6297 n >>= 1;
6298 }
6299
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006300 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
6301 *ret_m = div_u64((uint64_t) m * *ret_n, n);
6302 intel_reduce_m_n_ratio(ret_m, ret_n);
6303}
6304
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006305void
6306intel_link_compute_m_n(int bits_per_pixel, int nlanes,
6307 int pixel_clock, int link_clock,
6308 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006309{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006310 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006311
6312 compute_m_n(bits_per_pixel * pixel_clock,
6313 link_clock * nlanes * 8,
6314 &m_n->gmch_m, &m_n->gmch_n);
6315
6316 compute_m_n(pixel_clock, link_clock,
6317 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006318}
6319
Chris Wilsona7615032011-01-12 17:04:08 +00006320static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6321{
Jani Nikulad330a952014-01-21 11:24:25 +02006322 if (i915.panel_use_ssc >= 0)
6323 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006324 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07006325 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00006326}
6327
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006328static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006329{
Daniel Vetter7df00d72013-05-21 21:54:55 +02006330 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006331}
Daniel Vetterf47709a2013-03-28 10:42:02 +01006332
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006333static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6334{
6335 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006336}
6337
Daniel Vetterf47709a2013-03-28 10:42:02 +01006338static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006339 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006340 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08006341{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006342 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006343 u32 fp, fp2 = 0;
6344
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006345 if (IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006346 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006347 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006348 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006349 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006350 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006351 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006352 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006353 }
6354
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006355 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006356
Daniel Vetterf47709a2013-03-28 10:42:02 +01006357 crtc->lowfreq_avail = false;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006358 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07006359 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006360 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006361 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006362 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006363 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006364 }
6365}
6366
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006367static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6368 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006369{
6370 u32 reg_val;
6371
6372 /*
6373 * PLLB opamp always calibrates to max value of 0x3f, force enable it
6374 * and set it to a reasonable value instead.
6375 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006376 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006377 reg_val &= 0xffffff00;
6378 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006379 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006380
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006381 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Imre Deaked585702017-05-10 12:21:47 +03006382 reg_val &= 0x00ffffff;
6383 reg_val |= 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006384 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006385
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006386 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006387 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006388 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006389
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006390 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006391 reg_val &= 0x00ffffff;
6392 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006393 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006394}
6395
Daniel Vetterb5518422013-05-03 11:49:48 +02006396static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
6397 struct intel_link_m_n *m_n)
6398{
6399 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006400 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006401 int pipe = crtc->pipe;
6402
Daniel Vettere3b95f12013-05-03 11:49:49 +02006403 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6404 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6405 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6406 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006407}
6408
6409static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07006410 struct intel_link_m_n *m_n,
6411 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02006412{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006413 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006414 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006415 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02006416
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006417 if (INTEL_GEN(dev_priv) >= 5) {
Daniel Vetterb5518422013-05-03 11:49:48 +02006418 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6419 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6420 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6421 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07006422 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
6423 * for gen < 8) and if DRRS is supported (to make sure the
6424 * registers are not unnecessarily accessed).
6425 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006426 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
6427 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07006428 I915_WRITE(PIPE_DATA_M2(transcoder),
6429 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6430 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6431 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6432 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6433 }
Daniel Vetterb5518422013-05-03 11:49:48 +02006434 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02006435 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6436 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6437 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6438 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006439 }
6440}
6441
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306442void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006443{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306444 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6445
6446 if (m_n == M1_N1) {
6447 dp_m_n = &crtc->config->dp_m_n;
6448 dp_m2_n2 = &crtc->config->dp_m2_n2;
6449 } else if (m_n == M2_N2) {
6450
6451 /*
6452 * M2_N2 registers are not supported. Hence m2_n2 divider value
6453 * needs to be programmed into M1_N1.
6454 */
6455 dp_m_n = &crtc->config->dp_m2_n2;
6456 } else {
6457 DRM_ERROR("Unsupported divider value\n");
6458 return;
6459 }
6460
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006461 if (crtc->config->has_pch_encoder)
6462 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006463 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306464 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006465}
6466
Daniel Vetter251ac862015-06-18 10:30:24 +02006467static void vlv_compute_dpll(struct intel_crtc *crtc,
6468 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006469{
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02006470 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006471 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02006472 if (crtc->pipe != PIPE_A)
6473 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006474
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006475 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006476 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006477 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
6478 DPLL_EXT_BUFFER_ENABLE_VLV;
6479
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02006480 pipe_config->dpll_hw_state.dpll_md =
6481 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
6482}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006483
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02006484static void chv_compute_dpll(struct intel_crtc *crtc,
6485 struct intel_crtc_state *pipe_config)
6486{
6487 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006488 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02006489 if (crtc->pipe != PIPE_A)
6490 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6491
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006492 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006493 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006494 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
6495
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02006496 pipe_config->dpll_hw_state.dpll_md =
6497 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006498}
6499
Ville Syrjäläd288f652014-10-28 13:20:22 +02006500static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006501 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006502{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006503 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006504 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006505 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006506 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006507 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006508 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006509
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006510 /* Enable Refclk */
6511 I915_WRITE(DPLL(pipe),
6512 pipe_config->dpll_hw_state.dpll &
6513 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
6514
6515 /* No need to actually set up the DPLL with DSI */
6516 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6517 return;
6518
Ville Syrjäläa5805162015-05-26 20:42:30 +03006519 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01006520
Ville Syrjäläd288f652014-10-28 13:20:22 +02006521 bestn = pipe_config->dpll.n;
6522 bestm1 = pipe_config->dpll.m1;
6523 bestm2 = pipe_config->dpll.m2;
6524 bestp1 = pipe_config->dpll.p1;
6525 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006526
Jesse Barnes89b667f2013-04-18 14:51:36 -07006527 /* See eDP HDMI DPIO driver vbios notes doc */
6528
6529 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006530 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006531 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006532
6533 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006534 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006535
6536 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006537 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006538 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006539 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006540
6541 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006542 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006543
6544 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006545 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6546 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6547 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006548 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07006549
6550 /*
6551 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6552 * but we don't support that).
6553 * Note: don't use the DAC post divider as it seems unstable.
6554 */
6555 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006556 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006557
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006558 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006559 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006560
Jesse Barnes89b667f2013-04-18 14:51:36 -07006561 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02006562 if (pipe_config->port_clock == 162000 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006563 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
6564 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006565 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03006566 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006567 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006568 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006569 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006570
Ville Syrjälä37a56502016-06-22 21:57:04 +03006571 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07006572 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006573 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006574 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006575 0x0df40000);
6576 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006577 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006578 0x0df70000);
6579 } else { /* HDMI or VGA */
6580 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006581 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006582 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006583 0x0df70000);
6584 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006585 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006586 0x0df40000);
6587 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006588
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006589 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006590 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ville Syrjälä2210ce72016-06-22 21:57:05 +03006591 if (intel_crtc_has_dp_encoder(crtc->config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006592 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006593 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006594
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006595 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006596 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006597}
6598
Ville Syrjäläd288f652014-10-28 13:20:22 +02006599static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006600 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006601{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006602 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006603 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006604 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006605 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306606 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006607 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306608 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306609 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006610
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006611 /* Enable Refclk and SSC */
6612 I915_WRITE(DPLL(pipe),
6613 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
6614
6615 /* No need to actually set up the DPLL with DSI */
6616 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6617 return;
6618
Ville Syrjäläd288f652014-10-28 13:20:22 +02006619 bestn = pipe_config->dpll.n;
6620 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6621 bestm1 = pipe_config->dpll.m1;
6622 bestm2 = pipe_config->dpll.m2 >> 22;
6623 bestp1 = pipe_config->dpll.p1;
6624 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306625 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306626 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306627 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006628
Ville Syrjäläa5805162015-05-26 20:42:30 +03006629 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006630
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006631 /* p1 and p2 divider */
6632 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6633 5 << DPIO_CHV_S1_DIV_SHIFT |
6634 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6635 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6636 1 << DPIO_CHV_K_DIV_SHIFT);
6637
6638 /* Feedback post-divider - m2 */
6639 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6640
6641 /* Feedback refclk divider - n and m1 */
6642 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6643 DPIO_CHV_M1_DIV_BY_2 |
6644 1 << DPIO_CHV_N_DIV_SHIFT);
6645
6646 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03006647 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006648
6649 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306650 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
6651 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
6652 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
6653 if (bestm2_frac)
6654 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
6655 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006656
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05306657 /* Program digital lock detect threshold */
6658 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
6659 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
6660 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
6661 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
6662 if (!bestm2_frac)
6663 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
6664 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
6665
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006666 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306667 if (vco == 5400000) {
6668 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
6669 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
6670 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
6671 tribuf_calcntr = 0x9;
6672 } else if (vco <= 6200000) {
6673 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
6674 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
6675 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6676 tribuf_calcntr = 0x9;
6677 } else if (vco <= 6480000) {
6678 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6679 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6680 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6681 tribuf_calcntr = 0x8;
6682 } else {
6683 /* Not supported. Apply the same limits as in the max case */
6684 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6685 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6686 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6687 tribuf_calcntr = 0;
6688 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006689 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6690
Ville Syrjälä968040b2015-03-11 22:52:08 +02006691 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306692 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
6693 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
6694 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
6695
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006696 /* AFC Recal */
6697 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6698 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6699 DPIO_AFC_RECAL);
6700
Ville Syrjäläa5805162015-05-26 20:42:30 +03006701 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006702}
6703
Ville Syrjäläd288f652014-10-28 13:20:22 +02006704/**
6705 * vlv_force_pll_on - forcibly enable just the PLL
6706 * @dev_priv: i915 private structure
6707 * @pipe: pipe PLL to enable
6708 * @dpll: PLL configuration
6709 *
6710 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6711 * in cases where we need the PLL enabled even when @pipe is not going to
6712 * be enabled.
6713 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006714int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006715 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006716{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006717 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006718 struct intel_crtc_state *pipe_config;
6719
6720 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
6721 if (!pipe_config)
6722 return -ENOMEM;
6723
6724 pipe_config->base.crtc = &crtc->base;
6725 pipe_config->pixel_multiplier = 1;
6726 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006727
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006728 if (IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006729 chv_compute_dpll(crtc, pipe_config);
6730 chv_prepare_pll(crtc, pipe_config);
6731 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006732 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006733 vlv_compute_dpll(crtc, pipe_config);
6734 vlv_prepare_pll(crtc, pipe_config);
6735 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006736 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006737
6738 kfree(pipe_config);
6739
6740 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006741}
6742
6743/**
6744 * vlv_force_pll_off - forcibly disable just the PLL
6745 * @dev_priv: i915 private structure
6746 * @pipe: pipe PLL to disable
6747 *
6748 * Disable the PLL for @pipe. To be used in cases where we need
6749 * the PLL enabled even when @pipe is not going to be enabled.
6750 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006751void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006752{
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006753 if (IS_CHERRYVIEW(dev_priv))
6754 chv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006755 else
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006756 vlv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006757}
6758
Daniel Vetter251ac862015-06-18 10:30:24 +02006759static void i9xx_compute_dpll(struct intel_crtc *crtc,
6760 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006761 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006762{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006763 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006764 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006765 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006766
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006767 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306768
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006769 dpll = DPLL_VGA_MODE_DIS;
6770
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006771 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006772 dpll |= DPLLB_MODE_LVDS;
6773 else
6774 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006775
Jani Nikula73f67aa2016-12-07 22:48:09 +02006776 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
6777 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006778 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006779 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006780 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006781
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03006782 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
6783 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006784 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006785
Ville Syrjälä37a56502016-06-22 21:57:04 +03006786 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006787 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006788
6789 /* compute bitmask from p1 value */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006790 if (IS_PINEVIEW(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006791 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6792 else {
6793 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006794 if (IS_G4X(dev_priv) && reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006795 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6796 }
6797 switch (clock->p2) {
6798 case 5:
6799 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6800 break;
6801 case 7:
6802 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6803 break;
6804 case 10:
6805 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6806 break;
6807 case 14:
6808 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6809 break;
6810 }
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006811 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006812 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6813
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006814 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006815 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006816 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02006817 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006818 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6819 else
6820 dpll |= PLL_REF_INPUT_DREFCLK;
6821
6822 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006823 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006824
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006825 if (INTEL_GEN(dev_priv) >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006826 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006827 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006828 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006829 }
6830}
6831
Daniel Vetter251ac862015-06-18 10:30:24 +02006832static void i8xx_compute_dpll(struct intel_crtc *crtc,
6833 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006834 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006835{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006836 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006837 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006838 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006839 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006840
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006841 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306842
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006843 dpll = DPLL_VGA_MODE_DIS;
6844
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006845 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006846 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6847 } else {
6848 if (clock->p1 == 2)
6849 dpll |= PLL_P1_DIVIDE_BY_TWO;
6850 else
6851 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6852 if (clock->p2 == 4)
6853 dpll |= PLL_P2_DIVIDE_BY_4;
6854 }
6855
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006856 if (!IS_I830(dev_priv) &&
6857 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006858 dpll |= DPLL_DVO_2X_MODE;
6859
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006860 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02006861 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006862 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6863 else
6864 dpll |= PLL_REF_INPUT_DREFCLK;
6865
6866 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006867 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006868}
6869
Daniel Vetter8a654f32013-06-01 17:16:22 +02006870static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006871{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006872 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006873 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006874 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006875 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006876 uint32_t crtc_vtotal, crtc_vblank_end;
6877 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006878
6879 /* We need to be careful not to changed the adjusted mode, for otherwise
6880 * the hw state checker will get angry at the mismatch. */
6881 crtc_vtotal = adjusted_mode->crtc_vtotal;
6882 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006883
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006884 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006885 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006886 crtc_vtotal -= 1;
6887 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006888
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006889 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006890 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6891 else
6892 vsyncshift = adjusted_mode->crtc_hsync_start -
6893 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006894 if (vsyncshift < 0)
6895 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006896 }
6897
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006898 if (INTEL_GEN(dev_priv) > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006899 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006900
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006901 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006902 (adjusted_mode->crtc_hdisplay - 1) |
6903 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006904 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006905 (adjusted_mode->crtc_hblank_start - 1) |
6906 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006907 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006908 (adjusted_mode->crtc_hsync_start - 1) |
6909 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6910
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006911 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006912 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006913 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006914 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006915 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006916 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006917 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006918 (adjusted_mode->crtc_vsync_start - 1) |
6919 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6920
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006921 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6922 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6923 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6924 * bits. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01006925 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006926 (pipe == PIPE_B || pipe == PIPE_C))
6927 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6928
Jani Nikulabc58be62016-03-18 17:05:39 +02006929}
6930
6931static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
6932{
6933 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006934 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02006935 enum pipe pipe = intel_crtc->pipe;
6936
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006937 /* pipesrc controls the size that is scaled from, which should
6938 * always be the user's requested size.
6939 */
6940 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006941 ((intel_crtc->config->pipe_src_w - 1) << 16) |
6942 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006943}
6944
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006945static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006946 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006947{
6948 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006949 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006950 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6951 uint32_t tmp;
6952
6953 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006954 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6955 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006956 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006957 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6958 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006959 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006960 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6961 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006962
6963 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006964 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6965 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006966 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006967 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6968 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006969 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006970 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6971 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006972
6973 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006974 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6975 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
6976 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006977 }
Jani Nikulabc58be62016-03-18 17:05:39 +02006978}
6979
6980static void intel_get_pipe_src_size(struct intel_crtc *crtc,
6981 struct intel_crtc_state *pipe_config)
6982{
6983 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006984 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02006985 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006986
6987 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006988 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6989 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6990
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006991 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
6992 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006993}
6994
Daniel Vetterf6a83282014-02-11 15:28:57 -08006995void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006996 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03006997{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006998 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
6999 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7000 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7001 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007002
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007003 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7004 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7005 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7006 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007007
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007008 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007009 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007010
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007011 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007012
7013 mode->hsync = drm_mode_hsync(mode);
7014 mode->vrefresh = drm_mode_vrefresh(mode);
7015 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007016}
7017
Daniel Vetter84b046f2013-02-19 18:48:54 +01007018static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7019{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007020 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01007021 uint32_t pipeconf;
7022
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007023 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007024
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007025 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7026 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7027 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007028
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007029 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007030 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007031
Daniel Vetterff9ce462013-04-24 14:57:17 +02007032 /* only g4x and later have fancy bpc/dither controls */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007033 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7034 IS_CHERRYVIEW(dev_priv)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007035 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007036 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007037 pipeconf |= PIPECONF_DITHER_EN |
7038 PIPECONF_DITHER_TYPE_SP;
7039
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007040 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007041 case 18:
7042 pipeconf |= PIPECONF_6BPC;
7043 break;
7044 case 24:
7045 pipeconf |= PIPECONF_8BPC;
7046 break;
7047 case 30:
7048 pipeconf |= PIPECONF_10BPC;
7049 break;
7050 default:
7051 /* Case prevented by intel_choose_pipe_bpp_dither. */
7052 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007053 }
7054 }
7055
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00007056 if (HAS_PIPE_CXSR(dev_priv)) {
Daniel Vetter84b046f2013-02-19 18:48:54 +01007057 if (intel_crtc->lowfreq_avail) {
7058 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7059 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7060 } else {
7061 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007062 }
7063 }
7064
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007065 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007066 if (INTEL_GEN(dev_priv) < 4 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007067 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007068 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7069 else
7070 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7071 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007072 pipeconf |= PIPECONF_PROGRESSIVE;
7073
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007074 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007075 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007076 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007077
Daniel Vetter84b046f2013-02-19 18:48:54 +01007078 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7079 POSTING_READ(PIPECONF(intel_crtc->pipe));
7080}
7081
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007082static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7083 struct intel_crtc_state *crtc_state)
7084{
7085 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007086 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007087 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007088 int refclk = 48000;
7089
7090 memset(&crtc_state->dpll_hw_state, 0,
7091 sizeof(crtc_state->dpll_hw_state));
7092
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007093 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007094 if (intel_panel_use_ssc(dev_priv)) {
7095 refclk = dev_priv->vbt.lvds_ssc_freq;
7096 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7097 }
7098
7099 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007100 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007101 limit = &intel_limits_i8xx_dvo;
7102 } else {
7103 limit = &intel_limits_i8xx_dac;
7104 }
7105
7106 if (!crtc_state->clock_set &&
7107 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7108 refclk, NULL, &crtc_state->dpll)) {
7109 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7110 return -EINVAL;
7111 }
7112
7113 i8xx_compute_dpll(crtc, crtc_state, NULL);
7114
7115 return 0;
7116}
7117
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007118static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7119 struct intel_crtc_state *crtc_state)
7120{
7121 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007122 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007123 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007124 int refclk = 96000;
7125
7126 memset(&crtc_state->dpll_hw_state, 0,
7127 sizeof(crtc_state->dpll_hw_state));
7128
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007129 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007130 if (intel_panel_use_ssc(dev_priv)) {
7131 refclk = dev_priv->vbt.lvds_ssc_freq;
7132 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7133 }
7134
7135 if (intel_is_dual_link_lvds(dev))
7136 limit = &intel_limits_g4x_dual_channel_lvds;
7137 else
7138 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007139 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7140 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007141 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007142 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007143 limit = &intel_limits_g4x_sdvo;
7144 } else {
7145 /* The option is for other outputs */
7146 limit = &intel_limits_i9xx_sdvo;
7147 }
7148
7149 if (!crtc_state->clock_set &&
7150 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7151 refclk, NULL, &crtc_state->dpll)) {
7152 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7153 return -EINVAL;
7154 }
7155
7156 i9xx_compute_dpll(crtc, crtc_state, NULL);
7157
7158 return 0;
7159}
7160
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007161static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7162 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007163{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007164 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007165 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007166 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007167 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007168
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007169 memset(&crtc_state->dpll_hw_state, 0,
7170 sizeof(crtc_state->dpll_hw_state));
7171
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007172 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007173 if (intel_panel_use_ssc(dev_priv)) {
7174 refclk = dev_priv->vbt.lvds_ssc_freq;
7175 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7176 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007177
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007178 limit = &intel_limits_pineview_lvds;
7179 } else {
7180 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007181 }
Jani Nikulaf2335332013-09-13 11:03:09 +03007182
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007183 if (!crtc_state->clock_set &&
7184 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7185 refclk, NULL, &crtc_state->dpll)) {
7186 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7187 return -EINVAL;
7188 }
7189
7190 i9xx_compute_dpll(crtc, crtc_state, NULL);
7191
7192 return 0;
7193}
7194
7195static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7196 struct intel_crtc_state *crtc_state)
7197{
7198 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007199 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007200 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007201 int refclk = 96000;
7202
7203 memset(&crtc_state->dpll_hw_state, 0,
7204 sizeof(crtc_state->dpll_hw_state));
7205
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007206 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007207 if (intel_panel_use_ssc(dev_priv)) {
7208 refclk = dev_priv->vbt.lvds_ssc_freq;
7209 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007210 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007211
7212 limit = &intel_limits_i9xx_lvds;
7213 } else {
7214 limit = &intel_limits_i9xx_sdvo;
7215 }
7216
7217 if (!crtc_state->clock_set &&
7218 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7219 refclk, NULL, &crtc_state->dpll)) {
7220 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7221 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007222 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007223
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007224 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07007225
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007226 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007227}
7228
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007229static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7230 struct intel_crtc_state *crtc_state)
7231{
7232 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007233 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007234
7235 memset(&crtc_state->dpll_hw_state, 0,
7236 sizeof(crtc_state->dpll_hw_state));
7237
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007238 if (!crtc_state->clock_set &&
7239 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7240 refclk, NULL, &crtc_state->dpll)) {
7241 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7242 return -EINVAL;
7243 }
7244
7245 chv_compute_dpll(crtc, crtc_state);
7246
7247 return 0;
7248}
7249
7250static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7251 struct intel_crtc_state *crtc_state)
7252{
7253 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007254 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007255
7256 memset(&crtc_state->dpll_hw_state, 0,
7257 sizeof(crtc_state->dpll_hw_state));
7258
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007259 if (!crtc_state->clock_set &&
7260 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7261 refclk, NULL, &crtc_state->dpll)) {
7262 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7263 return -EINVAL;
7264 }
7265
7266 vlv_compute_dpll(crtc, crtc_state);
7267
7268 return 0;
7269}
7270
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007271static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007272 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007273{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007274 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007275 uint32_t tmp;
7276
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007277 if (INTEL_GEN(dev_priv) <= 3 &&
7278 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007279 return;
7280
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007281 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007282 if (!(tmp & PFIT_ENABLE))
7283 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007284
Daniel Vetter06922822013-07-11 13:35:40 +02007285 /* Check whether the pfit is attached to our pipe. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007286 if (INTEL_GEN(dev_priv) < 4) {
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007287 if (crtc->pipe != PIPE_B)
7288 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007289 } else {
7290 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7291 return;
7292 }
7293
Daniel Vetter06922822013-07-11 13:35:40 +02007294 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007295 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007296}
7297
Jesse Barnesacbec812013-09-20 11:29:32 -07007298static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007299 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007300{
7301 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007302 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07007303 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007304 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07007305 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007306 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007307
Ville Syrjäläb5219732016-03-15 16:40:01 +02007308 /* In case of DSI, DPLL will not be used */
7309 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05307310 return;
7311
Ville Syrjäläa5805162015-05-26 20:42:30 +03007312 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007313 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007314 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007315
7316 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7317 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7318 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7319 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7320 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7321
Imre Deakdccbea32015-06-22 23:35:51 +03007322 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007323}
7324
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007325static void
7326i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7327 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007328{
7329 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007330 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007331 u32 val, base, offset;
7332 int pipe = crtc->pipe, plane = crtc->plane;
7333 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007334 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007335 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007336 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007337
Damien Lespiau42a7b082015-02-05 19:35:13 +00007338 val = I915_READ(DSPCNTR(plane));
7339 if (!(val & DISPLAY_PLANE_ENABLE))
7340 return;
7341
Damien Lespiaud9806c92015-01-21 14:07:19 +00007342 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007343 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007344 DRM_DEBUG_KMS("failed to alloc fb\n");
7345 return;
7346 }
7347
Damien Lespiau1b842c82015-01-21 13:50:54 +00007348 fb = &intel_fb->base;
7349
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02007350 fb->dev = dev;
7351
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007352 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00007353 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007354 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02007355 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00007356 }
7357 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007358
7359 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007360 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02007361 fb->format = drm_format_info(fourcc);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007362
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007363 if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007364 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007365 offset = I915_READ(DSPTILEOFF(plane));
7366 else
7367 offset = I915_READ(DSPLINOFF(plane));
7368 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7369 } else {
7370 base = I915_READ(DSPADDR(plane));
7371 }
7372 plane_config->base = base;
7373
7374 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007375 fb->width = ((val >> 16) & 0xfff) + 1;
7376 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007377
7378 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007379 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007380
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02007381 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007382
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007383 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007384
Damien Lespiau2844a922015-01-20 12:51:48 +00007385 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7386 pipe_name(pipe), plane, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02007387 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00007388 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007389
Damien Lespiau2d140302015-02-05 17:22:18 +00007390 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007391}
7392
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007393static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007394 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007395{
7396 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007397 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007398 int pipe = pipe_config->cpu_transcoder;
7399 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007400 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007401 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007402 int refclk = 100000;
7403
Ville Syrjäläb5219732016-03-15 16:40:01 +02007404 /* In case of DSI, DPLL will not be used */
7405 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7406 return;
7407
Ville Syrjäläa5805162015-05-26 20:42:30 +03007408 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007409 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
7410 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
7411 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
7412 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03007413 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007414 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007415
7416 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007417 clock.m2 = (pll_dw0 & 0xff) << 22;
7418 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
7419 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007420 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
7421 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
7422 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
7423
Imre Deakdccbea32015-06-22 23:35:51 +03007424 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007425}
7426
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007427static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007428 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007429{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007430 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02007431 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007432 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02007433 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007434
Imre Deak17290502016-02-12 18:55:11 +02007435 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
7436 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02007437 return false;
7438
Daniel Vettere143a212013-07-04 12:01:15 +02007439 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02007440 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02007441
Imre Deak17290502016-02-12 18:55:11 +02007442 ret = false;
7443
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007444 tmp = I915_READ(PIPECONF(crtc->pipe));
7445 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02007446 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007447
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007448 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7449 IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007450 switch (tmp & PIPECONF_BPC_MASK) {
7451 case PIPECONF_6BPC:
7452 pipe_config->pipe_bpp = 18;
7453 break;
7454 case PIPECONF_8BPC:
7455 pipe_config->pipe_bpp = 24;
7456 break;
7457 case PIPECONF_10BPC:
7458 pipe_config->pipe_bpp = 30;
7459 break;
7460 default:
7461 break;
7462 }
7463 }
7464
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007465 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007466 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007467 pipe_config->limited_color_range = true;
7468
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007469 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä282740f2013-09-04 18:30:03 +03007470 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
7471
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007472 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02007473 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007474
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007475 i9xx_get_pfit_config(crtc, pipe_config);
7476
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007477 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02007478 /* No way to read it out on pipes B and C */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007479 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
Ville Syrjäläc2317752016-03-15 16:39:56 +02007480 tmp = dev_priv->chv_dpll_md[crtc->pipe];
7481 else
7482 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02007483 pipe_config->pixel_multiplier =
7484 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
7485 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007486 pipe_config->dpll_hw_state.dpll_md = tmp;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007487 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
Jani Nikula73f67aa2016-12-07 22:48:09 +02007488 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02007489 tmp = I915_READ(DPLL(crtc->pipe));
7490 pipe_config->pixel_multiplier =
7491 ((tmp & SDVO_MULTIPLIER_MASK)
7492 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
7493 } else {
7494 /* Note that on i915G/GM the pixel multiplier is in the sdvo
7495 * port and will be fixed up in the encoder->get_config
7496 * function. */
7497 pipe_config->pixel_multiplier = 1;
7498 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007499 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007500 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007501 /*
7502 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
7503 * on 830. Filter it out here so that we don't
7504 * report errors due to that.
7505 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007506 if (IS_I830(dev_priv))
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007507 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
7508
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007509 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
7510 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03007511 } else {
7512 /* Mask out read-only status bits. */
7513 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
7514 DPLL_PORTC_READY_MASK |
7515 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007516 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02007517
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007518 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007519 chv_crtc_clock_get(crtc, pipe_config);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01007520 else if (IS_VALLEYVIEW(dev_priv))
Jesse Barnesacbec812013-09-20 11:29:32 -07007521 vlv_crtc_clock_get(crtc, pipe_config);
7522 else
7523 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03007524
Ville Syrjälä0f646142015-08-26 19:39:18 +03007525 /*
7526 * Normally the dotclock is filled in by the encoder .get_config()
7527 * but in case the pipe is enabled w/o any ports we need a sane
7528 * default.
7529 */
7530 pipe_config->base.adjusted_mode.crtc_clock =
7531 pipe_config->port_clock / pipe_config->pixel_multiplier;
7532
Imre Deak17290502016-02-12 18:55:11 +02007533 ret = true;
7534
7535out:
7536 intel_display_power_put(dev_priv, power_domain);
7537
7538 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007539}
7540
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007541static void ironlake_init_pch_refclk(struct drm_i915_private *dev_priv)
Jesse Barnes13d83a62011-08-03 12:59:20 -07007542{
Jesse Barnes13d83a62011-08-03 12:59:20 -07007543 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04007544 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007545 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007546 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007547 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007548 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07007549 bool has_ck505 = false;
7550 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04007551 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007552
7553 /* We need to take the global config into account */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007554 for_each_intel_encoder(&dev_priv->drm, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07007555 switch (encoder->type) {
7556 case INTEL_OUTPUT_LVDS:
7557 has_panel = true;
7558 has_lvds = true;
7559 break;
7560 case INTEL_OUTPUT_EDP:
7561 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03007562 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07007563 has_cpu_edp = true;
7564 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007565 default:
7566 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007567 }
7568 }
7569
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007570 if (HAS_PCH_IBX(dev_priv)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007571 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07007572 can_ssc = has_ck505;
7573 } else {
7574 has_ck505 = false;
7575 can_ssc = true;
7576 }
7577
Lyude1c1a24d2016-06-14 11:04:09 -04007578 /* Check if any DPLLs are using the SSC source */
7579 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
7580 u32 temp = I915_READ(PCH_DPLL(i));
7581
7582 if (!(temp & DPLL_VCO_ENABLE))
7583 continue;
7584
7585 if ((temp & PLL_REF_INPUT_MASK) ==
7586 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
7587 using_ssc_source = true;
7588 break;
7589 }
7590 }
7591
7592 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
7593 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007594
7595 /* Ironlake: try to setup display ref clock before DPLL
7596 * enabling. This is only under driver's control after
7597 * PCH B stepping, previous chipset stepping should be
7598 * ignoring this setting.
7599 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007600 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007601
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007602 /* As we must carefully and slowly disable/enable each source in turn,
7603 * compute the final state we want first and check if we need to
7604 * make any changes at all.
7605 */
7606 final = val;
7607 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07007608 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007609 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07007610 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007611 final |= DREF_NONSPREAD_SOURCE_ENABLE;
7612
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007613 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007614 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007615 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007616
Keith Packard199e5d72011-09-22 12:01:57 -07007617 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007618 final |= DREF_SSC_SOURCE_ENABLE;
7619
7620 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7621 final |= DREF_SSC1_ENABLE;
7622
7623 if (has_cpu_edp) {
7624 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7625 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
7626 else
7627 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
7628 } else
7629 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04007630 } else if (using_ssc_source) {
7631 final |= DREF_SSC_SOURCE_ENABLE;
7632 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007633 }
7634
7635 if (final == val)
7636 return;
7637
7638 /* Always enable nonspread source */
7639 val &= ~DREF_NONSPREAD_SOURCE_MASK;
7640
7641 if (has_ck505)
7642 val |= DREF_NONSPREAD_CK505_ENABLE;
7643 else
7644 val |= DREF_NONSPREAD_SOURCE_ENABLE;
7645
7646 if (has_panel) {
7647 val &= ~DREF_SSC_SOURCE_MASK;
7648 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007649
Keith Packard199e5d72011-09-22 12:01:57 -07007650 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07007651 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007652 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007653 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02007654 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007655 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007656
7657 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007658 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007659 POSTING_READ(PCH_DREF_CONTROL);
7660 udelay(200);
7661
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007662 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007663
7664 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07007665 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07007666 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007667 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007668 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02007669 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007670 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07007671 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007672 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007673
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007674 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007675 POSTING_READ(PCH_DREF_CONTROL);
7676 udelay(200);
7677 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04007678 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007679
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007680 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07007681
7682 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007683 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007684
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007685 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007686 POSTING_READ(PCH_DREF_CONTROL);
7687 udelay(200);
7688
Lyude1c1a24d2016-06-14 11:04:09 -04007689 if (!using_ssc_source) {
7690 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007691
Lyude1c1a24d2016-06-14 11:04:09 -04007692 /* Turn off the SSC source */
7693 val &= ~DREF_SSC_SOURCE_MASK;
7694 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007695
Lyude1c1a24d2016-06-14 11:04:09 -04007696 /* Turn off SSC1 */
7697 val &= ~DREF_SSC1_ENABLE;
7698
7699 I915_WRITE(PCH_DREF_CONTROL, val);
7700 POSTING_READ(PCH_DREF_CONTROL);
7701 udelay(200);
7702 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07007703 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007704
7705 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007706}
7707
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007708static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007709{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007710 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007711
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007712 tmp = I915_READ(SOUTH_CHICKEN2);
7713 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
7714 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007715
Imre Deakcf3598c2016-06-28 13:37:31 +03007716 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
7717 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007718 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02007719
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007720 tmp = I915_READ(SOUTH_CHICKEN2);
7721 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
7722 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007723
Imre Deakcf3598c2016-06-28 13:37:31 +03007724 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
7725 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007726 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007727}
7728
7729/* WaMPhyProgramming:hsw */
7730static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
7731{
7732 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007733
7734 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
7735 tmp &= ~(0xFF << 24);
7736 tmp |= (0x12 << 24);
7737 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
7738
Paulo Zanonidde86e22012-12-01 12:04:25 -02007739 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
7740 tmp |= (1 << 11);
7741 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
7742
7743 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
7744 tmp |= (1 << 11);
7745 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
7746
Paulo Zanonidde86e22012-12-01 12:04:25 -02007747 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
7748 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7749 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
7750
7751 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
7752 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7753 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
7754
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007755 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
7756 tmp &= ~(7 << 13);
7757 tmp |= (5 << 13);
7758 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007759
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007760 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
7761 tmp &= ~(7 << 13);
7762 tmp |= (5 << 13);
7763 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007764
7765 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
7766 tmp &= ~0xFF;
7767 tmp |= 0x1C;
7768 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
7769
7770 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
7771 tmp &= ~0xFF;
7772 tmp |= 0x1C;
7773 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7774
7775 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7776 tmp &= ~(0xFF << 16);
7777 tmp |= (0x1C << 16);
7778 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7779
7780 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7781 tmp &= ~(0xFF << 16);
7782 tmp |= (0x1C << 16);
7783 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7784
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007785 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7786 tmp |= (1 << 27);
7787 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007788
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007789 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7790 tmp |= (1 << 27);
7791 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007792
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007793 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7794 tmp &= ~(0xF << 28);
7795 tmp |= (4 << 28);
7796 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007797
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007798 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7799 tmp &= ~(0xF << 28);
7800 tmp |= (4 << 28);
7801 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007802}
7803
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007804/* Implements 3 different sequences from BSpec chapter "Display iCLK
7805 * Programming" based on the parameters passed:
7806 * - Sequence to enable CLKOUT_DP
7807 * - Sequence to enable CLKOUT_DP without spread
7808 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7809 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007810static void lpt_enable_clkout_dp(struct drm_i915_private *dev_priv,
7811 bool with_spread, bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007812{
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007813 uint32_t reg, tmp;
7814
7815 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7816 with_spread = true;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007817 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
7818 with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007819 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007820
Ville Syrjäläa5805162015-05-26 20:42:30 +03007821 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007822
7823 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7824 tmp &= ~SBI_SSCCTL_DISABLE;
7825 tmp |= SBI_SSCCTL_PATHALT;
7826 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7827
7828 udelay(24);
7829
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007830 if (with_spread) {
7831 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7832 tmp &= ~SBI_SSCCTL_PATHALT;
7833 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007834
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007835 if (with_fdi) {
7836 lpt_reset_fdi_mphy(dev_priv);
7837 lpt_program_fdi_mphy(dev_priv);
7838 }
7839 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02007840
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007841 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007842 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7843 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7844 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01007845
Ville Syrjäläa5805162015-05-26 20:42:30 +03007846 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007847}
7848
Paulo Zanoni47701c32013-07-23 11:19:25 -03007849/* Sequence to disable CLKOUT_DP */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007850static void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv)
Paulo Zanoni47701c32013-07-23 11:19:25 -03007851{
Paulo Zanoni47701c32013-07-23 11:19:25 -03007852 uint32_t reg, tmp;
7853
Ville Syrjäläa5805162015-05-26 20:42:30 +03007854 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03007855
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007856 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03007857 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7858 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7859 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7860
7861 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7862 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7863 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7864 tmp |= SBI_SSCCTL_PATHALT;
7865 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7866 udelay(32);
7867 }
7868 tmp |= SBI_SSCCTL_DISABLE;
7869 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7870 }
7871
Ville Syrjäläa5805162015-05-26 20:42:30 +03007872 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03007873}
7874
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007875#define BEND_IDX(steps) ((50 + (steps)) / 5)
7876
7877static const uint16_t sscdivintphase[] = {
7878 [BEND_IDX( 50)] = 0x3B23,
7879 [BEND_IDX( 45)] = 0x3B23,
7880 [BEND_IDX( 40)] = 0x3C23,
7881 [BEND_IDX( 35)] = 0x3C23,
7882 [BEND_IDX( 30)] = 0x3D23,
7883 [BEND_IDX( 25)] = 0x3D23,
7884 [BEND_IDX( 20)] = 0x3E23,
7885 [BEND_IDX( 15)] = 0x3E23,
7886 [BEND_IDX( 10)] = 0x3F23,
7887 [BEND_IDX( 5)] = 0x3F23,
7888 [BEND_IDX( 0)] = 0x0025,
7889 [BEND_IDX( -5)] = 0x0025,
7890 [BEND_IDX(-10)] = 0x0125,
7891 [BEND_IDX(-15)] = 0x0125,
7892 [BEND_IDX(-20)] = 0x0225,
7893 [BEND_IDX(-25)] = 0x0225,
7894 [BEND_IDX(-30)] = 0x0325,
7895 [BEND_IDX(-35)] = 0x0325,
7896 [BEND_IDX(-40)] = 0x0425,
7897 [BEND_IDX(-45)] = 0x0425,
7898 [BEND_IDX(-50)] = 0x0525,
7899};
7900
7901/*
7902 * Bend CLKOUT_DP
7903 * steps -50 to 50 inclusive, in steps of 5
7904 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
7905 * change in clock period = -(steps / 10) * 5.787 ps
7906 */
7907static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
7908{
7909 uint32_t tmp;
7910 int idx = BEND_IDX(steps);
7911
7912 if (WARN_ON(steps % 5 != 0))
7913 return;
7914
7915 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
7916 return;
7917
7918 mutex_lock(&dev_priv->sb_lock);
7919
7920 if (steps % 10 != 0)
7921 tmp = 0xAAAAAAAB;
7922 else
7923 tmp = 0x00000000;
7924 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
7925
7926 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
7927 tmp &= 0xffff0000;
7928 tmp |= sscdivintphase[idx];
7929 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
7930
7931 mutex_unlock(&dev_priv->sb_lock);
7932}
7933
7934#undef BEND_IDX
7935
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007936static void lpt_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007937{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007938 struct intel_encoder *encoder;
7939 bool has_vga = false;
7940
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007941 for_each_intel_encoder(&dev_priv->drm, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007942 switch (encoder->type) {
7943 case INTEL_OUTPUT_ANALOG:
7944 has_vga = true;
7945 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007946 default:
7947 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007948 }
7949 }
7950
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007951 if (has_vga) {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007952 lpt_bend_clkout_dp(dev_priv, 0);
7953 lpt_enable_clkout_dp(dev_priv, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007954 } else {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007955 lpt_disable_clkout_dp(dev_priv);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007956 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007957}
7958
Paulo Zanonidde86e22012-12-01 12:04:25 -02007959/*
7960 * Initialize reference clocks when the driver loads
7961 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007962void intel_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007963{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007964 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007965 ironlake_init_pch_refclk(dev_priv);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007966 else if (HAS_PCH_LPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007967 lpt_init_pch_refclk(dev_priv);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007968}
7969
Daniel Vetter6ff93602013-04-19 11:24:36 +02007970static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03007971{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007972 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonic8203562012-09-12 10:06:29 -03007973 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7974 int pipe = intel_crtc->pipe;
7975 uint32_t val;
7976
Daniel Vetter78114072013-06-13 00:54:57 +02007977 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03007978
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007979 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03007980 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007981 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007982 break;
7983 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007984 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007985 break;
7986 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007987 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007988 break;
7989 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007990 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007991 break;
7992 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03007993 /* Case prevented by intel_choose_pipe_bpp_dither. */
7994 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03007995 }
7996
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007997 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03007998 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7999
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008000 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008001 val |= PIPECONF_INTERLACED_ILK;
8002 else
8003 val |= PIPECONF_PROGRESSIVE;
8004
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008005 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008006 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008007
Paulo Zanonic8203562012-09-12 10:06:29 -03008008 I915_WRITE(PIPECONF(pipe), val);
8009 POSTING_READ(PIPECONF(pipe));
8010}
8011
Daniel Vetter6ff93602013-04-19 11:24:36 +02008012static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008013{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008014 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008015 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008016 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02008017 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008018
Jani Nikula391bf042016-03-18 17:05:40 +02008019 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008020 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8021
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008022 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008023 val |= PIPECONF_INTERLACED_ILK;
8024 else
8025 val |= PIPECONF_PROGRESSIVE;
8026
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008027 I915_WRITE(PIPECONF(cpu_transcoder), val);
8028 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02008029}
8030
Jani Nikula391bf042016-03-18 17:05:40 +02008031static void haswell_set_pipemisc(struct drm_crtc *crtc)
8032{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008033 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Jani Nikula391bf042016-03-18 17:05:40 +02008034 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8035
8036 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
8037 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008038
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008039 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008040 case 18:
8041 val |= PIPEMISC_DITHER_6_BPC;
8042 break;
8043 case 24:
8044 val |= PIPEMISC_DITHER_8_BPC;
8045 break;
8046 case 30:
8047 val |= PIPEMISC_DITHER_10_BPC;
8048 break;
8049 case 36:
8050 val |= PIPEMISC_DITHER_12_BPC;
8051 break;
8052 default:
8053 /* Case prevented by pipe_config_set_bpp. */
8054 BUG();
8055 }
8056
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008057 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008058 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8059
Jani Nikula391bf042016-03-18 17:05:40 +02008060 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008061 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008062}
8063
Paulo Zanonid4b19312012-11-29 11:29:32 -02008064int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8065{
8066 /*
8067 * Account for spread spectrum to avoid
8068 * oversubscribing the link. Max center spread
8069 * is 2.5%; use 5% for safety's sake.
8070 */
8071 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008072 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008073}
8074
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008075static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008076{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008077 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008078}
8079
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008080static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8081 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008082 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008083{
8084 struct drm_crtc *crtc = &intel_crtc->base;
8085 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008086 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008087 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008088 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08008089
Chris Wilsonc1858122010-12-03 21:35:48 +00008090 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008091 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008092 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07008093 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008094 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008095 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008096 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008097 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008098 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008099
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008100 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00008101
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008102 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
8103 fp |= FP_CB_TUNE;
8104
8105 if (reduced_clock) {
8106 fp2 = i9xx_dpll_compute_fp(reduced_clock);
8107
8108 if (reduced_clock->m < factor * reduced_clock->n)
8109 fp2 |= FP_CB_TUNE;
8110 } else {
8111 fp2 = fp;
8112 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008113
Chris Wilson5eddb702010-09-11 13:48:45 +01008114 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008115
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008116 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07008117 dpll |= DPLLB_MODE_LVDS;
8118 else
8119 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008120
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008121 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008122 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008123
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008124 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8125 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008126 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008127
Ville Syrjälä37a56502016-06-22 21:57:04 +03008128 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008129 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008130
Ville Syrjälä7d7f8632016-09-26 11:30:46 +03008131 /*
8132 * The high speed IO clock is only really required for
8133 * SDVO/HDMI/DP, but we also enable it for CRT to make it
8134 * possible to share the DPLL between CRT and HDMI. Enabling
8135 * the clock needlessly does no real harm, except use up a
8136 * bit of power potentially.
8137 *
8138 * We'll limit this to IVB with 3 pipes, since it has only two
8139 * DPLLs and so DPLL sharing is the only way to get three pipes
8140 * driving PCH ports at the same time. On SNB we could do this,
8141 * and potentially avoid enabling the second DPLL, but it's not
8142 * clear if it''s a win or loss power wise. No point in doing
8143 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
8144 */
8145 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
8146 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
8147 dpll |= DPLL_SDVO_HIGH_SPEED;
8148
Eric Anholta07d6782011-03-30 13:01:08 -07008149 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008150 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008151 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008152 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008153
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008154 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008155 case 5:
8156 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8157 break;
8158 case 7:
8159 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8160 break;
8161 case 10:
8162 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8163 break;
8164 case 14:
8165 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8166 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008167 }
8168
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008169 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8170 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008171 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008172 else
8173 dpll |= PLL_REF_INPUT_DREFCLK;
8174
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008175 dpll |= DPLL_VCO_ENABLE;
8176
8177 crtc_state->dpll_hw_state.dpll = dpll;
8178 crtc_state->dpll_hw_state.fp0 = fp;
8179 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008180}
8181
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008182static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8183 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008184{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008185 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008186 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008187 struct dpll reduced_clock;
Ander Conselvan de Oliveira7ed9f892016-03-21 18:00:07 +02008188 bool has_reduced_clock = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008189 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008190 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008191 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008192
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008193 memset(&crtc_state->dpll_hw_state, 0,
8194 sizeof(crtc_state->dpll_hw_state));
8195
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008196 crtc->lowfreq_avail = false;
8197
8198 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8199 if (!crtc_state->has_pch_encoder)
8200 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008201
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008202 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008203 if (intel_panel_use_ssc(dev_priv)) {
8204 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8205 dev_priv->vbt.lvds_ssc_freq);
8206 refclk = dev_priv->vbt.lvds_ssc_freq;
8207 }
8208
8209 if (intel_is_dual_link_lvds(dev)) {
8210 if (refclk == 100000)
8211 limit = &intel_limits_ironlake_dual_lvds_100m;
8212 else
8213 limit = &intel_limits_ironlake_dual_lvds;
8214 } else {
8215 if (refclk == 100000)
8216 limit = &intel_limits_ironlake_single_lvds_100m;
8217 else
8218 limit = &intel_limits_ironlake_single_lvds;
8219 }
8220 } else {
8221 limit = &intel_limits_ironlake_dac;
8222 }
8223
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008224 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008225 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8226 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008227 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8228 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008229 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008230
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008231 ironlake_compute_dpll(crtc, crtc_state,
8232 has_reduced_clock ? &reduced_clock : NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008233
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008234 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
8235 if (pll == NULL) {
8236 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8237 pipe_name(crtc->pipe));
8238 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008239 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008240
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008241 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008242 has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008243 crtc->lowfreq_avail = true;
Daniel Vettere2b78262013-06-07 23:10:03 +02008244
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008245 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008246}
8247
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008248static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8249 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008250{
8251 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008252 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008253 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008254
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008255 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8256 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8257 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8258 & ~TU_SIZE_MASK;
8259 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8260 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8261 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8262}
8263
8264static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8265 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008266 struct intel_link_m_n *m_n,
8267 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008268{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008269 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008270 enum pipe pipe = crtc->pipe;
8271
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008272 if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008273 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8274 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8275 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8276 & ~TU_SIZE_MASK;
8277 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8278 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8279 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008280 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8281 * gen < 8) and if DRRS is supported (to make sure the
8282 * registers are not unnecessarily read).
8283 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008284 if (m2_n2 && INTEL_GEN(dev_priv) < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008285 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008286 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8287 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8288 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8289 & ~TU_SIZE_MASK;
8290 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8291 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8292 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8293 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008294 } else {
8295 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8296 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8297 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8298 & ~TU_SIZE_MASK;
8299 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8300 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8301 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8302 }
8303}
8304
8305void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008306 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008307{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008308 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008309 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8310 else
8311 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008312 &pipe_config->dp_m_n,
8313 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008314}
8315
Daniel Vetter72419202013-04-04 13:28:53 +02008316static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008317 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008318{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008319 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008320 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008321}
8322
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008323static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008324 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008325{
8326 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008327 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07008328 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8329 uint32_t ps_ctrl = 0;
8330 int id = -1;
8331 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008332
Chandra Kondurua1b22782015-04-07 15:28:45 -07008333 /* find scaler attached to this pipe */
8334 for (i = 0; i < crtc->num_scalers; i++) {
8335 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8336 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8337 id = i;
8338 pipe_config->pch_pfit.enabled = true;
8339 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8340 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8341 break;
8342 }
8343 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008344
Chandra Kondurua1b22782015-04-07 15:28:45 -07008345 scaler_state->scaler_id = id;
8346 if (id >= 0) {
8347 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8348 } else {
8349 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008350 }
8351}
8352
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008353static void
8354skylake_get_initial_plane_config(struct intel_crtc *crtc,
8355 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008356{
8357 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008358 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau40f46282015-02-27 11:15:21 +00008359 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008360 int pipe = crtc->pipe;
8361 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008362 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008363 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008364 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008365
Damien Lespiaud9806c92015-01-21 14:07:19 +00008366 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008367 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008368 DRM_DEBUG_KMS("failed to alloc fb\n");
8369 return;
8370 }
8371
Damien Lespiau1b842c82015-01-21 13:50:54 +00008372 fb = &intel_fb->base;
8373
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008374 fb->dev = dev;
8375
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008376 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00008377 if (!(val & PLANE_CTL_ENABLE))
8378 goto error;
8379
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008380 pixel_format = val & PLANE_CTL_FORMAT_MASK;
8381 fourcc = skl_format_to_fourcc(pixel_format,
8382 val & PLANE_CTL_ORDER_RGBX,
8383 val & PLANE_CTL_ALPHA_MASK);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008384 fb->format = drm_format_info(fourcc);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008385
Damien Lespiau40f46282015-02-27 11:15:21 +00008386 tiling = val & PLANE_CTL_TILED_MASK;
8387 switch (tiling) {
8388 case PLANE_CTL_TILED_LINEAR:
Ben Widawsky2f075562017-03-24 14:29:48 -07008389 fb->modifier = DRM_FORMAT_MOD_LINEAR;
Damien Lespiau40f46282015-02-27 11:15:21 +00008390 break;
8391 case PLANE_CTL_TILED_X:
8392 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008393 fb->modifier = I915_FORMAT_MOD_X_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008394 break;
8395 case PLANE_CTL_TILED_Y:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008396 fb->modifier = I915_FORMAT_MOD_Y_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008397 break;
8398 case PLANE_CTL_TILED_YF:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008399 fb->modifier = I915_FORMAT_MOD_Yf_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008400 break;
8401 default:
8402 MISSING_CASE(tiling);
8403 goto error;
8404 }
8405
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008406 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
8407 plane_config->base = base;
8408
8409 offset = I915_READ(PLANE_OFFSET(pipe, 0));
8410
8411 val = I915_READ(PLANE_SIZE(pipe, 0));
8412 fb->height = ((val >> 16) & 0xfff) + 1;
8413 fb->width = ((val >> 0) & 0x1fff) + 1;
8414
8415 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008416 stride_mult = intel_fb_stride_alignment(fb, 0);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008417 fb->pitches[0] = (val & 0x3ff) * stride_mult;
8418
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008419 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008420
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008421 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008422
8423 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8424 pipe_name(pipe), fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008425 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008426 plane_config->size);
8427
Damien Lespiau2d140302015-02-05 17:22:18 +00008428 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008429 return;
8430
8431error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01008432 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008433}
8434
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008435static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008436 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008437{
8438 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008439 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008440 uint32_t tmp;
8441
8442 tmp = I915_READ(PF_CTL(crtc->pipe));
8443
8444 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008445 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008446 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
8447 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008448
8449 /* We currently do not free assignements of panel fitters on
8450 * ivb/hsw (since we don't use the higher upscaling modes which
8451 * differentiates them) so just WARN about this case for now. */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008452 if (IS_GEN7(dev_priv)) {
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008453 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
8454 PF_PIPE_SEL_IVB(crtc->pipe));
8455 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008456 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008457}
8458
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008459static void
8460ironlake_get_initial_plane_config(struct intel_crtc *crtc,
8461 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008462{
8463 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008464 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008465 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008466 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008467 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008468 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008469 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008470 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008471
Damien Lespiau42a7b082015-02-05 19:35:13 +00008472 val = I915_READ(DSPCNTR(pipe));
8473 if (!(val & DISPLAY_PLANE_ENABLE))
8474 return;
8475
Damien Lespiaud9806c92015-01-21 14:07:19 +00008476 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008477 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008478 DRM_DEBUG_KMS("failed to alloc fb\n");
8479 return;
8480 }
8481
Damien Lespiau1b842c82015-01-21 13:50:54 +00008482 fb = &intel_fb->base;
8483
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008484 fb->dev = dev;
8485
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008486 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00008487 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008488 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008489 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00008490 }
8491 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008492
8493 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008494 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008495 fb->format = drm_format_info(fourcc);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008496
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008497 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01008498 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008499 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008500 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00008501 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008502 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008503 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008504 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008505 }
8506 plane_config->base = base;
8507
8508 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008509 fb->width = ((val >> 16) & 0xfff) + 1;
8510 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008511
8512 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008513 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008514
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008515 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008516
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008517 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008518
Damien Lespiau2844a922015-01-20 12:51:48 +00008519 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8520 pipe_name(pipe), fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008521 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00008522 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008523
Damien Lespiau2d140302015-02-05 17:22:18 +00008524 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008525}
8526
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008527static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008528 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008529{
8530 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008531 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02008532 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008533 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008534 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008535
Imre Deak17290502016-02-12 18:55:11 +02008536 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8537 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03008538 return false;
8539
Daniel Vettere143a212013-07-04 12:01:15 +02008540 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008541 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008542
Imre Deak17290502016-02-12 18:55:11 +02008543 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008544 tmp = I915_READ(PIPECONF(crtc->pipe));
8545 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008546 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008547
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008548 switch (tmp & PIPECONF_BPC_MASK) {
8549 case PIPECONF_6BPC:
8550 pipe_config->pipe_bpp = 18;
8551 break;
8552 case PIPECONF_8BPC:
8553 pipe_config->pipe_bpp = 24;
8554 break;
8555 case PIPECONF_10BPC:
8556 pipe_config->pipe_bpp = 30;
8557 break;
8558 case PIPECONF_12BPC:
8559 pipe_config->pipe_bpp = 36;
8560 break;
8561 default:
8562 break;
8563 }
8564
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008565 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8566 pipe_config->limited_color_range = true;
8567
Daniel Vetterab9412b2013-05-03 11:49:46 +02008568 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02008569 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008570 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008571
Daniel Vetter88adfff2013-03-28 10:42:01 +01008572 pipe_config->has_pch_encoder = true;
8573
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008574 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8575 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8576 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02008577
8578 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008579
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008580 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03008581 /*
8582 * The pipe->pch transcoder and pch transcoder->pll
8583 * mapping is fixed.
8584 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008585 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008586 } else {
8587 tmp = I915_READ(PCH_DPLL_SEL);
8588 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008589 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008590 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008591 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008592 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02008593
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008594 pipe_config->shared_dpll =
8595 intel_get_shared_dpll_by_id(dev_priv, pll_id);
8596 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008597
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02008598 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
8599 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008600
8601 tmp = pipe_config->dpll_hw_state.dpll;
8602 pipe_config->pixel_multiplier =
8603 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
8604 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008605
8606 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008607 } else {
8608 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008609 }
8610
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008611 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008612 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008613
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008614 ironlake_get_pfit_config(crtc, pipe_config);
8615
Imre Deak17290502016-02-12 18:55:11 +02008616 ret = true;
8617
8618out:
8619 intel_display_power_put(dev_priv, power_domain);
8620
8621 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008622}
8623
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008624static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
8625{
Chris Wilson91c8a322016-07-05 10:40:23 +01008626 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008627 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008628
Damien Lespiaud3fcc802014-05-13 23:32:22 +01008629 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05008630 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008631 pipe_name(crtc->pipe));
8632
Rob Clarke2c719b2014-12-15 13:56:32 -05008633 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
8634 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03008635 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
8636 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +03008637 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008638 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008639 "CPU PWM1 enabled\n");
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008640 if (IS_HASWELL(dev_priv))
Rob Clarke2c719b2014-12-15 13:56:32 -05008641 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03008642 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008643 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008644 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008645 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008646 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008647 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008648
Paulo Zanoni9926ada2014-04-01 19:39:47 -03008649 /*
8650 * In theory we can still leave IRQs enabled, as long as only the HPD
8651 * interrupts remain enabled. We used to check for that, but since it's
8652 * gen-specific and since we only disable LCPLL after we fully disable
8653 * the interrupts, the check below should be enough.
8654 */
Rob Clarke2c719b2014-12-15 13:56:32 -05008655 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008656}
8657
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008658static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
8659{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008660 if (IS_HASWELL(dev_priv))
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008661 return I915_READ(D_COMP_HSW);
8662 else
8663 return I915_READ(D_COMP_BDW);
8664}
8665
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008666static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
8667{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008668 if (IS_HASWELL(dev_priv)) {
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008669 mutex_lock(&dev_priv->rps.hw_lock);
8670 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
8671 val))
Chris Wilson79cf2192016-08-24 11:16:07 +01008672 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008673 mutex_unlock(&dev_priv->rps.hw_lock);
8674 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008675 I915_WRITE(D_COMP_BDW, val);
8676 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008677 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008678}
8679
8680/*
8681 * This function implements pieces of two sequences from BSpec:
8682 * - Sequence for display software to disable LCPLL
8683 * - Sequence for display software to allow package C8+
8684 * The steps implemented here are just the steps that actually touch the LCPLL
8685 * register. Callers should take care of disabling all the display engine
8686 * functions, doing the mode unset, fixing interrupts, etc.
8687 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008688static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
8689 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008690{
8691 uint32_t val;
8692
8693 assert_can_disable_lcpll(dev_priv);
8694
8695 val = I915_READ(LCPLL_CTL);
8696
8697 if (switch_to_fclk) {
8698 val |= LCPLL_CD_SOURCE_FCLK;
8699 I915_WRITE(LCPLL_CTL, val);
8700
Imre Deakf53dd632016-06-28 13:37:32 +03008701 if (wait_for_us(I915_READ(LCPLL_CTL) &
8702 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008703 DRM_ERROR("Switching to FCLK failed\n");
8704
8705 val = I915_READ(LCPLL_CTL);
8706 }
8707
8708 val |= LCPLL_PLL_DISABLE;
8709 I915_WRITE(LCPLL_CTL, val);
8710 POSTING_READ(LCPLL_CTL);
8711
Chris Wilson24d84412016-06-30 15:33:07 +01008712 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008713 DRM_ERROR("LCPLL still locked\n");
8714
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008715 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008716 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008717 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008718 ndelay(100);
8719
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008720 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
8721 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008722 DRM_ERROR("D_COMP RCOMP still in progress\n");
8723
8724 if (allow_power_down) {
8725 val = I915_READ(LCPLL_CTL);
8726 val |= LCPLL_POWER_DOWN_ALLOW;
8727 I915_WRITE(LCPLL_CTL, val);
8728 POSTING_READ(LCPLL_CTL);
8729 }
8730}
8731
8732/*
8733 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
8734 * source.
8735 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008736static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008737{
8738 uint32_t val;
8739
8740 val = I915_READ(LCPLL_CTL);
8741
8742 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
8743 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
8744 return;
8745
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008746 /*
8747 * Make sure we're not on PC8 state before disabling PC8, otherwise
8748 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008749 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02008750 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03008751
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008752 if (val & LCPLL_POWER_DOWN_ALLOW) {
8753 val &= ~LCPLL_POWER_DOWN_ALLOW;
8754 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02008755 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008756 }
8757
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008758 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008759 val |= D_COMP_COMP_FORCE;
8760 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008761 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008762
8763 val = I915_READ(LCPLL_CTL);
8764 val &= ~LCPLL_PLL_DISABLE;
8765 I915_WRITE(LCPLL_CTL, val);
8766
Chris Wilson93220c02016-06-30 15:33:08 +01008767 if (intel_wait_for_register(dev_priv,
8768 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
8769 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008770 DRM_ERROR("LCPLL not locked yet\n");
8771
8772 if (val & LCPLL_CD_SOURCE_FCLK) {
8773 val = I915_READ(LCPLL_CTL);
8774 val &= ~LCPLL_CD_SOURCE_FCLK;
8775 I915_WRITE(LCPLL_CTL, val);
8776
Imre Deakf53dd632016-06-28 13:37:32 +03008777 if (wait_for_us((I915_READ(LCPLL_CTL) &
8778 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008779 DRM_ERROR("Switching back to LCPLL failed\n");
8780 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03008781
Mika Kuoppala59bad942015-01-16 11:34:40 +02008782 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjälä4c75b942016-10-31 22:37:12 +02008783 intel_update_cdclk(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008784}
8785
Paulo Zanoni765dab672014-03-07 20:08:18 -03008786/*
8787 * Package states C8 and deeper are really deep PC states that can only be
8788 * reached when all the devices on the system allow it, so even if the graphics
8789 * device allows PC8+, it doesn't mean the system will actually get to these
8790 * states. Our driver only allows PC8+ when going into runtime PM.
8791 *
8792 * The requirements for PC8+ are that all the outputs are disabled, the power
8793 * well is disabled and most interrupts are disabled, and these are also
8794 * requirements for runtime PM. When these conditions are met, we manually do
8795 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8796 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8797 * hang the machine.
8798 *
8799 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8800 * the state of some registers, so when we come back from PC8+ we need to
8801 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8802 * need to take care of the registers kept by RC6. Notice that this happens even
8803 * if we don't put the device in PCI D3 state (which is what currently happens
8804 * because of the runtime PM support).
8805 *
8806 * For more, read "Display Sequences for Package C8" on the hardware
8807 * documentation.
8808 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008809void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008810{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008811 uint32_t val;
8812
Paulo Zanonic67a4702013-08-19 13:18:09 -03008813 DRM_DEBUG_KMS("Enabling package C8+\n");
8814
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008815 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008816 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8817 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8818 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8819 }
8820
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008821 lpt_disable_clkout_dp(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008822 hsw_disable_lcpll(dev_priv, true, true);
8823}
8824
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008825void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008826{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008827 uint32_t val;
8828
Paulo Zanonic67a4702013-08-19 13:18:09 -03008829 DRM_DEBUG_KMS("Disabling package C8+\n");
8830
8831 hsw_restore_lcpll(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008832 lpt_init_pch_refclk(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008833
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008834 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008835 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8836 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8837 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8838 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03008839}
8840
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008841static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
8842 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008843{
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03008844 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Paulo Zanoni44a126b2017-03-22 15:58:45 -03008845 struct intel_encoder *encoder =
8846 intel_ddi_get_crtc_new_encoder(crtc_state);
8847
8848 if (!intel_get_shared_dpll(crtc, crtc_state, encoder)) {
8849 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8850 pipe_name(crtc->pipe));
Mika Kaholaaf3997b2016-02-05 13:29:28 +02008851 return -EINVAL;
Paulo Zanoni44a126b2017-03-22 15:58:45 -03008852 }
Mika Kaholaaf3997b2016-02-05 13:29:28 +02008853 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03008854
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008855 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02008856
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008857 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008858}
8859
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308860static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
8861 enum port port,
8862 struct intel_crtc_state *pipe_config)
8863{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008864 enum intel_dpll_id id;
8865
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308866 switch (port) {
8867 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +02008868 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308869 break;
8870 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +02008871 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308872 break;
8873 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +02008874 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308875 break;
8876 default:
8877 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008878 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308879 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008880
8881 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308882}
8883
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008884static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
8885 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008886 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008887{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008888 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02008889 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008890
8891 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008892 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008893
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008894 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008895 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008896
8897 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008898}
8899
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008900static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8901 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008902 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008903{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008904 enum intel_dpll_id id;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008905 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008906
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008907 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008908 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008909 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008910 break;
8911 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008912 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008913 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01008914 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008915 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02008916 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02008917 case PORT_CLK_SEL_LCPLL_810:
8918 id = DPLL_ID_LCPLL_810;
8919 break;
8920 case PORT_CLK_SEL_LCPLL_1350:
8921 id = DPLL_ID_LCPLL_1350;
8922 break;
8923 case PORT_CLK_SEL_LCPLL_2700:
8924 id = DPLL_ID_LCPLL_2700;
8925 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008926 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008927 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008928 /* fall through */
8929 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008930 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008931 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008932
8933 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008934}
8935
Jani Nikulacf304292016-03-18 17:05:41 +02008936static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
8937 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02008938 u64 *power_domain_mask)
Jani Nikulacf304292016-03-18 17:05:41 +02008939{
8940 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008941 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +02008942 enum intel_display_power_domain power_domain;
8943 u32 tmp;
8944
Imre Deakd9a7bc62016-05-12 16:18:50 +03008945 /*
8946 * The pipe->transcoder mapping is fixed with the exception of the eDP
8947 * transcoder handled below.
8948 */
Jani Nikulacf304292016-03-18 17:05:41 +02008949 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8950
8951 /*
8952 * XXX: Do intel_display_power_get_if_enabled before reading this (for
8953 * consistency and less surprising code; it's in always on power).
8954 */
8955 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8956 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8957 enum pipe trans_edp_pipe;
8958 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8959 default:
8960 WARN(1, "unknown pipe linked to edp transcoder\n");
8961 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8962 case TRANS_DDI_EDP_INPUT_A_ON:
8963 trans_edp_pipe = PIPE_A;
8964 break;
8965 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8966 trans_edp_pipe = PIPE_B;
8967 break;
8968 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8969 trans_edp_pipe = PIPE_C;
8970 break;
8971 }
8972
8973 if (trans_edp_pipe == crtc->pipe)
8974 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8975 }
8976
8977 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
8978 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
8979 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02008980 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikulacf304292016-03-18 17:05:41 +02008981
8982 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
8983
8984 return tmp & PIPECONF_ENABLE;
8985}
8986
Jani Nikula4d1de972016-03-18 17:05:42 +02008987static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
8988 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02008989 u64 *power_domain_mask)
Jani Nikula4d1de972016-03-18 17:05:42 +02008990{
8991 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008992 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +02008993 enum intel_display_power_domain power_domain;
8994 enum port port;
8995 enum transcoder cpu_transcoder;
8996 u32 tmp;
8997
Jani Nikula4d1de972016-03-18 17:05:42 +02008998 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
8999 if (port == PORT_A)
9000 cpu_transcoder = TRANSCODER_DSI_A;
9001 else
9002 cpu_transcoder = TRANSCODER_DSI_C;
9003
9004 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
9005 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9006 continue;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009007 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikula4d1de972016-03-18 17:05:42 +02009008
Imre Deakdb18b6a2016-03-24 12:41:40 +02009009 /*
9010 * The PLL needs to be enabled with a valid divider
9011 * configuration, otherwise accessing DSI registers will hang
9012 * the machine. See BSpec North Display Engine
9013 * registers/MIPI[BXT]. We can break out here early, since we
9014 * need the same DSI PLL to be enabled for both DSI ports.
9015 */
9016 if (!intel_dsi_pll_is_enabled(dev_priv))
9017 break;
9018
Jani Nikula4d1de972016-03-18 17:05:42 +02009019 /* XXX: this works for video mode only */
9020 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9021 if (!(tmp & DPI_ENABLE))
9022 continue;
9023
9024 tmp = I915_READ(MIPI_CTRL(port));
9025 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9026 continue;
9027
9028 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +02009029 break;
9030 }
9031
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009032 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +02009033}
9034
Daniel Vetter26804af2014-06-25 22:01:55 +03009035static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009036 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009037{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009038 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009039 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009040 enum port port;
9041 uint32_t tmp;
9042
9043 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9044
9045 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9046
Rodrigo Vivib976dc52017-01-23 10:32:37 -08009047 if (IS_GEN9_BC(dev_priv))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009048 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009049 else if (IS_GEN9_LP(dev_priv))
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309050 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009051 else
9052 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009053
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009054 pll = pipe_config->shared_dpll;
9055 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009056 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9057 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009058 }
9059
Daniel Vetter26804af2014-06-25 22:01:55 +03009060 /*
9061 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9062 * DDI E. So just check whether this pipe is wired to DDI E and whether
9063 * the PCH transcoder is on.
9064 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009065 if (INTEL_GEN(dev_priv) < 9 &&
Damien Lespiauca370452013-12-03 13:56:24 +00009066 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009067 pipe_config->has_pch_encoder = true;
9068
9069 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9070 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9071 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9072
9073 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9074 }
9075}
9076
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009077static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009078 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009079{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009080 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02009081 enum intel_display_power_domain power_domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009082 u64 power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +02009083 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009084
Imre Deak17290502016-02-12 18:55:11 +02009085 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9086 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009087 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009088 power_domain_mask = BIT_ULL(power_domain);
Imre Deak17290502016-02-12 18:55:11 +02009089
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009090 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009091
Jani Nikulacf304292016-03-18 17:05:41 +02009092 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +02009093
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009094 if (IS_GEN9_LP(dev_priv) &&
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009095 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
9096 WARN_ON(active);
9097 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +02009098 }
9099
Jani Nikulacf304292016-03-18 17:05:41 +02009100 if (!active)
Imre Deak17290502016-02-12 18:55:11 +02009101 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009102
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009103 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +02009104 haswell_get_ddi_port_state(crtc, pipe_config);
9105 intel_get_pipe_timings(crtc, pipe_config);
9106 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009107
Jani Nikulabc58be62016-03-18 17:05:39 +02009108 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009109
Lionel Landwerlin05dc6982016-03-16 10:57:15 +00009110 pipe_config->gamma_mode =
9111 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
9112
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009113 if (INTEL_GEN(dev_priv) >= 9) {
Nabendu Maiti1c74eea2016-11-29 11:23:14 +05309114 intel_crtc_init_scalers(crtc, pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07009115
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009116 pipe_config->scaler_state.scaler_id = -1;
9117 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9118 }
9119
Imre Deak17290502016-02-12 18:55:11 +02009120 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
9121 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009122 power_domain_mask |= BIT_ULL(power_domain);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009123 if (INTEL_GEN(dev_priv) >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009124 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009125 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009126 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009127 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009128
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01009129 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -08009130 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9131 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009132
Jani Nikula4d1de972016-03-18 17:05:42 +02009133 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
9134 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -07009135 pipe_config->pixel_multiplier =
9136 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9137 } else {
9138 pipe_config->pixel_multiplier = 1;
9139 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009140
Imre Deak17290502016-02-12 18:55:11 +02009141out:
9142 for_each_power_domain(power_domain, power_domain_mask)
9143 intel_display_power_put(dev_priv, power_domain);
9144
Jani Nikulacf304292016-03-18 17:05:41 +02009145 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009146}
9147
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009148static u32 intel_cursor_base(const struct intel_plane_state *plane_state)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009149{
9150 struct drm_i915_private *dev_priv =
9151 to_i915(plane_state->base.plane->dev);
9152 const struct drm_framebuffer *fb = plane_state->base.fb;
9153 const struct drm_i915_gem_object *obj = intel_fb_obj(fb);
9154 u32 base;
9155
9156 if (INTEL_INFO(dev_priv)->cursor_needs_physical)
9157 base = obj->phys_handle->busaddr;
9158 else
9159 base = intel_plane_ggtt_offset(plane_state);
9160
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009161 /* ILK+ do this automagically */
9162 if (HAS_GMCH_DISPLAY(dev_priv) &&
9163 plane_state->base.rotation & DRM_ROTATE_180)
9164 base += (plane_state->base.crtc_h *
9165 plane_state->base.crtc_w - 1) * fb->format->cpp[0];
9166
9167 return base;
9168}
9169
Ville Syrjäläed270222017-03-27 21:55:36 +03009170static u32 intel_cursor_position(const struct intel_plane_state *plane_state)
9171{
9172 int x = plane_state->base.crtc_x;
9173 int y = plane_state->base.crtc_y;
9174 u32 pos = 0;
9175
9176 if (x < 0) {
9177 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9178 x = -x;
9179 }
9180 pos |= x << CURSOR_X_SHIFT;
9181
9182 if (y < 0) {
9183 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9184 y = -y;
9185 }
9186 pos |= y << CURSOR_Y_SHIFT;
9187
9188 return pos;
9189}
9190
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009191static bool intel_cursor_size_ok(const struct intel_plane_state *plane_state)
9192{
9193 const struct drm_mode_config *config =
9194 &plane_state->base.plane->dev->mode_config;
9195 int width = plane_state->base.crtc_w;
9196 int height = plane_state->base.crtc_h;
9197
9198 return width > 0 && width <= config->cursor_width &&
9199 height > 0 && height <= config->cursor_height;
9200}
9201
Ville Syrjälä659056f2017-03-27 21:55:39 +03009202static int intel_check_cursor(struct intel_crtc_state *crtc_state,
9203 struct intel_plane_state *plane_state)
9204{
9205 const struct drm_framebuffer *fb = plane_state->base.fb;
9206 int ret;
9207
9208 ret = drm_plane_helper_check_state(&plane_state->base,
9209 &plane_state->clip,
9210 DRM_PLANE_HELPER_NO_SCALING,
9211 DRM_PLANE_HELPER_NO_SCALING,
9212 true, true);
9213 if (ret)
9214 return ret;
9215
9216 if (!fb)
9217 return 0;
9218
9219 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
9220 DRM_DEBUG_KMS("cursor cannot be tiled\n");
9221 return -EINVAL;
9222 }
9223
9224 return 0;
9225}
9226
Ville Syrjälä292889e2017-03-17 23:18:01 +02009227static u32 i845_cursor_ctl(const struct intel_crtc_state *crtc_state,
9228 const struct intel_plane_state *plane_state)
9229{
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009230 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009231
9232 return CURSOR_ENABLE |
9233 CURSOR_GAMMA_ENABLE |
9234 CURSOR_FORMAT_ARGB |
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009235 CURSOR_STRIDE(fb->pitches[0]);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009236}
9237
Ville Syrjälä659056f2017-03-27 21:55:39 +03009238static bool i845_cursor_size_ok(const struct intel_plane_state *plane_state)
9239{
Ville Syrjälä659056f2017-03-27 21:55:39 +03009240 int width = plane_state->base.crtc_w;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009241
9242 /*
9243 * 845g/865g are only limited by the width of their cursors,
9244 * the height is arbitrary up to the precision of the register.
9245 */
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009246 return intel_cursor_size_ok(plane_state) && IS_ALIGNED(width, 64);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009247}
9248
9249static int i845_check_cursor(struct intel_plane *plane,
9250 struct intel_crtc_state *crtc_state,
9251 struct intel_plane_state *plane_state)
9252{
9253 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009254 int ret;
9255
9256 ret = intel_check_cursor(crtc_state, plane_state);
9257 if (ret)
9258 return ret;
9259
9260 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009261 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009262 return 0;
9263
9264 /* Check for which cursor types we support */
9265 if (!i845_cursor_size_ok(plane_state)) {
9266 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9267 plane_state->base.crtc_w,
9268 plane_state->base.crtc_h);
9269 return -EINVAL;
9270 }
9271
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009272 switch (fb->pitches[0]) {
9273 case 256:
9274 case 512:
9275 case 1024:
9276 case 2048:
9277 break;
9278 default:
9279 DRM_DEBUG_KMS("Invalid cursor stride (%u)\n",
9280 fb->pitches[0]);
9281 return -EINVAL;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009282 }
9283
9284 plane_state->ctl = i845_cursor_ctl(crtc_state, plane_state);
9285
9286 return 0;
9287}
9288
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009289static void i845_update_cursor(struct intel_plane *plane,
9290 const struct intel_crtc_state *crtc_state,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009291 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +01009292{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009293 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009294 u32 cntl = 0, base = 0, pos = 0, size = 0;
9295 unsigned long irqflags;
Chris Wilson560b85b2010-08-07 11:01:38 +01009296
Ville Syrjälä936e71e2016-07-26 19:06:59 +03009297 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009298 unsigned int width = plane_state->base.crtc_w;
9299 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009300
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009301 cntl = plane_state->ctl;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009302 size = (height << 12) | width;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009303
9304 base = intel_cursor_base(plane_state);
9305 pos = intel_cursor_position(plane_state);
Chris Wilson4b0e3332014-05-30 16:35:26 +03009306 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009307
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009308 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9309
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009310 if (plane->cursor.cntl != 0 &&
9311 (plane->cursor.base != base ||
9312 plane->cursor.size != size ||
9313 plane->cursor.cntl != cntl)) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03009314 /* On these chipsets we can only modify the base/size/stride
9315 * whilst the cursor is disabled.
9316 */
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009317 I915_WRITE_FW(CURCNTR(PIPE_A), 0);
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009318 plane->cursor.cntl = 0;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009319 }
9320
Ville Syrjälä75343a42017-03-27 21:55:38 +03009321 if (plane->cursor.base != base)
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009322 I915_WRITE_FW(CURBASE(PIPE_A), base);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009323
Ville Syrjälä75343a42017-03-27 21:55:38 +03009324 if (plane->cursor.size != size)
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009325 I915_WRITE_FW(CURSIZE, size);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009326
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009327 if (cntl)
9328 I915_WRITE_FW(CURPOS(PIPE_A), pos);
9329
Ville Syrjälä75343a42017-03-27 21:55:38 +03009330 if (plane->cursor.cntl != cntl)
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009331 I915_WRITE_FW(CURCNTR(PIPE_A), cntl);
Ville Syrjälä75343a42017-03-27 21:55:38 +03009332
9333 POSTING_READ_FW(CURCNTR(PIPE_A));
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009334
9335 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä75343a42017-03-27 21:55:38 +03009336
9337 plane->cursor.cntl = cntl;
9338 plane->cursor.base = base;
9339 plane->cursor.size = size;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009340}
9341
9342static void i845_disable_cursor(struct intel_plane *plane,
9343 struct intel_crtc *crtc)
9344{
9345 i845_update_cursor(plane, NULL, NULL);
Chris Wilson560b85b2010-08-07 11:01:38 +01009346}
9347
Ville Syrjälä292889e2017-03-17 23:18:01 +02009348static u32 i9xx_cursor_ctl(const struct intel_crtc_state *crtc_state,
9349 const struct intel_plane_state *plane_state)
9350{
9351 struct drm_i915_private *dev_priv =
9352 to_i915(plane_state->base.plane->dev);
9353 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009354 u32 cntl;
9355
9356 cntl = MCURSOR_GAMMA_ENABLE;
9357
9358 if (HAS_DDI(dev_priv))
9359 cntl |= CURSOR_PIPE_CSC_ENABLE;
9360
Ville Syrjäläd509e282017-03-27 21:55:32 +03009361 cntl |= MCURSOR_PIPE_SELECT(crtc->pipe);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009362
9363 switch (plane_state->base.crtc_w) {
9364 case 64:
9365 cntl |= CURSOR_MODE_64_ARGB_AX;
9366 break;
9367 case 128:
9368 cntl |= CURSOR_MODE_128_ARGB_AX;
9369 break;
9370 case 256:
9371 cntl |= CURSOR_MODE_256_ARGB_AX;
9372 break;
9373 default:
9374 MISSING_CASE(plane_state->base.crtc_w);
9375 return 0;
9376 }
9377
9378 if (plane_state->base.rotation & DRM_ROTATE_180)
9379 cntl |= CURSOR_ROTATE_180;
9380
9381 return cntl;
9382}
9383
Ville Syrjälä659056f2017-03-27 21:55:39 +03009384static bool i9xx_cursor_size_ok(const struct intel_plane_state *plane_state)
9385{
Ville Syrjälä024faac2017-03-27 21:55:42 +03009386 struct drm_i915_private *dev_priv =
9387 to_i915(plane_state->base.plane->dev);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009388 int width = plane_state->base.crtc_w;
9389 int height = plane_state->base.crtc_h;
9390
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009391 if (!intel_cursor_size_ok(plane_state))
Ville Syrjälä659056f2017-03-27 21:55:39 +03009392 return false;
9393
Ville Syrjälä024faac2017-03-27 21:55:42 +03009394 /* Cursor width is limited to a few power-of-two sizes */
9395 switch (width) {
Ville Syrjälä659056f2017-03-27 21:55:39 +03009396 case 256:
9397 case 128:
Ville Syrjälä659056f2017-03-27 21:55:39 +03009398 case 64:
9399 break;
9400 default:
9401 return false;
9402 }
9403
Ville Syrjälä024faac2017-03-27 21:55:42 +03009404 /*
9405 * IVB+ have CUR_FBC_CTL which allows an arbitrary cursor
9406 * height from 8 lines up to the cursor width, when the
9407 * cursor is not rotated. Everything else requires square
9408 * cursors.
9409 */
9410 if (HAS_CUR_FBC(dev_priv) &&
9411 plane_state->base.rotation & DRM_ROTATE_0) {
9412 if (height < 8 || height > width)
9413 return false;
9414 } else {
9415 if (height != width)
9416 return false;
9417 }
9418
Ville Syrjälä659056f2017-03-27 21:55:39 +03009419 return true;
9420}
9421
9422static int i9xx_check_cursor(struct intel_plane *plane,
9423 struct intel_crtc_state *crtc_state,
9424 struct intel_plane_state *plane_state)
9425{
9426 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9427 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009428 enum pipe pipe = plane->pipe;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009429 int ret;
9430
9431 ret = intel_check_cursor(crtc_state, plane_state);
9432 if (ret)
9433 return ret;
9434
9435 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009436 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009437 return 0;
9438
9439 /* Check for which cursor types we support */
9440 if (!i9xx_cursor_size_ok(plane_state)) {
9441 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9442 plane_state->base.crtc_w,
9443 plane_state->base.crtc_h);
9444 return -EINVAL;
9445 }
9446
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009447 if (fb->pitches[0] != plane_state->base.crtc_w * fb->format->cpp[0]) {
9448 DRM_DEBUG_KMS("Invalid cursor stride (%u) (cursor width %d)\n",
9449 fb->pitches[0], plane_state->base.crtc_w);
9450 return -EINVAL;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009451 }
9452
9453 /*
9454 * There's something wrong with the cursor on CHV pipe C.
9455 * If it straddles the left edge of the screen then
9456 * moving it away from the edge or disabling it often
9457 * results in a pipe underrun, and often that can lead to
9458 * dead pipe (constant underrun reported, and it scans
9459 * out just a solid color). To recover from that, the
9460 * display power well must be turned off and on again.
9461 * Refuse the put the cursor into that compromised position.
9462 */
9463 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_C &&
9464 plane_state->base.visible && plane_state->base.crtc_x < 0) {
9465 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
9466 return -EINVAL;
9467 }
9468
9469 plane_state->ctl = i9xx_cursor_ctl(crtc_state, plane_state);
9470
9471 return 0;
9472}
9473
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009474static void i9xx_update_cursor(struct intel_plane *plane,
9475 const struct intel_crtc_state *crtc_state,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009476 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +01009477{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009478 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9479 enum pipe pipe = plane->pipe;
Ville Syrjälä024faac2017-03-27 21:55:42 +03009480 u32 cntl = 0, base = 0, pos = 0, fbc_ctl = 0;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009481 unsigned long irqflags;
Chris Wilson560b85b2010-08-07 11:01:38 +01009482
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009483 if (plane_state && plane_state->base.visible) {
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009484 cntl = plane_state->ctl;
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009485
Ville Syrjälä024faac2017-03-27 21:55:42 +03009486 if (plane_state->base.crtc_h != plane_state->base.crtc_w)
9487 fbc_ctl = CUR_FBC_CTL_EN | (plane_state->base.crtc_h - 1);
9488
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009489 base = intel_cursor_base(plane_state);
9490 pos = intel_cursor_position(plane_state);
9491 }
9492
9493 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9494
Ville Syrjälä75343a42017-03-27 21:55:38 +03009495 if (plane->cursor.cntl != cntl)
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009496 I915_WRITE_FW(CURCNTR(pipe), cntl);
Chris Wilson4b0e3332014-05-30 16:35:26 +03009497
Ville Syrjälä024faac2017-03-27 21:55:42 +03009498 if (plane->cursor.size != fbc_ctl)
9499 I915_WRITE_FW(CUR_FBC_CTL(pipe), fbc_ctl);
9500
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009501 if (cntl)
9502 I915_WRITE_FW(CURPOS(pipe), pos);
9503
Ville Syrjälä75343a42017-03-27 21:55:38 +03009504 if (plane->cursor.cntl != cntl ||
Ville Syrjälä024faac2017-03-27 21:55:42 +03009505 plane->cursor.size != fbc_ctl ||
Ville Syrjälä75343a42017-03-27 21:55:38 +03009506 plane->cursor.base != base)
9507 I915_WRITE_FW(CURBASE(pipe), base);
9508
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009509 POSTING_READ_FW(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009510
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009511 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
9512
Ville Syrjälä75343a42017-03-27 21:55:38 +03009513 plane->cursor.cntl = cntl;
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009514 plane->cursor.base = base;
Ville Syrjälä024faac2017-03-27 21:55:42 +03009515 plane->cursor.size = fbc_ctl;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009516}
9517
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009518static void i9xx_disable_cursor(struct intel_plane *plane,
9519 struct intel_crtc *crtc)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009520{
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009521 i9xx_update_cursor(plane, NULL, NULL);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009522}
9523
Ville Syrjälädc41c152014-08-13 11:57:05 +03009524
Jesse Barnes79e53942008-11-07 14:24:08 -08009525/* VESA 640x480x72Hz mode to set on the pipe */
9526static struct drm_display_mode load_detect_mode = {
9527 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
9528 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
9529};
9530
Daniel Vettera8bb6812014-02-10 18:00:39 +01009531struct drm_framebuffer *
Chris Wilson24dbf512017-02-15 10:59:18 +00009532intel_framebuffer_create(struct drm_i915_gem_object *obj,
9533 struct drm_mode_fb_cmd2 *mode_cmd)
Chris Wilsond2dff872011-04-19 08:36:26 +01009534{
9535 struct intel_framebuffer *intel_fb;
9536 int ret;
9537
9538 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009539 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009540 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +01009541
Chris Wilson24dbf512017-02-15 10:59:18 +00009542 ret = intel_framebuffer_init(intel_fb, obj, mode_cmd);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009543 if (ret)
9544 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01009545
9546 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009547
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009548err:
9549 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009550 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01009551}
9552
9553static u32
9554intel_framebuffer_pitch_for_width(int width, int bpp)
9555{
9556 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
9557 return ALIGN(pitch, 64);
9558}
9559
9560static u32
9561intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
9562{
9563 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02009564 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01009565}
9566
9567static struct drm_framebuffer *
9568intel_framebuffer_create_for_mode(struct drm_device *dev,
9569 struct drm_display_mode *mode,
9570 int depth, int bpp)
9571{
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009572 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01009573 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00009574 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01009575
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00009576 obj = i915_gem_object_create(to_i915(dev),
Chris Wilsond2dff872011-04-19 08:36:26 +01009577 intel_framebuffer_size_for_mode(mode, bpp));
Chris Wilsonfe3db792016-04-25 13:32:13 +01009578 if (IS_ERR(obj))
9579 return ERR_CAST(obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01009580
9581 mode_cmd.width = mode->hdisplay;
9582 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009583 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
9584 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00009585 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01009586
Chris Wilson24dbf512017-02-15 10:59:18 +00009587 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009588 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +01009589 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009590
9591 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01009592}
9593
9594static struct drm_framebuffer *
9595mode_fits_in_fbdev(struct drm_device *dev,
9596 struct drm_display_mode *mode)
9597{
Daniel Vetter06957262015-08-10 13:34:08 +02009598#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsonfac5e232016-07-04 11:34:36 +01009599 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +01009600 struct drm_i915_gem_object *obj;
9601 struct drm_framebuffer *fb;
9602
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009603 if (!dev_priv->fbdev)
9604 return NULL;
9605
9606 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009607 return NULL;
9608
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009609 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009610 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01009611
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009612 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009613 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
Ville Syrjälä272725c2016-12-14 23:32:20 +02009614 fb->format->cpp[0] * 8))
Chris Wilsond2dff872011-04-19 08:36:26 +01009615 return NULL;
9616
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009617 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01009618 return NULL;
9619
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009620 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +01009621 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02009622#else
9623 return NULL;
9624#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01009625}
9626
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009627static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
9628 struct drm_crtc *crtc,
9629 struct drm_display_mode *mode,
9630 struct drm_framebuffer *fb,
9631 int x, int y)
9632{
9633 struct drm_plane_state *plane_state;
9634 int hdisplay, vdisplay;
9635 int ret;
9636
9637 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
9638 if (IS_ERR(plane_state))
9639 return PTR_ERR(plane_state);
9640
9641 if (mode)
Daniel Vetter196cd5d2017-01-25 07:26:56 +01009642 drm_mode_get_hv_timing(mode, &hdisplay, &vdisplay);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009643 else
9644 hdisplay = vdisplay = 0;
9645
9646 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
9647 if (ret)
9648 return ret;
9649 drm_atomic_set_fb_for_plane(plane_state, fb);
9650 plane_state->crtc_x = 0;
9651 plane_state->crtc_y = 0;
9652 plane_state->crtc_w = hdisplay;
9653 plane_state->crtc_h = vdisplay;
9654 plane_state->src_x = x << 16;
9655 plane_state->src_y = y << 16;
9656 plane_state->src_w = hdisplay << 16;
9657 plane_state->src_h = vdisplay << 16;
9658
9659 return 0;
9660}
9661
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009662int intel_get_load_detect_pipe(struct drm_connector *connector,
9663 struct drm_display_mode *mode,
9664 struct intel_load_detect_pipe *old,
9665 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009666{
9667 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009668 struct intel_encoder *intel_encoder =
9669 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08009670 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009671 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009672 struct drm_crtc *crtc = NULL;
9673 struct drm_device *dev = encoder->dev;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009674 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94352cf2012-07-05 22:51:56 +02009675 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05009676 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009677 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009678 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009679 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -05009680 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009681
Chris Wilsond2dff872011-04-19 08:36:26 +01009682 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009683 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009684 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009685
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009686 old->restore_state = NULL;
9687
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009688 WARN_ON(!drm_modeset_is_locked(&config->connection_mutex));
Daniel Vetter6e9f7982014-05-29 23:54:47 +02009689
Jesse Barnes79e53942008-11-07 14:24:08 -08009690 /*
9691 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01009692 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009693 * - if the connector already has an assigned crtc, use it (but make
9694 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01009695 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009696 * - try to find the first unused crtc that can drive this connector,
9697 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08009698 */
9699
9700 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009701 if (connector->state->crtc) {
9702 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01009703
Rob Clark51fd3712013-11-19 12:10:12 -05009704 ret = drm_modeset_lock(&crtc->mutex, ctx);
9705 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009706 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +01009707
9708 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009709 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -08009710 }
9711
9712 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009713 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009714 i++;
9715 if (!(encoder->possible_crtcs & (1 << i)))
9716 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009717
9718 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
9719 if (ret)
9720 goto fail;
9721
9722 if (possible_crtc->state->enable) {
9723 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +03009724 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009725 }
Ville Syrjäläa4592492014-08-11 13:15:36 +03009726
9727 crtc = possible_crtc;
9728 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009729 }
9730
9731 /*
9732 * If we didn't find an unused CRTC, don't use any.
9733 */
9734 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01009735 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Dan Carpenterf4bf77b2017-04-14 22:54:25 +03009736 ret = -ENODEV;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009737 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009738 }
9739
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009740found:
9741 intel_crtc = to_intel_crtc(crtc);
9742
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01009743 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
9744 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009745 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009746
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009747 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009748 restore_state = drm_atomic_state_alloc(dev);
9749 if (!state || !restore_state) {
9750 ret = -ENOMEM;
9751 goto fail;
9752 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009753
9754 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009755 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009756
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009757 connector_state = drm_atomic_get_connector_state(state, connector);
9758 if (IS_ERR(connector_state)) {
9759 ret = PTR_ERR(connector_state);
9760 goto fail;
9761 }
9762
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009763 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
9764 if (ret)
9765 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009766
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009767 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9768 if (IS_ERR(crtc_state)) {
9769 ret = PTR_ERR(crtc_state);
9770 goto fail;
9771 }
9772
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +02009773 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009774
Chris Wilson64927112011-04-20 07:25:26 +01009775 if (!mode)
9776 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08009777
Chris Wilsond2dff872011-04-19 08:36:26 +01009778 /* We need a framebuffer large enough to accommodate all accesses
9779 * that the plane may generate whilst we perform load detection.
9780 * We can not rely on the fbcon either being present (we get called
9781 * during its initialisation to detect all boot displays, or it may
9782 * not even exist) or that it is large enough to satisfy the
9783 * requested mode.
9784 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02009785 fb = mode_fits_in_fbdev(dev, mode);
9786 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009787 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009788 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +01009789 } else
9790 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009791 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009792 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Dan Carpenterf4bf77b2017-04-14 22:54:25 +03009793 ret = PTR_ERR(fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009794 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009795 }
Chris Wilsond2dff872011-04-19 08:36:26 +01009796
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009797 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
9798 if (ret)
9799 goto fail;
9800
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009801 drm_framebuffer_unreference(fb);
9802
9803 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
9804 if (ret)
9805 goto fail;
9806
9807 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
9808 if (!ret)
9809 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
9810 if (!ret)
9811 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
9812 if (ret) {
9813 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
9814 goto fail;
9815 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +03009816
Maarten Lankhorst3ba86072016-02-29 09:18:57 +01009817 ret = drm_atomic_commit(state);
9818 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +01009819 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009820 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009821 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009822
9823 old->restore_state = restore_state;
Chris Wilson7abbd112017-01-19 11:37:49 +00009824 drm_atomic_state_put(state);
Chris Wilson71731882011-04-19 23:10:58 +01009825
Jesse Barnes79e53942008-11-07 14:24:08 -08009826 /* let the connector get through one full cycle before testing */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009827 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01009828 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009829
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009830fail:
Chris Wilson7fb71c82016-10-19 12:37:43 +01009831 if (state) {
9832 drm_atomic_state_put(state);
9833 state = NULL;
9834 }
9835 if (restore_state) {
9836 drm_atomic_state_put(restore_state);
9837 restore_state = NULL;
9838 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009839
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009840 if (ret == -EDEADLK)
9841 return ret;
Rob Clark51fd3712013-11-19 12:10:12 -05009842
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009843 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08009844}
9845
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009846void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02009847 struct intel_load_detect_pipe *old,
9848 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009849{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009850 struct intel_encoder *intel_encoder =
9851 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01009852 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009853 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009854 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009855
Chris Wilsond2dff872011-04-19 08:36:26 +01009856 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009857 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009858 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009859
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009860 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +01009861 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009862
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01009863 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Chris Wilson08536952016-10-14 13:18:18 +01009864 if (ret)
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009865 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +01009866 drm_atomic_state_put(state);
Jesse Barnes79e53942008-11-07 14:24:08 -08009867}
9868
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009869static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009870 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009871{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009872 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009873 u32 dpll = pipe_config->dpll_hw_state.dpll;
9874
9875 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02009876 return dev_priv->vbt.lvds_ssc_freq;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009877 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009878 return 120000;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009879 else if (!IS_GEN2(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009880 return 96000;
9881 else
9882 return 48000;
9883}
9884
Jesse Barnes79e53942008-11-07 14:24:08 -08009885/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009886static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009887 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08009888{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009889 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009890 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009891 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03009892 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08009893 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009894 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +03009895 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009896 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08009897
9898 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03009899 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009900 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03009901 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009902
9903 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009904 if (IS_PINEVIEW(dev_priv)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009905 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
9906 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08009907 } else {
9908 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
9909 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
9910 }
9911
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009912 if (!IS_GEN2(dev_priv)) {
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009913 if (IS_PINEVIEW(dev_priv))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009914 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
9915 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08009916 else
9917 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08009918 DPLL_FPA01_P1_POST_DIV_SHIFT);
9919
9920 switch (dpll & DPLL_MODE_MASK) {
9921 case DPLLB_MODE_DAC_SERIAL:
9922 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
9923 5 : 10;
9924 break;
9925 case DPLLB_MODE_LVDS:
9926 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
9927 7 : 14;
9928 break;
9929 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08009930 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08009931 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009932 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08009933 }
9934
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009935 if (IS_PINEVIEW(dev_priv))
Imre Deakdccbea32015-06-22 23:35:51 +03009936 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02009937 else
Imre Deakdccbea32015-06-22 23:35:51 +03009938 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08009939 } else {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009940 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02009941 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08009942
9943 if (is_lvds) {
9944 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
9945 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02009946
9947 if (lvds & LVDS_CLKB_POWER_UP)
9948 clock.p2 = 7;
9949 else
9950 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08009951 } else {
9952 if (dpll & PLL_P1_DIVIDE_BY_TWO)
9953 clock.p1 = 2;
9954 else {
9955 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
9956 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
9957 }
9958 if (dpll & PLL_P2_DIVIDE_BY_4)
9959 clock.p2 = 4;
9960 else
9961 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08009962 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009963
Imre Deakdccbea32015-06-22 23:35:51 +03009964 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08009965 }
9966
Ville Syrjälä18442d02013-09-13 16:00:08 +03009967 /*
9968 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01009969 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03009970 * encoder's get_config() function.
9971 */
Imre Deakdccbea32015-06-22 23:35:51 +03009972 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009973}
9974
Ville Syrjälä6878da02013-09-13 15:59:11 +03009975int intel_dotclock_calculate(int link_freq,
9976 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009977{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009978 /*
9979 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009980 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009981 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009982 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009983 *
9984 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009985 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08009986 */
9987
Ville Syrjälä6878da02013-09-13 15:59:11 +03009988 if (!m_n->link_n)
9989 return 0;
9990
9991 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
9992}
9993
Ville Syrjälä18442d02013-09-13 16:00:08 +03009994static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009995 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03009996{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02009997 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +03009998
9999 /* read out port_clock from the DPLL */
10000 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010001
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010002 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010003 * In case there is an active pipe without active ports,
10004 * we may need some idea for the dotclock anyway.
10005 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010006 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010007 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020010008 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010009 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010010}
10011
10012/** Returns the currently programmed mode of the given pipe. */
10013struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10014 struct drm_crtc *crtc)
10015{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010016 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010017 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010018 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010019 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010020 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010021 int htot = I915_READ(HTOTAL(cpu_transcoder));
10022 int hsync = I915_READ(HSYNC(cpu_transcoder));
10023 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10024 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010025 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010026
10027 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10028 if (!mode)
10029 return NULL;
10030
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010031 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10032 if (!pipe_config) {
10033 kfree(mode);
10034 return NULL;
10035 }
10036
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010037 /*
10038 * Construct a pipe_config sufficient for getting the clock info
10039 * back out of crtc_clock_get.
10040 *
10041 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10042 * to use a real value here instead.
10043 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010044 pipe_config->cpu_transcoder = (enum transcoder) pipe;
10045 pipe_config->pixel_multiplier = 1;
10046 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10047 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10048 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
10049 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010050
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010051 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010052 mode->hdisplay = (htot & 0xffff) + 1;
10053 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10054 mode->hsync_start = (hsync & 0xffff) + 1;
10055 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10056 mode->vdisplay = (vtot & 0xffff) + 1;
10057 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10058 mode->vsync_start = (vsync & 0xffff) + 1;
10059 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10060
10061 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010062
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010063 kfree(pipe_config);
10064
Jesse Barnes79e53942008-11-07 14:24:08 -080010065 return mode;
10066}
10067
10068static void intel_crtc_destroy(struct drm_crtc *crtc)
10069{
10070 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010071 struct drm_device *dev = crtc->dev;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010072 struct intel_flip_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010073
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010074 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010075 work = intel_crtc->flip_work;
10076 intel_crtc->flip_work = NULL;
10077 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010078
Daniel Vetter5a21b662016-05-24 17:13:53 +020010079 if (work) {
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010080 cancel_work_sync(&work->mmio_work);
10081 cancel_work_sync(&work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010082 kfree(work);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010083 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010084
10085 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010086
Jesse Barnes79e53942008-11-07 14:24:08 -080010087 kfree(intel_crtc);
10088}
10089
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010090static void intel_unpin_work_fn(struct work_struct *__work)
10091{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010092 struct intel_flip_work *work =
10093 container_of(__work, struct intel_flip_work, unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010094 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10095 struct drm_device *dev = crtc->base.dev;
10096 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010097
Daniel Vetter5a21b662016-05-24 17:13:53 +020010098 if (is_mmio_work(work))
10099 flush_work(&work->mmio_work);
10100
10101 mutex_lock(&dev->struct_mutex);
Chris Wilsonbe1e3412017-01-16 15:21:27 +000010102 intel_unpin_fb_vma(work->old_vma);
Chris Wilsonf8c417c2016-07-20 13:31:53 +010010103 i915_gem_object_put(work->pending_flip_obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010104 mutex_unlock(&dev->struct_mutex);
10105
Chris Wilsone8a261e2016-07-20 13:31:49 +010010106 i915_gem_request_put(work->flip_queued_req);
10107
Chris Wilson5748b6a2016-08-04 16:32:38 +010010108 intel_frontbuffer_flip_complete(to_i915(dev),
10109 to_intel_plane(primary)->frontbuffer_bit);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010110 intel_fbc_post_update(crtc);
10111 drm_framebuffer_unreference(work->old_fb);
10112
10113 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10114 atomic_dec(&crtc->unpin_work_count);
10115
10116 kfree(work);
10117}
10118
10119/* Is 'a' after or equal to 'b'? */
10120static bool g4x_flip_count_after_eq(u32 a, u32 b)
10121{
10122 return !((a - b) & 0x80000000);
10123}
10124
10125static bool __pageflip_finished_cs(struct intel_crtc *crtc,
10126 struct intel_flip_work *work)
10127{
10128 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010129 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010130
Chris Wilson8af29b02016-09-09 14:11:47 +010010131 if (abort_flip_on_reset(crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010132 return true;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010133
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010134 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020010135 * The relevant registers doen't exist on pre-ctg.
10136 * As the flip done interrupt doesn't trigger for mmio
10137 * flips on gmch platforms, a flip count check isn't
10138 * really needed there. But since ctg has the registers,
10139 * include it in the check anyway.
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010140 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010141 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010142 return true;
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010143
Daniel Vetter5a21b662016-05-24 17:13:53 +020010144 /*
10145 * BDW signals flip done immediately if the plane
10146 * is disabled, even if the plane enable is already
10147 * armed to occur at the next vblank :(
10148 */
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020010149
Daniel Vetter5a21b662016-05-24 17:13:53 +020010150 /*
10151 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10152 * used the same base address. In that case the mmio flip might
10153 * have completed, but the CS hasn't even executed the flip yet.
10154 *
10155 * A flip count check isn't enough as the CS might have updated
10156 * the base address just after start of vblank, but before we
10157 * managed to process the interrupt. This means we'd complete the
10158 * CS flip too soon.
10159 *
10160 * Combining both checks should get us a good enough result. It may
10161 * still happen that the CS flip has been executed, but has not
10162 * yet actually completed. But in case the base address is the same
10163 * anyway, we don't really care.
10164 */
10165 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10166 crtc->flip_work->gtt_offset &&
10167 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
10168 crtc->flip_work->flip_count);
10169}
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010170
Daniel Vetter5a21b662016-05-24 17:13:53 +020010171static bool
10172__pageflip_finished_mmio(struct intel_crtc *crtc,
10173 struct intel_flip_work *work)
10174{
10175 /*
10176 * MMIO work completes when vblank is different from
10177 * flip_queued_vblank.
10178 *
10179 * Reset counter value doesn't matter, this is handled by
10180 * i915_wait_request finishing early, so no need to handle
10181 * reset here.
10182 */
10183 return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010184}
10185
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010186
10187static bool pageflip_finished(struct intel_crtc *crtc,
10188 struct intel_flip_work *work)
10189{
10190 if (!atomic_read(&work->pending))
10191 return false;
10192
10193 smp_rmb();
10194
Daniel Vetter5a21b662016-05-24 17:13:53 +020010195 if (is_mmio_work(work))
10196 return __pageflip_finished_mmio(crtc, work);
10197 else
10198 return __pageflip_finished_cs(crtc, work);
10199}
10200
10201void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe)
10202{
Chris Wilson91c8a322016-07-05 10:40:23 +010010203 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020010204 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010205 struct intel_flip_work *work;
10206 unsigned long flags;
10207
10208 /* Ignore early vblank irqs */
10209 if (!crtc)
10210 return;
10211
Daniel Vetterf3260382014-09-15 14:55:23 +020010212 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020010213 * This is called both by irq handlers and the reset code (to complete
10214 * lost pageflips) so needs the full irqsave spinlocks.
Chris Wilsone7d841c2012-12-03 11:36:30 +000010215 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020010216 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010217 work = crtc->flip_work;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010218
10219 if (work != NULL &&
10220 !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010221 pageflip_finished(crtc, work))
10222 page_flip_completed(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010223
10224 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010225}
10226
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010227void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010228{
Chris Wilson91c8a322016-07-05 10:40:23 +010010229 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020010230 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010231 struct intel_flip_work *work;
10232 unsigned long flags;
10233
10234 /* Ignore early vblank irqs */
10235 if (!crtc)
10236 return;
10237
10238 /*
10239 * This is called both by irq handlers and the reset code (to complete
10240 * lost pageflips) so needs the full irqsave spinlocks.
10241 */
10242 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010243 work = crtc->flip_work;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010244
Daniel Vetter5a21b662016-05-24 17:13:53 +020010245 if (work != NULL &&
10246 is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010247 pageflip_finished(crtc, work))
10248 page_flip_completed(crtc);
Maarten Lankhorst68858432016-05-17 15:07:52 +020010249
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010250 spin_unlock_irqrestore(&dev->event_lock, flags);
10251}
10252
Daniel Vetter5a21b662016-05-24 17:13:53 +020010253static inline void intel_mark_page_flip_active(struct intel_crtc *crtc,
10254 struct intel_flip_work *work)
10255{
10256 work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc);
10257
10258 /* Ensure that the work item is consistent when activating it ... */
10259 smp_mb__before_atomic();
10260 atomic_set(&work->pending, 1);
10261}
10262
10263static int intel_gen2_queue_flip(struct drm_device *dev,
10264 struct drm_crtc *crtc,
10265 struct drm_framebuffer *fb,
10266 struct drm_i915_gem_object *obj,
10267 struct drm_i915_gem_request *req,
10268 uint32_t flags)
10269{
Daniel Vetter5a21b662016-05-24 17:13:53 +020010270 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010271 u32 flip_mask, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010272
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010273 cs = intel_ring_begin(req, 6);
10274 if (IS_ERR(cs))
10275 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010276
10277 /* Can't queue multiple flips, so wait for the previous
10278 * one to finish before executing the next.
10279 */
10280 if (intel_crtc->plane)
10281 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10282 else
10283 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010284 *cs++ = MI_WAIT_FOR_EVENT | flip_mask;
10285 *cs++ = MI_NOOP;
10286 *cs++ = MI_DISPLAY_FLIP | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10287 *cs++ = fb->pitches[0];
10288 *cs++ = intel_crtc->flip_work->gtt_offset;
10289 *cs++ = 0; /* aux display base address, unused */
Daniel Vetter5a21b662016-05-24 17:13:53 +020010290
10291 return 0;
10292}
10293
10294static int intel_gen3_queue_flip(struct drm_device *dev,
10295 struct drm_crtc *crtc,
10296 struct drm_framebuffer *fb,
10297 struct drm_i915_gem_object *obj,
10298 struct drm_i915_gem_request *req,
10299 uint32_t flags)
10300{
Daniel Vetter5a21b662016-05-24 17:13:53 +020010301 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010302 u32 flip_mask, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010303
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010304 cs = intel_ring_begin(req, 6);
10305 if (IS_ERR(cs))
10306 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010307
10308 if (intel_crtc->plane)
10309 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10310 else
10311 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010312 *cs++ = MI_WAIT_FOR_EVENT | flip_mask;
10313 *cs++ = MI_NOOP;
10314 *cs++ = MI_DISPLAY_FLIP_I915 | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10315 *cs++ = fb->pitches[0];
10316 *cs++ = intel_crtc->flip_work->gtt_offset;
10317 *cs++ = MI_NOOP;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010318
10319 return 0;
10320}
10321
10322static int intel_gen4_queue_flip(struct drm_device *dev,
10323 struct drm_crtc *crtc,
10324 struct drm_framebuffer *fb,
10325 struct drm_i915_gem_object *obj,
10326 struct drm_i915_gem_request *req,
10327 uint32_t flags)
10328{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010329 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010330 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010331 u32 pf, pipesrc, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010332
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010333 cs = intel_ring_begin(req, 4);
10334 if (IS_ERR(cs))
10335 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010336
10337 /* i965+ uses the linear or tiled offsets from the
10338 * Display Registers (which do not change across a page-flip)
10339 * so we need only reprogram the base address.
10340 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010341 *cs++ = MI_DISPLAY_FLIP | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10342 *cs++ = fb->pitches[0];
10343 *cs++ = intel_crtc->flip_work->gtt_offset |
10344 intel_fb_modifier_to_tiling(fb->modifier);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010345
10346 /* XXX Enabling the panel-fitter across page-flip is so far
10347 * untested on non-native modes, so ignore it for now.
10348 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10349 */
10350 pf = 0;
10351 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010352 *cs++ = pf | pipesrc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010353
10354 return 0;
10355}
10356
10357static int intel_gen6_queue_flip(struct drm_device *dev,
10358 struct drm_crtc *crtc,
10359 struct drm_framebuffer *fb,
10360 struct drm_i915_gem_object *obj,
10361 struct drm_i915_gem_request *req,
10362 uint32_t flags)
10363{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010364 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010365 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010366 u32 pf, pipesrc, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010367
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010368 cs = intel_ring_begin(req, 4);
10369 if (IS_ERR(cs))
10370 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010371
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010372 *cs++ = MI_DISPLAY_FLIP | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10373 *cs++ = fb->pitches[0] | intel_fb_modifier_to_tiling(fb->modifier);
10374 *cs++ = intel_crtc->flip_work->gtt_offset;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010375
10376 /* Contrary to the suggestions in the documentation,
10377 * "Enable Panel Fitter" does not seem to be required when page
10378 * flipping with a non-native mode, and worse causes a normal
10379 * modeset to fail.
10380 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10381 */
10382 pf = 0;
10383 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010384 *cs++ = pf | pipesrc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010385
10386 return 0;
10387}
10388
10389static int intel_gen7_queue_flip(struct drm_device *dev,
10390 struct drm_crtc *crtc,
10391 struct drm_framebuffer *fb,
10392 struct drm_i915_gem_object *obj,
10393 struct drm_i915_gem_request *req,
10394 uint32_t flags)
10395{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010396 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010397 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010398 u32 *cs, plane_bit = 0;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010399 int len, ret;
10400
10401 switch (intel_crtc->plane) {
10402 case PLANE_A:
10403 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
10404 break;
10405 case PLANE_B:
10406 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
10407 break;
10408 case PLANE_C:
10409 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
10410 break;
10411 default:
10412 WARN_ONCE(1, "unknown plane in flip command\n");
10413 return -ENODEV;
10414 }
10415
10416 len = 4;
Chris Wilsonb5321f32016-08-02 22:50:18 +010010417 if (req->engine->id == RCS) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010418 len += 6;
10419 /*
10420 * On Gen 8, SRM is now taking an extra dword to accommodate
10421 * 48bits addresses, and we need a NOOP for the batch size to
10422 * stay even.
10423 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010424 if (IS_GEN8(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010425 len += 2;
10426 }
10427
10428 /*
10429 * BSpec MI_DISPLAY_FLIP for IVB:
10430 * "The full packet must be contained within the same cache line."
10431 *
10432 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
10433 * cacheline, if we ever start emitting more commands before
10434 * the MI_DISPLAY_FLIP we may need to first emit everything else,
10435 * then do the cacheline alignment, and finally emit the
10436 * MI_DISPLAY_FLIP.
10437 */
10438 ret = intel_ring_cacheline_align(req);
10439 if (ret)
10440 return ret;
10441
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010442 cs = intel_ring_begin(req, len);
10443 if (IS_ERR(cs))
10444 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010445
10446 /* Unmask the flip-done completion message. Note that the bspec says that
10447 * we should do this for both the BCS and RCS, and that we must not unmask
10448 * more than one flip event at any time (or ensure that one flip message
10449 * can be sent by waiting for flip-done prior to queueing new flips).
10450 * Experimentation says that BCS works despite DERRMR masking all
10451 * flip-done completion events and that unmasking all planes at once
10452 * for the RCS also doesn't appear to drop events. Setting the DERRMR
10453 * to zero does lead to lockups within MI_DISPLAY_FLIP.
10454 */
Chris Wilsonb5321f32016-08-02 22:50:18 +010010455 if (req->engine->id == RCS) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010456 *cs++ = MI_LOAD_REGISTER_IMM(1);
10457 *cs++ = i915_mmio_reg_offset(DERRMR);
10458 *cs++ = ~(DERRMR_PIPEA_PRI_FLIP_DONE |
10459 DERRMR_PIPEB_PRI_FLIP_DONE |
10460 DERRMR_PIPEC_PRI_FLIP_DONE);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010461 if (IS_GEN8(dev_priv))
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010462 *cs++ = MI_STORE_REGISTER_MEM_GEN8 |
10463 MI_SRM_LRM_GLOBAL_GTT;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010464 else
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010465 *cs++ = MI_STORE_REGISTER_MEM | MI_SRM_LRM_GLOBAL_GTT;
10466 *cs++ = i915_mmio_reg_offset(DERRMR);
10467 *cs++ = i915_ggtt_offset(req->engine->scratch) + 256;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010468 if (IS_GEN8(dev_priv)) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010469 *cs++ = 0;
10470 *cs++ = MI_NOOP;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010471 }
10472 }
10473
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010474 *cs++ = MI_DISPLAY_FLIP_I915 | plane_bit;
10475 *cs++ = fb->pitches[0] | intel_fb_modifier_to_tiling(fb->modifier);
10476 *cs++ = intel_crtc->flip_work->gtt_offset;
10477 *cs++ = MI_NOOP;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010478
10479 return 0;
10480}
10481
10482static bool use_mmio_flip(struct intel_engine_cs *engine,
10483 struct drm_i915_gem_object *obj)
10484{
10485 /*
10486 * This is not being used for older platforms, because
10487 * non-availability of flip done interrupt forces us to use
10488 * CS flips. Older platforms derive flip done using some clever
10489 * tricks involving the flip_pending status bits and vblank irqs.
10490 * So using MMIO flips there would disrupt this mechanism.
10491 */
10492
10493 if (engine == NULL)
10494 return true;
10495
10496 if (INTEL_GEN(engine->i915) < 5)
10497 return false;
10498
10499 if (i915.use_mmio_flip < 0)
10500 return false;
10501 else if (i915.use_mmio_flip > 0)
10502 return true;
10503 else if (i915.enable_execlists)
10504 return true;
Chris Wilsonc37efb92016-06-17 08:28:47 +010010505
Chris Wilsond07f0e52016-10-28 13:58:44 +010010506 return engine != i915_gem_object_last_write_engine(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010507}
10508
10509static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
10510 unsigned int rotation,
10511 struct intel_flip_work *work)
10512{
10513 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010514 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010515 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
10516 const enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +020010517 u32 ctl, stride = skl_plane_stride(fb, 0, rotation);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010518
10519 ctl = I915_READ(PLANE_CTL(pipe, 0));
10520 ctl &= ~PLANE_CTL_TILED_MASK;
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010521 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -070010522 case DRM_FORMAT_MOD_LINEAR:
Daniel Vetter5a21b662016-05-24 17:13:53 +020010523 break;
10524 case I915_FORMAT_MOD_X_TILED:
10525 ctl |= PLANE_CTL_TILED_X;
10526 break;
10527 case I915_FORMAT_MOD_Y_TILED:
10528 ctl |= PLANE_CTL_TILED_Y;
10529 break;
10530 case I915_FORMAT_MOD_Yf_TILED:
10531 ctl |= PLANE_CTL_TILED_YF;
10532 break;
10533 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010534 MISSING_CASE(fb->modifier);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010535 }
10536
10537 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020010538 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
10539 * PLANE_SURF updates, the update is then guaranteed to be atomic.
10540 */
10541 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
10542 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
10543
10544 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
10545 POSTING_READ(PLANE_SURF(pipe, 0));
10546}
10547
10548static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
10549 struct intel_flip_work *work)
10550{
10551 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010552 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä72618eb2016-02-04 20:38:20 +020010553 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010554 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
10555 u32 dspcntr;
10556
10557 dspcntr = I915_READ(reg);
10558
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010559 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010560 dspcntr |= DISPPLANE_TILED;
10561 else
10562 dspcntr &= ~DISPPLANE_TILED;
10563
10564 I915_WRITE(reg, dspcntr);
10565
10566 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
10567 POSTING_READ(DSPSURF(intel_crtc->plane));
10568}
10569
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010570static void intel_mmio_flip_work_func(struct work_struct *w)
Damien Lespiauff944562014-11-20 14:58:16 +000010571{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010572 struct intel_flip_work *work =
10573 container_of(w, struct intel_flip_work, mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010574 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10575 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
10576 struct intel_framebuffer *intel_fb =
10577 to_intel_framebuffer(crtc->base.primary->fb);
10578 struct drm_i915_gem_object *obj = intel_fb->obj;
10579
Chris Wilsond07f0e52016-10-28 13:58:44 +010010580 WARN_ON(i915_gem_object_wait(obj, 0, MAX_SCHEDULE_TIMEOUT, NULL) < 0);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010581
10582 intel_pipe_update_start(crtc);
10583
10584 if (INTEL_GEN(dev_priv) >= 9)
10585 skl_do_mmio_flip(crtc, work->rotation, work);
10586 else
10587 /* use_mmio_flip() retricts MMIO flips to ilk+ */
10588 ilk_do_mmio_flip(crtc, work);
10589
10590 intel_pipe_update_end(crtc, work);
10591}
10592
10593static int intel_default_queue_flip(struct drm_device *dev,
10594 struct drm_crtc *crtc,
10595 struct drm_framebuffer *fb,
10596 struct drm_i915_gem_object *obj,
10597 struct drm_i915_gem_request *req,
10598 uint32_t flags)
10599{
10600 return -ENODEV;
10601}
10602
10603static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv,
10604 struct intel_crtc *intel_crtc,
10605 struct intel_flip_work *work)
10606{
10607 u32 addr, vblank;
10608
10609 if (!atomic_read(&work->pending))
10610 return false;
10611
10612 smp_rmb();
10613
10614 vblank = intel_crtc_get_vblank_counter(intel_crtc);
10615 if (work->flip_ready_vblank == 0) {
10616 if (work->flip_queued_req &&
Chris Wilsonf69a02c2016-07-01 17:23:16 +010010617 !i915_gem_request_completed(work->flip_queued_req))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010618 return false;
10619
10620 work->flip_ready_vblank = vblank;
10621 }
10622
10623 if (vblank - work->flip_ready_vblank < 3)
10624 return false;
10625
10626 /* Potential stall - if we see that the flip has happened,
10627 * assume a missed interrupt. */
10628 if (INTEL_GEN(dev_priv) >= 4)
10629 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
10630 else
10631 addr = I915_READ(DSPADDR(intel_crtc->plane));
10632
10633 /* There is a potential issue here with a false positive after a flip
10634 * to the same address. We could address this by checking for a
10635 * non-incrementing frame counter.
10636 */
10637 return addr == work->gtt_offset;
10638}
10639
10640void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
10641{
Chris Wilson91c8a322016-07-05 10:40:23 +010010642 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020010643 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010644 struct intel_flip_work *work;
10645
10646 WARN_ON(!in_interrupt());
10647
10648 if (crtc == NULL)
10649 return;
10650
10651 spin_lock(&dev->event_lock);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010652 work = crtc->flip_work;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010653
10654 if (work != NULL && !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010655 __pageflip_stall_check_cs(dev_priv, crtc, work)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010656 WARN_ONCE(1,
10657 "Kicking stuck page flip: queued at %d, now %d\n",
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010658 work->flip_queued_vblank, intel_crtc_get_vblank_counter(crtc));
10659 page_flip_completed(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010660 work = NULL;
10661 }
10662
10663 if (work != NULL && !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010664 intel_crtc_get_vblank_counter(crtc) - work->flip_queued_vblank > 1)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010665 intel_queue_rps_boost_for_request(work->flip_queued_req);
10666 spin_unlock(&dev->event_lock);
10667}
10668
Maarten Lankhorst4c01ded2016-12-22 11:33:23 +010010669__maybe_unused
Daniel Vetter5a21b662016-05-24 17:13:53 +020010670static int intel_crtc_page_flip(struct drm_crtc *crtc,
10671 struct drm_framebuffer *fb,
10672 struct drm_pending_vblank_event *event,
10673 uint32_t page_flip_flags)
10674{
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010675 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010676 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010677 struct drm_framebuffer *old_fb = crtc->primary->fb;
10678 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
10679 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10680 struct drm_plane *primary = crtc->primary;
10681 enum pipe pipe = intel_crtc->pipe;
10682 struct intel_flip_work *work;
10683 struct intel_engine_cs *engine;
10684 bool mmio_flip;
Chris Wilson8e637172016-08-02 22:50:26 +010010685 struct drm_i915_gem_request *request;
Chris Wilson058d88c2016-08-15 10:49:06 +010010686 struct i915_vma *vma;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010687 int ret;
Sourab Gupta84c33a62014-06-02 16:47:17 +053010688
Daniel Vetter5a21b662016-05-24 17:13:53 +020010689 /*
10690 * drm_mode_page_flip_ioctl() should already catch this, but double
10691 * check to be safe. In the future we may enable pageflipping from
10692 * a disabled primary plane.
10693 */
10694 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
10695 return -EBUSY;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020010696
Daniel Vetter5a21b662016-05-24 17:13:53 +020010697 /* Can't change pixel format via MI display flips. */
Ville Syrjälädbd4d572016-11-18 21:53:10 +020010698 if (fb->format != crtc->primary->fb->format)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010699 return -EINVAL;
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010700
Daniel Vetter5a21b662016-05-24 17:13:53 +020010701 /*
10702 * TILEOFF/LINOFF registers can't be changed via MI display flips.
10703 * Note that pitch changes could also affect these register.
10704 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010705 if (INTEL_GEN(dev_priv) > 3 &&
Daniel Vetter5a21b662016-05-24 17:13:53 +020010706 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
10707 fb->pitches[0] != crtc->primary->fb->pitches[0]))
10708 return -EINVAL;
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010709
Daniel Vetter5a21b662016-05-24 17:13:53 +020010710 if (i915_terminally_wedged(&dev_priv->gpu_error))
10711 goto out_hang;
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010712
Daniel Vetter5a21b662016-05-24 17:13:53 +020010713 work = kzalloc(sizeof(*work), GFP_KERNEL);
10714 if (work == NULL)
10715 return -ENOMEM;
10716
10717 work->event = event;
10718 work->crtc = crtc;
10719 work->old_fb = old_fb;
10720 INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
Sourab Gupta84c33a62014-06-02 16:47:17 +053010721
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020010722 ret = drm_crtc_vblank_get(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010723 if (ret)
10724 goto free_work;
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020010725
Daniel Vetter5a21b662016-05-24 17:13:53 +020010726 /* We borrow the event spin lock for protecting flip_work */
10727 spin_lock_irq(&dev->event_lock);
10728 if (intel_crtc->flip_work) {
10729 /* Before declaring the flip queue wedged, check if
10730 * the hardware completed the operation behind our backs.
10731 */
10732 if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) {
10733 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
10734 page_flip_completed(intel_crtc);
10735 } else {
10736 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
10737 spin_unlock_irq(&dev->event_lock);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020010738
Daniel Vetter5a21b662016-05-24 17:13:53 +020010739 drm_crtc_vblank_put(crtc);
10740 kfree(work);
10741 return -EBUSY;
10742 }
10743 }
10744 intel_crtc->flip_work = work;
10745 spin_unlock_irq(&dev->event_lock);
Alex Goinsfd8e0582015-11-25 18:43:38 -080010746
Daniel Vetter5a21b662016-05-24 17:13:53 +020010747 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
10748 flush_workqueue(dev_priv->wq);
10749
10750 /* Reference the objects for the scheduled work. */
10751 drm_framebuffer_reference(work->old_fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010752
10753 crtc->primary->fb = fb;
10754 update_state_fb(crtc->primary);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +020010755
Chris Wilson25dc5562016-07-20 13:31:52 +010010756 work->pending_flip_obj = i915_gem_object_get(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010757
10758 ret = i915_mutex_lock_interruptible(dev);
10759 if (ret)
10760 goto cleanup;
10761
Chris Wilson8af29b02016-09-09 14:11:47 +010010762 intel_crtc->reset_count = i915_reset_count(&dev_priv->gpu_error);
Chris Wilson8c185ec2017-03-16 17:13:02 +000010763 if (i915_reset_backoff_or_wedged(&dev_priv->gpu_error)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010764 ret = -EIO;
Matthew Auldddbb2712016-11-28 10:36:48 +000010765 goto unlock;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010766 }
10767
10768 atomic_inc(&intel_crtc->unpin_work_count);
10769
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010770 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010771 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
10772
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010010773 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053010774 engine = dev_priv->engine[BCS];
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010775 if (fb->modifier != old_fb->modifier)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010776 /* vlv: DISPLAY_FLIP fails to change tiling */
10777 engine = NULL;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +010010778 } else if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053010779 engine = dev_priv->engine[BCS];
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010780 } else if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilsond07f0e52016-10-28 13:58:44 +010010781 engine = i915_gem_object_last_write_engine(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010782 if (engine == NULL || engine->id != RCS)
Akash Goel3b3f1652016-10-13 22:44:48 +053010783 engine = dev_priv->engine[BCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020010784 } else {
Akash Goel3b3f1652016-10-13 22:44:48 +053010785 engine = dev_priv->engine[RCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020010786 }
10787
10788 mmio_flip = use_mmio_flip(engine, obj);
10789
Chris Wilson058d88c2016-08-15 10:49:06 +010010790 vma = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
10791 if (IS_ERR(vma)) {
10792 ret = PTR_ERR(vma);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010793 goto cleanup_pending;
Chris Wilson058d88c2016-08-15 10:49:06 +010010794 }
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010795
Chris Wilsonbe1e3412017-01-16 15:21:27 +000010796 work->old_vma = to_intel_plane_state(primary->state)->vma;
10797 to_intel_plane_state(primary->state)->vma = vma;
10798
10799 work->gtt_offset = i915_ggtt_offset(vma) + intel_crtc->dspaddr_offset;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010800 work->rotation = crtc->primary->state->rotation;
10801
Paulo Zanoni1f0613162016-08-17 16:41:44 -030010802 /*
10803 * There's the potential that the next frame will not be compatible with
10804 * FBC, so we want to call pre_update() before the actual page flip.
10805 * The problem is that pre_update() caches some information about the fb
10806 * object, so we want to do this only after the object is pinned. Let's
10807 * be on the safe side and do this immediately before scheduling the
10808 * flip.
10809 */
10810 intel_fbc_pre_update(intel_crtc, intel_crtc->config,
10811 to_intel_plane_state(primary->state));
10812
Daniel Vetter5a21b662016-05-24 17:13:53 +020010813 if (mmio_flip) {
10814 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
Imre Deak6277c8d2016-09-20 14:58:19 +030010815 queue_work(system_unbound_wq, &work->mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010816 } else {
Chris Wilsone8a9c582016-12-18 15:37:20 +000010817 request = i915_gem_request_alloc(engine,
10818 dev_priv->kernel_context);
Chris Wilson8e637172016-08-02 22:50:26 +010010819 if (IS_ERR(request)) {
10820 ret = PTR_ERR(request);
10821 goto cleanup_unpin;
10822 }
10823
Chris Wilsona2bc4692016-09-09 14:11:56 +010010824 ret = i915_gem_request_await_object(request, obj, false);
Chris Wilson8e637172016-08-02 22:50:26 +010010825 if (ret)
10826 goto cleanup_request;
10827
Daniel Vetter5a21b662016-05-24 17:13:53 +020010828 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
10829 page_flip_flags);
10830 if (ret)
Chris Wilson8e637172016-08-02 22:50:26 +010010831 goto cleanup_request;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010832
10833 intel_mark_page_flip_active(intel_crtc, work);
10834
Chris Wilson8e637172016-08-02 22:50:26 +010010835 work->flip_queued_req = i915_gem_request_get(request);
Chris Wilsone642c852017-03-17 11:47:09 +000010836 i915_add_request(request);
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010837 }
10838
Chris Wilson92117f02016-11-28 14:36:48 +000010839 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010840 i915_gem_track_fb(intel_fb_obj(old_fb), obj,
10841 to_intel_plane(primary)->frontbuffer_bit);
10842 mutex_unlock(&dev->struct_mutex);
10843
Chris Wilson5748b6a2016-08-04 16:32:38 +010010844 intel_frontbuffer_flip_prepare(to_i915(dev),
Daniel Vetter5a21b662016-05-24 17:13:53 +020010845 to_intel_plane(primary)->frontbuffer_bit);
10846
10847 trace_i915_flip_request(intel_crtc->plane, obj);
10848
10849 return 0;
10850
Chris Wilson8e637172016-08-02 22:50:26 +010010851cleanup_request:
Chris Wilsone642c852017-03-17 11:47:09 +000010852 i915_add_request(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010853cleanup_unpin:
Chris Wilsonbe1e3412017-01-16 15:21:27 +000010854 to_intel_plane_state(primary->state)->vma = work->old_vma;
10855 intel_unpin_fb_vma(vma);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010856cleanup_pending:
Daniel Vetter5a21b662016-05-24 17:13:53 +020010857 atomic_dec(&intel_crtc->unpin_work_count);
Matthew Auldddbb2712016-11-28 10:36:48 +000010858unlock:
Daniel Vetter5a21b662016-05-24 17:13:53 +020010859 mutex_unlock(&dev->struct_mutex);
10860cleanup:
10861 crtc->primary->fb = old_fb;
10862 update_state_fb(crtc->primary);
10863
Chris Wilsonf0cd5182016-10-28 13:58:43 +010010864 i915_gem_object_put(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010865 drm_framebuffer_unreference(work->old_fb);
10866
10867 spin_lock_irq(&dev->event_lock);
10868 intel_crtc->flip_work = NULL;
10869 spin_unlock_irq(&dev->event_lock);
10870
10871 drm_crtc_vblank_put(crtc);
10872free_work:
10873 kfree(work);
10874
10875 if (ret == -EIO) {
10876 struct drm_atomic_state *state;
10877 struct drm_plane_state *plane_state;
10878
10879out_hang:
10880 state = drm_atomic_state_alloc(dev);
10881 if (!state)
10882 return -ENOMEM;
Daniel Vetterb260ac32017-04-03 10:32:52 +020010883 state->acquire_ctx = dev->mode_config.acquire_ctx;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010884
10885retry:
10886 plane_state = drm_atomic_get_plane_state(state, primary);
10887 ret = PTR_ERR_OR_ZERO(plane_state);
10888 if (!ret) {
10889 drm_atomic_set_fb_for_plane(plane_state, fb);
10890
10891 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
10892 if (!ret)
10893 ret = drm_atomic_commit(state);
10894 }
10895
10896 if (ret == -EDEADLK) {
10897 drm_modeset_backoff(state->acquire_ctx);
10898 drm_atomic_state_clear(state);
10899 goto retry;
10900 }
10901
Chris Wilson08536952016-10-14 13:18:18 +010010902 drm_atomic_state_put(state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010903
10904 if (ret == 0 && event) {
10905 spin_lock_irq(&dev->event_lock);
10906 drm_crtc_send_vblank_event(crtc, event);
10907 spin_unlock_irq(&dev->event_lock);
10908 }
10909 }
10910 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010911}
10912
Daniel Vetter5a21b662016-05-24 17:13:53 +020010913
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010914/**
10915 * intel_wm_need_update - Check whether watermarks need updating
10916 * @plane: drm plane
10917 * @state: new plane state
10918 *
10919 * Check current plane state versus the new one to determine whether
10920 * watermarks need to be recalculated.
10921 *
10922 * Returns true or false.
10923 */
10924static bool intel_wm_need_update(struct drm_plane *plane,
10925 struct drm_plane_state *state)
10926{
Matt Roperd21fbe82015-09-24 15:53:12 -070010927 struct intel_plane_state *new = to_intel_plane_state(state);
10928 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
10929
10930 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010931 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010932 return true;
10933
10934 if (!cur->base.fb || !new->base.fb)
10935 return false;
10936
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010937 if (cur->base.fb->modifier != new->base.fb->modifier ||
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010938 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010939 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
10940 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
10941 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
10942 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010943 return true;
10944
10945 return false;
10946}
10947
Matt Roperd21fbe82015-09-24 15:53:12 -070010948static bool needs_scaling(struct intel_plane_state *state)
10949{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010950 int src_w = drm_rect_width(&state->base.src) >> 16;
10951 int src_h = drm_rect_height(&state->base.src) >> 16;
10952 int dst_w = drm_rect_width(&state->base.dst);
10953 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070010954
10955 return (src_w != dst_w || src_h != dst_h);
10956}
10957
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010958int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
10959 struct drm_plane_state *plane_state)
10960{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010961 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010962 struct drm_crtc *crtc = crtc_state->crtc;
10963 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010964 struct intel_plane *plane = to_intel_plane(plane_state->plane);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010965 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080010966 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010967 struct intel_plane_state *old_plane_state =
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010968 to_intel_plane_state(plane->base.state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010969 bool mode_changed = needs_modeset(crtc_state);
10970 bool was_crtc_enabled = crtc->state->active;
10971 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010972 bool turn_off, turn_on, visible, was_visible;
10973 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030010974 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010975
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010976 if (INTEL_GEN(dev_priv) >= 9 && plane->id != PLANE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010977 ret = skl_update_scaler_plane(
10978 to_intel_crtc_state(crtc_state),
10979 to_intel_plane_state(plane_state));
10980 if (ret)
10981 return ret;
10982 }
10983
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010984 was_visible = old_plane_state->base.visible;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010985 visible = plane_state->visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010986
10987 if (!was_crtc_enabled && WARN_ON(was_visible))
10988 was_visible = false;
10989
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010990 /*
10991 * Visibility is calculated as if the crtc was on, but
10992 * after scaler setup everything depends on it being off
10993 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030010994 *
10995 * FIXME this is wrong for watermarks. Watermarks should also
10996 * be computed as if the pipe would be active. Perhaps move
10997 * per-plane wm computation to the .check_plane() hook, and
10998 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010999 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020011000 if (!is_crtc_enabled) {
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010011001 plane_state->visible = visible = false;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020011002 to_intel_crtc_state(crtc_state)->active_planes &= ~BIT(plane->id);
11003 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011004
11005 if (!was_visible && !visible)
11006 return 0;
11007
Maarten Lankhorste8861672016-02-24 11:24:26 +010011008 if (fb != old_plane_state->base.fb)
11009 pipe_config->fb_changed = true;
11010
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011011 turn_off = was_visible && (!visible || mode_changed);
11012 turn_on = visible && (!was_visible || mode_changed);
11013
Ville Syrjälä72660ce2016-05-27 20:59:20 +030011014 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020011015 intel_crtc->base.base.id, intel_crtc->base.name,
11016 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030011017 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011018
Ville Syrjälä72660ce2016-05-27 20:59:20 +030011019 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020011020 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030011021 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011022 turn_off, turn_on, mode_changed);
11023
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011024 if (turn_on) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030011025 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020011026 pipe_config->update_wm_pre = true;
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011027
11028 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020011029 if (plane->id != PLANE_CURSOR)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011030 pipe_config->disable_cxsr = true;
11031 } else if (turn_off) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030011032 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020011033 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011034
Ville Syrjälä852eb002015-06-24 22:00:07 +030011035 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020011036 if (plane->id != PLANE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011037 pipe_config->disable_cxsr = true;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020011038 } else if (intel_wm_need_update(&plane->base, plane_state)) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030011039 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020011040 /* FIXME bollocks */
11041 pipe_config->update_wm_pre = true;
11042 pipe_config->update_wm_post = true;
11043 }
Ville Syrjälä852eb002015-06-24 22:00:07 +030011044 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011045
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011046 if (visible || was_visible)
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020011047 pipe_config->fb_bits |= plane->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011048
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010011049 /*
11050 * WaCxSRDisabledForSpriteScaling:ivb
11051 *
11052 * cstate->update_wm was already set above, so this flag will
11053 * take effect when we commit and program watermarks.
11054 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020011055 if (plane->id == PLANE_SPRITE0 && IS_IVYBRIDGE(dev_priv) &&
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010011056 needs_scaling(to_intel_plane_state(plane_state)) &&
11057 !needs_scaling(old_plane_state))
11058 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011059
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011060 return 0;
11061}
11062
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011063static bool encoders_cloneable(const struct intel_encoder *a,
11064 const struct intel_encoder *b)
11065{
11066 /* masks could be asymmetric, so check both ways */
11067 return a == b || (a->cloneable & (1 << b->type) &&
11068 b->cloneable & (1 << a->type));
11069}
11070
11071static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11072 struct intel_crtc *crtc,
11073 struct intel_encoder *encoder)
11074{
11075 struct intel_encoder *source_encoder;
11076 struct drm_connector *connector;
11077 struct drm_connector_state *connector_state;
11078 int i;
11079
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011080 for_each_new_connector_in_state(state, connector, connector_state, i) {
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011081 if (connector_state->crtc != &crtc->base)
11082 continue;
11083
11084 source_encoder =
11085 to_intel_encoder(connector_state->best_encoder);
11086 if (!encoders_cloneable(encoder, source_encoder))
11087 return false;
11088 }
11089
11090 return true;
11091}
11092
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011093static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11094 struct drm_crtc_state *crtc_state)
11095{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011096 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011097 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011098 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011099 struct intel_crtc_state *pipe_config =
11100 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011101 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011102 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011103 bool mode_changed = needs_modeset(crtc_state);
11104
Ville Syrjälä852eb002015-06-24 22:00:07 +030011105 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011106 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011107
Maarten Lankhorstad421372015-06-15 12:33:42 +020011108 if (mode_changed && crtc_state->enable &&
11109 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011110 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020011111 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11112 pipe_config);
11113 if (ret)
11114 return ret;
11115 }
11116
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000011117 if (crtc_state->color_mgmt_changed) {
11118 ret = intel_color_check(crtc, crtc_state);
11119 if (ret)
11120 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010011121
11122 /*
11123 * Changing color management on Intel hardware is
11124 * handled as part of planes update.
11125 */
11126 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000011127 }
11128
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011129 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070011130 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010011131 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080011132 if (ret) {
11133 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070011134 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080011135 }
11136 }
11137
11138 if (dev_priv->display.compute_intermediate_wm &&
11139 !to_intel_atomic_state(state)->skip_intermediate_wm) {
11140 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
11141 return 0;
11142
11143 /*
11144 * Calculate 'intermediate' watermarks that satisfy both the
11145 * old state and the new state. We can program these
11146 * immediately.
11147 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011148 ret = dev_priv->display.compute_intermediate_wm(dev,
Matt Ropered4a6a72016-02-23 17:20:13 -080011149 intel_crtc,
11150 pipe_config);
11151 if (ret) {
11152 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
11153 return ret;
11154 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070011155 } else if (dev_priv->display.compute_intermediate_wm) {
11156 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
11157 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070011158 }
11159
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011160 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011161 if (mode_changed)
11162 ret = skl_update_scaler_crtc(pipe_config);
11163
11164 if (!ret)
Ander Conselvan de Oliveira6ebc6922017-02-23 09:15:59 +020011165 ret = intel_atomic_setup_scalers(dev_priv, intel_crtc,
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011166 pipe_config);
11167 }
11168
11169 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011170}
11171
Jani Nikula65b38e02015-04-13 11:26:56 +030011172static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Daniel Vetter5a21b662016-05-24 17:13:53 +020011173 .atomic_begin = intel_begin_crtc_commit,
11174 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011175 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011176};
11177
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011178static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11179{
11180 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010011181 struct drm_connector_list_iter conn_iter;
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011182
Daniel Vetterf9e905c2017-03-01 10:52:25 +010011183 drm_connector_list_iter_begin(dev, &conn_iter);
11184 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020011185 if (connector->base.state->crtc)
11186 drm_connector_unreference(&connector->base);
11187
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011188 if (connector->base.encoder) {
11189 connector->base.state->best_encoder =
11190 connector->base.encoder;
11191 connector->base.state->crtc =
11192 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020011193
11194 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011195 } else {
11196 connector->base.state->best_encoder = NULL;
11197 connector->base.state->crtc = NULL;
11198 }
11199 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010011200 drm_connector_list_iter_end(&conn_iter);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011201}
11202
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011203static void
Robin Schroereba905b2014-05-18 02:24:50 +020011204connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011205 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011206{
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011207 const struct drm_display_info *info = &connector->base.display_info;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011208 int bpp = pipe_config->pipe_bpp;
11209
11210 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011211 connector->base.base.id,
11212 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011213
11214 /* Don't use an invalid EDID bpc value */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011215 if (info->bpc != 0 && info->bpc * 3 < bpp) {
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011216 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011217 bpp, info->bpc * 3);
11218 pipe_config->pipe_bpp = info->bpc * 3;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011219 }
11220
Mario Kleiner196f9542016-07-06 12:05:45 +020011221 /* Clamp bpp to 8 on screens without EDID 1.4 */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011222 if (info->bpc == 0 && bpp > 24) {
Mario Kleiner196f9542016-07-06 12:05:45 +020011223 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11224 bpp);
11225 pipe_config->pipe_bpp = 24;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011226 }
11227}
11228
11229static int
11230compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011231 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011232{
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011233 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011234 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011235 struct drm_connector *connector;
11236 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011237 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011238
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011239 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
11240 IS_CHERRYVIEW(dev_priv)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011241 bpp = 10*3;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011242 else if (INTEL_GEN(dev_priv) >= 5)
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011243 bpp = 12*3;
11244 else
11245 bpp = 8*3;
11246
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011247
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011248 pipe_config->pipe_bpp = bpp;
11249
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011250 state = pipe_config->base.state;
11251
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011252 /* Clamp display bpp to EDID value */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011253 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011254 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011255 continue;
11256
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011257 connected_sink_compute_bpp(to_intel_connector(connector),
11258 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011259 }
11260
11261 return bpp;
11262}
11263
Daniel Vetter644db712013-09-19 14:53:58 +020011264static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11265{
11266 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11267 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011268 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011269 mode->crtc_hdisplay, mode->crtc_hsync_start,
11270 mode->crtc_hsync_end, mode->crtc_htotal,
11271 mode->crtc_vdisplay, mode->crtc_vsync_start,
11272 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11273}
11274
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011275static inline void
11276intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011277 unsigned int lane_count, struct intel_link_m_n *m_n)
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011278{
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011279 DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11280 id, lane_count,
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011281 m_n->gmch_m, m_n->gmch_n,
11282 m_n->link_m, m_n->link_n, m_n->tu);
11283}
11284
Daniel Vetterc0b03412013-05-28 12:05:54 +020011285static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011286 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011287 const char *context)
11288{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011289 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011290 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011291 struct drm_plane *plane;
11292 struct intel_plane *intel_plane;
11293 struct intel_plane_state *state;
11294 struct drm_framebuffer *fb;
11295
Tvrtko Ursulin66766e42016-11-17 12:30:10 +000011296 DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
11297 crtc->base.base.id, crtc->base.name, context);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011298
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011299 DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
11300 transcoder_name(pipe_config->cpu_transcoder),
Daniel Vetterc0b03412013-05-28 12:05:54 +020011301 pipe_config->pipe_bpp, pipe_config->dither);
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011302
11303 if (pipe_config->has_pch_encoder)
11304 intel_dump_m_n_config(pipe_config, "fdi",
11305 pipe_config->fdi_lanes,
11306 &pipe_config->fdi_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011307
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011308 if (intel_crtc_has_dp_encoder(pipe_config)) {
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011309 intel_dump_m_n_config(pipe_config, "dp m_n",
11310 pipe_config->lane_count, &pipe_config->dp_m_n);
Tvrtko Ursulind806e682016-11-17 15:44:09 +000011311 if (pipe_config->has_drrs)
11312 intel_dump_m_n_config(pipe_config, "dp m2_n2",
11313 pipe_config->lane_count,
11314 &pipe_config->dp_m2_n2);
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011315 }
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011316
Daniel Vetter55072d12014-11-20 16:10:28 +010011317 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011318 pipe_config->has_audio, pipe_config->has_infoframe);
Daniel Vetter55072d12014-11-20 16:10:28 +010011319
Daniel Vetterc0b03412013-05-28 12:05:54 +020011320 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011321 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011322 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011323 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11324 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011325 DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d, pixel rate %d\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011326 pipe_config->port_clock,
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011327 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
11328 pipe_config->pixel_rate);
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011329
11330 if (INTEL_GEN(dev_priv) >= 9)
11331 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11332 crtc->num_scalers,
11333 pipe_config->scaler_state.scaler_users,
11334 pipe_config->scaler_state.scaler_id);
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000011335
11336 if (HAS_GMCH_DISPLAY(dev_priv))
11337 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11338 pipe_config->gmch_pfit.control,
11339 pipe_config->gmch_pfit.pgm_ratios,
11340 pipe_config->gmch_pfit.lvds_border_bits);
11341 else
11342 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
11343 pipe_config->pch_pfit.pos,
11344 pipe_config->pch_pfit.size,
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000011345 enableddisabled(pipe_config->pch_pfit.enabled));
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000011346
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011347 DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
11348 pipe_config->ips_enabled, pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011349
Ander Conselvan de Oliveiraf50b79f2016-12-29 17:22:12 +020011350 intel_dpll_dump_hw_state(dev_priv, &pipe_config->dpll_hw_state);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011351
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011352 DRM_DEBUG_KMS("planes on this crtc\n");
11353 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000011354 struct drm_format_name_buf format_name;
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011355 intel_plane = to_intel_plane(plane);
11356 if (intel_plane->pipe != crtc->pipe)
11357 continue;
11358
11359 state = to_intel_plane_state(plane->state);
11360 fb = state->base.fb;
11361 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030011362 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
11363 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011364 continue;
11365 }
11366
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011367 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
11368 plane->base.id, plane->name,
Eric Engestromb3c11ac2016-11-12 01:12:56 +000011369 fb->base.id, fb->width, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +020011370 drm_get_format_name(fb->format->format, &format_name));
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011371 if (INTEL_GEN(dev_priv) >= 9)
11372 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
11373 state->scaler_id,
11374 state->base.src.x1 >> 16,
11375 state->base.src.y1 >> 16,
11376 drm_rect_width(&state->base.src) >> 16,
11377 drm_rect_height(&state->base.src) >> 16,
11378 state->base.dst.x1, state->base.dst.y1,
11379 drm_rect_width(&state->base.dst),
11380 drm_rect_height(&state->base.dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011381 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020011382}
11383
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011384static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011385{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011386 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011387 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011388 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030011389 unsigned int used_mst_ports = 0;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011390
11391 /*
11392 * Walk the connector list instead of the encoder
11393 * list to detect the problem on ddi platforms
11394 * where there's just one encoder per digital port.
11395 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020011396 drm_for_each_connector(connector, dev) {
11397 struct drm_connector_state *connector_state;
11398 struct intel_encoder *encoder;
11399
11400 connector_state = drm_atomic_get_existing_connector_state(state, connector);
11401 if (!connector_state)
11402 connector_state = connector->state;
11403
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011404 if (!connector_state->best_encoder)
11405 continue;
11406
11407 encoder = to_intel_encoder(connector_state->best_encoder);
11408
11409 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011410
11411 switch (encoder->type) {
11412 unsigned int port_mask;
11413 case INTEL_OUTPUT_UNKNOWN:
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011414 if (WARN_ON(!HAS_DDI(to_i915(dev))))
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011415 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +030011416 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011417 case INTEL_OUTPUT_HDMI:
11418 case INTEL_OUTPUT_EDP:
11419 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
11420
11421 /* the same port mustn't appear more than once */
11422 if (used_ports & port_mask)
11423 return false;
11424
11425 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030011426 break;
11427 case INTEL_OUTPUT_DP_MST:
11428 used_mst_ports |=
11429 1 << enc_to_mst(&encoder->base)->primary->port;
11430 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011431 default:
11432 break;
11433 }
11434 }
11435
Ville Syrjälä477321e2016-07-28 17:50:40 +030011436 /* can't mix MST and SST/HDMI on the same port */
11437 if (used_ports & used_mst_ports)
11438 return false;
11439
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011440 return true;
11441}
11442
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011443static void
11444clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
11445{
Ville Syrjäläff32c542017-03-02 19:14:57 +020011446 struct drm_i915_private *dev_priv =
11447 to_i915(crtc_state->base.crtc->dev);
Chandra Konduru663a3642015-04-07 15:28:41 -070011448 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011449 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011450 struct intel_shared_dpll *shared_dpll;
Ville Syrjäläff32c542017-03-02 19:14:57 +020011451 struct intel_crtc_wm_state wm_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011452 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011453
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030011454 /* FIXME: before the switch to atomic started, a new pipe_config was
11455 * kzalloc'd. Code that depends on any field being zero should be
11456 * fixed, so that the crtc_state can be safely duplicated. For now,
11457 * only fields that are know to not cause problems are preserved. */
11458
Chandra Konduru663a3642015-04-07 15:28:41 -070011459 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011460 shared_dpll = crtc_state->shared_dpll;
11461 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011462 force_thru = crtc_state->pch_pfit.force_thru;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030011463 if (IS_G4X(dev_priv) ||
11464 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020011465 wm_state = crtc_state->wm;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011466
Chris Wilsond2fa80a2017-03-03 15:46:44 +000011467 /* Keep base drm_crtc_state intact, only clear our extended struct */
11468 BUILD_BUG_ON(offsetof(struct intel_crtc_state, base));
11469 memset(&crtc_state->base + 1, 0,
11470 sizeof(*crtc_state) - sizeof(crtc_state->base));
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011471
Chandra Konduru663a3642015-04-07 15:28:41 -070011472 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011473 crtc_state->shared_dpll = shared_dpll;
11474 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011475 crtc_state->pch_pfit.force_thru = force_thru;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030011476 if (IS_G4X(dev_priv) ||
11477 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020011478 crtc_state->wm = wm_state;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011479}
11480
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011481static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011482intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011483 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020011484{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011485 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020011486 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011487 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011488 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011489 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011490 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010011491 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020011492
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011493 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020011494
Daniel Vettere143a212013-07-04 12:01:15 +020011495 pipe_config->cpu_transcoder =
11496 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011497
Imre Deak2960bc92013-07-30 13:36:32 +030011498 /*
11499 * Sanitize sync polarity flags based on requested ones. If neither
11500 * positive or negative polarity is requested, treat this as meaning
11501 * negative polarity.
11502 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011503 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011504 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011505 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011506
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011507 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011508 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011509 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011510
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011511 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
11512 pipe_config);
11513 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011514 goto fail;
11515
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011516 /*
11517 * Determine the real pipe dimensions. Note that stereo modes can
11518 * increase the actual pipe size due to the frame doubling and
11519 * insertion of additional space for blanks between the frame. This
11520 * is stored in the crtc timings. We use the requested mode to do this
11521 * computation to clearly distinguish it from the adjusted mode, which
11522 * can be changed by the connectors in the below retry loop.
11523 */
Daniel Vetter196cd5d2017-01-25 07:26:56 +010011524 drm_mode_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080011525 &pipe_config->pipe_src_w,
11526 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011527
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011528 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011529 if (connector_state->crtc != crtc)
11530 continue;
11531
11532 encoder = to_intel_encoder(connector_state->best_encoder);
11533
Ville Syrjäläe25148d2016-06-22 21:57:09 +030011534 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
11535 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11536 goto fail;
11537 }
11538
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011539 /*
11540 * Determine output_types before calling the .compute_config()
11541 * hooks so that the hooks can use this information safely.
11542 */
11543 pipe_config->output_types |= 1 << encoder->type;
11544 }
11545
Daniel Vettere29c22c2013-02-21 00:00:16 +010011546encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020011547 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020011548 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020011549 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011550
Daniel Vetter135c81b2013-07-21 21:37:09 +020011551 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011552 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
11553 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020011554
Daniel Vetter7758a112012-07-08 19:40:39 +020011555 /* Pass our mode to the connectors and the CRTC to give them a chance to
11556 * adjust it according to limitations or connector properties, and also
11557 * a chance to reject the mode entirely.
11558 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011559 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011560 if (connector_state->crtc != crtc)
11561 continue;
11562
11563 encoder = to_intel_encoder(connector_state->best_encoder);
11564
Maarten Lankhorst0a478c22016-08-09 17:04:05 +020011565 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
Daniel Vetterefea6e82013-07-21 21:36:59 +020011566 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020011567 goto fail;
11568 }
11569 }
11570
Daniel Vetterff9a6752013-06-01 17:16:21 +020011571 /* Set default port clock if not overwritten by the encoder. Needs to be
11572 * done afterwards in case the encoder adjusts the mode. */
11573 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011574 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010011575 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011576
Daniel Vettera43f6e02013-06-07 23:10:32 +020011577 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010011578 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020011579 DRM_DEBUG_KMS("CRTC fixup failed\n");
11580 goto fail;
11581 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010011582
11583 if (ret == RETRY) {
11584 if (WARN(!retry, "loop in pipe configuration computation\n")) {
11585 ret = -EINVAL;
11586 goto fail;
11587 }
11588
11589 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
11590 retry = false;
11591 goto encoder_retry;
11592 }
11593
Daniel Vettere8fa4272015-08-12 11:43:34 +020011594 /* Dithering seems to not pass-through bits correctly when it should, so
Manasi Navare611032b2017-01-24 08:21:49 -080011595 * only enable it on 6bpc panels and when its not a compliance
11596 * test requesting 6bpc video pattern.
11597 */
11598 pipe_config->dither = (pipe_config->pipe_bpp == 6*3) &&
11599 !pipe_config->dither_force_disable;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020011600 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011601 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011602
Daniel Vetter7758a112012-07-08 19:40:39 +020011603fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011604 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020011605}
11606
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011607static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020011608intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011609{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011610 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011611 struct drm_crtc_state *new_crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020011612 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020011613
Ville Syrjälä76688512014-01-10 11:28:06 +020011614 /* Double check state. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011615 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
11616 to_intel_crtc(crtc)->config = to_intel_crtc_state(new_crtc_state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020011617
11618 /* Update hwmode for vblank functions */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011619 if (new_crtc_state->active)
11620 crtc->hwmode = new_crtc_state->adjusted_mode;
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020011621 else
11622 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020011623
11624 /*
11625 * Update legacy state to satisfy fbc code. This can
11626 * be removed when fbc uses the atomic state.
11627 */
11628 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
11629 struct drm_plane_state *plane_state = crtc->primary->state;
11630
11631 crtc->primary->fb = plane_state->fb;
11632 crtc->x = plane_state->src_x >> 16;
11633 crtc->y = plane_state->src_y >> 16;
11634 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020011635 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020011636}
11637
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011638static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011639{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011640 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011641
11642 if (clock1 == clock2)
11643 return true;
11644
11645 if (!clock1 || !clock2)
11646 return false;
11647
11648 diff = abs(clock1 - clock2);
11649
11650 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
11651 return true;
11652
11653 return false;
11654}
11655
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011656static bool
11657intel_compare_m_n(unsigned int m, unsigned int n,
11658 unsigned int m2, unsigned int n2,
11659 bool exact)
11660{
11661 if (m == m2 && n == n2)
11662 return true;
11663
11664 if (exact || !m || !n || !m2 || !n2)
11665 return false;
11666
11667 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
11668
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011669 if (n > n2) {
11670 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011671 m2 <<= 1;
11672 n2 <<= 1;
11673 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011674 } else if (n < n2) {
11675 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011676 m <<= 1;
11677 n <<= 1;
11678 }
11679 }
11680
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011681 if (n != n2)
11682 return false;
11683
11684 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011685}
11686
11687static bool
11688intel_compare_link_m_n(const struct intel_link_m_n *m_n,
11689 struct intel_link_m_n *m2_n2,
11690 bool adjust)
11691{
11692 if (m_n->tu == m2_n2->tu &&
11693 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
11694 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
11695 intel_compare_m_n(m_n->link_m, m_n->link_n,
11696 m2_n2->link_m, m2_n2->link_n, !adjust)) {
11697 if (adjust)
11698 *m2_n2 = *m_n;
11699
11700 return true;
11701 }
11702
11703 return false;
11704}
11705
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011706static void __printf(3, 4)
11707pipe_config_err(bool adjust, const char *name, const char *format, ...)
11708{
11709 char *level;
11710 unsigned int category;
11711 struct va_format vaf;
11712 va_list args;
11713
11714 if (adjust) {
11715 level = KERN_DEBUG;
11716 category = DRM_UT_KMS;
11717 } else {
11718 level = KERN_ERR;
11719 category = DRM_UT_NONE;
11720 }
11721
11722 va_start(args, format);
11723 vaf.fmt = format;
11724 vaf.va = &args;
11725
11726 drm_printk(level, category, "mismatch in %s %pV", name, &vaf);
11727
11728 va_end(args);
11729}
11730
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011731static bool
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011732intel_pipe_config_compare(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011733 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011734 struct intel_crtc_state *pipe_config,
11735 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011736{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011737 bool ret = true;
11738
Daniel Vetter66e985c2013-06-05 13:34:20 +020011739#define PIPE_CONF_CHECK_X(name) \
11740 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011741 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011742 "(expected 0x%08x, found 0x%08x)\n", \
11743 current_config->name, \
11744 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011745 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011746 }
11747
Daniel Vetter08a24032013-04-19 11:25:34 +020011748#define PIPE_CONF_CHECK_I(name) \
11749 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011750 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter08a24032013-04-19 11:25:34 +020011751 "(expected %i, found %i)\n", \
11752 current_config->name, \
11753 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011754 ret = false; \
11755 }
11756
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011757#define PIPE_CONF_CHECK_P(name) \
11758 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011759 pipe_config_err(adjust, __stringify(name), \
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011760 "(expected %p, found %p)\n", \
11761 current_config->name, \
11762 pipe_config->name); \
11763 ret = false; \
11764 }
11765
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011766#define PIPE_CONF_CHECK_M_N(name) \
11767 if (!intel_compare_link_m_n(&current_config->name, \
11768 &pipe_config->name,\
11769 adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011770 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011771 "(expected tu %i gmch %i/%i link %i/%i, " \
11772 "found tu %i, gmch %i/%i link %i/%i)\n", \
11773 current_config->name.tu, \
11774 current_config->name.gmch_m, \
11775 current_config->name.gmch_n, \
11776 current_config->name.link_m, \
11777 current_config->name.link_n, \
11778 pipe_config->name.tu, \
11779 pipe_config->name.gmch_m, \
11780 pipe_config->name.gmch_n, \
11781 pipe_config->name.link_m, \
11782 pipe_config->name.link_n); \
11783 ret = false; \
11784 }
11785
Daniel Vetter55c561a2016-03-30 11:34:36 +020011786/* This is required for BDW+ where there is only one set of registers for
11787 * switching between high and low RR.
11788 * This macro can be used whenever a comparison has to be made between one
11789 * hw state and multiple sw state variables.
11790 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011791#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
11792 if (!intel_compare_link_m_n(&current_config->name, \
11793 &pipe_config->name, adjust) && \
11794 !intel_compare_link_m_n(&current_config->alt_name, \
11795 &pipe_config->name, adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011796 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011797 "(expected tu %i gmch %i/%i link %i/%i, " \
11798 "or tu %i gmch %i/%i link %i/%i, " \
11799 "found tu %i, gmch %i/%i link %i/%i)\n", \
11800 current_config->name.tu, \
11801 current_config->name.gmch_m, \
11802 current_config->name.gmch_n, \
11803 current_config->name.link_m, \
11804 current_config->name.link_n, \
11805 current_config->alt_name.tu, \
11806 current_config->alt_name.gmch_m, \
11807 current_config->alt_name.gmch_n, \
11808 current_config->alt_name.link_m, \
11809 current_config->alt_name.link_n, \
11810 pipe_config->name.tu, \
11811 pipe_config->name.gmch_m, \
11812 pipe_config->name.gmch_n, \
11813 pipe_config->name.link_m, \
11814 pipe_config->name.link_n); \
11815 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010011816 }
11817
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011818#define PIPE_CONF_CHECK_FLAGS(name, mask) \
11819 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011820 pipe_config_err(adjust, __stringify(name), \
11821 "(%x) (expected %i, found %i)\n", \
11822 (mask), \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011823 current_config->name & (mask), \
11824 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011825 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011826 }
11827
Ville Syrjälä5e550652013-09-06 23:29:07 +030011828#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
11829 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011830 pipe_config_err(adjust, __stringify(name), \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011831 "(expected %i, found %i)\n", \
11832 current_config->name, \
11833 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011834 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011835 }
11836
Daniel Vetterbb760062013-06-06 14:55:52 +020011837#define PIPE_CONF_QUIRK(quirk) \
11838 ((current_config->quirks | pipe_config->quirks) & (quirk))
11839
Daniel Vettereccb1402013-05-22 00:50:22 +020011840 PIPE_CONF_CHECK_I(cpu_transcoder);
11841
Daniel Vetter08a24032013-04-19 11:25:34 +020011842 PIPE_CONF_CHECK_I(has_pch_encoder);
11843 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011844 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020011845
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011846 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030011847 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011848
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011849 if (INTEL_GEN(dev_priv) < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011850 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011851
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011852 if (current_config->has_drrs)
11853 PIPE_CONF_CHECK_M_N(dp_m2_n2);
11854 } else
11855 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011856
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011857 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020011858
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011859 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
11860 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
11861 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
11862 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
11863 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
11864 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011865
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011866 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
11867 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
11868 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
11869 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
11870 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
11871 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011872
Daniel Vetterc93f54c2013-06-27 19:47:19 +020011873 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020011874 PIPE_CONF_CHECK_I(has_hdmi_sink);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011875 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010011876 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020011877 PIPE_CONF_CHECK_I(limited_color_range);
Shashank Sharma15953632017-03-13 16:54:03 +053011878
11879 PIPE_CONF_CHECK_I(hdmi_scrambling);
11880 PIPE_CONF_CHECK_I(hdmi_high_tmds_clock_ratio);
Jesse Barnese43823e2014-11-05 14:26:08 -080011881 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020011882
Daniel Vetter9ed109a2014-04-24 23:54:52 +020011883 PIPE_CONF_CHECK_I(has_audio);
11884
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011885 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011886 DRM_MODE_FLAG_INTERLACE);
11887
Daniel Vetterbb760062013-06-06 14:55:52 +020011888 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011889 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011890 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011891 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011892 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011893 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011894 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011895 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011896 DRM_MODE_FLAG_NVSYNC);
11897 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011898
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011899 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020011900 /* pfit ratios are autocomputed by the hw on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011901 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020011902 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011903 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020011904
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011905 if (!adjust) {
11906 PIPE_CONF_CHECK_I(pipe_src_w);
11907 PIPE_CONF_CHECK_I(pipe_src_h);
11908
11909 PIPE_CONF_CHECK_I(pch_pfit.enabled);
11910 if (current_config->pch_pfit.enabled) {
11911 PIPE_CONF_CHECK_X(pch_pfit.pos);
11912 PIPE_CONF_CHECK_X(pch_pfit.size);
11913 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020011914
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011915 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011916 PIPE_CONF_CHECK_CLOCK_FUZZY(pixel_rate);
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011917 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070011918
Jesse Barnese59150d2014-01-07 13:30:45 -080011919 /* BDW+ don't expose a synchronous way to read the state */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011920 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -080011921 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011922
Ville Syrjälä282740f2013-09-04 18:30:03 +030011923 PIPE_CONF_CHECK_I(double_wide);
11924
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011925 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011926 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020011927 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011928 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
11929 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030011930 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010011931 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000011932 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
11933 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
11934 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020011935
Ville Syrjälä47eacba2016-04-12 22:14:35 +030011936 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
11937 PIPE_CONF_CHECK_X(dsi_pll.div);
11938
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011939 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
Ville Syrjälä42571ae2013-09-06 23:29:00 +030011940 PIPE_CONF_CHECK_I(pipe_bpp);
11941
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011942 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080011943 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030011944
Daniel Vetter66e985c2013-06-05 13:34:20 +020011945#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020011946#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011947#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011948#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030011949#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020011950#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020011951
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011952 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011953}
11954
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011955static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
11956 const struct intel_crtc_state *pipe_config)
11957{
11958 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020011959 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011960 &pipe_config->fdi_m_n);
11961 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
11962
11963 /*
11964 * FDI already provided one idea for the dotclock.
11965 * Yell if the encoder disagrees.
11966 */
11967 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
11968 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
11969 fdi_dotclock, dotclock);
11970 }
11971}
11972
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011973static void verify_wm_state(struct drm_crtc *crtc,
11974 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000011975{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011976 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000011977 struct skl_ddb_allocation hw_ddb, *sw_ddb;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011978 struct skl_pipe_wm hw_wm, *sw_wm;
11979 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
11980 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011981 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11982 const enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011983 int plane, level, max_level = ilk_wm_max_level(dev_priv);
Damien Lespiau08db6652014-11-04 17:06:52 +000011984
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011985 if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000011986 return;
11987
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011988 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +020011989 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011990
Damien Lespiau08db6652014-11-04 17:06:52 +000011991 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
11992 sw_ddb = &dev_priv->wm.skl_hw.ddb;
11993
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011994 /* planes */
Matt Roper8b364b42016-10-26 15:51:28 -070011995 for_each_universal_plane(dev_priv, pipe, plane) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011996 hw_plane_wm = &hw_wm.planes[plane];
11997 sw_plane_wm = &sw_wm->planes[plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000011998
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011999 /* Watermarks */
12000 for (level = 0; level <= max_level; level++) {
12001 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
12002 &sw_plane_wm->wm[level]))
12003 continue;
Damien Lespiau08db6652014-11-04 17:06:52 +000012004
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012005 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
12006 pipe_name(pipe), plane + 1, level,
12007 sw_plane_wm->wm[level].plane_en,
12008 sw_plane_wm->wm[level].plane_res_b,
12009 sw_plane_wm->wm[level].plane_res_l,
12010 hw_plane_wm->wm[level].plane_en,
12011 hw_plane_wm->wm[level].plane_res_b,
12012 hw_plane_wm->wm[level].plane_res_l);
12013 }
12014
12015 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
12016 &sw_plane_wm->trans_wm)) {
12017 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
12018 pipe_name(pipe), plane + 1,
12019 sw_plane_wm->trans_wm.plane_en,
12020 sw_plane_wm->trans_wm.plane_res_b,
12021 sw_plane_wm->trans_wm.plane_res_l,
12022 hw_plane_wm->trans_wm.plane_en,
12023 hw_plane_wm->trans_wm.plane_res_b,
12024 hw_plane_wm->trans_wm.plane_res_l);
12025 }
12026
12027 /* DDB */
12028 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
12029 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
12030
12031 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040012032 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012033 pipe_name(pipe), plane + 1,
12034 sw_ddb_entry->start, sw_ddb_entry->end,
12035 hw_ddb_entry->start, hw_ddb_entry->end);
12036 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012037 }
12038
Lyude27082492016-08-24 07:48:10 +020012039 /*
12040 * cursor
12041 * If the cursor plane isn't active, we may not have updated it's ddb
12042 * allocation. In that case since the ddb allocation will be updated
12043 * once the plane becomes visible, we can skip this check
12044 */
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030012045 if (1) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012046 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
12047 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012048
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012049 /* Watermarks */
12050 for (level = 0; level <= max_level; level++) {
12051 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
12052 &sw_plane_wm->wm[level]))
12053 continue;
12054
12055 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
12056 pipe_name(pipe), level,
12057 sw_plane_wm->wm[level].plane_en,
12058 sw_plane_wm->wm[level].plane_res_b,
12059 sw_plane_wm->wm[level].plane_res_l,
12060 hw_plane_wm->wm[level].plane_en,
12061 hw_plane_wm->wm[level].plane_res_b,
12062 hw_plane_wm->wm[level].plane_res_l);
12063 }
12064
12065 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
12066 &sw_plane_wm->trans_wm)) {
12067 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
12068 pipe_name(pipe),
12069 sw_plane_wm->trans_wm.plane_en,
12070 sw_plane_wm->trans_wm.plane_res_b,
12071 sw_plane_wm->trans_wm.plane_res_l,
12072 hw_plane_wm->trans_wm.plane_en,
12073 hw_plane_wm->trans_wm.plane_res_b,
12074 hw_plane_wm->trans_wm.plane_res_l);
12075 }
12076
12077 /* DDB */
12078 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12079 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
12080
12081 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040012082 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
Lyude27082492016-08-24 07:48:10 +020012083 pipe_name(pipe),
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012084 sw_ddb_entry->start, sw_ddb_entry->end,
12085 hw_ddb_entry->start, hw_ddb_entry->end);
Lyude27082492016-08-24 07:48:10 +020012086 }
Damien Lespiau08db6652014-11-04 17:06:52 +000012087 }
12088}
12089
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012090static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012091verify_connector_state(struct drm_device *dev,
12092 struct drm_atomic_state *state,
12093 struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012094{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012095 struct drm_connector *connector;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012096 struct drm_connector_state *new_conn_state;
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012097 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012098
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012099 for_each_new_connector_in_state(state, connector, new_conn_state, i) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012100 struct drm_encoder *encoder = connector->encoder;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012101
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012102 if (new_conn_state->crtc != crtc)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012103 continue;
12104
Daniel Vetter5a21b662016-05-24 17:13:53 +020012105 intel_connector_verify_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012106
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012107 I915_STATE_WARN(new_conn_state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012108 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012109 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012110}
12111
12112static void
Daniel Vetter86b04262017-03-01 10:52:26 +010012113verify_encoder_state(struct drm_device *dev, struct drm_atomic_state *state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012114{
12115 struct intel_encoder *encoder;
Daniel Vetter86b04262017-03-01 10:52:26 +010012116 struct drm_connector *connector;
12117 struct drm_connector_state *old_conn_state, *new_conn_state;
12118 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012119
Damien Lespiaub2784e12014-08-05 11:29:37 +010012120 for_each_intel_encoder(dev, encoder) {
Daniel Vetter86b04262017-03-01 10:52:26 +010012121 bool enabled = false, found = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012122 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012123
12124 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12125 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012126 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012127
Daniel Vetter86b04262017-03-01 10:52:26 +010012128 for_each_oldnew_connector_in_state(state, connector, old_conn_state,
12129 new_conn_state, i) {
12130 if (old_conn_state->best_encoder == &encoder->base)
12131 found = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012132
Daniel Vetter86b04262017-03-01 10:52:26 +010012133 if (new_conn_state->best_encoder != &encoder->base)
12134 continue;
12135 found = enabled = true;
12136
12137 I915_STATE_WARN(new_conn_state->crtc !=
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012138 encoder->base.crtc,
12139 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012140 }
Daniel Vetter86b04262017-03-01 10:52:26 +010012141
12142 if (!found)
12143 continue;
Dave Airlie0e32b392014-05-02 14:02:48 +100012144
Rob Clarke2c719b2014-12-15 13:56:32 -050012145 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012146 "encoder's enabled state mismatch "
12147 "(expected %i, found %i)\n",
12148 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012149
12150 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012151 bool active;
12152
12153 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012154 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012155 "encoder detached but still enabled on pipe %c.\n",
12156 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012157 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012158 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012159}
12160
12161static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012162verify_crtc_state(struct drm_crtc *crtc,
12163 struct drm_crtc_state *old_crtc_state,
12164 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012165{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012166 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012167 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012168 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012169 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12170 struct intel_crtc_state *pipe_config, *sw_config;
12171 struct drm_atomic_state *old_state;
12172 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012173
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012174 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020012175 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012176 pipe_config = to_intel_crtc_state(old_crtc_state);
12177 memset(pipe_config, 0, sizeof(*pipe_config));
12178 pipe_config->base.crtc = crtc;
12179 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012180
Ville Syrjälä78108b72016-05-27 20:59:19 +030012181 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012182
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012183 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012184
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012185 /* hw state is inconsistent with the pipe quirk */
12186 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12187 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12188 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012189
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012190 I915_STATE_WARN(new_crtc_state->active != active,
12191 "crtc active state doesn't match with hw state "
12192 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012193
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012194 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
12195 "transitional active state does not match atomic hw state "
12196 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012197
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012198 for_each_encoder_on_crtc(dev, crtc, encoder) {
12199 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012200
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012201 active = encoder->get_hw_state(encoder, &pipe);
12202 I915_STATE_WARN(active != new_crtc_state->active,
12203 "[ENCODER:%i] active %i with crtc active %i\n",
12204 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012205
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012206 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12207 "Encoder connected to wrong pipe %c\n",
12208 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012209
Ville Syrjälä253c84c2016-06-22 21:57:01 +030012210 if (active) {
12211 pipe_config->output_types |= 1 << encoder->type;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012212 encoder->get_config(encoder, pipe_config);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030012213 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012214 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012215
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020012216 intel_crtc_compute_pixel_rate(pipe_config);
12217
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012218 if (!new_crtc_state->active)
12219 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012220
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012221 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012222
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012223 sw_config = to_intel_crtc_state(crtc->state);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012224 if (!intel_pipe_config_compare(dev_priv, sw_config,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012225 pipe_config, false)) {
12226 I915_STATE_WARN(1, "pipe state doesn't match!\n");
12227 intel_dump_pipe_config(intel_crtc, pipe_config,
12228 "[hw state]");
12229 intel_dump_pipe_config(intel_crtc, sw_config,
12230 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012231 }
12232}
12233
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012234static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012235verify_single_dpll_state(struct drm_i915_private *dev_priv,
12236 struct intel_shared_dpll *pll,
12237 struct drm_crtc *crtc,
12238 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012239{
12240 struct intel_dpll_hw_state dpll_hw_state;
12241 unsigned crtc_mask;
12242 bool active;
12243
12244 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12245
12246 DRM_DEBUG_KMS("%s\n", pll->name);
12247
12248 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
12249
12250 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
12251 I915_STATE_WARN(!pll->on && pll->active_mask,
12252 "pll in active use but not on in sw tracking\n");
12253 I915_STATE_WARN(pll->on && !pll->active_mask,
12254 "pll is on but not used by any active crtc\n");
12255 I915_STATE_WARN(pll->on != active,
12256 "pll on state mismatch (expected %i, found %i)\n",
12257 pll->on, active);
12258 }
12259
12260 if (!crtc) {
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012261 I915_STATE_WARN(pll->active_mask & ~pll->state.crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012262 "more active pll users than references: %x vs %x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012263 pll->active_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012264
12265 return;
12266 }
12267
12268 crtc_mask = 1 << drm_crtc_index(crtc);
12269
12270 if (new_state->active)
12271 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
12272 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
12273 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12274 else
12275 I915_STATE_WARN(pll->active_mask & crtc_mask,
12276 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
12277 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12278
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012279 I915_STATE_WARN(!(pll->state.crtc_mask & crtc_mask),
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012280 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012281 crtc_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012282
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012283 I915_STATE_WARN(pll->on && memcmp(&pll->state.hw_state,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012284 &dpll_hw_state,
12285 sizeof(dpll_hw_state)),
12286 "pll hw state mismatch\n");
12287}
12288
12289static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012290verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
12291 struct drm_crtc_state *old_crtc_state,
12292 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012293{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012294 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012295 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
12296 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
12297
12298 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012299 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012300
12301 if (old_state->shared_dpll &&
12302 old_state->shared_dpll != new_state->shared_dpll) {
12303 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
12304 struct intel_shared_dpll *pll = old_state->shared_dpll;
12305
12306 I915_STATE_WARN(pll->active_mask & crtc_mask,
12307 "pll active mismatch (didn't expect pipe %c in active mask)\n",
12308 pipe_name(drm_crtc_index(crtc)));
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012309 I915_STATE_WARN(pll->state.crtc_mask & crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012310 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
12311 pipe_name(drm_crtc_index(crtc)));
12312 }
12313}
12314
12315static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012316intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012317 struct drm_atomic_state *state,
12318 struct drm_crtc_state *old_state,
12319 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012320{
Daniel Vetter5a21b662016-05-24 17:13:53 +020012321 if (!needs_modeset(new_state) &&
12322 !to_intel_crtc_state(new_state)->update_pipe)
12323 return;
12324
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012325 verify_wm_state(crtc, new_state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012326 verify_connector_state(crtc->dev, state, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012327 verify_crtc_state(crtc, old_state, new_state);
12328 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012329}
12330
12331static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012332verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012333{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012334 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012335 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012336
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012337 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012338 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012339}
Daniel Vetter53589012013-06-05 13:34:16 +020012340
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012341static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012342intel_modeset_verify_disabled(struct drm_device *dev,
12343 struct drm_atomic_state *state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012344{
Daniel Vetter86b04262017-03-01 10:52:26 +010012345 verify_encoder_state(dev, state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012346 verify_connector_state(dev, state, NULL);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012347 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020012348}
12349
Ville Syrjälä80715b22014-05-15 20:23:23 +030012350static void update_scanline_offset(struct intel_crtc *crtc)
12351{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012352 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä80715b22014-05-15 20:23:23 +030012353
12354 /*
12355 * The scanline counter increments at the leading edge of hsync.
12356 *
12357 * On most platforms it starts counting from vtotal-1 on the
12358 * first active line. That means the scanline counter value is
12359 * always one less than what we would expect. Ie. just after
12360 * start of vblank, which also occurs at start of hsync (on the
12361 * last active line), the scanline counter will read vblank_start-1.
12362 *
12363 * On gen2 the scanline counter starts counting from 1 instead
12364 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12365 * to keep the value positive), instead of adding one.
12366 *
12367 * On HSW+ the behaviour of the scanline counter depends on the output
12368 * type. For DP ports it behaves like most other platforms, but on HDMI
12369 * there's an extra 1 line difference. So we need to add two instead of
12370 * one to the value.
12371 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012372 if (IS_GEN2(dev_priv)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030012373 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012374 int vtotal;
12375
Ville Syrjälä124abe02015-09-08 13:40:45 +030012376 vtotal = adjusted_mode->crtc_vtotal;
12377 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030012378 vtotal /= 2;
12379
12380 crtc->scanline_offset = vtotal - 1;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012381 } else if (HAS_DDI(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +030012382 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012383 crtc->scanline_offset = 2;
12384 } else
12385 crtc->scanline_offset = 1;
12386}
12387
Maarten Lankhorstad421372015-06-15 12:33:42 +020012388static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012389{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012390 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012391 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012392 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012393 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012394 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012395
12396 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012397 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012398
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012399 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012400 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012401 struct intel_shared_dpll *old_dpll =
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012402 to_intel_crtc_state(old_crtc_state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020012403
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012404 if (!needs_modeset(new_crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012405 continue;
12406
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012407 to_intel_crtc_state(new_crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012408
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012409 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012410 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012411
Ander Conselvan de Oliveiraa1c414e2016-12-29 17:22:07 +020012412 intel_release_shared_dpll(old_dpll, intel_crtc, state);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012413 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012414}
12415
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012416/*
12417 * This implements the workaround described in the "notes" section of the mode
12418 * set sequence documentation. When going from no pipes or single pipe to
12419 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12420 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12421 */
12422static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12423{
12424 struct drm_crtc_state *crtc_state;
12425 struct intel_crtc *intel_crtc;
12426 struct drm_crtc *crtc;
12427 struct intel_crtc_state *first_crtc_state = NULL;
12428 struct intel_crtc_state *other_crtc_state = NULL;
12429 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12430 int i;
12431
12432 /* look at all crtc's that are going to be enabled in during modeset */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012433 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012434 intel_crtc = to_intel_crtc(crtc);
12435
12436 if (!crtc_state->active || !needs_modeset(crtc_state))
12437 continue;
12438
12439 if (first_crtc_state) {
12440 other_crtc_state = to_intel_crtc_state(crtc_state);
12441 break;
12442 } else {
12443 first_crtc_state = to_intel_crtc_state(crtc_state);
12444 first_pipe = intel_crtc->pipe;
12445 }
12446 }
12447
12448 /* No workaround needed? */
12449 if (!first_crtc_state)
12450 return 0;
12451
12452 /* w/a possibly needed, check how many crtc's are already enabled. */
12453 for_each_intel_crtc(state->dev, intel_crtc) {
12454 struct intel_crtc_state *pipe_config;
12455
12456 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12457 if (IS_ERR(pipe_config))
12458 return PTR_ERR(pipe_config);
12459
12460 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12461
12462 if (!pipe_config->base.active ||
12463 needs_modeset(&pipe_config->base))
12464 continue;
12465
12466 /* 2 or more enabled crtcs means no need for w/a */
12467 if (enabled_pipe != INVALID_PIPE)
12468 return 0;
12469
12470 enabled_pipe = intel_crtc->pipe;
12471 }
12472
12473 if (enabled_pipe != INVALID_PIPE)
12474 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12475 else if (other_crtc_state)
12476 other_crtc_state->hsw_workaround_pipe = first_pipe;
12477
12478 return 0;
12479}
12480
Ville Syrjälä8d965612016-11-14 18:35:10 +020012481static int intel_lock_all_pipes(struct drm_atomic_state *state)
12482{
12483 struct drm_crtc *crtc;
12484
12485 /* Add all pipes to the state */
12486 for_each_crtc(state->dev, crtc) {
12487 struct drm_crtc_state *crtc_state;
12488
12489 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12490 if (IS_ERR(crtc_state))
12491 return PTR_ERR(crtc_state);
12492 }
12493
12494 return 0;
12495}
12496
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012497static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12498{
12499 struct drm_crtc *crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012500
Ville Syrjälä8d965612016-11-14 18:35:10 +020012501 /*
12502 * Add all pipes to the state, and force
12503 * a modeset on all the active ones.
12504 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012505 for_each_crtc(state->dev, crtc) {
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012506 struct drm_crtc_state *crtc_state;
12507 int ret;
12508
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012509 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12510 if (IS_ERR(crtc_state))
12511 return PTR_ERR(crtc_state);
12512
12513 if (!crtc_state->active || needs_modeset(crtc_state))
12514 continue;
12515
12516 crtc_state->mode_changed = true;
12517
12518 ret = drm_atomic_add_affected_connectors(state, crtc);
12519 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012520 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012521
12522 ret = drm_atomic_add_affected_planes(state, crtc);
12523 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012524 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012525 }
12526
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012527 return 0;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012528}
12529
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012530static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012531{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012532 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012533 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012534 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012535 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012536 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012537
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012538 if (!check_digital_port_conflicts(state)) {
12539 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
12540 return -EINVAL;
12541 }
12542
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012543 intel_state->modeset = true;
12544 intel_state->active_crtcs = dev_priv->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012545 intel_state->cdclk.logical = dev_priv->cdclk.logical;
12546 intel_state->cdclk.actual = dev_priv->cdclk.actual;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012547
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012548 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12549 if (new_crtc_state->active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012550 intel_state->active_crtcs |= 1 << i;
12551 else
12552 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070012553
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012554 if (old_crtc_state->active != new_crtc_state->active)
Matt Roper8b4a7d02016-05-12 07:06:00 -070012555 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012556 }
12557
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012558 /*
12559 * See if the config requires any additional preparation, e.g.
12560 * to adjust global state with pipes off. We need to do this
12561 * here so we can get the modeset_pipe updated config for the new
12562 * mode set on this crtc. For other crtcs we need to use the
12563 * adjusted_mode bits in the crtc directly.
12564 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012565 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030012566 ret = dev_priv->display.modeset_calc_cdclk(state);
12567 if (ret < 0)
12568 return ret;
12569
Ville Syrjälä8d965612016-11-14 18:35:10 +020012570 /*
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012571 * Writes to dev_priv->cdclk.logical must protected by
Ville Syrjälä8d965612016-11-14 18:35:10 +020012572 * holding all the crtc locks, even if we don't end up
12573 * touching the hardware
12574 */
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012575 if (!intel_cdclk_state_compare(&dev_priv->cdclk.logical,
12576 &intel_state->cdclk.logical)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020012577 ret = intel_lock_all_pipes(state);
12578 if (ret < 0)
12579 return ret;
12580 }
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012581
Ville Syrjälä8d965612016-11-14 18:35:10 +020012582 /* All pipes must be switched off while we change the cdclk. */
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012583 if (!intel_cdclk_state_compare(&dev_priv->cdclk.actual,
12584 &intel_state->cdclk.actual)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020012585 ret = intel_modeset_all_pipes(state);
12586 if (ret < 0)
12587 return ret;
12588 }
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010012589
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012590 DRM_DEBUG_KMS("New cdclk calculated to be logical %u kHz, actual %u kHz\n",
12591 intel_state->cdclk.logical.cdclk,
12592 intel_state->cdclk.actual.cdclk);
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012593 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012594 to_intel_atomic_state(state)->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012595 }
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012596
Maarten Lankhorstad421372015-06-15 12:33:42 +020012597 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012598
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012599 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020012600 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012601
Maarten Lankhorstad421372015-06-15 12:33:42 +020012602 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012603}
12604
Matt Roperaa363132015-09-24 15:53:18 -070012605/*
12606 * Handle calculation of various watermark data at the end of the atomic check
12607 * phase. The code here should be run after the per-crtc and per-plane 'check'
12608 * handlers to ensure that all derived state has been updated.
12609 */
Matt Roper55994c22016-05-12 07:06:08 -070012610static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070012611{
12612 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070012613 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070012614
12615 /* Is there platform-specific watermark information to calculate? */
12616 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070012617 return dev_priv->display.compute_global_watermarks(state);
12618
12619 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070012620}
12621
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012622/**
12623 * intel_atomic_check - validate state object
12624 * @dev: drm device
12625 * @state: state to validate
12626 */
12627static int intel_atomic_check(struct drm_device *dev,
12628 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012629{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012630 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070012631 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012632 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012633 struct drm_crtc_state *old_crtc_state, *crtc_state;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012634 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012635 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012636
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012637 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012638 if (ret)
12639 return ret;
12640
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012641 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012642 struct intel_crtc_state *pipe_config =
12643 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012644
12645 /* Catch I915_MODE_FLAG_INHERITED */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012646 if (crtc_state->mode.private_flags != old_crtc_state->mode.private_flags)
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012647 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012648
Daniel Vetter26495482015-07-15 14:15:52 +020012649 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012650 continue;
12651
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012652 if (!crtc_state->enable) {
12653 any_ms = true;
12654 continue;
12655 }
12656
Daniel Vetter26495482015-07-15 14:15:52 +020012657 /* FIXME: For only active_changed we shouldn't need to do any
12658 * state recomputation at all. */
12659
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012660 ret = drm_atomic_add_affected_connectors(state, crtc);
12661 if (ret)
12662 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012663
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012664 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012665 if (ret) {
12666 intel_dump_pipe_config(to_intel_crtc(crtc),
12667 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012668 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012669 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012670
Jani Nikula73831232015-11-19 10:26:30 +020012671 if (i915.fastboot &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012672 intel_pipe_config_compare(dev_priv,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012673 to_intel_crtc_state(old_crtc_state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012674 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020012675 crtc_state->mode_changed = false;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012676 pipe_config->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020012677 }
12678
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012679 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020012680 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012681
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012682 ret = drm_atomic_add_affected_planes(state, crtc);
12683 if (ret)
12684 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012685
Daniel Vetter26495482015-07-15 14:15:52 +020012686 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
12687 needs_modeset(crtc_state) ?
12688 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012689 }
12690
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012691 if (any_ms) {
12692 ret = intel_modeset_checks(state);
12693
12694 if (ret)
12695 return ret;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012696 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012697 intel_state->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012698 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012699
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012700 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070012701 if (ret)
12702 return ret;
12703
Paulo Zanonif51be2e2016-01-19 11:35:50 -020012704 intel_fbc_choose_crtc(dev_priv, state);
Matt Roper55994c22016-05-12 07:06:08 -070012705 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012706}
12707
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012708static int intel_atomic_prepare_commit(struct drm_device *dev,
Chris Wilsond07f0e52016-10-28 13:58:44 +010012709 struct drm_atomic_state *state)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012710{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012711 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012712 struct drm_crtc_state *crtc_state;
12713 struct drm_crtc *crtc;
12714 int i, ret;
12715
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012716 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012717 if (state->legacy_cursor_update)
12718 continue;
12719
12720 ret = intel_crtc_wait_for_pending_flips(crtc);
12721 if (ret)
12722 return ret;
12723
12724 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
12725 flush_workqueue(dev_priv->wq);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012726 }
12727
Maarten Lankhorstf9356752015-08-18 13:40:05 +020012728 ret = mutex_lock_interruptible(&dev->struct_mutex);
12729 if (ret)
12730 return ret;
12731
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012732 ret = drm_atomic_helper_prepare_planes(dev, state);
Chris Wilsonf7e58382016-04-13 17:35:07 +010012733 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012734
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012735 return ret;
12736}
12737
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012738u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
12739{
12740 struct drm_device *dev = crtc->base.dev;
12741
12742 if (!dev->max_vblank_count)
12743 return drm_accurate_vblank_count(&crtc->base);
12744
12745 return dev->driver->get_vblank_counter(dev, crtc->pipe);
12746}
12747
Daniel Vetter5a21b662016-05-24 17:13:53 +020012748static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
12749 struct drm_i915_private *dev_priv,
12750 unsigned crtc_mask)
Maarten Lankhorste8861672016-02-24 11:24:26 +010012751{
Daniel Vetter5a21b662016-05-24 17:13:53 +020012752 unsigned last_vblank_count[I915_MAX_PIPES];
12753 enum pipe pipe;
12754 int ret;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012755
Daniel Vetter5a21b662016-05-24 17:13:53 +020012756 if (!crtc_mask)
12757 return;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012758
Daniel Vetter5a21b662016-05-24 17:13:53 +020012759 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020012760 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
12761 pipe);
Maarten Lankhorste8861672016-02-24 11:24:26 +010012762
Daniel Vetter5a21b662016-05-24 17:13:53 +020012763 if (!((1 << pipe) & crtc_mask))
Maarten Lankhorste8861672016-02-24 11:24:26 +010012764 continue;
12765
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012766 ret = drm_crtc_vblank_get(&crtc->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012767 if (WARN_ON(ret != 0)) {
12768 crtc_mask &= ~(1 << pipe);
12769 continue;
12770 }
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012771
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012772 last_vblank_count[pipe] = drm_crtc_vblank_count(&crtc->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012773 }
12774
12775 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020012776 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
12777 pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012778 long lret;
12779
12780 if (!((1 << pipe) & crtc_mask))
12781 continue;
12782
12783 lret = wait_event_timeout(dev->vblank[pipe].queue,
12784 last_vblank_count[pipe] !=
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012785 drm_crtc_vblank_count(&crtc->base),
Daniel Vetter5a21b662016-05-24 17:13:53 +020012786 msecs_to_jiffies(50));
12787
12788 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
12789
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012790 drm_crtc_vblank_put(&crtc->base);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012791 }
12792}
12793
Daniel Vetter5a21b662016-05-24 17:13:53 +020012794static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012795{
Daniel Vetter5a21b662016-05-24 17:13:53 +020012796 /* fb updated, need to unpin old fb */
12797 if (crtc_state->fb_changed)
12798 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012799
Daniel Vetter5a21b662016-05-24 17:13:53 +020012800 /* wm changes, need vblank before final wm's */
12801 if (crtc_state->update_wm_post)
12802 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012803
Ville Syrjälä5eeb7982017-03-02 19:15:00 +020012804 if (crtc_state->wm.need_postvbl_update)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012805 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012806
Daniel Vetter5a21b662016-05-24 17:13:53 +020012807 return false;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012808}
12809
Lyude896e5bb2016-08-24 07:48:09 +020012810static void intel_update_crtc(struct drm_crtc *crtc,
12811 struct drm_atomic_state *state,
12812 struct drm_crtc_state *old_crtc_state,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012813 struct drm_crtc_state *new_crtc_state,
Lyude896e5bb2016-08-24 07:48:09 +020012814 unsigned int *crtc_vblank_mask)
12815{
12816 struct drm_device *dev = crtc->dev;
12817 struct drm_i915_private *dev_priv = to_i915(dev);
12818 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012819 struct intel_crtc_state *pipe_config = to_intel_crtc_state(new_crtc_state);
12820 bool modeset = needs_modeset(new_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012821
12822 if (modeset) {
12823 update_scanline_offset(intel_crtc);
12824 dev_priv->display.crtc_enable(pipe_config, state);
12825 } else {
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012826 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12827 pipe_config);
Lyude896e5bb2016-08-24 07:48:09 +020012828 }
12829
12830 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12831 intel_fbc_enable(
12832 intel_crtc, pipe_config,
12833 to_intel_plane_state(crtc->primary->state));
12834 }
12835
12836 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
12837
12838 if (needs_vblank_wait(pipe_config))
12839 *crtc_vblank_mask |= drm_crtc_mask(crtc);
12840}
12841
12842static void intel_update_crtcs(struct drm_atomic_state *state,
12843 unsigned int *crtc_vblank_mask)
12844{
12845 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012846 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyude896e5bb2016-08-24 07:48:09 +020012847 int i;
12848
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012849 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12850 if (!new_crtc_state->active)
Lyude896e5bb2016-08-24 07:48:09 +020012851 continue;
12852
12853 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012854 new_crtc_state, crtc_vblank_mask);
Lyude896e5bb2016-08-24 07:48:09 +020012855 }
12856}
12857
Lyude27082492016-08-24 07:48:10 +020012858static void skl_update_crtcs(struct drm_atomic_state *state,
12859 unsigned int *crtc_vblank_mask)
12860{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012861 struct drm_i915_private *dev_priv = to_i915(state->dev);
Lyude27082492016-08-24 07:48:10 +020012862 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
12863 struct drm_crtc *crtc;
Lyudece0ba282016-09-15 10:46:35 -040012864 struct intel_crtc *intel_crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012865 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyudece0ba282016-09-15 10:46:35 -040012866 struct intel_crtc_state *cstate;
Lyude27082492016-08-24 07:48:10 +020012867 unsigned int updated = 0;
12868 bool progress;
12869 enum pipe pipe;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012870 int i;
12871
12872 const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {};
12873
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012874 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012875 /* ignore allocations for crtc's that have been turned off. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012876 if (new_crtc_state->active)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012877 entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012878
12879 /*
12880 * Whenever the number of active pipes changes, we need to make sure we
12881 * update the pipes in the right order so that their ddb allocations
12882 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
12883 * cause pipe underruns and other bad stuff.
12884 */
12885 do {
Lyude27082492016-08-24 07:48:10 +020012886 progress = false;
12887
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012888 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Lyude27082492016-08-24 07:48:10 +020012889 bool vbl_wait = false;
12890 unsigned int cmask = drm_crtc_mask(crtc);
Lyudece0ba282016-09-15 10:46:35 -040012891
12892 intel_crtc = to_intel_crtc(crtc);
12893 cstate = to_intel_crtc_state(crtc->state);
12894 pipe = intel_crtc->pipe;
Lyude27082492016-08-24 07:48:10 +020012895
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012896 if (updated & cmask || !cstate->base.active)
Lyude27082492016-08-24 07:48:10 +020012897 continue;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012898
12899 if (skl_ddb_allocation_overlaps(entries, &cstate->wm.skl.ddb, i))
Lyude27082492016-08-24 07:48:10 +020012900 continue;
12901
12902 updated |= cmask;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012903 entries[i] = &cstate->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012904
12905 /*
12906 * If this is an already active pipe, it's DDB changed,
12907 * and this isn't the last pipe that needs updating
12908 * then we need to wait for a vblank to pass for the
12909 * new ddb allocation to take effect.
12910 */
Lyudece0ba282016-09-15 10:46:35 -040012911 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
Maarten Lankhorst512b5522016-11-08 13:55:34 +010012912 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012913 !new_crtc_state->active_changed &&
Lyude27082492016-08-24 07:48:10 +020012914 intel_state->wm_results.dirty_pipes != updated)
12915 vbl_wait = true;
12916
12917 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012918 new_crtc_state, crtc_vblank_mask);
Lyude27082492016-08-24 07:48:10 +020012919
12920 if (vbl_wait)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012921 intel_wait_for_vblank(dev_priv, pipe);
Lyude27082492016-08-24 07:48:10 +020012922
12923 progress = true;
12924 }
12925 } while (progress);
12926}
12927
Chris Wilsonba318c62017-02-02 20:47:41 +000012928static void intel_atomic_helper_free_state(struct drm_i915_private *dev_priv)
12929{
12930 struct intel_atomic_state *state, *next;
12931 struct llist_node *freed;
12932
12933 freed = llist_del_all(&dev_priv->atomic_helper.free_list);
12934 llist_for_each_entry_safe(state, next, freed, freed)
12935 drm_atomic_state_put(&state->base);
12936}
12937
12938static void intel_atomic_helper_free_state_worker(struct work_struct *work)
12939{
12940 struct drm_i915_private *dev_priv =
12941 container_of(work, typeof(*dev_priv), atomic_helper.free_work);
12942
12943 intel_atomic_helper_free_state(dev_priv);
12944}
12945
Daniel Vetter94f05022016-06-14 18:01:00 +020012946static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012947{
Daniel Vetter94f05022016-06-14 18:01:00 +020012948 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012949 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012950 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012951 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012952 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012953 struct intel_crtc_state *intel_cstate;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012954 bool hw_check = intel_state->modeset;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020012955 u64 put_domains[I915_MAX_PIPES] = {};
Daniel Vetter5a21b662016-05-24 17:13:53 +020012956 unsigned crtc_vblank_mask = 0;
Chris Wilsone95433c2016-10-28 13:58:27 +010012957 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020012958
Daniel Vetterea0000f2016-06-13 16:13:46 +020012959 drm_atomic_helper_wait_for_dependencies(state);
12960
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012961 if (intel_state->modeset)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012962 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012963
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012964 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012965 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12966
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012967 if (needs_modeset(new_crtc_state) ||
12968 to_intel_crtc_state(new_crtc_state)->update_pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012969 hw_check = true;
12970
12971 put_domains[to_intel_crtc(crtc)->pipe] =
12972 modeset_get_crtc_power_domains(crtc,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012973 to_intel_crtc_state(new_crtc_state));
Daniel Vetter5a21b662016-05-24 17:13:53 +020012974 }
12975
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012976 if (!needs_modeset(new_crtc_state))
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012977 continue;
12978
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012979 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12980 to_intel_crtc_state(new_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010012981
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020012982 if (old_crtc_state->active) {
12983 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorst4a806552016-08-09 17:04:01 +020012984 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012985 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020012986 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012987 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020012988
12989 /*
12990 * Underruns don't always raise
12991 * interrupts, so check manually.
12992 */
12993 intel_check_cpu_fifo_underruns(dev_priv);
12994 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010012995
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012996 if (!crtc->state->active) {
12997 /*
12998 * Make sure we don't call initial_watermarks
12999 * for ILK-style watermark updates.
Ville Syrjäläff32c542017-03-02 19:14:57 +020013000 *
13001 * No clue what this is supposed to achieve.
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013002 */
Ville Syrjäläff32c542017-03-02 19:14:57 +020013003 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013004 dev_priv->display.initial_watermarks(intel_state,
13005 to_intel_crtc_state(crtc->state));
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013006 }
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013007 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013008 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013009
Daniel Vetterea9d7582012-07-10 10:42:52 +020013010 /* Only after disabling all output pipelines that will be changed can we
13011 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013012 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013013
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013014 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013015 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013016
Ville Syrjäläb0587e42017-01-26 21:52:01 +020013017 intel_set_cdclk(dev_priv, &dev_priv->cdclk.actual);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010013018
Lyude656d1b82016-08-17 15:55:54 -040013019 /*
13020 * SKL workaround: bspec recommends we disable the SAGV when we
13021 * have more then one pipe enabled
13022 */
Paulo Zanoni56feca92016-09-22 18:00:28 -030013023 if (!intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030013024 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040013025
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013026 intel_modeset_verify_disabled(dev, state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013027 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013028
Lyude896e5bb2016-08-24 07:48:09 +020013029 /* Complete the events for pipes that have now been disabled */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013030 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
13031 bool modeset = needs_modeset(new_crtc_state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013032
Daniel Vetter1f7528c2016-06-13 16:13:45 +020013033 /* Complete events for now disable pipes here. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013034 if (modeset && !new_crtc_state->active && new_crtc_state->event) {
Daniel Vetter1f7528c2016-06-13 16:13:45 +020013035 spin_lock_irq(&dev->event_lock);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013036 drm_crtc_send_vblank_event(crtc, new_crtc_state->event);
Daniel Vetter1f7528c2016-06-13 16:13:45 +020013037 spin_unlock_irq(&dev->event_lock);
13038
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013039 new_crtc_state->event = NULL;
Daniel Vetter1f7528c2016-06-13 16:13:45 +020013040 }
Matt Ropered4a6a72016-02-23 17:20:13 -080013041 }
13042
Lyude896e5bb2016-08-24 07:48:09 +020013043 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
13044 dev_priv->display.update_crtcs(state, &crtc_vblank_mask);
13045
Daniel Vetter94f05022016-06-14 18:01:00 +020013046 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
13047 * already, but still need the state for the delayed optimization. To
13048 * fix this:
13049 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
13050 * - schedule that vblank worker _before_ calling hw_done
13051 * - at the start of commit_tail, cancel it _synchrously
13052 * - switch over to the vblank wait helper in the core after that since
13053 * we don't need out special handling any more.
13054 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020013055 if (!state->legacy_cursor_update)
13056 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
13057
13058 /*
13059 * Now that the vblank has passed, we can go ahead and program the
13060 * optimal watermarks on platforms that need two-step watermark
13061 * programming.
13062 *
13063 * TODO: Move this (and other cleanup) to an async worker eventually.
13064 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013065 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
13066 intel_cstate = to_intel_crtc_state(new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013067
13068 if (dev_priv->display.optimize_watermarks)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013069 dev_priv->display.optimize_watermarks(intel_state,
13070 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013071 }
13072
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013073 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020013074 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
13075
13076 if (put_domains[i])
13077 modeset_put_power_domains(dev_priv, put_domains[i]);
13078
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013079 intel_modeset_verify_crtc(crtc, state, old_crtc_state, new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013080 }
13081
Paulo Zanoni56feca92016-09-22 18:00:28 -030013082 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030013083 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040013084
Daniel Vetter94f05022016-06-14 18:01:00 +020013085 drm_atomic_helper_commit_hw_done(state);
13086
Daniel Vetter5a21b662016-05-24 17:13:53 +020013087 if (intel_state->modeset)
13088 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
13089
13090 mutex_lock(&dev->struct_mutex);
13091 drm_atomic_helper_cleanup_planes(dev, state);
13092 mutex_unlock(&dev->struct_mutex);
13093
Daniel Vetterea0000f2016-06-13 16:13:46 +020013094 drm_atomic_helper_commit_cleanup_done(state);
13095
Chris Wilson08536952016-10-14 13:18:18 +010013096 drm_atomic_state_put(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013097
Mika Kuoppala75714942015-12-16 09:26:48 +020013098 /* As one of the primary mmio accessors, KMS has a high likelihood
13099 * of triggering bugs in unclaimed access. After we finish
13100 * modesetting, see if an error has been flagged, and if so
13101 * enable debugging for the next modeset - and hope we catch
13102 * the culprit.
13103 *
13104 * XXX note that we assume display power is on at this point.
13105 * This might hold true now but we need to add pm helper to check
13106 * unclaimed only when the hardware is on, as atomic commits
13107 * can happen also when the device is completely off.
13108 */
13109 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Chris Wilsonba318c62017-02-02 20:47:41 +000013110
13111 intel_atomic_helper_free_state(dev_priv);
Daniel Vetter94f05022016-06-14 18:01:00 +020013112}
13113
13114static void intel_atomic_commit_work(struct work_struct *work)
13115{
Chris Wilsonc004a902016-10-28 13:58:45 +010013116 struct drm_atomic_state *state =
13117 container_of(work, struct drm_atomic_state, commit_work);
13118
Daniel Vetter94f05022016-06-14 18:01:00 +020013119 intel_atomic_commit_tail(state);
13120}
13121
Chris Wilsonc004a902016-10-28 13:58:45 +010013122static int __i915_sw_fence_call
13123intel_atomic_commit_ready(struct i915_sw_fence *fence,
13124 enum i915_sw_fence_notify notify)
13125{
13126 struct intel_atomic_state *state =
13127 container_of(fence, struct intel_atomic_state, commit_ready);
13128
13129 switch (notify) {
13130 case FENCE_COMPLETE:
13131 if (state->base.commit_work.func)
13132 queue_work(system_unbound_wq, &state->base.commit_work);
13133 break;
13134
13135 case FENCE_FREE:
Chris Wilsoneb955ee2017-01-23 21:29:39 +000013136 {
13137 struct intel_atomic_helper *helper =
13138 &to_i915(state->base.dev)->atomic_helper;
13139
13140 if (llist_add(&state->freed, &helper->free_list))
13141 schedule_work(&helper->free_work);
13142 break;
13143 }
Chris Wilsonc004a902016-10-28 13:58:45 +010013144 }
13145
13146 return NOTIFY_DONE;
13147}
13148
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013149static void intel_atomic_track_fbs(struct drm_atomic_state *state)
13150{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013151 struct drm_plane_state *old_plane_state, *new_plane_state;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013152 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013153 int i;
13154
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013155 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i)
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010013156 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013157 intel_fb_obj(new_plane_state->fb),
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010013158 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013159}
13160
Daniel Vetter94f05022016-06-14 18:01:00 +020013161/**
13162 * intel_atomic_commit - commit validated state object
13163 * @dev: DRM device
13164 * @state: the top-level driver state object
13165 * @nonblock: nonblocking commit
13166 *
13167 * This function commits a top-level state object that has been validated
13168 * with drm_atomic_helper_check().
13169 *
Daniel Vetter94f05022016-06-14 18:01:00 +020013170 * RETURNS
13171 * Zero for success or -errno.
13172 */
13173static int intel_atomic_commit(struct drm_device *dev,
13174 struct drm_atomic_state *state,
13175 bool nonblock)
13176{
13177 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010013178 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020013179 int ret = 0;
13180
Daniel Vetter94f05022016-06-14 18:01:00 +020013181 ret = drm_atomic_helper_setup_commit(state, nonblock);
13182 if (ret)
13183 return ret;
13184
Chris Wilsonc004a902016-10-28 13:58:45 +010013185 drm_atomic_state_get(state);
13186 i915_sw_fence_init(&intel_state->commit_ready,
13187 intel_atomic_commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020013188
Chris Wilsond07f0e52016-10-28 13:58:44 +010013189 ret = intel_atomic_prepare_commit(dev, state);
Daniel Vetter94f05022016-06-14 18:01:00 +020013190 if (ret) {
13191 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Chris Wilsonc004a902016-10-28 13:58:45 +010013192 i915_sw_fence_commit(&intel_state->commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020013193 return ret;
13194 }
13195
Ville Syrjälä89520302017-03-29 17:21:23 +030013196 /*
13197 * The intel_legacy_cursor_update() fast path takes care
13198 * of avoiding the vblank waits for simple cursor
13199 * movement and flips. For cursor on/off and size changes,
13200 * we want to perform the vblank waits so that watermark
13201 * updates happen during the correct frames. Gen9+ have
13202 * double buffered watermarks and so shouldn't need this.
13203 *
13204 * Do this after drm_atomic_helper_setup_commit() and
13205 * intel_atomic_prepare_commit() because we still want
13206 * to skip the flip and fb cleanup waits. Although that
13207 * does risk yanking the mapping from under the display
13208 * engine.
13209 *
13210 * FIXME doing watermarks and fb cleanup from a vblank worker
13211 * (assuming we had any) would solve these problems.
13212 */
13213 if (INTEL_GEN(dev_priv) < 9)
13214 state->legacy_cursor_update = false;
13215
Daniel Vetter94f05022016-06-14 18:01:00 +020013216 drm_atomic_helper_swap_state(state, true);
13217 dev_priv->wm.distrust_bios_wm = false;
Ander Conselvan de Oliveira3c0fb582016-12-29 17:22:08 +020013218 intel_shared_dpll_swap_state(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013219 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020013220
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010013221 if (intel_state->modeset) {
13222 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13223 sizeof(intel_state->min_pixclk));
13224 dev_priv->active_crtcs = intel_state->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020013225 dev_priv->cdclk.logical = intel_state->cdclk.logical;
13226 dev_priv->cdclk.actual = intel_state->cdclk.actual;
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010013227 }
13228
Chris Wilson08536952016-10-14 13:18:18 +010013229 drm_atomic_state_get(state);
Chris Wilsonc004a902016-10-28 13:58:45 +010013230 INIT_WORK(&state->commit_work,
13231 nonblock ? intel_atomic_commit_work : NULL);
13232
13233 i915_sw_fence_commit(&intel_state->commit_ready);
13234 if (!nonblock) {
13235 i915_sw_fence_wait(&intel_state->commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020013236 intel_atomic_commit_tail(state);
Chris Wilsonc004a902016-10-28 13:58:45 +010013237 }
Mika Kuoppala75714942015-12-16 09:26:48 +020013238
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013239 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013240}
13241
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013242void intel_crtc_restore_mode(struct drm_crtc *crtc)
13243{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013244 struct drm_device *dev = crtc->dev;
13245 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013246 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013247 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013248
13249 state = drm_atomic_state_alloc(dev);
13250 if (!state) {
Ville Syrjälä78108b72016-05-27 20:59:19 +030013251 DRM_DEBUG_KMS("[CRTC:%d:%s] crtc restore failed, out of memory",
13252 crtc->base.id, crtc->name);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013253 return;
13254 }
13255
Daniel Vetterb260ac32017-04-03 10:32:52 +020013256 state->acquire_ctx = crtc->dev->mode_config.acquire_ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013257
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013258retry:
13259 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13260 ret = PTR_ERR_OR_ZERO(crtc_state);
13261 if (!ret) {
13262 if (!crtc_state->active)
13263 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013264
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013265 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013266 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013267 }
13268
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013269 if (ret == -EDEADLK) {
13270 drm_atomic_state_clear(state);
13271 drm_modeset_backoff(state->acquire_ctx);
13272 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013273 }
13274
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013275out:
Chris Wilson08536952016-10-14 13:18:18 +010013276 drm_atomic_state_put(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013277}
13278
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013279static const struct drm_crtc_funcs intel_crtc_funcs = {
Daniel Vetter3fab2f02017-04-03 10:32:57 +020013280 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013281 .set_config = drm_atomic_helper_set_config,
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000013282 .set_property = drm_atomic_helper_crtc_set_property,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013283 .destroy = intel_crtc_destroy,
Maarten Lankhorst4c01ded2016-12-22 11:33:23 +010013284 .page_flip = drm_atomic_helper_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013285 .atomic_duplicate_state = intel_crtc_duplicate_state,
13286 .atomic_destroy_state = intel_crtc_destroy_state,
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +010013287 .set_crc_source = intel_crtc_set_crc_source,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013288};
13289
Matt Roper6beb8c232014-12-01 15:40:14 -080013290/**
13291 * intel_prepare_plane_fb - Prepare fb for usage on plane
13292 * @plane: drm plane to prepare for
13293 * @fb: framebuffer to prepare for presentation
13294 *
13295 * Prepares a framebuffer for usage on a display plane. Generally this
13296 * involves pinning the underlying object and updating the frontbuffer tracking
13297 * bits. Some older platforms need special physical address handling for
13298 * cursor planes.
13299 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013300 * Must be called with struct_mutex held.
13301 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013302 * Returns 0 on success, negative error code on failure.
13303 */
13304int
13305intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010013306 struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013307{
Chris Wilsonc004a902016-10-28 13:58:45 +010013308 struct intel_atomic_state *intel_state =
13309 to_intel_atomic_state(new_state->state);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000013310 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013311 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013312 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013313 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc004a902016-10-28 13:58:45 +010013314 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013315
Chris Wilson57822dc2017-02-22 11:40:48 +000013316 if (obj) {
13317 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13318 INTEL_INFO(dev_priv)->cursor_needs_physical) {
Ville Syrjäläfabac482017-03-27 21:55:43 +030013319 const int align = intel_cursor_alignment(dev_priv);
Chris Wilson57822dc2017-02-22 11:40:48 +000013320
13321 ret = i915_gem_object_attach_phys(obj, align);
13322 if (ret) {
13323 DRM_DEBUG_KMS("failed to attach phys object\n");
13324 return ret;
13325 }
13326 } else {
13327 struct i915_vma *vma;
13328
13329 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
13330 if (IS_ERR(vma)) {
13331 DRM_DEBUG_KMS("failed to pin object\n");
13332 return PTR_ERR(vma);
13333 }
13334
13335 to_intel_plane_state(new_state)->vma = vma;
13336 }
13337 }
13338
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013339 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013340 return 0;
13341
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013342 if (old_obj) {
13343 struct drm_crtc_state *crtc_state =
Chris Wilsonc004a902016-10-28 13:58:45 +010013344 drm_atomic_get_existing_crtc_state(new_state->state,
13345 plane->state->crtc);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013346
13347 /* Big Hammer, we also need to ensure that any pending
13348 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13349 * current scanout is retired before unpinning the old
13350 * framebuffer. Note that we rely on userspace rendering
13351 * into the buffer attached to the pipe they are waiting
13352 * on. If not, userspace generates a GPU hang with IPEHR
13353 * point to the MI_WAIT_FOR_EVENT.
13354 *
13355 * This should only fail upon a hung GPU, in which case we
13356 * can safely continue.
13357 */
Chris Wilsonc004a902016-10-28 13:58:45 +010013358 if (needs_modeset(crtc_state)) {
13359 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
13360 old_obj->resv, NULL,
13361 false, 0,
13362 GFP_KERNEL);
13363 if (ret < 0)
13364 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010013365 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013366 }
13367
Chris Wilsonc004a902016-10-28 13:58:45 +010013368 if (new_state->fence) { /* explicit fencing */
13369 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
13370 new_state->fence,
13371 I915_FENCE_TIMEOUT,
13372 GFP_KERNEL);
13373 if (ret < 0)
13374 return ret;
13375 }
13376
Chris Wilsonc37efb92016-06-17 08:28:47 +010013377 if (!obj)
13378 return 0;
13379
Chris Wilsonc004a902016-10-28 13:58:45 +010013380 if (!new_state->fence) { /* implicit fencing */
13381 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
13382 obj->resv, NULL,
13383 false, I915_FENCE_TIMEOUT,
13384 GFP_KERNEL);
13385 if (ret < 0)
13386 return ret;
Chris Wilson6b5e90f2016-11-14 20:41:05 +000013387
13388 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
Chris Wilsonc004a902016-10-28 13:58:45 +010013389 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020013390
Chris Wilsond07f0e52016-10-28 13:58:44 +010013391 return 0;
Matt Roper6beb8c232014-12-01 15:40:14 -080013392}
13393
Matt Roper38f3ce32014-12-02 07:45:25 -080013394/**
13395 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13396 * @plane: drm plane to clean up for
13397 * @fb: old framebuffer that was on plane
13398 *
13399 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013400 *
13401 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013402 */
13403void
13404intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010013405 struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013406{
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013407 struct i915_vma *vma;
Matt Roper38f3ce32014-12-02 07:45:25 -080013408
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013409 /* Should only be called after a successful intel_prepare_plane_fb()! */
13410 vma = fetch_and_zero(&to_intel_plane_state(old_state)->vma);
13411 if (vma)
13412 intel_unpin_fb_vma(vma);
Matt Roper465c1202014-05-29 08:06:54 -070013413}
13414
Chandra Konduru6156a452015-04-27 13:48:39 -070013415int
13416skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13417{
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013418 struct drm_i915_private *dev_priv;
Chandra Konduru6156a452015-04-27 13:48:39 -070013419 int max_scale;
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013420 int crtc_clock, max_dotclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013421
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010013422 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070013423 return DRM_PLANE_HELPER_NO_SCALING;
13424
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013425 dev_priv = to_i915(intel_crtc->base.dev);
Chandra Konduru6156a452015-04-27 13:48:39 -070013426
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013427 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
13428 max_dotclk = to_intel_atomic_state(crtc_state->base.state)->cdclk.logical.cdclk;
13429
13430 if (IS_GEMINILAKE(dev_priv))
13431 max_dotclk *= 2;
13432
13433 if (WARN_ON_ONCE(!crtc_clock || max_dotclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013434 return DRM_PLANE_HELPER_NO_SCALING;
13435
13436 /*
13437 * skl max scale is lower of:
13438 * close to 3 but not 3, -1 is for that purpose
13439 * or
13440 * cdclk/crtc_clock
13441 */
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013442 max_scale = min((1 << 16) * 3 - 1,
13443 (1 << 8) * ((max_dotclk << 8) / crtc_clock));
Chandra Konduru6156a452015-04-27 13:48:39 -070013444
13445 return max_scale;
13446}
13447
Matt Roper465c1202014-05-29 08:06:54 -070013448static int
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013449intel_check_primary_plane(struct intel_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013450 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013451 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013452{
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013453 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Matt Roper2b875c22014-12-01 15:40:13 -080013454 struct drm_crtc *crtc = state->base.crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070013455 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013456 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13457 bool can_position = false;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013458 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013459
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013460 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020013461 /* use scaler when colorkey is not required */
13462 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
13463 min_scale = 1;
13464 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
13465 }
Sonika Jindald8106362015-04-10 14:37:28 +053013466 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013467 }
Sonika Jindald8106362015-04-10 14:37:28 +053013468
Daniel Vettercc926382016-08-15 10:41:47 +020013469 ret = drm_plane_helper_check_state(&state->base,
13470 &state->clip,
13471 min_scale, max_scale,
13472 can_position, true);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013473 if (ret)
13474 return ret;
13475
Daniel Vettercc926382016-08-15 10:41:47 +020013476 if (!state->base.fb)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013477 return 0;
13478
13479 if (INTEL_GEN(dev_priv) >= 9) {
13480 ret = skl_check_plane_surface(state);
13481 if (ret)
13482 return ret;
Ville Syrjäläa0864d52017-03-23 21:27:09 +020013483
13484 state->ctl = skl_plane_ctl(crtc_state, state);
13485 } else {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +020013486 ret = i9xx_check_plane_surface(state);
13487 if (ret)
13488 return ret;
13489
Ville Syrjäläa0864d52017-03-23 21:27:09 +020013490 state->ctl = i9xx_plane_ctl(crtc_state, state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013491 }
13492
13493 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070013494}
13495
Daniel Vetter5a21b662016-05-24 17:13:53 +020013496static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13497 struct drm_crtc_state *old_crtc_state)
13498{
13499 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040013500 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013501 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Lyudeb707aa52016-09-15 10:56:06 -040013502 struct intel_crtc_state *intel_cstate =
13503 to_intel_crtc_state(crtc->state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013504 struct intel_crtc_state *old_intel_cstate =
Daniel Vetter5a21b662016-05-24 17:13:53 +020013505 to_intel_crtc_state(old_crtc_state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013506 struct intel_atomic_state *old_intel_state =
13507 to_intel_atomic_state(old_crtc_state->state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013508 bool modeset = needs_modeset(crtc->state);
13509
Maarten Lankhorst567f0792017-02-28 15:28:47 +010013510 if (!modeset &&
13511 (intel_cstate->base.color_mgmt_changed ||
13512 intel_cstate->update_pipe)) {
13513 intel_color_set_csc(crtc->state);
13514 intel_color_load_luts(crtc->state);
13515 }
13516
Daniel Vetter5a21b662016-05-24 17:13:53 +020013517 /* Perform vblank evasion around commit operation */
13518 intel_pipe_update_start(intel_crtc);
13519
13520 if (modeset)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013521 goto out;
Daniel Vetter5a21b662016-05-24 17:13:53 +020013522
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013523 if (intel_cstate->update_pipe)
13524 intel_update_pipe_config(intel_crtc, old_intel_cstate);
13525 else if (INTEL_GEN(dev_priv) >= 9)
Daniel Vetter5a21b662016-05-24 17:13:53 +020013526 skl_detach_scalers(intel_crtc);
Lyude62e0fb82016-08-22 12:50:08 -040013527
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013528out:
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013529 if (dev_priv->display.atomic_update_watermarks)
13530 dev_priv->display.atomic_update_watermarks(old_intel_state,
13531 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013532}
13533
13534static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13535 struct drm_crtc_state *old_crtc_state)
13536{
13537 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13538
13539 intel_pipe_update_end(intel_crtc, NULL);
13540}
13541
Matt Ropercf4c7c12014-12-04 10:27:42 -080013542/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013543 * intel_plane_destroy - destroy a plane
13544 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013545 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013546 * Common destruction function for all types of planes (primary, cursor,
13547 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013548 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013549void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013550{
Matt Roper465c1202014-05-29 08:06:54 -070013551 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030013552 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070013553}
13554
Matt Roper65a3fea2015-01-21 16:35:42 -080013555const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013556 .update_plane = drm_atomic_helper_update_plane,
13557 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013558 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013559 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013560 .atomic_get_property = intel_plane_atomic_get_property,
13561 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013562 .atomic_duplicate_state = intel_plane_duplicate_state,
13563 .atomic_destroy_state = intel_plane_destroy_state,
Matt Roper465c1202014-05-29 08:06:54 -070013564};
13565
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013566static int
13567intel_legacy_cursor_update(struct drm_plane *plane,
13568 struct drm_crtc *crtc,
13569 struct drm_framebuffer *fb,
13570 int crtc_x, int crtc_y,
13571 unsigned int crtc_w, unsigned int crtc_h,
13572 uint32_t src_x, uint32_t src_y,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013573 uint32_t src_w, uint32_t src_h,
13574 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013575{
13576 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
13577 int ret;
13578 struct drm_plane_state *old_plane_state, *new_plane_state;
13579 struct intel_plane *intel_plane = to_intel_plane(plane);
13580 struct drm_framebuffer *old_fb;
13581 struct drm_crtc_state *crtc_state = crtc->state;
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013582 struct i915_vma *old_vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013583
13584 /*
13585 * When crtc is inactive or there is a modeset pending,
13586 * wait for it to complete in the slowpath
13587 */
13588 if (!crtc_state->active || needs_modeset(crtc_state) ||
13589 to_intel_crtc_state(crtc_state)->update_pipe)
13590 goto slow;
13591
13592 old_plane_state = plane->state;
13593
13594 /*
13595 * If any parameters change that may affect watermarks,
13596 * take the slowpath. Only changing fb or position should be
13597 * in the fastpath.
13598 */
13599 if (old_plane_state->crtc != crtc ||
13600 old_plane_state->src_w != src_w ||
13601 old_plane_state->src_h != src_h ||
13602 old_plane_state->crtc_w != crtc_w ||
13603 old_plane_state->crtc_h != crtc_h ||
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013604 !old_plane_state->fb != !fb)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013605 goto slow;
13606
13607 new_plane_state = intel_plane_duplicate_state(plane);
13608 if (!new_plane_state)
13609 return -ENOMEM;
13610
13611 drm_atomic_set_fb_for_plane(new_plane_state, fb);
13612
13613 new_plane_state->src_x = src_x;
13614 new_plane_state->src_y = src_y;
13615 new_plane_state->src_w = src_w;
13616 new_plane_state->src_h = src_h;
13617 new_plane_state->crtc_x = crtc_x;
13618 new_plane_state->crtc_y = crtc_y;
13619 new_plane_state->crtc_w = crtc_w;
13620 new_plane_state->crtc_h = crtc_h;
13621
13622 ret = intel_plane_atomic_check_with_state(to_intel_crtc_state(crtc->state),
13623 to_intel_plane_state(new_plane_state));
13624 if (ret)
13625 goto out_free;
13626
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013627 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
13628 if (ret)
13629 goto out_free;
13630
13631 if (INTEL_INFO(dev_priv)->cursor_needs_physical) {
Ville Syrjäläfabac482017-03-27 21:55:43 +030013632 int align = intel_cursor_alignment(dev_priv);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013633
13634 ret = i915_gem_object_attach_phys(intel_fb_obj(fb), align);
13635 if (ret) {
13636 DRM_DEBUG_KMS("failed to attach phys object\n");
13637 goto out_unlock;
13638 }
13639 } else {
13640 struct i915_vma *vma;
13641
13642 vma = intel_pin_and_fence_fb_obj(fb, new_plane_state->rotation);
13643 if (IS_ERR(vma)) {
13644 DRM_DEBUG_KMS("failed to pin object\n");
13645
13646 ret = PTR_ERR(vma);
13647 goto out_unlock;
13648 }
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013649
13650 to_intel_plane_state(new_plane_state)->vma = vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013651 }
13652
13653 old_fb = old_plane_state->fb;
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013654 old_vma = to_intel_plane_state(old_plane_state)->vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013655
13656 i915_gem_track_fb(intel_fb_obj(old_fb), intel_fb_obj(fb),
13657 intel_plane->frontbuffer_bit);
13658
13659 /* Swap plane state */
13660 new_plane_state->fence = old_plane_state->fence;
13661 *to_intel_plane_state(old_plane_state) = *to_intel_plane_state(new_plane_state);
13662 new_plane_state->fence = NULL;
13663 new_plane_state->fb = old_fb;
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013664 to_intel_plane_state(new_plane_state)->vma = old_vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013665
Ville Syrjälä72259532017-03-02 19:15:05 +020013666 if (plane->state->visible) {
13667 trace_intel_update_plane(plane, to_intel_crtc(crtc));
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013668 intel_plane->update_plane(intel_plane,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013669 to_intel_crtc_state(crtc->state),
13670 to_intel_plane_state(plane->state));
Ville Syrjälä72259532017-03-02 19:15:05 +020013671 } else {
13672 trace_intel_disable_plane(plane, to_intel_crtc(crtc));
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013673 intel_plane->disable_plane(intel_plane, to_intel_crtc(crtc));
Ville Syrjälä72259532017-03-02 19:15:05 +020013674 }
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013675
13676 intel_cleanup_plane_fb(plane, new_plane_state);
13677
13678out_unlock:
13679 mutex_unlock(&dev_priv->drm.struct_mutex);
13680out_free:
13681 intel_plane_destroy_state(plane, new_plane_state);
13682 return ret;
13683
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013684slow:
13685 return drm_atomic_helper_update_plane(plane, crtc, fb,
13686 crtc_x, crtc_y, crtc_w, crtc_h,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013687 src_x, src_y, src_w, src_h, ctx);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013688}
13689
13690static const struct drm_plane_funcs intel_cursor_plane_funcs = {
13691 .update_plane = intel_legacy_cursor_update,
13692 .disable_plane = drm_atomic_helper_disable_plane,
13693 .destroy = intel_plane_destroy,
13694 .set_property = drm_atomic_helper_plane_set_property,
13695 .atomic_get_property = intel_plane_atomic_get_property,
13696 .atomic_set_property = intel_plane_atomic_set_property,
13697 .atomic_duplicate_state = intel_plane_duplicate_state,
13698 .atomic_destroy_state = intel_plane_destroy_state,
13699};
13700
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013701static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020013702intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper465c1202014-05-29 08:06:54 -070013703{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013704 struct intel_plane *primary = NULL;
13705 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013706 const uint32_t *intel_primary_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013707 unsigned int supported_rotations;
Thierry Reding45e37432015-08-12 16:54:28 +020013708 unsigned int num_formats;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013709 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013710
13711 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013712 if (!primary) {
13713 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013714 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013715 }
Matt Roper465c1202014-05-29 08:06:54 -070013716
Matt Roper8e7d6882015-01-21 16:35:41 -080013717 state = intel_create_plane_state(&primary->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013718 if (!state) {
13719 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013720 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013721 }
13722
Matt Roper8e7d6882015-01-21 16:35:41 -080013723 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013724
Matt Roper465c1202014-05-29 08:06:54 -070013725 primary->can_scale = false;
13726 primary->max_downscale = 1;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013727 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru6156a452015-04-27 13:48:39 -070013728 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013729 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013730 }
Matt Roper465c1202014-05-29 08:06:54 -070013731 primary->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013732 /*
13733 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
13734 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
13735 */
13736 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
13737 primary->plane = (enum plane) !pipe;
13738 else
13739 primary->plane = (enum plane) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013740 primary->id = PLANE_PRIMARY;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013741 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013742 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013743
Ville Syrjälä580503c2016-10-31 22:37:00 +020013744 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013745 intel_primary_formats = skl_primary_formats;
13746 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013747
13748 primary->update_plane = skylake_update_primary_plane;
13749 primary->disable_plane = skylake_disable_primary_plane;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013750 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013751 intel_primary_formats = i965_primary_formats;
13752 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013753
13754 primary->update_plane = i9xx_update_primary_plane;
13755 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013756 } else {
13757 intel_primary_formats = i8xx_primary_formats;
13758 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013759
13760 primary->update_plane = i9xx_update_primary_plane;
13761 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013762 }
13763
Ville Syrjälä580503c2016-10-31 22:37:00 +020013764 if (INTEL_GEN(dev_priv) >= 9)
13765 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13766 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013767 intel_primary_formats, num_formats,
13768 DRM_PLANE_TYPE_PRIMARY,
13769 "plane 1%c", pipe_name(pipe));
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013770 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä580503c2016-10-31 22:37:00 +020013771 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13772 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013773 intel_primary_formats, num_formats,
13774 DRM_PLANE_TYPE_PRIMARY,
13775 "primary %c", pipe_name(pipe));
13776 else
Ville Syrjälä580503c2016-10-31 22:37:00 +020013777 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13778 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013779 intel_primary_formats, num_formats,
13780 DRM_PLANE_TYPE_PRIMARY,
13781 "plane %c", plane_name(primary->plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013782 if (ret)
13783 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053013784
Dave Airlie5481e272016-10-25 16:36:13 +100013785 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013786 supported_rotations =
13787 DRM_ROTATE_0 | DRM_ROTATE_90 |
13788 DRM_ROTATE_180 | DRM_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +020013789 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
13790 supported_rotations =
13791 DRM_ROTATE_0 | DRM_ROTATE_180 |
13792 DRM_REFLECT_X;
Dave Airlie5481e272016-10-25 16:36:13 +100013793 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013794 supported_rotations =
13795 DRM_ROTATE_0 | DRM_ROTATE_180;
13796 } else {
13797 supported_rotations = DRM_ROTATE_0;
13798 }
13799
Dave Airlie5481e272016-10-25 16:36:13 +100013800 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013801 drm_plane_create_rotation_property(&primary->base,
13802 DRM_ROTATE_0,
13803 supported_rotations);
Sonika Jindal48404c12014-08-22 14:06:04 +053013804
Matt Roperea2c67b2014-12-23 10:41:52 -080013805 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13806
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013807 return primary;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013808
13809fail:
13810 kfree(state);
13811 kfree(primary);
13812
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013813 return ERR_PTR(ret);
Matt Roper465c1202014-05-29 08:06:54 -070013814}
13815
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013816static struct intel_plane *
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013817intel_cursor_plane_create(struct drm_i915_private *dev_priv,
13818 enum pipe pipe)
Matt Roper3d7d6512014-06-10 08:28:13 -070013819{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013820 struct intel_plane *cursor = NULL;
13821 struct intel_plane_state *state = NULL;
13822 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070013823
13824 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013825 if (!cursor) {
13826 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013827 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013828 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013829
Matt Roper8e7d6882015-01-21 16:35:41 -080013830 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013831 if (!state) {
13832 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013833 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013834 }
13835
Matt Roper8e7d6882015-01-21 16:35:41 -080013836 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013837
Matt Roper3d7d6512014-06-10 08:28:13 -070013838 cursor->can_scale = false;
13839 cursor->max_downscale = 1;
13840 cursor->pipe = pipe;
13841 cursor->plane = pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013842 cursor->id = PLANE_CURSOR;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013843 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013844
13845 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
13846 cursor->update_plane = i845_update_cursor;
13847 cursor->disable_plane = i845_disable_cursor;
Ville Syrjälä659056f2017-03-27 21:55:39 +030013848 cursor->check_plane = i845_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013849 } else {
13850 cursor->update_plane = i9xx_update_cursor;
13851 cursor->disable_plane = i9xx_disable_cursor;
Ville Syrjälä659056f2017-03-27 21:55:39 +030013852 cursor->check_plane = i9xx_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013853 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013854
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030013855 cursor->cursor.base = ~0;
13856 cursor->cursor.cntl = ~0;
Ville Syrjälä024faac2017-03-27 21:55:42 +030013857
13858 if (IS_I845G(dev_priv) || IS_I865G(dev_priv) || HAS_CUR_FBC(dev_priv))
13859 cursor->cursor.size = ~0;
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030013860
Ville Syrjälä580503c2016-10-31 22:37:00 +020013861 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013862 0, &intel_cursor_plane_funcs,
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013863 intel_cursor_formats,
13864 ARRAY_SIZE(intel_cursor_formats),
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013865 DRM_PLANE_TYPE_CURSOR,
13866 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013867 if (ret)
13868 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013869
Dave Airlie5481e272016-10-25 16:36:13 +100013870 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013871 drm_plane_create_rotation_property(&cursor->base,
13872 DRM_ROTATE_0,
13873 DRM_ROTATE_0 |
13874 DRM_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013875
Ville Syrjälä580503c2016-10-31 22:37:00 +020013876 if (INTEL_GEN(dev_priv) >= 9)
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013877 state->scaler_id = -1;
13878
Matt Roperea2c67b2014-12-23 10:41:52 -080013879 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13880
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013881 return cursor;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013882
13883fail:
13884 kfree(state);
13885 kfree(cursor);
13886
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013887 return ERR_PTR(ret);
Matt Roper3d7d6512014-06-10 08:28:13 -070013888}
13889
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013890static void intel_crtc_init_scalers(struct intel_crtc *crtc,
13891 struct intel_crtc_state *crtc_state)
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013892{
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013893 struct intel_crtc_scaler_state *scaler_state =
13894 &crtc_state->scaler_state;
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013895 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013896 int i;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013897
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013898 crtc->num_scalers = dev_priv->info.num_scalers[crtc->pipe];
13899 if (!crtc->num_scalers)
13900 return;
13901
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013902 for (i = 0; i < crtc->num_scalers; i++) {
13903 struct intel_scaler *scaler = &scaler_state->scalers[i];
13904
13905 scaler->in_use = 0;
13906 scaler->mode = PS_SCALER_MODE_DYN;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013907 }
13908
13909 scaler_state->scaler_id = -1;
13910}
13911
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013912static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013913{
13914 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013915 struct intel_crtc_state *crtc_state = NULL;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013916 struct intel_plane *primary = NULL;
13917 struct intel_plane *cursor = NULL;
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013918 int sprite, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013919
Daniel Vetter955382f2013-09-19 14:05:45 +020013920 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013921 if (!intel_crtc)
13922 return -ENOMEM;
Jesse Barnes79e53942008-11-07 14:24:08 -080013923
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013924 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013925 if (!crtc_state) {
13926 ret = -ENOMEM;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013927 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013928 }
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013929 intel_crtc->config = crtc_state;
13930 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013931 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013932
Ville Syrjälä580503c2016-10-31 22:37:00 +020013933 primary = intel_primary_plane_create(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013934 if (IS_ERR(primary)) {
13935 ret = PTR_ERR(primary);
Matt Roper3d7d6512014-06-10 08:28:13 -070013936 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013937 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013938 intel_crtc->plane_ids_mask |= BIT(primary->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013939
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013940 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013941 struct intel_plane *plane;
13942
Ville Syrjälä580503c2016-10-31 22:37:00 +020013943 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013944 if (IS_ERR(plane)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013945 ret = PTR_ERR(plane);
13946 goto fail;
13947 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013948 intel_crtc->plane_ids_mask |= BIT(plane->id);
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013949 }
13950
Ville Syrjälä580503c2016-10-31 22:37:00 +020013951 cursor = intel_cursor_plane_create(dev_priv, pipe);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013952 if (IS_ERR(cursor)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013953 ret = PTR_ERR(cursor);
Matt Roper3d7d6512014-06-10 08:28:13 -070013954 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013955 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013956 intel_crtc->plane_ids_mask |= BIT(cursor->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013957
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013958 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013959 &primary->base, &cursor->base,
13960 &intel_crtc_funcs,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030013961 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070013962 if (ret)
13963 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013964
Jesse Barnes80824002009-09-10 15:28:06 -070013965 intel_crtc->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013966 intel_crtc->plane = primary->plane;
Jesse Barnes80824002009-09-10 15:28:06 -070013967
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013968 /* initialize shared scalers */
13969 intel_crtc_init_scalers(intel_crtc, crtc_state);
13970
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013971 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13972 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020013973 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = intel_crtc;
13974 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = intel_crtc;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013975
Jesse Barnes79e53942008-11-07 14:24:08 -080013976 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013977
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000013978 intel_color_init(&intel_crtc->base);
13979
Daniel Vetter87b6b102014-05-15 15:33:46 +020013980 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013981
13982 return 0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013983
13984fail:
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013985 /*
13986 * drm_mode_config_cleanup() will free up any
13987 * crtcs/planes already initialized.
13988 */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013989 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013990 kfree(intel_crtc);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013991
13992 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013993}
13994
Jesse Barnes752aa882013-10-31 18:55:49 +020013995enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13996{
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013997 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013998
Rob Clark51fd3712013-11-19 12:10:12 -050013999 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014000
Daniel Vetter51ec53d2017-03-01 10:52:24 +010014001 if (!connector->base.state->crtc)
Jesse Barnes752aa882013-10-31 18:55:49 +020014002 return INVALID_PIPE;
14003
Daniel Vetter51ec53d2017-03-01 10:52:24 +010014004 return to_intel_crtc(connector->base.state->crtc)->pipe;
Jesse Barnes752aa882013-10-31 18:55:49 +020014005}
14006
Carl Worth08d7b3d2009-04-29 14:43:54 -070014007int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014008 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014009{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014010 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014011 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014012 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014013
Rob Clark7707e652014-07-17 23:30:04 -040014014 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010014015 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014016 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014017
Rob Clark7707e652014-07-17 23:30:04 -040014018 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014019 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014020
Daniel Vetterc05422d2009-08-11 16:05:30 +020014021 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014022}
14023
Daniel Vetter66a92782012-07-12 20:08:18 +020014024static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014025{
Daniel Vetter66a92782012-07-12 20:08:18 +020014026 struct drm_device *dev = encoder->base.dev;
14027 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014028 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014029 int entry = 0;
14030
Damien Lespiaub2784e12014-08-05 11:29:37 +010014031 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014032 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014033 index_mask |= (1 << entry);
14034
Jesse Barnes79e53942008-11-07 14:24:08 -080014035 entry++;
14036 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014037
Jesse Barnes79e53942008-11-07 14:24:08 -080014038 return index_mask;
14039}
14040
Ville Syrjälä646d5772016-10-31 22:37:14 +020014041static bool has_edp_a(struct drm_i915_private *dev_priv)
Chris Wilson4d302442010-12-14 19:21:29 +000014042{
Ville Syrjälä646d5772016-10-31 22:37:14 +020014043 if (!IS_MOBILE(dev_priv))
Chris Wilson4d302442010-12-14 19:21:29 +000014044 return false;
14045
14046 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14047 return false;
14048
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014049 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014050 return false;
14051
14052 return true;
14053}
14054
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014055static bool intel_crt_present(struct drm_i915_private *dev_priv)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014056{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014057 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau884497e2013-12-03 13:56:23 +000014058 return false;
14059
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010014060 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014061 return false;
14062
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014063 if (IS_CHERRYVIEW(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014064 return false;
14065
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010014066 if (HAS_PCH_LPT_H(dev_priv) &&
14067 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
Ville Syrjälä65e472e2015-12-01 23:28:55 +020014068 return false;
14069
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014070 /* DDI E can't be used if DDI A requires 4 lanes */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010014071 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014072 return false;
14073
Ville Syrjäläe4abb732015-12-01 23:31:33 +020014074 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014075 return false;
14076
14077 return true;
14078}
14079
Imre Deak8090ba82016-08-10 14:07:33 +030014080void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
14081{
14082 int pps_num;
14083 int pps_idx;
14084
14085 if (HAS_DDI(dev_priv))
14086 return;
14087 /*
14088 * This w/a is needed at least on CPT/PPT, but to be sure apply it
14089 * everywhere where registers can be write protected.
14090 */
14091 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14092 pps_num = 2;
14093 else
14094 pps_num = 1;
14095
14096 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
14097 u32 val = I915_READ(PP_CONTROL(pps_idx));
14098
14099 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
14100 I915_WRITE(PP_CONTROL(pps_idx), val);
14101 }
14102}
14103
Imre Deak44cb7342016-08-10 14:07:29 +030014104static void intel_pps_init(struct drm_i915_private *dev_priv)
14105{
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020014106 if (HAS_PCH_SPLIT(dev_priv) || IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +030014107 dev_priv->pps_mmio_base = PCH_PPS_BASE;
14108 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14109 dev_priv->pps_mmio_base = VLV_PPS_BASE;
14110 else
14111 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030014112
14113 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030014114}
14115
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014116static void intel_setup_outputs(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -080014117{
Chris Wilson4ef69c72010-09-09 15:14:28 +010014118 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014119 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014120
Imre Deak44cb7342016-08-10 14:07:29 +030014121 intel_pps_init(dev_priv);
14122
Imre Deak97a824e12016-06-21 11:51:47 +030014123 /*
14124 * intel_edp_init_connector() depends on this completing first, to
14125 * prevent the registeration of both eDP and LVDS and the incorrect
14126 * sharing of the PPS.
14127 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014128 intel_lvds_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014129
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014130 if (intel_crt_present(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014131 intel_crt_init(dev_priv);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014132
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020014133 if (IS_GEN9_LP(dev_priv)) {
Vandana Kannanc776eb22014-08-19 12:05:01 +053014134 /*
14135 * FIXME: Broxton doesn't support port detection via the
14136 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14137 * detect the ports.
14138 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014139 intel_ddi_init(dev_priv, PORT_A);
14140 intel_ddi_init(dev_priv, PORT_B);
14141 intel_ddi_init(dev_priv, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020014142
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014143 intel_dsi_init(dev_priv);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010014144 } else if (HAS_DDI(dev_priv)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014145 int found;
14146
Jesse Barnesde31fac2015-03-06 15:53:32 -080014147 /*
14148 * Haswell uses DDI functions to detect digital outputs.
14149 * On SKL pre-D0 the strap isn't connected, so we assume
14150 * it's there.
14151 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014152 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014153 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080014154 if (found || IS_GEN9_BC(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014155 intel_ddi_init(dev_priv, PORT_A);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014156
14157 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14158 * register */
14159 found = I915_READ(SFUSE_STRAP);
14160
14161 if (found & SFUSE_STRAP_DDIB_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014162 intel_ddi_init(dev_priv, PORT_B);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014163 if (found & SFUSE_STRAP_DDIC_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014164 intel_ddi_init(dev_priv, PORT_C);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014165 if (found & SFUSE_STRAP_DDID_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014166 intel_ddi_init(dev_priv, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014167 /*
14168 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14169 */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080014170 if (IS_GEN9_BC(dev_priv) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014171 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14172 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14173 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014174 intel_ddi_init(dev_priv, PORT_E);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014175
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010014176 } else if (HAS_PCH_SPLIT(dev_priv)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014177 int found;
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000014178 dpd_is_edp = intel_dp_is_edp(dev_priv, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014179
Ville Syrjälä646d5772016-10-31 22:37:14 +020014180 if (has_edp_a(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014181 intel_dp_init(dev_priv, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014182
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014183 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014184 /* PCH SDVOB multiplex with HDMIB */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014185 found = intel_sdvo_init(dev_priv, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014186 if (!found)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014187 intel_hdmi_init(dev_priv, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014188 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014189 intel_dp_init(dev_priv, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014190 }
14191
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014192 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014193 intel_hdmi_init(dev_priv, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014194
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014195 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014196 intel_hdmi_init(dev_priv, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014197
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014198 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014199 intel_dp_init(dev_priv, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014200
Daniel Vetter270b3042012-10-27 15:52:05 +020014201 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014202 intel_dp_init(dev_priv, PCH_DP_D, PORT_D);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014203 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014204 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010014205
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014206 /*
14207 * The DP_DETECTED bit is the latched state of the DDC
14208 * SDA pin at boot. However since eDP doesn't require DDC
14209 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14210 * eDP ports may have been muxed to an alternate function.
14211 * Thus we can't rely on the DP_DETECTED bit alone to detect
14212 * eDP ports. Consult the VBT as well as DP_DETECTED to
14213 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030014214 *
14215 * Sadly the straps seem to be missing sometimes even for HDMI
14216 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
14217 * and VBT for the presence of the port. Additionally we can't
14218 * trust the port type the VBT declares as we've seen at least
14219 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014220 */
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000014221 has_edp = intel_dp_is_edp(dev_priv, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014222 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
14223 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014224 has_edp &= intel_dp_init(dev_priv, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014225 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014226 intel_hdmi_init(dev_priv, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014227
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000014228 has_edp = intel_dp_is_edp(dev_priv, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014229 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
14230 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014231 has_edp &= intel_dp_init(dev_priv, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014232 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014233 intel_hdmi_init(dev_priv, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014234
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014235 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014236 /*
14237 * eDP not supported on port D,
14238 * so no need to worry about it
14239 */
14240 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
14241 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014242 intel_dp_init(dev_priv, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014243 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014244 intel_hdmi_init(dev_priv, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014245 }
14246
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014247 intel_dsi_init(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014248 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014249 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014250
Paulo Zanonie2debe92013-02-18 19:00:27 -030014251 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014252 DRM_DEBUG_KMS("probing SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014253 found = intel_sdvo_init(dev_priv, GEN3_SDVOB, PORT_B);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014254 if (!found && IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014255 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014256 intel_hdmi_init(dev_priv, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014257 }
Ma Ling27185ae2009-08-24 13:50:23 +080014258
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014259 if (!found && IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014260 intel_dp_init(dev_priv, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014261 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014262
14263 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014264
Paulo Zanonie2debe92013-02-18 19:00:27 -030014265 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014266 DRM_DEBUG_KMS("probing SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014267 found = intel_sdvo_init(dev_priv, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014268 }
Ma Ling27185ae2009-08-24 13:50:23 +080014269
Paulo Zanonie2debe92013-02-18 19:00:27 -030014270 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014271
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014272 if (IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014273 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014274 intel_hdmi_init(dev_priv, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014275 }
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014276 if (IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014277 intel_dp_init(dev_priv, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014278 }
Ma Ling27185ae2009-08-24 13:50:23 +080014279
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014280 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014281 intel_dp_init(dev_priv, DP_D, PORT_D);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014282 } else if (IS_GEN2(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014283 intel_dvo_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014284
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +000014285 if (SUPPORTS_TV(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014286 intel_tv_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014287
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014288 intel_psr_init(dev_priv);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014289
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014290 for_each_intel_encoder(&dev_priv->drm, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014291 encoder->base.possible_crtcs = encoder->crtc_mask;
14292 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014293 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014294 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014295
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014296 intel_init_pch_refclk(dev_priv);
Daniel Vetter270b3042012-10-27 15:52:05 +020014297
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014298 drm_helper_move_panel_connectors_to_head(&dev_priv->drm);
Jesse Barnes79e53942008-11-07 14:24:08 -080014299}
14300
14301static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14302{
14303 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014304
Daniel Vetteref2d6332014-02-10 18:00:38 +010014305 drm_framebuffer_cleanup(fb);
Chris Wilson70001cd2017-02-16 09:46:21 +000014306
Chris Wilsondd689282017-03-01 15:41:28 +000014307 i915_gem_object_lock(intel_fb->obj);
14308 WARN_ON(!intel_fb->obj->framebuffer_references--);
14309 i915_gem_object_unlock(intel_fb->obj);
14310
Chris Wilsonf8c417c2016-07-20 13:31:53 +010014311 i915_gem_object_put(intel_fb->obj);
Chris Wilson70001cd2017-02-16 09:46:21 +000014312
Jesse Barnes79e53942008-11-07 14:24:08 -080014313 kfree(intel_fb);
14314}
14315
14316static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014317 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014318 unsigned int *handle)
14319{
14320 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014321 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014322
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014323 if (obj->userptr.mm) {
14324 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14325 return -EINVAL;
14326 }
14327
Chris Wilson05394f32010-11-08 19:18:58 +000014328 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014329}
14330
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014331static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14332 struct drm_file *file,
14333 unsigned flags, unsigned color,
14334 struct drm_clip_rect *clips,
14335 unsigned num_clips)
14336{
Chris Wilson5a97bcc2017-02-22 11:40:46 +000014337 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014338
Chris Wilson5a97bcc2017-02-22 11:40:46 +000014339 i915_gem_object_flush_if_display(obj);
Chris Wilsond59b21e2017-02-22 11:40:49 +000014340 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014341
14342 return 0;
14343}
14344
Jesse Barnes79e53942008-11-07 14:24:08 -080014345static const struct drm_framebuffer_funcs intel_fb_funcs = {
14346 .destroy = intel_user_framebuffer_destroy,
14347 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014348 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014349};
14350
Damien Lespiaub3218032015-02-27 11:15:18 +000014351static
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014352u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
14353 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +000014354{
Chris Wilson24dbf512017-02-15 10:59:18 +000014355 u32 gen = INTEL_GEN(dev_priv);
Damien Lespiaub3218032015-02-27 11:15:18 +000014356
14357 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020014358 int cpp = drm_format_plane_cpp(pixel_format, 0);
14359
Damien Lespiaub3218032015-02-27 11:15:18 +000014360 /* "The stride in bytes must not exceed the of the size of 8K
14361 * pixels and 32K bytes."
14362 */
Ville Syrjäläac484962016-01-20 21:05:26 +020014363 return min(8192 * cpp, 32768);
Ville Syrjälä6401c372017-02-08 19:53:28 +020014364 } else if (gen >= 5 && !HAS_GMCH_DISPLAY(dev_priv)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014365 return 32*1024;
14366 } else if (gen >= 4) {
14367 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14368 return 16*1024;
14369 else
14370 return 32*1024;
14371 } else if (gen >= 3) {
14372 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14373 return 8*1024;
14374 else
14375 return 16*1024;
14376 } else {
14377 /* XXX DSPC is limited to 4k tiled */
14378 return 8*1024;
14379 }
14380}
14381
Chris Wilson24dbf512017-02-15 10:59:18 +000014382static int intel_framebuffer_init(struct intel_framebuffer *intel_fb,
14383 struct drm_i915_gem_object *obj,
14384 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014385{
Chris Wilson24dbf512017-02-15 10:59:18 +000014386 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Eric Engestromb3c11ac2016-11-12 01:12:56 +000014387 struct drm_format_name_buf format_name;
Chris Wilsondd689282017-03-01 15:41:28 +000014388 u32 pitch_limit, stride_alignment;
14389 unsigned int tiling, stride;
Chris Wilson24dbf512017-02-15 10:59:18 +000014390 int ret = -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -080014391
Chris Wilsondd689282017-03-01 15:41:28 +000014392 i915_gem_object_lock(obj);
14393 obj->framebuffer_references++;
14394 tiling = i915_gem_object_get_tiling(obj);
14395 stride = i915_gem_object_get_stride(obj);
14396 i915_gem_object_unlock(obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014397
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014398 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014399 /*
14400 * If there's a fence, enforce that
14401 * the fb modifier and tiling mode match.
14402 */
14403 if (tiling != I915_TILING_NONE &&
14404 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014405 DRM_DEBUG_KMS("tiling_mode doesn't match fb modifier\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000014406 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014407 }
14408 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014409 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014410 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014411 } else if (tiling == I915_TILING_Y) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014412 DRM_DEBUG_KMS("No Y tiling for legacy addfb\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000014413 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014414 }
14415 }
14416
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014417 /* Passed in modifier sanity checking. */
14418 switch (mode_cmd->modifier[0]) {
14419 case I915_FORMAT_MOD_Y_TILED:
14420 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014421 if (INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014422 DRM_DEBUG_KMS("Unsupported tiling 0x%llx!\n",
14423 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000014424 goto err;
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014425 }
Ben Widawsky2f075562017-03-24 14:29:48 -070014426 case DRM_FORMAT_MOD_LINEAR:
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014427 case I915_FORMAT_MOD_X_TILED:
14428 break;
14429 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014430 DRM_DEBUG_KMS("Unsupported fb modifier 0x%llx!\n",
14431 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000014432 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014433 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014434
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014435 /*
14436 * gen2/3 display engine uses the fence if present,
14437 * so the tiling mode must match the fb modifier exactly.
14438 */
14439 if (INTEL_INFO(dev_priv)->gen < 4 &&
14440 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014441 DRM_DEBUG_KMS("tiling_mode must match fb modifier exactly on gen2/3\n");
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014442 goto err;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014443 }
14444
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014445 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000014446 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014447 if (mode_cmd->pitches[0] > pitch_limit) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014448 DRM_DEBUG_KMS("%s pitch (%u) must be at most %d\n",
Ben Widawsky2f075562017-03-24 14:29:48 -070014449 mode_cmd->modifier[0] != DRM_FORMAT_MOD_LINEAR ?
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014450 "tiled" : "linear",
14451 mode_cmd->pitches[0], pitch_limit);
Chris Wilson24dbf512017-02-15 10:59:18 +000014452 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014453 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014454
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014455 /*
14456 * If there's a fence, enforce that
14457 * the fb pitch and fence stride match.
14458 */
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014459 if (tiling != I915_TILING_NONE && mode_cmd->pitches[0] != stride) {
14460 DRM_DEBUG_KMS("pitch (%d) must match tiling stride (%d)\n",
14461 mode_cmd->pitches[0], stride);
Chris Wilson24dbf512017-02-15 10:59:18 +000014462 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014463 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014464
Ville Syrjälä57779d02012-10-31 17:50:14 +020014465 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014466 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014467 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014468 case DRM_FORMAT_RGB565:
14469 case DRM_FORMAT_XRGB8888:
14470 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014471 break;
14472 case DRM_FORMAT_XRGB1555:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014473 if (INTEL_GEN(dev_priv) > 3) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014474 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14475 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014476 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014477 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014478 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014479 case DRM_FORMAT_ABGR8888:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014480 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014481 INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014482 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14483 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014484 goto err;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014485 }
14486 break;
14487 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014488 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014489 case DRM_FORMAT_XBGR2101010:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014490 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014491 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14492 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014493 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014494 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014495 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014496 case DRM_FORMAT_ABGR2101010:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014497 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014498 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14499 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014500 goto err;
Damien Lespiau75312082015-05-15 19:06:01 +010014501 }
14502 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014503 case DRM_FORMAT_YUYV:
14504 case DRM_FORMAT_UYVY:
14505 case DRM_FORMAT_YVYU:
14506 case DRM_FORMAT_VYUY:
Ville Syrjäläab330812017-04-21 21:14:32 +030014507 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014508 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14509 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014510 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014511 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014512 break;
14513 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014514 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14515 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014516 goto err;
Chris Wilson57cd6502010-08-08 12:34:44 +010014517 }
14518
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014519 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14520 if (mode_cmd->offsets[0] != 0)
Chris Wilson24dbf512017-02-15 10:59:18 +000014521 goto err;
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014522
Chris Wilson24dbf512017-02-15 10:59:18 +000014523 drm_helper_mode_fill_fb_struct(&dev_priv->drm,
14524 &intel_fb->base, mode_cmd);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014525
14526 stride_alignment = intel_fb_stride_alignment(&intel_fb->base, 0);
14527 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014528 DRM_DEBUG_KMS("pitch (%d) must be at least %u byte aligned\n",
14529 mode_cmd->pitches[0], stride_alignment);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014530 goto err;
14531 }
14532
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014533 intel_fb->obj = obj;
14534
Ville Syrjälä6687c902015-09-15 13:16:41 +030014535 ret = intel_fill_fb_info(dev_priv, &intel_fb->base);
14536 if (ret)
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014537 goto err;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020014538
Chris Wilson24dbf512017-02-15 10:59:18 +000014539 ret = drm_framebuffer_init(obj->base.dev,
14540 &intel_fb->base,
14541 &intel_fb_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080014542 if (ret) {
14543 DRM_ERROR("framebuffer init failed %d\n", ret);
Chris Wilson24dbf512017-02-15 10:59:18 +000014544 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -080014545 }
14546
Jesse Barnes79e53942008-11-07 14:24:08 -080014547 return 0;
Chris Wilson24dbf512017-02-15 10:59:18 +000014548
14549err:
Chris Wilsondd689282017-03-01 15:41:28 +000014550 i915_gem_object_lock(obj);
14551 obj->framebuffer_references--;
14552 i915_gem_object_unlock(obj);
Chris Wilson24dbf512017-02-15 10:59:18 +000014553 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014554}
14555
Jesse Barnes79e53942008-11-07 14:24:08 -080014556static struct drm_framebuffer *
14557intel_user_framebuffer_create(struct drm_device *dev,
14558 struct drm_file *filp,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020014559 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014560{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014561 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014562 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014563 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014564
Chris Wilson03ac0642016-07-20 13:31:51 +010014565 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
14566 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014567 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014568
Chris Wilson24dbf512017-02-15 10:59:18 +000014569 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014570 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010014571 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014572
14573 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014574}
14575
Chris Wilson778e23a2016-12-05 14:29:39 +000014576static void intel_atomic_state_free(struct drm_atomic_state *state)
14577{
14578 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14579
14580 drm_atomic_state_default_release(state);
14581
14582 i915_sw_fence_fini(&intel_state->commit_ready);
14583
14584 kfree(state);
14585}
14586
Jesse Barnes79e53942008-11-07 14:24:08 -080014587static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014588 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014589 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014590 .atomic_check = intel_atomic_check,
14591 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014592 .atomic_state_alloc = intel_atomic_state_alloc,
14593 .atomic_state_clear = intel_atomic_state_clear,
Chris Wilson778e23a2016-12-05 14:29:39 +000014594 .atomic_state_free = intel_atomic_state_free,
Jesse Barnes79e53942008-11-07 14:24:08 -080014595};
14596
Imre Deak88212942016-03-16 13:38:53 +020014597/**
14598 * intel_init_display_hooks - initialize the display modesetting hooks
14599 * @dev_priv: device private
14600 */
14601void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070014602{
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020014603 intel_init_cdclk_hooks(dev_priv);
14604
Imre Deak88212942016-03-16 13:38:53 +020014605 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014606 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014607 dev_priv->display.get_initial_plane_config =
14608 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014609 dev_priv->display.crtc_compute_clock =
14610 haswell_crtc_compute_clock;
14611 dev_priv->display.crtc_enable = haswell_crtc_enable;
14612 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014613 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014614 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014615 dev_priv->display.get_initial_plane_config =
14616 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014617 dev_priv->display.crtc_compute_clock =
14618 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014619 dev_priv->display.crtc_enable = haswell_crtc_enable;
14620 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014621 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014622 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014623 dev_priv->display.get_initial_plane_config =
14624 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014625 dev_priv->display.crtc_compute_clock =
14626 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014627 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14628 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014629 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014630 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014631 dev_priv->display.get_initial_plane_config =
14632 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014633 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14634 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14635 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14636 } else if (IS_VALLEYVIEW(dev_priv)) {
14637 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14638 dev_priv->display.get_initial_plane_config =
14639 i9xx_get_initial_plane_config;
14640 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014641 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14642 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020014643 } else if (IS_G4X(dev_priv)) {
14644 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14645 dev_priv->display.get_initial_plane_config =
14646 i9xx_get_initial_plane_config;
14647 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14648 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14649 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020014650 } else if (IS_PINEVIEW(dev_priv)) {
14651 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14652 dev_priv->display.get_initial_plane_config =
14653 i9xx_get_initial_plane_config;
14654 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14655 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14656 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014657 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014658 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014659 dev_priv->display.get_initial_plane_config =
14660 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014661 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014662 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14663 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014664 } else {
14665 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14666 dev_priv->display.get_initial_plane_config =
14667 i9xx_get_initial_plane_config;
14668 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14669 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14670 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014671 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014672
Imre Deak88212942016-03-16 13:38:53 +020014673 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014674 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014675 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014676 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014677 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014678 /* FIXME: detect B0+ stepping and use auto training */
14679 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014680 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014681 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030014682 }
14683
Lyude27082492016-08-24 07:48:10 +020014684 if (dev_priv->info.gen >= 9)
14685 dev_priv->display.update_crtcs = skl_update_crtcs;
14686 else
14687 dev_priv->display.update_crtcs = intel_update_crtcs;
14688
Daniel Vetter5a21b662016-05-24 17:13:53 +020014689 switch (INTEL_INFO(dev_priv)->gen) {
14690 case 2:
14691 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14692 break;
14693
14694 case 3:
14695 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14696 break;
14697
14698 case 4:
14699 case 5:
14700 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14701 break;
14702
14703 case 6:
14704 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14705 break;
14706 case 7:
14707 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
14708 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14709 break;
14710 case 9:
14711 /* Drop through - unsupported since execlist only. */
14712 default:
14713 /* Default just returns -ENODEV to indicate unsupported */
14714 dev_priv->display.queue_flip = intel_default_queue_flip;
14715 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014716}
14717
Jesse Barnesb690e962010-07-19 13:53:12 -070014718/*
14719 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14720 * resume, or other times. This quirk makes sure that's the case for
14721 * affected systems.
14722 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014723static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014724{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014725 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb690e962010-07-19 13:53:12 -070014726
14727 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014728 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014729}
14730
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014731static void quirk_pipeb_force(struct drm_device *dev)
14732{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014733 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014734
14735 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14736 DRM_INFO("applying pipe b force quirk\n");
14737}
14738
Keith Packard435793d2011-07-12 14:56:22 -070014739/*
14740 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14741 */
14742static void quirk_ssc_force_disable(struct drm_device *dev)
14743{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014744 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard435793d2011-07-12 14:56:22 -070014745 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014746 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014747}
14748
Carsten Emde4dca20e2012-03-15 15:56:26 +010014749/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014750 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14751 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014752 */
14753static void quirk_invert_brightness(struct drm_device *dev)
14754{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014755 struct drm_i915_private *dev_priv = to_i915(dev);
Carsten Emde4dca20e2012-03-15 15:56:26 +010014756 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014757 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014758}
14759
Scot Doyle9c72cc62014-07-03 23:27:50 +000014760/* Some VBT's incorrectly indicate no backlight is present */
14761static void quirk_backlight_present(struct drm_device *dev)
14762{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014763 struct drm_i915_private *dev_priv = to_i915(dev);
Scot Doyle9c72cc62014-07-03 23:27:50 +000014764 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14765 DRM_INFO("applying backlight present quirk\n");
14766}
14767
Jesse Barnesb690e962010-07-19 13:53:12 -070014768struct intel_quirk {
14769 int device;
14770 int subsystem_vendor;
14771 int subsystem_device;
14772 void (*hook)(struct drm_device *dev);
14773};
14774
Egbert Eich5f85f172012-10-14 15:46:38 +020014775/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14776struct intel_dmi_quirk {
14777 void (*hook)(struct drm_device *dev);
14778 const struct dmi_system_id (*dmi_id_list)[];
14779};
14780
14781static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14782{
14783 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14784 return 1;
14785}
14786
14787static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14788 {
14789 .dmi_id_list = &(const struct dmi_system_id[]) {
14790 {
14791 .callback = intel_dmi_reverse_brightness,
14792 .ident = "NCR Corporation",
14793 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14794 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14795 },
14796 },
14797 { } /* terminating entry */
14798 },
14799 .hook = quirk_invert_brightness,
14800 },
14801};
14802
Ben Widawskyc43b5632012-04-16 14:07:40 -070014803static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014804 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14805 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14806
Jesse Barnesb690e962010-07-19 13:53:12 -070014807 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14808 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14809
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014810 /* 830 needs to leave pipe A & dpll A up */
14811 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14812
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014813 /* 830 needs to leave pipe B & dpll B up */
14814 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14815
Keith Packard435793d2011-07-12 14:56:22 -070014816 /* Lenovo U160 cannot use SSC on LVDS */
14817 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014818
14819 /* Sony Vaio Y cannot use SSC on LVDS */
14820 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014821
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014822 /* Acer Aspire 5734Z must invert backlight brightness */
14823 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14824
14825 /* Acer/eMachines G725 */
14826 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14827
14828 /* Acer/eMachines e725 */
14829 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14830
14831 /* Acer/Packard Bell NCL20 */
14832 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14833
14834 /* Acer Aspire 4736Z */
14835 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014836
14837 /* Acer Aspire 5336 */
14838 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014839
14840 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14841 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014842
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014843 /* Acer C720 Chromebook (Core i3 4005U) */
14844 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14845
jens steinb2a96012014-10-28 20:25:53 +010014846 /* Apple Macbook 2,1 (Core 2 T7400) */
14847 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14848
Jani Nikula1b9448b2015-11-05 11:49:59 +020014849 /* Apple Macbook 4,1 */
14850 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
14851
Scot Doyled4967d82014-07-03 23:27:52 +000014852 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14853 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014854
14855 /* HP Chromebook 14 (Celeron 2955U) */
14856 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014857
14858 /* Dell Chromebook 11 */
14859 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020014860
14861 /* Dell Chromebook 11 (2015 version) */
14862 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014863};
14864
14865static void intel_init_quirks(struct drm_device *dev)
14866{
14867 struct pci_dev *d = dev->pdev;
14868 int i;
14869
14870 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14871 struct intel_quirk *q = &intel_quirks[i];
14872
14873 if (d->device == q->device &&
14874 (d->subsystem_vendor == q->subsystem_vendor ||
14875 q->subsystem_vendor == PCI_ANY_ID) &&
14876 (d->subsystem_device == q->subsystem_device ||
14877 q->subsystem_device == PCI_ANY_ID))
14878 q->hook(dev);
14879 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014880 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14881 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14882 intel_dmi_quirks[i].hook(dev);
14883 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014884}
14885
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014886/* Disable the VGA plane that we never use */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014887static void i915_disable_vga(struct drm_i915_private *dev_priv)
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014888{
David Weinehall52a05c32016-08-22 13:32:44 +030014889 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014890 u8 sr1;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014891 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014892
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014893 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030014894 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014895 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014896 sr1 = inb(VGA_SR_DATA);
14897 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030014898 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014899 udelay(300);
14900
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014901 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014902 POSTING_READ(vga_reg);
14903}
14904
Daniel Vetterf8175862012-04-10 15:50:11 +020014905void intel_modeset_init_hw(struct drm_device *dev)
14906{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014907 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014908
Ville Syrjälä4c75b942016-10-31 22:37:12 +020014909 intel_update_cdclk(dev_priv);
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020014910 dev_priv->cdclk.logical = dev_priv->cdclk.actual = dev_priv->cdclk.hw;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014911
Ville Syrjälä46f16e62016-10-31 22:37:22 +020014912 intel_init_clock_gating(dev_priv);
Daniel Vetterf8175862012-04-10 15:50:11 +020014913}
14914
Matt Roperd93c0372015-12-03 11:37:41 -080014915/*
14916 * Calculate what we think the watermarks should be for the state we've read
14917 * out of the hardware and then immediately program those watermarks so that
14918 * we ensure the hardware settings match our internal state.
14919 *
14920 * We can calculate what we think WM's should be by creating a duplicate of the
14921 * current state (which was constructed during hardware readout) and running it
14922 * through the atomic check code to calculate new watermark values in the
14923 * state object.
14924 */
14925static void sanitize_watermarks(struct drm_device *dev)
14926{
14927 struct drm_i915_private *dev_priv = to_i915(dev);
14928 struct drm_atomic_state *state;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014929 struct intel_atomic_state *intel_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014930 struct drm_crtc *crtc;
14931 struct drm_crtc_state *cstate;
14932 struct drm_modeset_acquire_ctx ctx;
14933 int ret;
14934 int i;
14935
14936 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080014937 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080014938 return;
14939
14940 /*
14941 * We need to hold connection_mutex before calling duplicate_state so
14942 * that the connector loop is protected.
14943 */
14944 drm_modeset_acquire_init(&ctx, 0);
14945retry:
Matt Roper0cd12622016-01-12 07:13:37 -080014946 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080014947 if (ret == -EDEADLK) {
14948 drm_modeset_backoff(&ctx);
14949 goto retry;
14950 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080014951 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014952 }
14953
14954 state = drm_atomic_helper_duplicate_state(dev, &ctx);
14955 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080014956 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014957
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014958 intel_state = to_intel_atomic_state(state);
14959
Matt Ropered4a6a72016-02-23 17:20:13 -080014960 /*
14961 * Hardware readout is the only time we don't want to calculate
14962 * intermediate watermarks (since we don't trust the current
14963 * watermarks).
14964 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020014965 if (!HAS_GMCH_DISPLAY(dev_priv))
14966 intel_state->skip_intermediate_wm = true;
Matt Ropered4a6a72016-02-23 17:20:13 -080014967
Matt Roperd93c0372015-12-03 11:37:41 -080014968 ret = intel_atomic_check(dev, state);
14969 if (ret) {
14970 /*
14971 * If we fail here, it means that the hardware appears to be
14972 * programmed in a way that shouldn't be possible, given our
14973 * understanding of watermark requirements. This might mean a
14974 * mistake in the hardware readout code or a mistake in the
14975 * watermark calculations for a given platform. Raise a WARN
14976 * so that this is noticeable.
14977 *
14978 * If this actually happens, we'll have to just leave the
14979 * BIOS-programmed watermarks untouched and hope for the best.
14980 */
14981 WARN(true, "Could not determine valid watermarks for inherited state\n");
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014982 goto put_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014983 }
14984
14985 /* Write calculated watermark values back */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010014986 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Matt Roperd93c0372015-12-03 11:37:41 -080014987 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
14988
Matt Ropered4a6a72016-02-23 17:20:13 -080014989 cs->wm.need_postvbl_update = true;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014990 dev_priv->display.optimize_watermarks(intel_state, cs);
Matt Roperd93c0372015-12-03 11:37:41 -080014991 }
14992
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014993put_state:
Chris Wilson08536952016-10-14 13:18:18 +010014994 drm_atomic_state_put(state);
Matt Roper0cd12622016-01-12 07:13:37 -080014995fail:
Matt Roperd93c0372015-12-03 11:37:41 -080014996 drm_modeset_drop_locks(&ctx);
14997 drm_modeset_acquire_fini(&ctx);
14998}
14999
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015000int intel_modeset_init(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -080015001{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030015002 struct drm_i915_private *dev_priv = to_i915(dev);
15003 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015004 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015005 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080015006
15007 drm_mode_config_init(dev);
15008
15009 dev->mode_config.min_width = 0;
15010 dev->mode_config.min_height = 0;
15011
Dave Airlie019d96c2011-09-29 16:20:42 +010015012 dev->mode_config.preferred_depth = 24;
15013 dev->mode_config.prefer_shadow = 1;
15014
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015015 dev->mode_config.allow_fb_modifiers = true;
15016
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015017 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015018
Andrea Arcangeli400c19d2017-04-07 01:23:45 +020015019 init_llist_head(&dev_priv->atomic_helper.free_list);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015020 INIT_WORK(&dev_priv->atomic_helper.free_work,
Chris Wilsonba318c62017-02-02 20:47:41 +000015021 intel_atomic_helper_free_state_worker);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015022
Jesse Barnesb690e962010-07-19 13:53:12 -070015023 intel_init_quirks(dev);
15024
Ville Syrjälä62d75df2016-10-31 22:37:25 +020015025 intel_init_pm(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015026
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015027 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015028 return 0;
Ben Widawskye3c74752013-04-05 13:12:39 -070015029
Lukas Wunner69f92f62015-07-15 13:57:35 +020015030 /*
15031 * There may be no VBT; and if the BIOS enabled SSC we can
15032 * just keep using it to avoid unnecessary flicker. Whereas if the
15033 * BIOS isn't using it, don't assume it will work even if the VBT
15034 * indicates as much.
15035 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010015036 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Lukas Wunner69f92f62015-07-15 13:57:35 +020015037 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15038 DREF_SSC1_ENABLE);
15039
15040 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15041 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15042 bios_lvds_use_ssc ? "en" : "dis",
15043 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15044 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15045 }
15046 }
15047
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015048 if (IS_GEN2(dev_priv)) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015049 dev->mode_config.max_width = 2048;
15050 dev->mode_config.max_height = 2048;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015051 } else if (IS_GEN3(dev_priv)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015052 dev->mode_config.max_width = 4096;
15053 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015054 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015055 dev->mode_config.max_width = 8192;
15056 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015057 }
Damien Lespiau068be562014-03-28 14:17:49 +000015058
Jani Nikula2a307c22016-11-30 17:43:04 +020015059 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
15060 dev->mode_config.cursor_width = IS_I845G(dev_priv) ? 64 : 512;
Ville Syrjälädc41c152014-08-13 11:57:05 +030015061 dev->mode_config.cursor_height = 1023;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015062 } else if (IS_GEN2(dev_priv)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015063 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15064 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15065 } else {
15066 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15067 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15068 }
15069
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030015070 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015071
Zhao Yakui28c97732009-10-09 11:39:41 +080015072 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015073 INTEL_INFO(dev_priv)->num_pipes,
15074 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015075
Damien Lespiau055e3932014-08-18 13:49:10 +010015076 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015077 int ret;
15078
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020015079 ret = intel_crtc_init(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015080 if (ret) {
15081 drm_mode_config_cleanup(dev);
15082 return ret;
15083 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015084 }
15085
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015086 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015087
Ville Syrjälä5be6e332017-02-20 16:04:43 +020015088 intel_update_czclk(dev_priv);
15089 intel_modeset_init_hw(dev);
15090
Ville Syrjäläb2045352016-05-13 23:41:27 +030015091 if (dev_priv->max_cdclk_freq == 0)
Ville Syrjälä4c75b942016-10-31 22:37:12 +020015092 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +030015093
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015094 /* Just disable it once at startup */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015095 i915_disable_vga(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015096 intel_setup_outputs(dev_priv);
Chris Wilson11be49e2012-11-15 11:32:20 +000015097
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015098 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015099 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015100 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015101
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015102 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015103 struct intel_initial_plane_config plane_config = {};
15104
Jesse Barnes46f297f2014-03-07 08:57:48 -080015105 if (!crtc->active)
15106 continue;
15107
Jesse Barnes46f297f2014-03-07 08:57:48 -080015108 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015109 * Note that reserving the BIOS fb up front prevents us
15110 * from stuffing other stolen allocations like the ring
15111 * on top. This prevents some ugliness at boot time, and
15112 * can even allow for smooth boot transitions if the BIOS
15113 * fb is large enough for the active pipe configuration.
15114 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015115 dev_priv->display.get_initial_plane_config(crtc,
15116 &plane_config);
15117
15118 /*
15119 * If the fb is shared between multiple heads, we'll
15120 * just get the first one.
15121 */
15122 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015123 }
Matt Roperd93c0372015-12-03 11:37:41 -080015124
15125 /*
15126 * Make sure hardware watermarks really match the state we read out.
15127 * Note that we need to do this after reconstructing the BIOS fb's
15128 * since the watermark calculation done here will use pstate->fb.
15129 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020015130 if (!HAS_GMCH_DISPLAY(dev_priv))
15131 sanitize_watermarks(dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015132
15133 return 0;
Chris Wilson2c7111d2011-03-29 10:40:27 +010015134}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015135
Daniel Vetter7fad7982012-07-04 17:51:47 +020015136static void intel_enable_pipe_a(struct drm_device *dev)
15137{
15138 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015139 struct drm_connector_list_iter conn_iter;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015140 struct drm_connector *crt = NULL;
15141 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015142 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +020015143 int ret;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015144
15145 /* We can't just switch on the pipe A, we need to set things up with a
15146 * proper mode and output configuration. As a gross hack, enable pipe A
15147 * by enabling the load detect pipe once. */
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015148 drm_connector_list_iter_begin(dev, &conn_iter);
15149 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015150 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15151 crt = &connector->base;
15152 break;
15153 }
15154 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015155 drm_connector_list_iter_end(&conn_iter);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015156
15157 if (!crt)
15158 return;
15159
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +020015160 ret = intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx);
15161 WARN(ret < 0, "All modeset mutexes are locked, but intel_get_load_detect_pipe failed\n");
15162
15163 if (ret > 0)
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015164 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015165}
15166
Daniel Vetterfa555832012-10-10 23:14:00 +020015167static bool
15168intel_check_plane_mapping(struct intel_crtc *crtc)
15169{
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015170 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä649636e2015-09-22 19:50:01 +030015171 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015172
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015173 if (INTEL_INFO(dev_priv)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015174 return true;
15175
Ville Syrjälä649636e2015-09-22 19:50:01 +030015176 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015177
15178 if ((val & DISPLAY_PLANE_ENABLE) &&
15179 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15180 return false;
15181
15182 return true;
15183}
15184
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015185static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15186{
15187 struct drm_device *dev = crtc->base.dev;
15188 struct intel_encoder *encoder;
15189
15190 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15191 return true;
15192
15193 return false;
15194}
15195
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020015196static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
15197{
15198 struct drm_device *dev = encoder->base.dev;
15199 struct intel_connector *connector;
15200
15201 for_each_connector_on_encoder(dev, &encoder->base, connector)
15202 return connector;
15203
15204 return NULL;
15205}
15206
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015207static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
15208 enum transcoder pch_transcoder)
15209{
15210 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
15211 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == TRANSCODER_A);
15212}
15213
Daniel Vetter24929352012-07-02 20:28:59 +020015214static void intel_sanitize_crtc(struct intel_crtc *crtc)
15215{
15216 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010015217 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020015218 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015219
Daniel Vetter24929352012-07-02 20:28:59 +020015220 /* Clear any frame start delays used for debugging left by the BIOS */
Jani Nikula4d1de972016-03-18 17:05:42 +020015221 if (!transcoder_is_dsi(cpu_transcoder)) {
15222 i915_reg_t reg = PIPECONF(cpu_transcoder);
15223
15224 I915_WRITE(reg,
15225 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15226 }
Daniel Vetter24929352012-07-02 20:28:59 +020015227
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015228 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015229 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015230 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015231 struct intel_plane *plane;
15232
Daniel Vetter96256042015-02-13 21:03:42 +010015233 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015234
15235 /* Disable everything but the primary plane */
15236 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15237 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15238 continue;
15239
Ville Syrjälä72259532017-03-02 19:15:05 +020015240 trace_intel_disable_plane(&plane->base, crtc);
Ville Syrjälä282dbf92017-03-27 21:55:33 +030015241 plane->disable_plane(plane, crtc);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015242 }
Daniel Vetter96256042015-02-13 21:03:42 +010015243 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015244
Daniel Vetter24929352012-07-02 20:28:59 +020015245 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015246 * disable the crtc (and hence change the state) if it is wrong. Note
15247 * that gen4+ has a fixed plane -> pipe mapping. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015248 if (INTEL_GEN(dev_priv) < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015249 bool plane;
15250
Ville Syrjälä78108b72016-05-27 20:59:19 +030015251 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
15252 crtc->base.base.id, crtc->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015253
15254 /* Pipe has the wrong plane attached and the plane is active.
15255 * Temporarily change the plane mapping and disable everything
15256 * ... */
15257 plane = crtc->plane;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010015258 crtc->base.primary->state->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015259 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015260 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015261 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015262 }
Daniel Vetter24929352012-07-02 20:28:59 +020015263
Daniel Vetter7fad7982012-07-04 17:51:47 +020015264 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15265 crtc->pipe == PIPE_A && !crtc->active) {
15266 /* BIOS forgot to enable pipe A, this mostly happens after
15267 * resume. Force-enable the pipe to fix this, the update_dpms
15268 * call below we restore the pipe to the right state, but leave
15269 * the required bits on. */
15270 intel_enable_pipe_a(dev);
15271 }
15272
Daniel Vetter24929352012-07-02 20:28:59 +020015273 /* Adjust the state of the output pipe according to whether we
15274 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010015275 if (crtc->active && !intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015276 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015277
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010015278 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015279 /*
15280 * We start out with underrun reporting disabled to avoid races.
15281 * For correct bookkeeping mark this on active crtcs.
15282 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015283 * Also on gmch platforms we dont have any hardware bits to
15284 * disable the underrun reporting. Which means we need to start
15285 * out with underrun reporting disabled also on inactive pipes,
15286 * since otherwise we'll complain about the garbage we read when
15287 * e.g. coming up after runtime pm.
15288 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015289 * No protection against concurrent access is required - at
15290 * worst a fifo underrun happens which also sets this to false.
15291 */
15292 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015293 /*
15294 * We track the PCH trancoder underrun reporting state
15295 * within the crtc. With crtc for pipe A housing the underrun
15296 * reporting state for PCH transcoder A, crtc for pipe B housing
15297 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
15298 * and marking underrun reporting as disabled for the non-existing
15299 * PCH transcoders B and C would prevent enabling the south
15300 * error interrupt (see cpt_can_enable_serr_int()).
15301 */
15302 if (has_pch_trancoder(dev_priv, (enum transcoder)crtc->pipe))
15303 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010015304 }
Daniel Vetter24929352012-07-02 20:28:59 +020015305}
15306
15307static void intel_sanitize_encoder(struct intel_encoder *encoder)
15308{
15309 struct intel_connector *connector;
Daniel Vetter24929352012-07-02 20:28:59 +020015310
15311 /* We need to check both for a crtc link (meaning that the
15312 * encoder is active and trying to read from a pipe) and the
15313 * pipe itself being active. */
15314 bool has_active_crtc = encoder->base.crtc &&
15315 to_intel_crtc(encoder->base.crtc)->active;
15316
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020015317 connector = intel_encoder_find_connector(encoder);
15318 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015319 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15320 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015321 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015322
15323 /* Connector is active, but has no active pipe. This is
15324 * fallout from our resume register restoring. Disable
15325 * the encoder manually again. */
15326 if (encoder->base.crtc) {
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015327 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
15328
Daniel Vetter24929352012-07-02 20:28:59 +020015329 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15330 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015331 encoder->base.name);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015332 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015333 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015334 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Daniel Vetter24929352012-07-02 20:28:59 +020015335 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015336 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015337
15338 /* Inconsistent output/port/pipe state happens presumably due to
15339 * a bug in one of the get_hw_state functions. Or someplace else
15340 * in our code, like the register restore mess on resume. Clamp
15341 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015342
15343 connector->base.dpms = DRM_MODE_DPMS_OFF;
15344 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015345 }
15346 /* Enabled encoders without active connectors will be fixed in
15347 * the crtc fixup. */
15348}
15349
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015350void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015351{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015352 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015353
Imre Deak04098752014-02-18 00:02:16 +020015354 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15355 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015356 i915_disable_vga(dev_priv);
Imre Deak04098752014-02-18 00:02:16 +020015357 }
15358}
15359
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015360void i915_redisable_vga(struct drm_i915_private *dev_priv)
Imre Deak04098752014-02-18 00:02:16 +020015361{
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015362 /* This function can be called both from intel_modeset_setup_hw_state or
15363 * at a very early point in our resume sequence, where the power well
15364 * structures are not yet restored. Since this function is at a very
15365 * paranoid "someone might have enabled VGA while we were not looking"
15366 * level, just check if the power well is enabled instead of trying to
15367 * follow the "don't touch the power well if we don't need it" policy
15368 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020015369 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015370 return;
15371
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015372 i915_redisable_vga_power_on(dev_priv);
Imre Deak6392f842016-02-12 18:55:13 +020015373
15374 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015375}
15376
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015377static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015378{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015379 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015380
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015381 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015382}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015383
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015384/* FIXME read out full plane state for all planes */
15385static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015386{
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020015387 struct intel_plane *primary = to_intel_plane(crtc->base.primary);
15388 bool visible;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015389
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020015390 visible = crtc->active && primary_get_hw_state(primary);
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015391
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020015392 intel_set_plane_visible(to_intel_crtc_state(crtc->base.state),
15393 to_intel_plane_state(primary->base.state),
15394 visible);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015395}
15396
Daniel Vetter30e984d2013-06-05 13:34:17 +020015397static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015398{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015399 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015400 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015401 struct intel_crtc *crtc;
15402 struct intel_encoder *encoder;
15403 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015404 struct drm_connector_list_iter conn_iter;
Daniel Vetter53589012013-06-05 13:34:16 +020015405 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015406
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015407 dev_priv->active_crtcs = 0;
15408
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015409 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015410 struct intel_crtc_state *crtc_state =
15411 to_intel_crtc_state(crtc->base.state);
Daniel Vetter3b117c82013-04-17 20:15:07 +020015412
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020015413 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015414 memset(crtc_state, 0, sizeof(*crtc_state));
15415 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015416
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015417 crtc_state->base.active = crtc_state->base.enable =
15418 dev_priv->display.get_pipe_config(crtc, crtc_state);
15419
15420 crtc->base.enabled = crtc_state->base.enable;
15421 crtc->active = crtc_state->base.active;
15422
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015423 if (crtc_state->base.active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015424 dev_priv->active_crtcs |= 1 << crtc->pipe;
15425
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015426 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015427
Ville Syrjälä78108b72016-05-27 20:59:19 +030015428 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
15429 crtc->base.base.id, crtc->base.name,
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015430 enableddisabled(crtc_state->base.active));
Daniel Vetter24929352012-07-02 20:28:59 +020015431 }
15432
Daniel Vetter53589012013-06-05 13:34:16 +020015433 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15434 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15435
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015436 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015437 &pll->state.hw_state);
15438 pll->state.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015439 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015440 struct intel_crtc_state *crtc_state =
15441 to_intel_crtc_state(crtc->base.state);
15442
15443 if (crtc_state->base.active &&
15444 crtc_state->shared_dpll == pll)
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015445 pll->state.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020015446 }
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015447 pll->active_mask = pll->state.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020015448
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015449 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015450 pll->name, pll->state.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020015451 }
15452
Damien Lespiaub2784e12014-08-05 11:29:37 +010015453 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015454 pipe = 0;
15455
15456 if (encoder->get_hw_state(encoder, &pipe)) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015457 struct intel_crtc_state *crtc_state;
15458
Ville Syrjälä98187832016-10-31 22:37:10 +020015459 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015460 crtc_state = to_intel_crtc_state(crtc->base.state);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015461
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015462 encoder->base.crtc = &crtc->base;
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015463 crtc_state->output_types |= 1 << encoder->type;
15464 encoder->get_config(encoder, crtc_state);
Daniel Vetter24929352012-07-02 20:28:59 +020015465 } else {
15466 encoder->base.crtc = NULL;
15467 }
15468
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015469 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015470 encoder->base.base.id, encoder->base.name,
15471 enableddisabled(encoder->base.crtc),
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015472 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015473 }
15474
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015475 drm_connector_list_iter_begin(dev, &conn_iter);
15476 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter24929352012-07-02 20:28:59 +020015477 if (connector->get_hw_state(connector)) {
15478 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015479
15480 encoder = connector->encoder;
15481 connector->base.encoder = &encoder->base;
15482
15483 if (encoder->base.crtc &&
15484 encoder->base.crtc->state->active) {
15485 /*
15486 * This has to be done during hardware readout
15487 * because anything calling .crtc_disable may
15488 * rely on the connector_mask being accurate.
15489 */
15490 encoder->base.crtc->state->connector_mask |=
15491 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015492 encoder->base.crtc->state->encoder_mask |=
15493 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015494 }
15495
Daniel Vetter24929352012-07-02 20:28:59 +020015496 } else {
15497 connector->base.dpms = DRM_MODE_DPMS_OFF;
15498 connector->base.encoder = NULL;
15499 }
15500 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015501 connector->base.base.id, connector->base.name,
15502 enableddisabled(connector->base.encoder));
Daniel Vetter24929352012-07-02 20:28:59 +020015503 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015504 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015505
15506 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015507 struct intel_crtc_state *crtc_state =
15508 to_intel_crtc_state(crtc->base.state);
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015509 int pixclk = 0;
15510
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015511 crtc->base.hwmode = crtc_state->base.adjusted_mode;
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015512
15513 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015514 if (crtc_state->base.active) {
15515 intel_mode_from_pipe_config(&crtc->base.mode, crtc_state);
15516 intel_mode_from_pipe_config(&crtc_state->base.adjusted_mode, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015517 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15518
15519 /*
15520 * The initial mode needs to be set in order to keep
15521 * the atomic core happy. It wants a valid mode if the
15522 * crtc's enabled, so we do the above call.
15523 *
Daniel Vetter7800fb62016-12-19 09:24:23 +010015524 * But we don't set all the derived state fully, hence
15525 * set a flag to indicate that a full recalculation is
15526 * needed on the next commit.
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015527 */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015528 crtc_state->base.mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015529
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020015530 intel_crtc_compute_pixel_rate(crtc_state);
15531
15532 if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv) ||
15533 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15534 pixclk = crtc_state->pixel_rate;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015535 else
15536 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15537
15538 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015539 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015540 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15541
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015542 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15543 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015544 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020015545
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015546 dev_priv->min_pixclk[crtc->pipe] = pixclk;
15547
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015548 intel_pipe_config_sanity_check(dev_priv, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015549 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015550}
15551
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015552static void
15553get_encoder_power_domains(struct drm_i915_private *dev_priv)
15554{
15555 struct intel_encoder *encoder;
15556
15557 for_each_intel_encoder(&dev_priv->drm, encoder) {
15558 u64 get_domains;
15559 enum intel_display_power_domain domain;
15560
15561 if (!encoder->get_power_domains)
15562 continue;
15563
15564 get_domains = encoder->get_power_domains(encoder);
15565 for_each_power_domain(domain, get_domains)
15566 intel_display_power_get(dev_priv, domain);
15567 }
15568}
15569
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015570/* Scan out the current hw modeset state,
15571 * and sanitizes it to the current state
15572 */
15573static void
15574intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015575{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015576 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020015577 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015578 struct intel_crtc *crtc;
15579 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015580 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015581
15582 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015583
15584 /* HW state is read out, now we need to sanitize this mess. */
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015585 get_encoder_power_domains(dev_priv);
15586
Damien Lespiaub2784e12014-08-05 11:29:37 +010015587 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015588 intel_sanitize_encoder(encoder);
15589 }
15590
Damien Lespiau055e3932014-08-18 13:49:10 +010015591 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020015592 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015593
Daniel Vetter24929352012-07-02 20:28:59 +020015594 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015595 intel_dump_pipe_config(crtc, crtc->config,
15596 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015597 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015598
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015599 intel_modeset_update_connector_atomic_state(dev);
15600
Daniel Vetter35c95372013-07-17 06:55:04 +020015601 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15602 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15603
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015604 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020015605 continue;
15606
15607 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15608
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015609 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020015610 pll->on = false;
15611 }
15612
Ville Syrjälä04548cb2017-04-21 21:14:29 +030015613 if (IS_G4X(dev_priv)) {
15614 g4x_wm_get_hw_state(dev);
15615 g4x_wm_sanitize(dev_priv);
15616 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015617 vlv_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015618 vlv_wm_sanitize(dev_priv);
15619 } else if (IS_GEN9(dev_priv)) {
Pradeep Bhat30789992014-11-04 17:06:45 +000015620 skl_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015621 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015622 ilk_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015623 }
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015624
15625 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020015626 u64 put_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015627
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010015628 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015629 if (WARN_ON(put_domains))
15630 modeset_put_power_domains(dev_priv, put_domains);
15631 }
15632 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020015633
Imre Deak8d8c3862017-02-17 17:39:46 +020015634 intel_power_domains_verify_state(dev_priv);
15635
Paulo Zanoni010cf732016-01-19 11:35:48 -020015636 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015637}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015638
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015639void intel_display_resume(struct drm_device *dev)
15640{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015641 struct drm_i915_private *dev_priv = to_i915(dev);
15642 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15643 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015644 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015645
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015646 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030015647 if (state)
15648 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015649
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015650 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015651
Maarten Lankhorst73974892016-08-05 23:28:27 +030015652 while (1) {
15653 ret = drm_modeset_lock_all_ctx(dev, &ctx);
15654 if (ret != -EDEADLK)
15655 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015656
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015657 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015658 }
15659
Maarten Lankhorst73974892016-08-05 23:28:27 +030015660 if (!ret)
Maarten Lankhorst581e49f2017-01-16 10:37:38 +010015661 ret = __intel_display_resume(dev, state, &ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +030015662
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015663 drm_modeset_drop_locks(&ctx);
15664 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015665
Chris Wilson08536952016-10-14 13:18:18 +010015666 if (ret)
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015667 DRM_ERROR("Restoring old state failed with %i\n", ret);
Chris Wilson3c5e37f2017-01-15 12:58:25 +000015668 if (state)
15669 drm_atomic_state_put(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015670}
15671
15672void intel_modeset_gem_init(struct drm_device *dev)
15673{
Chris Wilsondc979972016-05-10 14:10:04 +010015674 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015675
Chris Wilsondc979972016-05-10 14:10:04 +010015676 intel_init_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015677
Chris Wilson1ee8da62016-05-12 12:43:23 +010015678 intel_setup_overlay(dev_priv);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010015679}
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015680
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010015681int intel_connector_register(struct drm_connector *connector)
15682{
15683 struct intel_connector *intel_connector = to_intel_connector(connector);
15684 int ret;
15685
15686 ret = intel_backlight_device_register(intel_connector);
15687 if (ret)
15688 goto err;
15689
15690 return 0;
15691
15692err:
15693 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015694}
15695
Chris Wilsonc191eca2016-06-17 11:40:33 +010015696void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020015697{
Chris Wilsone63d87c2016-06-17 11:40:34 +010015698 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015699
Chris Wilsone63d87c2016-06-17 11:40:34 +010015700 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015701 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015702}
15703
Jesse Barnes79e53942008-11-07 14:24:08 -080015704void intel_modeset_cleanup(struct drm_device *dev)
15705{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015706 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070015707
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015708 flush_work(&dev_priv->atomic_helper.free_work);
15709 WARN_ON(!llist_empty(&dev_priv->atomic_helper.free_list));
15710
Chris Wilsondc979972016-05-10 14:10:04 +010015711 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020015712
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015713 /*
15714 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015715 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015716 * experience fancy races otherwise.
15717 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015718 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015719
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015720 /*
15721 * Due to the hpd irq storm handling the hotplug work can re-arm the
15722 * poll handlers. Hence disable polling after hpd handling is shut down.
15723 */
Keith Packardf87ea762010-10-03 19:36:26 -070015724 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015725
Jesse Barnes723bfd72010-10-07 16:01:13 -070015726 intel_unregister_dsm_handler();
15727
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020015728 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015729
Chris Wilson1630fe72011-07-08 12:22:42 +010015730 /* flush any delayed tasks or pending work */
15731 flush_scheduled_work();
15732
Jesse Barnes79e53942008-11-07 14:24:08 -080015733 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015734
Chris Wilson1ee8da62016-05-12 12:43:23 +010015735 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015736
Chris Wilsondc979972016-05-10 14:10:04 +010015737 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010015738
Tvrtko Ursulin40196442016-12-01 14:16:42 +000015739 intel_teardown_gmbus(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080015740}
15741
Chris Wilsondf0e9242010-09-09 16:20:55 +010015742void intel_connector_attach_encoder(struct intel_connector *connector,
15743 struct intel_encoder *encoder)
15744{
15745 connector->encoder = encoder;
15746 drm_mode_connector_attach_encoder(&connector->base,
15747 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015748}
Dave Airlie28d52042009-09-21 14:33:58 +100015749
15750/*
15751 * set vga decode state - true == enable VGA decode
15752 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015753int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
Dave Airlie28d52042009-09-21 14:33:58 +100015754{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015755 unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015756 u16 gmch_ctrl;
15757
Chris Wilson75fa0412014-02-07 18:37:02 -020015758 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15759 DRM_ERROR("failed to read control word\n");
15760 return -EIO;
15761 }
15762
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015763 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15764 return 0;
15765
Dave Airlie28d52042009-09-21 14:33:58 +100015766 if (state)
15767 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15768 else
15769 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015770
15771 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15772 DRM_ERROR("failed to write control word\n");
15773 return -EIO;
15774 }
15775
Dave Airlie28d52042009-09-21 14:33:58 +100015776 return 0;
15777}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015778
Chris Wilson98a2f412016-10-12 10:05:18 +010015779#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
15780
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015781struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015782
15783 u32 power_well_driver;
15784
Chris Wilson63b66e52013-08-08 15:12:06 +020015785 int num_transcoders;
15786
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015787 struct intel_cursor_error_state {
15788 u32 control;
15789 u32 position;
15790 u32 base;
15791 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015792 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015793
15794 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015795 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015796 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030015797 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015798 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015799
15800 struct intel_plane_error_state {
15801 u32 control;
15802 u32 stride;
15803 u32 size;
15804 u32 pos;
15805 u32 addr;
15806 u32 surface;
15807 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015808 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015809
15810 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015811 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015812 enum transcoder cpu_transcoder;
15813
15814 u32 conf;
15815
15816 u32 htotal;
15817 u32 hblank;
15818 u32 hsync;
15819 u32 vtotal;
15820 u32 vblank;
15821 u32 vsync;
15822 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015823};
15824
15825struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010015826intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015827{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015828 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015829 int transcoders[] = {
15830 TRANSCODER_A,
15831 TRANSCODER_B,
15832 TRANSCODER_C,
15833 TRANSCODER_EDP,
15834 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015835 int i;
15836
Chris Wilsonc0336662016-05-06 15:40:21 +010015837 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020015838 return NULL;
15839
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015840 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015841 if (error == NULL)
15842 return NULL;
15843
Chris Wilsonc0336662016-05-06 15:40:21 +010015844 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015845 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15846
Damien Lespiau055e3932014-08-18 13:49:10 +010015847 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015848 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015849 __intel_display_power_is_enabled(dev_priv,
15850 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015851 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015852 continue;
15853
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015854 error->cursor[i].control = I915_READ(CURCNTR(i));
15855 error->cursor[i].position = I915_READ(CURPOS(i));
15856 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015857
15858 error->plane[i].control = I915_READ(DSPCNTR(i));
15859 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015860 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015861 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015862 error->plane[i].pos = I915_READ(DSPPOS(i));
15863 }
Chris Wilsonc0336662016-05-06 15:40:21 +010015864 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030015865 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015866 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015867 error->plane[i].surface = I915_READ(DSPSURF(i));
15868 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15869 }
15870
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015871 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030015872
Chris Wilsonc0336662016-05-06 15:40:21 +010015873 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e2014-04-18 15:55:04 +030015874 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015875 }
15876
Jani Nikula4d1de972016-03-18 17:05:42 +020015877 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010015878 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030015879 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020015880 error->num_transcoders++; /* Account for eDP. */
15881
15882 for (i = 0; i < error->num_transcoders; i++) {
15883 enum transcoder cpu_transcoder = transcoders[i];
15884
Imre Deakddf9c532013-11-27 22:02:02 +020015885 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015886 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015887 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015888 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015889 continue;
15890
Chris Wilson63b66e52013-08-08 15:12:06 +020015891 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15892
15893 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15894 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15895 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15896 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15897 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15898 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15899 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015900 }
15901
15902 return error;
15903}
15904
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015905#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15906
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015907void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015908intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015909 struct intel_display_error_state *error)
15910{
Chris Wilson5a4c6f12017-02-14 16:46:11 +000015911 struct drm_i915_private *dev_priv = m->i915;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015912 int i;
15913
Chris Wilson63b66e52013-08-08 15:12:06 +020015914 if (!error)
15915 return;
15916
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015917 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
Tvrtko Ursulin86527442016-10-13 11:03:00 +010015918 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015919 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015920 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015921 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015922 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015923 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015924 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015925 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030015926 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015927
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015928 err_printf(m, "Plane [%d]:\n", i);
15929 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15930 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015931 if (INTEL_GEN(dev_priv) <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015932 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15933 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015934 }
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010015935 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015936 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015937 if (INTEL_GEN(dev_priv) >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015938 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15939 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015940 }
15941
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015942 err_printf(m, "Cursor [%d]:\n", i);
15943 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15944 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15945 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015946 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015947
15948 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020015949 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015950 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015951 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015952 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020015953 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15954 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15955 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15956 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15957 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15958 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15959 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15960 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015961}
Chris Wilson98a2f412016-10-12 10:05:18 +010015962
15963#endif