Frank Barchard | 1a95305 | 2020-11-16 18:44:58 -0800 | [diff] [blame] | 1 | # Copyright 2020 Google LLC |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 2 | # |
| 3 | # This source code is licensed under the BSD-style license found in the |
| 4 | # LICENSE file in the root directory of this source tree. |
| 5 | # |
| 6 | # Description: |
| 7 | # XNNPACK - optimized floating-point neural network operators library |
| 8 | |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 9 | load(":build_defs.bzl", "xnnpack_aggregate_library", "xnnpack_benchmark", "xnnpack_binary", "xnnpack_cc_library", "xnnpack_gcc_std_copts", "xnnpack_min_size_copts", "xnnpack_msvc_std_copts", "xnnpack_optional_armcl_copts", "xnnpack_optional_armcl_deps", "xnnpack_optional_dnnl_copts", "xnnpack_optional_dnnl_deps", "xnnpack_optional_gemmlowp_copts", "xnnpack_optional_gemmlowp_deps", "xnnpack_optional_ruy_copts", "xnnpack_optional_ruy_deps", "xnnpack_optional_tflite_copts", "xnnpack_optional_tflite_deps", "xnnpack_std_cxxopts", "xnnpack_unit_test", "xnnpack_visibility") |
Marat Dukhan | 69c3f2c | 2019-11-06 12:30:01 -0800 | [diff] [blame] | 10 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11 | licenses(["notice"]) |
| 12 | |
| 13 | exports_files(["LICENSE"]) |
| 14 | |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 15 | OPERATOR_BENCHMARK_DEPS = [ |
| 16 | ":XNNPACK", |
| 17 | ":bench_utils", |
| 18 | "@cpuinfo", |
Frank Barchard | 0c84973 | 2020-06-12 13:31:32 -0700 | [diff] [blame] | 19 | "@FP16", |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 20 | "@pthreadpool", |
| 21 | ] |
| 22 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 23 | MICROKERNEL_BENCHMARK_DEPS = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 24 | ":bench_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 25 | ":bench_utils", |
Frank Barchard | 7e95597 | 2019-10-11 10:34:25 -0700 | [diff] [blame] | 26 | ":enable_assembly", |
Zhi An Ng | 25764d8 | 2022-01-07 11:27:36 -0800 | [diff] [blame] | 27 | ":enable_jit", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 28 | "@cpuinfo", |
| 29 | "@FP16", |
| 30 | "@pthreadpool", |
| 31 | ] |
| 32 | |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 33 | ACCURACY_EVAL_DEPS = [ |
| 34 | ":XNNPACK", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 35 | ":bench_microkernels", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 36 | "@FP16", |
| 37 | "@pthreadpool", |
| 38 | ] |
| 39 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 40 | MICROKERNEL_TEST_DEPS = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 41 | ":test_microkernels", |
Frank Barchard | 7e95597 | 2019-10-11 10:34:25 -0700 | [diff] [blame] | 42 | ":enable_assembly", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 43 | "@cpuinfo", |
| 44 | "@FP16", |
| 45 | "@pthreadpool", |
| 46 | ] |
| 47 | |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 48 | OPERATOR_TEST_DEPS = [ |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 49 | ":XNNPACK_test_mode", |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 50 | "@pthreadpool", |
| 51 | "@FP16", |
| 52 | ] |
| 53 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 54 | OPERATOR_SRCS = [ |
Marat Dukhan | e826543 | 2020-04-28 18:42:59 -0700 | [diff] [blame] | 55 | "src/operators/argmax-pooling-nhwc.c", |
| 56 | "src/operators/average-pooling-nhwc.c", |
| 57 | "src/operators/binary-elementwise-nd.c", |
Marat Dukhan | e826543 | 2020-04-28 18:42:59 -0700 | [diff] [blame] | 58 | "src/operators/channel-shuffle-nc.c", |
Marat Dukhan | 065b11e | 2020-05-22 09:49:41 -0700 | [diff] [blame] | 59 | "src/operators/constant-pad-nd.c", |
Marat Dukhan | e826543 | 2020-04-28 18:42:59 -0700 | [diff] [blame] | 60 | "src/operators/convolution-nchw.c", |
| 61 | "src/operators/convolution-nhwc.c", |
| 62 | "src/operators/deconvolution-nhwc.c", |
Marat Dukhan | 13b68f2 | 2020-11-12 11:55:19 -0800 | [diff] [blame] | 63 | "src/operators/depth-to-space-nchw2nhwc.c", |
Marat Dukhan | 0e52117 | 2020-11-25 13:10:04 -0800 | [diff] [blame] | 64 | "src/operators/depth-to-space-nhwc.c", |
Marat Dukhan | e826543 | 2020-04-28 18:42:59 -0700 | [diff] [blame] | 65 | "src/operators/fully-connected-nc.c", |
| 66 | "src/operators/global-average-pooling-ncw.c", |
| 67 | "src/operators/global-average-pooling-nwc.c", |
Marat Dukhan | f6c991e | 2021-09-09 01:10:40 -0700 | [diff] [blame] | 68 | "src/operators/lut-elementwise-nc.c", |
Marat Dukhan | e826543 | 2020-04-28 18:42:59 -0700 | [diff] [blame] | 69 | "src/operators/max-pooling-nhwc.c", |
| 70 | "src/operators/prelu-nc.c", |
Artsiom Ablavatski | 9791810 | 2020-10-27 15:52:59 -0700 | [diff] [blame] | 71 | "src/operators/resize-bilinear-nchw.c", |
Marat Dukhan | e826543 | 2020-04-28 18:42:59 -0700 | [diff] [blame] | 72 | "src/operators/resize-bilinear-nhwc.c", |
Marat Dukhan | e826543 | 2020-04-28 18:42:59 -0700 | [diff] [blame] | 73 | "src/operators/softmax-nc.c", |
Marat Dukhan | c3065f5 | 2020-06-04 13:33:32 -0700 | [diff] [blame] | 74 | "src/operators/unary-elementwise-nc.c", |
Marat Dukhan | e826543 | 2020-04-28 18:42:59 -0700 | [diff] [blame] | 75 | "src/operators/unpooling-nhwc.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 76 | ] |
| 77 | |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 78 | SUBGRAPH_SRCS = [ |
Marat Dukhan | 5fab409 | 2020-06-10 01:28:28 -0700 | [diff] [blame] | 79 | "src/subgraph/abs.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 80 | "src/subgraph/add2.c", |
| 81 | "src/subgraph/argmax-pooling-2d.c", |
| 82 | "src/subgraph/average-pooling-2d.c", |
Marat Dukhan | 5fab409 | 2020-06-10 01:28:28 -0700 | [diff] [blame] | 83 | "src/subgraph/bankers-rounding.c", |
| 84 | "src/subgraph/ceiling.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 85 | "src/subgraph/clamp.c", |
Marat Dukhan | 20483c7 | 2021-12-05 09:56:40 -0800 | [diff] [blame] | 86 | "src/subgraph/convert.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 87 | "src/subgraph/convolution-2d.c", |
| 88 | "src/subgraph/deconvolution-2d.c", |
Artsiom Ablavatski | bbe8506 | 2020-11-05 14:07:37 -0800 | [diff] [blame] | 89 | "src/subgraph/depth-to-space.c", |
Frank Barchard | 9cef5ea | 2020-11-18 14:52:08 -0800 | [diff] [blame] | 90 | "src/subgraph/depthwise-convolution-2d.c", |
Marat Dukhan | 9d3a459 | 2020-06-05 16:52:42 -0700 | [diff] [blame] | 91 | "src/subgraph/divide.c", |
Marat Dukhan | a160020 | 2020-12-01 22:17:16 -0800 | [diff] [blame] | 92 | "src/subgraph/elu.c", |
Marat Dukhan | 5fab409 | 2020-06-10 01:28:28 -0700 | [diff] [blame] | 93 | "src/subgraph/floor.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 94 | "src/subgraph/fully-connected.c", |
Marat Dukhan | a059b7d | 2020-06-11 11:41:27 -0700 | [diff] [blame] | 95 | "src/subgraph/global-average-pooling-2d.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 96 | "src/subgraph/hardswish.c", |
Marat Dukhan | 5bbebac | 2020-06-10 19:42:15 -0700 | [diff] [blame] | 97 | "src/subgraph/leaky-relu.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 98 | "src/subgraph/max-pooling-2d.c", |
Marat Dukhan | 9d3a459 | 2020-06-05 16:52:42 -0700 | [diff] [blame] | 99 | "src/subgraph/maximum2.c", |
| 100 | "src/subgraph/minimum2.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 101 | "src/subgraph/multiply2.c", |
Marat Dukhan | 5fab409 | 2020-06-10 01:28:28 -0700 | [diff] [blame] | 102 | "src/subgraph/negate.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 103 | "src/subgraph/prelu.c", |
| 104 | "src/subgraph/sigmoid.c", |
| 105 | "src/subgraph/softmax.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 106 | "src/subgraph/square-root.c", |
| 107 | "src/subgraph/square.c", |
| 108 | "src/subgraph/squared-difference.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 109 | "src/subgraph/static-constant-pad.c", |
Marat Dukhan | d27202d | 2020-07-09 23:43:40 -0700 | [diff] [blame] | 110 | "src/subgraph/static-reshape.c", |
Marat Dukhan | aff24e2 | 2020-07-23 01:43:58 -0700 | [diff] [blame] | 111 | "src/subgraph/static-resize-bilinear-2d.c", |
Marat Dukhan | 9d3a459 | 2020-06-05 16:52:42 -0700 | [diff] [blame] | 112 | "src/subgraph/subtract.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 113 | "src/subgraph/unpooling-2d.c", |
| 114 | ] |
| 115 | |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 116 | TABLE_SRCS = [ |
| 117 | "src/tables/exp2-k-over-64.c", |
| 118 | "src/tables/exp2-k-over-2048.c", |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 119 | "src/tables/exp2minus-k-over-4.c", |
| 120 | "src/tables/exp2minus-k-over-8.c", |
Marat Dukhan | c60742b | 2020-11-23 12:33:27 -0800 | [diff] [blame] | 121 | "src/tables/exp2minus-k-over-16.c", |
Marat Dukhan | 1f256fc | 2020-09-24 21:27:14 -0700 | [diff] [blame] | 122 | "src/tables/exp2minus-k-over-64.c", |
| 123 | "src/tables/exp2minus-k-over-2048.c", |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 124 | ] |
| 125 | |
Marat Dukhan | e0f15ad | 2021-12-22 15:15:25 -0800 | [diff] [blame] | 126 | PROD_SCALAR_PORTABLE_MICROKERNEL_SRCS = [ |
| 127 | "src/params-init.c", |
| 128 | "src/u8-lut32norm/scalar.c", |
| 129 | "src/x8-lut/gen/lut-scalar-x4.c", |
| 130 | "src/x32-depthtospace2d-chw2hwc/scalar.c", |
| 131 | "src/xx-copy/memcpy.c", |
| 132 | ] |
| 133 | |
| 134 | PROD_SCALAR_AARCH32_MICROKERNEL_SRCS = [ |
Marat Dukhan | 134f984 | 2021-12-29 19:57:31 -0800 | [diff] [blame] | 135 | "src/f16-f32-vcvt/gen/vcvt-scalar-x4.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 136 | "src/f32-argmaxpool/4x-scalar-c1.c", |
| 137 | "src/f32-argmaxpool/9p8x-scalar-c1.c", |
| 138 | "src/f32-argmaxpool/9x-scalar-c1.c", |
| 139 | "src/f32-avgpool/9p8x-minmax-scalar-c1.c", |
| 140 | "src/f32-avgpool/9x-minmax-scalar-c1.c", |
| 141 | "src/f32-conv-hwc/3x3s2p0p1c3x4-scalar-1x1.c", |
| 142 | "src/f32-conv-hwc/3x3s2p1c3x4-scalar-1x1.c", |
| 143 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-scalar-1x1.c", |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 144 | "src/f32-dwconv/gen/up1x3-minmax-scalar-acc2.c", |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 145 | "src/f32-dwconv/gen/up1x3-scalar-acc2.c", |
Frank Barchard | 66ae257 | 2021-11-02 17:36:21 -0700 | [diff] [blame] | 146 | "src/f32-dwconv/gen/up1x4-minmax-scalar-acc2.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 147 | "src/f32-dwconv/gen/up1x4-scalar-acc2.c", |
| 148 | "src/f32-dwconv/gen/up1x9-minmax-scalar-acc2.c", |
| 149 | "src/f32-dwconv/gen/up1x9-scalar-acc2.c", |
| 150 | "src/f32-dwconv/gen/up1x25-minmax-scalar-acc2.c", |
| 151 | "src/f32-dwconv/gen/up1x25-scalar-acc2.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 152 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-4x1.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 153 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-2x1-acc2.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 154 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-2x1-acc2.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 155 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-2x1-acc2.c", |
Marat Dukhan | a0c6168 | 2021-11-10 19:23:41 -0800 | [diff] [blame] | 156 | "src/f32-f16-vcvt/gen/vcvt-scalar-fabsf-x2.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 157 | "src/f32-gavgpool-cw/scalar-x1.c", |
| 158 | "src/f32-gavgpool/7p7x-minmax-scalar-c1.c", |
| 159 | "src/f32-gavgpool/7x-minmax-scalar-c1.c", |
| 160 | "src/f32-gemm/gen/1x4-minmax-scalar.c", |
| 161 | "src/f32-gemm/gen/1x4-relu-scalar.c", |
| 162 | "src/f32-gemm/gen/1x4-scalar.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 163 | "src/f32-gemm/gen/4x2-minmax-scalar.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 164 | "src/f32-gemm/gen/4x2-scalar.c", |
| 165 | "src/f32-gemm/gen/4x4-minmax-scalar.c", |
| 166 | "src/f32-gemm/gen/4x4-relu-scalar.c", |
| 167 | "src/f32-gemm/gen/4x4-scalar.c", |
| 168 | "src/f32-ibilinear-chw/gen/scalar-p4.c", |
| 169 | "src/f32-ibilinear/gen/scalar-c2.c", |
| 170 | "src/f32-igemm/gen/1x4-minmax-scalar.c", |
| 171 | "src/f32-igemm/gen/1x4-relu-scalar.c", |
| 172 | "src/f32-igemm/gen/1x4-scalar.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 173 | "src/f32-igemm/gen/4x2-minmax-scalar.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 174 | "src/f32-igemm/gen/4x2-scalar.c", |
| 175 | "src/f32-igemm/gen/4x4-minmax-scalar.c", |
| 176 | "src/f32-igemm/gen/4x4-relu-scalar.c", |
| 177 | "src/f32-igemm/gen/4x4-scalar.c", |
| 178 | "src/f32-maxpool/9p8x-minmax-scalar-c1.c", |
| 179 | "src/f32-pavgpool/9p8x-minmax-scalar-c1.c", |
| 180 | "src/f32-pavgpool/9x-minmax-scalar-c1.c", |
| 181 | "src/f32-prelu/gen/scalar-2x4.c", |
Marat Dukhan | bdf1099 | 2022-01-04 09:20:14 -0800 | [diff] [blame] | 182 | "src/f32-qs8-vcvt/gen/vcvt-scalar-imagic-x4.c", |
| 183 | "src/f32-qu8-vcvt/gen/vcvt-scalar-imagic-x4.c", |
Marat Dukhan | 5999c92 | 2022-01-05 18:10:20 -0800 | [diff] [blame] | 184 | "src/f32-raddstoreexpminusmax/gen/scalar-rr2-p5-x4-acc2.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 185 | "src/f32-rmax/scalar.c", |
| 186 | "src/f32-spmm/gen/8x1-minmax-scalar.c", |
| 187 | "src/f32-spmm/gen/8x2-minmax-scalar.c", |
| 188 | "src/f32-spmm/gen/8x4-minmax-scalar.c", |
| 189 | "src/f32-vbinary/gen/vadd-minmax-scalar-x8.c", |
| 190 | "src/f32-vbinary/gen/vaddc-minmax-scalar-x8.c", |
| 191 | "src/f32-vbinary/gen/vdiv-minmax-scalar-x2.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 192 | "src/f32-vbinary/gen/vdivc-minmax-scalar-x2.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 193 | "src/f32-vbinary/gen/vmax-scalar-x8.c", |
| 194 | "src/f32-vbinary/gen/vmaxc-scalar-x8.c", |
| 195 | "src/f32-vbinary/gen/vmin-scalar-x8.c", |
| 196 | "src/f32-vbinary/gen/vminc-scalar-x8.c", |
| 197 | "src/f32-vbinary/gen/vmul-minmax-scalar-x8.c", |
| 198 | "src/f32-vbinary/gen/vmulc-minmax-scalar-x8.c", |
| 199 | "src/f32-vbinary/gen/vrdivc-minmax-scalar-x2.c", |
Marat Dukhan | e0f15ad | 2021-12-22 15:15:25 -0800 | [diff] [blame] | 200 | "src/f32-vbinary/gen/vrsubc-minmax-scalar-x8.c", |
| 201 | "src/f32-vbinary/gen/vsqrdiff-scalar-x8.c", |
| 202 | "src/f32-vbinary/gen/vsqrdiffc-scalar-x8.c", |
| 203 | "src/f32-vbinary/gen/vsub-minmax-scalar-x8.c", |
| 204 | "src/f32-vbinary/gen/vsubc-minmax-scalar-x8.c", |
| 205 | "src/f32-vclamp/gen/vclamp-scalar-x4.c", |
| 206 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x4.c", |
| 207 | "src/f32-vhswish/gen/vhswish-scalar-x4.c", |
| 208 | "src/f32-vlrelu/gen/vlrelu-scalar-x4.c", |
| 209 | "src/f32-vmulcaddc/gen/c1-minmax-scalar-2x.c", |
| 210 | "src/f32-vrelu/gen/vrelu-scalar-x8.c", |
| 211 | "src/f32-vrnd/gen/vrndd-scalar-libm-x1.c", |
| 212 | "src/f32-vrnd/gen/vrndne-scalar-libm-x1.c", |
| 213 | "src/f32-vrnd/gen/vrndu-scalar-libm-x1.c", |
| 214 | "src/f32-vrnd/gen/vrndz-scalar-libm-x1.c", |
Marat Dukhan | ce834ad | 2022-01-03 00:22:01 -0800 | [diff] [blame] | 215 | "src/f32-vsigmoid/gen/vsigmoid-scalar-rr2-lut64-p2-div-x2.c", |
Marat Dukhan | e0f15ad | 2021-12-22 15:15:25 -0800 | [diff] [blame] | 216 | "src/f32-vsqrt/gen/scalar-sqrt-x1.c", |
| 217 | "src/f32-vunary/gen/vabs-scalar-x4.c", |
| 218 | "src/f32-vunary/gen/vneg-scalar-x4.c", |
| 219 | "src/f32-vunary/gen/vsqr-scalar-x4.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 220 | "src/qc8-dwconv/gen/up2x9-minmax-fp32-scalar-fmagic.c", |
| 221 | "src/qc8-dwconv/gen/up2x25-minmax-fp32-scalar-fmagic.c", |
| 222 | "src/qc8-gemm/gen/1x2-minmax-fp32-scalar-fmagic.c", |
| 223 | "src/qc8-gemm/gen/2x2-minmax-fp32-scalar-fmagic.c", |
| 224 | "src/qc8-igemm/gen/1x2-minmax-fp32-scalar-fmagic.c", |
| 225 | "src/qc8-igemm/gen/2x2-minmax-fp32-scalar-fmagic.c", |
| 226 | "src/qs8-dwconv/gen/up1x9-minmax-fp32-scalar-fmagic.c", |
| 227 | "src/qs8-dwconv/gen/up1x25-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | e0f15ad | 2021-12-22 15:15:25 -0800 | [diff] [blame] | 228 | "src/qs8-f32-vcvt/gen/vcvt-scalar-x4.c", |
| 229 | "src/qs8-gavgpool/gen/7p7x-minmax-scalar-c1.c", |
| 230 | "src/qs8-gavgpool/gen/7x-minmax-scalar-c1.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 231 | "src/qs8-gemm/gen/1x2-minmax-fp32-scalar-fmagic.c", |
| 232 | "src/qs8-gemm/gen/2x2-minmax-fp32-scalar-fmagic.c", |
| 233 | "src/qs8-igemm/gen/1x2-minmax-fp32-scalar-fmagic.c", |
| 234 | "src/qs8-igemm/gen/2x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | e0f15ad | 2021-12-22 15:15:25 -0800 | [diff] [blame] | 235 | "src/qs8-vadd/gen/minmax-scalar-x1.c", |
| 236 | "src/qs8-vaddc/gen/minmax-scalar-x1.c", |
| 237 | "src/qs8-vmul/gen/minmax-fp32-scalar-x4.c", |
| 238 | "src/qs8-vmulc/gen/minmax-fp32-scalar-x4.c", |
| 239 | "src/qu8-avgpool/9p8x-minmax-scalar-c1.c", |
| 240 | "src/qu8-avgpool/9x-minmax-scalar-c1.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 241 | "src/qu8-dwconv/gen/up1x9-minmax-fp32-scalar-fmagic.c", |
| 242 | "src/qu8-dwconv/gen/up1x25-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | e0f15ad | 2021-12-22 15:15:25 -0800 | [diff] [blame] | 243 | "src/qu8-f32-vcvt/gen/vcvt-scalar-x4.c", |
| 244 | "src/qu8-gavgpool/7p7x-minmax-scalar-c1.c", |
| 245 | "src/qu8-gavgpool/7x-minmax-scalar-c1.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 246 | "src/qu8-gemm/gen/1x2-minmax-fp32-scalar-fmagic.c", |
| 247 | "src/qu8-gemm/gen/2x2-minmax-fp32-scalar-fmagic.c", |
| 248 | "src/qu8-igemm/gen/1x2-minmax-fp32-scalar-fmagic.c", |
| 249 | "src/qu8-igemm/gen/2x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | e0f15ad | 2021-12-22 15:15:25 -0800 | [diff] [blame] | 250 | "src/qu8-vadd/gen/minmax-scalar-x1.c", |
| 251 | "src/qu8-vaddc/gen/minmax-scalar-x1.c", |
| 252 | "src/qu8-vmul/gen/minmax-fp32-scalar-x4.c", |
| 253 | "src/qu8-vmulc/gen/minmax-fp32-scalar-x4.c", |
| 254 | "src/s8-ibilinear/gen/scalar-c1.c", |
| 255 | "src/s8-maxpool/9p8x-minmax-scalar-c1.c", |
| 256 | "src/s8-vclamp/scalar-x4.c", |
| 257 | "src/u8-ibilinear/gen/scalar-c1.c", |
| 258 | "src/u8-maxpool/9p8x-minmax-scalar-c1.c", |
| 259 | "src/u8-rmax/scalar.c", |
| 260 | "src/u8-vclamp/scalar-x4.c", |
| 261 | "src/x8-zip/x2-scalar.c", |
| 262 | "src/x8-zip/x3-scalar.c", |
| 263 | "src/x8-zip/x4-scalar.c", |
| 264 | "src/x8-zip/xm-scalar.c", |
| 265 | "src/x32-packx/x2-scalar.c", |
| 266 | "src/x32-packx/x3-scalar.c", |
| 267 | "src/x32-packx/x4-scalar.c", |
| 268 | "src/x32-unpool/scalar.c", |
| 269 | "src/x32-zip/x2-scalar.c", |
| 270 | "src/x32-zip/x3-scalar.c", |
| 271 | "src/x32-zip/x4-scalar.c", |
| 272 | "src/x32-zip/xm-scalar.c", |
| 273 | "src/xx-fill/scalar-x16.c", |
| 274 | "src/xx-pad/scalar.c", |
| 275 | ] |
| 276 | |
| 277 | PROD_SCALAR_WASM_MICROKERNEL_SRCS = [ |
Marat Dukhan | 134f984 | 2021-12-29 19:57:31 -0800 | [diff] [blame] | 278 | "src/f16-f32-vcvt/gen/vcvt-scalar-x1.c", |
Marat Dukhan | e0f15ad | 2021-12-22 15:15:25 -0800 | [diff] [blame] | 279 | "src/f32-argmaxpool/4x-scalar-c1.c", |
| 280 | "src/f32-argmaxpool/9p8x-scalar-c1.c", |
| 281 | "src/f32-argmaxpool/9x-scalar-c1.c", |
| 282 | "src/f32-avgpool/9p8x-minmax-scalar-c1.c", |
| 283 | "src/f32-avgpool/9x-minmax-scalar-c1.c", |
| 284 | "src/f32-conv-hwc/3x3s2p0p1c3x4-scalar-1x1.c", |
| 285 | "src/f32-conv-hwc/3x3s2p1c3x4-scalar-1x1.c", |
| 286 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-scalar-1x1.c", |
| 287 | "src/f32-dwconv/gen/up1x3-minmax-scalar-acc2.c", |
| 288 | "src/f32-dwconv/gen/up1x3-scalar-acc2.c", |
| 289 | "src/f32-dwconv/gen/up1x4-minmax-scalar-acc2.c", |
| 290 | "src/f32-dwconv/gen/up1x4-scalar-acc2.c", |
| 291 | "src/f32-dwconv/gen/up1x9-minmax-scalar-acc2.c", |
| 292 | "src/f32-dwconv/gen/up1x9-scalar-acc2.c", |
| 293 | "src/f32-dwconv/gen/up1x25-minmax-scalar-acc2.c", |
| 294 | "src/f32-dwconv/gen/up1x25-scalar-acc2.c", |
| 295 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-2x1-acc2.c", |
| 296 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-1x1-acc2.c", |
| 297 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-1x1-acc5.c", |
| 298 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-1x1-acc5.c", |
| 299 | "src/f32-f16-vcvt/gen/vcvt-scalar-bitcast-x4.c", |
| 300 | "src/f32-gavgpool-cw/scalar-x1.c", |
| 301 | "src/f32-gavgpool/7p7x-minmax-scalar-c1.c", |
| 302 | "src/f32-gavgpool/7x-minmax-scalar-c1.c", |
| 303 | "src/f32-gemm/gen/2x4-minmax-scalar.c", |
| 304 | "src/f32-gemm/gen/2x4-relu-scalar.c", |
| 305 | "src/f32-gemm/gen/2x4-scalar.c", |
| 306 | "src/f32-ibilinear-chw/gen/scalar-p4.c", |
| 307 | "src/f32-ibilinear/gen/scalar-c2.c", |
| 308 | "src/f32-igemm/gen/2x4-minmax-scalar.c", |
| 309 | "src/f32-igemm/gen/2x4-relu-scalar.c", |
| 310 | "src/f32-igemm/gen/2x4-scalar.c", |
| 311 | "src/f32-maxpool/9p8x-minmax-scalar-c1.c", |
| 312 | "src/f32-pavgpool/9p8x-minmax-scalar-c1.c", |
| 313 | "src/f32-pavgpool/9x-minmax-scalar-c1.c", |
| 314 | "src/f32-prelu/gen/scalar-2x4.c", |
Marat Dukhan | bdf1099 | 2022-01-04 09:20:14 -0800 | [diff] [blame] | 315 | "src/f32-qs8-vcvt/gen/vcvt-scalar-imagic-x1.c", |
| 316 | "src/f32-qu8-vcvt/gen/vcvt-scalar-imagic-x1.c", |
Marat Dukhan | 5999c92 | 2022-01-05 18:10:20 -0800 | [diff] [blame] | 317 | "src/f32-raddstoreexpminusmax/gen/scalar-rr2-p5-x4-acc2.c", |
Marat Dukhan | e0f15ad | 2021-12-22 15:15:25 -0800 | [diff] [blame] | 318 | "src/f32-rmax/scalar.c", |
| 319 | "src/f32-spmm/gen/8x1-minmax-scalar.c", |
| 320 | "src/f32-spmm/gen/8x2-minmax-scalar.c", |
| 321 | "src/f32-spmm/gen/8x4-minmax-scalar.c", |
| 322 | "src/f32-vbinary/gen/vadd-minmax-scalar-x8.c", |
| 323 | "src/f32-vbinary/gen/vaddc-minmax-scalar-x8.c", |
| 324 | "src/f32-vbinary/gen/vdiv-minmax-scalar-x8.c", |
| 325 | "src/f32-vbinary/gen/vdivc-minmax-scalar-x8.c", |
| 326 | "src/f32-vbinary/gen/vmax-scalar-x8.c", |
| 327 | "src/f32-vbinary/gen/vmaxc-scalar-x8.c", |
| 328 | "src/f32-vbinary/gen/vmin-scalar-x8.c", |
| 329 | "src/f32-vbinary/gen/vminc-scalar-x8.c", |
| 330 | "src/f32-vbinary/gen/vmul-minmax-scalar-x8.c", |
| 331 | "src/f32-vbinary/gen/vmulc-minmax-scalar-x8.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 332 | "src/f32-vbinary/gen/vrdivc-minmax-scalar-x8.c", |
| 333 | "src/f32-vbinary/gen/vrsubc-minmax-scalar-x8.c", |
| 334 | "src/f32-vbinary/gen/vsqrdiff-scalar-x8.c", |
| 335 | "src/f32-vbinary/gen/vsqrdiffc-scalar-x8.c", |
| 336 | "src/f32-vbinary/gen/vsub-minmax-scalar-x8.c", |
| 337 | "src/f32-vbinary/gen/vsubc-minmax-scalar-x8.c", |
| 338 | "src/f32-vclamp/gen/vclamp-scalar-x4.c", |
| 339 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x2.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 340 | "src/f32-vhswish/gen/vhswish-scalar-x4.c", |
| 341 | "src/f32-vlrelu/gen/vlrelu-scalar-x4.c", |
| 342 | "src/f32-vmulcaddc/gen/c1-minmax-scalar-2x.c", |
| 343 | "src/f32-vrelu/gen/vrelu-scalar-x8.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 344 | "src/f32-vrnd/gen/vrndd-scalar-libm-x4.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 345 | "src/f32-vrnd/gen/vrndne-scalar-libm-x4.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 346 | "src/f32-vrnd/gen/vrndu-scalar-libm-x4.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 347 | "src/f32-vrnd/gen/vrndz-scalar-libm-x4.c", |
Marat Dukhan | ce834ad | 2022-01-03 00:22:01 -0800 | [diff] [blame] | 348 | "src/f32-vsigmoid/gen/vsigmoid-scalar-rr2-lut64-p2-div-x2.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 349 | "src/f32-vsqrt/gen/scalar-sqrt-x1.c", |
| 350 | "src/f32-vunary/gen/vabs-scalar-x4.c", |
| 351 | "src/f32-vunary/gen/vneg-scalar-x4.c", |
| 352 | "src/f32-vunary/gen/vsqr-scalar-x4.c", |
Marat Dukhan | 7c1115f | 2022-01-04 17:18:41 -0800 | [diff] [blame] | 353 | "src/qc8-dwconv/gen/up1x25-minmax-fp32-scalar-imagic.c", |
Frank Barchard | f623740 | 2022-01-05 00:26:09 -0800 | [diff] [blame] | 354 | "src/qc8-dwconv/gen/up2x9-minmax-fp32-scalar-imagic.c", |
Marat Dukhan | 7c1115f | 2022-01-04 17:18:41 -0800 | [diff] [blame] | 355 | "src/qc8-gemm/gen/1x2-minmax-fp32-scalar-imagic.c", |
| 356 | "src/qc8-gemm/gen/2x2-minmax-fp32-scalar-imagic.c", |
| 357 | "src/qc8-igemm/gen/1x2-minmax-fp32-scalar-imagic.c", |
| 358 | "src/qc8-igemm/gen/2x2-minmax-fp32-scalar-imagic.c", |
Marat Dukhan | 7c1115f | 2022-01-04 17:18:41 -0800 | [diff] [blame] | 359 | "src/qs8-dwconv/gen/up1x25-minmax-fp32-scalar-imagic.c", |
Frank Barchard | f623740 | 2022-01-05 00:26:09 -0800 | [diff] [blame] | 360 | "src/qs8-dwconv/gen/up2x9-minmax-fp32-scalar-imagic.c", |
Marat Dukhan | f92206b | 2021-12-10 17:02:07 -0800 | [diff] [blame] | 361 | "src/qs8-f32-vcvt/gen/vcvt-scalar-x1.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 362 | "src/qs8-gavgpool/gen/7p7x-minmax-scalar-c4.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 363 | "src/qs8-gavgpool/gen/7x-minmax-scalar-c4.c", |
Marat Dukhan | 7c1115f | 2022-01-04 17:18:41 -0800 | [diff] [blame] | 364 | "src/qs8-gemm/gen/1x2-minmax-fp32-scalar-imagic.c", |
| 365 | "src/qs8-gemm/gen/2x2-minmax-fp32-scalar-imagic.c", |
| 366 | "src/qs8-igemm/gen/1x2-minmax-fp32-scalar-imagic.c", |
| 367 | "src/qs8-igemm/gen/2x2-minmax-fp32-scalar-imagic.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 368 | "src/qs8-vadd/gen/minmax-scalar-x4.c", |
| 369 | "src/qs8-vaddc/gen/minmax-scalar-x4.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 370 | "src/qs8-vmul/gen/minmax-fp32-scalar-x4.c", |
| 371 | "src/qs8-vmulc/gen/minmax-fp32-scalar-x4.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 372 | "src/qu8-avgpool/9p8x-minmax-scalar-c1.c", |
| 373 | "src/qu8-avgpool/9x-minmax-scalar-c1.c", |
Marat Dukhan | 7c1115f | 2022-01-04 17:18:41 -0800 | [diff] [blame] | 374 | "src/qu8-dwconv/gen/up1x25-minmax-fp32-scalar-imagic.c", |
Frank Barchard | f623740 | 2022-01-05 00:26:09 -0800 | [diff] [blame] | 375 | "src/qu8-dwconv/gen/up2x9-minmax-fp32-scalar-imagic.c", |
Marat Dukhan | f92206b | 2021-12-10 17:02:07 -0800 | [diff] [blame] | 376 | "src/qu8-f32-vcvt/gen/vcvt-scalar-x1.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 377 | "src/qu8-gavgpool/7p7x-minmax-scalar-c1.c", |
| 378 | "src/qu8-gavgpool/7x-minmax-scalar-c1.c", |
Marat Dukhan | 7c1115f | 2022-01-04 17:18:41 -0800 | [diff] [blame] | 379 | "src/qu8-gemm/gen/1x2-minmax-fp32-scalar-imagic.c", |
| 380 | "src/qu8-gemm/gen/2x2-minmax-fp32-scalar-imagic.c", |
| 381 | "src/qu8-igemm/gen/1x2-minmax-fp32-scalar-imagic.c", |
| 382 | "src/qu8-igemm/gen/2x2-minmax-fp32-scalar-imagic.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 383 | "src/qu8-vadd/gen/minmax-scalar-x4.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 384 | "src/qu8-vaddc/gen/minmax-scalar-x4.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 385 | "src/qu8-vmul/gen/minmax-fp32-scalar-x4.c", |
| 386 | "src/qu8-vmulc/gen/minmax-fp32-scalar-x4.c", |
Marat Dukhan | 24abe6b | 2021-11-24 15:28:57 -0800 | [diff] [blame] | 387 | "src/s8-ibilinear/gen/scalar-c1.c", |
Marat Dukhan | 2314753 | 2021-08-16 07:26:56 -0700 | [diff] [blame] | 388 | "src/s8-maxpool/9p8x-minmax-scalar-c1.c", |
Marat Dukhan | e79acb7 | 2021-08-16 19:03:53 -0700 | [diff] [blame] | 389 | "src/s8-vclamp/scalar-x4.c", |
Marat Dukhan | 24abe6b | 2021-11-24 15:28:57 -0800 | [diff] [blame] | 390 | "src/u8-ibilinear/gen/scalar-c1.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 391 | "src/u8-maxpool/9p8x-minmax-scalar-c1.c", |
| 392 | "src/u8-rmax/scalar.c", |
| 393 | "src/u8-vclamp/scalar-x4.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 394 | "src/x8-zip/x2-scalar.c", |
| 395 | "src/x8-zip/x3-scalar.c", |
| 396 | "src/x8-zip/x4-scalar.c", |
| 397 | "src/x8-zip/xm-scalar.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 398 | "src/x32-packx/x2-scalar.c", |
| 399 | "src/x32-packx/x3-scalar.c", |
| 400 | "src/x32-packx/x4-scalar.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 401 | "src/x32-unpool/scalar.c", |
| 402 | "src/x32-zip/x2-scalar.c", |
| 403 | "src/x32-zip/x3-scalar.c", |
| 404 | "src/x32-zip/x4-scalar.c", |
| 405 | "src/x32-zip/xm-scalar.c", |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 406 | "src/xx-fill/scalar-x16.c", |
Marat Dukhan | 0461f2d | 2021-08-08 12:36:29 -0700 | [diff] [blame] | 407 | "src/xx-pad/scalar.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 408 | ] |
| 409 | |
Marat Dukhan | a198f00 | 2022-01-04 18:45:11 -0800 | [diff] [blame] | 410 | PROD_SCALAR_RISCV_MICROKERNEL_SRCS = [ |
| 411 | "src/f16-f32-vcvt/gen/vcvt-scalar-x4.c", |
| 412 | "src/f32-argmaxpool/4x-scalar-c1.c", |
| 413 | "src/f32-argmaxpool/9p8x-scalar-c1.c", |
| 414 | "src/f32-argmaxpool/9x-scalar-c1.c", |
| 415 | "src/f32-avgpool/9p8x-minmax-scalar-c1.c", |
| 416 | "src/f32-avgpool/9x-minmax-scalar-c1.c", |
| 417 | "src/f32-conv-hwc/3x3s2p0p1c3x4-scalar-1x1.c", |
| 418 | "src/f32-conv-hwc/3x3s2p1c3x4-scalar-1x1.c", |
| 419 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-scalar-1x1.c", |
| 420 | "src/f32-dwconv/gen/up1x3-minmax-scalar-acc2.c", |
| 421 | "src/f32-dwconv/gen/up1x3-scalar-acc2.c", |
| 422 | "src/f32-dwconv/gen/up1x4-minmax-scalar-acc2.c", |
| 423 | "src/f32-dwconv/gen/up1x4-scalar-acc2.c", |
| 424 | "src/f32-dwconv/gen/up1x9-minmax-scalar-acc2.c", |
| 425 | "src/f32-dwconv/gen/up1x9-scalar-acc2.c", |
| 426 | "src/f32-dwconv/gen/up1x25-minmax-scalar-acc2.c", |
| 427 | "src/f32-dwconv/gen/up1x25-scalar-acc2.c", |
| 428 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-2x1-acc2.c", |
| 429 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-1x1-acc2.c", |
| 430 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-1x1-acc5.c", |
| 431 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-1x1-acc5.c", |
| 432 | "src/f32-f16-vcvt/gen/vcvt-scalar-fabsf-x2.c", |
| 433 | "src/f32-gavgpool-cw/scalar-x1.c", |
| 434 | "src/f32-gavgpool/7p7x-minmax-scalar-c1.c", |
| 435 | "src/f32-gavgpool/7x-minmax-scalar-c1.c", |
| 436 | "src/f32-gemm/gen/1x4-minmax-scalar.c", |
| 437 | "src/f32-gemm/gen/1x4-relu-scalar.c", |
| 438 | "src/f32-gemm/gen/1x4-scalar.c", |
| 439 | "src/f32-gemm/gen/4x2-minmax-scalar.c", |
| 440 | "src/f32-gemm/gen/4x2-scalar.c", |
| 441 | "src/f32-gemm/gen/4x4-minmax-scalar.c", |
| 442 | "src/f32-gemm/gen/4x4-relu-scalar.c", |
| 443 | "src/f32-gemm/gen/4x4-scalar.c", |
| 444 | "src/f32-ibilinear-chw/gen/scalar-p4.c", |
| 445 | "src/f32-ibilinear/gen/scalar-c2.c", |
| 446 | "src/f32-igemm/gen/1x4-minmax-scalar.c", |
| 447 | "src/f32-igemm/gen/1x4-relu-scalar.c", |
| 448 | "src/f32-igemm/gen/1x4-scalar.c", |
| 449 | "src/f32-igemm/gen/4x2-minmax-scalar.c", |
| 450 | "src/f32-igemm/gen/4x2-scalar.c", |
| 451 | "src/f32-igemm/gen/4x4-minmax-scalar.c", |
| 452 | "src/f32-igemm/gen/4x4-relu-scalar.c", |
| 453 | "src/f32-igemm/gen/4x4-scalar.c", |
| 454 | "src/f32-maxpool/9p8x-minmax-scalar-c1.c", |
| 455 | "src/f32-pavgpool/9p8x-minmax-scalar-c1.c", |
| 456 | "src/f32-pavgpool/9x-minmax-scalar-c1.c", |
| 457 | "src/f32-prelu/gen/scalar-2x4.c", |
| 458 | "src/f32-qs8-vcvt/gen/vcvt-scalar-lrintf-x4.c", |
| 459 | "src/f32-qu8-vcvt/gen/vcvt-scalar-lrintf-x4.c", |
Marat Dukhan | 5999c92 | 2022-01-05 18:10:20 -0800 | [diff] [blame] | 460 | "src/f32-raddstoreexpminusmax/gen/scalar-rr2-p5-x4-acc2.c", |
Marat Dukhan | a198f00 | 2022-01-04 18:45:11 -0800 | [diff] [blame] | 461 | "src/f32-rmax/scalar.c", |
| 462 | "src/f32-spmm/gen/8x1-minmax-scalar.c", |
| 463 | "src/f32-spmm/gen/8x2-minmax-scalar.c", |
| 464 | "src/f32-spmm/gen/8x4-minmax-scalar.c", |
| 465 | "src/f32-vbinary/gen/vadd-minmax-scalar-x8.c", |
| 466 | "src/f32-vbinary/gen/vaddc-minmax-scalar-x8.c", |
| 467 | "src/f32-vbinary/gen/vdiv-minmax-scalar-x2.c", |
| 468 | "src/f32-vbinary/gen/vdivc-minmax-scalar-x2.c", |
| 469 | "src/f32-vbinary/gen/vmax-scalar-x8.c", |
| 470 | "src/f32-vbinary/gen/vmaxc-scalar-x8.c", |
| 471 | "src/f32-vbinary/gen/vmin-scalar-x8.c", |
| 472 | "src/f32-vbinary/gen/vminc-scalar-x8.c", |
| 473 | "src/f32-vbinary/gen/vmul-minmax-scalar-x8.c", |
| 474 | "src/f32-vbinary/gen/vmulc-minmax-scalar-x8.c", |
| 475 | "src/f32-vbinary/gen/vrdivc-minmax-scalar-x2.c", |
| 476 | "src/f32-vbinary/gen/vrsubc-minmax-scalar-x8.c", |
| 477 | "src/f32-vbinary/gen/vsqrdiff-scalar-x8.c", |
| 478 | "src/f32-vbinary/gen/vsqrdiffc-scalar-x8.c", |
| 479 | "src/f32-vbinary/gen/vsub-minmax-scalar-x8.c", |
| 480 | "src/f32-vbinary/gen/vsubc-minmax-scalar-x8.c", |
| 481 | "src/f32-vclamp/gen/vclamp-scalar-x4.c", |
| 482 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x4.c", |
| 483 | "src/f32-vhswish/gen/vhswish-scalar-x4.c", |
| 484 | "src/f32-vlrelu/gen/vlrelu-scalar-x4.c", |
| 485 | "src/f32-vmulcaddc/gen/c1-minmax-scalar-2x.c", |
| 486 | "src/f32-vrelu/gen/vrelu-scalar-x8.c", |
| 487 | "src/f32-vrnd/gen/vrndd-scalar-libm-x1.c", |
| 488 | "src/f32-vrnd/gen/vrndne-scalar-libm-x1.c", |
| 489 | "src/f32-vrnd/gen/vrndu-scalar-libm-x1.c", |
| 490 | "src/f32-vrnd/gen/vrndz-scalar-libm-x1.c", |
| 491 | "src/f32-vsigmoid/gen/vsigmoid-scalar-rr2-lut64-p2-div-x2.c", |
| 492 | "src/f32-vsqrt/gen/scalar-sqrt-x1.c", |
| 493 | "src/f32-vunary/gen/vabs-scalar-x4.c", |
| 494 | "src/f32-vunary/gen/vneg-scalar-x4.c", |
| 495 | "src/f32-vunary/gen/vsqr-scalar-x4.c", |
| 496 | "src/qc8-dwconv/gen/up2x9-minmax-fp32-scalar-lrintf.c", |
| 497 | "src/qc8-dwconv/gen/up2x25-minmax-fp32-scalar-lrintf.c", |
| 498 | "src/qc8-gemm/gen/1x4-minmax-fp32-scalar-lrintf.c", |
| 499 | "src/qc8-gemm/gen/3x4-minmax-fp32-scalar-lrintf.c", |
| 500 | "src/qc8-igemm/gen/1x4-minmax-fp32-scalar-lrintf.c", |
| 501 | "src/qc8-igemm/gen/3x4-minmax-fp32-scalar-lrintf.c", |
| 502 | "src/qs8-dwconv/gen/up2x9-minmax-fp32-scalar-lrintf.c", |
| 503 | "src/qs8-dwconv/gen/up2x25-minmax-fp32-scalar-lrintf.c", |
| 504 | "src/qs8-f32-vcvt/gen/vcvt-scalar-x4.c", |
| 505 | "src/qs8-gavgpool/gen/7p7x-minmax-scalar-c1.c", |
| 506 | "src/qs8-gavgpool/gen/7x-minmax-scalar-c1.c", |
| 507 | "src/qs8-gemm/gen/1x4-minmax-fp32-scalar-lrintf.c", |
| 508 | "src/qs8-gemm/gen/3x4-minmax-fp32-scalar-lrintf.c", |
| 509 | "src/qs8-igemm/gen/1x4-minmax-fp32-scalar-lrintf.c", |
| 510 | "src/qs8-igemm/gen/3x4-minmax-fp32-scalar-lrintf.c", |
| 511 | "src/qs8-vadd/gen/minmax-scalar-x4.c", |
| 512 | "src/qs8-vaddc/gen/minmax-scalar-x4.c", |
| 513 | "src/qs8-vmul/gen/minmax-fp32-scalar-x4.c", |
| 514 | "src/qs8-vmulc/gen/minmax-fp32-scalar-x4.c", |
| 515 | "src/qu8-avgpool/9p8x-minmax-scalar-c1.c", |
| 516 | "src/qu8-avgpool/9x-minmax-scalar-c1.c", |
| 517 | "src/qu8-dwconv/gen/up2x9-minmax-fp32-scalar-lrintf.c", |
| 518 | "src/qu8-dwconv/gen/up2x25-minmax-fp32-scalar-lrintf.c", |
| 519 | "src/qu8-f32-vcvt/gen/vcvt-scalar-x4.c", |
| 520 | "src/qu8-gavgpool/7p7x-minmax-scalar-c1.c", |
| 521 | "src/qu8-gavgpool/7x-minmax-scalar-c1.c", |
| 522 | "src/qu8-gemm/gen/1x4-minmax-fp32-scalar-lrintf.c", |
| 523 | "src/qu8-gemm/gen/3x4-minmax-fp32-scalar-lrintf.c", |
| 524 | "src/qu8-igemm/gen/1x4-minmax-fp32-scalar-lrintf.c", |
| 525 | "src/qu8-igemm/gen/3x4-minmax-fp32-scalar-lrintf.c", |
| 526 | "src/qu8-vadd/gen/minmax-scalar-x4.c", |
| 527 | "src/qu8-vaddc/gen/minmax-scalar-x4.c", |
| 528 | "src/qu8-vmul/gen/minmax-fp32-scalar-x4.c", |
| 529 | "src/qu8-vmulc/gen/minmax-fp32-scalar-x4.c", |
| 530 | "src/s8-ibilinear/gen/scalar-c1.c", |
| 531 | "src/s8-maxpool/9p8x-minmax-scalar-c1.c", |
| 532 | "src/s8-vclamp/scalar-x4.c", |
| 533 | "src/u8-ibilinear/gen/scalar-c1.c", |
| 534 | "src/u8-maxpool/9p8x-minmax-scalar-c1.c", |
| 535 | "src/u8-rmax/scalar.c", |
| 536 | "src/u8-vclamp/scalar-x4.c", |
| 537 | "src/x8-zip/x2-scalar.c", |
| 538 | "src/x8-zip/x3-scalar.c", |
| 539 | "src/x8-zip/x4-scalar.c", |
| 540 | "src/x8-zip/xm-scalar.c", |
| 541 | "src/x32-packx/x2-scalar.c", |
| 542 | "src/x32-packx/x3-scalar.c", |
| 543 | "src/x32-packx/x4-scalar.c", |
| 544 | "src/x32-unpool/scalar.c", |
| 545 | "src/x32-zip/x2-scalar.c", |
| 546 | "src/x32-zip/x3-scalar.c", |
| 547 | "src/x32-zip/x4-scalar.c", |
| 548 | "src/x32-zip/xm-scalar.c", |
| 549 | "src/xx-fill/scalar-x16.c", |
| 550 | "src/xx-pad/scalar.c", |
| 551 | ] |
| 552 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 553 | ALL_SCALAR_MICROKERNEL_SRCS = [ |
Marat Dukhan | 134f984 | 2021-12-29 19:57:31 -0800 | [diff] [blame] | 554 | "src/f16-f32-vcvt/gen/vcvt-scalar-x1.c", |
| 555 | "src/f16-f32-vcvt/gen/vcvt-scalar-x2.c", |
| 556 | "src/f16-f32-vcvt/gen/vcvt-scalar-x3.c", |
| 557 | "src/f16-f32-vcvt/gen/vcvt-scalar-x4.c", |
Marat Dukhan | 329da64 | 2019-11-19 21:44:39 -0800 | [diff] [blame] | 558 | "src/f32-argmaxpool/4x-scalar-c1.c", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 559 | "src/f32-argmaxpool/9p8x-scalar-c1.c", |
Marat Dukhan | 329da64 | 2019-11-19 21:44:39 -0800 | [diff] [blame] | 560 | "src/f32-argmaxpool/9x-scalar-c1.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 561 | "src/f32-avgpool/9p8x-minmax-scalar-c1.c", |
| 562 | "src/f32-avgpool/9x-minmax-scalar-c1.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 563 | "src/f32-conv-hwc/3x3s2p0p1c3x4-scalar-1x1.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 564 | "src/f32-conv-hwc/3x3s2p1c3x4-scalar-1x1.c", |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 565 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-scalar-1x1.c", |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 566 | "src/f32-dwconv/gen/up1x3-minmax-scalar-acc2.c", |
| 567 | "src/f32-dwconv/gen/up1x3-minmax-scalar.c", |
| 568 | "src/f32-dwconv/gen/up1x3-scalar-acc2.c", |
| 569 | "src/f32-dwconv/gen/up1x3-scalar.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 570 | "src/f32-dwconv/gen/up1x4-minmax-scalar-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 571 | "src/f32-dwconv/gen/up1x4-minmax-scalar.c", |
| 572 | "src/f32-dwconv/gen/up1x4-scalar-acc2.c", |
| 573 | "src/f32-dwconv/gen/up1x4-scalar.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 574 | "src/f32-dwconv/gen/up1x9-minmax-scalar-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 575 | "src/f32-dwconv/gen/up1x9-minmax-scalar.c", |
| 576 | "src/f32-dwconv/gen/up1x9-scalar-acc2.c", |
| 577 | "src/f32-dwconv/gen/up1x9-scalar.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 578 | "src/f32-dwconv/gen/up1x25-minmax-scalar-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 579 | "src/f32-dwconv/gen/up1x25-minmax-scalar.c", |
| 580 | "src/f32-dwconv/gen/up1x25-scalar-acc2.c", |
| 581 | "src/f32-dwconv/gen/up1x25-scalar.c", |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 582 | "src/f32-dwconv/gen/up2x3-minmax-scalar-acc2.c", |
| 583 | "src/f32-dwconv/gen/up2x3-minmax-scalar.c", |
| 584 | "src/f32-dwconv/gen/up2x3-scalar-acc2.c", |
| 585 | "src/f32-dwconv/gen/up2x3-scalar.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 586 | "src/f32-dwconv/gen/up2x4-minmax-scalar-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 587 | "src/f32-dwconv/gen/up2x4-minmax-scalar.c", |
| 588 | "src/f32-dwconv/gen/up2x4-scalar-acc2.c", |
| 589 | "src/f32-dwconv/gen/up2x4-scalar.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 590 | "src/f32-dwconv/gen/up2x9-minmax-scalar-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 591 | "src/f32-dwconv/gen/up2x9-minmax-scalar.c", |
| 592 | "src/f32-dwconv/gen/up2x9-scalar-acc2.c", |
| 593 | "src/f32-dwconv/gen/up2x9-scalar.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 594 | "src/f32-dwconv/gen/up2x25-minmax-scalar-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 595 | "src/f32-dwconv/gen/up2x25-minmax-scalar.c", |
| 596 | "src/f32-dwconv/gen/up2x25-scalar-acc2.c", |
| 597 | "src/f32-dwconv/gen/up2x25-scalar.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 598 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-1x1-acc2.c", |
| 599 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-1x1-acc3.c", |
| 600 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-1x1-acc4.c", |
Marat Dukhan | 91249d2 | 2020-10-24 12:02:51 -0700 | [diff] [blame] | 601 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-1x1.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 602 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-2x1-acc2.c", |
Marat Dukhan | 91249d2 | 2020-10-24 12:02:51 -0700 | [diff] [blame] | 603 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-2x1.c", |
| 604 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-3x1.c", |
| 605 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-4x1.c", |
| 606 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-5x1.c", |
| 607 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-6x1.c", |
Marat Dukhan | cf5b3c3 | 2020-10-25 19:21:10 -0700 | [diff] [blame] | 608 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-1x1-acc2.c", |
| 609 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-1x1-acc3.c", |
| 610 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-1x1-acc4.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 611 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-1x1.c", |
Marat Dukhan | cf5b3c3 | 2020-10-25 19:21:10 -0700 | [diff] [blame] | 612 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-2x1-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 613 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-2x1.c", |
| 614 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-3x1.c", |
| 615 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-4x1.c", |
Marat Dukhan | c4efb00 | 2020-10-25 23:14:47 -0700 | [diff] [blame] | 616 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-1x1-acc2.c", |
| 617 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-1x1-acc3.c", |
| 618 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-1x1-acc4.c", |
| 619 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-1x1-acc5.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 620 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-1x1.c", |
Marat Dukhan | c4efb00 | 2020-10-25 23:14:47 -0700 | [diff] [blame] | 621 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-2x1-acc2.c", |
| 622 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-2x1-acc3.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 623 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-2x1.c", |
Marat Dukhan | c4efb00 | 2020-10-25 23:14:47 -0700 | [diff] [blame] | 624 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-3x1-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 625 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-3x1.c", |
Marat Dukhan | 29c0c33 | 2020-10-28 22:11:00 -0700 | [diff] [blame] | 626 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-1x1-acc2.c", |
| 627 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-1x1-acc3.c", |
| 628 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-1x1-acc4.c", |
| 629 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-1x1-acc5.c", |
| 630 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-1x1.c", |
| 631 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-2x1-acc2.c", |
| 632 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-2x1-acc3.c", |
| 633 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-2x1.c", |
| 634 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-3x1-acc2.c", |
| 635 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-3x1.c", |
Marat Dukhan | 1fe8995 | 2021-11-10 01:27:15 -0800 | [diff] [blame] | 636 | "src/f32-f16-vcvt/gen/vcvt-scalar-bitcast-x1.c", |
| 637 | "src/f32-f16-vcvt/gen/vcvt-scalar-bitcast-x2.c", |
| 638 | "src/f32-f16-vcvt/gen/vcvt-scalar-bitcast-x3.c", |
| 639 | "src/f32-f16-vcvt/gen/vcvt-scalar-bitcast-x4.c", |
| 640 | "src/f32-f16-vcvt/gen/vcvt-scalar-fabsf-x1.c", |
| 641 | "src/f32-f16-vcvt/gen/vcvt-scalar-fabsf-x2.c", |
| 642 | "src/f32-f16-vcvt/gen/vcvt-scalar-fabsf-x3.c", |
| 643 | "src/f32-f16-vcvt/gen/vcvt-scalar-fabsf-x4.c", |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 644 | "src/f32-gavgpool-cw/scalar-x1.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 645 | "src/f32-gavgpool/7p7x-minmax-scalar-c1.c", |
| 646 | "src/f32-gavgpool/7x-minmax-scalar-c1.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 647 | "src/f32-gemm/gen-inc/1x4inc-minmax-scalar.c", |
| 648 | "src/f32-gemm/gen-inc/2x4inc-minmax-scalar.c", |
| 649 | "src/f32-gemm/gen-inc/4x4inc-minmax-scalar.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 650 | "src/f32-gemm/gen/1x4-minmax-scalar.c", |
| 651 | "src/f32-gemm/gen/1x4-relu-scalar.c", |
| 652 | "src/f32-gemm/gen/1x4-scalar.c", |
| 653 | "src/f32-gemm/gen/2x4-minmax-scalar.c", |
| 654 | "src/f32-gemm/gen/2x4-relu-scalar.c", |
| 655 | "src/f32-gemm/gen/2x4-scalar.c", |
| 656 | "src/f32-gemm/gen/4x2-minmax-scalar.c", |
| 657 | "src/f32-gemm/gen/4x2-relu-scalar.c", |
| 658 | "src/f32-gemm/gen/4x2-scalar.c", |
| 659 | "src/f32-gemm/gen/4x4-minmax-scalar.c", |
| 660 | "src/f32-gemm/gen/4x4-relu-scalar.c", |
| 661 | "src/f32-gemm/gen/4x4-scalar.c", |
XNNPACK Team | 2143267 | 2020-10-19 19:58:48 -0700 | [diff] [blame] | 662 | "src/f32-ibilinear-chw/gen/scalar-p1.c", |
| 663 | "src/f32-ibilinear-chw/gen/scalar-p2.c", |
| 664 | "src/f32-ibilinear-chw/gen/scalar-p4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 665 | "src/f32-ibilinear/gen/scalar-c1.c", |
| 666 | "src/f32-ibilinear/gen/scalar-c2.c", |
| 667 | "src/f32-ibilinear/gen/scalar-c4.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 668 | "src/f32-igemm/gen/1x4-minmax-scalar.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 669 | "src/f32-igemm/gen/1x4-relu-scalar.c", |
| 670 | "src/f32-igemm/gen/1x4-scalar.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 671 | "src/f32-igemm/gen/2x4-minmax-scalar.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 672 | "src/f32-igemm/gen/2x4-relu-scalar.c", |
| 673 | "src/f32-igemm/gen/2x4-scalar.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 674 | "src/f32-igemm/gen/4x2-minmax-scalar.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 675 | "src/f32-igemm/gen/4x2-relu-scalar.c", |
| 676 | "src/f32-igemm/gen/4x2-scalar.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 677 | "src/f32-igemm/gen/4x4-minmax-scalar.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 678 | "src/f32-igemm/gen/4x4-relu-scalar.c", |
| 679 | "src/f32-igemm/gen/4x4-scalar.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 680 | "src/f32-maxpool/9p8x-minmax-scalar-c1.c", |
| 681 | "src/f32-pavgpool/9p8x-minmax-scalar-c1.c", |
| 682 | "src/f32-pavgpool/9x-minmax-scalar-c1.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 683 | "src/f32-ppmm/gen/2x4-minmax-scalar.c", |
| 684 | "src/f32-ppmm/gen/3x3-minmax-scalar.c", |
| 685 | "src/f32-ppmm/gen/4x2-minmax-scalar.c", |
| 686 | "src/f32-ppmm/gen/4x4-minmax-scalar.c", |
Marat Dukhan | 40a672f | 2019-11-25 03:08:22 -0800 | [diff] [blame] | 687 | "src/f32-prelu/gen/scalar-2x1.c", |
| 688 | "src/f32-prelu/gen/scalar-2x4.c", |
Marat Dukhan | bdf1099 | 2022-01-04 09:20:14 -0800 | [diff] [blame] | 689 | "src/f32-qs8-vcvt/gen/vcvt-scalar-fmagic-x1.c", |
| 690 | "src/f32-qs8-vcvt/gen/vcvt-scalar-fmagic-x2.c", |
| 691 | "src/f32-qs8-vcvt/gen/vcvt-scalar-fmagic-x3.c", |
| 692 | "src/f32-qs8-vcvt/gen/vcvt-scalar-fmagic-x4.c", |
| 693 | "src/f32-qs8-vcvt/gen/vcvt-scalar-imagic-x1.c", |
| 694 | "src/f32-qs8-vcvt/gen/vcvt-scalar-imagic-x2.c", |
| 695 | "src/f32-qs8-vcvt/gen/vcvt-scalar-imagic-x3.c", |
| 696 | "src/f32-qs8-vcvt/gen/vcvt-scalar-imagic-x4.c", |
Marat Dukhan | f721e37 | 2022-01-04 10:41:12 -0800 | [diff] [blame] | 697 | "src/f32-qs8-vcvt/gen/vcvt-scalar-lrintf-x1.c", |
| 698 | "src/f32-qs8-vcvt/gen/vcvt-scalar-lrintf-x2.c", |
| 699 | "src/f32-qs8-vcvt/gen/vcvt-scalar-lrintf-x3.c", |
| 700 | "src/f32-qs8-vcvt/gen/vcvt-scalar-lrintf-x4.c", |
Marat Dukhan | bdf1099 | 2022-01-04 09:20:14 -0800 | [diff] [blame] | 701 | "src/f32-qu8-vcvt/gen/vcvt-scalar-fmagic-x1.c", |
| 702 | "src/f32-qu8-vcvt/gen/vcvt-scalar-fmagic-x2.c", |
| 703 | "src/f32-qu8-vcvt/gen/vcvt-scalar-fmagic-x3.c", |
| 704 | "src/f32-qu8-vcvt/gen/vcvt-scalar-fmagic-x4.c", |
| 705 | "src/f32-qu8-vcvt/gen/vcvt-scalar-imagic-x1.c", |
| 706 | "src/f32-qu8-vcvt/gen/vcvt-scalar-imagic-x2.c", |
| 707 | "src/f32-qu8-vcvt/gen/vcvt-scalar-imagic-x3.c", |
| 708 | "src/f32-qu8-vcvt/gen/vcvt-scalar-imagic-x4.c", |
Marat Dukhan | f721e37 | 2022-01-04 10:41:12 -0800 | [diff] [blame] | 709 | "src/f32-qu8-vcvt/gen/vcvt-scalar-lrintf-x1.c", |
| 710 | "src/f32-qu8-vcvt/gen/vcvt-scalar-lrintf-x2.c", |
| 711 | "src/f32-qu8-vcvt/gen/vcvt-scalar-lrintf-x3.c", |
| 712 | "src/f32-qu8-vcvt/gen/vcvt-scalar-lrintf-x4.c", |
Marat Dukhan | 5999c92 | 2022-01-05 18:10:20 -0800 | [diff] [blame] | 713 | "src/f32-raddstoreexpminusmax/gen/scalar-rr2-lut64-p2-x1.c", |
| 714 | "src/f32-raddstoreexpminusmax/gen/scalar-rr2-lut64-p2-x2-acc2.c", |
| 715 | "src/f32-raddstoreexpminusmax/gen/scalar-rr2-lut64-p2-x2.c", |
| 716 | "src/f32-raddstoreexpminusmax/gen/scalar-rr2-lut64-p2-x4-acc2.c", |
| 717 | "src/f32-raddstoreexpminusmax/gen/scalar-rr2-lut64-p2-x4-acc4.c", |
| 718 | "src/f32-raddstoreexpminusmax/gen/scalar-rr2-lut64-p2-x4.c", |
| 719 | "src/f32-raddstoreexpminusmax/gen/scalar-rr2-p5-x1.c", |
| 720 | "src/f32-raddstoreexpminusmax/gen/scalar-rr2-p5-x2-acc2.c", |
| 721 | "src/f32-raddstoreexpminusmax/gen/scalar-rr2-p5-x2.c", |
| 722 | "src/f32-raddstoreexpminusmax/gen/scalar-rr2-p5-x4-acc2.c", |
| 723 | "src/f32-raddstoreexpminusmax/gen/scalar-rr2-p5-x4-acc4.c", |
| 724 | "src/f32-raddstoreexpminusmax/gen/scalar-rr2-p5-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 725 | "src/f32-rmax/scalar.c", |
Marat Dukhan | 355ab43 | 2020-04-09 19:01:52 -0700 | [diff] [blame] | 726 | "src/f32-spmm/gen/1x1-minmax-scalar-pipelined.c", |
| 727 | "src/f32-spmm/gen/1x1-minmax-scalar.c", |
| 728 | "src/f32-spmm/gen/2x1-minmax-scalar-pipelined.c", |
| 729 | "src/f32-spmm/gen/2x1-minmax-scalar.c", |
| 730 | "src/f32-spmm/gen/4x1-minmax-scalar-pipelined.c", |
| 731 | "src/f32-spmm/gen/4x1-minmax-scalar.c", |
| 732 | "src/f32-spmm/gen/8x1-minmax-scalar-pipelined.c", |
| 733 | "src/f32-spmm/gen/8x1-minmax-scalar.c", |
| 734 | "src/f32-spmm/gen/8x2-minmax-scalar.c", |
| 735 | "src/f32-spmm/gen/8x4-minmax-scalar.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 736 | "src/f32-vbinary/gen/vadd-minmax-scalar-x1.c", |
| 737 | "src/f32-vbinary/gen/vadd-minmax-scalar-x2.c", |
| 738 | "src/f32-vbinary/gen/vadd-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 739 | "src/f32-vbinary/gen/vadd-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 740 | "src/f32-vbinary/gen/vadd-relu-scalar-x1.c", |
| 741 | "src/f32-vbinary/gen/vadd-relu-scalar-x2.c", |
| 742 | "src/f32-vbinary/gen/vadd-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 743 | "src/f32-vbinary/gen/vadd-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 744 | "src/f32-vbinary/gen/vadd-scalar-x1.c", |
| 745 | "src/f32-vbinary/gen/vadd-scalar-x2.c", |
| 746 | "src/f32-vbinary/gen/vadd-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 747 | "src/f32-vbinary/gen/vadd-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 748 | "src/f32-vbinary/gen/vaddc-minmax-scalar-x1.c", |
| 749 | "src/f32-vbinary/gen/vaddc-minmax-scalar-x2.c", |
| 750 | "src/f32-vbinary/gen/vaddc-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 751 | "src/f32-vbinary/gen/vaddc-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 752 | "src/f32-vbinary/gen/vaddc-relu-scalar-x1.c", |
| 753 | "src/f32-vbinary/gen/vaddc-relu-scalar-x2.c", |
| 754 | "src/f32-vbinary/gen/vaddc-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 755 | "src/f32-vbinary/gen/vaddc-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 756 | "src/f32-vbinary/gen/vaddc-scalar-x1.c", |
| 757 | "src/f32-vbinary/gen/vaddc-scalar-x2.c", |
| 758 | "src/f32-vbinary/gen/vaddc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 759 | "src/f32-vbinary/gen/vaddc-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 760 | "src/f32-vbinary/gen/vdiv-minmax-scalar-x1.c", |
| 761 | "src/f32-vbinary/gen/vdiv-minmax-scalar-x2.c", |
| 762 | "src/f32-vbinary/gen/vdiv-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 763 | "src/f32-vbinary/gen/vdiv-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 764 | "src/f32-vbinary/gen/vdiv-relu-scalar-x1.c", |
| 765 | "src/f32-vbinary/gen/vdiv-relu-scalar-x2.c", |
| 766 | "src/f32-vbinary/gen/vdiv-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 767 | "src/f32-vbinary/gen/vdiv-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 768 | "src/f32-vbinary/gen/vdiv-scalar-x1.c", |
| 769 | "src/f32-vbinary/gen/vdiv-scalar-x2.c", |
| 770 | "src/f32-vbinary/gen/vdiv-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 771 | "src/f32-vbinary/gen/vdiv-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 772 | "src/f32-vbinary/gen/vdivc-minmax-scalar-x1.c", |
| 773 | "src/f32-vbinary/gen/vdivc-minmax-scalar-x2.c", |
| 774 | "src/f32-vbinary/gen/vdivc-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 775 | "src/f32-vbinary/gen/vdivc-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 776 | "src/f32-vbinary/gen/vdivc-relu-scalar-x1.c", |
| 777 | "src/f32-vbinary/gen/vdivc-relu-scalar-x2.c", |
| 778 | "src/f32-vbinary/gen/vdivc-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 779 | "src/f32-vbinary/gen/vdivc-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 780 | "src/f32-vbinary/gen/vdivc-scalar-x1.c", |
| 781 | "src/f32-vbinary/gen/vdivc-scalar-x2.c", |
| 782 | "src/f32-vbinary/gen/vdivc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 783 | "src/f32-vbinary/gen/vdivc-scalar-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 784 | "src/f32-vbinary/gen/vmax-scalar-x1.c", |
| 785 | "src/f32-vbinary/gen/vmax-scalar-x2.c", |
| 786 | "src/f32-vbinary/gen/vmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 787 | "src/f32-vbinary/gen/vmax-scalar-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 788 | "src/f32-vbinary/gen/vmaxc-scalar-x1.c", |
| 789 | "src/f32-vbinary/gen/vmaxc-scalar-x2.c", |
| 790 | "src/f32-vbinary/gen/vmaxc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 791 | "src/f32-vbinary/gen/vmaxc-scalar-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 792 | "src/f32-vbinary/gen/vmin-scalar-x1.c", |
| 793 | "src/f32-vbinary/gen/vmin-scalar-x2.c", |
| 794 | "src/f32-vbinary/gen/vmin-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 795 | "src/f32-vbinary/gen/vmin-scalar-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 796 | "src/f32-vbinary/gen/vminc-scalar-x1.c", |
| 797 | "src/f32-vbinary/gen/vminc-scalar-x2.c", |
| 798 | "src/f32-vbinary/gen/vminc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 799 | "src/f32-vbinary/gen/vminc-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 800 | "src/f32-vbinary/gen/vmul-minmax-scalar-x1.c", |
| 801 | "src/f32-vbinary/gen/vmul-minmax-scalar-x2.c", |
| 802 | "src/f32-vbinary/gen/vmul-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 803 | "src/f32-vbinary/gen/vmul-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 804 | "src/f32-vbinary/gen/vmul-relu-scalar-x1.c", |
| 805 | "src/f32-vbinary/gen/vmul-relu-scalar-x2.c", |
| 806 | "src/f32-vbinary/gen/vmul-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 807 | "src/f32-vbinary/gen/vmul-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 808 | "src/f32-vbinary/gen/vmul-scalar-x1.c", |
| 809 | "src/f32-vbinary/gen/vmul-scalar-x2.c", |
| 810 | "src/f32-vbinary/gen/vmul-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 811 | "src/f32-vbinary/gen/vmul-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 812 | "src/f32-vbinary/gen/vmulc-minmax-scalar-x1.c", |
| 813 | "src/f32-vbinary/gen/vmulc-minmax-scalar-x2.c", |
| 814 | "src/f32-vbinary/gen/vmulc-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 815 | "src/f32-vbinary/gen/vmulc-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 816 | "src/f32-vbinary/gen/vmulc-relu-scalar-x1.c", |
| 817 | "src/f32-vbinary/gen/vmulc-relu-scalar-x2.c", |
| 818 | "src/f32-vbinary/gen/vmulc-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 819 | "src/f32-vbinary/gen/vmulc-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 820 | "src/f32-vbinary/gen/vmulc-scalar-x1.c", |
| 821 | "src/f32-vbinary/gen/vmulc-scalar-x2.c", |
| 822 | "src/f32-vbinary/gen/vmulc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 823 | "src/f32-vbinary/gen/vmulc-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 824 | "src/f32-vbinary/gen/vrdivc-minmax-scalar-x1.c", |
| 825 | "src/f32-vbinary/gen/vrdivc-minmax-scalar-x2.c", |
| 826 | "src/f32-vbinary/gen/vrdivc-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 827 | "src/f32-vbinary/gen/vrdivc-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 828 | "src/f32-vbinary/gen/vrdivc-relu-scalar-x1.c", |
| 829 | "src/f32-vbinary/gen/vrdivc-relu-scalar-x2.c", |
| 830 | "src/f32-vbinary/gen/vrdivc-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 831 | "src/f32-vbinary/gen/vrdivc-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 832 | "src/f32-vbinary/gen/vrdivc-scalar-x1.c", |
| 833 | "src/f32-vbinary/gen/vrdivc-scalar-x2.c", |
| 834 | "src/f32-vbinary/gen/vrdivc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 835 | "src/f32-vbinary/gen/vrdivc-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 836 | "src/f32-vbinary/gen/vrsubc-minmax-scalar-x1.c", |
| 837 | "src/f32-vbinary/gen/vrsubc-minmax-scalar-x2.c", |
| 838 | "src/f32-vbinary/gen/vrsubc-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 839 | "src/f32-vbinary/gen/vrsubc-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 840 | "src/f32-vbinary/gen/vrsubc-relu-scalar-x1.c", |
| 841 | "src/f32-vbinary/gen/vrsubc-relu-scalar-x2.c", |
| 842 | "src/f32-vbinary/gen/vrsubc-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 843 | "src/f32-vbinary/gen/vrsubc-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 844 | "src/f32-vbinary/gen/vrsubc-scalar-x1.c", |
| 845 | "src/f32-vbinary/gen/vrsubc-scalar-x2.c", |
| 846 | "src/f32-vbinary/gen/vrsubc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 847 | "src/f32-vbinary/gen/vrsubc-scalar-x8.c", |
Marat Dukhan | 13bafb0 | 2020-06-05 00:43:11 -0700 | [diff] [blame] | 848 | "src/f32-vbinary/gen/vsqrdiff-scalar-x1.c", |
| 849 | "src/f32-vbinary/gen/vsqrdiff-scalar-x2.c", |
| 850 | "src/f32-vbinary/gen/vsqrdiff-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 851 | "src/f32-vbinary/gen/vsqrdiff-scalar-x8.c", |
Marat Dukhan | 13bafb0 | 2020-06-05 00:43:11 -0700 | [diff] [blame] | 852 | "src/f32-vbinary/gen/vsqrdiffc-scalar-x1.c", |
| 853 | "src/f32-vbinary/gen/vsqrdiffc-scalar-x2.c", |
| 854 | "src/f32-vbinary/gen/vsqrdiffc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 855 | "src/f32-vbinary/gen/vsqrdiffc-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 856 | "src/f32-vbinary/gen/vsub-minmax-scalar-x1.c", |
| 857 | "src/f32-vbinary/gen/vsub-minmax-scalar-x2.c", |
| 858 | "src/f32-vbinary/gen/vsub-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 859 | "src/f32-vbinary/gen/vsub-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 860 | "src/f32-vbinary/gen/vsub-relu-scalar-x1.c", |
| 861 | "src/f32-vbinary/gen/vsub-relu-scalar-x2.c", |
| 862 | "src/f32-vbinary/gen/vsub-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 863 | "src/f32-vbinary/gen/vsub-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 864 | "src/f32-vbinary/gen/vsub-scalar-x1.c", |
| 865 | "src/f32-vbinary/gen/vsub-scalar-x2.c", |
| 866 | "src/f32-vbinary/gen/vsub-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 867 | "src/f32-vbinary/gen/vsub-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 868 | "src/f32-vbinary/gen/vsubc-minmax-scalar-x1.c", |
| 869 | "src/f32-vbinary/gen/vsubc-minmax-scalar-x2.c", |
| 870 | "src/f32-vbinary/gen/vsubc-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 871 | "src/f32-vbinary/gen/vsubc-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 872 | "src/f32-vbinary/gen/vsubc-relu-scalar-x1.c", |
| 873 | "src/f32-vbinary/gen/vsubc-relu-scalar-x2.c", |
| 874 | "src/f32-vbinary/gen/vsubc-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 875 | "src/f32-vbinary/gen/vsubc-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 876 | "src/f32-vbinary/gen/vsubc-scalar-x1.c", |
| 877 | "src/f32-vbinary/gen/vsubc-scalar-x2.c", |
| 878 | "src/f32-vbinary/gen/vsubc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 879 | "src/f32-vbinary/gen/vsubc-scalar-x8.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 880 | "src/f32-vclamp/gen/vclamp-scalar-x1.c", |
| 881 | "src/f32-vclamp/gen/vclamp-scalar-x2.c", |
| 882 | "src/f32-vclamp/gen/vclamp-scalar-x4.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 883 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x1.c", |
| 884 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x2.c", |
| 885 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x3.c", |
| 886 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x4.c", |
| 887 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x5.c", |
| 888 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x6.c", |
| 889 | "src/f32-velu/gen/velu-scalar-rr2-p6-x1.c", |
| 890 | "src/f32-velu/gen/velu-scalar-rr2-p6-x2.c", |
| 891 | "src/f32-velu/gen/velu-scalar-rr2-p6-x3.c", |
| 892 | "src/f32-velu/gen/velu-scalar-rr2-p6-x4.c", |
| 893 | "src/f32-velu/gen/velu-scalar-rr2-p6-x5.c", |
| 894 | "src/f32-velu/gen/velu-scalar-rr2-p6-x6.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 895 | "src/f32-vhswish/gen/vhswish-scalar-x1.c", |
| 896 | "src/f32-vhswish/gen/vhswish-scalar-x2.c", |
| 897 | "src/f32-vhswish/gen/vhswish-scalar-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 898 | "src/f32-vlrelu/gen/vlrelu-scalar-x1.c", |
| 899 | "src/f32-vlrelu/gen/vlrelu-scalar-x2.c", |
| 900 | "src/f32-vlrelu/gen/vlrelu-scalar-x4.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 901 | "src/f32-vmulcaddc/gen/c1-minmax-scalar-2x.c", |
| 902 | "src/f32-vmulcaddc/gen/c2-minmax-scalar-2x.c", |
| 903 | "src/f32-vmulcaddc/gen/c4-minmax-scalar-2x.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 904 | "src/f32-vrelu/gen/vrelu-scalar-x1.c", |
| 905 | "src/f32-vrelu/gen/vrelu-scalar-x2.c", |
| 906 | "src/f32-vrelu/gen/vrelu-scalar-x4.c", |
| 907 | "src/f32-vrelu/gen/vrelu-scalar-x8.c", |
Marat Dukhan | eecf8fd | 2020-06-09 08:59:37 -0700 | [diff] [blame] | 908 | "src/f32-vrnd/gen/vrndd-scalar-libm-x1.c", |
| 909 | "src/f32-vrnd/gen/vrndd-scalar-libm-x2.c", |
| 910 | "src/f32-vrnd/gen/vrndd-scalar-libm-x4.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 911 | "src/f32-vrnd/gen/vrndne-scalar-libm-x1.c", |
| 912 | "src/f32-vrnd/gen/vrndne-scalar-libm-x2.c", |
| 913 | "src/f32-vrnd/gen/vrndne-scalar-libm-x4.c", |
| 914 | "src/f32-vrnd/gen/vrndu-scalar-libm-x1.c", |
| 915 | "src/f32-vrnd/gen/vrndu-scalar-libm-x2.c", |
| 916 | "src/f32-vrnd/gen/vrndu-scalar-libm-x4.c", |
| 917 | "src/f32-vrnd/gen/vrndz-scalar-libm-x1.c", |
| 918 | "src/f32-vrnd/gen/vrndz-scalar-libm-x2.c", |
| 919 | "src/f32-vrnd/gen/vrndz-scalar-libm-x4.c", |
Marat Dukhan | ce834ad | 2022-01-03 00:22:01 -0800 | [diff] [blame] | 920 | "src/f32-vsigmoid/gen/vsigmoid-scalar-rr2-lut64-p2-div-x1.c", |
| 921 | "src/f32-vsigmoid/gen/vsigmoid-scalar-rr2-lut64-p2-div-x2.c", |
| 922 | "src/f32-vsigmoid/gen/vsigmoid-scalar-rr2-lut64-p2-div-x4.c", |
| 923 | "src/f32-vsigmoid/gen/vsigmoid-scalar-rr2-lut2048-p1-div-x1.c", |
| 924 | "src/f32-vsigmoid/gen/vsigmoid-scalar-rr2-lut2048-p1-div-x2.c", |
| 925 | "src/f32-vsigmoid/gen/vsigmoid-scalar-rr2-lut2048-p1-div-x4.c", |
| 926 | "src/f32-vsigmoid/gen/vsigmoid-scalar-rr2-p5-div-x1.c", |
| 927 | "src/f32-vsigmoid/gen/vsigmoid-scalar-rr2-p5-div-x2.c", |
| 928 | "src/f32-vsigmoid/gen/vsigmoid-scalar-rr2-p5-div-x4.c", |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 929 | "src/f32-vsqrt/gen/scalar-sqrt-x1.c", |
| 930 | "src/f32-vsqrt/gen/scalar-sqrt-x2.c", |
| 931 | "src/f32-vsqrt/gen/scalar-sqrt-x4.c", |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 932 | "src/f32-vunary/gen/vabs-scalar-x1.c", |
| 933 | "src/f32-vunary/gen/vabs-scalar-x2.c", |
| 934 | "src/f32-vunary/gen/vabs-scalar-x4.c", |
| 935 | "src/f32-vunary/gen/vneg-scalar-x1.c", |
| 936 | "src/f32-vunary/gen/vneg-scalar-x2.c", |
| 937 | "src/f32-vunary/gen/vneg-scalar-x4.c", |
| 938 | "src/f32-vunary/gen/vsqr-scalar-x1.c", |
| 939 | "src/f32-vunary/gen/vsqr-scalar-x2.c", |
| 940 | "src/f32-vunary/gen/vsqr-scalar-x4.c", |
Marat Dukhan | 78f039d | 2021-11-09 16:42:27 -0800 | [diff] [blame] | 941 | "src/math/cvt-f32-f16-scalar-bitcast.c", |
| 942 | "src/math/cvt-f32-f16-scalar-fabsf.c", |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 943 | "src/math/expm1minus-scalar-rr2-lut4-p4.c", |
| 944 | "src/math/expm1minus-scalar-rr2-lut8-p3.c", |
| 945 | "src/math/expm1minus-scalar-rr2-lut8-p4.c", |
Marat Dukhan | c60742b | 2020-11-23 12:33:27 -0800 | [diff] [blame] | 946 | "src/math/expm1minus-scalar-rr2-lut16-p3.c", |
| 947 | "src/math/expm1minus-scalar-rr2-lut16-p4.c", |
| 948 | "src/math/expm1minus-scalar-rr2-p5.c", |
| 949 | "src/math/expm1minus-scalar-rr2-p6.c", |
Frank Barchard | 2213606 | 2020-11-24 18:44:46 -0800 | [diff] [blame] | 950 | "src/math/expminus-scalar-rr2-lut64-p2.c", |
| 951 | "src/math/expminus-scalar-rr2-lut2048-p1.c", |
| 952 | "src/math/expminus-scalar-rr2-p5.c", |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 953 | "src/math/roundd-scalar-addsub.c", |
| 954 | "src/math/roundd-scalar-cvt.c", |
Marat Dukhan | ffbf96a | 2020-05-14 02:59:08 -0700 | [diff] [blame] | 955 | "src/math/roundd-scalar-floor.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 956 | "src/math/roundne-scalar-addsub.c", |
| 957 | "src/math/roundne-scalar-nearbyint.c", |
| 958 | "src/math/roundne-scalar-rint.c", |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 959 | "src/math/roundu-scalar-addsub.c", |
Marat Dukhan | ffbf96a | 2020-05-14 02:59:08 -0700 | [diff] [blame] | 960 | "src/math/roundu-scalar-ceil.c", |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 961 | "src/math/roundu-scalar-cvt.c", |
Marat Dukhan | 2dbb944 | 2020-05-12 20:43:43 -0700 | [diff] [blame] | 962 | "src/math/roundz-scalar-addsub.c", |
| 963 | "src/math/roundz-scalar-cvt.c", |
Marat Dukhan | ffbf96a | 2020-05-14 02:59:08 -0700 | [diff] [blame] | 964 | "src/math/roundz-scalar-trunc.c", |
Marat Dukhan | f8475d6 | 2020-09-17 15:01:43 -0700 | [diff] [blame] | 965 | "src/math/sigmoid-scalar-rr2-lut64-p2-div.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 966 | "src/math/sigmoid-scalar-rr2-lut2048-p1-div.c", |
Marat Dukhan | f8475d6 | 2020-09-17 15:01:43 -0700 | [diff] [blame] | 967 | "src/math/sigmoid-scalar-rr2-p5-div.c", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 968 | "src/params-init.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 969 | "src/qc8-dwconv/gen/up1x9-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 970 | "src/qc8-dwconv/gen/up1x9-minmax-fp32-scalar-imagic.c", |
| 971 | "src/qc8-dwconv/gen/up1x9-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 972 | "src/qc8-dwconv/gen/up1x25-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 973 | "src/qc8-dwconv/gen/up1x25-minmax-fp32-scalar-imagic.c", |
| 974 | "src/qc8-dwconv/gen/up1x25-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 975 | "src/qc8-dwconv/gen/up2x9-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 976 | "src/qc8-dwconv/gen/up2x9-minmax-fp32-scalar-imagic.c", |
| 977 | "src/qc8-dwconv/gen/up2x9-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 978 | "src/qc8-dwconv/gen/up2x25-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 979 | "src/qc8-dwconv/gen/up2x25-minmax-fp32-scalar-imagic.c", |
| 980 | "src/qc8-dwconv/gen/up2x25-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 981 | "src/qc8-dwconv/gen/up4x9-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 982 | "src/qc8-dwconv/gen/up4x9-minmax-fp32-scalar-imagic.c", |
| 983 | "src/qc8-dwconv/gen/up4x9-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 984 | "src/qc8-dwconv/gen/up4x25-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 985 | "src/qc8-dwconv/gen/up4x25-minmax-fp32-scalar-imagic.c", |
| 986 | "src/qc8-dwconv/gen/up4x25-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 987 | "src/qc8-gemm/gen/1x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 988 | "src/qc8-gemm/gen/1x2-minmax-fp32-scalar-imagic.c", |
| 989 | "src/qc8-gemm/gen/1x2-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 990 | "src/qc8-gemm/gen/1x4-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 991 | "src/qc8-gemm/gen/1x4-minmax-fp32-scalar-imagic.c", |
| 992 | "src/qc8-gemm/gen/1x4-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 993 | "src/qc8-gemm/gen/2x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 994 | "src/qc8-gemm/gen/2x2-minmax-fp32-scalar-imagic.c", |
| 995 | "src/qc8-gemm/gen/2x2-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 996 | "src/qc8-gemm/gen/2x4-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 997 | "src/qc8-gemm/gen/2x4-minmax-fp32-scalar-imagic.c", |
| 998 | "src/qc8-gemm/gen/2x4-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 999 | "src/qc8-gemm/gen/3x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1000 | "src/qc8-gemm/gen/3x2-minmax-fp32-scalar-imagic.c", |
| 1001 | "src/qc8-gemm/gen/3x2-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1002 | "src/qc8-gemm/gen/3x4-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1003 | "src/qc8-gemm/gen/3x4-minmax-fp32-scalar-imagic.c", |
| 1004 | "src/qc8-gemm/gen/3x4-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1005 | "src/qc8-gemm/gen/4x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1006 | "src/qc8-gemm/gen/4x2-minmax-fp32-scalar-imagic.c", |
| 1007 | "src/qc8-gemm/gen/4x2-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1008 | "src/qc8-gemm/gen/4x4-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1009 | "src/qc8-gemm/gen/4x4-minmax-fp32-scalar-imagic.c", |
| 1010 | "src/qc8-gemm/gen/4x4-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1011 | "src/qc8-igemm/gen/1x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1012 | "src/qc8-igemm/gen/1x2-minmax-fp32-scalar-imagic.c", |
| 1013 | "src/qc8-igemm/gen/1x2-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1014 | "src/qc8-igemm/gen/1x4-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1015 | "src/qc8-igemm/gen/1x4-minmax-fp32-scalar-imagic.c", |
| 1016 | "src/qc8-igemm/gen/1x4-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1017 | "src/qc8-igemm/gen/2x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1018 | "src/qc8-igemm/gen/2x2-minmax-fp32-scalar-imagic.c", |
| 1019 | "src/qc8-igemm/gen/2x2-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1020 | "src/qc8-igemm/gen/2x4-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1021 | "src/qc8-igemm/gen/2x4-minmax-fp32-scalar-imagic.c", |
| 1022 | "src/qc8-igemm/gen/2x4-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1023 | "src/qc8-igemm/gen/3x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1024 | "src/qc8-igemm/gen/3x2-minmax-fp32-scalar-imagic.c", |
| 1025 | "src/qc8-igemm/gen/3x2-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1026 | "src/qc8-igemm/gen/3x4-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1027 | "src/qc8-igemm/gen/3x4-minmax-fp32-scalar-imagic.c", |
| 1028 | "src/qc8-igemm/gen/3x4-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1029 | "src/qc8-igemm/gen/4x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1030 | "src/qc8-igemm/gen/4x2-minmax-fp32-scalar-imagic.c", |
| 1031 | "src/qc8-igemm/gen/4x2-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1032 | "src/qc8-igemm/gen/4x4-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1033 | "src/qc8-igemm/gen/4x4-minmax-fp32-scalar-imagic.c", |
| 1034 | "src/qc8-igemm/gen/4x4-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1035 | "src/qs8-dwconv/gen/up1x9-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1036 | "src/qs8-dwconv/gen/up1x9-minmax-fp32-scalar-imagic.c", |
| 1037 | "src/qs8-dwconv/gen/up1x9-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1038 | "src/qs8-dwconv/gen/up1x25-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1039 | "src/qs8-dwconv/gen/up1x25-minmax-fp32-scalar-imagic.c", |
| 1040 | "src/qs8-dwconv/gen/up1x25-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1041 | "src/qs8-dwconv/gen/up2x9-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1042 | "src/qs8-dwconv/gen/up2x9-minmax-fp32-scalar-imagic.c", |
| 1043 | "src/qs8-dwconv/gen/up2x9-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1044 | "src/qs8-dwconv/gen/up2x25-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1045 | "src/qs8-dwconv/gen/up2x25-minmax-fp32-scalar-imagic.c", |
| 1046 | "src/qs8-dwconv/gen/up2x25-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1047 | "src/qs8-dwconv/gen/up4x9-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1048 | "src/qs8-dwconv/gen/up4x9-minmax-fp32-scalar-imagic.c", |
| 1049 | "src/qs8-dwconv/gen/up4x9-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1050 | "src/qs8-dwconv/gen/up4x25-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1051 | "src/qs8-dwconv/gen/up4x25-minmax-fp32-scalar-imagic.c", |
| 1052 | "src/qs8-dwconv/gen/up4x25-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 86bd270 | 2021-12-10 02:19:56 -0800 | [diff] [blame] | 1053 | "src/qs8-f32-vcvt/gen/vcvt-scalar-x1.c", |
| 1054 | "src/qs8-f32-vcvt/gen/vcvt-scalar-x2.c", |
| 1055 | "src/qs8-f32-vcvt/gen/vcvt-scalar-x3.c", |
| 1056 | "src/qs8-f32-vcvt/gen/vcvt-scalar-x4.c", |
Marat Dukhan | 047b620 | 2021-05-11 20:32:25 -0700 | [diff] [blame] | 1057 | "src/qs8-gavgpool/gen/7p7x-minmax-scalar-c1.c", |
| 1058 | "src/qs8-gavgpool/gen/7p7x-minmax-scalar-c2.c", |
| 1059 | "src/qs8-gavgpool/gen/7p7x-minmax-scalar-c4.c", |
| 1060 | "src/qs8-gavgpool/gen/7x-minmax-scalar-c1.c", |
| 1061 | "src/qs8-gavgpool/gen/7x-minmax-scalar-c2.c", |
| 1062 | "src/qs8-gavgpool/gen/7x-minmax-scalar-c4.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1063 | "src/qs8-gemm/gen/1x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1064 | "src/qs8-gemm/gen/1x2-minmax-fp32-scalar-imagic.c", |
| 1065 | "src/qs8-gemm/gen/1x2-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1066 | "src/qs8-gemm/gen/1x4-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1067 | "src/qs8-gemm/gen/1x4-minmax-fp32-scalar-imagic.c", |
| 1068 | "src/qs8-gemm/gen/1x4-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1069 | "src/qs8-gemm/gen/2x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1070 | "src/qs8-gemm/gen/2x2-minmax-fp32-scalar-imagic.c", |
| 1071 | "src/qs8-gemm/gen/2x2-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1072 | "src/qs8-gemm/gen/2x4-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1073 | "src/qs8-gemm/gen/2x4-minmax-fp32-scalar-imagic.c", |
| 1074 | "src/qs8-gemm/gen/2x4-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1075 | "src/qs8-gemm/gen/3x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1076 | "src/qs8-gemm/gen/3x2-minmax-fp32-scalar-imagic.c", |
| 1077 | "src/qs8-gemm/gen/3x2-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1078 | "src/qs8-gemm/gen/3x4-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1079 | "src/qs8-gemm/gen/3x4-minmax-fp32-scalar-imagic.c", |
| 1080 | "src/qs8-gemm/gen/3x4-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1081 | "src/qs8-gemm/gen/4x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1082 | "src/qs8-gemm/gen/4x2-minmax-fp32-scalar-imagic.c", |
| 1083 | "src/qs8-gemm/gen/4x2-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1084 | "src/qs8-gemm/gen/4x4-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1085 | "src/qs8-gemm/gen/4x4-minmax-fp32-scalar-imagic.c", |
| 1086 | "src/qs8-gemm/gen/4x4-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1087 | "src/qs8-igemm/gen/1x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1088 | "src/qs8-igemm/gen/1x2-minmax-fp32-scalar-imagic.c", |
| 1089 | "src/qs8-igemm/gen/1x2-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1090 | "src/qs8-igemm/gen/1x4-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1091 | "src/qs8-igemm/gen/1x4-minmax-fp32-scalar-imagic.c", |
| 1092 | "src/qs8-igemm/gen/1x4-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1093 | "src/qs8-igemm/gen/2x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1094 | "src/qs8-igemm/gen/2x2-minmax-fp32-scalar-imagic.c", |
| 1095 | "src/qs8-igemm/gen/2x2-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1096 | "src/qs8-igemm/gen/2x4-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1097 | "src/qs8-igemm/gen/2x4-minmax-fp32-scalar-imagic.c", |
| 1098 | "src/qs8-igemm/gen/2x4-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1099 | "src/qs8-igemm/gen/3x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1100 | "src/qs8-igemm/gen/3x2-minmax-fp32-scalar-imagic.c", |
| 1101 | "src/qs8-igemm/gen/3x2-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1102 | "src/qs8-igemm/gen/3x4-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1103 | "src/qs8-igemm/gen/3x4-minmax-fp32-scalar-imagic.c", |
| 1104 | "src/qs8-igemm/gen/3x4-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1105 | "src/qs8-igemm/gen/4x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1106 | "src/qs8-igemm/gen/4x2-minmax-fp32-scalar-imagic.c", |
| 1107 | "src/qs8-igemm/gen/4x2-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1108 | "src/qs8-igemm/gen/4x4-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1109 | "src/qs8-igemm/gen/4x4-minmax-fp32-scalar-imagic.c", |
| 1110 | "src/qs8-igemm/gen/4x4-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1111 | "src/qs8-requantization/fp32-scalar-fmagic.c", |
Frank Barchard | cccb012 | 2022-01-04 15:24:00 -0800 | [diff] [blame] | 1112 | "src/qs8-requantization/fp32-scalar-lrintf.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 1113 | "src/qs8-requantization/gemmlowp-scalar.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 1114 | "src/qs8-requantization/rndna-scalar-signed64.c", |
| 1115 | "src/qs8-requantization/rndna-scalar-unsigned32.c", |
| 1116 | "src/qs8-requantization/rndna-scalar-unsigned64.c", |
Marat Dukhan | 062bee3 | 2021-05-27 20:31:07 -0700 | [diff] [blame] | 1117 | "src/qs8-requantization/rndnu-scalar.c", |
Marat Dukhan | d481c28 | 2021-05-11 23:48:31 -0700 | [diff] [blame] | 1118 | "src/qs8-vadd/gen/minmax-scalar-x1.c", |
| 1119 | "src/qs8-vadd/gen/minmax-scalar-x2.c", |
| 1120 | "src/qs8-vadd/gen/minmax-scalar-x4.c", |
| 1121 | "src/qs8-vaddc/gen/minmax-scalar-x1.c", |
| 1122 | "src/qs8-vaddc/gen/minmax-scalar-x2.c", |
| 1123 | "src/qs8-vaddc/gen/minmax-scalar-x4.c", |
Marat Dukhan | 7999341 | 2021-08-02 15:02:57 -0700 | [diff] [blame] | 1124 | "src/qs8-vmul/gen/minmax-fp32-scalar-x1.c", |
| 1125 | "src/qs8-vmul/gen/minmax-fp32-scalar-x2.c", |
| 1126 | "src/qs8-vmul/gen/minmax-fp32-scalar-x4.c", |
| 1127 | "src/qs8-vmulc/gen/minmax-fp32-scalar-x1.c", |
| 1128 | "src/qs8-vmulc/gen/minmax-fp32-scalar-x2.c", |
| 1129 | "src/qs8-vmulc/gen/minmax-fp32-scalar-x4.c", |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 1130 | "src/qu8-avgpool/9p8x-minmax-scalar-c1.c", |
| 1131 | "src/qu8-avgpool/9x-minmax-scalar-c1.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1132 | "src/qu8-dwconv/gen/up1x9-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1133 | "src/qu8-dwconv/gen/up1x9-minmax-fp32-scalar-imagic.c", |
| 1134 | "src/qu8-dwconv/gen/up1x9-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1135 | "src/qu8-dwconv/gen/up1x25-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1136 | "src/qu8-dwconv/gen/up1x25-minmax-fp32-scalar-imagic.c", |
| 1137 | "src/qu8-dwconv/gen/up1x25-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1138 | "src/qu8-dwconv/gen/up2x9-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1139 | "src/qu8-dwconv/gen/up2x9-minmax-fp32-scalar-imagic.c", |
| 1140 | "src/qu8-dwconv/gen/up2x9-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1141 | "src/qu8-dwconv/gen/up2x25-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1142 | "src/qu8-dwconv/gen/up2x25-minmax-fp32-scalar-imagic.c", |
| 1143 | "src/qu8-dwconv/gen/up2x25-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1144 | "src/qu8-dwconv/gen/up4x9-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1145 | "src/qu8-dwconv/gen/up4x9-minmax-fp32-scalar-imagic.c", |
| 1146 | "src/qu8-dwconv/gen/up4x9-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1147 | "src/qu8-dwconv/gen/up4x25-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1148 | "src/qu8-dwconv/gen/up4x25-minmax-fp32-scalar-imagic.c", |
| 1149 | "src/qu8-dwconv/gen/up4x25-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 86bd270 | 2021-12-10 02:19:56 -0800 | [diff] [blame] | 1150 | "src/qu8-f32-vcvt/gen/vcvt-scalar-x1.c", |
| 1151 | "src/qu8-f32-vcvt/gen/vcvt-scalar-x2.c", |
| 1152 | "src/qu8-f32-vcvt/gen/vcvt-scalar-x3.c", |
| 1153 | "src/qu8-f32-vcvt/gen/vcvt-scalar-x4.c", |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 1154 | "src/qu8-gavgpool/7p7x-minmax-scalar-c1.c", |
| 1155 | "src/qu8-gavgpool/7x-minmax-scalar-c1.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1156 | "src/qu8-gemm/gen/1x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1157 | "src/qu8-gemm/gen/1x2-minmax-fp32-scalar-imagic.c", |
| 1158 | "src/qu8-gemm/gen/1x2-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1159 | "src/qu8-gemm/gen/1x4-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1160 | "src/qu8-gemm/gen/1x4-minmax-fp32-scalar-imagic.c", |
| 1161 | "src/qu8-gemm/gen/1x4-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1162 | "src/qu8-gemm/gen/2x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1163 | "src/qu8-gemm/gen/2x2-minmax-fp32-scalar-imagic.c", |
| 1164 | "src/qu8-gemm/gen/2x2-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1165 | "src/qu8-gemm/gen/2x4-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1166 | "src/qu8-gemm/gen/2x4-minmax-fp32-scalar-imagic.c", |
| 1167 | "src/qu8-gemm/gen/2x4-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1168 | "src/qu8-gemm/gen/3x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1169 | "src/qu8-gemm/gen/3x2-minmax-fp32-scalar-imagic.c", |
| 1170 | "src/qu8-gemm/gen/3x2-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1171 | "src/qu8-gemm/gen/3x4-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1172 | "src/qu8-gemm/gen/3x4-minmax-fp32-scalar-imagic.c", |
| 1173 | "src/qu8-gemm/gen/3x4-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1174 | "src/qu8-gemm/gen/4x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1175 | "src/qu8-gemm/gen/4x2-minmax-fp32-scalar-imagic.c", |
| 1176 | "src/qu8-gemm/gen/4x2-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1177 | "src/qu8-gemm/gen/4x4-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1178 | "src/qu8-gemm/gen/4x4-minmax-fp32-scalar-imagic.c", |
| 1179 | "src/qu8-gemm/gen/4x4-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1180 | "src/qu8-igemm/gen/1x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1181 | "src/qu8-igemm/gen/1x2-minmax-fp32-scalar-imagic.c", |
| 1182 | "src/qu8-igemm/gen/1x2-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1183 | "src/qu8-igemm/gen/1x4-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1184 | "src/qu8-igemm/gen/1x4-minmax-fp32-scalar-imagic.c", |
| 1185 | "src/qu8-igemm/gen/1x4-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1186 | "src/qu8-igemm/gen/2x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1187 | "src/qu8-igemm/gen/2x2-minmax-fp32-scalar-imagic.c", |
| 1188 | "src/qu8-igemm/gen/2x2-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1189 | "src/qu8-igemm/gen/2x4-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1190 | "src/qu8-igemm/gen/2x4-minmax-fp32-scalar-imagic.c", |
| 1191 | "src/qu8-igemm/gen/2x4-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1192 | "src/qu8-igemm/gen/3x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1193 | "src/qu8-igemm/gen/3x2-minmax-fp32-scalar-imagic.c", |
| 1194 | "src/qu8-igemm/gen/3x2-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1195 | "src/qu8-igemm/gen/3x4-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1196 | "src/qu8-igemm/gen/3x4-minmax-fp32-scalar-imagic.c", |
| 1197 | "src/qu8-igemm/gen/3x4-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1198 | "src/qu8-igemm/gen/4x2-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1199 | "src/qu8-igemm/gen/4x2-minmax-fp32-scalar-imagic.c", |
| 1200 | "src/qu8-igemm/gen/4x2-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1201 | "src/qu8-igemm/gen/4x4-minmax-fp32-scalar-fmagic.c", |
Marat Dukhan | 272d4d9 | 2022-01-04 15:07:14 -0800 | [diff] [blame] | 1202 | "src/qu8-igemm/gen/4x4-minmax-fp32-scalar-imagic.c", |
| 1203 | "src/qu8-igemm/gen/4x4-minmax-fp32-scalar-lrintf.c", |
Marat Dukhan | 2ac722e | 2022-01-04 01:54:20 -0800 | [diff] [blame] | 1204 | "src/qu8-requantization/fp32-scalar-fmagic.c", |
Frank Barchard | cccb012 | 2022-01-04 15:24:00 -0800 | [diff] [blame] | 1205 | "src/qu8-requantization/fp32-scalar-lrintf.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 1206 | "src/qu8-requantization/gemmlowp-scalar.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 1207 | "src/qu8-requantization/rndna-scalar-signed64.c", |
| 1208 | "src/qu8-requantization/rndna-scalar-unsigned32.c", |
| 1209 | "src/qu8-requantization/rndna-scalar-unsigned64.c", |
Marat Dukhan | 76e78c8 | 2021-07-20 21:11:23 -0700 | [diff] [blame] | 1210 | "src/qu8-vadd/gen/minmax-scalar-x1.c", |
| 1211 | "src/qu8-vadd/gen/minmax-scalar-x2.c", |
| 1212 | "src/qu8-vadd/gen/minmax-scalar-x4.c", |
| 1213 | "src/qu8-vaddc/gen/minmax-scalar-x1.c", |
| 1214 | "src/qu8-vaddc/gen/minmax-scalar-x2.c", |
| 1215 | "src/qu8-vaddc/gen/minmax-scalar-x4.c", |
Marat Dukhan | 7999341 | 2021-08-02 15:02:57 -0700 | [diff] [blame] | 1216 | "src/qu8-vmul/gen/minmax-fp32-scalar-x1.c", |
| 1217 | "src/qu8-vmul/gen/minmax-fp32-scalar-x2.c", |
| 1218 | "src/qu8-vmul/gen/minmax-fp32-scalar-x4.c", |
| 1219 | "src/qu8-vmulc/gen/minmax-fp32-scalar-x1.c", |
| 1220 | "src/qu8-vmulc/gen/minmax-fp32-scalar-x2.c", |
| 1221 | "src/qu8-vmulc/gen/minmax-fp32-scalar-x4.c", |
Marat Dukhan | 6a69c8e | 2021-11-24 15:00:59 -0800 | [diff] [blame] | 1222 | "src/s8-ibilinear/gen/scalar-c1.c", |
| 1223 | "src/s8-ibilinear/gen/scalar-c2.c", |
| 1224 | "src/s8-ibilinear/gen/scalar-c4.c", |
Marat Dukhan | 2314753 | 2021-08-16 07:26:56 -0700 | [diff] [blame] | 1225 | "src/s8-maxpool/9p8x-minmax-scalar-c1.c", |
Marat Dukhan | e79acb7 | 2021-08-16 19:03:53 -0700 | [diff] [blame] | 1226 | "src/s8-vclamp/scalar-x4.c", |
Marat Dukhan | 6a69c8e | 2021-11-24 15:00:59 -0800 | [diff] [blame] | 1227 | "src/u8-ibilinear/gen/scalar-c1.c", |
| 1228 | "src/u8-ibilinear/gen/scalar-c2.c", |
| 1229 | "src/u8-ibilinear/gen/scalar-c4.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 1230 | "src/u8-lut32norm/scalar.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 1231 | "src/u8-maxpool/9p8x-minmax-scalar-c1.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 1232 | "src/u8-rmax/scalar.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 1233 | "src/u8-vclamp/scalar-x4.c", |
Marat Dukhan | d67539d | 2021-09-08 23:06:03 -0700 | [diff] [blame] | 1234 | "src/x8-lut/gen/lut-scalar-x1.c", |
| 1235 | "src/x8-lut/gen/lut-scalar-x2.c", |
| 1236 | "src/x8-lut/gen/lut-scalar-x4.c", |
| 1237 | "src/x8-lut/gen/lut-scalar-x8.c", |
| 1238 | "src/x8-lut/gen/lut-scalar-x16.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1239 | "src/x8-zip/x2-scalar.c", |
| 1240 | "src/x8-zip/x3-scalar.c", |
| 1241 | "src/x8-zip/x4-scalar.c", |
| 1242 | "src/x8-zip/xm-scalar.c", |
Marat Dukhan | ad71b9a | 2020-11-20 00:01:51 -0800 | [diff] [blame] | 1243 | "src/x32-depthtospace2d-chw2hwc/scalar.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 1244 | "src/x32-packx/x2-scalar.c", |
| 1245 | "src/x32-packx/x3-scalar.c", |
| 1246 | "src/x32-packx/x4-scalar.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 1247 | "src/x32-unpool/scalar.c", |
| 1248 | "src/x32-zip/x2-scalar.c", |
| 1249 | "src/x32-zip/x3-scalar.c", |
| 1250 | "src/x32-zip/x4-scalar.c", |
| 1251 | "src/x32-zip/xm-scalar.c", |
Marat Dukhan | 048931b | 2020-11-24 20:53:54 -0800 | [diff] [blame] | 1252 | "src/xx-copy/memcpy.c", |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 1253 | "src/xx-fill/scalar-x16.c", |
Marat Dukhan | 0461f2d | 2021-08-08 12:36:29 -0700 | [diff] [blame] | 1254 | "src/xx-pad/scalar.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 1255 | ] |
| 1256 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 1257 | ALL_WASM_MICROKERNEL_SRCS = [ |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 1258 | "src/f32-avgpool/9p8x-minmax-wasm-c1.c", |
| 1259 | "src/f32-avgpool/9x-minmax-wasm-c1.c", |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 1260 | "src/f32-dwconv/gen/up1x3-minmax-wasm-acc2.c", |
| 1261 | "src/f32-dwconv/gen/up1x3-minmax-wasm.c", |
| 1262 | "src/f32-dwconv/gen/up1x3-wasm-acc2.c", |
| 1263 | "src/f32-dwconv/gen/up1x3-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 1264 | "src/f32-dwconv/gen/up1x4-minmax-wasm-acc2.c", |
| 1265 | "src/f32-dwconv/gen/up1x4-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1266 | "src/f32-dwconv/gen/up1x4-wasm-acc2.c", |
| 1267 | "src/f32-dwconv/gen/up1x4-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 1268 | "src/f32-dwconv/gen/up1x9-minmax-wasm-acc2.c", |
| 1269 | "src/f32-dwconv/gen/up1x9-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1270 | "src/f32-dwconv/gen/up1x9-wasm-acc2.c", |
| 1271 | "src/f32-dwconv/gen/up1x9-wasm.c", |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 1272 | "src/f32-dwconv/gen/up1x25-minmax-wasm-acc2.c", |
| 1273 | "src/f32-dwconv/gen/up1x25-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1274 | "src/f32-dwconv/gen/up1x25-wasm-acc2.c", |
| 1275 | "src/f32-dwconv/gen/up1x25-wasm.c", |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 1276 | "src/f32-dwconv/gen/up2x3-minmax-wasm-acc2.c", |
| 1277 | "src/f32-dwconv/gen/up2x3-minmax-wasm.c", |
| 1278 | "src/f32-dwconv/gen/up2x3-wasm-acc2.c", |
| 1279 | "src/f32-dwconv/gen/up2x3-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 1280 | "src/f32-dwconv/gen/up2x4-minmax-wasm-acc2.c", |
| 1281 | "src/f32-dwconv/gen/up2x4-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1282 | "src/f32-dwconv/gen/up2x4-wasm-acc2.c", |
| 1283 | "src/f32-dwconv/gen/up2x4-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 1284 | "src/f32-dwconv/gen/up2x9-minmax-wasm-acc2.c", |
| 1285 | "src/f32-dwconv/gen/up2x9-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1286 | "src/f32-dwconv/gen/up2x9-wasm-acc2.c", |
| 1287 | "src/f32-dwconv/gen/up2x9-wasm.c", |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 1288 | "src/f32-dwconv/gen/up2x25-minmax-wasm-acc2.c", |
| 1289 | "src/f32-dwconv/gen/up2x25-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1290 | "src/f32-dwconv/gen/up2x25-wasm-acc2.c", |
| 1291 | "src/f32-dwconv/gen/up2x25-wasm.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 1292 | "src/f32-gavgpool/7p7x-minmax-wasm-c1.c", |
| 1293 | "src/f32-gavgpool/7x-minmax-wasm-c1.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 1294 | "src/f32-gemm/gen-inc/1x4inc-minmax-wasm.c", |
| 1295 | "src/f32-gemm/gen-inc/2x4inc-minmax-wasm.c", |
| 1296 | "src/f32-gemm/gen-inc/4x4inc-minmax-wasm.c", |
| 1297 | "src/f32-gemm/gen/1x4-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1298 | "src/f32-gemm/gen/1x4-relu-wasm.c", |
| 1299 | "src/f32-gemm/gen/1x4-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 1300 | "src/f32-gemm/gen/2x4-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1301 | "src/f32-gemm/gen/2x4-relu-wasm.c", |
| 1302 | "src/f32-gemm/gen/2x4-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 1303 | "src/f32-gemm/gen/4x2-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1304 | "src/f32-gemm/gen/4x2-relu-wasm.c", |
| 1305 | "src/f32-gemm/gen/4x2-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 1306 | "src/f32-gemm/gen/4x4-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1307 | "src/f32-gemm/gen/4x4-relu-wasm.c", |
| 1308 | "src/f32-gemm/gen/4x4-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 1309 | "src/f32-igemm/gen/1x4-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1310 | "src/f32-igemm/gen/1x4-relu-wasm.c", |
| 1311 | "src/f32-igemm/gen/1x4-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 1312 | "src/f32-igemm/gen/2x4-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1313 | "src/f32-igemm/gen/2x4-relu-wasm.c", |
| 1314 | "src/f32-igemm/gen/2x4-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 1315 | "src/f32-igemm/gen/4x2-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1316 | "src/f32-igemm/gen/4x2-relu-wasm.c", |
| 1317 | "src/f32-igemm/gen/4x2-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 1318 | "src/f32-igemm/gen/4x4-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1319 | "src/f32-igemm/gen/4x4-relu-wasm.c", |
| 1320 | "src/f32-igemm/gen/4x4-wasm.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 1321 | "src/f32-maxpool/9p8x-minmax-wasm-c1.c", |
Frank Barchard | cb052a3 | 2021-12-10 14:16:33 -0800 | [diff] [blame] | 1322 | "src/f32-pavgpool/9p8x-minmax-wasm-c1.c", |
| 1323 | "src/f32-pavgpool/9x-minmax-wasm-c1.c", |
| 1324 | "src/f32-prelu/gen/wasm-2x1.c", |
| 1325 | "src/f32-prelu/gen/wasm-2x4.c", |
Marat Dukhan | bdf1099 | 2022-01-04 09:20:14 -0800 | [diff] [blame] | 1326 | "src/f32-qs8-vcvt/gen/vcvt-wasm-fmagic-x1.c", |
| 1327 | "src/f32-qs8-vcvt/gen/vcvt-wasm-fmagic-x2.c", |
| 1328 | "src/f32-qs8-vcvt/gen/vcvt-wasm-fmagic-x3.c", |
| 1329 | "src/f32-qs8-vcvt/gen/vcvt-wasm-fmagic-x4.c", |
| 1330 | "src/f32-qu8-vcvt/gen/vcvt-wasm-fmagic-x1.c", |
| 1331 | "src/f32-qu8-vcvt/gen/vcvt-wasm-fmagic-x2.c", |
| 1332 | "src/f32-qu8-vcvt/gen/vcvt-wasm-fmagic-x3.c", |
| 1333 | "src/f32-qu8-vcvt/gen/vcvt-wasm-fmagic-x4.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 1334 | "src/f32-vbinary/gen/vadd-minmax-wasm-x1.c", |
| 1335 | "src/f32-vbinary/gen/vadd-minmax-wasm-x2.c", |
| 1336 | "src/f32-vbinary/gen/vadd-minmax-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1337 | "src/f32-vbinary/gen/vadd-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1338 | "src/f32-vbinary/gen/vadd-relu-wasm-x1.c", |
| 1339 | "src/f32-vbinary/gen/vadd-relu-wasm-x2.c", |
| 1340 | "src/f32-vbinary/gen/vadd-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1341 | "src/f32-vbinary/gen/vadd-relu-wasm-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1342 | "src/f32-vbinary/gen/vaddc-minmax-wasm-x1.c", |
| 1343 | "src/f32-vbinary/gen/vaddc-minmax-wasm-x2.c", |
| 1344 | "src/f32-vbinary/gen/vaddc-minmax-wasm-x4.c", |
| 1345 | "src/f32-vbinary/gen/vaddc-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1346 | "src/f32-vbinary/gen/vaddc-relu-wasm-x1.c", |
| 1347 | "src/f32-vbinary/gen/vaddc-relu-wasm-x2.c", |
| 1348 | "src/f32-vbinary/gen/vaddc-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1349 | "src/f32-vbinary/gen/vaddc-relu-wasm-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1350 | "src/f32-vbinary/gen/vdiv-minmax-wasm-x1.c", |
| 1351 | "src/f32-vbinary/gen/vdiv-minmax-wasm-x2.c", |
| 1352 | "src/f32-vbinary/gen/vdiv-minmax-wasm-x4.c", |
| 1353 | "src/f32-vbinary/gen/vdiv-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1354 | "src/f32-vbinary/gen/vdiv-relu-wasm-x1.c", |
| 1355 | "src/f32-vbinary/gen/vdiv-relu-wasm-x2.c", |
| 1356 | "src/f32-vbinary/gen/vdiv-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1357 | "src/f32-vbinary/gen/vdiv-relu-wasm-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1358 | "src/f32-vbinary/gen/vdivc-minmax-wasm-x1.c", |
| 1359 | "src/f32-vbinary/gen/vdivc-minmax-wasm-x2.c", |
| 1360 | "src/f32-vbinary/gen/vdivc-minmax-wasm-x4.c", |
| 1361 | "src/f32-vbinary/gen/vdivc-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1362 | "src/f32-vbinary/gen/vdivc-relu-wasm-x1.c", |
| 1363 | "src/f32-vbinary/gen/vdivc-relu-wasm-x2.c", |
| 1364 | "src/f32-vbinary/gen/vdivc-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1365 | "src/f32-vbinary/gen/vdivc-relu-wasm-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 1366 | "src/f32-vbinary/gen/vmax-wasm-x1.c", |
| 1367 | "src/f32-vbinary/gen/vmax-wasm-x2.c", |
| 1368 | "src/f32-vbinary/gen/vmax-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1369 | "src/f32-vbinary/gen/vmax-wasm-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 1370 | "src/f32-vbinary/gen/vmaxc-wasm-x1.c", |
| 1371 | "src/f32-vbinary/gen/vmaxc-wasm-x2.c", |
| 1372 | "src/f32-vbinary/gen/vmaxc-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1373 | "src/f32-vbinary/gen/vmaxc-wasm-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 1374 | "src/f32-vbinary/gen/vmin-wasm-x1.c", |
| 1375 | "src/f32-vbinary/gen/vmin-wasm-x2.c", |
| 1376 | "src/f32-vbinary/gen/vmin-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1377 | "src/f32-vbinary/gen/vmin-wasm-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 1378 | "src/f32-vbinary/gen/vminc-wasm-x1.c", |
| 1379 | "src/f32-vbinary/gen/vminc-wasm-x2.c", |
| 1380 | "src/f32-vbinary/gen/vminc-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1381 | "src/f32-vbinary/gen/vminc-wasm-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 1382 | "src/f32-vbinary/gen/vmul-minmax-wasm-x1.c", |
| 1383 | "src/f32-vbinary/gen/vmul-minmax-wasm-x2.c", |
| 1384 | "src/f32-vbinary/gen/vmul-minmax-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1385 | "src/f32-vbinary/gen/vmul-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1386 | "src/f32-vbinary/gen/vmul-relu-wasm-x1.c", |
| 1387 | "src/f32-vbinary/gen/vmul-relu-wasm-x2.c", |
| 1388 | "src/f32-vbinary/gen/vmul-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1389 | "src/f32-vbinary/gen/vmul-relu-wasm-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1390 | "src/f32-vbinary/gen/vmulc-minmax-wasm-x1.c", |
| 1391 | "src/f32-vbinary/gen/vmulc-minmax-wasm-x2.c", |
| 1392 | "src/f32-vbinary/gen/vmulc-minmax-wasm-x4.c", |
| 1393 | "src/f32-vbinary/gen/vmulc-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1394 | "src/f32-vbinary/gen/vmulc-relu-wasm-x1.c", |
| 1395 | "src/f32-vbinary/gen/vmulc-relu-wasm-x2.c", |
| 1396 | "src/f32-vbinary/gen/vmulc-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1397 | "src/f32-vbinary/gen/vmulc-relu-wasm-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1398 | "src/f32-vbinary/gen/vrdivc-minmax-wasm-x1.c", |
| 1399 | "src/f32-vbinary/gen/vrdivc-minmax-wasm-x2.c", |
| 1400 | "src/f32-vbinary/gen/vrdivc-minmax-wasm-x4.c", |
| 1401 | "src/f32-vbinary/gen/vrdivc-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1402 | "src/f32-vbinary/gen/vrdivc-relu-wasm-x1.c", |
| 1403 | "src/f32-vbinary/gen/vrdivc-relu-wasm-x2.c", |
| 1404 | "src/f32-vbinary/gen/vrdivc-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1405 | "src/f32-vbinary/gen/vrdivc-relu-wasm-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1406 | "src/f32-vbinary/gen/vrsubc-minmax-wasm-x1.c", |
| 1407 | "src/f32-vbinary/gen/vrsubc-minmax-wasm-x2.c", |
| 1408 | "src/f32-vbinary/gen/vrsubc-minmax-wasm-x4.c", |
| 1409 | "src/f32-vbinary/gen/vrsubc-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1410 | "src/f32-vbinary/gen/vrsubc-relu-wasm-x1.c", |
| 1411 | "src/f32-vbinary/gen/vrsubc-relu-wasm-x2.c", |
| 1412 | "src/f32-vbinary/gen/vrsubc-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1413 | "src/f32-vbinary/gen/vrsubc-relu-wasm-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1414 | "src/f32-vbinary/gen/vsub-minmax-wasm-x1.c", |
| 1415 | "src/f32-vbinary/gen/vsub-minmax-wasm-x2.c", |
| 1416 | "src/f32-vbinary/gen/vsub-minmax-wasm-x4.c", |
| 1417 | "src/f32-vbinary/gen/vsub-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1418 | "src/f32-vbinary/gen/vsub-relu-wasm-x1.c", |
| 1419 | "src/f32-vbinary/gen/vsub-relu-wasm-x2.c", |
| 1420 | "src/f32-vbinary/gen/vsub-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1421 | "src/f32-vbinary/gen/vsub-relu-wasm-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1422 | "src/f32-vbinary/gen/vsubc-minmax-wasm-x1.c", |
| 1423 | "src/f32-vbinary/gen/vsubc-minmax-wasm-x2.c", |
| 1424 | "src/f32-vbinary/gen/vsubc-minmax-wasm-x4.c", |
| 1425 | "src/f32-vbinary/gen/vsubc-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1426 | "src/f32-vbinary/gen/vsubc-relu-wasm-x1.c", |
| 1427 | "src/f32-vbinary/gen/vsubc-relu-wasm-x2.c", |
| 1428 | "src/f32-vbinary/gen/vsubc-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1429 | "src/f32-vbinary/gen/vsubc-relu-wasm-x8.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 1430 | "src/f32-vclamp/gen/vclamp-wasm-x1.c", |
| 1431 | "src/f32-vclamp/gen/vclamp-wasm-x2.c", |
| 1432 | "src/f32-vclamp/gen/vclamp-wasm-x4.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 1433 | "src/f32-velu/gen/velu-wasm-rr2-lut16-p3-x1.c", |
| 1434 | "src/f32-velu/gen/velu-wasm-rr2-lut16-p3-x2.c", |
| 1435 | "src/f32-velu/gen/velu-wasm-rr2-lut16-p3-x3.c", |
| 1436 | "src/f32-velu/gen/velu-wasm-rr2-lut16-p3-x4.c", |
| 1437 | "src/f32-velu/gen/velu-wasm-rr2-lut16-p3-x5.c", |
| 1438 | "src/f32-velu/gen/velu-wasm-rr2-lut16-p3-x6.c", |
| 1439 | "src/f32-velu/gen/velu-wasm-rr2-p6-x1.c", |
| 1440 | "src/f32-velu/gen/velu-wasm-rr2-p6-x2.c", |
| 1441 | "src/f32-velu/gen/velu-wasm-rr2-p6-x3.c", |
| 1442 | "src/f32-velu/gen/velu-wasm-rr2-p6-x4.c", |
| 1443 | "src/f32-velu/gen/velu-wasm-rr2-p6-x5.c", |
| 1444 | "src/f32-velu/gen/velu-wasm-rr2-p6-x6.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 1445 | "src/f32-vhswish/gen/vhswish-wasm-x1.c", |
| 1446 | "src/f32-vhswish/gen/vhswish-wasm-x2.c", |
| 1447 | "src/f32-vhswish/gen/vhswish-wasm-x4.c", |
Marat Dukhan | 19dd91d | 2020-07-16 11:12:44 -0700 | [diff] [blame] | 1448 | "src/f32-vlrelu/gen/vlrelu-wasm-x1.c", |
| 1449 | "src/f32-vlrelu/gen/vlrelu-wasm-x2.c", |
| 1450 | "src/f32-vlrelu/gen/vlrelu-wasm-x4.c", |
Frank Barchard | d4416d6 | 2021-05-17 15:51:37 -0700 | [diff] [blame] | 1451 | "src/f32-vmulcaddc/gen/c1-minmax-wasm-2x.c", |
| 1452 | "src/f32-vmulcaddc/gen/c2-minmax-wasm-2x.c", |
| 1453 | "src/f32-vmulcaddc/gen/c4-minmax-wasm-2x.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 1454 | "src/f32-vrelu/gen/vrelu-wasm-x1.c", |
| 1455 | "src/f32-vrelu/gen/vrelu-wasm-x2.c", |
| 1456 | "src/f32-vrelu/gen/vrelu-wasm-x4.c", |
| 1457 | "src/f32-vrelu/gen/vrelu-wasm-x8.c", |
Marat Dukhan | 7c1115f | 2022-01-04 17:18:41 -0800 | [diff] [blame] | 1458 | "src/qc8-dwconv/gen/up1x9-minmax-fp32-wasm-fmagic.c", |
| 1459 | "src/qc8-dwconv/gen/up1x25-minmax-fp32-wasm-fmagic.c", |
| 1460 | "src/qc8-dwconv/gen/up2x9-minmax-fp32-wasm-fmagic.c", |
| 1461 | "src/qc8-dwconv/gen/up2x25-minmax-fp32-wasm-fmagic.c", |
| 1462 | "src/qc8-dwconv/gen/up4x9-minmax-fp32-wasm-fmagic.c", |
| 1463 | "src/qc8-dwconv/gen/up4x25-minmax-fp32-wasm-fmagic.c", |
| 1464 | "src/qc8-gemm/gen/1x2-minmax-fp32-wasm-fmagic.c", |
| 1465 | "src/qc8-gemm/gen/1x4-minmax-fp32-wasm-fmagic.c", |
| 1466 | "src/qc8-gemm/gen/2x2-minmax-fp32-wasm-fmagic.c", |
| 1467 | "src/qc8-gemm/gen/2x4-minmax-fp32-wasm-fmagic.c", |
| 1468 | "src/qc8-gemm/gen/3x2-minmax-fp32-wasm-fmagic.c", |
| 1469 | "src/qc8-gemm/gen/3x4-minmax-fp32-wasm-fmagic.c", |
| 1470 | "src/qc8-gemm/gen/4x2-minmax-fp32-wasm-fmagic.c", |
| 1471 | "src/qc8-gemm/gen/4x4-minmax-fp32-wasm-fmagic.c", |
| 1472 | "src/qc8-igemm/gen/1x2-minmax-fp32-wasm-fmagic.c", |
| 1473 | "src/qc8-igemm/gen/1x4-minmax-fp32-wasm-fmagic.c", |
| 1474 | "src/qc8-igemm/gen/2x2-minmax-fp32-wasm-fmagic.c", |
| 1475 | "src/qc8-igemm/gen/2x4-minmax-fp32-wasm-fmagic.c", |
| 1476 | "src/qc8-igemm/gen/3x2-minmax-fp32-wasm-fmagic.c", |
| 1477 | "src/qc8-igemm/gen/3x4-minmax-fp32-wasm-fmagic.c", |
| 1478 | "src/qc8-igemm/gen/4x2-minmax-fp32-wasm-fmagic.c", |
| 1479 | "src/qc8-igemm/gen/4x4-minmax-fp32-wasm-fmagic.c", |
| 1480 | "src/qs8-dwconv/gen/up1x9-minmax-fp32-wasm-fmagic.c", |
| 1481 | "src/qs8-dwconv/gen/up1x25-minmax-fp32-wasm-fmagic.c", |
| 1482 | "src/qs8-dwconv/gen/up2x9-minmax-fp32-wasm-fmagic.c", |
| 1483 | "src/qs8-dwconv/gen/up2x25-minmax-fp32-wasm-fmagic.c", |
| 1484 | "src/qs8-dwconv/gen/up4x9-minmax-fp32-wasm-fmagic.c", |
| 1485 | "src/qs8-dwconv/gen/up4x25-minmax-fp32-wasm-fmagic.c", |
| 1486 | "src/qs8-gemm/gen/1x2-minmax-fp32-wasm-fmagic.c", |
| 1487 | "src/qs8-gemm/gen/1x4-minmax-fp32-wasm-fmagic.c", |
| 1488 | "src/qs8-gemm/gen/2x2-minmax-fp32-wasm-fmagic.c", |
| 1489 | "src/qs8-gemm/gen/2x4-minmax-fp32-wasm-fmagic.c", |
| 1490 | "src/qs8-gemm/gen/3x2-minmax-fp32-wasm-fmagic.c", |
| 1491 | "src/qs8-gemm/gen/3x4-minmax-fp32-wasm-fmagic.c", |
| 1492 | "src/qs8-gemm/gen/4x2-minmax-fp32-wasm-fmagic.c", |
| 1493 | "src/qs8-gemm/gen/4x4-minmax-fp32-wasm-fmagic.c", |
| 1494 | "src/qs8-igemm/gen/1x2-minmax-fp32-wasm-fmagic.c", |
| 1495 | "src/qs8-igemm/gen/1x4-minmax-fp32-wasm-fmagic.c", |
| 1496 | "src/qs8-igemm/gen/2x2-minmax-fp32-wasm-fmagic.c", |
| 1497 | "src/qs8-igemm/gen/2x4-minmax-fp32-wasm-fmagic.c", |
| 1498 | "src/qs8-igemm/gen/3x2-minmax-fp32-wasm-fmagic.c", |
| 1499 | "src/qs8-igemm/gen/3x4-minmax-fp32-wasm-fmagic.c", |
| 1500 | "src/qs8-igemm/gen/4x2-minmax-fp32-wasm-fmagic.c", |
| 1501 | "src/qs8-igemm/gen/4x4-minmax-fp32-wasm-fmagic.c", |
| 1502 | "src/qu8-dwconv/gen/up1x9-minmax-fp32-wasm-fmagic.c", |
| 1503 | "src/qu8-dwconv/gen/up1x25-minmax-fp32-wasm-fmagic.c", |
| 1504 | "src/qu8-dwconv/gen/up2x9-minmax-fp32-wasm-fmagic.c", |
| 1505 | "src/qu8-dwconv/gen/up2x25-minmax-fp32-wasm-fmagic.c", |
| 1506 | "src/qu8-dwconv/gen/up4x9-minmax-fp32-wasm-fmagic.c", |
| 1507 | "src/qu8-dwconv/gen/up4x25-minmax-fp32-wasm-fmagic.c", |
| 1508 | "src/qu8-gemm/gen/1x2-minmax-fp32-wasm-fmagic.c", |
| 1509 | "src/qu8-gemm/gen/1x4-minmax-fp32-wasm-fmagic.c", |
| 1510 | "src/qu8-gemm/gen/2x2-minmax-fp32-wasm-fmagic.c", |
| 1511 | "src/qu8-gemm/gen/2x4-minmax-fp32-wasm-fmagic.c", |
| 1512 | "src/qu8-gemm/gen/3x2-minmax-fp32-wasm-fmagic.c", |
| 1513 | "src/qu8-gemm/gen/3x4-minmax-fp32-wasm-fmagic.c", |
| 1514 | "src/qu8-gemm/gen/4x2-minmax-fp32-wasm-fmagic.c", |
| 1515 | "src/qu8-gemm/gen/4x4-minmax-fp32-wasm-fmagic.c", |
| 1516 | "src/qu8-igemm/gen/1x2-minmax-fp32-wasm-fmagic.c", |
| 1517 | "src/qu8-igemm/gen/1x4-minmax-fp32-wasm-fmagic.c", |
| 1518 | "src/qu8-igemm/gen/2x2-minmax-fp32-wasm-fmagic.c", |
| 1519 | "src/qu8-igemm/gen/2x4-minmax-fp32-wasm-fmagic.c", |
| 1520 | "src/qu8-igemm/gen/3x2-minmax-fp32-wasm-fmagic.c", |
| 1521 | "src/qu8-igemm/gen/3x4-minmax-fp32-wasm-fmagic.c", |
| 1522 | "src/qu8-igemm/gen/4x2-minmax-fp32-wasm-fmagic.c", |
| 1523 | "src/qu8-igemm/gen/4x4-minmax-fp32-wasm-fmagic.c", |
Marat Dukhan | 436ebe6 | 2019-12-04 15:10:12 -0800 | [diff] [blame] | 1524 | ] |
| 1525 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 1526 | ALL_WASMSIMD_MICROKERNEL_SRCS = [ |
Marat Dukhan | f6507f8 | 2021-10-16 18:13:04 -0700 | [diff] [blame] | 1527 | "src/f16-f32-vcvt/gen/vcvt-wasmsimd-int16-x8.c", |
| 1528 | "src/f16-f32-vcvt/gen/vcvt-wasmsimd-int16-x16.c", |
| 1529 | "src/f16-f32-vcvt/gen/vcvt-wasmsimd-int16-x24.c", |
| 1530 | "src/f16-f32-vcvt/gen/vcvt-wasmsimd-int16-x32.c", |
| 1531 | "src/f16-f32-vcvt/gen/vcvt-wasmsimd-int32-x8.c", |
| 1532 | "src/f16-f32-vcvt/gen/vcvt-wasmsimd-int32-x16.c", |
| 1533 | "src/f16-f32-vcvt/gen/vcvt-wasmsimd-int32-x24.c", |
| 1534 | "src/f16-f32-vcvt/gen/vcvt-wasmsimd-int32-x32.c", |
Marat Dukhan | 40f0552 | 2020-07-16 22:33:12 -0700 | [diff] [blame] | 1535 | "src/f32-argmaxpool/4x-wasmsimd-c4.c", |
| 1536 | "src/f32-argmaxpool/9p8x-wasmsimd-c4.c", |
| 1537 | "src/f32-argmaxpool/9x-wasmsimd-c4.c", |
Marat Dukhan | 3b7432d | 2020-07-16 17:46:32 -0700 | [diff] [blame] | 1538 | "src/f32-avgpool/9p8x-minmax-wasmsimd-arm-c4.c", |
| 1539 | "src/f32-avgpool/9p8x-minmax-wasmsimd-x86-c4.c", |
| 1540 | "src/f32-avgpool/9x-minmax-wasmsimd-arm-c4.c", |
| 1541 | "src/f32-avgpool/9x-minmax-wasmsimd-x86-c4.c", |
Frank Barchard | 2213606 | 2020-11-24 18:44:46 -0800 | [diff] [blame] | 1542 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-wasmsimd-2x2.c", |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 1543 | "src/f32-dwconv/gen/up4x3-minmax-wasmsimd-arm-acc2.c", |
| 1544 | "src/f32-dwconv/gen/up4x3-minmax-wasmsimd-arm.c", |
| 1545 | "src/f32-dwconv/gen/up4x3-minmax-wasmsimd-x86-acc2.c", |
| 1546 | "src/f32-dwconv/gen/up4x3-minmax-wasmsimd-x86.c", |
Frank Barchard | 66ae257 | 2021-11-02 17:36:21 -0700 | [diff] [blame] | 1547 | "src/f32-dwconv/gen/up4x3-wasmsimd.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1548 | "src/f32-dwconv/gen/up4x4-minmax-wasmsimd-arm-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1549 | "src/f32-dwconv/gen/up4x4-minmax-wasmsimd-arm.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1550 | "src/f32-dwconv/gen/up4x4-minmax-wasmsimd-x86-acc2.c", |
Marat Dukhan | ac014d7 | 2020-06-16 08:36:47 -0700 | [diff] [blame] | 1551 | "src/f32-dwconv/gen/up4x4-minmax-wasmsimd-x86.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1552 | "src/f32-dwconv/gen/up4x4-wasmsimd.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1553 | "src/f32-dwconv/gen/up4x9-minmax-wasmsimd-arm-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1554 | "src/f32-dwconv/gen/up4x9-minmax-wasmsimd-arm.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1555 | "src/f32-dwconv/gen/up4x9-minmax-wasmsimd-x86-acc2.c", |
Marat Dukhan | ac014d7 | 2020-06-16 08:36:47 -0700 | [diff] [blame] | 1556 | "src/f32-dwconv/gen/up4x9-minmax-wasmsimd-x86.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1557 | "src/f32-dwconv/gen/up4x9-wasmsimd.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1558 | "src/f32-dwconv/gen/up4x25-minmax-wasmsimd-arm-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1559 | "src/f32-dwconv/gen/up4x25-minmax-wasmsimd-arm.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1560 | "src/f32-dwconv/gen/up4x25-minmax-wasmsimd-x86-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1561 | "src/f32-dwconv/gen/up4x25-minmax-wasmsimd-x86.c", |
| 1562 | "src/f32-dwconv/gen/up4x25-wasmsimd.c", |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 1563 | "src/f32-dwconv/gen/up8x3-minmax-wasmsimd-arm-acc2.c", |
| 1564 | "src/f32-dwconv/gen/up8x3-minmax-wasmsimd-arm.c", |
| 1565 | "src/f32-dwconv/gen/up8x3-minmax-wasmsimd-x86-acc2.c", |
| 1566 | "src/f32-dwconv/gen/up8x3-minmax-wasmsimd-x86.c", |
Frank Barchard | 66ae257 | 2021-11-02 17:36:21 -0700 | [diff] [blame] | 1567 | "src/f32-dwconv/gen/up8x3-wasmsimd.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1568 | "src/f32-dwconv/gen/up8x4-minmax-wasmsimd-arm-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1569 | "src/f32-dwconv/gen/up8x4-minmax-wasmsimd-arm.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1570 | "src/f32-dwconv/gen/up8x4-minmax-wasmsimd-x86-acc2.c", |
Marat Dukhan | ac014d7 | 2020-06-16 08:36:47 -0700 | [diff] [blame] | 1571 | "src/f32-dwconv/gen/up8x4-minmax-wasmsimd-x86.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1572 | "src/f32-dwconv/gen/up8x4-wasmsimd.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1573 | "src/f32-dwconv/gen/up8x9-minmax-wasmsimd-arm-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1574 | "src/f32-dwconv/gen/up8x9-minmax-wasmsimd-arm.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1575 | "src/f32-dwconv/gen/up8x9-minmax-wasmsimd-x86-acc2.c", |
Marat Dukhan | ac014d7 | 2020-06-16 08:36:47 -0700 | [diff] [blame] | 1576 | "src/f32-dwconv/gen/up8x9-minmax-wasmsimd-x86.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1577 | "src/f32-dwconv/gen/up8x9-wasmsimd.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1578 | "src/f32-dwconv/gen/up8x25-minmax-wasmsimd-arm-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1579 | "src/f32-dwconv/gen/up8x25-minmax-wasmsimd-arm.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1580 | "src/f32-dwconv/gen/up8x25-minmax-wasmsimd-x86-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1581 | "src/f32-dwconv/gen/up8x25-minmax-wasmsimd-x86.c", |
| 1582 | "src/f32-dwconv/gen/up8x25-wasmsimd.c", |
Frank Barchard | 412e2f4 | 2020-12-11 11:40:50 -0800 | [diff] [blame] | 1583 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-1x4-acc2.c", |
| 1584 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-1x4-acc3.c", |
| 1585 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-1x4-acc4.c", |
| 1586 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-1x4.c", |
| 1587 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-2x4-acc2.c", |
| 1588 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-2x4.c", |
| 1589 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-3x4.c", |
| 1590 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-4x4.c", |
| 1591 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-5x4.c", |
| 1592 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-6x4.c", |
Frank Barchard | 02bb429 | 2020-12-15 18:25:32 -0800 | [diff] [blame] | 1593 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-1x4-acc2.c", |
| 1594 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-1x4-acc3.c", |
| 1595 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-1x4-acc4.c", |
| 1596 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-1x4.c", |
| 1597 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-2x4-acc2.c", |
| 1598 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-2x4.c", |
| 1599 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-3x4.c", |
| 1600 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-4x4.c", |
| 1601 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-5x4.c", |
| 1602 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-6x4.c", |
Frank Barchard | 412e2f4 | 2020-12-11 11:40:50 -0800 | [diff] [blame] | 1603 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-1x4-acc2.c", |
| 1604 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-1x4-acc3.c", |
| 1605 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-1x4-acc4.c", |
| 1606 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-1x4.c", |
| 1607 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-2x4-acc2.c", |
| 1608 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-2x4.c", |
| 1609 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-3x4.c", |
| 1610 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-4x4.c", |
| 1611 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-5x4.c", |
| 1612 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-6x4.c", |
Frank Barchard | 02bb429 | 2020-12-15 18:25:32 -0800 | [diff] [blame] | 1613 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-1x4-acc2.c", |
| 1614 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-1x4-acc3.c", |
| 1615 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-1x4-acc4.c", |
| 1616 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-1x4.c", |
| 1617 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-2x4-acc2.c", |
| 1618 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-2x4.c", |
| 1619 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-3x4.c", |
| 1620 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-4x4.c", |
| 1621 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-5x4.c", |
| 1622 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-6x4.c", |
Frank Barchard | c5704bf | 2020-12-21 23:09:00 -0800 | [diff] [blame] | 1623 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-loadsplat-1x4-acc2.c", |
| 1624 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-loadsplat-1x4-acc3.c", |
| 1625 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-loadsplat-1x4-acc4.c", |
| 1626 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-loadsplat-1x4.c", |
| 1627 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-loadsplat-2x4-acc2.c", |
| 1628 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-loadsplat-2x4.c", |
| 1629 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-loadsplat-3x4.c", |
| 1630 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-loadsplat-4x4.c", |
Frank Barchard | 412e2f4 | 2020-12-11 11:40:50 -0800 | [diff] [blame] | 1631 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-splat-1x4-acc2.c", |
| 1632 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-splat-1x4-acc3.c", |
| 1633 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-splat-1x4-acc4.c", |
| 1634 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-splat-1x4.c", |
| 1635 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-splat-2x4-acc2.c", |
| 1636 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-splat-2x4.c", |
| 1637 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-splat-3x4.c", |
| 1638 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-splat-4x4.c", |
Frank Barchard | cadd422 | 2021-01-20 16:27:25 -0800 | [diff] [blame] | 1639 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-loadsplat-1x4-acc2.c", |
| 1640 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-loadsplat-1x4-acc3.c", |
| 1641 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-loadsplat-1x4-acc4.c", |
| 1642 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-loadsplat-1x4.c", |
| 1643 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-loadsplat-2x4-acc2.c", |
| 1644 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-loadsplat-2x4.c", |
| 1645 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-loadsplat-3x4.c", |
| 1646 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-loadsplat-4x4.c", |
Frank Barchard | 412e2f4 | 2020-12-11 11:40:50 -0800 | [diff] [blame] | 1647 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-splat-1x4-acc2.c", |
| 1648 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-splat-1x4-acc3.c", |
| 1649 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-splat-1x4-acc4.c", |
| 1650 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-splat-1x4.c", |
| 1651 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-splat-2x4-acc2.c", |
| 1652 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-splat-2x4.c", |
| 1653 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-splat-3x4.c", |
| 1654 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-splat-4x4.c", |
Frank Barchard | b20dcd6 | 2020-12-15 16:46:14 -0800 | [diff] [blame] | 1655 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-1x4-acc2.c", |
| 1656 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-1x4-acc3.c", |
| 1657 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-1x4-acc4.c", |
| 1658 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-1x4-acc5.c", |
| 1659 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-1x4.c", |
| 1660 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-2x4-acc2.c", |
| 1661 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-2x4-acc3.c", |
| 1662 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-2x4.c", |
| 1663 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-3x4-acc2.c", |
| 1664 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-3x4.c", |
| 1665 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-4x4-acc2.c", |
| 1666 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-4x4.c", |
| 1667 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-5x4.c", |
Frank Barchard | 412e2f4 | 2020-12-11 11:40:50 -0800 | [diff] [blame] | 1668 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-1x4-acc2.c", |
| 1669 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-1x4-acc3.c", |
| 1670 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-1x4-acc4.c", |
| 1671 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-1x4-acc5.c", |
| 1672 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-1x4.c", |
| 1673 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-2x4-acc2.c", |
| 1674 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-2x4-acc3.c", |
| 1675 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-2x4.c", |
| 1676 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-3x4-acc2.c", |
| 1677 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-3x4.c", |
| 1678 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-4x4-acc2.c", |
| 1679 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-4x4.c", |
| 1680 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-5x4.c", |
Frank Barchard | b20dcd6 | 2020-12-15 16:46:14 -0800 | [diff] [blame] | 1681 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-1x4-acc2.c", |
| 1682 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-1x4-acc3.c", |
| 1683 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-1x4-acc4.c", |
| 1684 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-1x4-acc5.c", |
| 1685 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-1x4.c", |
| 1686 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-2x4-acc2.c", |
| 1687 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-2x4-acc3.c", |
| 1688 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-2x4.c", |
| 1689 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-3x4-acc2.c", |
| 1690 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-3x4.c", |
| 1691 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-4x4-acc2.c", |
| 1692 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-4x4.c", |
| 1693 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-5x4.c", |
Frank Barchard | 412e2f4 | 2020-12-11 11:40:50 -0800 | [diff] [blame] | 1694 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-1x4-acc2.c", |
| 1695 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-1x4-acc3.c", |
| 1696 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-1x4-acc4.c", |
| 1697 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-1x4-acc5.c", |
| 1698 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-1x4.c", |
| 1699 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-2x4-acc2.c", |
| 1700 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-2x4-acc3.c", |
| 1701 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-2x4.c", |
| 1702 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-3x4-acc2.c", |
| 1703 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-3x4.c", |
| 1704 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-4x4-acc2.c", |
| 1705 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-4x4.c", |
| 1706 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-5x4.c", |
Frank Barchard | c6889b3 | 2020-12-21 11:27:22 -0800 | [diff] [blame] | 1707 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-1x4-acc2.c", |
| 1708 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-1x4-acc3.c", |
| 1709 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-1x4-acc4.c", |
| 1710 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-1x4-acc5.c", |
| 1711 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-1x4.c", |
| 1712 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-2x4-acc2.c", |
| 1713 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-2x4-acc3.c", |
| 1714 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-2x4.c", |
| 1715 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-3x4-acc2.c", |
| 1716 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-3x4.c", |
Frank Barchard | 412e2f4 | 2020-12-11 11:40:50 -0800 | [diff] [blame] | 1717 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-1x4-acc2.c", |
| 1718 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-1x4-acc3.c", |
| 1719 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-1x4-acc4.c", |
| 1720 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-1x4-acc5.c", |
| 1721 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-1x4.c", |
| 1722 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-2x4-acc2.c", |
| 1723 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-2x4-acc3.c", |
| 1724 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-2x4.c", |
| 1725 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-3x4-acc2.c", |
| 1726 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-3x4.c", |
Frank Barchard | c6889b3 | 2020-12-21 11:27:22 -0800 | [diff] [blame] | 1727 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-1x4-acc2.c", |
| 1728 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-1x4-acc3.c", |
| 1729 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-1x4-acc4.c", |
| 1730 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-1x4-acc5.c", |
| 1731 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-1x4.c", |
| 1732 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-2x4-acc2.c", |
| 1733 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-2x4-acc3.c", |
| 1734 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-2x4.c", |
| 1735 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-3x4-acc2.c", |
| 1736 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-3x4.c", |
Frank Barchard | 412e2f4 | 2020-12-11 11:40:50 -0800 | [diff] [blame] | 1737 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-1x4-acc2.c", |
| 1738 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-1x4-acc3.c", |
| 1739 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-1x4-acc4.c", |
| 1740 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-1x4-acc5.c", |
| 1741 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-1x4.c", |
| 1742 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-2x4-acc2.c", |
| 1743 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-2x4-acc3.c", |
| 1744 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-2x4.c", |
| 1745 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-3x4-acc2.c", |
| 1746 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-3x4.c", |
Marat Dukhan | 22e31c8 | 2021-11-09 00:00:28 -0800 | [diff] [blame] | 1747 | "src/f32-f16-vcvt/gen/vcvt-wasmsimd-x8.c", |
| 1748 | "src/f32-f16-vcvt/gen/vcvt-wasmsimd-x16.c", |
| 1749 | "src/f32-f16-vcvt/gen/vcvt-wasmsimd-x24.c", |
| 1750 | "src/f32-f16-vcvt/gen/vcvt-wasmsimd-x32.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1751 | "src/f32-gavgpool-cw/wasmsimd-arm-x4.c", |
| 1752 | "src/f32-gavgpool-cw/wasmsimd-x86-x4.c", |
Marat Dukhan | c601680 | 2020-07-16 18:51:28 -0700 | [diff] [blame] | 1753 | "src/f32-gavgpool/7p7x-minmax-wasmsimd-arm-c4.c", |
| 1754 | "src/f32-gavgpool/7p7x-minmax-wasmsimd-x86-c4.c", |
| 1755 | "src/f32-gavgpool/7x-minmax-wasmsimd-arm-c4.c", |
| 1756 | "src/f32-gavgpool/7x-minmax-wasmsimd-x86-c4.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1757 | "src/f32-gemm/gen-inc/1x8inc-minmax-wasmsimd-arm-loadsplat.c", |
| 1758 | "src/f32-gemm/gen-inc/1x8inc-minmax-wasmsimd-arm-splat.c", |
| 1759 | "src/f32-gemm/gen-inc/1x8inc-minmax-wasmsimd-x86-loadsplat.c", |
| 1760 | "src/f32-gemm/gen-inc/1x8inc-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1761 | "src/f32-gemm/gen-inc/1x8s4inc-minmax-wasmsimd-arm.c", |
| 1762 | "src/f32-gemm/gen-inc/1x8s4inc-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1763 | "src/f32-gemm/gen-inc/3x8inc-minmax-wasmsimd-arm-loadsplat.c", |
| 1764 | "src/f32-gemm/gen-inc/3x8inc-minmax-wasmsimd-arm-splat.c", |
| 1765 | "src/f32-gemm/gen-inc/3x8inc-minmax-wasmsimd-x86-loadsplat.c", |
| 1766 | "src/f32-gemm/gen-inc/3x8inc-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1767 | "src/f32-gemm/gen-inc/3x8s4inc-minmax-wasmsimd-arm.c", |
| 1768 | "src/f32-gemm/gen-inc/3x8s4inc-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1769 | "src/f32-gemm/gen-inc/4x8inc-minmax-wasmsimd-arm-loadsplat.c", |
| 1770 | "src/f32-gemm/gen-inc/4x8inc-minmax-wasmsimd-arm-splat.c", |
| 1771 | "src/f32-gemm/gen-inc/4x8inc-minmax-wasmsimd-x86-loadsplat.c", |
| 1772 | "src/f32-gemm/gen-inc/4x8inc-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1773 | "src/f32-gemm/gen-inc/4x8s4inc-minmax-wasmsimd-arm.c", |
| 1774 | "src/f32-gemm/gen-inc/4x8s4inc-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1775 | "src/f32-gemm/gen-inc/5x8inc-minmax-wasmsimd-arm-loadsplat.c", |
| 1776 | "src/f32-gemm/gen-inc/5x8inc-minmax-wasmsimd-arm-splat.c", |
| 1777 | "src/f32-gemm/gen-inc/5x8inc-minmax-wasmsimd-x86-loadsplat.c", |
| 1778 | "src/f32-gemm/gen-inc/5x8inc-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1779 | "src/f32-gemm/gen-inc/5x8s4inc-minmax-wasmsimd-arm.c", |
| 1780 | "src/f32-gemm/gen-inc/5x8s4inc-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1781 | "src/f32-gemm/gen-inc/6x8inc-minmax-wasmsimd-arm-loadsplat.c", |
| 1782 | "src/f32-gemm/gen-inc/6x8inc-minmax-wasmsimd-arm-splat.c", |
| 1783 | "src/f32-gemm/gen-inc/6x8inc-minmax-wasmsimd-x86-loadsplat.c", |
| 1784 | "src/f32-gemm/gen-inc/6x8inc-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1785 | "src/f32-gemm/gen-inc/6x8s4inc-minmax-wasmsimd-arm.c", |
| 1786 | "src/f32-gemm/gen-inc/6x8s4inc-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1787 | "src/f32-gemm/gen/1x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1788 | "src/f32-gemm/gen/1x8-minmax-wasmsimd-arm-splat.c", |
| 1789 | "src/f32-gemm/gen/1x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1790 | "src/f32-gemm/gen/1x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1791 | "src/f32-gemm/gen/1x8-relu-wasmsimd-splat.c", |
| 1792 | "src/f32-gemm/gen/1x8-wasmsimd-splat.c", |
| 1793 | "src/f32-gemm/gen/1x8s4-minmax-wasmsimd-arm.c", |
| 1794 | "src/f32-gemm/gen/1x8s4-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1795 | "src/f32-gemm/gen/3x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1796 | "src/f32-gemm/gen/3x8-minmax-wasmsimd-arm-splat.c", |
| 1797 | "src/f32-gemm/gen/3x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1798 | "src/f32-gemm/gen/3x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1799 | "src/f32-gemm/gen/3x8s4-minmax-wasmsimd-arm.c", |
| 1800 | "src/f32-gemm/gen/3x8s4-minmax-wasmsimd-x86.c", |
| 1801 | "src/f32-gemm/gen/4x2c4-minmax-wasmsimd-arm.c", |
| 1802 | "src/f32-gemm/gen/4x2c4-minmax-wasmsimd-x86.c", |
| 1803 | "src/f32-gemm/gen/4x2c4-relu-wasmsimd.c", |
| 1804 | "src/f32-gemm/gen/4x2c4-wasmsimd.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1805 | "src/f32-gemm/gen/4x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1806 | "src/f32-gemm/gen/4x8-minmax-wasmsimd-arm-splat.c", |
| 1807 | "src/f32-gemm/gen/4x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1808 | "src/f32-gemm/gen/4x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1809 | "src/f32-gemm/gen/4x8-relu-wasmsimd-splat.c", |
| 1810 | "src/f32-gemm/gen/4x8-wasmsimd-splat.c", |
| 1811 | "src/f32-gemm/gen/4x8s4-minmax-wasmsimd-arm.c", |
| 1812 | "src/f32-gemm/gen/4x8s4-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1813 | "src/f32-gemm/gen/5x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1814 | "src/f32-gemm/gen/5x8-minmax-wasmsimd-arm-splat.c", |
| 1815 | "src/f32-gemm/gen/5x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1816 | "src/f32-gemm/gen/5x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1817 | "src/f32-gemm/gen/5x8-relu-wasmsimd-splat.c", |
| 1818 | "src/f32-gemm/gen/5x8-wasmsimd-splat.c", |
| 1819 | "src/f32-gemm/gen/5x8s4-minmax-wasmsimd-arm.c", |
| 1820 | "src/f32-gemm/gen/5x8s4-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1821 | "src/f32-gemm/gen/6x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1822 | "src/f32-gemm/gen/6x8-minmax-wasmsimd-arm-splat.c", |
| 1823 | "src/f32-gemm/gen/6x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1824 | "src/f32-gemm/gen/6x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1825 | "src/f32-gemm/gen/6x8s4-minmax-wasmsimd-arm.c", |
| 1826 | "src/f32-gemm/gen/6x8s4-minmax-wasmsimd-x86.c", |
XNNPACK Team | 965272b | 2020-10-23 21:10:15 -0700 | [diff] [blame] | 1827 | "src/f32-ibilinear-chw/gen/wasmsimd-p4.c", |
| 1828 | "src/f32-ibilinear-chw/gen/wasmsimd-p8.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 1829 | "src/f32-ibilinear/gen/wasmsimd-c4.c", |
| 1830 | "src/f32-ibilinear/gen/wasmsimd-c8.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1831 | "src/f32-igemm/gen/1x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1832 | "src/f32-igemm/gen/1x8-minmax-wasmsimd-arm-splat.c", |
| 1833 | "src/f32-igemm/gen/1x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1834 | "src/f32-igemm/gen/1x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1835 | "src/f32-igemm/gen/1x8-relu-wasmsimd-splat.c", |
| 1836 | "src/f32-igemm/gen/1x8-wasmsimd-splat.c", |
| 1837 | "src/f32-igemm/gen/1x8s4-minmax-wasmsimd-arm.c", |
| 1838 | "src/f32-igemm/gen/1x8s4-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1839 | "src/f32-igemm/gen/3x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1840 | "src/f32-igemm/gen/3x8-minmax-wasmsimd-arm-splat.c", |
| 1841 | "src/f32-igemm/gen/3x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1842 | "src/f32-igemm/gen/3x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1843 | "src/f32-igemm/gen/3x8s4-minmax-wasmsimd-arm.c", |
| 1844 | "src/f32-igemm/gen/3x8s4-minmax-wasmsimd-x86.c", |
| 1845 | "src/f32-igemm/gen/4x2c4-minmax-wasmsimd-arm.c", |
| 1846 | "src/f32-igemm/gen/4x2c4-minmax-wasmsimd-x86.c", |
| 1847 | "src/f32-igemm/gen/4x2c4-relu-wasmsimd.c", |
| 1848 | "src/f32-igemm/gen/4x2c4-wasmsimd.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1849 | "src/f32-igemm/gen/4x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1850 | "src/f32-igemm/gen/4x8-minmax-wasmsimd-arm-splat.c", |
| 1851 | "src/f32-igemm/gen/4x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1852 | "src/f32-igemm/gen/4x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1853 | "src/f32-igemm/gen/4x8-relu-wasmsimd-splat.c", |
| 1854 | "src/f32-igemm/gen/4x8-wasmsimd-splat.c", |
| 1855 | "src/f32-igemm/gen/4x8s4-minmax-wasmsimd-arm.c", |
| 1856 | "src/f32-igemm/gen/4x8s4-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1857 | "src/f32-igemm/gen/5x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1858 | "src/f32-igemm/gen/5x8-minmax-wasmsimd-arm-splat.c", |
| 1859 | "src/f32-igemm/gen/5x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1860 | "src/f32-igemm/gen/5x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1861 | "src/f32-igemm/gen/5x8-relu-wasmsimd-splat.c", |
| 1862 | "src/f32-igemm/gen/5x8-wasmsimd-splat.c", |
| 1863 | "src/f32-igemm/gen/5x8s4-minmax-wasmsimd-arm.c", |
| 1864 | "src/f32-igemm/gen/5x8s4-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1865 | "src/f32-igemm/gen/6x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1866 | "src/f32-igemm/gen/6x8-minmax-wasmsimd-arm-splat.c", |
| 1867 | "src/f32-igemm/gen/6x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1868 | "src/f32-igemm/gen/6x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1869 | "src/f32-igemm/gen/6x8s4-minmax-wasmsimd-arm.c", |
| 1870 | "src/f32-igemm/gen/6x8s4-minmax-wasmsimd-x86.c", |
Marat Dukhan | f6e2480 | 2020-07-08 22:20:40 -0700 | [diff] [blame] | 1871 | "src/f32-maxpool/9p8x-minmax-wasmsimd-arm-c4.c", |
| 1872 | "src/f32-maxpool/9p8x-minmax-wasmsimd-x86-c4.c", |
Marat Dukhan | 1483c53 | 2020-07-16 18:08:19 -0700 | [diff] [blame] | 1873 | "src/f32-pavgpool/9p8x-minmax-wasmsimd-arm-c4.c", |
| 1874 | "src/f32-pavgpool/9p8x-minmax-wasmsimd-x86-c4.c", |
| 1875 | "src/f32-pavgpool/9x-minmax-wasmsimd-arm-c4.c", |
| 1876 | "src/f32-pavgpool/9x-minmax-wasmsimd-x86-c4.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1877 | "src/f32-ppmm/gen/4x8-minmax-wasmsimd-arm-splat.c", |
| 1878 | "src/f32-ppmm/gen/4x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | a531698 | 2020-07-23 13:19:28 -0700 | [diff] [blame] | 1879 | "src/f32-prelu/gen/wasmsimd-bitselect-1x4.c", |
| 1880 | "src/f32-prelu/gen/wasmsimd-bitselect-1x8.c", |
| 1881 | "src/f32-prelu/gen/wasmsimd-bitselect-1x16.c", |
Marat Dukhan | 195f8eb | 2020-06-25 12:50:57 -0700 | [diff] [blame] | 1882 | "src/f32-prelu/gen/wasmsimd-bitselect-2x4.c", |
| 1883 | "src/f32-prelu/gen/wasmsimd-bitselect-2x8.c", |
Frank Barchard | a531698 | 2020-07-23 13:19:28 -0700 | [diff] [blame] | 1884 | "src/f32-prelu/gen/wasmsimd-bitselect-2x16.c", |
| 1885 | "src/f32-prelu/gen/wasmsimd-bitselect-4x4.c", |
| 1886 | "src/f32-prelu/gen/wasmsimd-bitselect-4x8.c", |
| 1887 | "src/f32-prelu/gen/wasmsimd-bitselect-4x16.c", |
| 1888 | "src/f32-prelu/gen/wasmsimd-minmax-1x4.c", |
| 1889 | "src/f32-prelu/gen/wasmsimd-minmax-1x8.c", |
| 1890 | "src/f32-prelu/gen/wasmsimd-minmax-1x16.c", |
Marat Dukhan | 195f8eb | 2020-06-25 12:50:57 -0700 | [diff] [blame] | 1891 | "src/f32-prelu/gen/wasmsimd-minmax-2x4.c", |
| 1892 | "src/f32-prelu/gen/wasmsimd-minmax-2x8.c", |
Frank Barchard | a531698 | 2020-07-23 13:19:28 -0700 | [diff] [blame] | 1893 | "src/f32-prelu/gen/wasmsimd-minmax-2x16.c", |
| 1894 | "src/f32-prelu/gen/wasmsimd-minmax-4x4.c", |
| 1895 | "src/f32-prelu/gen/wasmsimd-minmax-4x8.c", |
| 1896 | "src/f32-prelu/gen/wasmsimd-minmax-4x16.c", |
Marat Dukhan | 4bd1de9 | 2021-12-02 14:00:33 -0800 | [diff] [blame] | 1897 | "src/f32-qs8-vcvt/gen/vcvt-wasmsimd-cvt-x8.c", |
| 1898 | "src/f32-qs8-vcvt/gen/vcvt-wasmsimd-cvt-x16.c", |
| 1899 | "src/f32-qs8-vcvt/gen/vcvt-wasmsimd-cvt-x24.c", |
| 1900 | "src/f32-qs8-vcvt/gen/vcvt-wasmsimd-cvt-x32.c", |
Marat Dukhan | 98d5552 | 2021-12-02 11:03:53 -0800 | [diff] [blame] | 1901 | "src/f32-qs8-vcvt/gen/vcvt-wasmsimd-magic-x8.c", |
| 1902 | "src/f32-qs8-vcvt/gen/vcvt-wasmsimd-magic-x16.c", |
| 1903 | "src/f32-qs8-vcvt/gen/vcvt-wasmsimd-magic-x24.c", |
| 1904 | "src/f32-qs8-vcvt/gen/vcvt-wasmsimd-magic-x32.c", |
Marat Dukhan | 4bd1de9 | 2021-12-02 14:00:33 -0800 | [diff] [blame] | 1905 | "src/f32-qu8-vcvt/gen/vcvt-wasmsimd-cvt-x8.c", |
| 1906 | "src/f32-qu8-vcvt/gen/vcvt-wasmsimd-cvt-x16.c", |
| 1907 | "src/f32-qu8-vcvt/gen/vcvt-wasmsimd-cvt-x24.c", |
| 1908 | "src/f32-qu8-vcvt/gen/vcvt-wasmsimd-cvt-x32.c", |
Marat Dukhan | 98d5552 | 2021-12-02 11:03:53 -0800 | [diff] [blame] | 1909 | "src/f32-qu8-vcvt/gen/vcvt-wasmsimd-magic-x8.c", |
| 1910 | "src/f32-qu8-vcvt/gen/vcvt-wasmsimd-magic-x16.c", |
| 1911 | "src/f32-qu8-vcvt/gen/vcvt-wasmsimd-magic-x24.c", |
| 1912 | "src/f32-qu8-vcvt/gen/vcvt-wasmsimd-magic-x32.c", |
Marat Dukhan | 5999c92 | 2022-01-05 18:10:20 -0800 | [diff] [blame] | 1913 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-rr2-p5-x4.c", |
| 1914 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-rr2-p5-x8-acc2.c", |
| 1915 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-rr2-p5-x8.c", |
| 1916 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-rr2-p5-x12-acc2.c", |
| 1917 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-rr2-p5-x12-acc3.c", |
| 1918 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-rr2-p5-x12.c", |
| 1919 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-rr2-p5-x16-acc2.c", |
| 1920 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-rr2-p5-x16-acc4.c", |
| 1921 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-rr2-p5-x16.c", |
| 1922 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-rr2-p5-x20-acc2.c", |
| 1923 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-rr2-p5-x20-acc5.c", |
| 1924 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-rr2-p5-x20.c", |
Marat Dukhan | 8c41796 | 2020-07-08 12:27:50 -0700 | [diff] [blame] | 1925 | "src/f32-rmax/wasmsimd-arm.c", |
| 1926 | "src/f32-rmax/wasmsimd-x86.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 1927 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-arm-pipelined-x2.c", |
| 1928 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-arm-pipelined.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 1929 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-arm-x2.c", |
| 1930 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-arm-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1931 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-arm.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 1932 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-x86-pipelined-x2.c", |
| 1933 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-x86-pipelined.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 1934 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-x86-x2.c", |
| 1935 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-x86-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1936 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-x86.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 1937 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-arm-pipelined-x2.c", |
| 1938 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-arm-pipelined.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 1939 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-arm-x2.c", |
| 1940 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-arm-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1941 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-arm.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 1942 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-x86-pipelined-x2.c", |
| 1943 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-x86-pipelined.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 1944 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-x86-x2.c", |
| 1945 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-x86-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1946 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-x86.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 1947 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-arm-pipelined-x2.c", |
| 1948 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-arm-pipelined.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 1949 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-arm-x2.c", |
| 1950 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-arm-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1951 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-arm.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 1952 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-x86-pipelined-x2.c", |
| 1953 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-x86-pipelined.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 1954 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-x86-x2.c", |
| 1955 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-x86-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1956 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-x86.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 1957 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-arm-pipelined-x2.c", |
| 1958 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-arm-pipelined.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 1959 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-arm-x2.c", |
| 1960 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-arm-x4.c", |
Frank Barchard | 846c0c6 | 2020-10-26 15:01:39 -0700 | [diff] [blame] | 1961 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-arm.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 1962 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-x86-pipelined-x2.c", |
| 1963 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-x86-pipelined.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 1964 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-x86-x2.c", |
| 1965 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-x86-x4.c", |
Frank Barchard | 846c0c6 | 2020-10-26 15:01:39 -0700 | [diff] [blame] | 1966 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-x86.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1967 | "src/f32-vbinary/gen/vadd-minmax-wasmsimd-arm-x4.c", |
| 1968 | "src/f32-vbinary/gen/vadd-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1969 | "src/f32-vbinary/gen/vadd-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1970 | "src/f32-vbinary/gen/vadd-minmax-wasmsimd-x86-x4.c", |
| 1971 | "src/f32-vbinary/gen/vadd-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1972 | "src/f32-vbinary/gen/vadd-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1973 | "src/f32-vbinary/gen/vadd-relu-wasmsimd-x4.c", |
| 1974 | "src/f32-vbinary/gen/vadd-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1975 | "src/f32-vbinary/gen/vadd-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 1976 | "src/f32-vbinary/gen/vadd-wasmsimd-x4.c", |
| 1977 | "src/f32-vbinary/gen/vadd-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1978 | "src/f32-vbinary/gen/vadd-wasmsimd-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1979 | "src/f32-vbinary/gen/vaddc-minmax-wasmsimd-arm-x4.c", |
| 1980 | "src/f32-vbinary/gen/vaddc-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1981 | "src/f32-vbinary/gen/vaddc-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1982 | "src/f32-vbinary/gen/vaddc-minmax-wasmsimd-x86-x4.c", |
| 1983 | "src/f32-vbinary/gen/vaddc-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1984 | "src/f32-vbinary/gen/vaddc-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1985 | "src/f32-vbinary/gen/vaddc-relu-wasmsimd-x4.c", |
| 1986 | "src/f32-vbinary/gen/vaddc-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1987 | "src/f32-vbinary/gen/vaddc-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 1988 | "src/f32-vbinary/gen/vaddc-wasmsimd-x4.c", |
| 1989 | "src/f32-vbinary/gen/vaddc-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1990 | "src/f32-vbinary/gen/vaddc-wasmsimd-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1991 | "src/f32-vbinary/gen/vdiv-minmax-wasmsimd-arm-x4.c", |
| 1992 | "src/f32-vbinary/gen/vdiv-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1993 | "src/f32-vbinary/gen/vdiv-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1994 | "src/f32-vbinary/gen/vdiv-minmax-wasmsimd-x86-x4.c", |
| 1995 | "src/f32-vbinary/gen/vdiv-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1996 | "src/f32-vbinary/gen/vdiv-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1997 | "src/f32-vbinary/gen/vdiv-relu-wasmsimd-x4.c", |
| 1998 | "src/f32-vbinary/gen/vdiv-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1999 | "src/f32-vbinary/gen/vdiv-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 2000 | "src/f32-vbinary/gen/vdiv-wasmsimd-x4.c", |
| 2001 | "src/f32-vbinary/gen/vdiv-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2002 | "src/f32-vbinary/gen/vdiv-wasmsimd-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 2003 | "src/f32-vbinary/gen/vdivc-minmax-wasmsimd-arm-x4.c", |
| 2004 | "src/f32-vbinary/gen/vdivc-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2005 | "src/f32-vbinary/gen/vdivc-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 2006 | "src/f32-vbinary/gen/vdivc-minmax-wasmsimd-x86-x4.c", |
| 2007 | "src/f32-vbinary/gen/vdivc-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2008 | "src/f32-vbinary/gen/vdivc-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 2009 | "src/f32-vbinary/gen/vdivc-relu-wasmsimd-x4.c", |
| 2010 | "src/f32-vbinary/gen/vdivc-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2011 | "src/f32-vbinary/gen/vdivc-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 2012 | "src/f32-vbinary/gen/vdivc-wasmsimd-x4.c", |
| 2013 | "src/f32-vbinary/gen/vdivc-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2014 | "src/f32-vbinary/gen/vdivc-wasmsimd-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 2015 | "src/f32-vbinary/gen/vmax-wasmsimd-arm-x4.c", |
| 2016 | "src/f32-vbinary/gen/vmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2017 | "src/f32-vbinary/gen/vmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 2018 | "src/f32-vbinary/gen/vmax-wasmsimd-x86-x4.c", |
| 2019 | "src/f32-vbinary/gen/vmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2020 | "src/f32-vbinary/gen/vmax-wasmsimd-x86-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 2021 | "src/f32-vbinary/gen/vmaxc-wasmsimd-arm-x4.c", |
| 2022 | "src/f32-vbinary/gen/vmaxc-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2023 | "src/f32-vbinary/gen/vmaxc-wasmsimd-arm-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 2024 | "src/f32-vbinary/gen/vmaxc-wasmsimd-x86-x4.c", |
| 2025 | "src/f32-vbinary/gen/vmaxc-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2026 | "src/f32-vbinary/gen/vmaxc-wasmsimd-x86-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 2027 | "src/f32-vbinary/gen/vmin-wasmsimd-arm-x4.c", |
| 2028 | "src/f32-vbinary/gen/vmin-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2029 | "src/f32-vbinary/gen/vmin-wasmsimd-arm-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 2030 | "src/f32-vbinary/gen/vmin-wasmsimd-x86-x4.c", |
| 2031 | "src/f32-vbinary/gen/vmin-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2032 | "src/f32-vbinary/gen/vmin-wasmsimd-x86-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 2033 | "src/f32-vbinary/gen/vminc-wasmsimd-arm-x4.c", |
| 2034 | "src/f32-vbinary/gen/vminc-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2035 | "src/f32-vbinary/gen/vminc-wasmsimd-arm-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 2036 | "src/f32-vbinary/gen/vminc-wasmsimd-x86-x4.c", |
| 2037 | "src/f32-vbinary/gen/vminc-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2038 | "src/f32-vbinary/gen/vminc-wasmsimd-x86-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 2039 | "src/f32-vbinary/gen/vmul-minmax-wasmsimd-arm-x4.c", |
| 2040 | "src/f32-vbinary/gen/vmul-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2041 | "src/f32-vbinary/gen/vmul-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 2042 | "src/f32-vbinary/gen/vmul-minmax-wasmsimd-x86-x4.c", |
| 2043 | "src/f32-vbinary/gen/vmul-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2044 | "src/f32-vbinary/gen/vmul-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 2045 | "src/f32-vbinary/gen/vmul-relu-wasmsimd-x4.c", |
| 2046 | "src/f32-vbinary/gen/vmul-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2047 | "src/f32-vbinary/gen/vmul-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 2048 | "src/f32-vbinary/gen/vmul-wasmsimd-x4.c", |
| 2049 | "src/f32-vbinary/gen/vmul-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2050 | "src/f32-vbinary/gen/vmul-wasmsimd-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 2051 | "src/f32-vbinary/gen/vmulc-minmax-wasmsimd-arm-x4.c", |
| 2052 | "src/f32-vbinary/gen/vmulc-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2053 | "src/f32-vbinary/gen/vmulc-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 2054 | "src/f32-vbinary/gen/vmulc-minmax-wasmsimd-x86-x4.c", |
| 2055 | "src/f32-vbinary/gen/vmulc-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2056 | "src/f32-vbinary/gen/vmulc-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 2057 | "src/f32-vbinary/gen/vmulc-relu-wasmsimd-x4.c", |
| 2058 | "src/f32-vbinary/gen/vmulc-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2059 | "src/f32-vbinary/gen/vmulc-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 2060 | "src/f32-vbinary/gen/vmulc-wasmsimd-x4.c", |
| 2061 | "src/f32-vbinary/gen/vmulc-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2062 | "src/f32-vbinary/gen/vmulc-wasmsimd-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 2063 | "src/f32-vbinary/gen/vrdivc-minmax-wasmsimd-arm-x4.c", |
| 2064 | "src/f32-vbinary/gen/vrdivc-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2065 | "src/f32-vbinary/gen/vrdivc-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 2066 | "src/f32-vbinary/gen/vrdivc-minmax-wasmsimd-x86-x4.c", |
| 2067 | "src/f32-vbinary/gen/vrdivc-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2068 | "src/f32-vbinary/gen/vrdivc-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 2069 | "src/f32-vbinary/gen/vrdivc-relu-wasmsimd-x4.c", |
| 2070 | "src/f32-vbinary/gen/vrdivc-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2071 | "src/f32-vbinary/gen/vrdivc-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 2072 | "src/f32-vbinary/gen/vrdivc-wasmsimd-x4.c", |
| 2073 | "src/f32-vbinary/gen/vrdivc-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2074 | "src/f32-vbinary/gen/vrdivc-wasmsimd-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 2075 | "src/f32-vbinary/gen/vrsubc-minmax-wasmsimd-arm-x4.c", |
| 2076 | "src/f32-vbinary/gen/vrsubc-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2077 | "src/f32-vbinary/gen/vrsubc-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 2078 | "src/f32-vbinary/gen/vrsubc-minmax-wasmsimd-x86-x4.c", |
| 2079 | "src/f32-vbinary/gen/vrsubc-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2080 | "src/f32-vbinary/gen/vrsubc-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 2081 | "src/f32-vbinary/gen/vrsubc-relu-wasmsimd-x4.c", |
| 2082 | "src/f32-vbinary/gen/vrsubc-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2083 | "src/f32-vbinary/gen/vrsubc-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 2084 | "src/f32-vbinary/gen/vrsubc-wasmsimd-x4.c", |
| 2085 | "src/f32-vbinary/gen/vrsubc-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2086 | "src/f32-vbinary/gen/vrsubc-wasmsimd-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 2087 | "src/f32-vbinary/gen/vsqrdiff-wasmsimd-x4.c", |
| 2088 | "src/f32-vbinary/gen/vsqrdiff-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2089 | "src/f32-vbinary/gen/vsqrdiff-wasmsimd-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 2090 | "src/f32-vbinary/gen/vsqrdiffc-wasmsimd-x4.c", |
| 2091 | "src/f32-vbinary/gen/vsqrdiffc-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2092 | "src/f32-vbinary/gen/vsqrdiffc-wasmsimd-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 2093 | "src/f32-vbinary/gen/vsub-minmax-wasmsimd-arm-x4.c", |
| 2094 | "src/f32-vbinary/gen/vsub-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2095 | "src/f32-vbinary/gen/vsub-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 2096 | "src/f32-vbinary/gen/vsub-minmax-wasmsimd-x86-x4.c", |
| 2097 | "src/f32-vbinary/gen/vsub-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2098 | "src/f32-vbinary/gen/vsub-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 2099 | "src/f32-vbinary/gen/vsub-relu-wasmsimd-x4.c", |
| 2100 | "src/f32-vbinary/gen/vsub-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2101 | "src/f32-vbinary/gen/vsub-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 2102 | "src/f32-vbinary/gen/vsub-wasmsimd-x4.c", |
| 2103 | "src/f32-vbinary/gen/vsub-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2104 | "src/f32-vbinary/gen/vsub-wasmsimd-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 2105 | "src/f32-vbinary/gen/vsubc-minmax-wasmsimd-arm-x4.c", |
| 2106 | "src/f32-vbinary/gen/vsubc-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2107 | "src/f32-vbinary/gen/vsubc-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 2108 | "src/f32-vbinary/gen/vsubc-minmax-wasmsimd-x86-x4.c", |
| 2109 | "src/f32-vbinary/gen/vsubc-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2110 | "src/f32-vbinary/gen/vsubc-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 2111 | "src/f32-vbinary/gen/vsubc-relu-wasmsimd-x4.c", |
| 2112 | "src/f32-vbinary/gen/vsubc-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2113 | "src/f32-vbinary/gen/vsubc-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 2114 | "src/f32-vbinary/gen/vsubc-wasmsimd-x4.c", |
| 2115 | "src/f32-vbinary/gen/vsubc-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 2116 | "src/f32-vbinary/gen/vsubc-wasmsimd-x16.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 2117 | "src/f32-vclamp/gen/vclamp-wasmsimd-arm-x4.c", |
| 2118 | "src/f32-vclamp/gen/vclamp-wasmsimd-arm-x8.c", |
| 2119 | "src/f32-vclamp/gen/vclamp-wasmsimd-x86-x4.c", |
| 2120 | "src/f32-vclamp/gen/vclamp-wasmsimd-x86-x8.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 2121 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-lut16-p3-x4.c", |
| 2122 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-lut16-p3-x8.c", |
| 2123 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-lut16-p3-x12.c", |
| 2124 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-lut16-p3-x16.c", |
| 2125 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-lut16-p3-x20.c", |
| 2126 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-lut16-p3-x24.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 2127 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-p6-x4.c", |
| 2128 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-p6-x8.c", |
| 2129 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-p6-x12.c", |
| 2130 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-p6-x16.c", |
| 2131 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-p6-x20.c", |
| 2132 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-p6-x24.c", |
Frank Barchard | e7223ee | 2020-12-04 19:04:01 -0800 | [diff] [blame] | 2133 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-lut16-p3-x4.c", |
| 2134 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-lut16-p3-x8.c", |
| 2135 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-lut16-p3-x12.c", |
| 2136 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-lut16-p3-x16.c", |
| 2137 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-lut16-p3-x20.c", |
| 2138 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-lut16-p3-x24.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 2139 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-p6-x4.c", |
| 2140 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-p6-x8.c", |
| 2141 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-p6-x12.c", |
| 2142 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-p6-x16.c", |
| 2143 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-p6-x20.c", |
| 2144 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-p6-x24.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 2145 | "src/f32-vhswish/gen/vhswish-wasmsimd-x4.c", |
| 2146 | "src/f32-vhswish/gen/vhswish-wasmsimd-x8.c", |
| 2147 | "src/f32-vhswish/gen/vhswish-wasmsimd-x16.c", |
Marat Dukhan | 19dd91d | 2020-07-16 11:12:44 -0700 | [diff] [blame] | 2148 | "src/f32-vlrelu/gen/vlrelu-wasmsimd-bitselect-x4.c", |
| 2149 | "src/f32-vlrelu/gen/vlrelu-wasmsimd-bitselect-x8.c", |
| 2150 | "src/f32-vlrelu/gen/vlrelu-wasmsimd-minmax-x4.c", |
| 2151 | "src/f32-vlrelu/gen/vlrelu-wasmsimd-minmax-x8.c", |
Marat Dukhan | d816f62 | 2020-07-15 10:14:39 -0700 | [diff] [blame] | 2152 | "src/f32-vmulcaddc/gen/c4-minmax-wasmsimd-arm-2x.c", |
Marat Dukhan | d816f62 | 2020-07-15 10:14:39 -0700 | [diff] [blame] | 2153 | "src/f32-vmulcaddc/gen/c4-minmax-wasmsimd-x86-2x.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2154 | "src/f32-vmulcaddc/gen/c8-minmax-wasmsimd-arm-2x.c", |
Marat Dukhan | d816f62 | 2020-07-15 10:14:39 -0700 | [diff] [blame] | 2155 | "src/f32-vmulcaddc/gen/c8-minmax-wasmsimd-x86-2x.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 2156 | "src/f32-vrelu/gen/vrelu-wasmsimd-x4.c", |
| 2157 | "src/f32-vrelu/gen/vrelu-wasmsimd-x8.c", |
| 2158 | "src/f32-vrelu/gen/vrelu-wasmsimd-x16.c", |
Marat Dukhan | feee77f | 2021-08-31 13:39:50 -0700 | [diff] [blame] | 2159 | "src/f32-vrnd/gen/vrndd-wasmsimd-addsub-x4.c", |
| 2160 | "src/f32-vrnd/gen/vrndd-wasmsimd-addsub-x8.c", |
| 2161 | "src/f32-vrnd/gen/vrndd-wasmsimd-cvt-x4.c", |
| 2162 | "src/f32-vrnd/gen/vrndd-wasmsimd-cvt-x8.c", |
Marat Dukhan | 33b4f75 | 2021-09-03 10:53:53 -0700 | [diff] [blame] | 2163 | "src/f32-vrnd/gen/vrndd-wasmsimd-native-x4.c", |
| 2164 | "src/f32-vrnd/gen/vrndd-wasmsimd-native-x8.c", |
Marat Dukhan | feee77f | 2021-08-31 13:39:50 -0700 | [diff] [blame] | 2165 | "src/f32-vrnd/gen/vrndne-wasmsimd-addsub-x4.c", |
| 2166 | "src/f32-vrnd/gen/vrndne-wasmsimd-addsub-x8.c", |
Marat Dukhan | 33b4f75 | 2021-09-03 10:53:53 -0700 | [diff] [blame] | 2167 | "src/f32-vrnd/gen/vrndne-wasmsimd-native-x4.c", |
| 2168 | "src/f32-vrnd/gen/vrndne-wasmsimd-native-x8.c", |
Marat Dukhan | feee77f | 2021-08-31 13:39:50 -0700 | [diff] [blame] | 2169 | "src/f32-vrnd/gen/vrndu-wasmsimd-addsub-x4.c", |
| 2170 | "src/f32-vrnd/gen/vrndu-wasmsimd-addsub-x8.c", |
| 2171 | "src/f32-vrnd/gen/vrndu-wasmsimd-cvt-x4.c", |
| 2172 | "src/f32-vrnd/gen/vrndu-wasmsimd-cvt-x8.c", |
Marat Dukhan | 33b4f75 | 2021-09-03 10:53:53 -0700 | [diff] [blame] | 2173 | "src/f32-vrnd/gen/vrndu-wasmsimd-native-x4.c", |
| 2174 | "src/f32-vrnd/gen/vrndu-wasmsimd-native-x8.c", |
Marat Dukhan | feee77f | 2021-08-31 13:39:50 -0700 | [diff] [blame] | 2175 | "src/f32-vrnd/gen/vrndz-wasmsimd-addsub-x4.c", |
| 2176 | "src/f32-vrnd/gen/vrndz-wasmsimd-addsub-x8.c", |
| 2177 | "src/f32-vrnd/gen/vrndz-wasmsimd-cvt-x4.c", |
| 2178 | "src/f32-vrnd/gen/vrndz-wasmsimd-cvt-x8.c", |
Marat Dukhan | 33b4f75 | 2021-09-03 10:53:53 -0700 | [diff] [blame] | 2179 | "src/f32-vrnd/gen/vrndz-wasmsimd-native-x4.c", |
| 2180 | "src/f32-vrnd/gen/vrndz-wasmsimd-native-x8.c", |
Marat Dukhan | ce834ad | 2022-01-03 00:22:01 -0800 | [diff] [blame] | 2181 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-rr2-lut64-p2-div-x4.c", |
| 2182 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-rr2-lut64-p2-div-x8.c", |
| 2183 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-rr2-lut64-p2-div-x12.c", |
| 2184 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-rr2-lut64-p2-div-x16.c", |
| 2185 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-rr2-lut64-p2-div-x20.c", |
| 2186 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-rr2-lut64-p2-div-x24.c", |
| 2187 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-rr2-p5-div-x4.c", |
| 2188 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-rr2-p5-div-x8.c", |
| 2189 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-rr2-p5-div-x12.c", |
| 2190 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-rr2-p5-div-x16.c", |
| 2191 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-rr2-p5-div-x20.c", |
| 2192 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-rr2-p5-div-x24.c", |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 2193 | "src/f32-vsqrt/gen/wasmsimd-sqrt-x4.c", |
| 2194 | "src/f32-vsqrt/gen/wasmsimd-sqrt-x8.c", |
Marat Dukhan | 37c8351 | 2020-06-29 13:25:53 -0700 | [diff] [blame] | 2195 | "src/f32-vunary/gen/vabs-wasmsimd-x4.c", |
| 2196 | "src/f32-vunary/gen/vabs-wasmsimd-x8.c", |
| 2197 | "src/f32-vunary/gen/vneg-wasmsimd-x4.c", |
| 2198 | "src/f32-vunary/gen/vneg-wasmsimd-x8.c", |
| 2199 | "src/f32-vunary/gen/vsqr-wasmsimd-x4.c", |
| 2200 | "src/f32-vunary/gen/vsqr-wasmsimd-x8.c", |
Marat Dukhan | a18926a | 2021-09-29 15:02:44 -0700 | [diff] [blame] | 2201 | "src/math/cvt-f16-f32-wasmsimd-int16.c", |
| 2202 | "src/math/cvt-f16-f32-wasmsimd-int32.c", |
Marat Dukhan | 79c78b2 | 2021-11-08 20:44:27 -0800 | [diff] [blame] | 2203 | "src/math/cvt-f32-f16-wasmsimd.c", |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 2204 | "src/math/expm1minus-wasmsimd-rr2-lut16-p3-andnot.c", |
| 2205 | "src/math/expm1minus-wasmsimd-rr2-lut16-p3-max.c", |
| 2206 | "src/math/expm1minus-wasmsimd-rr2-p6-andnot.c", |
| 2207 | "src/math/expm1minus-wasmsimd-rr2-p6-max.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2208 | "src/math/roundd-wasmsimd-addsub.c", |
| 2209 | "src/math/roundd-wasmsimd-cvt.c", |
Marat Dukhan | 33b4f75 | 2021-09-03 10:53:53 -0700 | [diff] [blame] | 2210 | "src/math/roundd-wasmsimd-native.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2211 | "src/math/roundne-wasmsimd-addsub.c", |
Marat Dukhan | 33b4f75 | 2021-09-03 10:53:53 -0700 | [diff] [blame] | 2212 | "src/math/roundne-wasmsimd-native.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2213 | "src/math/roundu-wasmsimd-addsub.c", |
| 2214 | "src/math/roundu-wasmsimd-cvt.c", |
Marat Dukhan | 33b4f75 | 2021-09-03 10:53:53 -0700 | [diff] [blame] | 2215 | "src/math/roundu-wasmsimd-native.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2216 | "src/math/roundz-wasmsimd-addsub.c", |
| 2217 | "src/math/roundz-wasmsimd-cvt.c", |
Marat Dukhan | 33b4f75 | 2021-09-03 10:53:53 -0700 | [diff] [blame] | 2218 | "src/math/roundz-wasmsimd-native.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2219 | "src/math/sigmoid-wasmsimd-rr2-lut64-p2-div.c", |
| 2220 | "src/math/sigmoid-wasmsimd-rr2-p5-div.c", |
Marat Dukhan | 9cedb59 | 2021-08-17 17:25:24 -0700 | [diff] [blame] | 2221 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-wasmsimd-mul16-add16.c", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 2222 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 9cedb59 | 2021-08-17 17:25:24 -0700 | [diff] [blame] | 2223 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-wasmsimd-mul16-add16.c", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 2224 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 9cedb59 | 2021-08-17 17:25:24 -0700 | [diff] [blame] | 2225 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-wasmsimd-mul16-add16.c", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 2226 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 9cedb59 | 2021-08-17 17:25:24 -0700 | [diff] [blame] | 2227 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-wasmsimd-mul16-add16.c", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 2228 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 9cedb59 | 2021-08-17 17:25:24 -0700 | [diff] [blame] | 2229 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-wasmsimd-mul16-add16.c", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 2230 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 9cedb59 | 2021-08-17 17:25:24 -0700 | [diff] [blame] | 2231 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-wasmsimd-mul16-add16.c", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 2232 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2233 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2234 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 0f1ed94 | 2021-12-08 23:25:50 -0800 | [diff] [blame] | 2235 | "src/qc8-gemm/gen/1x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2236 | "src/qc8-gemm/gen/1x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2237 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2238 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 2239 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-mul16-ld64.c", |
| 2240 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-mul16-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2241 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2242 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 0f1ed94 | 2021-12-08 23:25:50 -0800 | [diff] [blame] | 2243 | "src/qc8-gemm/gen/2x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2244 | "src/qc8-gemm/gen/2x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2245 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2246 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 2247 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-mul16-ld64.c", |
| 2248 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-mul16-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2249 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2250 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 0f1ed94 | 2021-12-08 23:25:50 -0800 | [diff] [blame] | 2251 | "src/qc8-gemm/gen/3x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2252 | "src/qc8-gemm/gen/3x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2253 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2254 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 2255 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-mul16-ld64.c", |
| 2256 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-mul16-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2257 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2258 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 0f1ed94 | 2021-12-08 23:25:50 -0800 | [diff] [blame] | 2259 | "src/qc8-gemm/gen/4x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2260 | "src/qc8-gemm/gen/4x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2261 | "src/qc8-gemm/gen/4x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2262 | "src/qc8-gemm/gen/4x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
| 2263 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2264 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 0f1ed94 | 2021-12-08 23:25:50 -0800 | [diff] [blame] | 2265 | "src/qc8-igemm/gen/1x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2266 | "src/qc8-igemm/gen/1x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2267 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2268 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 2269 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-mul16-ld64.c", |
| 2270 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-mul16-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2271 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2272 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 0f1ed94 | 2021-12-08 23:25:50 -0800 | [diff] [blame] | 2273 | "src/qc8-igemm/gen/2x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2274 | "src/qc8-igemm/gen/2x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2275 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2276 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 2277 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-mul16-ld64.c", |
| 2278 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-mul16-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2279 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2280 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 0f1ed94 | 2021-12-08 23:25:50 -0800 | [diff] [blame] | 2281 | "src/qc8-igemm/gen/3x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2282 | "src/qc8-igemm/gen/3x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2283 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2284 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 2285 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-mul16-ld64.c", |
| 2286 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-mul16-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2287 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2288 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 0f1ed94 | 2021-12-08 23:25:50 -0800 | [diff] [blame] | 2289 | "src/qc8-igemm/gen/4x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2290 | "src/qc8-igemm/gen/4x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2291 | "src/qc8-igemm/gen/4x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2292 | "src/qc8-igemm/gen/4x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 9cedb59 | 2021-08-17 17:25:24 -0700 | [diff] [blame] | 2293 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-wasmsimd-mul16-add16.c", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 2294 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 9cedb59 | 2021-08-17 17:25:24 -0700 | [diff] [blame] | 2295 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-wasmsimd-mul16-add16.c", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 2296 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 9cedb59 | 2021-08-17 17:25:24 -0700 | [diff] [blame] | 2297 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-wasmsimd-mul16-add16.c", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 2298 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 9cedb59 | 2021-08-17 17:25:24 -0700 | [diff] [blame] | 2299 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-wasmsimd-mul16-add16.c", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 2300 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 9cedb59 | 2021-08-17 17:25:24 -0700 | [diff] [blame] | 2301 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-wasmsimd-mul16-add16.c", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 2302 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 9cedb59 | 2021-08-17 17:25:24 -0700 | [diff] [blame] | 2303 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-wasmsimd-mul16-add16.c", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 2304 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | fbf12b0 | 2021-12-09 22:39:15 -0800 | [diff] [blame] | 2305 | "src/qs8-f32-vcvt/gen/vcvt-wasmsimd-x8.c", |
| 2306 | "src/qs8-f32-vcvt/gen/vcvt-wasmsimd-x16.c", |
| 2307 | "src/qs8-f32-vcvt/gen/vcvt-wasmsimd-x24.c", |
| 2308 | "src/qs8-f32-vcvt/gen/vcvt-wasmsimd-x32.c", |
Marat Dukhan | b5e3d17 | 2020-08-06 13:29:53 -0700 | [diff] [blame] | 2309 | "src/qs8-gavgpool/gen/7p7x-minmax-wasmsimd-c8-acc2.c", |
| 2310 | "src/qs8-gavgpool/gen/7p7x-minmax-wasmsimd-c16-acc2.c", |
| 2311 | "src/qs8-gavgpool/gen/7p7x-minmax-wasmsimd-c24-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2312 | "src/qs8-gavgpool/gen/7x-minmax-wasmsimd-c8-acc2.c", |
| 2313 | "src/qs8-gavgpool/gen/7x-minmax-wasmsimd-c16-acc2.c", |
| 2314 | "src/qs8-gavgpool/gen/7x-minmax-wasmsimd-c24-acc2.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2315 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2316 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Frank Barchard | a49e41f | 2021-08-31 20:30:24 -0700 | [diff] [blame] | 2317 | "src/qs8-gemm/gen/1x4c2-xw-minmax-fp32-wasmsimd-dot16x2.c", |
Marat Dukhan | 0f1ed94 | 2021-12-08 23:25:50 -0800 | [diff] [blame] | 2318 | "src/qs8-gemm/gen/1x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2319 | "src/qs8-gemm/gen/1x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2320 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2321 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 2322 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-mul16-ld64.c", |
| 2323 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-mul16-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2324 | "src/qs8-gemm/gen/1x4c8-xw-minmax-fp32-wasmsimd-dot16x2.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 2325 | "src/qs8-gemm/gen/1x4c8-xw-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2326 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2327 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Frank Barchard | a49e41f | 2021-08-31 20:30:24 -0700 | [diff] [blame] | 2328 | "src/qs8-gemm/gen/2x4c2-xw-minmax-fp32-wasmsimd-dot16x2.c", |
Marat Dukhan | 0f1ed94 | 2021-12-08 23:25:50 -0800 | [diff] [blame] | 2329 | "src/qs8-gemm/gen/2x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2330 | "src/qs8-gemm/gen/2x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2331 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2332 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 2333 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-mul16-ld64.c", |
| 2334 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-mul16-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2335 | "src/qs8-gemm/gen/2x4c8-xw-minmax-fp32-wasmsimd-dot16x2.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 2336 | "src/qs8-gemm/gen/2x4c8-xw-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2337 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2338 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Frank Barchard | a49e41f | 2021-08-31 20:30:24 -0700 | [diff] [blame] | 2339 | "src/qs8-gemm/gen/3x4c2-xw-minmax-fp32-wasmsimd-dot16x2.c", |
Marat Dukhan | 0f1ed94 | 2021-12-08 23:25:50 -0800 | [diff] [blame] | 2340 | "src/qs8-gemm/gen/3x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2341 | "src/qs8-gemm/gen/3x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2342 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2343 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 2344 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-mul16-ld64.c", |
| 2345 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-mul16-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2346 | "src/qs8-gemm/gen/3x4c8-xw-minmax-fp32-wasmsimd-dot16x2.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 2347 | "src/qs8-gemm/gen/3x4c8-xw-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2348 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2349 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Frank Barchard | a49e41f | 2021-08-31 20:30:24 -0700 | [diff] [blame] | 2350 | "src/qs8-gemm/gen/4x4c2-xw-minmax-fp32-wasmsimd-dot16x2.c", |
Marat Dukhan | 0f1ed94 | 2021-12-08 23:25:50 -0800 | [diff] [blame] | 2351 | "src/qs8-gemm/gen/4x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2352 | "src/qs8-gemm/gen/4x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2353 | "src/qs8-gemm/gen/4x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2354 | "src/qs8-gemm/gen/4x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2355 | "src/qs8-gemm/gen/4x4c8-xw-minmax-fp32-wasmsimd-dot16x2.c", |
| 2356 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2357 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 0f1ed94 | 2021-12-08 23:25:50 -0800 | [diff] [blame] | 2358 | "src/qs8-igemm/gen/1x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2359 | "src/qs8-igemm/gen/1x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2360 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2361 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 2362 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-mul16-ld64.c", |
| 2363 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-mul16-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2364 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2365 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 0f1ed94 | 2021-12-08 23:25:50 -0800 | [diff] [blame] | 2366 | "src/qs8-igemm/gen/2x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2367 | "src/qs8-igemm/gen/2x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2368 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2369 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 2370 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-mul16-ld64.c", |
| 2371 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-mul16-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2372 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2373 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 0f1ed94 | 2021-12-08 23:25:50 -0800 | [diff] [blame] | 2374 | "src/qs8-igemm/gen/3x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2375 | "src/qs8-igemm/gen/3x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2376 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2377 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 2378 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-mul16-ld64.c", |
| 2379 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-mul16-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2380 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2381 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 0f1ed94 | 2021-12-08 23:25:50 -0800 | [diff] [blame] | 2382 | "src/qs8-igemm/gen/4x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2383 | "src/qs8-igemm/gen/4x4c2s4-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2384 | "src/qs8-igemm/gen/4x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2385 | "src/qs8-igemm/gen/4x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 2e23d2b | 2020-07-29 16:01:37 -0700 | [diff] [blame] | 2386 | "src/qs8-requantization/fp32-wasmsimd.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 2387 | "src/qs8-requantization/gemmlowp-wasmsimd.c", |
Marat Dukhan | 5df27f8 | 2020-09-02 23:59:21 -0700 | [diff] [blame] | 2388 | "src/qs8-vadd/gen/minmax-wasmsimd-x8.c", |
| 2389 | "src/qs8-vadd/gen/minmax-wasmsimd-x16.c", |
| 2390 | "src/qs8-vadd/gen/minmax-wasmsimd-x24.c", |
| 2391 | "src/qs8-vadd/gen/minmax-wasmsimd-x32.c", |
| 2392 | "src/qs8-vaddc/gen/minmax-wasmsimd-x8.c", |
| 2393 | "src/qs8-vaddc/gen/minmax-wasmsimd-x16.c", |
| 2394 | "src/qs8-vaddc/gen/minmax-wasmsimd-x24.c", |
| 2395 | "src/qs8-vaddc/gen/minmax-wasmsimd-x32.c", |
Marat Dukhan | 661ea6d | 2021-08-02 11:25:41 -0700 | [diff] [blame] | 2396 | "src/qs8-vmul/gen/minmax-fp32-wasmsimd-mul32-ld64-x8.c", |
| 2397 | "src/qs8-vmul/gen/minmax-fp32-wasmsimd-mul32-ld64-x16.c", |
| 2398 | "src/qs8-vmulc/gen/minmax-fp32-wasmsimd-mul32-ld64-x8.c", |
| 2399 | "src/qs8-vmulc/gen/minmax-fp32-wasmsimd-mul32-ld64-x16.c", |
Marat Dukhan | f601135 | 2021-07-15 15:11:14 -0700 | [diff] [blame] | 2400 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-wasmsimd-mul16.c", |
| 2401 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-wasmsimd-mul16.c", |
| 2402 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-wasmsimd-mul16.c", |
| 2403 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-wasmsimd-mul16.c", |
| 2404 | "src/qu8-dwconv/gen/up24x9-minmax-fp32-wasmsimd-mul16.c", |
| 2405 | "src/qu8-dwconv/gen/up24x25-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | fbf12b0 | 2021-12-09 22:39:15 -0800 | [diff] [blame] | 2406 | "src/qu8-f32-vcvt/gen/vcvt-wasmsimd-x8.c", |
| 2407 | "src/qu8-f32-vcvt/gen/vcvt-wasmsimd-x16.c", |
| 2408 | "src/qu8-f32-vcvt/gen/vcvt-wasmsimd-x24.c", |
| 2409 | "src/qu8-f32-vcvt/gen/vcvt-wasmsimd-x32.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2410 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2411 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
| 2412 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2413 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 2414 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-mul32-ld64.c", |
| 2415 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-mul32-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2416 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2417 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
| 2418 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2419 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 2420 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-mul32-ld64.c", |
| 2421 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-mul32-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2422 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2423 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
| 2424 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2425 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 2426 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-mul32-ld64.c", |
| 2427 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-mul32-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2428 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2429 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
| 2430 | "src/qu8-gemm/gen/4x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2431 | "src/qu8-gemm/gen/4x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
| 2432 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2433 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
| 2434 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2435 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 2436 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-mul32-ld64.c", |
| 2437 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-mul32-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2438 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2439 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
| 2440 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2441 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 2442 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-mul32-ld64.c", |
| 2443 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-mul32-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2444 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2445 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
| 2446 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2447 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 2448 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-mul32-ld64.c", |
| 2449 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-mul32-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 2450 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2451 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
| 2452 | "src/qu8-igemm/gen/4x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 2453 | "src/qu8-igemm/gen/4x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 5b69f8b | 2020-07-24 15:26:48 -0700 | [diff] [blame] | 2454 | "src/qu8-requantization/fp32-wasmsimd.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 2455 | "src/qu8-requantization/gemmlowp-wasmsimd.c", |
Marat Dukhan | 76e78c8 | 2021-07-20 21:11:23 -0700 | [diff] [blame] | 2456 | "src/qu8-vadd/gen/minmax-wasmsimd-x8.c", |
| 2457 | "src/qu8-vadd/gen/minmax-wasmsimd-x16.c", |
Marat Dukhan | e20a873 | 2021-12-07 17:11:37 -0800 | [diff] [blame] | 2458 | "src/qu8-vadd/gen/minmax-wasmsimd-x32.c", |
Marat Dukhan | 76e78c8 | 2021-07-20 21:11:23 -0700 | [diff] [blame] | 2459 | "src/qu8-vaddc/gen/minmax-wasmsimd-x8.c", |
| 2460 | "src/qu8-vaddc/gen/minmax-wasmsimd-x16.c", |
Marat Dukhan | e20a873 | 2021-12-07 17:11:37 -0800 | [diff] [blame] | 2461 | "src/qu8-vaddc/gen/minmax-wasmsimd-x32.c", |
Marat Dukhan | 661ea6d | 2021-08-02 11:25:41 -0700 | [diff] [blame] | 2462 | "src/qu8-vmul/gen/minmax-fp32-wasmsimd-mul32-ld64-x8.c", |
| 2463 | "src/qu8-vmul/gen/minmax-fp32-wasmsimd-mul32-ld64-x16.c", |
| 2464 | "src/qu8-vmulc/gen/minmax-fp32-wasmsimd-mul32-ld64-x8.c", |
| 2465 | "src/qu8-vmulc/gen/minmax-fp32-wasmsimd-mul32-ld64-x16.c", |
Marat Dukhan | 266a47b | 2021-11-24 13:58:12 -0800 | [diff] [blame] | 2466 | "src/s8-ibilinear/gen/wasmsimd-dot16x2-c8.c", |
| 2467 | "src/s8-ibilinear/gen/wasmsimd-dot16x2-c16.c", |
| 2468 | "src/s8-ibilinear/gen/wasmsimd-mul32-c8.c", |
| 2469 | "src/s8-ibilinear/gen/wasmsimd-mul32-c16.c", |
Marat Dukhan | 2314753 | 2021-08-16 07:26:56 -0700 | [diff] [blame] | 2470 | "src/s8-maxpool/9p8x-minmax-wasmsimd-c16.c", |
Marat Dukhan | e79acb7 | 2021-08-16 19:03:53 -0700 | [diff] [blame] | 2471 | "src/s8-vclamp/wasmsimd-x64.c", |
Marat Dukhan | 266a47b | 2021-11-24 13:58:12 -0800 | [diff] [blame] | 2472 | "src/u8-ibilinear/gen/wasmsimd-dot16x2-c8.c", |
| 2473 | "src/u8-ibilinear/gen/wasmsimd-dot16x2-c16.c", |
| 2474 | "src/u8-ibilinear/gen/wasmsimd-mul32-c8.c", |
| 2475 | "src/u8-ibilinear/gen/wasmsimd-mul32-c16.c", |
Marat Dukhan | f158942 | 2021-08-15 20:37:06 -0700 | [diff] [blame] | 2476 | "src/u8-maxpool/9p8x-minmax-wasmsimd-c16.c", |
Marat Dukhan | 1f5b108 | 2021-08-16 17:01:44 -0700 | [diff] [blame] | 2477 | "src/u8-vclamp/wasmsimd-x64.c", |
Marat Dukhan | a4ad988 | 2021-09-18 08:06:04 -0700 | [diff] [blame] | 2478 | "src/x8-lut/gen/lut-wasmsimd-x16.c", |
| 2479 | "src/x8-lut/gen/lut-wasmsimd-x32.c", |
| 2480 | "src/x8-lut/gen/lut-wasmsimd-x48.c", |
| 2481 | "src/x8-lut/gen/lut-wasmsimd-x64.c", |
Marat Dukhan | 66d99e9 | 2020-07-16 12:56:21 -0700 | [diff] [blame] | 2482 | "src/x32-packx/x4-wasmsimd.c", |
Alan Kelly | 2493de9 | 2021-12-23 07:17:09 -0800 | [diff] [blame] | 2483 | "src/x32-transpose/4x4-wasmsimd.c", |
Marat Dukhan | 9d4bfa2 | 2020-07-16 19:07:04 -0700 | [diff] [blame] | 2484 | "src/x32-unpool/wasmsimd.c", |
Marat Dukhan | e3b7876 | 2020-07-16 20:02:58 -0700 | [diff] [blame] | 2485 | "src/x32-zip/x2-wasmsimd.c", |
| 2486 | "src/x32-zip/x3-wasmsimd.c", |
| 2487 | "src/x32-zip/x4-wasmsimd.c", |
| 2488 | "src/x32-zip/xm-wasmsimd.c", |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 2489 | "src/xx-fill/wasmsimd-x64.c", |
Marat Dukhan | 0461f2d | 2021-08-08 12:36:29 -0700 | [diff] [blame] | 2490 | "src/xx-pad/wasmsimd.c", |
Marat Dukhan | 290055c | 2020-06-09 12:24:29 -0700 | [diff] [blame] | 2491 | ] |
| 2492 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 2493 | # ISA-specific micro-kernels |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2494 | PROD_NEON_MICROKERNEL_SRCS = [ |
Marat Dukhan | af2ba00 | 2021-10-24 14:21:41 -0700 | [diff] [blame] | 2495 | "src/f16-f32-vcvt/gen/vcvt-neon-int16-x16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2496 | "src/f32-argmaxpool/4x-neon-c4.c", |
| 2497 | "src/f32-argmaxpool/9p8x-neon-c4.c", |
| 2498 | "src/f32-argmaxpool/9x-neon-c4.c", |
| 2499 | "src/f32-avgpool/9p8x-minmax-neon-c4.c", |
| 2500 | "src/f32-avgpool/9x-minmax-neon-c4.c", |
| 2501 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-neon-2x2.c", |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 2502 | "src/f32-dwconv/gen/up8x3-minmax-neon.c", |
Frank Barchard | dbe781b | 2021-10-18 10:29:52 -0700 | [diff] [blame] | 2503 | "src/f32-dwconv/gen/up8x4-minmax-neon.c", |
| 2504 | "src/f32-dwconv/gen/up8x9-minmax-neon.c", |
| 2505 | "src/f32-dwconv/gen/up8x25-minmax-neon-acc2.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2506 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-2x4.c", |
| 2507 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-1x4.c", |
| 2508 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-1x4.c", |
| 2509 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-1x4.c", |
Marat Dukhan | a0c6168 | 2021-11-10 19:23:41 -0800 | [diff] [blame] | 2510 | "src/f32-f16-vcvt/gen/vcvt-neon-x8.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2511 | "src/f32-gavgpool-cw/neon-x4.c", |
| 2512 | "src/f32-gavgpool/7p7x-minmax-neon-c4.c", |
| 2513 | "src/f32-gavgpool/7x-minmax-neon-c4.c", |
| 2514 | "src/f32-gemm/gen/1x8-minmax-neon-lane-ld64.c", |
| 2515 | "src/f32-gemm/gen/4x2-minmax-neon-lane-ld64.c", |
| 2516 | "src/f32-gemm/gen/4x8-minmax-neon-lane-ld64.c", |
| 2517 | "src/f32-ibilinear-chw/gen/neon-p8.c", |
| 2518 | "src/f32-ibilinear/gen/neon-c8.c", |
| 2519 | "src/f32-igemm/gen/1x8-minmax-neon-lane-ld64.c", |
| 2520 | "src/f32-igemm/gen/4x2-minmax-neon-lane-ld64.c", |
| 2521 | "src/f32-igemm/gen/4x8-minmax-neon-lane-ld64.c", |
| 2522 | "src/f32-maxpool/9p8x-minmax-neon-c4.c", |
| 2523 | "src/f32-pavgpool/9p8x-minmax-neon-c4.c", |
| 2524 | "src/f32-pavgpool/9x-minmax-neon-c4.c", |
| 2525 | "src/f32-prelu/gen/neon-2x8.c", |
Marat Dukhan | ed2d776 | 2021-12-03 23:51:19 -0800 | [diff] [blame] | 2526 | "src/f32-qs8-vcvt/gen/vcvt-neon-x32.c", |
| 2527 | "src/f32-qu8-vcvt/gen/vcvt-neon-x32.c", |
Marat Dukhan | 5999c92 | 2022-01-05 18:10:20 -0800 | [diff] [blame] | 2528 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-lut64-p2-x8.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2529 | "src/f32-rmax/neon.c", |
| 2530 | "src/f32-spmm/gen/32x1-minmax-neon.c", |
| 2531 | "src/f32-vbinary/gen/vadd-minmax-neon-x8.c", |
| 2532 | "src/f32-vbinary/gen/vaddc-minmax-neon-x8.c", |
| 2533 | "src/f32-vbinary/gen/vmax-neon-x8.c", |
| 2534 | "src/f32-vbinary/gen/vmaxc-neon-x8.c", |
| 2535 | "src/f32-vbinary/gen/vmin-neon-x8.c", |
| 2536 | "src/f32-vbinary/gen/vminc-neon-x8.c", |
| 2537 | "src/f32-vbinary/gen/vmul-minmax-neon-x8.c", |
| 2538 | "src/f32-vbinary/gen/vmulc-minmax-neon-x8.c", |
| 2539 | "src/f32-vbinary/gen/vrsubc-minmax-neon-x8.c", |
| 2540 | "src/f32-vbinary/gen/vsqrdiff-neon-x8.c", |
| 2541 | "src/f32-vbinary/gen/vsqrdiffc-neon-x8.c", |
| 2542 | "src/f32-vbinary/gen/vsub-minmax-neon-x8.c", |
| 2543 | "src/f32-vbinary/gen/vsubc-minmax-neon-x8.c", |
| 2544 | "src/f32-vclamp/gen/vclamp-neon-x8.c", |
| 2545 | "src/f32-velu/gen/velu-neon-rr2-lut16-p3-x8.c", |
| 2546 | "src/f32-vhswish/gen/vhswish-neon-x16.c", |
| 2547 | "src/f32-vlrelu/gen/vlrelu-neon-x8.c", |
| 2548 | "src/f32-vmulcaddc/gen/c4-minmax-neon-2x.c", |
| 2549 | "src/f32-vrnd/gen/vrndd-neon-x8.c", |
| 2550 | "src/f32-vrnd/gen/vrndne-neon-x8.c", |
| 2551 | "src/f32-vrnd/gen/vrndu-neon-x8.c", |
| 2552 | "src/f32-vrnd/gen/vrndz-neon-x8.c", |
| 2553 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut64-p2-nr2recps-x8.c", |
| 2554 | "src/f32-vunary/gen/vabs-neon-x8.c", |
| 2555 | "src/f32-vunary/gen/vneg-neon-x8.c", |
| 2556 | "src/f32-vunary/gen/vsqr-neon-x8.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2557 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-neon-mla8-ld64.c", |
Frank Barchard | 7da8b02 | 2021-08-31 09:49:10 -0700 | [diff] [blame] | 2558 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neon-mla8-ld64.c", |
| 2559 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neon-mla8-ld64.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 2560 | "src/qc8-gemm/gen/1x8c2s4-minmax-fp32-neon-mlal.c", |
| 2561 | "src/qc8-gemm/gen/2x8c2s4-minmax-fp32-neon-mlal.c", |
| 2562 | "src/qc8-igemm/gen/1x8c2s4-minmax-fp32-neon-mlal.c", |
| 2563 | "src/qc8-igemm/gen/2x8c2s4-minmax-fp32-neon-mlal.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2564 | "src/qs8-dwconv/gen/up8x25-minmax-rndnu-neon-mla8-ld64.c", |
Frank Barchard | 7da8b02 | 2021-08-31 09:49:10 -0700 | [diff] [blame] | 2565 | "src/qs8-dwconv/gen/up16x9-minmax-rndnu-neon-mla8-ld64.c", |
| 2566 | "src/qs8-dwconv/gen/up16x25-minmax-rndnu-neon-mla8-ld64.c", |
Marat Dukhan | f92206b | 2021-12-10 17:02:07 -0800 | [diff] [blame] | 2567 | "src/qs8-f32-vcvt/gen/vcvt-neon-x32.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2568 | "src/qs8-gavgpool/gen/7p7x-minmax-neon-c8-acc2.c", |
| 2569 | "src/qs8-gavgpool/gen/7x-minmax-neon-c8-acc2.c", |
Frank Barchard | 9519816 | 2021-12-21 17:29:10 -0800 | [diff] [blame] | 2570 | "src/qs8-gemm/gen/1x8-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 2571 | "src/qs8-gemm/gen/1x8c2s4-minmax-rndnu-neon-mlal.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2572 | "src/qs8-gemm/gen/1x16-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 2573 | "src/qs8-gemm/gen/2x8c2s4-minmax-rndnu-neon-mlal.c", |
Frank Barchard | 9519816 | 2021-12-21 17:29:10 -0800 | [diff] [blame] | 2574 | "src/qs8-igemm/gen/1x8-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 2575 | "src/qs8-igemm/gen/1x8c2s4-minmax-rndnu-neon-mlal.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2576 | "src/qs8-igemm/gen/1x16-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 2577 | "src/qs8-igemm/gen/2x8c2s4-minmax-rndnu-neon-mlal.c", |
Marat Dukhan | 01debd9 | 2021-07-29 18:14:21 -0700 | [diff] [blame] | 2578 | "src/qs8-vadd/gen/minmax-neon-ld64-x16.c", |
| 2579 | "src/qs8-vadd/gen/minmax-neon-ld64-x32.c", |
| 2580 | "src/qs8-vaddc/gen/minmax-neon-ld64-x16.c", |
| 2581 | "src/qs8-vaddc/gen/minmax-neon-ld64-x32.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 2582 | "src/qs8-vmul/gen/minmax-fp32-neon-ld64-x16.c", |
| 2583 | "src/qs8-vmulc/gen/minmax-fp32-neon-ld64-x16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2584 | "src/qu8-avgpool/9p8x-minmax-neon-c8.c", |
| 2585 | "src/qu8-avgpool/9x-minmax-neon-c8.c", |
Frank Barchard | 354cbc6 | 2021-09-27 21:42:41 -0700 | [diff] [blame] | 2586 | "src/qu8-dwconv/gen/up8x25-minmax-rndnu-neon-mul8.c", |
| 2587 | "src/qu8-dwconv/gen/up16x9-minmax-rndnu-neon-mul8.c", |
Marat Dukhan | f92206b | 2021-12-10 17:02:07 -0800 | [diff] [blame] | 2588 | "src/qu8-f32-vcvt/gen/vcvt-neon-x32.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2589 | "src/qu8-gavgpool/7p7x-minmax-neon-c8.c", |
| 2590 | "src/qu8-gavgpool/7x-minmax-neon-c8.c", |
| 2591 | "src/qu8-gemm/gen/1x8-minmax-rndnu-neon-mlal-lane.c", |
| 2592 | "src/qu8-gemm/gen/1x16-minmax-rndnu-neon-mlal-lane.c", |
| 2593 | "src/qu8-gemm/gen/4x8-minmax-rndnu-neon-mlal-lane.c", |
| 2594 | "src/qu8-gemm/gen/4x16-minmax-rndnu-neon-mlal-lane.c", |
| 2595 | "src/qu8-igemm/gen/1x8-minmax-rndnu-neon-mlal-lane.c", |
| 2596 | "src/qu8-igemm/gen/1x16-minmax-rndnu-neon-mlal-lane.c", |
| 2597 | "src/qu8-igemm/gen/4x8-minmax-rndnu-neon-mlal-lane.c", |
| 2598 | "src/qu8-igemm/gen/4x16-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 0a3093c | 2021-08-31 09:58:11 -0700 | [diff] [blame] | 2599 | "src/qu8-vadd/gen/minmax-neon-ld64-x16.c", |
| 2600 | "src/qu8-vadd/gen/minmax-neon-ld64-x32.c", |
| 2601 | "src/qu8-vaddc/gen/minmax-neon-ld64-x16.c", |
| 2602 | "src/qu8-vaddc/gen/minmax-neon-ld64-x32.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 2603 | "src/qu8-vmul/gen/minmax-fp32-neon-ld64-x16.c", |
| 2604 | "src/qu8-vmulc/gen/minmax-fp32-neon-ld64-x16.c", |
Marat Dukhan | 24abe6b | 2021-11-24 15:28:57 -0800 | [diff] [blame] | 2605 | "src/s8-ibilinear/gen/neon-c8.c", |
| 2606 | "src/s8-ibilinear/gen/neon-c16.c", |
Marat Dukhan | 2314753 | 2021-08-16 07:26:56 -0700 | [diff] [blame] | 2607 | "src/s8-maxpool/9p8x-minmax-neon-c16.c", |
Marat Dukhan | e79acb7 | 2021-08-16 19:03:53 -0700 | [diff] [blame] | 2608 | "src/s8-vclamp/neon-x64.c", |
Marat Dukhan | 24abe6b | 2021-11-24 15:28:57 -0800 | [diff] [blame] | 2609 | "src/u8-ibilinear/gen/neon-c8.c", |
| 2610 | "src/u8-ibilinear/gen/neon-c16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2611 | "src/u8-maxpool/9p8x-minmax-neon-c16.c", |
| 2612 | "src/u8-rmax/neon.c", |
| 2613 | "src/u8-vclamp/neon-x64.c", |
| 2614 | "src/x8-zip/x2-neon.c", |
| 2615 | "src/x8-zip/x3-neon.c", |
| 2616 | "src/x8-zip/x4-neon.c", |
| 2617 | "src/x8-zip/xm-neon.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2618 | "src/x32-packx/x4-neon-st4.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2619 | "src/x32-unpool/neon.c", |
| 2620 | "src/x32-zip/x2-neon.c", |
| 2621 | "src/x32-zip/x3-neon.c", |
| 2622 | "src/x32-zip/x4-neon.c", |
| 2623 | "src/x32-zip/xm-neon.c", |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 2624 | "src/xx-fill/neon-x64.c", |
Marat Dukhan | 0461f2d | 2021-08-08 12:36:29 -0700 | [diff] [blame] | 2625 | "src/xx-pad/neon.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2626 | ] |
| 2627 | |
| 2628 | ALL_NEON_MICROKERNEL_SRCS = [ |
Marat Dukhan | 322ed6f | 2021-10-16 17:44:16 -0700 | [diff] [blame] | 2629 | "src/f16-f32-vcvt/gen/vcvt-neon-int16-x8.c", |
| 2630 | "src/f16-f32-vcvt/gen/vcvt-neon-int16-x16.c", |
| 2631 | "src/f16-f32-vcvt/gen/vcvt-neon-int16-x24.c", |
| 2632 | "src/f16-f32-vcvt/gen/vcvt-neon-int16-x32.c", |
| 2633 | "src/f16-f32-vcvt/gen/vcvt-neon-int32-x8.c", |
| 2634 | "src/f16-f32-vcvt/gen/vcvt-neon-int32-x16.c", |
| 2635 | "src/f16-f32-vcvt/gen/vcvt-neon-int32-x24.c", |
| 2636 | "src/f16-f32-vcvt/gen/vcvt-neon-int32-x32.c", |
Marat Dukhan | ef25c6d | 2020-07-24 00:59:40 -0700 | [diff] [blame] | 2637 | "src/f32-argmaxpool/4x-neon-c4.c", |
| 2638 | "src/f32-argmaxpool/9p8x-neon-c4.c", |
| 2639 | "src/f32-argmaxpool/9x-neon-c4.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 2640 | "src/f32-avgpool/9p8x-minmax-neon-c4.c", |
| 2641 | "src/f32-avgpool/9x-minmax-neon-c4.c", |
Marat Dukhan | 56b10cd | 2020-05-18 09:35:49 -0700 | [diff] [blame] | 2642 | "src/f32-conv-hwc/gen/3x3s2p0p1c3x4-neon-2x1.c", |
Marat Dukhan | ce7a3f8 | 2020-05-17 21:46:44 -0700 | [diff] [blame] | 2643 | "src/f32-conv-hwc/gen/3x3s2p0p1c3x4-neon-2x2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2644 | "src/f32-conv-hwc/gen/3x3s2p0p1c3x8-neon-2x1.c", |
Marat Dukhan | ce7a3f8 | 2020-05-17 21:46:44 -0700 | [diff] [blame] | 2645 | "src/f32-conv-hwc/gen/3x3s2p0p1c3x8-neon-2x2.c", |
Marat Dukhan | 56b10cd | 2020-05-18 09:35:49 -0700 | [diff] [blame] | 2646 | "src/f32-conv-hwc/gen/3x3s2p1c3x4-neon-2x1.c", |
Marat Dukhan | ce7a3f8 | 2020-05-17 21:46:44 -0700 | [diff] [blame] | 2647 | "src/f32-conv-hwc/gen/3x3s2p1c3x4-neon-2x2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2648 | "src/f32-conv-hwc/gen/3x3s2p1c3x8-neon-2x1.c", |
Marat Dukhan | ce7a3f8 | 2020-05-17 21:46:44 -0700 | [diff] [blame] | 2649 | "src/f32-conv-hwc/gen/3x3s2p1c3x8-neon-2x2.c", |
Marat Dukhan | c763488 | 2020-12-07 15:11:12 -0800 | [diff] [blame] | 2650 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-neon-2x2.c", |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 2651 | "src/f32-dwconv/gen/up4x3-minmax-neon-acc2.c", |
| 2652 | "src/f32-dwconv/gen/up4x3-minmax-neon.c", |
Marat Dukhan | f5425ea | 2020-04-24 01:46:00 -0700 | [diff] [blame] | 2653 | "src/f32-dwconv/gen/up4x4-minmax-neon-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2654 | "src/f32-dwconv/gen/up4x4-minmax-neon.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2655 | "src/f32-dwconv/gen/up4x9-minmax-neon-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2656 | "src/f32-dwconv/gen/up4x9-minmax-neon.c", |
Marat Dukhan | f5425ea | 2020-04-24 01:46:00 -0700 | [diff] [blame] | 2657 | "src/f32-dwconv/gen/up4x25-minmax-neon-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2658 | "src/f32-dwconv/gen/up4x25-minmax-neon.c", |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 2659 | "src/f32-dwconv/gen/up8x3-minmax-neon-acc2.c", |
| 2660 | "src/f32-dwconv/gen/up8x3-minmax-neon.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2661 | "src/f32-dwconv/gen/up8x4-minmax-neon-acc2.c", |
| 2662 | "src/f32-dwconv/gen/up8x4-minmax-neon.c", |
| 2663 | "src/f32-dwconv/gen/up8x9-minmax-neon-acc2.c", |
| 2664 | "src/f32-dwconv/gen/up8x9-minmax-neon.c", |
Marat Dukhan | f5425ea | 2020-04-24 01:46:00 -0700 | [diff] [blame] | 2665 | "src/f32-dwconv/gen/up8x25-minmax-neon-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2666 | "src/f32-dwconv/gen/up8x25-minmax-neon.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2667 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-1x4-acc2.c", |
| 2668 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-1x4-acc3.c", |
| 2669 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-1x4-acc4.c", |
Marat Dukhan | c581e48 | 2020-10-24 01:28:11 -0700 | [diff] [blame] | 2670 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-1x4.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2671 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-2x4-acc2.c", |
Marat Dukhan | c581e48 | 2020-10-24 01:28:11 -0700 | [diff] [blame] | 2672 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-2x4.c", |
| 2673 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-3x4.c", |
| 2674 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-4x4.c", |
| 2675 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-5x4.c", |
| 2676 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-6x4.c", |
Marat Dukhan | 82f0c32 | 2020-10-25 19:17:35 -0700 | [diff] [blame] | 2677 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-1x4-acc2.c", |
| 2678 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-1x4-acc3.c", |
| 2679 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-1x4-acc4.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2680 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-1x4.c", |
Marat Dukhan | 82f0c32 | 2020-10-25 19:17:35 -0700 | [diff] [blame] | 2681 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-2x4-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2682 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-2x4.c", |
| 2683 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-3x4.c", |
| 2684 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-4x4.c", |
Marat Dukhan | 149f0ea | 2020-10-26 12:50:33 -0700 | [diff] [blame] | 2685 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-1x4-acc2.c", |
| 2686 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-1x4-acc3.c", |
| 2687 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-1x4-acc4.c", |
| 2688 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-1x4-acc5.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2689 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-1x4.c", |
Marat Dukhan | 149f0ea | 2020-10-26 12:50:33 -0700 | [diff] [blame] | 2690 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-2x4-acc2.c", |
| 2691 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-2x4-acc3.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2692 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-2x4.c", |
Marat Dukhan | 149f0ea | 2020-10-26 12:50:33 -0700 | [diff] [blame] | 2693 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-3x4-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2694 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-3x4.c", |
Marat Dukhan | 149f0ea | 2020-10-26 12:50:33 -0700 | [diff] [blame] | 2695 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-4x4-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2696 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-4x4.c", |
| 2697 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-5x4.c", |
Marat Dukhan | 30d4b25 | 2020-10-29 16:33:22 -0700 | [diff] [blame] | 2698 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-1x4-acc2.c", |
| 2699 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-1x4-acc3.c", |
| 2700 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-1x4-acc4.c", |
| 2701 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-1x4-acc5.c", |
| 2702 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-1x4.c", |
| 2703 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-2x4-acc2.c", |
| 2704 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-2x4-acc3.c", |
| 2705 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-2x4.c", |
Marat Dukhan | 30d4b25 | 2020-10-29 16:33:22 -0700 | [diff] [blame] | 2706 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-3x4-acc2.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 2707 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-3x4.c", |
Marat Dukhan | 4edfdbf | 2021-11-09 13:47:11 -0800 | [diff] [blame] | 2708 | "src/f32-f16-vcvt/gen/vcvt-neon-x8.c", |
| 2709 | "src/f32-f16-vcvt/gen/vcvt-neon-x16.c", |
| 2710 | "src/f32-f16-vcvt/gen/vcvt-neon-x24.c", |
| 2711 | "src/f32-f16-vcvt/gen/vcvt-neon-x32.c", |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 2712 | "src/f32-gavgpool-cw/neon-x4.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 2713 | "src/f32-gavgpool/7p7x-minmax-neon-c4.c", |
| 2714 | "src/f32-gavgpool/7x-minmax-neon-c4.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2715 | "src/f32-gemm/gen-inc/1x8inc-minmax-neon-dup-ld64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2716 | "src/f32-gemm/gen-inc/1x8inc-minmax-neon-lane-ld64.c", |
| 2717 | "src/f32-gemm/gen-inc/1x8s4inc-minmax-neon.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2718 | "src/f32-gemm/gen-inc/4x8inc-minmax-neon-dup-ld64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2719 | "src/f32-gemm/gen-inc/4x8inc-minmax-neon-dup-ld128.c", |
| 2720 | "src/f32-gemm/gen-inc/4x8inc-minmax-neon-lane-ld64.c", |
| 2721 | "src/f32-gemm/gen-inc/4x8inc-minmax-neon-lane-ld128.c", |
| 2722 | "src/f32-gemm/gen-inc/4x8s4inc-minmax-neon.c", |
| 2723 | "src/f32-gemm/gen-inc/5x8inc-minmax-neon-lane-ld64.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2724 | "src/f32-gemm/gen-inc/6x8inc-minmax-neon-dup-ld64.c", |
| 2725 | "src/f32-gemm/gen-inc/6x8inc-minmax-neon-dup-ld128.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2726 | "src/f32-gemm/gen-inc/6x8inc-minmax-neon-lane-ld64.c", |
| 2727 | "src/f32-gemm/gen-inc/6x8inc-minmax-neon-lane-ld128.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2728 | "src/f32-gemm/gen-inc/6x8s4inc-minmax-neon.c", |
| 2729 | "src/f32-gemm/gen-inc/8x8s4inc-minmax-neon.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2730 | "src/f32-gemm/gen/1x8-minmax-neon-dup-ld64.c", |
| 2731 | "src/f32-gemm/gen/1x8-minmax-neon-lane-ld64.c", |
| 2732 | "src/f32-gemm/gen/1x8s4-minmax-neon.c", |
| 2733 | "src/f32-gemm/gen/4x2-minmax-neon-lane-ld64.c", |
| 2734 | "src/f32-gemm/gen/4x8-minmax-neon-dup-ld64.c", |
| 2735 | "src/f32-gemm/gen/4x8-minmax-neon-dup-ld128.c", |
| 2736 | "src/f32-gemm/gen/4x8-minmax-neon-lane-ld64.c", |
| 2737 | "src/f32-gemm/gen/4x8-minmax-neon-lane-ld128.c", |
| 2738 | "src/f32-gemm/gen/4x8s4-minmax-neon.c", |
| 2739 | "src/f32-gemm/gen/5x8-minmax-neon-lane-ld64.c", |
| 2740 | "src/f32-gemm/gen/6x8-minmax-neon-dup-ld64.c", |
| 2741 | "src/f32-gemm/gen/6x8-minmax-neon-dup-ld128.c", |
| 2742 | "src/f32-gemm/gen/6x8-minmax-neon-lane-ld64.c", |
| 2743 | "src/f32-gemm/gen/6x8-minmax-neon-lane-ld128.c", |
| 2744 | "src/f32-gemm/gen/6x8s4-minmax-neon.c", |
| 2745 | "src/f32-gemm/gen/8x8s4-minmax-neon.c", |
Artsiom Ablavatski | 2202c81 | 2021-01-22 14:16:43 -0800 | [diff] [blame] | 2746 | "src/f32-ibilinear-chw/gen/neon-p4.c", |
| 2747 | "src/f32-ibilinear-chw/gen/neon-p8.c", |
Frank Barchard | 8247e21 | 2021-02-03 18:12:33 -0800 | [diff] [blame] | 2748 | "src/f32-ibilinear/gen/neon-c4.c", |
| 2749 | "src/f32-ibilinear/gen/neon-c8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2750 | "src/f32-igemm/gen/1x8-minmax-neon-dup-ld64.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2751 | "src/f32-igemm/gen/1x8-minmax-neon-lane-ld64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2752 | "src/f32-igemm/gen/1x8s4-minmax-neon.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2753 | "src/f32-igemm/gen/4x2-minmax-neon-lane-ld64.c", |
| 2754 | "src/f32-igemm/gen/4x4-minmax-neon-lane-ld64.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2755 | "src/f32-igemm/gen/4x8-minmax-neon-dup-ld64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2756 | "src/f32-igemm/gen/4x8-minmax-neon-dup-ld128.c", |
| 2757 | "src/f32-igemm/gen/4x8-minmax-neon-lane-ld64.c", |
| 2758 | "src/f32-igemm/gen/4x8-minmax-neon-lane-ld128.c", |
| 2759 | "src/f32-igemm/gen/4x8s4-minmax-neon.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2760 | "src/f32-igemm/gen/6x8-minmax-neon-dup-ld64.c", |
| 2761 | "src/f32-igemm/gen/6x8-minmax-neon-dup-ld128.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2762 | "src/f32-igemm/gen/6x8-minmax-neon-lane-ld64.c", |
| 2763 | "src/f32-igemm/gen/6x8-minmax-neon-lane-ld128.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2764 | "src/f32-igemm/gen/6x8s4-minmax-neon.c", |
| 2765 | "src/f32-igemm/gen/8x8s4-minmax-neon.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 2766 | "src/f32-maxpool/9p8x-minmax-neon-c4.c", |
| 2767 | "src/f32-pavgpool/9p8x-minmax-neon-c4.c", |
| 2768 | "src/f32-pavgpool/9x-minmax-neon-c4.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2769 | "src/f32-ppmm/gen/4x8-minmax-neon.c", |
| 2770 | "src/f32-ppmm/gen/8x8-minmax-neon.c", |
Frank Barchard | a531698 | 2020-07-23 13:19:28 -0700 | [diff] [blame] | 2771 | "src/f32-prelu/gen/neon-1x4.c", |
| 2772 | "src/f32-prelu/gen/neon-1x8.c", |
| 2773 | "src/f32-prelu/gen/neon-1x16.c", |
Marat Dukhan | 40a672f | 2019-11-25 03:08:22 -0800 | [diff] [blame] | 2774 | "src/f32-prelu/gen/neon-2x4.c", |
| 2775 | "src/f32-prelu/gen/neon-2x8.c", |
Frank Barchard | a531698 | 2020-07-23 13:19:28 -0700 | [diff] [blame] | 2776 | "src/f32-prelu/gen/neon-2x16.c", |
| 2777 | "src/f32-prelu/gen/neon-4x4.c", |
| 2778 | "src/f32-prelu/gen/neon-4x8.c", |
| 2779 | "src/f32-prelu/gen/neon-4x16.c", |
Marat Dukhan | b2d0a2a | 2021-12-02 09:04:57 -0800 | [diff] [blame] | 2780 | "src/f32-qs8-vcvt/gen/vcvt-neon-x8.c", |
| 2781 | "src/f32-qs8-vcvt/gen/vcvt-neon-x16.c", |
| 2782 | "src/f32-qs8-vcvt/gen/vcvt-neon-x24.c", |
| 2783 | "src/f32-qs8-vcvt/gen/vcvt-neon-x32.c", |
| 2784 | "src/f32-qu8-vcvt/gen/vcvt-neon-x8.c", |
| 2785 | "src/f32-qu8-vcvt/gen/vcvt-neon-x16.c", |
| 2786 | "src/f32-qu8-vcvt/gen/vcvt-neon-x24.c", |
| 2787 | "src/f32-qu8-vcvt/gen/vcvt-neon-x32.c", |
Marat Dukhan | 5999c92 | 2022-01-05 18:10:20 -0800 | [diff] [blame] | 2788 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-lut64-p2-x4.c", |
| 2789 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-lut64-p2-x8-acc2.c", |
| 2790 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-lut64-p2-x8.c", |
| 2791 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-lut64-p2-x12-acc2.c", |
| 2792 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-lut64-p2-x12-acc3.c", |
| 2793 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-lut64-p2-x12.c", |
| 2794 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-lut64-p2-x16-acc2.c", |
| 2795 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-lut64-p2-x16-acc4.c", |
| 2796 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-lut64-p2-x16.c", |
| 2797 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-lut64-p2-x20-acc2.c", |
| 2798 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-lut64-p2-x20-acc5.c", |
| 2799 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-lut64-p2-x20.c", |
| 2800 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-p5-x4.c", |
| 2801 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-p5-x8-acc2.c", |
| 2802 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-p5-x8.c", |
| 2803 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-p5-x12-acc2.c", |
| 2804 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-p5-x12-acc3.c", |
| 2805 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-p5-x12.c", |
| 2806 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-p5-x16-acc2.c", |
| 2807 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-p5-x16-acc4.c", |
| 2808 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-p5-x16.c", |
| 2809 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-p5-x20-acc2.c", |
| 2810 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-p5-x20-acc5.c", |
| 2811 | "src/f32-raddstoreexpminusmax/gen/neon-rr2-p5-x20.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 2812 | "src/f32-rmax/neon.c", |
Marat Dukhan | 5b86c43 | 2020-12-06 19:15:03 -0800 | [diff] [blame] | 2813 | "src/f32-spmm/gen/4x1-minmax-neon-pipelined.c", |
| 2814 | "src/f32-spmm/gen/4x1-minmax-neon-x2.c", |
| 2815 | "src/f32-spmm/gen/4x1-minmax-neon.c", |
| 2816 | "src/f32-spmm/gen/8x1-minmax-neon-pipelined.c", |
| 2817 | "src/f32-spmm/gen/8x1-minmax-neon-x2.c", |
| 2818 | "src/f32-spmm/gen/8x1-minmax-neon.c", |
| 2819 | "src/f32-spmm/gen/12x1-minmax-neon.c", |
| 2820 | "src/f32-spmm/gen/16x1-minmax-neon-pipelined.c", |
| 2821 | "src/f32-spmm/gen/16x1-minmax-neon-x2.c", |
| 2822 | "src/f32-spmm/gen/16x1-minmax-neon.c", |
| 2823 | "src/f32-spmm/gen/32x1-minmax-neon-pipelined.c", |
| 2824 | "src/f32-spmm/gen/32x1-minmax-neon-x2.c", |
| 2825 | "src/f32-spmm/gen/32x1-minmax-neon.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 2826 | "src/f32-vbinary/gen/vadd-minmax-neon-x4.c", |
| 2827 | "src/f32-vbinary/gen/vadd-minmax-neon-x8.c", |
| 2828 | "src/f32-vbinary/gen/vaddc-minmax-neon-x4.c", |
| 2829 | "src/f32-vbinary/gen/vaddc-minmax-neon-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 2830 | "src/f32-vbinary/gen/vmax-neon-x4.c", |
| 2831 | "src/f32-vbinary/gen/vmax-neon-x8.c", |
| 2832 | "src/f32-vbinary/gen/vmaxc-neon-x4.c", |
| 2833 | "src/f32-vbinary/gen/vmaxc-neon-x8.c", |
| 2834 | "src/f32-vbinary/gen/vmin-neon-x4.c", |
| 2835 | "src/f32-vbinary/gen/vmin-neon-x8.c", |
| 2836 | "src/f32-vbinary/gen/vminc-neon-x4.c", |
| 2837 | "src/f32-vbinary/gen/vminc-neon-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 2838 | "src/f32-vbinary/gen/vmul-minmax-neon-x4.c", |
| 2839 | "src/f32-vbinary/gen/vmul-minmax-neon-x8.c", |
| 2840 | "src/f32-vbinary/gen/vmulc-minmax-neon-x4.c", |
| 2841 | "src/f32-vbinary/gen/vmulc-minmax-neon-x8.c", |
| 2842 | "src/f32-vbinary/gen/vrsubc-minmax-neon-x4.c", |
| 2843 | "src/f32-vbinary/gen/vrsubc-minmax-neon-x8.c", |
Marat Dukhan | 13bafb0 | 2020-06-05 00:43:11 -0700 | [diff] [blame] | 2844 | "src/f32-vbinary/gen/vsqrdiff-neon-x4.c", |
| 2845 | "src/f32-vbinary/gen/vsqrdiff-neon-x8.c", |
| 2846 | "src/f32-vbinary/gen/vsqrdiffc-neon-x4.c", |
| 2847 | "src/f32-vbinary/gen/vsqrdiffc-neon-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 2848 | "src/f32-vbinary/gen/vsub-minmax-neon-x4.c", |
| 2849 | "src/f32-vbinary/gen/vsub-minmax-neon-x8.c", |
| 2850 | "src/f32-vbinary/gen/vsubc-minmax-neon-x4.c", |
| 2851 | "src/f32-vbinary/gen/vsubc-minmax-neon-x8.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 2852 | "src/f32-vclamp/gen/vclamp-neon-x4.c", |
| 2853 | "src/f32-vclamp/gen/vclamp-neon-x8.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 2854 | "src/f32-velu/gen/velu-neon-rr2-lut16-p3-x4.c", |
| 2855 | "src/f32-velu/gen/velu-neon-rr2-lut16-p3-x8.c", |
| 2856 | "src/f32-velu/gen/velu-neon-rr2-lut16-p3-x12.c", |
| 2857 | "src/f32-velu/gen/velu-neon-rr2-lut16-p3-x16.c", |
| 2858 | "src/f32-velu/gen/velu-neon-rr2-lut16-p3-x20.c", |
| 2859 | "src/f32-velu/gen/velu-neon-rr2-lut16-p3-x24.c", |
| 2860 | "src/f32-velu/gen/velu-neon-rr2-p6-x4.c", |
| 2861 | "src/f32-velu/gen/velu-neon-rr2-p6-x8.c", |
| 2862 | "src/f32-velu/gen/velu-neon-rr2-p6-x12.c", |
| 2863 | "src/f32-velu/gen/velu-neon-rr2-p6-x16.c", |
| 2864 | "src/f32-velu/gen/velu-neon-rr2-p6-x20.c", |
| 2865 | "src/f32-velu/gen/velu-neon-rr2-p6-x24.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 2866 | "src/f32-vhswish/gen/vhswish-neon-x4.c", |
| 2867 | "src/f32-vhswish/gen/vhswish-neon-x8.c", |
| 2868 | "src/f32-vhswish/gen/vhswish-neon-x16.c", |
Marat Dukhan | 19dd91d | 2020-07-16 11:12:44 -0700 | [diff] [blame] | 2869 | "src/f32-vlrelu/gen/vlrelu-neon-x4.c", |
| 2870 | "src/f32-vlrelu/gen/vlrelu-neon-x8.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 2871 | "src/f32-vmulcaddc/gen/c4-minmax-neon-2x.c", |
| 2872 | "src/f32-vmulcaddc/gen/c8-minmax-neon-2x.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 2873 | "src/f32-vrelu/gen/vrelu-neon-x4.c", |
| 2874 | "src/f32-vrelu/gen/vrelu-neon-x8.c", |
Marat Dukhan | eecf8fd | 2020-06-09 08:59:37 -0700 | [diff] [blame] | 2875 | "src/f32-vrnd/gen/vrndd-neon-x4.c", |
| 2876 | "src/f32-vrnd/gen/vrndd-neon-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2877 | "src/f32-vrnd/gen/vrndne-neon-x4.c", |
| 2878 | "src/f32-vrnd/gen/vrndne-neon-x8.c", |
| 2879 | "src/f32-vrnd/gen/vrndu-neon-x4.c", |
| 2880 | "src/f32-vrnd/gen/vrndu-neon-x8.c", |
| 2881 | "src/f32-vrnd/gen/vrndz-neon-x4.c", |
| 2882 | "src/f32-vrnd/gen/vrndz-neon-x8.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 2883 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut64-p2-nr2recps-x4.c", |
| 2884 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut64-p2-nr2recps-x8.c", |
| 2885 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut64-p2-nr2recps-x12.c", |
| 2886 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut64-p2-nr2recps-x16.c", |
| 2887 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut64-p2-nr2recps-x20.c", |
| 2888 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut64-p2-nr2recps-x24.c", |
| 2889 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut2048-p1-nr2recps-x4.c", |
| 2890 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut2048-p1-nr2recps-x8.c", |
| 2891 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut2048-p1-nr2recps-x12.c", |
| 2892 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut2048-p1-nr2recps-x16.c", |
| 2893 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut2048-p1-nr2recps-x20.c", |
| 2894 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut2048-p1-nr2recps-x24.c", |
| 2895 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-p5-nr2recps-x4.c", |
| 2896 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-p5-nr2recps-x8.c", |
| 2897 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-p5-nr2recps-x12.c", |
| 2898 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-p5-nr2recps-x16.c", |
| 2899 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-p5-nr2recps-x20.c", |
| 2900 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-p5-nr2recps-x24.c", |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 2901 | "src/f32-vunary/gen/vabs-neon-x4.c", |
| 2902 | "src/f32-vunary/gen/vabs-neon-x8.c", |
| 2903 | "src/f32-vunary/gen/vneg-neon-x4.c", |
| 2904 | "src/f32-vunary/gen/vneg-neon-x8.c", |
| 2905 | "src/f32-vunary/gen/vsqr-neon-x4.c", |
| 2906 | "src/f32-vunary/gen/vsqr-neon-x8.c", |
Marat Dukhan | 60f903b | 2021-09-30 09:43:13 -0700 | [diff] [blame] | 2907 | "src/math/cvt-f16-f32-neon-int16.c", |
| 2908 | "src/math/cvt-f16-f32-neon-int32.c", |
Marat Dukhan | a6eb1e5 | 2021-11-06 18:29:36 -0700 | [diff] [blame] | 2909 | "src/math/cvt-f32-f16-neon.c", |
Marat Dukhan | d24301d | 2021-12-02 00:13:45 -0800 | [diff] [blame] | 2910 | "src/math/cvt-f32-qs8-neon.c", |
| 2911 | "src/math/cvt-f32-qu8-neon.c", |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 2912 | "src/math/expm1minus-neon-rr2-lut16-p3.c", |
| 2913 | "src/math/expm1minus-neon-rr2-p6.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2914 | "src/math/roundd-neon-addsub.c", |
| 2915 | "src/math/roundd-neon-cvt.c", |
| 2916 | "src/math/roundne-neon-addsub.c", |
| 2917 | "src/math/roundu-neon-addsub.c", |
| 2918 | "src/math/roundu-neon-cvt.c", |
| 2919 | "src/math/roundz-neon-addsub.c", |
| 2920 | "src/math/roundz-neon-cvt.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2921 | "src/math/sigmoid-neon-rr2-lut64-p2-nr2recps.c", |
| 2922 | "src/math/sigmoid-neon-rr2-lut2048-p1-nr2recps.c", |
| 2923 | "src/math/sigmoid-neon-rr2-p5-nr2recps.c", |
| 2924 | "src/math/sqrt-neon-nr1rsqrts.c", |
| 2925 | "src/math/sqrt-neon-nr2rsqrts.c", |
| 2926 | "src/math/sqrt-neon-nr3rsqrts.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 2927 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-neon-mla8-ld64.c", |
| 2928 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-neon-mul8-ld64.c", |
Marat Dukhan | 59af581 | 2021-06-29 18:09:57 -0700 | [diff] [blame] | 2929 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-neon-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 2930 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-neon-mla8-ld64.c", |
| 2931 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-neon-mul8-ld64.c", |
Marat Dukhan | 59af581 | 2021-06-29 18:09:57 -0700 | [diff] [blame] | 2932 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-neon-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 2933 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neon-mla8-ld64.c", |
| 2934 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neon-mla8-ld128.c", |
| 2935 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neon-mul8-ld64.c", |
| 2936 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neon-mul8-ld128.c", |
Marat Dukhan | 59af581 | 2021-06-29 18:09:57 -0700 | [diff] [blame] | 2937 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neon-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 2938 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neon-mla8-ld64.c", |
| 2939 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neon-mla8-ld128.c", |
| 2940 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neon-mul8-ld64.c", |
| 2941 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neon-mul8-ld128.c", |
Marat Dukhan | 59af581 | 2021-06-29 18:09:57 -0700 | [diff] [blame] | 2942 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neon-mul16.c", |
| 2943 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-neon-mul16.c", |
| 2944 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-neon-mul16.c", |
| 2945 | "src/qc8-dwconv/gen/up32x9-minmax-fp32-neon-mul16.c", |
| 2946 | "src/qc8-dwconv/gen/up32x25-minmax-fp32-neon-mul16.c", |
Frank Barchard | f623740 | 2022-01-05 00:26:09 -0800 | [diff] [blame] | 2947 | "src/qc8-gemm/gen/1x8-minmax-fp32-neon-mlal-lane-prfm.c", |
| 2948 | "src/qc8-gemm/gen/1x8-minmax-fp32-neon-mlal-lane.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 2949 | "src/qc8-gemm/gen/1x8c2-minmax-fp32-neon-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 2950 | "src/qc8-gemm/gen/1x8c2-minmax-fp32-neon-mlal-ld1r.c", |
| 2951 | "src/qc8-gemm/gen/1x8c2-minmax-fp32-neon-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 2952 | "src/qc8-gemm/gen/1x8c2-minmax-fp32-neon-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 2953 | "src/qc8-gemm/gen/1x8c2s4-minmax-fp32-neon-mlal.c", |
| 2954 | "src/qc8-gemm/gen/1x8c4-minmax-fp32-neon-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 2955 | "src/qc8-gemm/gen/1x8c4-minmax-fp32-neon-mlal-ld1r.c", |
| 2956 | "src/qc8-gemm/gen/1x8c4-minmax-fp32-neon-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 2957 | "src/qc8-gemm/gen/1x8c4s2-minmax-fp32-neon-mlal.c", |
| 2958 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-neon-mlal.c", |
Frank Barchard | f623740 | 2022-01-05 00:26:09 -0800 | [diff] [blame] | 2959 | "src/qc8-gemm/gen/1x16-minmax-fp32-neon-mlal-lane-prfm.c", |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 2960 | "src/qc8-gemm/gen/1x16-minmax-fp32-neon-mlal-lane.c", |
Frank Barchard | f623740 | 2022-01-05 00:26:09 -0800 | [diff] [blame] | 2961 | "src/qc8-gemm/gen/2x8-minmax-fp32-neon-mlal-lane-prfm.c", |
| 2962 | "src/qc8-gemm/gen/2x8-minmax-fp32-neon-mlal-lane.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 2963 | "src/qc8-gemm/gen/2x8c2-minmax-fp32-neon-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 2964 | "src/qc8-gemm/gen/2x8c2-minmax-fp32-neon-mlal-ld1r.c", |
| 2965 | "src/qc8-gemm/gen/2x8c2-minmax-fp32-neon-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 2966 | "src/qc8-gemm/gen/2x8c2-minmax-fp32-neon-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 2967 | "src/qc8-gemm/gen/2x8c2s4-minmax-fp32-neon-mlal.c", |
| 2968 | "src/qc8-gemm/gen/2x8c4-minmax-fp32-neon-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 2969 | "src/qc8-gemm/gen/2x8c4-minmax-fp32-neon-mlal-ld1r.c", |
| 2970 | "src/qc8-gemm/gen/2x8c4-minmax-fp32-neon-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 2971 | "src/qc8-gemm/gen/2x8c4s2-minmax-fp32-neon-mlal.c", |
| 2972 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-neon-mlal.c", |
Frank Barchard | f623740 | 2022-01-05 00:26:09 -0800 | [diff] [blame] | 2973 | "src/qc8-gemm/gen/2x16-minmax-fp32-neon-mlal-lane-prfm.c", |
| 2974 | "src/qc8-gemm/gen/2x16-minmax-fp32-neon-mlal-lane.c", |
| 2975 | "src/qc8-gemm/gen/3x8-minmax-fp32-neon-mlal-lane-prfm.c", |
| 2976 | "src/qc8-gemm/gen/3x8-minmax-fp32-neon-mlal-lane.c", |
| 2977 | "src/qc8-gemm/gen/3x16-minmax-fp32-neon-mlal-lane-prfm.c", |
| 2978 | "src/qc8-gemm/gen/3x16-minmax-fp32-neon-mlal-lane.c", |
| 2979 | "src/qc8-gemm/gen/4x8-minmax-fp32-neon-mlal-lane-prfm.c", |
| 2980 | "src/qc8-gemm/gen/4x8-minmax-fp32-neon-mlal-lane.c", |
| 2981 | "src/qc8-gemm/gen/4x16-minmax-fp32-neon-mlal-lane-prfm.c", |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 2982 | "src/qc8-gemm/gen/4x16-minmax-fp32-neon-mlal-lane.c", |
Frank Barchard | f623740 | 2022-01-05 00:26:09 -0800 | [diff] [blame] | 2983 | "src/qc8-gemm/gen/6x8-minmax-fp32-neon-mlal-lane-prfm.c", |
| 2984 | "src/qc8-gemm/gen/6x8-minmax-fp32-neon-mlal-lane.c", |
| 2985 | "src/qc8-gemm/gen/6x16-minmax-fp32-neon-mlal-lane-prfm.c", |
| 2986 | "src/qc8-gemm/gen/6x16-minmax-fp32-neon-mlal-lane.c", |
| 2987 | "src/qc8-igemm/gen/1x8-minmax-fp32-neon-mlal-lane-prfm.c", |
| 2988 | "src/qc8-igemm/gen/1x8-minmax-fp32-neon-mlal-lane.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 2989 | "src/qc8-igemm/gen/1x8c2-minmax-fp32-neon-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 2990 | "src/qc8-igemm/gen/1x8c2-minmax-fp32-neon-mlal-ld1r.c", |
| 2991 | "src/qc8-igemm/gen/1x8c2-minmax-fp32-neon-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 2992 | "src/qc8-igemm/gen/1x8c2-minmax-fp32-neon-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 2993 | "src/qc8-igemm/gen/1x8c2s4-minmax-fp32-neon-mlal.c", |
| 2994 | "src/qc8-igemm/gen/1x8c4-minmax-fp32-neon-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 2995 | "src/qc8-igemm/gen/1x8c4-minmax-fp32-neon-mlal-ld1r.c", |
| 2996 | "src/qc8-igemm/gen/1x8c4-minmax-fp32-neon-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 2997 | "src/qc8-igemm/gen/1x8c4s2-minmax-fp32-neon-mlal.c", |
| 2998 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-neon-mlal.c", |
Frank Barchard | f623740 | 2022-01-05 00:26:09 -0800 | [diff] [blame] | 2999 | "src/qc8-igemm/gen/1x16-minmax-fp32-neon-mlal-lane-prfm.c", |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 3000 | "src/qc8-igemm/gen/1x16-minmax-fp32-neon-mlal-lane.c", |
Frank Barchard | f623740 | 2022-01-05 00:26:09 -0800 | [diff] [blame] | 3001 | "src/qc8-igemm/gen/2x8-minmax-fp32-neon-mlal-lane-prfm.c", |
| 3002 | "src/qc8-igemm/gen/2x8-minmax-fp32-neon-mlal-lane.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3003 | "src/qc8-igemm/gen/2x8c2-minmax-fp32-neon-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3004 | "src/qc8-igemm/gen/2x8c2-minmax-fp32-neon-mlal-ld1r.c", |
| 3005 | "src/qc8-igemm/gen/2x8c2-minmax-fp32-neon-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3006 | "src/qc8-igemm/gen/2x8c2-minmax-fp32-neon-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3007 | "src/qc8-igemm/gen/2x8c2s4-minmax-fp32-neon-mlal.c", |
| 3008 | "src/qc8-igemm/gen/2x8c4-minmax-fp32-neon-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3009 | "src/qc8-igemm/gen/2x8c4-minmax-fp32-neon-mlal-ld1r.c", |
| 3010 | "src/qc8-igemm/gen/2x8c4-minmax-fp32-neon-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3011 | "src/qc8-igemm/gen/2x8c4s2-minmax-fp32-neon-mlal.c", |
| 3012 | "src/qc8-igemm/gen/2x8c8-minmax-fp32-neon-mlal.c", |
Frank Barchard | f623740 | 2022-01-05 00:26:09 -0800 | [diff] [blame] | 3013 | "src/qc8-igemm/gen/2x16-minmax-fp32-neon-mlal-lane-prfm.c", |
| 3014 | "src/qc8-igemm/gen/2x16-minmax-fp32-neon-mlal-lane.c", |
| 3015 | "src/qc8-igemm/gen/3x8-minmax-fp32-neon-mlal-lane-prfm.c", |
| 3016 | "src/qc8-igemm/gen/3x8-minmax-fp32-neon-mlal-lane.c", |
| 3017 | "src/qc8-igemm/gen/3x16-minmax-fp32-neon-mlal-lane-prfm.c", |
| 3018 | "src/qc8-igemm/gen/3x16-minmax-fp32-neon-mlal-lane.c", |
| 3019 | "src/qc8-igemm/gen/4x8-minmax-fp32-neon-mlal-lane-prfm.c", |
| 3020 | "src/qc8-igemm/gen/4x8-minmax-fp32-neon-mlal-lane.c", |
| 3021 | "src/qc8-igemm/gen/4x16-minmax-fp32-neon-mlal-lane-prfm.c", |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 3022 | "src/qc8-igemm/gen/4x16-minmax-fp32-neon-mlal-lane.c", |
Frank Barchard | f623740 | 2022-01-05 00:26:09 -0800 | [diff] [blame] | 3023 | "src/qc8-igemm/gen/6x8-minmax-fp32-neon-mlal-lane-prfm.c", |
| 3024 | "src/qc8-igemm/gen/6x8-minmax-fp32-neon-mlal-lane.c", |
| 3025 | "src/qc8-igemm/gen/6x16-minmax-fp32-neon-mlal-lane-prfm.c", |
| 3026 | "src/qc8-igemm/gen/6x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 6f90529 | 2021-06-25 11:12:05 -0700 | [diff] [blame] | 3027 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-neon-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 3028 | "src/qs8-dwconv/gen/up8x9-minmax-rndnu-neon-mla8-ld64.c", |
| 3029 | "src/qs8-dwconv/gen/up8x9-minmax-rndnu-neon-mul8-ld64.c", |
Marat Dukhan | be18f5c | 2021-07-16 18:46:39 -0700 | [diff] [blame] | 3030 | "src/qs8-dwconv/gen/up8x9-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 6f90529 | 2021-06-25 11:12:05 -0700 | [diff] [blame] | 3031 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-neon-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 3032 | "src/qs8-dwconv/gen/up8x25-minmax-rndnu-neon-mla8-ld64.c", |
| 3033 | "src/qs8-dwconv/gen/up8x25-minmax-rndnu-neon-mul8-ld64.c", |
Marat Dukhan | be18f5c | 2021-07-16 18:46:39 -0700 | [diff] [blame] | 3034 | "src/qs8-dwconv/gen/up8x25-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 6f90529 | 2021-06-25 11:12:05 -0700 | [diff] [blame] | 3035 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-neon-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 3036 | "src/qs8-dwconv/gen/up16x9-minmax-rndnu-neon-mla8-ld64.c", |
| 3037 | "src/qs8-dwconv/gen/up16x9-minmax-rndnu-neon-mla8-ld128.c", |
| 3038 | "src/qs8-dwconv/gen/up16x9-minmax-rndnu-neon-mul8-ld64.c", |
| 3039 | "src/qs8-dwconv/gen/up16x9-minmax-rndnu-neon-mul8-ld128.c", |
Marat Dukhan | be18f5c | 2021-07-16 18:46:39 -0700 | [diff] [blame] | 3040 | "src/qs8-dwconv/gen/up16x9-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 6f90529 | 2021-06-25 11:12:05 -0700 | [diff] [blame] | 3041 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-neon-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 3042 | "src/qs8-dwconv/gen/up16x25-minmax-rndnu-neon-mla8-ld64.c", |
| 3043 | "src/qs8-dwconv/gen/up16x25-minmax-rndnu-neon-mla8-ld128.c", |
| 3044 | "src/qs8-dwconv/gen/up16x25-minmax-rndnu-neon-mul8-ld64.c", |
| 3045 | "src/qs8-dwconv/gen/up16x25-minmax-rndnu-neon-mul8-ld128.c", |
Marat Dukhan | be18f5c | 2021-07-16 18:46:39 -0700 | [diff] [blame] | 3046 | "src/qs8-dwconv/gen/up16x25-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 6f90529 | 2021-06-25 11:12:05 -0700 | [diff] [blame] | 3047 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-neon-mul16.c", |
Frank Barchard | 354cbc6 | 2021-09-27 21:42:41 -0700 | [diff] [blame] | 3048 | "src/qs8-dwconv/gen/up24x9-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 6f90529 | 2021-06-25 11:12:05 -0700 | [diff] [blame] | 3049 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-neon-mul16.c", |
Frank Barchard | 354cbc6 | 2021-09-27 21:42:41 -0700 | [diff] [blame] | 3050 | "src/qs8-dwconv/gen/up24x25-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 6f90529 | 2021-06-25 11:12:05 -0700 | [diff] [blame] | 3051 | "src/qs8-dwconv/gen/up32x9-minmax-fp32-neon-mul16.c", |
Frank Barchard | 354cbc6 | 2021-09-27 21:42:41 -0700 | [diff] [blame] | 3052 | "src/qs8-dwconv/gen/up32x9-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 6f90529 | 2021-06-25 11:12:05 -0700 | [diff] [blame] | 3053 | "src/qs8-dwconv/gen/up32x25-minmax-fp32-neon-mul16.c", |
Frank Barchard | 2aa2e2a | 2021-09-16 14:59:13 -0700 | [diff] [blame] | 3054 | "src/qs8-dwconv/gen/up32x25-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | fee66be | 2021-12-09 17:51:15 -0800 | [diff] [blame] | 3055 | "src/qs8-f32-vcvt/gen/vcvt-neon-x8.c", |
| 3056 | "src/qs8-f32-vcvt/gen/vcvt-neon-x16.c", |
| 3057 | "src/qs8-f32-vcvt/gen/vcvt-neon-x24.c", |
| 3058 | "src/qs8-f32-vcvt/gen/vcvt-neon-x32.c", |
Marat Dukhan | 281262d | 2020-08-10 13:23:21 -0700 | [diff] [blame] | 3059 | "src/qs8-gavgpool/gen/7p7x-minmax-neon-c8-acc2.c", |
| 3060 | "src/qs8-gavgpool/gen/7p7x-minmax-neon-c16-acc2.c", |
| 3061 | "src/qs8-gavgpool/gen/7p7x-minmax-neon-c24-acc2.c", |
| 3062 | "src/qs8-gavgpool/gen/7p7x-minmax-neon-c32-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3063 | "src/qs8-gavgpool/gen/7x-minmax-neon-c8-acc2.c", |
| 3064 | "src/qs8-gavgpool/gen/7x-minmax-neon-c16-acc2.c", |
| 3065 | "src/qs8-gavgpool/gen/7x-minmax-neon-c24-acc2.c", |
| 3066 | "src/qs8-gavgpool/gen/7x-minmax-neon-c32-acc2.c", |
Frank Barchard | 27bf92c | 2021-11-24 15:47:52 -0800 | [diff] [blame] | 3067 | "src/qs8-gemm/gen/1x8-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 3068 | "src/qs8-gemm/gen/1x8-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 3069 | "src/qs8-gemm/gen/1x8-minmax-rndnu-neon-mull-addw-dup.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3070 | "src/qs8-gemm/gen/1x8c2-minmax-fp32-neon-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3071 | "src/qs8-gemm/gen/1x8c2-minmax-fp32-neon-mlal-ld1r.c", |
| 3072 | "src/qs8-gemm/gen/1x8c2-minmax-fp32-neon-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3073 | "src/qs8-gemm/gen/1x8c2-minmax-fp32-neon-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3074 | "src/qs8-gemm/gen/1x8c2-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3075 | "src/qs8-gemm/gen/1x8c2-minmax-rndnu-neon-mlal-ld1r.c", |
| 3076 | "src/qs8-gemm/gen/1x8c2-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3077 | "src/qs8-gemm/gen/1x8c2-minmax-rndnu-neon-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3078 | "src/qs8-gemm/gen/1x8c2-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3079 | "src/qs8-gemm/gen/1x8c2-minmax-rndnu-neon-mull-ld1r.c", |
| 3080 | "src/qs8-gemm/gen/1x8c2-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3081 | "src/qs8-gemm/gen/1x8c2-minmax-rndnu-neon-mull-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3082 | "src/qs8-gemm/gen/1x8c2s4-minmax-fp32-neon-mlal.c", |
| 3083 | "src/qs8-gemm/gen/1x8c2s4-minmax-rndnu-neon-mlal.c", |
| 3084 | "src/qs8-gemm/gen/1x8c2s4-minmax-rndnu-neon-mull.c", |
| 3085 | "src/qs8-gemm/gen/1x8c4-minmax-fp32-neon-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3086 | "src/qs8-gemm/gen/1x8c4-minmax-fp32-neon-mlal-ld1r.c", |
| 3087 | "src/qs8-gemm/gen/1x8c4-minmax-fp32-neon-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3088 | "src/qs8-gemm/gen/1x8c4-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3089 | "src/qs8-gemm/gen/1x8c4-minmax-rndnu-neon-mlal-ld1r.c", |
| 3090 | "src/qs8-gemm/gen/1x8c4-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3091 | "src/qs8-gemm/gen/1x8c4-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3092 | "src/qs8-gemm/gen/1x8c4-minmax-rndnu-neon-mull-ld1r.c", |
| 3093 | "src/qs8-gemm/gen/1x8c4-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3094 | "src/qs8-gemm/gen/1x8c4s2-minmax-fp32-neon-mlal.c", |
| 3095 | "src/qs8-gemm/gen/1x8c4s2-minmax-rndnu-neon-mlal.c", |
| 3096 | "src/qs8-gemm/gen/1x8c4s2-minmax-rndnu-neon-mull.c", |
| 3097 | "src/qs8-gemm/gen/1x8c8-minmax-fp32-neon-mlal.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3098 | "src/qs8-gemm/gen/1x8c8-minmax-rndnu-neon-mlal.c", |
Marat Dukhan | 8999190 | 2021-12-06 00:54:36 -0800 | [diff] [blame] | 3099 | "src/qs8-gemm/gen/1x8c8-minmax-rndnu-neon-mull.c", |
| 3100 | "src/qs8-gemm/gen/1x8c16-minmax-rndnu-neon-mlal.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 3101 | "src/qs8-gemm/gen/1x16-minmax-fp32-neon-mlal-lane.c", |
Frank Barchard | 22fbe77 | 2021-07-20 15:56:32 -0700 | [diff] [blame] | 3102 | "src/qs8-gemm/gen/1x16-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 3103 | "src/qs8-gemm/gen/1x16-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 3104 | "src/qs8-gemm/gen/1x16-minmax-rndnu-neon-mull-addw-dup.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3105 | "src/qs8-gemm/gen/1x16c2-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3106 | "src/qs8-gemm/gen/1x16c2-minmax-rndnu-neon-mlal-ld1r.c", |
| 3107 | "src/qs8-gemm/gen/1x16c2-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3108 | "src/qs8-gemm/gen/1x16c2-minmax-rndnu-neon-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3109 | "src/qs8-gemm/gen/1x16c2-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3110 | "src/qs8-gemm/gen/1x16c2-minmax-rndnu-neon-mull-ld1r.c", |
| 3111 | "src/qs8-gemm/gen/1x16c2-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3112 | "src/qs8-gemm/gen/1x16c2-minmax-rndnu-neon-mull-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3113 | "src/qs8-gemm/gen/1x16c2s4-minmax-rndnu-neon-mlal.c", |
| 3114 | "src/qs8-gemm/gen/1x16c2s4-minmax-rndnu-neon-mull.c", |
| 3115 | "src/qs8-gemm/gen/1x16c4-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3116 | "src/qs8-gemm/gen/1x16c4-minmax-rndnu-neon-mlal-ld1r.c", |
| 3117 | "src/qs8-gemm/gen/1x16c4-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3118 | "src/qs8-gemm/gen/1x16c4-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3119 | "src/qs8-gemm/gen/1x16c4-minmax-rndnu-neon-mull-ld1r.c", |
| 3120 | "src/qs8-gemm/gen/1x16c4-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3121 | "src/qs8-gemm/gen/1x16c4s2-minmax-rndnu-neon-mlal.c", |
| 3122 | "src/qs8-gemm/gen/1x16c4s2-minmax-rndnu-neon-mull.c", |
Marat Dukhan | 8999190 | 2021-12-06 00:54:36 -0800 | [diff] [blame] | 3123 | "src/qs8-gemm/gen/1x16c8-minmax-rndnu-neon-mlal.c", |
| 3124 | "src/qs8-gemm/gen/1x16c8-minmax-rndnu-neon-mull.c", |
| 3125 | "src/qs8-gemm/gen/1x16c16-minmax-rndnu-neon-mlal.c", |
Frank Barchard | 27bf92c | 2021-11-24 15:47:52 -0800 | [diff] [blame] | 3126 | "src/qs8-gemm/gen/2x8-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 3127 | "src/qs8-gemm/gen/2x8-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 3128 | "src/qs8-gemm/gen/2x8-minmax-rndnu-neon-mull-addw-dup.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3129 | "src/qs8-gemm/gen/2x8c2-minmax-fp32-neon-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3130 | "src/qs8-gemm/gen/2x8c2-minmax-fp32-neon-mlal-ld1r.c", |
| 3131 | "src/qs8-gemm/gen/2x8c2-minmax-fp32-neon-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3132 | "src/qs8-gemm/gen/2x8c2-minmax-fp32-neon-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3133 | "src/qs8-gemm/gen/2x8c2-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3134 | "src/qs8-gemm/gen/2x8c2-minmax-rndnu-neon-mlal-ld1r.c", |
| 3135 | "src/qs8-gemm/gen/2x8c2-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3136 | "src/qs8-gemm/gen/2x8c2-minmax-rndnu-neon-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3137 | "src/qs8-gemm/gen/2x8c2-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3138 | "src/qs8-gemm/gen/2x8c2-minmax-rndnu-neon-mull-ld1r.c", |
| 3139 | "src/qs8-gemm/gen/2x8c2-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3140 | "src/qs8-gemm/gen/2x8c2-minmax-rndnu-neon-mull-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3141 | "src/qs8-gemm/gen/2x8c2s4-minmax-fp32-neon-mlal.c", |
| 3142 | "src/qs8-gemm/gen/2x8c2s4-minmax-rndnu-neon-mlal.c", |
| 3143 | "src/qs8-gemm/gen/2x8c2s4-minmax-rndnu-neon-mull.c", |
| 3144 | "src/qs8-gemm/gen/2x8c4-minmax-fp32-neon-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3145 | "src/qs8-gemm/gen/2x8c4-minmax-fp32-neon-mlal-ld1r.c", |
| 3146 | "src/qs8-gemm/gen/2x8c4-minmax-fp32-neon-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3147 | "src/qs8-gemm/gen/2x8c4-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3148 | "src/qs8-gemm/gen/2x8c4-minmax-rndnu-neon-mlal-ld1r.c", |
| 3149 | "src/qs8-gemm/gen/2x8c4-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3150 | "src/qs8-gemm/gen/2x8c4-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3151 | "src/qs8-gemm/gen/2x8c4-minmax-rndnu-neon-mull-ld1r.c", |
| 3152 | "src/qs8-gemm/gen/2x8c4-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3153 | "src/qs8-gemm/gen/2x8c4s2-minmax-fp32-neon-mlal.c", |
| 3154 | "src/qs8-gemm/gen/2x8c4s2-minmax-rndnu-neon-mlal.c", |
| 3155 | "src/qs8-gemm/gen/2x8c4s2-minmax-rndnu-neon-mull.c", |
| 3156 | "src/qs8-gemm/gen/2x8c8-minmax-fp32-neon-mlal.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3157 | "src/qs8-gemm/gen/2x8c8-minmax-rndnu-neon-mlal.c", |
Marat Dukhan | 8999190 | 2021-12-06 00:54:36 -0800 | [diff] [blame] | 3158 | "src/qs8-gemm/gen/2x8c8-minmax-rndnu-neon-mull.c", |
| 3159 | "src/qs8-gemm/gen/2x8c16-minmax-rndnu-neon-mlal.c", |
Frank Barchard | 27bf92c | 2021-11-24 15:47:52 -0800 | [diff] [blame] | 3160 | "src/qs8-gemm/gen/2x16-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 3161 | "src/qs8-gemm/gen/2x16-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 3162 | "src/qs8-gemm/gen/2x16-minmax-rndnu-neon-mull-addw-dup.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3163 | "src/qs8-gemm/gen/2x16c2-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3164 | "src/qs8-gemm/gen/2x16c2-minmax-rndnu-neon-mlal-ld1r.c", |
| 3165 | "src/qs8-gemm/gen/2x16c2-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3166 | "src/qs8-gemm/gen/2x16c2-minmax-rndnu-neon-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3167 | "src/qs8-gemm/gen/2x16c2-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3168 | "src/qs8-gemm/gen/2x16c2-minmax-rndnu-neon-mull-ld1r.c", |
| 3169 | "src/qs8-gemm/gen/2x16c2-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3170 | "src/qs8-gemm/gen/2x16c2-minmax-rndnu-neon-mull-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3171 | "src/qs8-gemm/gen/2x16c2s4-minmax-rndnu-neon-mlal.c", |
| 3172 | "src/qs8-gemm/gen/2x16c2s4-minmax-rndnu-neon-mull.c", |
| 3173 | "src/qs8-gemm/gen/2x16c4-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3174 | "src/qs8-gemm/gen/2x16c4-minmax-rndnu-neon-mlal-ld1r.c", |
| 3175 | "src/qs8-gemm/gen/2x16c4-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3176 | "src/qs8-gemm/gen/2x16c4-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3177 | "src/qs8-gemm/gen/2x16c4-minmax-rndnu-neon-mull-ld1r.c", |
| 3178 | "src/qs8-gemm/gen/2x16c4-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3179 | "src/qs8-gemm/gen/2x16c4s2-minmax-rndnu-neon-mlal.c", |
| 3180 | "src/qs8-gemm/gen/2x16c4s2-minmax-rndnu-neon-mull.c", |
Marat Dukhan | 8999190 | 2021-12-06 00:54:36 -0800 | [diff] [blame] | 3181 | "src/qs8-gemm/gen/2x16c8-minmax-rndnu-neon-mlal.c", |
| 3182 | "src/qs8-gemm/gen/2x16c8-minmax-rndnu-neon-mull.c", |
| 3183 | "src/qs8-gemm/gen/2x16c16-minmax-rndnu-neon-mlal.c", |
Frank Barchard | 27bf92c | 2021-11-24 15:47:52 -0800 | [diff] [blame] | 3184 | "src/qs8-gemm/gen/3x8-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 3185 | "src/qs8-gemm/gen/3x8-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 3186 | "src/qs8-gemm/gen/3x8-minmax-rndnu-neon-mull-addw-dup.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3187 | "src/qs8-gemm/gen/3x8c2-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3188 | "src/qs8-gemm/gen/3x8c2-minmax-rndnu-neon-mlal-ld1r.c", |
| 3189 | "src/qs8-gemm/gen/3x8c2-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3190 | "src/qs8-gemm/gen/3x8c2-minmax-rndnu-neon-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3191 | "src/qs8-gemm/gen/3x8c2-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3192 | "src/qs8-gemm/gen/3x8c2-minmax-rndnu-neon-mull-ld1r.c", |
| 3193 | "src/qs8-gemm/gen/3x8c2-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3194 | "src/qs8-gemm/gen/3x8c2-minmax-rndnu-neon-mull-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3195 | "src/qs8-gemm/gen/3x8c2s4-minmax-rndnu-neon-mlal.c", |
| 3196 | "src/qs8-gemm/gen/3x8c2s4-minmax-rndnu-neon-mull.c", |
| 3197 | "src/qs8-gemm/gen/3x8c4-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3198 | "src/qs8-gemm/gen/3x8c4-minmax-rndnu-neon-mlal-ld1r.c", |
| 3199 | "src/qs8-gemm/gen/3x8c4-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3200 | "src/qs8-gemm/gen/3x8c4-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3201 | "src/qs8-gemm/gen/3x8c4-minmax-rndnu-neon-mull-ld1r.c", |
| 3202 | "src/qs8-gemm/gen/3x8c4-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3203 | "src/qs8-gemm/gen/3x8c4s2-minmax-rndnu-neon-mlal.c", |
| 3204 | "src/qs8-gemm/gen/3x8c4s2-minmax-rndnu-neon-mull.c", |
Marat Dukhan | 8999190 | 2021-12-06 00:54:36 -0800 | [diff] [blame] | 3205 | "src/qs8-gemm/gen/3x8c8-minmax-rndnu-neon-mlal.c", |
| 3206 | "src/qs8-gemm/gen/3x8c8-minmax-rndnu-neon-mull.c", |
| 3207 | "src/qs8-gemm/gen/3x8c16-minmax-rndnu-neon-mlal.c", |
Frank Barchard | 27bf92c | 2021-11-24 15:47:52 -0800 | [diff] [blame] | 3208 | "src/qs8-gemm/gen/3x16-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 3209 | "src/qs8-gemm/gen/3x16-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 3210 | "src/qs8-gemm/gen/3x16-minmax-rndnu-neon-mull-addw-dup.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3211 | "src/qs8-gemm/gen/3x16c2-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3212 | "src/qs8-gemm/gen/3x16c2-minmax-rndnu-neon-mlal-ld1r.c", |
| 3213 | "src/qs8-gemm/gen/3x16c2-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3214 | "src/qs8-gemm/gen/3x16c2-minmax-rndnu-neon-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3215 | "src/qs8-gemm/gen/3x16c2-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3216 | "src/qs8-gemm/gen/3x16c2-minmax-rndnu-neon-mull-ld1r.c", |
| 3217 | "src/qs8-gemm/gen/3x16c2-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3218 | "src/qs8-gemm/gen/3x16c2-minmax-rndnu-neon-mull-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3219 | "src/qs8-gemm/gen/3x16c2s4-minmax-rndnu-neon-mlal.c", |
| 3220 | "src/qs8-gemm/gen/3x16c2s4-minmax-rndnu-neon-mull.c", |
| 3221 | "src/qs8-gemm/gen/3x16c4-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3222 | "src/qs8-gemm/gen/3x16c4-minmax-rndnu-neon-mlal-ld1r.c", |
| 3223 | "src/qs8-gemm/gen/3x16c4-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3224 | "src/qs8-gemm/gen/3x16c4-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3225 | "src/qs8-gemm/gen/3x16c4-minmax-rndnu-neon-mull-ld1r.c", |
| 3226 | "src/qs8-gemm/gen/3x16c4-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3227 | "src/qs8-gemm/gen/3x16c4s2-minmax-rndnu-neon-mlal.c", |
| 3228 | "src/qs8-gemm/gen/3x16c4s2-minmax-rndnu-neon-mull.c", |
Marat Dukhan | 8999190 | 2021-12-06 00:54:36 -0800 | [diff] [blame] | 3229 | "src/qs8-gemm/gen/3x16c8-minmax-rndnu-neon-mlal.c", |
| 3230 | "src/qs8-gemm/gen/3x16c8-minmax-rndnu-neon-mull.c", |
| 3231 | "src/qs8-gemm/gen/3x16c16-minmax-rndnu-neon-mlal.c", |
Frank Barchard | 27bf92c | 2021-11-24 15:47:52 -0800 | [diff] [blame] | 3232 | "src/qs8-gemm/gen/4x8-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 3233 | "src/qs8-gemm/gen/4x8-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 3234 | "src/qs8-gemm/gen/4x8-minmax-rndnu-neon-mull-addw-dup.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3235 | "src/qs8-gemm/gen/4x8c2-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3236 | "src/qs8-gemm/gen/4x8c2-minmax-rndnu-neon-mlal-ld1r.c", |
| 3237 | "src/qs8-gemm/gen/4x8c2-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3238 | "src/qs8-gemm/gen/4x8c2-minmax-rndnu-neon-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3239 | "src/qs8-gemm/gen/4x8c2-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3240 | "src/qs8-gemm/gen/4x8c2-minmax-rndnu-neon-mull-ld1r.c", |
| 3241 | "src/qs8-gemm/gen/4x8c2-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3242 | "src/qs8-gemm/gen/4x8c2-minmax-rndnu-neon-mull-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3243 | "src/qs8-gemm/gen/4x8c2s4-minmax-rndnu-neon-mlal.c", |
| 3244 | "src/qs8-gemm/gen/4x8c2s4-minmax-rndnu-neon-mull.c", |
| 3245 | "src/qs8-gemm/gen/4x8c4-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3246 | "src/qs8-gemm/gen/4x8c4-minmax-rndnu-neon-mlal-ld1r.c", |
| 3247 | "src/qs8-gemm/gen/4x8c4-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3248 | "src/qs8-gemm/gen/4x8c4-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3249 | "src/qs8-gemm/gen/4x8c4-minmax-rndnu-neon-mull-ld1r.c", |
| 3250 | "src/qs8-gemm/gen/4x8c4-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3251 | "src/qs8-gemm/gen/4x8c4s2-minmax-rndnu-neon-mlal.c", |
| 3252 | "src/qs8-gemm/gen/4x8c4s2-minmax-rndnu-neon-mull.c", |
Marat Dukhan | 8999190 | 2021-12-06 00:54:36 -0800 | [diff] [blame] | 3253 | "src/qs8-gemm/gen/4x8c8-minmax-rndnu-neon-mlal.c", |
| 3254 | "src/qs8-gemm/gen/4x8c8-minmax-rndnu-neon-mull.c", |
| 3255 | "src/qs8-gemm/gen/4x8c16-minmax-rndnu-neon-mlal.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 3256 | "src/qs8-gemm/gen/4x16-minmax-fp32-neon-mlal-lane.c", |
Frank Barchard | 22fbe77 | 2021-07-20 15:56:32 -0700 | [diff] [blame] | 3257 | "src/qs8-gemm/gen/4x16-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 3258 | "src/qs8-gemm/gen/4x16-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 3259 | "src/qs8-gemm/gen/4x16-minmax-rndnu-neon-mull-addw-dup.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3260 | "src/qs8-gemm/gen/4x16c2-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3261 | "src/qs8-gemm/gen/4x16c2-minmax-rndnu-neon-mlal-ld1r.c", |
| 3262 | "src/qs8-gemm/gen/4x16c2-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3263 | "src/qs8-gemm/gen/4x16c2-minmax-rndnu-neon-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3264 | "src/qs8-gemm/gen/4x16c2-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3265 | "src/qs8-gemm/gen/4x16c2-minmax-rndnu-neon-mull-ld1r.c", |
| 3266 | "src/qs8-gemm/gen/4x16c2-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3267 | "src/qs8-gemm/gen/4x16c2-minmax-rndnu-neon-mull-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3268 | "src/qs8-gemm/gen/4x16c2s4-minmax-rndnu-neon-mlal.c", |
| 3269 | "src/qs8-gemm/gen/4x16c2s4-minmax-rndnu-neon-mull.c", |
| 3270 | "src/qs8-gemm/gen/4x16c4-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3271 | "src/qs8-gemm/gen/4x16c4-minmax-rndnu-neon-mlal-ld1r.c", |
| 3272 | "src/qs8-gemm/gen/4x16c4-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3273 | "src/qs8-gemm/gen/4x16c4-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3274 | "src/qs8-gemm/gen/4x16c4-minmax-rndnu-neon-mull-ld1r.c", |
| 3275 | "src/qs8-gemm/gen/4x16c4-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3276 | "src/qs8-gemm/gen/4x16c4s2-minmax-rndnu-neon-mlal.c", |
| 3277 | "src/qs8-gemm/gen/4x16c4s2-minmax-rndnu-neon-mull.c", |
Marat Dukhan | 8999190 | 2021-12-06 00:54:36 -0800 | [diff] [blame] | 3278 | "src/qs8-gemm/gen/4x16c8-minmax-rndnu-neon-mlal.c", |
| 3279 | "src/qs8-gemm/gen/4x16c8-minmax-rndnu-neon-mull.c", |
| 3280 | "src/qs8-gemm/gen/4x16c16-minmax-rndnu-neon-mlal.c", |
Frank Barchard | 27bf92c | 2021-11-24 15:47:52 -0800 | [diff] [blame] | 3281 | "src/qs8-gemm/gen/6x8-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 3282 | "src/qs8-gemm/gen/6x8-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 27bf92c | 2021-11-24 15:47:52 -0800 | [diff] [blame] | 3283 | "src/qs8-gemm/gen/6x16-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 3284 | "src/qs8-gemm/gen/6x16-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 27bf92c | 2021-11-24 15:47:52 -0800 | [diff] [blame] | 3285 | "src/qs8-igemm/gen/1x8-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 3286 | "src/qs8-igemm/gen/1x8-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 3287 | "src/qs8-igemm/gen/1x8-minmax-rndnu-neon-mull-addw-dup.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3288 | "src/qs8-igemm/gen/1x8c2-minmax-fp32-neon-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3289 | "src/qs8-igemm/gen/1x8c2-minmax-fp32-neon-mlal-ld1r.c", |
| 3290 | "src/qs8-igemm/gen/1x8c2-minmax-fp32-neon-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3291 | "src/qs8-igemm/gen/1x8c2-minmax-fp32-neon-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3292 | "src/qs8-igemm/gen/1x8c2-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3293 | "src/qs8-igemm/gen/1x8c2-minmax-rndnu-neon-mlal-ld1r.c", |
| 3294 | "src/qs8-igemm/gen/1x8c2-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3295 | "src/qs8-igemm/gen/1x8c2-minmax-rndnu-neon-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3296 | "src/qs8-igemm/gen/1x8c2-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3297 | "src/qs8-igemm/gen/1x8c2-minmax-rndnu-neon-mull-ld1r.c", |
| 3298 | "src/qs8-igemm/gen/1x8c2-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3299 | "src/qs8-igemm/gen/1x8c2-minmax-rndnu-neon-mull-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3300 | "src/qs8-igemm/gen/1x8c2s4-minmax-fp32-neon-mlal.c", |
| 3301 | "src/qs8-igemm/gen/1x8c2s4-minmax-rndnu-neon-mlal.c", |
| 3302 | "src/qs8-igemm/gen/1x8c2s4-minmax-rndnu-neon-mull.c", |
| 3303 | "src/qs8-igemm/gen/1x8c4-minmax-fp32-neon-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3304 | "src/qs8-igemm/gen/1x8c4-minmax-fp32-neon-mlal-ld1r.c", |
| 3305 | "src/qs8-igemm/gen/1x8c4-minmax-fp32-neon-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3306 | "src/qs8-igemm/gen/1x8c4-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3307 | "src/qs8-igemm/gen/1x8c4-minmax-rndnu-neon-mlal-ld1r.c", |
| 3308 | "src/qs8-igemm/gen/1x8c4-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3309 | "src/qs8-igemm/gen/1x8c4-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3310 | "src/qs8-igemm/gen/1x8c4-minmax-rndnu-neon-mull-ld1r.c", |
| 3311 | "src/qs8-igemm/gen/1x8c4-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3312 | "src/qs8-igemm/gen/1x8c4s2-minmax-fp32-neon-mlal.c", |
| 3313 | "src/qs8-igemm/gen/1x8c4s2-minmax-rndnu-neon-mlal.c", |
| 3314 | "src/qs8-igemm/gen/1x8c4s2-minmax-rndnu-neon-mull.c", |
| 3315 | "src/qs8-igemm/gen/1x8c8-minmax-fp32-neon-mlal.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3316 | "src/qs8-igemm/gen/1x8c8-minmax-rndnu-neon-mlal.c", |
Marat Dukhan | 8999190 | 2021-12-06 00:54:36 -0800 | [diff] [blame] | 3317 | "src/qs8-igemm/gen/1x8c8-minmax-rndnu-neon-mull.c", |
| 3318 | "src/qs8-igemm/gen/1x8c16-minmax-rndnu-neon-mlal.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 3319 | "src/qs8-igemm/gen/1x16-minmax-fp32-neon-mlal-lane.c", |
Frank Barchard | 22fbe77 | 2021-07-20 15:56:32 -0700 | [diff] [blame] | 3320 | "src/qs8-igemm/gen/1x16-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 3321 | "src/qs8-igemm/gen/1x16-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 3322 | "src/qs8-igemm/gen/1x16-minmax-rndnu-neon-mull-addw-dup.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3323 | "src/qs8-igemm/gen/1x16c2-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3324 | "src/qs8-igemm/gen/1x16c2-minmax-rndnu-neon-mlal-ld1r.c", |
| 3325 | "src/qs8-igemm/gen/1x16c2-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3326 | "src/qs8-igemm/gen/1x16c2-minmax-rndnu-neon-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3327 | "src/qs8-igemm/gen/1x16c2-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3328 | "src/qs8-igemm/gen/1x16c2-minmax-rndnu-neon-mull-ld1r.c", |
| 3329 | "src/qs8-igemm/gen/1x16c2-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3330 | "src/qs8-igemm/gen/1x16c2-minmax-rndnu-neon-mull-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3331 | "src/qs8-igemm/gen/1x16c2s4-minmax-rndnu-neon-mlal.c", |
| 3332 | "src/qs8-igemm/gen/1x16c2s4-minmax-rndnu-neon-mull.c", |
| 3333 | "src/qs8-igemm/gen/1x16c4-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3334 | "src/qs8-igemm/gen/1x16c4-minmax-rndnu-neon-mlal-ld1r.c", |
| 3335 | "src/qs8-igemm/gen/1x16c4-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3336 | "src/qs8-igemm/gen/1x16c4-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3337 | "src/qs8-igemm/gen/1x16c4-minmax-rndnu-neon-mull-ld1r.c", |
| 3338 | "src/qs8-igemm/gen/1x16c4-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3339 | "src/qs8-igemm/gen/1x16c4s2-minmax-rndnu-neon-mlal.c", |
| 3340 | "src/qs8-igemm/gen/1x16c4s2-minmax-rndnu-neon-mull.c", |
Marat Dukhan | 8999190 | 2021-12-06 00:54:36 -0800 | [diff] [blame] | 3341 | "src/qs8-igemm/gen/1x16c8-minmax-rndnu-neon-mlal.c", |
| 3342 | "src/qs8-igemm/gen/1x16c8-minmax-rndnu-neon-mull.c", |
| 3343 | "src/qs8-igemm/gen/1x16c16-minmax-rndnu-neon-mlal.c", |
Frank Barchard | 27bf92c | 2021-11-24 15:47:52 -0800 | [diff] [blame] | 3344 | "src/qs8-igemm/gen/2x8-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 3345 | "src/qs8-igemm/gen/2x8-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 3346 | "src/qs8-igemm/gen/2x8-minmax-rndnu-neon-mull-addw-dup.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3347 | "src/qs8-igemm/gen/2x8c2-minmax-fp32-neon-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3348 | "src/qs8-igemm/gen/2x8c2-minmax-fp32-neon-mlal-ld1r.c", |
| 3349 | "src/qs8-igemm/gen/2x8c2-minmax-fp32-neon-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3350 | "src/qs8-igemm/gen/2x8c2-minmax-fp32-neon-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3351 | "src/qs8-igemm/gen/2x8c2-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3352 | "src/qs8-igemm/gen/2x8c2-minmax-rndnu-neon-mlal-ld1r.c", |
| 3353 | "src/qs8-igemm/gen/2x8c2-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3354 | "src/qs8-igemm/gen/2x8c2-minmax-rndnu-neon-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3355 | "src/qs8-igemm/gen/2x8c2-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3356 | "src/qs8-igemm/gen/2x8c2-minmax-rndnu-neon-mull-ld1r.c", |
| 3357 | "src/qs8-igemm/gen/2x8c2-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3358 | "src/qs8-igemm/gen/2x8c2-minmax-rndnu-neon-mull-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3359 | "src/qs8-igemm/gen/2x8c2s4-minmax-fp32-neon-mlal.c", |
| 3360 | "src/qs8-igemm/gen/2x8c2s4-minmax-rndnu-neon-mlal.c", |
| 3361 | "src/qs8-igemm/gen/2x8c2s4-minmax-rndnu-neon-mull.c", |
| 3362 | "src/qs8-igemm/gen/2x8c4-minmax-fp32-neon-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3363 | "src/qs8-igemm/gen/2x8c4-minmax-fp32-neon-mlal-ld1r.c", |
| 3364 | "src/qs8-igemm/gen/2x8c4-minmax-fp32-neon-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3365 | "src/qs8-igemm/gen/2x8c4-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3366 | "src/qs8-igemm/gen/2x8c4-minmax-rndnu-neon-mlal-ld1r.c", |
| 3367 | "src/qs8-igemm/gen/2x8c4-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3368 | "src/qs8-igemm/gen/2x8c4-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3369 | "src/qs8-igemm/gen/2x8c4-minmax-rndnu-neon-mull-ld1r.c", |
| 3370 | "src/qs8-igemm/gen/2x8c4-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3371 | "src/qs8-igemm/gen/2x8c4s2-minmax-fp32-neon-mlal.c", |
| 3372 | "src/qs8-igemm/gen/2x8c4s2-minmax-rndnu-neon-mlal.c", |
| 3373 | "src/qs8-igemm/gen/2x8c4s2-minmax-rndnu-neon-mull.c", |
| 3374 | "src/qs8-igemm/gen/2x8c8-minmax-fp32-neon-mlal.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3375 | "src/qs8-igemm/gen/2x8c8-minmax-rndnu-neon-mlal.c", |
Marat Dukhan | 8999190 | 2021-12-06 00:54:36 -0800 | [diff] [blame] | 3376 | "src/qs8-igemm/gen/2x8c8-minmax-rndnu-neon-mull.c", |
| 3377 | "src/qs8-igemm/gen/2x8c16-minmax-rndnu-neon-mlal.c", |
Frank Barchard | 27bf92c | 2021-11-24 15:47:52 -0800 | [diff] [blame] | 3378 | "src/qs8-igemm/gen/2x16-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 3379 | "src/qs8-igemm/gen/2x16-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 3380 | "src/qs8-igemm/gen/2x16-minmax-rndnu-neon-mull-addw-dup.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3381 | "src/qs8-igemm/gen/2x16c2-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3382 | "src/qs8-igemm/gen/2x16c2-minmax-rndnu-neon-mlal-ld1r.c", |
| 3383 | "src/qs8-igemm/gen/2x16c2-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3384 | "src/qs8-igemm/gen/2x16c2-minmax-rndnu-neon-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3385 | "src/qs8-igemm/gen/2x16c2-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3386 | "src/qs8-igemm/gen/2x16c2-minmax-rndnu-neon-mull-ld1r.c", |
| 3387 | "src/qs8-igemm/gen/2x16c2-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3388 | "src/qs8-igemm/gen/2x16c2-minmax-rndnu-neon-mull-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3389 | "src/qs8-igemm/gen/2x16c2s4-minmax-rndnu-neon-mlal.c", |
| 3390 | "src/qs8-igemm/gen/2x16c2s4-minmax-rndnu-neon-mull.c", |
| 3391 | "src/qs8-igemm/gen/2x16c4-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3392 | "src/qs8-igemm/gen/2x16c4-minmax-rndnu-neon-mlal-ld1r.c", |
| 3393 | "src/qs8-igemm/gen/2x16c4-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3394 | "src/qs8-igemm/gen/2x16c4-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3395 | "src/qs8-igemm/gen/2x16c4-minmax-rndnu-neon-mull-ld1r.c", |
| 3396 | "src/qs8-igemm/gen/2x16c4-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3397 | "src/qs8-igemm/gen/2x16c4s2-minmax-rndnu-neon-mlal.c", |
| 3398 | "src/qs8-igemm/gen/2x16c4s2-minmax-rndnu-neon-mull.c", |
Marat Dukhan | 8999190 | 2021-12-06 00:54:36 -0800 | [diff] [blame] | 3399 | "src/qs8-igemm/gen/2x16c8-minmax-rndnu-neon-mlal.c", |
| 3400 | "src/qs8-igemm/gen/2x16c8-minmax-rndnu-neon-mull.c", |
| 3401 | "src/qs8-igemm/gen/2x16c16-minmax-rndnu-neon-mlal.c", |
Frank Barchard | 27bf92c | 2021-11-24 15:47:52 -0800 | [diff] [blame] | 3402 | "src/qs8-igemm/gen/3x8-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 3403 | "src/qs8-igemm/gen/3x8-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 3404 | "src/qs8-igemm/gen/3x8-minmax-rndnu-neon-mull-addw-dup.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3405 | "src/qs8-igemm/gen/3x8c2-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3406 | "src/qs8-igemm/gen/3x8c2-minmax-rndnu-neon-mlal-ld1r.c", |
| 3407 | "src/qs8-igemm/gen/3x8c2-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3408 | "src/qs8-igemm/gen/3x8c2-minmax-rndnu-neon-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3409 | "src/qs8-igemm/gen/3x8c2-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3410 | "src/qs8-igemm/gen/3x8c2-minmax-rndnu-neon-mull-ld1r.c", |
| 3411 | "src/qs8-igemm/gen/3x8c2-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3412 | "src/qs8-igemm/gen/3x8c2-minmax-rndnu-neon-mull-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3413 | "src/qs8-igemm/gen/3x8c2s4-minmax-rndnu-neon-mlal.c", |
| 3414 | "src/qs8-igemm/gen/3x8c2s4-minmax-rndnu-neon-mull.c", |
| 3415 | "src/qs8-igemm/gen/3x8c4-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3416 | "src/qs8-igemm/gen/3x8c4-minmax-rndnu-neon-mlal-ld1r.c", |
| 3417 | "src/qs8-igemm/gen/3x8c4-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3418 | "src/qs8-igemm/gen/3x8c4-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3419 | "src/qs8-igemm/gen/3x8c4-minmax-rndnu-neon-mull-ld1r.c", |
| 3420 | "src/qs8-igemm/gen/3x8c4-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3421 | "src/qs8-igemm/gen/3x8c4s2-minmax-rndnu-neon-mlal.c", |
| 3422 | "src/qs8-igemm/gen/3x8c4s2-minmax-rndnu-neon-mull.c", |
Marat Dukhan | 8999190 | 2021-12-06 00:54:36 -0800 | [diff] [blame] | 3423 | "src/qs8-igemm/gen/3x8c8-minmax-rndnu-neon-mlal.c", |
| 3424 | "src/qs8-igemm/gen/3x8c8-minmax-rndnu-neon-mull.c", |
| 3425 | "src/qs8-igemm/gen/3x8c16-minmax-rndnu-neon-mlal.c", |
Frank Barchard | 27bf92c | 2021-11-24 15:47:52 -0800 | [diff] [blame] | 3426 | "src/qs8-igemm/gen/3x16-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 3427 | "src/qs8-igemm/gen/3x16-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 3428 | "src/qs8-igemm/gen/3x16-minmax-rndnu-neon-mull-addw-dup.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3429 | "src/qs8-igemm/gen/3x16c2-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3430 | "src/qs8-igemm/gen/3x16c2-minmax-rndnu-neon-mlal-ld1r.c", |
| 3431 | "src/qs8-igemm/gen/3x16c2-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3432 | "src/qs8-igemm/gen/3x16c2-minmax-rndnu-neon-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3433 | "src/qs8-igemm/gen/3x16c2-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3434 | "src/qs8-igemm/gen/3x16c2-minmax-rndnu-neon-mull-ld1r.c", |
| 3435 | "src/qs8-igemm/gen/3x16c2-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3436 | "src/qs8-igemm/gen/3x16c2-minmax-rndnu-neon-mull-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3437 | "src/qs8-igemm/gen/3x16c2s4-minmax-rndnu-neon-mlal.c", |
| 3438 | "src/qs8-igemm/gen/3x16c2s4-minmax-rndnu-neon-mull.c", |
| 3439 | "src/qs8-igemm/gen/3x16c4-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3440 | "src/qs8-igemm/gen/3x16c4-minmax-rndnu-neon-mlal-ld1r.c", |
| 3441 | "src/qs8-igemm/gen/3x16c4-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3442 | "src/qs8-igemm/gen/3x16c4-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3443 | "src/qs8-igemm/gen/3x16c4-minmax-rndnu-neon-mull-ld1r.c", |
| 3444 | "src/qs8-igemm/gen/3x16c4-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3445 | "src/qs8-igemm/gen/3x16c4s2-minmax-rndnu-neon-mlal.c", |
| 3446 | "src/qs8-igemm/gen/3x16c4s2-minmax-rndnu-neon-mull.c", |
Marat Dukhan | 8999190 | 2021-12-06 00:54:36 -0800 | [diff] [blame] | 3447 | "src/qs8-igemm/gen/3x16c8-minmax-rndnu-neon-mlal.c", |
| 3448 | "src/qs8-igemm/gen/3x16c8-minmax-rndnu-neon-mull.c", |
| 3449 | "src/qs8-igemm/gen/3x16c16-minmax-rndnu-neon-mlal.c", |
Frank Barchard | 27bf92c | 2021-11-24 15:47:52 -0800 | [diff] [blame] | 3450 | "src/qs8-igemm/gen/4x8-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 3451 | "src/qs8-igemm/gen/4x8-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 3452 | "src/qs8-igemm/gen/4x8-minmax-rndnu-neon-mull-addw-dup.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3453 | "src/qs8-igemm/gen/4x8c2-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3454 | "src/qs8-igemm/gen/4x8c2-minmax-rndnu-neon-mlal-ld1r.c", |
| 3455 | "src/qs8-igemm/gen/4x8c2-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3456 | "src/qs8-igemm/gen/4x8c2-minmax-rndnu-neon-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3457 | "src/qs8-igemm/gen/4x8c2-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3458 | "src/qs8-igemm/gen/4x8c2-minmax-rndnu-neon-mull-ld1r.c", |
| 3459 | "src/qs8-igemm/gen/4x8c2-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3460 | "src/qs8-igemm/gen/4x8c2-minmax-rndnu-neon-mull-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3461 | "src/qs8-igemm/gen/4x8c2s4-minmax-rndnu-neon-mlal.c", |
| 3462 | "src/qs8-igemm/gen/4x8c2s4-minmax-rndnu-neon-mull.c", |
| 3463 | "src/qs8-igemm/gen/4x8c4-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3464 | "src/qs8-igemm/gen/4x8c4-minmax-rndnu-neon-mlal-ld1r.c", |
| 3465 | "src/qs8-igemm/gen/4x8c4-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3466 | "src/qs8-igemm/gen/4x8c4-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3467 | "src/qs8-igemm/gen/4x8c4-minmax-rndnu-neon-mull-ld1r.c", |
| 3468 | "src/qs8-igemm/gen/4x8c4-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3469 | "src/qs8-igemm/gen/4x8c4s2-minmax-rndnu-neon-mlal.c", |
| 3470 | "src/qs8-igemm/gen/4x8c4s2-minmax-rndnu-neon-mull.c", |
Marat Dukhan | 8999190 | 2021-12-06 00:54:36 -0800 | [diff] [blame] | 3471 | "src/qs8-igemm/gen/4x8c8-minmax-rndnu-neon-mlal.c", |
| 3472 | "src/qs8-igemm/gen/4x8c8-minmax-rndnu-neon-mull.c", |
| 3473 | "src/qs8-igemm/gen/4x8c16-minmax-rndnu-neon-mlal.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 3474 | "src/qs8-igemm/gen/4x16-minmax-fp32-neon-mlal-lane.c", |
Frank Barchard | 22fbe77 | 2021-07-20 15:56:32 -0700 | [diff] [blame] | 3475 | "src/qs8-igemm/gen/4x16-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 3476 | "src/qs8-igemm/gen/4x16-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 3477 | "src/qs8-igemm/gen/4x16-minmax-rndnu-neon-mull-addw-dup.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3478 | "src/qs8-igemm/gen/4x16c2-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3479 | "src/qs8-igemm/gen/4x16c2-minmax-rndnu-neon-mlal-ld1r.c", |
| 3480 | "src/qs8-igemm/gen/4x16c2-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3481 | "src/qs8-igemm/gen/4x16c2-minmax-rndnu-neon-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3482 | "src/qs8-igemm/gen/4x16c2-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 3483 | "src/qs8-igemm/gen/4x16c2-minmax-rndnu-neon-mull-ld1r.c", |
| 3484 | "src/qs8-igemm/gen/4x16c2-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 3485 | "src/qs8-igemm/gen/4x16c2-minmax-rndnu-neon-mull-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3486 | "src/qs8-igemm/gen/4x16c2s4-minmax-rndnu-neon-mlal.c", |
| 3487 | "src/qs8-igemm/gen/4x16c2s4-minmax-rndnu-neon-mull.c", |
| 3488 | "src/qs8-igemm/gen/4x16c4-minmax-rndnu-neon-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3489 | "src/qs8-igemm/gen/4x16c4-minmax-rndnu-neon-mlal-ld1r.c", |
| 3490 | "src/qs8-igemm/gen/4x16c4-minmax-rndnu-neon-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3491 | "src/qs8-igemm/gen/4x16c4-minmax-rndnu-neon-mull-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 3492 | "src/qs8-igemm/gen/4x16c4-minmax-rndnu-neon-mull-ld1r.c", |
| 3493 | "src/qs8-igemm/gen/4x16c4-minmax-rndnu-neon-mull-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 3494 | "src/qs8-igemm/gen/4x16c4s2-minmax-rndnu-neon-mlal.c", |
| 3495 | "src/qs8-igemm/gen/4x16c4s2-minmax-rndnu-neon-mull.c", |
Marat Dukhan | 8999190 | 2021-12-06 00:54:36 -0800 | [diff] [blame] | 3496 | "src/qs8-igemm/gen/4x16c8-minmax-rndnu-neon-mlal.c", |
| 3497 | "src/qs8-igemm/gen/4x16c8-minmax-rndnu-neon-mull.c", |
| 3498 | "src/qs8-igemm/gen/4x16c16-minmax-rndnu-neon-mlal.c", |
Frank Barchard | 27bf92c | 2021-11-24 15:47:52 -0800 | [diff] [blame] | 3499 | "src/qs8-igemm/gen/6x8-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 3500 | "src/qs8-igemm/gen/6x8-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 27bf92c | 2021-11-24 15:47:52 -0800 | [diff] [blame] | 3501 | "src/qs8-igemm/gen/6x16-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 3502 | "src/qs8-igemm/gen/6x16-minmax-rndnu-neon-mlal-lane.c", |
Marat Dukhan | 2e23d2b | 2020-07-29 16:01:37 -0700 | [diff] [blame] | 3503 | "src/qs8-requantization/fp32-neon.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 3504 | "src/qs8-requantization/gemmlowp-neon.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 3505 | "src/qs8-requantization/rndna-neon.c", |
Marat Dukhan | d3d818c | 2021-07-16 17:56:54 -0700 | [diff] [blame] | 3506 | "src/qs8-requantization/rndnu-neon-mull.c", |
| 3507 | "src/qs8-requantization/rndnu-neon-qdmulh.c", |
Marat Dukhan | ba7b279 | 2020-09-02 14:26:45 -0700 | [diff] [blame] | 3508 | "src/qs8-vadd/gen/minmax-neon-ld64-x8.c", |
| 3509 | "src/qs8-vadd/gen/minmax-neon-ld64-x16.c", |
| 3510 | "src/qs8-vadd/gen/minmax-neon-ld64-x24.c", |
| 3511 | "src/qs8-vadd/gen/minmax-neon-ld64-x32.c", |
Marat Dukhan | eb3cff3 | 2021-07-30 11:35:27 -0700 | [diff] [blame] | 3512 | "src/qs8-vadd/gen/minmax-neon-ld128-x16.c", |
| 3513 | "src/qs8-vadd/gen/minmax-neon-ld128-x32.c", |
Marat Dukhan | ba7b279 | 2020-09-02 14:26:45 -0700 | [diff] [blame] | 3514 | "src/qs8-vaddc/gen/minmax-neon-ld64-x8.c", |
| 3515 | "src/qs8-vaddc/gen/minmax-neon-ld64-x16.c", |
| 3516 | "src/qs8-vaddc/gen/minmax-neon-ld64-x24.c", |
| 3517 | "src/qs8-vaddc/gen/minmax-neon-ld64-x32.c", |
Marat Dukhan | eb3cff3 | 2021-07-30 11:35:27 -0700 | [diff] [blame] | 3518 | "src/qs8-vaddc/gen/minmax-neon-ld128-x16.c", |
| 3519 | "src/qs8-vaddc/gen/minmax-neon-ld128-x32.c", |
Marat Dukhan | 4a7b70f | 2021-08-02 18:18:10 -0700 | [diff] [blame] | 3520 | "src/qs8-vmul/gen/minmax-fp32-neon-ld64-x8.c", |
| 3521 | "src/qs8-vmul/gen/minmax-fp32-neon-ld64-x16.c", |
| 3522 | "src/qs8-vmul/gen/minmax-fp32-neon-ld128-x16.c", |
| 3523 | "src/qs8-vmulc/gen/minmax-fp32-neon-ld64-x8.c", |
| 3524 | "src/qs8-vmulc/gen/minmax-fp32-neon-ld64-x16.c", |
| 3525 | "src/qs8-vmulc/gen/minmax-fp32-neon-ld128-x16.c", |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 3526 | "src/qu8-avgpool/9p8x-minmax-neon-c8.c", |
| 3527 | "src/qu8-avgpool/9x-minmax-neon-c8.c", |
Marat Dukhan | 605696a | 2021-07-15 18:01:30 -0700 | [diff] [blame] | 3528 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-neon-mul16.c", |
Frank Barchard | 354cbc6 | 2021-09-27 21:42:41 -0700 | [diff] [blame] | 3529 | "src/qu8-dwconv/gen/up8x9-minmax-rndnu-neon-mul8.c", |
Marat Dukhan | 73a899a | 2021-07-27 00:10:38 -0700 | [diff] [blame] | 3530 | "src/qu8-dwconv/gen/up8x9-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 605696a | 2021-07-15 18:01:30 -0700 | [diff] [blame] | 3531 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-neon-mul16.c", |
Frank Barchard | 354cbc6 | 2021-09-27 21:42:41 -0700 | [diff] [blame] | 3532 | "src/qu8-dwconv/gen/up8x25-minmax-rndnu-neon-mul8.c", |
Marat Dukhan | 73a899a | 2021-07-27 00:10:38 -0700 | [diff] [blame] | 3533 | "src/qu8-dwconv/gen/up8x25-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 605696a | 2021-07-15 18:01:30 -0700 | [diff] [blame] | 3534 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-neon-mul16.c", |
Frank Barchard | 354cbc6 | 2021-09-27 21:42:41 -0700 | [diff] [blame] | 3535 | "src/qu8-dwconv/gen/up16x9-minmax-rndnu-neon-mul8.c", |
Marat Dukhan | 73a899a | 2021-07-27 00:10:38 -0700 | [diff] [blame] | 3536 | "src/qu8-dwconv/gen/up16x9-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 605696a | 2021-07-15 18:01:30 -0700 | [diff] [blame] | 3537 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-neon-mul16.c", |
Frank Barchard | 354cbc6 | 2021-09-27 21:42:41 -0700 | [diff] [blame] | 3538 | "src/qu8-dwconv/gen/up16x25-minmax-rndnu-neon-mul8.c", |
Marat Dukhan | 73a899a | 2021-07-27 00:10:38 -0700 | [diff] [blame] | 3539 | "src/qu8-dwconv/gen/up16x25-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 605696a | 2021-07-15 18:01:30 -0700 | [diff] [blame] | 3540 | "src/qu8-dwconv/gen/up24x9-minmax-fp32-neon-mul16.c", |
Frank Barchard | 354cbc6 | 2021-09-27 21:42:41 -0700 | [diff] [blame] | 3541 | "src/qu8-dwconv/gen/up24x9-minmax-rndnu-neon-mul8.c", |
| 3542 | "src/qu8-dwconv/gen/up24x9-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 605696a | 2021-07-15 18:01:30 -0700 | [diff] [blame] | 3543 | "src/qu8-dwconv/gen/up24x25-minmax-fp32-neon-mul16.c", |
Frank Barchard | 354cbc6 | 2021-09-27 21:42:41 -0700 | [diff] [blame] | 3544 | "src/qu8-dwconv/gen/up24x25-minmax-rndnu-neon-mul8.c", |
| 3545 | "src/qu8-dwconv/gen/up24x25-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 605696a | 2021-07-15 18:01:30 -0700 | [diff] [blame] | 3546 | "src/qu8-dwconv/gen/up32x9-minmax-fp32-neon-mul16.c", |
Frank Barchard | 354cbc6 | 2021-09-27 21:42:41 -0700 | [diff] [blame] | 3547 | "src/qu8-dwconv/gen/up32x9-minmax-rndnu-neon-mul8.c", |
| 3548 | "src/qu8-dwconv/gen/up32x9-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 605696a | 2021-07-15 18:01:30 -0700 | [diff] [blame] | 3549 | "src/qu8-dwconv/gen/up32x25-minmax-fp32-neon-mul16.c", |
Frank Barchard | 354cbc6 | 2021-09-27 21:42:41 -0700 | [diff] [blame] | 3550 | "src/qu8-dwconv/gen/up32x25-minmax-rndnu-neon-mul8.c", |
| 3551 | "src/qu8-dwconv/gen/up32x25-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | fee66be | 2021-12-09 17:51:15 -0800 | [diff] [blame] | 3552 | "src/qu8-f32-vcvt/gen/vcvt-neon-x8.c", |
| 3553 | "src/qu8-f32-vcvt/gen/vcvt-neon-x16.c", |
| 3554 | "src/qu8-f32-vcvt/gen/vcvt-neon-x24.c", |
| 3555 | "src/qu8-f32-vcvt/gen/vcvt-neon-x32.c", |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 3556 | "src/qu8-gavgpool/7p7x-minmax-neon-c8.c", |
| 3557 | "src/qu8-gavgpool/7x-minmax-neon-c8.c", |
Digant Desai | 59d6515 | 2021-11-29 10:44:04 -0800 | [diff] [blame] | 3558 | "src/qu8-gemm/gen/1x8-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 3559 | "src/qu8-gemm/gen/1x8-minmax-rndnu-neon-mlal-lane.c", |
Marat Dukhan | 69c8a29 | 2021-07-14 19:34:56 -0700 | [diff] [blame] | 3560 | "src/qu8-gemm/gen/1x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 3561 | "src/qu8-gemm/gen/1x16-minmax-rndnu-neon-mlal-lane.c", |
Digant Desai | 59d6515 | 2021-11-29 10:44:04 -0800 | [diff] [blame] | 3562 | "src/qu8-gemm/gen/4x8-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 3563 | "src/qu8-gemm/gen/4x8-minmax-rndnu-neon-mlal-lane.c", |
Marat Dukhan | 69c8a29 | 2021-07-14 19:34:56 -0700 | [diff] [blame] | 3564 | "src/qu8-gemm/gen/4x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 3565 | "src/qu8-gemm/gen/4x16-minmax-rndnu-neon-mlal-lane.c", |
Digant Desai | 59d6515 | 2021-11-29 10:44:04 -0800 | [diff] [blame] | 3566 | "src/qu8-igemm/gen/1x8-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 3567 | "src/qu8-igemm/gen/1x8-minmax-rndnu-neon-mlal-lane.c", |
Marat Dukhan | 69c8a29 | 2021-07-14 19:34:56 -0700 | [diff] [blame] | 3568 | "src/qu8-igemm/gen/1x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 3569 | "src/qu8-igemm/gen/1x16-minmax-rndnu-neon-mlal-lane.c", |
Digant Desai | 59d6515 | 2021-11-29 10:44:04 -0800 | [diff] [blame] | 3570 | "src/qu8-igemm/gen/4x8-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 3571 | "src/qu8-igemm/gen/4x8-minmax-rndnu-neon-mlal-lane.c", |
Marat Dukhan | 69c8a29 | 2021-07-14 19:34:56 -0700 | [diff] [blame] | 3572 | "src/qu8-igemm/gen/4x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 3573 | "src/qu8-igemm/gen/4x16-minmax-rndnu-neon-mlal-lane.c", |
Marat Dukhan | 5b69f8b | 2020-07-24 15:26:48 -0700 | [diff] [blame] | 3574 | "src/qu8-requantization/fp32-neon.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 3575 | "src/qu8-requantization/gemmlowp-neon.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 3576 | "src/qu8-requantization/rndna-neon.c", |
Marat Dukhan | 76e78c8 | 2021-07-20 21:11:23 -0700 | [diff] [blame] | 3577 | "src/qu8-vadd/gen/minmax-neon-ld64-x8.c", |
| 3578 | "src/qu8-vadd/gen/minmax-neon-ld64-x16.c", |
Frank Barchard | 0a3093c | 2021-08-31 09:58:11 -0700 | [diff] [blame] | 3579 | "src/qu8-vadd/gen/minmax-neon-ld64-x32.c", |
Marat Dukhan | eb3cff3 | 2021-07-30 11:35:27 -0700 | [diff] [blame] | 3580 | "src/qu8-vadd/gen/minmax-neon-ld128-x16.c", |
Marat Dukhan | 76e78c8 | 2021-07-20 21:11:23 -0700 | [diff] [blame] | 3581 | "src/qu8-vaddc/gen/minmax-neon-ld64-x8.c", |
| 3582 | "src/qu8-vaddc/gen/minmax-neon-ld64-x16.c", |
Frank Barchard | 0a3093c | 2021-08-31 09:58:11 -0700 | [diff] [blame] | 3583 | "src/qu8-vaddc/gen/minmax-neon-ld64-x32.c", |
Marat Dukhan | eb3cff3 | 2021-07-30 11:35:27 -0700 | [diff] [blame] | 3584 | "src/qu8-vaddc/gen/minmax-neon-ld128-x16.c", |
Marat Dukhan | 4a7b70f | 2021-08-02 18:18:10 -0700 | [diff] [blame] | 3585 | "src/qu8-vmul/gen/minmax-fp32-neon-ld64-x8.c", |
| 3586 | "src/qu8-vmul/gen/minmax-fp32-neon-ld64-x16.c", |
| 3587 | "src/qu8-vmul/gen/minmax-fp32-neon-ld128-x16.c", |
| 3588 | "src/qu8-vmulc/gen/minmax-fp32-neon-ld64-x8.c", |
| 3589 | "src/qu8-vmulc/gen/minmax-fp32-neon-ld64-x16.c", |
| 3590 | "src/qu8-vmulc/gen/minmax-fp32-neon-ld128-x16.c", |
Marat Dukhan | cdb42a5 | 2021-11-22 20:09:32 -0800 | [diff] [blame] | 3591 | "src/s8-ibilinear/gen/neon-c8.c", |
| 3592 | "src/s8-ibilinear/gen/neon-c16.c", |
Marat Dukhan | 2314753 | 2021-08-16 07:26:56 -0700 | [diff] [blame] | 3593 | "src/s8-maxpool/9p8x-minmax-neon-c16.c", |
Marat Dukhan | e79acb7 | 2021-08-16 19:03:53 -0700 | [diff] [blame] | 3594 | "src/s8-vclamp/neon-x64.c", |
Marat Dukhan | cdb42a5 | 2021-11-22 20:09:32 -0800 | [diff] [blame] | 3595 | "src/u8-ibilinear/gen/neon-c8.c", |
| 3596 | "src/u8-ibilinear/gen/neon-c16.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 3597 | "src/u8-maxpool/9p8x-minmax-neon-c16.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 3598 | "src/u8-rmax/neon.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 3599 | "src/u8-vclamp/neon-x64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3600 | "src/x8-zip/x2-neon.c", |
| 3601 | "src/x8-zip/x3-neon.c", |
| 3602 | "src/x8-zip/x4-neon.c", |
| 3603 | "src/x8-zip/xm-neon.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 3604 | "src/x32-packx/x4-neon-st4.c", |
Marat Dukhan | 57dccd8 | 2020-04-14 00:53:10 -0700 | [diff] [blame] | 3605 | "src/x32-unpool/neon.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 3606 | "src/x32-zip/x2-neon.c", |
| 3607 | "src/x32-zip/x3-neon.c", |
| 3608 | "src/x32-zip/x4-neon.c", |
| 3609 | "src/x32-zip/xm-neon.c", |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 3610 | "src/xx-fill/neon-x64.c", |
Marat Dukhan | 0461f2d | 2021-08-08 12:36:29 -0700 | [diff] [blame] | 3611 | "src/xx-pad/neon.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 3612 | ] |
| 3613 | |
Marat Dukhan | 8ff372c | 2021-09-28 14:43:17 -0700 | [diff] [blame] | 3614 | PROD_NEONFP16_MICROKERNEL_SRCS = [ |
Marat Dukhan | af2ba00 | 2021-10-24 14:21:41 -0700 | [diff] [blame] | 3615 | "src/f16-f32-vcvt/gen/vcvt-neonfp16-x16.c", |
Marat Dukhan | a0c6168 | 2021-11-10 19:23:41 -0800 | [diff] [blame] | 3616 | "src/f32-f16-vcvt/gen/vcvt-neonfp16-x16.c", |
Marat Dukhan | 8ff372c | 2021-09-28 14:43:17 -0700 | [diff] [blame] | 3617 | ] |
| 3618 | |
| 3619 | ALL_NEONFP16_MICROKERNEL_SRCS = [ |
| 3620 | "src/f16-f32-vcvt/gen/vcvt-neonfp16-x8.c", |
| 3621 | "src/f16-f32-vcvt/gen/vcvt-neonfp16-x16.c", |
Marat Dukhan | d77f77d | 2021-10-24 15:39:59 -0700 | [diff] [blame] | 3622 | "src/f32-f16-vcvt/gen/vcvt-neonfp16-x8.c", |
| 3623 | "src/f32-f16-vcvt/gen/vcvt-neonfp16-x16.c", |
Marat Dukhan | 3ed866b | 2021-09-29 08:23:33 -0700 | [diff] [blame] | 3624 | "src/math/cvt-f16-f32-neonfp16.c", |
Marat Dukhan | 582e184 | 2021-10-25 17:18:36 -0700 | [diff] [blame] | 3625 | "src/math/cvt-f32-f16-neonfp16.c", |
Marat Dukhan | 8ff372c | 2021-09-28 14:43:17 -0700 | [diff] [blame] | 3626 | ] |
| 3627 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3628 | PROD_NEONFMA_MICROKERNEL_SRCS = [ |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 3629 | "src/f32-dwconv/gen/up8x3-minmax-neonfma.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3630 | "src/f32-dwconv/gen/up8x4-minmax-neonfma.c", |
| 3631 | "src/f32-dwconv/gen/up8x9-minmax-neonfma.c", |
Frank Barchard | dbe781b | 2021-10-18 10:29:52 -0700 | [diff] [blame] | 3632 | "src/f32-dwconv/gen/up8x25-minmax-neonfma-acc2.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3633 | "src/f32-gemm/gen/1x8s4-minmax-neonfma.c", |
| 3634 | "src/f32-gemm/gen/6x8s4-minmax-neonfma.c", |
| 3635 | "src/f32-ibilinear-chw/gen/neonfma-p8.c", |
| 3636 | "src/f32-ibilinear/gen/neonfma-c8.c", |
| 3637 | "src/f32-igemm/gen/1x8s4-minmax-neonfma.c", |
| 3638 | "src/f32-igemm/gen/6x8s4-minmax-neonfma.c", |
Marat Dukhan | 5999c92 | 2022-01-05 18:10:20 -0800 | [diff] [blame] | 3639 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-lut64-p2-x16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3640 | "src/f32-spmm/gen/32x1-minmax-neonfma-pipelined.c", |
| 3641 | "src/f32-velu/gen/velu-neonfma-rr1-lut16-p3-x16.c", |
| 3642 | "src/f32-velu/gen/velu-neonfma-rr1-p6-x8.c", |
| 3643 | "src/f32-vmulcaddc/gen/c4-minmax-neonfma-2x.c", |
| 3644 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2recps-x16.c", |
| 3645 | ] |
| 3646 | |
| 3647 | ALL_NEONFMA_MICROKERNEL_SRCS = [ |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 3648 | "src/f32-dwconv/gen/up4x3-minmax-neonfma-acc2.c", |
| 3649 | "src/f32-dwconv/gen/up4x3-minmax-neonfma.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3650 | "src/f32-dwconv/gen/up4x4-minmax-neonfma-acc2.c", |
| 3651 | "src/f32-dwconv/gen/up4x4-minmax-neonfma.c", |
| 3652 | "src/f32-dwconv/gen/up4x9-minmax-neonfma-acc2.c", |
| 3653 | "src/f32-dwconv/gen/up4x9-minmax-neonfma.c", |
| 3654 | "src/f32-dwconv/gen/up4x25-minmax-neonfma-acc2.c", |
| 3655 | "src/f32-dwconv/gen/up4x25-minmax-neonfma.c", |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 3656 | "src/f32-dwconv/gen/up8x3-minmax-neonfma-acc2.c", |
| 3657 | "src/f32-dwconv/gen/up8x3-minmax-neonfma.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3658 | "src/f32-dwconv/gen/up8x4-minmax-neonfma-acc2.c", |
| 3659 | "src/f32-dwconv/gen/up8x4-minmax-neonfma.c", |
| 3660 | "src/f32-dwconv/gen/up8x9-minmax-neonfma-acc2.c", |
| 3661 | "src/f32-dwconv/gen/up8x9-minmax-neonfma.c", |
| 3662 | "src/f32-dwconv/gen/up8x25-minmax-neonfma-acc2.c", |
| 3663 | "src/f32-dwconv/gen/up8x25-minmax-neonfma.c", |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 3664 | "src/f32-dwconv/gen/up16x3-minmax-neon-acc2.c", |
| 3665 | "src/f32-dwconv/gen/up16x3-minmax-neon.c", |
| 3666 | "src/f32-dwconv/gen/up16x3-minmax-neonfma-acc2.c", |
| 3667 | "src/f32-dwconv/gen/up16x3-minmax-neonfma.c", |
Frank Barchard | c9f9d67 | 2021-10-18 12:51:59 -0700 | [diff] [blame] | 3668 | "src/f32-dwconv/gen/up16x4-minmax-neon-acc2.c", |
| 3669 | "src/f32-dwconv/gen/up16x4-minmax-neon.c", |
| 3670 | "src/f32-dwconv/gen/up16x4-minmax-neonfma-acc2.c", |
| 3671 | "src/f32-dwconv/gen/up16x4-minmax-neonfma.c", |
| 3672 | "src/f32-dwconv/gen/up16x9-minmax-neon-acc2.c", |
| 3673 | "src/f32-dwconv/gen/up16x9-minmax-neon.c", |
| 3674 | "src/f32-dwconv/gen/up16x9-minmax-neonfma-acc2.c", |
| 3675 | "src/f32-dwconv/gen/up16x9-minmax-neonfma.c", |
| 3676 | "src/f32-dwconv/gen/up16x25-minmax-neon-acc2.c", |
| 3677 | "src/f32-dwconv/gen/up16x25-minmax-neon.c", |
| 3678 | "src/f32-dwconv/gen/up16x25-minmax-neonfma-acc2.c", |
| 3679 | "src/f32-dwconv/gen/up16x25-minmax-neonfma.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3680 | "src/f32-gemm/gen-inc/1x8inc-minmax-neonfma-dup-ld64.c", |
| 3681 | "src/f32-gemm/gen-inc/1x8s4inc-minmax-neonfma.c", |
| 3682 | "src/f32-gemm/gen-inc/4x8inc-minmax-neonfma-dup-ld64.c", |
| 3683 | "src/f32-gemm/gen-inc/4x8inc-minmax-neonfma-dup-ld128.c", |
| 3684 | "src/f32-gemm/gen-inc/4x8s4inc-minmax-neonfma.c", |
| 3685 | "src/f32-gemm/gen-inc/6x8inc-minmax-neonfma-dup-ld64.c", |
| 3686 | "src/f32-gemm/gen-inc/6x8inc-minmax-neonfma-dup-ld128.c", |
| 3687 | "src/f32-gemm/gen-inc/6x8s4inc-minmax-neonfma.c", |
| 3688 | "src/f32-gemm/gen-inc/8x8s4inc-minmax-neonfma.c", |
| 3689 | "src/f32-gemm/gen/1x8-minmax-neonfma-dup-ld64.c", |
| 3690 | "src/f32-gemm/gen/1x8s4-minmax-neonfma.c", |
| 3691 | "src/f32-gemm/gen/4x8-minmax-neonfma-dup-ld64.c", |
| 3692 | "src/f32-gemm/gen/4x8-minmax-neonfma-dup-ld128.c", |
| 3693 | "src/f32-gemm/gen/4x8s4-minmax-neonfma.c", |
| 3694 | "src/f32-gemm/gen/6x8-minmax-neonfma-dup-ld64.c", |
| 3695 | "src/f32-gemm/gen/6x8-minmax-neonfma-dup-ld128.c", |
| 3696 | "src/f32-gemm/gen/6x8s4-minmax-neonfma.c", |
| 3697 | "src/f32-gemm/gen/8x8s4-minmax-neonfma.c", |
Artsiom Ablavatski | 2202c81 | 2021-01-22 14:16:43 -0800 | [diff] [blame] | 3698 | "src/f32-ibilinear-chw/gen/neonfma-p4.c", |
| 3699 | "src/f32-ibilinear-chw/gen/neonfma-p8.c", |
Frank Barchard | 8247e21 | 2021-02-03 18:12:33 -0800 | [diff] [blame] | 3700 | "src/f32-ibilinear/gen/neonfma-c4.c", |
| 3701 | "src/f32-ibilinear/gen/neonfma-c8.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 3702 | "src/f32-igemm/gen/1x8-minmax-neonfma-dup-ld64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3703 | "src/f32-igemm/gen/1x8s4-minmax-neonfma.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 3704 | "src/f32-igemm/gen/4x8-minmax-neonfma-dup-ld64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3705 | "src/f32-igemm/gen/4x8-minmax-neonfma-dup-ld128.c", |
| 3706 | "src/f32-igemm/gen/4x8s4-minmax-neonfma.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 3707 | "src/f32-igemm/gen/6x8-minmax-neonfma-dup-ld64.c", |
| 3708 | "src/f32-igemm/gen/6x8-minmax-neonfma-dup-ld128.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 3709 | "src/f32-igemm/gen/6x8s4-minmax-neonfma.c", |
| 3710 | "src/f32-igemm/gen/8x8s4-minmax-neonfma.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 3711 | "src/f32-ppmm/gen/4x8-minmax-neonfma.c", |
| 3712 | "src/f32-ppmm/gen/8x8-minmax-neonfma.c", |
Marat Dukhan | 5999c92 | 2022-01-05 18:10:20 -0800 | [diff] [blame] | 3713 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-lut64-p2-x4.c", |
| 3714 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-lut64-p2-x8-acc2.c", |
| 3715 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-lut64-p2-x8.c", |
| 3716 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-lut64-p2-x12-acc2.c", |
| 3717 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-lut64-p2-x12-acc3.c", |
| 3718 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-lut64-p2-x12.c", |
| 3719 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-lut64-p2-x16-acc2.c", |
| 3720 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-lut64-p2-x16-acc4.c", |
| 3721 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-lut64-p2-x16.c", |
| 3722 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-lut64-p2-x20-acc2.c", |
| 3723 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-lut64-p2-x20-acc5.c", |
| 3724 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-lut64-p2-x20.c", |
| 3725 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-p5-x4.c", |
| 3726 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-p5-x8-acc2.c", |
| 3727 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-p5-x8.c", |
| 3728 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-p5-x12-acc2.c", |
| 3729 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-p5-x12-acc3.c", |
| 3730 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-p5-x12.c", |
| 3731 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-p5-x16-acc2.c", |
| 3732 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-p5-x16-acc4.c", |
| 3733 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-p5-x16.c", |
| 3734 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-p5-x20-acc2.c", |
| 3735 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-p5-x20-acc5.c", |
| 3736 | "src/f32-raddstoreexpminusmax/gen/neonfma-rr1-p5-x20.c", |
Marat Dukhan | 2fa7a0c | 2020-12-06 19:09:02 -0800 | [diff] [blame] | 3737 | "src/f32-spmm/gen/4x1-minmax-neonfma-pipelined.c", |
| 3738 | "src/f32-spmm/gen/4x1-minmax-neonfma-x2.c", |
| 3739 | "src/f32-spmm/gen/4x1-minmax-neonfma.c", |
| 3740 | "src/f32-spmm/gen/8x1-minmax-neonfma-pipelined.c", |
| 3741 | "src/f32-spmm/gen/8x1-minmax-neonfma-x2.c", |
| 3742 | "src/f32-spmm/gen/8x1-minmax-neonfma.c", |
| 3743 | "src/f32-spmm/gen/12x1-minmax-neonfma.c", |
| 3744 | "src/f32-spmm/gen/16x1-minmax-neonfma-pipelined.c", |
| 3745 | "src/f32-spmm/gen/16x1-minmax-neonfma-x2.c", |
| 3746 | "src/f32-spmm/gen/16x1-minmax-neonfma.c", |
| 3747 | "src/f32-spmm/gen/32x1-minmax-neonfma-pipelined.c", |
| 3748 | "src/f32-spmm/gen/32x1-minmax-neonfma-x2.c", |
| 3749 | "src/f32-spmm/gen/32x1-minmax-neonfma.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 3750 | "src/f32-velu/gen/velu-neonfma-rr1-lut16-p3-x4.c", |
| 3751 | "src/f32-velu/gen/velu-neonfma-rr1-lut16-p3-x8.c", |
| 3752 | "src/f32-velu/gen/velu-neonfma-rr1-lut16-p3-x12.c", |
| 3753 | "src/f32-velu/gen/velu-neonfma-rr1-lut16-p3-x16.c", |
| 3754 | "src/f32-velu/gen/velu-neonfma-rr1-lut16-p3-x20.c", |
| 3755 | "src/f32-velu/gen/velu-neonfma-rr1-lut16-p3-x24.c", |
| 3756 | "src/f32-velu/gen/velu-neonfma-rr1-p6-x4.c", |
| 3757 | "src/f32-velu/gen/velu-neonfma-rr1-p6-x8.c", |
| 3758 | "src/f32-velu/gen/velu-neonfma-rr1-p6-x12.c", |
| 3759 | "src/f32-velu/gen/velu-neonfma-rr1-p6-x16.c", |
| 3760 | "src/f32-velu/gen/velu-neonfma-rr1-p6-x20.c", |
| 3761 | "src/f32-velu/gen/velu-neonfma-rr1-p6-x24.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 3762 | "src/f32-vmulcaddc/gen/c4-minmax-neonfma-2x.c", |
| 3763 | "src/f32-vmulcaddc/gen/c8-minmax-neonfma-2x.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 3764 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr1recps1fma-x4.c", |
| 3765 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr1recps1fma-x8.c", |
| 3766 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr1recps1fma-x12.c", |
| 3767 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr1recps1fma-x16.c", |
| 3768 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr1recps1fma-x20.c", |
| 3769 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr1recps1fma-x24.c", |
| 3770 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2fma-x4.c", |
| 3771 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2fma-x8.c", |
| 3772 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2fma-x12.c", |
| 3773 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2fma-x16.c", |
| 3774 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2fma-x20.c", |
| 3775 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2fma-x24.c", |
| 3776 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2recps-x4.c", |
| 3777 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2recps-x8.c", |
| 3778 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2recps-x12.c", |
| 3779 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2recps-x16.c", |
| 3780 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2recps-x20.c", |
| 3781 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2recps-x24.c", |
| 3782 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr1recps1fma-x4.c", |
| 3783 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr1recps1fma-x8.c", |
| 3784 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr1recps1fma-x12.c", |
| 3785 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr1recps1fma-x16.c", |
| 3786 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr1recps1fma-x20.c", |
| 3787 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr1recps1fma-x24.c", |
| 3788 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2fma-x4.c", |
| 3789 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2fma-x8.c", |
| 3790 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2fma-x12.c", |
| 3791 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2fma-x16.c", |
| 3792 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2fma-x20.c", |
| 3793 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2fma-x24.c", |
| 3794 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2recps-x4.c", |
| 3795 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2recps-x8.c", |
| 3796 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2recps-x12.c", |
| 3797 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2recps-x16.c", |
| 3798 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2recps-x20.c", |
| 3799 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2recps-x24.c", |
| 3800 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr1recps1fma-x4.c", |
| 3801 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr1recps1fma-x8.c", |
| 3802 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr1recps1fma-x12.c", |
| 3803 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr1recps1fma-x16.c", |
| 3804 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr1recps1fma-x20.c", |
| 3805 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr1recps1fma-x24.c", |
| 3806 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2fma-x4.c", |
| 3807 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2fma-x8.c", |
| 3808 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2fma-x12.c", |
| 3809 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2fma-x16.c", |
| 3810 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2fma-x20.c", |
| 3811 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2fma-x24.c", |
| 3812 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2recps-x4.c", |
| 3813 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2recps-x8.c", |
| 3814 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2recps-x12.c", |
| 3815 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2recps-x16.c", |
| 3816 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2recps-x20.c", |
| 3817 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2recps-x24.c", |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 3818 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x4.c", |
| 3819 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x8.c", |
| 3820 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x12.c", |
| 3821 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x16.c", |
| 3822 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x20.c", |
| 3823 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x24.c", |
| 3824 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x28.c", |
| 3825 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x32.c", |
| 3826 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x36.c", |
| 3827 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x40.c", |
| 3828 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x4.c", |
| 3829 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x8.c", |
| 3830 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x12.c", |
| 3831 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x16.c", |
| 3832 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x20.c", |
| 3833 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x24.c", |
| 3834 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x28.c", |
| 3835 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x32.c", |
| 3836 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x36.c", |
| 3837 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x40.c", |
Marat Dukhan | b7633f2 | 2020-11-20 16:34:56 -0800 | [diff] [blame] | 3838 | "src/math/exp-neonfma-rr2-lut64-p2.c", |
| 3839 | "src/math/exp-neonfma-rr2-p5.c", |
Frank Barchard | e7223ee | 2020-12-04 19:04:01 -0800 | [diff] [blame] | 3840 | "src/math/expm1minus-neonfma-rr1-lut16-p3.c", |
| 3841 | "src/math/expm1minus-neonfma-rr1-p6.c", |
Marat Dukhan | 9dd119a | 2020-11-20 18:20:04 -0800 | [diff] [blame] | 3842 | "src/math/expminus-neonfma-rr2-lut64-p2.c", |
| 3843 | "src/math/expminus-neonfma-rr2-lut2048-p1.c", |
| 3844 | "src/math/expminus-neonfma-rr2-p5.c", |
Marat Dukhan | 77221d3 | 2020-01-06 10:04:39 -0800 | [diff] [blame] | 3845 | "src/math/sigmoid-neonfma-rr1-lut64-p2-nr1recps1fma.c", |
| 3846 | "src/math/sigmoid-neonfma-rr1-lut64-p2-nr2fma.c", |
| 3847 | "src/math/sigmoid-neonfma-rr1-lut64-p2-nr2recps.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3848 | "src/math/sigmoid-neonfma-rr1-lut2048-p1-nr1recps1fma.c", |
| 3849 | "src/math/sigmoid-neonfma-rr1-lut2048-p1-nr2fma.c", |
| 3850 | "src/math/sigmoid-neonfma-rr1-lut2048-p1-nr2recps.c", |
Marat Dukhan | 77221d3 | 2020-01-06 10:04:39 -0800 | [diff] [blame] | 3851 | "src/math/sigmoid-neonfma-rr1-p5-nr1recps1fma.c", |
| 3852 | "src/math/sigmoid-neonfma-rr1-p5-nr2fma.c", |
| 3853 | "src/math/sigmoid-neonfma-rr1-p5-nr2recps.c", |
Marat Dukhan | 77221d3 | 2020-01-06 10:04:39 -0800 | [diff] [blame] | 3854 | "src/math/sigmoid-neonfma-rr2-lut64-p2-nr1recps1fma.c", |
| 3855 | "src/math/sigmoid-neonfma-rr2-lut64-p2-nr2fma.c", |
| 3856 | "src/math/sigmoid-neonfma-rr2-lut64-p2-nr2recps.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3857 | "src/math/sigmoid-neonfma-rr2-lut2048-p1-nr1recps1fma.c", |
| 3858 | "src/math/sigmoid-neonfma-rr2-lut2048-p1-nr2fma.c", |
| 3859 | "src/math/sigmoid-neonfma-rr2-lut2048-p1-nr2recps.c", |
Marat Dukhan | 77221d3 | 2020-01-06 10:04:39 -0800 | [diff] [blame] | 3860 | "src/math/sigmoid-neonfma-rr2-p5-nr1recps1fma.c", |
| 3861 | "src/math/sigmoid-neonfma-rr2-p5-nr2fma.c", |
| 3862 | "src/math/sigmoid-neonfma-rr2-p5-nr2recps.c", |
Marat Dukhan | 8400076 | 2020-06-29 18:38:43 -0700 | [diff] [blame] | 3863 | "src/math/sqrt-neonfma-nr1fma.c", |
Marat Dukhan | 8400076 | 2020-06-29 18:38:43 -0700 | [diff] [blame] | 3864 | "src/math/sqrt-neonfma-nr1rsqrts1fma1adj.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3865 | "src/math/sqrt-neonfma-nr2fma.c", |
| 3866 | "src/math/sqrt-neonfma-nr2fma1adj.c", |
| 3867 | "src/math/sqrt-neonfma-nr3fma.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 3868 | ] |
| 3869 | |
Marat Dukhan | f718232 | 2021-09-09 18:53:46 -0700 | [diff] [blame] | 3870 | PROD_AARCH64_NEON_MICROKERNEL_SRCS = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3871 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-neonfma-2x2.c", |
| 3872 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-3x4.c", |
| 3873 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-2x4-acc2.c", |
| 3874 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-4x4.c", |
| 3875 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-1x4-acc2.c", |
| 3876 | "src/f32-gemm/gen/1x8-minmax-neonfma-lane-ld64.c", |
| 3877 | "src/f32-gemm/gen/4x2-minmax-neonfma-lane-ld64.c", |
| 3878 | "src/f32-gemm/gen/6x8-minmax-neonfma-lane-ld64.c", |
| 3879 | "src/f32-igemm/gen/1x8-minmax-neonfma-lane-ld64.c", |
| 3880 | "src/f32-igemm/gen/4x2-minmax-neonfma-lane-ld64.c", |
| 3881 | "src/f32-igemm/gen/6x8-minmax-neonfma-lane-ld64.c", |
| 3882 | "src/f32-spmm/gen/32x2-minmax-neonfma.c", |
| 3883 | "src/f32-spmm/gen/32x4-minmax-neonfma.c", |
| 3884 | "src/f32-vbinary/gen/vdiv-minmax-neon-x8.c", |
| 3885 | "src/f32-vbinary/gen/vdivc-minmax-neon-x8.c", |
| 3886 | "src/f32-vbinary/gen/vrdivc-minmax-neon-x8.c", |
| 3887 | "src/f32-vsqrt/gen/neon-sqrt-x4.c", |
Marat Dukhan | 98e054b | 2021-09-13 09:43:50 -0700 | [diff] [blame] | 3888 | "src/x8-lut/gen/lut-neon-tbx128x4-x64.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3889 | ] |
| 3890 | |
Marat Dukhan | f718232 | 2021-09-09 18:53:46 -0700 | [diff] [blame] | 3891 | ALL_AARCH64_NEON_MICROKERNEL_SRCS = [ |
Marat Dukhan | 56b10cd | 2020-05-18 09:35:49 -0700 | [diff] [blame] | 3892 | "src/f32-conv-hwc/gen/3x3s2p0p1c3x4-neonfma-2x1.c", |
Marat Dukhan | ce7a3f8 | 2020-05-17 21:46:44 -0700 | [diff] [blame] | 3893 | "src/f32-conv-hwc/gen/3x3s2p0p1c3x4-neonfma-2x2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3894 | "src/f32-conv-hwc/gen/3x3s2p0p1c3x8-neonfma-2x1.c", |
Marat Dukhan | ce7a3f8 | 2020-05-17 21:46:44 -0700 | [diff] [blame] | 3895 | "src/f32-conv-hwc/gen/3x3s2p0p1c3x8-neonfma-2x2.c", |
Marat Dukhan | 56b10cd | 2020-05-18 09:35:49 -0700 | [diff] [blame] | 3896 | "src/f32-conv-hwc/gen/3x3s2p1c3x4-neonfma-2x1.c", |
Marat Dukhan | ce7a3f8 | 2020-05-17 21:46:44 -0700 | [diff] [blame] | 3897 | "src/f32-conv-hwc/gen/3x3s2p1c3x4-neonfma-2x2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3898 | "src/f32-conv-hwc/gen/3x3s2p1c3x8-neonfma-2x1.c", |
Marat Dukhan | ce7a3f8 | 2020-05-17 21:46:44 -0700 | [diff] [blame] | 3899 | "src/f32-conv-hwc/gen/3x3s2p1c3x8-neonfma-2x2.c", |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 3900 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-neonfma-2x2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 3901 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-1x4-acc2.c", |
| 3902 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-1x4-acc3.c", |
| 3903 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-1x4-acc4.c", |
Marat Dukhan | 1268a24 | 2020-10-24 00:36:32 -0700 | [diff] [blame] | 3904 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-1x4.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 3905 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-2x4-acc2.c", |
Marat Dukhan | 1268a24 | 2020-10-24 00:36:32 -0700 | [diff] [blame] | 3906 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-2x4.c", |
| 3907 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-3x4.c", |
| 3908 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-4x4.c", |
| 3909 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-5x4.c", |
| 3910 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-6x4.c", |
Marat Dukhan | 82f0c32 | 2020-10-25 19:17:35 -0700 | [diff] [blame] | 3911 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-1x4-acc2.c", |
| 3912 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-1x4-acc3.c", |
| 3913 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-1x4-acc4.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 3914 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-1x4.c", |
Marat Dukhan | 82f0c32 | 2020-10-25 19:17:35 -0700 | [diff] [blame] | 3915 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-2x4-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 3916 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-2x4.c", |
| 3917 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-3x4.c", |
| 3918 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-4x4.c", |
Marat Dukhan | 149f0ea | 2020-10-26 12:50:33 -0700 | [diff] [blame] | 3919 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-1x4-acc2.c", |
| 3920 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-1x4-acc3.c", |
| 3921 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-1x4-acc4.c", |
| 3922 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-1x4-acc5.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 3923 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-1x4.c", |
Marat Dukhan | 149f0ea | 2020-10-26 12:50:33 -0700 | [diff] [blame] | 3924 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-2x4-acc2.c", |
| 3925 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-2x4-acc3.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 3926 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-2x4.c", |
Marat Dukhan | 149f0ea | 2020-10-26 12:50:33 -0700 | [diff] [blame] | 3927 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-3x4-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 3928 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-3x4.c", |
Marat Dukhan | 149f0ea | 2020-10-26 12:50:33 -0700 | [diff] [blame] | 3929 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-4x4-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 3930 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-4x4.c", |
| 3931 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-5x4.c", |
Marat Dukhan | 30d4b25 | 2020-10-29 16:33:22 -0700 | [diff] [blame] | 3932 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-1x4-acc2.c", |
| 3933 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-1x4-acc3.c", |
| 3934 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-1x4-acc4.c", |
| 3935 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-1x4-acc5.c", |
| 3936 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-1x4.c", |
| 3937 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-2x4-acc2.c", |
| 3938 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-2x4-acc3.c", |
| 3939 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-2x4.c", |
Marat Dukhan | 30d4b25 | 2020-10-29 16:33:22 -0700 | [diff] [blame] | 3940 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-3x4-acc2.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 3941 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-3x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3942 | "src/f32-gemm/gen-inc/1x8inc-minmax-neonfma-lane-ld64.c", |
| 3943 | "src/f32-gemm/gen-inc/4x8inc-minmax-neonfma-lane-ld64.c", |
| 3944 | "src/f32-gemm/gen-inc/4x8inc-minmax-neonfma-lane-ld128.c", |
| 3945 | "src/f32-gemm/gen-inc/5x8inc-minmax-neonfma-lane-ld64.c", |
| 3946 | "src/f32-gemm/gen-inc/6x8inc-minmax-neonfma-lane-ld64.c", |
| 3947 | "src/f32-gemm/gen-inc/6x8inc-minmax-neonfma-lane-ld128.c", |
| 3948 | "src/f32-gemm/gen/1x8-minmax-neonfma-lane-ld64.c", |
| 3949 | "src/f32-gemm/gen/4x2-minmax-neonfma-lane-ld64.c", |
| 3950 | "src/f32-gemm/gen/4x8-minmax-neonfma-lane-ld64.c", |
| 3951 | "src/f32-gemm/gen/4x8-minmax-neonfma-lane-ld128.c", |
| 3952 | "src/f32-gemm/gen/5x8-minmax-neonfma-lane-ld64.c", |
| 3953 | "src/f32-gemm/gen/6x8-minmax-neonfma-lane-ld64.c", |
| 3954 | "src/f32-gemm/gen/6x8-minmax-neonfma-lane-ld128.c", |
| 3955 | "src/f32-igemm/gen/1x8-minmax-neonfma-lane-ld64.c", |
| 3956 | "src/f32-igemm/gen/4x2-minmax-neonfma-lane-ld64.c", |
| 3957 | "src/f32-igemm/gen/4x4-minmax-neonfma-lane-ld64.c", |
| 3958 | "src/f32-igemm/gen/4x8-minmax-neonfma-lane-ld64.c", |
| 3959 | "src/f32-igemm/gen/4x8-minmax-neonfma-lane-ld128.c", |
| 3960 | "src/f32-igemm/gen/6x8-minmax-neonfma-lane-ld64.c", |
| 3961 | "src/f32-igemm/gen/6x8-minmax-neonfma-lane-ld128.c", |
Marat Dukhan | 355ab43 | 2020-04-09 19:01:52 -0700 | [diff] [blame] | 3962 | "src/f32-spmm/gen/4x2-minmax-neonfma.c", |
| 3963 | "src/f32-spmm/gen/4x4-minmax-neonfma.c", |
Marat Dukhan | 355ab43 | 2020-04-09 19:01:52 -0700 | [diff] [blame] | 3964 | "src/f32-spmm/gen/8x2-minmax-neonfma.c", |
| 3965 | "src/f32-spmm/gen/8x4-minmax-neonfma.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3966 | "src/f32-spmm/gen/12x2-minmax-neonfma.c", |
| 3967 | "src/f32-spmm/gen/12x4-minmax-neonfma.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3968 | "src/f32-spmm/gen/16x2-minmax-neonfma.c", |
| 3969 | "src/f32-spmm/gen/16x4-minmax-neonfma.c", |
Frank Barchard | 846c0c6 | 2020-10-26 15:01:39 -0700 | [diff] [blame] | 3970 | "src/f32-spmm/gen/32x2-minmax-neonfma.c", |
| 3971 | "src/f32-spmm/gen/32x4-minmax-neonfma.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3972 | "src/f32-vbinary/gen/vdiv-minmax-neon-x4.c", |
| 3973 | "src/f32-vbinary/gen/vdiv-minmax-neon-x8.c", |
| 3974 | "src/f32-vbinary/gen/vdivc-minmax-neon-x4.c", |
| 3975 | "src/f32-vbinary/gen/vdivc-minmax-neon-x8.c", |
| 3976 | "src/f32-vbinary/gen/vrdivc-minmax-neon-x4.c", |
| 3977 | "src/f32-vbinary/gen/vrdivc-minmax-neon-x8.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 3978 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-div-x4.c", |
| 3979 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-div-x8.c", |
| 3980 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-div-x12.c", |
| 3981 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-div-x16.c", |
| 3982 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-div-x20.c", |
| 3983 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-div-x24.c", |
| 3984 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-div-x4.c", |
| 3985 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-div-x8.c", |
| 3986 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-div-x12.c", |
| 3987 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-div-x16.c", |
| 3988 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-div-x20.c", |
| 3989 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-div-x24.c", |
| 3990 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-div-x4.c", |
| 3991 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-div-x8.c", |
| 3992 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-div-x12.c", |
| 3993 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-div-x16.c", |
| 3994 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-div-x20.c", |
| 3995 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-div-x24.c", |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 3996 | "src/f32-vsqrt/gen/neon-sqrt-x4.c", |
| 3997 | "src/f32-vsqrt/gen/neon-sqrt-x8.c", |
Marat Dukhan | 77221d3 | 2020-01-06 10:04:39 -0800 | [diff] [blame] | 3998 | "src/math/sigmoid-neonfma-rr1-lut64-p2-div.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3999 | "src/math/sigmoid-neonfma-rr1-lut2048-p1-div.c", |
Marat Dukhan | 77221d3 | 2020-01-06 10:04:39 -0800 | [diff] [blame] | 4000 | "src/math/sigmoid-neonfma-rr1-p5-div.c", |
Marat Dukhan | 77221d3 | 2020-01-06 10:04:39 -0800 | [diff] [blame] | 4001 | "src/math/sigmoid-neonfma-rr2-lut64-p2-div.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4002 | "src/math/sigmoid-neonfma-rr2-lut2048-p1-div.c", |
Marat Dukhan | 77221d3 | 2020-01-06 10:04:39 -0800 | [diff] [blame] | 4003 | "src/math/sigmoid-neonfma-rr2-p5-div.c", |
Marat Dukhan | f718232 | 2021-09-09 18:53:46 -0700 | [diff] [blame] | 4004 | "src/x8-lut/gen/lut-neon-tbx128x4-x16.c", |
| 4005 | "src/x8-lut/gen/lut-neon-tbx128x4-x32.c", |
| 4006 | "src/x8-lut/gen/lut-neon-tbx128x4-x48.c", |
| 4007 | "src/x8-lut/gen/lut-neon-tbx128x4-x64.c", |
Alan Kelly | ed90216 | 2022-01-05 01:51:30 -0800 | [diff] [blame] | 4008 | "src/x32-transpose/4x4-aarch64-tbl.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 4009 | ] |
| 4010 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4011 | PROD_NEONV8_MICROKERNEL_SRCS = [ |
Frank Barchard | cb052a3 | 2021-12-10 14:16:33 -0800 | [diff] [blame] | 4012 | "src/f32-qs8-vcvt/gen/vcvt-neonv8-x32.c", |
| 4013 | "src/f32-qu8-vcvt/gen/vcvt-neonv8-x32.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4014 | "src/f32-vrnd/gen/vrndd-neonv8-x8.c", |
| 4015 | "src/f32-vrnd/gen/vrndne-neonv8-x8.c", |
| 4016 | "src/f32-vrnd/gen/vrndu-neonv8-x8.c", |
| 4017 | "src/f32-vrnd/gen/vrndz-neonv8-x8.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4018 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-neonv8-mla8-ld64.c", |
Frank Barchard | 7da8b02 | 2021-08-31 09:49:10 -0700 | [diff] [blame] | 4019 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neonv8-mla8-ld64.c", |
| 4020 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neonv8-mla8-ld64.c", |
Frank Barchard | f290a14 | 2022-01-05 01:08:37 -0800 | [diff] [blame] | 4021 | "src/qc8-gemm/gen/1x8-minmax-fp32-neonv8-mlal-lane-prfm.c", |
| 4022 | "src/qc8-gemm/gen/1x8-minmax-fp32-neonv8-mlal-lane.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4023 | "src/qc8-gemm/gen/1x8c2s4-minmax-fp32-neonv8-mlal.c", |
| 4024 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-neonv8-mlal.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4025 | "src/qc8-gemm/gen/1x16-minmax-fp32-neonv8-mlal-lane.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4026 | "src/qc8-gemm/gen/2x8c2s4-minmax-fp32-neonv8-mlal.c", |
| 4027 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-neonv8-mlal.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4028 | "src/qc8-gemm/gen/4x16-minmax-fp32-neonv8-mlal-lane.c", |
Frank Barchard | f290a14 | 2022-01-05 01:08:37 -0800 | [diff] [blame] | 4029 | "src/qc8-igemm/gen/1x8-minmax-fp32-neonv8-mlal-lane-prfm.c", |
| 4030 | "src/qc8-igemm/gen/1x8-minmax-fp32-neonv8-mlal-lane.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4031 | "src/qc8-igemm/gen/1x8c2s4-minmax-fp32-neonv8-mlal.c", |
| 4032 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-neonv8-mlal.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4033 | "src/qc8-igemm/gen/1x16-minmax-fp32-neonv8-mlal-lane.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4034 | "src/qc8-igemm/gen/2x8c2s4-minmax-fp32-neonv8-mlal.c", |
| 4035 | "src/qc8-igemm/gen/2x8c8-minmax-fp32-neonv8-mlal.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4036 | "src/qc8-igemm/gen/4x16-minmax-fp32-neonv8-mlal-lane.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 4037 | "src/qs8-vmul/gen/minmax-fp32-neonv8-ld64-x16.c", |
| 4038 | "src/qs8-vmulc/gen/minmax-fp32-neonv8-ld64-x16.c", |
| 4039 | "src/qu8-vmul/gen/minmax-fp32-neonv8-ld64-x16.c", |
| 4040 | "src/qu8-vmulc/gen/minmax-fp32-neonv8-ld64-x16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4041 | ] |
| 4042 | |
| 4043 | ALL_NEONV8_MICROKERNEL_SRCS = [ |
Marat Dukhan | 3df14d3 | 2021-12-01 13:05:51 -0800 | [diff] [blame] | 4044 | "src/f32-qs8-vcvt/gen/vcvt-neonv8-x8.c", |
| 4045 | "src/f32-qs8-vcvt/gen/vcvt-neonv8-x16.c", |
| 4046 | "src/f32-qs8-vcvt/gen/vcvt-neonv8-x24.c", |
| 4047 | "src/f32-qs8-vcvt/gen/vcvt-neonv8-x32.c", |
| 4048 | "src/f32-qu8-vcvt/gen/vcvt-neonv8-x8.c", |
| 4049 | "src/f32-qu8-vcvt/gen/vcvt-neonv8-x16.c", |
| 4050 | "src/f32-qu8-vcvt/gen/vcvt-neonv8-x24.c", |
| 4051 | "src/f32-qu8-vcvt/gen/vcvt-neonv8-x32.c", |
Frank Barchard | cb052a3 | 2021-12-10 14:16:33 -0800 | [diff] [blame] | 4052 | "src/f32-vrnd/gen/vrndd-neonv8-x4.c", |
| 4053 | "src/f32-vrnd/gen/vrndd-neonv8-x8.c", |
| 4054 | "src/f32-vrnd/gen/vrndne-neonv8-x4.c", |
| 4055 | "src/f32-vrnd/gen/vrndne-neonv8-x8.c", |
| 4056 | "src/f32-vrnd/gen/vrndu-neonv8-x4.c", |
| 4057 | "src/f32-vrnd/gen/vrndu-neonv8-x8.c", |
| 4058 | "src/f32-vrnd/gen/vrndz-neonv8-x4.c", |
| 4059 | "src/f32-vrnd/gen/vrndz-neonv8-x8.c", |
Marat Dukhan | d24301d | 2021-12-02 00:13:45 -0800 | [diff] [blame] | 4060 | "src/math/cvt-f32-qs8-neonv8.c", |
| 4061 | "src/math/cvt-f32-qu8-neonv8.c", |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 4062 | "src/math/roundd-neonv8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4063 | "src/math/roundne-neonv8.c", |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 4064 | "src/math/roundu-neonv8.c", |
Marat Dukhan | 2dbb944 | 2020-05-12 20:43:43 -0700 | [diff] [blame] | 4065 | "src/math/roundz-neonv8.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 4066 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-neonv8-mla8-ld64.c", |
| 4067 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-neonv8-mul8-ld64.c", |
Marat Dukhan | 59af581 | 2021-06-29 18:09:57 -0700 | [diff] [blame] | 4068 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-neonv8-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 4069 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-neonv8-mla8-ld64.c", |
| 4070 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-neonv8-mul8-ld64.c", |
Marat Dukhan | 59af581 | 2021-06-29 18:09:57 -0700 | [diff] [blame] | 4071 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-neonv8-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 4072 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neonv8-mla8-ld64.c", |
| 4073 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neonv8-mla8-ld128.c", |
| 4074 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neonv8-mul8-ld64.c", |
| 4075 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neonv8-mul8-ld128.c", |
Marat Dukhan | 59af581 | 2021-06-29 18:09:57 -0700 | [diff] [blame] | 4076 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neonv8-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 4077 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neonv8-mla8-ld64.c", |
| 4078 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neonv8-mla8-ld128.c", |
| 4079 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neonv8-mul8-ld64.c", |
| 4080 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neonv8-mul8-ld128.c", |
Marat Dukhan | 59af581 | 2021-06-29 18:09:57 -0700 | [diff] [blame] | 4081 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neonv8-mul16.c", |
| 4082 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-neonv8-mul16.c", |
| 4083 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-neonv8-mul16.c", |
| 4084 | "src/qc8-dwconv/gen/up32x9-minmax-fp32-neonv8-mul16.c", |
| 4085 | "src/qc8-dwconv/gen/up32x25-minmax-fp32-neonv8-mul16.c", |
Frank Barchard | f623740 | 2022-01-05 00:26:09 -0800 | [diff] [blame] | 4086 | "src/qc8-gemm/gen/1x8-minmax-fp32-neonv8-mlal-lane-prfm.c", |
| 4087 | "src/qc8-gemm/gen/1x8-minmax-fp32-neonv8-mlal-lane.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4088 | "src/qc8-gemm/gen/1x8c2-minmax-fp32-neonv8-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 4089 | "src/qc8-gemm/gen/1x8c2-minmax-fp32-neonv8-mlal-ld1r.c", |
| 4090 | "src/qc8-gemm/gen/1x8c2-minmax-fp32-neonv8-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 4091 | "src/qc8-gemm/gen/1x8c2-minmax-fp32-neonv8-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4092 | "src/qc8-gemm/gen/1x8c2s4-minmax-fp32-neonv8-mlal.c", |
| 4093 | "src/qc8-gemm/gen/1x8c4-minmax-fp32-neonv8-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 4094 | "src/qc8-gemm/gen/1x8c4-minmax-fp32-neonv8-mlal-ld1r.c", |
| 4095 | "src/qc8-gemm/gen/1x8c4-minmax-fp32-neonv8-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4096 | "src/qc8-gemm/gen/1x8c4s2-minmax-fp32-neonv8-mlal.c", |
| 4097 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-neonv8-mlal.c", |
Frank Barchard | f623740 | 2022-01-05 00:26:09 -0800 | [diff] [blame] | 4098 | "src/qc8-gemm/gen/1x16-minmax-fp32-neonv8-mlal-lane-prfm.c", |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 4099 | "src/qc8-gemm/gen/1x16-minmax-fp32-neonv8-mlal-lane.c", |
Frank Barchard | f623740 | 2022-01-05 00:26:09 -0800 | [diff] [blame] | 4100 | "src/qc8-gemm/gen/2x8-minmax-fp32-neonv8-mlal-lane-prfm.c", |
| 4101 | "src/qc8-gemm/gen/2x8-minmax-fp32-neonv8-mlal-lane.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4102 | "src/qc8-gemm/gen/2x8c2-minmax-fp32-neonv8-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 4103 | "src/qc8-gemm/gen/2x8c2-minmax-fp32-neonv8-mlal-ld1r.c", |
| 4104 | "src/qc8-gemm/gen/2x8c2-minmax-fp32-neonv8-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 4105 | "src/qc8-gemm/gen/2x8c2-minmax-fp32-neonv8-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4106 | "src/qc8-gemm/gen/2x8c2s4-minmax-fp32-neonv8-mlal.c", |
| 4107 | "src/qc8-gemm/gen/2x8c4-minmax-fp32-neonv8-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 4108 | "src/qc8-gemm/gen/2x8c4-minmax-fp32-neonv8-mlal-ld1r.c", |
| 4109 | "src/qc8-gemm/gen/2x8c4-minmax-fp32-neonv8-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4110 | "src/qc8-gemm/gen/2x8c4s2-minmax-fp32-neonv8-mlal.c", |
| 4111 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-neonv8-mlal.c", |
Frank Barchard | f623740 | 2022-01-05 00:26:09 -0800 | [diff] [blame] | 4112 | "src/qc8-gemm/gen/2x16-minmax-fp32-neonv8-mlal-lane-prfm.c", |
| 4113 | "src/qc8-gemm/gen/2x16-minmax-fp32-neonv8-mlal-lane.c", |
| 4114 | "src/qc8-gemm/gen/3x8-minmax-fp32-neonv8-mlal-lane-prfm.c", |
| 4115 | "src/qc8-gemm/gen/3x8-minmax-fp32-neonv8-mlal-lane.c", |
| 4116 | "src/qc8-gemm/gen/3x16-minmax-fp32-neonv8-mlal-lane-prfm.c", |
| 4117 | "src/qc8-gemm/gen/3x16-minmax-fp32-neonv8-mlal-lane.c", |
| 4118 | "src/qc8-gemm/gen/4x8-minmax-fp32-neonv8-mlal-lane-prfm.c", |
| 4119 | "src/qc8-gemm/gen/4x8-minmax-fp32-neonv8-mlal-lane.c", |
| 4120 | "src/qc8-gemm/gen/4x16-minmax-fp32-neonv8-mlal-lane-prfm.c", |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 4121 | "src/qc8-gemm/gen/4x16-minmax-fp32-neonv8-mlal-lane.c", |
Frank Barchard | f623740 | 2022-01-05 00:26:09 -0800 | [diff] [blame] | 4122 | "src/qc8-gemm/gen/6x8-minmax-fp32-neonv8-mlal-lane-prfm.c", |
| 4123 | "src/qc8-gemm/gen/6x8-minmax-fp32-neonv8-mlal-lane.c", |
| 4124 | "src/qc8-gemm/gen/6x16-minmax-fp32-neonv8-mlal-lane-prfm.c", |
| 4125 | "src/qc8-gemm/gen/6x16-minmax-fp32-neonv8-mlal-lane.c", |
| 4126 | "src/qc8-igemm/gen/1x8-minmax-fp32-neonv8-mlal-lane-prfm.c", |
| 4127 | "src/qc8-igemm/gen/1x8-minmax-fp32-neonv8-mlal-lane.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4128 | "src/qc8-igemm/gen/1x8c2-minmax-fp32-neonv8-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 4129 | "src/qc8-igemm/gen/1x8c2-minmax-fp32-neonv8-mlal-ld1r.c", |
| 4130 | "src/qc8-igemm/gen/1x8c2-minmax-fp32-neonv8-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 4131 | "src/qc8-igemm/gen/1x8c2-minmax-fp32-neonv8-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4132 | "src/qc8-igemm/gen/1x8c2s4-minmax-fp32-neonv8-mlal.c", |
| 4133 | "src/qc8-igemm/gen/1x8c4-minmax-fp32-neonv8-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 4134 | "src/qc8-igemm/gen/1x8c4-minmax-fp32-neonv8-mlal-ld1r.c", |
| 4135 | "src/qc8-igemm/gen/1x8c4-minmax-fp32-neonv8-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4136 | "src/qc8-igemm/gen/1x8c4s2-minmax-fp32-neonv8-mlal.c", |
| 4137 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-neonv8-mlal.c", |
Frank Barchard | f623740 | 2022-01-05 00:26:09 -0800 | [diff] [blame] | 4138 | "src/qc8-igemm/gen/1x16-minmax-fp32-neonv8-mlal-lane-prfm.c", |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 4139 | "src/qc8-igemm/gen/1x16-minmax-fp32-neonv8-mlal-lane.c", |
Frank Barchard | f623740 | 2022-01-05 00:26:09 -0800 | [diff] [blame] | 4140 | "src/qc8-igemm/gen/2x8-minmax-fp32-neonv8-mlal-lane-prfm.c", |
| 4141 | "src/qc8-igemm/gen/2x8-minmax-fp32-neonv8-mlal-lane.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4142 | "src/qc8-igemm/gen/2x8c2-minmax-fp32-neonv8-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 4143 | "src/qc8-igemm/gen/2x8c2-minmax-fp32-neonv8-mlal-ld1r.c", |
| 4144 | "src/qc8-igemm/gen/2x8c2-minmax-fp32-neonv8-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 4145 | "src/qc8-igemm/gen/2x8c2-minmax-fp32-neonv8-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4146 | "src/qc8-igemm/gen/2x8c2s4-minmax-fp32-neonv8-mlal.c", |
| 4147 | "src/qc8-igemm/gen/2x8c4-minmax-fp32-neonv8-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 4148 | "src/qc8-igemm/gen/2x8c4-minmax-fp32-neonv8-mlal-ld1r.c", |
| 4149 | "src/qc8-igemm/gen/2x8c4-minmax-fp32-neonv8-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4150 | "src/qc8-igemm/gen/2x8c4s2-minmax-fp32-neonv8-mlal.c", |
| 4151 | "src/qc8-igemm/gen/2x8c8-minmax-fp32-neonv8-mlal.c", |
Frank Barchard | f623740 | 2022-01-05 00:26:09 -0800 | [diff] [blame] | 4152 | "src/qc8-igemm/gen/2x16-minmax-fp32-neonv8-mlal-lane-prfm.c", |
| 4153 | "src/qc8-igemm/gen/2x16-minmax-fp32-neonv8-mlal-lane.c", |
| 4154 | "src/qc8-igemm/gen/3x8-minmax-fp32-neonv8-mlal-lane-prfm.c", |
| 4155 | "src/qc8-igemm/gen/3x8-minmax-fp32-neonv8-mlal-lane.c", |
| 4156 | "src/qc8-igemm/gen/3x16-minmax-fp32-neonv8-mlal-lane-prfm.c", |
| 4157 | "src/qc8-igemm/gen/3x16-minmax-fp32-neonv8-mlal-lane.c", |
| 4158 | "src/qc8-igemm/gen/4x8-minmax-fp32-neonv8-mlal-lane-prfm.c", |
| 4159 | "src/qc8-igemm/gen/4x8-minmax-fp32-neonv8-mlal-lane.c", |
| 4160 | "src/qc8-igemm/gen/4x16-minmax-fp32-neonv8-mlal-lane-prfm.c", |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 4161 | "src/qc8-igemm/gen/4x16-minmax-fp32-neonv8-mlal-lane.c", |
Frank Barchard | f623740 | 2022-01-05 00:26:09 -0800 | [diff] [blame] | 4162 | "src/qc8-igemm/gen/6x8-minmax-fp32-neonv8-mlal-lane-prfm.c", |
| 4163 | "src/qc8-igemm/gen/6x8-minmax-fp32-neonv8-mlal-lane.c", |
| 4164 | "src/qc8-igemm/gen/6x16-minmax-fp32-neonv8-mlal-lane-prfm.c", |
| 4165 | "src/qc8-igemm/gen/6x16-minmax-fp32-neonv8-mlal-lane.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 4166 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-neonv8-mul16.c", |
| 4167 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-neonv8-mul16.c", |
| 4168 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-neonv8-mul16.c", |
| 4169 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-neonv8-mul16.c", |
| 4170 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-neonv8-mul16.c", |
| 4171 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-neonv8-mul16.c", |
| 4172 | "src/qs8-dwconv/gen/up32x9-minmax-fp32-neonv8-mul16.c", |
| 4173 | "src/qs8-dwconv/gen/up32x25-minmax-fp32-neonv8-mul16.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4174 | "src/qs8-gemm/gen/1x8c2-minmax-fp32-neonv8-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 4175 | "src/qs8-gemm/gen/1x8c2-minmax-fp32-neonv8-mlal-ld1r.c", |
| 4176 | "src/qs8-gemm/gen/1x8c2-minmax-fp32-neonv8-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 4177 | "src/qs8-gemm/gen/1x8c2-minmax-fp32-neonv8-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4178 | "src/qs8-gemm/gen/1x8c2s4-minmax-fp32-neonv8-mlal.c", |
| 4179 | "src/qs8-gemm/gen/1x8c4-minmax-fp32-neonv8-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 4180 | "src/qs8-gemm/gen/1x8c4-minmax-fp32-neonv8-mlal-ld1r.c", |
| 4181 | "src/qs8-gemm/gen/1x8c4-minmax-fp32-neonv8-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4182 | "src/qs8-gemm/gen/1x8c4s2-minmax-fp32-neonv8-mlal.c", |
| 4183 | "src/qs8-gemm/gen/1x8c8-minmax-fp32-neonv8-mlal.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 4184 | "src/qs8-gemm/gen/1x16-minmax-fp32-neonv8-mlal-lane.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4185 | "src/qs8-gemm/gen/2x8c2-minmax-fp32-neonv8-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 4186 | "src/qs8-gemm/gen/2x8c2-minmax-fp32-neonv8-mlal-ld1r.c", |
| 4187 | "src/qs8-gemm/gen/2x8c2-minmax-fp32-neonv8-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 4188 | "src/qs8-gemm/gen/2x8c2-minmax-fp32-neonv8-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4189 | "src/qs8-gemm/gen/2x8c2s4-minmax-fp32-neonv8-mlal.c", |
| 4190 | "src/qs8-gemm/gen/2x8c4-minmax-fp32-neonv8-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 4191 | "src/qs8-gemm/gen/2x8c4-minmax-fp32-neonv8-mlal-ld1r.c", |
| 4192 | "src/qs8-gemm/gen/2x8c4-minmax-fp32-neonv8-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4193 | "src/qs8-gemm/gen/2x8c4s2-minmax-fp32-neonv8-mlal.c", |
| 4194 | "src/qs8-gemm/gen/2x8c8-minmax-fp32-neonv8-mlal.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 4195 | "src/qs8-gemm/gen/4x16-minmax-fp32-neonv8-mlal-lane.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4196 | "src/qs8-igemm/gen/1x8c2-minmax-fp32-neonv8-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 4197 | "src/qs8-igemm/gen/1x8c2-minmax-fp32-neonv8-mlal-ld1r.c", |
| 4198 | "src/qs8-igemm/gen/1x8c2-minmax-fp32-neonv8-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 4199 | "src/qs8-igemm/gen/1x8c2-minmax-fp32-neonv8-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4200 | "src/qs8-igemm/gen/1x8c2s4-minmax-fp32-neonv8-mlal.c", |
| 4201 | "src/qs8-igemm/gen/1x8c4-minmax-fp32-neonv8-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 4202 | "src/qs8-igemm/gen/1x8c4-minmax-fp32-neonv8-mlal-ld1r.c", |
| 4203 | "src/qs8-igemm/gen/1x8c4-minmax-fp32-neonv8-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4204 | "src/qs8-igemm/gen/1x8c4s2-minmax-fp32-neonv8-mlal.c", |
| 4205 | "src/qs8-igemm/gen/1x8c8-minmax-fp32-neonv8-mlal.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 4206 | "src/qs8-igemm/gen/1x16-minmax-fp32-neonv8-mlal-lane.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4207 | "src/qs8-igemm/gen/2x8c2-minmax-fp32-neonv8-mlal-dup.c", |
Frank Barchard | 15eec02 | 2021-11-17 13:26:20 -0800 | [diff] [blame] | 4208 | "src/qs8-igemm/gen/2x8c2-minmax-fp32-neonv8-mlal-ld1r.c", |
| 4209 | "src/qs8-igemm/gen/2x8c2-minmax-fp32-neonv8-mlal-ld2r.c", |
Frank Barchard | 42f5c50 | 2021-11-16 10:04:21 -0800 | [diff] [blame] | 4210 | "src/qs8-igemm/gen/2x8c2-minmax-fp32-neonv8-mlal-ld4r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4211 | "src/qs8-igemm/gen/2x8c2s4-minmax-fp32-neonv8-mlal.c", |
| 4212 | "src/qs8-igemm/gen/2x8c4-minmax-fp32-neonv8-mlal-dup.c", |
Frank Barchard | 64ab1b7 | 2021-11-22 10:57:40 -0800 | [diff] [blame] | 4213 | "src/qs8-igemm/gen/2x8c4-minmax-fp32-neonv8-mlal-ld1r.c", |
| 4214 | "src/qs8-igemm/gen/2x8c4-minmax-fp32-neonv8-mlal-ld2r.c", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 4215 | "src/qs8-igemm/gen/2x8c4s2-minmax-fp32-neonv8-mlal.c", |
| 4216 | "src/qs8-igemm/gen/2x8c8-minmax-fp32-neonv8-mlal.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 4217 | "src/qs8-igemm/gen/4x16-minmax-fp32-neonv8-mlal-lane.c", |
Marat Dukhan | 4a7b70f | 2021-08-02 18:18:10 -0700 | [diff] [blame] | 4218 | "src/qs8-vmul/gen/minmax-fp32-neonv8-ld64-x8.c", |
| 4219 | "src/qs8-vmul/gen/minmax-fp32-neonv8-ld64-x16.c", |
| 4220 | "src/qs8-vmul/gen/minmax-fp32-neonv8-ld128-x16.c", |
| 4221 | "src/qs8-vmulc/gen/minmax-fp32-neonv8-ld64-x8.c", |
| 4222 | "src/qs8-vmulc/gen/minmax-fp32-neonv8-ld64-x16.c", |
| 4223 | "src/qs8-vmulc/gen/minmax-fp32-neonv8-ld128-x16.c", |
Marat Dukhan | 605696a | 2021-07-15 18:01:30 -0700 | [diff] [blame] | 4224 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-neonv8-mul16.c", |
| 4225 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-neonv8-mul16.c", |
| 4226 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-neonv8-mul16.c", |
| 4227 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-neonv8-mul16.c", |
| 4228 | "src/qu8-dwconv/gen/up24x9-minmax-fp32-neonv8-mul16.c", |
| 4229 | "src/qu8-dwconv/gen/up24x25-minmax-fp32-neonv8-mul16.c", |
| 4230 | "src/qu8-dwconv/gen/up32x9-minmax-fp32-neonv8-mul16.c", |
| 4231 | "src/qu8-dwconv/gen/up32x25-minmax-fp32-neonv8-mul16.c", |
Marat Dukhan | 69c8a29 | 2021-07-14 19:34:56 -0700 | [diff] [blame] | 4232 | "src/qu8-gemm/gen/1x16-minmax-fp32-neonv8-mlal-lane.c", |
| 4233 | "src/qu8-gemm/gen/4x16-minmax-fp32-neonv8-mlal-lane.c", |
| 4234 | "src/qu8-igemm/gen/1x16-minmax-fp32-neonv8-mlal-lane.c", |
| 4235 | "src/qu8-igemm/gen/4x16-minmax-fp32-neonv8-mlal-lane.c", |
Marat Dukhan | 4a7b70f | 2021-08-02 18:18:10 -0700 | [diff] [blame] | 4236 | "src/qu8-vmul/gen/minmax-fp32-neonv8-ld64-x8.c", |
| 4237 | "src/qu8-vmul/gen/minmax-fp32-neonv8-ld64-x16.c", |
| 4238 | "src/qu8-vmul/gen/minmax-fp32-neonv8-ld128-x16.c", |
| 4239 | "src/qu8-vmulc/gen/minmax-fp32-neonv8-ld64-x8.c", |
| 4240 | "src/qu8-vmulc/gen/minmax-fp32-neonv8-ld64-x16.c", |
| 4241 | "src/qu8-vmulc/gen/minmax-fp32-neonv8-ld128-x16.c", |
Marat Dukhan | 8853b82 | 2020-05-07 12:19:01 -0700 | [diff] [blame] | 4242 | ] |
| 4243 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4244 | PROD_AARCH64_NEONFP16ARITH_MICROKERNEL_SRCS = [ |
| 4245 | "src/f16-dwconv/gen/up8x25-minmax-neonfp16arith-acc2.c", |
| 4246 | "src/f16-dwconv/gen/up16x4-minmax-neonfp16arith.c", |
| 4247 | "src/f16-dwconv/gen/up16x9-minmax-neonfp16arith.c", |
| 4248 | "src/f16-gavgpool/7p7x-minmax-neonfp16arith-c8.c", |
| 4249 | "src/f16-gavgpool/7x-minmax-neonfp16arith-c8.c", |
| 4250 | "src/f16-gemm/gen/1x16-minmax-neonfp16arith-ld64.c", |
| 4251 | "src/f16-gemm/gen/6x16-minmax-neonfp16arith-ld64.c", |
| 4252 | "src/f16-igemm/gen/1x16-minmax-neonfp16arith-ld64.c", |
| 4253 | "src/f16-igemm/gen/6x16-minmax-neonfp16arith-ld64.c", |
| 4254 | "src/f16-vbinary/gen/vadd-minmax-neonfp16arith-x16.c", |
| 4255 | "src/f16-vbinary/gen/vaddc-minmax-neonfp16arith-x16.c", |
| 4256 | "src/f16-vbinary/gen/vmul-minmax-neonfp16arith-x16.c", |
| 4257 | "src/f16-vbinary/gen/vmulc-minmax-neonfp16arith-x16.c", |
| 4258 | "src/f16-vhswish/gen/vhswish-neonfp16arith-x16.c", |
| 4259 | "src/f16-vmulcaddc/gen/c8-minmax-neonfp16arith-2x.c", |
| 4260 | ] |
| 4261 | |
| 4262 | ALL_AARCH64_NEONFP16ARITH_MICROKERNEL_SRCS = [ |
Frank Barchard | 5a599a6 | 2020-06-04 20:12:44 -0700 | [diff] [blame] | 4263 | "src/f16-dwconv/gen/up8x4-minmax-neonfp16arith-acc2.c", |
| 4264 | "src/f16-dwconv/gen/up8x4-minmax-neonfp16arith.c", |
| 4265 | "src/f16-dwconv/gen/up8x9-minmax-neonfp16arith-acc2.c", |
| 4266 | "src/f16-dwconv/gen/up8x9-minmax-neonfp16arith.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4267 | "src/f16-dwconv/gen/up8x25-minmax-neonfp16arith-acc2.c", |
| 4268 | "src/f16-dwconv/gen/up8x25-minmax-neonfp16arith.c", |
| 4269 | "src/f16-dwconv/gen/up16x4-minmax-neonfp16arith-acc2.c", |
| 4270 | "src/f16-dwconv/gen/up16x4-minmax-neonfp16arith.c", |
| 4271 | "src/f16-dwconv/gen/up16x9-minmax-neonfp16arith-acc2.c", |
| 4272 | "src/f16-dwconv/gen/up16x9-minmax-neonfp16arith.c", |
| 4273 | "src/f16-dwconv/gen/up16x25-minmax-neonfp16arith-acc2.c", |
| 4274 | "src/f16-dwconv/gen/up16x25-minmax-neonfp16arith.c", |
Frank Barchard | c9f9d67 | 2021-10-18 12:51:59 -0700 | [diff] [blame] | 4275 | "src/f16-dwconv/gen/up32x4-minmax-neonfp16arith-acc2.c", |
| 4276 | "src/f16-dwconv/gen/up32x4-minmax-neonfp16arith.c", |
| 4277 | "src/f16-dwconv/gen/up32x9-minmax-neonfp16arith-acc2.c", |
| 4278 | "src/f16-dwconv/gen/up32x9-minmax-neonfp16arith.c", |
| 4279 | "src/f16-dwconv/gen/up32x25-minmax-neonfp16arith-acc2.c", |
| 4280 | "src/f16-dwconv/gen/up32x25-minmax-neonfp16arith.c", |
Frank Barchard | 0bb49a7 | 2020-06-04 11:35:11 -0700 | [diff] [blame] | 4281 | "src/f16-gavgpool/7p7x-minmax-neonfp16arith-c8.c", |
| 4282 | "src/f16-gavgpool/7x-minmax-neonfp16arith-c8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4283 | "src/f16-gemm/gen-inc/1x8inc-minmax-neonfp16arith-ld64.c", |
| 4284 | "src/f16-gemm/gen-inc/1x16inc-minmax-neonfp16arith-ld64.c", |
| 4285 | "src/f16-gemm/gen-inc/4x8inc-minmax-neonfp16arith-ld64.c", |
| 4286 | "src/f16-gemm/gen-inc/4x16inc-minmax-neonfp16arith-ld64.c", |
| 4287 | "src/f16-gemm/gen-inc/6x8inc-minmax-neonfp16arith-ld64.c", |
| 4288 | "src/f16-gemm/gen-inc/6x16inc-minmax-neonfp16arith-ld64.c", |
| 4289 | "src/f16-gemm/gen-inc/8x8inc-minmax-neonfp16arith-ld64.c", |
| 4290 | "src/f16-gemm/gen-inc/8x16inc-minmax-neonfp16arith-ld64.c", |
| 4291 | "src/f16-gemm/gen/1x8-minmax-neonfp16arith-ld64.c", |
| 4292 | "src/f16-gemm/gen/1x16-minmax-neonfp16arith-ld64.c", |
| 4293 | "src/f16-gemm/gen/4x8-minmax-neonfp16arith-ld64.c", |
| 4294 | "src/f16-gemm/gen/4x16-minmax-neonfp16arith-ld64.c", |
| 4295 | "src/f16-gemm/gen/6x8-minmax-neonfp16arith-ld64.c", |
| 4296 | "src/f16-gemm/gen/6x16-minmax-neonfp16arith-ld64.c", |
| 4297 | "src/f16-gemm/gen/8x8-minmax-neonfp16arith-ld64.c", |
| 4298 | "src/f16-gemm/gen/8x16-minmax-neonfp16arith-ld64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4299 | "src/f16-igemm/gen/1x8-minmax-neonfp16arith-ld64.c", |
| 4300 | "src/f16-igemm/gen/1x16-minmax-neonfp16arith-ld64.c", |
| 4301 | "src/f16-igemm/gen/4x8-minmax-neonfp16arith-ld64.c", |
| 4302 | "src/f16-igemm/gen/4x16-minmax-neonfp16arith-ld64.c", |
| 4303 | "src/f16-igemm/gen/6x8-minmax-neonfp16arith-ld64.c", |
| 4304 | "src/f16-igemm/gen/6x16-minmax-neonfp16arith-ld64.c", |
| 4305 | "src/f16-igemm/gen/8x8-minmax-neonfp16arith-ld64.c", |
| 4306 | "src/f16-igemm/gen/8x16-minmax-neonfp16arith-ld64.c", |
Frank Barchard | b196659 | 2020-05-12 13:47:06 -0700 | [diff] [blame] | 4307 | "src/f16-prelu/gen/neonfp16arith-2x8.c", |
Frank Barchard | a531698 | 2020-07-23 13:19:28 -0700 | [diff] [blame] | 4308 | "src/f16-prelu/gen/neonfp16arith-2x16.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 4309 | "src/f16-spmm/gen/8x1-minmax-neonfp16arith-x2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4310 | "src/f16-spmm/gen/8x1-minmax-neonfp16arith.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 4311 | "src/f16-spmm/gen/16x1-minmax-neonfp16arith-x2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4312 | "src/f16-spmm/gen/16x1-minmax-neonfp16arith.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 4313 | "src/f16-spmm/gen/24x1-minmax-neonfp16arith-x2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4314 | "src/f16-spmm/gen/24x1-minmax-neonfp16arith.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 4315 | "src/f16-spmm/gen/32x1-minmax-neonfp16arith-x2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4316 | "src/f16-spmm/gen/32x1-minmax-neonfp16arith.c", |
| 4317 | "src/f16-vbinary/gen/vadd-minmax-neonfp16arith-x8.c", |
| 4318 | "src/f16-vbinary/gen/vadd-minmax-neonfp16arith-x16.c", |
| 4319 | "src/f16-vbinary/gen/vaddc-minmax-neonfp16arith-x8.c", |
| 4320 | "src/f16-vbinary/gen/vaddc-minmax-neonfp16arith-x16.c", |
| 4321 | "src/f16-vbinary/gen/vdiv-minmax-neonfp16arith-x8.c", |
| 4322 | "src/f16-vbinary/gen/vdiv-minmax-neonfp16arith-x16.c", |
| 4323 | "src/f16-vbinary/gen/vdivc-minmax-neonfp16arith-x8.c", |
| 4324 | "src/f16-vbinary/gen/vdivc-minmax-neonfp16arith-x16.c", |
| 4325 | "src/f16-vbinary/gen/vmax-neonfp16arith-x8.c", |
| 4326 | "src/f16-vbinary/gen/vmax-neonfp16arith-x16.c", |
| 4327 | "src/f16-vbinary/gen/vmaxc-neonfp16arith-x8.c", |
| 4328 | "src/f16-vbinary/gen/vmaxc-neonfp16arith-x16.c", |
| 4329 | "src/f16-vbinary/gen/vmin-neonfp16arith-x8.c", |
| 4330 | "src/f16-vbinary/gen/vmin-neonfp16arith-x16.c", |
| 4331 | "src/f16-vbinary/gen/vminc-neonfp16arith-x8.c", |
| 4332 | "src/f16-vbinary/gen/vminc-neonfp16arith-x16.c", |
| 4333 | "src/f16-vbinary/gen/vmul-minmax-neonfp16arith-x8.c", |
| 4334 | "src/f16-vbinary/gen/vmul-minmax-neonfp16arith-x16.c", |
| 4335 | "src/f16-vbinary/gen/vmulc-minmax-neonfp16arith-x8.c", |
| 4336 | "src/f16-vbinary/gen/vmulc-minmax-neonfp16arith-x16.c", |
| 4337 | "src/f16-vbinary/gen/vrdivc-minmax-neonfp16arith-x8.c", |
| 4338 | "src/f16-vbinary/gen/vrdivc-minmax-neonfp16arith-x16.c", |
| 4339 | "src/f16-vbinary/gen/vrsubc-minmax-neonfp16arith-x8.c", |
| 4340 | "src/f16-vbinary/gen/vrsubc-minmax-neonfp16arith-x16.c", |
| 4341 | "src/f16-vbinary/gen/vsub-minmax-neonfp16arith-x8.c", |
| 4342 | "src/f16-vbinary/gen/vsub-minmax-neonfp16arith-x16.c", |
| 4343 | "src/f16-vbinary/gen/vsubc-minmax-neonfp16arith-x8.c", |
| 4344 | "src/f16-vbinary/gen/vsubc-minmax-neonfp16arith-x16.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 4345 | "src/f16-vclamp/gen/vclamp-neonfp16arith-x8.c", |
| 4346 | "src/f16-vclamp/gen/vclamp-neonfp16arith-x16.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 4347 | "src/f16-vhswish/gen/vhswish-neonfp16arith-x8.c", |
| 4348 | "src/f16-vhswish/gen/vhswish-neonfp16arith-x16.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4349 | "src/f16-vmulcaddc/gen/c8-minmax-neonfp16arith-2x.c", |
| 4350 | "src/f16-vmulcaddc/gen/c16-minmax-neonfp16arith-2x.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 4351 | ] |
| 4352 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4353 | PROD_NEONDOT_MICROKERNEL_SRCS = [ |
| 4354 | "src/qc8-gemm/gen/1x8c4-minmax-fp32-neondot.c", |
| 4355 | "src/qc8-gemm/gen/1x16c4-minmax-fp32-neondot.c", |
| 4356 | "src/qc8-gemm/gen/4x8c4-minmax-fp32-neondot.c", |
| 4357 | "src/qc8-gemm/gen/4x16c4-minmax-fp32-neondot.c", |
| 4358 | "src/qc8-igemm/gen/1x8c4-minmax-fp32-neondot.c", |
| 4359 | "src/qc8-igemm/gen/1x16c4-minmax-fp32-neondot.c", |
| 4360 | "src/qc8-igemm/gen/4x8c4-minmax-fp32-neondot.c", |
| 4361 | "src/qc8-igemm/gen/4x16c4-minmax-fp32-neondot.c", |
| 4362 | "src/qs8-gemm/gen/1x8c4-minmax-rndnu-neondot.c", |
| 4363 | "src/qs8-gemm/gen/1x16c4-minmax-rndnu-neondot.c", |
| 4364 | "src/qs8-gemm/gen/4x8c4-minmax-rndnu-neondot.c", |
| 4365 | "src/qs8-gemm/gen/4x16c4-minmax-rndnu-neondot.c", |
| 4366 | "src/qs8-igemm/gen/1x8c4-minmax-rndnu-neondot.c", |
| 4367 | "src/qs8-igemm/gen/1x16c4-minmax-rndnu-neondot.c", |
| 4368 | "src/qs8-igemm/gen/4x8c4-minmax-rndnu-neondot.c", |
| 4369 | "src/qs8-igemm/gen/4x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | 8b69802 | 2021-08-26 11:17:32 -0700 | [diff] [blame] | 4370 | "src/qu8-gemm/gen/1x8c4-minmax-rndnu-neondot.c", |
Frank Barchard | de9c64a | 2021-08-17 18:32:50 -0700 | [diff] [blame] | 4371 | "src/qu8-gemm/gen/1x16c4-minmax-rndnu-neondot.c", |
| 4372 | "src/qu8-gemm/gen/2x16c4-minmax-rndnu-neondot.c", |
| 4373 | "src/qu8-gemm/gen/4x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | 8b69802 | 2021-08-26 11:17:32 -0700 | [diff] [blame] | 4374 | "src/qu8-igemm/gen/1x8c4-minmax-rndnu-neondot.c", |
Frank Barchard | de9c64a | 2021-08-17 18:32:50 -0700 | [diff] [blame] | 4375 | "src/qu8-igemm/gen/1x16c4-minmax-rndnu-neondot.c", |
| 4376 | "src/qu8-igemm/gen/2x16c4-minmax-rndnu-neondot.c", |
| 4377 | "src/qu8-igemm/gen/4x16c4-minmax-rndnu-neondot.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4378 | ] |
| 4379 | |
| 4380 | ALL_NEONDOT_MICROKERNEL_SRCS = [ |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 4381 | "src/qc8-gemm/gen/1x8c4-minmax-fp32-neondot.c", |
| 4382 | "src/qc8-gemm/gen/1x16c4-minmax-fp32-neondot.c", |
| 4383 | "src/qc8-gemm/gen/4x8c4-minmax-fp32-neondot.c", |
| 4384 | "src/qc8-gemm/gen/4x16c4-minmax-fp32-neondot.c", |
| 4385 | "src/qc8-gemm/gen/6x8c4-minmax-fp32-neondot.c", |
| 4386 | "src/qc8-gemm/gen/6x16c4-minmax-fp32-neondot.c", |
| 4387 | "src/qc8-gemm/gen/8x8c4-minmax-fp32-neondot.c", |
| 4388 | "src/qc8-gemm/gen/8x16c4-minmax-fp32-neondot.c", |
| 4389 | "src/qc8-igemm/gen/1x8c4-minmax-fp32-neondot.c", |
| 4390 | "src/qc8-igemm/gen/1x16c4-minmax-fp32-neondot.c", |
| 4391 | "src/qc8-igemm/gen/4x8c4-minmax-fp32-neondot.c", |
| 4392 | "src/qc8-igemm/gen/4x16c4-minmax-fp32-neondot.c", |
| 4393 | "src/qc8-igemm/gen/6x8c4-minmax-fp32-neondot.c", |
| 4394 | "src/qc8-igemm/gen/6x16c4-minmax-fp32-neondot.c", |
| 4395 | "src/qc8-igemm/gen/8x8c4-minmax-fp32-neondot.c", |
| 4396 | "src/qc8-igemm/gen/8x16c4-minmax-fp32-neondot.c", |
Marat Dukhan | 18630de | 2021-06-02 22:20:01 -0700 | [diff] [blame] | 4397 | "src/qs8-gemm/gen/1x8c4-minmax-fp32-neondot.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 4398 | "src/qs8-gemm/gen/1x8c4-minmax-rndnu-neondot.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 4399 | "src/qs8-gemm/gen/1x16c4-minmax-rndnu-neondot.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 4400 | "src/qs8-gemm/gen/4x8c4-minmax-rndnu-neondot.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 4401 | "src/qs8-gemm/gen/4x16c4-minmax-rndnu-neondot.c", |
Marat Dukhan | 4486f87 | 2021-08-07 15:22:50 -0700 | [diff] [blame] | 4402 | "src/qs8-gemm/gen/6x8c4-minmax-rndnu-neondot.c", |
| 4403 | "src/qs8-gemm/gen/6x16c4-minmax-rndnu-neondot.c", |
| 4404 | "src/qs8-gemm/gen/8x8c4-minmax-rndnu-neondot.c", |
| 4405 | "src/qs8-gemm/gen/8x16c4-minmax-rndnu-neondot.c", |
Marat Dukhan | 18630de | 2021-06-02 22:20:01 -0700 | [diff] [blame] | 4406 | "src/qs8-igemm/gen/1x8c4-minmax-fp32-neondot.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 4407 | "src/qs8-igemm/gen/1x8c4-minmax-rndnu-neondot.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 4408 | "src/qs8-igemm/gen/1x16c4-minmax-rndnu-neondot.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 4409 | "src/qs8-igemm/gen/4x8c4-minmax-rndnu-neondot.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 4410 | "src/qs8-igemm/gen/4x16c4-minmax-rndnu-neondot.c", |
Marat Dukhan | 4486f87 | 2021-08-07 15:22:50 -0700 | [diff] [blame] | 4411 | "src/qs8-igemm/gen/6x8c4-minmax-rndnu-neondot.c", |
| 4412 | "src/qs8-igemm/gen/6x16c4-minmax-rndnu-neondot.c", |
| 4413 | "src/qs8-igemm/gen/8x8c4-minmax-rndnu-neondot.c", |
| 4414 | "src/qs8-igemm/gen/8x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | 88e839c | 2021-08-11 00:12:31 -0700 | [diff] [blame] | 4415 | "src/qu8-gemm/gen/1x8c4-minmax-rndnu-neondot.c", |
Digant Desai | 9982ed3 | 2021-11-24 13:03:54 -0800 | [diff] [blame] | 4416 | "src/qu8-gemm/gen/1x16c4-minmax-fp32-neondot.c", |
Frank Barchard | 88e839c | 2021-08-11 00:12:31 -0700 | [diff] [blame] | 4417 | "src/qu8-gemm/gen/1x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | cdf59a5 | 2021-09-08 13:55:24 -0700 | [diff] [blame] | 4418 | "src/qu8-gemm/gen/1x32c4-minmax-rndnu-neondot.c", |
Frank Barchard | e033126 | 2021-08-11 23:18:59 -0700 | [diff] [blame] | 4419 | "src/qu8-gemm/gen/2x8c4-minmax-rndnu-neondot.c", |
Digant Desai | 9982ed3 | 2021-11-24 13:03:54 -0800 | [diff] [blame] | 4420 | "src/qu8-gemm/gen/2x16c4-minmax-fp32-neondot.c", |
Frank Barchard | e033126 | 2021-08-11 23:18:59 -0700 | [diff] [blame] | 4421 | "src/qu8-gemm/gen/2x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | cdf59a5 | 2021-09-08 13:55:24 -0700 | [diff] [blame] | 4422 | "src/qu8-gemm/gen/2x32c4-minmax-rndnu-neondot.c", |
Frank Barchard | e033126 | 2021-08-11 23:18:59 -0700 | [diff] [blame] | 4423 | "src/qu8-gemm/gen/3x8c4-minmax-rndnu-neondot.c", |
| 4424 | "src/qu8-gemm/gen/3x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | cdf59a5 | 2021-09-08 13:55:24 -0700 | [diff] [blame] | 4425 | "src/qu8-gemm/gen/3x32c4-minmax-rndnu-neondot.c", |
Frank Barchard | 88e839c | 2021-08-11 00:12:31 -0700 | [diff] [blame] | 4426 | "src/qu8-gemm/gen/4x8c4-minmax-rndnu-neondot.c", |
Digant Desai | 9982ed3 | 2021-11-24 13:03:54 -0800 | [diff] [blame] | 4427 | "src/qu8-gemm/gen/4x16c4-minmax-fp32-neondot.c", |
Frank Barchard | 88e839c | 2021-08-11 00:12:31 -0700 | [diff] [blame] | 4428 | "src/qu8-gemm/gen/4x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | e033126 | 2021-08-11 23:18:59 -0700 | [diff] [blame] | 4429 | "src/qu8-gemm/gen/5x8c4-minmax-rndnu-neondot.c", |
| 4430 | "src/qu8-gemm/gen/5x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | 88e839c | 2021-08-11 00:12:31 -0700 | [diff] [blame] | 4431 | "src/qu8-gemm/gen/6x8c4-minmax-rndnu-neondot.c", |
| 4432 | "src/qu8-gemm/gen/6x16c4-minmax-rndnu-neondot.c", |
| 4433 | "src/qu8-gemm/gen/8x8c4-minmax-rndnu-neondot.c", |
| 4434 | "src/qu8-gemm/gen/8x16c4-minmax-rndnu-neondot.c", |
| 4435 | "src/qu8-igemm/gen/1x8c4-minmax-rndnu-neondot.c", |
Digant Desai | 9982ed3 | 2021-11-24 13:03:54 -0800 | [diff] [blame] | 4436 | "src/qu8-igemm/gen/1x16c4-minmax-fp32-neondot.c", |
Frank Barchard | 88e839c | 2021-08-11 00:12:31 -0700 | [diff] [blame] | 4437 | "src/qu8-igemm/gen/1x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | cdf59a5 | 2021-09-08 13:55:24 -0700 | [diff] [blame] | 4438 | "src/qu8-igemm/gen/1x32c4-minmax-rndnu-neondot.c", |
Frank Barchard | e033126 | 2021-08-11 23:18:59 -0700 | [diff] [blame] | 4439 | "src/qu8-igemm/gen/2x8c4-minmax-rndnu-neondot.c", |
Digant Desai | 9982ed3 | 2021-11-24 13:03:54 -0800 | [diff] [blame] | 4440 | "src/qu8-igemm/gen/2x16c4-minmax-fp32-neondot.c", |
Frank Barchard | e033126 | 2021-08-11 23:18:59 -0700 | [diff] [blame] | 4441 | "src/qu8-igemm/gen/2x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | cdf59a5 | 2021-09-08 13:55:24 -0700 | [diff] [blame] | 4442 | "src/qu8-igemm/gen/2x32c4-minmax-rndnu-neondot.c", |
Frank Barchard | e033126 | 2021-08-11 23:18:59 -0700 | [diff] [blame] | 4443 | "src/qu8-igemm/gen/3x8c4-minmax-rndnu-neondot.c", |
| 4444 | "src/qu8-igemm/gen/3x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | cdf59a5 | 2021-09-08 13:55:24 -0700 | [diff] [blame] | 4445 | "src/qu8-igemm/gen/3x32c4-minmax-rndnu-neondot.c", |
Frank Barchard | 88e839c | 2021-08-11 00:12:31 -0700 | [diff] [blame] | 4446 | "src/qu8-igemm/gen/4x8c4-minmax-rndnu-neondot.c", |
Frank Barchard | cb052a3 | 2021-12-10 14:16:33 -0800 | [diff] [blame] | 4447 | "src/qu8-igemm/gen/4x16c4-minmax-fp32-neondot.c", |
Frank Barchard | 88e839c | 2021-08-11 00:12:31 -0700 | [diff] [blame] | 4448 | "src/qu8-igemm/gen/4x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | e033126 | 2021-08-11 23:18:59 -0700 | [diff] [blame] | 4449 | "src/qu8-igemm/gen/5x8c4-minmax-rndnu-neondot.c", |
| 4450 | "src/qu8-igemm/gen/5x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | 88e839c | 2021-08-11 00:12:31 -0700 | [diff] [blame] | 4451 | "src/qu8-igemm/gen/6x8c4-minmax-rndnu-neondot.c", |
| 4452 | "src/qu8-igemm/gen/6x16c4-minmax-rndnu-neondot.c", |
| 4453 | "src/qu8-igemm/gen/8x8c4-minmax-rndnu-neondot.c", |
| 4454 | "src/qu8-igemm/gen/8x16c4-minmax-rndnu-neondot.c", |
Benoit Jacob | a964473 | 2020-08-13 12:48:55 -0700 | [diff] [blame] | 4455 | ] |
| 4456 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4457 | PROD_SSE_MICROKERNEL_SRCS = [ |
| 4458 | "src/f32-avgpool/9p8x-minmax-sse-c4.c", |
| 4459 | "src/f32-avgpool/9x-minmax-sse-c4.c", |
| 4460 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-sse-2x2.c", |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 4461 | "src/f32-dwconv/gen/up8x3-minmax-sse.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4462 | "src/f32-dwconv/gen/up8x4-minmax-sse.c", |
| 4463 | "src/f32-dwconv/gen/up8x9-minmax-sse.c", |
| 4464 | "src/f32-dwconv/gen/up8x25-minmax-sse.c", |
| 4465 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-2x4-acc2.c", |
| 4466 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-1x4-acc3.c", |
| 4467 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-4x4.c", |
| 4468 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-2x4.c", |
| 4469 | "src/f32-gavgpool-cw/sse-x4.c", |
| 4470 | "src/f32-gavgpool/7p7x-minmax-sse-c4.c", |
| 4471 | "src/f32-gavgpool/7x-minmax-sse-c4.c", |
| 4472 | "src/f32-gemm/gen/1x8-minmax-sse-load1.c", |
| 4473 | "src/f32-gemm/gen/4x2c4-minmax-sse.c", |
| 4474 | "src/f32-gemm/gen/4x8-minmax-sse-load1.c", |
| 4475 | "src/f32-ibilinear-chw/gen/sse-p8.c", |
| 4476 | "src/f32-ibilinear/gen/sse-c8.c", |
| 4477 | "src/f32-igemm/gen/1x8-minmax-sse-load1.c", |
| 4478 | "src/f32-igemm/gen/4x2c4-minmax-sse.c", |
| 4479 | "src/f32-igemm/gen/4x8-minmax-sse-load1.c", |
| 4480 | "src/f32-maxpool/9p8x-minmax-sse-c4.c", |
| 4481 | "src/f32-pavgpool/9p8x-minmax-sse-c4.c", |
| 4482 | "src/f32-pavgpool/9x-minmax-sse-c4.c", |
| 4483 | "src/f32-rmax/sse.c", |
| 4484 | "src/f32-spmm/gen/32x1-minmax-sse.c", |
| 4485 | "src/f32-vbinary/gen/vadd-minmax-sse-x8.c", |
| 4486 | "src/f32-vbinary/gen/vaddc-minmax-sse-x8.c", |
| 4487 | "src/f32-vbinary/gen/vdiv-minmax-sse-x8.c", |
| 4488 | "src/f32-vbinary/gen/vdivc-minmax-sse-x8.c", |
| 4489 | "src/f32-vbinary/gen/vmax-sse-x8.c", |
| 4490 | "src/f32-vbinary/gen/vmaxc-sse-x8.c", |
| 4491 | "src/f32-vbinary/gen/vmin-sse-x8.c", |
| 4492 | "src/f32-vbinary/gen/vminc-sse-x8.c", |
| 4493 | "src/f32-vbinary/gen/vmul-minmax-sse-x8.c", |
| 4494 | "src/f32-vbinary/gen/vmulc-minmax-sse-x8.c", |
| 4495 | "src/f32-vbinary/gen/vrdivc-minmax-sse-x8.c", |
| 4496 | "src/f32-vbinary/gen/vrsubc-minmax-sse-x8.c", |
| 4497 | "src/f32-vbinary/gen/vsqrdiff-sse-x8.c", |
| 4498 | "src/f32-vbinary/gen/vsqrdiffc-sse-x8.c", |
| 4499 | "src/f32-vbinary/gen/vsub-minmax-sse-x8.c", |
| 4500 | "src/f32-vbinary/gen/vsubc-minmax-sse-x8.c", |
| 4501 | "src/f32-vclamp/gen/vclamp-sse-x8.c", |
| 4502 | "src/f32-vhswish/gen/vhswish-sse-x8.c", |
| 4503 | "src/f32-vlrelu/gen/vlrelu-sse-x8.c", |
| 4504 | "src/f32-vmulcaddc/gen/c4-minmax-sse-2x.c", |
| 4505 | "src/f32-vsqrt/gen/sse-sqrt-x4.c", |
| 4506 | "src/f32-vunary/gen/vabs-sse-x8.c", |
| 4507 | "src/f32-vunary/gen/vneg-sse-x8.c", |
| 4508 | "src/f32-vunary/gen/vsqr-sse-x8.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4509 | "src/x32-packx/x4-sse.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4510 | ] |
| 4511 | |
| 4512 | ALL_SSE_MICROKERNEL_SRCS = [ |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 4513 | "src/f32-avgpool/9p8x-minmax-sse-c4.c", |
| 4514 | "src/f32-avgpool/9x-minmax-sse-c4.c", |
Erich Elsen | b123340 | 2020-06-08 15:53:15 -0700 | [diff] [blame] | 4515 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-sse-1x1.c", |
| 4516 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-sse-2x2.c", |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 4517 | "src/f32-dwconv/gen/up4x3-minmax-sse-acc2.c", |
| 4518 | "src/f32-dwconv/gen/up4x3-minmax-sse.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4519 | "src/f32-dwconv/gen/up4x4-minmax-sse-acc2.c", |
| 4520 | "src/f32-dwconv/gen/up4x4-minmax-sse.c", |
| 4521 | "src/f32-dwconv/gen/up4x9-minmax-sse-acc2.c", |
| 4522 | "src/f32-dwconv/gen/up4x9-minmax-sse.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4523 | "src/f32-dwconv/gen/up4x25-minmax-sse-acc2.c", |
| 4524 | "src/f32-dwconv/gen/up4x25-minmax-sse.c", |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 4525 | "src/f32-dwconv/gen/up8x3-minmax-sse-acc2.c", |
| 4526 | "src/f32-dwconv/gen/up8x3-minmax-sse.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4527 | "src/f32-dwconv/gen/up8x4-minmax-sse-acc2.c", |
| 4528 | "src/f32-dwconv/gen/up8x4-minmax-sse.c", |
| 4529 | "src/f32-dwconv/gen/up8x9-minmax-sse-acc2.c", |
| 4530 | "src/f32-dwconv/gen/up8x9-minmax-sse.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4531 | "src/f32-dwconv/gen/up8x25-minmax-sse-acc2.c", |
| 4532 | "src/f32-dwconv/gen/up8x25-minmax-sse.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 4533 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-1x4-acc2.c", |
| 4534 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-1x4-acc3.c", |
| 4535 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-1x4-acc4.c", |
Marat Dukhan | 470078a | 2020-10-23 22:36:52 -0700 | [diff] [blame] | 4536 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-1x4.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 4537 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-2x4-acc2.c", |
Marat Dukhan | 470078a | 2020-10-23 22:36:52 -0700 | [diff] [blame] | 4538 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-2x4.c", |
| 4539 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-3x4.c", |
| 4540 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-4x4.c", |
| 4541 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-5x4.c", |
| 4542 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-6x4.c", |
Marat Dukhan | 0ff9718 | 2020-10-25 19:14:03 -0700 | [diff] [blame] | 4543 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-1x4-acc2.c", |
| 4544 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-1x4-acc3.c", |
| 4545 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-1x4-acc4.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 4546 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-1x4.c", |
Marat Dukhan | 0ff9718 | 2020-10-25 19:14:03 -0700 | [diff] [blame] | 4547 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-2x4-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 4548 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-2x4.c", |
| 4549 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-3x4.c", |
| 4550 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-4x4.c", |
Marat Dukhan | d050389 | 2020-10-30 08:22:04 -0700 | [diff] [blame] | 4551 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-1x4-acc2.c", |
| 4552 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-1x4-acc3.c", |
| 4553 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-1x4-acc4.c", |
| 4554 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-1x4-acc5.c", |
| 4555 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-1x4.c", |
| 4556 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-2x4-acc2.c", |
| 4557 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-2x4-acc3.c", |
| 4558 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-2x4.c", |
| 4559 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-3x4-acc2.c", |
| 4560 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-3x4.c", |
| 4561 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-4x4-acc2.c", |
| 4562 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-4x4.c", |
| 4563 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-5x4.c", |
Marat Dukhan | ccca214 | 2020-10-30 17:32:45 -0700 | [diff] [blame] | 4564 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-1x4-acc2.c", |
| 4565 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-1x4-acc3.c", |
| 4566 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-1x4-acc4.c", |
| 4567 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-1x4-acc5.c", |
| 4568 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-1x4.c", |
| 4569 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-2x4-acc2.c", |
| 4570 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-2x4-acc3.c", |
| 4571 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-2x4.c", |
Marat Dukhan | ccca214 | 2020-10-30 17:32:45 -0700 | [diff] [blame] | 4572 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-3x4-acc2.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 4573 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-3x4.c", |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 4574 | "src/f32-gavgpool-cw/sse-x4.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 4575 | "src/f32-gavgpool/7p7x-minmax-sse-c4.c", |
| 4576 | "src/f32-gavgpool/7x-minmax-sse-c4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4577 | "src/f32-gemm/gen-inc/1x8inc-minmax-sse-dup.c", |
| 4578 | "src/f32-gemm/gen-inc/1x8inc-minmax-sse-load1.c", |
| 4579 | "src/f32-gemm/gen-inc/1x8s4inc-minmax-sse.c", |
Marat Dukhan | 802fcae | 2020-12-11 14:37:25 -0800 | [diff] [blame] | 4580 | "src/f32-gemm/gen-inc/3x8inc-minmax-sse-dup.c", |
| 4581 | "src/f32-gemm/gen-inc/3x8inc-minmax-sse-load1.c", |
| 4582 | "src/f32-gemm/gen-inc/3x8s4inc-minmax-sse.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4583 | "src/f32-gemm/gen-inc/4x8inc-minmax-sse-dup.c", |
| 4584 | "src/f32-gemm/gen-inc/4x8inc-minmax-sse-load1.c", |
| 4585 | "src/f32-gemm/gen-inc/4x8s4inc-minmax-sse.c", |
Marat Dukhan | 802fcae | 2020-12-11 14:37:25 -0800 | [diff] [blame] | 4586 | "src/f32-gemm/gen-inc/5x8inc-minmax-sse-dup.c", |
| 4587 | "src/f32-gemm/gen-inc/5x8inc-minmax-sse-load1.c", |
| 4588 | "src/f32-gemm/gen-inc/5x8s4inc-minmax-sse.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4589 | "src/f32-gemm/gen/1x8-minmax-sse-dup.c", |
| 4590 | "src/f32-gemm/gen/1x8-minmax-sse-load1.c", |
| 4591 | "src/f32-gemm/gen/1x8s4-minmax-sse.c", |
Marat Dukhan | 802fcae | 2020-12-11 14:37:25 -0800 | [diff] [blame] | 4592 | "src/f32-gemm/gen/3x8-minmax-sse-dup.c", |
| 4593 | "src/f32-gemm/gen/3x8-minmax-sse-load1.c", |
| 4594 | "src/f32-gemm/gen/3x8s4-minmax-sse.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4595 | "src/f32-gemm/gen/4x2c4-minmax-sse.c", |
| 4596 | "src/f32-gemm/gen/4x8-minmax-sse-dup.c", |
| 4597 | "src/f32-gemm/gen/4x8-minmax-sse-load1.c", |
| 4598 | "src/f32-gemm/gen/4x8s4-minmax-sse.c", |
Marat Dukhan | 802fcae | 2020-12-11 14:37:25 -0800 | [diff] [blame] | 4599 | "src/f32-gemm/gen/5x8-minmax-sse-dup.c", |
| 4600 | "src/f32-gemm/gen/5x8-minmax-sse-load1.c", |
| 4601 | "src/f32-gemm/gen/5x8s4-minmax-sse.c", |
Artsiom Ablavatski | b3ffd58 | 2021-03-31 13:00:08 -0700 | [diff] [blame] | 4602 | "src/f32-ibilinear-chw/gen/sse-p4.c", |
| 4603 | "src/f32-ibilinear-chw/gen/sse-p8.c", |
Frank Barchard | 4a35204 | 2021-04-13 15:52:08 -0700 | [diff] [blame] | 4604 | "src/f32-ibilinear/gen/sse-c4.c", |
| 4605 | "src/f32-ibilinear/gen/sse-c8.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4606 | "src/f32-igemm/gen/1x8-minmax-sse-dup.c", |
| 4607 | "src/f32-igemm/gen/1x8-minmax-sse-load1.c", |
| 4608 | "src/f32-igemm/gen/1x8s4-minmax-sse.c", |
Marat Dukhan | 802fcae | 2020-12-11 14:37:25 -0800 | [diff] [blame] | 4609 | "src/f32-igemm/gen/3x8-minmax-sse-dup.c", |
| 4610 | "src/f32-igemm/gen/3x8-minmax-sse-load1.c", |
| 4611 | "src/f32-igemm/gen/3x8s4-minmax-sse.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4612 | "src/f32-igemm/gen/4x2c4-minmax-sse.c", |
| 4613 | "src/f32-igemm/gen/4x8-minmax-sse-dup.c", |
| 4614 | "src/f32-igemm/gen/4x8-minmax-sse-load1.c", |
| 4615 | "src/f32-igemm/gen/4x8s4-minmax-sse.c", |
Marat Dukhan | 802fcae | 2020-12-11 14:37:25 -0800 | [diff] [blame] | 4616 | "src/f32-igemm/gen/5x8-minmax-sse-dup.c", |
| 4617 | "src/f32-igemm/gen/5x8-minmax-sse-load1.c", |
| 4618 | "src/f32-igemm/gen/5x8s4-minmax-sse.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 4619 | "src/f32-maxpool/9p8x-minmax-sse-c4.c", |
| 4620 | "src/f32-pavgpool/9p8x-minmax-sse-c4.c", |
| 4621 | "src/f32-pavgpool/9x-minmax-sse-c4.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4622 | "src/f32-ppmm/gen/4x8-minmax-sse.c", |
Marat Dukhan | 39b5e94 | 2020-06-24 15:03:48 -0700 | [diff] [blame] | 4623 | "src/f32-prelu/gen/sse-2x4.c", |
| 4624 | "src/f32-prelu/gen/sse-2x8.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 4625 | "src/f32-rmax/sse.c", |
Marat Dukhan | 355ab43 | 2020-04-09 19:01:52 -0700 | [diff] [blame] | 4626 | "src/f32-spmm/gen/4x1-minmax-sse.c", |
| 4627 | "src/f32-spmm/gen/8x1-minmax-sse.c", |
Erich Elsen | 6e80fdc | 2020-06-09 15:35:37 -0700 | [diff] [blame] | 4628 | "src/f32-spmm/gen/16x1-minmax-sse.c", |
Frank Barchard | 846c0c6 | 2020-10-26 15:01:39 -0700 | [diff] [blame] | 4629 | "src/f32-spmm/gen/32x1-minmax-sse.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 4630 | "src/f32-vbinary/gen/vadd-minmax-sse-x4.c", |
| 4631 | "src/f32-vbinary/gen/vadd-minmax-sse-x8.c", |
| 4632 | "src/f32-vbinary/gen/vaddc-minmax-sse-x4.c", |
| 4633 | "src/f32-vbinary/gen/vaddc-minmax-sse-x8.c", |
| 4634 | "src/f32-vbinary/gen/vdiv-minmax-sse-x4.c", |
| 4635 | "src/f32-vbinary/gen/vdiv-minmax-sse-x8.c", |
| 4636 | "src/f32-vbinary/gen/vdivc-minmax-sse-x4.c", |
| 4637 | "src/f32-vbinary/gen/vdivc-minmax-sse-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 4638 | "src/f32-vbinary/gen/vmax-sse-x4.c", |
| 4639 | "src/f32-vbinary/gen/vmax-sse-x8.c", |
| 4640 | "src/f32-vbinary/gen/vmaxc-sse-x4.c", |
| 4641 | "src/f32-vbinary/gen/vmaxc-sse-x8.c", |
| 4642 | "src/f32-vbinary/gen/vmin-sse-x4.c", |
| 4643 | "src/f32-vbinary/gen/vmin-sse-x8.c", |
| 4644 | "src/f32-vbinary/gen/vminc-sse-x4.c", |
| 4645 | "src/f32-vbinary/gen/vminc-sse-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 4646 | "src/f32-vbinary/gen/vmul-minmax-sse-x4.c", |
| 4647 | "src/f32-vbinary/gen/vmul-minmax-sse-x8.c", |
| 4648 | "src/f32-vbinary/gen/vmulc-minmax-sse-x4.c", |
| 4649 | "src/f32-vbinary/gen/vmulc-minmax-sse-x8.c", |
| 4650 | "src/f32-vbinary/gen/vrdivc-minmax-sse-x4.c", |
| 4651 | "src/f32-vbinary/gen/vrdivc-minmax-sse-x8.c", |
| 4652 | "src/f32-vbinary/gen/vrsubc-minmax-sse-x4.c", |
| 4653 | "src/f32-vbinary/gen/vrsubc-minmax-sse-x8.c", |
Marat Dukhan | 13bafb0 | 2020-06-05 00:43:11 -0700 | [diff] [blame] | 4654 | "src/f32-vbinary/gen/vsqrdiff-sse-x4.c", |
| 4655 | "src/f32-vbinary/gen/vsqrdiff-sse-x8.c", |
| 4656 | "src/f32-vbinary/gen/vsqrdiffc-sse-x4.c", |
| 4657 | "src/f32-vbinary/gen/vsqrdiffc-sse-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 4658 | "src/f32-vbinary/gen/vsub-minmax-sse-x4.c", |
| 4659 | "src/f32-vbinary/gen/vsub-minmax-sse-x8.c", |
| 4660 | "src/f32-vbinary/gen/vsubc-minmax-sse-x4.c", |
| 4661 | "src/f32-vbinary/gen/vsubc-minmax-sse-x8.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 4662 | "src/f32-vclamp/gen/vclamp-sse-x4.c", |
| 4663 | "src/f32-vclamp/gen/vclamp-sse-x8.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 4664 | "src/f32-vhswish/gen/vhswish-sse-x4.c", |
| 4665 | "src/f32-vhswish/gen/vhswish-sse-x8.c", |
Marat Dukhan | 19dd91d | 2020-07-16 11:12:44 -0700 | [diff] [blame] | 4666 | "src/f32-vlrelu/gen/vlrelu-sse-x4.c", |
| 4667 | "src/f32-vlrelu/gen/vlrelu-sse-x8.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 4668 | "src/f32-vmulcaddc/gen/c4-minmax-sse-2x.c", |
| 4669 | "src/f32-vmulcaddc/gen/c8-minmax-sse-2x.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 4670 | "src/f32-vrelu/gen/vrelu-sse-x4.c", |
| 4671 | "src/f32-vrelu/gen/vrelu-sse-x8.c", |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 4672 | "src/f32-vsqrt/gen/sse-sqrt-x4.c", |
| 4673 | "src/f32-vsqrt/gen/sse-sqrt-x8.c", |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 4674 | "src/f32-vunary/gen/vabs-sse-x4.c", |
| 4675 | "src/f32-vunary/gen/vabs-sse-x8.c", |
| 4676 | "src/f32-vunary/gen/vneg-sse-x4.c", |
| 4677 | "src/f32-vunary/gen/vneg-sse-x8.c", |
| 4678 | "src/f32-vunary/gen/vsqr-sse-x4.c", |
| 4679 | "src/f32-vunary/gen/vsqr-sse-x8.c", |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 4680 | "src/math/roundd-sse-addsub.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4681 | "src/math/roundne-sse-addsub.c", |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 4682 | "src/math/roundu-sse-addsub.c", |
Marat Dukhan | 2dbb944 | 2020-05-12 20:43:43 -0700 | [diff] [blame] | 4683 | "src/math/roundz-sse-addsub.c", |
Marat Dukhan | 8400076 | 2020-06-29 18:38:43 -0700 | [diff] [blame] | 4684 | "src/math/sqrt-sse-hh1mac.c", |
| 4685 | "src/math/sqrt-sse-nr1mac.c", |
| 4686 | "src/math/sqrt-sse-nr2mac.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4687 | "src/x32-packx/x4-sse.c", |
Frank Barchard | 70e8c99 | 2021-12-16 18:35:18 -0800 | [diff] [blame] | 4688 | "src/x32-transpose/4x4-sse.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 4689 | ] |
| 4690 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4691 | PROD_SSE2_MICROKERNEL_SRCS = [ |
Marat Dukhan | af2ba00 | 2021-10-24 14:21:41 -0700 | [diff] [blame] | 4692 | "src/f16-f32-vcvt/gen/vcvt-sse2-int16-x32.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4693 | "src/f32-argmaxpool/4x-sse2-c4.c", |
| 4694 | "src/f32-argmaxpool/9p8x-sse2-c4.c", |
| 4695 | "src/f32-argmaxpool/9x-sse2-c4.c", |
Marat Dukhan | a0c6168 | 2021-11-10 19:23:41 -0800 | [diff] [blame] | 4696 | "src/f32-f16-vcvt/gen/vcvt-sse2-x16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4697 | "src/f32-prelu/gen/sse2-2x8.c", |
Marat Dukhan | ed2d776 | 2021-12-03 23:51:19 -0800 | [diff] [blame] | 4698 | "src/f32-qs8-vcvt/gen/vcvt-sse2-x32.c", |
| 4699 | "src/f32-qu8-vcvt/gen/vcvt-sse2-x32.c", |
Marat Dukhan | 5999c92 | 2022-01-05 18:10:20 -0800 | [diff] [blame] | 4700 | "src/f32-raddstoreexpminusmax/gen/sse2-rr2-p5-x20-acc2.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4701 | "src/f32-velu/gen/velu-sse2-rr2-lut16-p3-x12.c", |
| 4702 | "src/f32-vlrelu/gen/vlrelu-sse2-x8.c", |
| 4703 | "src/f32-vrnd/gen/vrndd-sse2-x8.c", |
| 4704 | "src/f32-vrnd/gen/vrndne-sse2-x8.c", |
| 4705 | "src/f32-vrnd/gen/vrndu-sse2-x8.c", |
| 4706 | "src/f32-vrnd/gen/vrndz-sse2-x8.c", |
Marat Dukhan | ce834ad | 2022-01-03 00:22:01 -0800 | [diff] [blame] | 4707 | "src/f32-vsigmoid/gen/vsigmoid-sse2-rr2-lut64-p2-div-x8.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4708 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-sse2-mul16.c", |
| 4709 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-sse2-mul16.c", |
| 4710 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
| 4711 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
| 4712 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
| 4713 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
| 4714 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-sse2-mul16-add16.c", |
| 4715 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-sse2-mul16-add16.c", |
Frank Barchard | 914f57b | 2021-12-13 12:31:42 -0800 | [diff] [blame] | 4716 | "src/qs8-f32-vcvt/gen/vcvt-sse2-x32.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4717 | "src/qs8-gavgpool/gen/7p7x-minmax-sse2-c8-acc2.c", |
| 4718 | "src/qs8-gavgpool/gen/7x-minmax-sse2-c8-acc2.c", |
| 4719 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
| 4720 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
| 4721 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
| 4722 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
| 4723 | "src/qs8-vadd/gen/minmax-sse2-mul16-ld64-x8.c", |
| 4724 | "src/qs8-vaddc/gen/minmax-sse2-mul16-ld64-x8.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 4725 | "src/qs8-vmul/gen/minmax-fp32-sse2-mul16-ld64-x8.c", |
| 4726 | "src/qs8-vmulc/gen/minmax-fp32-sse2-mul16-ld64-x8.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4727 | "src/qu8-avgpool/9p8x-minmax-sse2-c8.c", |
| 4728 | "src/qu8-avgpool/9x-minmax-sse2-c8.c", |
| 4729 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-sse2-mul16.c", |
| 4730 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | f92206b | 2021-12-10 17:02:07 -0800 | [diff] [blame] | 4731 | "src/qu8-f32-vcvt/gen/vcvt-sse2-x32.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4732 | "src/qu8-gavgpool/7p7x-minmax-sse2-c8.c", |
| 4733 | "src/qu8-gavgpool/7x-minmax-sse2-c8.c", |
| 4734 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
| 4735 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
| 4736 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
| 4737 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
| 4738 | "src/qu8-vadd/gen/minmax-sse2-mul16-ld64-x8.c", |
| 4739 | "src/qu8-vaddc/gen/minmax-sse2-mul16-ld64-x8.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 4740 | "src/qu8-vmul/gen/minmax-fp32-sse2-mul16-ld64-x8.c", |
| 4741 | "src/qu8-vmulc/gen/minmax-fp32-sse2-mul16-ld64-x8.c", |
Marat Dukhan | 24abe6b | 2021-11-24 15:28:57 -0800 | [diff] [blame] | 4742 | "src/s8-ibilinear/gen/sse2-c8.c", |
Marat Dukhan | 2314753 | 2021-08-16 07:26:56 -0700 | [diff] [blame] | 4743 | "src/s8-maxpool/9p8x-minmax-sse2-c16.c", |
Marat Dukhan | e79acb7 | 2021-08-16 19:03:53 -0700 | [diff] [blame] | 4744 | "src/s8-vclamp/sse2-x64.c", |
Marat Dukhan | 24abe6b | 2021-11-24 15:28:57 -0800 | [diff] [blame] | 4745 | "src/u8-ibilinear/gen/sse2-c8.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4746 | "src/u8-maxpool/9p8x-minmax-sse2-c16.c", |
| 4747 | "src/u8-rmax/sse2.c", |
| 4748 | "src/u8-vclamp/sse2-x64.c", |
| 4749 | "src/x8-zip/x2-sse2.c", |
| 4750 | "src/x8-zip/x3-sse2.c", |
| 4751 | "src/x8-zip/x4-sse2.c", |
| 4752 | "src/x8-zip/xm-sse2.c", |
| 4753 | "src/x32-unpool/sse2.c", |
| 4754 | "src/x32-zip/x2-sse2.c", |
| 4755 | "src/x32-zip/x3-sse2.c", |
| 4756 | "src/x32-zip/x4-sse2.c", |
| 4757 | "src/x32-zip/xm-sse2.c", |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 4758 | "src/xx-fill/sse2-x64.c", |
Marat Dukhan | 0461f2d | 2021-08-08 12:36:29 -0700 | [diff] [blame] | 4759 | "src/xx-pad/sse2.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4760 | ] |
| 4761 | |
| 4762 | ALL_SSE2_MICROKERNEL_SRCS = [ |
Marat Dukhan | 1227adb | 2021-10-16 17:33:51 -0700 | [diff] [blame] | 4763 | "src/f16-f32-vcvt/gen/vcvt-sse2-int16-x8.c", |
| 4764 | "src/f16-f32-vcvt/gen/vcvt-sse2-int16-x16.c", |
| 4765 | "src/f16-f32-vcvt/gen/vcvt-sse2-int16-x24.c", |
| 4766 | "src/f16-f32-vcvt/gen/vcvt-sse2-int16-x32.c", |
| 4767 | "src/f16-f32-vcvt/gen/vcvt-sse2-int32-x8.c", |
| 4768 | "src/f16-f32-vcvt/gen/vcvt-sse2-int32-x16.c", |
| 4769 | "src/f16-f32-vcvt/gen/vcvt-sse2-int32-x24.c", |
| 4770 | "src/f16-f32-vcvt/gen/vcvt-sse2-int32-x32.c", |
Marat Dukhan | 329da64 | 2019-11-19 21:44:39 -0800 | [diff] [blame] | 4771 | "src/f32-argmaxpool/4x-sse2-c4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4772 | "src/f32-argmaxpool/9p8x-sse2-c4.c", |
Marat Dukhan | 329da64 | 2019-11-19 21:44:39 -0800 | [diff] [blame] | 4773 | "src/f32-argmaxpool/9x-sse2-c4.c", |
Marat Dukhan | eb84423 | 2021-11-08 23:07:53 -0800 | [diff] [blame] | 4774 | "src/f32-f16-vcvt/gen/vcvt-sse2-x8.c", |
| 4775 | "src/f32-f16-vcvt/gen/vcvt-sse2-x16.c", |
| 4776 | "src/f32-f16-vcvt/gen/vcvt-sse2-x24.c", |
| 4777 | "src/f32-f16-vcvt/gen/vcvt-sse2-x32.c", |
Marat Dukhan | 802fcae | 2020-12-11 14:37:25 -0800 | [diff] [blame] | 4778 | "src/f32-gemm/gen-inc/1x8inc-minmax-sse2-dup.c", |
| 4779 | "src/f32-gemm/gen-inc/3x8inc-minmax-sse2-dup.c", |
| 4780 | "src/f32-gemm/gen-inc/4x8inc-minmax-sse2-dup.c", |
| 4781 | "src/f32-gemm/gen-inc/5x8inc-minmax-sse2-dup.c", |
| 4782 | "src/f32-gemm/gen/1x8-minmax-sse2-dup.c", |
| 4783 | "src/f32-gemm/gen/3x8-minmax-sse2-dup.c", |
| 4784 | "src/f32-gemm/gen/4x8-minmax-sse2-dup.c", |
| 4785 | "src/f32-gemm/gen/5x8-minmax-sse2-dup.c", |
| 4786 | "src/f32-igemm/gen/1x8-minmax-sse2-dup.c", |
| 4787 | "src/f32-igemm/gen/3x8-minmax-sse2-dup.c", |
| 4788 | "src/f32-igemm/gen/4x8-minmax-sse2-dup.c", |
| 4789 | "src/f32-igemm/gen/5x8-minmax-sse2-dup.c", |
Marat Dukhan | 40a672f | 2019-11-25 03:08:22 -0800 | [diff] [blame] | 4790 | "src/f32-prelu/gen/sse2-2x4.c", |
| 4791 | "src/f32-prelu/gen/sse2-2x8.c", |
Marat Dukhan | c5aa242 | 2021-12-01 00:15:19 -0800 | [diff] [blame] | 4792 | "src/f32-qs8-vcvt/gen/vcvt-sse2-x8.c", |
| 4793 | "src/f32-qs8-vcvt/gen/vcvt-sse2-x16.c", |
| 4794 | "src/f32-qs8-vcvt/gen/vcvt-sse2-x24.c", |
| 4795 | "src/f32-qs8-vcvt/gen/vcvt-sse2-x32.c", |
| 4796 | "src/f32-qu8-vcvt/gen/vcvt-sse2-x8.c", |
| 4797 | "src/f32-qu8-vcvt/gen/vcvt-sse2-x16.c", |
| 4798 | "src/f32-qu8-vcvt/gen/vcvt-sse2-x24.c", |
| 4799 | "src/f32-qu8-vcvt/gen/vcvt-sse2-x32.c", |
Marat Dukhan | 5999c92 | 2022-01-05 18:10:20 -0800 | [diff] [blame] | 4800 | "src/f32-raddstoreexpminusmax/gen/sse2-rr2-p5-x4.c", |
| 4801 | "src/f32-raddstoreexpminusmax/gen/sse2-rr2-p5-x8-acc2.c", |
| 4802 | "src/f32-raddstoreexpminusmax/gen/sse2-rr2-p5-x8.c", |
| 4803 | "src/f32-raddstoreexpminusmax/gen/sse2-rr2-p5-x12-acc2.c", |
| 4804 | "src/f32-raddstoreexpminusmax/gen/sse2-rr2-p5-x12-acc3.c", |
| 4805 | "src/f32-raddstoreexpminusmax/gen/sse2-rr2-p5-x12.c", |
| 4806 | "src/f32-raddstoreexpminusmax/gen/sse2-rr2-p5-x16-acc2.c", |
| 4807 | "src/f32-raddstoreexpminusmax/gen/sse2-rr2-p5-x16-acc4.c", |
| 4808 | "src/f32-raddstoreexpminusmax/gen/sse2-rr2-p5-x16.c", |
| 4809 | "src/f32-raddstoreexpminusmax/gen/sse2-rr2-p5-x20-acc2.c", |
| 4810 | "src/f32-raddstoreexpminusmax/gen/sse2-rr2-p5-x20-acc5.c", |
| 4811 | "src/f32-raddstoreexpminusmax/gen/sse2-rr2-p5-x20.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 4812 | "src/f32-velu/gen/velu-sse2-rr2-lut16-p3-x4.c", |
| 4813 | "src/f32-velu/gen/velu-sse2-rr2-lut16-p3-x8.c", |
| 4814 | "src/f32-velu/gen/velu-sse2-rr2-lut16-p3-x12.c", |
| 4815 | "src/f32-velu/gen/velu-sse2-rr2-lut16-p3-x16.c", |
| 4816 | "src/f32-velu/gen/velu-sse2-rr2-lut16-p3-x20.c", |
| 4817 | "src/f32-velu/gen/velu-sse2-rr2-lut16-p3-x24.c", |
| 4818 | "src/f32-velu/gen/velu-sse2-rr2-p6-x4.c", |
| 4819 | "src/f32-velu/gen/velu-sse2-rr2-p6-x8.c", |
| 4820 | "src/f32-velu/gen/velu-sse2-rr2-p6-x12.c", |
| 4821 | "src/f32-velu/gen/velu-sse2-rr2-p6-x16.c", |
| 4822 | "src/f32-velu/gen/velu-sse2-rr2-p6-x20.c", |
| 4823 | "src/f32-velu/gen/velu-sse2-rr2-p6-x24.c", |
Marat Dukhan | 19dd91d | 2020-07-16 11:12:44 -0700 | [diff] [blame] | 4824 | "src/f32-vlrelu/gen/vlrelu-sse2-x4.c", |
| 4825 | "src/f32-vlrelu/gen/vlrelu-sse2-x8.c", |
Marat Dukhan | eecf8fd | 2020-06-09 08:59:37 -0700 | [diff] [blame] | 4826 | "src/f32-vrnd/gen/vrndd-sse2-x4.c", |
| 4827 | "src/f32-vrnd/gen/vrndd-sse2-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4828 | "src/f32-vrnd/gen/vrndne-sse2-x4.c", |
| 4829 | "src/f32-vrnd/gen/vrndne-sse2-x8.c", |
| 4830 | "src/f32-vrnd/gen/vrndu-sse2-x4.c", |
| 4831 | "src/f32-vrnd/gen/vrndu-sse2-x8.c", |
| 4832 | "src/f32-vrnd/gen/vrndz-sse2-x4.c", |
| 4833 | "src/f32-vrnd/gen/vrndz-sse2-x8.c", |
Marat Dukhan | ce834ad | 2022-01-03 00:22:01 -0800 | [diff] [blame] | 4834 | "src/f32-vsigmoid/gen/vsigmoid-sse2-rr2-lut64-p2-div-x4.c", |
| 4835 | "src/f32-vsigmoid/gen/vsigmoid-sse2-rr2-lut64-p2-div-x8.c", |
| 4836 | "src/f32-vsigmoid/gen/vsigmoid-sse2-rr2-lut64-p2-div-x12.c", |
| 4837 | "src/f32-vsigmoid/gen/vsigmoid-sse2-rr2-lut64-p2-div-x16.c", |
| 4838 | "src/f32-vsigmoid/gen/vsigmoid-sse2-rr2-lut64-p2-div-x20.c", |
| 4839 | "src/f32-vsigmoid/gen/vsigmoid-sse2-rr2-lut64-p2-div-x24.c", |
| 4840 | "src/f32-vsigmoid/gen/vsigmoid-sse2-rr2-p5-div-x4.c", |
| 4841 | "src/f32-vsigmoid/gen/vsigmoid-sse2-rr2-p5-div-x8.c", |
| 4842 | "src/f32-vsigmoid/gen/vsigmoid-sse2-rr2-p5-div-x12.c", |
| 4843 | "src/f32-vsigmoid/gen/vsigmoid-sse2-rr2-p5-div-x16.c", |
| 4844 | "src/f32-vsigmoid/gen/vsigmoid-sse2-rr2-p5-div-x20.c", |
| 4845 | "src/f32-vsigmoid/gen/vsigmoid-sse2-rr2-p5-div-x24.c", |
Marat Dukhan | 3ed866b | 2021-09-29 08:23:33 -0700 | [diff] [blame] | 4846 | "src/math/cvt-f16-f32-sse2-int16.c", |
| 4847 | "src/math/cvt-f16-f32-sse2-int32.c", |
Marat Dukhan | 056f49d | 2021-11-08 17:44:42 -0800 | [diff] [blame] | 4848 | "src/math/cvt-f32-f16-sse2.c", |
Marat Dukhan | b7633f2 | 2020-11-20 16:34:56 -0800 | [diff] [blame] | 4849 | "src/math/exp-sse2-rr2-lut64-p2.c", |
| 4850 | "src/math/exp-sse2-rr2-p5.c", |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 4851 | "src/math/expm1minus-sse2-rr2-lut16-p3.c", |
Marat Dukhan | a438aca | 2020-11-20 15:45:01 -0800 | [diff] [blame] | 4852 | "src/math/expm1minus-sse2-rr2-p6.c", |
Frank Barchard | 3b80045 | 2020-11-22 12:12:35 -0800 | [diff] [blame] | 4853 | "src/math/expminus-sse2-rr2-p5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4854 | "src/math/roundd-sse2-cvt.c", |
| 4855 | "src/math/roundne-sse2-cvt.c", |
| 4856 | "src/math/roundu-sse2-cvt.c", |
| 4857 | "src/math/roundz-sse2-cvt.c", |
| 4858 | "src/math/sigmoid-sse2-rr2-lut64-p2-div.c", |
| 4859 | "src/math/sigmoid-sse2-rr2-lut64-p2-nr1.c", |
| 4860 | "src/math/sigmoid-sse2-rr2-lut64-p2-nr2.c", |
| 4861 | "src/math/sigmoid-sse2-rr2-p5-div.c", |
| 4862 | "src/math/sigmoid-sse2-rr2-p5-nr1.c", |
| 4863 | "src/math/sigmoid-sse2-rr2-p5-nr2.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4864 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-sse2-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4865 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4866 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-sse2-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4867 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4868 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-sse2-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4869 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4870 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-sse2-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4871 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 4872 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-sse2-mul16.c", |
| 4873 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4874 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4875 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4876 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4877 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4878 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4879 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4880 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4881 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4882 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4883 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4884 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4885 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4886 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4887 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4888 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4889 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4890 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4891 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4892 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4893 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4894 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4895 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4896 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4897 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4898 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4899 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4900 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4901 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4902 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-sse2-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4903 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4904 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-sse2-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4905 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4906 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-sse2-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4907 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4908 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-sse2-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4909 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-sse2-mul16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4910 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-sse2-mul16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4911 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | d873fa2 | 2021-12-10 01:55:10 -0800 | [diff] [blame] | 4912 | "src/qs8-f32-vcvt/gen/vcvt-sse2-x8.c", |
| 4913 | "src/qs8-f32-vcvt/gen/vcvt-sse2-x16.c", |
| 4914 | "src/qs8-f32-vcvt/gen/vcvt-sse2-x24.c", |
| 4915 | "src/qs8-f32-vcvt/gen/vcvt-sse2-x32.c", |
Marat Dukhan | 159688f | 2020-08-06 10:34:29 -0700 | [diff] [blame] | 4916 | "src/qs8-gavgpool/gen/7p7x-minmax-sse2-c8-acc2.c", |
| 4917 | "src/qs8-gavgpool/gen/7p7x-minmax-sse2-c16-acc2.c", |
| 4918 | "src/qs8-gavgpool/gen/7p7x-minmax-sse2-c24-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4919 | "src/qs8-gavgpool/gen/7x-minmax-sse2-c8-acc2.c", |
| 4920 | "src/qs8-gavgpool/gen/7x-minmax-sse2-c16-acc2.c", |
| 4921 | "src/qs8-gavgpool/gen/7x-minmax-sse2-c24-acc2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4922 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4923 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4924 | "src/qs8-gemm/gen/1x4c2-xw-minmax-fp32-sse2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4925 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4926 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4927 | "src/qs8-gemm/gen/1x4c8-xw-minmax-fp32-sse2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4928 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4929 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4930 | "src/qs8-gemm/gen/2x4c2-xw-minmax-fp32-sse2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4931 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4932 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4933 | "src/qs8-gemm/gen/2x4c8-xw-minmax-fp32-sse2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4934 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4935 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4936 | "src/qs8-gemm/gen/3x4c2-xw-minmax-fp32-sse2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4937 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4938 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4939 | "src/qs8-gemm/gen/3x4c8-xw-minmax-fp32-sse2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4940 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4941 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4942 | "src/qs8-gemm/gen/4x4c2-xw-minmax-fp32-sse2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4943 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4944 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4945 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4946 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4947 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4948 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4949 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4950 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4951 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4952 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4953 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4954 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4955 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4956 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | f62bbdc | 2020-08-04 13:59:04 -0700 | [diff] [blame] | 4957 | "src/qs8-requantization/fp32-sse2.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 4958 | "src/qs8-requantization/gemmlowp-sse2.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 4959 | "src/qs8-requantization/rndna-sse2.c", |
Marat Dukhan | d9f3ad4 | 2020-08-10 12:30:58 -0700 | [diff] [blame] | 4960 | "src/qs8-vadd/gen/minmax-sse2-mul16-ld64-x8.c", |
| 4961 | "src/qs8-vadd/gen/minmax-sse2-mul16-ld64-x16.c", |
| 4962 | "src/qs8-vadd/gen/minmax-sse2-mul16-ld64-x24.c", |
| 4963 | "src/qs8-vadd/gen/minmax-sse2-mul16-ld64-x32.c", |
Marat Dukhan | 0270d9f | 2020-08-11 00:56:46 -0700 | [diff] [blame] | 4964 | "src/qs8-vaddc/gen/minmax-sse2-mul16-ld64-x8.c", |
| 4965 | "src/qs8-vaddc/gen/minmax-sse2-mul16-ld64-x16.c", |
| 4966 | "src/qs8-vaddc/gen/minmax-sse2-mul16-ld64-x24.c", |
| 4967 | "src/qs8-vaddc/gen/minmax-sse2-mul16-ld64-x32.c", |
Marat Dukhan | a212eac | 2021-08-02 09:58:04 -0700 | [diff] [blame] | 4968 | "src/qs8-vmul/gen/minmax-fp32-sse2-mul16-ld64-x8.c", |
| 4969 | "src/qs8-vmul/gen/minmax-fp32-sse2-mul16-ld64-x16.c", |
| 4970 | "src/qs8-vmulc/gen/minmax-fp32-sse2-mul16-ld64-x8.c", |
| 4971 | "src/qs8-vmulc/gen/minmax-fp32-sse2-mul16-ld64-x16.c", |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 4972 | "src/qu8-avgpool/9p8x-minmax-sse2-c8.c", |
| 4973 | "src/qu8-avgpool/9x-minmax-sse2-c8.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 4974 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-sse2-mul16.c", |
| 4975 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-sse2-mul16.c", |
| 4976 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-sse2-mul16.c", |
| 4977 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | d873fa2 | 2021-12-10 01:55:10 -0800 | [diff] [blame] | 4978 | "src/qu8-f32-vcvt/gen/vcvt-sse2-x8.c", |
| 4979 | "src/qu8-f32-vcvt/gen/vcvt-sse2-x16.c", |
| 4980 | "src/qu8-f32-vcvt/gen/vcvt-sse2-x24.c", |
| 4981 | "src/qu8-f32-vcvt/gen/vcvt-sse2-x32.c", |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 4982 | "src/qu8-gavgpool/7p7x-minmax-sse2-c8.c", |
| 4983 | "src/qu8-gavgpool/7x-minmax-sse2-c8.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 4984 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-sse2-ld64.c", |
| 4985 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-sse2-ld128.c", |
| 4986 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
| 4987 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-sse2-ld128.c", |
| 4988 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-sse2-ld64.c", |
| 4989 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-sse2-ld128.c", |
| 4990 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-sse2-ld64.c", |
| 4991 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 4992 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-sse2-ld64.c", |
| 4993 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-sse2-ld128.c", |
| 4994 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
| 4995 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-sse2-ld128.c", |
| 4996 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-sse2-ld64.c", |
| 4997 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 4998 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-sse2-ld64.c", |
| 4999 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-sse2-ld128.c", |
| 5000 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
| 5001 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-sse2-ld128.c", |
| 5002 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-sse2-ld64.c", |
| 5003 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-sse2-ld128.c", |
| 5004 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-sse2-ld64.c", |
| 5005 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 5006 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-sse2-ld64.c", |
| 5007 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-sse2-ld128.c", |
| 5008 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
| 5009 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-sse2-ld128.c", |
| 5010 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-sse2-ld64.c", |
| 5011 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | 5b69f8b | 2020-07-24 15:26:48 -0700 | [diff] [blame] | 5012 | "src/qu8-requantization/fp32-sse2.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 5013 | "src/qu8-requantization/gemmlowp-sse2.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 5014 | "src/qu8-requantization/rndna-sse2.c", |
Marat Dukhan | 76e78c8 | 2021-07-20 21:11:23 -0700 | [diff] [blame] | 5015 | "src/qu8-vadd/gen/minmax-sse2-mul16-ld64-x8.c", |
| 5016 | "src/qu8-vadd/gen/minmax-sse2-mul16-ld64-x16.c", |
| 5017 | "src/qu8-vaddc/gen/minmax-sse2-mul16-ld64-x8.c", |
| 5018 | "src/qu8-vaddc/gen/minmax-sse2-mul16-ld64-x16.c", |
Marat Dukhan | a212eac | 2021-08-02 09:58:04 -0700 | [diff] [blame] | 5019 | "src/qu8-vmul/gen/minmax-fp32-sse2-mul16-ld64-x8.c", |
| 5020 | "src/qu8-vmul/gen/minmax-fp32-sse2-mul16-ld64-x16.c", |
| 5021 | "src/qu8-vmulc/gen/minmax-fp32-sse2-mul16-ld64-x8.c", |
| 5022 | "src/qu8-vmulc/gen/minmax-fp32-sse2-mul16-ld64-x16.c", |
Marat Dukhan | 7519eb1 | 2021-11-23 19:08:29 -0800 | [diff] [blame] | 5023 | "src/s8-ibilinear/gen/sse2-c8.c", |
| 5024 | "src/s8-ibilinear/gen/sse2-c16.c", |
Marat Dukhan | 2314753 | 2021-08-16 07:26:56 -0700 | [diff] [blame] | 5025 | "src/s8-maxpool/9p8x-minmax-sse2-c16.c", |
Marat Dukhan | e79acb7 | 2021-08-16 19:03:53 -0700 | [diff] [blame] | 5026 | "src/s8-vclamp/sse2-x64.c", |
Marat Dukhan | 7519eb1 | 2021-11-23 19:08:29 -0800 | [diff] [blame] | 5027 | "src/u8-ibilinear/gen/sse2-c8.c", |
| 5028 | "src/u8-ibilinear/gen/sse2-c16.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 5029 | "src/u8-maxpool/9p8x-minmax-sse2-c16.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5030 | "src/u8-rmax/sse2.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 5031 | "src/u8-vclamp/sse2-x64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5032 | "src/x8-zip/x2-sse2.c", |
| 5033 | "src/x8-zip/x3-sse2.c", |
| 5034 | "src/x8-zip/x4-sse2.c", |
| 5035 | "src/x8-zip/xm-sse2.c", |
Alan Kelly | 1945f0b | 2021-12-24 01:26:45 -0800 | [diff] [blame] | 5036 | "src/x16-transpose/4x8-sse2.c", |
Marat Dukhan | 57dccd8 | 2020-04-14 00:53:10 -0700 | [diff] [blame] | 5037 | "src/x32-unpool/sse2.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5038 | "src/x32-zip/x2-sse2.c", |
| 5039 | "src/x32-zip/x3-sse2.c", |
| 5040 | "src/x32-zip/x4-sse2.c", |
| 5041 | "src/x32-zip/xm-sse2.c", |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 5042 | "src/xx-fill/sse2-x64.c", |
Marat Dukhan | 0461f2d | 2021-08-08 12:36:29 -0700 | [diff] [blame] | 5043 | "src/xx-pad/sse2.c", |
Marat Dukhan | fe7acb6 | 2020-03-09 19:30:05 -0700 | [diff] [blame] | 5044 | ] |
| 5045 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5046 | PROD_SSSE3_MICROKERNEL_SRCS = [ |
| 5047 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-2x4-acc2.c", |
| 5048 | "src/qs8-gavgpool/gen/7p7x-minmax-ssse3-c8-acc2.c", |
| 5049 | "src/qs8-gavgpool/gen/7x-minmax-ssse3-c8-acc2.c", |
| 5050 | ] |
| 5051 | |
| 5052 | ALL_SSSE3_MICROKERNEL_SRCS = [ |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 5053 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-1x4-acc2.c", |
| 5054 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-1x4-acc3.c", |
| 5055 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-1x4-acc4.c", |
Marat Dukhan | 98f2eeb | 2020-10-23 23:13:41 -0700 | [diff] [blame] | 5056 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-1x4.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 5057 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-2x4-acc2.c", |
Marat Dukhan | 98f2eeb | 2020-10-23 23:13:41 -0700 | [diff] [blame] | 5058 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-2x4.c", |
| 5059 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-3x4.c", |
| 5060 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-4x4.c", |
| 5061 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-5x4.c", |
| 5062 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-6x4.c", |
Marat Dukhan | 159688f | 2020-08-06 10:34:29 -0700 | [diff] [blame] | 5063 | "src/qs8-gavgpool/gen/7p7x-minmax-ssse3-c8-acc2.c", |
| 5064 | "src/qs8-gavgpool/gen/7p7x-minmax-ssse3-c16-acc2.c", |
| 5065 | "src/qs8-gavgpool/gen/7p7x-minmax-ssse3-c24-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5066 | "src/qs8-gavgpool/gen/7x-minmax-ssse3-c8-acc2.c", |
| 5067 | "src/qs8-gavgpool/gen/7x-minmax-ssse3-c16-acc2.c", |
| 5068 | "src/qs8-gavgpool/gen/7x-minmax-ssse3-c24-acc2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5069 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-ssse3-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5070 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-ssse3-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 5071 | "src/qs8-gemm/gen/1x4c8-xw-minmax-fp32-ssse3.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5072 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-ssse3-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5073 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-ssse3-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 5074 | "src/qs8-gemm/gen/2x4c8-xw-minmax-fp32-ssse3.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5075 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-ssse3-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5076 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-ssse3-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 5077 | "src/qs8-gemm/gen/3x4c8-xw-minmax-fp32-ssse3.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5078 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-ssse3-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5079 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-ssse3-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5080 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-ssse3-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5081 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-ssse3-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5082 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-ssse3-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5083 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-ssse3-ld128.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 5084 | "src/qs8-requantization/gemmlowp-ssse3.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 5085 | "src/qs8-requantization/rndna-ssse3.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 5086 | "src/qu8-requantization/gemmlowp-ssse3.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 5087 | "src/qu8-requantization/rndna-ssse3.c", |
Marat Dukhan | 7c478e3 | 2021-09-10 09:48:13 -0700 | [diff] [blame] | 5088 | "src/x8-lut/gen/lut-ssse3-x16.c", |
| 5089 | "src/x8-lut/gen/lut-ssse3-x32.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5090 | ] |
| 5091 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5092 | PROD_SSE41_MICROKERNEL_SRCS = [ |
Marat Dukhan | af2ba00 | 2021-10-24 14:21:41 -0700 | [diff] [blame] | 5093 | "src/f16-f32-vcvt/gen/vcvt-sse41-int16-x16.c", |
Marat Dukhan | a0c6168 | 2021-11-10 19:23:41 -0800 | [diff] [blame] | 5094 | "src/f32-f16-vcvt/gen/vcvt-sse41-x8.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5095 | "src/f32-prelu/gen/sse41-2x8.c", |
Marat Dukhan | ed2d776 | 2021-12-03 23:51:19 -0800 | [diff] [blame] | 5096 | "src/f32-qs8-vcvt/gen/vcvt-sse41-x32.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5097 | "src/f32-vlrelu/gen/vlrelu-sse41-x8.c", |
| 5098 | "src/f32-vrnd/gen/vrndd-sse41-x8.c", |
| 5099 | "src/f32-vrnd/gen/vrndne-sse41-x8.c", |
| 5100 | "src/f32-vrnd/gen/vrndu-sse41-x8.c", |
| 5101 | "src/f32-vrnd/gen/vrndz-sse41-x8.c", |
Marat Dukhan | ce834ad | 2022-01-03 00:22:01 -0800 | [diff] [blame] | 5102 | "src/f32-vsigmoid/gen/vsigmoid-sse41-rr2-lut64-p2-div-x8.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5103 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-sse41-mul16.c", |
| 5104 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-sse41-mul16.c", |
| 5105 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
| 5106 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
| 5107 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
| 5108 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
| 5109 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-sse41-mul16-add16.c", |
| 5110 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-sse41-mul16-add16.c", |
Marat Dukhan | f92206b | 2021-12-10 17:02:07 -0800 | [diff] [blame] | 5111 | "src/qs8-f32-vcvt/gen/vcvt-sse41-x16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5112 | "src/qs8-gavgpool/gen/7p7x-minmax-sse41-c8-acc2.c", |
| 5113 | "src/qs8-gavgpool/gen/7x-minmax-sse41-c8-acc2.c", |
| 5114 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
| 5115 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
| 5116 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
| 5117 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
| 5118 | "src/qs8-vadd/gen/minmax-sse41-mul16-ld64-x8.c", |
| 5119 | "src/qs8-vaddc/gen/minmax-sse41-mul16-ld64-x8.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 5120 | "src/qs8-vmul/gen/minmax-fp32-sse41-mul16-ld64-x16.c", |
| 5121 | "src/qs8-vmulc/gen/minmax-fp32-sse41-mul16-ld64-x16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5122 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-sse41-mul16.c", |
| 5123 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | f92206b | 2021-12-10 17:02:07 -0800 | [diff] [blame] | 5124 | "src/qu8-f32-vcvt/gen/vcvt-sse41-x16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5125 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
| 5126 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
| 5127 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
| 5128 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
| 5129 | "src/qu8-vadd/gen/minmax-sse41-mul16-ld64-x8.c", |
| 5130 | "src/qu8-vaddc/gen/minmax-sse41-mul16-ld64-x8.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 5131 | "src/qu8-vmul/gen/minmax-fp32-sse41-mul16-ld64-x16.c", |
| 5132 | "src/qu8-vmulc/gen/minmax-fp32-sse41-mul16-ld64-x16.c", |
Marat Dukhan | 24abe6b | 2021-11-24 15:28:57 -0800 | [diff] [blame] | 5133 | "src/s8-ibilinear/gen/sse41-c16.c", |
Marat Dukhan | 2314753 | 2021-08-16 07:26:56 -0700 | [diff] [blame] | 5134 | "src/s8-maxpool/9p8x-minmax-sse41-c16.c", |
Marat Dukhan | e79acb7 | 2021-08-16 19:03:53 -0700 | [diff] [blame] | 5135 | "src/s8-vclamp/sse41-x64.c", |
Marat Dukhan | 24abe6b | 2021-11-24 15:28:57 -0800 | [diff] [blame] | 5136 | "src/u8-ibilinear/gen/sse41-c16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5137 | ] |
| 5138 | |
| 5139 | ALL_SSE41_MICROKERNEL_SRCS = [ |
Marat Dukhan | 1227adb | 2021-10-16 17:33:51 -0700 | [diff] [blame] | 5140 | "src/f16-f32-vcvt/gen/vcvt-sse41-int16-x8.c", |
| 5141 | "src/f16-f32-vcvt/gen/vcvt-sse41-int16-x16.c", |
| 5142 | "src/f16-f32-vcvt/gen/vcvt-sse41-int16-x24.c", |
| 5143 | "src/f16-f32-vcvt/gen/vcvt-sse41-int16-x32.c", |
| 5144 | "src/f16-f32-vcvt/gen/vcvt-sse41-int32-x8.c", |
| 5145 | "src/f16-f32-vcvt/gen/vcvt-sse41-int32-x16.c", |
| 5146 | "src/f16-f32-vcvt/gen/vcvt-sse41-int32-x24.c", |
| 5147 | "src/f16-f32-vcvt/gen/vcvt-sse41-int32-x32.c", |
Marat Dukhan | eb84423 | 2021-11-08 23:07:53 -0800 | [diff] [blame] | 5148 | "src/f32-f16-vcvt/gen/vcvt-sse41-x8.c", |
| 5149 | "src/f32-f16-vcvt/gen/vcvt-sse41-x16.c", |
| 5150 | "src/f32-f16-vcvt/gen/vcvt-sse41-x24.c", |
| 5151 | "src/f32-f16-vcvt/gen/vcvt-sse41-x32.c", |
Marat Dukhan | 40a672f | 2019-11-25 03:08:22 -0800 | [diff] [blame] | 5152 | "src/f32-prelu/gen/sse41-2x4.c", |
| 5153 | "src/f32-prelu/gen/sse41-2x8.c", |
Marat Dukhan | c5aa242 | 2021-12-01 00:15:19 -0800 | [diff] [blame] | 5154 | "src/f32-qs8-vcvt/gen/vcvt-sse41-x8.c", |
| 5155 | "src/f32-qs8-vcvt/gen/vcvt-sse41-x16.c", |
| 5156 | "src/f32-qs8-vcvt/gen/vcvt-sse41-x24.c", |
| 5157 | "src/f32-qs8-vcvt/gen/vcvt-sse41-x32.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 5158 | "src/f32-velu/gen/velu-sse41-rr2-lut16-p3-x4.c", |
| 5159 | "src/f32-velu/gen/velu-sse41-rr2-lut16-p3-x8.c", |
| 5160 | "src/f32-velu/gen/velu-sse41-rr2-lut16-p3-x12.c", |
| 5161 | "src/f32-velu/gen/velu-sse41-rr2-lut16-p3-x16.c", |
| 5162 | "src/f32-velu/gen/velu-sse41-rr2-lut16-p3-x20.c", |
| 5163 | "src/f32-velu/gen/velu-sse41-rr2-lut16-p3-x24.c", |
| 5164 | "src/f32-velu/gen/velu-sse41-rr2-p6-x4.c", |
| 5165 | "src/f32-velu/gen/velu-sse41-rr2-p6-x8.c", |
| 5166 | "src/f32-velu/gen/velu-sse41-rr2-p6-x12.c", |
| 5167 | "src/f32-velu/gen/velu-sse41-rr2-p6-x16.c", |
| 5168 | "src/f32-velu/gen/velu-sse41-rr2-p6-x20.c", |
| 5169 | "src/f32-velu/gen/velu-sse41-rr2-p6-x24.c", |
Marat Dukhan | 19dd91d | 2020-07-16 11:12:44 -0700 | [diff] [blame] | 5170 | "src/f32-vlrelu/gen/vlrelu-sse41-x4.c", |
| 5171 | "src/f32-vlrelu/gen/vlrelu-sse41-x8.c", |
Marat Dukhan | eecf8fd | 2020-06-09 08:59:37 -0700 | [diff] [blame] | 5172 | "src/f32-vrnd/gen/vrndd-sse41-x4.c", |
| 5173 | "src/f32-vrnd/gen/vrndd-sse41-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5174 | "src/f32-vrnd/gen/vrndne-sse41-x4.c", |
| 5175 | "src/f32-vrnd/gen/vrndne-sse41-x8.c", |
| 5176 | "src/f32-vrnd/gen/vrndu-sse41-x4.c", |
| 5177 | "src/f32-vrnd/gen/vrndu-sse41-x8.c", |
| 5178 | "src/f32-vrnd/gen/vrndz-sse41-x4.c", |
| 5179 | "src/f32-vrnd/gen/vrndz-sse41-x8.c", |
Marat Dukhan | ce834ad | 2022-01-03 00:22:01 -0800 | [diff] [blame] | 5180 | "src/f32-vsigmoid/gen/vsigmoid-sse41-rr2-lut64-p2-div-x4.c", |
| 5181 | "src/f32-vsigmoid/gen/vsigmoid-sse41-rr2-lut64-p2-div-x8.c", |
| 5182 | "src/f32-vsigmoid/gen/vsigmoid-sse41-rr2-lut64-p2-div-x12.c", |
| 5183 | "src/f32-vsigmoid/gen/vsigmoid-sse41-rr2-lut64-p2-div-x16.c", |
| 5184 | "src/f32-vsigmoid/gen/vsigmoid-sse41-rr2-lut64-p2-div-x20.c", |
| 5185 | "src/f32-vsigmoid/gen/vsigmoid-sse41-rr2-lut64-p2-div-x24.c", |
| 5186 | "src/f32-vsigmoid/gen/vsigmoid-sse41-rr2-p5-div-x4.c", |
| 5187 | "src/f32-vsigmoid/gen/vsigmoid-sse41-rr2-p5-div-x8.c", |
| 5188 | "src/f32-vsigmoid/gen/vsigmoid-sse41-rr2-p5-div-x12.c", |
| 5189 | "src/f32-vsigmoid/gen/vsigmoid-sse41-rr2-p5-div-x16.c", |
| 5190 | "src/f32-vsigmoid/gen/vsigmoid-sse41-rr2-p5-div-x20.c", |
| 5191 | "src/f32-vsigmoid/gen/vsigmoid-sse41-rr2-p5-div-x24.c", |
Marat Dukhan | 3ed866b | 2021-09-29 08:23:33 -0700 | [diff] [blame] | 5192 | "src/math/cvt-f16-f32-sse41-int16.c", |
| 5193 | "src/math/cvt-f16-f32-sse41-int32.c", |
Marat Dukhan | 056f49d | 2021-11-08 17:44:42 -0800 | [diff] [blame] | 5194 | "src/math/cvt-f32-f16-sse41.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5195 | "src/math/roundd-sse41.c", |
| 5196 | "src/math/roundne-sse41.c", |
| 5197 | "src/math/roundu-sse41.c", |
| 5198 | "src/math/roundz-sse41.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 5199 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-sse41-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5200 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 5201 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 5202 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-sse41-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5203 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 5204 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 5205 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-sse41-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5206 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 5207 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 5208 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-sse41-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5209 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 5210 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-sse41-mul32.c", |
| 5211 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-sse41-mul16.c", |
| 5212 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-sse41-mul32.c", |
| 5213 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-sse41-mul16.c", |
| 5214 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5215 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5216 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5217 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5218 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5219 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5220 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5221 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5222 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5223 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5224 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5225 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5226 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5227 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5228 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5229 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5230 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5231 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5232 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5233 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5234 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5235 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5236 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5237 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5238 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5239 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5240 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5241 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5242 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 5243 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-sse41-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5244 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | caf4831 | 2021-06-01 20:20:58 -0700 | [diff] [blame] | 5245 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 5246 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-sse41-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5247 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-sse41-mul16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5248 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 5249 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-sse41-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5250 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-sse41-mul16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5251 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 5252 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-sse41-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5253 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-sse41-mul16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5254 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-sse41-mul32.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5255 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-sse41-mul16.c", |
| 5256 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-sse41-mul32.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5257 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-sse41-mul16.c", |
| 5258 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | f9cf55d | 2021-12-09 18:54:00 -0800 | [diff] [blame] | 5259 | "src/qs8-f32-vcvt/gen/vcvt-sse41-x8.c", |
| 5260 | "src/qs8-f32-vcvt/gen/vcvt-sse41-x16.c", |
| 5261 | "src/qs8-f32-vcvt/gen/vcvt-sse41-x24.c", |
| 5262 | "src/qs8-f32-vcvt/gen/vcvt-sse41-x32.c", |
Marat Dukhan | 159688f | 2020-08-06 10:34:29 -0700 | [diff] [blame] | 5263 | "src/qs8-gavgpool/gen/7p7x-minmax-sse41-c8-acc2.c", |
| 5264 | "src/qs8-gavgpool/gen/7p7x-minmax-sse41-c16-acc2.c", |
| 5265 | "src/qs8-gavgpool/gen/7p7x-minmax-sse41-c24-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5266 | "src/qs8-gavgpool/gen/7x-minmax-sse41-c8-acc2.c", |
| 5267 | "src/qs8-gavgpool/gen/7x-minmax-sse41-c16-acc2.c", |
| 5268 | "src/qs8-gavgpool/gen/7x-minmax-sse41-c24-acc2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5269 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5270 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 5271 | "src/qs8-gemm/gen/1x4c2-xw-minmax-fp32-sse41.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5272 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5273 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 5274 | "src/qs8-gemm/gen/1x4c8-xw-minmax-fp32-sse41.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5275 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5276 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 5277 | "src/qs8-gemm/gen/2x4c2-xw-minmax-fp32-sse41.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5278 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5279 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 5280 | "src/qs8-gemm/gen/2x4c8-xw-minmax-fp32-sse41.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5281 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5282 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 5283 | "src/qs8-gemm/gen/3x4c2-xw-minmax-fp32-sse41.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5284 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5285 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 5286 | "src/qs8-gemm/gen/3x4c8-xw-minmax-fp32-sse41.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5287 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5288 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 5289 | "src/qs8-gemm/gen/4x4c2-xw-minmax-fp32-sse41.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5290 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5291 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5292 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5293 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5294 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5295 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5296 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5297 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5298 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5299 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5300 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5301 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5302 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5303 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | 2e23d2b | 2020-07-29 16:01:37 -0700 | [diff] [blame] | 5304 | "src/qs8-requantization/fp32-sse4.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 5305 | "src/qs8-requantization/gemmlowp-sse4.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 5306 | "src/qs8-requantization/rndna-sse4.c", |
Marat Dukhan | 0d979d5 | 2021-06-09 13:21:18 -0700 | [diff] [blame] | 5307 | "src/qs8-requantization/rndnu-sse4-sra.c", |
| 5308 | "src/qs8-requantization/rndnu-sse4-srl.c", |
Marat Dukhan | d9f3ad4 | 2020-08-10 12:30:58 -0700 | [diff] [blame] | 5309 | "src/qs8-vadd/gen/minmax-sse41-mul16-ld64-x8.c", |
| 5310 | "src/qs8-vadd/gen/minmax-sse41-mul16-ld64-x16.c", |
| 5311 | "src/qs8-vadd/gen/minmax-sse41-mul16-ld64-x24.c", |
| 5312 | "src/qs8-vadd/gen/minmax-sse41-mul16-ld64-x32.c", |
Marat Dukhan | bb9225e | 2020-09-06 22:40:56 -0700 | [diff] [blame] | 5313 | "src/qs8-vadd/gen/minmax-sse41-mul32-ld32-x8.c", |
| 5314 | "src/qs8-vadd/gen/minmax-sse41-mul32-ld32-x16.c", |
| 5315 | "src/qs8-vadd/gen/minmax-sse41-mul32-ld32-x24.c", |
| 5316 | "src/qs8-vadd/gen/minmax-sse41-mul32-ld32-x32.c", |
Marat Dukhan | 0270d9f | 2020-08-11 00:56:46 -0700 | [diff] [blame] | 5317 | "src/qs8-vaddc/gen/minmax-sse41-mul16-ld64-x8.c", |
| 5318 | "src/qs8-vaddc/gen/minmax-sse41-mul16-ld64-x16.c", |
| 5319 | "src/qs8-vaddc/gen/minmax-sse41-mul16-ld64-x24.c", |
| 5320 | "src/qs8-vaddc/gen/minmax-sse41-mul16-ld64-x32.c", |
Marat Dukhan | bb9225e | 2020-09-06 22:40:56 -0700 | [diff] [blame] | 5321 | "src/qs8-vaddc/gen/minmax-sse41-mul32-ld32-x8.c", |
| 5322 | "src/qs8-vaddc/gen/minmax-sse41-mul32-ld32-x16.c", |
| 5323 | "src/qs8-vaddc/gen/minmax-sse41-mul32-ld32-x24.c", |
| 5324 | "src/qs8-vaddc/gen/minmax-sse41-mul32-ld32-x32.c", |
Marat Dukhan | a212eac | 2021-08-02 09:58:04 -0700 | [diff] [blame] | 5325 | "src/qs8-vmul/gen/minmax-fp32-sse41-mul16-ld64-x8.c", |
| 5326 | "src/qs8-vmul/gen/minmax-fp32-sse41-mul16-ld64-x16.c", |
| 5327 | "src/qs8-vmulc/gen/minmax-fp32-sse41-mul16-ld64-x8.c", |
| 5328 | "src/qs8-vmulc/gen/minmax-fp32-sse41-mul16-ld64-x16.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 5329 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 5330 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 5331 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 5332 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 5333 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 5334 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 5335 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 5336 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | f9cf55d | 2021-12-09 18:54:00 -0800 | [diff] [blame] | 5337 | "src/qu8-f32-vcvt/gen/vcvt-sse41-x8.c", |
| 5338 | "src/qu8-f32-vcvt/gen/vcvt-sse41-x16.c", |
| 5339 | "src/qu8-f32-vcvt/gen/vcvt-sse41-x24.c", |
| 5340 | "src/qu8-f32-vcvt/gen/vcvt-sse41-x32.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 5341 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-sse41-ld64.c", |
| 5342 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-sse41-ld128.c", |
| 5343 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
| 5344 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-sse41-ld128.c", |
| 5345 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-sse41-ld64.c", |
| 5346 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-sse41-ld128.c", |
| 5347 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-sse41-ld64.c", |
| 5348 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 5349 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-sse41-ld64.c", |
| 5350 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-sse41-ld128.c", |
| 5351 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
| 5352 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-sse41-ld128.c", |
| 5353 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-sse41-ld64.c", |
| 5354 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 5355 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-sse41-ld64.c", |
| 5356 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-sse41-ld128.c", |
| 5357 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
| 5358 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-sse41-ld128.c", |
| 5359 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-sse41-ld64.c", |
| 5360 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-sse41-ld128.c", |
| 5361 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-sse41-ld64.c", |
| 5362 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 5363 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-sse41-ld64.c", |
| 5364 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-sse41-ld128.c", |
| 5365 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
| 5366 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-sse41-ld128.c", |
| 5367 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-sse41-ld64.c", |
| 5368 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 5369 | "src/qu8-requantization/gemmlowp-sse4.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 5370 | "src/qu8-requantization/rndna-sse4.c", |
Marat Dukhan | 3eac69c | 2021-07-21 01:42:29 -0700 | [diff] [blame] | 5371 | "src/qu8-vadd/gen/minmax-sse41-mul16-ld64-x8.c", |
| 5372 | "src/qu8-vadd/gen/minmax-sse41-mul16-ld64-x16.c", |
| 5373 | "src/qu8-vadd/gen/minmax-sse41-mul32-ld32-x8.c", |
| 5374 | "src/qu8-vadd/gen/minmax-sse41-mul32-ld32-x16.c", |
| 5375 | "src/qu8-vaddc/gen/minmax-sse41-mul16-ld64-x8.c", |
| 5376 | "src/qu8-vaddc/gen/minmax-sse41-mul16-ld64-x16.c", |
| 5377 | "src/qu8-vaddc/gen/minmax-sse41-mul32-ld32-x8.c", |
| 5378 | "src/qu8-vaddc/gen/minmax-sse41-mul32-ld32-x16.c", |
Marat Dukhan | a212eac | 2021-08-02 09:58:04 -0700 | [diff] [blame] | 5379 | "src/qu8-vmul/gen/minmax-fp32-sse41-mul16-ld64-x8.c", |
| 5380 | "src/qu8-vmul/gen/minmax-fp32-sse41-mul16-ld64-x16.c", |
| 5381 | "src/qu8-vmulc/gen/minmax-fp32-sse41-mul16-ld64-x8.c", |
| 5382 | "src/qu8-vmulc/gen/minmax-fp32-sse41-mul16-ld64-x16.c", |
Marat Dukhan | 7519eb1 | 2021-11-23 19:08:29 -0800 | [diff] [blame] | 5383 | "src/s8-ibilinear/gen/sse41-c8.c", |
| 5384 | "src/s8-ibilinear/gen/sse41-c16.c", |
Marat Dukhan | 2314753 | 2021-08-16 07:26:56 -0700 | [diff] [blame] | 5385 | "src/s8-maxpool/9p8x-minmax-sse41-c16.c", |
Marat Dukhan | e79acb7 | 2021-08-16 19:03:53 -0700 | [diff] [blame] | 5386 | "src/s8-vclamp/sse41-x64.c", |
Marat Dukhan | 7519eb1 | 2021-11-23 19:08:29 -0800 | [diff] [blame] | 5387 | "src/u8-ibilinear/gen/sse41-c8.c", |
| 5388 | "src/u8-ibilinear/gen/sse41-c16.c", |
Marat Dukhan | 69c3f2c | 2019-11-06 12:30:01 -0800 | [diff] [blame] | 5389 | ] |
| 5390 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5391 | PROD_AVX_MICROKERNEL_SRCS = [ |
Marat Dukhan | af2ba00 | 2021-10-24 14:21:41 -0700 | [diff] [blame] | 5392 | "src/f16-f32-vcvt/gen/vcvt-avx-int16-x16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5393 | "src/f32-dwconv/gen/up8x25-minmax-avx.c", |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 5394 | "src/f32-dwconv/gen/up16x3-minmax-avx.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5395 | "src/f32-dwconv/gen/up16x4-minmax-avx.c", |
| 5396 | "src/f32-dwconv/gen/up16x9-minmax-avx.c", |
Marat Dukhan | a0c6168 | 2021-11-10 19:23:41 -0800 | [diff] [blame] | 5397 | "src/f32-f16-vcvt/gen/vcvt-avx-x24.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5398 | "src/f32-gemm/gen/1x16-minmax-avx-broadcast.c", |
| 5399 | "src/f32-gemm/gen/5x16-minmax-avx-broadcast.c", |
| 5400 | "src/f32-igemm/gen/1x16-minmax-avx-broadcast.c", |
| 5401 | "src/f32-igemm/gen/5x16-minmax-avx-broadcast.c", |
| 5402 | "src/f32-prelu/gen/avx-2x16.c", |
Marat Dukhan | b91432c | 2021-12-14 16:52:09 -0800 | [diff] [blame] | 5403 | "src/f32-qs8-vcvt/gen/vcvt-avx-x32.c", |
| 5404 | "src/f32-qu8-vcvt/gen/vcvt-avx-x32.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5405 | "src/f32-vbinary/gen/vadd-minmax-avx-x16.c", |
| 5406 | "src/f32-vbinary/gen/vaddc-minmax-avx-x16.c", |
| 5407 | "src/f32-vbinary/gen/vdiv-minmax-avx-x16.c", |
| 5408 | "src/f32-vbinary/gen/vdivc-minmax-avx-x16.c", |
| 5409 | "src/f32-vbinary/gen/vmax-avx-x16.c", |
| 5410 | "src/f32-vbinary/gen/vmaxc-avx-x16.c", |
| 5411 | "src/f32-vbinary/gen/vmin-avx-x16.c", |
| 5412 | "src/f32-vbinary/gen/vminc-avx-x16.c", |
| 5413 | "src/f32-vbinary/gen/vmul-minmax-avx-x16.c", |
| 5414 | "src/f32-vbinary/gen/vmulc-minmax-avx-x16.c", |
| 5415 | "src/f32-vbinary/gen/vrdivc-minmax-avx-x16.c", |
| 5416 | "src/f32-vbinary/gen/vrsubc-minmax-avx-x16.c", |
| 5417 | "src/f32-vbinary/gen/vsqrdiff-avx-x16.c", |
| 5418 | "src/f32-vbinary/gen/vsqrdiffc-avx-x16.c", |
| 5419 | "src/f32-vbinary/gen/vsub-minmax-avx-x16.c", |
| 5420 | "src/f32-vbinary/gen/vsubc-minmax-avx-x16.c", |
| 5421 | "src/f32-vclamp/gen/vclamp-avx-x16.c", |
| 5422 | "src/f32-velu/gen/velu-avx-rr2-lut4-p4-perm-x32.c", |
| 5423 | "src/f32-vhswish/gen/vhswish-avx-x16.c", |
| 5424 | "src/f32-vlrelu/gen/vlrelu-avx-x16.c", |
| 5425 | "src/f32-vrnd/gen/vrndd-avx-x16.c", |
| 5426 | "src/f32-vrnd/gen/vrndne-avx-x16.c", |
| 5427 | "src/f32-vrnd/gen/vrndu-avx-x16.c", |
| 5428 | "src/f32-vrnd/gen/vrndz-avx-x16.c", |
| 5429 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x40.c", |
| 5430 | "src/f32-vsqrt/gen/avx-sqrt-x8.c", |
| 5431 | "src/f32-vunary/gen/vabs-avx-x16.c", |
| 5432 | "src/f32-vunary/gen/vneg-avx-x16.c", |
| 5433 | "src/f32-vunary/gen/vsqr-avx-x16.c", |
Marat Dukhan | 2848059 | 2021-07-27 23:52:27 -0700 | [diff] [blame] | 5434 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx-mul16-add16.c", |
| 5435 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx-mul16-add16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5436 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
| 5437 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
| 5438 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
| 5439 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
| 5440 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx-mul16-add16.c", |
| 5441 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx-mul16-add16.c", |
Marat Dukhan | cd4089f | 2021-12-14 23:53:33 -0800 | [diff] [blame] | 5442 | "src/qs8-f32-vcvt/gen/vcvt-avx-x32.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5443 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
| 5444 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
| 5445 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
| 5446 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
| 5447 | "src/qs8-vadd/gen/minmax-avx-mul32-ld32-x8.c", |
| 5448 | "src/qs8-vaddc/gen/minmax-avx-mul32-ld32-x8.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 5449 | "src/qs8-vmul/gen/minmax-fp32-avx-mul16-ld64-x16.c", |
| 5450 | "src/qs8-vmulc/gen/minmax-fp32-avx-mul16-ld64-x16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5451 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-avx-mul16.c", |
| 5452 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-avx-mul16.c", |
Marat Dukhan | cd4089f | 2021-12-14 23:53:33 -0800 | [diff] [blame] | 5453 | "src/qu8-f32-vcvt/gen/vcvt-avx-x32.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5454 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
| 5455 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
| 5456 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
| 5457 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
| 5458 | "src/qu8-vadd/gen/minmax-avx-mul32-ld32-x8.c", |
| 5459 | "src/qu8-vaddc/gen/minmax-avx-mul32-ld32-x8.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 5460 | "src/qu8-vmul/gen/minmax-fp32-avx-mul16-ld64-x16.c", |
| 5461 | "src/qu8-vmulc/gen/minmax-fp32-avx-mul16-ld64-x16.c", |
Marat Dukhan | 98e054b | 2021-09-13 09:43:50 -0700 | [diff] [blame] | 5462 | "src/x8-lut/gen/lut-avx-x64.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5463 | ] |
| 5464 | |
| 5465 | ALL_AVX_MICROKERNEL_SRCS = [ |
Marat Dukhan | 1227adb | 2021-10-16 17:33:51 -0700 | [diff] [blame] | 5466 | "src/f16-f32-vcvt/gen/vcvt-avx-int16-x8.c", |
| 5467 | "src/f16-f32-vcvt/gen/vcvt-avx-int16-x16.c", |
| 5468 | "src/f16-f32-vcvt/gen/vcvt-avx-int16-x24.c", |
| 5469 | "src/f16-f32-vcvt/gen/vcvt-avx-int16-x32.c", |
| 5470 | "src/f16-f32-vcvt/gen/vcvt-avx-int32-x8.c", |
| 5471 | "src/f16-f32-vcvt/gen/vcvt-avx-int32-x16.c", |
| 5472 | "src/f16-f32-vcvt/gen/vcvt-avx-int32-x24.c", |
| 5473 | "src/f16-f32-vcvt/gen/vcvt-avx-int32-x32.c", |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 5474 | "src/f32-dwconv/gen/up8x3-minmax-avx-acc2.c", |
| 5475 | "src/f32-dwconv/gen/up8x3-minmax-avx.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5476 | "src/f32-dwconv/gen/up8x4-minmax-avx-acc2.c", |
| 5477 | "src/f32-dwconv/gen/up8x4-minmax-avx.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5478 | "src/f32-dwconv/gen/up8x9-minmax-avx-acc2.c", |
| 5479 | "src/f32-dwconv/gen/up8x9-minmax-avx.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5480 | "src/f32-dwconv/gen/up8x25-minmax-avx-acc2.c", |
| 5481 | "src/f32-dwconv/gen/up8x25-minmax-avx.c", |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 5482 | "src/f32-dwconv/gen/up16x3-minmax-avx-acc2.c", |
| 5483 | "src/f32-dwconv/gen/up16x3-minmax-avx.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5484 | "src/f32-dwconv/gen/up16x4-minmax-avx-acc2.c", |
| 5485 | "src/f32-dwconv/gen/up16x4-minmax-avx.c", |
| 5486 | "src/f32-dwconv/gen/up16x9-minmax-avx-acc2.c", |
| 5487 | "src/f32-dwconv/gen/up16x9-minmax-avx.c", |
| 5488 | "src/f32-dwconv/gen/up16x25-minmax-avx-acc2.c", |
| 5489 | "src/f32-dwconv/gen/up16x25-minmax-avx.c", |
Marat Dukhan | eb84423 | 2021-11-08 23:07:53 -0800 | [diff] [blame] | 5490 | "src/f32-f16-vcvt/gen/vcvt-avx-x8.c", |
| 5491 | "src/f32-f16-vcvt/gen/vcvt-avx-x16.c", |
| 5492 | "src/f32-f16-vcvt/gen/vcvt-avx-x24.c", |
| 5493 | "src/f32-f16-vcvt/gen/vcvt-avx-x32.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5494 | "src/f32-gemm/gen-inc/1x8inc-minmax-avx-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5495 | "src/f32-gemm/gen-inc/1x16inc-minmax-avx-broadcast.c", |
| 5496 | "src/f32-gemm/gen-inc/3x16inc-minmax-avx-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5497 | "src/f32-gemm/gen-inc/4x8inc-minmax-avx-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5498 | "src/f32-gemm/gen-inc/4x16inc-minmax-avx-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5499 | "src/f32-gemm/gen-inc/5x8inc-minmax-avx-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5500 | "src/f32-gemm/gen-inc/5x16inc-minmax-avx-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5501 | "src/f32-gemm/gen-inc/6x8inc-minmax-avx-broadcast.c", |
| 5502 | "src/f32-gemm/gen-inc/7x8inc-minmax-avx-broadcast.c", |
| 5503 | "src/f32-gemm/gen/1x8-minmax-avx-broadcast.c", |
| 5504 | "src/f32-gemm/gen/1x16-minmax-avx-broadcast.c", |
| 5505 | "src/f32-gemm/gen/3x16-minmax-avx-broadcast.c", |
| 5506 | "src/f32-gemm/gen/4x8-minmax-avx-broadcast.c", |
| 5507 | "src/f32-gemm/gen/4x16-minmax-avx-broadcast.c", |
| 5508 | "src/f32-gemm/gen/5x8-minmax-avx-broadcast.c", |
| 5509 | "src/f32-gemm/gen/5x16-minmax-avx-broadcast.c", |
| 5510 | "src/f32-gemm/gen/6x8-minmax-avx-broadcast.c", |
| 5511 | "src/f32-gemm/gen/7x8-minmax-avx-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5512 | "src/f32-igemm/gen/1x8-minmax-avx-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5513 | "src/f32-igemm/gen/1x16-minmax-avx-broadcast.c", |
| 5514 | "src/f32-igemm/gen/3x16-minmax-avx-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5515 | "src/f32-igemm/gen/4x8-minmax-avx-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5516 | "src/f32-igemm/gen/4x16-minmax-avx-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5517 | "src/f32-igemm/gen/5x8-minmax-avx-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5518 | "src/f32-igemm/gen/5x16-minmax-avx-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5519 | "src/f32-igemm/gen/6x8-minmax-avx-broadcast.c", |
| 5520 | "src/f32-igemm/gen/7x8-minmax-avx-broadcast.c", |
Marat Dukhan | 90eca0a | 2020-03-11 00:52:23 -0700 | [diff] [blame] | 5521 | "src/f32-prelu/gen/avx-2x8.c", |
| 5522 | "src/f32-prelu/gen/avx-2x16.c", |
Marat Dukhan | b91432c | 2021-12-14 16:52:09 -0800 | [diff] [blame] | 5523 | "src/f32-qs8-vcvt/gen/vcvt-avx-x8.c", |
| 5524 | "src/f32-qs8-vcvt/gen/vcvt-avx-x16.c", |
| 5525 | "src/f32-qs8-vcvt/gen/vcvt-avx-x24.c", |
| 5526 | "src/f32-qs8-vcvt/gen/vcvt-avx-x32.c", |
| 5527 | "src/f32-qu8-vcvt/gen/vcvt-avx-x8.c", |
| 5528 | "src/f32-qu8-vcvt/gen/vcvt-avx-x16.c", |
| 5529 | "src/f32-qu8-vcvt/gen/vcvt-avx-x24.c", |
| 5530 | "src/f32-qu8-vcvt/gen/vcvt-avx-x32.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5531 | "src/f32-rmax/avx.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 5532 | "src/f32-vbinary/gen/vadd-minmax-avx-x8.c", |
| 5533 | "src/f32-vbinary/gen/vadd-minmax-avx-x16.c", |
| 5534 | "src/f32-vbinary/gen/vaddc-minmax-avx-x8.c", |
| 5535 | "src/f32-vbinary/gen/vaddc-minmax-avx-x16.c", |
| 5536 | "src/f32-vbinary/gen/vdiv-minmax-avx-x8.c", |
| 5537 | "src/f32-vbinary/gen/vdiv-minmax-avx-x16.c", |
| 5538 | "src/f32-vbinary/gen/vdivc-minmax-avx-x8.c", |
| 5539 | "src/f32-vbinary/gen/vdivc-minmax-avx-x16.c", |
Marat Dukhan | 9a88efe | 2019-12-10 15:54:24 -0800 | [diff] [blame] | 5540 | "src/f32-vbinary/gen/vmax-avx-x8.c", |
| 5541 | "src/f32-vbinary/gen/vmax-avx-x16.c", |
| 5542 | "src/f32-vbinary/gen/vmaxc-avx-x8.c", |
| 5543 | "src/f32-vbinary/gen/vmaxc-avx-x16.c", |
| 5544 | "src/f32-vbinary/gen/vmin-avx-x8.c", |
| 5545 | "src/f32-vbinary/gen/vmin-avx-x16.c", |
| 5546 | "src/f32-vbinary/gen/vminc-avx-x8.c", |
| 5547 | "src/f32-vbinary/gen/vminc-avx-x16.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 5548 | "src/f32-vbinary/gen/vmul-minmax-avx-x8.c", |
| 5549 | "src/f32-vbinary/gen/vmul-minmax-avx-x16.c", |
| 5550 | "src/f32-vbinary/gen/vmulc-minmax-avx-x8.c", |
| 5551 | "src/f32-vbinary/gen/vmulc-minmax-avx-x16.c", |
| 5552 | "src/f32-vbinary/gen/vrdivc-minmax-avx-x8.c", |
| 5553 | "src/f32-vbinary/gen/vrdivc-minmax-avx-x16.c", |
| 5554 | "src/f32-vbinary/gen/vrsubc-minmax-avx-x8.c", |
| 5555 | "src/f32-vbinary/gen/vrsubc-minmax-avx-x16.c", |
Marat Dukhan | 13bafb0 | 2020-06-05 00:43:11 -0700 | [diff] [blame] | 5556 | "src/f32-vbinary/gen/vsqrdiff-avx-x8.c", |
| 5557 | "src/f32-vbinary/gen/vsqrdiff-avx-x16.c", |
| 5558 | "src/f32-vbinary/gen/vsqrdiffc-avx-x8.c", |
| 5559 | "src/f32-vbinary/gen/vsqrdiffc-avx-x16.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 5560 | "src/f32-vbinary/gen/vsub-minmax-avx-x8.c", |
| 5561 | "src/f32-vbinary/gen/vsub-minmax-avx-x16.c", |
| 5562 | "src/f32-vbinary/gen/vsubc-minmax-avx-x8.c", |
| 5563 | "src/f32-vbinary/gen/vsubc-minmax-avx-x16.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 5564 | "src/f32-vclamp/gen/vclamp-avx-x8.c", |
| 5565 | "src/f32-vclamp/gen/vclamp-avx-x16.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 5566 | "src/f32-velu/gen/velu-avx-rr2-lut4-p4-perm-x8.c", |
| 5567 | "src/f32-velu/gen/velu-avx-rr2-lut4-p4-perm-x16.c", |
| 5568 | "src/f32-velu/gen/velu-avx-rr2-lut4-p4-perm-x24.c", |
| 5569 | "src/f32-velu/gen/velu-avx-rr2-lut4-p4-perm-x32.c", |
| 5570 | "src/f32-velu/gen/velu-avx-rr2-lut4-p4-perm-x40.c", |
| 5571 | "src/f32-velu/gen/velu-avx-rr2-lut4-p4-perm-x48.c", |
| 5572 | "src/f32-velu/gen/velu-avx-rr2-lut16-p3-x8.c", |
| 5573 | "src/f32-velu/gen/velu-avx-rr2-lut16-p3-x16.c", |
| 5574 | "src/f32-velu/gen/velu-avx-rr2-lut16-p3-x24.c", |
| 5575 | "src/f32-velu/gen/velu-avx-rr2-lut16-p3-x32.c", |
| 5576 | "src/f32-velu/gen/velu-avx-rr2-lut16-p3-x40.c", |
| 5577 | "src/f32-velu/gen/velu-avx-rr2-lut16-p3-x48.c", |
| 5578 | "src/f32-velu/gen/velu-avx-rr2-p6-x8.c", |
| 5579 | "src/f32-velu/gen/velu-avx-rr2-p6-x16.c", |
| 5580 | "src/f32-velu/gen/velu-avx-rr2-p6-x24.c", |
| 5581 | "src/f32-velu/gen/velu-avx-rr2-p6-x32.c", |
| 5582 | "src/f32-velu/gen/velu-avx-rr2-p6-x40.c", |
| 5583 | "src/f32-velu/gen/velu-avx-rr2-p6-x48.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 5584 | "src/f32-vhswish/gen/vhswish-avx-x8.c", |
| 5585 | "src/f32-vhswish/gen/vhswish-avx-x16.c", |
Marat Dukhan | 19dd91d | 2020-07-16 11:12:44 -0700 | [diff] [blame] | 5586 | "src/f32-vlrelu/gen/vlrelu-avx-x8.c", |
| 5587 | "src/f32-vlrelu/gen/vlrelu-avx-x16.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 5588 | "src/f32-vrelu/gen/vrelu-avx-x8.c", |
| 5589 | "src/f32-vrelu/gen/vrelu-avx-x16.c", |
Marat Dukhan | eecf8fd | 2020-06-09 08:59:37 -0700 | [diff] [blame] | 5590 | "src/f32-vrnd/gen/vrndd-avx-x8.c", |
| 5591 | "src/f32-vrnd/gen/vrndd-avx-x16.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5592 | "src/f32-vrnd/gen/vrndne-avx-x8.c", |
| 5593 | "src/f32-vrnd/gen/vrndne-avx-x16.c", |
| 5594 | "src/f32-vrnd/gen/vrndu-avx-x8.c", |
| 5595 | "src/f32-vrnd/gen/vrndu-avx-x16.c", |
| 5596 | "src/f32-vrnd/gen/vrndz-avx-x8.c", |
| 5597 | "src/f32-vrnd/gen/vrndz-avx-x16.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 5598 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x8.c", |
| 5599 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x16.c", |
| 5600 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x24.c", |
| 5601 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x32.c", |
| 5602 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x40.c", |
| 5603 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x48.c", |
| 5604 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x56.c", |
| 5605 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x64.c", |
| 5606 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x72.c", |
| 5607 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x80.c", |
| 5608 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x8.c", |
| 5609 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x16.c", |
| 5610 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x24.c", |
| 5611 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x32.c", |
| 5612 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x40.c", |
| 5613 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x48.c", |
| 5614 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x56.c", |
| 5615 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x64.c", |
| 5616 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x72.c", |
| 5617 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x80.c", |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 5618 | "src/f32-vsqrt/gen/avx-sqrt-x8.c", |
| 5619 | "src/f32-vsqrt/gen/avx-sqrt-x16.c", |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 5620 | "src/f32-vunary/gen/vabs-avx-x8.c", |
| 5621 | "src/f32-vunary/gen/vabs-avx-x16.c", |
| 5622 | "src/f32-vunary/gen/vneg-avx-x8.c", |
| 5623 | "src/f32-vunary/gen/vneg-avx-x16.c", |
| 5624 | "src/f32-vunary/gen/vsqr-avx-x8.c", |
| 5625 | "src/f32-vunary/gen/vsqr-avx-x16.c", |
Frank Barchard | 4a35204 | 2021-04-13 15:52:08 -0700 | [diff] [blame] | 5626 | "src/math/exp-avx-rr2-p5.c", |
| 5627 | "src/math/expm1minus-avx-rr2-lut4-p4-perm.c", |
| 5628 | "src/math/expm1minus-avx-rr2-lut16-p3.c", |
| 5629 | "src/math/expm1minus-avx-rr2-p6.c", |
| 5630 | "src/math/sigmoid-avx-rr2-lut64-p2-div.c", |
| 5631 | "src/math/sigmoid-avx-rr2-p5-div.c", |
| 5632 | "src/math/sigmoid-avx-rr2-p5-nr1.c", |
| 5633 | "src/math/sigmoid-avx-rr2-p5-nr2.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 5634 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-avx-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5635 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 5636 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-avx-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 5637 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-avx-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5638 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 5639 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-avx-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 5640 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5641 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 5642 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 5643 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5644 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 5645 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx-mul32.c", |
| 5646 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-avx-mul16.c", |
| 5647 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-avx-mul32.c", |
| 5648 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-avx-mul16.c", |
| 5649 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-avx-mul32.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5650 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5651 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5652 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5653 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5654 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5655 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5656 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5657 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5658 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5659 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5660 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5661 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5662 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5663 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5664 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5665 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5666 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5667 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5668 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5669 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5670 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5671 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5672 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5673 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5674 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5675 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5676 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5677 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 5678 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-avx-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5679 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-avx-mul16.c", |
Marat Dukhan | caf4831 | 2021-06-01 20:20:58 -0700 | [diff] [blame] | 5680 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-avx-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 5681 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-avx-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5682 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-avx-mul16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5683 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-avx-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 5684 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5685 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx-mul16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5686 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 5687 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5688 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx-mul16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5689 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx-mul32.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5690 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-avx-mul16.c", |
| 5691 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-avx-mul32.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5692 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-avx-mul16.c", |
| 5693 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-avx-mul32.c", |
Marat Dukhan | cd4089f | 2021-12-14 23:53:33 -0800 | [diff] [blame] | 5694 | "src/qs8-f32-vcvt/gen/vcvt-avx-x8.c", |
| 5695 | "src/qs8-f32-vcvt/gen/vcvt-avx-x16.c", |
| 5696 | "src/qs8-f32-vcvt/gen/vcvt-avx-x24.c", |
| 5697 | "src/qs8-f32-vcvt/gen/vcvt-avx-x32.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5698 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5699 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 5700 | "src/qs8-gemm/gen/1x4c2-xw-minmax-fp32-avx.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5701 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5702 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 5703 | "src/qs8-gemm/gen/1x4c8-xw-minmax-fp32-avx.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5704 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5705 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 5706 | "src/qs8-gemm/gen/2x4c2-xw-minmax-fp32-avx.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5707 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5708 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 5709 | "src/qs8-gemm/gen/2x4c8-xw-minmax-fp32-avx.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5710 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5711 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 5712 | "src/qs8-gemm/gen/3x4c2-xw-minmax-fp32-avx.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5713 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5714 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 5715 | "src/qs8-gemm/gen/3x4c8-xw-minmax-fp32-avx.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5716 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5717 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 5718 | "src/qs8-gemm/gen/4x4c2-xw-minmax-fp32-avx.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5719 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5720 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5721 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5722 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5723 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5724 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5725 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5726 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5727 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5728 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5729 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5730 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5731 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5732 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | e9c4b96 | 2021-04-02 16:56:55 -0700 | [diff] [blame] | 5733 | "src/qs8-vadd/gen/minmax-avx-mul16-ld64-x8.c", |
| 5734 | "src/qs8-vadd/gen/minmax-avx-mul16-ld64-x16.c", |
| 5735 | "src/qs8-vadd/gen/minmax-avx-mul16-ld64-x24.c", |
| 5736 | "src/qs8-vadd/gen/minmax-avx-mul16-ld64-x32.c", |
| 5737 | "src/qs8-vadd/gen/minmax-avx-mul32-ld32-x8.c", |
| 5738 | "src/qs8-vadd/gen/minmax-avx-mul32-ld32-x16.c", |
| 5739 | "src/qs8-vadd/gen/minmax-avx-mul32-ld32-x24.c", |
| 5740 | "src/qs8-vadd/gen/minmax-avx-mul32-ld32-x32.c", |
| 5741 | "src/qs8-vaddc/gen/minmax-avx-mul16-ld64-x8.c", |
| 5742 | "src/qs8-vaddc/gen/minmax-avx-mul16-ld64-x16.c", |
| 5743 | "src/qs8-vaddc/gen/minmax-avx-mul16-ld64-x24.c", |
| 5744 | "src/qs8-vaddc/gen/minmax-avx-mul16-ld64-x32.c", |
| 5745 | "src/qs8-vaddc/gen/minmax-avx-mul32-ld32-x8.c", |
| 5746 | "src/qs8-vaddc/gen/minmax-avx-mul32-ld32-x16.c", |
| 5747 | "src/qs8-vaddc/gen/minmax-avx-mul32-ld32-x24.c", |
| 5748 | "src/qs8-vaddc/gen/minmax-avx-mul32-ld32-x32.c", |
Marat Dukhan | a212eac | 2021-08-02 09:58:04 -0700 | [diff] [blame] | 5749 | "src/qs8-vmul/gen/minmax-fp32-avx-mul16-ld64-x8.c", |
| 5750 | "src/qs8-vmul/gen/minmax-fp32-avx-mul16-ld64-x16.c", |
| 5751 | "src/qs8-vmulc/gen/minmax-fp32-avx-mul16-ld64-x8.c", |
| 5752 | "src/qs8-vmulc/gen/minmax-fp32-avx-mul16-ld64-x16.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 5753 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 5754 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-avx-mul32.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 5755 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 5756 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-avx-mul32.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 5757 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 5758 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-avx-mul32.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 5759 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 5760 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-avx-mul32.c", |
Marat Dukhan | cd4089f | 2021-12-14 23:53:33 -0800 | [diff] [blame] | 5761 | "src/qu8-f32-vcvt/gen/vcvt-avx-x8.c", |
| 5762 | "src/qu8-f32-vcvt/gen/vcvt-avx-x16.c", |
| 5763 | "src/qu8-f32-vcvt/gen/vcvt-avx-x24.c", |
| 5764 | "src/qu8-f32-vcvt/gen/vcvt-avx-x32.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 5765 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-avx-ld64.c", |
| 5766 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-avx-ld128.c", |
| 5767 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-avx-ld64.c", |
| 5768 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
| 5769 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-avx-ld64.c", |
| 5770 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-avx-ld128.c", |
| 5771 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-avx-ld64.c", |
| 5772 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
| 5773 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-avx-ld64.c", |
| 5774 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-avx-ld128.c", |
| 5775 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-avx-ld64.c", |
| 5776 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-avx-ld128.c", |
| 5777 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-avx-ld64.c", |
| 5778 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-avx-ld128.c", |
| 5779 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-avx-ld64.c", |
| 5780 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-avx-ld128.c", |
| 5781 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-avx-ld64.c", |
| 5782 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
| 5783 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-avx-ld64.c", |
| 5784 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-avx-ld128.c", |
| 5785 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-avx-ld64.c", |
| 5786 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
| 5787 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-avx-ld64.c", |
| 5788 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-avx-ld128.c", |
| 5789 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-avx-ld64.c", |
| 5790 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-avx-ld128.c", |
| 5791 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-avx-ld64.c", |
| 5792 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | 3eac69c | 2021-07-21 01:42:29 -0700 | [diff] [blame] | 5793 | "src/qu8-vadd/gen/minmax-avx-mul16-ld64-x8.c", |
| 5794 | "src/qu8-vadd/gen/minmax-avx-mul16-ld64-x16.c", |
| 5795 | "src/qu8-vadd/gen/minmax-avx-mul32-ld32-x8.c", |
| 5796 | "src/qu8-vadd/gen/minmax-avx-mul32-ld32-x16.c", |
| 5797 | "src/qu8-vaddc/gen/minmax-avx-mul16-ld64-x8.c", |
| 5798 | "src/qu8-vaddc/gen/minmax-avx-mul16-ld64-x16.c", |
| 5799 | "src/qu8-vaddc/gen/minmax-avx-mul32-ld32-x8.c", |
| 5800 | "src/qu8-vaddc/gen/minmax-avx-mul32-ld32-x16.c", |
Marat Dukhan | a212eac | 2021-08-02 09:58:04 -0700 | [diff] [blame] | 5801 | "src/qu8-vmul/gen/minmax-fp32-avx-mul16-ld64-x8.c", |
| 5802 | "src/qu8-vmul/gen/minmax-fp32-avx-mul16-ld64-x16.c", |
| 5803 | "src/qu8-vmulc/gen/minmax-fp32-avx-mul16-ld64-x8.c", |
| 5804 | "src/qu8-vmulc/gen/minmax-fp32-avx-mul16-ld64-x16.c", |
Marat Dukhan | 7c478e3 | 2021-09-10 09:48:13 -0700 | [diff] [blame] | 5805 | "src/x8-lut/gen/lut-avx-x16.c", |
| 5806 | "src/x8-lut/gen/lut-avx-x32.c", |
| 5807 | "src/x8-lut/gen/lut-avx-x48.c", |
| 5808 | "src/x8-lut/gen/lut-avx-x64.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5809 | ] |
| 5810 | |
Marat Dukhan | f1a6ed3 | 2021-09-26 13:40:19 -0700 | [diff] [blame] | 5811 | PROD_F16C_MICROKERNEL_SRCS = [ |
Marat Dukhan | af2ba00 | 2021-10-24 14:21:41 -0700 | [diff] [blame] | 5812 | "src/f16-f32-vcvt/gen/vcvt-f16c-x16.c", |
Marat Dukhan | a0c6168 | 2021-11-10 19:23:41 -0800 | [diff] [blame] | 5813 | "src/f32-f16-vcvt/gen/vcvt-f16c-x16.c", |
Marat Dukhan | f1a6ed3 | 2021-09-26 13:40:19 -0700 | [diff] [blame] | 5814 | ] |
| 5815 | |
| 5816 | ALL_F16C_MICROKERNEL_SRCS = [ |
Marat Dukhan | 645af97 | 2022-01-09 22:50:27 -0800 | [diff] [blame] | 5817 | "src/f16-vclamp/gen/vclamp-f16c-x8.c", |
| 5818 | "src/f16-vclamp/gen/vclamp-f16c-x16.c", |
Marat Dukhan | 751f622 | 2022-01-09 23:10:04 -0800 | [diff] [blame^] | 5819 | "src/f16-vhswish/gen/vhswish-f16c-x8.c", |
| 5820 | "src/f16-vhswish/gen/vhswish-f16c-x16.c", |
Marat Dukhan | f1a6ed3 | 2021-09-26 13:40:19 -0700 | [diff] [blame] | 5821 | "src/f16-f32-vcvt/gen/vcvt-f16c-x8.c", |
| 5822 | "src/f16-f32-vcvt/gen/vcvt-f16c-x16.c", |
Marat Dukhan | d77f77d | 2021-10-24 15:39:59 -0700 | [diff] [blame] | 5823 | "src/f32-f16-vcvt/gen/vcvt-f16c-x8.c", |
| 5824 | "src/f32-f16-vcvt/gen/vcvt-f16c-x16.c", |
Marat Dukhan | 3ed866b | 2021-09-29 08:23:33 -0700 | [diff] [blame] | 5825 | "src/math/cvt-f16-f32-f16c.c", |
Marat Dukhan | 582e184 | 2021-10-25 17:18:36 -0700 | [diff] [blame] | 5826 | "src/math/cvt-f32-f16-f16c.c", |
Marat Dukhan | f1a6ed3 | 2021-09-26 13:40:19 -0700 | [diff] [blame] | 5827 | ] |
| 5828 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5829 | PROD_XOP_MICROKERNEL_SRCS = [ |
Marat Dukhan | 2848059 | 2021-07-27 23:52:27 -0700 | [diff] [blame] | 5830 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-xop-mul16-add16.c", |
| 5831 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-xop-mul16-add16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5832 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
| 5833 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
| 5834 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
| 5835 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
| 5836 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-xop-mul16-add16.c", |
| 5837 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-xop-mul16-add16.c", |
| 5838 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
| 5839 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
| 5840 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
| 5841 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
| 5842 | "src/qs8-vadd/gen/minmax-xop-mul32-ld32-x8.c", |
| 5843 | "src/qs8-vaddc/gen/minmax-xop-mul32-ld32-x8.c", |
| 5844 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-xop-mul32.c", |
| 5845 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-xop-mul32.c", |
| 5846 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
| 5847 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
| 5848 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
| 5849 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
| 5850 | "src/qu8-vadd/gen/minmax-xop-mul32-ld32-x8.c", |
| 5851 | "src/qu8-vaddc/gen/minmax-xop-mul32-ld32-x8.c", |
| 5852 | ] |
| 5853 | |
| 5854 | ALL_XOP_MICROKERNEL_SRCS = [ |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 5855 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-xop-mul16-add16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 5856 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-xop-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 5857 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-xop-mul16-add16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 5858 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-xop-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 5859 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-xop-mul16-add16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 5860 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-xop-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 5861 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-xop-mul16-add16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 5862 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-xop-mul32.c", |
| 5863 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-xop-mul32.c", |
| 5864 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-xop-mul32.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5865 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5866 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5867 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5868 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5869 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5870 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5871 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5872 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5873 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5874 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5875 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5876 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5877 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5878 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5879 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5880 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5881 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5882 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5883 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5884 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5885 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5886 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5887 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5888 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5889 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5890 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 5891 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5892 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 5893 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-xop-mul16-add16.c", |
Marat Dukhan | caf4831 | 2021-06-01 20:20:58 -0700 | [diff] [blame] | 5894 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-xop-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 5895 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-xop-mul16-add16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5896 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-xop-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 5897 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-xop-mul16-add16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5898 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-xop-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 5899 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-xop-mul16-add16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5900 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-xop-mul32.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5901 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-xop-mul32.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5902 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-xop-mul32.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5903 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5904 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 5905 | "src/qs8-gemm/gen/1x4c2-xw-minmax-fp32-xop.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5906 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5907 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 5908 | "src/qs8-gemm/gen/1x4c8-xw-minmax-fp32-xop.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5909 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5910 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 5911 | "src/qs8-gemm/gen/2x4c2-xw-minmax-fp32-xop.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5912 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5913 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 5914 | "src/qs8-gemm/gen/2x4c8-xw-minmax-fp32-xop.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5915 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5916 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 5917 | "src/qs8-gemm/gen/3x4c2-xw-minmax-fp32-xop.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5918 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5919 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 5920 | "src/qs8-gemm/gen/3x4c8-xw-minmax-fp32-xop.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5921 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5922 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 5923 | "src/qs8-gemm/gen/4x4c2-xw-minmax-fp32-xop.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5924 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5925 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5926 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5927 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5928 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5929 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5930 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5931 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5932 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5933 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5934 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5935 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 5936 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5937 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | bb9225e | 2020-09-06 22:40:56 -0700 | [diff] [blame] | 5938 | "src/qs8-vadd/gen/minmax-xop-mul32-ld32-x8.c", |
| 5939 | "src/qs8-vadd/gen/minmax-xop-mul32-ld32-x16.c", |
| 5940 | "src/qs8-vadd/gen/minmax-xop-mul32-ld32-x24.c", |
| 5941 | "src/qs8-vadd/gen/minmax-xop-mul32-ld32-x32.c", |
| 5942 | "src/qs8-vaddc/gen/minmax-xop-mul32-ld32-x8.c", |
| 5943 | "src/qs8-vaddc/gen/minmax-xop-mul32-ld32-x16.c", |
| 5944 | "src/qs8-vaddc/gen/minmax-xop-mul32-ld32-x24.c", |
| 5945 | "src/qs8-vaddc/gen/minmax-xop-mul32-ld32-x32.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 5946 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-xop-mul32.c", |
| 5947 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-xop-mul32.c", |
| 5948 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-xop-mul32.c", |
| 5949 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-xop-mul32.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 5950 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-xop-ld64.c", |
| 5951 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-xop-ld128.c", |
| 5952 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
| 5953 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-xop-ld128.c", |
| 5954 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-xop-ld64.c", |
| 5955 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-xop-ld128.c", |
| 5956 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
| 5957 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-xop-ld128.c", |
| 5958 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-xop-ld64.c", |
| 5959 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-xop-ld128.c", |
| 5960 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-xop-ld64.c", |
| 5961 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-xop-ld128.c", |
| 5962 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-xop-ld64.c", |
| 5963 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-xop-ld128.c", |
| 5964 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-xop-ld64.c", |
| 5965 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-xop-ld128.c", |
| 5966 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
| 5967 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-xop-ld128.c", |
| 5968 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-xop-ld64.c", |
| 5969 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-xop-ld128.c", |
| 5970 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
| 5971 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-xop-ld128.c", |
| 5972 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-xop-ld64.c", |
| 5973 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-xop-ld128.c", |
| 5974 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-xop-ld64.c", |
| 5975 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-xop-ld128.c", |
| 5976 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-xop-ld64.c", |
| 5977 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | 3eac69c | 2021-07-21 01:42:29 -0700 | [diff] [blame] | 5978 | "src/qu8-vadd/gen/minmax-xop-mul32-ld32-x8.c", |
| 5979 | "src/qu8-vadd/gen/minmax-xop-mul32-ld32-x16.c", |
| 5980 | "src/qu8-vaddc/gen/minmax-xop-mul32-ld32-x8.c", |
| 5981 | "src/qu8-vaddc/gen/minmax-xop-mul32-ld32-x16.c", |
Marat Dukhan | 1566fee | 2020-08-02 21:55:41 -0700 | [diff] [blame] | 5982 | ] |
| 5983 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5984 | PROD_FMA3_MICROKERNEL_SRCS = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5985 | "src/f32-dwconv/gen/up8x25-minmax-fma3.c", |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 5986 | "src/f32-dwconv/gen/up16x3-minmax-fma3.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5987 | "src/f32-dwconv/gen/up16x4-minmax-fma3.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5988 | "src/f32-dwconv/gen/up16x9-minmax-fma3.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5989 | "src/f32-gemm/gen/1x16-minmax-fma3-broadcast.c", |
| 5990 | "src/f32-gemm/gen/1x16s4-minmax-fma3-broadcast.c", |
| 5991 | "src/f32-gemm/gen/4x16s4-minmax-fma3-broadcast.c", |
| 5992 | "src/f32-gemm/gen/5x16-minmax-fma3-broadcast.c", |
| 5993 | "src/f32-igemm/gen/1x16-minmax-fma3-broadcast.c", |
| 5994 | "src/f32-igemm/gen/1x16s4-minmax-fma3-broadcast.c", |
| 5995 | "src/f32-igemm/gen/4x16s4-minmax-fma3-broadcast.c", |
| 5996 | "src/f32-igemm/gen/5x16-minmax-fma3-broadcast.c", |
| 5997 | "src/f32-vhswish/gen/vhswish-fma3-x16.c", |
| 5998 | ] |
| 5999 | |
| 6000 | ALL_FMA3_MICROKERNEL_SRCS = [ |
Marat Dukhan | 645af97 | 2022-01-09 22:50:27 -0800 | [diff] [blame] | 6001 | "src/f16-dwconv/gen/up8x4-minmax-fma3-acc2.c", |
| 6002 | "src/f16-dwconv/gen/up8x4-minmax-fma3.c", |
| 6003 | "src/f16-dwconv/gen/up8x9-minmax-fma3-acc2.c", |
| 6004 | "src/f16-dwconv/gen/up8x9-minmax-fma3.c", |
| 6005 | "src/f16-dwconv/gen/up8x25-minmax-fma3-acc2.c", |
| 6006 | "src/f16-dwconv/gen/up8x25-minmax-fma3.c", |
| 6007 | "src/f16-dwconv/gen/up16x4-minmax-fma3-acc2.c", |
| 6008 | "src/f16-dwconv/gen/up16x4-minmax-fma3.c", |
| 6009 | "src/f16-dwconv/gen/up16x9-minmax-fma3-acc2.c", |
| 6010 | "src/f16-dwconv/gen/up16x9-minmax-fma3.c", |
| 6011 | "src/f16-dwconv/gen/up16x25-minmax-fma3-acc2.c", |
| 6012 | "src/f16-dwconv/gen/up16x25-minmax-fma3.c", |
| 6013 | "src/f16-dwconv/gen/up32x4-minmax-fma3-acc2.c", |
| 6014 | "src/f16-dwconv/gen/up32x4-minmax-fma3.c", |
| 6015 | "src/f16-dwconv/gen/up32x9-minmax-fma3-acc2.c", |
| 6016 | "src/f16-dwconv/gen/up32x9-minmax-fma3.c", |
| 6017 | "src/f16-dwconv/gen/up32x25-minmax-fma3-acc2.c", |
| 6018 | "src/f16-dwconv/gen/up32x25-minmax-fma3.c", |
| 6019 | "src/f16-vmulcaddc/gen/c8-minmax-fma3-2x.c", |
| 6020 | "src/f16-vmulcaddc/gen/c16-minmax-fma3-2x.c", |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 6021 | "src/f32-dwconv/gen/up8x3-minmax-fma3-acc2.c", |
| 6022 | "src/f32-dwconv/gen/up8x3-minmax-fma3.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 6023 | "src/f32-dwconv/gen/up8x4-minmax-fma3-acc2.c", |
| 6024 | "src/f32-dwconv/gen/up8x4-minmax-fma3.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 6025 | "src/f32-dwconv/gen/up8x9-minmax-fma3-acc2.c", |
| 6026 | "src/f32-dwconv/gen/up8x9-minmax-fma3.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 6027 | "src/f32-dwconv/gen/up8x25-minmax-fma3-acc2.c", |
| 6028 | "src/f32-dwconv/gen/up8x25-minmax-fma3.c", |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 6029 | "src/f32-dwconv/gen/up16x3-minmax-fma3-acc2.c", |
| 6030 | "src/f32-dwconv/gen/up16x3-minmax-fma3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6031 | "src/f32-dwconv/gen/up16x4-minmax-fma3-acc2.c", |
| 6032 | "src/f32-dwconv/gen/up16x4-minmax-fma3.c", |
| 6033 | "src/f32-dwconv/gen/up16x9-minmax-fma3-acc2.c", |
| 6034 | "src/f32-dwconv/gen/up16x9-minmax-fma3.c", |
| 6035 | "src/f32-dwconv/gen/up16x25-minmax-fma3-acc2.c", |
| 6036 | "src/f32-dwconv/gen/up16x25-minmax-fma3.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 6037 | "src/f32-gemm/gen-inc/1x8inc-minmax-fma3-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6038 | "src/f32-gemm/gen-inc/1x16inc-minmax-fma3-broadcast.c", |
| 6039 | "src/f32-gemm/gen-inc/1x16s4inc-minmax-fma3-broadcast.c", |
| 6040 | "src/f32-gemm/gen-inc/3x16inc-minmax-fma3-broadcast.c", |
| 6041 | "src/f32-gemm/gen-inc/3x16s4inc-minmax-fma3-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 6042 | "src/f32-gemm/gen-inc/4x8inc-minmax-fma3-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6043 | "src/f32-gemm/gen-inc/4x16inc-minmax-fma3-broadcast.c", |
| 6044 | "src/f32-gemm/gen-inc/4x16s4inc-minmax-fma3-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 6045 | "src/f32-gemm/gen-inc/5x8inc-minmax-fma3-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6046 | "src/f32-gemm/gen-inc/5x16inc-minmax-fma3-broadcast.c", |
| 6047 | "src/f32-gemm/gen-inc/5x16s4inc-minmax-fma3-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 6048 | "src/f32-gemm/gen-inc/6x8inc-minmax-fma3-broadcast.c", |
| 6049 | "src/f32-gemm/gen-inc/7x8inc-minmax-fma3-broadcast.c", |
| 6050 | "src/f32-gemm/gen-inc/8x8inc-minmax-fma3-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6051 | "src/f32-gemm/gen/1x8-minmax-fma3-broadcast.c", |
| 6052 | "src/f32-gemm/gen/1x16-minmax-fma3-broadcast.c", |
| 6053 | "src/f32-gemm/gen/1x16s4-minmax-fma3-broadcast.c", |
| 6054 | "src/f32-gemm/gen/3x16-minmax-fma3-broadcast.c", |
| 6055 | "src/f32-gemm/gen/3x16s4-minmax-fma3-broadcast.c", |
| 6056 | "src/f32-gemm/gen/4x8-minmax-fma3-broadcast.c", |
| 6057 | "src/f32-gemm/gen/4x16-minmax-fma3-broadcast.c", |
| 6058 | "src/f32-gemm/gen/4x16s4-minmax-fma3-broadcast.c", |
| 6059 | "src/f32-gemm/gen/5x8-minmax-fma3-broadcast.c", |
| 6060 | "src/f32-gemm/gen/5x16-minmax-fma3-broadcast.c", |
| 6061 | "src/f32-gemm/gen/5x16s4-minmax-fma3-broadcast.c", |
| 6062 | "src/f32-gemm/gen/6x8-minmax-fma3-broadcast.c", |
| 6063 | "src/f32-gemm/gen/7x8-minmax-fma3-broadcast.c", |
| 6064 | "src/f32-gemm/gen/8x8-minmax-fma3-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 6065 | "src/f32-igemm/gen/1x8-minmax-fma3-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6066 | "src/f32-igemm/gen/1x16-minmax-fma3-broadcast.c", |
| 6067 | "src/f32-igemm/gen/1x16s4-minmax-fma3-broadcast.c", |
| 6068 | "src/f32-igemm/gen/3x16-minmax-fma3-broadcast.c", |
| 6069 | "src/f32-igemm/gen/3x16s4-minmax-fma3-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 6070 | "src/f32-igemm/gen/4x8-minmax-fma3-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6071 | "src/f32-igemm/gen/4x16-minmax-fma3-broadcast.c", |
| 6072 | "src/f32-igemm/gen/4x16s4-minmax-fma3-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 6073 | "src/f32-igemm/gen/5x8-minmax-fma3-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6074 | "src/f32-igemm/gen/5x16-minmax-fma3-broadcast.c", |
| 6075 | "src/f32-igemm/gen/5x16s4-minmax-fma3-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 6076 | "src/f32-igemm/gen/6x8-minmax-fma3-broadcast.c", |
| 6077 | "src/f32-igemm/gen/7x8-minmax-fma3-broadcast.c", |
| 6078 | "src/f32-igemm/gen/8x8-minmax-fma3-broadcast.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 6079 | "src/f32-vhswish/gen/vhswish-fma3-x8.c", |
| 6080 | "src/f32-vhswish/gen/vhswish-fma3-x16.c", |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 6081 | "src/f32-vsqrt/gen/fma3-nr1fma1adj-x8.c", |
| 6082 | "src/f32-vsqrt/gen/fma3-nr1fma1adj-x16.c", |
| 6083 | "src/f32-vsqrt/gen/fma3-nr1fma1adj-x24.c", |
| 6084 | "src/f32-vsqrt/gen/fma3-nr1fma1adj-x32.c", |
| 6085 | "src/f32-vsqrt/gen/fma3-nr1fma1adj-x40.c", |
| 6086 | "src/f32-vsqrt/gen/fma3-nr1fma1adj-x48.c", |
| 6087 | "src/f32-vsqrt/gen/fma3-nr1fma1adj-x56.c", |
| 6088 | "src/f32-vsqrt/gen/fma3-nr1fma1adj-x64.c", |
Marat Dukhan | 8400076 | 2020-06-29 18:38:43 -0700 | [diff] [blame] | 6089 | "src/math/sqrt-fma3-nr1fma.c", |
Marat Dukhan | 8400076 | 2020-06-29 18:38:43 -0700 | [diff] [blame] | 6090 | "src/math/sqrt-fma3-nr1fma1adj.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6091 | "src/math/sqrt-fma3-nr2fma.c", |
Marat Dukhan | fda12b8 | 2019-11-21 12:27:59 -0800 | [diff] [blame] | 6092 | ] |
| 6093 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6094 | PROD_AVX2_MICROKERNEL_SRCS = [ |
Marat Dukhan | 0d399ca | 2021-12-14 19:25:50 -0800 | [diff] [blame] | 6095 | "src/f32-qs8-vcvt/gen/vcvt-avx2-x64.c", |
| 6096 | "src/f32-qu8-vcvt/gen/vcvt-avx2-x64.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6097 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x56.c", |
| 6098 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x40.c", |
| 6099 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx2-mul32.c", |
| 6100 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx2-mul32.c", |
| 6101 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 6102 | "src/qc8-gemm/gen/3x8c8-minmax-fp32-avx2.c", |
| 6103 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 6104 | "src/qc8-igemm/gen/3x8c8-minmax-fp32-avx2.c", |
| 6105 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx2-mul32.c", |
| 6106 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx2-mul32.c", |
Marat Dukhan | 7b5f779 | 2021-12-15 00:29:39 -0800 | [diff] [blame] | 6107 | "src/qs8-f32-vcvt/gen/vcvt-avx2-x16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6108 | "src/qs8-gemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 6109 | "src/qs8-gemm/gen/3x8c8-minmax-fp32-avx2.c", |
| 6110 | "src/qs8-igemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 6111 | "src/qs8-igemm/gen/3x8c8-minmax-fp32-avx2.c", |
| 6112 | "src/qs8-vadd/gen/minmax-avx2-mul32-ld64-x16.c", |
| 6113 | "src/qs8-vaddc/gen/minmax-avx2-mul32-ld64-x16.c", |
| 6114 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-avx2-mul32.c", |
| 6115 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-avx2-mul32.c", |
Marat Dukhan | 7b5f779 | 2021-12-15 00:29:39 -0800 | [diff] [blame] | 6116 | "src/qu8-f32-vcvt/gen/vcvt-avx2-x16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6117 | "src/qu8-gemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 6118 | "src/qu8-gemm/gen/3x8c8-minmax-fp32-avx2.c", |
| 6119 | "src/qu8-igemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 6120 | "src/qu8-igemm/gen/3x8c8-minmax-fp32-avx2.c", |
| 6121 | "src/qu8-vadd/gen/minmax-avx2-mul32-ld64-x16.c", |
| 6122 | "src/qu8-vaddc/gen/minmax-avx2-mul32-ld64-x16.c", |
Marat Dukhan | 98e054b | 2021-09-13 09:43:50 -0700 | [diff] [blame] | 6123 | "src/x8-lut/gen/lut-avx2-x128.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6124 | ] |
| 6125 | |
| 6126 | ALL_AVX2_MICROKERNEL_SRCS = [ |
Marat Dukhan | c4302c2 | 2022-01-06 19:27:03 -0800 | [diff] [blame] | 6127 | "src/f16-gemm/gen/1x8-minmax-avx2-broadcast.c", |
| 6128 | "src/f16-gemm/gen/4x8-minmax-avx2-broadcast.c", |
| 6129 | "src/f16-gemm/gen/5x8-minmax-avx2-broadcast.c", |
| 6130 | "src/f16-gemm/gen/6x8-minmax-avx2-broadcast.c", |
| 6131 | "src/f16-gemm/gen/7x8-minmax-avx2-broadcast.c", |
| 6132 | "src/f16-gemm/gen/1x16-minmax-avx2-broadcast.c", |
| 6133 | "src/f16-gemm/gen/3x16-minmax-avx2-broadcast.c", |
| 6134 | "src/f16-gemm/gen/4x16-minmax-avx2-broadcast.c", |
| 6135 | "src/f16-gemm/gen/5x16-minmax-avx2-broadcast.c", |
| 6136 | "src/f16-igemm/gen/1x8-minmax-avx2-broadcast.c", |
| 6137 | "src/f16-igemm/gen/4x8-minmax-avx2-broadcast.c", |
| 6138 | "src/f16-igemm/gen/5x8-minmax-avx2-broadcast.c", |
| 6139 | "src/f16-igemm/gen/6x8-minmax-avx2-broadcast.c", |
| 6140 | "src/f16-igemm/gen/7x8-minmax-avx2-broadcast.c", |
| 6141 | "src/f16-igemm/gen/1x16-minmax-avx2-broadcast.c", |
| 6142 | "src/f16-igemm/gen/3x16-minmax-avx2-broadcast.c", |
| 6143 | "src/f16-igemm/gen/4x16-minmax-avx2-broadcast.c", |
| 6144 | "src/f16-igemm/gen/5x16-minmax-avx2-broadcast.c", |
Marat Dukhan | 0d399ca | 2021-12-14 19:25:50 -0800 | [diff] [blame] | 6145 | "src/f32-qs8-vcvt/gen/vcvt-avx2-x16.c", |
| 6146 | "src/f32-qs8-vcvt/gen/vcvt-avx2-x32.c", |
| 6147 | "src/f32-qs8-vcvt/gen/vcvt-avx2-x48.c", |
| 6148 | "src/f32-qs8-vcvt/gen/vcvt-avx2-x64.c", |
| 6149 | "src/f32-qu8-vcvt/gen/vcvt-avx2-x16.c", |
| 6150 | "src/f32-qu8-vcvt/gen/vcvt-avx2-x32.c", |
| 6151 | "src/f32-qu8-vcvt/gen/vcvt-avx2-x48.c", |
| 6152 | "src/f32-qu8-vcvt/gen/vcvt-avx2-x64.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 6153 | "src/f32-raddexpminusmax/gen/avx2-p5-x64-acc2.c", |
| 6154 | "src/f32-raddexpminusmax/gen/avx2-p5-x64-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6155 | "src/f32-raddexpminusmax/gen/avx2-p5-x64.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 6156 | "src/f32-raddexpminusmax/gen/avx2-p5-x72-acc3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6157 | "src/f32-raddexpminusmax/gen/avx2-p5-x72.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 6158 | "src/f32-raddexpminusmax/gen/avx2-p5-x80-acc2.c", |
| 6159 | "src/f32-raddexpminusmax/gen/avx2-p5-x80-acc5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6160 | "src/f32-raddexpminusmax/gen/avx2-p5-x80.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 6161 | "src/f32-raddexpminusmax/gen/avx2-p5-x96-acc2.c", |
| 6162 | "src/f32-raddexpminusmax/gen/avx2-p5-x96-acc3.c", |
| 6163 | "src/f32-raddexpminusmax/gen/avx2-p5-x96-acc6.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6164 | "src/f32-raddexpminusmax/gen/avx2-p5-x96.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 6165 | "src/f32-raddextexp/gen/avx2-p5-x64-acc2.c", |
| 6166 | "src/f32-raddextexp/gen/avx2-p5-x64-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6167 | "src/f32-raddextexp/gen/avx2-p5-x64.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 6168 | "src/f32-raddextexp/gen/avx2-p5-x72-acc3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6169 | "src/f32-raddextexp/gen/avx2-p5-x72.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 6170 | "src/f32-raddextexp/gen/avx2-p5-x80-acc2.c", |
| 6171 | "src/f32-raddextexp/gen/avx2-p5-x80-acc5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6172 | "src/f32-raddextexp/gen/avx2-p5-x80.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 6173 | "src/f32-raddextexp/gen/avx2-p5-x96-acc2.c", |
| 6174 | "src/f32-raddextexp/gen/avx2-p5-x96-acc3.c", |
| 6175 | "src/f32-raddextexp/gen/avx2-p5-x96-acc6.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6176 | "src/f32-raddextexp/gen/avx2-p5-x96.c", |
Marat Dukhan | 5999c92 | 2022-01-05 18:10:20 -0800 | [diff] [blame] | 6177 | "src/f32-raddstoreexpminusmax/gen/avx2-rr1-p5-x64-acc2.c", |
| 6178 | "src/f32-raddstoreexpminusmax/gen/avx2-rr1-p5-x64-acc4.c", |
| 6179 | "src/f32-raddstoreexpminusmax/gen/avx2-rr1-p5-x64.c", |
| 6180 | "src/f32-raddstoreexpminusmax/gen/avx2-rr1-p5-x72-acc3.c", |
| 6181 | "src/f32-raddstoreexpminusmax/gen/avx2-rr1-p5-x72.c", |
| 6182 | "src/f32-raddstoreexpminusmax/gen/avx2-rr1-p5-x80-acc2.c", |
| 6183 | "src/f32-raddstoreexpminusmax/gen/avx2-rr1-p5-x80-acc5.c", |
| 6184 | "src/f32-raddstoreexpminusmax/gen/avx2-rr1-p5-x80.c", |
| 6185 | "src/f32-raddstoreexpminusmax/gen/avx2-rr1-p5-x96-acc2.c", |
| 6186 | "src/f32-raddstoreexpminusmax/gen/avx2-rr1-p5-x96-acc3.c", |
| 6187 | "src/f32-raddstoreexpminusmax/gen/avx2-rr1-p5-x96-acc6.c", |
| 6188 | "src/f32-raddstoreexpminusmax/gen/avx2-rr1-p5-x96.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 6189 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x8.c", |
| 6190 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x16.c", |
| 6191 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x24.c", |
| 6192 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x32.c", |
| 6193 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x40.c", |
| 6194 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x48.c", |
| 6195 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x56.c", |
| 6196 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x64.c", |
| 6197 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x72.c", |
| 6198 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x80.c", |
| 6199 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x8.c", |
| 6200 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x16.c", |
| 6201 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x24.c", |
| 6202 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x32.c", |
| 6203 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x40.c", |
| 6204 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x48.c", |
| 6205 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x56.c", |
| 6206 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x64.c", |
| 6207 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x72.c", |
| 6208 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x80.c", |
| 6209 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x8.c", |
| 6210 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x16.c", |
| 6211 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x24.c", |
| 6212 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x32.c", |
| 6213 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x40.c", |
| 6214 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x48.c", |
| 6215 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x56.c", |
| 6216 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x64.c", |
| 6217 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x72.c", |
| 6218 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x80.c", |
| 6219 | "src/f32-velu/gen/velu-avx2-rr1-p6-x8.c", |
| 6220 | "src/f32-velu/gen/velu-avx2-rr1-p6-x16.c", |
| 6221 | "src/f32-velu/gen/velu-avx2-rr1-p6-x24.c", |
| 6222 | "src/f32-velu/gen/velu-avx2-rr1-p6-x32.c", |
| 6223 | "src/f32-velu/gen/velu-avx2-rr1-p6-x40.c", |
| 6224 | "src/f32-velu/gen/velu-avx2-rr1-p6-x48.c", |
| 6225 | "src/f32-velu/gen/velu-avx2-rr1-p6-x56.c", |
| 6226 | "src/f32-velu/gen/velu-avx2-rr1-p6-x64.c", |
| 6227 | "src/f32-velu/gen/velu-avx2-rr1-p6-x72.c", |
| 6228 | "src/f32-velu/gen/velu-avx2-rr1-p6-x80.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 6229 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x8.c", |
| 6230 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x16.c", |
| 6231 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x24.c", |
| 6232 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x32.c", |
| 6233 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x40.c", |
| 6234 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x48.c", |
| 6235 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x56.c", |
| 6236 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x64.c", |
| 6237 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x72.c", |
| 6238 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x80.c", |
| 6239 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x88.c", |
| 6240 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x96.c", |
| 6241 | "src/f32-vscaleextexp/gen/avx2-p5-x8.c", |
| 6242 | "src/f32-vscaleextexp/gen/avx2-p5-x16.c", |
| 6243 | "src/f32-vscaleextexp/gen/avx2-p5-x24.c", |
| 6244 | "src/f32-vscaleextexp/gen/avx2-p5-x32.c", |
| 6245 | "src/f32-vscaleextexp/gen/avx2-p5-x40.c", |
| 6246 | "src/f32-vscaleextexp/gen/avx2-p5-x48.c", |
| 6247 | "src/f32-vscaleextexp/gen/avx2-p5-x56.c", |
| 6248 | "src/f32-vscaleextexp/gen/avx2-p5-x64.c", |
| 6249 | "src/f32-vscaleextexp/gen/avx2-p5-x72.c", |
| 6250 | "src/f32-vscaleextexp/gen/avx2-p5-x80.c", |
| 6251 | "src/f32-vscaleextexp/gen/avx2-p5-x88.c", |
| 6252 | "src/f32-vscaleextexp/gen/avx2-p5-x96.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 6253 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x8.c", |
| 6254 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x16.c", |
| 6255 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x24.c", |
| 6256 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x32.c", |
| 6257 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x40.c", |
| 6258 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x48.c", |
| 6259 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x56.c", |
| 6260 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x64.c", |
| 6261 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x72.c", |
| 6262 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x80.c", |
| 6263 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x8.c", |
| 6264 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x16.c", |
| 6265 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x24.c", |
| 6266 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x32.c", |
| 6267 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x40.c", |
| 6268 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x48.c", |
| 6269 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x56.c", |
| 6270 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x64.c", |
| 6271 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x72.c", |
| 6272 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x80.c", |
| 6273 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x8.c", |
| 6274 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x16.c", |
| 6275 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x24.c", |
| 6276 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x32.c", |
| 6277 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x40.c", |
| 6278 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x48.c", |
| 6279 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x56.c", |
| 6280 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x64.c", |
| 6281 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x72.c", |
| 6282 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x80.c", |
Marat Dukhan | b7633f2 | 2020-11-20 16:34:56 -0800 | [diff] [blame] | 6283 | "src/math/exp-avx2-rr2-lut8-p3-perm.c", |
| 6284 | "src/math/exp-avx2-rr2-lut8-p4-perm.c", |
| 6285 | "src/math/exp-avx2-rr2-p5.c", |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 6286 | "src/math/expm1minus-avx2-rr1-lut4-p4-perm.c", |
| 6287 | "src/math/expm1minus-avx2-rr1-lut8-p4-perm.c", |
| 6288 | "src/math/expm1minus-avx2-rr1-lut16-p3-gather.c", |
| 6289 | "src/math/expm1minus-avx2-rr1-p6.c", |
Marat Dukhan | 5999c92 | 2022-01-05 18:10:20 -0800 | [diff] [blame] | 6290 | "src/math/expminus-avx2-rr1-p5.c", |
Frank Barchard | e7223ee | 2020-12-04 19:04:01 -0800 | [diff] [blame] | 6291 | "src/math/expminus-avx2-rr2-p5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6292 | "src/math/extexp-avx2-p5.c", |
| 6293 | "src/math/sigmoid-avx2-rr1-lut64-p2-gather-div.c", |
| 6294 | "src/math/sigmoid-avx2-rr1-lut64-p2-gather-nr1fma.c", |
| 6295 | "src/math/sigmoid-avx2-rr1-lut64-p2-gather-nr2fma.c", |
| 6296 | "src/math/sigmoid-avx2-rr1-lut64-p2-gather-nr2fma1adj.c", |
| 6297 | "src/math/sigmoid-avx2-rr1-p5-div.c", |
| 6298 | "src/math/sigmoid-avx2-rr1-p5-nr1fma.c", |
| 6299 | "src/math/sigmoid-avx2-rr1-p5-nr2fma.c", |
| 6300 | "src/math/sigmoid-avx2-rr2-lut64-p2-gather-div.c", |
| 6301 | "src/math/sigmoid-avx2-rr2-lut64-p2-gather-nr1fma.c", |
| 6302 | "src/math/sigmoid-avx2-rr2-lut64-p2-gather-nr2fma.c", |
| 6303 | "src/math/sigmoid-avx2-rr2-lut64-p2-gather-nr2fma1adj.c", |
| 6304 | "src/math/sigmoid-avx2-rr2-p5-div.c", |
| 6305 | "src/math/sigmoid-avx2-rr2-p5-nr1fma.c", |
| 6306 | "src/math/sigmoid-avx2-rr2-p5-nr2fma.c", |
Marat Dukhan | 8228689 | 2021-06-04 17:27:27 -0700 | [diff] [blame] | 6307 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-avx2-mul32.c", |
| 6308 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-avx2-mul32.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 6309 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx2-mul16-add16-vpunpck.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 6310 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx2-mul16-vpmovsx.c", |
| 6311 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx2-mul16-vpunpck.c", |
Marat Dukhan | 8228689 | 2021-06-04 17:27:27 -0700 | [diff] [blame] | 6312 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx2-mul32.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 6313 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx2-mul16-add16-vpunpck.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 6314 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx2-mul16-vpmovsx.c", |
| 6315 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx2-mul16-vpunpck.c", |
Marat Dukhan | 8228689 | 2021-06-04 17:27:27 -0700 | [diff] [blame] | 6316 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx2-mul32.c", |
| 6317 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-avx2-mul32.c", |
| 6318 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-avx2-mul32.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 6319 | "src/qc8-dwconv/gen/up32x9-minmax-fp32-avx2-mul16-add16-vpunpck.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 6320 | "src/qc8-dwconv/gen/up32x9-minmax-fp32-avx2-mul16-vpmovsx.c", |
| 6321 | "src/qc8-dwconv/gen/up32x9-minmax-fp32-avx2-mul16-vpunpck.c", |
Marat Dukhan | 8228689 | 2021-06-04 17:27:27 -0700 | [diff] [blame] | 6322 | "src/qc8-dwconv/gen/up32x9-minmax-fp32-avx2-mul32.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 6323 | "src/qc8-dwconv/gen/up32x25-minmax-fp32-avx2-mul16-add16-vpunpck.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 6324 | "src/qc8-dwconv/gen/up32x25-minmax-fp32-avx2-mul16-vpmovsx.c", |
| 6325 | "src/qc8-dwconv/gen/up32x25-minmax-fp32-avx2-mul16-vpunpck.c", |
Marat Dukhan | 8228689 | 2021-06-04 17:27:27 -0700 | [diff] [blame] | 6326 | "src/qc8-dwconv/gen/up32x25-minmax-fp32-avx2-mul32.c", |
Marat Dukhan | 0b04374 | 2021-06-02 18:29:11 -0700 | [diff] [blame] | 6327 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 6328 | "src/qc8-gemm/gen/1x8c8-xw-minmax-fp32-avx2.c", |
| 6329 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-avx2.c", |
| 6330 | "src/qc8-gemm/gen/2x8c8-xw-minmax-fp32-avx2.c", |
| 6331 | "src/qc8-gemm/gen/3x8c8-minmax-fp32-avx2.c", |
| 6332 | "src/qc8-gemm/gen/3x8c8-xw-minmax-fp32-avx2.c", |
Marat Dukhan | e06c813 | 2021-06-03 08:59:11 -0700 | [diff] [blame] | 6333 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 6334 | "src/qc8-igemm/gen/2x8c8-minmax-fp32-avx2.c", |
| 6335 | "src/qc8-igemm/gen/3x8c8-minmax-fp32-avx2.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 6336 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-avx2-mul32.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 6337 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-avx2-mul32.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 6338 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx2-mul16-add16-vpunpck.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 6339 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx2-mul16-vpmovsx.c", |
| 6340 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx2-mul16-vpunpck.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 6341 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx2-mul32.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 6342 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx2-mul16-add16-vpunpck.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 6343 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx2-mul16-vpmovsx.c", |
| 6344 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx2-mul16-vpunpck.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 6345 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx2-mul32.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 6346 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-avx2-mul32.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 6347 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-avx2-mul32.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 6348 | "src/qs8-dwconv/gen/up32x9-minmax-fp32-avx2-mul16-add16-vpunpck.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 6349 | "src/qs8-dwconv/gen/up32x9-minmax-fp32-avx2-mul16-vpmovsx.c", |
| 6350 | "src/qs8-dwconv/gen/up32x9-minmax-fp32-avx2-mul16-vpunpck.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 6351 | "src/qs8-dwconv/gen/up32x9-minmax-fp32-avx2-mul32.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 6352 | "src/qs8-dwconv/gen/up32x25-minmax-fp32-avx2-mul16-add16-vpunpck.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 6353 | "src/qs8-dwconv/gen/up32x25-minmax-fp32-avx2-mul16-vpmovsx.c", |
| 6354 | "src/qs8-dwconv/gen/up32x25-minmax-fp32-avx2-mul16-vpunpck.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 6355 | "src/qs8-dwconv/gen/up32x25-minmax-fp32-avx2-mul32.c", |
Marat Dukhan | 7b5f779 | 2021-12-15 00:29:39 -0800 | [diff] [blame] | 6356 | "src/qs8-f32-vcvt/gen/vcvt-avx2-x8.c", |
| 6357 | "src/qs8-f32-vcvt/gen/vcvt-avx2-x16.c", |
| 6358 | "src/qs8-f32-vcvt/gen/vcvt-avx2-x24.c", |
| 6359 | "src/qs8-f32-vcvt/gen/vcvt-avx2-x32.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 6360 | "src/qs8-gemm/gen/1x8c8-minmax-fp32-avx2.c", |
Marat Dukhan | 0b04374 | 2021-06-02 18:29:11 -0700 | [diff] [blame] | 6361 | "src/qs8-gemm/gen/1x8c8-xw-minmax-fp32-avx2.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 6362 | "src/qs8-gemm/gen/2x8c8-minmax-fp32-avx2.c", |
Marat Dukhan | 0b04374 | 2021-06-02 18:29:11 -0700 | [diff] [blame] | 6363 | "src/qs8-gemm/gen/2x8c8-xw-minmax-fp32-avx2.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 6364 | "src/qs8-gemm/gen/3x8c8-minmax-fp32-avx2.c", |
Marat Dukhan | 0b04374 | 2021-06-02 18:29:11 -0700 | [diff] [blame] | 6365 | "src/qs8-gemm/gen/3x8c8-xw-minmax-fp32-avx2.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 6366 | "src/qs8-igemm/gen/1x8c8-minmax-fp32-avx2.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 6367 | "src/qs8-igemm/gen/2x8c8-minmax-fp32-avx2.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 6368 | "src/qs8-igemm/gen/3x8c8-minmax-fp32-avx2.c", |
Marat Dukhan | e6dc0b6 | 2020-09-08 23:57:14 -0700 | [diff] [blame] | 6369 | "src/qs8-vadd/gen/minmax-avx2-mul32-ld64-x8.c", |
| 6370 | "src/qs8-vadd/gen/minmax-avx2-mul32-ld64-x16.c", |
| 6371 | "src/qs8-vadd/gen/minmax-avx2-mul32-ld64-x24.c", |
| 6372 | "src/qs8-vadd/gen/minmax-avx2-mul32-ld64-x32.c", |
| 6373 | "src/qs8-vaddc/gen/minmax-avx2-mul32-ld64-x8.c", |
| 6374 | "src/qs8-vaddc/gen/minmax-avx2-mul32-ld64-x16.c", |
| 6375 | "src/qs8-vaddc/gen/minmax-avx2-mul32-ld64-x24.c", |
| 6376 | "src/qs8-vaddc/gen/minmax-avx2-mul32-ld64-x32.c", |
Marat Dukhan | 09c312b | 2021-07-09 00:45:04 -0700 | [diff] [blame] | 6377 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-avx2-mul32.c", |
| 6378 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-avx2-mul32.c", |
| 6379 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-avx2-mul32.c", |
| 6380 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-avx2-mul32.c", |
| 6381 | "src/qu8-dwconv/gen/up32x9-minmax-fp32-avx2-mul32.c", |
| 6382 | "src/qu8-dwconv/gen/up32x25-minmax-fp32-avx2-mul32.c", |
Marat Dukhan | 7b5f779 | 2021-12-15 00:29:39 -0800 | [diff] [blame] | 6383 | "src/qu8-f32-vcvt/gen/vcvt-avx2-x8.c", |
| 6384 | "src/qu8-f32-vcvt/gen/vcvt-avx2-x16.c", |
| 6385 | "src/qu8-f32-vcvt/gen/vcvt-avx2-x24.c", |
| 6386 | "src/qu8-f32-vcvt/gen/vcvt-avx2-x32.c", |
Marat Dukhan | 902ef7f | 2021-07-02 16:11:06 -0700 | [diff] [blame] | 6387 | "src/qu8-gemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 6388 | "src/qu8-gemm/gen/2x8c8-minmax-fp32-avx2.c", |
| 6389 | "src/qu8-gemm/gen/3x8c8-minmax-fp32-avx2.c", |
| 6390 | "src/qu8-igemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 6391 | "src/qu8-igemm/gen/2x8c8-minmax-fp32-avx2.c", |
| 6392 | "src/qu8-igemm/gen/3x8c8-minmax-fp32-avx2.c", |
Marat Dukhan | 3eac69c | 2021-07-21 01:42:29 -0700 | [diff] [blame] | 6393 | "src/qu8-vadd/gen/minmax-avx2-mul32-ld64-x8.c", |
| 6394 | "src/qu8-vadd/gen/minmax-avx2-mul32-ld64-x16.c", |
| 6395 | "src/qu8-vaddc/gen/minmax-avx2-mul32-ld64-x8.c", |
| 6396 | "src/qu8-vaddc/gen/minmax-avx2-mul32-ld64-x16.c", |
Marat Dukhan | 7c478e3 | 2021-09-10 09:48:13 -0700 | [diff] [blame] | 6397 | "src/x8-lut/gen/lut-avx2-x32.c", |
| 6398 | "src/x8-lut/gen/lut-avx2-x64.c", |
| 6399 | "src/x8-lut/gen/lut-avx2-x96.c", |
| 6400 | "src/x8-lut/gen/lut-avx2-x128.c", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 6401 | ] |
| 6402 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6403 | PROD_AVX512F_MICROKERNEL_SRCS = [ |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 6404 | "src/f32-dwconv/gen/up16x3-minmax-avx512f.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6405 | "src/f32-dwconv/gen/up16x4-minmax-avx512f.c", |
| 6406 | "src/f32-dwconv/gen/up16x9-minmax-avx512f.c", |
| 6407 | "src/f32-dwconv/gen/up16x25-minmax-avx512f.c", |
| 6408 | "src/f32-gemm/gen/1x16-minmax-avx512f-broadcast.c", |
| 6409 | "src/f32-gemm/gen/7x16-minmax-avx512f-broadcast.c", |
| 6410 | "src/f32-igemm/gen/1x16-minmax-avx512f-broadcast.c", |
| 6411 | "src/f32-igemm/gen/7x16-minmax-avx512f-broadcast.c", |
| 6412 | "src/f32-prelu/gen/avx512f-2x16.c", |
| 6413 | "src/f32-vbinary/gen/vadd-minmax-avx512f-x32.c", |
| 6414 | "src/f32-vbinary/gen/vaddc-minmax-avx512f-x32.c", |
| 6415 | "src/f32-vbinary/gen/vdiv-minmax-avx512f-x32.c", |
| 6416 | "src/f32-vbinary/gen/vdivc-minmax-avx512f-x32.c", |
| 6417 | "src/f32-vbinary/gen/vmax-avx512f-x32.c", |
| 6418 | "src/f32-vbinary/gen/vmaxc-avx512f-x32.c", |
| 6419 | "src/f32-vbinary/gen/vmin-avx512f-x32.c", |
| 6420 | "src/f32-vbinary/gen/vminc-avx512f-x32.c", |
| 6421 | "src/f32-vbinary/gen/vmul-minmax-avx512f-x32.c", |
| 6422 | "src/f32-vbinary/gen/vmulc-minmax-avx512f-x32.c", |
| 6423 | "src/f32-vbinary/gen/vrdivc-minmax-avx512f-x32.c", |
| 6424 | "src/f32-vbinary/gen/vrsubc-minmax-avx512f-x32.c", |
| 6425 | "src/f32-vbinary/gen/vsqrdiff-avx512f-x32.c", |
| 6426 | "src/f32-vbinary/gen/vsqrdiffc-avx512f-x32.c", |
| 6427 | "src/f32-vbinary/gen/vsub-minmax-avx512f-x32.c", |
| 6428 | "src/f32-vbinary/gen/vsubc-minmax-avx512f-x32.c", |
| 6429 | "src/f32-vclamp/gen/vclamp-avx512f-x16.c", |
| 6430 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x64.c", |
| 6431 | "src/f32-vhswish/gen/vhswish-avx512f-x16.c", |
| 6432 | "src/f32-vlrelu/gen/vlrelu-avx512f-x16.c", |
| 6433 | "src/f32-vrnd/gen/vrndd-avx512f-x16.c", |
| 6434 | "src/f32-vrnd/gen/vrndne-avx512f-x16.c", |
| 6435 | "src/f32-vrnd/gen/vrndu-avx512f-x16.c", |
| 6436 | "src/f32-vrnd/gen/vrndz-avx512f-x16.c", |
| 6437 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x64.c", |
| 6438 | "src/f32-vunary/gen/vabs-avx512f-x16.c", |
| 6439 | "src/f32-vunary/gen/vneg-avx512f-x16.c", |
| 6440 | "src/f32-vunary/gen/vsqr-avx512f-x16.c", |
| 6441 | ] |
| 6442 | |
| 6443 | ALL_AVX512F_MICROKERNEL_SRCS = [ |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 6444 | "src/f32-dwconv/gen/up16x3-minmax-avx512f-acc2.c", |
| 6445 | "src/f32-dwconv/gen/up16x3-minmax-avx512f.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 6446 | "src/f32-dwconv/gen/up16x4-minmax-avx512f-acc2.c", |
| 6447 | "src/f32-dwconv/gen/up16x4-minmax-avx512f.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 6448 | "src/f32-dwconv/gen/up16x9-minmax-avx512f-acc2.c", |
| 6449 | "src/f32-dwconv/gen/up16x9-minmax-avx512f.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 6450 | "src/f32-dwconv/gen/up16x25-minmax-avx512f-acc2.c", |
| 6451 | "src/f32-dwconv/gen/up16x25-minmax-avx512f.c", |
Artsiom Ablavatski | 47a74db | 2021-11-02 13:40:24 -0700 | [diff] [blame] | 6452 | "src/f32-dwconv/gen/up32x3-minmax-avx512f-acc2.c", |
| 6453 | "src/f32-dwconv/gen/up32x3-minmax-avx512f.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6454 | "src/f32-dwconv/gen/up32x4-minmax-avx512f-acc2.c", |
| 6455 | "src/f32-dwconv/gen/up32x4-minmax-avx512f.c", |
| 6456 | "src/f32-dwconv/gen/up32x9-minmax-avx512f-acc2.c", |
| 6457 | "src/f32-dwconv/gen/up32x9-minmax-avx512f.c", |
| 6458 | "src/f32-dwconv/gen/up32x25-minmax-avx512f-acc2.c", |
| 6459 | "src/f32-dwconv/gen/up32x25-minmax-avx512f.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 6460 | "src/f32-gemm/gen-inc/1x16inc-minmax-avx512f-broadcast.c", |
| 6461 | "src/f32-gemm/gen-inc/4x16inc-minmax-avx512f-broadcast.c", |
| 6462 | "src/f32-gemm/gen-inc/5x16inc-minmax-avx512f-broadcast.c", |
| 6463 | "src/f32-gemm/gen-inc/6x16inc-minmax-avx512f-broadcast.c", |
| 6464 | "src/f32-gemm/gen-inc/7x16inc-minmax-avx512f-broadcast.c", |
| 6465 | "src/f32-gemm/gen-inc/8x16inc-minmax-avx512f-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6466 | "src/f32-gemm/gen/1x16-minmax-avx512f-broadcast.c", |
| 6467 | "src/f32-gemm/gen/4x16-minmax-avx512f-broadcast.c", |
| 6468 | "src/f32-gemm/gen/5x16-minmax-avx512f-broadcast.c", |
| 6469 | "src/f32-gemm/gen/6x16-minmax-avx512f-broadcast.c", |
| 6470 | "src/f32-gemm/gen/7x16-minmax-avx512f-broadcast.c", |
| 6471 | "src/f32-gemm/gen/8x16-minmax-avx512f-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 6472 | "src/f32-igemm/gen/1x16-minmax-avx512f-broadcast.c", |
| 6473 | "src/f32-igemm/gen/4x16-minmax-avx512f-broadcast.c", |
| 6474 | "src/f32-igemm/gen/5x16-minmax-avx512f-broadcast.c", |
| 6475 | "src/f32-igemm/gen/6x16-minmax-avx512f-broadcast.c", |
| 6476 | "src/f32-igemm/gen/7x16-minmax-avx512f-broadcast.c", |
| 6477 | "src/f32-igemm/gen/8x16-minmax-avx512f-broadcast.c", |
Marat Dukhan | 90eca0a | 2020-03-11 00:52:23 -0700 | [diff] [blame] | 6478 | "src/f32-prelu/gen/avx512f-2x16.c", |
| 6479 | "src/f32-prelu/gen/avx512f-2x32.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 6480 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x128-acc2.c", |
| 6481 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x128-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6482 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x128.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 6483 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x144-acc3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6484 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x144.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 6485 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x160-acc2.c", |
| 6486 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x160-acc5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6487 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x160.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 6488 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x192-acc2.c", |
| 6489 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x192-acc3.c", |
| 6490 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x192-acc6.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6491 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x192.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 6492 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x128-acc2.c", |
| 6493 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x128-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6494 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x128.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 6495 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x144-acc3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6496 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x144.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 6497 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x160-acc2.c", |
| 6498 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x160-acc5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6499 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x160.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 6500 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x192-acc2.c", |
| 6501 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x192-acc3.c", |
| 6502 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x192-acc6.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6503 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x192.c", |
Marat Dukhan | 5999c92 | 2022-01-05 18:10:20 -0800 | [diff] [blame] | 6504 | "src/f32-raddstoreexpminusmax/gen/avx512f-rr1-p5-scalef-x128-acc2.c", |
| 6505 | "src/f32-raddstoreexpminusmax/gen/avx512f-rr1-p5-scalef-x128-acc4.c", |
| 6506 | "src/f32-raddstoreexpminusmax/gen/avx512f-rr1-p5-scalef-x128.c", |
| 6507 | "src/f32-raddstoreexpminusmax/gen/avx512f-rr1-p5-scalef-x144-acc3.c", |
| 6508 | "src/f32-raddstoreexpminusmax/gen/avx512f-rr1-p5-scalef-x144.c", |
| 6509 | "src/f32-raddstoreexpminusmax/gen/avx512f-rr1-p5-scalef-x160-acc2.c", |
| 6510 | "src/f32-raddstoreexpminusmax/gen/avx512f-rr1-p5-scalef-x160-acc5.c", |
| 6511 | "src/f32-raddstoreexpminusmax/gen/avx512f-rr1-p5-scalef-x160.c", |
| 6512 | "src/f32-raddstoreexpminusmax/gen/avx512f-rr1-p5-scalef-x192-acc2.c", |
| 6513 | "src/f32-raddstoreexpminusmax/gen/avx512f-rr1-p5-scalef-x192-acc3.c", |
| 6514 | "src/f32-raddstoreexpminusmax/gen/avx512f-rr1-p5-scalef-x192-acc6.c", |
| 6515 | "src/f32-raddstoreexpminusmax/gen/avx512f-rr1-p5-scalef-x192.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6516 | "src/f32-rmax/avx512f.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 6517 | "src/f32-vbinary/gen/vadd-minmax-avx512f-x16.c", |
| 6518 | "src/f32-vbinary/gen/vadd-minmax-avx512f-x32.c", |
| 6519 | "src/f32-vbinary/gen/vaddc-minmax-avx512f-x16.c", |
| 6520 | "src/f32-vbinary/gen/vaddc-minmax-avx512f-x32.c", |
| 6521 | "src/f32-vbinary/gen/vdiv-minmax-avx512f-x16.c", |
| 6522 | "src/f32-vbinary/gen/vdiv-minmax-avx512f-x32.c", |
| 6523 | "src/f32-vbinary/gen/vdivc-minmax-avx512f-x16.c", |
| 6524 | "src/f32-vbinary/gen/vdivc-minmax-avx512f-x32.c", |
Marat Dukhan | 9a88efe | 2019-12-10 15:54:24 -0800 | [diff] [blame] | 6525 | "src/f32-vbinary/gen/vmax-avx512f-x16.c", |
| 6526 | "src/f32-vbinary/gen/vmax-avx512f-x32.c", |
| 6527 | "src/f32-vbinary/gen/vmaxc-avx512f-x16.c", |
| 6528 | "src/f32-vbinary/gen/vmaxc-avx512f-x32.c", |
| 6529 | "src/f32-vbinary/gen/vmin-avx512f-x16.c", |
| 6530 | "src/f32-vbinary/gen/vmin-avx512f-x32.c", |
| 6531 | "src/f32-vbinary/gen/vminc-avx512f-x16.c", |
| 6532 | "src/f32-vbinary/gen/vminc-avx512f-x32.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 6533 | "src/f32-vbinary/gen/vmul-minmax-avx512f-x16.c", |
| 6534 | "src/f32-vbinary/gen/vmul-minmax-avx512f-x32.c", |
| 6535 | "src/f32-vbinary/gen/vmulc-minmax-avx512f-x16.c", |
| 6536 | "src/f32-vbinary/gen/vmulc-minmax-avx512f-x32.c", |
| 6537 | "src/f32-vbinary/gen/vrdivc-minmax-avx512f-x16.c", |
| 6538 | "src/f32-vbinary/gen/vrdivc-minmax-avx512f-x32.c", |
| 6539 | "src/f32-vbinary/gen/vrsubc-minmax-avx512f-x16.c", |
| 6540 | "src/f32-vbinary/gen/vrsubc-minmax-avx512f-x32.c", |
Marat Dukhan | 13bafb0 | 2020-06-05 00:43:11 -0700 | [diff] [blame] | 6541 | "src/f32-vbinary/gen/vsqrdiff-avx512f-x16.c", |
| 6542 | "src/f32-vbinary/gen/vsqrdiff-avx512f-x32.c", |
| 6543 | "src/f32-vbinary/gen/vsqrdiffc-avx512f-x16.c", |
| 6544 | "src/f32-vbinary/gen/vsqrdiffc-avx512f-x32.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 6545 | "src/f32-vbinary/gen/vsub-minmax-avx512f-x16.c", |
| 6546 | "src/f32-vbinary/gen/vsub-minmax-avx512f-x32.c", |
| 6547 | "src/f32-vbinary/gen/vsubc-minmax-avx512f-x16.c", |
| 6548 | "src/f32-vbinary/gen/vsubc-minmax-avx512f-x32.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 6549 | "src/f32-vclamp/gen/vclamp-avx512f-x16.c", |
| 6550 | "src/f32-vclamp/gen/vclamp-avx512f-x32.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 6551 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x16.c", |
| 6552 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x32.c", |
| 6553 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x48.c", |
| 6554 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x64.c", |
| 6555 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x80.c", |
| 6556 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x96.c", |
| 6557 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x112.c", |
| 6558 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x128.c", |
| 6559 | "src/f32-velu/gen/velu-avx512f-rr1-p6-x16.c", |
| 6560 | "src/f32-velu/gen/velu-avx512f-rr1-p6-x32.c", |
| 6561 | "src/f32-velu/gen/velu-avx512f-rr1-p6-x48.c", |
| 6562 | "src/f32-velu/gen/velu-avx512f-rr1-p6-x64.c", |
| 6563 | "src/f32-velu/gen/velu-avx512f-rr1-p6-x80.c", |
| 6564 | "src/f32-velu/gen/velu-avx512f-rr1-p6-x96.c", |
| 6565 | "src/f32-velu/gen/velu-avx512f-rr1-p6-x112.c", |
| 6566 | "src/f32-velu/gen/velu-avx512f-rr1-p6-x128.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 6567 | "src/f32-vhswish/gen/vhswish-avx512f-x16.c", |
| 6568 | "src/f32-vhswish/gen/vhswish-avx512f-x32.c", |
Marat Dukhan | 19dd91d | 2020-07-16 11:12:44 -0700 | [diff] [blame] | 6569 | "src/f32-vlrelu/gen/vlrelu-avx512f-x16.c", |
| 6570 | "src/f32-vlrelu/gen/vlrelu-avx512f-x32.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 6571 | "src/f32-vrelu/gen/vrelu-avx512f-x16.c", |
| 6572 | "src/f32-vrelu/gen/vrelu-avx512f-x32.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6573 | "src/f32-vrnd/gen/vrndd-avx512f-x16.c", |
| 6574 | "src/f32-vrnd/gen/vrndd-avx512f-x32.c", |
| 6575 | "src/f32-vrnd/gen/vrndne-avx512f-x16.c", |
| 6576 | "src/f32-vrnd/gen/vrndne-avx512f-x32.c", |
| 6577 | "src/f32-vrnd/gen/vrndu-avx512f-x16.c", |
| 6578 | "src/f32-vrnd/gen/vrndu-avx512f-x32.c", |
| 6579 | "src/f32-vrnd/gen/vrndz-avx512f-x16.c", |
| 6580 | "src/f32-vrnd/gen/vrndz-avx512f-x32.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 6581 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x16.c", |
| 6582 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x32.c", |
| 6583 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x48.c", |
| 6584 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x64.c", |
| 6585 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x80.c", |
| 6586 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x96.c", |
| 6587 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x112.c", |
| 6588 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x128.c", |
| 6589 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x144.c", |
| 6590 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x160.c", |
| 6591 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x176.c", |
| 6592 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x192.c", |
| 6593 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x16.c", |
| 6594 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x32.c", |
| 6595 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x48.c", |
| 6596 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x64.c", |
| 6597 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x80.c", |
| 6598 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x96.c", |
| 6599 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x112.c", |
| 6600 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x128.c", |
| 6601 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x144.c", |
| 6602 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x160.c", |
| 6603 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x176.c", |
| 6604 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x192.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 6605 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-div-x16.c", |
| 6606 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-div-x32.c", |
| 6607 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-div-x48.c", |
| 6608 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-div-x64.c", |
| 6609 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-div-x80.c", |
| 6610 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-div-x96.c", |
| 6611 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-div-x112.c", |
| 6612 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-div-x128.c", |
| 6613 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma-x16.c", |
| 6614 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma-x32.c", |
| 6615 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma-x48.c", |
| 6616 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma-x64.c", |
| 6617 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma-x80.c", |
| 6618 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma-x96.c", |
| 6619 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma-x112.c", |
| 6620 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma-x128.c", |
| 6621 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-div-x16.c", |
| 6622 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-div-x32.c", |
| 6623 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-div-x48.c", |
| 6624 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-div-x64.c", |
| 6625 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-div-x80.c", |
| 6626 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-div-x96.c", |
| 6627 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-div-x112.c", |
| 6628 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-div-x128.c", |
| 6629 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-nr1fma-x16.c", |
| 6630 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-nr1fma-x32.c", |
| 6631 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-nr1fma-x48.c", |
| 6632 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-nr1fma-x64.c", |
| 6633 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-nr1fma-x80.c", |
| 6634 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-nr1fma-x96.c", |
| 6635 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-nr1fma-x112.c", |
| 6636 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-nr1fma-x128.c", |
| 6637 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x16.c", |
| 6638 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x32.c", |
| 6639 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x48.c", |
| 6640 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x64.c", |
| 6641 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x80.c", |
| 6642 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x96.c", |
| 6643 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x112.c", |
| 6644 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x128.c", |
| 6645 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma-x16.c", |
| 6646 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma-x32.c", |
| 6647 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma-x48.c", |
| 6648 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma-x64.c", |
| 6649 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma-x80.c", |
| 6650 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma-x96.c", |
| 6651 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma-x112.c", |
| 6652 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma-x128.c", |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 6653 | "src/f32-vsqrt/gen/avx512f-nr1fma1adj-x16.c", |
| 6654 | "src/f32-vsqrt/gen/avx512f-nr1fma1adj-x32.c", |
| 6655 | "src/f32-vsqrt/gen/avx512f-nr1fma1adj-x48.c", |
| 6656 | "src/f32-vsqrt/gen/avx512f-nr1fma1adj-x64.c", |
| 6657 | "src/f32-vsqrt/gen/avx512f-nr1fma1adj-x80.c", |
| 6658 | "src/f32-vsqrt/gen/avx512f-nr1fma1adj-x96.c", |
| 6659 | "src/f32-vsqrt/gen/avx512f-nr1fma1adj-x112.c", |
| 6660 | "src/f32-vsqrt/gen/avx512f-nr1fma1adj-x128.c", |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 6661 | "src/f32-vunary/gen/vabs-avx512f-x16.c", |
| 6662 | "src/f32-vunary/gen/vabs-avx512f-x32.c", |
| 6663 | "src/f32-vunary/gen/vneg-avx512f-x16.c", |
| 6664 | "src/f32-vunary/gen/vneg-avx512f-x32.c", |
| 6665 | "src/f32-vunary/gen/vsqr-avx512f-x16.c", |
| 6666 | "src/f32-vunary/gen/vsqr-avx512f-x32.c", |
Marat Dukhan | b7633f2 | 2020-11-20 16:34:56 -0800 | [diff] [blame] | 6667 | "src/math/exp-avx512f-rr2-lut16-p3-perm-scalef.c", |
| 6668 | "src/math/exp-avx512f-rr2-lut16-p3-perm.c", |
| 6669 | "src/math/exp-avx512f-rr2-lut32-p2-perm2-scalef.c", |
| 6670 | "src/math/exp-avx512f-rr2-lut32-p2-perm2.c", |
| 6671 | "src/math/exp-avx512f-rr2-p5-scalef.c", |
| 6672 | "src/math/exp-avx512f-rr2-p5.c", |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 6673 | "src/math/expm1minus-avx512f-rr1-lut16-p3-perm.c", |
| 6674 | "src/math/expm1minus-avx512f-rr1-p6.c", |
Marat Dukhan | 98ba441 | 2019-10-23 02:14:28 -0700 | [diff] [blame] | 6675 | "src/math/extexp-avx512f-p5.c", |
Marat Dukhan | 6a34c5f | 2020-09-22 21:44:15 -0700 | [diff] [blame] | 6676 | "src/math/sigmoid-avx512f-rr1-lut16-p3-perm-scalef-div.c", |
Marat Dukhan | 6a34c5f | 2020-09-22 21:44:15 -0700 | [diff] [blame] | 6677 | "src/math/sigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6678 | "src/math/sigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma1adj.c", |
Marat Dukhan | 6a34c5f | 2020-09-22 21:44:15 -0700 | [diff] [blame] | 6679 | "src/math/sigmoid-avx512f-rr1-lut32-p2-perm2-scalef-div.c", |
Marat Dukhan | 6a34c5f | 2020-09-22 21:44:15 -0700 | [diff] [blame] | 6680 | "src/math/sigmoid-avx512f-rr1-lut32-p2-perm2-scalef-nr1fma.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6681 | "src/math/sigmoid-avx512f-rr1-lut32-p2-perm2-scalef-nr1fma1adj.c", |
Marat Dukhan | 36173d2 | 2020-10-15 17:14:26 -0700 | [diff] [blame] | 6682 | "src/math/sigmoid-avx512f-rr1-lut64-p2-gather-scalef-div.c", |
Marat Dukhan | 36173d2 | 2020-10-15 17:14:26 -0700 | [diff] [blame] | 6683 | "src/math/sigmoid-avx512f-rr1-lut64-p2-gather-scalef-nr1fma.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6684 | "src/math/sigmoid-avx512f-rr1-lut64-p2-gather-scalef-nr1fma1adj.c", |
| 6685 | "src/math/sigmoid-avx512f-rr1-p5-scalef-div.c", |
| 6686 | "src/math/sigmoid-avx512f-rr1-p5-scalef-nr1fma.c", |
| 6687 | "src/math/sigmoid-avx512f-rr1-p5-scalef-nr1fma1adj.c", |
| 6688 | "src/math/sigmoid-avx512f-rr2-lut16-p3-perm-scalef-div.c", |
| 6689 | "src/math/sigmoid-avx512f-rr2-lut16-p3-perm-scalef-nr1fma.c", |
| 6690 | "src/math/sigmoid-avx512f-rr2-lut16-p3-perm-scalef-nr1fma1adj.c", |
| 6691 | "src/math/sigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div.c", |
| 6692 | "src/math/sigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma.c", |
| 6693 | "src/math/sigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma1adj.c", |
Marat Dukhan | 36173d2 | 2020-10-15 17:14:26 -0700 | [diff] [blame] | 6694 | "src/math/sigmoid-avx512f-rr2-lut64-p2-gather-scalef-div.c", |
Marat Dukhan | 36173d2 | 2020-10-15 17:14:26 -0700 | [diff] [blame] | 6695 | "src/math/sigmoid-avx512f-rr2-lut64-p2-gather-scalef-nr1fma.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6696 | "src/math/sigmoid-avx512f-rr2-lut64-p2-gather-scalef-nr1fma1adj.c", |
| 6697 | "src/math/sigmoid-avx512f-rr2-p5-scalef-div.c", |
| 6698 | "src/math/sigmoid-avx512f-rr2-p5-scalef-nr1fma.c", |
| 6699 | "src/math/sigmoid-avx512f-rr2-p5-scalef-nr1fma1adj.c", |
Marat Dukhan | 8400076 | 2020-06-29 18:38:43 -0700 | [diff] [blame] | 6700 | "src/math/sqrt-avx512f-nr1fma.c", |
Marat Dukhan | 8400076 | 2020-06-29 18:38:43 -0700 | [diff] [blame] | 6701 | "src/math/sqrt-avx512f-nr1fma1adj.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6702 | "src/math/sqrt-avx512f-nr2fma.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6703 | ] |
| 6704 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6705 | PROD_AVX512SKX_MICROKERNEL_SRCS = [ |
Marat Dukhan | af2ba00 | 2021-10-24 14:21:41 -0700 | [diff] [blame] | 6706 | "src/f16-f32-vcvt/gen/vcvt-avx512skx-x16.c", |
Marat Dukhan | a0c6168 | 2021-11-10 19:23:41 -0800 | [diff] [blame] | 6707 | "src/f32-f16-vcvt/gen/vcvt-avx512skx-x16.c", |
Marat Dukhan | 2edf863 | 2021-12-14 23:17:14 -0800 | [diff] [blame] | 6708 | "src/f32-qs8-vcvt/gen/vcvt-avx512skx-x128.c", |
| 6709 | "src/f32-qu8-vcvt/gen/vcvt-avx512skx-x128.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6710 | "src/qc8-dwconv/gen/up32x9-minmax-fp32-avx512skx-mul32.c", |
| 6711 | "src/qc8-dwconv/gen/up32x25-minmax-fp32-avx512skx-mul32.c", |
| 6712 | "src/qc8-gemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 6713 | "src/qc8-gemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
| 6714 | "src/qc8-igemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 6715 | "src/qc8-igemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
| 6716 | "src/qs8-dwconv/gen/up32x9-minmax-fp32-avx512skx-mul32.c", |
| 6717 | "src/qs8-dwconv/gen/up32x25-minmax-fp32-avx512skx-mul32.c", |
Marat Dukhan | 98393ad | 2021-12-15 11:07:40 -0800 | [diff] [blame] | 6718 | "src/qs8-f32-vcvt/gen/vcvt-avx512skx-x32.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6719 | "src/qs8-gemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 6720 | "src/qs8-gemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
| 6721 | "src/qs8-igemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 6722 | "src/qs8-igemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
| 6723 | "src/qs8-vadd/gen/minmax-avx512skx-mul32-ld128-x16.c", |
| 6724 | "src/qs8-vaddc/gen/minmax-avx512skx-mul32-ld128-x16.c", |
| 6725 | "src/qu8-dwconv/gen/up32x9-minmax-fp32-avx512skx-mul32.c", |
| 6726 | "src/qu8-dwconv/gen/up32x25-minmax-fp32-avx512skx-mul32.c", |
Marat Dukhan | 98393ad | 2021-12-15 11:07:40 -0800 | [diff] [blame] | 6727 | "src/qu8-f32-vcvt/gen/vcvt-avx512skx-x32.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6728 | "src/qu8-gemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 6729 | "src/qu8-gemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
| 6730 | "src/qu8-igemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 6731 | "src/qu8-igemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
| 6732 | "src/qu8-vadd/gen/minmax-avx512skx-mul32-ld128-x16.c", |
| 6733 | "src/qu8-vaddc/gen/minmax-avx512skx-mul32-ld128-x16.c", |
Marat Dukhan | 98e054b | 2021-09-13 09:43:50 -0700 | [diff] [blame] | 6734 | "src/x8-lut/gen/lut-avx512skx-vpshufb-x64.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6735 | ] |
| 6736 | |
| 6737 | ALL_AVX512SKX_MICROKERNEL_SRCS = [ |
Marat Dukhan | 79c76ab | 2021-09-26 20:26:39 -0700 | [diff] [blame] | 6738 | "src/f16-f32-vcvt/gen/vcvt-avx512skx-x16.c", |
| 6739 | "src/f16-f32-vcvt/gen/vcvt-avx512skx-x32.c", |
Marat Dukhan | d77f77d | 2021-10-24 15:39:59 -0700 | [diff] [blame] | 6740 | "src/f32-f16-vcvt/gen/vcvt-avx512skx-x16.c", |
| 6741 | "src/f32-f16-vcvt/gen/vcvt-avx512skx-x32.c", |
Marat Dukhan | 2edf863 | 2021-12-14 23:17:14 -0800 | [diff] [blame] | 6742 | "src/f32-qs8-vcvt/gen/vcvt-avx512skx-x32.c", |
| 6743 | "src/f32-qs8-vcvt/gen/vcvt-avx512skx-x64.c", |
| 6744 | "src/f32-qs8-vcvt/gen/vcvt-avx512skx-x96.c", |
| 6745 | "src/f32-qs8-vcvt/gen/vcvt-avx512skx-x128.c", |
| 6746 | "src/f32-qu8-vcvt/gen/vcvt-avx512skx-x32.c", |
| 6747 | "src/f32-qu8-vcvt/gen/vcvt-avx512skx-x64.c", |
| 6748 | "src/f32-qu8-vcvt/gen/vcvt-avx512skx-x96.c", |
| 6749 | "src/f32-qu8-vcvt/gen/vcvt-avx512skx-x128.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 6750 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx512skx-mul32.c", |
| 6751 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx512skx-mul32.c", |
| 6752 | "src/qc8-dwconv/gen/up32x9-minmax-fp32-avx512skx-mul32.c", |
| 6753 | "src/qc8-dwconv/gen/up32x25-minmax-fp32-avx512skx-mul32.c", |
Marat Dukhan | c3e3f1c | 2021-06-03 09:56:16 -0700 | [diff] [blame] | 6754 | "src/qc8-gemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 6755 | "src/qc8-gemm/gen/2x16c8-minmax-fp32-avx512skx.c", |
| 6756 | "src/qc8-gemm/gen/3x16c8-minmax-fp32-avx512skx.c", |
| 6757 | "src/qc8-gemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
| 6758 | "src/qc8-igemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 6759 | "src/qc8-igemm/gen/2x16c8-minmax-fp32-avx512skx.c", |
| 6760 | "src/qc8-igemm/gen/3x16c8-minmax-fp32-avx512skx.c", |
| 6761 | "src/qc8-igemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 6762 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx512skx-mul32.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 6763 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx512skx-mul32.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 6764 | "src/qs8-dwconv/gen/up32x9-minmax-fp32-avx512skx-mul32.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 6765 | "src/qs8-dwconv/gen/up32x25-minmax-fp32-avx512skx-mul32.c", |
Marat Dukhan | 98393ad | 2021-12-15 11:07:40 -0800 | [diff] [blame] | 6766 | "src/qs8-f32-vcvt/gen/vcvt-avx512skx-x16.c", |
| 6767 | "src/qs8-f32-vcvt/gen/vcvt-avx512skx-x32.c", |
| 6768 | "src/qs8-f32-vcvt/gen/vcvt-avx512skx-x48.c", |
| 6769 | "src/qs8-f32-vcvt/gen/vcvt-avx512skx-x64.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 6770 | "src/qs8-gemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 6771 | "src/qs8-gemm/gen/2x16c8-minmax-fp32-avx512skx.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 6772 | "src/qs8-gemm/gen/3x16c8-minmax-fp32-avx512skx.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 6773 | "src/qs8-gemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 6774 | "src/qs8-igemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 6775 | "src/qs8-igemm/gen/2x16c8-minmax-fp32-avx512skx.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 6776 | "src/qs8-igemm/gen/3x16c8-minmax-fp32-avx512skx.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 6777 | "src/qs8-igemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
Marat Dukhan | e76049a | 2021-07-22 14:48:59 -0700 | [diff] [blame] | 6778 | "src/qs8-vadd/gen/minmax-avx512skx-mul32-ld128-x16.c", |
| 6779 | "src/qs8-vadd/gen/minmax-avx512skx-mul32-ld128-x32.c", |
| 6780 | "src/qs8-vaddc/gen/minmax-avx512skx-mul32-ld128-x16.c", |
| 6781 | "src/qs8-vaddc/gen/minmax-avx512skx-mul32-ld128-x32.c", |
Marat Dukhan | cfd606b | 2021-07-09 01:18:45 -0700 | [diff] [blame] | 6782 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-avx512skx-mul32.c", |
| 6783 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-avx512skx-mul32.c", |
| 6784 | "src/qu8-dwconv/gen/up32x9-minmax-fp32-avx512skx-mul32.c", |
| 6785 | "src/qu8-dwconv/gen/up32x25-minmax-fp32-avx512skx-mul32.c", |
Marat Dukhan | 98393ad | 2021-12-15 11:07:40 -0800 | [diff] [blame] | 6786 | "src/qu8-f32-vcvt/gen/vcvt-avx512skx-x16.c", |
| 6787 | "src/qu8-f32-vcvt/gen/vcvt-avx512skx-x32.c", |
| 6788 | "src/qu8-f32-vcvt/gen/vcvt-avx512skx-x48.c", |
| 6789 | "src/qu8-f32-vcvt/gen/vcvt-avx512skx-x64.c", |
Marat Dukhan | 3cf2e22 | 2021-07-08 11:38:45 -0700 | [diff] [blame] | 6790 | "src/qu8-gemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 6791 | "src/qu8-gemm/gen/2x16c8-minmax-fp32-avx512skx.c", |
| 6792 | "src/qu8-gemm/gen/3x16c8-minmax-fp32-avx512skx.c", |
| 6793 | "src/qu8-gemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
| 6794 | "src/qu8-igemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 6795 | "src/qu8-igemm/gen/2x16c8-minmax-fp32-avx512skx.c", |
| 6796 | "src/qu8-igemm/gen/3x16c8-minmax-fp32-avx512skx.c", |
| 6797 | "src/qu8-igemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
Marat Dukhan | e76049a | 2021-07-22 14:48:59 -0700 | [diff] [blame] | 6798 | "src/qu8-vadd/gen/minmax-avx512skx-mul32-ld128-x16.c", |
| 6799 | "src/qu8-vadd/gen/minmax-avx512skx-mul32-ld128-x32.c", |
| 6800 | "src/qu8-vaddc/gen/minmax-avx512skx-mul32-ld128-x16.c", |
| 6801 | "src/qu8-vaddc/gen/minmax-avx512skx-mul32-ld128-x32.c", |
Marat Dukhan | 2b3c410 | 2021-09-10 19:05:37 -0700 | [diff] [blame] | 6802 | "src/x8-lut/gen/lut-avx512skx-vpshufb-x64.c", |
| 6803 | "src/x8-lut/gen/lut-avx512skx-vpshufb-x128.c", |
| 6804 | "src/x8-lut/gen/lut-avx512skx-vpshufb-x192.c", |
| 6805 | "src/x8-lut/gen/lut-avx512skx-vpshufb-x256.c", |
Marat Dukhan | bb00b1d | 2020-08-10 11:37:23 -0700 | [diff] [blame] | 6806 | ] |
| 6807 | |
Marat Dukhan | db3b0a7 | 2021-07-27 08:58:01 -0700 | [diff] [blame] | 6808 | WASM32_ASM_MICROKERNEL_SRCS = [ |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 6809 | "src/f32-vrelu/wasm_shr_x1.S", |
| 6810 | "src/f32-vrelu/wasm_shr_x2.S", |
| 6811 | "src/f32-vrelu/wasm_shr_x4.S", |
Frank Barchard | bcedc08 | 2020-08-17 18:00:51 -0700 | [diff] [blame] | 6812 | ] |
| 6813 | |
Marat Dukhan | db3b0a7 | 2021-07-27 08:58:01 -0700 | [diff] [blame] | 6814 | AARCH32_ASM_MICROKERNEL_SRCS = [ |
Marat Dukhan | 32f9381 | 2020-05-17 20:31:21 -0700 | [diff] [blame] | 6815 | "src/f32-gemm/4x4-aarch32-vfp-ld64.S", |
Marat Dukhan | 3b98f6b | 2020-05-17 10:09:22 -0700 | [diff] [blame] | 6816 | "src/f32-gemm/4x4-minmax-aarch32-vfp-ld64.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 6817 | "src/f32-gemm/4x8-minmax-aarch32-neon-cortex-a53.S", |
| 6818 | "src/f32-gemm/4x8-minmax-aarch32-neon-cortex-a55.S", |
Frank Barchard | 490febe | 2020-07-16 18:42:17 -0700 | [diff] [blame] | 6819 | "src/f32-gemm/gen/4x8-minmax-aarch32-neon-cortex-a7.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 6820 | "src/f32-gemm/gen/4x8-minmax-aarch32-neon-cortex-a75.S", |
Frank Barchard | 569561d | 2020-06-17 13:11:12 -0700 | [diff] [blame] | 6821 | "src/f32-gemm/gen/4x8-minmax-aarch32-neon-ld64.S", |
Frank Barchard | 7873586 | 2022-01-04 16:47:44 -0800 | [diff] [blame] | 6822 | "src/f32-gemm/gen/4x8-minmax-aarch32-neon-prfm-cortex-a75.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 6823 | "src/f32-igemm/4x8-minmax-aarch32-neon-cortex-a53.S", |
| 6824 | "src/f32-igemm/4x8-minmax-aarch32-neon-cortex-a55.S", |
Frank Barchard | 490febe | 2020-07-16 18:42:17 -0700 | [diff] [blame] | 6825 | "src/f32-igemm/gen/4x8-minmax-aarch32-neon-cortex-a7.S", |
| 6826 | "src/f32-igemm/gen/4x8-minmax-aarch32-neon-cortex-a75.S", |
| 6827 | "src/f32-igemm/gen/4x8-minmax-aarch32-neon-ld64.S", |
Frank Barchard | 7873586 | 2022-01-04 16:47:44 -0800 | [diff] [blame] | 6828 | "src/f32-igemm/gen/4x8-minmax-aarch32-neon-prfm-cortex-a75.S", |
Frank Barchard | 87fe410 | 2021-12-28 14:42:23 -0800 | [diff] [blame] | 6829 | "src/qc8-gemm/gen/4x8-minmax-fp32-aarch32-neonv8-mlal-lane-ld64.S", |
| 6830 | "src/qc8-gemm/gen/4x8-minmax-fp32-aarch32-neonv8-mlal-lane-prfm-ld64.S", |
| 6831 | "src/qc8-gemm/gen/4x8c4-minmax-fp32-aarch32-neondot-ld64.S", |
| 6832 | "src/qc8-igemm/gen/4x8-minmax-fp32-aarch32-neonv8-mlal-lane-ld64.S", |
| 6833 | "src/qc8-igemm/gen/4x8-minmax-fp32-aarch32-neonv8-mlal-lane-prfm-ld64.S", |
| 6834 | "src/qc8-igemm/gen/4x8c4-minmax-fp32-aarch32-neondot-ld64.S", |
Frank Barchard | cccb012 | 2022-01-04 15:24:00 -0800 | [diff] [blame] | 6835 | "src/qs8-gemm/gen/4x8-minmax-rndnu-aarch32-neon-mlal-lane-ld64.S", |
| 6836 | "src/qs8-gemm/gen/4x8-minmax-rndnu-aarch32-neon-mlal-lane-prfm-ld64.S", |
| 6837 | "src/qs8-gemm/gen/4x8c4-minmax-rndnu-aarch32-neondot-ld64.S", |
| 6838 | "src/qs8-igemm/gen/4x8-minmax-rndnu-aarch32-neon-mlal-lane-ld64.S", |
| 6839 | "src/qs8-igemm/gen/4x8-minmax-rndnu-aarch32-neon-mlal-lane-prfm-ld64.S", |
| 6840 | "src/qs8-igemm/gen/4x8c4-minmax-rndnu-aarch32-neondot-ld64.S", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6841 | ] |
| 6842 | |
Marat Dukhan | db3b0a7 | 2021-07-27 08:58:01 -0700 | [diff] [blame] | 6843 | AARCH64_ASM_MICROKERNEL_SRCS = [ |
Frank Barchard | bddfbcd | 2020-04-15 12:32:41 -0700 | [diff] [blame] | 6844 | "src/f16-gemm/gen-inc/1x8inc-minmax-aarch64-neonfp16arith-ld64.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6845 | "src/f16-gemm/gen-inc/1x16inc-minmax-aarch64-neonfp16arith-ld32.S", |
Frank Barchard | bddfbcd | 2020-04-15 12:32:41 -0700 | [diff] [blame] | 6846 | "src/f16-gemm/gen-inc/4x8inc-minmax-aarch64-neonfp16arith-ld64.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6847 | "src/f16-gemm/gen-inc/4x16inc-minmax-aarch64-neonfp16arith-ld32.S", |
Frank Barchard | bddfbcd | 2020-04-15 12:32:41 -0700 | [diff] [blame] | 6848 | "src/f16-gemm/gen-inc/6x8inc-minmax-aarch64-neonfp16arith-ld64.S", |
Frank Barchard | 80fc5f4 | 2021-06-07 10:43:16 -0700 | [diff] [blame] | 6849 | "src/f16-gemm/gen-inc/6x16inc-minmax-aarch64-neonfp16arith-cortex-a55.S", |
Frank Barchard | 9737461 | 2021-06-07 11:51:07 -0700 | [diff] [blame] | 6850 | "src/f16-gemm/gen-inc/6x16inc-minmax-aarch64-neonfp16arith-cortex-a75.S", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 6851 | "src/f16-gemm/gen-inc/6x16inc-minmax-aarch64-neonfp16arith-ld32.S", |
| 6852 | "src/f16-gemm/gen-inc/8x8inc-minmax-aarch64-neonfp16arith-ld64.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6853 | "src/f16-gemm/gen/1x8-minmax-aarch64-neonfp16arith-ld64.S", |
| 6854 | "src/f16-gemm/gen/1x16-minmax-aarch64-neonfp16arith-ld32.S", |
| 6855 | "src/f16-gemm/gen/4x8-minmax-aarch64-neonfp16arith-ld64.S", |
| 6856 | "src/f16-gemm/gen/4x16-minmax-aarch64-neonfp16arith-ld32.S", |
| 6857 | "src/f16-gemm/gen/6x8-minmax-aarch64-neonfp16arith-ld64.S", |
Frank Barchard | 80fc5f4 | 2021-06-07 10:43:16 -0700 | [diff] [blame] | 6858 | "src/f16-gemm/gen/6x16-minmax-aarch64-neonfp16arith-cortex-a55.S", |
Frank Barchard | 9737461 | 2021-06-07 11:51:07 -0700 | [diff] [blame] | 6859 | "src/f16-gemm/gen/6x16-minmax-aarch64-neonfp16arith-cortex-a75.S", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 6860 | "src/f16-gemm/gen/6x16-minmax-aarch64-neonfp16arith-ld32.S", |
| 6861 | "src/f16-gemm/gen/8x8-minmax-aarch64-neonfp16arith-ld64.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 6862 | "src/f32-dwconv/up4x9-minmax-aarch64-neonfma-cortex-a55.S", |
| 6863 | "src/f32-dwconv/up4x9-minmax-aarch64-neonfma.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 6864 | "src/f32-gemm/gen-inc/1x8inc-minmax-aarch64-neonfma-cortex-a53.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 6865 | "src/f32-gemm/gen-inc/1x8inc-minmax-aarch64-neonfma-cortex-a75.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6866 | "src/f32-gemm/gen-inc/1x8inc-minmax-aarch64-neonfma-ld64.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 6867 | "src/f32-gemm/gen-inc/1x8inc-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6868 | "src/f32-gemm/gen-inc/1x12inc-minmax-aarch64-neonfma-cortex-a53.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 6869 | "src/f32-gemm/gen-inc/4x8inc-minmax-aarch64-neonfma-cortex-a53.S", |
| 6870 | "src/f32-gemm/gen-inc/4x8inc-minmax-aarch64-neonfma-cortex-a55.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 6871 | "src/f32-gemm/gen-inc/4x8inc-minmax-aarch64-neonfma-cortex-a75.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 6872 | "src/f32-gemm/gen-inc/4x8inc-minmax-aarch64-neonfma-ld64.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6873 | "src/f32-gemm/gen-inc/4x8inc-minmax-aarch64-neonfma-ld128.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 6874 | "src/f32-gemm/gen-inc/4x8inc-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6875 | "src/f32-gemm/gen-inc/4x12inc-minmax-aarch64-neonfma-cortex-a53.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 6876 | "src/f32-gemm/gen-inc/5x8inc-minmax-aarch64-neonfma-cortex-a75.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 6877 | "src/f32-gemm/gen-inc/5x8inc-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 6878 | "src/f32-gemm/gen-inc/6x8inc-minmax-aarch64-neonfma-cortex-a53.S", |
| 6879 | "src/f32-gemm/gen-inc/6x8inc-minmax-aarch64-neonfma-cortex-a55.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6880 | "src/f32-gemm/gen-inc/6x8inc-minmax-aarch64-neonfma-cortex-a73.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 6881 | "src/f32-gemm/gen-inc/6x8inc-minmax-aarch64-neonfma-cortex-a75.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 6882 | "src/f32-gemm/gen-inc/6x8inc-minmax-aarch64-neonfma-ld64.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6883 | "src/f32-gemm/gen-inc/6x8inc-minmax-aarch64-neonfma-ld128.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 6884 | "src/f32-gemm/gen-inc/6x8inc-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6885 | "src/f32-gemm/gen/1x8-minmax-aarch64-neonfma-cortex-a53.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6886 | "src/f32-gemm/gen/1x8-minmax-aarch64-neonfma-cortex-a75.S", |
| 6887 | "src/f32-gemm/gen/1x8-minmax-aarch64-neonfma-ld64.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 6888 | "src/f32-gemm/gen/1x8-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6889 | "src/f32-gemm/gen/1x12-minmax-aarch64-neonfma-cortex-a53.S", |
| 6890 | "src/f32-gemm/gen/4x8-minmax-aarch64-neonfma-cortex-a53.S", |
| 6891 | "src/f32-gemm/gen/4x8-minmax-aarch64-neonfma-cortex-a55.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6892 | "src/f32-gemm/gen/4x8-minmax-aarch64-neonfma-cortex-a75.S", |
| 6893 | "src/f32-gemm/gen/4x8-minmax-aarch64-neonfma-ld64.S", |
| 6894 | "src/f32-gemm/gen/4x8-minmax-aarch64-neonfma-ld128.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 6895 | "src/f32-gemm/gen/4x8-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6896 | "src/f32-gemm/gen/4x12-minmax-aarch64-neonfma-cortex-a53.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6897 | "src/f32-gemm/gen/5x8-minmax-aarch64-neonfma-cortex-a75.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 6898 | "src/f32-gemm/gen/5x8-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6899 | "src/f32-gemm/gen/6x8-minmax-aarch64-neonfma-cortex-a53.S", |
| 6900 | "src/f32-gemm/gen/6x8-minmax-aarch64-neonfma-cortex-a55.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6901 | "src/f32-gemm/gen/6x8-minmax-aarch64-neonfma-cortex-a73.S", |
| 6902 | "src/f32-gemm/gen/6x8-minmax-aarch64-neonfma-cortex-a75.S", |
| 6903 | "src/f32-gemm/gen/6x8-minmax-aarch64-neonfma-ld64.S", |
| 6904 | "src/f32-gemm/gen/6x8-minmax-aarch64-neonfma-ld128.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 6905 | "src/f32-gemm/gen/6x8-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 6906 | "src/f32-igemm/1x8-minmax-aarch64-neonfma-cortex-a53.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6907 | "src/f32-igemm/1x12-minmax-aarch64-neonfma-cortex-a53.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 6908 | "src/f32-igemm/4x8-minmax-aarch64-neonfma-cortex-a53.S", |
| 6909 | "src/f32-igemm/4x8-minmax-aarch64-neonfma-cortex-a55.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6910 | "src/f32-igemm/4x12-minmax-aarch64-neonfma-cortex-a53.S", |
| 6911 | "src/f32-igemm/6x8-minmax-aarch64-neonfma-cortex-a53.S", |
| 6912 | "src/f32-igemm/6x8-minmax-aarch64-neonfma-cortex-a55.S", |
| 6913 | "src/f32-igemm/6x8-minmax-aarch64-neonfma-cortex-a73.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 6914 | "src/f32-igemm/gen/1x8-minmax-aarch64-neonfma-cortex-a75.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 6915 | "src/f32-igemm/gen/1x8-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 6916 | "src/f32-igemm/gen/4x8-minmax-aarch64-neonfma-cortex-a75.S", |
Frank Barchard | e349124 | 2021-06-11 14:04:57 -0700 | [diff] [blame] | 6917 | "src/f32-igemm/gen/4x8-minmax-aarch64-neonfma-ld64.S", |
Frank Barchard | 79cd5f9 | 2021-06-21 17:34:59 -0700 | [diff] [blame] | 6918 | "src/f32-igemm/gen/4x8-minmax-aarch64-neonfma-ld128.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 6919 | "src/f32-igemm/gen/4x8-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
| 6920 | "src/f32-igemm/gen/5x8-minmax-aarch64-neonfma-cortex-a75.S", |
| 6921 | "src/f32-igemm/gen/5x8-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
| 6922 | "src/f32-igemm/gen/6x8-minmax-aarch64-neonfma-cortex-a75.S", |
Frank Barchard | e349124 | 2021-06-11 14:04:57 -0700 | [diff] [blame] | 6923 | "src/f32-igemm/gen/6x8-minmax-aarch64-neonfma-ld64.S", |
Frank Barchard | 79cd5f9 | 2021-06-21 17:34:59 -0700 | [diff] [blame] | 6924 | "src/f32-igemm/gen/6x8-minmax-aarch64-neonfma-ld128.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 6925 | "src/f32-igemm/gen/6x8-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 6926 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-cortex-a53.S", |
| 6927 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-prfm-cortex-a53.S", |
| 6928 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-prfm.S", |
| 6929 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal.S", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 6930 | "src/qc8-gemm/gen/1x16c4-minmax-fp32-aarch64-neondot-ld32.S", |
| 6931 | "src/qc8-gemm/gen/1x16c4-minmax-fp32-aarch64-neondot-ld64.S", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 6932 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-cortex-a53.S", |
| 6933 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-prfm-cortex-a53.S", |
| 6934 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-prfm.S", |
| 6935 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal.S", |
| 6936 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mull.S", |
| 6937 | "src/qc8-gemm/gen/2x8c16-minmax-fp32-aarch64-neon-mlal.S", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 6938 | "src/qc8-gemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-cortex-a53.S", |
Frank Barchard | 0bc5801 | 2021-11-22 18:12:05 -0800 | [diff] [blame] | 6939 | "src/qc8-gemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-ld64.S", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 6940 | "src/qc8-gemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | 0bc5801 | 2021-11-22 18:12:05 -0800 | [diff] [blame] | 6941 | "src/qc8-gemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-prfm-ld64.S", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 6942 | "src/qc8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-cortex-a55.S", |
| 6943 | "src/qc8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld32.S", |
| 6944 | "src/qc8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld64.S", |
| 6945 | "src/qc8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld128.S", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 6946 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-cortex-a53.S", |
| 6947 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-prfm-cortex-a53.S", |
| 6948 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-prfm.S", |
| 6949 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal.S", |
| 6950 | "src/qc8-igemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-cortex-a53.S", |
| 6951 | "src/qc8-igemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-prfm-cortex-a53.S", |
| 6952 | "src/qc8-igemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-prfm.S", |
| 6953 | "src/qc8-igemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal.S", |
| 6954 | "src/qc8-igemm/gen/2x8c16-minmax-fp32-aarch64-neon-mlal.S", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 6955 | "src/qc8-igemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-cortex-a53.S", |
Frank Barchard | 0bc5801 | 2021-11-22 18:12:05 -0800 | [diff] [blame] | 6956 | "src/qc8-igemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-ld64.S", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 6957 | "src/qc8-igemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | 0bc5801 | 2021-11-22 18:12:05 -0800 | [diff] [blame] | 6958 | "src/qc8-igemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-prfm-ld64.S", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 6959 | "src/qc8-igemm/gen/4x16c4-minmax-fp32-aarch64-neondot-cortex-a55.S", |
| 6960 | "src/qc8-igemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld64.S", |
| 6961 | "src/qc8-igemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld128.S", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 6962 | "src/qs8-gemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-cortex-a53.S", |
| 6963 | "src/qs8-gemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-prfm-cortex-a53.S", |
| 6964 | "src/qs8-gemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-prfm.S", |
| 6965 | "src/qs8-gemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal.S", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 6966 | "src/qs8-gemm/gen/1x8c8-minmax-rndnu-aarch64-neon-mlal-cortex-a53.S", |
| 6967 | "src/qs8-gemm/gen/1x8c8-minmax-rndnu-aarch64-neon-mlal-prfm-cortex-a53.S", |
| 6968 | "src/qs8-gemm/gen/1x8c8-minmax-rndnu-aarch64-neon-mlal-prfm.S", |
| 6969 | "src/qs8-gemm/gen/1x8c8-minmax-rndnu-aarch64-neon-mlal.S", |
Frank Barchard | 1a0b276 | 2021-06-29 18:37:59 -0700 | [diff] [blame] | 6970 | "src/qs8-gemm/gen/1x16c4-minmax-fp32-aarch64-neondot-ld32.S", |
| 6971 | "src/qs8-gemm/gen/1x16c4-minmax-fp32-aarch64-neondot-ld64.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 6972 | "src/qs8-gemm/gen/1x16c4-minmax-rndnu-aarch64-neondot-ld32.S", |
| 6973 | "src/qs8-gemm/gen/1x16c4-minmax-rndnu-aarch64-neondot-ld64.S", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 6974 | "src/qs8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-cortex-a53.S", |
| 6975 | "src/qs8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-prfm-cortex-a53.S", |
| 6976 | "src/qs8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-prfm.S", |
| 6977 | "src/qs8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal.S", |
| 6978 | "src/qs8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mull.S", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 6979 | "src/qs8-gemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mlal-cortex-a53.S", |
| 6980 | "src/qs8-gemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mlal-prfm-cortex-a53.S", |
| 6981 | "src/qs8-gemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mlal-prfm.S", |
| 6982 | "src/qs8-gemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mlal.S", |
| 6983 | "src/qs8-gemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mull.S", |
| 6984 | "src/qs8-gemm/gen/2x8c16-minmax-fp32-aarch64-neon-mlal.S", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 6985 | "src/qs8-gemm/gen/2x8c16-minmax-rndnu-aarch64-neon-mlal.S", |
Frank Barchard | 914f57b | 2021-12-13 12:31:42 -0800 | [diff] [blame] | 6986 | "src/qs8-gemm/gen/4x8-minmax-rndnu-aarch64-neon-mlal-lane-ld64.S", |
| 6987 | "src/qs8-gemm/gen/4x8-minmax-rndnu-aarch64-neon-mlal-lane-prfm-ld64.S", |
Frank Barchard | 98af05c | 2021-06-30 12:15:04 -0700 | [diff] [blame] | 6988 | "src/qs8-gemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-cortex-a53.S", |
Frank Barchard | 0bc5801 | 2021-11-22 18:12:05 -0800 | [diff] [blame] | 6989 | "src/qs8-gemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-ld64.S", |
Frank Barchard | 98af05c | 2021-06-30 12:15:04 -0700 | [diff] [blame] | 6990 | "src/qs8-gemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | 0bc5801 | 2021-11-22 18:12:05 -0800 | [diff] [blame] | 6991 | "src/qs8-gemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-prfm-ld64.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 6992 | "src/qs8-gemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-cortex-a53.S", |
Frank Barchard | 0bc5801 | 2021-11-22 18:12:05 -0800 | [diff] [blame] | 6993 | "src/qs8-gemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-ld64.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 6994 | "src/qs8-gemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | 0bc5801 | 2021-11-22 18:12:05 -0800 | [diff] [blame] | 6995 | "src/qs8-gemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-prfm-ld64.S", |
Frank Barchard | 1a0b276 | 2021-06-29 18:37:59 -0700 | [diff] [blame] | 6996 | "src/qs8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-cortex-a55.S", |
| 6997 | "src/qs8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld32.S", |
| 6998 | "src/qs8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld64.S", |
| 6999 | "src/qs8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld128.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 7000 | "src/qs8-gemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-cortex-a55.S", |
| 7001 | "src/qs8-gemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-ld32.S", |
| 7002 | "src/qs8-gemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-ld64.S", |
Frank Barchard | 60729d0 | 2021-07-20 12:25:09 -0700 | [diff] [blame] | 7003 | "src/qs8-gemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-ld128.S", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 7004 | "src/qs8-igemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-cortex-a53.S", |
| 7005 | "src/qs8-igemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-prfm-cortex-a53.S", |
| 7006 | "src/qs8-igemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-prfm.S", |
| 7007 | "src/qs8-igemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal.S", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 7008 | "src/qs8-igemm/gen/1x8c8-minmax-rndnu-aarch64-neon-mlal-cortex-a53.S", |
| 7009 | "src/qs8-igemm/gen/1x8c8-minmax-rndnu-aarch64-neon-mlal-prfm-cortex-a53.S", |
| 7010 | "src/qs8-igemm/gen/1x8c8-minmax-rndnu-aarch64-neon-mlal-prfm.S", |
| 7011 | "src/qs8-igemm/gen/1x8c8-minmax-rndnu-aarch64-neon-mlal.S", |
| 7012 | "src/qs8-igemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-cortex-a53.S", |
| 7013 | "src/qs8-igemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-prfm-cortex-a53.S", |
| 7014 | "src/qs8-igemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-prfm.S", |
| 7015 | "src/qs8-igemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal.S", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 7016 | "src/qs8-igemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mlal-cortex-a53.S", |
| 7017 | "src/qs8-igemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mlal-prfm-cortex-a53.S", |
| 7018 | "src/qs8-igemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mlal-prfm.S", |
| 7019 | "src/qs8-igemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mlal.S", |
| 7020 | "src/qs8-igemm/gen/2x8c16-minmax-fp32-aarch64-neon-mlal.S", |
Frank Barchard | e22685a | 2021-11-12 11:36:58 -0800 | [diff] [blame] | 7021 | "src/qs8-igemm/gen/2x8c16-minmax-rndnu-aarch64-neon-mlal.S", |
Frank Barchard | 914f57b | 2021-12-13 12:31:42 -0800 | [diff] [blame] | 7022 | "src/qs8-igemm/gen/4x8-minmax-rndnu-aarch64-neon-mlal-lane-ld64.S", |
| 7023 | "src/qs8-igemm/gen/4x8-minmax-rndnu-aarch64-neon-mlal-lane-prfm-ld64.S", |
Frank Barchard | 98af05c | 2021-06-30 12:15:04 -0700 | [diff] [blame] | 7024 | "src/qs8-igemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-cortex-a53.S", |
Frank Barchard | 0bc5801 | 2021-11-22 18:12:05 -0800 | [diff] [blame] | 7025 | "src/qs8-igemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-ld64.S", |
Frank Barchard | 98af05c | 2021-06-30 12:15:04 -0700 | [diff] [blame] | 7026 | "src/qs8-igemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | 0bc5801 | 2021-11-22 18:12:05 -0800 | [diff] [blame] | 7027 | "src/qs8-igemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-prfm-ld64.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 7028 | "src/qs8-igemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-cortex-a53.S", |
Frank Barchard | 0bc5801 | 2021-11-22 18:12:05 -0800 | [diff] [blame] | 7029 | "src/qs8-igemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-ld64.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 7030 | "src/qs8-igemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | 0bc5801 | 2021-11-22 18:12:05 -0800 | [diff] [blame] | 7031 | "src/qs8-igemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-prfm-ld64.S", |
Frank Barchard | 1a0b276 | 2021-06-29 18:37:59 -0700 | [diff] [blame] | 7032 | "src/qs8-igemm/gen/4x16c4-minmax-fp32-aarch64-neondot-cortex-a55.S", |
| 7033 | "src/qs8-igemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld64.S", |
| 7034 | "src/qs8-igemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld128.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 7035 | "src/qs8-igemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-cortex-a55.S", |
| 7036 | "src/qs8-igemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-ld64.S", |
Frank Barchard | 60729d0 | 2021-07-20 12:25:09 -0700 | [diff] [blame] | 7037 | "src/qs8-igemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-ld128.S", |
Frank Barchard | ca4c68e | 2021-08-25 19:06:40 -0700 | [diff] [blame] | 7038 | "src/qu8-gemm/gen/4x8c4-minmax-rndnu-aarch64-neondot-cortex-a55.S", |
Frank Barchard | df8e604 | 2021-09-03 13:56:29 -0700 | [diff] [blame] | 7039 | "src/qu8-gemm/gen/4x8c4-minmax-rndnu-aarch64-neondot-ld128.S", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 7040 | "src/qu8-gemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-cortex-a53.S", |
Frank Barchard | fb3a94f | 2021-08-02 20:37:06 -0700 | [diff] [blame] | 7041 | "src/qu8-gemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-cortex-a75.S", |
Frank Barchard | 9cdc10d | 2021-11-22 19:03:54 -0800 | [diff] [blame] | 7042 | "src/qu8-gemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-ld64.S", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 7043 | "src/qu8-gemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | fb3a94f | 2021-08-02 20:37:06 -0700 | [diff] [blame] | 7044 | "src/qu8-gemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-prfm-cortex-a75.S", |
Frank Barchard | 9cdc10d | 2021-11-22 19:03:54 -0800 | [diff] [blame] | 7045 | "src/qu8-gemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-prfm-ld64.S", |
Digant Desai | 10f9f62 | 2021-11-23 13:33:52 -0800 | [diff] [blame] | 7046 | "src/qu8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-cortex-a55.S", |
Digant Desai | 2e2d179 | 2021-11-24 11:06:37 -0800 | [diff] [blame] | 7047 | "src/qu8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld128.S", |
Frank Barchard | a49e41f | 2021-08-31 20:30:24 -0700 | [diff] [blame] | 7048 | "src/qu8-gemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-cortex-a55.S", |
Frank Barchard | 0c76422 | 2021-08-24 16:13:06 -0700 | [diff] [blame] | 7049 | "src/qu8-gemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-ld128.S", |
Frank Barchard | ca4c68e | 2021-08-25 19:06:40 -0700 | [diff] [blame] | 7050 | "src/qu8-igemm/gen/4x8c4-minmax-rndnu-aarch64-neondot-cortex-a55.S", |
Frank Barchard | df8e604 | 2021-09-03 13:56:29 -0700 | [diff] [blame] | 7051 | "src/qu8-igemm/gen/4x8c4-minmax-rndnu-aarch64-neondot-ld128.S", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 7052 | "src/qu8-igemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-cortex-a53.S", |
Frank Barchard | fb3a94f | 2021-08-02 20:37:06 -0700 | [diff] [blame] | 7053 | "src/qu8-igemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-cortex-a75.S", |
Frank Barchard | 9cdc10d | 2021-11-22 19:03:54 -0800 | [diff] [blame] | 7054 | "src/qu8-igemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-ld64.S", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 7055 | "src/qu8-igemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | fb3a94f | 2021-08-02 20:37:06 -0700 | [diff] [blame] | 7056 | "src/qu8-igemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-prfm-cortex-a75.S", |
Frank Barchard | 9cdc10d | 2021-11-22 19:03:54 -0800 | [diff] [blame] | 7057 | "src/qu8-igemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-prfm-ld64.S", |
Digant Desai | 10f9f62 | 2021-11-23 13:33:52 -0800 | [diff] [blame] | 7058 | "src/qu8-igemm/gen/4x16c4-minmax-fp32-aarch64-neondot-cortex-a55.S", |
Digant Desai | 2e2d179 | 2021-11-24 11:06:37 -0800 | [diff] [blame] | 7059 | "src/qu8-igemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld128.S", |
Frank Barchard | a49e41f | 2021-08-31 20:30:24 -0700 | [diff] [blame] | 7060 | "src/qu8-igemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-cortex-a55.S", |
Frank Barchard | 0c76422 | 2021-08-24 16:13:06 -0700 | [diff] [blame] | 7061 | "src/qu8-igemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-ld128.S", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7062 | ] |
| 7063 | |
Zhi An Ng | 13b57dd | 2022-01-06 09:33:20 -0800 | [diff] [blame] | 7064 | JIT_AARCH32_SRCS = [ |
| 7065 | "src/f32-gemm/4x8-aarch32-neon-cortex-a53.cc", |
| 7066 | "src/f32-gemm/4x8-aarch32-neon-cortex-a55.cc", |
| 7067 | "src/f32-gemm/4x8-aarch32-neon-cortex-a7.cc", |
Zhi An Ng | 13b57dd | 2022-01-06 09:33:20 -0800 | [diff] [blame] | 7068 | "src/f32-gemm/4x8-aarch32-neon-cortex-a75.cc", |
Zhi An Ng | 16b734c | 2022-01-06 13:54:40 -0800 | [diff] [blame] | 7069 | "src/f32-gemm/4x8-aarch32-neon-ld64.cc", |
Zhi An Ng | 13b57dd | 2022-01-06 09:33:20 -0800 | [diff] [blame] | 7070 | "src/f32-igemm/4x8-aarch32-neon-cortex-a53.cc", |
| 7071 | "src/f32-igemm/4x8-aarch32-neon-cortex-a55.cc", |
| 7072 | "src/f32-igemm/4x8-aarch32-neon-cortex-a7.cc", |
Zhi An Ng | 13b57dd | 2022-01-06 09:33:20 -0800 | [diff] [blame] | 7073 | "src/f32-igemm/4x8-aarch32-neon-cortex-a75.cc", |
Zhi An Ng | 16b734c | 2022-01-06 13:54:40 -0800 | [diff] [blame] | 7074 | "src/f32-igemm/4x8-aarch32-neon-ld64.cc", |
| 7075 | "src/qc8-gemm/4x8-fp32-aarch32-neonv8-mlal-lane-ld64.cc", |
Zhi An Ng | ed73fb6 | 2022-01-06 10:19:18 -0800 | [diff] [blame] | 7076 | "src/qc8-gemm/4x8c4-fp32-aarch32-neondot-ld64.cc", |
Zhi An Ng | 16b734c | 2022-01-06 13:54:40 -0800 | [diff] [blame] | 7077 | "src/qc8-igemm/4x8-fp32-aarch32-neonv8-mlal-lane-ld64.cc", |
Zhi An Ng | ed73fb6 | 2022-01-06 10:19:18 -0800 | [diff] [blame] | 7078 | "src/qc8-igemm/4x8c4-fp32-aarch32-neondot-ld64.cc", |
Zhi An Ng | 13b57dd | 2022-01-06 09:33:20 -0800 | [diff] [blame] | 7079 | "src/qs8-gemm/4x8-rndnu-aarch32-neon-mlal-lane-ld64.cc", |
| 7080 | "src/qs8-gemm/4x8c4-rndnu-aarch32-neondot-ld64.cc", |
| 7081 | "src/qs8-igemm/4x8-rndnu-aarch32-neon-mlal-lane-ld64.cc", |
| 7082 | "src/qs8-igemm/4x8c4-rndnu-aarch32-neondot-ld64.cc", |
| 7083 | ] |
| 7084 | |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 7085 | INTERNAL_MICROKERNEL_HDRS = [ |
Zhi An Ng | b43b47a | 2021-12-23 16:27:22 -0800 | [diff] [blame] | 7086 | "src/xnnpack/allocator.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7087 | "src/xnnpack/argmaxpool.h", |
| 7088 | "src/xnnpack/avgpool.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7089 | "src/xnnpack/common.h", |
| 7090 | "src/xnnpack/conv.h", |
Yury Kartynnik | e784186 | 2020-11-04 18:22:18 -0800 | [diff] [blame] | 7091 | "src/xnnpack/depthtospace.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7092 | "src/xnnpack/dwconv.h", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 7093 | "src/xnnpack/fill.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7094 | "src/xnnpack/gavgpool.h", |
| 7095 | "src/xnnpack/gemm.h", |
Marat Dukhan | 660fd19 | 2020-03-10 04:55:30 -0700 | [diff] [blame] | 7096 | "src/xnnpack/ibilinear.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7097 | "src/xnnpack/igemm.h", |
Marat Dukhan | cfb3134 | 2019-12-05 10:42:57 -0800 | [diff] [blame] | 7098 | "src/xnnpack/intrinsics-polyfill.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7099 | "src/xnnpack/lut.h", |
| 7100 | "src/xnnpack/math.h", |
| 7101 | "src/xnnpack/maxpool.h", |
| 7102 | "src/xnnpack/packx.h", |
| 7103 | "src/xnnpack/pad.h", |
| 7104 | "src/xnnpack/params.h", |
| 7105 | "src/xnnpack/pavgpool.h", |
| 7106 | "src/xnnpack/ppmm.h", |
| 7107 | "src/xnnpack/prelu.h", |
Marat Dukhan | 9757953 | 2019-10-18 16:40:39 -0700 | [diff] [blame] | 7108 | "src/xnnpack/raddexpminusmax.h", |
Marat Dukhan | 6f8d4d3 | 2019-10-25 17:07:09 -0700 | [diff] [blame] | 7109 | "src/xnnpack/raddextexp.h", |
Marat Dukhan | 9757953 | 2019-10-18 16:40:39 -0700 | [diff] [blame] | 7110 | "src/xnnpack/raddstoreexpminusmax.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7111 | "src/xnnpack/rmax.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7112 | "src/xnnpack/spmm.h", |
Frank Barchard | 70e8c99 | 2021-12-16 18:35:18 -0800 | [diff] [blame] | 7113 | "src/xnnpack/transpose.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7114 | "src/xnnpack/unpool.h", |
Marat Dukhan | 6428725 | 2021-09-07 16:20:03 -0700 | [diff] [blame] | 7115 | "src/xnnpack/vaddsub.h", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 7116 | "src/xnnpack/vbinary.h", |
Marat Dukhan | f1a6ed3 | 2021-09-26 13:40:19 -0700 | [diff] [blame] | 7117 | "src/xnnpack/vcvt.h", |
Marat Dukhan | a212eac | 2021-08-02 09:58:04 -0700 | [diff] [blame] | 7118 | "src/xnnpack/vmul.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7119 | "src/xnnpack/vmulcaddc.h", |
Marat Dukhan | 9757953 | 2019-10-18 16:40:39 -0700 | [diff] [blame] | 7120 | "src/xnnpack/vscaleexpminusmax.h", |
Marat Dukhan | 6f8d4d3 | 2019-10-25 17:07:09 -0700 | [diff] [blame] | 7121 | "src/xnnpack/vscaleextexp.h", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 7122 | "src/xnnpack/vunary.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7123 | "src/xnnpack/zip.h", |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 7124 | ] |
| 7125 | |
| 7126 | INTERNAL_HDRS = INTERNAL_MICROKERNEL_HDRS + [ |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7127 | "include/xnnpack.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7128 | "src/xnnpack/compute.h", |
| 7129 | "src/xnnpack/im2col.h", |
| 7130 | "src/xnnpack/indirection.h", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 7131 | "src/xnnpack/math-stubs.h", |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 7132 | "src/xnnpack/memory-planner.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7133 | "src/xnnpack/operator.h", |
| 7134 | "src/xnnpack/pack.h", |
Marat Dukhan | eeaa7bd | 2019-10-25 17:31:25 -0700 | [diff] [blame] | 7135 | "src/xnnpack/params-init.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7136 | "src/xnnpack/requantization-stubs.h", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 7137 | "src/xnnpack/requantization.h", |
Marat Dukhan | 1d75a54 | 2020-02-03 12:23:01 -0800 | [diff] [blame] | 7138 | "src/xnnpack/subgraph.h", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 7139 | ] |
| 7140 | |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 7141 | ACCURACY_EVAL_HDRS = INTERNAL_MICROKERNEL_HDRS + [ |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 7142 | "src/xnnpack/math-stubs.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7143 | ] |
| 7144 | |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 7145 | MICROKERNEL_BENCHMARK_HDRS = INTERNAL_MICROKERNEL_HDRS + [ |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7146 | "include/xnnpack.h", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 7147 | "src/xnnpack/params-init.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7148 | ] |
| 7149 | |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 7150 | MICROKERNEL_TEST_HDRS = INTERNAL_MICROKERNEL_HDRS + [ |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 7151 | "include/xnnpack.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7152 | "src/xnnpack/isa-checks.h", |
Marat Dukhan | eeaa7bd | 2019-10-25 17:31:25 -0700 | [diff] [blame] | 7153 | "src/xnnpack/params-init.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7154 | "src/xnnpack/requantization.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7155 | ] |
| 7156 | |
| 7157 | OPERATOR_TEST_PARAMS_HDRS = [ |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7158 | "src/xnnpack/common.h", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 7159 | "src/xnnpack/params.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7160 | ] |
| 7161 | |
| 7162 | WEIGHTS_PACK_HDRS = [ |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7163 | "src/xnnpack/compute.h", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 7164 | "src/xnnpack/operator.h", |
| 7165 | "src/xnnpack/pack.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7166 | ] |
| 7167 | |
Marat Dukhan | c8e00eb | 2019-10-04 14:55:26 -0700 | [diff] [blame] | 7168 | LOGGING_COPTS = select({ |
| 7169 | # No logging in optimized mode |
| 7170 | ":optimized_build": ["-DXNN_LOG_LEVEL=0"], |
| 7171 | # Full logging in debug mode |
| 7172 | ":debug_build": ["-DXNN_LOG_LEVEL=5"], |
| 7173 | # Error-only logging in default (fastbuild) mode |
| 7174 | "//conditions:default": ["-DXNN_LOG_LEVEL=2"], |
| 7175 | }) |
| 7176 | |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 7177 | LOGGING_SRCS = select({ |
| 7178 | # No logging in optimized mode |
| 7179 | ":optimized_build": [], |
| 7180 | "//conditions:default": [ |
Marat Dukhan | ccd3a1d | 2021-03-29 16:03:12 -0700 | [diff] [blame] | 7181 | "src/datatype-strings.c", |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 7182 | "src/operator-strings.c", |
| 7183 | "src/subgraph-strings.c", |
| 7184 | ], |
| 7185 | }) |
| 7186 | |
Marat Dukhan | c8e00eb | 2019-10-04 14:55:26 -0700 | [diff] [blame] | 7187 | LOGGING_HDRS = [ |
| 7188 | "src/xnnpack/log.h", |
| 7189 | ] |
| 7190 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7191 | xnnpack_cc_library( |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 7192 | name = "tables", |
| 7193 | srcs = TABLE_SRCS, |
| 7194 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7195 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7196 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 7197 | ) |
| 7198 | |
| 7199 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7200 | name = "scalar_bench_microkernels", |
| 7201 | srcs = ALL_SCALAR_MICROKERNEL_SRCS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7202 | hdrs = INTERNAL_HDRS, |
| 7203 | aarch32_copts = ["-marm"], |
Marat Dukhan | bd11e6a | 2022-01-04 15:37:48 -0800 | [diff] [blame] | 7204 | gcc_copts = xnnpack_gcc_std_copts() + ["-fno-math-errno"], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7205 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7206 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 7207 | ":tables", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7208 | "@FP16", |
| 7209 | "@FXdiv", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 7210 | "@pthreadpool", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7211 | ], |
| 7212 | ) |
| 7213 | |
| 7214 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7215 | name = "scalar_prod_microkernels", |
Marat Dukhan | e0f15ad | 2021-12-22 15:15:25 -0800 | [diff] [blame] | 7216 | srcs = PROD_SCALAR_PORTABLE_MICROKERNEL_SRCS, |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7217 | hdrs = INTERNAL_HDRS, |
| 7218 | aarch32_copts = ["-marm"], |
Marat Dukhan | e0f15ad | 2021-12-22 15:15:25 -0800 | [diff] [blame] | 7219 | aarch32_srcs = PROD_SCALAR_AARCH32_MICROKERNEL_SRCS, |
Marat Dukhan | bd11e6a | 2022-01-04 15:37:48 -0800 | [diff] [blame] | 7220 | gcc_copts = xnnpack_gcc_std_copts() + ["-fno-math-errno"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7221 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | a198f00 | 2022-01-04 18:45:11 -0800 | [diff] [blame] | 7222 | riscv_srcs = PROD_SCALAR_RISCV_MICROKERNEL_SRCS, |
Marat Dukhan | e0f15ad | 2021-12-22 15:15:25 -0800 | [diff] [blame] | 7223 | wasm_srcs = PROD_SCALAR_WASM_MICROKERNEL_SRCS, |
| 7224 | wasmrelaxedsimd_srcs = PROD_SCALAR_WASM_MICROKERNEL_SRCS, |
| 7225 | wasmsimd_srcs = PROD_SCALAR_WASM_MICROKERNEL_SRCS, |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7226 | deps = [ |
| 7227 | ":tables", |
| 7228 | "@FP16", |
| 7229 | "@FXdiv", |
| 7230 | "@pthreadpool", |
| 7231 | ], |
| 7232 | ) |
| 7233 | |
| 7234 | xnnpack_cc_library( |
| 7235 | name = "scalar_test_microkernels", |
| 7236 | srcs = ALL_SCALAR_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7237 | hdrs = INTERNAL_HDRS, |
| 7238 | aarch32_copts = ["-marm"], |
| 7239 | copts = [ |
| 7240 | "-UNDEBUG", |
| 7241 | "-DXNN_TEST_MODE=1", |
| 7242 | ], |
Marat Dukhan | bd11e6a | 2022-01-04 15:37:48 -0800 | [diff] [blame] | 7243 | gcc_copts = xnnpack_gcc_std_copts() + ["-fno-math-errno"], |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7244 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7245 | deps = [ |
| 7246 | ":tables", |
| 7247 | "@FP16", |
| 7248 | "@FXdiv", |
| 7249 | "@pthreadpool", |
| 7250 | ], |
| 7251 | ) |
| 7252 | |
| 7253 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7254 | name = "wasm_bench_microkernels", |
Marat Dukhan | 436ebe6 | 2019-12-04 15:10:12 -0800 | [diff] [blame] | 7255 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | bd11e6a | 2022-01-04 15:37:48 -0800 | [diff] [blame] | 7256 | gcc_copts = xnnpack_gcc_std_copts() + ["-fno-math-errno"], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7257 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7258 | wasm_srcs = ALL_WASM_MICROKERNEL_SRCS, |
Marat Dukhan | 19bfefe | 2021-12-21 19:16:06 -0800 | [diff] [blame] | 7259 | wasmrelaxedsimd_srcs = ALL_WASM_MICROKERNEL_SRCS + ALL_WASMSIMD_MICROKERNEL_SRCS, |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7260 | wasmsimd_srcs = ALL_WASM_MICROKERNEL_SRCS + ALL_WASMSIMD_MICROKERNEL_SRCS, |
Marat Dukhan | 436ebe6 | 2019-12-04 15:10:12 -0800 | [diff] [blame] | 7261 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 7262 | ":tables", |
Marat Dukhan | 436ebe6 | 2019-12-04 15:10:12 -0800 | [diff] [blame] | 7263 | "@FP16", |
| 7264 | "@FXdiv", |
| 7265 | "@pthreadpool", |
| 7266 | ], |
| 7267 | ) |
| 7268 | |
| 7269 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7270 | name = "wasm_prod_microkernels", |
| 7271 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | bd11e6a | 2022-01-04 15:37:48 -0800 | [diff] [blame] | 7272 | gcc_copts = xnnpack_gcc_std_copts() + ["-fno-math-errno"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7273 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7274 | wasm_srcs = ALL_WASM_MICROKERNEL_SRCS, |
Marat Dukhan | 19bfefe | 2021-12-21 19:16:06 -0800 | [diff] [blame] | 7275 | wasmrelaxedsimd_srcs = ALL_WASM_MICROKERNEL_SRCS + ALL_WASMSIMD_MICROKERNEL_SRCS, |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7276 | wasmsimd_srcs = ALL_WASM_MICROKERNEL_SRCS + ALL_WASMSIMD_MICROKERNEL_SRCS, |
| 7277 | deps = [ |
| 7278 | ":tables", |
| 7279 | "@FP16", |
| 7280 | "@FXdiv", |
| 7281 | "@pthreadpool", |
| 7282 | ], |
| 7283 | ) |
| 7284 | |
| 7285 | xnnpack_cc_library( |
| 7286 | name = "wasm_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7287 | hdrs = INTERNAL_HDRS, |
| 7288 | copts = [ |
| 7289 | "-UNDEBUG", |
| 7290 | "-DXNN_TEST_MODE=1", |
| 7291 | ], |
Marat Dukhan | bd11e6a | 2022-01-04 15:37:48 -0800 | [diff] [blame] | 7292 | gcc_copts = xnnpack_gcc_std_copts() + ["-fno-math-errno"], |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7293 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7294 | wasm_srcs = ALL_WASM_MICROKERNEL_SRCS, |
Marat Dukhan | 19bfefe | 2021-12-21 19:16:06 -0800 | [diff] [blame] | 7295 | wasmrelaxedsimd_srcs = ALL_WASM_MICROKERNEL_SRCS + ALL_WASMSIMD_MICROKERNEL_SRCS, |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7296 | wasmsimd_srcs = ALL_WASM_MICROKERNEL_SRCS + ALL_WASMSIMD_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7297 | deps = [ |
| 7298 | ":tables", |
| 7299 | "@FP16", |
| 7300 | "@FXdiv", |
| 7301 | "@pthreadpool", |
| 7302 | ], |
| 7303 | ) |
| 7304 | |
| 7305 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7306 | name = "neon_bench_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7307 | hdrs = INTERNAL_HDRS, |
| 7308 | aarch32_copts = [ |
| 7309 | "-marm", |
Marat Dukhan | 8853b82 | 2020-05-07 12:19:01 -0700 | [diff] [blame] | 7310 | "-march=armv7-a", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7311 | "-mfpu=neon", |
| 7312 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7313 | aarch32_srcs = ALL_NEON_MICROKERNEL_SRCS, |
Marat Dukhan | f718232 | 2021-09-09 18:53:46 -0700 | [diff] [blame] | 7314 | aarch64_srcs = ALL_NEON_MICROKERNEL_SRCS + ALL_AARCH64_NEON_MICROKERNEL_SRCS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7315 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7316 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 7317 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 7318 | ":tables", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 7319 | "@FP16", |
| 7320 | "@pthreadpool", |
| 7321 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7322 | ) |
| 7323 | |
| 7324 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7325 | name = "neon_prod_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7326 | hdrs = INTERNAL_HDRS, |
| 7327 | aarch32_copts = [ |
| 7328 | "-marm", |
| 7329 | "-march=armv7-a", |
| 7330 | "-mfpu=neon", |
| 7331 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7332 | aarch32_srcs = PROD_NEON_MICROKERNEL_SRCS, |
Marat Dukhan | f718232 | 2021-09-09 18:53:46 -0700 | [diff] [blame] | 7333 | aarch64_srcs = PROD_NEON_MICROKERNEL_SRCS + PROD_AARCH64_NEON_MICROKERNEL_SRCS, |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7334 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7335 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7336 | deps = [ |
| 7337 | ":tables", |
| 7338 | "@FP16", |
| 7339 | "@pthreadpool", |
| 7340 | ], |
| 7341 | ) |
| 7342 | |
| 7343 | xnnpack_cc_library( |
| 7344 | name = "neon_test_microkernels", |
| 7345 | hdrs = INTERNAL_HDRS, |
| 7346 | aarch32_copts = [ |
| 7347 | "-marm", |
| 7348 | "-march=armv7-a", |
| 7349 | "-mfpu=neon", |
| 7350 | ], |
| 7351 | aarch32_srcs = ALL_NEON_MICROKERNEL_SRCS, |
Marat Dukhan | f718232 | 2021-09-09 18:53:46 -0700 | [diff] [blame] | 7352 | aarch64_srcs = ALL_NEON_MICROKERNEL_SRCS + ALL_AARCH64_NEON_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7353 | copts = [ |
| 7354 | "-UNDEBUG", |
| 7355 | "-DXNN_TEST_MODE=1", |
| 7356 | ], |
| 7357 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7358 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7359 | deps = [ |
| 7360 | ":tables", |
| 7361 | "@FP16", |
| 7362 | "@pthreadpool", |
| 7363 | ], |
| 7364 | ) |
| 7365 | |
| 7366 | xnnpack_cc_library( |
Marat Dukhan | 8ff372c | 2021-09-28 14:43:17 -0700 | [diff] [blame] | 7367 | name = "neonfp16_bench_microkernels", |
| 7368 | hdrs = INTERNAL_HDRS, |
| 7369 | aarch32_copts = [ |
| 7370 | "-marm", |
| 7371 | "-march=armv7-a", |
| 7372 | "-mfpu=neon-fp16", |
| 7373 | ], |
| 7374 | aarch32_srcs = ALL_NEONFP16_MICROKERNEL_SRCS, |
| 7375 | aarch64_srcs = ALL_NEONFP16_MICROKERNEL_SRCS, |
| 7376 | apple_aarch32_copts = [ |
| 7377 | "-mcpu=cortex-a9", |
| 7378 | "-mtune=generic", |
| 7379 | ], |
| 7380 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7381 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7382 | deps = [ |
| 7383 | ":tables", |
| 7384 | "@FP16", |
| 7385 | "@pthreadpool", |
| 7386 | ], |
| 7387 | ) |
| 7388 | |
| 7389 | xnnpack_cc_library( |
| 7390 | name = "neonfp16_prod_microkernels", |
| 7391 | hdrs = INTERNAL_HDRS, |
| 7392 | aarch32_copts = [ |
| 7393 | "-marm", |
| 7394 | "-march=armv7-a", |
| 7395 | "-mfpu=neon-fp16", |
| 7396 | ], |
| 7397 | aarch32_srcs = PROD_NEONFP16_MICROKERNEL_SRCS, |
| 7398 | aarch64_srcs = PROD_NEONFP16_MICROKERNEL_SRCS, |
| 7399 | apple_aarch32_copts = [ |
| 7400 | "-mcpu=cortex-a9", |
| 7401 | "-mtune=generic", |
| 7402 | ], |
| 7403 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7404 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7405 | deps = [ |
| 7406 | ":tables", |
| 7407 | "@FP16", |
| 7408 | "@pthreadpool", |
| 7409 | ], |
| 7410 | ) |
| 7411 | |
| 7412 | xnnpack_cc_library( |
| 7413 | name = "neonfp16_test_microkernels", |
| 7414 | hdrs = INTERNAL_HDRS, |
| 7415 | aarch32_copts = [ |
| 7416 | "-marm", |
| 7417 | "-march=armv7-a", |
| 7418 | "-mfpu=neon-fp16", |
| 7419 | ], |
| 7420 | aarch32_srcs = ALL_NEONFP16_MICROKERNEL_SRCS, |
| 7421 | aarch64_srcs = ALL_NEONFP16_MICROKERNEL_SRCS, |
| 7422 | apple_aarch32_copts = [ |
| 7423 | "-mcpu=cortex-a9", |
| 7424 | "-mtune=generic", |
| 7425 | ], |
| 7426 | copts = [ |
| 7427 | "-UNDEBUG", |
| 7428 | "-DXNN_TEST_MODE=1", |
| 7429 | ], |
| 7430 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7431 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7432 | deps = [ |
| 7433 | ":tables", |
| 7434 | "@FP16", |
| 7435 | "@pthreadpool", |
| 7436 | ], |
| 7437 | ) |
| 7438 | |
| 7439 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7440 | name = "neonfma_bench_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7441 | hdrs = INTERNAL_HDRS, |
| 7442 | aarch32_copts = [ |
| 7443 | "-marm", |
Marat Dukhan | 8853b82 | 2020-05-07 12:19:01 -0700 | [diff] [blame] | 7444 | "-march=armv7-a", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7445 | "-mfpu=neon-vfpv4", |
| 7446 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7447 | aarch32_srcs = ALL_NEONFMA_MICROKERNEL_SRCS, |
Marat Dukhan | f718232 | 2021-09-09 18:53:46 -0700 | [diff] [blame] | 7448 | aarch64_srcs = ALL_NEONFMA_MICROKERNEL_SRCS, |
Marat Dukhan | bc69ed6 | 2020-06-09 21:34:56 -0700 | [diff] [blame] | 7449 | apple_aarch32_copts = [ |
| 7450 | "-mcpu=swift", |
| 7451 | "-mtune=generic", |
| 7452 | ], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7453 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7454 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 7455 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 7456 | ":tables", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 7457 | "@FP16", |
| 7458 | "@pthreadpool", |
| 7459 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7460 | ) |
| 7461 | |
| 7462 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7463 | name = "neonfma_prod_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7464 | hdrs = INTERNAL_HDRS, |
| 7465 | aarch32_copts = [ |
| 7466 | "-marm", |
| 7467 | "-march=armv7-a", |
| 7468 | "-mfpu=neon-vfpv4", |
| 7469 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7470 | aarch32_srcs = PROD_NEONFMA_MICROKERNEL_SRCS, |
Marat Dukhan | f718232 | 2021-09-09 18:53:46 -0700 | [diff] [blame] | 7471 | aarch64_srcs = PROD_NEONFMA_MICROKERNEL_SRCS, |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7472 | apple_aarch32_copts = [ |
| 7473 | "-mcpu=swift", |
| 7474 | "-mtune=generic", |
| 7475 | ], |
| 7476 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7477 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7478 | deps = [ |
| 7479 | ":tables", |
| 7480 | "@FP16", |
| 7481 | "@pthreadpool", |
| 7482 | ], |
| 7483 | ) |
| 7484 | |
| 7485 | xnnpack_cc_library( |
| 7486 | name = "neonfma_test_microkernels", |
| 7487 | hdrs = INTERNAL_HDRS, |
| 7488 | aarch32_copts = [ |
| 7489 | "-marm", |
| 7490 | "-march=armv7-a", |
| 7491 | "-mfpu=neon-vfpv4", |
| 7492 | ], |
| 7493 | aarch32_srcs = ALL_NEONFMA_MICROKERNEL_SRCS, |
Marat Dukhan | f718232 | 2021-09-09 18:53:46 -0700 | [diff] [blame] | 7494 | aarch64_srcs = ALL_NEONFMA_MICROKERNEL_SRCS, |
Marat Dukhan | bc69ed6 | 2020-06-09 21:34:56 -0700 | [diff] [blame] | 7495 | apple_aarch32_copts = [ |
| 7496 | "-mcpu=swift", |
| 7497 | "-mtune=generic", |
| 7498 | ], |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7499 | copts = [ |
| 7500 | "-UNDEBUG", |
| 7501 | "-DXNN_TEST_MODE=1", |
| 7502 | ], |
| 7503 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7504 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7505 | deps = [ |
| 7506 | ":tables", |
| 7507 | "@FP16", |
| 7508 | "@pthreadpool", |
| 7509 | ], |
| 7510 | ) |
| 7511 | |
| 7512 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7513 | name = "neonv8_bench_microkernels", |
Marat Dukhan | 8853b82 | 2020-05-07 12:19:01 -0700 | [diff] [blame] | 7514 | hdrs = INTERNAL_HDRS, |
| 7515 | aarch32_copts = [ |
| 7516 | "-marm", |
| 7517 | "-march=armv8-a", |
| 7518 | "-mfpu=neon-fp-armv8", |
| 7519 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7520 | aarch32_srcs = ALL_NEONV8_MICROKERNEL_SRCS, |
| 7521 | aarch64_srcs = ALL_NEONV8_MICROKERNEL_SRCS, |
Marat Dukhan | bc69ed6 | 2020-06-09 21:34:56 -0700 | [diff] [blame] | 7522 | apple_aarch32_copts = [ |
| 7523 | "-mcpu=cyclone", |
| 7524 | "-mtune=generic", |
| 7525 | ], |
Marat Dukhan | 8853b82 | 2020-05-07 12:19:01 -0700 | [diff] [blame] | 7526 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7527 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7528 | deps = [ |
| 7529 | ":tables", |
| 7530 | "@FP16", |
| 7531 | "@pthreadpool", |
| 7532 | ], |
| 7533 | ) |
| 7534 | |
| 7535 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7536 | name = "neonv8_prod_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7537 | hdrs = INTERNAL_HDRS, |
| 7538 | aarch32_copts = [ |
| 7539 | "-marm", |
| 7540 | "-march=armv8-a", |
| 7541 | "-mfpu=neon-fp-armv8", |
| 7542 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7543 | aarch32_srcs = PROD_NEONV8_MICROKERNEL_SRCS, |
| 7544 | aarch64_srcs = PROD_NEONV8_MICROKERNEL_SRCS, |
| 7545 | apple_aarch32_copts = [ |
| 7546 | "-mcpu=cyclone", |
| 7547 | "-mtune=generic", |
| 7548 | ], |
| 7549 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7550 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7551 | deps = [ |
| 7552 | ":tables", |
| 7553 | "@FP16", |
| 7554 | "@pthreadpool", |
| 7555 | ], |
| 7556 | ) |
| 7557 | |
| 7558 | xnnpack_cc_library( |
| 7559 | name = "neonv8_test_microkernels", |
| 7560 | hdrs = INTERNAL_HDRS, |
| 7561 | aarch32_copts = [ |
| 7562 | "-marm", |
| 7563 | "-march=armv8-a", |
| 7564 | "-mfpu=neon-fp-armv8", |
| 7565 | ], |
| 7566 | aarch32_srcs = ALL_NEONV8_MICROKERNEL_SRCS, |
| 7567 | aarch64_srcs = ALL_NEONV8_MICROKERNEL_SRCS, |
Marat Dukhan | bc69ed6 | 2020-06-09 21:34:56 -0700 | [diff] [blame] | 7568 | apple_aarch32_copts = [ |
| 7569 | "-mcpu=cyclone", |
| 7570 | "-mtune=generic", |
| 7571 | ], |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7572 | copts = [ |
| 7573 | "-UNDEBUG", |
| 7574 | "-DXNN_TEST_MODE=1", |
| 7575 | ], |
| 7576 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7577 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7578 | deps = [ |
| 7579 | ":tables", |
| 7580 | "@FP16", |
| 7581 | "@pthreadpool", |
| 7582 | ], |
| 7583 | ) |
| 7584 | |
| 7585 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7586 | name = "neonfp16arith_bench_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7587 | hdrs = INTERNAL_HDRS, |
| 7588 | aarch64_copts = ["-march=armv8.2-a+fp16"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7589 | aarch64_srcs = ALL_AARCH64_NEONFP16ARITH_MICROKERNEL_SRCS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7590 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7591 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 7592 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 7593 | ":tables", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 7594 | "@FP16", |
| 7595 | "@pthreadpool", |
| 7596 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7597 | ) |
| 7598 | |
| 7599 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7600 | name = "neonfp16arith_prod_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7601 | hdrs = INTERNAL_HDRS, |
| 7602 | aarch64_copts = ["-march=armv8.2-a+fp16"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7603 | aarch64_srcs = PROD_AARCH64_NEONFP16ARITH_MICROKERNEL_SRCS, |
| 7604 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7605 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7606 | deps = [ |
| 7607 | ":tables", |
| 7608 | "@FP16", |
| 7609 | "@pthreadpool", |
| 7610 | ], |
| 7611 | ) |
| 7612 | |
| 7613 | xnnpack_cc_library( |
| 7614 | name = "neonfp16arith_test_microkernels", |
| 7615 | hdrs = INTERNAL_HDRS, |
| 7616 | aarch64_copts = ["-march=armv8.2-a+fp16"], |
| 7617 | aarch64_srcs = ALL_AARCH64_NEONFP16ARITH_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7618 | copts = [ |
| 7619 | "-UNDEBUG", |
| 7620 | "-DXNN_TEST_MODE=1", |
| 7621 | ], |
| 7622 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7623 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7624 | deps = [ |
| 7625 | ":tables", |
| 7626 | "@FP16", |
| 7627 | "@pthreadpool", |
| 7628 | ], |
| 7629 | ) |
| 7630 | |
| 7631 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7632 | name = "neondot_bench_microkernels", |
Benoit Jacob | a964473 | 2020-08-13 12:48:55 -0700 | [diff] [blame] | 7633 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 799ac75 | 2020-08-13 16:08:03 -0700 | [diff] [blame] | 7634 | aarch32_copts = [ |
| 7635 | "-marm", |
| 7636 | "-march=armv8.2-a+dotprod", |
| 7637 | "-mfpu=neon-fp-armv8", |
| 7638 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7639 | aarch32_srcs = ALL_NEONDOT_MICROKERNEL_SRCS, |
Benoit Jacob | a964473 | 2020-08-13 12:48:55 -0700 | [diff] [blame] | 7640 | aarch64_copts = ["-march=armv8.2-a+dotprod"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7641 | aarch64_srcs = ALL_NEONDOT_MICROKERNEL_SRCS, |
Benoit Jacob | a964473 | 2020-08-13 12:48:55 -0700 | [diff] [blame] | 7642 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7643 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7644 | deps = [ |
| 7645 | ":tables", |
| 7646 | "@FP16", |
| 7647 | "@pthreadpool", |
| 7648 | ], |
| 7649 | ) |
| 7650 | |
| 7651 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7652 | name = "neondot_prod_microkernels", |
Benoit Jacob | a964473 | 2020-08-13 12:48:55 -0700 | [diff] [blame] | 7653 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 799ac75 | 2020-08-13 16:08:03 -0700 | [diff] [blame] | 7654 | aarch32_copts = [ |
| 7655 | "-marm", |
| 7656 | "-march=armv8.2-a+dotprod", |
| 7657 | "-mfpu=neon-fp-armv8", |
| 7658 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7659 | aarch32_srcs = PROD_NEONDOT_MICROKERNEL_SRCS, |
Benoit Jacob | a964473 | 2020-08-13 12:48:55 -0700 | [diff] [blame] | 7660 | aarch64_copts = ["-march=armv8.2-a+dotprod"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7661 | aarch64_srcs = PROD_NEONDOT_MICROKERNEL_SRCS, |
| 7662 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7663 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7664 | deps = [ |
| 7665 | ":tables", |
| 7666 | "@FP16", |
| 7667 | "@pthreadpool", |
| 7668 | ], |
| 7669 | ) |
| 7670 | |
| 7671 | xnnpack_cc_library( |
| 7672 | name = "neondot_test_microkernels", |
| 7673 | hdrs = INTERNAL_HDRS, |
| 7674 | aarch32_copts = [ |
| 7675 | "-marm", |
| 7676 | "-march=armv8.2-a+dotprod", |
| 7677 | "-mfpu=neon-fp-armv8", |
| 7678 | ], |
| 7679 | aarch32_srcs = ALL_NEONDOT_MICROKERNEL_SRCS, |
| 7680 | aarch64_copts = ["-march=armv8.2-a+dotprod"], |
| 7681 | aarch64_srcs = ALL_NEONDOT_MICROKERNEL_SRCS, |
Benoit Jacob | a964473 | 2020-08-13 12:48:55 -0700 | [diff] [blame] | 7682 | copts = [ |
| 7683 | "-UNDEBUG", |
| 7684 | "-DXNN_TEST_MODE=1", |
| 7685 | ], |
| 7686 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7687 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7688 | deps = [ |
| 7689 | ":tables", |
| 7690 | "@FP16", |
| 7691 | "@pthreadpool", |
| 7692 | ], |
| 7693 | ) |
| 7694 | |
| 7695 | xnnpack_cc_library( |
Marat Dukhan | 51c6134 | 2021-12-22 23:08:39 -0800 | [diff] [blame] | 7696 | name = "sse2_amalgam_microkernels", |
| 7697 | hdrs = INTERNAL_HDRS, |
| 7698 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7699 | gcc_x86_copts = ["-msse2"], |
| 7700 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7701 | msvc_x86_32_copts = ["/arch:SSE2"], |
| 7702 | x86_srcs = [ |
| 7703 | "src/amalgam/sse.c", |
| 7704 | "src/amalgam/sse2.c", |
| 7705 | ], |
| 7706 | deps = [ |
| 7707 | ":tables", |
| 7708 | "@FP16", |
| 7709 | "@pthreadpool", |
| 7710 | ], |
| 7711 | ) |
| 7712 | |
| 7713 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7714 | name = "sse2_bench_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7715 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7716 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7717 | gcc_x86_copts = ["-msse2"], |
| 7718 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7719 | msvc_x86_32_copts = ["/arch:SSE2"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7720 | x86_srcs = ALL_SSE_MICROKERNEL_SRCS + ALL_SSE2_MICROKERNEL_SRCS, |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 7721 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 7722 | ":tables", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 7723 | "@FP16", |
| 7724 | "@pthreadpool", |
| 7725 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7726 | ) |
| 7727 | |
| 7728 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7729 | name = "sse2_prod_microkernels", |
| 7730 | hdrs = INTERNAL_HDRS, |
| 7731 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7732 | gcc_x86_copts = ["-msse2"], |
| 7733 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7734 | msvc_x86_32_copts = ["/arch:SSE2"], |
| 7735 | x86_srcs = PROD_SSE_MICROKERNEL_SRCS + PROD_SSE2_MICROKERNEL_SRCS, |
| 7736 | deps = [ |
| 7737 | ":tables", |
| 7738 | "@FP16", |
| 7739 | "@pthreadpool", |
| 7740 | ], |
| 7741 | ) |
| 7742 | |
| 7743 | xnnpack_cc_library( |
| 7744 | name = "sse2_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7745 | hdrs = INTERNAL_HDRS, |
| 7746 | copts = [ |
| 7747 | "-UNDEBUG", |
| 7748 | "-DXNN_TEST_MODE=1", |
| 7749 | ], |
| 7750 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7751 | gcc_x86_copts = ["-msse2"], |
| 7752 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7753 | msvc_x86_32_copts = ["/arch:SSE2"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7754 | x86_srcs = ALL_SSE_MICROKERNEL_SRCS + ALL_SSE2_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7755 | deps = [ |
| 7756 | ":tables", |
| 7757 | "@FP16", |
| 7758 | "@pthreadpool", |
| 7759 | ], |
| 7760 | ) |
| 7761 | |
| 7762 | xnnpack_cc_library( |
Marat Dukhan | 51c6134 | 2021-12-22 23:08:39 -0800 | [diff] [blame] | 7763 | name = "ssse3_amalgam_microkernels", |
| 7764 | hdrs = INTERNAL_HDRS, |
| 7765 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7766 | gcc_x86_copts = ["-mssse3"], |
| 7767 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7768 | msvc_x86_32_copts = ["/arch:SSE2"], |
| 7769 | x86_srcs = ["src/amalgam/ssse3.c"], |
| 7770 | deps = [ |
| 7771 | ":tables", |
| 7772 | "@FP16", |
| 7773 | "@pthreadpool", |
| 7774 | ], |
| 7775 | ) |
| 7776 | |
| 7777 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7778 | name = "ssse3_bench_microkernels", |
Marat Dukhan | fe7acb6 | 2020-03-09 19:30:05 -0700 | [diff] [blame] | 7779 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7780 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7781 | gcc_x86_copts = ["-mssse3"], |
| 7782 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7783 | msvc_x86_32_copts = ["/arch:SSE2"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7784 | x86_srcs = ALL_SSSE3_MICROKERNEL_SRCS, |
Marat Dukhan | fe7acb6 | 2020-03-09 19:30:05 -0700 | [diff] [blame] | 7785 | deps = [ |
| 7786 | ":tables", |
| 7787 | "@FP16", |
| 7788 | "@pthreadpool", |
| 7789 | ], |
| 7790 | ) |
| 7791 | |
| 7792 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7793 | name = "ssse3_prod_microkernels", |
| 7794 | hdrs = INTERNAL_HDRS, |
| 7795 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7796 | gcc_x86_copts = ["-mssse3"], |
| 7797 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7798 | msvc_x86_32_copts = ["/arch:SSE2"], |
| 7799 | x86_srcs = PROD_SSSE3_MICROKERNEL_SRCS, |
| 7800 | deps = [ |
| 7801 | ":tables", |
| 7802 | "@FP16", |
| 7803 | "@pthreadpool", |
| 7804 | ], |
| 7805 | ) |
| 7806 | |
| 7807 | xnnpack_cc_library( |
| 7808 | name = "ssse3_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7809 | hdrs = INTERNAL_HDRS, |
| 7810 | copts = [ |
| 7811 | "-UNDEBUG", |
| 7812 | "-DXNN_TEST_MODE=1", |
| 7813 | ], |
| 7814 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7815 | gcc_x86_copts = ["-mssse3"], |
| 7816 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7817 | msvc_x86_32_copts = ["/arch:SSE2"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7818 | x86_srcs = ALL_SSSE3_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7819 | deps = [ |
| 7820 | ":tables", |
| 7821 | "@FP16", |
| 7822 | "@pthreadpool", |
| 7823 | ], |
| 7824 | ) |
| 7825 | |
| 7826 | xnnpack_cc_library( |
Marat Dukhan | 51c6134 | 2021-12-22 23:08:39 -0800 | [diff] [blame] | 7827 | name = "sse41_amalgam_microkernels", |
| 7828 | hdrs = INTERNAL_HDRS, |
| 7829 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7830 | gcc_x86_copts = ["-msse4.1"], |
| 7831 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7832 | msvc_x86_32_copts = ["/arch:SSE2"], |
| 7833 | x86_srcs = ["src/amalgam/sse41.c"], |
| 7834 | deps = [ |
| 7835 | ":tables", |
| 7836 | "@FP16", |
| 7837 | "@pthreadpool", |
| 7838 | ], |
| 7839 | ) |
| 7840 | |
| 7841 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7842 | name = "sse41_bench_microkernels", |
Marat Dukhan | 69c3f2c | 2019-11-06 12:30:01 -0800 | [diff] [blame] | 7843 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7844 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7845 | gcc_x86_copts = ["-msse4.1"], |
| 7846 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7847 | msvc_x86_32_copts = ["/arch:SSE2"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7848 | x86_srcs = ALL_SSE41_MICROKERNEL_SRCS, |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 7849 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 7850 | ":tables", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 7851 | "@FP16", |
| 7852 | "@pthreadpool", |
| 7853 | ], |
Marat Dukhan | 69c3f2c | 2019-11-06 12:30:01 -0800 | [diff] [blame] | 7854 | ) |
| 7855 | |
| 7856 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7857 | name = "sse41_prod_microkernels", |
| 7858 | hdrs = INTERNAL_HDRS, |
| 7859 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7860 | gcc_x86_copts = ["-msse4.1"], |
| 7861 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7862 | msvc_x86_32_copts = ["/arch:SSE2"], |
| 7863 | x86_srcs = PROD_SSE41_MICROKERNEL_SRCS, |
| 7864 | deps = [ |
| 7865 | ":tables", |
| 7866 | "@FP16", |
| 7867 | "@pthreadpool", |
| 7868 | ], |
| 7869 | ) |
| 7870 | |
| 7871 | xnnpack_cc_library( |
| 7872 | name = "sse41_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7873 | hdrs = INTERNAL_HDRS, |
| 7874 | copts = [ |
| 7875 | "-UNDEBUG", |
| 7876 | "-DXNN_TEST_MODE=1", |
| 7877 | ], |
| 7878 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7879 | gcc_x86_copts = ["-msse4.1"], |
| 7880 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7881 | msvc_x86_32_copts = ["/arch:SSE2"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7882 | x86_srcs = ALL_SSE41_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7883 | deps = [ |
| 7884 | ":tables", |
| 7885 | "@FP16", |
| 7886 | "@pthreadpool", |
| 7887 | ], |
| 7888 | ) |
| 7889 | |
| 7890 | xnnpack_cc_library( |
Marat Dukhan | 8a9eac6 | 2022-01-06 09:22:01 -0800 | [diff] [blame] | 7891 | name = "avx_amalgam_microkernels", |
| 7892 | hdrs = INTERNAL_HDRS, |
| 7893 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7894 | gcc_x86_copts = ["-mavx"], |
| 7895 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7896 | msvc_x86_32_copts = ["/arch:AVX"], |
| 7897 | msvc_x86_64_copts = ["/arch:AVX"], |
| 7898 | x86_srcs = ["src/amalgam/avx.c"], |
| 7899 | deps = [ |
| 7900 | ":tables", |
| 7901 | "@FP16", |
| 7902 | "@pthreadpool", |
| 7903 | ], |
| 7904 | ) |
| 7905 | |
| 7906 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7907 | name = "avx_bench_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7908 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7909 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7910 | gcc_x86_copts = ["-mavx"], |
| 7911 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7912 | msvc_x86_32_copts = ["/arch:AVX"], |
| 7913 | msvc_x86_64_copts = ["/arch:AVX"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7914 | x86_srcs = ALL_AVX_MICROKERNEL_SRCS, |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 7915 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 7916 | ":tables", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 7917 | "@FP16", |
| 7918 | "@pthreadpool", |
| 7919 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7920 | ) |
| 7921 | |
| 7922 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7923 | name = "avx_prod_microkernels", |
| 7924 | hdrs = INTERNAL_HDRS, |
| 7925 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7926 | gcc_x86_copts = ["-mavx"], |
| 7927 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7928 | msvc_x86_32_copts = ["/arch:AVX"], |
| 7929 | msvc_x86_64_copts = ["/arch:AVX"], |
| 7930 | x86_srcs = PROD_AVX_MICROKERNEL_SRCS, |
| 7931 | deps = [ |
| 7932 | ":tables", |
| 7933 | "@FP16", |
| 7934 | "@pthreadpool", |
| 7935 | ], |
| 7936 | ) |
| 7937 | |
| 7938 | xnnpack_cc_library( |
| 7939 | name = "avx_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7940 | hdrs = INTERNAL_HDRS, |
| 7941 | copts = [ |
| 7942 | "-UNDEBUG", |
| 7943 | "-DXNN_TEST_MODE=1", |
| 7944 | ], |
| 7945 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7946 | gcc_x86_copts = ["-mavx"], |
| 7947 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7948 | msvc_x86_32_copts = ["/arch:AVX"], |
| 7949 | msvc_x86_64_copts = ["/arch:AVX"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7950 | x86_srcs = ALL_AVX_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7951 | deps = [ |
| 7952 | ":tables", |
| 7953 | "@FP16", |
| 7954 | "@pthreadpool", |
| 7955 | ], |
| 7956 | ) |
| 7957 | |
| 7958 | xnnpack_cc_library( |
Marat Dukhan | 68db12e | 2022-01-05 15:11:49 -0800 | [diff] [blame] | 7959 | name = "f16c_amalgam_microkernels", |
| 7960 | hdrs = INTERNAL_HDRS, |
| 7961 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7962 | gcc_x86_copts = ["-mf16c"], |
| 7963 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7964 | msvc_x86_32_copts = ["/arch:AVX"], |
| 7965 | msvc_x86_64_copts = ["/arch:AVX"], |
| 7966 | x86_srcs = ["src/amalgam/f16c.c"], |
| 7967 | deps = [ |
| 7968 | "@FP16", |
| 7969 | "@pthreadpool", |
| 7970 | ], |
| 7971 | ) |
| 7972 | |
| 7973 | xnnpack_cc_library( |
Marat Dukhan | f1a6ed3 | 2021-09-26 13:40:19 -0700 | [diff] [blame] | 7974 | name = "f16c_bench_microkernels", |
| 7975 | hdrs = INTERNAL_HDRS, |
| 7976 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7977 | gcc_x86_copts = ["-mf16c"], |
| 7978 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7979 | msvc_x86_32_copts = ["/arch:AVX"], |
| 7980 | msvc_x86_64_copts = ["/arch:AVX"], |
| 7981 | x86_srcs = ALL_F16C_MICROKERNEL_SRCS, |
| 7982 | deps = [ |
| 7983 | "@FP16", |
| 7984 | "@pthreadpool", |
| 7985 | ], |
| 7986 | ) |
| 7987 | |
| 7988 | xnnpack_cc_library( |
| 7989 | name = "f16c_prod_microkernels", |
| 7990 | hdrs = INTERNAL_HDRS, |
| 7991 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7992 | gcc_x86_copts = ["-mf16c"], |
| 7993 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7994 | msvc_x86_32_copts = ["/arch:AVX"], |
| 7995 | msvc_x86_64_copts = ["/arch:AVX"], |
| 7996 | x86_srcs = PROD_F16C_MICROKERNEL_SRCS, |
| 7997 | deps = [ |
| 7998 | "@FP16", |
| 7999 | "@pthreadpool", |
| 8000 | ], |
| 8001 | ) |
| 8002 | |
| 8003 | xnnpack_cc_library( |
| 8004 | name = "f16c_test_microkernels", |
| 8005 | hdrs = INTERNAL_HDRS, |
| 8006 | copts = [ |
| 8007 | "-UNDEBUG", |
| 8008 | "-DXNN_TEST_MODE=1", |
| 8009 | ], |
| 8010 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8011 | gcc_x86_copts = ["-mf16c"], |
| 8012 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8013 | msvc_x86_32_copts = ["/arch:AVX"], |
| 8014 | msvc_x86_64_copts = ["/arch:AVX"], |
| 8015 | x86_srcs = ALL_F16C_MICROKERNEL_SRCS, |
| 8016 | deps = [ |
| 8017 | "@FP16", |
| 8018 | "@pthreadpool", |
| 8019 | ], |
| 8020 | ) |
| 8021 | |
| 8022 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8023 | name = "xop_bench_microkernels", |
Marat Dukhan | 1566fee | 2020-08-02 21:55:41 -0700 | [diff] [blame] | 8024 | hdrs = INTERNAL_HDRS, |
| 8025 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8026 | gcc_x86_copts = ["-mxop"], |
| 8027 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8028 | msvc_x86_32_copts = ["/arch:AVX"], |
| 8029 | msvc_x86_64_copts = ["/arch:AVX"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8030 | x86_srcs = ALL_XOP_MICROKERNEL_SRCS, |
Marat Dukhan | 1566fee | 2020-08-02 21:55:41 -0700 | [diff] [blame] | 8031 | deps = [ |
| 8032 | ":tables", |
| 8033 | "@FP16", |
| 8034 | "@pthreadpool", |
| 8035 | ], |
| 8036 | ) |
| 8037 | |
| 8038 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8039 | name = "xop_prod_microkernels", |
| 8040 | hdrs = INTERNAL_HDRS, |
| 8041 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8042 | gcc_x86_copts = ["-mxop"], |
| 8043 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8044 | msvc_x86_32_copts = ["/arch:AVX"], |
| 8045 | msvc_x86_64_copts = ["/arch:AVX"], |
| 8046 | x86_srcs = PROD_XOP_MICROKERNEL_SRCS, |
| 8047 | deps = [ |
| 8048 | ":tables", |
| 8049 | "@FP16", |
| 8050 | "@pthreadpool", |
| 8051 | ], |
| 8052 | ) |
| 8053 | |
| 8054 | xnnpack_cc_library( |
| 8055 | name = "xop_test_microkernels", |
Marat Dukhan | 1566fee | 2020-08-02 21:55:41 -0700 | [diff] [blame] | 8056 | hdrs = INTERNAL_HDRS, |
| 8057 | copts = [ |
| 8058 | "-UNDEBUG", |
| 8059 | "-DXNN_TEST_MODE=1", |
| 8060 | ], |
| 8061 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8062 | gcc_x86_copts = ["-mxop"], |
| 8063 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8064 | msvc_x86_32_copts = ["/arch:AVX"], |
| 8065 | msvc_x86_64_copts = ["/arch:AVX"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8066 | x86_srcs = ALL_XOP_MICROKERNEL_SRCS, |
Marat Dukhan | 1566fee | 2020-08-02 21:55:41 -0700 | [diff] [blame] | 8067 | deps = [ |
| 8068 | ":tables", |
| 8069 | "@FP16", |
| 8070 | "@pthreadpool", |
| 8071 | ], |
| 8072 | ) |
| 8073 | |
| 8074 | xnnpack_cc_library( |
Marat Dukhan | 8a9eac6 | 2022-01-06 09:22:01 -0800 | [diff] [blame] | 8075 | name = "fma3_amalgam_microkernels", |
| 8076 | hdrs = INTERNAL_HDRS, |
| 8077 | gcc_copts = xnnpack_gcc_std_copts(), |
Marat Dukhan | 645af97 | 2022-01-09 22:50:27 -0800 | [diff] [blame] | 8078 | gcc_x86_copts = [ |
| 8079 | "-mf16c", |
| 8080 | "-mfma", |
| 8081 | ], |
Marat Dukhan | 8a9eac6 | 2022-01-06 09:22:01 -0800 | [diff] [blame] | 8082 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8083 | msvc_x86_32_copts = ["/arch:AVX"], |
| 8084 | msvc_x86_64_copts = ["/arch:AVX"], |
| 8085 | x86_srcs = ["src/amalgam/fma3.c"], |
| 8086 | deps = [ |
| 8087 | ":tables", |
| 8088 | "@FP16", |
| 8089 | "@pthreadpool", |
| 8090 | ], |
| 8091 | ) |
| 8092 | |
| 8093 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8094 | name = "fma3_bench_microkernels", |
Marat Dukhan | fda12b8 | 2019-11-21 12:27:59 -0800 | [diff] [blame] | 8095 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 8096 | gcc_copts = xnnpack_gcc_std_copts(), |
Marat Dukhan | 645af97 | 2022-01-09 22:50:27 -0800 | [diff] [blame] | 8097 | gcc_x86_copts = [ |
| 8098 | "-mf16c", |
| 8099 | "-mfma", |
| 8100 | ], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 8101 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8102 | msvc_x86_32_copts = ["/arch:AVX"], |
| 8103 | msvc_x86_64_copts = ["/arch:AVX"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8104 | x86_srcs = ALL_FMA3_MICROKERNEL_SRCS, |
Marat Dukhan | fda12b8 | 2019-11-21 12:27:59 -0800 | [diff] [blame] | 8105 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 8106 | ":tables", |
Marat Dukhan | fda12b8 | 2019-11-21 12:27:59 -0800 | [diff] [blame] | 8107 | "@FP16", |
| 8108 | "@pthreadpool", |
| 8109 | ], |
| 8110 | ) |
| 8111 | |
| 8112 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8113 | name = "fma3_prod_microkernels", |
| 8114 | hdrs = INTERNAL_HDRS, |
| 8115 | gcc_copts = xnnpack_gcc_std_copts(), |
Marat Dukhan | 645af97 | 2022-01-09 22:50:27 -0800 | [diff] [blame] | 8116 | gcc_x86_copts = [ |
| 8117 | "-mf16c", |
| 8118 | "-mfma", |
| 8119 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8120 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8121 | msvc_x86_32_copts = ["/arch:AVX"], |
| 8122 | msvc_x86_64_copts = ["/arch:AVX"], |
| 8123 | x86_srcs = PROD_FMA3_MICROKERNEL_SRCS, |
| 8124 | deps = [ |
| 8125 | ":tables", |
| 8126 | "@FP16", |
| 8127 | "@pthreadpool", |
| 8128 | ], |
| 8129 | ) |
| 8130 | |
| 8131 | xnnpack_cc_library( |
| 8132 | name = "fma3_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8133 | hdrs = INTERNAL_HDRS, |
| 8134 | copts = [ |
| 8135 | "-UNDEBUG", |
| 8136 | "-DXNN_TEST_MODE=1", |
| 8137 | ], |
| 8138 | gcc_copts = xnnpack_gcc_std_copts(), |
Marat Dukhan | 645af97 | 2022-01-09 22:50:27 -0800 | [diff] [blame] | 8139 | gcc_x86_copts = [ |
| 8140 | "-mf16c", |
| 8141 | "-mfma", |
| 8142 | ], |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8143 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8144 | msvc_x86_32_copts = ["/arch:AVX"], |
| 8145 | msvc_x86_64_copts = ["/arch:AVX"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8146 | x86_srcs = ALL_FMA3_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8147 | deps = [ |
| 8148 | ":tables", |
| 8149 | "@FP16", |
| 8150 | "@pthreadpool", |
| 8151 | ], |
| 8152 | ) |
| 8153 | |
| 8154 | xnnpack_cc_library( |
Marat Dukhan | 8a9eac6 | 2022-01-06 09:22:01 -0800 | [diff] [blame] | 8155 | name = "avx2_amalgam_microkernels", |
| 8156 | hdrs = INTERNAL_HDRS, |
| 8157 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8158 | gcc_x86_copts = [ |
Marat Dukhan | c4302c2 | 2022-01-06 19:27:03 -0800 | [diff] [blame] | 8159 | "-mf16c", |
Marat Dukhan | 8a9eac6 | 2022-01-06 09:22:01 -0800 | [diff] [blame] | 8160 | "-mfma", |
| 8161 | "-mavx2", |
| 8162 | ], |
| 8163 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8164 | msvc_x86_32_copts = ["/arch:AVX2"], |
| 8165 | msvc_x86_64_copts = ["/arch:AVX2"], |
| 8166 | x86_srcs = ["src/amalgam/avx2.c"], |
| 8167 | deps = [ |
| 8168 | ":tables", |
| 8169 | "@FP16", |
| 8170 | "@pthreadpool", |
| 8171 | ], |
| 8172 | ) |
| 8173 | |
| 8174 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8175 | name = "avx2_bench_microkernels", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 8176 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 8177 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8178 | gcc_x86_copts = [ |
Marat Dukhan | c4302c2 | 2022-01-06 19:27:03 -0800 | [diff] [blame] | 8179 | "-mf16c", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 8180 | "-mfma", |
| 8181 | "-mavx2", |
| 8182 | ], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 8183 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8184 | msvc_x86_32_copts = ["/arch:AVX2"], |
| 8185 | msvc_x86_64_copts = ["/arch:AVX2"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8186 | x86_srcs = ALL_AVX2_MICROKERNEL_SRCS, |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 8187 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 8188 | ":tables", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 8189 | "@FP16", |
| 8190 | "@pthreadpool", |
| 8191 | ], |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 8192 | ) |
| 8193 | |
| 8194 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8195 | name = "avx2_prod_microkernels", |
| 8196 | hdrs = INTERNAL_HDRS, |
| 8197 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8198 | gcc_x86_copts = [ |
Marat Dukhan | c4302c2 | 2022-01-06 19:27:03 -0800 | [diff] [blame] | 8199 | "-mf16c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8200 | "-mfma", |
| 8201 | "-mavx2", |
| 8202 | ], |
| 8203 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8204 | msvc_x86_32_copts = ["/arch:AVX2"], |
| 8205 | msvc_x86_64_copts = ["/arch:AVX2"], |
| 8206 | x86_srcs = PROD_AVX2_MICROKERNEL_SRCS, |
| 8207 | deps = [ |
| 8208 | ":tables", |
| 8209 | "@FP16", |
| 8210 | "@pthreadpool", |
| 8211 | ], |
| 8212 | ) |
| 8213 | |
| 8214 | xnnpack_cc_library( |
| 8215 | name = "avx2_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8216 | hdrs = INTERNAL_HDRS, |
| 8217 | copts = [ |
| 8218 | "-UNDEBUG", |
| 8219 | "-DXNN_TEST_MODE=1", |
| 8220 | ], |
| 8221 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8222 | gcc_x86_copts = [ |
Marat Dukhan | c4302c2 | 2022-01-06 19:27:03 -0800 | [diff] [blame] | 8223 | "-mf16c", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8224 | "-mfma", |
| 8225 | "-mavx2", |
| 8226 | ], |
| 8227 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8228 | msvc_x86_32_copts = ["/arch:AVX2"], |
| 8229 | msvc_x86_64_copts = ["/arch:AVX2"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8230 | x86_srcs = ALL_AVX2_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8231 | deps = [ |
| 8232 | ":tables", |
| 8233 | "@FP16", |
| 8234 | "@pthreadpool", |
| 8235 | ], |
| 8236 | ) |
| 8237 | |
| 8238 | xnnpack_cc_library( |
Marat Dukhan | 51c6134 | 2021-12-22 23:08:39 -0800 | [diff] [blame] | 8239 | name = "avx512f_amalgam_microkernels", |
| 8240 | hdrs = INTERNAL_HDRS, |
| 8241 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8242 | gcc_x86_copts = ["-mavx512f"], |
| 8243 | mingw_copts = ["-fno-asynchronous-unwind-tables"], |
| 8244 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8245 | msvc_x86_32_copts = ["/arch:AVX512"], |
| 8246 | msvc_x86_64_copts = ["/arch:AVX512"], |
| 8247 | msys_copts = ["-fno-asynchronous-unwind-tables"], |
| 8248 | x86_srcs = ["src/amalgam/avx512f.c"], |
| 8249 | deps = [ |
| 8250 | ":tables", |
| 8251 | "@FP16", |
| 8252 | "@pthreadpool", |
| 8253 | ], |
| 8254 | ) |
| 8255 | |
| 8256 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8257 | name = "avx512f_bench_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8258 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 8259 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8260 | gcc_x86_copts = ["-mavx512f"], |
| 8261 | mingw_copts = ["-fno-asynchronous-unwind-tables"], |
| 8262 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8263 | msvc_x86_32_copts = ["/arch:AVX512"], |
| 8264 | msvc_x86_64_copts = ["/arch:AVX512"], |
| 8265 | msys_copts = ["-fno-asynchronous-unwind-tables"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8266 | x86_srcs = ALL_AVX512F_MICROKERNEL_SRCS, |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 8267 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 8268 | ":tables", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 8269 | "@FP16", |
| 8270 | "@pthreadpool", |
| 8271 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8272 | ) |
| 8273 | |
| 8274 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8275 | name = "avx512f_prod_microkernels", |
| 8276 | hdrs = INTERNAL_HDRS, |
| 8277 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8278 | gcc_x86_copts = ["-mavx512f"], |
| 8279 | mingw_copts = ["-fno-asynchronous-unwind-tables"], |
| 8280 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8281 | msvc_x86_32_copts = ["/arch:AVX512"], |
| 8282 | msvc_x86_64_copts = ["/arch:AVX512"], |
| 8283 | msys_copts = ["-fno-asynchronous-unwind-tables"], |
| 8284 | x86_srcs = PROD_AVX512F_MICROKERNEL_SRCS, |
| 8285 | deps = [ |
| 8286 | ":tables", |
| 8287 | "@FP16", |
| 8288 | "@pthreadpool", |
| 8289 | ], |
| 8290 | ) |
| 8291 | |
| 8292 | xnnpack_cc_library( |
| 8293 | name = "avx512f_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8294 | hdrs = INTERNAL_HDRS, |
| 8295 | copts = [ |
| 8296 | "-UNDEBUG", |
| 8297 | "-DXNN_TEST_MODE=1", |
| 8298 | ], |
| 8299 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8300 | gcc_x86_copts = ["-mavx512f"], |
| 8301 | mingw_copts = ["-fno-asynchronous-unwind-tables"], |
| 8302 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8303 | msvc_x86_32_copts = ["/arch:AVX512"], |
| 8304 | msvc_x86_64_copts = ["/arch:AVX512"], |
| 8305 | msys_copts = ["-fno-asynchronous-unwind-tables"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8306 | x86_srcs = ALL_AVX512F_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8307 | deps = [ |
| 8308 | ":tables", |
| 8309 | "@FP16", |
| 8310 | "@pthreadpool", |
| 8311 | ], |
| 8312 | ) |
| 8313 | |
| 8314 | xnnpack_cc_library( |
Marat Dukhan | 51c6134 | 2021-12-22 23:08:39 -0800 | [diff] [blame] | 8315 | name = "avx512skx_amalgam_microkernels", |
| 8316 | hdrs = INTERNAL_HDRS, |
| 8317 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8318 | gcc_x86_copts = [ |
| 8319 | "-mavx512f", |
| 8320 | "-mavx512cd", |
| 8321 | "-mavx512bw", |
| 8322 | "-mavx512dq", |
| 8323 | "-mavx512vl", |
| 8324 | ], |
| 8325 | mingw_copts = ["-fno-asynchronous-unwind-tables"], |
| 8326 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8327 | msvc_x86_32_copts = ["/arch:AVX512"], |
| 8328 | msvc_x86_64_copts = ["/arch:AVX512"], |
| 8329 | msys_copts = ["-fno-asynchronous-unwind-tables"], |
| 8330 | x86_srcs = ["src/amalgam/avx512skx.c"], |
| 8331 | deps = [ |
| 8332 | ":tables", |
| 8333 | "@FP16", |
| 8334 | "@pthreadpool", |
| 8335 | ], |
| 8336 | ) |
| 8337 | |
| 8338 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8339 | name = "avx512skx_bench_microkernels", |
Marat Dukhan | bb00b1d | 2020-08-10 11:37:23 -0700 | [diff] [blame] | 8340 | hdrs = INTERNAL_HDRS, |
| 8341 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8342 | gcc_x86_copts = [ |
| 8343 | "-mavx512f", |
| 8344 | "-mavx512cd", |
| 8345 | "-mavx512bw", |
| 8346 | "-mavx512dq", |
| 8347 | "-mavx512vl", |
| 8348 | ], |
| 8349 | mingw_copts = ["-fno-asynchronous-unwind-tables"], |
| 8350 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8351 | msvc_x86_32_copts = ["/arch:AVX512"], |
| 8352 | msvc_x86_64_copts = ["/arch:AVX512"], |
| 8353 | msys_copts = ["-fno-asynchronous-unwind-tables"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8354 | x86_srcs = ALL_AVX512SKX_MICROKERNEL_SRCS, |
Marat Dukhan | bb00b1d | 2020-08-10 11:37:23 -0700 | [diff] [blame] | 8355 | deps = [ |
| 8356 | ":tables", |
| 8357 | "@FP16", |
| 8358 | "@pthreadpool", |
| 8359 | ], |
| 8360 | ) |
| 8361 | |
| 8362 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8363 | name = "avx512skx_prod_microkernels", |
| 8364 | hdrs = INTERNAL_HDRS, |
| 8365 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8366 | gcc_x86_copts = [ |
| 8367 | "-mavx512f", |
| 8368 | "-mavx512cd", |
| 8369 | "-mavx512bw", |
| 8370 | "-mavx512dq", |
| 8371 | "-mavx512vl", |
| 8372 | ], |
| 8373 | mingw_copts = ["-fno-asynchronous-unwind-tables"], |
| 8374 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8375 | msvc_x86_32_copts = ["/arch:AVX512"], |
| 8376 | msvc_x86_64_copts = ["/arch:AVX512"], |
| 8377 | msys_copts = ["-fno-asynchronous-unwind-tables"], |
| 8378 | x86_srcs = PROD_AVX512SKX_MICROKERNEL_SRCS, |
| 8379 | deps = [ |
| 8380 | ":tables", |
| 8381 | "@FP16", |
| 8382 | "@pthreadpool", |
| 8383 | ], |
| 8384 | ) |
| 8385 | |
| 8386 | xnnpack_cc_library( |
| 8387 | name = "avx512skx_test_microkernels", |
Marat Dukhan | bb00b1d | 2020-08-10 11:37:23 -0700 | [diff] [blame] | 8388 | hdrs = INTERNAL_HDRS, |
| 8389 | copts = [ |
| 8390 | "-UNDEBUG", |
| 8391 | "-DXNN_TEST_MODE=1", |
| 8392 | ], |
| 8393 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8394 | gcc_x86_copts = [ |
| 8395 | "-mavx512f", |
| 8396 | "-mavx512cd", |
| 8397 | "-mavx512bw", |
| 8398 | "-mavx512dq", |
| 8399 | "-mavx512vl", |
| 8400 | ], |
| 8401 | mingw_copts = ["-fno-asynchronous-unwind-tables"], |
| 8402 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8403 | msvc_x86_32_copts = ["/arch:AVX512"], |
| 8404 | msvc_x86_64_copts = ["/arch:AVX512"], |
| 8405 | msys_copts = ["-fno-asynchronous-unwind-tables"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8406 | x86_srcs = ALL_AVX512SKX_MICROKERNEL_SRCS, |
Marat Dukhan | bb00b1d | 2020-08-10 11:37:23 -0700 | [diff] [blame] | 8407 | deps = [ |
| 8408 | ":tables", |
| 8409 | "@FP16", |
| 8410 | "@pthreadpool", |
| 8411 | ], |
| 8412 | ) |
| 8413 | |
| 8414 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8415 | name = "asm_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8416 | hdrs = ["src/xnnpack/assembly.h"], |
Frank Barchard | 9f3f420 | 2021-12-16 18:13:51 -0800 | [diff] [blame] | 8417 | aarch32_copts = [ |
| 8418 | "-marm", |
| 8419 | "-march=armv8.2-a+dotprod", |
| 8420 | "-mfpu=neon-fp-armv8", |
| 8421 | ], |
Marat Dukhan | db3b0a7 | 2021-07-27 08:58:01 -0700 | [diff] [blame] | 8422 | aarch32_srcs = AARCH32_ASM_MICROKERNEL_SRCS, |
Frank Barchard | 31bb45b | 2020-10-06 00:26:33 -0700 | [diff] [blame] | 8423 | aarch64_copts = ["-march=armv8.2-a+fp16+dotprod"], |
Marat Dukhan | db3b0a7 | 2021-07-27 08:58:01 -0700 | [diff] [blame] | 8424 | aarch64_srcs = AARCH64_ASM_MICROKERNEL_SRCS, |
| 8425 | wasm_srcs = WASM32_ASM_MICROKERNEL_SRCS, |
Marat Dukhan | 19bfefe | 2021-12-21 19:16:06 -0800 | [diff] [blame] | 8426 | wasmrelaxedsimd_srcs = WASM32_ASM_MICROKERNEL_SRCS, |
Marat Dukhan | db3b0a7 | 2021-07-27 08:58:01 -0700 | [diff] [blame] | 8427 | wasmsimd_srcs = WASM32_ASM_MICROKERNEL_SRCS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8428 | ) |
| 8429 | |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 8430 | xnnpack_cc_library( |
| 8431 | name = "logging_utils", |
| 8432 | srcs = LOGGING_SRCS, |
| 8433 | hdrs = INTERNAL_HDRS + LOGGING_HDRS, |
| 8434 | copts = LOGGING_COPTS + [ |
| 8435 | "-Isrc", |
| 8436 | "-Iinclude", |
| 8437 | ] + select({ |
| 8438 | ":debug_build": [], |
| 8439 | "//conditions:default": xnnpack_min_size_copts(), |
| 8440 | }), |
| 8441 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8442 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8443 | visibility = xnnpack_visibility(), |
| 8444 | deps = [ |
| 8445 | "@FP16", |
| 8446 | "@clog", |
| 8447 | "@pthreadpool", |
| 8448 | ], |
| 8449 | ) |
| 8450 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8451 | xnnpack_aggregate_library( |
Marat Dukhan | 51c6134 | 2021-12-22 23:08:39 -0800 | [diff] [blame] | 8452 | name = "amalgam_microkernels", |
| 8453 | aarch32_ios_deps = [ |
| 8454 | ":neon_prod_microkernels", |
| 8455 | ":neonfp16_prod_microkernels", |
| 8456 | ":neonfma_prod_microkernels", |
| 8457 | ":neonv8_prod_microkernels", |
| 8458 | ":asm_microkernels", |
| 8459 | ], |
| 8460 | aarch32_nonios_deps = [ |
| 8461 | ":neon_prod_microkernels", |
| 8462 | ":neonfp16_prod_microkernels", |
| 8463 | ":neonfma_prod_microkernels", |
| 8464 | ":neonv8_prod_microkernels", |
| 8465 | ":neondot_prod_microkernels", |
| 8466 | ":asm_microkernels", |
| 8467 | ], |
| 8468 | aarch64_deps = [ |
| 8469 | ":neon_prod_microkernels", |
| 8470 | ":neonfp16_prod_microkernels", |
| 8471 | ":neonfma_prod_microkernels", |
| 8472 | ":neonv8_prod_microkernels", |
| 8473 | ":neonfp16arith_prod_microkernels", |
| 8474 | ":neondot_prod_microkernels", |
| 8475 | ":asm_microkernels", |
| 8476 | ], |
| 8477 | generic_deps = [ |
| 8478 | ":scalar_prod_microkernels", |
| 8479 | ], |
| 8480 | wasm_deps = [ |
| 8481 | ":wasm_prod_microkernels", |
| 8482 | ":asm_microkernels", |
| 8483 | ], |
| 8484 | wasmrelaxedsimd_deps = [ |
| 8485 | ":wasm_prod_microkernels", |
| 8486 | ":asm_microkernels", |
| 8487 | ], |
| 8488 | wasmsimd_deps = [ |
| 8489 | ":wasm_prod_microkernels", |
| 8490 | ":asm_microkernels", |
| 8491 | ], |
| 8492 | x86_deps = [ |
| 8493 | ":sse2_amalgam_microkernels", |
| 8494 | ":ssse3_amalgam_microkernels", |
| 8495 | ":sse41_amalgam_microkernels", |
Marat Dukhan | 8a9eac6 | 2022-01-06 09:22:01 -0800 | [diff] [blame] | 8496 | ":avx_amalgam_microkernels", |
Marat Dukhan | 68db12e | 2022-01-05 15:11:49 -0800 | [diff] [blame] | 8497 | ":f16c_amalgam_microkernels", |
Marat Dukhan | 51c6134 | 2021-12-22 23:08:39 -0800 | [diff] [blame] | 8498 | ":xop_prod_microkernels", |
Marat Dukhan | 8a9eac6 | 2022-01-06 09:22:01 -0800 | [diff] [blame] | 8499 | ":fma3_amalgam_microkernels", |
| 8500 | ":avx2_amalgam_microkernels", |
Marat Dukhan | 51c6134 | 2021-12-22 23:08:39 -0800 | [diff] [blame] | 8501 | ":avx512f_amalgam_microkernels", |
| 8502 | ":avx512skx_amalgam_microkernels", |
| 8503 | ], |
| 8504 | ) |
| 8505 | |
| 8506 | xnnpack_aggregate_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8507 | name = "bench_microkernels", |
Marat Dukhan | 6e8c0ce | 2021-04-13 14:35:08 -0700 | [diff] [blame] | 8508 | aarch32_ios_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8509 | ":neon_bench_microkernels", |
Marat Dukhan | 8ff372c | 2021-09-28 14:43:17 -0700 | [diff] [blame] | 8510 | ":neonfp16_bench_microkernels", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8511 | ":neonfma_bench_microkernels", |
| 8512 | ":neonv8_bench_microkernels", |
| 8513 | ":asm_microkernels", |
Marat Dukhan | 6e8c0ce | 2021-04-13 14:35:08 -0700 | [diff] [blame] | 8514 | ], |
| 8515 | aarch32_nonios_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8516 | ":neon_bench_microkernels", |
Marat Dukhan | 8ff372c | 2021-09-28 14:43:17 -0700 | [diff] [blame] | 8517 | ":neonfp16_bench_microkernels", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8518 | ":neonfma_bench_microkernels", |
| 8519 | ":neonv8_bench_microkernels", |
| 8520 | ":neondot_bench_microkernels", |
| 8521 | ":asm_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8522 | ], |
| 8523 | aarch64_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8524 | ":neon_bench_microkernels", |
Marat Dukhan | 8ff372c | 2021-09-28 14:43:17 -0700 | [diff] [blame] | 8525 | ":neonfp16_bench_microkernels", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8526 | ":neonfma_bench_microkernels", |
| 8527 | ":neonv8_bench_microkernels", |
| 8528 | ":neonfp16arith_bench_microkernels", |
| 8529 | ":neondot_bench_microkernels", |
| 8530 | ":asm_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8531 | ], |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8532 | generic_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8533 | ":scalar_bench_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8534 | ], |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8535 | wasm_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8536 | ":wasm_bench_microkernels", |
| 8537 | ":asm_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8538 | ], |
Marat Dukhan | 19bfefe | 2021-12-21 19:16:06 -0800 | [diff] [blame] | 8539 | wasmrelaxedsimd_deps = [ |
| 8540 | ":wasm_bench_microkernels", |
| 8541 | ":asm_microkernels", |
| 8542 | ], |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8543 | wasmsimd_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8544 | ":wasm_bench_microkernels", |
| 8545 | ":asm_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8546 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8547 | x86_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8548 | ":sse2_bench_microkernels", |
| 8549 | ":ssse3_bench_microkernels", |
| 8550 | ":sse41_bench_microkernels", |
| 8551 | ":avx_bench_microkernels", |
Marat Dukhan | f1a6ed3 | 2021-09-26 13:40:19 -0700 | [diff] [blame] | 8552 | ":f16c_bench_microkernels", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8553 | ":xop_bench_microkernels", |
| 8554 | ":fma3_bench_microkernels", |
| 8555 | ":avx2_bench_microkernels", |
| 8556 | ":avx512f_bench_microkernels", |
| 8557 | ":avx512skx_bench_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8558 | ], |
| 8559 | ) |
| 8560 | |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8561 | xnnpack_aggregate_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8562 | name = "prod_microkernels", |
Marat Dukhan | 6e8c0ce | 2021-04-13 14:35:08 -0700 | [diff] [blame] | 8563 | aarch32_ios_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8564 | ":neon_prod_microkernels", |
Marat Dukhan | 8ff372c | 2021-09-28 14:43:17 -0700 | [diff] [blame] | 8565 | ":neonfp16_prod_microkernels", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8566 | ":neonfma_prod_microkernels", |
| 8567 | ":neonv8_prod_microkernels", |
| 8568 | ":asm_microkernels", |
Marat Dukhan | 6e8c0ce | 2021-04-13 14:35:08 -0700 | [diff] [blame] | 8569 | ], |
| 8570 | aarch32_nonios_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8571 | ":neon_prod_microkernels", |
Marat Dukhan | 8ff372c | 2021-09-28 14:43:17 -0700 | [diff] [blame] | 8572 | ":neonfp16_prod_microkernels", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8573 | ":neonfma_prod_microkernels", |
| 8574 | ":neonv8_prod_microkernels", |
| 8575 | ":neondot_prod_microkernels", |
| 8576 | ":asm_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8577 | ], |
| 8578 | aarch64_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8579 | ":neon_prod_microkernels", |
Marat Dukhan | 8ff372c | 2021-09-28 14:43:17 -0700 | [diff] [blame] | 8580 | ":neonfp16_prod_microkernels", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8581 | ":neonfma_prod_microkernels", |
| 8582 | ":neonv8_prod_microkernels", |
| 8583 | ":neonfp16arith_prod_microkernels", |
| 8584 | ":neondot_prod_microkernels", |
| 8585 | ":asm_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8586 | ], |
| 8587 | generic_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8588 | ":scalar_prod_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8589 | ], |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8590 | wasm_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8591 | ":wasm_prod_microkernels", |
| 8592 | ":asm_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8593 | ], |
Marat Dukhan | 19bfefe | 2021-12-21 19:16:06 -0800 | [diff] [blame] | 8594 | wasmrelaxedsimd_deps = [ |
| 8595 | ":wasm_prod_microkernels", |
| 8596 | ":asm_microkernels", |
| 8597 | ], |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8598 | wasmsimd_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8599 | ":wasm_prod_microkernels", |
| 8600 | ":asm_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8601 | ], |
| 8602 | x86_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8603 | ":sse2_prod_microkernels", |
| 8604 | ":ssse3_prod_microkernels", |
| 8605 | ":sse41_prod_microkernels", |
| 8606 | ":avx_prod_microkernels", |
Marat Dukhan | f1a6ed3 | 2021-09-26 13:40:19 -0700 | [diff] [blame] | 8607 | ":f16c_prod_microkernels", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8608 | ":xop_prod_microkernels", |
| 8609 | ":fma3_prod_microkernels", |
| 8610 | ":avx2_prod_microkernels", |
| 8611 | ":avx512f_prod_microkernels", |
| 8612 | ":avx512skx_prod_microkernels", |
| 8613 | ], |
| 8614 | ) |
| 8615 | |
| 8616 | xnnpack_aggregate_library( |
| 8617 | name = "test_microkernels", |
| 8618 | aarch32_ios_deps = [ |
| 8619 | ":neon_test_microkernels", |
Marat Dukhan | 8ff372c | 2021-09-28 14:43:17 -0700 | [diff] [blame] | 8620 | ":neonfp16_test_microkernels", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8621 | ":neonfma_test_microkernels", |
| 8622 | ":neonv8_test_microkernels", |
| 8623 | ":asm_microkernels", |
| 8624 | ], |
| 8625 | aarch32_nonios_deps = [ |
| 8626 | ":neon_test_microkernels", |
Marat Dukhan | 8ff372c | 2021-09-28 14:43:17 -0700 | [diff] [blame] | 8627 | ":neonfp16_test_microkernels", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8628 | ":neonfma_test_microkernels", |
| 8629 | ":neonv8_test_microkernels", |
| 8630 | ":neondot_test_microkernels", |
| 8631 | ":asm_microkernels", |
| 8632 | ], |
| 8633 | aarch64_deps = [ |
| 8634 | ":neon_test_microkernels", |
Marat Dukhan | 8ff372c | 2021-09-28 14:43:17 -0700 | [diff] [blame] | 8635 | ":neonfp16_test_microkernels", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8636 | ":neonfma_test_microkernels", |
| 8637 | ":neonv8_test_microkernels", |
| 8638 | ":neonfp16arith_test_microkernels", |
| 8639 | ":neondot_test_microkernels", |
| 8640 | ":asm_microkernels", |
| 8641 | ], |
| 8642 | generic_deps = [ |
| 8643 | ":scalar_test_microkernels", |
| 8644 | ], |
| 8645 | wasm_deps = [ |
| 8646 | ":wasm_test_microkernels", |
| 8647 | ":asm_microkernels", |
| 8648 | ], |
Marat Dukhan | 19bfefe | 2021-12-21 19:16:06 -0800 | [diff] [blame] | 8649 | wasmrelaxedsimd_deps = [ |
| 8650 | ":wasm_test_microkernels", |
| 8651 | ":asm_microkernels", |
| 8652 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8653 | wasmsimd_deps = [ |
| 8654 | ":wasm_test_microkernels", |
| 8655 | ":asm_microkernels", |
| 8656 | ], |
| 8657 | x86_deps = [ |
| 8658 | ":sse2_test_microkernels", |
| 8659 | ":ssse3_test_microkernels", |
| 8660 | ":sse41_test_microkernels", |
| 8661 | ":avx_test_microkernels", |
Marat Dukhan | f1a6ed3 | 2021-09-26 13:40:19 -0700 | [diff] [blame] | 8662 | ":f16c_test_microkernels", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8663 | ":xop_test_microkernels", |
| 8664 | ":fma3_test_microkernels", |
| 8665 | ":avx2_test_microkernels", |
| 8666 | ":avx512f_test_microkernels", |
| 8667 | ":avx512skx_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8668 | ], |
| 8669 | ) |
| 8670 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8671 | xnnpack_cc_library( |
| 8672 | name = "im2col", |
| 8673 | srcs = ["src/im2col.c"], |
| 8674 | hdrs = [ |
| 8675 | "src/xnnpack/common.h", |
| 8676 | "src/xnnpack/im2col.h", |
| 8677 | ], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 8678 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8679 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8680 | ) |
| 8681 | |
| 8682 | xnnpack_cc_library( |
| 8683 | name = "indirection", |
| 8684 | srcs = ["src/indirection.c"], |
| 8685 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 8686 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8687 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8688 | deps = [ |
| 8689 | "@FP16", |
| 8690 | "@FXdiv", |
| 8691 | "@pthreadpool", |
| 8692 | ], |
| 8693 | ) |
| 8694 | |
| 8695 | xnnpack_cc_library( |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8696 | name = "indirection_test_mode", |
| 8697 | srcs = ["src/indirection.c"], |
| 8698 | hdrs = INTERNAL_HDRS, |
| 8699 | copts = [ |
| 8700 | "-UNDEBUG", |
| 8701 | "-DXNN_TEST_MODE=1", |
| 8702 | ], |
| 8703 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8704 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8705 | deps = [ |
| 8706 | "@FP16", |
| 8707 | "@FXdiv", |
| 8708 | "@pthreadpool", |
| 8709 | ], |
| 8710 | ) |
| 8711 | |
| 8712 | xnnpack_cc_library( |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 8713 | name = "packing", |
| 8714 | srcs = ["src/packing.c"], |
| 8715 | hdrs = INTERNAL_HDRS, |
| 8716 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8717 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8718 | deps = [ |
| 8719 | "@FP16", |
| 8720 | "@FXdiv", |
| 8721 | "@pthreadpool", |
| 8722 | ], |
| 8723 | ) |
| 8724 | |
| 8725 | xnnpack_cc_library( |
| 8726 | name = "packing_test_mode", |
| 8727 | srcs = ["src/packing.c"], |
| 8728 | hdrs = INTERNAL_HDRS, |
| 8729 | copts = [ |
| 8730 | "-UNDEBUG", |
| 8731 | "-DXNN_TEST_MODE=1", |
| 8732 | ], |
| 8733 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8734 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8735 | deps = [ |
| 8736 | "@FP16", |
| 8737 | "@FXdiv", |
| 8738 | "@pthreadpool", |
| 8739 | ], |
| 8740 | ) |
| 8741 | |
| 8742 | xnnpack_cc_library( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8743 | name = "operator_run", |
| 8744 | srcs = ["src/operator-run.c"], |
Marat Dukhan | c8e00eb | 2019-10-04 14:55:26 -0700 | [diff] [blame] | 8745 | hdrs = INTERNAL_HDRS + LOGGING_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 8746 | copts = LOGGING_COPTS + select({ |
Marat Dukhan | 05702cf | 2020-03-26 15:41:33 -0700 | [diff] [blame] | 8747 | ":xnn_enable_hmp_explicit_false": ["-DXNN_MAX_UARCH_TYPES=1"], |
| 8748 | "//conditions:default": [], |
| 8749 | }), |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 8750 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8751 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8752 | deps = [ |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 8753 | ":logging_utils", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8754 | "@FP16", |
| 8755 | "@FXdiv", |
| 8756 | "@clog", |
| 8757 | "@pthreadpool", |
| 8758 | ], |
| 8759 | ) |
| 8760 | |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 8761 | xnnpack_cc_library( |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8762 | name = "operator_run_test_mode", |
| 8763 | srcs = ["src/operator-run.c"], |
| 8764 | hdrs = INTERNAL_HDRS + LOGGING_HDRS, |
| 8765 | copts = LOGGING_COPTS + [ |
| 8766 | "-UNDEBUG", |
| 8767 | "-DXNN_TEST_MODE=1", |
| 8768 | ] + select({ |
| 8769 | ":xnn_enable_hmp_explicit_false": ["-DXNN_MAX_UARCH_TYPES=1"], |
| 8770 | "//conditions:default": [], |
| 8771 | }), |
| 8772 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8773 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8774 | deps = [ |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 8775 | ":logging_utils", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8776 | "@FP16", |
| 8777 | "@FXdiv", |
| 8778 | "@clog", |
| 8779 | "@pthreadpool", |
| 8780 | ], |
| 8781 | ) |
| 8782 | |
| 8783 | xnnpack_cc_library( |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 8784 | name = "memory_planner", |
| 8785 | srcs = ["src/memory-planner.c"], |
| 8786 | hdrs = INTERNAL_HDRS, |
| 8787 | defines = select({ |
| 8788 | ":xnn_enable_memopt_explicit_true": ["XNN_ENABLE_MEMOPT=1"], |
| 8789 | ":xnn_enable_memopt_explicit_false": ["XNN_ENABLE_MEMOPT=0"], |
| 8790 | "//conditions:default": ["XNN_ENABLE_MEMOPT=1"], |
| 8791 | }), |
| 8792 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8793 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8794 | deps = [ |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 8795 | ":logging_utils", |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 8796 | "@pthreadpool", |
| 8797 | ], |
| 8798 | ) |
| 8799 | |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8800 | xnnpack_cc_library( |
| 8801 | name = "memory_planner_test_mode", |
| 8802 | srcs = ["src/memory-planner.c"], |
| 8803 | hdrs = INTERNAL_HDRS, |
| 8804 | copts = [ |
| 8805 | "-UNDEBUG", |
| 8806 | "-DXNN_TEST_MODE=1", |
| 8807 | ], |
| 8808 | defines = select({ |
| 8809 | ":xnn_enable_memopt_explicit_true": ["XNN_ENABLE_MEMOPT=1"], |
| 8810 | ":xnn_enable_memopt_explicit_false": ["XNN_ENABLE_MEMOPT=0"], |
| 8811 | "//conditions:default": ["XNN_ENABLE_MEMOPT=1"], |
| 8812 | }), |
| 8813 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8814 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8815 | deps = [ |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 8816 | ":logging_utils", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8817 | "@pthreadpool", |
| 8818 | ], |
| 8819 | ) |
| 8820 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8821 | cc_library( |
| 8822 | name = "enable_assembly", |
| 8823 | defines = select({ |
| 8824 | ":xnn_enable_assembly_explicit_true": ["XNN_ENABLE_ASSEMBLY=1"], |
| 8825 | ":xnn_enable_assembly_explicit_false": ["XNN_ENABLE_ASSEMBLY=0"], |
Frank Barchard | 810171d | 2019-10-10 10:34:51 -0700 | [diff] [blame] | 8826 | "//conditions:default": ["XNN_ENABLE_ASSEMBLY=1"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8827 | }), |
| 8828 | ) |
| 8829 | |
Marat Dukhan | 9de90e0 | 2020-06-18 16:04:12 -0700 | [diff] [blame] | 8830 | cc_library( |
| 8831 | name = "enable_sparse", |
| 8832 | defines = select({ |
| 8833 | ":xnn_enable_sparse_explicit_true": ["XNN_ENABLE_SPARSE=1"], |
| 8834 | ":xnn_enable_sparse_explicit_false": ["XNN_ENABLE_SPARSE=0"], |
Marat Dukhan | b36582b | 2020-12-08 11:16:28 -0800 | [diff] [blame] | 8835 | "//conditions:default": ["XNN_ENABLE_SPARSE=1"], |
Marat Dukhan | 9de90e0 | 2020-06-18 16:04:12 -0700 | [diff] [blame] | 8836 | }), |
| 8837 | ) |
| 8838 | |
Zhi An Ng | 25764d8 | 2022-01-07 11:27:36 -0800 | [diff] [blame] | 8839 | cc_library( |
| 8840 | name = "enable_jit", |
| 8841 | defines = select({ |
| 8842 | ":xnn_enable_jit_explicit_true": ["XNN_ENABLE_JIT=1"], |
| 8843 | ":xnn_enable_jit_explicit_false": ["XNN_ENABLE_JIT=0"], |
| 8844 | "//conditions:default": ["XNN_ENABLE_JIT=0"], |
| 8845 | }), |
| 8846 | ) |
| 8847 | |
Marat Dukhan | cf056b2 | 2019-10-07 10:26:29 -0700 | [diff] [blame] | 8848 | xnnpack_cc_library( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8849 | name = "operators", |
| 8850 | srcs = OPERATOR_SRCS + [ |
Marat Dukhan | 496389f | 2021-04-07 15:47:12 -0700 | [diff] [blame] | 8851 | "src/allocator.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8852 | "src/operator-delete.c", |
Marat Dukhan | cf056b2 | 2019-10-07 10:26:29 -0700 | [diff] [blame] | 8853 | ], |
| 8854 | hdrs = INTERNAL_HDRS + LOGGING_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 8855 | copts = LOGGING_COPTS + [ |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8856 | "-Isrc", |
| 8857 | "-Iinclude", |
| 8858 | ] + select({ |
| 8859 | ":debug_build": [], |
| 8860 | "//conditions:default": xnnpack_min_size_copts(), |
Marat Dukhan | 05702cf | 2020-03-26 15:41:33 -0700 | [diff] [blame] | 8861 | }) + select({ |
| 8862 | ":xnn_enable_hmp_explicit_false": ["-DXNN_MAX_UARCH_TYPES=1"], |
| 8863 | "//conditions:default": [], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8864 | }), |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 8865 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8866 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8867 | deps = [ |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8868 | ":indirection", |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 8869 | ":logging_utils", |
Marat Dukhan | 1b1b032 | 2021-09-27 14:23:23 -0700 | [diff] [blame] | 8870 | ":operator_run", |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 8871 | ":packing", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8872 | "@FP16", |
| 8873 | "@FXdiv", |
| 8874 | "@clog", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8875 | "@pthreadpool", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 8876 | ], |
| 8877 | ) |
| 8878 | |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 8879 | xnnpack_cc_library( |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8880 | name = "operators_test_mode", |
| 8881 | srcs = OPERATOR_SRCS + [ |
Marat Dukhan | 496389f | 2021-04-07 15:47:12 -0700 | [diff] [blame] | 8882 | "src/allocator.c", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8883 | "src/operator-delete.c", |
| 8884 | ], |
| 8885 | hdrs = INTERNAL_HDRS + LOGGING_HDRS, |
| 8886 | copts = LOGGING_COPTS + [ |
| 8887 | "-Isrc", |
| 8888 | "-Iinclude", |
| 8889 | "-UNDEBUG", |
| 8890 | "-DXNN_TEST_MODE=1", |
| 8891 | ] + select({ |
| 8892 | ":debug_build": [], |
| 8893 | "//conditions:default": xnnpack_min_size_copts(), |
| 8894 | }) + select({ |
| 8895 | ":xnn_enable_hmp_explicit_false": ["-DXNN_MAX_UARCH_TYPES=1"], |
| 8896 | "//conditions:default": [], |
| 8897 | }), |
| 8898 | gcc_copts = xnnpack_gcc_std_copts(), |
| 8899 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8900 | deps = [ |
| 8901 | ":indirection_test_mode", |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 8902 | ":logging_utils", |
Marat Dukhan | 1b1b032 | 2021-09-27 14:23:23 -0700 | [diff] [blame] | 8903 | ":operator_run_test_mode", |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 8904 | ":packing_test_mode", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 8905 | "@FP16", |
| 8906 | "@FXdiv", |
| 8907 | "@clog", |
| 8908 | "@pthreadpool", |
| 8909 | ], |
| 8910 | ) |
| 8911 | |
| 8912 | xnnpack_cc_library( |
Zhi An Ng | 6883abb | 2021-12-14 10:13:18 -0800 | [diff] [blame] | 8913 | name = "jit", |
Zhi An Ng | b559fe9 | 2021-12-06 09:25:38 -0800 | [diff] [blame] | 8914 | srcs = [ |
| 8915 | "src/jit/aarch32-assembler.cc", |
Zhi An Ng | 6883abb | 2021-12-14 10:13:18 -0800 | [diff] [blame] | 8916 | "src/jit/memory.c", |
Zhi An Ng | b559fe9 | 2021-12-06 09:25:38 -0800 | [diff] [blame] | 8917 | ], |
Zhi An Ng | 6883abb | 2021-12-14 10:13:18 -0800 | [diff] [blame] | 8918 | hdrs = INTERNAL_HDRS + [ |
| 8919 | "src/xnnpack/aarch32-assembler.h", |
| 8920 | ], |
Zhi An Ng | 13b57dd | 2022-01-06 09:33:20 -0800 | [diff] [blame] | 8921 | aarch32_srcs = JIT_AARCH32_SRCS, |
Zhi An Ng | 6883abb | 2021-12-14 10:13:18 -0800 | [diff] [blame] | 8922 | copts = LOGGING_COPTS, |
| 8923 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8924 | deps = [ |
| 8925 | ":logging_utils", |
| 8926 | ], |
| 8927 | ) |
| 8928 | |
| 8929 | xnnpack_cc_library( |
| 8930 | name = "jit_test_mode", |
| 8931 | srcs = [ |
| 8932 | "src/jit/aarch32-assembler.cc", |
| 8933 | "src/jit/memory.c", |
| 8934 | ], |
| 8935 | hdrs = INTERNAL_HDRS + [ |
| 8936 | "src/xnnpack/aarch32-assembler.h", |
| 8937 | ], |
| 8938 | copts = LOGGING_COPTS + [ |
| 8939 | "-UNDEBUG", |
| 8940 | "-DXNN_TEST_MODE=1", |
| 8941 | ], |
| 8942 | msvc_copts = xnnpack_msvc_std_copts(), |
| 8943 | deps = [ |
| 8944 | ":logging_utils", |
| 8945 | ], |
Zhi An Ng | b559fe9 | 2021-12-06 09:25:38 -0800 | [diff] [blame] | 8946 | ) |
| 8947 | |
| 8948 | xnnpack_cc_library( |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 8949 | name = "XNNPACK", |
| 8950 | srcs = [ |
| 8951 | "src/init.c", |
Marat Dukhan | ccfdbd1 | 2020-02-03 14:27:45 -0800 | [diff] [blame] | 8952 | "src/runtime.c", |
| 8953 | "src/subgraph.c", |
| 8954 | "src/tensor.c", |
Marat Dukhan | f03da0d | 2020-06-10 16:00:20 -0700 | [diff] [blame] | 8955 | ] + SUBGRAPH_SRCS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 8956 | hdrs = ["include/xnnpack.h"], |
| 8957 | copts = LOGGING_COPTS + [ |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 8958 | "-Isrc", |
| 8959 | "-Iinclude", |
| 8960 | ] + select({ |
| 8961 | ":debug_build": [], |
| 8962 | "//conditions:default": xnnpack_min_size_copts(), |
Marat Dukhan | 05702cf | 2020-03-26 15:41:33 -0700 | [diff] [blame] | 8963 | }) + select({ |
| 8964 | ":xnn_enable_hmp_explicit_false": ["-DXNN_MAX_UARCH_TYPES=1"], |
| 8965 | "//conditions:default": [], |
Marat Dukhan | 1ce78ab | 2021-09-03 17:37:51 -0700 | [diff] [blame] | 8966 | }) + select({ |
| 8967 | ":xnn_wasmsimd_version_m87": [ |
| 8968 | "-DXNN_WASMSIMD_VERSION=87", |
| 8969 | ], |
| 8970 | ":xnn_wasmsimd_version_m88": [ |
| 8971 | "-DXNN_WASMSIMD_VERSION=88", |
| 8972 | ], |
| 8973 | ":xnn_wasmsimd_version_m91": [ |
| 8974 | "-DXNN_WASMSIMD_VERSION=91", |
| 8975 | ], |
| 8976 | "//conditions:default": [ |
| 8977 | "-DXNN_WASMSIMD_VERSION=87", |
| 8978 | ], |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 8979 | }), |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 8980 | gcc_copts = xnnpack_gcc_std_copts(), |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 8981 | includes = ["include"], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 8982 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 8983 | visibility = xnnpack_visibility(), |
| 8984 | deps = [ |
| 8985 | ":enable_assembly", |
Marat Dukhan | 9de90e0 | 2020-06-18 16:04:12 -0700 | [diff] [blame] | 8986 | ":enable_sparse", |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 8987 | ":logging_utils", |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 8988 | ":memory_planner", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 8989 | ":operators", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 8990 | ":prod_microkernels", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 8991 | "@clog", |
Marat Dukhan | ab2946c | 2020-05-21 20:04:13 -0700 | [diff] [blame] | 8992 | "@FP16", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 8993 | "@pthreadpool", |
Marat Dukhan | d343c22 | 2019-10-07 09:22:14 -0700 | [diff] [blame] | 8994 | ] + select({ |
| 8995 | ":emscripten": [], |
| 8996 | "//conditions:default": ["@cpuinfo"], |
| 8997 | }), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8998 | ) |
| 8999 | |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 9000 | xnnpack_cc_library( |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 9001 | name = "XNNPACK_test_mode", |
| 9002 | srcs = [ |
| 9003 | "src/init.c", |
| 9004 | "src/runtime.c", |
| 9005 | "src/subgraph.c", |
| 9006 | "src/tensor.c", |
Marat Dukhan | f03da0d | 2020-06-10 16:00:20 -0700 | [diff] [blame] | 9007 | ] + SUBGRAPH_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 9008 | hdrs = ["include/xnnpack.h"], |
| 9009 | copts = LOGGING_COPTS + [ |
| 9010 | "-Isrc", |
| 9011 | "-Iinclude", |
| 9012 | "-UNDEBUG", |
| 9013 | "-DXNN_TEST_MODE=1", |
| 9014 | ] + select({ |
| 9015 | ":debug_build": [], |
| 9016 | "//conditions:default": xnnpack_min_size_copts(), |
| 9017 | }) + select({ |
| 9018 | ":xnn_enable_hmp_explicit_false": ["-DXNN_MAX_UARCH_TYPES=1"], |
| 9019 | "//conditions:default": [], |
Marat Dukhan | 1ce78ab | 2021-09-03 17:37:51 -0700 | [diff] [blame] | 9020 | }) + select({ |
| 9021 | ":xnn_wasmsimd_version_m87": [ |
| 9022 | "-DXNN_WASMSIMD_VERSION=87", |
| 9023 | ], |
| 9024 | ":xnn_wasmsimd_version_m88": [ |
| 9025 | "-DXNN_WASMSIMD_VERSION=88", |
| 9026 | ], |
| 9027 | ":xnn_wasmsimd_version_m91": [ |
| 9028 | "-DXNN_WASMSIMD_VERSION=91", |
| 9029 | ], |
| 9030 | "//conditions:default": [ |
| 9031 | "-DXNN_WASMSIMD_VERSION=87", |
| 9032 | ], |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 9033 | }), |
| 9034 | gcc_copts = xnnpack_gcc_std_copts(), |
| 9035 | includes = ["include"], |
| 9036 | msvc_copts = xnnpack_msvc_std_copts(), |
| 9037 | visibility = xnnpack_visibility(), |
| 9038 | deps = [ |
| 9039 | ":enable_assembly", |
Marat Dukhan | 9de90e0 | 2020-06-18 16:04:12 -0700 | [diff] [blame] | 9040 | ":enable_sparse", |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 9041 | ":logging_utils", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 9042 | ":memory_planner_test_mode", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 9043 | ":operators_test_mode", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 9044 | ":test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 9045 | "@clog", |
| 9046 | "@FP16", |
| 9047 | "@pthreadpool", |
| 9048 | ] + select({ |
| 9049 | ":emscripten": [], |
| 9050 | "//conditions:default": ["@cpuinfo"], |
| 9051 | }), |
| 9052 | ) |
| 9053 | |
Marat Dukhan | f0cb70a | 2021-03-30 15:45:15 -0700 | [diff] [blame] | 9054 | # Specialized XNNPACK version for TensorFlow Lite. Excludes operators currently |
| 9055 | # not used by the TensorFlow Lite XNNPACK delegate to minimize code size. |
Marat Dukhan | ae046f5 | 2020-06-15 13:16:14 -0700 | [diff] [blame] | 9056 | xnnpack_cc_library( |
Marat Dukhan | f0cb70a | 2021-03-30 15:45:15 -0700 | [diff] [blame] | 9057 | name = "xnnpack_for_tflite", |
| 9058 | srcs = [ |
| 9059 | "src/init.c", |
| 9060 | "src/runtime.c", |
| 9061 | "src/subgraph.c", |
| 9062 | "src/tensor.c", |
| 9063 | ] + SUBGRAPH_SRCS, |
| 9064 | hdrs = ["include/xnnpack.h"], |
| 9065 | copts = LOGGING_COPTS + [ |
| 9066 | "-Isrc", |
| 9067 | "-Iinclude", |
| 9068 | ] + select({ |
| 9069 | ":debug_build": [], |
| 9070 | "//conditions:default": xnnpack_min_size_copts(), |
| 9071 | }) + select({ |
| 9072 | ":xnn_enable_hmp_explicit_false": ["-DXNN_MAX_UARCH_TYPES=1"], |
| 9073 | "//conditions:default": [], |
| 9074 | }), |
Marat Dukhan | 9e92451 | 2021-12-08 00:13:45 -0800 | [diff] [blame] | 9075 | defines = select({ |
Marat Dukhan | 8c8c159 | 2021-07-13 13:59:02 -0700 | [diff] [blame] | 9076 | ":xnn_enable_qu8_explicit_true": [], |
| 9077 | ":xnn_enable_qu8_explicit_false": [ |
| 9078 | "XNN_NO_QU8_OPERATORS", |
Marat Dukhan | 0d00baa | 2021-08-16 23:59:07 -0700 | [diff] [blame] | 9079 | "XNN_NO_U8_OPERATORS", |
Marat Dukhan | 8c8c159 | 2021-07-13 13:59:02 -0700 | [diff] [blame] | 9080 | ], |
Marat Dukhan | 6507b17 | 2021-08-19 03:23:40 -0700 | [diff] [blame] | 9081 | ":emscripten": [], |
Marat Dukhan | 8c8c159 | 2021-07-13 13:59:02 -0700 | [diff] [blame] | 9082 | "//conditions:default": [ |
| 9083 | "XNN_NO_QU8_OPERATORS", |
Marat Dukhan | 0d00baa | 2021-08-16 23:59:07 -0700 | [diff] [blame] | 9084 | "XNN_NO_U8_OPERATORS", |
Marat Dukhan | 8c8c159 | 2021-07-13 13:59:02 -0700 | [diff] [blame] | 9085 | ], |
Marat Dukhan | 189c1d0 | 2021-09-03 15:39:54 -0700 | [diff] [blame] | 9086 | }) + select({ |
| 9087 | ":xnn_wasmsimd_version_m87": [ |
| 9088 | "XNN_WASMSIMD_VERSION=87", |
| 9089 | ], |
| 9090 | ":xnn_wasmsimd_version_m88": [ |
| 9091 | "XNN_WASMSIMD_VERSION=88", |
| 9092 | ], |
| 9093 | ":xnn_wasmsimd_version_m91": [ |
| 9094 | "XNN_WASMSIMD_VERSION=91", |
| 9095 | ], |
| 9096 | "//conditions:default": [ |
| 9097 | "XNN_WASMSIMD_VERSION=87", |
| 9098 | ], |
Marat Dukhan | b939cdb | 2021-03-30 18:51:51 -0700 | [diff] [blame] | 9099 | }), |
Marat Dukhan | f0cb70a | 2021-03-30 15:45:15 -0700 | [diff] [blame] | 9100 | gcc_copts = xnnpack_gcc_std_copts(), |
| 9101 | includes = ["include"], |
| 9102 | msvc_copts = xnnpack_msvc_std_copts(), |
| 9103 | visibility = xnnpack_visibility(), |
| 9104 | deps = [ |
| 9105 | ":enable_assembly", |
| 9106 | ":enable_sparse", |
| 9107 | ":logging_utils", |
| 9108 | ":memory_planner", |
| 9109 | ":operator_run", |
| 9110 | ":operators", |
Marat Dukhan | 51c6134 | 2021-12-22 23:08:39 -0800 | [diff] [blame] | 9111 | ":amalgam_microkernels", |
Marat Dukhan | f0cb70a | 2021-03-30 15:45:15 -0700 | [diff] [blame] | 9112 | "@clog", |
| 9113 | "@FP16", |
| 9114 | "@pthreadpool", |
| 9115 | ] + select({ |
| 9116 | ":emscripten": [], |
| 9117 | "//conditions:default": ["@cpuinfo"], |
| 9118 | }), |
| 9119 | ) |
| 9120 | |
| 9121 | # Specialized XNNPACK version for TensorFlow.js. Excludes operators currently |
| 9122 | # not used by the TensorFlow.js WebAssembly backend to minimize code size. |
| 9123 | xnnpack_cc_library( |
| 9124 | name = "xnnpack_for_tfjs", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 9125 | srcs = [ |
| 9126 | "src/init.c", |
| 9127 | ], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 9128 | hdrs = ["include/xnnpack.h"], |
| 9129 | copts = LOGGING_COPTS + [ |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 9130 | "-Isrc", |
| 9131 | "-Iinclude", |
| 9132 | ] + select({ |
| 9133 | ":debug_build": [], |
| 9134 | "//conditions:default": xnnpack_min_size_copts(), |
Marat Dukhan | 05702cf | 2020-03-26 15:41:33 -0700 | [diff] [blame] | 9135 | }) + select({ |
| 9136 | ":xnn_enable_hmp_explicit_false": ["-DXNN_MAX_UARCH_TYPES=1"], |
| 9137 | "//conditions:default": [], |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 9138 | }), |
| 9139 | defines = [ |
Marat Dukhan | 16f1e1a | 2020-08-04 16:38:22 -0700 | [diff] [blame] | 9140 | "XNN_NO_QS8_OPERATORS", |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 9141 | "XNN_NO_QU8_OPERATORS", |
Marat Dukhan | 2314753 | 2021-08-16 07:26:56 -0700 | [diff] [blame] | 9142 | "XNN_NO_S8_OPERATORS", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 9143 | "XNN_NO_U8_OPERATORS", |
| 9144 | "XNN_NO_X8_OPERATORS", |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9145 | "XNN_NO_NCHW_OPERATORS", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 9146 | ], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 9147 | gcc_copts = xnnpack_gcc_std_copts(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9148 | includes = ["include"], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 9149 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9150 | visibility = xnnpack_visibility(), |
| 9151 | deps = [ |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 9152 | ":enable_assembly", |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 9153 | ":logging_utils", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9154 | ":operator_run", |
| 9155 | ":operators", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 9156 | ":prod_microkernels", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 9157 | "@clog", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9158 | "@pthreadpool", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 9159 | ] + select({ |
| 9160 | ":emscripten": [], |
| 9161 | "//conditions:default": ["@cpuinfo"], |
| 9162 | }), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9163 | ) |
| 9164 | |
Marat Dukhan | cf056b2 | 2019-10-07 10:26:29 -0700 | [diff] [blame] | 9165 | xnnpack_cc_library( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9166 | name = "bench_utils", |
| 9167 | srcs = ["bench/utils.cc"], |
| 9168 | hdrs = ["bench/utils.h"], |
Marat Dukhan | bad48fe | 2019-11-04 10:35:22 -0800 | [diff] [blame] | 9169 | deps = [ |
| 9170 | "@com_google_benchmark//:benchmark", |
| 9171 | "@cpuinfo", |
| 9172 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9173 | ) |
| 9174 | |
Frank Barchard | 7e95597 | 2019-10-11 10:34:25 -0700 | [diff] [blame] | 9175 | ######################### Benchmarks for micro-kernels ######################### |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9176 | |
| 9177 | xnnpack_benchmark( |
Marat Dukhan | 0744fa0 | 2021-07-26 22:56:27 -0700 | [diff] [blame] | 9178 | name = "qs8_dwconv_bench", |
| 9179 | srcs = [ |
| 9180 | "bench/dwconv.h", |
| 9181 | "bench/qs8-dwconv.cc", |
| 9182 | "src/xnnpack/AlignedAllocator.h", |
| 9183 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9184 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 9185 | ":indirection", |
| 9186 | ":packing", |
| 9187 | ], |
| 9188 | ) |
| 9189 | |
| 9190 | xnnpack_benchmark( |
Marat Dukhan | ad6f2dc | 2021-12-10 14:38:41 -0800 | [diff] [blame] | 9191 | name = "qs8_f32_vcvt_bench", |
| 9192 | srcs = [ |
| 9193 | "bench/qs8-f32-vcvt.cc", |
| 9194 | "src/xnnpack/AlignedAllocator.h", |
| 9195 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9196 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9197 | ) |
| 9198 | |
| 9199 | xnnpack_benchmark( |
Marat Dukhan | 595e170 | 2020-07-31 10:12:52 -0700 | [diff] [blame] | 9200 | name = "qs8_gemm_bench", |
| 9201 | srcs = [ |
| 9202 | "bench/gemm.h", |
| 9203 | "bench/qs8-gemm.cc", |
| 9204 | "src/xnnpack/AlignedAllocator.h", |
| 9205 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_BENCHMARK_HDRS, |
Frank Barchard | 31328cb | 2020-10-12 11:55:18 -0700 | [diff] [blame] | 9206 | copts = xnnpack_optional_ruy_copts() + xnnpack_optional_gemmlowp_copts(), |
Zhi An Ng | 1bef0f2 | 2022-01-07 16:13:31 -0800 | [diff] [blame] | 9207 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 9208 | ":packing", |
| 9209 | ":jit", |
| 9210 | ] + xnnpack_optional_ruy_deps() + xnnpack_optional_gemmlowp_deps(), |
Marat Dukhan | 595e170 | 2020-07-31 10:12:52 -0700 | [diff] [blame] | 9211 | ) |
| 9212 | |
| 9213 | xnnpack_benchmark( |
Marat Dukhan | 56bdd4a | 2020-08-03 19:47:04 -0700 | [diff] [blame] | 9214 | name = "qs8_requantization_bench", |
| 9215 | srcs = [ |
| 9216 | "bench/qs8-requantization.cc", |
Marat Dukhan | 56bdd4a | 2020-08-03 19:47:04 -0700 | [diff] [blame] | 9217 | "src/xnnpack/AlignedAllocator.h", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 9218 | "src/xnnpack/requantization-stubs.h", |
Marat Dukhan | 56bdd4a | 2020-08-03 19:47:04 -0700 | [diff] [blame] | 9219 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9220 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9221 | ) |
| 9222 | |
| 9223 | xnnpack_benchmark( |
Marat Dukhan | 83a8d2f | 2021-07-29 16:41:19 -0700 | [diff] [blame] | 9224 | name = "qs8_vadd_bench", |
| 9225 | srcs = [ |
| 9226 | "bench/qs8-vadd.cc", |
| 9227 | "src/xnnpack/AlignedAllocator.h", |
| 9228 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9229 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9230 | ) |
| 9231 | |
| 9232 | xnnpack_benchmark( |
| 9233 | name = "qs8_vaddc_bench", |
| 9234 | srcs = [ |
| 9235 | "bench/qs8-vaddc.cc", |
| 9236 | "src/xnnpack/AlignedAllocator.h", |
| 9237 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9238 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9239 | ) |
| 9240 | |
| 9241 | xnnpack_benchmark( |
Marat Dukhan | 795e5ab | 2021-08-02 19:07:52 -0700 | [diff] [blame] | 9242 | name = "qs8_vmul_bench", |
| 9243 | srcs = [ |
| 9244 | "bench/qs8-vmul.cc", |
| 9245 | "src/xnnpack/AlignedAllocator.h", |
| 9246 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9247 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9248 | ) |
| 9249 | |
| 9250 | xnnpack_benchmark( |
Marat Dukhan | 8b024c9 | 2021-08-03 00:05:14 -0700 | [diff] [blame] | 9251 | name = "qs8_vmulc_bench", |
| 9252 | srcs = [ |
| 9253 | "bench/qs8-vmulc.cc", |
| 9254 | "src/xnnpack/AlignedAllocator.h", |
| 9255 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9256 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9257 | ) |
| 9258 | |
| 9259 | xnnpack_benchmark( |
Marat Dukhan | ad6f2dc | 2021-12-10 14:38:41 -0800 | [diff] [blame] | 9260 | name = "qu8_f32_vcvt_bench", |
| 9261 | srcs = [ |
| 9262 | "bench/qu8-f32-vcvt.cc", |
| 9263 | "src/xnnpack/AlignedAllocator.h", |
| 9264 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9265 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9266 | ) |
| 9267 | |
| 9268 | xnnpack_benchmark( |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 9269 | name = "qu8_gemm_bench", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9270 | srcs = [ |
| 9271 | "bench/gemm.h", |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 9272 | "bench/qu8-gemm.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9273 | "src/xnnpack/AlignedAllocator.h", |
| 9274 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 9275 | copts = xnnpack_optional_ruy_copts() + xnnpack_optional_gemmlowp_copts(), |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 9276 | deps = MICROKERNEL_BENCHMARK_DEPS + [":packing"] + xnnpack_optional_ruy_deps() + xnnpack_optional_gemmlowp_deps(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9277 | ) |
| 9278 | |
| 9279 | xnnpack_benchmark( |
Marat Dukhan | 5b69f8b | 2020-07-24 15:26:48 -0700 | [diff] [blame] | 9280 | name = "qu8_requantization_bench", |
| 9281 | srcs = [ |
| 9282 | "bench/qu8-requantization.cc", |
Marat Dukhan | 5b69f8b | 2020-07-24 15:26:48 -0700 | [diff] [blame] | 9283 | "src/xnnpack/AlignedAllocator.h", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 9284 | "src/xnnpack/requantization-stubs.h", |
Marat Dukhan | 5b69f8b | 2020-07-24 15:26:48 -0700 | [diff] [blame] | 9285 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9286 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9287 | ) |
| 9288 | |
| 9289 | xnnpack_benchmark( |
Marat Dukhan | 1ef9de8 | 2021-07-29 17:15:33 -0700 | [diff] [blame] | 9290 | name = "qu8_vadd_bench", |
| 9291 | srcs = [ |
| 9292 | "bench/qu8-vadd.cc", |
| 9293 | "src/xnnpack/AlignedAllocator.h", |
| 9294 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9295 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9296 | ) |
| 9297 | |
| 9298 | xnnpack_benchmark( |
| 9299 | name = "qu8_vaddc_bench", |
| 9300 | srcs = [ |
| 9301 | "bench/qu8-vaddc.cc", |
| 9302 | "src/xnnpack/AlignedAllocator.h", |
| 9303 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9304 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9305 | ) |
| 9306 | |
| 9307 | xnnpack_benchmark( |
Marat Dukhan | 795e5ab | 2021-08-02 19:07:52 -0700 | [diff] [blame] | 9308 | name = "qu8_vmul_bench", |
| 9309 | srcs = [ |
| 9310 | "bench/qu8-vmul.cc", |
| 9311 | "src/xnnpack/AlignedAllocator.h", |
| 9312 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9313 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9314 | ) |
| 9315 | |
| 9316 | xnnpack_benchmark( |
Marat Dukhan | 8b024c9 | 2021-08-03 00:05:14 -0700 | [diff] [blame] | 9317 | name = "qu8_vmulc_bench", |
| 9318 | srcs = [ |
| 9319 | "bench/qu8-vmulc.cc", |
| 9320 | "src/xnnpack/AlignedAllocator.h", |
| 9321 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9322 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9323 | ) |
| 9324 | |
| 9325 | xnnpack_benchmark( |
Frank Barchard | 40d20fe | 2020-05-05 00:37:45 -0700 | [diff] [blame] | 9326 | name = "f16_igemm_bench", |
| 9327 | srcs = [ |
| 9328 | "bench/f16-igemm.cc", |
| 9329 | "bench/conv.h", |
Frank Barchard | 40d20fe | 2020-05-05 00:37:45 -0700 | [diff] [blame] | 9330 | "src/xnnpack/AlignedAllocator.h", |
| 9331 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 9332 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 9333 | ":indirection", |
| 9334 | ":packing", |
| 9335 | ], |
Frank Barchard | 40d20fe | 2020-05-05 00:37:45 -0700 | [diff] [blame] | 9336 | ) |
| 9337 | |
| 9338 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9339 | name = "f16_gemm_bench", |
| 9340 | srcs = [ |
| 9341 | "bench/f16-gemm.cc", |
| 9342 | "bench/gemm.h", |
| 9343 | "src/xnnpack/AlignedAllocator.h", |
| 9344 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 9345 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 9346 | ":packing", |
| 9347 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9348 | ) |
| 9349 | |
| 9350 | xnnpack_benchmark( |
Marat Dukhan | bdb56f5 | 2020-02-05 21:42:49 -0800 | [diff] [blame] | 9351 | name = "f16_spmm_bench", |
| 9352 | srcs = [ |
| 9353 | "bench/f16-spmm.cc", |
Marat Dukhan | 1631e3e | 2020-12-06 19:29:31 -0800 | [diff] [blame] | 9354 | "bench/spmm.h", |
Marat Dukhan | bdb56f5 | 2020-02-05 21:42:49 -0800 | [diff] [blame] | 9355 | "src/xnnpack/AlignedAllocator.h", |
| 9356 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | bdb56f5 | 2020-02-05 21:42:49 -0800 | [diff] [blame] | 9357 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9358 | ) |
| 9359 | |
| 9360 | xnnpack_benchmark( |
Marat Dukhan | 434352f | 2021-10-16 18:28:55 -0700 | [diff] [blame] | 9361 | name = "f16_f32_vcvt_bench", |
| 9362 | srcs = [ |
| 9363 | "bench/f16-f32-vcvt.cc", |
| 9364 | "src/xnnpack/AlignedAllocator.h", |
| 9365 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9366 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9367 | ) |
| 9368 | |
| 9369 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9370 | name = "f32_igemm_bench", |
| 9371 | srcs = [ |
| 9372 | "bench/f32-igemm.cc", |
| 9373 | "bench/conv.h", |
| 9374 | "src/xnnpack/AlignedAllocator.h", |
| 9375 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 9376 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 9377 | ":indirection", |
| 9378 | ":packing", |
| 9379 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9380 | ) |
| 9381 | |
| 9382 | xnnpack_benchmark( |
| 9383 | name = "f32_conv_hwc_bench", |
| 9384 | srcs = [ |
| 9385 | "bench/f32-conv-hwc.cc", |
| 9386 | "bench/dconv.h", |
| 9387 | "src/xnnpack/AlignedAllocator.h", |
| 9388 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 9389 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 9390 | ":packing", |
| 9391 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9392 | ) |
| 9393 | |
| 9394 | xnnpack_benchmark( |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 9395 | name = "f32_conv_hwc2chw_bench", |
Erich Elsen | 563df5f | 2019-10-23 08:02:21 -0700 | [diff] [blame] | 9396 | srcs = [ |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 9397 | "bench/f32-conv-hwc2chw.cc", |
Erich Elsen | 563df5f | 2019-10-23 08:02:21 -0700 | [diff] [blame] | 9398 | "bench/dconv.h", |
| 9399 | "src/xnnpack/AlignedAllocator.h", |
| 9400 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 9401 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 9402 | ":packing", |
| 9403 | ], |
Erich Elsen | 563df5f | 2019-10-23 08:02:21 -0700 | [diff] [blame] | 9404 | ) |
| 9405 | |
| 9406 | xnnpack_benchmark( |
Frank Barchard | 5a599a6 | 2020-06-04 20:12:44 -0700 | [diff] [blame] | 9407 | name = "f16_dwconv_bench", |
| 9408 | srcs = [ |
| 9409 | "bench/f16-dwconv.cc", |
| 9410 | "bench/dwconv.h", |
Frank Barchard | 5a599a6 | 2020-06-04 20:12:44 -0700 | [diff] [blame] | 9411 | "src/xnnpack/AlignedAllocator.h", |
| 9412 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 9413 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 9414 | ":indirection", |
| 9415 | ":packing", |
| 9416 | ], |
Frank Barchard | 5a599a6 | 2020-06-04 20:12:44 -0700 | [diff] [blame] | 9417 | ) |
| 9418 | |
| 9419 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9420 | name = "f32_dwconv_bench", |
| 9421 | srcs = [ |
| 9422 | "bench/f32-dwconv.cc", |
| 9423 | "bench/dwconv.h", |
| 9424 | "src/xnnpack/AlignedAllocator.h", |
| 9425 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 9426 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 9427 | ":indirection", |
| 9428 | ":packing", |
| 9429 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9430 | ) |
| 9431 | |
| 9432 | xnnpack_benchmark( |
Marat Dukhan | bf715f9 | 2020-10-23 20:17:00 -0700 | [diff] [blame] | 9433 | name = "f32_dwconv2d_chw_bench", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9434 | srcs = [ |
Marat Dukhan | bf715f9 | 2020-10-23 20:17:00 -0700 | [diff] [blame] | 9435 | "bench/f32-dwconv2d-chw.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9436 | "bench/dwconv.h", |
| 9437 | "src/xnnpack/AlignedAllocator.h", |
| 9438 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 9439 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 9440 | ":indirection", |
| 9441 | ":packing", |
| 9442 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9443 | ) |
| 9444 | |
| 9445 | xnnpack_benchmark( |
Marat Dukhan | d77f77d | 2021-10-24 15:39:59 -0700 | [diff] [blame] | 9446 | name = "f32_f16_vcvt_bench", |
| 9447 | srcs = [ |
| 9448 | "bench/f32-f16-vcvt.cc", |
| 9449 | "src/xnnpack/AlignedAllocator.h", |
| 9450 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9451 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9452 | ) |
| 9453 | |
| 9454 | xnnpack_benchmark( |
Alan Kelly | 1945f0b | 2021-12-24 01:26:45 -0800 | [diff] [blame] | 9455 | name = "x16_transpose_bench", |
| 9456 | srcs = [ |
| 9457 | "bench/x16-transpose.cc", |
| 9458 | "src/xnnpack/AlignedAllocator.h", |
| 9459 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9460 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9461 | ) |
| 9462 | |
| 9463 | xnnpack_benchmark( |
Alan Kelly | fda06cb | 2021-12-15 03:30:32 -0800 | [diff] [blame] | 9464 | name = "x32_transpose_bench", |
| 9465 | srcs = [ |
| 9466 | "bench/x32-transpose.cc", |
| 9467 | "src/xnnpack/AlignedAllocator.h", |
| 9468 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9469 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9470 | ) |
| 9471 | |
| 9472 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9473 | name = "f32_gemm_bench", |
| 9474 | srcs = [ |
| 9475 | "bench/f32-gemm.cc", |
| 9476 | "bench/gemm.h", |
| 9477 | "src/xnnpack/AlignedAllocator.h", |
| 9478 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 9479 | copts = xnnpack_optional_ruy_copts(), |
Zhi An Ng | 25764d8 | 2022-01-07 11:27:36 -0800 | [diff] [blame] | 9480 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 9481 | ":packing", |
| 9482 | ":jit", |
| 9483 | ] + xnnpack_optional_ruy_deps(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9484 | ) |
| 9485 | |
| 9486 | xnnpack_benchmark( |
Marat Dukhan | 563eee1 | 2021-12-02 14:44:25 -0800 | [diff] [blame] | 9487 | name = "f32_qs8_vcvt_bench", |
| 9488 | srcs = [ |
| 9489 | "bench/f32-qs8-vcvt.cc", |
| 9490 | "src/xnnpack/AlignedAllocator.h", |
| 9491 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9492 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9493 | ) |
| 9494 | |
| 9495 | xnnpack_benchmark( |
| 9496 | name = "f32_qu8_vcvt_bench", |
| 9497 | srcs = [ |
| 9498 | "bench/f32-qu8-vcvt.cc", |
| 9499 | "src/xnnpack/AlignedAllocator.h", |
| 9500 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9501 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9502 | ) |
| 9503 | |
| 9504 | xnnpack_benchmark( |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 9505 | name = "f32_raddexpminusmax_bench", |
| 9506 | srcs = [ |
| 9507 | "bench/f32-raddexpminusmax.cc", |
| 9508 | "src/xnnpack/AlignedAllocator.h", |
| 9509 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9510 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9511 | ) |
| 9512 | |
| 9513 | xnnpack_benchmark( |
| 9514 | name = "f32_raddextexp_bench", |
| 9515 | srcs = [ |
| 9516 | "bench/f32-raddextexp.cc", |
| 9517 | "src/xnnpack/AlignedAllocator.h", |
| 9518 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9519 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9520 | ) |
| 9521 | |
| 9522 | xnnpack_benchmark( |
| 9523 | name = "f32_raddstoreexpminusmax_bench", |
| 9524 | srcs = [ |
| 9525 | "bench/f32-raddstoreexpminusmax.cc", |
| 9526 | "src/xnnpack/AlignedAllocator.h", |
| 9527 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9528 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9529 | ) |
| 9530 | |
| 9531 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9532 | name = "f32_rmax_bench", |
| 9533 | srcs = [ |
| 9534 | "bench/f32-rmax.cc", |
| 9535 | "src/xnnpack/AlignedAllocator.h", |
| 9536 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9537 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9538 | ) |
| 9539 | |
| 9540 | xnnpack_benchmark( |
| 9541 | name = "f32_spmm_bench", |
| 9542 | srcs = [ |
| 9543 | "bench/f32-spmm.cc", |
Marat Dukhan | 1631e3e | 2020-12-06 19:29:31 -0800 | [diff] [blame] | 9544 | "bench/spmm.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9545 | "src/xnnpack/AlignedAllocator.h", |
| 9546 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9547 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9548 | ) |
| 9549 | |
| 9550 | xnnpack_benchmark( |
Marat Dukhan | fd8e689 | 2020-01-27 15:25:25 -0800 | [diff] [blame] | 9551 | name = "f32_softmax_bench", |
Marat Dukhan | 4a4a7fa | 2019-10-21 13:46:14 -0700 | [diff] [blame] | 9552 | srcs = [ |
Marat Dukhan | fd8e689 | 2020-01-27 15:25:25 -0800 | [diff] [blame] | 9553 | "bench/f32-softmax.cc", |
Marat Dukhan | 4a4a7fa | 2019-10-21 13:46:14 -0700 | [diff] [blame] | 9554 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 9555 | copts = xnnpack_optional_dnnl_copts(), |
Marat Dukhan | 8d3c693 | 2020-03-06 20:27:27 -0800 | [diff] [blame] | 9556 | deps = MICROKERNEL_BENCHMARK_DEPS + xnnpack_optional_dnnl_deps(), |
Marat Dukhan | 4a4a7fa | 2019-10-21 13:46:14 -0700 | [diff] [blame] | 9557 | ) |
| 9558 | |
| 9559 | xnnpack_benchmark( |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 9560 | name = "f32_velu_bench", |
| 9561 | srcs = [ |
| 9562 | "bench/f32-velu.cc", |
| 9563 | "src/xnnpack/AlignedAllocator.h", |
| 9564 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9565 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9566 | ) |
| 9567 | |
| 9568 | xnnpack_benchmark( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 9569 | name = "f32_vhswish_bench", |
| 9570 | srcs = [ |
| 9571 | "bench/f32-vhswish.cc", |
| 9572 | "src/xnnpack/AlignedAllocator.h", |
| 9573 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9574 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9575 | ) |
| 9576 | |
| 9577 | xnnpack_benchmark( |
Marat Dukhan | 7c74aff | 2021-08-07 15:44:27 -0700 | [diff] [blame] | 9578 | name = "f32_vlrelu_bench", |
| 9579 | srcs = [ |
| 9580 | "bench/f32-vlrelu.cc", |
| 9581 | "src/xnnpack/AlignedAllocator.h", |
| 9582 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9583 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9584 | ) |
| 9585 | |
| 9586 | xnnpack_benchmark( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 9587 | name = "f32_vrelu_bench", |
| 9588 | srcs = [ |
| 9589 | "bench/f32-vrelu.cc", |
| 9590 | "src/xnnpack/AlignedAllocator.h", |
| 9591 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9592 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9593 | ) |
| 9594 | |
| 9595 | xnnpack_benchmark( |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 9596 | name = "f32_vscaleexpminusmax_bench", |
| 9597 | srcs = [ |
| 9598 | "bench/f32-vscaleexpminusmax.cc", |
| 9599 | "src/xnnpack/AlignedAllocator.h", |
| 9600 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9601 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9602 | ) |
| 9603 | |
| 9604 | xnnpack_benchmark( |
| 9605 | name = "f32_vscaleextexp_bench", |
| 9606 | srcs = [ |
| 9607 | "bench/f32-vscaleextexp.cc", |
| 9608 | "src/xnnpack/AlignedAllocator.h", |
| 9609 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9610 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9611 | ) |
| 9612 | |
| 9613 | xnnpack_benchmark( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 9614 | name = "f32_vsigmoid_bench", |
| 9615 | srcs = [ |
| 9616 | "bench/f32-vsigmoid.cc", |
| 9617 | "src/xnnpack/AlignedAllocator.h", |
| 9618 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9619 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9620 | ) |
| 9621 | |
| 9622 | xnnpack_benchmark( |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 9623 | name = "f32_vsqrt_bench", |
| 9624 | srcs = [ |
| 9625 | "bench/f32-vsqrt.cc", |
| 9626 | "src/xnnpack/AlignedAllocator.h", |
| 9627 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9628 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9629 | ) |
| 9630 | |
| 9631 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9632 | name = "f32_im2col_gemm_bench", |
| 9633 | srcs = [ |
| 9634 | "bench/f32-im2col-gemm.cc", |
| 9635 | "bench/conv.h", |
| 9636 | "src/xnnpack/AlignedAllocator.h", |
| 9637 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 9638 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 9639 | ":im2col", |
| 9640 | ":packing", |
| 9641 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9642 | ) |
| 9643 | |
Marat Dukhan | fe7acb6 | 2020-03-09 19:30:05 -0700 | [diff] [blame] | 9644 | xnnpack_benchmark( |
Marat Dukhan | ffbf96a | 2020-05-14 02:59:08 -0700 | [diff] [blame] | 9645 | name = "rounding_bench", |
| 9646 | srcs = [ |
| 9647 | "bench/rounding.cc", |
Marat Dukhan | ffbf96a | 2020-05-14 02:59:08 -0700 | [diff] [blame] | 9648 | "src/xnnpack/AlignedAllocator.h", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 9649 | "src/xnnpack/math-stubs.h", |
Marat Dukhan | ffbf96a | 2020-05-14 02:59:08 -0700 | [diff] [blame] | 9650 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9651 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9652 | ) |
| 9653 | |
Marat Dukhan | 5407437 | 2021-09-08 23:28:46 -0700 | [diff] [blame] | 9654 | xnnpack_benchmark( |
| 9655 | name = "x8_lut_bench", |
| 9656 | srcs = [ |
| 9657 | "bench/x8-lut.cc", |
| 9658 | "src/xnnpack/AlignedAllocator.h", |
| 9659 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 9660 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 9661 | ) |
| 9662 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9663 | ########################### Benchmarks for operators ########################### |
| 9664 | |
| 9665 | xnnpack_benchmark( |
Marat Dukhan | 3ddc20c | 2021-12-31 10:15:28 -0800 | [diff] [blame] | 9666 | name = "abs_bench", |
| 9667 | srcs = ["bench/abs.cc"], |
| 9668 | copts = xnnpack_optional_tflite_copts(), |
| 9669 | tags = ["nowin32"], |
| 9670 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
| 9671 | ) |
| 9672 | |
| 9673 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9674 | name = "average_pooling_bench", |
| 9675 | srcs = ["bench/average-pooling.cc"], |
Marat Dukhan | 7a16d8b | 2020-03-11 04:22:44 -0700 | [diff] [blame] | 9676 | copts = xnnpack_optional_tflite_copts(), |
Marat Dukhan | 8ea0b07 | 2020-04-23 16:12:18 -0700 | [diff] [blame] | 9677 | tags = ["nowin32"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9678 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9679 | ) |
| 9680 | |
| 9681 | xnnpack_benchmark( |
Marat Dukhan | 8772714 | 2020-06-24 15:24:10 -0700 | [diff] [blame] | 9682 | name = "bankers_rounding_bench", |
| 9683 | srcs = ["bench/bankers-rounding.cc"], |
| 9684 | copts = xnnpack_optional_tflite_copts(), |
| 9685 | tags = ["nowin32"], |
| 9686 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
| 9687 | ) |
| 9688 | |
| 9689 | xnnpack_benchmark( |
| 9690 | name = "ceiling_bench", |
| 9691 | srcs = ["bench/ceiling.cc"], |
| 9692 | copts = xnnpack_optional_tflite_copts(), |
| 9693 | tags = ["nowin32"], |
| 9694 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
| 9695 | ) |
| 9696 | |
| 9697 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9698 | name = "channel_shuffle_bench", |
| 9699 | srcs = ["bench/channel-shuffle.cc"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9700 | deps = OPERATOR_BENCHMARK_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9701 | ) |
| 9702 | |
| 9703 | xnnpack_benchmark( |
Marat Dukhan | 710fb42 | 2021-12-13 16:32:26 -0800 | [diff] [blame] | 9704 | name = "convert_bench", |
| 9705 | srcs = [ |
| 9706 | "bench/convert.cc", |
| 9707 | ], |
| 9708 | copts = xnnpack_optional_tflite_copts(), |
| 9709 | tags = ["nowin32"], |
| 9710 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
| 9711 | ) |
| 9712 | |
| 9713 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9714 | name = "convolution_bench", |
| 9715 | srcs = ["bench/convolution.cc"], |
| 9716 | copts = xnnpack_optional_tflite_copts() + xnnpack_optional_armcl_copts(), |
Marat Dukhan | 8ea0b07 | 2020-04-23 16:12:18 -0700 | [diff] [blame] | 9717 | tags = ["nowin32"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9718 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps() + xnnpack_optional_armcl_deps(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9719 | ) |
| 9720 | |
| 9721 | xnnpack_benchmark( |
| 9722 | name = "deconvolution_bench", |
| 9723 | srcs = ["bench/deconvolution.cc"], |
| 9724 | copts = xnnpack_optional_tflite_copts(), |
Marat Dukhan | 8ea0b07 | 2020-04-23 16:12:18 -0700 | [diff] [blame] | 9725 | tags = ["nowin32"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9726 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9727 | ) |
| 9728 | |
| 9729 | xnnpack_benchmark( |
Marat Dukhan | b6bd4bc | 2020-12-01 17:01:40 -0800 | [diff] [blame] | 9730 | name = "elu_bench", |
| 9731 | srcs = ["bench/elu.cc"], |
| 9732 | copts = xnnpack_optional_tflite_copts(), |
| 9733 | tags = ["nowin32"], |
| 9734 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
| 9735 | ) |
| 9736 | |
| 9737 | xnnpack_benchmark( |
Marat Dukhan | 8772714 | 2020-06-24 15:24:10 -0700 | [diff] [blame] | 9738 | name = "floor_bench", |
| 9739 | srcs = ["bench/floor.cc"], |
| 9740 | copts = xnnpack_optional_tflite_copts(), |
| 9741 | tags = ["nowin32"], |
| 9742 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
| 9743 | ) |
| 9744 | |
| 9745 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9746 | name = "global_average_pooling_bench", |
| 9747 | srcs = ["bench/global-average-pooling.cc"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9748 | deps = OPERATOR_BENCHMARK_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9749 | ) |
| 9750 | |
| 9751 | xnnpack_benchmark( |
Marat Dukhan | ad35260 | 2020-06-25 21:50:54 -0700 | [diff] [blame] | 9752 | name = "hardswish_bench", |
| 9753 | srcs = ["bench/hardswish.cc"], |
| 9754 | copts = xnnpack_optional_tflite_copts(), |
| 9755 | tags = ["nowin32"], |
| 9756 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
| 9757 | ) |
| 9758 | |
| 9759 | xnnpack_benchmark( |
Marat Dukhan | 5c7fd89 | 2021-12-30 16:04:23 -0800 | [diff] [blame] | 9760 | name = "leaky_relu_bench", |
| 9761 | srcs = ["bench/leaky-relu.cc"], |
| 9762 | copts = xnnpack_optional_tflite_copts(), |
| 9763 | tags = ["nowin32"], |
| 9764 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
| 9765 | ) |
| 9766 | |
| 9767 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9768 | name = "max_pooling_bench", |
| 9769 | srcs = ["bench/max-pooling.cc"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9770 | deps = OPERATOR_BENCHMARK_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9771 | ) |
| 9772 | |
| 9773 | xnnpack_benchmark( |
Marat Dukhan | 3ddc20c | 2021-12-31 10:15:28 -0800 | [diff] [blame] | 9774 | name = "negate_bench", |
| 9775 | srcs = ["bench/negate.cc"], |
| 9776 | copts = xnnpack_optional_tflite_copts(), |
| 9777 | tags = ["nowin32"], |
| 9778 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
| 9779 | ) |
| 9780 | |
| 9781 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9782 | name = "sigmoid_bench", |
| 9783 | srcs = ["bench/sigmoid.cc"], |
Marat Dukhan | c3b9e86 | 2019-11-17 13:18:54 -0800 | [diff] [blame] | 9784 | copts = xnnpack_optional_tflite_copts(), |
Marat Dukhan | ca2ba70 | 2020-04-24 01:31:47 -0700 | [diff] [blame] | 9785 | tags = ["nowin32"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9786 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9787 | ) |
| 9788 | |
| 9789 | xnnpack_benchmark( |
Marat Dukhan | 95b2243 | 2019-10-30 16:30:14 -0700 | [diff] [blame] | 9790 | name = "prelu_bench", |
| 9791 | srcs = ["bench/prelu.cc"], |
| 9792 | copts = xnnpack_optional_tflite_copts(), |
Marat Dukhan | 8ea0b07 | 2020-04-23 16:12:18 -0700 | [diff] [blame] | 9793 | tags = ["nowin32"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9794 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
Marat Dukhan | 95b2243 | 2019-10-30 16:30:14 -0700 | [diff] [blame] | 9795 | ) |
| 9796 | |
| 9797 | xnnpack_benchmark( |
Marat Dukhan | fd8e689 | 2020-01-27 15:25:25 -0800 | [diff] [blame] | 9798 | name = "softmax_bench", |
| 9799 | srcs = ["bench/softmax.cc"], |
Marat Dukhan | 9c0db96 | 2020-01-28 12:30:14 -0800 | [diff] [blame] | 9800 | copts = xnnpack_optional_tflite_copts(), |
Marat Dukhan | ca2ba70 | 2020-04-24 01:31:47 -0700 | [diff] [blame] | 9801 | tags = ["nowin32"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9802 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9803 | ) |
| 9804 | |
Marat Dukhan | 8772714 | 2020-06-24 15:24:10 -0700 | [diff] [blame] | 9805 | xnnpack_benchmark( |
Marat Dukhan | 3ddc20c | 2021-12-31 10:15:28 -0800 | [diff] [blame] | 9806 | name = "square_bench", |
| 9807 | srcs = ["bench/square.cc"], |
| 9808 | copts = xnnpack_optional_tflite_copts(), |
| 9809 | tags = ["nowin32"], |
| 9810 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
| 9811 | ) |
| 9812 | |
| 9813 | xnnpack_benchmark( |
Marat Dukhan | 6804bbd | 2020-06-30 19:26:11 -0700 | [diff] [blame] | 9814 | name = "square_root_bench", |
| 9815 | srcs = ["bench/square-root.cc"], |
| 9816 | copts = xnnpack_optional_tflite_copts(), |
| 9817 | tags = ["nowin32"], |
| 9818 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
| 9819 | ) |
| 9820 | |
| 9821 | xnnpack_benchmark( |
Marat Dukhan | 8772714 | 2020-06-24 15:24:10 -0700 | [diff] [blame] | 9822 | name = "truncation_bench", |
| 9823 | srcs = ["bench/truncation.cc"], |
| 9824 | deps = OPERATOR_BENCHMARK_DEPS, |
| 9825 | ) |
| 9826 | |
Marat Dukhan | c068bb6 | 2019-10-04 13:24:39 -0700 | [diff] [blame] | 9827 | ############################# End-to-end benchmarks ############################ |
| 9828 | |
| 9829 | cc_library( |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 9830 | name = "fp32_mobilenet_v1", |
| 9831 | srcs = ["models/fp32-mobilenet-v1.cc"], |
Marat Dukhan | c068bb6 | 2019-10-04 13:24:39 -0700 | [diff] [blame] | 9832 | hdrs = ["models/models.h"], |
Marat Dukhan | a84e40b | 2019-12-11 15:38:03 -0800 | [diff] [blame] | 9833 | copts = xnnpack_std_cxxopts(), |
Marat Dukhan | c068bb6 | 2019-10-04 13:24:39 -0700 | [diff] [blame] | 9834 | linkstatic = True, |
| 9835 | deps = [ |
| 9836 | ":XNNPACK", |
| 9837 | "@pthreadpool", |
| 9838 | ], |
| 9839 | ) |
| 9840 | |
| 9841 | cc_library( |
Marat Dukhan | 4cea232 | 2021-03-09 09:35:36 -0800 | [diff] [blame] | 9842 | name = "fp32_sparse_mobilenet_v1", |
| 9843 | srcs = ["models/fp32-sparse-mobilenet-v1.cc"], |
| 9844 | hdrs = ["models/models.h"], |
| 9845 | copts = xnnpack_std_cxxopts(), |
| 9846 | linkstatic = True, |
| 9847 | deps = [ |
| 9848 | ":XNNPACK", |
| 9849 | "@pthreadpool", |
| 9850 | ], |
| 9851 | ) |
| 9852 | |
| 9853 | cc_library( |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 9854 | name = "fp16_mobilenet_v1", |
| 9855 | srcs = ["models/fp16-mobilenet-v1.cc"], |
| 9856 | hdrs = ["models/models.h"], |
| 9857 | copts = xnnpack_std_cxxopts(), |
| 9858 | linkstatic = True, |
| 9859 | deps = [ |
| 9860 | ":XNNPACK", |
| 9861 | "@FP16", |
| 9862 | "@pthreadpool", |
| 9863 | ], |
| 9864 | ) |
| 9865 | |
| 9866 | cc_library( |
Marat Dukhan | e252f92 | 2021-08-31 08:57:41 -0700 | [diff] [blame] | 9867 | name = "qc8_mobilenet_v1", |
| 9868 | srcs = ["models/qc8-mobilenet-v1.cc"], |
| 9869 | hdrs = ["models/models.h"], |
| 9870 | copts = xnnpack_std_cxxopts(), |
| 9871 | linkstatic = True, |
| 9872 | deps = [ |
| 9873 | ":XNNPACK", |
| 9874 | "@pthreadpool", |
| 9875 | ], |
| 9876 | ) |
| 9877 | |
| 9878 | cc_library( |
| 9879 | name = "qc8_mobilenet_v2", |
| 9880 | srcs = ["models/qc8-mobilenet-v2.cc"], |
| 9881 | hdrs = ["models/models.h"], |
| 9882 | copts = xnnpack_std_cxxopts(), |
| 9883 | linkstatic = True, |
| 9884 | deps = [ |
| 9885 | ":XNNPACK", |
| 9886 | "@pthreadpool", |
| 9887 | ], |
| 9888 | ) |
| 9889 | |
| 9890 | cc_library( |
Marat Dukhan | 0743cdf | 2020-08-04 18:52:07 -0700 | [diff] [blame] | 9891 | name = "qs8_mobilenet_v1", |
| 9892 | srcs = ["models/qs8-mobilenet-v1.cc"], |
| 9893 | hdrs = ["models/models.h"], |
| 9894 | copts = xnnpack_std_cxxopts(), |
| 9895 | linkstatic = True, |
| 9896 | deps = [ |
| 9897 | ":XNNPACK", |
| 9898 | "@pthreadpool", |
| 9899 | ], |
| 9900 | ) |
| 9901 | |
| 9902 | cc_library( |
Marat Dukhan | 70a9618 | 2020-09-03 17:13:58 -0700 | [diff] [blame] | 9903 | name = "qs8_mobilenet_v2", |
| 9904 | srcs = ["models/qs8-mobilenet-v2.cc"], |
| 9905 | hdrs = ["models/models.h"], |
| 9906 | copts = xnnpack_std_cxxopts(), |
| 9907 | linkstatic = True, |
| 9908 | deps = [ |
| 9909 | ":XNNPACK", |
| 9910 | "@pthreadpool", |
| 9911 | ], |
| 9912 | ) |
| 9913 | |
| 9914 | cc_library( |
Marat Dukhan | 12a23bb | 2021-03-08 08:13:21 -0800 | [diff] [blame] | 9915 | name = "qu8_mobilenet_v1", |
| 9916 | srcs = ["models/qu8-mobilenet-v1.cc"], |
| 9917 | hdrs = ["models/models.h"], |
| 9918 | copts = xnnpack_std_cxxopts(), |
| 9919 | linkstatic = True, |
| 9920 | deps = [ |
| 9921 | ":XNNPACK", |
| 9922 | "@pthreadpool", |
| 9923 | ], |
| 9924 | ) |
| 9925 | |
| 9926 | cc_library( |
Marat Dukhan | 036b2b1 | 2021-07-21 01:12:58 -0700 | [diff] [blame] | 9927 | name = "qu8_mobilenet_v2", |
| 9928 | srcs = ["models/qu8-mobilenet-v2.cc"], |
| 9929 | hdrs = ["models/models.h"], |
| 9930 | copts = xnnpack_std_cxxopts(), |
| 9931 | linkstatic = True, |
| 9932 | deps = [ |
| 9933 | ":XNNPACK", |
| 9934 | "@pthreadpool", |
| 9935 | ], |
| 9936 | ) |
| 9937 | |
| 9938 | cc_library( |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 9939 | name = "fp32_mobilenet_v2", |
| 9940 | srcs = ["models/fp32-mobilenet-v2.cc"], |
Marat Dukhan | c068bb6 | 2019-10-04 13:24:39 -0700 | [diff] [blame] | 9941 | hdrs = ["models/models.h"], |
Marat Dukhan | a84e40b | 2019-12-11 15:38:03 -0800 | [diff] [blame] | 9942 | copts = xnnpack_std_cxxopts(), |
Marat Dukhan | c068bb6 | 2019-10-04 13:24:39 -0700 | [diff] [blame] | 9943 | linkstatic = True, |
| 9944 | deps = [ |
| 9945 | ":XNNPACK", |
| 9946 | "@pthreadpool", |
| 9947 | ], |
| 9948 | ) |
| 9949 | |
Marat Dukhan | c08cdf5 | 2019-12-09 09:17:51 -0800 | [diff] [blame] | 9950 | cc_library( |
Marat Dukhan | 4cea232 | 2021-03-09 09:35:36 -0800 | [diff] [blame] | 9951 | name = "fp32_sparse_mobilenet_v2", |
| 9952 | srcs = ["models/fp32-sparse-mobilenet-v2.cc"], |
| 9953 | hdrs = ["models/models.h"], |
| 9954 | copts = xnnpack_std_cxxopts(), |
| 9955 | linkstatic = True, |
| 9956 | deps = [ |
| 9957 | ":XNNPACK", |
| 9958 | "@pthreadpool", |
| 9959 | ], |
| 9960 | ) |
| 9961 | |
| 9962 | cc_library( |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 9963 | name = "fp16_mobilenet_v2", |
| 9964 | srcs = ["models/fp16-mobilenet-v2.cc"], |
| 9965 | hdrs = ["models/models.h"], |
| 9966 | copts = xnnpack_std_cxxopts(), |
| 9967 | linkstatic = True, |
| 9968 | deps = [ |
| 9969 | ":XNNPACK", |
| 9970 | "@FP16", |
| 9971 | "@pthreadpool", |
| 9972 | ], |
| 9973 | ) |
| 9974 | |
| 9975 | cc_library( |
| 9976 | name = "fp32_mobilenet_v3_large", |
| 9977 | srcs = ["models/fp32-mobilenet-v3-large.cc"], |
Marat Dukhan | c08cdf5 | 2019-12-09 09:17:51 -0800 | [diff] [blame] | 9978 | hdrs = ["models/models.h"], |
Marat Dukhan | a84e40b | 2019-12-11 15:38:03 -0800 | [diff] [blame] | 9979 | copts = xnnpack_std_cxxopts(), |
Marat Dukhan | c08cdf5 | 2019-12-09 09:17:51 -0800 | [diff] [blame] | 9980 | linkstatic = True, |
| 9981 | deps = [ |
| 9982 | ":XNNPACK", |
| 9983 | "@pthreadpool", |
| 9984 | ], |
| 9985 | ) |
| 9986 | |
| 9987 | cc_library( |
Marat Dukhan | 4cea232 | 2021-03-09 09:35:36 -0800 | [diff] [blame] | 9988 | name = "fp32_sparse_mobilenet_v3_large", |
| 9989 | srcs = ["models/fp32-sparse-mobilenet-v3-large.cc"], |
| 9990 | hdrs = ["models/models.h"], |
| 9991 | copts = xnnpack_std_cxxopts(), |
| 9992 | linkstatic = True, |
| 9993 | deps = [ |
| 9994 | ":XNNPACK", |
| 9995 | "@pthreadpool", |
| 9996 | ], |
| 9997 | ) |
| 9998 | |
| 9999 | cc_library( |
Marat Dukhan | 66f3ccd | 2020-09-14 16:09:38 -0700 | [diff] [blame] | 10000 | name = "fp16_mobilenet_v3_large", |
| 10001 | srcs = ["models/fp16-mobilenet-v3-large.cc"], |
| 10002 | hdrs = ["models/models.h"], |
| 10003 | copts = xnnpack_std_cxxopts(), |
| 10004 | linkstatic = True, |
| 10005 | deps = [ |
| 10006 | ":XNNPACK", |
| 10007 | "@FP16", |
| 10008 | "@pthreadpool", |
| 10009 | ], |
| 10010 | ) |
| 10011 | |
| 10012 | cc_library( |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 10013 | name = "fp32_mobilenet_v3_small", |
| 10014 | srcs = ["models/fp32-mobilenet-v3-small.cc"], |
Marat Dukhan | c08cdf5 | 2019-12-09 09:17:51 -0800 | [diff] [blame] | 10015 | hdrs = ["models/models.h"], |
Marat Dukhan | a84e40b | 2019-12-11 15:38:03 -0800 | [diff] [blame] | 10016 | copts = xnnpack_std_cxxopts(), |
Marat Dukhan | c08cdf5 | 2019-12-09 09:17:51 -0800 | [diff] [blame] | 10017 | linkstatic = True, |
| 10018 | deps = [ |
| 10019 | ":XNNPACK", |
| 10020 | "@pthreadpool", |
| 10021 | ], |
| 10022 | ) |
| 10023 | |
Marat Dukhan | 66f3ccd | 2020-09-14 16:09:38 -0700 | [diff] [blame] | 10024 | cc_library( |
Marat Dukhan | 4cea232 | 2021-03-09 09:35:36 -0800 | [diff] [blame] | 10025 | name = "fp32_sparse_mobilenet_v3_small", |
| 10026 | srcs = ["models/fp32-sparse-mobilenet-v3-small.cc"], |
| 10027 | hdrs = ["models/models.h"], |
| 10028 | copts = xnnpack_std_cxxopts(), |
| 10029 | linkstatic = True, |
| 10030 | deps = [ |
| 10031 | ":XNNPACK", |
| 10032 | "@pthreadpool", |
| 10033 | ], |
| 10034 | ) |
| 10035 | |
| 10036 | cc_library( |
Marat Dukhan | 66f3ccd | 2020-09-14 16:09:38 -0700 | [diff] [blame] | 10037 | name = "fp16_mobilenet_v3_small", |
| 10038 | srcs = ["models/fp16-mobilenet-v3-small.cc"], |
| 10039 | hdrs = ["models/models.h"], |
| 10040 | copts = xnnpack_std_cxxopts(), |
| 10041 | linkstatic = True, |
| 10042 | deps = [ |
| 10043 | ":XNNPACK", |
| 10044 | "@FP16", |
| 10045 | "@pthreadpool", |
| 10046 | ], |
| 10047 | ) |
| 10048 | |
Marat Dukhan | c068bb6 | 2019-10-04 13:24:39 -0700 | [diff] [blame] | 10049 | xnnpack_benchmark( |
Marat Dukhan | ef4416e | 2019-10-31 13:44:40 -0700 | [diff] [blame] | 10050 | name = "f32_dwconv_e2e_bench", |
Marat Dukhan | c08cdf5 | 2019-12-09 09:17:51 -0800 | [diff] [blame] | 10051 | srcs = [ |
| 10052 | "bench/f32-dwconv-e2e.cc", |
| 10053 | "bench/end2end.h", |
| 10054 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ef4416e | 2019-10-31 13:44:40 -0700 | [diff] [blame] | 10055 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 10056 | ":XNNPACK", |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 10057 | ":fp32_mobilenet_v1", |
| 10058 | ":fp32_mobilenet_v2", |
| 10059 | ":fp32_mobilenet_v3_large", |
| 10060 | ":fp32_mobilenet_v3_small", |
Marat Dukhan | ef4416e | 2019-10-31 13:44:40 -0700 | [diff] [blame] | 10061 | ], |
| 10062 | ) |
| 10063 | |
| 10064 | xnnpack_benchmark( |
Marat Dukhan | 5f18d26 | 2019-10-31 10:24:14 -0700 | [diff] [blame] | 10065 | name = "f32_gemm_e2e_bench", |
Marat Dukhan | c08cdf5 | 2019-12-09 09:17:51 -0800 | [diff] [blame] | 10066 | srcs = [ |
| 10067 | "bench/f32-gemm-e2e.cc", |
| 10068 | "bench/end2end.h", |
| 10069 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | 5f18d26 | 2019-10-31 10:24:14 -0700 | [diff] [blame] | 10070 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 10071 | ":XNNPACK", |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 10072 | ":fp32_mobilenet_v1", |
| 10073 | ":fp32_mobilenet_v2", |
| 10074 | ":fp32_mobilenet_v3_large", |
| 10075 | ":fp32_mobilenet_v3_small", |
Marat Dukhan | 5f18d26 | 2019-10-31 10:24:14 -0700 | [diff] [blame] | 10076 | ], |
| 10077 | ) |
| 10078 | |
| 10079 | xnnpack_benchmark( |
Marat Dukhan | bbfc6d3 | 2021-07-26 18:31:02 -0700 | [diff] [blame] | 10080 | name = "qs8_dwconv_e2e_bench", |
| 10081 | srcs = [ |
| 10082 | "bench/qs8-dwconv-e2e.cc", |
| 10083 | "bench/end2end.h", |
| 10084 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 10085 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 10086 | ":XNNPACK", |
| 10087 | ":qs8_mobilenet_v1", |
| 10088 | ":qs8_mobilenet_v2", |
| 10089 | ], |
| 10090 | ) |
| 10091 | |
| 10092 | xnnpack_benchmark( |
Frank Barchard | dc909cb | 2021-02-08 13:59:31 -0800 | [diff] [blame] | 10093 | name = "qs8_gemm_e2e_bench", |
| 10094 | srcs = [ |
| 10095 | "bench/qs8-gemm-e2e.cc", |
| 10096 | "bench/end2end.h", |
| 10097 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 10098 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 10099 | ":XNNPACK", |
| 10100 | ":qs8_mobilenet_v1", |
| 10101 | ":qs8_mobilenet_v2", |
| 10102 | ], |
| 10103 | ) |
| 10104 | |
| 10105 | xnnpack_benchmark( |
Frank Barchard | 9098aba | 2021-08-12 12:20:03 -0700 | [diff] [blame] | 10106 | name = "qu8_gemm_e2e_bench", |
| 10107 | srcs = [ |
| 10108 | "bench/qu8-gemm-e2e.cc", |
| 10109 | "bench/end2end.h", |
| 10110 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 10111 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 10112 | ":XNNPACK", |
| 10113 | ":qu8_mobilenet_v1", |
| 10114 | ":qu8_mobilenet_v2", |
| 10115 | ], |
| 10116 | ) |
| 10117 | |
| 10118 | xnnpack_benchmark( |
Marat Dukhan | 6084fb8 | 2021-07-27 07:45:02 -0700 | [diff] [blame] | 10119 | name = "qu8_dwconv_e2e_bench", |
| 10120 | srcs = [ |
| 10121 | "bench/qu8-dwconv-e2e.cc", |
| 10122 | "bench/end2end.h", |
| 10123 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 10124 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 10125 | ":XNNPACK", |
| 10126 | ":qu8_mobilenet_v1", |
| 10127 | ":qu8_mobilenet_v2", |
| 10128 | ], |
| 10129 | ) |
| 10130 | |
| 10131 | xnnpack_benchmark( |
Marat Dukhan | c068bb6 | 2019-10-04 13:24:39 -0700 | [diff] [blame] | 10132 | name = "end2end_bench", |
| 10133 | srcs = ["bench/end2end.cc"], |
| 10134 | deps = [ |
| 10135 | ":XNNPACK", |
Frank Barchard | c712fa4 | 2019-10-31 14:00:21 -0700 | [diff] [blame] | 10136 | ":bench_utils", |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 10137 | ":fp16_mobilenet_v1", |
| 10138 | ":fp16_mobilenet_v2", |
Marat Dukhan | 66f3ccd | 2020-09-14 16:09:38 -0700 | [diff] [blame] | 10139 | ":fp16_mobilenet_v3_large", |
| 10140 | ":fp16_mobilenet_v3_small", |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 10141 | ":fp32_mobilenet_v1", |
| 10142 | ":fp32_mobilenet_v2", |
| 10143 | ":fp32_mobilenet_v3_large", |
| 10144 | ":fp32_mobilenet_v3_small", |
Marat Dukhan | 4cea232 | 2021-03-09 09:35:36 -0800 | [diff] [blame] | 10145 | ":fp32_sparse_mobilenet_v1", |
| 10146 | ":fp32_sparse_mobilenet_v2", |
| 10147 | ":fp32_sparse_mobilenet_v3_large", |
| 10148 | ":fp32_sparse_mobilenet_v3_small", |
Marat Dukhan | e252f92 | 2021-08-31 08:57:41 -0700 | [diff] [blame] | 10149 | ":qc8_mobilenet_v1", |
| 10150 | ":qc8_mobilenet_v2", |
Marat Dukhan | 0743cdf | 2020-08-04 18:52:07 -0700 | [diff] [blame] | 10151 | ":qs8_mobilenet_v1", |
Marat Dukhan | 70a9618 | 2020-09-03 17:13:58 -0700 | [diff] [blame] | 10152 | ":qs8_mobilenet_v2", |
Marat Dukhan | 12a23bb | 2021-03-08 08:13:21 -0800 | [diff] [blame] | 10153 | ":qu8_mobilenet_v1", |
Marat Dukhan | 036b2b1 | 2021-07-21 01:12:58 -0700 | [diff] [blame] | 10154 | ":qu8_mobilenet_v2", |
Marat Dukhan | c068bb6 | 2019-10-04 13:24:39 -0700 | [diff] [blame] | 10155 | "@pthreadpool", |
| 10156 | ], |
| 10157 | ) |
| 10158 | |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 10159 | #################### Accuracy evaluation for math functions #################### |
| 10160 | |
| 10161 | xnnpack_benchmark( |
Marat Dukhan | cf67ec6 | 2020-12-14 09:56:37 -0800 | [diff] [blame] | 10162 | name = "f32_exp_ulp_eval", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 10163 | srcs = [ |
Marat Dukhan | cf67ec6 | 2020-12-14 09:56:37 -0800 | [diff] [blame] | 10164 | "eval/f32-exp-ulp.cc", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 10165 | "src/xnnpack/AlignedAllocator.h", |
| 10166 | ] + ACCURACY_EVAL_HDRS, |
Marat Dukhan | 3a30521 | 2020-12-06 19:24:27 -0800 | [diff] [blame] | 10167 | deps = ACCURACY_EVAL_DEPS + [ |
| 10168 | ":bench_utils", |
| 10169 | "@cpuinfo", |
| 10170 | ], |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 10171 | ) |
| 10172 | |
Marat Dukhan | 515c977 | 2019-10-17 18:07:57 -0700 | [diff] [blame] | 10173 | xnnpack_benchmark( |
Marat Dukhan | cf67ec6 | 2020-12-14 09:56:37 -0800 | [diff] [blame] | 10174 | name = "f32_expminus_ulp_eval", |
Marat Dukhan | 515c977 | 2019-10-17 18:07:57 -0700 | [diff] [blame] | 10175 | srcs = [ |
Marat Dukhan | cf67ec6 | 2020-12-14 09:56:37 -0800 | [diff] [blame] | 10176 | "eval/f32-expminus-ulp.cc", |
Marat Dukhan | 515c977 | 2019-10-17 18:07:57 -0700 | [diff] [blame] | 10177 | "src/xnnpack/AlignedAllocator.h", |
| 10178 | ] + ACCURACY_EVAL_HDRS, |
Marat Dukhan | 3a30521 | 2020-12-06 19:24:27 -0800 | [diff] [blame] | 10179 | deps = ACCURACY_EVAL_DEPS + [ |
| 10180 | ":bench_utils", |
| 10181 | "@cpuinfo", |
| 10182 | ], |
Marat Dukhan | 515c977 | 2019-10-17 18:07:57 -0700 | [diff] [blame] | 10183 | ) |
| 10184 | |
Marat Dukhan | 98ba441 | 2019-10-23 02:14:28 -0700 | [diff] [blame] | 10185 | xnnpack_benchmark( |
Marat Dukhan | cf67ec6 | 2020-12-14 09:56:37 -0800 | [diff] [blame] | 10186 | name = "f32_expm1minus_ulp_eval", |
Marat Dukhan | a438aca | 2020-11-20 15:45:01 -0800 | [diff] [blame] | 10187 | srcs = [ |
Marat Dukhan | cf67ec6 | 2020-12-14 09:56:37 -0800 | [diff] [blame] | 10188 | "eval/f32-expm1minus-ulp.cc", |
Marat Dukhan | a438aca | 2020-11-20 15:45:01 -0800 | [diff] [blame] | 10189 | "src/xnnpack/AlignedAllocator.h", |
| 10190 | ] + ACCURACY_EVAL_HDRS, |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 10191 | deps = ACCURACY_EVAL_DEPS + [ |
| 10192 | ":bench_utils", |
Marat Dukhan | 3a30521 | 2020-12-06 19:24:27 -0800 | [diff] [blame] | 10193 | "@cpuinfo", |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 10194 | ], |
Marat Dukhan | a438aca | 2020-11-20 15:45:01 -0800 | [diff] [blame] | 10195 | ) |
| 10196 | |
| 10197 | xnnpack_benchmark( |
Marat Dukhan | cf67ec6 | 2020-12-14 09:56:37 -0800 | [diff] [blame] | 10198 | name = "f32_extexp_ulp_eval", |
Marat Dukhan | 98ba441 | 2019-10-23 02:14:28 -0700 | [diff] [blame] | 10199 | srcs = [ |
Marat Dukhan | cf67ec6 | 2020-12-14 09:56:37 -0800 | [diff] [blame] | 10200 | "eval/f32-extexp-ulp.cc", |
Marat Dukhan | 98ba441 | 2019-10-23 02:14:28 -0700 | [diff] [blame] | 10201 | "src/xnnpack/AlignedAllocator.h", |
| 10202 | ] + ACCURACY_EVAL_HDRS, |
Marat Dukhan | 3a30521 | 2020-12-06 19:24:27 -0800 | [diff] [blame] | 10203 | deps = ACCURACY_EVAL_DEPS + [ |
| 10204 | ":bench_utils", |
| 10205 | "@cpuinfo", |
| 10206 | ], |
Marat Dukhan | 98ba441 | 2019-10-23 02:14:28 -0700 | [diff] [blame] | 10207 | ) |
| 10208 | |
Marat Dukhan | f44f022 | 2020-12-14 11:53:27 -0800 | [diff] [blame] | 10209 | xnnpack_benchmark( |
| 10210 | name = "f32_sigmoid_ulp_eval", |
| 10211 | srcs = [ |
| 10212 | "eval/f32-sigmoid-ulp.cc", |
| 10213 | "src/xnnpack/AlignedAllocator.h", |
| 10214 | ] + ACCURACY_EVAL_HDRS, |
| 10215 | deps = ACCURACY_EVAL_DEPS + [ |
| 10216 | ":bench_utils", |
| 10217 | "@cpuinfo", |
| 10218 | ], |
| 10219 | ) |
| 10220 | |
| 10221 | xnnpack_benchmark( |
| 10222 | name = "f32_sqrt_ulp_eval", |
| 10223 | srcs = [ |
| 10224 | "eval/f32-sqrt-ulp.cc", |
| 10225 | "src/xnnpack/AlignedAllocator.h", |
| 10226 | ] + ACCURACY_EVAL_HDRS, |
| 10227 | deps = ACCURACY_EVAL_DEPS + [ |
| 10228 | ":bench_utils", |
| 10229 | "@cpuinfo", |
| 10230 | ], |
| 10231 | ) |
| 10232 | |
| 10233 | ################### Accuracy verification for math functions ################## |
| 10234 | |
| 10235 | xnnpack_unit_test( |
Marat Dukhan | 3ed866b | 2021-09-29 08:23:33 -0700 | [diff] [blame] | 10236 | name = "f16_f32_cvt_eval", |
| 10237 | srcs = [ |
| 10238 | "eval/f16-f32-cvt.cc", |
| 10239 | "src/xnnpack/AlignedAllocator.h", |
| 10240 | "src/xnnpack/math-stubs.h", |
| 10241 | ] + MICROKERNEL_TEST_HDRS, |
| 10242 | automatic = False, |
| 10243 | deps = MICROKERNEL_TEST_DEPS, |
| 10244 | ) |
| 10245 | |
| 10246 | xnnpack_unit_test( |
Marat Dukhan | 582e184 | 2021-10-25 17:18:36 -0700 | [diff] [blame] | 10247 | name = "f32_f16_cvt_eval", |
| 10248 | srcs = [ |
| 10249 | "eval/f32-f16-cvt.cc", |
| 10250 | "src/xnnpack/AlignedAllocator.h", |
| 10251 | "src/xnnpack/math-stubs.h", |
| 10252 | ] + MICROKERNEL_TEST_HDRS, |
| 10253 | automatic = False, |
| 10254 | deps = MICROKERNEL_TEST_DEPS, |
| 10255 | ) |
| 10256 | |
| 10257 | xnnpack_unit_test( |
Marat Dukhan | d24301d | 2021-12-02 00:13:45 -0800 | [diff] [blame] | 10258 | name = "f32_qs8_cvt_eval", |
| 10259 | srcs = [ |
| 10260 | "eval/f32-qs8-cvt.cc", |
| 10261 | "src/xnnpack/AlignedAllocator.h", |
| 10262 | "src/xnnpack/math-stubs.h", |
| 10263 | ] + MICROKERNEL_TEST_HDRS, |
| 10264 | automatic = False, |
| 10265 | deps = MICROKERNEL_TEST_DEPS, |
| 10266 | ) |
| 10267 | |
| 10268 | xnnpack_unit_test( |
| 10269 | name = "f32_qu8_cvt_eval", |
| 10270 | srcs = [ |
| 10271 | "eval/f32-qu8-cvt.cc", |
| 10272 | "src/xnnpack/AlignedAllocator.h", |
| 10273 | "src/xnnpack/math-stubs.h", |
| 10274 | ] + MICROKERNEL_TEST_HDRS, |
| 10275 | automatic = False, |
| 10276 | deps = MICROKERNEL_TEST_DEPS, |
| 10277 | ) |
| 10278 | |
| 10279 | xnnpack_unit_test( |
Marat Dukhan | f7291fc | 2020-12-15 11:02:50 -0800 | [diff] [blame] | 10280 | name = "f32_exp_eval", |
| 10281 | srcs = [ |
| 10282 | "eval/f32-exp.cc", |
| 10283 | "src/xnnpack/AlignedAllocator.h", |
| 10284 | "src/xnnpack/math-stubs.h", |
| 10285 | ] + MICROKERNEL_TEST_HDRS, |
| 10286 | automatic = False, |
| 10287 | deps = MICROKERNEL_TEST_DEPS, |
| 10288 | ) |
| 10289 | |
| 10290 | xnnpack_unit_test( |
Marat Dukhan | f44f022 | 2020-12-14 11:53:27 -0800 | [diff] [blame] | 10291 | name = "f32_expm1minus_eval", |
| 10292 | srcs = [ |
| 10293 | "eval/f32-expm1minus.cc", |
| 10294 | "src/xnnpack/AlignedAllocator.h", |
| 10295 | "src/xnnpack/math-stubs.h", |
| 10296 | ] + MICROKERNEL_TEST_HDRS, |
| 10297 | automatic = False, |
| 10298 | deps = MICROKERNEL_TEST_DEPS, |
| 10299 | ) |
| 10300 | |
Marat Dukhan | 8853b82 | 2020-05-07 12:19:01 -0700 | [diff] [blame] | 10301 | xnnpack_unit_test( |
Marat Dukhan | d28a5a2 | 2020-12-14 15:27:22 -0800 | [diff] [blame] | 10302 | name = "f32_expminus_eval", |
| 10303 | srcs = [ |
| 10304 | "eval/f32-expminus.cc", |
| 10305 | "src/xnnpack/AlignedAllocator.h", |
| 10306 | "src/xnnpack/math-stubs.h", |
| 10307 | ] + MICROKERNEL_TEST_HDRS, |
| 10308 | automatic = False, |
| 10309 | deps = MICROKERNEL_TEST_DEPS, |
| 10310 | ) |
| 10311 | |
| 10312 | xnnpack_unit_test( |
Marat Dukhan | 8853b82 | 2020-05-07 12:19:01 -0700 | [diff] [blame] | 10313 | name = "f32_roundne_eval", |
| 10314 | srcs = [ |
| 10315 | "eval/f32-roundne.cc", |
| 10316 | "src/xnnpack/AlignedAllocator.h", |
| 10317 | "src/xnnpack/math-stubs.h", |
| 10318 | ] + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | 22eed3d | 2020-05-11 20:13:37 -0700 | [diff] [blame] | 10319 | automatic = False, |
Marat Dukhan | 8853b82 | 2020-05-07 12:19:01 -0700 | [diff] [blame] | 10320 | deps = MICROKERNEL_TEST_DEPS, |
| 10321 | ) |
| 10322 | |
Marat Dukhan | 2dbb944 | 2020-05-12 20:43:43 -0700 | [diff] [blame] | 10323 | xnnpack_unit_test( |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 10324 | name = "f32_roundd_eval", |
| 10325 | srcs = [ |
| 10326 | "eval/f32-roundd.cc", |
| 10327 | "src/xnnpack/AlignedAllocator.h", |
| 10328 | "src/xnnpack/math-stubs.h", |
| 10329 | ] + MICROKERNEL_TEST_HDRS, |
| 10330 | automatic = False, |
| 10331 | deps = MICROKERNEL_TEST_DEPS, |
| 10332 | ) |
| 10333 | |
| 10334 | xnnpack_unit_test( |
| 10335 | name = "f32_roundu_eval", |
| 10336 | srcs = [ |
| 10337 | "eval/f32-roundu.cc", |
| 10338 | "src/xnnpack/AlignedAllocator.h", |
| 10339 | "src/xnnpack/math-stubs.h", |
| 10340 | ] + MICROKERNEL_TEST_HDRS, |
| 10341 | automatic = False, |
| 10342 | deps = MICROKERNEL_TEST_DEPS, |
| 10343 | ) |
| 10344 | |
| 10345 | xnnpack_unit_test( |
Marat Dukhan | 2dbb944 | 2020-05-12 20:43:43 -0700 | [diff] [blame] | 10346 | name = "f32_roundz_eval", |
| 10347 | srcs = [ |
| 10348 | "eval/f32-roundz.cc", |
| 10349 | "src/xnnpack/AlignedAllocator.h", |
| 10350 | "src/xnnpack/math-stubs.h", |
| 10351 | ] + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 10352 | automatic = False, |
Marat Dukhan | 2dbb944 | 2020-05-12 20:43:43 -0700 | [diff] [blame] | 10353 | deps = MICROKERNEL_TEST_DEPS, |
| 10354 | ) |
| 10355 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10356 | ######################### Unit tests for micro-kernels ######################### |
| 10357 | |
| 10358 | xnnpack_unit_test( |
Marat Dukhan | f1a6ed3 | 2021-09-26 13:40:19 -0700 | [diff] [blame] | 10359 | name = "f16_f32_vcvt_test", |
| 10360 | srcs = [ |
| 10361 | "test/f16-f32-vcvt.cc", |
| 10362 | "test/vcvt-microkernel-tester.h", |
| 10363 | ] + MICROKERNEL_TEST_HDRS, |
| 10364 | deps = MICROKERNEL_TEST_DEPS, |
| 10365 | ) |
| 10366 | |
| 10367 | xnnpack_unit_test( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 10368 | name = "f16_dwconv_minmax_test", |
| 10369 | srcs = [ |
| 10370 | "test/f16-dwconv-minmax.cc", |
| 10371 | "test/dwconv-microkernel-tester.h", |
| 10372 | "src/xnnpack/AlignedAllocator.h", |
| 10373 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 10374 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 10375 | ) |
| 10376 | |
| 10377 | xnnpack_unit_test( |
| 10378 | name = "f16_gavgpool_minmax_test", |
| 10379 | srcs = [ |
| 10380 | "test/f16-gavgpool-minmax.cc", |
| 10381 | "test/gavgpool-microkernel-tester.h", |
| 10382 | "src/xnnpack/AlignedAllocator.h", |
| 10383 | ] + MICROKERNEL_TEST_HDRS, |
| 10384 | deps = MICROKERNEL_TEST_DEPS, |
| 10385 | ) |
| 10386 | |
| 10387 | xnnpack_unit_test( |
Marat Dukhan | de06f49 | 2020-04-09 00:19:31 -0700 | [diff] [blame] | 10388 | name = "f16_gemm_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10389 | srcs = [ |
Marat Dukhan | de06f49 | 2020-04-09 00:19:31 -0700 | [diff] [blame] | 10390 | "test/f16-gemm-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10391 | "test/gemm-microkernel-tester.h", |
| 10392 | "src/xnnpack/AlignedAllocator.h", |
| 10393 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 10394 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10395 | ) |
| 10396 | |
| 10397 | xnnpack_unit_test( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 10398 | name = "f16_igemm_minmax_test", |
| 10399 | srcs = [ |
| 10400 | "test/f16-igemm-minmax.cc", |
| 10401 | "test/gemm-microkernel-tester.h", |
| 10402 | "src/xnnpack/AlignedAllocator.h", |
| 10403 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 10404 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 10405 | ) |
| 10406 | |
| 10407 | xnnpack_unit_test( |
Marat Dukhan | 355ab43 | 2020-04-09 19:01:52 -0700 | [diff] [blame] | 10408 | name = "f16_spmm_minmax_test", |
Marat Dukhan | bdb56f5 | 2020-02-05 21:42:49 -0800 | [diff] [blame] | 10409 | srcs = [ |
Marat Dukhan | 355ab43 | 2020-04-09 19:01:52 -0700 | [diff] [blame] | 10410 | "test/f16-spmm-minmax.cc", |
Marat Dukhan | bdb56f5 | 2020-02-05 21:42:49 -0800 | [diff] [blame] | 10411 | "test/spmm-microkernel-tester.h", |
| 10412 | "src/xnnpack/AlignedAllocator.h", |
| 10413 | ] + MICROKERNEL_TEST_HDRS, |
| 10414 | deps = MICROKERNEL_TEST_DEPS, |
| 10415 | ) |
| 10416 | |
| 10417 | xnnpack_unit_test( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 10418 | name = "f16_vadd_minmax_test", |
| 10419 | srcs = [ |
| 10420 | "test/f16-vadd-minmax.cc", |
| 10421 | "test/vbinary-microkernel-tester.h", |
| 10422 | ] + MICROKERNEL_TEST_HDRS, |
| 10423 | deps = MICROKERNEL_TEST_DEPS, |
| 10424 | ) |
| 10425 | |
| 10426 | xnnpack_unit_test( |
| 10427 | name = "f16_vaddc_minmax_test", |
| 10428 | srcs = [ |
| 10429 | "test/f16-vaddc-minmax.cc", |
| 10430 | "test/vbinaryc-microkernel-tester.h", |
| 10431 | ] + MICROKERNEL_TEST_HDRS, |
| 10432 | deps = MICROKERNEL_TEST_DEPS, |
| 10433 | ) |
| 10434 | |
| 10435 | xnnpack_unit_test( |
| 10436 | name = "f16_vclamp_test", |
| 10437 | srcs = [ |
| 10438 | "test/f16-vclamp.cc", |
Marat Dukhan | a6c0516 | 2021-05-13 16:52:02 -0700 | [diff] [blame] | 10439 | "test/vunary-microkernel-tester.h", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 10440 | ] + MICROKERNEL_TEST_HDRS, |
| 10441 | deps = MICROKERNEL_TEST_DEPS, |
| 10442 | ) |
| 10443 | |
| 10444 | xnnpack_unit_test( |
| 10445 | name = "f16_vdiv_minmax_test", |
| 10446 | srcs = [ |
| 10447 | "test/f16-vdiv-minmax.cc", |
| 10448 | "test/vbinary-microkernel-tester.h", |
| 10449 | ] + MICROKERNEL_TEST_HDRS, |
| 10450 | deps = MICROKERNEL_TEST_DEPS, |
| 10451 | ) |
| 10452 | |
| 10453 | xnnpack_unit_test( |
| 10454 | name = "f16_vdivc_minmax_test", |
| 10455 | srcs = [ |
| 10456 | "test/f16-vdivc-minmax.cc", |
| 10457 | "test/vbinaryc-microkernel-tester.h", |
| 10458 | ] + MICROKERNEL_TEST_HDRS, |
| 10459 | deps = MICROKERNEL_TEST_DEPS, |
| 10460 | ) |
| 10461 | |
| 10462 | xnnpack_unit_test( |
| 10463 | name = "f16_vrdivc_minmax_test", |
| 10464 | srcs = [ |
| 10465 | "test/f16-vrdivc-minmax.cc", |
| 10466 | "test/vbinaryc-microkernel-tester.h", |
| 10467 | ] + MICROKERNEL_TEST_HDRS, |
| 10468 | deps = MICROKERNEL_TEST_DEPS, |
| 10469 | ) |
| 10470 | |
| 10471 | xnnpack_unit_test( |
| 10472 | name = "f16_vhswish_test", |
| 10473 | srcs = [ |
| 10474 | "test/f16-vhswish.cc", |
Marat Dukhan | a6c0516 | 2021-05-13 16:52:02 -0700 | [diff] [blame] | 10475 | "test/vunary-microkernel-tester.h", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 10476 | ] + MICROKERNEL_TEST_HDRS, |
| 10477 | deps = MICROKERNEL_TEST_DEPS, |
| 10478 | ) |
| 10479 | |
| 10480 | xnnpack_unit_test( |
| 10481 | name = "f16_vmax_test", |
| 10482 | srcs = [ |
| 10483 | "test/f16-vmax.cc", |
| 10484 | "test/vbinary-microkernel-tester.h", |
| 10485 | ] + MICROKERNEL_TEST_HDRS, |
| 10486 | deps = MICROKERNEL_TEST_DEPS, |
| 10487 | ) |
| 10488 | |
| 10489 | xnnpack_unit_test( |
| 10490 | name = "f16_vmaxc_test", |
| 10491 | srcs = [ |
| 10492 | "test/f16-vmaxc.cc", |
| 10493 | "test/vbinaryc-microkernel-tester.h", |
| 10494 | ] + MICROKERNEL_TEST_HDRS, |
| 10495 | deps = MICROKERNEL_TEST_DEPS, |
| 10496 | ) |
| 10497 | |
| 10498 | xnnpack_unit_test( |
| 10499 | name = "f16_vmin_test", |
| 10500 | srcs = [ |
| 10501 | "test/f16-vmin.cc", |
| 10502 | "test/vbinary-microkernel-tester.h", |
| 10503 | ] + MICROKERNEL_TEST_HDRS, |
| 10504 | deps = MICROKERNEL_TEST_DEPS, |
| 10505 | ) |
| 10506 | |
| 10507 | xnnpack_unit_test( |
| 10508 | name = "f16_vminc_test", |
| 10509 | srcs = [ |
| 10510 | "test/f16-vminc.cc", |
| 10511 | "test/vbinaryc-microkernel-tester.h", |
| 10512 | ] + MICROKERNEL_TEST_HDRS, |
| 10513 | deps = MICROKERNEL_TEST_DEPS, |
| 10514 | ) |
| 10515 | |
| 10516 | xnnpack_unit_test( |
| 10517 | name = "f16_vmul_minmax_test", |
| 10518 | srcs = [ |
| 10519 | "test/f16-vmul-minmax.cc", |
| 10520 | "test/vbinary-microkernel-tester.h", |
| 10521 | ] + MICROKERNEL_TEST_HDRS, |
| 10522 | deps = MICROKERNEL_TEST_DEPS, |
| 10523 | ) |
| 10524 | |
| 10525 | xnnpack_unit_test( |
| 10526 | name = "f16_vmulc_minmax_test", |
| 10527 | srcs = [ |
| 10528 | "test/f16-vmulc-minmax.cc", |
| 10529 | "test/vbinaryc-microkernel-tester.h", |
| 10530 | ] + MICROKERNEL_TEST_HDRS, |
| 10531 | deps = MICROKERNEL_TEST_DEPS, |
| 10532 | ) |
| 10533 | |
| 10534 | xnnpack_unit_test( |
| 10535 | name = "f16_vmulcaddc_minmax_test", |
| 10536 | srcs = [ |
| 10537 | "test/f16-vmulcaddc-minmax.cc", |
| 10538 | "test/vmulcaddc-microkernel-tester.h", |
| 10539 | "src/xnnpack/AlignedAllocator.h", |
| 10540 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 10541 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 10542 | ) |
| 10543 | |
| 10544 | xnnpack_unit_test( |
| 10545 | name = "f16_vsub_minmax_test", |
| 10546 | srcs = [ |
| 10547 | "test/f16-vsub-minmax.cc", |
| 10548 | "test/vbinary-microkernel-tester.h", |
| 10549 | ] + MICROKERNEL_TEST_HDRS, |
| 10550 | deps = MICROKERNEL_TEST_DEPS, |
| 10551 | ) |
| 10552 | |
| 10553 | xnnpack_unit_test( |
| 10554 | name = "f16_vsubc_minmax_test", |
| 10555 | srcs = [ |
| 10556 | "test/f16-vsubc-minmax.cc", |
| 10557 | "test/vbinaryc-microkernel-tester.h", |
| 10558 | ] + MICROKERNEL_TEST_HDRS, |
| 10559 | deps = MICROKERNEL_TEST_DEPS, |
| 10560 | ) |
| 10561 | |
| 10562 | xnnpack_unit_test( |
| 10563 | name = "f16_vrsubc_minmax_test", |
| 10564 | srcs = [ |
| 10565 | "test/f16-vrsubc-minmax.cc", |
| 10566 | "test/vbinaryc-microkernel-tester.h", |
| 10567 | ] + MICROKERNEL_TEST_HDRS, |
| 10568 | deps = MICROKERNEL_TEST_DEPS, |
| 10569 | ) |
| 10570 | |
| 10571 | xnnpack_unit_test( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10572 | name = "f32_argmaxpool_test", |
| 10573 | srcs = [ |
| 10574 | "test/f32-argmaxpool.cc", |
| 10575 | "test/argmaxpool-microkernel-tester.h", |
| 10576 | "src/xnnpack/AlignedAllocator.h", |
| 10577 | ] + MICROKERNEL_TEST_HDRS, |
| 10578 | deps = MICROKERNEL_TEST_DEPS, |
| 10579 | ) |
| 10580 | |
| 10581 | xnnpack_unit_test( |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 10582 | name = "f32_avgpool_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10583 | srcs = [ |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 10584 | "test/f32-avgpool-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10585 | "test/avgpool-microkernel-tester.h", |
| 10586 | "src/xnnpack/AlignedAllocator.h", |
| 10587 | ] + MICROKERNEL_TEST_HDRS, |
| 10588 | deps = MICROKERNEL_TEST_DEPS, |
| 10589 | ) |
| 10590 | |
| 10591 | xnnpack_unit_test( |
Marat Dukhan | 660fd19 | 2020-03-10 04:55:30 -0700 | [diff] [blame] | 10592 | name = "f32_ibilinear_test", |
Marat Dukhan | 35dacfb | 2019-11-07 19:18:16 -0800 | [diff] [blame] | 10593 | srcs = [ |
Marat Dukhan | 660fd19 | 2020-03-10 04:55:30 -0700 | [diff] [blame] | 10594 | "test/f32-ibilinear.cc", |
| 10595 | "test/ibilinear-microkernel-tester.h", |
Marat Dukhan | 35dacfb | 2019-11-07 19:18:16 -0800 | [diff] [blame] | 10596 | "src/xnnpack/AlignedAllocator.h", |
| 10597 | ] + MICROKERNEL_TEST_HDRS, |
| 10598 | deps = MICROKERNEL_TEST_DEPS, |
| 10599 | ) |
| 10600 | |
| 10601 | xnnpack_unit_test( |
XNNPACK Team | 2143267 | 2020-10-19 19:58:48 -0700 | [diff] [blame] | 10602 | name = "f32_ibilinear_chw_test", |
| 10603 | srcs = [ |
| 10604 | "test/f32-ibilinear-chw.cc", |
XNNPACK Team | 6be46b2 | 2020-10-22 23:34:54 -0700 | [diff] [blame] | 10605 | "test/ibilinear-microkernel-tester.h", |
XNNPACK Team | 2143267 | 2020-10-19 19:58:48 -0700 | [diff] [blame] | 10606 | "src/xnnpack/AlignedAllocator.h", |
| 10607 | ] + MICROKERNEL_TEST_HDRS, |
| 10608 | deps = MICROKERNEL_TEST_DEPS, |
| 10609 | ) |
| 10610 | |
| 10611 | xnnpack_unit_test( |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 10612 | name = "f32_igemm_test", |
| 10613 | srcs = [ |
| 10614 | "test/f32-igemm.cc", |
| 10615 | "test/gemm-microkernel-tester.h", |
| 10616 | "src/xnnpack/AlignedAllocator.h", |
| 10617 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 10618 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 10619 | ) |
| 10620 | |
| 10621 | xnnpack_unit_test( |
Marat Dukhan | 467f636 | 2020-05-22 23:21:55 -0700 | [diff] [blame] | 10622 | name = "f32_igemm_relu_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10623 | srcs = [ |
Marat Dukhan | 467f636 | 2020-05-22 23:21:55 -0700 | [diff] [blame] | 10624 | "test/f32-igemm-relu.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10625 | "test/gemm-microkernel-tester.h", |
| 10626 | "src/xnnpack/AlignedAllocator.h", |
| 10627 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 10628 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10629 | ) |
| 10630 | |
| 10631 | xnnpack_unit_test( |
Marat Dukhan | e207b7b | 2020-05-28 16:27:42 -0700 | [diff] [blame] | 10632 | name = "f32_igemm_minmax_test", |
| 10633 | srcs = [ |
| 10634 | "test/f32-igemm-minmax.cc", |
| 10635 | "test/gemm-microkernel-tester.h", |
| 10636 | "src/xnnpack/AlignedAllocator.h", |
| 10637 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Zhi An Ng | 13b57dd | 2022-01-06 09:33:20 -0800 | [diff] [blame] | 10638 | deps = MICROKERNEL_TEST_DEPS + [ |
| 10639 | ":packing", |
| 10640 | ":jit", |
| 10641 | ], |
Marat Dukhan | e207b7b | 2020-05-28 16:27:42 -0700 | [diff] [blame] | 10642 | ) |
| 10643 | |
| 10644 | xnnpack_unit_test( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10645 | name = "f32_conv_hwc_test", |
| 10646 | srcs = [ |
| 10647 | "test/f32-conv-hwc.cc", |
| 10648 | "test/conv-hwc-microkernel-tester.h", |
| 10649 | "src/xnnpack/AlignedAllocator.h", |
| 10650 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 10651 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10652 | ) |
| 10653 | |
| 10654 | xnnpack_unit_test( |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 10655 | name = "f32_conv_hwc2chw_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10656 | srcs = [ |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 10657 | "test/f32-conv-hwc2chw.cc", |
| 10658 | "test/conv-hwc2chw-microkernel-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10659 | "src/xnnpack/AlignedAllocator.h", |
| 10660 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 10661 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10662 | ) |
| 10663 | |
| 10664 | xnnpack_unit_test( |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 10665 | name = "f32_dwconv_test", |
| 10666 | srcs = [ |
| 10667 | "test/f32-dwconv.cc", |
| 10668 | "test/dwconv-microkernel-tester.h", |
| 10669 | "src/xnnpack/AlignedAllocator.h", |
| 10670 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 10671 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 10672 | ) |
| 10673 | |
| 10674 | xnnpack_unit_test( |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 10675 | name = "f32_dwconv_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10676 | srcs = [ |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 10677 | "test/f32-dwconv-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10678 | "test/dwconv-microkernel-tester.h", |
| 10679 | "src/xnnpack/AlignedAllocator.h", |
| 10680 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 10681 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10682 | ) |
| 10683 | |
| 10684 | xnnpack_unit_test( |
Marat Dukhan | bf715f9 | 2020-10-23 20:17:00 -0700 | [diff] [blame] | 10685 | name = "f32_dwconv2d_chw_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10686 | srcs = [ |
Marat Dukhan | bf715f9 | 2020-10-23 20:17:00 -0700 | [diff] [blame] | 10687 | "test/f32-dwconv2d-chw.cc", |
| 10688 | "test/dwconv2d-microkernel-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10689 | "src/xnnpack/AlignedAllocator.h", |
| 10690 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 10691 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10692 | ) |
| 10693 | |
| 10694 | xnnpack_unit_test( |
Marat Dukhan | d77f77d | 2021-10-24 15:39:59 -0700 | [diff] [blame] | 10695 | name = "f32_f16_vcvt_test", |
| 10696 | srcs = [ |
| 10697 | "test/f32-f16-vcvt.cc", |
| 10698 | "test/vcvt-microkernel-tester.h", |
| 10699 | ] + MICROKERNEL_TEST_HDRS, |
| 10700 | deps = MICROKERNEL_TEST_DEPS, |
| 10701 | ) |
| 10702 | |
| 10703 | xnnpack_unit_test( |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 10704 | name = "f32_gavgpool_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10705 | srcs = [ |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 10706 | "test/f32-gavgpool-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10707 | "test/gavgpool-microkernel-tester.h", |
| 10708 | "src/xnnpack/AlignedAllocator.h", |
| 10709 | ] + MICROKERNEL_TEST_HDRS, |
| 10710 | deps = MICROKERNEL_TEST_DEPS, |
| 10711 | ) |
| 10712 | |
| 10713 | xnnpack_unit_test( |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 10714 | name = "f32_gavgpool_cw_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10715 | srcs = [ |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 10716 | "test/f32-gavgpool-cw.cc", |
| 10717 | "test/gavgpool-cw-microkernel-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10718 | "src/xnnpack/AlignedAllocator.h", |
| 10719 | ] + MICROKERNEL_TEST_HDRS, |
| 10720 | deps = MICROKERNEL_TEST_DEPS, |
| 10721 | ) |
| 10722 | |
| 10723 | xnnpack_unit_test( |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 10724 | name = "f32_gemm_test", |
| 10725 | srcs = [ |
| 10726 | "test/f32-gemm.cc", |
| 10727 | "test/gemm-microkernel-tester.h", |
| 10728 | "src/xnnpack/AlignedAllocator.h", |
| 10729 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Zhi An Ng | 13b57dd | 2022-01-06 09:33:20 -0800 | [diff] [blame] | 10730 | deps = MICROKERNEL_TEST_DEPS + [ |
| 10731 | ":packing", |
| 10732 | ":jit", |
| 10733 | ], |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 10734 | ) |
| 10735 | |
| 10736 | xnnpack_unit_test( |
Marat Dukhan | 467f636 | 2020-05-22 23:21:55 -0700 | [diff] [blame] | 10737 | name = "f32_gemm_relu_test", |
| 10738 | srcs = [ |
| 10739 | "test/f32-gemm-relu.cc", |
| 10740 | "test/gemm-microkernel-tester.h", |
| 10741 | "src/xnnpack/AlignedAllocator.h", |
| 10742 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 10743 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 467f636 | 2020-05-22 23:21:55 -0700 | [diff] [blame] | 10744 | ) |
| 10745 | |
| 10746 | xnnpack_unit_test( |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 10747 | name = "f32_gemm_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10748 | srcs = [ |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 10749 | "test/f32-gemm-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10750 | "test/gemm-microkernel-tester.h", |
| 10751 | "src/xnnpack/AlignedAllocator.h", |
| 10752 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Zhi An Ng | b43b47a | 2021-12-23 16:27:22 -0800 | [diff] [blame] | 10753 | deps = MICROKERNEL_TEST_DEPS + [ |
| 10754 | ":packing", |
| 10755 | ":jit", |
| 10756 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10757 | ) |
| 10758 | |
| 10759 | xnnpack_unit_test( |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 10760 | name = "f32_gemminc_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10761 | srcs = [ |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 10762 | "test/f32-gemminc-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10763 | "test/gemm-microkernel-tester.h", |
| 10764 | "src/xnnpack/AlignedAllocator.h", |
| 10765 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 10766 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10767 | ) |
| 10768 | |
| 10769 | xnnpack_unit_test( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 10770 | name = "f32_vhswish_test", |
Frank Barchard | b196659 | 2020-05-12 13:47:06 -0700 | [diff] [blame] | 10771 | srcs = [ |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 10772 | "test/f32-vhswish.cc", |
Marat Dukhan | 949b6e7 | 2021-05-13 11:21:06 -0700 | [diff] [blame] | 10773 | "test/vunary-microkernel-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10774 | ] + MICROKERNEL_TEST_HDRS, |
| 10775 | deps = MICROKERNEL_TEST_DEPS, |
| 10776 | ) |
| 10777 | |
| 10778 | xnnpack_unit_test( |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 10779 | name = "f32_maxpool_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10780 | srcs = [ |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 10781 | "test/f32-maxpool-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10782 | "test/maxpool-microkernel-tester.h", |
| 10783 | ] + MICROKERNEL_TEST_HDRS, |
| 10784 | deps = MICROKERNEL_TEST_DEPS, |
| 10785 | ) |
| 10786 | |
| 10787 | xnnpack_unit_test( |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 10788 | name = "f32_pavgpool_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10789 | srcs = [ |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 10790 | "test/f32-pavgpool-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10791 | "test/avgpool-microkernel-tester.h", |
| 10792 | "src/xnnpack/AlignedAllocator.h", |
| 10793 | ] + MICROKERNEL_TEST_HDRS, |
| 10794 | deps = MICROKERNEL_TEST_DEPS, |
| 10795 | ) |
| 10796 | |
| 10797 | xnnpack_unit_test( |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 10798 | name = "f32_ppmm_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10799 | srcs = [ |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 10800 | "test/f32-ppmm-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10801 | "test/gemm-microkernel-tester.h", |
| 10802 | "src/xnnpack/AlignedAllocator.h", |
| 10803 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 10804 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10805 | ) |
| 10806 | |
| 10807 | xnnpack_unit_test( |
Frank Barchard | b196659 | 2020-05-12 13:47:06 -0700 | [diff] [blame] | 10808 | name = "f16_prelu_test", |
| 10809 | srcs = [ |
| 10810 | "test/f16-prelu.cc", |
| 10811 | "test/prelu-microkernel-tester.h", |
| 10812 | "src/xnnpack/AlignedAllocator.h", |
| 10813 | ] + MICROKERNEL_TEST_HDRS, |
| 10814 | deps = MICROKERNEL_TEST_DEPS, |
| 10815 | ) |
| 10816 | |
| 10817 | xnnpack_unit_test( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10818 | name = "f32_prelu_test", |
| 10819 | srcs = [ |
| 10820 | "test/f32-prelu.cc", |
| 10821 | "test/prelu-microkernel-tester.h", |
| 10822 | "src/xnnpack/AlignedAllocator.h", |
| 10823 | ] + MICROKERNEL_TEST_HDRS, |
| 10824 | deps = MICROKERNEL_TEST_DEPS, |
| 10825 | ) |
| 10826 | |
| 10827 | xnnpack_unit_test( |
Marat Dukhan | fee66be | 2021-12-09 17:51:15 -0800 | [diff] [blame] | 10828 | name = "f32_qs8_vcvt_test", |
| 10829 | srcs = [ |
| 10830 | "test/f32-qs8-vcvt.cc", |
| 10831 | "test/vcvt-microkernel-tester.h", |
| 10832 | ] + MICROKERNEL_TEST_HDRS, |
| 10833 | deps = MICROKERNEL_TEST_DEPS, |
| 10834 | ) |
| 10835 | |
| 10836 | xnnpack_unit_test( |
| 10837 | name = "f32_qu8_vcvt_test", |
| 10838 | srcs = [ |
| 10839 | "test/f32-qu8-vcvt.cc", |
| 10840 | "test/vcvt-microkernel-tester.h", |
| 10841 | ] + MICROKERNEL_TEST_HDRS, |
| 10842 | deps = MICROKERNEL_TEST_DEPS, |
| 10843 | ) |
| 10844 | |
| 10845 | xnnpack_unit_test( |
Marat Dukhan | 9757953 | 2019-10-18 16:40:39 -0700 | [diff] [blame] | 10846 | name = "f32_raddexpminusmax_test", |
| 10847 | srcs = [ |
| 10848 | "test/f32-raddexpminusmax.cc", |
| 10849 | "test/raddexpminusmax-microkernel-tester.h", |
| 10850 | ] + MICROKERNEL_TEST_HDRS, |
| 10851 | deps = MICROKERNEL_TEST_DEPS, |
| 10852 | ) |
| 10853 | |
| 10854 | xnnpack_unit_test( |
Marat Dukhan | 6f8d4d3 | 2019-10-25 17:07:09 -0700 | [diff] [blame] | 10855 | name = "f32_raddextexp_test", |
| 10856 | srcs = [ |
| 10857 | "test/f32-raddextexp.cc", |
| 10858 | "test/raddextexp-microkernel-tester.h", |
| 10859 | ] + MICROKERNEL_TEST_HDRS, |
| 10860 | deps = MICROKERNEL_TEST_DEPS, |
| 10861 | ) |
| 10862 | |
| 10863 | xnnpack_unit_test( |
Marat Dukhan | 9757953 | 2019-10-18 16:40:39 -0700 | [diff] [blame] | 10864 | name = "f32_raddstoreexpminusmax_test", |
| 10865 | srcs = [ |
| 10866 | "test/f32-raddstoreexpminusmax.cc", |
| 10867 | "test/raddstoreexpminusmax-microkernel-tester.h", |
| 10868 | ] + MICROKERNEL_TEST_HDRS, |
| 10869 | deps = MICROKERNEL_TEST_DEPS, |
| 10870 | ) |
| 10871 | |
| 10872 | xnnpack_unit_test( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10873 | name = "f32_rmax_test", |
| 10874 | srcs = [ |
| 10875 | "test/f32-rmax.cc", |
| 10876 | "test/rmax-microkernel-tester.h", |
| 10877 | ] + MICROKERNEL_TEST_HDRS, |
| 10878 | deps = MICROKERNEL_TEST_DEPS, |
| 10879 | ) |
| 10880 | |
| 10881 | xnnpack_unit_test( |
Marat Dukhan | 355ab43 | 2020-04-09 19:01:52 -0700 | [diff] [blame] | 10882 | name = "f32_spmm_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10883 | srcs = [ |
Marat Dukhan | 355ab43 | 2020-04-09 19:01:52 -0700 | [diff] [blame] | 10884 | "test/f32-spmm-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10885 | "test/spmm-microkernel-tester.h", |
| 10886 | "src/xnnpack/AlignedAllocator.h", |
| 10887 | ] + MICROKERNEL_TEST_HDRS, |
| 10888 | deps = MICROKERNEL_TEST_DEPS, |
| 10889 | ) |
| 10890 | |
| 10891 | xnnpack_unit_test( |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 10892 | name = "f32_vabs_test", |
| 10893 | srcs = [ |
| 10894 | "test/f32-vabs.cc", |
| 10895 | "test/vunary-microkernel-tester.h", |
| 10896 | ] + MICROKERNEL_TEST_HDRS, |
| 10897 | deps = MICROKERNEL_TEST_DEPS, |
| 10898 | ) |
| 10899 | |
| 10900 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 10901 | name = "f32_vadd_test", |
| 10902 | srcs = [ |
| 10903 | "test/f32-vadd.cc", |
| 10904 | "test/vbinary-microkernel-tester.h", |
| 10905 | ] + MICROKERNEL_TEST_HDRS, |
| 10906 | deps = MICROKERNEL_TEST_DEPS, |
| 10907 | ) |
| 10908 | |
| 10909 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 10910 | name = "f32_vadd_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10911 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 10912 | "test/f32-vadd-minmax.cc", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 10913 | "test/vbinary-microkernel-tester.h", |
Marat Dukhan | c07cb7f | 2019-11-14 15:32:05 -0800 | [diff] [blame] | 10914 | ] + MICROKERNEL_TEST_HDRS, |
| 10915 | deps = MICROKERNEL_TEST_DEPS, |
| 10916 | ) |
| 10917 | |
| 10918 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 10919 | name = "f32_vadd_relu_test", |
| 10920 | srcs = [ |
| 10921 | "test/f32-vadd-relu.cc", |
| 10922 | "test/vbinary-microkernel-tester.h", |
| 10923 | ] + MICROKERNEL_TEST_HDRS, |
| 10924 | deps = MICROKERNEL_TEST_DEPS, |
| 10925 | ) |
| 10926 | |
| 10927 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 10928 | name = "f32_vaddc_test", |
| 10929 | srcs = [ |
| 10930 | "test/f32-vaddc.cc", |
| 10931 | "test/vbinaryc-microkernel-tester.h", |
| 10932 | ] + MICROKERNEL_TEST_HDRS, |
| 10933 | deps = MICROKERNEL_TEST_DEPS, |
| 10934 | ) |
| 10935 | |
| 10936 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 10937 | name = "f32_vaddc_minmax_test", |
Marat Dukhan | c07cb7f | 2019-11-14 15:32:05 -0800 | [diff] [blame] | 10938 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 10939 | "test/f32-vaddc-minmax.cc", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 10940 | "test/vbinaryc-microkernel-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10941 | ] + MICROKERNEL_TEST_HDRS, |
| 10942 | deps = MICROKERNEL_TEST_DEPS, |
| 10943 | ) |
| 10944 | |
| 10945 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 10946 | name = "f32_vaddc_relu_test", |
| 10947 | srcs = [ |
| 10948 | "test/f32-vaddc-relu.cc", |
| 10949 | "test/vbinaryc-microkernel-tester.h", |
| 10950 | ] + MICROKERNEL_TEST_HDRS, |
| 10951 | deps = MICROKERNEL_TEST_DEPS, |
| 10952 | ) |
| 10953 | |
| 10954 | xnnpack_unit_test( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 10955 | name = "f32_vclamp_test", |
| 10956 | srcs = [ |
| 10957 | "test/f32-vclamp.cc", |
Marat Dukhan | 60d3f24 | 2021-05-13 11:59:02 -0700 | [diff] [blame] | 10958 | "test/vunary-microkernel-tester.h", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 10959 | ] + MICROKERNEL_TEST_HDRS, |
| 10960 | deps = MICROKERNEL_TEST_DEPS, |
| 10961 | ) |
| 10962 | |
| 10963 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 10964 | name = "f32_vdiv_test", |
| 10965 | srcs = [ |
| 10966 | "test/f32-vdiv.cc", |
| 10967 | "test/vbinary-microkernel-tester.h", |
| 10968 | ] + MICROKERNEL_TEST_HDRS, |
| 10969 | deps = MICROKERNEL_TEST_DEPS, |
| 10970 | ) |
| 10971 | |
| 10972 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 10973 | name = "f32_vdiv_minmax_test", |
Marat Dukhan | 77ca630 | 2019-12-06 12:48:15 -0800 | [diff] [blame] | 10974 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 10975 | "test/f32-vdiv-minmax.cc", |
Marat Dukhan | 77ca630 | 2019-12-06 12:48:15 -0800 | [diff] [blame] | 10976 | "test/vbinary-microkernel-tester.h", |
| 10977 | ] + MICROKERNEL_TEST_HDRS, |
| 10978 | deps = MICROKERNEL_TEST_DEPS, |
| 10979 | ) |
| 10980 | |
| 10981 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 10982 | name = "f32_vdiv_relu_test", |
| 10983 | srcs = [ |
| 10984 | "test/f32-vdiv-relu.cc", |
| 10985 | "test/vbinary-microkernel-tester.h", |
| 10986 | ] + MICROKERNEL_TEST_HDRS, |
| 10987 | deps = MICROKERNEL_TEST_DEPS, |
| 10988 | ) |
| 10989 | |
| 10990 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 10991 | name = "f32_vdivc_test", |
| 10992 | srcs = [ |
| 10993 | "test/f32-vdivc.cc", |
| 10994 | "test/vbinaryc-microkernel-tester.h", |
| 10995 | ] + MICROKERNEL_TEST_HDRS, |
| 10996 | deps = MICROKERNEL_TEST_DEPS, |
| 10997 | ) |
| 10998 | |
| 10999 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 11000 | name = "f32_vdivc_minmax_test", |
Marat Dukhan | 77ca630 | 2019-12-06 12:48:15 -0800 | [diff] [blame] | 11001 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 11002 | "test/f32-vdivc-minmax.cc", |
Marat Dukhan | 77ca630 | 2019-12-06 12:48:15 -0800 | [diff] [blame] | 11003 | "test/vbinaryc-microkernel-tester.h", |
| 11004 | ] + MICROKERNEL_TEST_HDRS, |
| 11005 | deps = MICROKERNEL_TEST_DEPS, |
| 11006 | ) |
| 11007 | |
| 11008 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 11009 | name = "f32_vdivc_relu_test", |
| 11010 | srcs = [ |
| 11011 | "test/f32-vdivc-relu.cc", |
| 11012 | "test/vbinaryc-microkernel-tester.h", |
| 11013 | ] + MICROKERNEL_TEST_HDRS, |
| 11014 | deps = MICROKERNEL_TEST_DEPS, |
| 11015 | ) |
| 11016 | |
| 11017 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 11018 | name = "f32_vrdivc_test", |
| 11019 | srcs = [ |
| 11020 | "test/f32-vrdivc.cc", |
| 11021 | "test/vbinaryc-microkernel-tester.h", |
| 11022 | ] + MICROKERNEL_TEST_HDRS, |
| 11023 | deps = MICROKERNEL_TEST_DEPS, |
| 11024 | ) |
| 11025 | |
| 11026 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 11027 | name = "f32_vrdivc_minmax_test", |
Marat Dukhan | 77ca630 | 2019-12-06 12:48:15 -0800 | [diff] [blame] | 11028 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 11029 | "test/f32-vrdivc-minmax.cc", |
Marat Dukhan | 77ca630 | 2019-12-06 12:48:15 -0800 | [diff] [blame] | 11030 | "test/vbinaryc-microkernel-tester.h", |
| 11031 | ] + MICROKERNEL_TEST_HDRS, |
| 11032 | deps = MICROKERNEL_TEST_DEPS, |
| 11033 | ) |
| 11034 | |
| 11035 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 11036 | name = "f32_vrdivc_relu_test", |
| 11037 | srcs = [ |
| 11038 | "test/f32-vrdivc-relu.cc", |
| 11039 | "test/vbinaryc-microkernel-tester.h", |
| 11040 | ] + MICROKERNEL_TEST_HDRS, |
| 11041 | deps = MICROKERNEL_TEST_DEPS, |
| 11042 | ) |
| 11043 | |
| 11044 | xnnpack_unit_test( |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 11045 | name = "f32_velu_test", |
| 11046 | srcs = [ |
| 11047 | "test/f32-velu.cc", |
| 11048 | "test/vunary-microkernel-tester.h", |
| 11049 | ] + MICROKERNEL_TEST_HDRS, |
| 11050 | deps = MICROKERNEL_TEST_DEPS, |
| 11051 | ) |
| 11052 | |
| 11053 | xnnpack_unit_test( |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 11054 | name = "f32_vmax_test", |
| 11055 | srcs = [ |
| 11056 | "test/f32-vmax.cc", |
| 11057 | "test/vbinary-microkernel-tester.h", |
| 11058 | ] + MICROKERNEL_TEST_HDRS, |
| 11059 | deps = MICROKERNEL_TEST_DEPS, |
| 11060 | ) |
| 11061 | |
| 11062 | xnnpack_unit_test( |
| 11063 | name = "f32_vmaxc_test", |
| 11064 | srcs = [ |
| 11065 | "test/f32-vmaxc.cc", |
| 11066 | "test/vbinaryc-microkernel-tester.h", |
| 11067 | ] + MICROKERNEL_TEST_HDRS, |
| 11068 | deps = MICROKERNEL_TEST_DEPS, |
| 11069 | ) |
| 11070 | |
| 11071 | xnnpack_unit_test( |
| 11072 | name = "f32_vmin_test", |
| 11073 | srcs = [ |
| 11074 | "test/f32-vmin.cc", |
| 11075 | "test/vbinary-microkernel-tester.h", |
| 11076 | ] + MICROKERNEL_TEST_HDRS, |
| 11077 | deps = MICROKERNEL_TEST_DEPS, |
| 11078 | ) |
| 11079 | |
| 11080 | xnnpack_unit_test( |
| 11081 | name = "f32_vminc_test", |
| 11082 | srcs = [ |
| 11083 | "test/f32-vminc.cc", |
| 11084 | "test/vbinaryc-microkernel-tester.h", |
| 11085 | ] + MICROKERNEL_TEST_HDRS, |
| 11086 | deps = MICROKERNEL_TEST_DEPS, |
| 11087 | ) |
| 11088 | |
| 11089 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 11090 | name = "f32_vmul_test", |
| 11091 | srcs = [ |
| 11092 | "test/f32-vmul.cc", |
| 11093 | "test/vbinary-microkernel-tester.h", |
| 11094 | ] + MICROKERNEL_TEST_HDRS, |
| 11095 | deps = MICROKERNEL_TEST_DEPS, |
| 11096 | ) |
| 11097 | |
| 11098 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 11099 | name = "f32_vmul_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11100 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 11101 | "test/f32-vmul-minmax.cc", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 11102 | "test/vbinary-microkernel-tester.h", |
Marat Dukhan | c07cb7f | 2019-11-14 15:32:05 -0800 | [diff] [blame] | 11103 | ] + MICROKERNEL_TEST_HDRS, |
| 11104 | deps = MICROKERNEL_TEST_DEPS, |
| 11105 | ) |
| 11106 | |
| 11107 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 11108 | name = "f32_vmul_relu_test", |
| 11109 | srcs = [ |
| 11110 | "test/f32-vmul-relu.cc", |
| 11111 | "test/vbinary-microkernel-tester.h", |
| 11112 | ] + MICROKERNEL_TEST_HDRS, |
| 11113 | deps = MICROKERNEL_TEST_DEPS, |
| 11114 | ) |
| 11115 | |
| 11116 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 11117 | name = "f32_vmulc_test", |
| 11118 | srcs = [ |
| 11119 | "test/f32-vmulc.cc", |
| 11120 | "test/vbinaryc-microkernel-tester.h", |
| 11121 | ] + MICROKERNEL_TEST_HDRS, |
| 11122 | deps = MICROKERNEL_TEST_DEPS, |
| 11123 | ) |
| 11124 | |
| 11125 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 11126 | name = "f32_vmulc_minmax_test", |
Marat Dukhan | c07cb7f | 2019-11-14 15:32:05 -0800 | [diff] [blame] | 11127 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 11128 | "test/f32-vmulc-minmax.cc", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 11129 | "test/vbinaryc-microkernel-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11130 | ] + MICROKERNEL_TEST_HDRS, |
| 11131 | deps = MICROKERNEL_TEST_DEPS, |
| 11132 | ) |
| 11133 | |
| 11134 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 11135 | name = "f32_vmulc_relu_test", |
| 11136 | srcs = [ |
| 11137 | "test/f32-vmulc-relu.cc", |
| 11138 | "test/vbinaryc-microkernel-tester.h", |
| 11139 | ] + MICROKERNEL_TEST_HDRS, |
| 11140 | deps = MICROKERNEL_TEST_DEPS, |
| 11141 | ) |
| 11142 | |
| 11143 | xnnpack_unit_test( |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 11144 | name = "f32_vmulcaddc_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11145 | srcs = [ |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 11146 | "test/f32-vmulcaddc-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11147 | "test/vmulcaddc-microkernel-tester.h", |
| 11148 | "src/xnnpack/AlignedAllocator.h", |
| 11149 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 11150 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11151 | ) |
| 11152 | |
| 11153 | xnnpack_unit_test( |
Marat Dukhan | 8cc7efe | 2020-06-10 16:24:27 -0700 | [diff] [blame] | 11154 | name = "f32_vlrelu_test", |
| 11155 | srcs = [ |
| 11156 | "test/f32-vlrelu.cc", |
| 11157 | "test/vunary-microkernel-tester.h", |
| 11158 | ] + MICROKERNEL_TEST_HDRS, |
| 11159 | deps = MICROKERNEL_TEST_DEPS, |
| 11160 | ) |
| 11161 | |
| 11162 | xnnpack_unit_test( |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 11163 | name = "f32_vneg_test", |
| 11164 | srcs = [ |
| 11165 | "test/f32-vneg.cc", |
| 11166 | "test/vunary-microkernel-tester.h", |
| 11167 | ] + MICROKERNEL_TEST_HDRS, |
| 11168 | deps = MICROKERNEL_TEST_DEPS, |
| 11169 | ) |
| 11170 | |
| 11171 | xnnpack_unit_test( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 11172 | name = "f32_vrelu_test", |
| 11173 | srcs = [ |
| 11174 | "test/f32-vrelu.cc", |
| 11175 | "test/vunary-microkernel-tester.h", |
| 11176 | ] + MICROKERNEL_TEST_HDRS, |
| 11177 | deps = MICROKERNEL_TEST_DEPS, |
| 11178 | ) |
| 11179 | |
| 11180 | xnnpack_unit_test( |
Marat Dukhan | eecf8fd | 2020-06-09 08:59:37 -0700 | [diff] [blame] | 11181 | name = "f32_vrndne_test", |
| 11182 | srcs = [ |
| 11183 | "test/f32-vrndne.cc", |
| 11184 | "test/vunary-microkernel-tester.h", |
| 11185 | ] + MICROKERNEL_TEST_HDRS, |
| 11186 | deps = MICROKERNEL_TEST_DEPS, |
| 11187 | ) |
| 11188 | |
| 11189 | xnnpack_unit_test( |
| 11190 | name = "f32_vrndz_test", |
| 11191 | srcs = [ |
| 11192 | "test/f32-vrndz.cc", |
| 11193 | "test/vunary-microkernel-tester.h", |
| 11194 | ] + MICROKERNEL_TEST_HDRS, |
| 11195 | deps = MICROKERNEL_TEST_DEPS, |
| 11196 | ) |
| 11197 | |
| 11198 | xnnpack_unit_test( |
| 11199 | name = "f32_vrndu_test", |
| 11200 | srcs = [ |
| 11201 | "test/f32-vrndu.cc", |
| 11202 | "test/vunary-microkernel-tester.h", |
| 11203 | ] + MICROKERNEL_TEST_HDRS, |
| 11204 | deps = MICROKERNEL_TEST_DEPS, |
| 11205 | ) |
| 11206 | |
| 11207 | xnnpack_unit_test( |
| 11208 | name = "f32_vrndd_test", |
| 11209 | srcs = [ |
| 11210 | "test/f32-vrndd.cc", |
| 11211 | "test/vunary-microkernel-tester.h", |
| 11212 | ] + MICROKERNEL_TEST_HDRS, |
| 11213 | deps = MICROKERNEL_TEST_DEPS, |
| 11214 | ) |
| 11215 | |
| 11216 | xnnpack_unit_test( |
Marat Dukhan | 9757953 | 2019-10-18 16:40:39 -0700 | [diff] [blame] | 11217 | name = "f32_vscaleexpminusmax_test", |
| 11218 | srcs = [ |
| 11219 | "test/f32-vscaleexpminusmax.cc", |
| 11220 | "test/vscaleexpminusmax-microkernel-tester.h", |
| 11221 | ] + MICROKERNEL_TEST_HDRS, |
| 11222 | deps = MICROKERNEL_TEST_DEPS, |
| 11223 | ) |
| 11224 | |
| 11225 | xnnpack_unit_test( |
Marat Dukhan | 6f8d4d3 | 2019-10-25 17:07:09 -0700 | [diff] [blame] | 11226 | name = "f32_vscaleextexp_test", |
| 11227 | srcs = [ |
| 11228 | "test/f32-vscaleextexp.cc", |
| 11229 | "test/vscaleextexp-microkernel-tester.h", |
| 11230 | ] + MICROKERNEL_TEST_HDRS, |
| 11231 | deps = MICROKERNEL_TEST_DEPS, |
| 11232 | ) |
| 11233 | |
| 11234 | xnnpack_unit_test( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 11235 | name = "f32_vsigmoid_test", |
| 11236 | srcs = [ |
| 11237 | "test/f32-vsigmoid.cc", |
| 11238 | "test/vunary-microkernel-tester.h", |
| 11239 | ] + MICROKERNEL_TEST_HDRS, |
| 11240 | deps = MICROKERNEL_TEST_DEPS, |
| 11241 | ) |
| 11242 | |
| 11243 | xnnpack_unit_test( |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 11244 | name = "f32_vsqr_test", |
| 11245 | srcs = [ |
| 11246 | "test/f32-vsqr.cc", |
| 11247 | "test/vunary-microkernel-tester.h", |
| 11248 | ] + MICROKERNEL_TEST_HDRS, |
| 11249 | deps = MICROKERNEL_TEST_DEPS, |
| 11250 | ) |
| 11251 | |
| 11252 | xnnpack_unit_test( |
Marat Dukhan | 13bafb0 | 2020-06-05 00:43:11 -0700 | [diff] [blame] | 11253 | name = "f32_vsqrdiff_test", |
| 11254 | srcs = [ |
| 11255 | "test/f32-vsqrdiff.cc", |
| 11256 | "test/vbinary-microkernel-tester.h", |
| 11257 | ] + MICROKERNEL_TEST_HDRS, |
| 11258 | deps = MICROKERNEL_TEST_DEPS, |
| 11259 | ) |
| 11260 | |
| 11261 | xnnpack_unit_test( |
| 11262 | name = "f32_vsqrdiffc_test", |
| 11263 | srcs = [ |
| 11264 | "test/f32-vsqrdiffc.cc", |
| 11265 | "test/vbinaryc-microkernel-tester.h", |
| 11266 | ] + MICROKERNEL_TEST_HDRS, |
| 11267 | deps = MICROKERNEL_TEST_DEPS, |
| 11268 | ) |
| 11269 | |
| 11270 | xnnpack_unit_test( |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 11271 | name = "f32_vsqrt_test", |
| 11272 | srcs = [ |
| 11273 | "test/f32-vsqrt.cc", |
| 11274 | "test/vunary-microkernel-tester.h", |
| 11275 | ] + MICROKERNEL_TEST_HDRS, |
| 11276 | deps = MICROKERNEL_TEST_DEPS, |
| 11277 | ) |
| 11278 | |
| 11279 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 11280 | name = "f32_vsub_test", |
| 11281 | srcs = [ |
| 11282 | "test/f32-vsub.cc", |
| 11283 | "test/vbinary-microkernel-tester.h", |
| 11284 | ] + MICROKERNEL_TEST_HDRS, |
| 11285 | deps = MICROKERNEL_TEST_DEPS, |
| 11286 | ) |
| 11287 | |
| 11288 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 11289 | name = "f32_vsub_minmax_test", |
Marat Dukhan | 9757953 | 2019-10-18 16:40:39 -0700 | [diff] [blame] | 11290 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 11291 | "test/f32-vsub-minmax.cc", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 11292 | "test/vbinary-microkernel-tester.h", |
Marat Dukhan | c07cb7f | 2019-11-14 15:32:05 -0800 | [diff] [blame] | 11293 | ] + MICROKERNEL_TEST_HDRS, |
| 11294 | deps = MICROKERNEL_TEST_DEPS, |
| 11295 | ) |
| 11296 | |
| 11297 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 11298 | name = "f32_vsub_relu_test", |
| 11299 | srcs = [ |
| 11300 | "test/f32-vsub-relu.cc", |
| 11301 | "test/vbinary-microkernel-tester.h", |
| 11302 | ] + MICROKERNEL_TEST_HDRS, |
| 11303 | deps = MICROKERNEL_TEST_DEPS, |
| 11304 | ) |
| 11305 | |
| 11306 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 11307 | name = "f32_vsubc_test", |
| 11308 | srcs = [ |
| 11309 | "test/f32-vsubc.cc", |
| 11310 | "test/vbinaryc-microkernel-tester.h", |
| 11311 | ] + MICROKERNEL_TEST_HDRS, |
| 11312 | deps = MICROKERNEL_TEST_DEPS, |
| 11313 | ) |
| 11314 | |
| 11315 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 11316 | name = "f32_vsubc_minmax_test", |
Marat Dukhan | c07cb7f | 2019-11-14 15:32:05 -0800 | [diff] [blame] | 11317 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 11318 | "test/f32-vsubc-minmax.cc", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 11319 | "test/vbinaryc-microkernel-tester.h", |
Marat Dukhan | c07cb7f | 2019-11-14 15:32:05 -0800 | [diff] [blame] | 11320 | ] + MICROKERNEL_TEST_HDRS, |
| 11321 | deps = MICROKERNEL_TEST_DEPS, |
| 11322 | ) |
| 11323 | |
| 11324 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 11325 | name = "f32_vsubc_relu_test", |
| 11326 | srcs = [ |
| 11327 | "test/f32-vsubc-relu.cc", |
| 11328 | "test/vbinaryc-microkernel-tester.h", |
| 11329 | ] + MICROKERNEL_TEST_HDRS, |
| 11330 | deps = MICROKERNEL_TEST_DEPS, |
| 11331 | ) |
| 11332 | |
| 11333 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 11334 | name = "f32_vrsubc_test", |
| 11335 | srcs = [ |
| 11336 | "test/f32-vrsubc.cc", |
| 11337 | "test/vbinaryc-microkernel-tester.h", |
| 11338 | ] + MICROKERNEL_TEST_HDRS, |
| 11339 | deps = MICROKERNEL_TEST_DEPS, |
| 11340 | ) |
| 11341 | |
| 11342 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 11343 | name = "f32_vrsubc_minmax_test", |
Marat Dukhan | c07cb7f | 2019-11-14 15:32:05 -0800 | [diff] [blame] | 11344 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 11345 | "test/f32-vrsubc-minmax.cc", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 11346 | "test/vbinaryc-microkernel-tester.h", |
Marat Dukhan | 9757953 | 2019-10-18 16:40:39 -0700 | [diff] [blame] | 11347 | ] + MICROKERNEL_TEST_HDRS, |
| 11348 | deps = MICROKERNEL_TEST_DEPS, |
| 11349 | ) |
| 11350 | |
| 11351 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 11352 | name = "f32_vrsubc_relu_test", |
| 11353 | srcs = [ |
| 11354 | "test/f32-vrsubc-relu.cc", |
| 11355 | "test/vbinaryc-microkernel-tester.h", |
| 11356 | ] + MICROKERNEL_TEST_HDRS, |
| 11357 | deps = MICROKERNEL_TEST_DEPS, |
| 11358 | ) |
| 11359 | |
| 11360 | xnnpack_unit_test( |
Marat Dukhan | 8228689 | 2021-06-04 17:27:27 -0700 | [diff] [blame] | 11361 | name = "qc8_dwconv_minmax_fp32_test", |
| 11362 | timeout = "moderate", |
| 11363 | srcs = [ |
| 11364 | "test/qc8-dwconv-minmax-fp32.cc", |
| 11365 | "test/dwconv-microkernel-tester.h", |
| 11366 | "src/xnnpack/AlignedAllocator.h", |
| 11367 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Alan Kelly | 6621058 | 2021-11-23 00:57:36 -0800 | [diff] [blame] | 11368 | shard_count = 10, |
Marat Dukhan | 8228689 | 2021-06-04 17:27:27 -0700 | [diff] [blame] | 11369 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 11370 | ) |
| 11371 | |
| 11372 | xnnpack_unit_test( |
Marat Dukhan | 0b04374 | 2021-06-02 18:29:11 -0700 | [diff] [blame] | 11373 | name = "qc8_gemm_minmax_fp32_test", |
| 11374 | timeout = "moderate", |
| 11375 | srcs = [ |
| 11376 | "test/qc8-gemm-minmax-fp32.cc", |
Zhi An Ng | 49d94ca | 2022-01-07 15:03:05 -0800 | [diff] [blame] | 11377 | "test/qc8-gemm-minmax-fp32-c.cc", |
Marat Dukhan | 0b04374 | 2021-06-02 18:29:11 -0700 | [diff] [blame] | 11378 | "test/gemm-microkernel-tester.h", |
| 11379 | "src/xnnpack/AlignedAllocator.h", |
| 11380 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Alan Kelly | 6621058 | 2021-11-23 00:57:36 -0800 | [diff] [blame] | 11381 | shard_count = 10, |
Zhi An Ng | 16b734c | 2022-01-06 13:54:40 -0800 | [diff] [blame] | 11382 | deps = MICROKERNEL_TEST_DEPS + [ |
| 11383 | ":packing", |
| 11384 | ":jit", |
| 11385 | ], |
Marat Dukhan | 0b04374 | 2021-06-02 18:29:11 -0700 | [diff] [blame] | 11386 | ) |
| 11387 | |
| 11388 | xnnpack_unit_test( |
Marat Dukhan | e06c813 | 2021-06-03 08:59:11 -0700 | [diff] [blame] | 11389 | name = "qc8_igemm_minmax_fp32_test", |
| 11390 | timeout = "moderate", |
| 11391 | srcs = [ |
| 11392 | "test/qc8-igemm-minmax-fp32.cc", |
Zhi An Ng | bf72b54 | 2022-01-07 15:47:35 -0800 | [diff] [blame] | 11393 | "test/qc8-igemm-minmax-fp32-c.cc", |
Marat Dukhan | e06c813 | 2021-06-03 08:59:11 -0700 | [diff] [blame] | 11394 | "test/gemm-microkernel-tester.h", |
| 11395 | "src/xnnpack/AlignedAllocator.h", |
| 11396 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Alan Kelly | 6621058 | 2021-11-23 00:57:36 -0800 | [diff] [blame] | 11397 | shard_count = 10, |
Zhi An Ng | 16b734c | 2022-01-06 13:54:40 -0800 | [diff] [blame] | 11398 | deps = MICROKERNEL_TEST_DEPS + [ |
| 11399 | ":packing", |
| 11400 | ":jit", |
| 11401 | ], |
Marat Dukhan | e06c813 | 2021-06-03 08:59:11 -0700 | [diff] [blame] | 11402 | ) |
| 11403 | |
| 11404 | xnnpack_unit_test( |
Marat Dukhan | be18f5c | 2021-07-16 18:46:39 -0700 | [diff] [blame] | 11405 | name = "qs8_dwconv_minmax_fp32_test", |
| 11406 | srcs = [ |
| 11407 | "test/qs8-dwconv-minmax-fp32.cc", |
| 11408 | "test/dwconv-microkernel-tester.h", |
| 11409 | "src/xnnpack/AlignedAllocator.h", |
| 11410 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Alan Kelly | 6621058 | 2021-11-23 00:57:36 -0800 | [diff] [blame] | 11411 | shard_count = 10, |
Marat Dukhan | be18f5c | 2021-07-16 18:46:39 -0700 | [diff] [blame] | 11412 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 11413 | ) |
| 11414 | |
| 11415 | xnnpack_unit_test( |
Marat Dukhan | be18f5c | 2021-07-16 18:46:39 -0700 | [diff] [blame] | 11416 | name = "qs8_dwconv_minmax_rndnu_test", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 11417 | srcs = [ |
Marat Dukhan | be18f5c | 2021-07-16 18:46:39 -0700 | [diff] [blame] | 11418 | "test/qs8-dwconv-minmax-rndnu.cc", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 11419 | "test/dwconv-microkernel-tester.h", |
| 11420 | "src/xnnpack/AlignedAllocator.h", |
| 11421 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 11422 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 11423 | ) |
| 11424 | |
| 11425 | xnnpack_unit_test( |
Marat Dukhan | fee66be | 2021-12-09 17:51:15 -0800 | [diff] [blame] | 11426 | name = "qs8_f32_vcvt_test", |
| 11427 | srcs = [ |
| 11428 | "test/qs8-f32-vcvt.cc", |
| 11429 | "test/vcvt-microkernel-tester.h", |
| 11430 | ] + MICROKERNEL_TEST_HDRS, |
| 11431 | deps = MICROKERNEL_TEST_DEPS, |
| 11432 | ) |
| 11433 | |
| 11434 | xnnpack_unit_test( |
Marat Dukhan | 4ed53f4 | 2020-08-06 01:12:55 -0700 | [diff] [blame] | 11435 | name = "qs8_gavgpool_minmax_test", |
| 11436 | srcs = [ |
| 11437 | "test/qs8-gavgpool-minmax.cc", |
| 11438 | "test/gavgpool-microkernel-tester.h", |
| 11439 | "src/xnnpack/AlignedAllocator.h", |
| 11440 | ] + MICROKERNEL_TEST_HDRS, |
| 11441 | deps = MICROKERNEL_TEST_DEPS, |
| 11442 | ) |
| 11443 | |
| 11444 | xnnpack_unit_test( |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 11445 | name = "qs8_gemm_minmax_fp32_test", |
| 11446 | timeout = "moderate", |
| 11447 | srcs = [ |
| 11448 | "test/qs8-gemm-minmax-fp32.cc", |
| 11449 | "test/gemm-microkernel-tester.h", |
| 11450 | "src/xnnpack/AlignedAllocator.h", |
| 11451 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Alan Kelly | 6621058 | 2021-11-23 00:57:36 -0800 | [diff] [blame] | 11452 | shard_count = 10, |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 11453 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 11454 | ) |
| 11455 | |
| 11456 | xnnpack_unit_test( |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 11457 | name = "qs8_gemm_minmax_rndnu_test", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 11458 | timeout = "moderate", |
| 11459 | srcs = [ |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 11460 | "test/qs8-gemm-minmax-rndnu.cc", |
Zhi An Ng | 0e0f726 | 2022-01-07 11:03:34 -0800 | [diff] [blame] | 11461 | "test/qs8-gemm-minmax-rndnu-c2.cc", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 11462 | "test/gemm-microkernel-tester.h", |
| 11463 | "src/xnnpack/AlignedAllocator.h", |
| 11464 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Zhi An Ng | 13b57dd | 2022-01-06 09:33:20 -0800 | [diff] [blame] | 11465 | deps = MICROKERNEL_TEST_DEPS + [ |
| 11466 | ":packing", |
| 11467 | ":jit", |
| 11468 | ], |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 11469 | ) |
| 11470 | |
| 11471 | xnnpack_unit_test( |
| 11472 | name = "qs8_igemm_minmax_fp32_test", |
| 11473 | timeout = "moderate", |
| 11474 | srcs = [ |
| 11475 | "test/qs8-igemm-minmax-fp32.cc", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 11476 | "test/gemm-microkernel-tester.h", |
| 11477 | "src/xnnpack/AlignedAllocator.h", |
| 11478 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Alan Kelly | 6621058 | 2021-11-23 00:57:36 -0800 | [diff] [blame] | 11479 | shard_count = 10, |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 11480 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 11481 | ) |
| 11482 | |
| 11483 | xnnpack_unit_test( |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 11484 | name = "qs8_igemm_minmax_rndnu_test", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 11485 | timeout = "moderate", |
| 11486 | srcs = [ |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 11487 | "test/qs8-igemm-minmax-rndnu.cc", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 11488 | "test/gemm-microkernel-tester.h", |
| 11489 | "src/xnnpack/AlignedAllocator.h", |
| 11490 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Zhi An Ng | 13b57dd | 2022-01-06 09:33:20 -0800 | [diff] [blame] | 11491 | deps = MICROKERNEL_TEST_DEPS + [ |
| 11492 | ":packing", |
| 11493 | ":jit", |
| 11494 | ], |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 11495 | ) |
| 11496 | |
| 11497 | xnnpack_unit_test( |
Marat Dukhan | f948068 | 2020-07-31 14:50:24 -0700 | [diff] [blame] | 11498 | name = "qs8_requantization_test", |
| 11499 | srcs = [ |
| 11500 | "src/xnnpack/requantization-stubs.h", |
| 11501 | "test/qs8-requantization.cc", |
| 11502 | "test/requantization-tester.h", |
| 11503 | ] + MICROKERNEL_TEST_HDRS, |
| 11504 | deps = MICROKERNEL_TEST_DEPS, |
| 11505 | ) |
| 11506 | |
| 11507 | xnnpack_unit_test( |
Marat Dukhan | d9f3ad4 | 2020-08-10 12:30:58 -0700 | [diff] [blame] | 11508 | name = "qs8_vadd_minmax_test", |
| 11509 | srcs = [ |
| 11510 | "test/qs8-vadd-minmax.cc", |
| 11511 | "test/vadd-microkernel-tester.h", |
| 11512 | ] + MICROKERNEL_TEST_HDRS, |
| 11513 | deps = MICROKERNEL_TEST_DEPS, |
| 11514 | ) |
| 11515 | |
| 11516 | xnnpack_unit_test( |
Marat Dukhan | 0270d9f | 2020-08-11 00:56:46 -0700 | [diff] [blame] | 11517 | name = "qs8_vaddc_minmax_test", |
| 11518 | srcs = [ |
| 11519 | "test/qs8-vaddc-minmax.cc", |
| 11520 | "test/vaddc-microkernel-tester.h", |
| 11521 | ] + MICROKERNEL_TEST_HDRS, |
| 11522 | deps = MICROKERNEL_TEST_DEPS, |
| 11523 | ) |
| 11524 | |
| 11525 | xnnpack_unit_test( |
Marat Dukhan | a212eac | 2021-08-02 09:58:04 -0700 | [diff] [blame] | 11526 | name = "qs8_vmul_minmax_fp32_test", |
| 11527 | srcs = [ |
| 11528 | "test/qs8-vmul-minmax-fp32.cc", |
| 11529 | "test/vmul-microkernel-tester.h", |
| 11530 | ] + MICROKERNEL_TEST_HDRS, |
| 11531 | deps = MICROKERNEL_TEST_DEPS, |
| 11532 | ) |
| 11533 | |
| 11534 | xnnpack_unit_test( |
| 11535 | name = "qs8_vmulc_minmax_fp32_test", |
| 11536 | srcs = [ |
| 11537 | "test/qs8-vmulc-minmax-fp32.cc", |
| 11538 | "test/vmulc-microkernel-tester.h", |
| 11539 | ] + MICROKERNEL_TEST_HDRS, |
| 11540 | deps = MICROKERNEL_TEST_DEPS, |
| 11541 | ) |
| 11542 | |
| 11543 | xnnpack_unit_test( |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 11544 | name = "qu8_avgpool_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11545 | srcs = [ |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 11546 | "test/qu8-avgpool-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11547 | "test/avgpool-microkernel-tester.h", |
| 11548 | "src/xnnpack/AlignedAllocator.h", |
| 11549 | ] + MICROKERNEL_TEST_HDRS, |
| 11550 | deps = MICROKERNEL_TEST_DEPS, |
| 11551 | ) |
| 11552 | |
| 11553 | xnnpack_unit_test( |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 11554 | name = "qu8_dwconv_minmax_fp32_test", |
| 11555 | srcs = [ |
| 11556 | "test/qu8-dwconv-minmax-fp32.cc", |
| 11557 | "test/dwconv-microkernel-tester.h", |
| 11558 | "src/xnnpack/AlignedAllocator.h", |
| 11559 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 11560 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 11561 | ) |
| 11562 | |
| 11563 | xnnpack_unit_test( |
Marat Dukhan | 73a899a | 2021-07-27 00:10:38 -0700 | [diff] [blame] | 11564 | name = "qu8_dwconv_minmax_rndnu_test", |
| 11565 | srcs = [ |
| 11566 | "test/qu8-dwconv-minmax-rndnu.cc", |
| 11567 | "test/dwconv-microkernel-tester.h", |
| 11568 | "src/xnnpack/AlignedAllocator.h", |
| 11569 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 11570 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 11571 | ) |
| 11572 | |
| 11573 | xnnpack_unit_test( |
Marat Dukhan | fee66be | 2021-12-09 17:51:15 -0800 | [diff] [blame] | 11574 | name = "qu8_f32_vcvt_test", |
| 11575 | srcs = [ |
| 11576 | "test/qu8-f32-vcvt.cc", |
| 11577 | "test/vcvt-microkernel-tester.h", |
| 11578 | ] + MICROKERNEL_TEST_HDRS, |
| 11579 | deps = MICROKERNEL_TEST_DEPS, |
| 11580 | ) |
| 11581 | |
| 11582 | xnnpack_unit_test( |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 11583 | name = "qu8_gavgpool_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11584 | srcs = [ |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 11585 | "test/qu8-gavgpool-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11586 | "test/gavgpool-microkernel-tester.h", |
| 11587 | "src/xnnpack/AlignedAllocator.h", |
| 11588 | ] + MICROKERNEL_TEST_HDRS, |
| 11589 | deps = MICROKERNEL_TEST_DEPS, |
| 11590 | ) |
| 11591 | |
| 11592 | xnnpack_unit_test( |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 11593 | name = "qu8_gemm_minmax_fp32_test", |
| 11594 | srcs = [ |
| 11595 | "test/qu8-gemm-minmax-fp32.cc", |
| 11596 | "test/gemm-microkernel-tester.h", |
| 11597 | "src/xnnpack/AlignedAllocator.h", |
| 11598 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Alan Kelly | 6621058 | 2021-11-23 00:57:36 -0800 | [diff] [blame] | 11599 | shard_count = 10, |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 11600 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 11601 | ) |
| 11602 | |
| 11603 | xnnpack_unit_test( |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 11604 | name = "qu8_gemm_minmax_rndnu_test", |
| 11605 | srcs = [ |
| 11606 | "test/qu8-gemm-minmax-rndnu.cc", |
| 11607 | "test/gemm-microkernel-tester.h", |
| 11608 | "src/xnnpack/AlignedAllocator.h", |
| 11609 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 11610 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 11611 | ) |
| 11612 | |
| 11613 | xnnpack_unit_test( |
| 11614 | name = "qu8_igemm_minmax_fp32_test", |
| 11615 | srcs = [ |
| 11616 | "test/qu8-igemm-minmax-fp32.cc", |
| 11617 | "test/gemm-microkernel-tester.h", |
| 11618 | "src/xnnpack/AlignedAllocator.h", |
| 11619 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Alan Kelly | 6621058 | 2021-11-23 00:57:36 -0800 | [diff] [blame] | 11620 | shard_count = 10, |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 11621 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 11622 | ) |
| 11623 | |
| 11624 | xnnpack_unit_test( |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 11625 | name = "qu8_igemm_minmax_rndnu_test", |
| 11626 | srcs = [ |
| 11627 | "test/qu8-igemm-minmax-rndnu.cc", |
| 11628 | "test/gemm-microkernel-tester.h", |
| 11629 | "src/xnnpack/AlignedAllocator.h", |
| 11630 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 11631 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 11632 | ) |
| 11633 | |
| 11634 | xnnpack_unit_test( |
Marat Dukhan | 5b69f8b | 2020-07-24 15:26:48 -0700 | [diff] [blame] | 11635 | name = "qu8_requantization_test", |
| 11636 | srcs = [ |
| 11637 | "src/xnnpack/requantization-stubs.h", |
| 11638 | "test/qu8-requantization.cc", |
| 11639 | "test/requantization-tester.h", |
| 11640 | ] + MICROKERNEL_TEST_HDRS, |
| 11641 | deps = MICROKERNEL_TEST_DEPS, |
| 11642 | ) |
| 11643 | |
| 11644 | xnnpack_unit_test( |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 11645 | name = "qu8_vadd_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11646 | srcs = [ |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 11647 | "test/qu8-vadd-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11648 | "test/vadd-microkernel-tester.h", |
| 11649 | ] + MICROKERNEL_TEST_HDRS, |
| 11650 | deps = MICROKERNEL_TEST_DEPS, |
| 11651 | ) |
| 11652 | |
| 11653 | xnnpack_unit_test( |
Marat Dukhan | 76e78c8 | 2021-07-20 21:11:23 -0700 | [diff] [blame] | 11654 | name = "qu8_vaddc_minmax_test", |
| 11655 | srcs = [ |
| 11656 | "test/qu8-vaddc-minmax.cc", |
| 11657 | "test/vaddc-microkernel-tester.h", |
| 11658 | ] + MICROKERNEL_TEST_HDRS, |
| 11659 | deps = MICROKERNEL_TEST_DEPS, |
| 11660 | ) |
| 11661 | |
| 11662 | xnnpack_unit_test( |
Marat Dukhan | a212eac | 2021-08-02 09:58:04 -0700 | [diff] [blame] | 11663 | name = "qu8_vmul_minmax_fp32_test", |
| 11664 | srcs = [ |
| 11665 | "test/qu8-vmul-minmax-fp32.cc", |
| 11666 | "test/vmul-microkernel-tester.h", |
| 11667 | ] + MICROKERNEL_TEST_HDRS, |
| 11668 | deps = MICROKERNEL_TEST_DEPS, |
| 11669 | ) |
| 11670 | |
| 11671 | xnnpack_unit_test( |
| 11672 | name = "qu8_vmulc_minmax_fp32_test", |
| 11673 | srcs = [ |
| 11674 | "test/qu8-vmulc-minmax-fp32.cc", |
| 11675 | "test/vmulc-microkernel-tester.h", |
| 11676 | ] + MICROKERNEL_TEST_HDRS, |
| 11677 | deps = MICROKERNEL_TEST_DEPS, |
| 11678 | ) |
| 11679 | |
| 11680 | xnnpack_unit_test( |
Marat Dukhan | cdb42a5 | 2021-11-22 20:09:32 -0800 | [diff] [blame] | 11681 | name = "s8_ibilinear_test", |
| 11682 | srcs = [ |
| 11683 | "test/s8-ibilinear.cc", |
| 11684 | "test/ibilinear-microkernel-tester.h", |
| 11685 | "src/xnnpack/AlignedAllocator.h", |
| 11686 | ] + MICROKERNEL_TEST_HDRS, |
| 11687 | deps = MICROKERNEL_TEST_DEPS, |
| 11688 | ) |
| 11689 | |
| 11690 | xnnpack_unit_test( |
Marat Dukhan | 2314753 | 2021-08-16 07:26:56 -0700 | [diff] [blame] | 11691 | name = "s8_maxpool_minmax_test", |
| 11692 | srcs = [ |
| 11693 | "test/s8-maxpool-minmax.cc", |
| 11694 | "test/maxpool-microkernel-tester.h", |
| 11695 | ] + MICROKERNEL_TEST_HDRS, |
| 11696 | deps = MICROKERNEL_TEST_DEPS, |
| 11697 | ) |
| 11698 | |
| 11699 | xnnpack_unit_test( |
Marat Dukhan | e79acb7 | 2021-08-16 19:03:53 -0700 | [diff] [blame] | 11700 | name = "s8_vclamp_test", |
| 11701 | srcs = [ |
| 11702 | "test/s8-vclamp.cc", |
| 11703 | "test/vunary-microkernel-tester.h", |
| 11704 | ] + MICROKERNEL_TEST_HDRS, |
| 11705 | deps = MICROKERNEL_TEST_DEPS, |
| 11706 | ) |
| 11707 | |
| 11708 | xnnpack_unit_test( |
Marat Dukhan | cdb42a5 | 2021-11-22 20:09:32 -0800 | [diff] [blame] | 11709 | name = "u8_ibilinear_test", |
| 11710 | srcs = [ |
| 11711 | "test/u8-ibilinear.cc", |
| 11712 | "test/ibilinear-microkernel-tester.h", |
| 11713 | "src/xnnpack/AlignedAllocator.h", |
| 11714 | ] + MICROKERNEL_TEST_HDRS, |
| 11715 | deps = MICROKERNEL_TEST_DEPS, |
| 11716 | ) |
| 11717 | |
| 11718 | xnnpack_unit_test( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11719 | name = "u8_lut32norm_test", |
| 11720 | srcs = [ |
| 11721 | "test/u8-lut32norm.cc", |
| 11722 | "test/lut-norm-microkernel-tester.h", |
| 11723 | ] + MICROKERNEL_TEST_HDRS, |
| 11724 | deps = MICROKERNEL_TEST_DEPS, |
| 11725 | ) |
| 11726 | |
| 11727 | xnnpack_unit_test( |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 11728 | name = "u8_maxpool_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11729 | srcs = [ |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 11730 | "test/u8-maxpool-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11731 | "test/maxpool-microkernel-tester.h", |
| 11732 | ] + MICROKERNEL_TEST_HDRS, |
| 11733 | deps = MICROKERNEL_TEST_DEPS, |
| 11734 | ) |
| 11735 | |
| 11736 | xnnpack_unit_test( |
| 11737 | name = "u8_rmax_test", |
| 11738 | srcs = [ |
| 11739 | "test/u8-rmax.cc", |
| 11740 | "test/rmax-microkernel-tester.h", |
| 11741 | ] + MICROKERNEL_TEST_HDRS, |
| 11742 | deps = MICROKERNEL_TEST_DEPS, |
| 11743 | ) |
| 11744 | |
| 11745 | xnnpack_unit_test( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 11746 | name = "u8_vclamp_test", |
| 11747 | srcs = [ |
| 11748 | "test/u8-vclamp.cc", |
Marat Dukhan | a6c0516 | 2021-05-13 16:52:02 -0700 | [diff] [blame] | 11749 | "test/vunary-microkernel-tester.h", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 11750 | ] + MICROKERNEL_TEST_HDRS, |
| 11751 | deps = MICROKERNEL_TEST_DEPS, |
| 11752 | ) |
| 11753 | |
| 11754 | xnnpack_unit_test( |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 11755 | name = "x8_lut_test", |
Yury Kartynnik | e784186 | 2020-11-04 18:22:18 -0800 | [diff] [blame] | 11756 | srcs = [ |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 11757 | "test/x8-lut.cc", |
| 11758 | "test/lut-microkernel-tester.h", |
Yury Kartynnik | e784186 | 2020-11-04 18:22:18 -0800 | [diff] [blame] | 11759 | ] + MICROKERNEL_TEST_HDRS, |
| 11760 | deps = MICROKERNEL_TEST_DEPS, |
| 11761 | ) |
| 11762 | |
| 11763 | xnnpack_unit_test( |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 11764 | name = "x8_zip_test", |
Marat Dukhan | 3bb3bfc | 2020-05-19 17:42:46 -0700 | [diff] [blame] | 11765 | srcs = [ |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 11766 | "test/x8-zip.cc", |
| 11767 | "test/zip-microkernel-tester.h", |
| 11768 | ] + MICROKERNEL_TEST_HDRS, |
| 11769 | deps = MICROKERNEL_TEST_DEPS, |
| 11770 | ) |
| 11771 | |
| 11772 | xnnpack_unit_test( |
| 11773 | name = "x32_depthtospace2d_chw2hwc_test", |
| 11774 | srcs = [ |
| 11775 | "test/x32-depthtospace2d-chw2hwc.cc", |
| 11776 | "test/depthtospace-microkernel-tester.h", |
Marat Dukhan | 3bb3bfc | 2020-05-19 17:42:46 -0700 | [diff] [blame] | 11777 | ] + MICROKERNEL_TEST_HDRS, |
| 11778 | deps = MICROKERNEL_TEST_DEPS, |
| 11779 | ) |
| 11780 | |
| 11781 | xnnpack_unit_test( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11782 | name = "x32_packx_test", |
| 11783 | srcs = [ |
| 11784 | "test/x32-packx.cc", |
| 11785 | "test/pack-microkernel-tester.h", |
| 11786 | "src/xnnpack/AlignedAllocator.h", |
| 11787 | ] + MICROKERNEL_TEST_HDRS, |
| 11788 | deps = MICROKERNEL_TEST_DEPS, |
| 11789 | ) |
| 11790 | |
| 11791 | xnnpack_unit_test( |
Alan Kelly | 1945f0b | 2021-12-24 01:26:45 -0800 | [diff] [blame] | 11792 | name = "x16_transpose_test", |
| 11793 | srcs = [ |
| 11794 | "test/x16-transpose.cc", |
| 11795 | "test/transpose-microkernel-tester.h", |
| 11796 | ] + MICROKERNEL_TEST_HDRS, |
| 11797 | deps = MICROKERNEL_TEST_DEPS, |
| 11798 | ) |
| 11799 | |
| 11800 | xnnpack_unit_test( |
Alan Kelly | fda06cb | 2021-12-15 03:30:32 -0800 | [diff] [blame] | 11801 | name = "x32_transpose_test", |
| 11802 | srcs = [ |
| 11803 | "test/x32-transpose.cc", |
| 11804 | "test/transpose-microkernel-tester.h", |
| 11805 | ] + MICROKERNEL_TEST_HDRS, |
| 11806 | deps = MICROKERNEL_TEST_DEPS, |
| 11807 | ) |
| 11808 | |
| 11809 | xnnpack_unit_test( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11810 | name = "x32_unpool_test", |
| 11811 | srcs = [ |
| 11812 | "test/x32-unpool.cc", |
| 11813 | "test/unpool-microkernel-tester.h", |
| 11814 | ] + MICROKERNEL_TEST_HDRS, |
| 11815 | deps = MICROKERNEL_TEST_DEPS, |
| 11816 | ) |
| 11817 | |
| 11818 | xnnpack_unit_test( |
| 11819 | name = "x32_zip_test", |
| 11820 | srcs = [ |
| 11821 | "test/x32-zip.cc", |
| 11822 | "test/zip-microkernel-tester.h", |
| 11823 | ] + MICROKERNEL_TEST_HDRS, |
| 11824 | deps = MICROKERNEL_TEST_DEPS, |
| 11825 | ) |
| 11826 | |
| 11827 | xnnpack_unit_test( |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 11828 | name = "xx_fill_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11829 | srcs = [ |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 11830 | "test/xx-fill.cc", |
| 11831 | "test/fill-microkernel-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11832 | ] + MICROKERNEL_TEST_HDRS, |
| 11833 | deps = MICROKERNEL_TEST_DEPS, |
| 11834 | ) |
| 11835 | |
Marat Dukhan | 0461f2d | 2021-08-08 12:36:29 -0700 | [diff] [blame] | 11836 | xnnpack_unit_test( |
| 11837 | name = "xx_pad_test", |
| 11838 | srcs = [ |
| 11839 | "test/xx-pad.cc", |
| 11840 | "test/pad-microkernel-tester.h", |
| 11841 | ] + MICROKERNEL_TEST_HDRS, |
| 11842 | deps = MICROKERNEL_TEST_DEPS, |
| 11843 | ) |
| 11844 | |
Marat Dukhan | 20c3b92 | 2020-03-10 03:45:06 -0700 | [diff] [blame] | 11845 | ########################## Size tests for the library ######################### |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11846 | |
| 11847 | xnnpack_binary( |
Marat Dukhan | 20c3b92 | 2020-03-10 03:45:06 -0700 | [diff] [blame] | 11848 | name = "operator_size_test", |
| 11849 | srcs = ["test/operator-size.c"], |
Marat Dukhan | f0cb70a | 2021-03-30 15:45:15 -0700 | [diff] [blame] | 11850 | deps = [":xnnpack_for_tfjs"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11851 | ) |
| 11852 | |
Marat Dukhan | 20c3b92 | 2020-03-10 03:45:06 -0700 | [diff] [blame] | 11853 | xnnpack_binary( |
| 11854 | name = "subgraph_size_test", |
| 11855 | srcs = ["test/subgraph-size.c"], |
| 11856 | deps = [":XNNPACK"], |
| 11857 | ) |
| 11858 | |
| 11859 | ########################### Unit tests for operators ########################## |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11860 | |
| 11861 | xnnpack_unit_test( |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 11862 | name = "abs_nc_test", |
| 11863 | srcs = [ |
| 11864 | "test/abs-nc.cc", |
| 11865 | "test/abs-operator-tester.h", |
| 11866 | ], |
| 11867 | deps = OPERATOR_TEST_DEPS, |
| 11868 | ) |
| 11869 | |
| 11870 | xnnpack_unit_test( |
Marat Dukhan | b1a0fc3 | 2019-12-02 19:32:02 -0800 | [diff] [blame] | 11871 | name = "add_nd_test", |
Artsiom Ablavatski | 2202c81 | 2021-01-22 14:16:43 -0800 | [diff] [blame] | 11872 | timeout = "moderate", |
Marat Dukhan | b1a0fc3 | 2019-12-02 19:32:02 -0800 | [diff] [blame] | 11873 | srcs = [ |
| 11874 | "test/add-nd.cc", |
| 11875 | "test/binary-elementwise-operator-tester.h", |
| 11876 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 11877 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | b1a0fc3 | 2019-12-02 19:32:02 -0800 | [diff] [blame] | 11878 | ) |
| 11879 | |
| 11880 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 11881 | name = "argmax_pooling_nhwc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11882 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 11883 | "test/argmax-pooling-nhwc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11884 | "test/argmax-pooling-operator-tester.h", |
| 11885 | ] + OPERATOR_TEST_PARAMS_HDRS, |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 11886 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11887 | ) |
| 11888 | |
| 11889 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 11890 | name = "average_pooling_nhwc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11891 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 11892 | "test/average-pooling-nhwc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11893 | "test/average-pooling-operator-tester.h", |
| 11894 | ] + OPERATOR_TEST_PARAMS_HDRS, |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 11895 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11896 | ) |
| 11897 | |
| 11898 | xnnpack_unit_test( |
Marat Dukhan | 64e5251 | 2020-06-09 13:41:16 -0700 | [diff] [blame] | 11899 | name = "bankers_rounding_nc_test", |
| 11900 | srcs = [ |
| 11901 | "test/bankers-rounding-nc.cc", |
| 11902 | "test/bankers-rounding-operator-tester.h", |
| 11903 | ], |
| 11904 | deps = OPERATOR_TEST_DEPS, |
| 11905 | ) |
| 11906 | |
| 11907 | xnnpack_unit_test( |
| 11908 | name = "ceiling_nc_test", |
| 11909 | srcs = [ |
| 11910 | "test/ceiling-nc.cc", |
| 11911 | "test/ceiling-operator-tester.h", |
| 11912 | ], |
| 11913 | deps = OPERATOR_TEST_DEPS, |
| 11914 | ) |
| 11915 | |
| 11916 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 11917 | name = "channel_shuffle_nc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11918 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 11919 | "test/channel-shuffle-nc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11920 | "test/channel-shuffle-operator-tester.h", |
| 11921 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 11922 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11923 | ) |
| 11924 | |
| 11925 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 11926 | name = "clamp_nc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11927 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 11928 | "test/clamp-nc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11929 | "test/clamp-operator-tester.h", |
| 11930 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 11931 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11932 | ) |
| 11933 | |
| 11934 | xnnpack_unit_test( |
Marat Dukhan | 065b11e | 2020-05-22 09:49:41 -0700 | [diff] [blame] | 11935 | name = "constant_pad_nd_test", |
| 11936 | srcs = [ |
| 11937 | "test/constant-pad-nd.cc", |
| 11938 | "test/constant-pad-operator-tester.h", |
| 11939 | ], |
| 11940 | deps = OPERATOR_TEST_DEPS, |
| 11941 | ) |
| 11942 | |
| 11943 | xnnpack_unit_test( |
Marat Dukhan | af2ba00 | 2021-10-24 14:21:41 -0700 | [diff] [blame] | 11944 | name = "convert_nc_test", |
| 11945 | srcs = [ |
| 11946 | "test/convert-nc.cc", |
| 11947 | "test/convert-operator-tester.h", |
| 11948 | ], |
| 11949 | deps = OPERATOR_TEST_DEPS, |
| 11950 | ) |
| 11951 | |
| 11952 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 11953 | name = "convolution_nhwc_test", |
Artsiom Ablavatski | 2202c81 | 2021-01-22 14:16:43 -0800 | [diff] [blame] | 11954 | timeout = "moderate", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11955 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 11956 | "test/convolution-nhwc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11957 | "test/convolution-operator-tester.h", |
| 11958 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 11959 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11960 | ) |
| 11961 | |
| 11962 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 11963 | name = "convolution_nchw_test", |
Artsiom Ablavatski | 2202c81 | 2021-01-22 14:16:43 -0800 | [diff] [blame] | 11964 | timeout = "moderate", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11965 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 11966 | "test/convolution-nchw.cc", |
| 11967 | "test/convolution-operator-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11968 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 11969 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11970 | ) |
| 11971 | |
| 11972 | xnnpack_unit_test( |
Marat Dukhan | 4e21b27 | 2020-06-04 18:45:01 -0700 | [diff] [blame] | 11973 | name = "copy_nc_test", |
| 11974 | srcs = [ |
| 11975 | "test/copy-nc.cc", |
| 11976 | "test/copy-operator-tester.h", |
| 11977 | ], |
| 11978 | deps = OPERATOR_TEST_DEPS, |
| 11979 | ) |
| 11980 | |
| 11981 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 11982 | name = "deconvolution_nhwc_test", |
Artsiom Ablavatski | c1aa297 | 2020-12-08 11:23:34 -0800 | [diff] [blame] | 11983 | timeout = "moderate", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11984 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 11985 | "test/deconvolution-nhwc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11986 | "test/deconvolution-operator-tester.h", |
| 11987 | ] + OPERATOR_TEST_PARAMS_HDRS, |
Alan Kelly | 6621058 | 2021-11-23 00:57:36 -0800 | [diff] [blame] | 11988 | shard_count = 10, |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 11989 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11990 | ) |
| 11991 | |
| 11992 | xnnpack_unit_test( |
Marat Dukhan | 188d104 | 2020-11-24 23:39:40 -0800 | [diff] [blame] | 11993 | name = "depth_to_space_nchw2nhwc_test", |
Artsiom Ablavatski | 0f1dc18 | 2020-11-05 19:21:50 -0800 | [diff] [blame] | 11994 | srcs = [ |
Marat Dukhan | 188d104 | 2020-11-24 23:39:40 -0800 | [diff] [blame] | 11995 | "test/depth-to-space-nchw2nhwc.cc", |
Artsiom Ablavatski | 0f1dc18 | 2020-11-05 19:21:50 -0800 | [diff] [blame] | 11996 | "test/depth-to-space-operator-tester.h", |
| 11997 | ] + OPERATOR_TEST_PARAMS_HDRS, |
| 11998 | deps = OPERATOR_TEST_DEPS, |
| 11999 | ) |
| 12000 | |
| 12001 | xnnpack_unit_test( |
Marat Dukhan | 0e52117 | 2020-11-25 13:10:04 -0800 | [diff] [blame] | 12002 | name = "depth_to_space_nhwc_test", |
| 12003 | srcs = [ |
| 12004 | "test/depth-to-space-nhwc.cc", |
| 12005 | "test/depth-to-space-operator-tester.h", |
| 12006 | ] + OPERATOR_TEST_PARAMS_HDRS, |
| 12007 | deps = OPERATOR_TEST_DEPS, |
| 12008 | ) |
| 12009 | |
| 12010 | xnnpack_unit_test( |
Marat Dukhan | 6918050 | 2019-12-06 15:00:31 -0800 | [diff] [blame] | 12011 | name = "divide_nd_test", |
| 12012 | srcs = [ |
| 12013 | "test/binary-elementwise-operator-tester.h", |
| 12014 | "test/divide-nd.cc", |
| 12015 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 12016 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 6918050 | 2019-12-06 15:00:31 -0800 | [diff] [blame] | 12017 | ) |
| 12018 | |
| 12019 | xnnpack_unit_test( |
Marat Dukhan | b6bd4bc | 2020-12-01 17:01:40 -0800 | [diff] [blame] | 12020 | name = "elu_nc_test", |
| 12021 | srcs = [ |
| 12022 | "test/elu-nc.cc", |
| 12023 | "test/elu-operator-tester.h", |
| 12024 | ], |
| 12025 | deps = OPERATOR_TEST_DEPS, |
| 12026 | ) |
| 12027 | |
| 12028 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12029 | name = "fully_connected_nc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12030 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12031 | "test/fully-connected-nc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12032 | "test/fully-connected-operator-tester.h", |
| 12033 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 12034 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12035 | ) |
| 12036 | |
| 12037 | xnnpack_unit_test( |
Marat Dukhan | 64e5251 | 2020-06-09 13:41:16 -0700 | [diff] [blame] | 12038 | name = "floor_nc_test", |
| 12039 | srcs = [ |
| 12040 | "test/floor-nc.cc", |
| 12041 | "test/floor-operator-tester.h", |
| 12042 | ], |
| 12043 | deps = OPERATOR_TEST_DEPS, |
| 12044 | ) |
| 12045 | |
| 12046 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12047 | name = "global_average_pooling_nwc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12048 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12049 | "test/global-average-pooling-nwc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12050 | "test/global-average-pooling-operator-tester.h", |
Marat Dukhan | ef61d02 | 2020-06-19 13:54:49 -0700 | [diff] [blame] | 12051 | ] + OPERATOR_TEST_PARAMS_HDRS, |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 12052 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12053 | ) |
| 12054 | |
| 12055 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12056 | name = "global_average_pooling_ncw_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12057 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12058 | "test/global-average-pooling-ncw.cc", |
| 12059 | "test/global-average-pooling-operator-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12060 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 12061 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12062 | ) |
| 12063 | |
| 12064 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12065 | name = "hardswish_nc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12066 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12067 | "test/hardswish-nc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12068 | "test/hardswish-operator-tester.h", |
| 12069 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 12070 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12071 | ) |
| 12072 | |
| 12073 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12074 | name = "leaky_relu_nc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12075 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12076 | "test/leaky-relu-nc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12077 | "test/leaky-relu-operator-tester.h", |
| 12078 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 12079 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12080 | ) |
| 12081 | |
| 12082 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12083 | name = "max_pooling_nhwc_test", |
Artsiom Ablavatski | 2202c81 | 2021-01-22 14:16:43 -0800 | [diff] [blame] | 12084 | timeout = "moderate", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12085 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12086 | "test/max-pooling-nhwc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12087 | "test/max-pooling-operator-tester.h", |
| 12088 | ] + OPERATOR_TEST_PARAMS_HDRS, |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 12089 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12090 | ) |
| 12091 | |
| 12092 | xnnpack_unit_test( |
Marat Dukhan | 79e7f84 | 2019-12-05 14:35:50 -0800 | [diff] [blame] | 12093 | name = "maximum_nd_test", |
| 12094 | srcs = [ |
| 12095 | "test/binary-elementwise-operator-tester.h", |
| 12096 | "test/maximum-nd.cc", |
| 12097 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 12098 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 79e7f84 | 2019-12-05 14:35:50 -0800 | [diff] [blame] | 12099 | ) |
| 12100 | |
| 12101 | xnnpack_unit_test( |
| 12102 | name = "minimum_nd_test", |
| 12103 | srcs = [ |
| 12104 | "test/binary-elementwise-operator-tester.h", |
| 12105 | "test/minimum-nd.cc", |
| 12106 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 12107 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 79e7f84 | 2019-12-05 14:35:50 -0800 | [diff] [blame] | 12108 | ) |
| 12109 | |
| 12110 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12111 | name = "multiply_nd_test", |
Marat Dukhan | cf557d4 | 2021-08-10 23:28:38 -0700 | [diff] [blame] | 12112 | timeout = "moderate", |
Marat Dukhan | ca2733c | 2019-11-15 23:21:17 -0800 | [diff] [blame] | 12113 | srcs = [ |
Marat Dukhan | b1a0fc3 | 2019-12-02 19:32:02 -0800 | [diff] [blame] | 12114 | "test/binary-elementwise-operator-tester.h", |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12115 | "test/multiply-nd.cc", |
Marat Dukhan | ca2733c | 2019-11-15 23:21:17 -0800 | [diff] [blame] | 12116 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 12117 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | ca2733c | 2019-11-15 23:21:17 -0800 | [diff] [blame] | 12118 | ) |
| 12119 | |
| 12120 | xnnpack_unit_test( |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 12121 | name = "negate_nc_test", |
| 12122 | srcs = [ |
| 12123 | "test/negate-nc.cc", |
| 12124 | "test/negate-operator-tester.h", |
| 12125 | ], |
| 12126 | deps = OPERATOR_TEST_DEPS, |
| 12127 | ) |
| 12128 | |
| 12129 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12130 | name = "prelu_nc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12131 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12132 | "test/prelu-nc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12133 | "test/prelu-operator-tester.h", |
| 12134 | ] + OPERATOR_TEST_PARAMS_HDRS, |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 12135 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12136 | ) |
| 12137 | |
| 12138 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12139 | name = "resize_bilinear_nhwc_test", |
Marat Dukhan | 6972249 | 2019-11-11 19:55:50 -0800 | [diff] [blame] | 12140 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12141 | "test/resize-bilinear-nhwc.cc", |
Marat Dukhan | 6972249 | 2019-11-11 19:55:50 -0800 | [diff] [blame] | 12142 | "test/resize-bilinear-operator-tester.h", |
| 12143 | ] + OPERATOR_TEST_PARAMS_HDRS, |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 12144 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 6972249 | 2019-11-11 19:55:50 -0800 | [diff] [blame] | 12145 | ) |
| 12146 | |
| 12147 | xnnpack_unit_test( |
Artsiom Ablavatski | 9791810 | 2020-10-27 15:52:59 -0700 | [diff] [blame] | 12148 | name = "resize_bilinear_nchw_test", |
| 12149 | srcs = [ |
| 12150 | "test/resize-bilinear-nchw.cc", |
| 12151 | "test/resize-bilinear-operator-tester.h", |
| 12152 | ] + OPERATOR_TEST_PARAMS_HDRS, |
| 12153 | deps = OPERATOR_TEST_DEPS, |
| 12154 | ) |
| 12155 | |
| 12156 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12157 | name = "sigmoid_nc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12158 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12159 | "test/sigmoid-nc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12160 | "test/sigmoid-operator-tester.h", |
| 12161 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 12162 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12163 | ) |
| 12164 | |
| 12165 | xnnpack_unit_test( |
Marat Dukhan | fd8e689 | 2020-01-27 15:25:25 -0800 | [diff] [blame] | 12166 | name = "softmax_nc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12167 | srcs = [ |
Marat Dukhan | fd8e689 | 2020-01-27 15:25:25 -0800 | [diff] [blame] | 12168 | "test/softmax-nc.cc", |
| 12169 | "test/softmax-operator-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12170 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 12171 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12172 | ) |
| 12173 | |
| 12174 | xnnpack_unit_test( |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 12175 | name = "square_nc_test", |
| 12176 | srcs = [ |
| 12177 | "test/square-nc.cc", |
| 12178 | "test/square-operator-tester.h", |
| 12179 | ], |
| 12180 | deps = OPERATOR_TEST_DEPS, |
| 12181 | ) |
| 12182 | |
| 12183 | xnnpack_unit_test( |
Marat Dukhan | 6804bbd | 2020-06-30 19:26:11 -0700 | [diff] [blame] | 12184 | name = "square_root_nc_test", |
| 12185 | srcs = [ |
| 12186 | "test/square-root-nc.cc", |
| 12187 | "test/square-root-operator-tester.h", |
| 12188 | ], |
| 12189 | deps = OPERATOR_TEST_DEPS, |
| 12190 | ) |
| 12191 | |
| 12192 | xnnpack_unit_test( |
Marat Dukhan | f739926 | 2020-06-05 10:58:44 -0700 | [diff] [blame] | 12193 | name = "squared_difference_nd_test", |
| 12194 | srcs = [ |
| 12195 | "test/binary-elementwise-operator-tester.h", |
| 12196 | "test/squared-difference-nd.cc", |
| 12197 | ], |
| 12198 | deps = OPERATOR_TEST_DEPS, |
| 12199 | ) |
| 12200 | |
| 12201 | xnnpack_unit_test( |
Marat Dukhan | 05f3f6d | 2019-12-03 15:13:53 -0800 | [diff] [blame] | 12202 | name = "subtract_nd_test", |
| 12203 | srcs = [ |
| 12204 | "test/binary-elementwise-operator-tester.h", |
| 12205 | "test/subtract-nd.cc", |
| 12206 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 12207 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 05f3f6d | 2019-12-03 15:13:53 -0800 | [diff] [blame] | 12208 | ) |
| 12209 | |
| 12210 | xnnpack_unit_test( |
Marat Dukhan | 5de7bc0 | 2021-09-09 19:04:01 -0700 | [diff] [blame] | 12211 | name = "tanh_nc_test", |
| 12212 | srcs = [ |
| 12213 | "test/tanh-nc.cc", |
| 12214 | "test/tanh-operator-tester.h", |
| 12215 | ], |
| 12216 | deps = OPERATOR_TEST_DEPS, |
| 12217 | ) |
| 12218 | |
| 12219 | xnnpack_unit_test( |
Marat Dukhan | 64e5251 | 2020-06-09 13:41:16 -0700 | [diff] [blame] | 12220 | name = "truncation_nc_test", |
| 12221 | srcs = [ |
| 12222 | "test/truncation-nc.cc", |
| 12223 | "test/truncation-operator-tester.h", |
| 12224 | ], |
| 12225 | deps = OPERATOR_TEST_DEPS, |
| 12226 | ) |
| 12227 | |
| 12228 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12229 | name = "unpooling_nhwc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12230 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 12231 | "test/unpooling-nhwc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12232 | "test/unpooling-operator-tester.h", |
| 12233 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 12234 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12235 | ) |
| 12236 | |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 12237 | ############################### Misc unit tests ############################### |
| 12238 | |
| 12239 | xnnpack_unit_test( |
| 12240 | name = "memory_planner_test", |
| 12241 | srcs = [ |
| 12242 | "test/memory-planner-test.cc", |
| 12243 | ], |
| 12244 | deps = [ |
| 12245 | ":XNNPACK", |
| 12246 | ":memory_planner", |
| 12247 | ], |
| 12248 | ) |
| 12249 | |
XNNPACK Team | ab8c4c8 | 2020-10-09 08:05:51 -0700 | [diff] [blame] | 12250 | xnnpack_unit_test( |
| 12251 | name = "subgraph_nchw_test", |
| 12252 | srcs = [ |
| 12253 | "src/xnnpack/subgraph.h", |
| 12254 | "test/subgraph-nchw.cc", |
| 12255 | "test/subgraph-tester.h", |
| 12256 | ], |
| 12257 | deps = [ |
| 12258 | ":XNNPACK", |
| 12259 | ], |
| 12260 | ) |
| 12261 | |
Zhi An Ng | b559fe9 | 2021-12-06 09:25:38 -0800 | [diff] [blame] | 12262 | xnnpack_unit_test( |
| 12263 | name = "aarch32_assembler_test", |
| 12264 | srcs = [ |
| 12265 | "test/aarch32-assembler.cc", |
| 12266 | ], |
| 12267 | deps = [ |
Zhi An Ng | 6883abb | 2021-12-14 10:13:18 -0800 | [diff] [blame] | 12268 | ":XNNPACK", |
| 12269 | ":jit_test_mode", |
Zhi An Ng | b559fe9 | 2021-12-06 09:25:38 -0800 | [diff] [blame] | 12270 | ], |
| 12271 | ) |
| 12272 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12273 | ############################# Build configurations ############################# |
| 12274 | |
Marat Dukhan | b864235 | 2019-10-30 15:43:02 -0700 | [diff] [blame] | 12275 | # Enables usage of assembly kernels. |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12276 | config_setting( |
Marat Dukhan | b864235 | 2019-10-30 15:43:02 -0700 | [diff] [blame] | 12277 | name = "xnn_enable_assembly_explicit_true", |
| 12278 | define_values = {"xnn_enable_assembly": "true"}, |
| 12279 | ) |
| 12280 | |
| 12281 | # Disables usage of assembly kernels. |
| 12282 | config_setting( |
| 12283 | name = "xnn_enable_assembly_explicit_false", |
| 12284 | define_values = {"xnn_enable_assembly": "false"}, |
| 12285 | ) |
| 12286 | |
Marat Dukhan | 9de90e0 | 2020-06-18 16:04:12 -0700 | [diff] [blame] | 12287 | # Enables usage of sparse inference. |
| 12288 | config_setting( |
| 12289 | name = "xnn_enable_sparse_explicit_true", |
| 12290 | define_values = {"xnn_enable_sparse": "true"}, |
| 12291 | ) |
| 12292 | |
| 12293 | # Disables usage of sparse inference. |
| 12294 | config_setting( |
| 12295 | name = "xnn_enable_sparse_explicit_false", |
| 12296 | define_values = {"xnn_enable_sparse": "false"}, |
| 12297 | ) |
| 12298 | |
Marat Dukhan | 05702cf | 2020-03-26 15:41:33 -0700 | [diff] [blame] | 12299 | # Disables usage of HMP-aware optimizations. |
| 12300 | config_setting( |
| 12301 | name = "xnn_enable_hmp_explicit_false", |
| 12302 | define_values = {"xnn_enable_hmp": "false"}, |
| 12303 | ) |
| 12304 | |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 12305 | # Enable usage of optimized memory allocation |
| 12306 | config_setting( |
| 12307 | name = "xnn_enable_memopt_explicit_true", |
Marat Dukhan | 03f4621 | 2021-03-30 21:29:49 -0700 | [diff] [blame] | 12308 | define_values = {"xnn_enable_memopt": "true"}, |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 12309 | ) |
| 12310 | |
| 12311 | # Disable usage of optimized memory allocation |
| 12312 | config_setting( |
| 12313 | name = "xnn_enable_memopt_explicit_false", |
Marat Dukhan | 03f4621 | 2021-03-30 21:29:49 -0700 | [diff] [blame] | 12314 | define_values = {"xnn_enable_memopt": "false"}, |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 12315 | ) |
| 12316 | |
Marat Dukhan | b939cdb | 2021-03-30 18:51:51 -0700 | [diff] [blame] | 12317 | # Enable QS8 inference in TFLite-specific version |
| 12318 | config_setting( |
| 12319 | name = "xnn_enable_qs8_explicit_true", |
| 12320 | define_values = {"xnn_enable_qs8": "true"}, |
| 12321 | ) |
| 12322 | |
| 12323 | # Disable QS8 inference in TFLite-specific version |
| 12324 | config_setting( |
| 12325 | name = "xnn_enable_qs8_explicit_false", |
| 12326 | define_values = {"xnn_enable_qs8": "false"}, |
| 12327 | ) |
| 12328 | |
Marat Dukhan | 8c8c159 | 2021-07-13 13:59:02 -0700 | [diff] [blame] | 12329 | # Enable QU8 inference in TFLite-specific version |
| 12330 | config_setting( |
| 12331 | name = "xnn_enable_qu8_explicit_true", |
| 12332 | define_values = {"xnn_enable_qu8": "true"}, |
| 12333 | ) |
| 12334 | |
| 12335 | # Disable QU8 inference in TFLite-specific version |
| 12336 | config_setting( |
| 12337 | name = "xnn_enable_qu8_explicit_false", |
| 12338 | define_values = {"xnn_enable_qu8": "false"}, |
| 12339 | ) |
| 12340 | |
Zhi An Ng | 25764d8 | 2022-01-07 11:27:36 -0800 | [diff] [blame] | 12341 | # Enables usage of JIT kernels. |
| 12342 | config_setting( |
| 12343 | name = "xnn_enable_jit_explicit_true", |
| 12344 | define_values = {"xnn_enable_jit": "true"}, |
| 12345 | ) |
| 12346 | |
| 12347 | # Disables usage of JIT kernels. |
| 12348 | config_setting( |
| 12349 | name = "xnn_enable_jit_explicit_false", |
| 12350 | define_values = {"xnn_enable_jit": "false"}, |
| 12351 | ) |
| 12352 | |
Marat Dukhan | 189c1d0 | 2021-09-03 15:39:54 -0700 | [diff] [blame] | 12353 | # Target Chrome M87 instructions in WAsm SIMD build |
| 12354 | config_setting( |
| 12355 | name = "xnn_wasmsimd_version_m87", |
| 12356 | define_values = {"xnn_wasmsimd_version": "m87"}, |
| 12357 | ) |
| 12358 | |
| 12359 | # Target Chrome M88 instructions in WAsm SIMD build |
| 12360 | config_setting( |
| 12361 | name = "xnn_wasmsimd_version_m88", |
| 12362 | define_values = {"xnn_wasmsimd_version": "m88"}, |
| 12363 | ) |
| 12364 | |
| 12365 | # Target Chrome M91 instructions in WAsm SIMD build |
| 12366 | config_setting( |
| 12367 | name = "xnn_wasmsimd_version_m91", |
| 12368 | define_values = {"xnn_wasmsimd_version": "m91"}, |
| 12369 | ) |
| 12370 | |
Marat Dukhan | b864235 | 2019-10-30 15:43:02 -0700 | [diff] [blame] | 12371 | # Builds with -c dbg |
| 12372 | config_setting( |
| 12373 | name = "debug_build", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12374 | values = { |
Marat Dukhan | b864235 | 2019-10-30 15:43:02 -0700 | [diff] [blame] | 12375 | "compilation_mode": "dbg", |
| 12376 | }, |
| 12377 | ) |
| 12378 | |
| 12379 | # Builds with -c opt |
| 12380 | config_setting( |
| 12381 | name = "optimized_build", |
| 12382 | values = { |
| 12383 | "compilation_mode": "opt", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12384 | }, |
| 12385 | ) |
| 12386 | |
| 12387 | config_setting( |
Marat Dukhan | 52e4443 | 2021-08-20 11:58:11 -0700 | [diff] [blame] | 12388 | name = "linux_arm64", |
| 12389 | values = {"cpu": "aarch64"}, |
| 12390 | ) |
| 12391 | |
| 12392 | config_setting( |
Marat Dukhan | b864235 | 2019-10-30 15:43:02 -0700 | [diff] [blame] | 12393 | name = "linux_k8", |
| 12394 | values = {"cpu": "k8"}, |
| 12395 | ) |
| 12396 | |
| 12397 | config_setting( |
Marat Dukhan | 582094e | 2020-04-30 17:21:25 -0700 | [diff] [blame] | 12398 | name = "linux_arm", |
| 12399 | values = {"cpu": "arm"}, |
Marat Dukhan | 4e45e66 | 2019-10-03 15:40:24 -0700 | [diff] [blame] | 12400 | ) |
| 12401 | |
| 12402 | config_setting( |
Marat Dukhan | f0bd4de | 2020-06-15 15:53:19 -0700 | [diff] [blame] | 12403 | name = "linux_armeabi", |
| 12404 | values = {"cpu": "armeabi"}, |
| 12405 | ) |
| 12406 | |
| 12407 | config_setting( |
Terry Heo | 68eef3f | 2020-04-13 22:53:52 -0700 | [diff] [blame] | 12408 | name = "linux_armhf", |
| 12409 | values = {"cpu": "armhf"}, |
| 12410 | ) |
| 12411 | |
| 12412 | config_setting( |
Marat Dukhan | a720e93 | 2020-06-10 13:01:11 -0700 | [diff] [blame] | 12413 | name = "linux_armv7a", |
| 12414 | values = {"cpu": "armv7a"}, |
| 12415 | ) |
| 12416 | |
| 12417 | config_setting( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12418 | name = "android", |
| 12419 | values = {"crosstool_top": "//external:android/crosstool"}, |
| 12420 | ) |
| 12421 | |
| 12422 | config_setting( |
| 12423 | name = "android_armv7", |
| 12424 | values = { |
| 12425 | "crosstool_top": "//external:android/crosstool", |
| 12426 | "cpu": "armeabi-v7a", |
| 12427 | }, |
| 12428 | ) |
| 12429 | |
| 12430 | config_setting( |
| 12431 | name = "android_arm64", |
| 12432 | values = { |
| 12433 | "crosstool_top": "//external:android/crosstool", |
| 12434 | "cpu": "arm64-v8a", |
| 12435 | }, |
| 12436 | ) |
| 12437 | |
| 12438 | config_setting( |
| 12439 | name = "android_x86", |
| 12440 | values = { |
| 12441 | "crosstool_top": "//external:android/crosstool", |
| 12442 | "cpu": "x86", |
| 12443 | }, |
| 12444 | ) |
| 12445 | |
| 12446 | config_setting( |
| 12447 | name = "android_x86_64", |
| 12448 | values = { |
| 12449 | "crosstool_top": "//external:android/crosstool", |
| 12450 | "cpu": "x86_64", |
| 12451 | }, |
| 12452 | ) |
| 12453 | |
| 12454 | config_setting( |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 12455 | name = "windows_x86_64", |
| 12456 | values = {"cpu": "x64_windows"}, |
Marat Dukhan | 9fe932e | 2020-04-11 17:14:15 -0700 | [diff] [blame] | 12457 | ) |
| 12458 | |
| 12459 | config_setting( |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 12460 | name = "windows_x86_64_clang", |
| 12461 | values = { |
| 12462 | "compiler": "clang-cl", |
| 12463 | "cpu": "x64_windows", |
| 12464 | }, |
| 12465 | ) |
| 12466 | |
| 12467 | config_setting( |
| 12468 | name = "windows_x86_64_mingw", |
| 12469 | values = { |
| 12470 | "compiler": "mingw-gcc", |
| 12471 | "cpu": "x64_windows", |
| 12472 | }, |
| 12473 | ) |
| 12474 | |
| 12475 | config_setting( |
| 12476 | name = "windows_x86_64_msys", |
| 12477 | values = { |
| 12478 | "compiler": "msys-gcc", |
| 12479 | "cpu": "x64_windows", |
| 12480 | }, |
Marat Dukhan | 9fe932e | 2020-04-11 17:14:15 -0700 | [diff] [blame] | 12481 | ) |
| 12482 | |
| 12483 | config_setting( |
Marat Dukhan | 885ca24 | 2019-10-07 09:17:32 -0700 | [diff] [blame] | 12484 | name = "macos_x86_64", |
| 12485 | values = { |
| 12486 | "apple_platform_type": "macos", |
| 12487 | "cpu": "darwin", |
| 12488 | }, |
| 12489 | ) |
| 12490 | |
| 12491 | config_setting( |
Simon Maurer | ae33ab8 | 2021-03-03 23:38:22 +0100 | [diff] [blame] | 12492 | name = "macos_arm64", |
| 12493 | values = { |
| 12494 | "apple_platform_type": "macos", |
| 12495 | "cpu": "darwin_arm64", |
| 12496 | }, |
| 12497 | ) |
| 12498 | |
| 12499 | config_setting( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12500 | name = "emscripten", |
XNNPACK Team | 3bfbdaf | 2021-03-29 15:26:23 -0700 | [diff] [blame] | 12501 | values = {"crosstool_top": "@emsdk//emscripten_toolchain:everything"}, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12502 | ) |
| 12503 | |
| 12504 | config_setting( |
| 12505 | name = "emscripten_wasm", |
| 12506 | values = { |
XNNPACK Team | 3bfbdaf | 2021-03-29 15:26:23 -0700 | [diff] [blame] | 12507 | "crosstool_top": "@emsdk//emscripten_toolchain:everything", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12508 | "cpu": "wasm", |
| 12509 | }, |
| 12510 | ) |
| 12511 | |
| 12512 | config_setting( |
| 12513 | name = "emscripten_wasmsimd", |
| 12514 | values = { |
XNNPACK Team | 3bfbdaf | 2021-03-29 15:26:23 -0700 | [diff] [blame] | 12515 | "crosstool_top": "@emsdk//emscripten_toolchain:everything", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12516 | "cpu": "wasm", |
Marat Dukhan | 3220551 | 2021-12-29 14:26:50 -0800 | [diff] [blame] | 12517 | "features": "wasm_simd", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 12518 | }, |
| 12519 | ) |
| 12520 | |
| 12521 | config_setting( |
Marat Dukhan | 19bfefe | 2021-12-21 19:16:06 -0800 | [diff] [blame] | 12522 | name = "emscripten_wasmrelaxedsimd", |
Marat Dukhan | 4c61779 | 2021-12-21 15:47:58 -0800 | [diff] [blame] | 12523 | values = { |
Marat Dukhan | 19bfefe | 2021-12-21 19:16:06 -0800 | [diff] [blame] | 12524 | "crosstool_top": "@emsdk//emscripten_toolchain:everything", |
Marat Dukhan | 4c61779 | 2021-12-21 15:47:58 -0800 | [diff] [blame] | 12525 | "cpu": "wasm", |
Marat Dukhan | 3220551 | 2021-12-29 14:26:50 -0800 | [diff] [blame] | 12526 | "features": "wasm_simd", |
Marat Dukhan | 4c61779 | 2021-12-21 15:47:58 -0800 | [diff] [blame] | 12527 | "copt": "-mrelaxed-simd", |
Marat Dukhan | 3220551 | 2021-12-29 14:26:50 -0800 | [diff] [blame] | 12528 | "linkopt": "-mrelaxed-simd", |
Marat Dukhan | 4c61779 | 2021-12-21 15:47:58 -0800 | [diff] [blame] | 12529 | }, |
| 12530 | ) |
| 12531 | |
| 12532 | config_setting( |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 12533 | name = "ios_armv7", |
| 12534 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 12535 | "apple_platform_type": "ios", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 12536 | "cpu": "ios_armv7", |
| 12537 | }, |
| 12538 | ) |
| 12539 | |
| 12540 | config_setting( |
| 12541 | name = "ios_arm64", |
| 12542 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 12543 | "apple_platform_type": "ios", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 12544 | "cpu": "ios_arm64", |
| 12545 | }, |
| 12546 | ) |
| 12547 | |
| 12548 | config_setting( |
| 12549 | name = "ios_arm64e", |
| 12550 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 12551 | "apple_platform_type": "ios", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 12552 | "cpu": "ios_arm64e", |
| 12553 | }, |
| 12554 | ) |
| 12555 | |
| 12556 | config_setting( |
| 12557 | name = "ios_x86", |
| 12558 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 12559 | "apple_platform_type": "ios", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 12560 | "cpu": "ios_i386", |
| 12561 | }, |
| 12562 | ) |
| 12563 | |
| 12564 | config_setting( |
| 12565 | name = "ios_x86_64", |
| 12566 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 12567 | "apple_platform_type": "ios", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 12568 | "cpu": "ios_x86_64", |
| 12569 | }, |
| 12570 | ) |
| 12571 | |
| 12572 | config_setting( |
| 12573 | name = "watchos_armv7k", |
| 12574 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 12575 | "apple_platform_type": "watchos", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 12576 | "cpu": "watchos_armv7k", |
| 12577 | }, |
| 12578 | ) |
| 12579 | |
| 12580 | config_setting( |
| 12581 | name = "watchos_arm64_32", |
| 12582 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 12583 | "apple_platform_type": "watchos", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 12584 | "cpu": "watchos_arm64_32", |
| 12585 | }, |
| 12586 | ) |
| 12587 | |
| 12588 | config_setting( |
| 12589 | name = "watchos_x86", |
| 12590 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 12591 | "apple_platform_type": "watchos", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 12592 | "cpu": "watchos_i386", |
| 12593 | }, |
| 12594 | ) |
| 12595 | |
| 12596 | config_setting( |
| 12597 | name = "watchos_x86_64", |
| 12598 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 12599 | "apple_platform_type": "watchos", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 12600 | "cpu": "watchos_x86_64", |
| 12601 | }, |
| 12602 | ) |
| 12603 | |
| 12604 | config_setting( |
| 12605 | name = "tvos_arm64", |
| 12606 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 12607 | "apple_platform_type": "tvos", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 12608 | "cpu": "tvos_arm64", |
| 12609 | }, |
| 12610 | ) |
| 12611 | |
| 12612 | config_setting( |
| 12613 | name = "tvos_x86_64", |
| 12614 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 12615 | "apple_platform_type": "tvos", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 12616 | "cpu": "tvos_x86_64", |
| 12617 | }, |
| 12618 | ) |