blob: 6e072c413048e7eebf47a73e3c41513da5e00c98 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Simon Pilgrimb13961d2016-06-11 14:34:10 +000034 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
72
73 // Load patterns
74 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
75 // due to load promotion during legalization
76 PatFrag LdFrag = !cast<PatFrag>("load" #
77 !if (!eq (TypeVariantName, "i"),
78 !if (!eq (Size, 128), "v2i64",
79 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000080 !if (!eq (Size, 512), "v8i64",
81 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000082
83 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000084 !if (!eq (TypeVariantName, "i"),
85 !if (!eq (Size, 128), "v2i64",
86 !if (!eq (Size, 256), "v4i64",
87 !if (!eq (Size, 512), "v8i64",
88 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000089
Robert Khasanov2ea081d2014-08-25 14:49:34 +000090 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000091
92 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 // Note: For EltSize < 32, FloatVT is illegal and TableGen
94 // fails to compile, so we choose FloatVT = VT
95 ValueType FloatVT = !cast<ValueType>(
96 !if (!eq (!srl(EltSize,5),0),
97 VTName,
98 !if (!eq(TypeVariantName, "i"),
99 "v" # NumElts # "f" # EltSize,
100 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000102 ValueType IntVT = !cast<ValueType>(
103 !if (!eq (!srl(EltSize,5),0),
104 VTName,
105 !if (!eq(TypeVariantName, "f"),
106 "v" # NumElts # "i" # EltSize,
107 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000108 // The string to specify embedded broadcast in assembly.
109 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000110
Adam Nemet449b3f02014-10-15 23:42:09 +0000111 // 8-bit compressed displacement tuple/subvector format. This is only
112 // defined for NumElts <= 8.
113 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
114 !cast<CD8VForm>("CD8VT" # NumElts), ?);
115
Adam Nemet55536c62014-09-25 23:48:45 +0000116 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
117 !if (!eq (Size, 256), sub_ymm, ?));
118
119 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
120 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
121 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000122
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000123 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
124
Adam Nemet09377232014-10-08 23:25:31 +0000125 // A vector type of the same width with element type i32. This is used to
126 // create the canonical constant zero node ImmAllZerosV.
127 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
128 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000129
130 string ZSuffix = !if (!eq (Size, 128), "Z128",
131 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000132}
133
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000134def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
135def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000136def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
137def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000138def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
139def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000140
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000141// "x" in v32i8x_info means RC = VR256X
142def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
143def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
144def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
145def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000146def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
147def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000148
149def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
150def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
151def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
152def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000153def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
154def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000155
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000156// We map scalar types to the smallest (128-bit) vector type
157// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000158def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
159def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000160def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
161def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
162
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000163class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
164 X86VectorVTInfo i128> {
165 X86VectorVTInfo info512 = i512;
166 X86VectorVTInfo info256 = i256;
167 X86VectorVTInfo info128 = i128;
168}
169
170def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
171 v16i8x_info>;
172def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
173 v8i16x_info>;
174def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
175 v4i32x_info>;
176def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
177 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000178def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
179 v4f32x_info>;
180def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
181 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000182
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000183// This multiclass generates the masking variants from the non-masking
184// variant. It only provides the assembly pieces for the masking variants.
185// It assumes custom ISel patterns for masking which can be provided as
186// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000187multiclass AVX512_maskable_custom<bits<8> O, Format F,
188 dag Outs,
189 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
190 string OpcodeStr,
191 string AttSrcAsm, string IntelSrcAsm,
192 list<dag> Pattern,
193 list<dag> MaskingPattern,
194 list<dag> ZeroMaskingPattern,
195 string MaskingConstraint = "",
196 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000197 bit IsCommutable = 0,
198 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000199 let isCommutable = IsCommutable in
200 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000201 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000202 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000203 Pattern, itin>;
204
205 // Prefer over VMOV*rrk Pat<>
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000206 let AddedComplexity = 20, isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000207 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000208 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
209 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000210 MaskingPattern, itin>,
211 EVEX_K {
212 // In case of the 3src subclass this is overridden with a let.
213 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000214 }
215
216 // Zero mask does not add any restrictions to commute operands transformation.
217 // So, it is Ok to use IsCommutable instead of IsKCommutable.
218 let AddedComplexity = 30, isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000219 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000220 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
221 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000222 ZeroMaskingPattern,
223 itin>,
224 EVEX_KZ;
225}
226
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000227
Adam Nemet34801422014-10-08 23:25:39 +0000228// Common base class of AVX512_maskable and AVX512_maskable_3src.
229multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
230 dag Outs,
231 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
232 string OpcodeStr,
233 string AttSrcAsm, string IntelSrcAsm,
234 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000235 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000236 string MaskingConstraint = "",
237 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000238 bit IsCommutable = 0,
239 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000240 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
241 AttSrcAsm, IntelSrcAsm,
242 [(set _.RC:$dst, RHS)],
243 [(set _.RC:$dst, MaskingRHS)],
244 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000245 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000246 MaskingConstraint, NoItinerary, IsCommutable,
247 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000248
Adam Nemet2e91ee52014-08-14 17:13:19 +0000249// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000250// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000251// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000252multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
253 dag Outs, dag Ins, string OpcodeStr,
254 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000255 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000256 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000257 bit IsCommutable = 0, bit IsKCommutable = 0,
258 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000259 AVX512_maskable_common<O, F, _, Outs, Ins,
260 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
261 !con((ins _.KRCWM:$mask), Ins),
262 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000263 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000264 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000265
266// This multiclass generates the unconditional/non-masking, the masking and
267// the zero-masking variant of the scalar instruction.
268multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
269 dag Outs, dag Ins, string OpcodeStr,
270 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000271 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000272 InstrItinClass itin = NoItinerary,
273 bit IsCommutable = 0> :
274 AVX512_maskable_common<O, F, _, Outs, Ins,
275 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
276 !con((ins _.KRCWM:$mask), Ins),
277 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000278 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
279 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000280
Adam Nemet34801422014-10-08 23:25:39 +0000281// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000282// ($src1) is already tied to $dst so we just use that for the preserved
283// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
284// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000285multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
286 dag Outs, dag NonTiedIns, string OpcodeStr,
287 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000288 dag RHS, bit IsCommutable = 0,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000289 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000290 AVX512_maskable_common<O, F, _, Outs,
291 !con((ins _.RC:$src1), NonTiedIns),
292 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
293 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
294 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000295 (vselect _.KRCWM:$mask, RHS, _.RC:$src1),
296 vselect, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000297
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000298// Similar to AVX512_maskable_3src but in this case the input VT for the tied
Craig Topperaad5f112015-11-30 00:13:24 +0000299// operand differs from the output VT. This requires a bitconvert on
300// the preserved vector going into the vselect.
301multiclass AVX512_maskable_3src_cast<bits<8> O, Format F, X86VectorVTInfo OutVT,
302 X86VectorVTInfo InVT,
303 dag Outs, dag NonTiedIns, string OpcodeStr,
304 string AttSrcAsm, string IntelSrcAsm,
305 dag RHS> :
306 AVX512_maskable_common<O, F, OutVT, Outs,
307 !con((ins InVT.RC:$src1), NonTiedIns),
308 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
309 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
310 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
311 (vselect InVT.KRCWM:$mask, RHS,
312 (bitconvert InVT.RC:$src1))>;
313
Igor Breger15820b02015-07-01 13:24:28 +0000314multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
315 dag Outs, dag NonTiedIns, string OpcodeStr,
316 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000317 dag RHS, bit IsCommutable = 0,
318 bit IsKCommutable = 0> :
Igor Breger15820b02015-07-01 13:24:28 +0000319 AVX512_maskable_common<O, F, _, Outs,
320 !con((ins _.RC:$src1), NonTiedIns),
321 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
322 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
323 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000324 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000325 X86selects, "", NoItinerary, IsCommutable,
326 IsKCommutable>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000327
Adam Nemet34801422014-10-08 23:25:39 +0000328multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
329 dag Outs, dag Ins,
330 string OpcodeStr,
331 string AttSrcAsm, string IntelSrcAsm,
332 list<dag> Pattern> :
333 AVX512_maskable_custom<O, F, Outs, Ins,
334 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
335 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000336 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000337 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000338
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000339
340// Instruction with mask that puts result in mask register,
341// like "compare" and "vptest"
342multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
343 dag Outs,
344 dag Ins, dag MaskingIns,
345 string OpcodeStr,
346 string AttSrcAsm, string IntelSrcAsm,
347 list<dag> Pattern,
Craig Topper156622a2016-01-11 00:44:56 +0000348 list<dag> MaskingPattern> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000349 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000350 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
351 "$dst, "#IntelSrcAsm#"}",
352 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000353
354 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000355 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
356 "$dst {${mask}}, "#IntelSrcAsm#"}",
357 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000358}
359
360multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
361 dag Outs,
362 dag Ins, dag MaskingIns,
363 string OpcodeStr,
364 string AttSrcAsm, string IntelSrcAsm,
Craig Topper156622a2016-01-11 00:44:56 +0000365 dag RHS, dag MaskingRHS> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000366 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
367 AttSrcAsm, IntelSrcAsm,
368 [(set _.KRC:$dst, RHS)],
Craig Topper156622a2016-01-11 00:44:56 +0000369 [(set _.KRC:$dst, MaskingRHS)]>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000370
371multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
372 dag Outs, dag Ins, string OpcodeStr,
373 string AttSrcAsm, string IntelSrcAsm,
Craig Topper156622a2016-01-11 00:44:56 +0000374 dag RHS> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000375 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
376 !con((ins _.KRCWM:$mask), Ins),
377 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper156622a2016-01-11 00:44:56 +0000378 (and _.KRCWM:$mask, RHS)>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000379
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000380multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
381 dag Outs, dag Ins, string OpcodeStr,
382 string AttSrcAsm, string IntelSrcAsm> :
383 AVX512_maskable_custom_cmp<O, F, Outs,
384 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000385 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000386
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000387// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000388// no instruction is needed for the conversion.
389def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
390def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
391def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
392def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
393def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
394def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
395def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
396def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
397def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
398def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
399def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
400def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
401def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
402def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
403def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
404def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
405def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
406def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
407def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
408def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
409def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
410def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
411def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
412def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
413def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
414def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
415def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
416def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
417def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
418def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
419def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000420
Craig Topper9d9251b2016-05-08 20:10:20 +0000421// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
422// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
423// swizzled by ExecutionDepsFix to pxor.
424// We set canFoldAsLoad because this can be converted to a constant-pool
425// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000426let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000427 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000428def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000429 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000430def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
431 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000432}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000433
Craig Toppere5ce84a2016-05-08 21:33:53 +0000434let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000435 isPseudo = 1, Predicates = [HasVLX], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000436def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
437 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
438def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
439 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
440}
441
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000442//===----------------------------------------------------------------------===//
443// AVX-512 - VECTOR INSERT
444//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000445multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
446 PatFrag vinsert_insert> {
Craig Toppere1cac152016-06-07 07:27:54 +0000447 let ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000448 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
449 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
450 "vinsert" # From.EltTypeName # "x" # From.NumElts,
451 "$src3, $src2, $src1", "$src1, $src2, $src3",
452 (vinsert_insert:$src3 (To.VT To.RC:$src1),
453 (From.VT From.RC:$src2),
454 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000455
Igor Breger0ede3cb2015-09-20 06:52:42 +0000456 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
457 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
458 "vinsert" # From.EltTypeName # "x" # From.NumElts,
459 "$src3, $src2, $src1", "$src1, $src2, $src3",
460 (vinsert_insert:$src3 (To.VT To.RC:$src1),
461 (From.VT (bitconvert (From.LdFrag addr:$src2))),
462 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
463 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000464 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000465}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000466
Igor Breger0ede3cb2015-09-20 06:52:42 +0000467multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
468 X86VectorVTInfo To, PatFrag vinsert_insert,
469 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
470 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000471 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000472 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
473 (To.VT (!cast<Instruction>(InstrStr#"rr")
474 To.RC:$src1, From.RC:$src2,
475 (INSERT_get_vinsert_imm To.RC:$ins)))>;
476
477 def : Pat<(vinsert_insert:$ins
478 (To.VT To.RC:$src1),
479 (From.VT (bitconvert (From.LdFrag addr:$src2))),
480 (iPTR imm)),
481 (To.VT (!cast<Instruction>(InstrStr#"rm")
482 To.RC:$src1, addr:$src2,
483 (INSERT_get_vinsert_imm To.RC:$ins)))>;
484 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000485}
486
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000487multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
488 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000489
490 let Predicates = [HasVLX] in
491 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
492 X86VectorVTInfo< 4, EltVT32, VR128X>,
493 X86VectorVTInfo< 8, EltVT32, VR256X>,
494 vinsert128_insert>, EVEX_V256;
495
496 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000497 X86VectorVTInfo< 4, EltVT32, VR128X>,
498 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000499 vinsert128_insert>, EVEX_V512;
500
501 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000502 X86VectorVTInfo< 4, EltVT64, VR256X>,
503 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000504 vinsert256_insert>, VEX_W, EVEX_V512;
505
506 let Predicates = [HasVLX, HasDQI] in
507 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
508 X86VectorVTInfo< 2, EltVT64, VR128X>,
509 X86VectorVTInfo< 4, EltVT64, VR256X>,
510 vinsert128_insert>, VEX_W, EVEX_V256;
511
512 let Predicates = [HasDQI] in {
513 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
514 X86VectorVTInfo< 2, EltVT64, VR128X>,
515 X86VectorVTInfo< 8, EltVT64, VR512>,
516 vinsert128_insert>, VEX_W, EVEX_V512;
517
518 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
519 X86VectorVTInfo< 8, EltVT32, VR256X>,
520 X86VectorVTInfo<16, EltVT32, VR512>,
521 vinsert256_insert>, EVEX_V512;
522 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000523}
524
Adam Nemet4e2ef472014-10-02 23:18:28 +0000525defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
526defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000527
Igor Breger0ede3cb2015-09-20 06:52:42 +0000528// Codegen pattern with the alternative types,
529// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
530defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
531 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
532defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
533 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
534
535defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
536 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
537defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
538 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
539
540defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
541 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
542defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
543 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
544
545// Codegen pattern with the alternative types insert VEC128 into VEC256
546defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
547 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
548defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
549 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
550// Codegen pattern with the alternative types insert VEC128 into VEC512
551defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
552 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
553defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
554 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
555// Codegen pattern with the alternative types insert VEC256 into VEC512
556defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
557 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
558defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
559 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
560
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000561// vinsertps - insert f32 to XMM
Craig Topper6189d3e2016-07-19 01:26:19 +0000562def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000563 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000564 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000565 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000566 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000567def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000568 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000569 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000570 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000571 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
572 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
573
574//===----------------------------------------------------------------------===//
575// AVX-512 VECTOR EXTRACT
576//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000577
Igor Breger7f69a992015-09-10 12:54:54 +0000578multiclass vextract_for_size<int Opcode,
579 X86VectorVTInfo From, X86VectorVTInfo To,
Craig Topper5f3fef82016-05-22 07:40:58 +0000580 PatFrag vextract_extract> {
Igor Breger7f69a992015-09-10 12:54:54 +0000581
582 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
583 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
584 // vextract_extract), we interesting only in patterns without mask,
585 // intrinsics pattern match generated bellow.
586 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
587 (ins From.RC:$src1, i32u8imm:$idx),
588 "vextract" # To.EltTypeName # "x" # To.NumElts,
589 "$idx, $src1", "$src1, $idx",
590 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
591 (iPTR imm)))]>,
592 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000593 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
594 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$idx),
595 "vextract" # To.EltTypeName # "x" # To.NumElts #
596 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
597 [(store (To.VT (vextract_extract:$idx
598 (From.VT From.RC:$src1), (iPTR imm))),
599 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000600
Craig Toppere1cac152016-06-07 07:27:54 +0000601 let mayStore = 1, hasSideEffects = 0 in
602 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
603 (ins To.MemOp:$dst, To.KRCWM:$mask,
604 From.RC:$src1, i32u8imm:$idx),
605 "vextract" # To.EltTypeName # "x" # To.NumElts #
606 "\t{$idx, $src1, $dst {${mask}}|"
607 "$dst {${mask}}, $src1, $idx}",
608 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000609 }
Renato Golindb7ea862015-09-09 19:44:40 +0000610
611 // Intrinsic call with masking.
612 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000613 "x" # To.NumElts # "_" # From.Size)
614 From.RC:$src1, (iPTR imm:$idx), To.RC:$src0, To.MRC:$mask),
615 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
616 From.ZSuffix # "rrk")
617 To.RC:$src0,
618 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
619 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000620
621 // Intrinsic call with zero-masking.
622 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000623 "x" # To.NumElts # "_" # From.Size)
624 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, To.MRC:$mask),
625 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
626 From.ZSuffix # "rrkz")
627 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
628 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000629
630 // Intrinsic call without masking.
631 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000632 "x" # To.NumElts # "_" # From.Size)
633 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
634 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
635 From.ZSuffix # "rr")
636 From.RC:$src1, imm:$idx)>;
Igor Bregerac29a822015-09-09 14:35:09 +0000637}
638
Igor Bregerdefab3c2015-10-08 12:55:01 +0000639// Codegen pattern for the alternative types
640multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
641 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000642 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000643 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000644 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
645 (To.VT (!cast<Instruction>(InstrStr#"rr")
646 From.RC:$src1,
647 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000648 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
649 (iPTR imm))), addr:$dst),
650 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
651 (EXTRACT_get_vextract_imm To.RC:$ext))>;
652 }
Igor Breger7f69a992015-09-10 12:54:54 +0000653}
654
655multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000656 ValueType EltVT64, int Opcode256> {
657 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000658 X86VectorVTInfo<16, EltVT32, VR512>,
659 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000660 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000661 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000662 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000663 X86VectorVTInfo< 8, EltVT64, VR512>,
664 X86VectorVTInfo< 4, EltVT64, VR256X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000665 vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000666 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
667 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000668 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000669 X86VectorVTInfo< 8, EltVT32, VR256X>,
670 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000671 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000672 EVEX_V256, EVEX_CD8<32, CD8VT4>;
673 let Predicates = [HasVLX, HasDQI] in
674 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
675 X86VectorVTInfo< 4, EltVT64, VR256X>,
676 X86VectorVTInfo< 2, EltVT64, VR128X>,
677 vextract128_extract>,
678 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
679 let Predicates = [HasDQI] in {
680 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
681 X86VectorVTInfo< 8, EltVT64, VR512>,
682 X86VectorVTInfo< 2, EltVT64, VR128X>,
683 vextract128_extract>,
684 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
685 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
686 X86VectorVTInfo<16, EltVT32, VR512>,
687 X86VectorVTInfo< 8, EltVT32, VR256X>,
688 vextract256_extract>,
689 EVEX_V512, EVEX_CD8<32, CD8VT8>;
690 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000691}
692
Adam Nemet55536c62014-09-25 23:48:45 +0000693defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
694defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000695
Igor Bregerdefab3c2015-10-08 12:55:01 +0000696// extract_subvector codegen patterns with the alternative types.
697// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
698defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
699 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
700defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
701 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
702
703defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000704 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000705defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
706 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
707
708defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
709 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
710defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
711 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
712
Craig Topper08a68572016-05-21 22:50:04 +0000713// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000714defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
715 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
716defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
717 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
718
719// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000720defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
721 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
722defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
723 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
724// Codegen pattern with the alternative types extract VEC256 from VEC512
725defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
726 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
727defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
728 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
729
Craig Topper5f3fef82016-05-22 07:40:58 +0000730// A 128-bit subvector extract from the first 256-bit vector position
731// is a subregister copy that needs no instruction.
732def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
733 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
734def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
735 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
736def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
737 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
738def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
739 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
740def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
741 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
742def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
743 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
744
745// A 256-bit subvector extract from the first 256-bit vector position
746// is a subregister copy that needs no instruction.
747def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
748 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
749def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
750 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
751def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
752 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
753def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
754 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
755def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
756 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
757def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
758 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
759
760let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000761// A 128-bit subvector insert to the first 512-bit vector position
762// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000763def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
764 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
765def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
766 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
767def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
768 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
769def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
770 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
771def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
772 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
773def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
774 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000775
Craig Topper5f3fef82016-05-22 07:40:58 +0000776// A 256-bit subvector insert to the first 512-bit vector position
777// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000778def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000779 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000780def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000781 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000782def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000783 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000784def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000785 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000786def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000787 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000788def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000789 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000790}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000791
792// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000793def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000794 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000795 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000796 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
797 EVEX;
798
Craig Topper03b849e2016-05-21 22:50:11 +0000799def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000800 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000801 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000802 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000803 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000804
805//===---------------------------------------------------------------------===//
806// AVX-512 BROADCAST
807//---
Igor Breger131008f2016-05-01 08:40:00 +0000808// broadcast with a scalar argument.
809multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
810 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000811
Igor Breger131008f2016-05-01 08:40:00 +0000812 let isCodeGenOnly = 1 in {
813 def r_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
814 (ins SrcInfo.FRC:$src), OpcodeStr#"\t{$src, $dst|$dst, $src}",
815 [(set DestInfo.RC:$dst, (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)))]>,
816 Requires<[HasAVX512]>, T8PD, EVEX;
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000817
Igor Breger131008f2016-05-01 08:40:00 +0000818 let Constraints = "$src0 = $dst" in
819 def rk_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
820 (ins DestInfo.RC:$src0, DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
821 OpcodeStr#"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000822 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000823 (vselect DestInfo.KRCWM:$mask,
824 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
825 DestInfo.RC:$src0))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000826 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_K;
Igor Breger131008f2016-05-01 08:40:00 +0000827
828 def rkz_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
829 (ins DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
830 OpcodeStr#"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000831 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000832 (vselect DestInfo.KRCWM:$mask,
833 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
834 DestInfo.ImmAllZerosV))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000835 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_KZ;
Igor Breger131008f2016-05-01 08:40:00 +0000836 } // let isCodeGenOnly = 1 in
837}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000838
Igor Breger21296d22015-10-20 11:56:42 +0000839multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
840 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +0000841 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger21296d22015-10-20 11:56:42 +0000842 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
843 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
844 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
845 T8PD, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000846 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000847 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere1cac152016-06-07 07:27:54 +0000848 (DestInfo.VT (X86VBroadcast
849 (SrcInfo.ScalarLdFrag addr:$src)))>,
850 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +0000851 }
Craig Toppere1cac152016-06-07 07:27:54 +0000852
Craig Topper80934372016-07-16 03:42:59 +0000853 def : Pat<(DestInfo.VT (X86VBroadcast
854 (SrcInfo.VT (scalar_to_vector
855 (SrcInfo.ScalarLdFrag addr:$src))))),
856 (!cast<Instruction>(NAME#DestInfo.ZSuffix#m) addr:$src)>;
857 let AddedComplexity = 20 in
858 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
859 (X86VBroadcast
860 (SrcInfo.VT (scalar_to_vector
861 (SrcInfo.ScalarLdFrag addr:$src)))),
862 DestInfo.RC:$src0)),
863 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
864 DestInfo.RC:$src0, DestInfo.KRCWM:$mask, addr:$src)>;
865 let AddedComplexity = 30 in
866 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
867 (X86VBroadcast
868 (SrcInfo.VT (scalar_to_vector
869 (SrcInfo.ScalarLdFrag addr:$src)))),
870 DestInfo.ImmAllZerosV)),
871 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mkz)
872 DestInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000873}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000874
Craig Topper80934372016-07-16 03:42:59 +0000875multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +0000876 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +0000877 let Predicates = [HasAVX512] in
878 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
879 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
880 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000881
882 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000883 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000884 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000885 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000886 }
887}
888
Craig Topper80934372016-07-16 03:42:59 +0000889multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
890 AVX512VLVectorVTInfo _> {
891 let Predicates = [HasAVX512] in
892 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
893 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
894 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000895
Craig Topper80934372016-07-16 03:42:59 +0000896 let Predicates = [HasVLX] in {
897 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
898 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
899 EVEX_V256;
900 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
901 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
902 EVEX_V128;
903 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000904}
Craig Topper80934372016-07-16 03:42:59 +0000905defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
906 avx512vl_f32_info>;
907defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
908 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000909
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000910def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000911 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000912def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000913 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000914
Robert Khasanovcbc57032014-12-09 16:38:41 +0000915multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
916 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000917 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000918 (ins SrcRC:$src),
919 "vpbroadcast"##_.Suffix, "$src", "$src",
Igor Breger0aeda372016-02-07 08:30:50 +0000920 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000921}
922
Robert Khasanovcbc57032014-12-09 16:38:41 +0000923multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
924 RegisterClass SrcRC, Predicate prd> {
925 let Predicates = [prd] in
926 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
927 let Predicates = [prd, HasVLX] in {
928 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
929 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
930 }
931}
932
Igor Breger0aeda372016-02-07 08:30:50 +0000933let isCodeGenOnly = 1 in {
934defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000935 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000936defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000937 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000938}
939let isAsmParserOnly = 1 in {
940 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
941 GR32, HasBWI>;
942 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000943 GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000944}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000945defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
946 HasAVX512>;
947defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
948 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000949
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000950def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000951 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000952def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000953 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000954
Igor Breger21296d22015-10-20 11:56:42 +0000955// Provide aliases for broadcast from the same register class that
956// automatically does the extract.
957multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
958 X86VectorVTInfo SrcInfo> {
959 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
960 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
961 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
962}
963
964multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
965 AVX512VLVectorVTInfo _, Predicate prd> {
966 let Predicates = [prd] in {
967 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
968 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
969 EVEX_V512;
970 // Defined separately to avoid redefinition.
971 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
972 }
973 let Predicates = [prd, HasVLX] in {
974 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
975 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
976 EVEX_V256;
977 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
978 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000979 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000980}
981
Igor Breger21296d22015-10-20 11:56:42 +0000982defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
983 avx512vl_i8_info, HasBWI>;
984defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
985 avx512vl_i16_info, HasBWI>;
986defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
987 avx512vl_i32_info, HasAVX512>;
988defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
989 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000990
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000991multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
992 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000993 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +0000994 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
995 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000996 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +0000997 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +0000998}
999
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001000//===----------------------------------------------------------------------===//
1001// AVX-512 BROADCAST SUBVECTORS
1002//
1003
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001004defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1005 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001006 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001007defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1008 v16f32_info, v4f32x_info>,
1009 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1010defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1011 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001012 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001013defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1014 v8f64_info, v4f64x_info>, VEX_W,
1015 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1016
1017let Predicates = [HasVLX] in {
1018defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1019 v8i32x_info, v4i32x_info>,
1020 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1021defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1022 v8f32x_info, v4f32x_info>,
1023 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001024
1025def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1026 (VBROADCASTI32X4Z256rm addr:$src)>;
1027def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1028 (VBROADCASTI32X4Z256rm addr:$src)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001029}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001030
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001031let Predicates = [HasVLX, HasDQI] in {
1032defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1033 v4i64x_info, v2i64x_info>, VEX_W,
1034 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1035defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1036 v4f64x_info, v2f64x_info>, VEX_W,
1037 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1038}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001039
1040let Predicates = [HasVLX, NoDQI] in {
1041def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1042 (VBROADCASTF32X4Z256rm addr:$src)>;
1043def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1044 (VBROADCASTI32X4Z256rm addr:$src)>;
1045}
1046
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001047let Predicates = [HasDQI] in {
1048defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1049 v8i64_info, v2i64x_info>, VEX_W,
1050 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1051defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1052 v16i32_info, v8i32x_info>,
1053 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1054defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1055 v8f64_info, v2f64x_info>, VEX_W,
1056 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1057defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1058 v16f32_info, v8f32x_info>,
1059 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1060}
Adam Nemet73f72e12014-06-27 00:43:38 +00001061
Igor Bregerfa798a92015-11-02 07:39:36 +00001062multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001063 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001064 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001065 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001066 EVEX_V512;
1067 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001068 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001069 EVEX_V256;
1070}
1071
1072multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001073 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1074 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001075
1076 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001077 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1078 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001079}
1080
1081defm VPBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
Igor Breger52bd1d52016-05-31 07:43:39 +00001082 avx512vl_i32_info, avx512vl_i64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001083defm VPBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
Igor Breger52bd1d52016-05-31 07:43:39 +00001084 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001085
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001086def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001087 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001088def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1089 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1090
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001091def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001092 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001093def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1094 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001095
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001096//===----------------------------------------------------------------------===//
1097// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1098//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001099multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1100 X86VectorVTInfo _, RegisterClass KRC> {
1101 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001102 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001103 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001104}
1105
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001106multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001107 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1108 let Predicates = [HasCDI] in
1109 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1110 let Predicates = [HasCDI, HasVLX] in {
1111 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1112 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1113 }
1114}
1115
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001116defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001117 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001118defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001119 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001120
1121//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001122// -- VPERMI2 - 3 source operands form --
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001123multiclass avx512_perm_i<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001124 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001125let Constraints = "$src1 = $dst" in {
Craig Topperaad5f112015-11-30 00:13:24 +00001126 defm rr: AVX512_maskable_3src_cast<opc, MRMSrcReg, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001127 (ins _.RC:$src2, _.RC:$src3),
1128 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001129 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001130 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001131
Craig Topperaad5f112015-11-30 00:13:24 +00001132 defm rm: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001133 (ins _.RC:$src2, _.MemOp:$src3),
1134 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001135 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001136 (_.VT (bitconvert (_.LdFrag addr:$src3)))))>,
1137 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001138 }
1139}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001140multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001141 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Toppere1cac152016-06-07 07:27:54 +00001142 let Constraints = "$src1 = $dst" in
Craig Topperaad5f112015-11-30 00:13:24 +00001143 defm rmb: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001144 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1145 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1146 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topperaad5f112015-11-30 00:13:24 +00001147 (_.VT (X86VPermi2X IdxVT.RC:$src1,
Michael Liao66233b72015-08-06 09:06:20 +00001148 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001149 AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001150}
1151
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001152multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001153 AVX512VLVectorVTInfo VTInfo,
1154 AVX512VLVectorVTInfo ShuffleMask> {
1155 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1156 ShuffleMask.info512>,
1157 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512,
1158 ShuffleMask.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001159 let Predicates = [HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001160 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1161 ShuffleMask.info128>,
1162 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128,
1163 ShuffleMask.info128>, EVEX_V128;
1164 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1165 ShuffleMask.info256>,
1166 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256,
1167 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001168 }
1169}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001170
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001171multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001172 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001173 AVX512VLVectorVTInfo Idx,
1174 Predicate Prd> {
1175 let Predicates = [Prd] in
Craig Topperaad5f112015-11-30 00:13:24 +00001176 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1177 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001178 let Predicates = [Prd, HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001179 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1180 Idx.info128>, EVEX_V128;
1181 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1182 Idx.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001183 }
1184}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001185
Craig Topperaad5f112015-11-30 00:13:24 +00001186defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
1187 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1188defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
1189 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001190defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
1191 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1192 VEX_W, EVEX_CD8<16, CD8VF>;
1193defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
1194 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1195 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001196defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
1197 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1198defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
1199 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001200
Craig Topperaad5f112015-11-30 00:13:24 +00001201// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001202multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001203 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001204let Constraints = "$src1 = $dst" in {
1205 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1206 (ins IdxVT.RC:$src2, _.RC:$src3),
1207 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001208 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001209 AVX5128IBase;
1210
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001211 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1212 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1213 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001214 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001215 (bitconvert (_.LdFrag addr:$src3))))>,
1216 EVEX_4V, AVX5128IBase;
1217 }
1218}
1219multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001220 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Toppere1cac152016-06-07 07:27:54 +00001221 let Constraints = "$src1 = $dst" in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001222 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1223 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1224 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1225 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001226 (_.VT (X86VPermt2 _.RC:$src1,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001227 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
1228 AVX5128IBase, EVEX_4V, EVEX_B;
1229}
1230
1231multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001232 AVX512VLVectorVTInfo VTInfo,
1233 AVX512VLVectorVTInfo ShuffleMask> {
1234 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001235 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001236 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001237 ShuffleMask.info512>, EVEX_V512;
1238 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001239 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001240 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001241 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001242 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001243 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001244 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001245 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1246 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001247 }
1248}
1249
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001250multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001251 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001252 AVX512VLVectorVTInfo Idx,
1253 Predicate Prd> {
1254 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001255 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1256 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001257 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001258 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1259 Idx.info128>, EVEX_V128;
1260 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1261 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001262 }
1263}
1264
Craig Toppera47576f2015-11-26 20:21:29 +00001265defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001266 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001267defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001268 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001269defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1270 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1271 VEX_W, EVEX_CD8<16, CD8VF>;
1272defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1273 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1274 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001275defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001276 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001277defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001278 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001279
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001280//===----------------------------------------------------------------------===//
1281// AVX-512 - BLEND using mask
1282//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001283multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1284 let ExeDomain = _.ExeDomain in {
Craig Toppere1cac152016-06-07 07:27:54 +00001285 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001286 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1287 (ins _.RC:$src1, _.RC:$src2),
1288 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001289 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001290 []>, EVEX_4V;
1291 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1292 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001293 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001294 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Simon Pilgrim916485c2016-08-18 11:22:22 +00001295 [(set _.RC:$dst, (vselect _.KRCWM:$mask,
Igor Breger64cfd3a2016-06-15 07:30:38 +00001296 (_.VT _.RC:$src2),
1297 (_.VT _.RC:$src1)))]>, EVEX_4V, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001298 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001299 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1300 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1301 !strconcat(OpcodeStr,
1302 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1303 []>, EVEX_4V, EVEX_KZ;
Craig Toppere1cac152016-06-07 07:27:54 +00001304 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001305 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1306 (ins _.RC:$src1, _.MemOp:$src2),
1307 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001308 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001309 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1310 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1311 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001312 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001313 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001314 [(set _.RC:$dst, (vselect _.KRCWM:$mask,
1315 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1316 (_.VT _.RC:$src1)))]>,
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001317 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere1cac152016-06-07 07:27:54 +00001318 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001319 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1320 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1321 !strconcat(OpcodeStr,
1322 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1323 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1324 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001325}
1326multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1327
1328 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1329 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1330 !strconcat(OpcodeStr,
1331 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1332 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001333 [(set _.RC:$dst,(vselect _.KRCWM:$mask,
1334 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
1335 (_.VT _.RC:$src1)))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001336 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001337
Craig Toppere1cac152016-06-07 07:27:54 +00001338 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001339 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1340 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1341 !strconcat(OpcodeStr,
1342 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1343 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001344 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001345
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001346}
1347
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001348multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1349 AVX512VLVectorVTInfo VTInfo> {
1350 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1351 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001352
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001353 let Predicates = [HasVLX] in {
1354 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1355 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1356 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1357 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1358 }
1359}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001360
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001361multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1362 AVX512VLVectorVTInfo VTInfo> {
1363 let Predicates = [HasBWI] in
1364 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001365
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001366 let Predicates = [HasBWI, HasVLX] in {
1367 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1368 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1369 }
1370}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001371
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001372
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001373defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1374defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1375defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1376defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1377defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1378defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001379
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001380
Craig Topper0fcf9252016-06-07 07:27:51 +00001381let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001382def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1383 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001384 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001385 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001386 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1387 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1388
1389def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1390 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001391 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001392 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001393 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1394 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1395}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001396//===----------------------------------------------------------------------===//
1397// Compare Instructions
1398//===----------------------------------------------------------------------===//
1399
1400// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001401
1402multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1403
1404 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1405 (outs _.KRC:$dst),
1406 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1407 "vcmp${cc}"#_.Suffix,
1408 "$src2, $src1", "$src1, $src2",
1409 (OpNode (_.VT _.RC:$src1),
1410 (_.VT _.RC:$src2),
1411 imm:$cc)>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001412 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1413 (outs _.KRC:$dst),
1414 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1415 "vcmp${cc}"#_.Suffix,
1416 "$src2, $src1", "$src1, $src2",
1417 (OpNode (_.VT _.RC:$src1),
1418 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1419 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001420
1421 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1422 (outs _.KRC:$dst),
1423 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1424 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001425 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001426 (OpNodeRnd (_.VT _.RC:$src1),
1427 (_.VT _.RC:$src2),
1428 imm:$cc,
1429 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1430 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001431 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001432 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1433 (outs VK1:$dst),
1434 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1435 "vcmp"#_.Suffix,
1436 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1437 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1438 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001439 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001440 "vcmp"#_.Suffix,
1441 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1442 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1443
1444 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1445 (outs _.KRC:$dst),
1446 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1447 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001448 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001449 EVEX_4V, EVEX_B;
1450 }// let isAsmParserOnly = 1, hasSideEffects = 0
1451
1452 let isCodeGenOnly = 1 in {
1453 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1454 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1455 !strconcat("vcmp${cc}", _.Suffix,
1456 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1457 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1458 _.FRC:$src2,
1459 imm:$cc))],
1460 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001461 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1462 (outs _.KRC:$dst),
1463 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1464 !strconcat("vcmp${cc}", _.Suffix,
1465 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1466 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1467 (_.ScalarLdFrag addr:$src2),
1468 imm:$cc))],
1469 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001470 }
1471}
1472
1473let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001474 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1475 AVX512XSIi8Base;
1476 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1477 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001478}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001479
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001480multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1481 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001482 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001483 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1484 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1485 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001486 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1487 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001488 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1489 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1490 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1491 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001492 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001493 def rrk : AVX512BI<opc, MRMSrcReg,
1494 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1495 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1496 "$dst {${mask}}, $src1, $src2}"),
1497 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1498 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1499 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001500 def rmk : AVX512BI<opc, MRMSrcMem,
1501 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1502 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1503 "$dst {${mask}}, $src1, $src2}"),
1504 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1505 (OpNode (_.VT _.RC:$src1),
1506 (_.VT (bitconvert
1507 (_.LdFrag addr:$src2))))))],
1508 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001509}
1510
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001511multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001512 X86VectorVTInfo _> :
1513 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001514 def rmb : AVX512BI<opc, MRMSrcMem,
1515 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1516 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1517 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1518 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1519 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1520 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1521 def rmbk : AVX512BI<opc, MRMSrcMem,
1522 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1523 _.ScalarMemOp:$src2),
1524 !strconcat(OpcodeStr,
1525 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1526 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1527 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1528 (OpNode (_.VT _.RC:$src1),
1529 (X86VBroadcast
1530 (_.ScalarLdFrag addr:$src2)))))],
1531 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001532}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001533
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001534multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1535 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1536 let Predicates = [prd] in
1537 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1538 EVEX_V512;
1539
1540 let Predicates = [prd, HasVLX] in {
1541 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1542 EVEX_V256;
1543 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1544 EVEX_V128;
1545 }
1546}
1547
1548multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1549 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1550 Predicate prd> {
1551 let Predicates = [prd] in
1552 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1553 EVEX_V512;
1554
1555 let Predicates = [prd, HasVLX] in {
1556 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1557 EVEX_V256;
1558 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1559 EVEX_V128;
1560 }
1561}
1562
1563defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1564 avx512vl_i8_info, HasBWI>,
1565 EVEX_CD8<8, CD8VF>;
1566
1567defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1568 avx512vl_i16_info, HasBWI>,
1569 EVEX_CD8<16, CD8VF>;
1570
Robert Khasanovf70f7982014-09-18 14:06:55 +00001571defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001572 avx512vl_i32_info, HasAVX512>,
1573 EVEX_CD8<32, CD8VF>;
1574
Robert Khasanovf70f7982014-09-18 14:06:55 +00001575defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001576 avx512vl_i64_info, HasAVX512>,
1577 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1578
1579defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1580 avx512vl_i8_info, HasBWI>,
1581 EVEX_CD8<8, CD8VF>;
1582
1583defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1584 avx512vl_i16_info, HasBWI>,
1585 EVEX_CD8<16, CD8VF>;
1586
Robert Khasanovf70f7982014-09-18 14:06:55 +00001587defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001588 avx512vl_i32_info, HasAVX512>,
1589 EVEX_CD8<32, CD8VF>;
1590
Robert Khasanovf70f7982014-09-18 14:06:55 +00001591defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001592 avx512vl_i64_info, HasAVX512>,
1593 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001594
1595def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001596 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001597 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1598 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1599
1600def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001601 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001602 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1603 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1604
Robert Khasanov29e3b962014-08-27 09:34:37 +00001605multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1606 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001607 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001608 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001609 !strconcat("vpcmp${cc}", Suffix,
1610 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001611 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1612 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001613 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1614 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001615 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001616 !strconcat("vpcmp${cc}", Suffix,
1617 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001618 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1619 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001620 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001621 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1622 def rrik : AVX512AIi8<opc, MRMSrcReg,
1623 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001624 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001625 !strconcat("vpcmp${cc}", Suffix,
1626 "\t{$src2, $src1, $dst {${mask}}|",
1627 "$dst {${mask}}, $src1, $src2}"),
1628 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1629 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001630 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001631 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001632 def rmik : AVX512AIi8<opc, MRMSrcMem,
1633 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001634 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001635 !strconcat("vpcmp${cc}", Suffix,
1636 "\t{$src2, $src1, $dst {${mask}}|",
1637 "$dst {${mask}}, $src1, $src2}"),
1638 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1639 (OpNode (_.VT _.RC:$src1),
1640 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001641 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001642 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1643
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001644 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001645 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001646 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001647 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001648 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1649 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001650 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001651 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001652 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001653 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001654 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1655 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001656 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001657 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1658 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001659 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001660 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001661 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1662 "$dst {${mask}}, $src1, $src2, $cc}"),
1663 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001664 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001665 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1666 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001667 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001668 !strconcat("vpcmp", Suffix,
1669 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1670 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001671 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001672 }
1673}
1674
Robert Khasanov29e3b962014-08-27 09:34:37 +00001675multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001676 X86VectorVTInfo _> :
1677 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001678 def rmib : AVX512AIi8<opc, MRMSrcMem,
1679 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001680 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001681 !strconcat("vpcmp${cc}", Suffix,
1682 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1683 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1684 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1685 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001686 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001687 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1688 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1689 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001690 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001691 !strconcat("vpcmp${cc}", Suffix,
1692 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1693 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1694 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1695 (OpNode (_.VT _.RC:$src1),
1696 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001697 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001698 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001699
Robert Khasanov29e3b962014-08-27 09:34:37 +00001700 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001701 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001702 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1703 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001704 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001705 !strconcat("vpcmp", Suffix,
1706 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1707 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1708 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1709 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1710 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001711 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001712 !strconcat("vpcmp", Suffix,
1713 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1714 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1715 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1716 }
1717}
1718
1719multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1720 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1721 let Predicates = [prd] in
1722 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1723
1724 let Predicates = [prd, HasVLX] in {
1725 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1726 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1727 }
1728}
1729
1730multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1731 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1732 let Predicates = [prd] in
1733 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1734 EVEX_V512;
1735
1736 let Predicates = [prd, HasVLX] in {
1737 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1738 EVEX_V256;
1739 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1740 EVEX_V128;
1741 }
1742}
1743
1744defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1745 HasBWI>, EVEX_CD8<8, CD8VF>;
1746defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1747 HasBWI>, EVEX_CD8<8, CD8VF>;
1748
1749defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1750 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1751defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1752 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1753
Robert Khasanovf70f7982014-09-18 14:06:55 +00001754defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001755 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001756defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001757 HasAVX512>, EVEX_CD8<32, CD8VF>;
1758
Robert Khasanovf70f7982014-09-18 14:06:55 +00001759defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001760 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001761defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001762 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001763
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001764multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001765
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001766 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1767 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1768 "vcmp${cc}"#_.Suffix,
1769 "$src2, $src1", "$src1, $src2",
1770 (X86cmpm (_.VT _.RC:$src1),
1771 (_.VT _.RC:$src2),
1772 imm:$cc)>;
1773
Craig Toppere1cac152016-06-07 07:27:54 +00001774 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1775 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1776 "vcmp${cc}"#_.Suffix,
1777 "$src2, $src1", "$src1, $src2",
1778 (X86cmpm (_.VT _.RC:$src1),
1779 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1780 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001781
Craig Toppere1cac152016-06-07 07:27:54 +00001782 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1783 (outs _.KRC:$dst),
1784 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1785 "vcmp${cc}"#_.Suffix,
1786 "${src2}"##_.BroadcastStr##", $src1",
1787 "$src1, ${src2}"##_.BroadcastStr,
1788 (X86cmpm (_.VT _.RC:$src1),
1789 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1790 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001791 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001792 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001793 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1794 (outs _.KRC:$dst),
1795 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1796 "vcmp"#_.Suffix,
1797 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1798
1799 let mayLoad = 1 in {
1800 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1801 (outs _.KRC:$dst),
1802 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1803 "vcmp"#_.Suffix,
1804 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1805
1806 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1807 (outs _.KRC:$dst),
1808 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1809 "vcmp"#_.Suffix,
1810 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1811 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1812 }
1813 }
1814}
1815
1816multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1817 // comparison code form (VCMP[EQ/LT/LE/...]
1818 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1819 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1820 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001821 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001822 (X86cmpmRnd (_.VT _.RC:$src1),
1823 (_.VT _.RC:$src2),
1824 imm:$cc,
1825 (i32 FROUND_NO_EXC))>, EVEX_B;
1826
1827 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1828 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1829 (outs _.KRC:$dst),
1830 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1831 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001832 "$cc, {sae}, $src2, $src1",
1833 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001834 }
1835}
1836
1837multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1838 let Predicates = [HasAVX512] in {
1839 defm Z : avx512_vcmp_common<_.info512>,
1840 avx512_vcmp_sae<_.info512>, EVEX_V512;
1841
1842 }
1843 let Predicates = [HasAVX512,HasVLX] in {
1844 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1845 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001846 }
1847}
1848
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001849defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1850 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1851defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1852 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001853
1854def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1855 (COPY_TO_REGCLASS (VCMPPSZrri
1856 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1857 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1858 imm:$cc), VK8)>;
1859def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1860 (COPY_TO_REGCLASS (VPCMPDZrri
1861 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1862 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1863 imm:$cc), VK8)>;
1864def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1865 (COPY_TO_REGCLASS (VPCMPUDZrri
1866 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1867 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1868 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001869
Asaf Badouh572bbce2015-09-20 08:46:07 +00001870// ----------------------------------------------------------------
1871// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00001872//handle fpclass instruction mask = op(reg_scalar,imm)
1873// op(mem_scalar,imm)
1874multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1875 X86VectorVTInfo _, Predicate prd> {
1876 let Predicates = [prd] in {
1877 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
1878 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001879 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001880 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1881 (i32 imm:$src2)))], NoItinerary>;
1882 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1883 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1884 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001885 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001886 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001887 (OpNode (_.VT _.RC:$src1),
1888 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001889 let AddedComplexity = 20 in {
Asaf Badouh696e8e02015-10-18 11:04:38 +00001890 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1891 (ins _.MemOp:$src1, i32u8imm:$src2),
1892 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001893 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001894 [(set _.KRC:$dst,
1895 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1896 (i32 imm:$src2)))], NoItinerary>;
1897 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1898 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1899 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001900 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001901 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001902 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1903 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1904 }
1905 }
1906}
1907
Asaf Badouh572bbce2015-09-20 08:46:07 +00001908//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
1909// fpclass(reg_vec, mem_vec, imm)
1910// fpclass(reg_vec, broadcast(eltVt), imm)
1911multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1912 X86VectorVTInfo _, string mem, string broadcast>{
1913 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1914 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001915 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001916 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1917 (i32 imm:$src2)))], NoItinerary>;
1918 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1919 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1920 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001921 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001922 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00001923 (OpNode (_.VT _.RC:$src1),
1924 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001925 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1926 (ins _.MemOp:$src1, i32u8imm:$src2),
1927 OpcodeStr##_.Suffix##mem#
1928 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001929 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00001930 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1931 (i32 imm:$src2)))], NoItinerary>;
1932 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1933 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1934 OpcodeStr##_.Suffix##mem#
1935 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001936 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00001937 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1938 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1939 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1940 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
1941 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
1942 _.BroadcastStr##", $dst|$dst, ${src1}"
1943 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001944 [(set _.KRC:$dst,(OpNode
1945 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00001946 (_.ScalarLdFrag addr:$src1))),
1947 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
1948 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1949 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
1950 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
1951 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
1952 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001953 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
1954 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00001955 (_.ScalarLdFrag addr:$src1))),
1956 (i32 imm:$src2))))], NoItinerary>,
1957 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00001958}
1959
Asaf Badouh572bbce2015-09-20 08:46:07 +00001960multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001961 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00001962 string broadcast>{
1963 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001964 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001965 broadcast>, EVEX_V512;
1966 }
1967 let Predicates = [prd, HasVLX] in {
1968 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
1969 broadcast>, EVEX_V128;
1970 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
1971 broadcast>, EVEX_V256;
1972 }
1973}
1974
1975multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001976 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00001977 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001978 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00001979 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001980 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
1981 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
1982 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
1983 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
1984 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00001985}
1986
Asaf Badouh696e8e02015-10-18 11:04:38 +00001987defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
1988 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00001989
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001990//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001991// Mask register copy, including
1992// - copy between mask registers
1993// - load/store mask registers
1994// - copy from GPR to mask register and vice versa
1995//
1996multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
1997 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00001998 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00001999 let hasSideEffects = 0 in
2000 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2001 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2002 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2003 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2004 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2005 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2006 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2007 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002008}
2009
2010multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2011 string OpcodeStr,
2012 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002013 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002014 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002015 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002016 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002017 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002018 }
2019}
2020
Robert Khasanov74acbb72014-07-23 14:49:42 +00002021let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002022 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002023 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2024 VEX, PD;
2025
2026let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002027 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002028 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002029 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002030
2031let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002032 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2033 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002034 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2035 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002036 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2037 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002038 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2039 VEX, XD, VEX_W;
2040}
2041
2042// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002043def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2044 (COPY_TO_REGCLASS GR16:$src, VK16)>;
2045def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2046 (COPY_TO_REGCLASS VK16:$src, GR16)>;
2047
2048def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2049 (COPY_TO_REGCLASS GR8:$src, VK8)>;
2050def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2051 (COPY_TO_REGCLASS VK8:$src, GR8)>;
2052
2053def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
2054 (i32 (SUBREG_TO_REG (i64 0),
2055 (i16 (COPY_TO_REGCLASS VK16:$src, GR16)), sub_16bit))>;
2056def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
2057 (i32 (SUBREG_TO_REG (i64 0),
2058 (i16 (COPY_TO_REGCLASS VK16:$src, GR16)), sub_16bit))>;
2059
2060def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2061 (i32 (SUBREG_TO_REG (i64 0),
2062 (i8 (COPY_TO_REGCLASS VK8:$src, GR8)), sub_8bit))>;
2063def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
2064 (i32 (SUBREG_TO_REG (i64 0),
2065 (i8 (COPY_TO_REGCLASS VK8:$src, GR8)), sub_8bit))>;
2066
2067def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2068 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2069def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2070 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2071def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2072 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2073def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2074 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002075
Robert Khasanov74acbb72014-07-23 14:49:42 +00002076// Load/store kreg
2077let Predicates = [HasDQI] in {
2078 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2079 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002080 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2081 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002082
2083 def : Pat<(store VK4:$src, addr:$dst),
2084 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2085 def : Pat<(store VK2:$src, addr:$dst),
2086 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002087 def : Pat<(store VK1:$src, addr:$dst),
2088 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002089
2090 def : Pat<(v2i1 (load addr:$src)),
2091 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2092 def : Pat<(v4i1 (load addr:$src)),
2093 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002094}
2095let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002096 def : Pat<(store VK1:$src, addr:$dst),
2097 (MOV8mr addr:$dst,
2098 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2099 sub_8bit))>;
2100 def : Pat<(store VK2:$src, addr:$dst),
2101 (MOV8mr addr:$dst,
2102 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2103 sub_8bit))>;
2104 def : Pat<(store VK4:$src, addr:$dst),
2105 (MOV8mr addr:$dst,
2106 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002107 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002108 def : Pat<(store VK8:$src, addr:$dst),
2109 (MOV8mr addr:$dst,
2110 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2111 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002112
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002113 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002114 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002115 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002116 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002117 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002118 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002119}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002120
Robert Khasanov74acbb72014-07-23 14:49:42 +00002121let Predicates = [HasAVX512] in {
2122 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002123 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002124 def : Pat<(i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002125 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002126 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2127 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002128}
2129let Predicates = [HasBWI] in {
2130 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2131 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002132 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2133 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002134 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2135 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002136 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2137 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002138}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002139
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002140def assertzext_i1 : PatFrag<(ops node:$src), (assertzext node:$src), [{
2141 return cast<VTSDNode>(N->getOperand(1))->getVT() == MVT::i1;
2142}]>;
2143
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002144def trunc_setcc : PatFrag<(ops node:$src), (trunc node:$src), [{
2145 return (N->getOperand(0)->getOpcode() == X86ISD::SETCC);
2146}]>;
2147
2148def trunc_mask_1 : PatFrag<(ops node:$src), (trunc node:$src), [{
2149 return (N->getOperand(0)->getOpcode() == ISD::AND &&
2150 isa<ConstantSDNode>(N->getOperand(0)->getOperand(1)) &&
2151 N->getOperand(0)->getConstantOperandVal(1) == 1);
2152}]>;
2153
2154
Robert Khasanov74acbb72014-07-23 14:49:42 +00002155let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002156 def : Pat<(i1 (trunc (i64 GR64:$src))),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002157 (COPY_TO_REGCLASS (i16 (EXTRACT_SUBREG (AND64ri8 $src, (i64 1)),
2158 sub_16bit)), VK1)>;
2159
2160 def : Pat<(i1 (trunc (i64 (assertzext_i1 GR64:$src)))),
2161 (COPY_TO_REGCLASS (i16 (EXTRACT_SUBREG $src, sub_16bit)), VK1)>;
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002162
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002163 def : Pat<(i1 (trunc_mask_1 GR64:$src)),
2164 (COPY_TO_REGCLASS (i16 (EXTRACT_SUBREG $src, sub_16bit)), VK1)>;
2165
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002166 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002167 (COPY_TO_REGCLASS (i16 (EXTRACT_SUBREG (AND32ri8 $src, (i32 1)),
2168 sub_16bit)), VK1)>;
2169
2170 def : Pat<(i1 (trunc (i32 (assertzext_i1 GR32:$src)))),
2171 (COPY_TO_REGCLASS (i16 (EXTRACT_SUBREG $src, sub_16bit)), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002172
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002173 def : Pat<(i1 (trunc_mask_1 GR32:$src)),
2174 (COPY_TO_REGCLASS (i16 (EXTRACT_SUBREG $src, sub_16bit)), VK1)>;
2175
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002176 def : Pat<(i1 (trunc (i8 GR8:$src))),
Michael Kupersteinc523333b2016-07-21 22:24:08 +00002177 (COPY_TO_REGCLASS (i16 (SUBREG_TO_REG (i64 0), (AND8ri $src, (i8 1)),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002178 sub_8bit)), VK1)>;
2179
2180 def : Pat<(i1 (trunc (i8 (assertzext_i1 GR8:$src)))),
2181 (COPY_TO_REGCLASS (i16 (SUBREG_TO_REG (i64 0), $src, sub_8bit)), VK1)>;
2182
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002183 def : Pat<(i1 (trunc_setcc GR8:$src)),
2184 (COPY_TO_REGCLASS (i16 (SUBREG_TO_REG (i64 0), $src, sub_8bit)), VK1)>;
2185
2186 def : Pat<(i1 (trunc_mask_1 GR8:$src)),
2187 (COPY_TO_REGCLASS (i16 (SUBREG_TO_REG (i64 0), $src, sub_8bit)), VK1)>;
2188
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002189 def : Pat<(i1 (trunc (i16 GR16:$src))),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002190 (COPY_TO_REGCLASS (AND16ri GR16:$src, (i16 1)), VK1)>;
2191
2192 def : Pat<(i1 (trunc (i16 (assertzext_i1 GR16:$src)))),
2193 (COPY_TO_REGCLASS $src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002194
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002195 def : Pat<(i1 (trunc_mask_1 GR16:$src)),
2196 (COPY_TO_REGCLASS $src, VK1)>;
2197
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002198 def : Pat<(i32 (zext VK1:$src)),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002199 (i32 (SUBREG_TO_REG (i64 0), (i16 (COPY_TO_REGCLASS $src, GR16)),
2200 sub_16bit))>;
2201
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002202 def : Pat<(i32 (anyext VK1:$src)),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002203 (i32 (SUBREG_TO_REG (i64 0), (i16 (COPY_TO_REGCLASS $src, GR16)),
2204 sub_16bit))>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002205
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002206 def : Pat<(i8 (zext VK1:$src)),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002207 (i8 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS VK1:$src, GR16)), sub_8bit))>;
2208
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002209 def : Pat<(i8 (anyext VK1:$src)),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002210 (i8 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS $src, GR16)), sub_8bit))>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002211
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002212 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002213 (i64 (SUBREG_TO_REG (i64 0), (i16 (COPY_TO_REGCLASS $src, GR16)),
2214 sub_16bit))>;
2215
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002216 def : Pat<(i64 (anyext VK1:$src)),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002217 (i64 (SUBREG_TO_REG (i64 0), (i16 (COPY_TO_REGCLASS $src, GR16)),
2218 sub_16bit))>;
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002219
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002220 def : Pat<(i16 (zext VK1:$src)),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002221 (COPY_TO_REGCLASS $src, GR16)>;
2222
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002223 def : Pat<(i16 (anyext VK1:$src)),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002224 (i16 (COPY_TO_REGCLASS $src, GR16))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002225}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002226def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2227 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2228def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2229 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2230def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2231 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2232def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2233 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2234def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2235 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2236def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2237 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002238
Igor Bregerd6c187b2016-01-27 08:43:25 +00002239def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2240def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2241def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2242
Igor Bregera77b14d2016-08-11 12:13:46 +00002243def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))), (COPY_TO_REGCLASS VK64:$src, VK1)>;
2244def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))), (COPY_TO_REGCLASS VK32:$src, VK1)>;
2245def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))), (COPY_TO_REGCLASS VK16:$src, VK1)>;
2246def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))), (COPY_TO_REGCLASS VK8:$src, VK1)>;
2247def : Pat<(i1 (X86Vextract VK4:$src, (iPTR 0))), (COPY_TO_REGCLASS VK4:$src, VK1)>;
2248def : Pat<(i1 (X86Vextract VK2:$src, (iPTR 0))), (COPY_TO_REGCLASS VK2:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002249
2250// Mask unary operation
2251// - KNOT
2252multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002253 RegisterClass KRC, SDPatternOperator OpNode,
2254 Predicate prd> {
2255 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002256 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002257 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002258 [(set KRC:$dst, (OpNode KRC:$src))]>;
2259}
2260
Robert Khasanov74acbb72014-07-23 14:49:42 +00002261multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2262 SDPatternOperator OpNode> {
2263 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2264 HasDQI>, VEX, PD;
2265 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2266 HasAVX512>, VEX, PS;
2267 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2268 HasBWI>, VEX, PD, VEX_W;
2269 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2270 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002271}
2272
Robert Khasanov74acbb72014-07-23 14:49:42 +00002273defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002274
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002275multiclass avx512_mask_unop_int<string IntName, string InstName> {
2276 let Predicates = [HasAVX512] in
2277 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2278 (i16 GR16:$src)),
2279 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2280 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2281}
2282defm : avx512_mask_unop_int<"knot", "KNOT">;
2283
Robert Khasanov74acbb72014-07-23 14:49:42 +00002284let Predicates = [HasDQI] in
2285def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
2286let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002287def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002288let Predicates = [HasBWI] in
2289def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
2290let Predicates = [HasBWI] in
2291def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
2292
2293// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00002294let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002295def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
2296 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002297def : Pat<(not VK8:$src),
2298 (COPY_TO_REGCLASS
2299 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002300}
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002301def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)),
2302 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>;
2303def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)),
2304 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002305
2306// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002307// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002308multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002309 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002310 Predicate prd, bit IsCommutable> {
2311 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002312 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2313 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002314 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002315 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2316}
2317
Robert Khasanov595683d2014-07-28 13:46:45 +00002318multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002319 SDPatternOperator OpNode, bit IsCommutable,
2320 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002321 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002322 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002323 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002324 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002325 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002326 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002327 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002328 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002329}
2330
2331def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2332def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
2333
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002334defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2335defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2336defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>;
2337defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2338defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>;
Igor Breger59ac3392015-08-31 11:50:23 +00002339defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002340
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002341multiclass avx512_mask_binop_int<string IntName, string InstName> {
2342 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002343 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2344 (i16 GR16:$src1), (i16 GR16:$src2)),
2345 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2346 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2347 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002348}
2349
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002350defm : avx512_mask_binop_int<"kand", "KAND">;
2351defm : avx512_mask_binop_int<"kandn", "KANDN">;
2352defm : avx512_mask_binop_int<"kor", "KOR">;
2353defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2354defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002355
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002356multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002357 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2358 // for the DQI set, this type is legal and KxxxB instruction is used
2359 let Predicates = [NoDQI] in
2360 def : Pat<(OpNode VK8:$src1, VK8:$src2),
2361 (COPY_TO_REGCLASS
2362 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2363 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2364
2365 // All types smaller than 8 bits require conversion anyway
2366 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2367 (COPY_TO_REGCLASS (Inst
2368 (COPY_TO_REGCLASS VK1:$src1, VK16),
2369 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2370 def : Pat<(OpNode VK2:$src1, VK2:$src2),
2371 (COPY_TO_REGCLASS (Inst
2372 (COPY_TO_REGCLASS VK2:$src1, VK16),
2373 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
2374 def : Pat<(OpNode VK4:$src1, VK4:$src2),
2375 (COPY_TO_REGCLASS (Inst
2376 (COPY_TO_REGCLASS VK4:$src1, VK16),
2377 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002378}
2379
2380defm : avx512_binop_pat<and, KANDWrr>;
2381defm : avx512_binop_pat<andn, KANDNWrr>;
2382defm : avx512_binop_pat<or, KORWrr>;
2383defm : avx512_binop_pat<xnor, KXNORWrr>;
2384defm : avx512_binop_pat<xor, KXORWrr>;
2385
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002386def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)),
2387 (KXNORWrr VK16:$src1, VK16:$src2)>;
2388def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002389 (KXNORBrr VK8:$src1, VK8:$src2)>, Requires<[HasDQI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002390def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002391 (KXNORDrr VK32:$src1, VK32:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002392def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002393 (KXNORQrr VK64:$src1, VK64:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002394
2395let Predicates = [NoDQI] in
2396def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2397 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16),
2398 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2399
2400def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)),
2401 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16),
2402 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>;
2403
2404def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)),
2405 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16),
2406 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>;
2407
2408def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)),
2409 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
2410 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2411
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002412// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002413multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2414 RegisterClass KRCSrc, Predicate prd> {
2415 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002416 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002417 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2418 (ins KRC:$src1, KRC:$src2),
2419 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2420 VEX_4V, VEX_L;
2421
2422 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2423 (!cast<Instruction>(NAME##rr)
2424 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2425 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2426 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002427}
2428
Igor Bregera54a1a82015-09-08 13:10:00 +00002429defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2430defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2431defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002432
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002433// Mask bit testing
2434multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002435 SDNode OpNode, Predicate prd> {
2436 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002437 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002438 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002439 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2440}
2441
Igor Breger5ea0a6812015-08-31 13:30:19 +00002442multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2443 Predicate prdW = HasAVX512> {
2444 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2445 VEX, PD;
2446 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2447 VEX, PS;
2448 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2449 VEX, PS, VEX_W;
2450 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2451 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002452}
2453
2454defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002455defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002456
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002457// Mask shift
2458multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2459 SDNode OpNode> {
2460 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002461 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002462 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002463 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002464 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2465}
2466
2467multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2468 SDNode OpNode> {
2469 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002470 VEX, TAPD, VEX_W;
2471 let Predicates = [HasDQI] in
2472 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2473 VEX, TAPD;
2474 let Predicates = [HasBWI] in {
2475 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2476 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002477 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2478 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002479 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002480}
2481
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002482defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2483defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002484
2485// Mask setting all 0s or 1s
2486multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2487 let Predicates = [HasAVX512] in
2488 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2489 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2490 [(set KRC:$dst, (VT Val))]>;
2491}
2492
2493multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002494 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002495 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002496 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2497 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002498}
2499
2500defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2501defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2502
2503// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2504let Predicates = [HasAVX512] in {
2505 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00002506 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
2507 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002508 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002509 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2510 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002511 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002512 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2513 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002514}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002515
2516// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2517multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2518 RegisterClass RC, ValueType VT> {
2519 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2520 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002521
Igor Bregerf1bd7612016-03-06 07:46:03 +00002522 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002523 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002524}
2525
2526defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2527defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2528defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2529defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2530defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2531
2532defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2533defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2534defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2535defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2536
2537defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2538defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2539defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2540
2541defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2542defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2543
2544defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002545
Igor Breger999ac752016-03-08 15:21:25 +00002546def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002547 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002548 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2549 VK2))>;
2550def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002551 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002552 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2553 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002554def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2555 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002556def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2557 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002558def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2559 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2560
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002561
Igor Breger86724082016-08-14 05:25:07 +00002562// Patterns for kmask shift
2563multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
2564 def : Pat<(VT (X86vshli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002565 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002566 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002567 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002568 RC))>;
2569 def : Pat<(VT (X86vsrli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002570 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002571 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002572 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002573 RC))>;
2574}
2575
2576defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
2577defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
2578defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002579//===----------------------------------------------------------------------===//
2580// AVX-512 - Aligned and unaligned load and store
2581//
2582
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002583
2584multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002585 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002586 bit IsReMaterializable = 1,
2587 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002588 let hasSideEffects = 0 in {
2589 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002590 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002591 _.ExeDomain>, EVEX;
2592 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2593 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002594 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002595 "${dst} {${mask}} {z}, $src}"),
Igor Breger7a000f52016-01-21 14:18:11 +00002596 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2597 (_.VT _.RC:$src),
2598 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002599 EVEX, EVEX_KZ;
2600
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002601 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2602 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002603 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002604 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002605 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2606 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002607
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002608 let Constraints = "$src0 = $dst" in {
2609 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2610 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2611 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2612 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002613 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002614 (_.VT _.RC:$src1),
2615 (_.VT _.RC:$src0))))], _.ExeDomain>,
2616 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002617 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002618 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2619 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002620 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2621 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002622 [(set _.RC:$dst, (_.VT
2623 (vselect _.KRCWM:$mask,
2624 (_.VT (bitconvert (ld_frag addr:$src1))),
2625 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002626 }
Craig Toppere1cac152016-06-07 07:27:54 +00002627 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002628 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2629 (ins _.KRCWM:$mask, _.MemOp:$src),
2630 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2631 "${dst} {${mask}} {z}, $src}",
2632 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2633 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2634 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002635 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002636 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2637 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2638
2639 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2640 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2641
2642 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2643 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2644 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002645}
2646
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002647multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2648 AVX512VLVectorVTInfo _,
2649 Predicate prd,
2650 bit IsReMaterializable = 1> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002651 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002652 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002653 masked_load_aligned512, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002654
2655 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002656 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002657 masked_load_aligned256, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002658 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002659 masked_load_aligned128, IsReMaterializable>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002660 }
2661}
2662
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002663multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2664 AVX512VLVectorVTInfo _,
2665 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002666 bit IsReMaterializable = 1,
2667 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002668 let Predicates = [prd] in
2669 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002670 masked_load_unaligned, IsReMaterializable,
2671 SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002672
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002673 let Predicates = [prd, HasVLX] in {
2674 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002675 masked_load_unaligned, IsReMaterializable,
2676 SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002677 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002678 masked_load_unaligned, IsReMaterializable,
2679 SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002680 }
2681}
2682
2683multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002684 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002685
Craig Topper99f6b622016-05-01 01:03:56 +00002686 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002687 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2688 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2689 [], _.ExeDomain>, EVEX;
2690 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2691 (ins _.KRCWM:$mask, _.RC:$src),
2692 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2693 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002694 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002695 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002696 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002697 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002698 "${dst} {${mask}} {z}, $src}",
2699 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002700 }
Igor Breger81b79de2015-11-19 07:43:43 +00002701
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002702 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002703 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002704 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002705 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002706 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2707 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2708 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002709
2710 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2711 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2712 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002713}
2714
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002715
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002716multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2717 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002718 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002719 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2720 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002721
2722 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002723 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2724 masked_store_unaligned>, EVEX_V256;
2725 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2726 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002727 }
2728}
2729
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002730multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2731 AVX512VLVectorVTInfo _, Predicate prd> {
2732 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002733 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2734 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002735
2736 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002737 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2738 masked_store_aligned256>, EVEX_V256;
2739 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2740 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002741 }
2742}
2743
2744defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2745 HasAVX512>,
2746 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2747 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2748
2749defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2750 HasAVX512>,
2751 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2752 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2753
Craig Topperc9293492016-02-26 06:50:29 +00002754defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
2755 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002756 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002757 PS, EVEX_CD8<32, CD8VF>;
2758
Craig Topperc9293492016-02-26 06:50:29 +00002759defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0,
2760 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002761 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2762 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002763
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002764defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2765 HasAVX512>,
2766 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2767 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002768
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002769defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2770 HasAVX512>,
2771 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2772 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002773
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002774defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2775 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002776 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2777
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002778defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2779 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002780 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2781
Craig Topperc9293492016-02-26 06:50:29 +00002782defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
2783 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002784 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002785 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2786
Craig Topperc9293492016-02-26 06:50:29 +00002787defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
2788 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002789 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002790 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002791
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002792def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002793 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002794 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002795 VK8), VR512:$src)>;
2796
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002797def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002798 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002799 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002800
Craig Topper33c550c2016-05-22 00:39:30 +00002801// These patterns exist to prevent the above patterns from introducing a second
2802// mask inversion when one already exists.
2803def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
2804 (bc_v8i64 (v16i32 immAllZerosV)),
2805 (v8i64 VR512:$src))),
2806 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
2807def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
2808 (v16i32 immAllZerosV),
2809 (v16i32 VR512:$src))),
2810 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
2811
Craig Topper14aa2662016-08-11 06:04:04 +00002812let Predicates = [HasVLX, NoBWI] in {
2813 // 128-bit load/store without BWI.
2814 def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
2815 (VMOVDQA32Z128mr addr:$dst, VR128:$src)>;
2816 def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
2817 (VMOVDQA32Z128mr addr:$dst, VR128:$src)>;
2818 def : Pat<(store (v8i16 VR128:$src), addr:$dst),
2819 (VMOVDQU32Z128mr addr:$dst, VR128:$src)>;
2820 def : Pat<(store (v16i8 VR128:$src), addr:$dst),
2821 (VMOVDQU32Z128mr addr:$dst, VR128:$src)>;
2822
2823 // 256-bit load/store without BWI.
2824 def : Pat<(alignedstore256 (v16i16 VR256:$src), addr:$dst),
2825 (VMOVDQA32Z256mr addr:$dst, VR256:$src)>;
2826 def : Pat<(alignedstore256 (v32i8 VR256:$src), addr:$dst),
2827 (VMOVDQA32Z256mr addr:$dst, VR256:$src)>;
2828 def : Pat<(store (v16i16 VR256:$src), addr:$dst),
2829 (VMOVDQU32Z256mr addr:$dst, VR256:$src)>;
2830 def : Pat<(store (v32i8 VR256:$src), addr:$dst),
2831 (VMOVDQU32Z256mr addr:$dst, VR256:$src)>;
2832}
2833
Craig Topper95bdabd2016-05-22 23:44:33 +00002834let Predicates = [HasVLX] in {
2835 // Special patterns for storing subvector extracts of lower 128-bits of 256.
2836 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2837 def : Pat<(alignedstore (v2f64 (extract_subvector
2838 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2839 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2840 def : Pat<(alignedstore (v4f32 (extract_subvector
2841 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2842 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2843 def : Pat<(alignedstore (v2i64 (extract_subvector
2844 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2845 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2846 def : Pat<(alignedstore (v4i32 (extract_subvector
2847 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2848 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2849 def : Pat<(alignedstore (v8i16 (extract_subvector
2850 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2851 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2852 def : Pat<(alignedstore (v16i8 (extract_subvector
2853 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2854 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2855
2856 def : Pat<(store (v2f64 (extract_subvector
2857 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2858 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2859 def : Pat<(store (v4f32 (extract_subvector
2860 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2861 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2862 def : Pat<(store (v2i64 (extract_subvector
2863 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2864 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2865 def : Pat<(store (v4i32 (extract_subvector
2866 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2867 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2868 def : Pat<(store (v8i16 (extract_subvector
2869 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2870 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2871 def : Pat<(store (v16i8 (extract_subvector
2872 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2873 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2874
2875 // Special patterns for storing subvector extracts of lower 128-bits of 512.
2876 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2877 def : Pat<(alignedstore (v2f64 (extract_subvector
2878 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2879 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2880 def : Pat<(alignedstore (v4f32 (extract_subvector
2881 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2882 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2883 def : Pat<(alignedstore (v2i64 (extract_subvector
2884 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2885 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2886 def : Pat<(alignedstore (v4i32 (extract_subvector
2887 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2888 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2889 def : Pat<(alignedstore (v8i16 (extract_subvector
2890 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2891 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2892 def : Pat<(alignedstore (v16i8 (extract_subvector
2893 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2894 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2895
2896 def : Pat<(store (v2f64 (extract_subvector
2897 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2898 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2899 def : Pat<(store (v4f32 (extract_subvector
2900 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2901 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2902 def : Pat<(store (v2i64 (extract_subvector
2903 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2904 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2905 def : Pat<(store (v4i32 (extract_subvector
2906 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2907 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2908 def : Pat<(store (v8i16 (extract_subvector
2909 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2910 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2911 def : Pat<(store (v16i8 (extract_subvector
2912 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2913 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2914
2915 // Special patterns for storing subvector extracts of lower 256-bits of 512.
2916 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2917 def : Pat<(alignedstore (v4f64 (extract_subvector
2918 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2919 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2920 def : Pat<(alignedstore (v8f32 (extract_subvector
2921 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2922 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2923 def : Pat<(alignedstore (v4i64 (extract_subvector
2924 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2925 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2926 def : Pat<(alignedstore (v8i32 (extract_subvector
2927 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2928 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2929 def : Pat<(alignedstore (v16i16 (extract_subvector
2930 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2931 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2932 def : Pat<(alignedstore (v32i8 (extract_subvector
2933 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2934 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2935
2936 def : Pat<(store (v4f64 (extract_subvector
2937 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2938 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2939 def : Pat<(store (v8f32 (extract_subvector
2940 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2941 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2942 def : Pat<(store (v4i64 (extract_subvector
2943 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2944 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2945 def : Pat<(store (v8i32 (extract_subvector
2946 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2947 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2948 def : Pat<(store (v16i16 (extract_subvector
2949 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2950 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2951 def : Pat<(store (v32i8 (extract_subvector
2952 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2953 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2954}
2955
2956
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002957// Move Int Doubleword to Packed Double Int
2958//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002959def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002960 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002961 [(set VR128X:$dst,
2962 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002963 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002964def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002965 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002966 [(set VR128X:$dst,
2967 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00002968 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002969def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002970 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002971 [(set VR128X:$dst,
2972 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002973 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00002974let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
2975def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
2976 (ins i64mem:$src),
2977 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00002978 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002979let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00002980def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002981 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002982 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002983 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002984def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002985 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002986 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002987 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002988def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002989 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002990 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002991 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2992 EVEX_CD8<64, CD8VT1>;
Craig Topperc648c9b2015-12-28 06:11:42 +00002993}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002994
2995// Move Int Doubleword to Single Scalar
2996//
Craig Topper88adf2a2013-10-12 05:41:08 +00002997let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002998def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002999 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003000 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003001 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003002
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003003def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003004 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003005 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003006 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003007}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003008
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003009// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003010//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003011def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003012 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003013 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003014 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003015 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003016def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003017 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003018 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003019 [(store (i32 (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003020 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003021 EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003022
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003023// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003024//
3025def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003026 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003027 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
3028 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003029 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003030 Requires<[HasAVX512, In64BitMode]>;
3031
Craig Topperc648c9b2015-12-28 06:11:42 +00003032let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3033def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3034 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003035 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003036 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003037
Craig Topperc648c9b2015-12-28 06:11:42 +00003038def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3039 (ins i64mem:$dst, VR128X:$src),
3040 "vmovq\t{$src, $dst|$dst, $src}",
3041 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3042 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003043 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003044 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3045
3046let hasSideEffects = 0 in
3047def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
3048 (ins VR128X:$src),
3049 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
Craig Topper401675c2015-12-28 06:32:47 +00003050 EVEX, VEX_W;
Igor Bregere293e832015-11-29 07:41:26 +00003051
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003052// Move Scalar Single to Double Int
3053//
Craig Topper88adf2a2013-10-12 05:41:08 +00003054let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003055def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003056 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003057 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003058 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003059 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003060def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003061 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003062 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003063 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
Craig Topper401675c2015-12-28 06:32:47 +00003064 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003065}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003066
3067// Move Quadword Int to Packed Quadword Int
3068//
Craig Topperc648c9b2015-12-28 06:11:42 +00003069def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003070 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003071 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003072 [(set VR128X:$dst,
3073 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003074 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003075
3076//===----------------------------------------------------------------------===//
3077// AVX-512 MOVSS, MOVSD
3078//===----------------------------------------------------------------------===//
3079
Craig Topperc7de3a12016-07-29 02:49:08 +00003080multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003081 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003082 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3083 (ins _.RC:$src1, _.FRC:$src2),
3084 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3085 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
3086 (scalar_to_vector _.FRC:$src2))))],
3087 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3088 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3089 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3090 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3091 "$dst {${mask}} {z}, $src1, $src2}"),
3092 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3093 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3094 _.ImmAllZerosV)))],
3095 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3096 let Constraints = "$src0 = $dst" in
3097 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3098 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3099 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3100 "$dst {${mask}}, $src1, $src2}"),
3101 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3102 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3103 (_.VT _.RC:$src0))))],
3104 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003105 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003106 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3107 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3108 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3109 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3110 let mayLoad = 1, hasSideEffects = 0 in {
3111 let Constraints = "$src0 = $dst" in
3112 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3113 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3114 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3115 "$dst {${mask}}, $src}"),
3116 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3117 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3118 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3119 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3120 "$dst {${mask}} {z}, $src}"),
3121 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003122 }
Craig Toppere1cac152016-06-07 07:27:54 +00003123 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3124 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3125 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3126 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003127 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003128 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3129 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3130 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3131 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003132}
3133
Asaf Badouh41ecf462015-12-06 13:26:56 +00003134defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3135 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003136
Asaf Badouh41ecf462015-12-06 13:26:56 +00003137defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3138 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003139
Craig Topper74ed0872016-05-18 06:55:59 +00003140def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003141 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003142 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003143
Craig Topper74ed0872016-05-18 06:55:59 +00003144def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003145 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003146 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003147
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003148def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
3149 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
3150 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3151
Craig Topper99f6b622016-05-01 01:03:56 +00003152let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003153defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
3154 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3155 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
3156 XS, EVEX_4V, VEX_LIG;
3157
Craig Topper99f6b622016-05-01 01:03:56 +00003158let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003159defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
3160 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3161 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
3162 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003163
3164let Predicates = [HasAVX512] in {
3165 let AddedComplexity = 15 in {
3166 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
3167 // MOVS{S,D} to the lower bits.
3168 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
3169 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
3170 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
3171 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3172 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
3173 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3174 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
3175 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003176 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003177
3178 // Move low f32 and clear high bits.
3179 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3180 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00003181 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003182 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3183 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3184 (SUBREG_TO_REG (i32 0),
3185 (VMOVSSZrr (v4i32 (V_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003186 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003187 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3188 (SUBREG_TO_REG (i32 0),
3189 (VMOVSSZrr (v4f32 (V_SET0)),
3190 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3191 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3192 (SUBREG_TO_REG (i32 0),
3193 (VMOVSSZrr (v4i32 (V_SET0)),
3194 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003195
3196 let AddedComplexity = 20 in {
3197 // MOVSSrm zeros the high parts of the register; represent this
3198 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3199 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3200 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3201 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3202 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3203 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3204 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003205 def : Pat<(v4f32 (X86vzload addr:$src)),
3206 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003207
3208 // MOVSDrm zeros the high parts of the register; represent this
3209 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3210 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3211 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3212 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3213 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3214 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3215 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3216 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3217 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3218 def : Pat<(v2f64 (X86vzload addr:$src)),
3219 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3220
3221 // Represent the same patterns above but in the form they appear for
3222 // 256-bit types
3223 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3224 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003225 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003226 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3227 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3228 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003229 def : Pat<(v8f32 (X86vzload addr:$src)),
3230 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003231 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3232 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3233 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003234 def : Pat<(v4f64 (X86vzload addr:$src)),
3235 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003236
3237 // Represent the same patterns above but in the form they appear for
3238 // 512-bit types
3239 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3240 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3241 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3242 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3243 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3244 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003245 def : Pat<(v16f32 (X86vzload addr:$src)),
3246 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003247 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3248 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3249 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003250 def : Pat<(v8f64 (X86vzload addr:$src)),
3251 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003252 }
3253 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3254 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
3255 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
3256 FR32X:$src)), sub_xmm)>;
3257 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3258 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
3259 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
3260 FR64X:$src)), sub_xmm)>;
3261 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3262 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003263 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003264
3265 // Move low f64 and clear high bits.
3266 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3267 (SUBREG_TO_REG (i32 0),
3268 (VMOVSDZrr (v2f64 (V_SET0)),
3269 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003270 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
3271 (SUBREG_TO_REG (i32 0),
3272 (VMOVSDZrr (v2f64 (V_SET0)),
3273 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003274
3275 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
3276 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3277 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003278 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
3279 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3280 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003281
3282 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003283 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003284 addr:$dst),
3285 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003286
3287 // Shuffle with VMOVSS
3288 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3289 (VMOVSSZrr (v4i32 VR128X:$src1),
3290 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3291 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3292 (VMOVSSZrr (v4f32 VR128X:$src1),
3293 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3294
3295 // 256-bit variants
3296 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3297 (SUBREG_TO_REG (i32 0),
3298 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3299 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3300 sub_xmm)>;
3301 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3302 (SUBREG_TO_REG (i32 0),
3303 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3304 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3305 sub_xmm)>;
3306
3307 // Shuffle with VMOVSD
3308 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3309 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3310 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3311 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3312 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3313 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3314 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3315 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3316
3317 // 256-bit variants
3318 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3319 (SUBREG_TO_REG (i32 0),
3320 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3321 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3322 sub_xmm)>;
3323 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3324 (SUBREG_TO_REG (i32 0),
3325 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3326 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3327 sub_xmm)>;
3328
3329 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3330 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3331 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3332 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3333 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3334 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3335 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3336 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3337}
3338
3339let AddedComplexity = 15 in
3340def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3341 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003342 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003343 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003344 (v2i64 VR128X:$src))))],
3345 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3346
Igor Breger4ec5abf2015-11-03 07:30:17 +00003347let AddedComplexity = 20 , isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003348def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3349 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003350 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003351 [(set VR128X:$dst, (v2i64 (X86vzmovl
3352 (loadv2i64 addr:$src))))],
3353 IIC_SSE_MOVDQ>, EVEX, VEX_W,
3354 EVEX_CD8<8, CD8VT8>;
3355
3356let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003357 let AddedComplexity = 15 in {
3358 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3359 (VMOVDI2PDIZrr GR32:$src)>;
3360
3361 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3362 (VMOV64toPQIZrr GR64:$src)>;
3363
3364 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3365 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3366 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003367
3368 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
3369 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3370 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00003371 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003372 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3373 let AddedComplexity = 20 in {
3374 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3375 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003376 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3377 (VMOVDI2PDIZrm addr:$src)>;
3378 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3379 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003380 def : Pat<(v4i32 (X86vzload addr:$src)),
3381 (VMOVDI2PDIZrm addr:$src)>;
3382 def : Pat<(v8i32 (X86vzload addr:$src)),
3383 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003384 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003385 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003386 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003387 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003388 def : Pat<(v2i64 (X86vzload addr:$src)),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003389 (VMOVZPQILo2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003390 def : Pat<(v4i64 (X86vzload addr:$src)),
3391 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003392 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003393
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003394 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3395 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3396 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3397 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003398 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3399 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3400 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3401
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003402 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003403 def : Pat<(v16i32 (X86vzload addr:$src)),
3404 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003405 def : Pat<(v8i64 (X86vzload addr:$src)),
3406 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003407}
3408
3409def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3410 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3411
3412def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3413 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3414
3415def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3416 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3417
3418def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3419 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3420
3421//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003422// AVX-512 - Non-temporals
3423//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003424let SchedRW = [WriteLoad] in {
3425 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3426 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3427 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3428 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3429 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003430
Craig Topper2f90c1f2016-06-07 07:27:57 +00003431 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00003432 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003433 (ins i256mem:$src),
3434 "vmovntdqa\t{$src, $dst|$dst, $src}",
3435 [(set VR256X:$dst, (int_x86_avx2_movntdqa addr:$src))],
3436 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3437 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003438
Robert Khasanoved882972014-08-13 10:46:00 +00003439 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003440 (ins i128mem:$src),
3441 "vmovntdqa\t{$src, $dst|$dst, $src}",
3442 [(set VR128X:$dst, (int_x86_sse41_movntdqa addr:$src))],
3443 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3444 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003445 }
Adam Nemetefd07852014-06-18 16:51:10 +00003446}
3447
Igor Bregerd3341f52016-01-20 13:11:47 +00003448multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3449 PatFrag st_frag = alignednontemporalstore,
3450 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00003451 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003452 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003453 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003454 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3455 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003456}
3457
Igor Bregerd3341f52016-01-20 13:11:47 +00003458multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3459 AVX512VLVectorVTInfo VTInfo> {
3460 let Predicates = [HasAVX512] in
3461 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003462
Igor Bregerd3341f52016-01-20 13:11:47 +00003463 let Predicates = [HasAVX512, HasVLX] in {
3464 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3465 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003466 }
3467}
3468
Igor Bregerd3341f52016-01-20 13:11:47 +00003469defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3470defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3471defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003472
Craig Topper707c89c2016-05-08 23:43:17 +00003473let Predicates = [HasAVX512], AddedComplexity = 400 in {
3474 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3475 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3476 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3477 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3478 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3479 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003480
3481 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
3482 (VMOVNTDQAZrm addr:$src)>;
3483 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
3484 (VMOVNTDQAZrm addr:$src)>;
3485 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
3486 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003487 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003488 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003489 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003490 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003491 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003492 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00003493}
3494
Craig Topperc41320d2016-05-08 23:08:45 +00003495let Predicates = [HasVLX], AddedComplexity = 400 in {
3496 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3497 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3498 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3499 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3500 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3501 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3502
Simon Pilgrim9a896232016-06-07 13:34:24 +00003503 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
3504 (VMOVNTDQAZ256rm addr:$src)>;
3505 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
3506 (VMOVNTDQAZ256rm addr:$src)>;
3507 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
3508 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003509 def : Pat<(v8i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003510 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003511 def : Pat<(v16i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003512 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003513 def : Pat<(v32i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003514 (VMOVNTDQAZ256rm addr:$src)>;
3515
Craig Topperc41320d2016-05-08 23:08:45 +00003516 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3517 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3518 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3519 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3520 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3521 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003522
3523 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
3524 (VMOVNTDQAZ128rm addr:$src)>;
3525 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
3526 (VMOVNTDQAZ128rm addr:$src)>;
3527 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
3528 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003529 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003530 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003531 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003532 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003533 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003534 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00003535}
3536
Adam Nemet7f62b232014-06-10 16:39:53 +00003537//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003538// AVX-512 - Integer arithmetic
3539//
3540multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003541 X86VectorVTInfo _, OpndItins itins,
3542 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003543 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003544 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003545 "$src2, $src1", "$src1, $src2",
3546 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003547 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003548 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003549
Craig Toppere1cac152016-06-07 07:27:54 +00003550 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3551 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3552 "$src2, $src1", "$src1, $src2",
3553 (_.VT (OpNode _.RC:$src1,
3554 (bitconvert (_.LdFrag addr:$src2)))),
3555 itins.rm>,
3556 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003557}
3558
3559multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3560 X86VectorVTInfo _, OpndItins itins,
3561 bit IsCommutable = 0> :
3562 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00003563 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3564 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3565 "${src2}"##_.BroadcastStr##", $src1",
3566 "$src1, ${src2}"##_.BroadcastStr,
3567 (_.VT (OpNode _.RC:$src1,
3568 (X86VBroadcast
3569 (_.ScalarLdFrag addr:$src2)))),
3570 itins.rm>,
3571 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003572}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003573
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003574multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3575 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3576 Predicate prd, bit IsCommutable = 0> {
3577 let Predicates = [prd] in
3578 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3579 IsCommutable>, EVEX_V512;
3580
3581 let Predicates = [prd, HasVLX] in {
3582 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3583 IsCommutable>, EVEX_V256;
3584 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3585 IsCommutable>, EVEX_V128;
3586 }
3587}
3588
Robert Khasanov545d1b72014-10-14 14:36:19 +00003589multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3590 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3591 Predicate prd, bit IsCommutable = 0> {
3592 let Predicates = [prd] in
3593 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3594 IsCommutable>, EVEX_V512;
3595
3596 let Predicates = [prd, HasVLX] in {
3597 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3598 IsCommutable>, EVEX_V256;
3599 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3600 IsCommutable>, EVEX_V128;
3601 }
3602}
3603
3604multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3605 OpndItins itins, Predicate prd,
3606 bit IsCommutable = 0> {
3607 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3608 itins, prd, IsCommutable>,
3609 VEX_W, EVEX_CD8<64, CD8VF>;
3610}
3611
3612multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3613 OpndItins itins, Predicate prd,
3614 bit IsCommutable = 0> {
3615 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3616 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3617}
3618
3619multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3620 OpndItins itins, Predicate prd,
3621 bit IsCommutable = 0> {
3622 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3623 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3624}
3625
3626multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3627 OpndItins itins, Predicate prd,
3628 bit IsCommutable = 0> {
3629 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3630 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3631}
3632
3633multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3634 SDNode OpNode, OpndItins itins, Predicate prd,
3635 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003636 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003637 IsCommutable>;
3638
Igor Bregerf2460112015-07-26 14:41:44 +00003639 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003640 IsCommutable>;
3641}
3642
3643multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3644 SDNode OpNode, OpndItins itins, Predicate prd,
3645 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003646 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003647 IsCommutable>;
3648
Igor Bregerf2460112015-07-26 14:41:44 +00003649 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003650 IsCommutable>;
3651}
3652
3653multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3654 bits<8> opc_d, bits<8> opc_q,
3655 string OpcodeStr, SDNode OpNode,
3656 OpndItins itins, bit IsCommutable = 0> {
3657 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3658 itins, HasAVX512, IsCommutable>,
3659 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3660 itins, HasBWI, IsCommutable>;
3661}
3662
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003663multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003664 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003665 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3666 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003667 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003668 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003669 "$src2, $src1","$src1, $src2",
3670 (_Dst.VT (OpNode
3671 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003672 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003673 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003674 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003675 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3676 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3677 "$src2, $src1", "$src1, $src2",
3678 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3679 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003680 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00003681 AVX512BIBase, EVEX_4V;
3682
3683 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3684 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
3685 OpcodeStr,
3686 "${src2}"##_Brdct.BroadcastStr##", $src1",
3687 "$src1, ${src2}"##_Dst.BroadcastStr,
3688 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3689 (_Brdct.VT (X86VBroadcast
3690 (_Brdct.ScalarLdFrag addr:$src2)))))),
3691 itins.rm>,
3692 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003693}
3694
Robert Khasanov545d1b72014-10-14 14:36:19 +00003695defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3696 SSE_INTALU_ITINS_P, 1>;
3697defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3698 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003699defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3700 SSE_INTALU_ITINS_P, HasBWI, 1>;
3701defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3702 SSE_INTALU_ITINS_P, HasBWI, 0>;
3703defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003704 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003705defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003706 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003707defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003708 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003709defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003710 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003711defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003712 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003713defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003714 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003715defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003716 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003717defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003718 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003719defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003720 SSE_INTALU_ITINS_P, HasBWI, 1>;
3721
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003722multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003723 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3724 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3725 let Predicates = [prd] in
3726 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3727 _SrcVTInfo.info512, _DstVTInfo.info512,
3728 v8i64_info, IsCommutable>,
3729 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3730 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003731 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003732 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003733 v4i64x_info, IsCommutable>,
3734 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003735 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003736 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003737 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003738 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3739 }
Michael Liao66233b72015-08-06 09:06:20 +00003740}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003741
3742defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003743 avx512vl_i32_info, avx512vl_i64_info,
3744 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003745defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003746 avx512vl_i32_info, avx512vl_i64_info,
3747 X86pmuludq, HasAVX512, 1>;
3748defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3749 avx512vl_i8_info, avx512vl_i8_info,
3750 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003751
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003752multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3753 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00003754 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3755 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
3756 OpcodeStr,
3757 "${src2}"##_Src.BroadcastStr##", $src1",
3758 "$src1, ${src2}"##_Src.BroadcastStr,
3759 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3760 (_Src.VT (X86VBroadcast
3761 (_Src.ScalarLdFrag addr:$src2))))))>,
3762 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003763}
3764
Michael Liao66233b72015-08-06 09:06:20 +00003765multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3766 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003767 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003768 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003769 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003770 "$src2, $src1","$src1, $src2",
3771 (_Dst.VT (OpNode
3772 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00003773 (_Src.VT _Src.RC:$src2))),
3774 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003775 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003776 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3777 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3778 "$src2, $src1", "$src1, $src2",
3779 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3780 (bitconvert (_Src.LdFrag addr:$src2))))>,
3781 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003782}
3783
3784multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3785 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003786 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003787 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3788 v32i16_info>,
3789 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3790 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003791 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003792 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3793 v16i16x_info>,
3794 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3795 v16i16x_info>, EVEX_V256;
3796 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3797 v8i16x_info>,
3798 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3799 v8i16x_info>, EVEX_V128;
3800 }
3801}
3802multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3803 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003804 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003805 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3806 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003807 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003808 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3809 v32i8x_info>, EVEX_V256;
3810 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3811 v16i8x_info>, EVEX_V128;
3812 }
3813}
Igor Bregerf7fd5472015-07-21 07:11:28 +00003814
3815multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
3816 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003817 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003818 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00003819 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00003820 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003821 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00003822 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00003823 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003824 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00003825 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003826 }
3827}
3828
Craig Topperb6da6542016-05-01 17:38:32 +00003829defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
3830defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
3831defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
3832defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003833
Craig Topper5acb5a12016-05-01 06:24:57 +00003834defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
3835 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
3836defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00003837 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003838
Igor Bregerf2460112015-07-26 14:41:44 +00003839defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003840 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003841defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003842 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003843defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003844 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003845
Igor Bregerf2460112015-07-26 14:41:44 +00003846defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003847 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003848defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003849 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003850defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003851 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003852
Igor Bregerf2460112015-07-26 14:41:44 +00003853defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003854 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003855defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003856 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003857defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003858 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003859
Igor Bregerf2460112015-07-26 14:41:44 +00003860defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003861 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003862defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003863 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003864defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003865 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003866//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003867// AVX-512 Logical Instructions
3868//===----------------------------------------------------------------------===//
3869
Robert Khasanov545d1b72014-10-14 14:36:19 +00003870defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
3871 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3872defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
3873 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3874defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
3875 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3876defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00003877 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003878
3879//===----------------------------------------------------------------------===//
3880// AVX-512 FP arithmetic
3881//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003882multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3883 SDNode OpNode, SDNode VecNode, OpndItins itins,
3884 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00003885 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003886 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3887 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3888 "$src2, $src1", "$src1, $src2",
3889 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3890 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00003891 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003892
3893 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00003894 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003895 "$src2, $src1", "$src1, $src2",
3896 (VecNode (_.VT _.RC:$src1),
3897 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3898 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00003899 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00003900 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003901 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003902 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003903 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3904 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00003905 itins.rr> {
3906 let isCommutable = IsCommutable;
3907 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003908 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003909 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003910 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3911 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00003912 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003913 }
Craig Topper5ec33a92016-07-22 05:00:42 +00003914 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003915}
3916
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003917multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003918 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00003919 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003920 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3921 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
3922 "$rc, $src2, $src1", "$src1, $src2, $rc",
3923 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003924 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003925 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003926}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003927multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3928 SDNode VecNode, OpndItins itins, bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00003929 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003930 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3931 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003932 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003933 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003934 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003935}
3936
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003937multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
3938 SDNode VecNode,
3939 SizeItins itins, bit IsCommutable> {
3940 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3941 itins.s, IsCommutable>,
3942 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
3943 itins.s, IsCommutable>,
3944 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3945 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3946 itins.d, IsCommutable>,
3947 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
3948 itins.d, IsCommutable>,
3949 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3950}
3951
3952multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
3953 SDNode VecNode,
3954 SizeItins itins, bit IsCommutable> {
3955 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3956 itins.s, IsCommutable>,
3957 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
3958 itins.s, IsCommutable>,
3959 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3960 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3961 itins.d, IsCommutable>,
3962 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
3963 itins.d, IsCommutable>,
3964 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3965}
3966defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
Craig Topper55353582016-08-02 06:16:51 +00003967defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_MUL_ITINS_S, 1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003968defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
Craig Topper55353582016-08-02 06:16:51 +00003969defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_DIV_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00003970defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 0>;
3971defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 0>;
3972
3973// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
3974// X86fminc and X86fmaxc instead of X86fmin and X86fmax
3975multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
3976 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper79011a62016-07-26 08:06:18 +00003977 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00003978 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
3979 (ins _.FRC:$src1, _.FRC:$src2),
3980 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3981 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00003982 itins.rr> {
3983 let isCommutable = 1;
3984 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00003985 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
3986 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
3987 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3988 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
3989 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
3990 }
3991}
3992defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
3993 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
3994 EVEX_CD8<32, CD8VT1>;
3995
3996defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
3997 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
3998 EVEX_CD8<64, CD8VT1>;
3999
4000defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4001 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4002 EVEX_CD8<32, CD8VT1>;
4003
4004defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4005 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4006 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004007
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004008multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004009 X86VectorVTInfo _, OpndItins itins,
4010 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004011 let ExeDomain = _.ExeDomain in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004012 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4013 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4014 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004015 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
4016 IsCommutable>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004017 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4018 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4019 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004020 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
4021 EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004022 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4023 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4024 "${src2}"##_.BroadcastStr##", $src1",
4025 "$src1, ${src2}"##_.BroadcastStr,
4026 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Craig Topper9433f972016-08-02 06:16:53 +00004027 (_.ScalarLdFrag addr:$src2)))),
4028 itins.rm>, EVEX_4V, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00004029 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004030}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004031
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004032multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004033 X86VectorVTInfo _> {
4034 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004035 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4036 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4037 "$rc, $src2, $src1", "$src1, $src2, $rc",
4038 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
4039 EVEX_4V, EVEX_B, EVEX_RC;
4040}
4041
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004042
4043multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004044 X86VectorVTInfo _> {
4045 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004046 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4047 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4048 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
4049 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
4050 EVEX_4V, EVEX_B;
4051}
4052
Michael Liao66233b72015-08-06 09:06:20 +00004053multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004054 Predicate prd, SizeItins itins,
4055 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004056 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004057 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004058 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004059 EVEX_CD8<32, CD8VF>;
4060 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004061 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004062 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004063 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004064
Robert Khasanov595e5982014-10-29 15:43:02 +00004065 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004066 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004067 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004068 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004069 EVEX_CD8<32, CD8VF>;
4070 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004071 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004072 EVEX_CD8<32, CD8VF>;
4073 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004074 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004075 EVEX_CD8<64, CD8VF>;
4076 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004077 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004078 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004079 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004080}
4081
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004082multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004083 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004084 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004085 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004086 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4087}
4088
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004089multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004090 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004091 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004092 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004093 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4094}
4095
Craig Topper9433f972016-08-02 06:16:53 +00004096defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4097 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004098 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004099defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4100 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004101 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004102defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004103 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004104defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004105 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004106defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4107 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004108 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004109defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4110 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004111 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004112let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004113 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4114 SSE_ALU_ITINS_P, 1>;
4115 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4116 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004117}
Craig Topper9433f972016-08-02 06:16:53 +00004118defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, HasDQI,
4119 SSE_ALU_ITINS_P, 1>;
4120defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, HasDQI,
4121 SSE_ALU_ITINS_P, 0>;
4122defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, HasDQI,
4123 SSE_ALU_ITINS_P, 1>;
4124defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, HasDQI,
4125 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004126
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004127multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4128 X86VectorVTInfo _> {
4129 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4130 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4131 "$src2, $src1", "$src1, $src2",
4132 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004133 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4134 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4135 "$src2, $src1", "$src1, $src2",
4136 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
4137 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4138 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4139 "${src2}"##_.BroadcastStr##", $src1",
4140 "$src1, ${src2}"##_.BroadcastStr,
4141 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4142 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
4143 EVEX_4V, EVEX_B;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004144}
4145
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004146multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
4147 X86VectorVTInfo _> {
4148 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4149 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4150 "$src2, $src1", "$src1, $src2",
4151 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00004152 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4153 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4154 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00004155 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00004156 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4157 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004158}
4159
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004160multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00004161 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004162 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
4163 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00004164 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004165 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
4166 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004167 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
4168 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004169 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004170 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
4171 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004172 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4173
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004174 // Define only if AVX512VL feature is present.
4175 let Predicates = [HasVLX] in {
4176 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
4177 EVEX_V128, EVEX_CD8<32, CD8VF>;
4178 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
4179 EVEX_V256, EVEX_CD8<32, CD8VF>;
4180 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
4181 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4182 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
4183 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4184 }
4185}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004186defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004187
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004188//===----------------------------------------------------------------------===//
4189// AVX-512 VPTESTM instructions
4190//===----------------------------------------------------------------------===//
4191
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004192multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
4193 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00004194 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004195 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
4196 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4197 "$src2, $src1", "$src1, $src2",
4198 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
4199 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004200 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4201 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4202 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00004203 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004204 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
4205 EVEX_4V,
4206 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004207}
4208
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004209multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4210 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004211 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4212 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4213 "${src2}"##_.BroadcastStr##", $src1",
4214 "$src1, ${src2}"##_.BroadcastStr,
4215 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
4216 (_.ScalarLdFrag addr:$src2))))>,
4217 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004218}
Igor Bregerfca0a342016-01-28 13:19:25 +00004219
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004220// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00004221multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
4222 X86VectorVTInfo _, string Suffix> {
4223 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
4224 (_.KVT (COPY_TO_REGCLASS
4225 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004226 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004227 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004228 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004229 _.RC:$src2, _.SubRegIdx)),
4230 _.KRC))>;
4231}
4232
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004233multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004234 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004235 let Predicates = [HasAVX512] in
4236 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
4237 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4238
4239 let Predicates = [HasAVX512, HasVLX] in {
4240 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
4241 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4242 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
4243 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4244 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004245 let Predicates = [HasAVX512, NoVLX] in {
4246 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
4247 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004248 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004249}
4250
4251multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4252 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004253 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004254 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004255 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004256}
4257
4258multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
4259 SDNode OpNode> {
4260 let Predicates = [HasBWI] in {
4261 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
4262 EVEX_V512, VEX_W;
4263 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
4264 EVEX_V512;
4265 }
4266 let Predicates = [HasVLX, HasBWI] in {
4267
4268 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
4269 EVEX_V256, VEX_W;
4270 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
4271 EVEX_V128, VEX_W;
4272 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
4273 EVEX_V256;
4274 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
4275 EVEX_V128;
4276 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004277
Igor Bregerfca0a342016-01-28 13:19:25 +00004278 let Predicates = [HasAVX512, NoVLX] in {
4279 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
4280 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
4281 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
4282 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004283 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004284
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004285}
4286
4287multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
4288 SDNode OpNode> :
4289 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
4290 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
4291
4292defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
4293defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004294
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004295
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004296//===----------------------------------------------------------------------===//
4297// AVX-512 Shift instructions
4298//===----------------------------------------------------------------------===//
4299multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00004300 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004301 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00004302 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004303 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004304 "$src2, $src1", "$src1, $src2",
4305 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004306 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00004307 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004308 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004309 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004310 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
4311 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004312 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00004313 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004314}
4315
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004316multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
4317 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004318 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004319 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
4320 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4321 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4322 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004323 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004324}
4325
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004326multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004327 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004328 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00004329 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004330 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4331 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4332 "$src2, $src1", "$src1, $src2",
4333 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004334 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004335 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4336 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4337 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004338 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004339 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004340 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00004341 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004342}
4343
Cameron McInally5fb084e2014-12-11 17:13:05 +00004344multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004345 ValueType SrcVT, PatFrag bc_frag,
4346 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4347 let Predicates = [prd] in
4348 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4349 VTInfo.info512>, EVEX_V512,
4350 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4351 let Predicates = [prd, HasVLX] in {
4352 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4353 VTInfo.info256>, EVEX_V256,
4354 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4355 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4356 VTInfo.info128>, EVEX_V128,
4357 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4358 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004359}
4360
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004361multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4362 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004363 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004364 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004365 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004366 avx512vl_i64_info, HasAVX512>, VEX_W;
4367 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4368 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004369}
4370
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004371multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4372 string OpcodeStr, SDNode OpNode,
4373 AVX512VLVectorVTInfo VTInfo> {
4374 let Predicates = [HasAVX512] in
4375 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4376 VTInfo.info512>,
4377 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4378 VTInfo.info512>, EVEX_V512;
4379 let Predicates = [HasAVX512, HasVLX] in {
4380 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4381 VTInfo.info256>,
4382 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4383 VTInfo.info256>, EVEX_V256;
4384 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4385 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004386 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004387 VTInfo.info128>, EVEX_V128;
4388 }
4389}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004390
Michael Liao66233b72015-08-06 09:06:20 +00004391multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004392 Format ImmFormR, Format ImmFormM,
4393 string OpcodeStr, SDNode OpNode> {
4394 let Predicates = [HasBWI] in
4395 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4396 v32i16_info>, EVEX_V512;
4397 let Predicates = [HasVLX, HasBWI] in {
4398 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4399 v16i16x_info>, EVEX_V256;
4400 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4401 v8i16x_info>, EVEX_V128;
4402 }
4403}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004404
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004405multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4406 Format ImmFormR, Format ImmFormM,
4407 string OpcodeStr, SDNode OpNode> {
4408 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4409 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4410 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4411 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4412}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004413
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004414defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004415 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004416
4417defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004418 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004419
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004420defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004421 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004422
Michael Zuckerman298a6802016-01-13 12:39:33 +00004423defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004424defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004425
4426defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4427defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4428defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004429
4430//===-------------------------------------------------------------------===//
4431// Variable Bit Shifts
4432//===-------------------------------------------------------------------===//
4433multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004434 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004435 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004436 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4437 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4438 "$src2, $src1", "$src1, $src2",
4439 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004440 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004441 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4442 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4443 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004444 (_.VT (OpNode _.RC:$src1,
4445 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004446 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004447 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00004448 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004449}
4450
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004451multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4452 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004453 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004454 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4455 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4456 "${src2}"##_.BroadcastStr##", $src1",
4457 "$src1, ${src2}"##_.BroadcastStr,
4458 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4459 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004460 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004461 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4462}
Cameron McInally5fb084e2014-12-11 17:13:05 +00004463multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4464 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004465 let Predicates = [HasAVX512] in
4466 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4467 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4468
4469 let Predicates = [HasAVX512, HasVLX] in {
4470 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4471 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4472 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4473 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4474 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004475}
4476
4477multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4478 SDNode OpNode> {
4479 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004480 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004481 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004482 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004483}
4484
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004485// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Breger7b46b4e2015-12-23 08:06:50 +00004486multiclass avx512_var_shift_w_lowering<AVX512VLVectorVTInfo _, SDNode OpNode> {
4487 let Predicates = [HasBWI, NoVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004488 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004489 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004490 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004491 (!cast<Instruction>(NAME#"WZrr")
4492 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4493 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4494 sub_ymm)>;
4495
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004496 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004497 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004498 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004499 (!cast<Instruction>(NAME#"WZrr")
4500 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4501 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4502 sub_xmm)>;
4503 }
4504}
4505
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004506multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4507 SDNode OpNode> {
4508 let Predicates = [HasBWI] in
4509 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4510 EVEX_V512, VEX_W;
4511 let Predicates = [HasVLX, HasBWI] in {
4512
4513 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4514 EVEX_V256, VEX_W;
4515 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4516 EVEX_V128, VEX_W;
4517 }
4518}
4519
4520defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004521 avx512_var_shift_w<0x12, "vpsllvw", shl>,
4522 avx512_var_shift_w_lowering<avx512vl_i16_info, shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00004523
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004524defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004525 avx512_var_shift_w<0x11, "vpsravw", sra>,
4526 avx512_var_shift_w_lowering<avx512vl_i16_info, sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00004527
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004528defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004529 avx512_var_shift_w<0x10, "vpsrlvw", srl>,
4530 avx512_var_shift_w_lowering<avx512vl_i16_info, srl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004531defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4532defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004533
Craig Topper05629d02016-07-24 07:32:45 +00004534// Special handing for handling VPSRAV intrinsics.
4535multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
4536 list<Predicate> p> {
4537 let Predicates = p in {
4538 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
4539 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
4540 _.RC:$src2)>;
4541 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
4542 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
4543 _.RC:$src1, addr:$src2)>;
4544 let AddedComplexity = 20 in {
4545 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4546 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
4547 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
4548 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
4549 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4550 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4551 _.RC:$src0)),
4552 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
4553 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
4554 }
4555 let AddedComplexity = 30 in {
4556 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4557 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
4558 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
4559 _.RC:$src1, _.RC:$src2)>;
4560 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4561 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4562 _.ImmAllZerosV)),
4563 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
4564 _.RC:$src1, addr:$src2)>;
4565 }
4566 }
4567}
4568
4569multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
4570 list<Predicate> p> :
4571 avx512_var_shift_int_lowering<InstrStr, _, p> {
4572 let Predicates = p in {
4573 def : Pat<(_.VT (X86vsrav _.RC:$src1,
4574 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
4575 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
4576 _.RC:$src1, addr:$src2)>;
4577 let AddedComplexity = 20 in
4578 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4579 (X86vsrav _.RC:$src1,
4580 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4581 _.RC:$src0)),
4582 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
4583 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
4584 let AddedComplexity = 30 in
4585 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4586 (X86vsrav _.RC:$src1,
4587 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4588 _.ImmAllZerosV)),
4589 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
4590 _.RC:$src1, addr:$src2)>;
4591 }
4592}
4593
4594defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
4595defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
4596defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
4597defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
4598defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
4599defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
4600defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
4601defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
4602defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
4603
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004604//===-------------------------------------------------------------------===//
4605// 1-src variable permutation VPERMW/D/Q
4606//===-------------------------------------------------------------------===//
4607multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4608 AVX512VLVectorVTInfo _> {
4609 let Predicates = [HasAVX512] in
4610 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4611 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4612
4613 let Predicates = [HasAVX512, HasVLX] in
4614 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4615 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4616}
4617
4618multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4619 string OpcodeStr, SDNode OpNode,
4620 AVX512VLVectorVTInfo VTInfo> {
4621 let Predicates = [HasAVX512] in
4622 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4623 VTInfo.info512>,
4624 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4625 VTInfo.info512>, EVEX_V512;
4626 let Predicates = [HasAVX512, HasVLX] in
4627 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4628 VTInfo.info256>,
4629 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4630 VTInfo.info256>, EVEX_V256;
4631}
4632
Michael Zuckermand9cac592016-01-19 17:07:43 +00004633multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
4634 Predicate prd, SDNode OpNode,
4635 AVX512VLVectorVTInfo _> {
4636 let Predicates = [prd] in
4637 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4638 EVEX_V512 ;
4639 let Predicates = [HasVLX, prd] in {
4640 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4641 EVEX_V256 ;
4642 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4643 EVEX_V128 ;
4644 }
4645}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004646
Michael Zuckermand9cac592016-01-19 17:07:43 +00004647defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
4648 avx512vl_i16_info>, VEX_W;
4649defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
4650 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004651
4652defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
4653 avx512vl_i32_info>;
4654defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
4655 avx512vl_i64_info>, VEX_W;
4656defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
4657 avx512vl_f32_info>;
4658defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
4659 avx512vl_f64_info>, VEX_W;
4660
4661defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
4662 X86VPermi, avx512vl_i64_info>,
4663 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
4664defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
4665 X86VPermi, avx512vl_f64_info>,
4666 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00004667//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004668// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00004669//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004670
Igor Breger78741a12015-10-04 07:20:41 +00004671multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
4672 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
4673 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
4674 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
4675 "$src2, $src1", "$src1, $src2",
4676 (_.VT (OpNode _.RC:$src1,
4677 (Ctrl.VT Ctrl.RC:$src2)))>,
4678 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004679 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4680 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
4681 "$src2, $src1", "$src1, $src2",
4682 (_.VT (OpNode
4683 _.RC:$src1,
4684 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
4685 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4686 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4687 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4688 "${src2}"##_.BroadcastStr##", $src1",
4689 "$src1, ${src2}"##_.BroadcastStr,
4690 (_.VT (OpNode
4691 _.RC:$src1,
4692 (Ctrl.VT (X86VBroadcast
4693 (Ctrl.ScalarLdFrag addr:$src2)))))>,
4694 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004695}
4696
4697multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
4698 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4699 let Predicates = [HasAVX512] in {
4700 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
4701 Ctrl.info512>, EVEX_V512;
4702 }
4703 let Predicates = [HasAVX512, HasVLX] in {
4704 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
4705 Ctrl.info128>, EVEX_V128;
4706 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
4707 Ctrl.info256>, EVEX_V256;
4708 }
4709}
4710
4711multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
4712 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4713
4714 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
4715 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
4716 X86VPermilpi, _>,
4717 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004718}
4719
Craig Topper05948fb2016-08-02 05:11:15 +00004720let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00004721defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
4722 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00004723let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00004724defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
4725 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004726//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004727// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
4728//===----------------------------------------------------------------------===//
4729
4730defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00004731 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004732 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
4733defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004734 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004735defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004736 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00004737
Elena Demikhovsky55a99742015-06-22 13:00:42 +00004738multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4739 let Predicates = [HasBWI] in
4740 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
4741
4742 let Predicates = [HasVLX, HasBWI] in {
4743 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
4744 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
4745 }
4746}
4747
4748defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
4749
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004750//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004751// Move Low to High and High to Low packed FP Instructions
4752//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004753def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
4754 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004755 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004756 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
4757 IIC_SSE_MOV_LH>, EVEX_4V;
4758def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
4759 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004760 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004761 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
4762 IIC_SSE_MOV_LH>, EVEX_4V;
4763
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004764let Predicates = [HasAVX512] in {
4765 // MOVLHPS patterns
4766 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4767 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
4768 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4769 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004770
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004771 // MOVHLPS patterns
4772 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
4773 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
4774}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004775
4776//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00004777// VMOVHPS/PD VMOVLPS Instructions
4778// All patterns was taken from SSS implementation.
4779//===----------------------------------------------------------------------===//
4780multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
4781 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00004782 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
4783 (ins _.RC:$src1, f64mem:$src2),
4784 !strconcat(OpcodeStr,
4785 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4786 [(set _.RC:$dst,
4787 (OpNode _.RC:$src1,
4788 (_.VT (bitconvert
4789 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
4790 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00004791}
4792
4793defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
4794 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4795defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
4796 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4797defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
4798 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4799defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
4800 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4801
4802let Predicates = [HasAVX512] in {
4803 // VMOVHPS patterns
4804 def : Pat<(X86Movlhps VR128X:$src1,
4805 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
4806 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4807 def : Pat<(X86Movlhps VR128X:$src1,
4808 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
4809 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4810 // VMOVHPD patterns
4811 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4812 (scalar_to_vector (loadf64 addr:$src2)))),
4813 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4814 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4815 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
4816 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4817 // VMOVLPS patterns
4818 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4819 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4820 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4821 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4822 // VMOVLPD patterns
4823 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4824 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4825 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4826 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4827 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
4828 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
4829 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4830}
4831
Igor Bregerb6b27af2015-11-10 07:09:07 +00004832def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
4833 (ins f64mem:$dst, VR128X:$src),
4834 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004835 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004836 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
4837 (bc_v2f64 (v4f32 VR128X:$src))),
4838 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4839 EVEX, EVEX_CD8<32, CD8VT2>;
4840def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
4841 (ins f64mem:$dst, VR128X:$src),
4842 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004843 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004844 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
4845 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4846 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
4847def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
4848 (ins f64mem:$dst, VR128X:$src),
4849 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004850 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00004851 (iPTR 0))), addr:$dst)],
4852 IIC_SSE_MOV_LH>,
4853 EVEX, EVEX_CD8<32, CD8VT2>;
4854def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
4855 (ins f64mem:$dst, VR128X:$src),
4856 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004857 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00004858 (iPTR 0))), addr:$dst)],
4859 IIC_SSE_MOV_LH>,
4860 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00004861
Igor Bregerb6b27af2015-11-10 07:09:07 +00004862let Predicates = [HasAVX512] in {
4863 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00004864 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004865 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
4866 (iPTR 0))), addr:$dst),
4867 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
4868 // VMOVLPS patterns
4869 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
4870 addr:$src1),
4871 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4872 def : Pat<(store (v4i32 (X86Movlps
4873 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
4874 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4875 // VMOVLPD patterns
4876 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4877 addr:$src1),
4878 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4879 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4880 addr:$src1),
4881 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4882}
4883//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004884// FMA - Fused Multiply Operations
4885//
Adam Nemet26371ce2014-10-24 00:02:55 +00004886
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004887multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00004888 X86VectorVTInfo _, string Suff> {
4889 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +00004890 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004891 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00004892 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00004893 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00004894 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004895
Craig Toppere1cac152016-06-07 07:27:54 +00004896 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4897 (ins _.RC:$src2, _.MemOp:$src3),
4898 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00004899 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00004900 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004901
Craig Toppere1cac152016-06-07 07:27:54 +00004902 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4903 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4904 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4905 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00004906 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00004907 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00004908 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00004909 }
Craig Topper318e40b2016-07-25 07:20:31 +00004910
4911 // Additional pattern for folding broadcast nodes in other orders.
4912 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4913 (OpNode _.RC:$src1, _.RC:$src2,
4914 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
4915 _.RC:$src1)),
4916 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
4917 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004918}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004919
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004920multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00004921 X86VectorVTInfo _, string Suff> {
4922 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004923 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004924 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4925 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00004926 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004927 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004928}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004929
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004930multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00004931 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
4932 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004933 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00004934 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
4935 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
4936 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004937 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004938 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00004939 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004940 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00004941 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004942 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004943 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004944}
4945
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004946multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00004947 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004948 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00004949 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004950 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00004951 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004952}
4953
4954defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
4955defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
4956defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
4957defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
4958defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
4959defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
4960
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004961
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004962multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00004963 X86VectorVTInfo _, string Suff> {
4964 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004965 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4966 (ins _.RC:$src2, _.RC:$src3),
4967 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00004968 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004969 AVX512FMA3Base;
4970
Craig Toppere1cac152016-06-07 07:27:54 +00004971 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4972 (ins _.RC:$src2, _.MemOp:$src3),
4973 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00004974 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00004975 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004976
Craig Toppere1cac152016-06-07 07:27:54 +00004977 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4978 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4979 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
4980 "$src2, ${src3}"##_.BroadcastStr,
4981 (_.VT (OpNode _.RC:$src2,
4982 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00004983 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00004984 }
Craig Topper318e40b2016-07-25 07:20:31 +00004985
4986 // Additional patterns for folding broadcast nodes in other orders.
4987 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
4988 _.RC:$src2, _.RC:$src1)),
4989 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1,
4990 _.RC:$src2, addr:$src3)>;
4991 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4992 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
4993 _.RC:$src2, _.RC:$src1),
4994 _.RC:$src1)),
4995 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
4996 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
4997 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4998 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
4999 _.RC:$src2, _.RC:$src1),
5000 _.ImmAllZerosV)),
5001 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1,
5002 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005003}
5004
5005multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005006 X86VectorVTInfo _, string Suff> {
5007 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005008 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5009 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5010 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005011 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005012 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005013}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005014
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005015multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005016 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5017 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005018 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005019 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5020 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5021 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005022 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005023 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005024 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005025 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005026 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005027 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005028 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005029}
5030
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005031multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005032 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005033 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005034 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005035 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005036 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005037}
5038
5039defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
5040defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
5041defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
5042defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
5043defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
5044defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
5045
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005046multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005047 X86VectorVTInfo _, string Suff> {
5048 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005049 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005050 (ins _.RC:$src2, _.RC:$src3),
5051 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005052 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005053 AVX512FMA3Base;
5054
Craig Toppere1cac152016-06-07 07:27:54 +00005055 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005056 (ins _.RC:$src2, _.MemOp:$src3),
5057 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005058 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005059 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005060
Craig Toppere1cac152016-06-07 07:27:54 +00005061 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005062 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5063 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5064 "$src2, ${src3}"##_.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00005065 (_.VT (OpNode _.RC:$src1,
Craig Topper6bcbf532016-07-25 07:20:28 +00005066 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper5f2441d2016-08-13 06:48:39 +00005067 _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005068 }
Craig Topper318e40b2016-07-25 07:20:31 +00005069
5070 // Additional patterns for folding broadcast nodes in other orders.
5071 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5072 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5073 _.RC:$src1, _.RC:$src2),
5074 _.RC:$src1)),
5075 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5076 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005077}
5078
5079multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005080 X86VectorVTInfo _, string Suff> {
5081 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005082 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005083 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5084 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Toppereafdbec2016-08-13 06:48:41 +00005085 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005086 AVX512FMA3Base, EVEX_B, EVEX_RC;
5087}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005088
5089multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005090 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5091 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005092 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005093 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5094 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5095 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005096 }
5097 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005098 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005099 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005100 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005101 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5102 }
5103}
5104
5105multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005106 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005107 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005108 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005109 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005110 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005111}
5112
5113defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
5114defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
5115defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
5116defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
5117defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
5118defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005119
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005120// Scalar FMA
5121let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00005122multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5123 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
5124 dag RHS_r, dag RHS_m > {
5125 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5126 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005127 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005128
Craig Toppere1cac152016-06-07 07:27:54 +00005129 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5130 (ins _.RC:$src2, _.ScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005131 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00005132
5133 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5134 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Toppereafdbec2016-08-13 06:48:41 +00005135 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Igor Breger15820b02015-07-01 13:24:28 +00005136 AVX512FMA3Base, EVEX_B, EVEX_RC;
5137
Craig Toppereafdbec2016-08-13 06:48:41 +00005138 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00005139 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
5140 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
5141 !strconcat(OpcodeStr,
5142 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5143 [RHS_r]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005144 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
5145 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
5146 !strconcat(OpcodeStr,
5147 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5148 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00005149 }// isCodeGenOnly = 1
5150}
5151}// Constraints = "$src1 = $dst"
5152
5153multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
5154 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, X86VectorVTInfo _ ,
5155 string SUFF> {
5156
Craig Topper2dca3b22016-07-24 08:26:38 +00005157 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005158 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 FROUND_CURRENT))),
5159 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1,
5160 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005161 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3,
5162 (i32 imm:$rc))),
5163 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5164 _.FRC:$src3))),
5165 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5166 (_.ScalarLdFrag addr:$src3))))>;
5167
Craig Topper2dca3b22016-07-24 08:26:38 +00005168 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005169 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
5170 (_.VT (OpNodeRnd _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005171 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005172 _.RC:$src1, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005173 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1,
5174 (i32 imm:$rc))),
5175 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
5176 _.FRC:$src1))),
5177 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
5178 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
5179
Craig Topper2dca3b22016-07-24 08:26:38 +00005180 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005181 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
5182 (_.VT (OpNodeRnd _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005183 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005184 _.RC:$src2, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005185 (_.VT ( OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2,
5186 (i32 imm:$rc))),
5187 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
5188 _.FRC:$src2))),
5189 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
5190 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
5191}
5192
5193multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
5194 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd>{
5195 let Predicates = [HasAVX512] in {
5196 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
5197 OpNodeRnd, f32x_info, "SS">,
5198 EVEX_CD8<32, CD8VT1>, VEX_LIG;
5199 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
5200 OpNodeRnd, f64x_info, "SD">,
5201 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
5202 }
5203}
5204
5205defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>;
5206defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>;
5207defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
5208defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005209
5210//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00005211// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
5212//===----------------------------------------------------------------------===//
5213let Constraints = "$src1 = $dst" in {
5214multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
5215 X86VectorVTInfo _> {
5216 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5217 (ins _.RC:$src2, _.RC:$src3),
5218 OpcodeStr, "$src3, $src2", "$src2, $src3",
5219 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
5220 AVX512FMA3Base;
5221
Craig Toppere1cac152016-06-07 07:27:54 +00005222 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5223 (ins _.RC:$src2, _.MemOp:$src3),
5224 OpcodeStr, "$src3, $src2", "$src2, $src3",
5225 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
5226 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00005227
Craig Toppere1cac152016-06-07 07:27:54 +00005228 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5229 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5230 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5231 !strconcat("$src2, ${src3}", _.BroadcastStr ),
5232 (OpNode _.RC:$src1,
5233 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
5234 AVX512FMA3Base, EVEX_B;
Asaf Badouh655822a2016-01-25 11:14:24 +00005235}
5236} // Constraints = "$src1 = $dst"
5237
5238multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
5239 AVX512VLVectorVTInfo _> {
5240 let Predicates = [HasIFMA] in {
5241 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
5242 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
5243 }
5244 let Predicates = [HasVLX, HasIFMA] in {
5245 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
5246 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
5247 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
5248 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5249 }
5250}
5251
5252defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
5253 avx512vl_i64_info>, VEX_W;
5254defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
5255 avx512vl_i64_info>, VEX_W;
5256
5257//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005258// AVX-512 Scalar convert from sign integer to float/double
5259//===----------------------------------------------------------------------===//
5260
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005261multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
5262 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5263 PatFrag ld_frag, string asm> {
5264 let hasSideEffects = 0 in {
5265 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
5266 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005267 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005268 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005269 let mayLoad = 1 in
5270 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
5271 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005272 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005273 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005274 } // hasSideEffects = 0
5275 let isCodeGenOnly = 1 in {
5276 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5277 (ins DstVT.RC:$src1, SrcRC:$src2),
5278 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5279 [(set DstVT.RC:$dst,
5280 (OpNode (DstVT.VT DstVT.RC:$src1),
5281 SrcRC:$src2,
5282 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5283
5284 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
5285 (ins DstVT.RC:$src1, x86memop:$src2),
5286 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5287 [(set DstVT.RC:$dst,
5288 (OpNode (DstVT.VT DstVT.RC:$src1),
5289 (ld_frag addr:$src2),
5290 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5291 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005292}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00005293
Igor Bregerabe4a792015-06-14 12:44:55 +00005294multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005295 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00005296 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5297 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005298 !strconcat(asm,
5299 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00005300 [(set DstVT.RC:$dst,
5301 (OpNode (DstVT.VT DstVT.RC:$src1),
5302 SrcRC:$src2,
5303 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
5304}
5305
5306multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005307 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5308 PatFrag ld_frag, string asm> {
5309 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
5310 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
5311 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00005312}
5313
Andrew Trick15a47742013-10-09 05:11:10 +00005314let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00005315defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005316 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
5317 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005318defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005319 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
5320 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005321defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005322 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
5323 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005324defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005325 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
5326 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005327
5328def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
5329 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5330def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005331 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005332def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
5333 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5334def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005335 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005336
5337def : Pat<(f32 (sint_to_fp GR32:$src)),
5338 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5339def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005340 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005341def : Pat<(f64 (sint_to_fp GR32:$src)),
5342 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5343def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005344 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
5345
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005346defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005347 v4f32x_info, i32mem, loadi32,
5348 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005349defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005350 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
5351 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005352defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005353 i32mem, loadi32, "cvtusi2sd{l}">,
5354 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005355defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005356 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
5357 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005358
5359def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
5360 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5361def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
5362 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5363def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
5364 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5365def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
5366 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5367
5368def : Pat<(f32 (uint_to_fp GR32:$src)),
5369 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5370def : Pat<(f32 (uint_to_fp GR64:$src)),
5371 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
5372def : Pat<(f64 (uint_to_fp GR32:$src)),
5373 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5374def : Pat<(f64 (uint_to_fp GR64:$src)),
5375 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00005376}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005377
5378//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005379// AVX-512 Scalar convert from float/double to integer
5380//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005381multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
5382 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00005383 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005384 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005385 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005386 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
5387 EVEX, VEX_LIG;
5388 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
5389 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005390 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005391 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005392 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
5393 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005394 [(set DstVT.RC:$dst, (OpNode
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005395 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005396 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005397 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005398 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005399}
Asaf Badouh2744d212015-09-20 14:31:19 +00005400
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005401// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005402defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005403 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005404 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005405defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005406 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005407 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005408defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005409 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005410 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005411defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005412 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005413 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005414defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005415 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005416 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005417defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005418 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005419 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005420defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005421 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005422 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005423defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005424 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005425 EVEX_CD8<64, CD8VT1>;
5426
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005427// The SSE version of these instructions are disabled for AVX512.
5428// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
5429let Predicates = [HasAVX512] in {
5430 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
5431 (VCVTSS2SIZrr (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5432 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
5433 (VCVTSS2SI64Zrr (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5434 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
5435 (VCVTSD2SIZrr (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5436 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
5437 (VCVTSD2SI64Zrr (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5438} // HasAVX512
5439
Asaf Badouh2744d212015-09-20 14:31:19 +00005440let isCodeGenOnly = 1 , Predicates = [HasAVX512] in {
Craig Topper9dd48c82014-01-02 17:28:14 +00005441 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5442 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
5443 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
5444 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
5445 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
5446 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
5447 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5448 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
5449 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
5450 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
5451 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
5452 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005453
Igor Breger982e4002016-06-08 07:48:23 +00005454 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x7B, GR32, VR128X,
Craig Topper9dd48c82014-01-02 17:28:14 +00005455 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
5456 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
Asaf Badouh2744d212015-09-20 14:31:19 +00005457} // isCodeGenOnly = 1, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005458
5459// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005460multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5461 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00005462 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00005463let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005464 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005465 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5466 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005467 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005468 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5469 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005470 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005471 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005472 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005473 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00005474
Igor Bregerc59b3a22016-08-03 10:58:05 +00005475 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
5476 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5477 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
5478 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5479 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00005480 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
5481 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005482
Craig Toppere1cac152016-06-07 07:27:54 +00005483 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005484 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5485 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5486 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5487 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5488 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5489 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5490 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5491 (i32 FROUND_NO_EXC)))]>,
5492 EVEX,VEX_LIG , EVEX_B;
5493 let mayLoad = 1, hasSideEffects = 0 in
5494 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
5495 (ins _SrcRC.MemOp:$src),
5496 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5497 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00005498
Craig Toppere1cac152016-06-07 07:27:54 +00005499 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00005500} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005501}
5502
Asaf Badouh2744d212015-09-20 14:31:19 +00005503
Igor Bregerc59b3a22016-08-03 10:58:05 +00005504defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
5505 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005506 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005507defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
5508 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005509 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005510defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
5511 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005512 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005513defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
5514 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005515 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
5516
Igor Bregerc59b3a22016-08-03 10:58:05 +00005517defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
5518 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005519 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005520defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
5521 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005522 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005523defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
5524 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005525 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005526defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
5527 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005528 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
5529let Predicates = [HasAVX512] in {
5530 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
5531 (VCVTTSS2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5532 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
5533 (VCVTTSS2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5534 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
5535 (VCVTTSD2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5536 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
5537 (VCVTTSD2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5538
Elena Demikhovskycf088092013-12-11 14:31:04 +00005539} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005540//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005541// AVX-512 Convert form float to double and back
5542//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00005543multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5544 X86VectorVTInfo _Src, SDNode OpNode> {
5545 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005546 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005547 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005548 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005549 (_Src.VT _Src.RC:$src2)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005550 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
5551 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005552 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005553 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005554 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005555 (_Src.VT (scalar_to_vector
5556 (_Src.ScalarLdFrag addr:$src2)))))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005557 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005558}
5559
Asaf Badouh2744d212015-09-20 14:31:19 +00005560// Scalar Coversion with SAE - suppress all exceptions
5561multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5562 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5563 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005564 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005565 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00005566 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005567 (_Src.VT _Src.RC:$src2),
5568 (i32 FROUND_NO_EXC)))>,
5569 EVEX_4V, VEX_LIG, EVEX_B;
5570}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005571
Asaf Badouh2744d212015-09-20 14:31:19 +00005572// Scalar Conversion with rounding control (RC)
5573multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5574 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5575 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005576 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005577 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00005578 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005579 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
5580 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
5581 EVEX_B, EVEX_RC;
5582}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005583multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr, SDNode OpNode,
5584 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005585 X86VectorVTInfo _dst> {
5586 let Predicates = [HasAVX512] in {
5587 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
5588 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
5589 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>,
5590 EVEX_V512, XD;
5591 }
5592}
5593
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005594multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5595 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005596 X86VectorVTInfo _dst> {
5597 let Predicates = [HasAVX512] in {
5598 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005599 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005600 EVEX_CD8<32, CD8VT1>, XS, EVEX_V512;
5601 }
5602}
5603defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss", X86fround,
5604 X86froundRnd, f64x_info, f32x_info>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005605defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd", X86fpext,
Asaf Badouh2744d212015-09-20 14:31:19 +00005606 X86fpextRnd,f32x_info, f64x_info >;
5607
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005608def : Pat<(f64 (fpextend FR32X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005609 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005610 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
5611 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005612def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Asaf Badouh2744d212015-09-20 14:31:19 +00005613 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
5614 Requires<[HasAVX512]>;
5615
5616def : Pat<(f64 (extloadf32 addr:$src)),
5617 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005618 Requires<[HasAVX512, OptForSize]>;
5619
Asaf Badouh2744d212015-09-20 14:31:19 +00005620def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005621 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00005622 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
5623 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005624
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005625def : Pat<(f32 (fpround FR64X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005626 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005627 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005628 Requires<[HasAVX512]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005629//===----------------------------------------------------------------------===//
5630// AVX-512 Vector convert from signed/unsigned integer to float/double
5631// and from float/double to signed/unsigned integer
5632//===----------------------------------------------------------------------===//
5633
5634multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5635 X86VectorVTInfo _Src, SDNode OpNode,
5636 string Broadcast = _.BroadcastStr,
5637 string Alias = ""> {
5638
5639 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5640 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
5641 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
5642
5643 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5644 (ins _Src.MemOp:$src), OpcodeStr#Alias, "$src", "$src",
5645 (_.VT (OpNode (_Src.VT
5646 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
5647
5648 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005649 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005650 "${src}"##Broadcast, "${src}"##Broadcast,
5651 (_.VT (OpNode (_Src.VT
5652 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
5653 ))>, EVEX, EVEX_B;
5654}
5655// Coversion with SAE - suppress all exceptions
5656multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5657 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5658 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5659 (ins _Src.RC:$src), OpcodeStr,
5660 "{sae}, $src", "$src, {sae}",
5661 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
5662 (i32 FROUND_NO_EXC)))>,
5663 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005664}
5665
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005666// Conversion with rounding control (RC)
5667multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5668 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5669 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5670 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
5671 "$rc, $src", "$src, $rc",
5672 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
5673 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005674}
5675
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005676// Extend Float to Double
5677multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
5678 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005679 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005680 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
5681 X86vfpextRnd>, EVEX_V512;
5682 }
5683 let Predicates = [HasVLX] in {
5684 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
5685 X86vfpext, "{1to2}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005686 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005687 EVEX_V256;
5688 }
5689}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005690
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005691// Truncate Double to Float
5692multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
5693 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005694 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005695 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
5696 X86vfproundRnd>, EVEX_V512;
5697 }
5698 let Predicates = [HasVLX] in {
5699 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
5700 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005701 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005702 "{1to4}", "{y}">, EVEX_V256;
5703 }
5704}
5705
5706defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
5707 VEX_W, PD, EVEX_CD8<64, CD8VF>;
5708defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
5709 PS, EVEX_CD8<32, CD8VH>;
5710
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005711def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5712 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005713
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005714let Predicates = [HasVLX] in {
5715 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
5716 (VCVTPS2PDZ256rm addr:$src)>;
5717}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00005718
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005719// Convert Signed/Unsigned Doubleword to Double
5720multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5721 SDNode OpNode128> {
5722 // No rounding in this op
5723 let Predicates = [HasAVX512] in
5724 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
5725 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005726
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005727 let Predicates = [HasVLX] in {
5728 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
5729 OpNode128, "{1to2}">, EVEX_V128;
5730 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
5731 EVEX_V256;
5732 }
5733}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005734
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005735// Convert Signed/Unsigned Doubleword to Float
5736multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
5737 SDNode OpNodeRnd> {
5738 let Predicates = [HasAVX512] in
5739 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
5740 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
5741 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005742
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005743 let Predicates = [HasVLX] in {
5744 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
5745 EVEX_V128;
5746 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
5747 EVEX_V256;
5748 }
5749}
5750
5751// Convert Float to Signed/Unsigned Doubleword with truncation
5752multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
5753 SDNode OpNode, SDNode OpNodeRnd> {
5754 let Predicates = [HasAVX512] in {
5755 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5756 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
5757 OpNodeRnd>, EVEX_V512;
5758 }
5759 let Predicates = [HasVLX] in {
5760 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5761 EVEX_V128;
5762 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5763 EVEX_V256;
5764 }
5765}
5766
5767// Convert Float to Signed/Unsigned Doubleword
5768multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
5769 SDNode OpNode, SDNode OpNodeRnd> {
5770 let Predicates = [HasAVX512] in {
5771 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5772 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
5773 OpNodeRnd>, EVEX_V512;
5774 }
5775 let Predicates = [HasVLX] in {
5776 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5777 EVEX_V128;
5778 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5779 EVEX_V256;
5780 }
5781}
5782
5783// Convert Double to Signed/Unsigned Doubleword with truncation
5784multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr,
5785 SDNode OpNode, SDNode OpNodeRnd> {
5786 let Predicates = [HasAVX512] in {
5787 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5788 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
5789 OpNodeRnd>, EVEX_V512;
5790 }
5791 let Predicates = [HasVLX] in {
5792 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5793 // memory forms of these instructions in Asm Parcer. They have the same
5794 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5795 // due to the same reason.
5796 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5797 "{1to2}", "{x}">, EVEX_V128;
5798 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5799 "{1to4}", "{y}">, EVEX_V256;
5800 }
5801}
5802
5803// Convert Double to Signed/Unsigned Doubleword
5804multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
5805 SDNode OpNode, SDNode OpNodeRnd> {
5806 let Predicates = [HasAVX512] in {
5807 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5808 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
5809 OpNodeRnd>, EVEX_V512;
5810 }
5811 let Predicates = [HasVLX] in {
5812 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5813 // memory forms of these instructions in Asm Parcer. They have the same
5814 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5815 // due to the same reason.
5816 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5817 "{1to2}", "{x}">, EVEX_V128;
5818 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5819 "{1to4}", "{y}">, EVEX_V256;
5820 }
5821}
5822
5823// Convert Double to Signed/Unsigned Quardword
5824multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
5825 SDNode OpNode, SDNode OpNodeRnd> {
5826 let Predicates = [HasDQI] in {
5827 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5828 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
5829 OpNodeRnd>, EVEX_V512;
5830 }
5831 let Predicates = [HasDQI, HasVLX] in {
5832 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5833 EVEX_V128;
5834 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5835 EVEX_V256;
5836 }
5837}
5838
5839// Convert Double to Signed/Unsigned Quardword with truncation
5840multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
5841 SDNode OpNode, SDNode OpNodeRnd> {
5842 let Predicates = [HasDQI] in {
5843 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5844 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
5845 OpNodeRnd>, EVEX_V512;
5846 }
5847 let Predicates = [HasDQI, HasVLX] in {
5848 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5849 EVEX_V128;
5850 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5851 EVEX_V256;
5852 }
5853}
5854
5855// Convert Signed/Unsigned Quardword to Double
5856multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
5857 SDNode OpNode, SDNode OpNodeRnd> {
5858 let Predicates = [HasDQI] in {
5859 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
5860 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
5861 OpNodeRnd>, EVEX_V512;
5862 }
5863 let Predicates = [HasDQI, HasVLX] in {
5864 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
5865 EVEX_V128;
5866 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
5867 EVEX_V256;
5868 }
5869}
5870
5871// Convert Float to Signed/Unsigned Quardword
5872multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
5873 SDNode OpNode, SDNode OpNodeRnd> {
5874 let Predicates = [HasDQI] in {
5875 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5876 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
5877 OpNodeRnd>, EVEX_V512;
5878 }
5879 let Predicates = [HasDQI, HasVLX] in {
5880 // Explicitly specified broadcast string, since we take only 2 elements
5881 // from v4f32x_info source
5882 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5883 "{1to2}">, EVEX_V128;
5884 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5885 EVEX_V256;
5886 }
5887}
5888
5889// Convert Float to Signed/Unsigned Quardword with truncation
5890multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr,
5891 SDNode OpNode, SDNode OpNodeRnd> {
5892 let Predicates = [HasDQI] in {
5893 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5894 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
5895 OpNodeRnd>, EVEX_V512;
5896 }
5897 let Predicates = [HasDQI, HasVLX] in {
5898 // Explicitly specified broadcast string, since we take only 2 elements
5899 // from v4f32x_info source
5900 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5901 "{1to2}">, EVEX_V128;
5902 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5903 EVEX_V256;
5904 }
5905}
5906
5907// Convert Signed/Unsigned Quardword to Float
5908multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr,
5909 SDNode OpNode, SDNode OpNodeRnd> {
5910 let Predicates = [HasDQI] in {
5911 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
5912 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
5913 OpNodeRnd>, EVEX_V512;
5914 }
5915 let Predicates = [HasDQI, HasVLX] in {
5916 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5917 // memory forms of these instructions in Asm Parcer. They have the same
5918 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5919 // due to the same reason.
5920 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode,
5921 "{1to2}", "{x}">, EVEX_V128;
5922 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
5923 "{1to4}", "{y}">, EVEX_V256;
5924 }
5925}
5926
5927defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86cvtdq2pd>, XS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005928 EVEX_CD8<32, CD8VH>;
5929
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005930defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
5931 X86VSintToFpRnd>,
5932 PS, EVEX_CD8<32, CD8VF>;
5933
5934defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
5935 X86VFpToSintRnd>,
5936 XS, EVEX_CD8<32, CD8VF>;
5937
5938defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint,
5939 X86VFpToSintRnd>,
5940 PD, VEX_W, EVEX_CD8<64, CD8VF>;
5941
5942defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
5943 X86VFpToUintRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005944 EVEX_CD8<32, CD8VF>;
5945
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005946defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
5947 X86VFpToUintRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005948 EVEX_CD8<64, CD8VF>;
5949
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005950defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86cvtudq2pd>,
5951 XS, EVEX_CD8<32, CD8VH>;
5952
5953defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
5954 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005955 EVEX_CD8<32, CD8VF>;
5956
Craig Topper19e04b62016-05-19 06:13:58 +00005957defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
5958 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005959
Craig Topper19e04b62016-05-19 06:13:58 +00005960defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
5961 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005962 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005963
Craig Topper19e04b62016-05-19 06:13:58 +00005964defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
5965 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005966 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00005967defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
5968 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005969 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005970
Craig Topper19e04b62016-05-19 06:13:58 +00005971defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
5972 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005973 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005974
Craig Topper19e04b62016-05-19 06:13:58 +00005975defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
5976 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005977
Craig Topper19e04b62016-05-19 06:13:58 +00005978defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
5979 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005980 PD, EVEX_CD8<64, CD8VF>;
5981
Craig Topper19e04b62016-05-19 06:13:58 +00005982defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
5983 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005984
5985defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper19e04b62016-05-19 06:13:58 +00005986 X86VFpToSintRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005987 PD, EVEX_CD8<64, CD8VF>;
5988
5989defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint,
Craig Topper19e04b62016-05-19 06:13:58 +00005990 X86VFpToSintRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005991
5992defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper19e04b62016-05-19 06:13:58 +00005993 X86VFpToUintRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005994 PD, EVEX_CD8<64, CD8VF>;
5995
5996defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint,
Craig Topper19e04b62016-05-19 06:13:58 +00005997 X86VFpToUintRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005998
5999defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006000 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006001
6002defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006003 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006004
6005defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006006 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006007
6008defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006009 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006010
Craig Toppere38c57a2015-11-27 05:44:02 +00006011let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006012def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00006013 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006014 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006015
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006016def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
6017 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
6018 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
6019
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006020def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
6021 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
6022 (v8f64 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_xmm)>;
6023
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006024def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
6025 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
6026 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006027
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006028def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
6029 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
6030 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006031
Cameron McInallyf10a7c92014-06-18 14:04:37 +00006032def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
6033 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
6034 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006035}
6036
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006037let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006038 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006039 (VCVTPD2PSZrm addr:$src)>;
6040 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6041 (VCVTPS2PDZrm addr:$src)>;
6042}
6043
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006044//===----------------------------------------------------------------------===//
6045// Half precision conversion instructions
6046//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006047multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00006048 X86MemOperand x86memop, PatFrag ld_frag> {
6049 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6050 "vcvtph2ps", "$src", "$src",
6051 (X86cvtph2ps (_src.VT _src.RC:$src),
6052 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006053 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
6054 "vcvtph2ps", "$src", "$src",
6055 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
6056 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00006057}
6058
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006059multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00006060 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6061 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
6062 (X86cvtph2ps (_src.VT _src.RC:$src),
6063 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
6064
6065}
6066
6067let Predicates = [HasAVX512] in {
6068 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006069 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00006070 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6071 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006072 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00006073 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6074 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
6075 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6076 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006077}
6078
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006079multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006080 X86MemOperand x86memop> {
6081 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006082 (ins _src.RC:$src1, i32u8imm:$src2),
6083 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006084 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006085 (i32 imm:$src2),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006086 (i32 FROUND_CURRENT)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006087 NoItinerary, 0, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00006088 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
6089 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
6090 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
6091 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
6092 (i32 imm:$src2), (i32 FROUND_CURRENT) )),
6093 addr:$dst)]>;
6094 let hasSideEffects = 0, mayStore = 1 in
6095 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
6096 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
6097 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
6098 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006099}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006100multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
6101 defm rb : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006102 (ins _src.RC:$src1, i32u8imm:$src2),
6103 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006104 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006105 (i32 imm:$src2),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006106 (i32 FROUND_NO_EXC)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006107 NoItinerary, 0, 0, X86select>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006108}
6109let Predicates = [HasAVX512] in {
6110 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
6111 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
6112 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6113 let Predicates = [HasVLX] in {
6114 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
6115 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6116 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
6117 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6118 }
6119}
Asaf Badouh2489f352015-12-02 08:17:51 +00006120
6121// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
6122multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _, SDNode OpNode,
6123 string OpcodeStr> {
6124 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
6125 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006126 [(set EFLAGS, (OpNode (_.VT _.RC:$src1), _.RC:$src2,
Asaf Badouh2489f352015-12-02 08:17:51 +00006127 (i32 FROUND_NO_EXC)))],
6128 IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
6129 Sched<[WriteFAdd]>;
6130}
6131
6132let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6133 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, X86ucomiSae, "vucomiss">,
6134 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
6135 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, X86ucomiSae, "vucomisd">,
6136 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6137 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, X86comiSae, "vcomiss">,
6138 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
6139 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, X86comiSae, "vcomisd">,
6140 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6141}
6142
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006143let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6144 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006145 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006146 EVEX_CD8<32, CD8VT1>;
6147 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006148 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006149 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6150 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006151 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006152 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006153 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006154 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006155 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006156 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6157 }
Craig Topper9dd48c82014-01-02 17:28:14 +00006158 let isCodeGenOnly = 1 in {
6159 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00006160 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006161 EVEX_CD8<32, CD8VT1>;
6162 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00006163 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006164 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006165
Craig Topper9dd48c82014-01-02 17:28:14 +00006166 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00006167 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006168 EVEX_CD8<32, CD8VT1>;
6169 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00006170 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006171 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6172 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006173}
Michael Liao5bf95782014-12-04 05:20:33 +00006174
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006175/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00006176multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
6177 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00006178 let AddedComplexity = 20 , Predicates = [HasAVX512] in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00006179 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6180 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6181 "$src2, $src1", "$src1, $src2",
6182 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00006183 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006184 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00006185 "$src2, $src1", "$src1, $src2",
6186 (OpNode (_.VT _.RC:$src1),
6187 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006188}
6189}
6190
Asaf Badouheaf2da12015-09-21 10:23:53 +00006191defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
6192 EVEX_CD8<32, CD8VT1>, T8PD;
6193defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
6194 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
6195defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
6196 EVEX_CD8<32, CD8VT1>, T8PD;
6197defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
6198 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006199
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006200/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
6201multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00006202 X86VectorVTInfo _> {
6203 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6204 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6205 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006206 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6207 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6208 (OpNode (_.FloatVT
6209 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
6210 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6211 (ins _.ScalarMemOp:$src), OpcodeStr,
6212 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6213 (OpNode (_.FloatVT
6214 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6215 EVEX, T8PD, EVEX_B;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006216}
Robert Khasanov3e534c92014-10-28 16:37:13 +00006217
6218multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6219 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
6220 EVEX_V512, EVEX_CD8<32, CD8VF>;
6221 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
6222 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
6223
6224 // Define only if AVX512VL feature is present.
6225 let Predicates = [HasVLX] in {
6226 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6227 OpNode, v4f32x_info>,
6228 EVEX_V128, EVEX_CD8<32, CD8VF>;
6229 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6230 OpNode, v8f32x_info>,
6231 EVEX_V256, EVEX_CD8<32, CD8VF>;
6232 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6233 OpNode, v2f64x_info>,
6234 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
6235 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6236 OpNode, v4f64x_info>,
6237 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
6238 }
6239}
6240
6241defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
6242defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006243
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006244/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006245multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6246 SDNode OpNode> {
6247
6248 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6249 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6250 "$src2, $src1", "$src1, $src2",
6251 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
6252 (i32 FROUND_CURRENT))>;
6253
6254 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6255 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006256 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006257 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006258 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006259
6260 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006261 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006262 "$src2, $src1", "$src1, $src2",
6263 (OpNode (_.VT _.RC:$src1),
6264 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6265 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006266}
6267
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006268multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6269 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
6270 EVEX_CD8<32, CD8VT1>;
6271 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
6272 EVEX_CD8<64, CD8VT1>, VEX_W;
6273}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006274
Craig Toppere1cac152016-06-07 07:27:54 +00006275let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006276 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
6277 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
6278}
Igor Breger8352a0d2015-07-28 06:53:28 +00006279
6280defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006281/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006282
6283multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6284 SDNode OpNode> {
6285
6286 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6287 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6288 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
6289
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006290 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6291 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6292 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006293 (bitconvert (_.LdFrag addr:$src))),
6294 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006295
6296 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006297 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006298 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006299 (OpNode (_.FloatVT
6300 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
6301 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006302}
Asaf Badouh402ebb32015-06-03 13:41:48 +00006303multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6304 SDNode OpNode> {
6305 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6306 (ins _.RC:$src), OpcodeStr,
6307 "{sae}, $src", "$src, {sae}",
6308 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
6309}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006310
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006311multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6312 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006313 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
6314 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006315 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006316 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
6317 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006318}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006319
Asaf Badouh402ebb32015-06-03 13:41:48 +00006320multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
6321 SDNode OpNode> {
6322 // Define only if AVX512VL feature is present.
6323 let Predicates = [HasVLX] in {
6324 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
6325 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
6326 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
6327 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
6328 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
6329 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6330 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
6331 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6332 }
6333}
Craig Toppere1cac152016-06-07 07:27:54 +00006334let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00006335
Asaf Badouh402ebb32015-06-03 13:41:48 +00006336 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
6337 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
6338 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
6339}
6340defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
6341 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
6342
6343multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
6344 SDNode OpNodeRnd, X86VectorVTInfo _>{
6345 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6346 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
6347 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
6348 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006349}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006350
Robert Khasanoveb126392014-10-28 18:15:20 +00006351multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
6352 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00006353 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00006354 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6355 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00006356 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6357 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6358 (OpNode (_.FloatVT
6359 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006360
Craig Toppere1cac152016-06-07 07:27:54 +00006361 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6362 (ins _.ScalarMemOp:$src), OpcodeStr,
6363 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6364 (OpNode (_.FloatVT
6365 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6366 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006367}
6368
Robert Khasanoveb126392014-10-28 18:15:20 +00006369multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
6370 SDNode OpNode> {
6371 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
6372 v16f32_info>,
6373 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
6374 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
6375 v8f64_info>,
6376 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6377 // Define only if AVX512VL feature is present.
6378 let Predicates = [HasVLX] in {
6379 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
6380 OpNode, v4f32x_info>,
6381 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
6382 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
6383 OpNode, v8f32x_info>,
6384 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
6385 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
6386 OpNode, v2f64x_info>,
6387 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6388 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
6389 OpNode, v4f64x_info>,
6390 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6391 }
6392}
6393
Asaf Badouh402ebb32015-06-03 13:41:48 +00006394multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
6395 SDNode OpNodeRnd> {
6396 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
6397 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
6398 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
6399 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6400}
6401
Igor Breger4c4cd782015-09-20 09:13:41 +00006402multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6403 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
6404
6405 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6406 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6407 "$src2, $src1", "$src1, $src2",
6408 (OpNodeRnd (_.VT _.RC:$src1),
6409 (_.VT _.RC:$src2),
6410 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00006411 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
6412 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
6413 "$src2, $src1", "$src1, $src2",
6414 (OpNodeRnd (_.VT _.RC:$src1),
6415 (_.VT (scalar_to_vector
6416 (_.ScalarLdFrag addr:$src2))),
6417 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00006418
6419 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6420 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
6421 "$rc, $src2, $src1", "$src1, $src2, $rc",
6422 (OpNodeRnd (_.VT _.RC:$src1),
6423 (_.VT _.RC:$src2),
6424 (i32 imm:$rc))>,
6425 EVEX_B, EVEX_RC;
6426
Craig Toppere1cac152016-06-07 07:27:54 +00006427 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00006428 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00006429 (ins _.FRC:$src1, _.FRC:$src2),
6430 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
6431
6432 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00006433 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00006434 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
6435 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
6436 }
6437
6438 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
6439 (!cast<Instruction>(NAME#SUFF#Zr)
6440 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
6441
6442 def : Pat<(_.EltVT (OpNode (load addr:$src))),
6443 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00006444 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00006445}
6446
6447multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
6448 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
6449 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
6450 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
6451 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
6452}
6453
Asaf Badouh402ebb32015-06-03 13:41:48 +00006454defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
6455 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006456
Igor Breger4c4cd782015-09-20 09:13:41 +00006457defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006458
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006459let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006460 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006461 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006462 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006463 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006464 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006465 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006466 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006467 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006468 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006469 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006470}
6471
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006472multiclass
6473avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006474
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006475 let ExeDomain = _.ExeDomain in {
6476 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6477 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
6478 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006479 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006480 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6481
6482 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6483 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006484 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
6485 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006486 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006487
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006488 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006489 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
6490 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006491 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006492 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006493 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6494 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6495 }
6496 let Predicates = [HasAVX512] in {
6497 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
6498 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6499 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
6500 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
6501 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6502 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
6503 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
6504 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6505 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
6506 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
6507 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6508 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
6509 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
6510 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6511 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
6512
6513 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6514 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6515 addr:$src, (i32 0x1))), _.FRC)>;
6516 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6517 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6518 addr:$src, (i32 0x2))), _.FRC)>;
6519 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6520 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6521 addr:$src, (i32 0x3))), _.FRC)>;
6522 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6523 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6524 addr:$src, (i32 0x4))), _.FRC)>;
6525 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6526 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6527 addr:$src, (i32 0xc))), _.FRC)>;
6528 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006529}
6530
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006531defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
6532 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006533
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006534defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
6535 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00006536
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006537//-------------------------------------------------
6538// Integer truncate and extend operations
6539//-------------------------------------------------
6540
Igor Breger074a64e2015-07-24 17:24:15 +00006541multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6542 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
6543 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00006544 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00006545 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
6546 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
6547 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
6548 EVEX, T8XS;
6549
6550 // for intrinsic patter match
6551 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6552 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6553 undef)),
6554 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6555 SrcInfo.RC:$src1)>;
6556
6557 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6558 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6559 DestInfo.ImmAllZerosV)),
6560 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6561 SrcInfo.RC:$src1)>;
6562
6563 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6564 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6565 DestInfo.RC:$src0)),
6566 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
6567 DestInfo.KRCWM:$mask ,
6568 SrcInfo.RC:$src1)>;
6569
Craig Topper52e2e832016-07-22 05:46:44 +00006570 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
6571 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00006572 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
6573 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006574 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006575 []>, EVEX;
6576
Igor Breger074a64e2015-07-24 17:24:15 +00006577 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
6578 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006579 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006580 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00006581 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006582}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006583
Igor Breger074a64e2015-07-24 17:24:15 +00006584multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
6585 X86VectorVTInfo DestInfo,
6586 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006587
Igor Breger074a64e2015-07-24 17:24:15 +00006588 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
6589 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
6590 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006591
Igor Breger074a64e2015-07-24 17:24:15 +00006592 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
6593 (SrcInfo.VT SrcInfo.RC:$src)),
6594 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
6595 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
6596}
6597
6598multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo,
6599 X86VectorVTInfo DestInfo, string sat > {
6600
6601 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6602 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6603 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask),
6604 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr,
6605 (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM),
6606 (SrcInfo.VT SrcInfo.RC:$src))>;
6607
6608 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6609 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6610 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1),
6611 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr,
6612 (SrcInfo.VT SrcInfo.RC:$src))>;
6613}
6614
6615multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
6616 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6617 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6618 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6619 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
6620 Predicate prd = HasAVX512>{
6621
6622 let Predicates = [HasVLX, prd] in {
6623 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6624 DestInfoZ128, x86memopZ128>,
6625 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6626 truncFrag, mtruncFrag>, EVEX_V128;
6627
6628 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6629 DestInfoZ256, x86memopZ256>,
6630 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6631 truncFrag, mtruncFrag>, EVEX_V256;
6632 }
6633 let Predicates = [prd] in
6634 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6635 DestInfoZ, x86memopZ>,
6636 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6637 truncFrag, mtruncFrag>, EVEX_V512;
6638}
6639
6640multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode,
6641 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6642 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6643 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6644 X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{
6645
6646 let Predicates = [HasVLX, prd] in {
6647 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6648 DestInfoZ128, x86memopZ128>,
6649 avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6650 sat>, EVEX_V128;
6651
6652 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6653 DestInfoZ256, x86memopZ256>,
6654 avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6655 sat>, EVEX_V256;
6656 }
6657 let Predicates = [prd] in
6658 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6659 DestInfoZ, x86memopZ>,
6660 avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6661 sat>, EVEX_V512;
6662}
6663
6664multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6665 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6666 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6667 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>;
6668}
6669multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> {
6670 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info,
6671 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6672 sat>, EVEX_CD8<8, CD8VO>;
6673}
6674
6675multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6676 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6677 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6678 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>;
6679}
6680multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> {
6681 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info,
6682 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6683 sat>, EVEX_CD8<16, CD8VQ>;
6684}
6685
6686multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6687 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6688 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6689 truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>;
6690}
6691multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> {
6692 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info,
6693 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6694 sat>, EVEX_CD8<32, CD8VH>;
6695}
6696
6697multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6698 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6699 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6700 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>;
6701}
6702multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> {
6703 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info,
6704 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6705 sat>, EVEX_CD8<8, CD8VQ>;
6706}
6707
6708multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6709 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6710 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6711 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>;
6712}
6713multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> {
6714 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info,
6715 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6716 sat>, EVEX_CD8<16, CD8VH>;
6717}
6718
6719multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6720 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
6721 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6722 truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>;
6723}
6724multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> {
6725 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info,
6726 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6727 sat, HasBWI>, EVEX_CD8<16, CD8VH>;
6728}
6729
6730defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>;
6731defm VPMOVSQB : avx512_trunc_sat_qb<0x22, "s", X86vtruncs>;
6732defm VPMOVUSQB : avx512_trunc_sat_qb<0x12, "us", X86vtruncus>;
6733
6734defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>;
6735defm VPMOVSQW : avx512_trunc_sat_qw<0x24, "s", X86vtruncs>;
6736defm VPMOVUSQW : avx512_trunc_sat_qw<0x14, "us", X86vtruncus>;
6737
6738defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>;
6739defm VPMOVSQD : avx512_trunc_sat_qd<0x25, "s", X86vtruncs>;
6740defm VPMOVUSQD : avx512_trunc_sat_qd<0x15, "us", X86vtruncus>;
6741
6742defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>;
6743defm VPMOVSDB : avx512_trunc_sat_db<0x21, "s", X86vtruncs>;
6744defm VPMOVUSDB : avx512_trunc_sat_db<0x11, "us", X86vtruncus>;
6745
6746defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>;
6747defm VPMOVSDW : avx512_trunc_sat_dw<0x23, "s", X86vtruncs>;
6748defm VPMOVUSDW : avx512_trunc_sat_dw<0x13, "us", X86vtruncus>;
6749
6750defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>;
6751defm VPMOVSWB : avx512_trunc_sat_wb<0x20, "s", X86vtruncs>;
6752defm VPMOVUSWB : avx512_trunc_sat_wb<0x10, "us", X86vtruncus>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006753
Elena Demikhovskydb738d92015-11-01 11:45:47 +00006754let Predicates = [HasAVX512, NoVLX] in {
6755def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
6756 (v8i16 (EXTRACT_SUBREG
6757 (v16i16 (VPMOVDWZrr (v16i32 (SUBREG_TO_REG (i32 0),
6758 VR256X:$src, sub_ymm)))), sub_xmm))>;
6759def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
6760 (v4i32 (EXTRACT_SUBREG
6761 (v8i32 (VPMOVQDZrr (v8i64 (SUBREG_TO_REG (i32 0),
6762 VR256X:$src, sub_ymm)))), sub_xmm))>;
6763}
6764
6765let Predicates = [HasBWI, NoVLX] in {
6766def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
6767 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (SUBREG_TO_REG (i32 0),
6768 VR256X:$src, sub_ymm))), sub_xmm))>;
6769}
6770
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006771multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006772 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00006773 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00006774 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006775 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6776 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
6777 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
6778 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006779
Craig Toppere1cac152016-06-07 07:27:54 +00006780 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6781 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
6782 (DestInfo.VT (LdFrag addr:$src))>,
6783 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00006784 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006785}
6786
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006787multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00006788 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006789 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6790 let Predicates = [HasVLX, HasBWI] in {
6791 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006792 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006793 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006794
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006795 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006796 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006797 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
6798 }
6799 let Predicates = [HasBWI] in {
6800 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00006801 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006802 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
6803 }
6804}
6805
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006806multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00006807 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006808 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6809 let Predicates = [HasVLX, HasAVX512] in {
6810 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006811 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006812 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
6813
6814 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006815 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006816 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
6817 }
6818 let Predicates = [HasAVX512] in {
6819 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00006820 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006821 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
6822 }
6823}
6824
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006825multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00006826 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006827 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6828 let Predicates = [HasVLX, HasAVX512] in {
6829 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006830 v16i8x_info, i16mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006831 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
6832
6833 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006834 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006835 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
6836 }
6837 let Predicates = [HasAVX512] in {
6838 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00006839 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006840 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
6841 }
6842}
6843
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006844multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00006845 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006846 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6847 let Predicates = [HasVLX, HasAVX512] in {
6848 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006849 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006850 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
6851
6852 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006853 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006854 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
6855 }
6856 let Predicates = [HasAVX512] in {
6857 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00006858 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006859 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
6860 }
6861}
6862
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006863multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00006864 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006865 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6866 let Predicates = [HasVLX, HasAVX512] in {
6867 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006868 v8i16x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006869 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
6870
6871 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006872 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006873 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
6874 }
6875 let Predicates = [HasAVX512] in {
6876 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00006877 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006878 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
6879 }
6880}
6881
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006882multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00006883 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006884 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
6885
6886 let Predicates = [HasVLX, HasAVX512] in {
6887 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006888 v4i32x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006889 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
6890
6891 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006892 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006893 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
6894 }
6895 let Predicates = [HasAVX512] in {
6896 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00006897 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006898 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
6899 }
6900}
6901
Craig Topper6840f112016-07-14 06:41:34 +00006902defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
6903defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
6904defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
6905defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
6906defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
6907defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006908
Craig Topper6840f112016-07-14 06:41:34 +00006909defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
6910defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
6911defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
6912defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
6913defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
6914defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006915
Igor Breger2ba64ab2016-05-22 10:21:04 +00006916// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00006917multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
6918 X86VectorVTInfo From, PatFrag LdFrag> {
6919 def : Pat<(To.VT (LdFrag addr:$src)),
6920 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
6921 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
6922 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
6923 To.KRC:$mask, addr:$src)>;
6924 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
6925 To.ImmAllZerosV)),
6926 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
6927 addr:$src)>;
6928}
6929
6930let Predicates = [HasVLX, HasBWI] in {
6931 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
6932 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
6933}
6934let Predicates = [HasBWI] in {
6935 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
6936}
6937let Predicates = [HasVLX, HasAVX512] in {
6938 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
6939 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
6940 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
6941 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
6942 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
6943 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
6944 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
6945 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
6946 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
6947 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
6948}
6949let Predicates = [HasAVX512] in {
6950 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
6951 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
6952 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
6953 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
6954 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
6955}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006956
6957//===----------------------------------------------------------------------===//
6958// GATHER - SCATTER Operations
6959
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006960multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6961 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006962 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
6963 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006964 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
6965 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006966 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00006967 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006968 [(set _.RC:$dst, _.KRCWM:$mask_wb,
6969 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
6970 vectoraddr:$src2))]>, EVEX, EVEX_K,
6971 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006972}
Cameron McInally45325962014-03-26 13:50:50 +00006973
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006974multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
6975 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6976 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006977 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006978 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006979 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006980let Predicates = [HasVLX] in {
6981 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006982 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006983 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006984 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006985 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006986 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006987 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006988 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006989}
Cameron McInally45325962014-03-26 13:50:50 +00006990}
6991
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006992multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
6993 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00006994 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006995 mgatherv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00006996 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006997 mgatherv8i64>, EVEX_V512;
6998let Predicates = [HasVLX] in {
6999 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007000 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007001 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007002 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007003 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007004 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007005 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
7006 vx64xmem, mgatherv2i64>, EVEX_V128;
7007}
Cameron McInally45325962014-03-26 13:50:50 +00007008}
Michael Liao5bf95782014-12-04 05:20:33 +00007009
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007010
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007011defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
7012 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
7013
7014defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
7015 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007016
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007017multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7018 X86MemOperand memop, PatFrag ScatterNode> {
7019
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007020let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007021
7022 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
7023 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007024 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007025 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
7026 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
7027 _.KRCWM:$mask, vectoraddr:$dst))]>,
7028 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007029}
7030
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007031multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
7032 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7033 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007034 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007035 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007036 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007037let Predicates = [HasVLX] in {
7038 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007039 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007040 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007041 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007042 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007043 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007044 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007045 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007046}
Cameron McInally45325962014-03-26 13:50:50 +00007047}
7048
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007049multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
7050 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007051 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007052 mscatterv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00007053 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007054 mscatterv8i64>, EVEX_V512;
7055let Predicates = [HasVLX] in {
7056 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007057 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007058 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007059 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007060 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007061 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007062 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
7063 vx64xmem, mscatterv2i64>, EVEX_V128;
7064}
Cameron McInally45325962014-03-26 13:50:50 +00007065}
7066
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007067defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
7068 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007069
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007070defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
7071 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007072
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007073// prefetch
7074multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
7075 RegisterClass KRC, X86MemOperand memop> {
7076 let Predicates = [HasPFI], hasSideEffects = 1 in
7077 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007078 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007079 []>, EVEX, EVEX_K;
7080}
7081
7082defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007083 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007084
7085defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007086 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007087
7088defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007089 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007090
7091defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007092 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007093
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007094defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007095 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007096
7097defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007098 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007099
7100defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007101 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007102
7103defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007104 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007105
7106defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007107 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007108
7109defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007110 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007111
7112defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007113 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007114
7115defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007116 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007117
7118defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007119 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007120
7121defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007122 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007123
7124defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007125 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007126
7127defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007128 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007129
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007130// Helper fragments to match sext vXi1 to vXiY.
7131def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
7132def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
7133
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007134multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007135def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007136 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007137 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
7138}
Michael Liao5bf95782014-12-04 05:20:33 +00007139
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007140multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
7141 string OpcodeStr, Predicate prd> {
7142let Predicates = [prd] in
7143 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7144
7145 let Predicates = [prd, HasVLX] in {
7146 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7147 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7148 }
7149}
7150
7151multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
7152 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
7153 HasBWI>;
7154 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
7155 HasBWI>, VEX_W;
7156 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
7157 HasDQI>;
7158 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
7159 HasDQI>, VEX_W;
7160}
Michael Liao5bf95782014-12-04 05:20:33 +00007161
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007162defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007163
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007164multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00007165 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
7166 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
7167 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
7168}
7169
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007170// Use 512bit version to implement 128/256 bit in case NoVLX.
7171multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00007172 X86VectorVTInfo _> {
7173
7174 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
7175 (_.KVT (COPY_TO_REGCLASS
7176 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007177 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00007178 _.RC:$src, _.SubRegIdx)),
7179 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007180}
7181
7182multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00007183 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7184 let Predicates = [prd] in
7185 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
7186 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007187
7188 let Predicates = [prd, HasVLX] in {
7189 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007190 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007191 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007192 EVEX_V128;
7193 }
7194 let Predicates = [prd, NoVLX] in {
7195 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
7196 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007197 }
7198}
7199
7200defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
7201 avx512vl_i8_info, HasBWI>;
7202defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
7203 avx512vl_i16_info, HasBWI>, VEX_W;
7204defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
7205 avx512vl_i32_info, HasDQI>;
7206defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
7207 avx512vl_i64_info, HasDQI>, VEX_W;
7208
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007209//===----------------------------------------------------------------------===//
7210// AVX-512 - COMPRESS and EXPAND
7211//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007212
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007213multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
7214 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007215 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00007216 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007217 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007218
Craig Toppere1cac152016-06-07 07:27:54 +00007219 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007220 def mr : AVX5128I<opc, MRMDestMem, (outs),
7221 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007222 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007223 []>, EVEX_CD8<_.EltSize, CD8VT1>;
7224
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007225 def mrk : AVX5128I<opc, MRMDestMem, (outs),
7226 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007227 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Michael Liao66233b72015-08-06 09:06:20 +00007228 [(store (_.VT (vselect _.KRCWM:$mask,
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007229 (_.VT (X86compress _.RC:$src)), _.ImmAllZerosV)),
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007230 addr:$dst)]>,
7231 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007232}
7233
7234multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
7235 AVX512VLVectorVTInfo VTInfo> {
7236 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7237
7238 let Predicates = [HasVLX] in {
7239 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7240 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7241 }
7242}
7243
7244defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
7245 EVEX;
7246defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
7247 EVEX, VEX_W;
7248defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
7249 EVEX;
7250defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
7251 EVEX, VEX_W;
7252
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007253// expand
7254multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
7255 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007256 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00007257 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007258 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00007259
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007260 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7261 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
7262 (_.VT (X86expand (_.VT (bitconvert
7263 (_.LdFrag addr:$src1)))))>,
7264 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007265}
7266
7267multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
7268 AVX512VLVectorVTInfo VTInfo> {
7269 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7270
7271 let Predicates = [HasVLX] in {
7272 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7273 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7274 }
7275}
7276
7277defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
7278 EVEX;
7279defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
7280 EVEX, VEX_W;
7281defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
7282 EVEX;
7283defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
7284 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007285
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007286//handle instruction reg_vec1 = op(reg_vec,imm)
7287// op(mem_vec,imm)
7288// op(broadcast(eltVt),imm)
7289//all instruction created with FROUND_CURRENT
7290multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007291 X86VectorVTInfo _>{
7292 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007293 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7294 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00007295 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007296 (OpNode (_.VT _.RC:$src1),
7297 (i32 imm:$src2),
7298 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007299 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7300 (ins _.MemOp:$src1, i32u8imm:$src2),
7301 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
7302 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
7303 (i32 imm:$src2),
7304 (i32 FROUND_CURRENT))>;
7305 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7306 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
7307 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
7308 "${src1}"##_.BroadcastStr##", $src2",
7309 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
7310 (i32 imm:$src2),
7311 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00007312 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007313}
7314
7315//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7316multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
7317 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00007318 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007319 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7320 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007321 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007322 "$src1, {sae}, $src2",
7323 (OpNode (_.VT _.RC:$src1),
7324 (i32 imm:$src2),
7325 (i32 FROUND_NO_EXC))>, EVEX_B;
7326}
7327
7328multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
7329 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
7330 let Predicates = [prd] in {
7331 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
7332 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
7333 EVEX_V512;
7334 }
7335 let Predicates = [prd, HasVLX] in {
7336 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
7337 EVEX_V128;
7338 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
7339 EVEX_V256;
7340 }
7341}
7342
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007343//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7344// op(reg_vec2,mem_vec,imm)
7345// op(reg_vec2,broadcast(eltVt),imm)
7346//all instruction created with FROUND_CURRENT
7347multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007348 X86VectorVTInfo _>{
7349 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007350 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007351 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007352 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7353 (OpNode (_.VT _.RC:$src1),
7354 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007355 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007356 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007357 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7358 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
7359 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7360 (OpNode (_.VT _.RC:$src1),
7361 (_.VT (bitconvert (_.LdFrag addr:$src2))),
7362 (i32 imm:$src3),
7363 (i32 FROUND_CURRENT))>;
7364 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7365 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7366 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
7367 "$src1, ${src2}"##_.BroadcastStr##", $src3",
7368 (OpNode (_.VT _.RC:$src1),
7369 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
7370 (i32 imm:$src3),
7371 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00007372 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007373}
7374
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007375//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7376// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00007377multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
7378 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00007379 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00007380 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7381 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
7382 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7383 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
7384 (SrcInfo.VT SrcInfo.RC:$src2),
7385 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007386 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7387 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
7388 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7389 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
7390 (SrcInfo.VT (bitconvert
7391 (SrcInfo.LdFrag addr:$src2))),
7392 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00007393 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00007394}
7395
7396//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7397// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007398// op(reg_vec2,broadcast(eltVt),imm)
7399multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00007400 X86VectorVTInfo _>:
7401 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
7402
Craig Topper05948fb2016-08-02 05:11:15 +00007403 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00007404 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7405 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7406 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
7407 "$src1, ${src2}"##_.BroadcastStr##", $src3",
7408 (OpNode (_.VT _.RC:$src1),
7409 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
7410 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007411}
7412
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007413//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7414// op(reg_vec2,mem_scalar,imm)
7415//all instruction created with FROUND_CURRENT
7416multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007417 X86VectorVTInfo _> {
7418 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007419 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007420 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007421 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7422 (OpNode (_.VT _.RC:$src1),
7423 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007424 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007425 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007426 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7427 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
7428 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7429 (OpNode (_.VT _.RC:$src1),
7430 (_.VT (scalar_to_vector
7431 (_.ScalarLdFrag addr:$src2))),
7432 (i32 imm:$src3),
7433 (i32 FROUND_CURRENT))>;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007434
Craig Toppere1cac152016-06-07 07:27:54 +00007435 let isAsmParserOnly = 1, mayLoad = 1, hasSideEffects = 0 in {
7436 defm rmi_alt :AVX512_maskable_in_asm<opc, MRMSrcMem, _, (outs _.FRC:$dst),
7437 (ins _.FRC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7438 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7439 []>;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007440 }
Craig Topper05948fb2016-08-02 05:11:15 +00007441 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007442}
7443
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007444//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7445multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
7446 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00007447 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007448 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007449 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007450 OpcodeStr, "$src3, {sae}, $src2, $src1",
7451 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007452 (OpNode (_.VT _.RC:$src1),
7453 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007454 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007455 (i32 FROUND_NO_EXC))>, EVEX_B;
7456}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007457//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7458multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
7459 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007460 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7461 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007462 OpcodeStr, "$src3, {sae}, $src2, $src1",
7463 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007464 (OpNode (_.VT _.RC:$src1),
7465 (_.VT _.RC:$src2),
7466 (i32 imm:$src3),
7467 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007468}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007469
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007470multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
7471 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007472 let Predicates = [prd] in {
7473 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00007474 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007475 EVEX_V512;
7476
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007477 }
7478 let Predicates = [prd, HasVLX] in {
7479 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007480 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007481 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007482 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007483 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007484}
7485
Igor Breger2ae0fe32015-08-31 11:14:02 +00007486multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
7487 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
7488 let Predicates = [HasBWI] in {
7489 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
7490 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
7491 }
7492 let Predicates = [HasBWI, HasVLX] in {
7493 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
7494 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
7495 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
7496 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
7497 }
7498}
7499
Igor Breger00d9f842015-06-08 14:03:17 +00007500multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
7501 bits<8> opc, SDNode OpNode>{
7502 let Predicates = [HasAVX512] in {
7503 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7504 }
7505 let Predicates = [HasAVX512, HasVLX] in {
7506 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
7507 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7508 }
7509}
7510
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007511multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
7512 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
7513 let Predicates = [prd] in {
7514 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
7515 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007516 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007517}
7518
Igor Breger1e58e8a2015-09-02 11:18:55 +00007519multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
7520 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
7521 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
7522 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
7523 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
7524 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007525}
7526
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007527
Igor Breger1e58e8a2015-09-02 11:18:55 +00007528defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
7529 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
7530defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
7531 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
7532defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
7533 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
7534
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007535
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007536defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
7537 0x50, X86VRange, HasDQI>,
7538 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7539defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
7540 0x50, X86VRange, HasDQI>,
7541 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7542
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00007543defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
7544 0x51, X86VRange, HasDQI>,
7545 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7546defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
7547 0x51, X86VRange, HasDQI>,
7548 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7549
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007550defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
7551 0x57, X86Reduces, HasDQI>,
7552 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7553defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
7554 0x57, X86Reduces, HasDQI>,
7555 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007556
Igor Breger1e58e8a2015-09-02 11:18:55 +00007557defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
7558 0x27, X86GetMants, HasAVX512>,
7559 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7560defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
7561 0x27, X86GetMants, HasAVX512>,
7562 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7563
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007564multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
7565 bits<8> opc, SDNode OpNode = X86Shuf128>{
7566 let Predicates = [HasAVX512] in {
7567 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7568
7569 }
7570 let Predicates = [HasAVX512, HasVLX] in {
7571 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7572 }
7573}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007574let Predicates = [HasAVX512] in {
7575def : Pat<(v16f32 (ffloor VR512:$src)),
7576 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
7577def : Pat<(v16f32 (fnearbyint VR512:$src)),
7578 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
7579def : Pat<(v16f32 (fceil VR512:$src)),
7580 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
7581def : Pat<(v16f32 (frint VR512:$src)),
7582 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
7583def : Pat<(v16f32 (ftrunc VR512:$src)),
7584 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
7585
7586def : Pat<(v8f64 (ffloor VR512:$src)),
7587 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
7588def : Pat<(v8f64 (fnearbyint VR512:$src)),
7589 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
7590def : Pat<(v8f64 (fceil VR512:$src)),
7591 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
7592def : Pat<(v8f64 (frint VR512:$src)),
7593 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
7594def : Pat<(v8f64 (ftrunc VR512:$src)),
7595 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
7596}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007597
7598defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
7599 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7600defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
7601 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7602defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
7603 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7604defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
7605 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00007606
Craig Topperc48fa892015-12-27 19:45:21 +00007607multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00007608 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
7609 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00007610}
7611
Craig Topperc48fa892015-12-27 19:45:21 +00007612defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007613 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00007614defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007615 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007616
Craig Topper7a299302016-06-09 07:06:38 +00007617multiclass avx512_vpalignr_lowering<X86VectorVTInfo _ , list<Predicate> p>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00007618 let Predicates = p in
7619 def NAME#_.VTName#rri:
7620 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
7621 (!cast<Instruction>(NAME#_.ZSuffix#rri)
7622 _.RC:$src1, _.RC:$src2, imm:$imm)>;
7623}
7624
Craig Topper7a299302016-06-09 07:06:38 +00007625multiclass avx512_vpalignr_lowering_common<AVX512VLVectorVTInfo _>:
7626 avx512_vpalignr_lowering<_.info512, [HasBWI]>,
7627 avx512_vpalignr_lowering<_.info128, [HasBWI, HasVLX]>,
7628 avx512_vpalignr_lowering<_.info256, [HasBWI, HasVLX]>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00007629
Craig Topper7a299302016-06-09 07:06:38 +00007630defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00007631 avx512vl_i8_info, avx512vl_i8_info>,
Craig Topper7a299302016-06-09 07:06:38 +00007632 avx512_vpalignr_lowering_common<avx512vl_i16_info>,
7633 avx512_vpalignr_lowering_common<avx512vl_i32_info>,
7634 avx512_vpalignr_lowering_common<avx512vl_f32_info>,
7635 avx512_vpalignr_lowering_common<avx512vl_i64_info>,
7636 avx512_vpalignr_lowering_common<avx512vl_f64_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00007637 EVEX_CD8<8, CD8VF>;
7638
Igor Bregerf3ded812015-08-31 13:09:30 +00007639defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
7640 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
7641
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007642multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
7643 X86VectorVTInfo _> {
7644 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007645 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007646 "$src1", "$src1",
7647 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
7648
Craig Toppere1cac152016-06-07 07:27:54 +00007649 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7650 (ins _.MemOp:$src1), OpcodeStr,
7651 "$src1", "$src1",
7652 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
7653 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007654}
7655
7656multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7657 X86VectorVTInfo _> :
7658 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00007659 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7660 (ins _.ScalarMemOp:$src1), OpcodeStr,
7661 "${src1}"##_.BroadcastStr,
7662 "${src1}"##_.BroadcastStr,
7663 (_.VT (OpNode (X86VBroadcast
7664 (_.ScalarLdFrag addr:$src1))))>,
7665 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007666}
7667
7668multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7669 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7670 let Predicates = [prd] in
7671 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7672
7673 let Predicates = [prd, HasVLX] in {
7674 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7675 EVEX_V256;
7676 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
7677 EVEX_V128;
7678 }
7679}
7680
7681multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7682 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7683 let Predicates = [prd] in
7684 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
7685 EVEX_V512;
7686
7687 let Predicates = [prd, HasVLX] in {
7688 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
7689 EVEX_V256;
7690 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
7691 EVEX_V128;
7692 }
7693}
7694
7695multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
7696 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007697 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007698 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00007699 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
7700 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007701}
7702
7703multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
7704 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007705 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
7706 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007707}
7708
7709multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
7710 bits<8> opc_d, bits<8> opc_q,
7711 string OpcodeStr, SDNode OpNode> {
7712 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
7713 HasAVX512>,
7714 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
7715 HasBWI>;
7716}
7717
7718defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
7719
7720def : Pat<(xor
7721 (bc_v16i32 (v16i1sextv16i32)),
7722 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
7723 (VPABSDZrr VR512:$src)>;
7724def : Pat<(xor
7725 (bc_v8i64 (v8i1sextv8i64)),
7726 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
7727 (VPABSQZrr VR512:$src)>;
Igor Bregerf2460112015-07-26 14:41:44 +00007728
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007729multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
7730
7731 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007732}
7733
7734defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
7735defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
7736
Igor Breger24cab0f2015-11-16 07:22:00 +00007737//===---------------------------------------------------------------------===//
7738// Replicate Single FP - MOVSHDUP and MOVSLDUP
7739//===---------------------------------------------------------------------===//
7740multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7741 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
7742 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00007743}
7744
7745defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
7746defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00007747
7748//===----------------------------------------------------------------------===//
7749// AVX-512 - MOVDDUP
7750//===----------------------------------------------------------------------===//
7751
7752multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
7753 X86VectorVTInfo _> {
7754 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7755 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7756 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00007757 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7758 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
7759 (_.VT (OpNode (_.VT (scalar_to_vector
7760 (_.ScalarLdFrag addr:$src)))))>,
7761 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Igor Breger1f782962015-11-19 08:26:56 +00007762}
7763
7764multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7765 AVX512VLVectorVTInfo VTInfo> {
7766
7767 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7768
7769 let Predicates = [HasAVX512, HasVLX] in {
7770 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7771 EVEX_V256;
7772 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
7773 EVEX_V128;
7774 }
7775}
7776
7777multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7778 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
7779 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00007780}
7781
7782defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
7783
7784def : Pat<(X86Movddup (loadv2f64 addr:$src)),
7785 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7786def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
7787 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7788
Igor Bregerf2460112015-07-26 14:41:44 +00007789//===----------------------------------------------------------------------===//
7790// AVX-512 - Unpack Instructions
7791//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00007792defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
7793 SSE_ALU_ITINS_S>;
7794defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
7795 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00007796
7797defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
7798 SSE_INTALU_ITINS_P, HasBWI>;
7799defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
7800 SSE_INTALU_ITINS_P, HasBWI>;
7801defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
7802 SSE_INTALU_ITINS_P, HasBWI>;
7803defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
7804 SSE_INTALU_ITINS_P, HasBWI>;
7805
7806defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
7807 SSE_INTALU_ITINS_P, HasAVX512>;
7808defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
7809 SSE_INTALU_ITINS_P, HasAVX512>;
7810defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
7811 SSE_INTALU_ITINS_P, HasAVX512>;
7812defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
7813 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00007814
7815//===----------------------------------------------------------------------===//
7816// AVX-512 - Extract & Insert Integer Instructions
7817//===----------------------------------------------------------------------===//
7818
7819multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7820 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00007821 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
7822 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7823 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7824 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
7825 imm:$src2)))),
7826 addr:$dst)]>,
7827 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00007828}
7829
7830multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
7831 let Predicates = [HasBWI] in {
7832 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
7833 (ins _.RC:$src1, u8imm:$src2),
7834 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7835 [(set GR32orGR64:$dst,
7836 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
7837 EVEX, TAPD;
7838
7839 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
7840 }
7841}
7842
7843multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
7844 let Predicates = [HasBWI] in {
7845 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
7846 (ins _.RC:$src1, u8imm:$src2),
7847 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7848 [(set GR32orGR64:$dst,
7849 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
7850 EVEX, PD;
7851
Craig Topper99f6b622016-05-01 01:03:56 +00007852 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00007853 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
7854 (ins _.RC:$src1, u8imm:$src2),
7855 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
7856 EVEX, TAPD;
7857
Igor Bregerdefab3c2015-10-08 12:55:01 +00007858 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
7859 }
7860}
7861
7862multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
7863 RegisterClass GRC> {
7864 let Predicates = [HasDQI] in {
7865 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
7866 (ins _.RC:$src1, u8imm:$src2),
7867 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7868 [(set GRC:$dst,
7869 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
7870 EVEX, TAPD;
7871
Craig Toppere1cac152016-06-07 07:27:54 +00007872 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
7873 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7874 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7875 [(store (extractelt (_.VT _.RC:$src1),
7876 imm:$src2),addr:$dst)]>,
7877 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00007878 }
7879}
7880
7881defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
7882defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
7883defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
7884defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
7885
7886multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7887 X86VectorVTInfo _, PatFrag LdFrag> {
7888 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
7889 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7890 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7891 [(set _.RC:$dst,
7892 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
7893 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
7894}
7895
7896multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7897 X86VectorVTInfo _, PatFrag LdFrag> {
7898 let Predicates = [HasBWI] in {
7899 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7900 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
7901 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7902 [(set _.RC:$dst,
7903 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
7904
7905 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
7906 }
7907}
7908
7909multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
7910 X86VectorVTInfo _, RegisterClass GRC> {
7911 let Predicates = [HasDQI] in {
7912 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7913 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
7914 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7915 [(set _.RC:$dst,
7916 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
7917 EVEX_4V, TAPD;
7918
7919 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
7920 _.ScalarLdFrag>, TAPD;
7921 }
7922}
7923
7924defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
7925 extloadi8>, TAPD;
7926defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
7927 extloadi16>, PD;
7928defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
7929defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00007930//===----------------------------------------------------------------------===//
7931// VSHUFPS - VSHUFPD Operations
7932//===----------------------------------------------------------------------===//
7933multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
7934 AVX512VLVectorVTInfo VTInfo_FP>{
7935 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
7936 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
7937 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00007938}
7939
7940defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
7941defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007942//===----------------------------------------------------------------------===//
7943// AVX-512 - Byte shift Left/Right
7944//===----------------------------------------------------------------------===//
7945
7946multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
7947 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
7948 def rr : AVX512<opc, MRMr,
7949 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
7950 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7951 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00007952 def rm : AVX512<opc, MRMm,
7953 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
7954 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7955 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00007956 (_.VT (bitconvert (_.LdFrag addr:$src1))),
7957 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007958}
7959
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007960multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007961 Format MRMm, string OpcodeStr, Predicate prd>{
7962 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007963 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00007964 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007965 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007966 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00007967 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007968 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00007969 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007970 }
7971}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007972defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007973 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007974defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007975 HasBWI>, AVX512PDIi8Base, EVEX_4V;
7976
7977
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007978multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00007979 string OpcodeStr, X86VectorVTInfo _dst,
7980 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00007981 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00007982 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00007983 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00007984 [(set _dst.RC:$dst,(_dst.VT
7985 (OpNode (_src.VT _src.RC:$src1),
7986 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00007987 def rm : AVX512BI<opc, MRMSrcMem,
7988 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
7989 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7990 [(set _dst.RC:$dst,(_dst.VT
7991 (OpNode (_src.VT _src.RC:$src1),
7992 (_src.VT (bitconvert
7993 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007994}
7995
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007996multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007997 string OpcodeStr, Predicate prd> {
7998 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00007999 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
8000 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008001 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00008002 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
8003 v32i8x_info>, EVEX_V256;
8004 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
8005 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008006 }
8007}
8008
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008009defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008010 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008011
8012multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008013 X86VectorVTInfo _>{
8014 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00008015 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8016 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00008017 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00008018 (OpNode (_.VT _.RC:$src1),
8019 (_.VT _.RC:$src2),
8020 (_.VT _.RC:$src3),
8021 (i8 imm:$src4))>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00008022 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8023 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
8024 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
8025 (OpNode (_.VT _.RC:$src1),
8026 (_.VT _.RC:$src2),
8027 (_.VT (bitconvert (_.LdFrag addr:$src3))),
8028 (i8 imm:$src4))>,
8029 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
8030 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8031 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
8032 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8033 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8034 (OpNode (_.VT _.RC:$src1),
8035 (_.VT _.RC:$src2),
8036 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
8037 (i8 imm:$src4))>, EVEX_B,
8038 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008039 }// Constraints = "$src1 = $dst"
8040}
8041
8042multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
8043 let Predicates = [HasAVX512] in
8044 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
8045 let Predicates = [HasAVX512, HasVLX] in {
8046 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
8047 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
8048 }
8049}
8050
8051defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
8052defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
8053
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008054//===----------------------------------------------------------------------===//
8055// AVX-512 - FixupImm
8056//===----------------------------------------------------------------------===//
8057
8058multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008059 X86VectorVTInfo _>{
8060 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008061 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8062 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8063 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8064 (OpNode (_.VT _.RC:$src1),
8065 (_.VT _.RC:$src2),
8066 (_.IntVT _.RC:$src3),
8067 (i32 imm:$src4),
8068 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008069 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8070 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
8071 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8072 (OpNode (_.VT _.RC:$src1),
8073 (_.VT _.RC:$src2),
8074 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
8075 (i32 imm:$src4),
8076 (i32 FROUND_CURRENT))>;
8077 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8078 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
8079 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8080 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8081 (OpNode (_.VT _.RC:$src1),
8082 (_.VT _.RC:$src2),
8083 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
8084 (i32 imm:$src4),
8085 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008086 } // Constraints = "$src1 = $dst"
8087}
8088
8089multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +00008090 SDNode OpNode, X86VectorVTInfo _>{
8091let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008092 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8093 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008094 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008095 "$src2, $src3, {sae}, $src4",
8096 (OpNode (_.VT _.RC:$src1),
8097 (_.VT _.RC:$src2),
8098 (_.IntVT _.RC:$src3),
8099 (i32 imm:$src4),
8100 (i32 FROUND_NO_EXC))>, EVEX_B;
8101 }
8102}
8103
8104multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
8105 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +00008106 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
8107 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008108 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8109 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8110 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8111 (OpNode (_.VT _.RC:$src1),
8112 (_.VT _.RC:$src2),
8113 (_src3VT.VT _src3VT.RC:$src3),
8114 (i32 imm:$src4),
8115 (i32 FROUND_CURRENT))>;
8116
8117 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8118 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8119 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
8120 "$src2, $src3, {sae}, $src4",
8121 (OpNode (_.VT _.RC:$src1),
8122 (_.VT _.RC:$src2),
8123 (_src3VT.VT _src3VT.RC:$src3),
8124 (i32 imm:$src4),
8125 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00008126 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
8127 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
8128 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8129 (OpNode (_.VT _.RC:$src1),
8130 (_.VT _.RC:$src2),
8131 (_src3VT.VT (scalar_to_vector
8132 (_src3VT.ScalarLdFrag addr:$src3))),
8133 (i32 imm:$src4),
8134 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008135 }
8136}
8137
8138multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
8139 let Predicates = [HasAVX512] in
8140 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
8141 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
8142 AVX512AIi8Base, EVEX_4V, EVEX_V512;
8143 let Predicates = [HasAVX512, HasVLX] in {
8144 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
8145 AVX512AIi8Base, EVEX_4V, EVEX_V128;
8146 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
8147 AVX512AIi8Base, EVEX_4V, EVEX_V256;
8148 }
8149}
8150
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008151defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
8152 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008153 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008154defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
8155 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008156 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008157defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008158 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008159defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008160 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +00008161
8162
8163
8164// Patterns used to select SSE scalar fp arithmetic instructions from
8165// either:
8166//
8167// (1) a scalar fp operation followed by a blend
8168//
8169// The effect is that the backend no longer emits unnecessary vector
8170// insert instructions immediately after SSE scalar fp instructions
8171// like addss or mulss.
8172//
8173// For example, given the following code:
8174// __m128 foo(__m128 A, __m128 B) {
8175// A[0] += B[0];
8176// return A;
8177// }
8178//
8179// Previously we generated:
8180// addss %xmm0, %xmm1
8181// movss %xmm1, %xmm0
8182//
8183// We now generate:
8184// addss %xmm1, %xmm0
8185//
8186// (2) a vector packed single/double fp operation followed by a vector insert
8187//
8188// The effect is that the backend converts the packed fp instruction
8189// followed by a vector insert into a single SSE scalar fp instruction.
8190//
8191// For example, given the following code:
8192// __m128 foo(__m128 A, __m128 B) {
8193// __m128 C = A + B;
8194// return (__m128) {c[0], a[1], a[2], a[3]};
8195// }
8196//
8197// Previously we generated:
8198// addps %xmm0, %xmm1
8199// movss %xmm1, %xmm0
8200//
8201// We now generate:
8202// addss %xmm1, %xmm0
8203
8204// TODO: Some canonicalization in lowering would simplify the number of
8205// patterns we have to try to match.
8206multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
8207 let Predicates = [HasAVX512] in {
8208 // extracted scalar math op with insert via blend
8209 def : Pat<(v4f32 (X86Blendi (v4f32 VR128:$dst), (v4f32 (scalar_to_vector
8210 (Op (f32 (extractelt (v4f32 VR128:$dst), (iPTR 0))),
8211 FR32:$src))), (i8 1))),
8212 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
8213 (COPY_TO_REGCLASS FR32:$src, VR128))>;
8214
8215 // vector math op with insert via movss
8216 def : Pat<(v4f32 (X86Movss (v4f32 VR128:$dst),
8217 (Op (v4f32 VR128:$dst), (v4f32 VR128:$src)))),
8218 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
8219
8220 // vector math op with insert via blend
8221 def : Pat<(v4f32 (X86Blendi (v4f32 VR128:$dst),
8222 (Op (v4f32 VR128:$dst), (v4f32 VR128:$src)), (i8 1))),
8223 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
8224 }
8225}
8226
8227defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
8228defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
8229defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
8230defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
8231
8232multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
8233 let Predicates = [HasAVX512] in {
8234 // extracted scalar math op with insert via movsd
8235 def : Pat<(v2f64 (X86Movsd (v2f64 VR128:$dst), (v2f64 (scalar_to_vector
8236 (Op (f64 (extractelt (v2f64 VR128:$dst), (iPTR 0))),
8237 FR64:$src))))),
8238 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
8239 (COPY_TO_REGCLASS FR64:$src, VR128))>;
8240
8241 // extracted scalar math op with insert via blend
8242 def : Pat<(v2f64 (X86Blendi (v2f64 VR128:$dst), (v2f64 (scalar_to_vector
8243 (Op (f64 (extractelt (v2f64 VR128:$dst), (iPTR 0))),
8244 FR64:$src))), (i8 1))),
8245 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
8246 (COPY_TO_REGCLASS FR64:$src, VR128))>;
8247
8248 // vector math op with insert via movsd
8249 def : Pat<(v2f64 (X86Movsd (v2f64 VR128:$dst),
8250 (Op (v2f64 VR128:$dst), (v2f64 VR128:$src)))),
8251 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
8252
8253 // vector math op with insert via blend
8254 def : Pat<(v2f64 (X86Blendi (v2f64 VR128:$dst),
8255 (Op (v2f64 VR128:$dst), (v2f64 VR128:$src)), (i8 1))),
8256 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
8257 }
8258}
8259
8260defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
8261defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
8262defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
8263defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;