blob: 4980d8b602cb554df3ed786f817f06c876f9b986 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Evan Cheng11db0682010-08-11 06:22:01 +000061def SDT_ARMMEMBARRIER : SDTypeProfile<0, 0, []>;
62def SDT_ARMSYNCBARRIER : SDTypeProfile<0, 0, []>;
63def SDT_ARMMEMBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
64def SDT_ARMSYNCBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000065
Dale Johannesen51e28e62010-06-03 21:09:53 +000066def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
67
Jim Grosbach469bbdb2010-07-16 23:05:05 +000068def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
69 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
70
Evan Chenga8e29892007-01-19 07:51:42 +000071// Node definitions.
72def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000073def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
74
Bill Wendlingc69107c2007-11-13 09:19:02 +000075def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000076 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000077def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000078 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000079
80def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000081 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
82 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000083def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000084 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
85 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000086def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000087 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
88 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000089
Chris Lattner48be23c2008-01-15 22:02:54 +000090def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000091 [SDNPHasChain, SDNPOptInFlag]>;
92
93def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
94 [SDNPInFlag]>;
95def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
96 [SDNPInFlag]>;
97
98def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
99 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
100
101def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
102 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000103def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
104 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000105
Evan Cheng218977b2010-07-13 19:27:42 +0000106def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
107 [SDNPHasChain]>;
108
Bill Wendlingac3b9352010-08-29 03:02:28 +0000109def ARMand : SDNode<"ARMISD::AND", SDT_ARMAnd,
110 [SDNPOutFlag]>;
111
Evan Chenga8e29892007-01-19 07:51:42 +0000112def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
113 [SDNPOutFlag]>;
114
David Goodwinc0309b42009-06-29 15:33:01 +0000115def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000116 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000117
Evan Chenga8e29892007-01-19 07:51:42 +0000118def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
119
120def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
121def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
122def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000123
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000124def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000125def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
126 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000127def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
128 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000129
Evan Cheng11db0682010-08-11 06:22:01 +0000130def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
131 [SDNPHasChain]>;
132def ARMSyncBarrier : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERMCR,
135 [SDNPHasChain]>;
136def ARMSyncBarrierMCR : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERMCR,
137 [SDNPHasChain]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Dale Johannesen51e28e62010-06-03 21:09:53 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
142 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Bill Wendling10ce7f32010-08-29 11:31:07 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">;
151def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
152def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
153def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
154def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
155def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
156def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
157def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
158def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
159def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
160def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
161def HasNEON : Predicate<"Subtarget->hasNEON()">;
162def HasDivide : Predicate<"Subtarget->hasDivide()">;
Jim Grosbach29402132010-05-05 23:44:43 +0000163def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def HasDB : Predicate<"Subtarget->hasDataBarrier()">;
165def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000166def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000167def IsThumb : Predicate<"Subtarget->isThumb()">;
168def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
169def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
170def IsARM : Predicate<"!Subtarget->isThumb()">;
171def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
172def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000173
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000174// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000175def UseMovt : Predicate<"Subtarget->useMovt()">;
176def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
177def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000178
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000179//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000180// ARM Flag Definitions.
181
182class RegConstraint<string C> {
183 string Constraints = C;
184}
185
186//===----------------------------------------------------------------------===//
187// ARM specific transformation functions and pattern fragments.
188//
189
Evan Chenga8e29892007-01-19 07:51:42 +0000190// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
191// so_imm_neg def below.
192def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000194}]>;
195
196// so_imm_not_XFORM - Return a so_imm value packed into the format described for
197// so_imm_not def below.
198def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000200}]>;
201
202// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
203def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000204 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000205 return v == 8 || v == 16 || v == 24;
206}]>;
207
208/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
209def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000210 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000211}]>;
212
213/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
214def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000215 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000216}]>;
217
Jim Grosbach64171712010-02-16 21:07:46 +0000218def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000219 PatLeaf<(imm), [{
220 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
221 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000222
Evan Chenga2515702007-03-19 07:09:02 +0000223def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000224 PatLeaf<(imm), [{
225 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
226 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000227
228// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
229def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000230 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000233/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
234/// e.g., 0xf000ffff
235def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000236 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000237 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000238}] > {
239 let PrintMethod = "printBitfieldInvMaskImmOperand";
240}
241
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000242/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000243def hi16 : SDNodeXForm<imm, [{
244 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
245}]>;
246
247def lo16AllZero : PatLeaf<(i32 imm), [{
248 // Returns true if all low 16-bits are 0.
249 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000250}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000251
Jim Grosbach64171712010-02-16 21:07:46 +0000252/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000253/// [0.65535].
254def imm0_65535 : PatLeaf<(i32 imm), [{
255 return (uint32_t)N->getZExtValue() < 65536;
256}]>;
257
Evan Cheng37f25d92008-08-28 23:39:26 +0000258class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
259class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000260
Jim Grosbach0a145f32010-02-16 20:17:57 +0000261/// adde and sube predicates - True based on whether the carry flag output
262/// will be needed or not.
263def adde_dead_carry :
264 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
265 [{return !N->hasAnyUseOfValue(1);}]>;
266def sube_dead_carry :
267 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
268 [{return !N->hasAnyUseOfValue(1);}]>;
269def adde_live_carry :
270 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
271 [{return N->hasAnyUseOfValue(1);}]>;
272def sube_live_carry :
273 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
274 [{return N->hasAnyUseOfValue(1);}]>;
275
Evan Chenga8e29892007-01-19 07:51:42 +0000276//===----------------------------------------------------------------------===//
277// Operand Definitions.
278//
279
280// Branch target.
281def brtarget : Operand<OtherVT>;
282
Evan Chenga8e29892007-01-19 07:51:42 +0000283// A list of registers separated by comma. Used by load/store multiple.
284def reglist : Operand<i32> {
285 let PrintMethod = "printRegisterList";
286}
287
288// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
289def cpinst_operand : Operand<i32> {
290 let PrintMethod = "printCPInstOperand";
291}
292
293def jtblock_operand : Operand<i32> {
294 let PrintMethod = "printJTBlockOperand";
295}
Evan Cheng66ac5312009-07-25 00:33:29 +0000296def jt2block_operand : Operand<i32> {
297 let PrintMethod = "printJT2BlockOperand";
298}
Evan Chenga8e29892007-01-19 07:51:42 +0000299
300// Local PC labels.
301def pclabel : Operand<i32> {
302 let PrintMethod = "printPCLabel";
303}
304
Bob Wilson22f5dc72010-08-16 18:27:34 +0000305// shift_imm: An integer that encodes a shift amount and the type of shift
306// (currently either asr or lsl) using the same encoding used for the
307// immediates in so_reg operands.
308def shift_imm : Operand<i32> {
309 let PrintMethod = "printShiftImmOperand";
310}
311
Evan Chenga8e29892007-01-19 07:51:42 +0000312// shifter_operand operands: so_reg and so_imm.
313def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000314 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000315 [shl,srl,sra,rotr]> {
316 let PrintMethod = "printSORegOperand";
317 let MIOperandInfo = (ops GPR, GPR, i32imm);
318}
319
320// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
321// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
322// represented in the imm field in the same 12-bit form that they are encoded
323// into so_imm instructions: the 8-bit immediate is the least significant bits
324// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000325def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000326 let PrintMethod = "printSOImmOperand";
327}
328
Evan Chengc70d1842007-03-20 08:11:30 +0000329// Break so_imm's up into two pieces. This handles immediates with up to 16
330// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
331// get the first/second pieces.
332def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000333 PatLeaf<(imm), [{
334 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
335 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000336 let PrintMethod = "printSOImm2PartOperand";
337}
338
339def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000340 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000342}]>;
343
344def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000345 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000347}]>;
348
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000349def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
350 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
351 }]> {
352 let PrintMethod = "printSOImm2PartOperand";
353}
354
355def so_neg_imm2part_1 : SDNodeXForm<imm, [{
356 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
357 return CurDAG->getTargetConstant(V, MVT::i32);
358}]>;
359
360def so_neg_imm2part_2 : SDNodeXForm<imm, [{
361 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
362 return CurDAG->getTargetConstant(V, MVT::i32);
363}]>;
364
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000365/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
366def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
367 return (int32_t)N->getZExtValue() < 32;
368}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000369
370// Define ARM specific addressing modes.
371
372// addrmode2 := reg +/- reg shop imm
373// addrmode2 := reg +/- imm12
374//
375def addrmode2 : Operand<i32>,
376 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
377 let PrintMethod = "printAddrMode2Operand";
378 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
379}
380
381def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000382 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
383 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000384 let PrintMethod = "printAddrMode2OffsetOperand";
385 let MIOperandInfo = (ops GPR, i32imm);
386}
387
388// addrmode3 := reg +/- reg
389// addrmode3 := reg +/- imm8
390//
391def addrmode3 : Operand<i32>,
392 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
393 let PrintMethod = "printAddrMode3Operand";
394 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
395}
396
397def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000398 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
399 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000400 let PrintMethod = "printAddrMode3OffsetOperand";
401 let MIOperandInfo = (ops GPR, i32imm);
402}
403
404// addrmode4 := reg, <mode|W>
405//
406def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000407 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000408 let PrintMethod = "printAddrMode4Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000409 let MIOperandInfo = (ops GPR:$addr, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000410}
411
412// addrmode5 := reg +/- imm8*4
413//
414def addrmode5 : Operand<i32>,
415 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
416 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000417 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000418}
419
Bob Wilson8b024a52009-07-01 23:16:05 +0000420// addrmode6 := reg with optional writeback
421//
422def addrmode6 : Operand<i32>,
Bob Wilson226036e2010-03-20 22:13:40 +0000423 ComplexPattern<i32, 2, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000424 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000425 let MIOperandInfo = (ops GPR:$addr, i32imm);
426}
427
428def am6offset : Operand<i32> {
429 let PrintMethod = "printAddrMode6OffsetOperand";
430 let MIOperandInfo = (ops GPR);
Bob Wilson8b024a52009-07-01 23:16:05 +0000431}
432
Evan Chenga8e29892007-01-19 07:51:42 +0000433// addrmodepc := pc + reg
434//
435def addrmodepc : Operand<i32>,
436 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
437 let PrintMethod = "printAddrModePCOperand";
438 let MIOperandInfo = (ops GPR, i32imm);
439}
440
Bob Wilson4f38b382009-08-21 21:58:55 +0000441def nohash_imm : Operand<i32> {
442 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000443}
444
Evan Chenga8e29892007-01-19 07:51:42 +0000445//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000446
Evan Cheng37f25d92008-08-28 23:39:26 +0000447include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000448
449//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000450// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000451//
452
Evan Cheng3924f782008-08-29 07:36:24 +0000453/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000454/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000455multiclass AsI1_bin_irs<bits<4> opcod, string opc,
456 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
457 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000458 // The register-immediate version is re-materializable. This is useful
459 // in particular for taking the address of a local.
460 let isReMaterializable = 1 in {
Evan Chengedda31c2008-11-05 18:35:52 +0000461 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng7e1bf302010-09-29 00:27:46 +0000462 iii, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000463 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
464 let Inst{25} = 1;
465 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000466 }
Evan Chengedda31c2008-11-05 18:35:52 +0000467 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng7e1bf302010-09-29 00:27:46 +0000468 iir, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000469 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
Johnny Chen04301522009-11-07 00:54:36 +0000470 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000471 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000472 let isCommutable = Commutable;
473 }
Evan Chengedda31c2008-11-05 18:35:52 +0000474 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng7e1bf302010-09-29 00:27:46 +0000475 iis, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000476 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
477 let Inst{25} = 0;
478 }
Evan Chenga8e29892007-01-19 07:51:42 +0000479}
480
Evan Cheng1e249e32009-06-25 20:59:23 +0000481/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000482/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000483let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000484multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
485 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
486 PatFrag opnode, bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000487 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng7e1bf302010-09-29 00:27:46 +0000488 iii, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000489 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000490 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000491 let Inst{25} = 1;
492 }
Evan Chengedda31c2008-11-05 18:35:52 +0000493 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng7e1bf302010-09-29 00:27:46 +0000494 iir, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000495 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
496 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000497 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000498 let Inst{20} = 1;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000499 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000500 }
Evan Chengedda31c2008-11-05 18:35:52 +0000501 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng7e1bf302010-09-29 00:27:46 +0000502 iis, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000503 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000504 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000505 let Inst{25} = 0;
506 }
Evan Cheng071a2792007-09-11 19:55:27 +0000507}
Evan Chengc85e8322007-07-05 07:13:32 +0000508}
509
510/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000511/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000512/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000513let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000514multiclass AI1_cmp_irs<bits<4> opcod, string opc,
515 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
516 PatFrag opnode, bit Commutable = 0> {
517 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, iii,
Evan Cheng162e3092009-10-26 23:45:59 +0000518 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000519 [(opnode GPR:$a, so_imm:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000520 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000521 let Inst{25} = 1;
522 }
Evan Cheng5d42c562010-09-29 00:49:25 +0000523 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, iir,
Evan Cheng162e3092009-10-26 23:45:59 +0000524 opc, "\t$a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000525 [(opnode GPR:$a, GPR:$b)]> {
Johnny Chen04301522009-11-07 00:54:36 +0000526 let Inst{11-4} = 0b00000000;
Bob Wilson5361cd22009-10-13 17:35:30 +0000527 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000528 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000529 let isCommutable = Commutable;
530 }
Evan Cheng5d42c562010-09-29 00:49:25 +0000531 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, iis,
Evan Cheng162e3092009-10-26 23:45:59 +0000532 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000533 [(opnode GPR:$a, so_reg:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000534 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000535 let Inst{25} = 0;
536 }
Evan Cheng071a2792007-09-11 19:55:27 +0000537}
Evan Chenga8e29892007-01-19 07:51:42 +0000538}
539
Evan Cheng576a3962010-09-25 00:49:35 +0000540/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000541/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000542/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000543multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000544 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng576a3962010-09-25 00:49:35 +0000545 IIC_iEXTr, opc, "\t$dst, $src",
David Goodwin5d598aa2009-08-19 18:00:44 +0000546 [(set GPR:$dst, (opnode GPR:$src))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000547 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000548 let Inst{11-10} = 0b00;
549 let Inst{19-16} = 0b1111;
550 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000551 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng576a3962010-09-25 00:49:35 +0000552 IIC_iEXTr, opc, "\t$dst, $src, ror $rot",
David Goodwin5d598aa2009-08-19 18:00:44 +0000553 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000554 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000555 let Inst{19-16} = 0b1111;
556 }
Evan Chenga8e29892007-01-19 07:51:42 +0000557}
558
Evan Cheng576a3962010-09-25 00:49:35 +0000559multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000560 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng576a3962010-09-25 00:49:35 +0000561 IIC_iEXTr, opc, "\t$dst, $src",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000562 [/* For disassembly only; pattern left blank */]>,
563 Requires<[IsARM, HasV6]> {
564 let Inst{11-10} = 0b00;
565 let Inst{19-16} = 0b1111;
566 }
567 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng576a3962010-09-25 00:49:35 +0000568 IIC_iEXTr, opc, "\t$dst, $src, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000569 [/* For disassembly only; pattern left blank */]>,
570 Requires<[IsARM, HasV6]> {
571 let Inst{19-16} = 0b1111;
572 }
573}
574
Evan Cheng576a3962010-09-25 00:49:35 +0000575/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000576/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000577multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Evan Cheng97f48c32008-11-06 22:15:19 +0000578 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng576a3962010-09-25 00:49:35 +0000579 IIC_iEXTAr, opc, "\t$dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000580 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000581 Requires<[IsARM, HasV6]> {
582 let Inst{11-10} = 0b00;
583 }
Jim Grosbach80dc1162010-02-16 21:23:02 +0000584 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
585 i32imm:$rot),
Evan Cheng576a3962010-09-25 00:49:35 +0000586 IIC_iEXTAr, opc, "\t$dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000587 [(set GPR:$dst, (opnode GPR:$LHS,
588 (rotr GPR:$RHS, rot_imm:$rot)))]>,
589 Requires<[IsARM, HasV6]>;
590}
591
Johnny Chen2ec5e492010-02-22 21:50:40 +0000592// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000593multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000594 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng576a3962010-09-25 00:49:35 +0000595 IIC_iEXTAr, opc, "\t$dst, $LHS, $RHS",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000596 [/* For disassembly only; pattern left blank */]>,
597 Requires<[IsARM, HasV6]> {
598 let Inst{11-10} = 0b00;
599 }
600 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
601 i32imm:$rot),
Evan Cheng576a3962010-09-25 00:49:35 +0000602 IIC_iEXTAr, opc, "\t$dst, $LHS, $RHS, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000603 [/* For disassembly only; pattern left blank */]>,
604 Requires<[IsARM, HasV6]>;
605}
606
Evan Cheng62674222009-06-25 23:34:10 +0000607/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
608let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000609multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
610 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000611 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000612 DPFrm, IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000613 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000614 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000615 let Inst{25} = 1;
616 }
Evan Cheng62674222009-06-25 23:34:10 +0000617 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000618 DPFrm, IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000619 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000620 Requires<[IsARM]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000621 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000622 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000623 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000624 }
Evan Cheng62674222009-06-25 23:34:10 +0000625 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000626 DPSoRegFrm, IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000627 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000628 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000629 let Inst{25} = 0;
630 }
Jim Grosbache5165492009-11-09 00:11:35 +0000631}
632// Carry setting variants
633let Defs = [CPSR] in {
634multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
635 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000636 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000637 DPFrm, IIC_iALUi, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000638 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000639 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000640 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000641 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000642 }
Evan Cheng62674222009-06-25 23:34:10 +0000643 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000644 DPFrm, IIC_iALUr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000645 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000646 Requires<[IsARM]> {
Johnny Chen04301522009-11-07 00:54:36 +0000647 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000648 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000649 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000650 }
Evan Cheng62674222009-06-25 23:34:10 +0000651 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000652 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000653 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000654 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000655 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000656 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000657 }
Evan Cheng071a2792007-09-11 19:55:27 +0000658}
Evan Chengc85e8322007-07-05 07:13:32 +0000659}
Jim Grosbache5165492009-11-09 00:11:35 +0000660}
Evan Chengc85e8322007-07-05 07:13:32 +0000661
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000662//===----------------------------------------------------------------------===//
663// Instructions
664//===----------------------------------------------------------------------===//
665
Evan Chenga8e29892007-01-19 07:51:42 +0000666//===----------------------------------------------------------------------===//
667// Miscellaneous Instructions.
668//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000669
Evan Chenga8e29892007-01-19 07:51:42 +0000670/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
671/// the function. The first operand is the ID# for this instruction, the second
672/// is the index into the MachineConstantPool that this is, the third is the
673/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000674let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000675def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000676PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000677 i32imm:$size), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000678 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000679
Jim Grosbach4642ad32010-02-22 23:10:38 +0000680// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
681// from removing one half of the matched pairs. That breaks PEI, which assumes
682// these will always be in pairs, and asserts if it finds otherwise. Better way?
683let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000684def ADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000685PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000686 "${:comment} ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000687 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000688
Jim Grosbach64171712010-02-16 21:07:46 +0000689def ADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000690PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000691 "${:comment} ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000692 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000693}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000694
Johnny Chenf4d81052010-02-12 22:53:19 +0000695def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000696 [/* For disassembly only; pattern left blank */]>,
697 Requires<[IsARM, HasV6T2]> {
698 let Inst{27-16} = 0b001100100000;
699 let Inst{7-0} = 0b00000000;
700}
701
Johnny Chenf4d81052010-02-12 22:53:19 +0000702def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
703 [/* For disassembly only; pattern left blank */]>,
704 Requires<[IsARM, HasV6T2]> {
705 let Inst{27-16} = 0b001100100000;
706 let Inst{7-0} = 0b00000001;
707}
708
709def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
710 [/* For disassembly only; pattern left blank */]>,
711 Requires<[IsARM, HasV6T2]> {
712 let Inst{27-16} = 0b001100100000;
713 let Inst{7-0} = 0b00000010;
714}
715
716def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
717 [/* For disassembly only; pattern left blank */]>,
718 Requires<[IsARM, HasV6T2]> {
719 let Inst{27-16} = 0b001100100000;
720 let Inst{7-0} = 0b00000011;
721}
722
Johnny Chen2ec5e492010-02-22 21:50:40 +0000723def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
724 "\t$dst, $a, $b",
725 [/* For disassembly only; pattern left blank */]>,
726 Requires<[IsARM, HasV6]> {
727 let Inst{27-20} = 0b01101000;
728 let Inst{7-4} = 0b1011;
729}
730
Johnny Chenf4d81052010-02-12 22:53:19 +0000731def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
732 [/* For disassembly only; pattern left blank */]>,
733 Requires<[IsARM, HasV6T2]> {
734 let Inst{27-16} = 0b001100100000;
735 let Inst{7-0} = 0b00000100;
736}
737
Johnny Chenc6f7b272010-02-11 18:12:29 +0000738// The i32imm operand $val can be used by a debugger to store more information
739// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000740def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000741 [/* For disassembly only; pattern left blank */]>,
742 Requires<[IsARM]> {
743 let Inst{27-20} = 0b00010010;
744 let Inst{7-4} = 0b0111;
745}
746
Johnny Chenb98e1602010-02-12 18:55:33 +0000747// Change Processor State is a system instruction -- for disassembly only.
748// The singleton $opt operand contains the following information:
749// opt{4-0} = mode from Inst{4-0}
750// opt{5} = changemode from Inst{17}
751// opt{8-6} = AIF from Inst{8-6}
752// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000753def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000754 [/* For disassembly only; pattern left blank */]>,
755 Requires<[IsARM]> {
756 let Inst{31-28} = 0b1111;
757 let Inst{27-20} = 0b00010000;
758 let Inst{16} = 0;
759 let Inst{5} = 0;
760}
761
Johnny Chenb92a23f2010-02-21 04:42:01 +0000762// Preload signals the memory system of possible future data/instruction access.
763// These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000764//
765// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
766// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chenb92a23f2010-02-21 04:42:01 +0000767multiclass APreLoad<bit data, bit read, string opc> {
768
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000769 def i : AXI<(outs), (ins GPR:$base, neg_zero:$imm), MiscFrm, NoItinerary,
Johnny Chenb92a23f2010-02-21 04:42:01 +0000770 !strconcat(opc, "\t[$base, $imm]"), []> {
771 let Inst{31-26} = 0b111101;
772 let Inst{25} = 0; // 0 for immediate form
773 let Inst{24} = data;
774 let Inst{22} = read;
775 let Inst{21-20} = 0b01;
776 }
777
778 def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary,
779 !strconcat(opc, "\t$addr"), []> {
780 let Inst{31-26} = 0b111101;
781 let Inst{25} = 1; // 1 for register form
782 let Inst{24} = data;
783 let Inst{22} = read;
784 let Inst{21-20} = 0b01;
785 let Inst{4} = 0;
786 }
787}
788
789defm PLD : APreLoad<1, 1, "pld">;
790defm PLDW : APreLoad<1, 0, "pldw">;
791defm PLI : APreLoad<0, 1, "pli">;
792
Johnny Chena1e76212010-02-13 02:51:09 +0000793def SETENDBE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tbe",
794 [/* For disassembly only; pattern left blank */]>,
795 Requires<[IsARM]> {
796 let Inst{31-28} = 0b1111;
797 let Inst{27-20} = 0b00010000;
798 let Inst{16} = 1;
799 let Inst{9} = 1;
800 let Inst{7-4} = 0b0000;
801}
802
803def SETENDLE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tle",
804 [/* For disassembly only; pattern left blank */]>,
805 Requires<[IsARM]> {
806 let Inst{31-28} = 0b1111;
807 let Inst{27-20} = 0b00010000;
808 let Inst{16} = 1;
809 let Inst{9} = 0;
810 let Inst{7-4} = 0b0000;
811}
812
Johnny Chenf4d81052010-02-12 22:53:19 +0000813def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +0000814 [/* For disassembly only; pattern left blank */]>,
815 Requires<[IsARM, HasV7]> {
816 let Inst{27-16} = 0b001100100000;
817 let Inst{7-4} = 0b1111;
818}
819
Johnny Chenba6e0332010-02-11 17:14:31 +0000820// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +0000821let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000822def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000823 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +0000824 Requires<[IsARM]> {
825 let Inst{27-25} = 0b011;
826 let Inst{24-20} = 0b11111;
827 let Inst{7-5} = 0b111;
828 let Inst{4} = 0b1;
829}
830
Evan Cheng12c3a532008-11-06 17:48:05 +0000831// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000832let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000833def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000834 Pseudo, IIC_iALUr, "\n$cp:\n\tadd$p\t$dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000835 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000836
Evan Cheng325474e2008-01-07 23:56:57 +0000837let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000838def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000839 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr$p\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000840 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000841
Evan Chengd87293c2008-11-06 08:47:38 +0000842def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000843 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000844 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
845
Evan Chengd87293c2008-11-06 08:47:38 +0000846def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000847 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000848 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
849
Evan Chengd87293c2008-11-06 08:47:38 +0000850def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000851 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000852 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
853
Evan Chengd87293c2008-11-06 08:47:38 +0000854def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000855 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000856 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
857}
Chris Lattner13c63102008-01-06 05:55:01 +0000858let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000859def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000860 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr$p\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000861 [(store GPR:$src, addrmodepc:$addr)]>;
862
Evan Chengd87293c2008-11-06 08:47:38 +0000863def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000864 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrh${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000865 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
866
Evan Chengd87293c2008-11-06 08:47:38 +0000867def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000868 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrb${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000869 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
870}
Evan Cheng12c3a532008-11-06 17:48:05 +0000871} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000872
Evan Chenge07715c2009-06-23 05:25:29 +0000873
874// LEApcrel - Load a pc-relative address into a register without offending the
875// assembler.
Evan Chengea420b22010-05-19 01:52:25 +0000876let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +0000877let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000878def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000879 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +0000880 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +0000881
Jim Grosbacha967d112010-06-21 21:27:27 +0000882} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +0000883def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000884 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +0000885 Pseudo, IIC_iALUi,
886 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000887 let Inst{25} = 1;
888}
Evan Chenge07715c2009-06-23 05:25:29 +0000889
Evan Chenga8e29892007-01-19 07:51:42 +0000890//===----------------------------------------------------------------------===//
891// Control Flow Instructions.
892//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000893
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000894let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
895 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +0000896 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000897 "bx", "\tlr", [(ARMretflag)]>,
898 Requires<[IsARM, HasV4T]> {
899 let Inst{3-0} = 0b1110;
900 let Inst{7-4} = 0b0001;
901 let Inst{19-8} = 0b111111111111;
902 let Inst{27-20} = 0b00010010;
903 }
904
905 // ARMV4 only
906 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
907 "mov", "\tpc, lr", [(ARMretflag)]>,
908 Requires<[IsARM, NoV4T]> {
909 let Inst{11-0} = 0b000000001110;
910 let Inst{15-12} = 0b1111;
911 let Inst{19-16} = 0b0000;
912 let Inst{27-20} = 0b00011010;
913 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000914}
Rafael Espindola27185192006-09-29 21:20:16 +0000915
Bob Wilson04ea6e52009-10-28 00:37:03 +0000916// Indirect branches
917let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000918 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000919 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000920 [(brind GPR:$dst)]>,
921 Requires<[IsARM, HasV4T]> {
Bob Wilson04ea6e52009-10-28 00:37:03 +0000922 let Inst{7-4} = 0b0001;
923 let Inst{19-8} = 0b111111111111;
924 let Inst{27-20} = 0b00010010;
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000925 let Inst{31-28} = 0b1110;
Bob Wilson04ea6e52009-10-28 00:37:03 +0000926 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000927
928 // ARMV4 only
929 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
930 [(brind GPR:$dst)]>,
931 Requires<[IsARM, NoV4T]> {
932 let Inst{11-4} = 0b00000000;
933 let Inst{15-12} = 0b1111;
934 let Inst{19-16} = 0b0000;
935 let Inst{27-20} = 0b00011010;
936 let Inst{31-28} = 0b1110;
937 }
Bob Wilson04ea6e52009-10-28 00:37:03 +0000938}
939
Evan Chenga8e29892007-01-19 07:51:42 +0000940// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +0000941// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000942let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
943 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +0000944 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
945 reglist:$dsts, variable_ops),
Evan Cheng7602acb2010-09-08 22:57:08 +0000946 IndexModeUpd, LdStMulFrm, IIC_iLoadmBr,
Bob Wilsonab346052010-03-16 17:46:45 +0000947 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +0000948 "$addr.addr = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000949
Bob Wilson54fc1242009-06-22 21:01:46 +0000950// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000951let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000952 Defs = [R0, R1, R2, R3, R12, LR,
953 D0, D1, D2, D3, D4, D5, D6, D7,
954 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000955 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000956 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000957 IIC_Br, "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000958 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +0000959 Requires<[IsARM, IsNotDarwin]> {
960 let Inst{31-28} = 0b1110;
961 }
Evan Cheng277f0742007-06-19 21:05:09 +0000962
Evan Cheng12c3a532008-11-06 17:48:05 +0000963 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000964 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000965 [(ARMcall_pred tglobaladdr:$func)]>,
966 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000967
Evan Chenga8e29892007-01-19 07:51:42 +0000968 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000969 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000970 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000971 [(ARMcall GPR:$func)]>,
972 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000973 let Inst{7-4} = 0b0011;
974 let Inst{19-8} = 0b111111111111;
975 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000976 }
977
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000978 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +0000979 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
980 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000981 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +0000982 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000983 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000984 let Inst{7-4} = 0b0001;
985 let Inst{19-8} = 0b111111111111;
986 let Inst{27-20} = 0b00010010;
Bob Wilson54fc1242009-06-22 21:01:46 +0000987 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000988
989 // ARMv4
990 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
991 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
992 [(ARMcall_nolink tGPR:$func)]>,
993 Requires<[IsARM, NoV4T, IsNotDarwin]> {
994 let Inst{11-4} = 0b00000000;
995 let Inst{15-12} = 0b1111;
996 let Inst{19-16} = 0b0000;
997 let Inst{27-20} = 0b00011010;
998 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000999}
1000
1001// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001002let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001003 Defs = [R0, R1, R2, R3, R9, R12, LR,
1004 D0, D1, D2, D3, D4, D5, D6, D7,
1005 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001006 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +00001007 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001008 IIC_Br, "bl\t${func:call}",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001009 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1010 let Inst{31-28} = 0b1110;
1011 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001012
1013 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001014 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001015 [(ARMcall_pred tglobaladdr:$func)]>,
1016 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001017
1018 // ARMv5T and above
1019 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001020 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001021 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
1022 let Inst{7-4} = 0b0011;
1023 let Inst{19-8} = 0b111111111111;
1024 let Inst{27-20} = 0b00010010;
1025 }
1026
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001027 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001028 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1029 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001030 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001031 [(ARMcall_nolink tGPR:$func)]>,
1032 Requires<[IsARM, HasV4T, IsDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001033 let Inst{7-4} = 0b0001;
1034 let Inst{19-8} = 0b111111111111;
1035 let Inst{27-20} = 0b00010010;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001036 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001037
1038 // ARMv4
1039 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1040 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1041 [(ARMcall_nolink tGPR:$func)]>,
1042 Requires<[IsARM, NoV4T, IsDarwin]> {
1043 let Inst{11-4} = 0b00000000;
1044 let Inst{15-12} = 0b1111;
1045 let Inst{19-16} = 0b0000;
1046 let Inst{27-20} = 0b00011010;
1047 }
Rafael Espindola35574632006-07-18 17:00:30 +00001048}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001049
Dale Johannesen51e28e62010-06-03 21:09:53 +00001050// Tail calls.
1051
1052let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1053 // Darwin versions.
1054 let Defs = [R0, R1, R2, R3, R9, R12,
1055 D0, D1, D2, D3, D4, D5, D6, D7,
1056 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1057 D27, D28, D29, D30, D31, PC],
1058 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001059 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1060 Pseudo, IIC_Br,
1061 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001062
Evan Cheng6523d2f2010-06-19 00:11:54 +00001063 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1064 Pseudo, IIC_Br,
1065 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001066
Evan Cheng6523d2f2010-06-19 00:11:54 +00001067 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001068 IIC_Br, "b\t$dst @ TAILCALL",
1069 []>, Requires<[IsDarwin]>;
1070
1071 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001072 IIC_Br, "b.w\t$dst @ TAILCALL",
1073 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001074
Evan Cheng6523d2f2010-06-19 00:11:54 +00001075 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1076 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1077 []>, Requires<[IsDarwin]> {
1078 let Inst{7-4} = 0b0001;
1079 let Inst{19-8} = 0b111111111111;
1080 let Inst{27-20} = 0b00010010;
1081 let Inst{31-28} = 0b1110;
1082 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001083 }
1084
1085 // Non-Darwin versions (the difference is R9).
1086 let Defs = [R0, R1, R2, R3, R12,
1087 D0, D1, D2, D3, D4, D5, D6, D7,
1088 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1089 D27, D28, D29, D30, D31, PC],
1090 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001091 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1092 Pseudo, IIC_Br,
1093 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001094
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001095 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001096 Pseudo, IIC_Br,
1097 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001098
Evan Cheng6523d2f2010-06-19 00:11:54 +00001099 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1100 IIC_Br, "b\t$dst @ TAILCALL",
1101 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001102
Evan Cheng6523d2f2010-06-19 00:11:54 +00001103 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1104 IIC_Br, "b.w\t$dst @ TAILCALL",
1105 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001106
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001107 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001108 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1109 []>, Requires<[IsNotDarwin]> {
1110 let Inst{7-4} = 0b0001;
1111 let Inst{19-8} = 0b111111111111;
1112 let Inst{27-20} = 0b00010010;
1113 let Inst{31-28} = 0b1110;
1114 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001115 }
1116}
1117
David Goodwin1a8f36e2009-08-12 18:31:53 +00001118let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001119 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001120 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001121 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001122 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001123 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001124
Owen Anderson20ab2902007-11-12 07:39:39 +00001125 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +00001126 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001127 IIC_Br, "mov\tpc, $target$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001128 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +00001129 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001130 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001131 let Inst{20} = 0; // S Bit
1132 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001133 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +00001134 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001135 def BR_JTm : JTI<(outs),
1136 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001137 IIC_Br, "ldr\tpc, $target$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001138 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1139 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001140 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001141 let Inst{20} = 1; // L bit
1142 let Inst{21} = 0; // W bit
1143 let Inst{22} = 0; // B bit
1144 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001145 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +00001146 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001147 def BR_JTadd : JTI<(outs),
1148 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001149 IIC_Br, "add\tpc, $target, $idx$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001150 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1151 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001152 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001153 let Inst{20} = 0; // S bit
1154 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001155 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +00001156 }
1157 } // isNotDuplicable = 1, isIndirectBranch = 1
1158 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001159
Evan Chengc85e8322007-07-05 07:13:32 +00001160 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001161 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001162 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001163 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001164 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001165}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001166
Johnny Chena1e76212010-02-13 02:51:09 +00001167// Branch and Exchange Jazelle -- for disassembly only
1168def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1169 [/* For disassembly only; pattern left blank */]> {
1170 let Inst{23-20} = 0b0010;
1171 //let Inst{19-8} = 0xfff;
1172 let Inst{7-4} = 0b0010;
1173}
1174
Johnny Chen0296f3e2010-02-16 21:59:54 +00001175// Secure Monitor Call is a system instruction -- for disassembly only
1176def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1177 [/* For disassembly only; pattern left blank */]> {
1178 let Inst{23-20} = 0b0110;
1179 let Inst{7-4} = 0b0111;
1180}
1181
Johnny Chen64dfb782010-02-16 20:04:27 +00001182// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001183let isCall = 1 in {
1184def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
1185 [/* For disassembly only; pattern left blank */]>;
1186}
1187
Johnny Chenfb566792010-02-17 21:39:10 +00001188// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +00001189def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1190 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001191 [/* For disassembly only; pattern left blank */]> {
1192 let Inst{31-28} = 0b1111;
1193 let Inst{22-20} = 0b110; // W = 1
1194}
1195
1196def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1197 NoItinerary, "srs${addr:submode}\tsp, $mode",
1198 [/* For disassembly only; pattern left blank */]> {
1199 let Inst{31-28} = 0b1111;
1200 let Inst{22-20} = 0b100; // W = 0
1201}
1202
Johnny Chenfb566792010-02-17 21:39:10 +00001203// Return From Exception is a system instruction -- for disassembly only
1204def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1205 NoItinerary, "rfe${addr:submode}\t$base!",
1206 [/* For disassembly only; pattern left blank */]> {
1207 let Inst{31-28} = 0b1111;
1208 let Inst{22-20} = 0b011; // W = 1
1209}
1210
1211def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1212 NoItinerary, "rfe${addr:submode}\t$base",
1213 [/* For disassembly only; pattern left blank */]> {
1214 let Inst{31-28} = 0b1111;
1215 let Inst{22-20} = 0b001; // W = 0
1216}
1217
Evan Chenga8e29892007-01-19 07:51:42 +00001218//===----------------------------------------------------------------------===//
1219// Load / store Instructions.
1220//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001221
Evan Chenga8e29892007-01-19 07:51:42 +00001222// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001223let canFoldAsLoad = 1, isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001224def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001225 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001226 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001227
Evan Chengfa775d02007-03-19 07:20:03 +00001228// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001229let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1230 isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001231def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001232 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +00001233
Evan Chenga8e29892007-01-19 07:51:42 +00001234// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001235def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001236 IIC_iLoadr, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001237 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001238
Jim Grosbach64171712010-02-16 21:07:46 +00001239def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001240 IIC_iLoadr, "ldrb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001241 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001242
Evan Chenga8e29892007-01-19 07:51:42 +00001243// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001244def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001245 IIC_iLoadr, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001246 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001247
David Goodwin5d598aa2009-08-19 18:00:44 +00001248def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001249 IIC_iLoadr, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001250 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001251
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001252let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001253// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001254def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001255 IIC_iLoadr, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001256 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001257
Evan Chenga8e29892007-01-19 07:51:42 +00001258// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001259def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001260 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001261 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001262
Evan Chengd87293c2008-11-06 08:47:38 +00001263def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001264 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001265 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001266
Evan Chengd87293c2008-11-06 08:47:38 +00001267def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001268 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001269 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001270
Evan Chengd87293c2008-11-06 08:47:38 +00001271def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001272 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001273 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001274
Evan Chengd87293c2008-11-06 08:47:38 +00001275def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001276 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001277 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001278
Evan Chengd87293c2008-11-06 08:47:38 +00001279def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001280 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001281 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001282
Evan Chengd87293c2008-11-06 08:47:38 +00001283def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001284 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001285 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001286
Evan Chengd87293c2008-11-06 08:47:38 +00001287def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001288 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001289 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001290
Evan Chengd87293c2008-11-06 08:47:38 +00001291def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001292 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001293 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001294
Evan Chengd87293c2008-11-06 08:47:38 +00001295def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001296 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001297 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001298
1299// For disassembly only
1300def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1301 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadr,
1302 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1303 Requires<[IsARM, HasV5TE]>;
1304
1305// For disassembly only
1306def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1307 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadr,
1308 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1309 Requires<[IsARM, HasV5TE]>;
1310
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001311} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001312
Johnny Chenadb561d2010-02-18 03:27:42 +00001313// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001314
1315def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
1316 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
1317 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1318 let Inst{21} = 1; // overwrite
1319}
1320
1321def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Johnny Chenadb561d2010-02-18 03:27:42 +00001322 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
1323 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1324 let Inst{21} = 1; // overwrite
1325}
1326
1327def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Johnny Chen1cfa0942010-04-15 23:12:47 +00001328 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001329 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1330 let Inst{21} = 1; // overwrite
1331}
1332
1333def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
1334 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1335 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1336 let Inst{21} = 1; // overwrite
1337}
1338
1339def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
1340 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1341 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001342 let Inst{21} = 1; // overwrite
1343}
1344
Evan Chenga8e29892007-01-19 07:51:42 +00001345// Store
David Goodwin5d598aa2009-08-19 18:00:44 +00001346def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Evan Cheng162e3092009-10-26 23:45:59 +00001347 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001348 [(store GPR:$src, addrmode2:$addr)]>;
1349
1350// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001351def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
1352 IIC_iStorer, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001353 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1354
David Goodwin5d598aa2009-08-19 18:00:44 +00001355def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001356 "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001357 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
1358
1359// Store doubleword
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001360let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001361def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +00001362 StMiscFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001363 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001364
1365// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001366def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001367 (ins GPR:$src, GPR:$base, am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001368 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001369 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001370 [(set GPR:$base_wb,
1371 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1372
Evan Chengd87293c2008-11-06 08:47:38 +00001373def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001374 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001375 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001376 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001377 [(set GPR:$base_wb,
1378 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1379
Evan Chengd87293c2008-11-06 08:47:38 +00001380def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001381 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001382 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001383 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001384 [(set GPR:$base_wb,
1385 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1386
Evan Chengd87293c2008-11-06 08:47:38 +00001387def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001388 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001389 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001390 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001391 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1392 GPR:$base, am3offset:$offset))]>;
1393
Evan Chengd87293c2008-11-06 08:47:38 +00001394def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001395 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001396 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001397 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001398 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1399 GPR:$base, am2offset:$offset))]>;
1400
Evan Chengd87293c2008-11-06 08:47:38 +00001401def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001402 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001403 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001404 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001405 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1406 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001407
Johnny Chen39a4bb32010-02-18 22:31:18 +00001408// For disassembly only
1409def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1410 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1411 StMiscFrm, IIC_iStoreru,
1412 "strd", "\t$src1, $src2, [$base, $offset]!",
1413 "$base = $base_wb", []>;
1414
1415// For disassembly only
1416def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1417 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1418 StMiscFrm, IIC_iStoreru,
1419 "strd", "\t$src1, $src2, [$base], $offset",
1420 "$base = $base_wb", []>;
1421
Johnny Chenad4df4c2010-03-01 19:22:00 +00001422// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001423
1424def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001425 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001426 StFrm, IIC_iStoreru,
1427 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1428 [/* For disassembly only; pattern left blank */]> {
1429 let Inst{21} = 1; // overwrite
1430}
1431
1432def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001433 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001434 StFrm, IIC_iStoreru,
1435 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1436 [/* For disassembly only; pattern left blank */]> {
1437 let Inst{21} = 1; // overwrite
1438}
1439
Johnny Chenad4df4c2010-03-01 19:22:00 +00001440def STRHT: AI3sthpo<(outs GPR:$base_wb),
1441 (ins GPR:$src, GPR:$base,am3offset:$offset),
1442 StMiscFrm, IIC_iStoreru,
1443 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1444 [/* For disassembly only; pattern left blank */]> {
1445 let Inst{21} = 1; // overwrite
1446}
1447
Evan Chenga8e29892007-01-19 07:51:42 +00001448//===----------------------------------------------------------------------===//
1449// Load / store multiple Instructions.
1450//
1451
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001452let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001453def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001454 reglist:$dsts, variable_ops),
1455 IndexModeNone, LdStMulFrm, IIC_iLoadm,
Bob Wilson815baeb2010-03-13 01:08:20 +00001456 "ldm${addr:submode}${p}\t$addr, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001457
Bob Wilson815baeb2010-03-13 01:08:20 +00001458def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1459 reglist:$dsts, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001460 IndexModeUpd, LdStMulFrm, IIC_iLoadm,
Bob Wilsonab346052010-03-16 17:46:45 +00001461 "ldm${addr:submode}${p}\t$addr!, $dsts",
Johnny Chene86425f2010-03-19 23:50:27 +00001462 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001463} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001464
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001465let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001466def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001467 reglist:$srcs, variable_ops),
1468 IndexModeNone, LdStMulFrm, IIC_iStorem,
Bob Wilson815baeb2010-03-13 01:08:20 +00001469 "stm${addr:submode}${p}\t$addr, $srcs", "", []>;
1470
1471def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1472 reglist:$srcs, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001473 IndexModeUpd, LdStMulFrm, IIC_iStorem,
Bob Wilsonab346052010-03-16 17:46:45 +00001474 "stm${addr:submode}${p}\t$addr!, $srcs",
Johnny Chene86425f2010-03-19 23:50:27 +00001475 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001476} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001477
1478//===----------------------------------------------------------------------===//
1479// Move Instructions.
1480//
1481
Evan Chengcd799b92009-06-12 20:46:18 +00001482let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001483def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001484 "mov", "\t$dst, $src", []>, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00001485 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001486 let Inst{25} = 0;
1487}
1488
Dale Johannesen38d5f042010-06-15 22:24:08 +00001489// A version for the smaller set of tail call registers.
1490let neverHasSideEffects = 1 in
1491def MOVr_TC : AsI1<0b1101, (outs tcGPR:$dst), (ins tcGPR:$src), DPFrm,
1492 IIC_iMOVr, "mov", "\t$dst, $src", []>, UnaryDP {
1493 let Inst{11-4} = 0b00000000;
1494 let Inst{25} = 0;
1495}
1496
Jim Grosbach64171712010-02-16 21:07:46 +00001497def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001498 DPSoRegFrm, IIC_iMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00001499 "mov", "\t$dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001500 let Inst{25} = 0;
1501}
Evan Chenga2515702007-03-19 07:09:02 +00001502
Evan Chengb3379fb2009-02-05 08:42:55 +00001503let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001504def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001505 "mov", "\t$dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP {
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001506 let Inst{25} = 1;
1507}
1508
1509let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001510def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001511 DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001512 "movw", "\t$dst, $src",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001513 [(set GPR:$dst, imm0_65535:$src)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001514 Requires<[IsARM, HasV6T2]>, UnaryDP {
Bob Wilson5361cd22009-10-13 17:35:30 +00001515 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001516 let Inst{25} = 1;
1517}
1518
Evan Cheng5adb66a2009-09-28 09:14:39 +00001519let Constraints = "$src = $dst" in
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001520def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
1521 DPFrm, IIC_iMOVi,
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001522 "movt", "\t$dst, $imm",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001523 [(set GPR:$dst,
Jim Grosbach64171712010-02-16 21:07:46 +00001524 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001525 lo16AllZero:$imm))]>, UnaryDP,
1526 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +00001527 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001528 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001529}
Evan Cheng13ab0202007-07-10 18:08:01 +00001530
Evan Cheng20956592009-10-21 08:15:52 +00001531def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1532 Requires<[IsARM, HasV6T2]>;
1533
David Goodwinca01a8d2009-09-01 18:32:09 +00001534let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +00001535def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001536 "mov", "\t$dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +00001537 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +00001538
1539// These aren't really mov instructions, but we have to define them this way
1540// due to flag operands.
1541
Evan Cheng071a2792007-09-11 19:55:27 +00001542let Defs = [CPSR] in {
Jim Grosbach64171712010-02-16 21:07:46 +00001543def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001544 IIC_iMOVsi, "movs", "\t$dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001545 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +00001546def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001547 IIC_iMOVsi, "movs", "\t$dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001548 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +00001549}
Evan Chenga8e29892007-01-19 07:51:42 +00001550
Evan Chenga8e29892007-01-19 07:51:42 +00001551//===----------------------------------------------------------------------===//
1552// Extend Instructions.
1553//
1554
1555// Sign extenders
1556
Evan Cheng576a3962010-09-25 00:49:35 +00001557defm SXTB : AI_ext_rrot<0b01101010,
1558 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1559defm SXTH : AI_ext_rrot<0b01101011,
1560 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001561
Evan Cheng576a3962010-09-25 00:49:35 +00001562defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001563 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001564defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001565 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001566
Johnny Chen2ec5e492010-02-22 21:50:40 +00001567// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001568defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001569
1570// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001571defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001572
1573// Zero extenders
1574
1575let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00001576defm UXTB : AI_ext_rrot<0b01101110,
1577 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1578defm UXTH : AI_ext_rrot<0b01101111,
1579 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1580defm UXTB16 : AI_ext_rrot<0b01101100,
1581 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001582
Jim Grosbach542f6422010-07-28 23:25:44 +00001583// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1584// The transformation should probably be done as a combiner action
1585// instead so we can include a check for masking back in the upper
1586// eight bits of the source into the lower eight bits of the result.
1587//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1588// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001589def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001590 (UXTB16r_rot GPR:$Src, 8)>;
1591
Evan Cheng576a3962010-09-25 00:49:35 +00001592defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001593 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001594defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001595 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001596}
1597
Evan Chenga8e29892007-01-19 07:51:42 +00001598// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001599// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001600defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001601
Evan Chenga8e29892007-01-19 07:51:42 +00001602
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001603def SBFX : I<(outs GPR:$dst),
1604 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
Evan Cheng7e1bf302010-09-29 00:27:46 +00001605 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iBITi,
Evan Cheng162e3092009-10-26 23:45:59 +00001606 "sbfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001607 Requires<[IsARM, HasV6T2]> {
1608 let Inst{27-21} = 0b0111101;
1609 let Inst{6-4} = 0b101;
1610}
1611
1612def UBFX : I<(outs GPR:$dst),
1613 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
Evan Cheng7e1bf302010-09-29 00:27:46 +00001614 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iBITi,
Evan Cheng162e3092009-10-26 23:45:59 +00001615 "ubfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001616 Requires<[IsARM, HasV6T2]> {
1617 let Inst{27-21} = 0b0111111;
1618 let Inst{6-4} = 0b101;
1619}
1620
Evan Chenga8e29892007-01-19 07:51:42 +00001621//===----------------------------------------------------------------------===//
1622// Arithmetic Instructions.
1623//
1624
Jim Grosbach26421962008-10-14 20:36:24 +00001625defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001626 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001627 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001628defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001629 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001630 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001631
Evan Chengc85e8322007-07-05 07:13:32 +00001632// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001633defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001634 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00001635 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1636defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001637 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00001638 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001639
Evan Cheng62674222009-06-25 23:34:10 +00001640defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001641 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001642defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001643 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001644defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001645 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001646defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001647 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001648
Evan Chengedda31c2008-11-05 18:35:52 +00001649def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001650 IIC_iALUi, "rsb", "\t$dst, $a, $b",
1651 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001652 let Inst{25} = 1;
1653}
Evan Cheng13ab0202007-07-10 18:08:01 +00001654
Bob Wilsoncff71782010-08-05 18:23:43 +00001655// The reg/reg form is only defined for the disassembler; for codegen it is
1656// equivalent to SUBrr.
1657def RSBrr : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001658 IIC_iALUr, "rsb", "\t$dst, $a, $b",
1659 [/* For disassembly only; pattern left blank */]> {
Bob Wilsoncff71782010-08-05 18:23:43 +00001660 let Inst{25} = 0;
1661 let Inst{11-4} = 0b00000000;
1662}
1663
Evan Chengedda31c2008-11-05 18:35:52 +00001664def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001665 IIC_iALUsr, "rsb", "\t$dst, $a, $b",
1666 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001667 let Inst{25} = 0;
1668}
Evan Chengc85e8322007-07-05 07:13:32 +00001669
1670// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001671let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001672def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001673 IIC_iALUi, "rsbs", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001674 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001675 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001676 let Inst{25} = 1;
1677}
Evan Chengedda31c2008-11-05 18:35:52 +00001678def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001679 IIC_iALUsr, "rsbs", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001680 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001681 let Inst{20} = 1;
1682 let Inst{25} = 0;
1683}
Evan Cheng071a2792007-09-11 19:55:27 +00001684}
Evan Chengc85e8322007-07-05 07:13:32 +00001685
Evan Cheng62674222009-06-25 23:34:10 +00001686let Uses = [CPSR] in {
1687def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001688 DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001689 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1690 Requires<[IsARM]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001691 let Inst{25} = 1;
1692}
Bob Wilsona1d410d2010-08-05 18:59:36 +00001693// The reg/reg form is only defined for the disassembler; for codegen it is
1694// equivalent to SUBrr.
1695def RSCrr : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1696 DPFrm, IIC_iALUr, "rsc", "\t$dst, $a, $b",
1697 [/* For disassembly only; pattern left blank */]> {
1698 let Inst{25} = 0;
1699 let Inst{11-4} = 0b00000000;
1700}
Evan Cheng62674222009-06-25 23:34:10 +00001701def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001702 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001703 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1704 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001705 let Inst{25} = 0;
1706}
Evan Cheng62674222009-06-25 23:34:10 +00001707}
1708
1709// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001710let Defs = [CPSR], Uses = [CPSR] in {
1711def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001712 DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001713 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1714 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001715 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001716 let Inst{25} = 1;
1717}
Evan Cheng1e249e32009-06-25 20:59:23 +00001718def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001719 DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001720 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1721 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001722 let Inst{20} = 1;
1723 let Inst{25} = 0;
1724}
Evan Cheng071a2792007-09-11 19:55:27 +00001725}
Evan Cheng2c614c52007-06-06 10:17:05 +00001726
Evan Chenga8e29892007-01-19 07:51:42 +00001727// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001728// The assume-no-carry-in form uses the negation of the input since add/sub
1729// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1730// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1731// details.
Evan Chenga8e29892007-01-19 07:51:42 +00001732def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1733 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001734def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1735 (SUBSri GPR:$src, so_imm_neg:$imm)>;
1736// The with-carry-in form matches bitwise not instead of the negation.
1737// Effectively, the inverse interpretation of the carry flag already accounts
1738// for part of the negation.
1739def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
1740 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001741
1742// Note: These are implemented in C++ code, because they have to generate
1743// ADD/SUBrs instructions, which use a complex pattern that a xform function
1744// cannot produce.
1745// (mul X, 2^n+1) -> (add (X << n), X)
1746// (mul X, 2^n-1) -> (rsb X, (X << n))
1747
Johnny Chen667d1272010-02-22 18:50:54 +00001748// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00001749// GPR:$dst = GPR:$a op GPR:$b
Nate Begeman692433b2010-07-29 17:56:55 +00001750class AAI<bits<8> op27_20, bits<4> op7_4, string opc,
1751 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Johnny Chen2faf3912010-02-14 06:32:20 +00001752 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALUr,
Nate Begeman692433b2010-07-29 17:56:55 +00001753 opc, "\t$dst, $a, $b", pattern> {
Johnny Chen08b85f32010-02-13 01:21:01 +00001754 let Inst{27-20} = op27_20;
1755 let Inst{7-4} = op7_4;
1756}
1757
Johnny Chen667d1272010-02-22 18:50:54 +00001758// Saturating add/subtract -- for disassembly only
1759
Nate Begeman692433b2010-07-29 17:56:55 +00001760def QADD : AAI<0b00010000, 0b0101, "qadd",
1761 [(set GPR:$dst, (int_arm_qadd GPR:$a, GPR:$b))]>;
Johnny Chen667d1272010-02-22 18:50:54 +00001762def QADD16 : AAI<0b01100010, 0b0001, "qadd16">;
1763def QADD8 : AAI<0b01100010, 0b1001, "qadd8">;
1764def QASX : AAI<0b01100010, 0b0011, "qasx">;
1765def QDADD : AAI<0b00010100, 0b0101, "qdadd">;
1766def QDSUB : AAI<0b00010110, 0b0101, "qdsub">;
1767def QSAX : AAI<0b01100010, 0b0101, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001768def QSUB : AAI<0b00010010, 0b0101, "qsub",
1769 [(set GPR:$dst, (int_arm_qsub GPR:$a, GPR:$b))]>;
Johnny Chen667d1272010-02-22 18:50:54 +00001770def QSUB16 : AAI<0b01100010, 0b0111, "qsub16">;
1771def QSUB8 : AAI<0b01100010, 0b1111, "qsub8">;
1772def UQADD16 : AAI<0b01100110, 0b0001, "uqadd16">;
1773def UQADD8 : AAI<0b01100110, 0b1001, "uqadd8">;
1774def UQASX : AAI<0b01100110, 0b0011, "uqasx">;
1775def UQSAX : AAI<0b01100110, 0b0101, "uqsax">;
1776def UQSUB16 : AAI<0b01100110, 0b0111, "uqsub16">;
1777def UQSUB8 : AAI<0b01100110, 0b1111, "uqsub8">;
1778
1779// Signed/Unsigned add/subtract -- for disassembly only
1780
1781def SASX : AAI<0b01100001, 0b0011, "sasx">;
1782def SADD16 : AAI<0b01100001, 0b0001, "sadd16">;
1783def SADD8 : AAI<0b01100001, 0b1001, "sadd8">;
1784def SSAX : AAI<0b01100001, 0b0101, "ssax">;
1785def SSUB16 : AAI<0b01100001, 0b0111, "ssub16">;
1786def SSUB8 : AAI<0b01100001, 0b1111, "ssub8">;
1787def UASX : AAI<0b01100101, 0b0011, "uasx">;
1788def UADD16 : AAI<0b01100101, 0b0001, "uadd16">;
1789def UADD8 : AAI<0b01100101, 0b1001, "uadd8">;
1790def USAX : AAI<0b01100101, 0b0101, "usax">;
1791def USUB16 : AAI<0b01100101, 0b0111, "usub16">;
1792def USUB8 : AAI<0b01100101, 0b1111, "usub8">;
1793
1794// Signed/Unsigned halving add/subtract -- for disassembly only
1795
1796def SHASX : AAI<0b01100011, 0b0011, "shasx">;
1797def SHADD16 : AAI<0b01100011, 0b0001, "shadd16">;
1798def SHADD8 : AAI<0b01100011, 0b1001, "shadd8">;
1799def SHSAX : AAI<0b01100011, 0b0101, "shsax">;
1800def SHSUB16 : AAI<0b01100011, 0b0111, "shsub16">;
1801def SHSUB8 : AAI<0b01100011, 0b1111, "shsub8">;
1802def UHASX : AAI<0b01100111, 0b0011, "uhasx">;
1803def UHADD16 : AAI<0b01100111, 0b0001, "uhadd16">;
1804def UHADD8 : AAI<0b01100111, 0b1001, "uhadd8">;
1805def UHSAX : AAI<0b01100111, 0b0101, "uhsax">;
1806def UHSUB16 : AAI<0b01100111, 0b0111, "uhsub16">;
1807def UHSUB8 : AAI<0b01100111, 0b1111, "uhsub8">;
1808
Johnny Chenadc77332010-02-26 22:04:29 +00001809// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00001810
Johnny Chenadc77332010-02-26 22:04:29 +00001811def USAD8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
Johnny Chen667d1272010-02-22 18:50:54 +00001812 MulFrm /* for convenience */, NoItinerary, "usad8",
1813 "\t$dst, $a, $b", []>,
1814 Requires<[IsARM, HasV6]> {
1815 let Inst{27-20} = 0b01111000;
1816 let Inst{15-12} = 0b1111;
1817 let Inst{7-4} = 0b0001;
1818}
1819def USADA8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
1820 MulFrm /* for convenience */, NoItinerary, "usada8",
1821 "\t$dst, $a, $b, $acc", []>,
1822 Requires<[IsARM, HasV6]> {
1823 let Inst{27-20} = 0b01111000;
1824 let Inst{7-4} = 0b0001;
1825}
1826
1827// Signed/Unsigned saturate -- for disassembly only
1828
Bob Wilson22f5dc72010-08-16 18:27:34 +00001829def SSAT : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, shift_imm:$sh),
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001830 SatFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a$sh",
1831 [/* For disassembly only; pattern left blank */]> {
Johnny Chen667d1272010-02-22 18:50:54 +00001832 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001833 let Inst{5-4} = 0b01;
Johnny Chen667d1272010-02-22 18:50:54 +00001834}
1835
Bob Wilson9a1c1892010-08-11 00:01:18 +00001836def SSAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), SatFrm,
Johnny Chen667d1272010-02-22 18:50:54 +00001837 NoItinerary, "ssat16", "\t$dst, $bit_pos, $a",
1838 [/* For disassembly only; pattern left blank */]> {
1839 let Inst{27-20} = 0b01101010;
1840 let Inst{7-4} = 0b0011;
1841}
1842
Bob Wilson22f5dc72010-08-16 18:27:34 +00001843def USAT : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, shift_imm:$sh),
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001844 SatFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a$sh",
1845 [/* For disassembly only; pattern left blank */]> {
Johnny Chen667d1272010-02-22 18:50:54 +00001846 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001847 let Inst{5-4} = 0b01;
Johnny Chen667d1272010-02-22 18:50:54 +00001848}
1849
Bob Wilson9a1c1892010-08-11 00:01:18 +00001850def USAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), SatFrm,
Johnny Chen667d1272010-02-22 18:50:54 +00001851 NoItinerary, "usat16", "\t$dst, $bit_pos, $a",
1852 [/* For disassembly only; pattern left blank */]> {
1853 let Inst{27-20} = 0b01101110;
1854 let Inst{7-4} = 0b0011;
1855}
Evan Chenga8e29892007-01-19 07:51:42 +00001856
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001857def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
1858def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00001859
Evan Chenga8e29892007-01-19 07:51:42 +00001860//===----------------------------------------------------------------------===//
1861// Bitwise Instructions.
1862//
1863
Jim Grosbach26421962008-10-14 20:36:24 +00001864defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001865 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001866 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Bill Wendling2d811d32010-08-31 22:05:37 +00001867defm ANDS : AI1_bin_s_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001868 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Bill Wendling2d811d32010-08-31 22:05:37 +00001869 BinOpFrag<(ARMand node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001870defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001871 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001872 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001873defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001874 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001875 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001876defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001877 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001878 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001879
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001880def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001881 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001882 "bfc", "\t$dst, $imm", "$src = $dst",
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001883 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1884 Requires<[IsARM, HasV6T2]> {
1885 let Inst{27-21} = 0b0111110;
1886 let Inst{6-0} = 0b0011111;
1887}
1888
Johnny Chenb2503c02010-02-17 06:31:48 +00001889// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00001890def BFI : I<(outs GPR:$dst), (ins GPR:$src, GPR:$val, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00001891 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00001892 "bfi", "\t$dst, $val, $imm", "$src = $dst",
1893 [(set GPR:$dst, (ARMbfi GPR:$src, GPR:$val,
1894 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00001895 Requires<[IsARM, HasV6T2]> {
1896 let Inst{27-21} = 0b0111110;
1897 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
1898}
1899
Evan Cheng5d42c562010-09-29 00:49:25 +00001900def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMVNr,
Evan Cheng162e3092009-10-26 23:45:59 +00001901 "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00001902 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001903 let Inst{25} = 0;
Johnny Chen04301522009-11-07 00:54:36 +00001904 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001905}
Evan Chengedda31c2008-11-05 18:35:52 +00001906def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
Evan Cheng5d42c562010-09-29 00:49:25 +00001907 IIC_iMVNsr, "mvn", "\t$dst, $src",
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001908 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP {
1909 let Inst{25} = 0;
1910}
Evan Chengb3379fb2009-02-05 08:42:55 +00001911let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001912def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
Evan Cheng5d42c562010-09-29 00:49:25 +00001913 IIC_iMVNi, "mvn", "\t$dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00001914 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
1915 let Inst{25} = 1;
1916}
Evan Chenga8e29892007-01-19 07:51:42 +00001917
1918def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1919 (BICri GPR:$src, so_imm_not:$imm)>;
1920
1921//===----------------------------------------------------------------------===//
1922// Multiply Instructions.
1923//
1924
Evan Cheng8de898a2009-06-26 00:19:44 +00001925let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001926def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001927 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00001928 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001929
Evan Chengfbc9d412008-11-06 01:21:28 +00001930def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001931 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00001932 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001933
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001934def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001935 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00001936 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1937 Requires<[IsARM, HasV6T2]>;
1938
Evan Chenga8e29892007-01-19 07:51:42 +00001939// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001940let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001941let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001942def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001943 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001944 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001945
Evan Chengfbc9d412008-11-06 01:21:28 +00001946def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001947 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001948 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001949}
Evan Chenga8e29892007-01-19 07:51:42 +00001950
1951// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001952def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001953 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001954 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001955
Evan Chengfbc9d412008-11-06 01:21:28 +00001956def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001957 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001958 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001959
Evan Chengfbc9d412008-11-06 01:21:28 +00001960def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001961 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001962 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001963 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001964} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001965
1966// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001967def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001968 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00001969 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001970 Requires<[IsARM, HasV6]> {
1971 let Inst{7-4} = 0b0001;
1972 let Inst{15-12} = 0b1111;
1973}
Evan Cheng13ab0202007-07-10 18:08:01 +00001974
Johnny Chen2ec5e492010-02-22 21:50:40 +00001975def SMMULR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1976 IIC_iMUL32, "smmulr", "\t$dst, $a, $b",
1977 [/* For disassembly only; pattern left blank */]>,
1978 Requires<[IsARM, HasV6]> {
1979 let Inst{7-4} = 0b0011; // R = 1
1980 let Inst{15-12} = 0b1111;
1981}
1982
Evan Chengfbc9d412008-11-06 01:21:28 +00001983def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001984 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00001985 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001986 Requires<[IsARM, HasV6]> {
1987 let Inst{7-4} = 0b0001;
1988}
Evan Chenga8e29892007-01-19 07:51:42 +00001989
Johnny Chen2ec5e492010-02-22 21:50:40 +00001990def SMMLAR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1991 IIC_iMAC32, "smmlar", "\t$dst, $a, $b, $c",
1992 [/* For disassembly only; pattern left blank */]>,
1993 Requires<[IsARM, HasV6]> {
1994 let Inst{7-4} = 0b0011; // R = 1
1995}
Evan Chenga8e29892007-01-19 07:51:42 +00001996
Evan Chengfbc9d412008-11-06 01:21:28 +00001997def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001998 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00001999 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002000 Requires<[IsARM, HasV6]> {
2001 let Inst{7-4} = 0b1101;
2002}
Evan Chenga8e29892007-01-19 07:51:42 +00002003
Johnny Chen2ec5e492010-02-22 21:50:40 +00002004def SMMLSR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
2005 IIC_iMAC32, "smmlsr", "\t$dst, $a, $b, $c",
2006 [/* For disassembly only; pattern left blank */]>,
2007 Requires<[IsARM, HasV6]> {
2008 let Inst{7-4} = 0b1111; // R = 1
2009}
2010
Raul Herbster37fb5b12007-08-30 23:25:47 +00002011multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00002012 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002013 IIC_iMUL32, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002014 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
2015 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002016 Requires<[IsARM, HasV5TE]> {
2017 let Inst{5} = 0;
2018 let Inst{6} = 0;
2019 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002020
Evan Chengeb4f52e2008-11-06 03:35:07 +00002021 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002022 IIC_iMUL32, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002023 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002024 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002025 Requires<[IsARM, HasV5TE]> {
2026 let Inst{5} = 0;
2027 let Inst{6} = 1;
2028 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002029
Evan Chengeb4f52e2008-11-06 03:35:07 +00002030 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002031 IIC_iMUL32, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002032 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002033 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002034 Requires<[IsARM, HasV5TE]> {
2035 let Inst{5} = 1;
2036 let Inst{6} = 0;
2037 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002038
Evan Chengeb4f52e2008-11-06 03:35:07 +00002039 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002040 IIC_iMUL32, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002041 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
2042 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002043 Requires<[IsARM, HasV5TE]> {
2044 let Inst{5} = 1;
2045 let Inst{6} = 1;
2046 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002047
Evan Chengeb4f52e2008-11-06 03:35:07 +00002048 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002049 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002050 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002051 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002052 Requires<[IsARM, HasV5TE]> {
2053 let Inst{5} = 1;
2054 let Inst{6} = 0;
2055 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002056
Evan Chengeb4f52e2008-11-06 03:35:07 +00002057 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002058 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00002059 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002060 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002061 Requires<[IsARM, HasV5TE]> {
2062 let Inst{5} = 1;
2063 let Inst{6} = 1;
2064 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00002065}
2066
Raul Herbster37fb5b12007-08-30 23:25:47 +00002067
2068multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00002069 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002070 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002071 [(set GPR:$dst, (add GPR:$acc,
2072 (opnode (sext_inreg GPR:$a, i16),
2073 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002074 Requires<[IsARM, HasV5TE]> {
2075 let Inst{5} = 0;
2076 let Inst{6} = 0;
2077 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002078
Evan Chengeb4f52e2008-11-06 03:35:07 +00002079 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002080 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002081 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Jim Grosbach80dc1162010-02-16 21:23:02 +00002082 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002083 Requires<[IsARM, HasV5TE]> {
2084 let Inst{5} = 0;
2085 let Inst{6} = 1;
2086 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002087
Evan Chengeb4f52e2008-11-06 03:35:07 +00002088 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002089 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002090 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002091 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002092 Requires<[IsARM, HasV5TE]> {
2093 let Inst{5} = 1;
2094 let Inst{6} = 0;
2095 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002096
Evan Chengeb4f52e2008-11-06 03:35:07 +00002097 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002098 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
2099 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
2100 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002101 Requires<[IsARM, HasV5TE]> {
2102 let Inst{5} = 1;
2103 let Inst{6} = 1;
2104 }
Evan Chenga8e29892007-01-19 07:51:42 +00002105
Evan Chengeb4f52e2008-11-06 03:35:07 +00002106 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002107 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002108 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002109 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002110 Requires<[IsARM, HasV5TE]> {
2111 let Inst{5} = 0;
2112 let Inst{6} = 0;
2113 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002114
Evan Chengeb4f52e2008-11-06 03:35:07 +00002115 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002116 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00002117 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002118 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002119 Requires<[IsARM, HasV5TE]> {
2120 let Inst{5} = 0;
2121 let Inst{6} = 1;
2122 }
Rafael Espindola70673a12006-10-18 16:20:57 +00002123}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002124
Raul Herbster37fb5b12007-08-30 23:25:47 +00002125defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2126defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002127
Johnny Chen83498e52010-02-12 21:59:23 +00002128// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
2129def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2130 IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
2131 [/* For disassembly only; pattern left blank */]>,
2132 Requires<[IsARM, HasV5TE]> {
2133 let Inst{5} = 0;
2134 let Inst{6} = 0;
2135}
2136
2137def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2138 IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
2139 [/* For disassembly only; pattern left blank */]>,
2140 Requires<[IsARM, HasV5TE]> {
2141 let Inst{5} = 0;
2142 let Inst{6} = 1;
2143}
2144
2145def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2146 IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
2147 [/* For disassembly only; pattern left blank */]>,
2148 Requires<[IsARM, HasV5TE]> {
2149 let Inst{5} = 1;
2150 let Inst{6} = 0;
2151}
2152
2153def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2154 IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
2155 [/* For disassembly only; pattern left blank */]>,
2156 Requires<[IsARM, HasV5TE]> {
2157 let Inst{5} = 1;
2158 let Inst{6} = 1;
2159}
2160
Johnny Chen667d1272010-02-22 18:50:54 +00002161// Helper class for AI_smld -- for disassembly only
2162class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2163 InstrItinClass itin, string opc, string asm>
2164 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
2165 let Inst{4} = 1;
2166 let Inst{5} = swap;
2167 let Inst{6} = sub;
2168 let Inst{7} = 0;
2169 let Inst{21-20} = 0b00;
2170 let Inst{22} = long;
2171 let Inst{27-23} = 0b01110;
2172}
2173
2174multiclass AI_smld<bit sub, string opc> {
2175
2176 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2177 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b, $acc">;
2178
2179 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2180 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b, $acc">;
2181
2182 def LD : AMulDualI<1, sub, 0, (outs GPR:$ldst,GPR:$hdst), (ins GPR:$a,GPR:$b),
2183 NoItinerary, !strconcat(opc, "ld"), "\t$ldst, $hdst, $a, $b">;
2184
2185 def LDX : AMulDualI<1, sub, 1, (outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2186 NoItinerary, !strconcat(opc, "ldx"),"\t$ldst, $hdst, $a, $b">;
2187
2188}
2189
2190defm SMLA : AI_smld<0, "smla">;
2191defm SMLS : AI_smld<1, "smls">;
2192
Johnny Chen2ec5e492010-02-22 21:50:40 +00002193multiclass AI_sdml<bit sub, string opc> {
2194
2195 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2196 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b"> {
2197 let Inst{15-12} = 0b1111;
2198 }
2199
2200 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2201 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b"> {
2202 let Inst{15-12} = 0b1111;
2203 }
2204
2205}
2206
2207defm SMUA : AI_sdml<0, "smua">;
2208defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002209
Evan Chenga8e29892007-01-19 07:51:42 +00002210//===----------------------------------------------------------------------===//
2211// Misc. Arithmetic Instructions.
2212//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002213
David Goodwin5d598aa2009-08-19 18:00:44 +00002214def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002215 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002216 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
2217 let Inst{7-4} = 0b0001;
2218 let Inst{11-8} = 0b1111;
2219 let Inst{19-16} = 0b1111;
2220}
Rafael Espindola199dd672006-10-17 13:13:23 +00002221
Jim Grosbach3482c802010-01-18 19:58:49 +00002222def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00002223 "rbit", "\t$dst, $src",
2224 [(set GPR:$dst, (ARMrbit GPR:$src))]>,
2225 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3482c802010-01-18 19:58:49 +00002226 let Inst{7-4} = 0b0011;
2227 let Inst{11-8} = 0b1111;
2228 let Inst{19-16} = 0b1111;
2229}
2230
David Goodwin5d598aa2009-08-19 18:00:44 +00002231def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002232 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002233 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
2234 let Inst{7-4} = 0b0011;
2235 let Inst{11-8} = 0b1111;
2236 let Inst{19-16} = 0b1111;
2237}
Rafael Espindola199dd672006-10-17 13:13:23 +00002238
David Goodwin5d598aa2009-08-19 18:00:44 +00002239def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002240 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002241 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002242 (or (and (srl GPR:$src, (i32 8)), 0xFF),
2243 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
2244 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
2245 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002246 Requires<[IsARM, HasV6]> {
2247 let Inst{7-4} = 0b1011;
2248 let Inst{11-8} = 0b1111;
2249 let Inst{19-16} = 0b1111;
2250}
Rafael Espindola27185192006-09-29 21:20:16 +00002251
David Goodwin5d598aa2009-08-19 18:00:44 +00002252def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002253 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002254 [(set GPR:$dst,
2255 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002256 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
2257 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002258 Requires<[IsARM, HasV6]> {
2259 let Inst{7-4} = 0b1011;
2260 let Inst{11-8} = 0b1111;
2261 let Inst{19-16} = 0b1111;
2262}
Rafael Espindola27185192006-09-29 21:20:16 +00002263
Bob Wilsonf955f292010-08-17 17:23:19 +00002264def lsl_shift_imm : SDNodeXForm<imm, [{
2265 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2266 return CurDAG->getTargetConstant(Sh, MVT::i32);
2267}]>;
2268
2269def lsl_amt : PatLeaf<(i32 imm), [{
2270 return (N->getZExtValue() < 32);
2271}], lsl_shift_imm>;
2272
Evan Cheng8b59db32008-11-07 01:41:35 +00002273def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
Bob Wilsonf955f292010-08-17 17:23:19 +00002274 (ins GPR:$src1, GPR:$src2, shift_imm:$sh),
2275 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2$sh",
Evan Chenga8e29892007-01-19 07:51:42 +00002276 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
Bob Wilsonf955f292010-08-17 17:23:19 +00002277 (and (shl GPR:$src2, lsl_amt:$sh),
Evan Chenga8e29892007-01-19 07:51:42 +00002278 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002279 Requires<[IsARM, HasV6]> {
2280 let Inst{6-4} = 0b001;
2281}
Rafael Espindola27185192006-09-29 21:20:16 +00002282
Evan Chenga8e29892007-01-19 07:51:42 +00002283// Alternate cases for PKHBT where identities eliminate some nodes.
2284def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
2285 (PKHBT GPR:$src1, GPR:$src2, 0)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002286def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$sh)),
2287 (PKHBT GPR:$src1, GPR:$src2, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002288
Bob Wilsonf955f292010-08-17 17:23:19 +00002289def asr_shift_imm : SDNodeXForm<imm, [{
2290 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2291 return CurDAG->getTargetConstant(Sh, MVT::i32);
2292}]>;
2293
2294def asr_amt : PatLeaf<(i32 imm), [{
2295 return (N->getZExtValue() <= 32);
2296}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002297
Bob Wilsondc66eda2010-08-16 22:26:55 +00002298// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2299// will match the pattern below.
Evan Cheng8b59db32008-11-07 01:41:35 +00002300def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
Bob Wilsonf955f292010-08-17 17:23:19 +00002301 (ins GPR:$src1, GPR:$src2, shift_imm:$sh),
Evan Cheng7e1bf302010-09-29 00:27:46 +00002302 IIC_iBITsi, "pkhtb", "\t$dst, $src1, $src2$sh",
Evan Chenga8e29892007-01-19 07:51:42 +00002303 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002304 (and (sra GPR:$src2, asr_amt:$sh),
2305 0xFFFF)))]>,
2306 Requires<[IsARM, HasV6]> {
Evan Cheng8b59db32008-11-07 01:41:35 +00002307 let Inst{6-4} = 0b101;
2308}
Rafael Espindola9e071f02006-10-02 19:30:56 +00002309
Evan Chenga8e29892007-01-19 07:51:42 +00002310// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2311// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002312def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002313 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002314def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002315 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2316 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002317
Evan Chenga8e29892007-01-19 07:51:42 +00002318//===----------------------------------------------------------------------===//
2319// Comparison Instructions...
2320//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002321
Jim Grosbach26421962008-10-14 20:36:24 +00002322defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002323 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002324 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002325
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002326// FIXME: We have to be careful when using the CMN instruction and comparison
2327// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002328// results:
2329//
2330// rsbs r1, r1, 0
2331// cmp r0, r1
2332// mov r0, #0
2333// it ls
2334// mov r0, #1
2335//
2336// and:
2337//
2338// cmn r0, r1
2339// mov r0, #0
2340// it ls
2341// mov r0, #1
2342//
2343// However, the CMN gives the *opposite* result when r1 is 0. This is because
2344// the carry flag is set in the CMP case but not in the CMN case. In short, the
2345// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2346// value of r0 and the carry bit (because the "carry bit" parameter to
2347// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2348// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2349// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2350// parameter to AddWithCarry is defined as 0).
2351//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002352// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002353//
2354// x = 0
2355// ~x = 0xFFFF FFFF
2356// ~x + 1 = 0x1 0000 0000
2357// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2358//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002359// Therefore, we should disable CMN when comparing against zero, until we can
2360// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2361// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002362//
2363// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2364//
2365// This is related to <rdar://problem/7569620>.
2366//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002367//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2368// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002369
Evan Chenga8e29892007-01-19 07:51:42 +00002370// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002371defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002372 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002373 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002374defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002375 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002376 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002377
David Goodwinc0309b42009-06-29 15:33:01 +00002378defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002379 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002380 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2381defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002382 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002383 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002384
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002385//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2386// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002387
David Goodwinc0309b42009-06-29 15:33:01 +00002388def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002389 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002390
Evan Cheng218977b2010-07-13 19:27:42 +00002391// Pseudo i64 compares for some floating point compares.
2392let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2393 Defs = [CPSR] in {
2394def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002395 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
2396 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00002397 "${:comment} B\t$dst GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, imm:$cc",
2398 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2399
2400def BCCZi64 : PseudoInst<(outs),
2401 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst),
2402 IIC_Br,
2403 "${:comment} B\t$dst GPR:$lhs1, GPR:$lhs2, 0, 0, imm:$cc",
2404 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2405} // usesCustomInserter
2406
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002407
Evan Chenga8e29892007-01-19 07:51:42 +00002408// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002409// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002410// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00002411let neverHasSideEffects = 1 in {
Evan Chengd87293c2008-11-06 08:47:38 +00002412def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00002413 IIC_iCMOVr, "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002414 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002415 RegConstraint<"$false = $dst">, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00002416 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002417 let Inst{25} = 0;
2418}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002419
Evan Chengd87293c2008-11-06 08:47:38 +00002420def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002421 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00002422 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002423 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002424 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002425 let Inst{25} = 0;
2426}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00002427
Evan Chengd87293c2008-11-06 08:47:38 +00002428def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002429 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002430 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002431 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00002432 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002433 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002434}
Owen Andersonf523e472010-09-23 23:45:25 +00002435} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002436
Jim Grosbach3728e962009-12-10 00:11:09 +00002437//===----------------------------------------------------------------------===//
2438// Atomic operations intrinsics
2439//
2440
2441// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00002442let hasSideEffects = 1 in {
Johnny Chen7def14f2010-08-11 23:35:12 +00002443def DMBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dmb", "",
Evan Chengee349872010-08-11 06:36:31 +00002444 [(ARMMemBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002445 let Inst{31-4} = 0xf57ff05;
2446 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002447 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002448 let Inst{3-0} = 0b1111;
2449}
Jim Grosbach3728e962009-12-10 00:11:09 +00002450
Johnny Chen7def14f2010-08-11 23:35:12 +00002451def DSBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dsb", "",
Evan Chengee349872010-08-11 06:36:31 +00002452 [(ARMSyncBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002453 let Inst{31-4} = 0xf57ff04;
2454 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002455 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002456 let Inst{3-0} = 0b1111;
2457}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002458
Johnny Chen7def14f2010-08-11 23:35:12 +00002459def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002460 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00002461 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002462 Requires<[IsARM, HasV6]> {
2463 // FIXME: add support for options other than a full system DMB
2464 // FIXME: add encoding
2465}
2466
Johnny Chen7def14f2010-08-11 23:35:12 +00002467def DSB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00002468 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Evan Cheng11db0682010-08-11 06:22:01 +00002469 [(ARMSyncBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002470 Requires<[IsARM, HasV6]> {
2471 // FIXME: add support for options other than a full system DSB
2472 // FIXME: add encoding
2473}
Jim Grosbach3728e962009-12-10 00:11:09 +00002474}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002475
Johnny Chen1adc40c2010-08-12 20:46:17 +00002476// Memory Barrier Operations Variants -- for disassembly only
2477
2478def memb_opt : Operand<i32> {
2479 let PrintMethod = "printMemBOption";
Johnny Chenfd6037d2010-02-18 00:19:08 +00002480}
2481
Johnny Chen1adc40c2010-08-12 20:46:17 +00002482class AMBI<bits<4> op7_4, string opc>
2483 : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, opc, "\t$opt",
2484 [/* For disassembly only; pattern left blank */]>,
2485 Requires<[IsARM, HasDB]> {
2486 let Inst{31-8} = 0xf57ff0;
2487 let Inst{7-4} = op7_4;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002488}
2489
2490// These DMB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002491def DMBvar : AMBI<0b0101, "dmb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002492
2493// These DSB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002494def DSBvar : AMBI<0b0100, "dsb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002495
2496// ISB has only full system option -- for disassembly only
Johnny Chen1adc40c2010-08-12 20:46:17 +00002497def ISBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
2498 Requires<[IsARM, HasDB]> {
2499 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002500 let Inst{3-0} = 0b1111;
2501}
2502
Jim Grosbach66869102009-12-11 18:52:41 +00002503let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002504 let Uses = [CPSR] in {
2505 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
2506 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2507 "${:comment} ATOMIC_LOAD_ADD_I8 PSEUDO!",
2508 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2509 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
2510 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2511 "${:comment} ATOMIC_LOAD_SUB_I8 PSEUDO!",
2512 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2513 def ATOMIC_LOAD_AND_I8 : PseudoInst<
2514 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2515 "${:comment} ATOMIC_LOAD_AND_I8 PSEUDO!",
2516 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2517 def ATOMIC_LOAD_OR_I8 : PseudoInst<
2518 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2519 "${:comment} ATOMIC_LOAD_OR_I8 PSEUDO!",
2520 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2521 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
2522 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2523 "${:comment} ATOMIC_LOAD_XOR_I8 PSEUDO!",
2524 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2525 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
2526 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2527 "${:comment} ATOMIC_LOAD_NAND_I8 PSEUDO!",
2528 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2529 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
2530 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2531 "${:comment} ATOMIC_LOAD_ADD_I16 PSEUDO!",
2532 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2533 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
2534 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2535 "${:comment} ATOMIC_LOAD_SUB_I16 PSEUDO!",
2536 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2537 def ATOMIC_LOAD_AND_I16 : PseudoInst<
2538 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2539 "${:comment} ATOMIC_LOAD_AND_I16 PSEUDO!",
2540 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2541 def ATOMIC_LOAD_OR_I16 : PseudoInst<
2542 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2543 "${:comment} ATOMIC_LOAD_OR_I16 PSEUDO!",
2544 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2545 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
2546 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2547 "${:comment} ATOMIC_LOAD_XOR_I16 PSEUDO!",
2548 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2549 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
2550 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2551 "${:comment} ATOMIC_LOAD_NAND_I16 PSEUDO!",
2552 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2553 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
2554 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2555 "${:comment} ATOMIC_LOAD_ADD_I32 PSEUDO!",
2556 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2557 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
2558 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2559 "${:comment} ATOMIC_LOAD_SUB_I32 PSEUDO!",
2560 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2561 def ATOMIC_LOAD_AND_I32 : PseudoInst<
2562 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2563 "${:comment} ATOMIC_LOAD_AND_I32 PSEUDO!",
2564 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2565 def ATOMIC_LOAD_OR_I32 : PseudoInst<
2566 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2567 "${:comment} ATOMIC_LOAD_OR_I32 PSEUDO!",
2568 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2569 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
2570 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2571 "${:comment} ATOMIC_LOAD_XOR_I32 PSEUDO!",
2572 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2573 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
2574 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2575 "${:comment} ATOMIC_LOAD_NAND_I32 PSEUDO!",
2576 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2577
2578 def ATOMIC_SWAP_I8 : PseudoInst<
2579 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2580 "${:comment} ATOMIC_SWAP_I8 PSEUDO!",
2581 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2582 def ATOMIC_SWAP_I16 : PseudoInst<
2583 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2584 "${:comment} ATOMIC_SWAP_I16 PSEUDO!",
2585 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2586 def ATOMIC_SWAP_I32 : PseudoInst<
2587 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2588 "${:comment} ATOMIC_SWAP_I32 PSEUDO!",
2589 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2590
Jim Grosbache801dc42009-12-12 01:40:06 +00002591 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
2592 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2593 "${:comment} ATOMIC_CMP_SWAP_I8 PSEUDO!",
2594 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
2595 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
2596 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2597 "${:comment} ATOMIC_CMP_SWAP_I16 PSEUDO!",
2598 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
2599 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
2600 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2601 "${:comment} ATOMIC_CMP_SWAP_I32 PSEUDO!",
2602 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
2603}
Jim Grosbach5278eb82009-12-11 01:42:04 +00002604}
2605
2606let mayLoad = 1 in {
2607def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2608 "ldrexb", "\t$dest, [$ptr]",
2609 []>;
2610def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2611 "ldrexh", "\t$dest, [$ptr]",
2612 []>;
2613def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2614 "ldrex", "\t$dest, [$ptr]",
2615 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002616def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002617 NoItinerary,
2618 "ldrexd", "\t$dest, $dest2, [$ptr]",
2619 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002620}
2621
Jim Grosbach587b0722009-12-16 19:44:06 +00002622let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00002623def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002624 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002625 "strexb", "\t$success, $src, [$ptr]",
2626 []>;
2627def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2628 NoItinerary,
2629 "strexh", "\t$success, $src, [$ptr]",
2630 []>;
2631def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002632 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002633 "strex", "\t$success, $src, [$ptr]",
2634 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002635def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002636 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2637 NoItinerary,
2638 "strexd", "\t$success, $src, $src2, [$ptr]",
2639 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002640}
2641
Johnny Chenb9436272010-02-17 22:37:58 +00002642// Clear-Exclusive is for disassembly only.
2643def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
2644 [/* For disassembly only; pattern left blank */]>,
2645 Requires<[IsARM, HasV7]> {
2646 let Inst{31-20} = 0xf57;
2647 let Inst{7-4} = 0b0001;
2648}
2649
Johnny Chenb3e1bf52010-02-12 20:48:24 +00002650// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
2651let mayLoad = 1 in {
2652def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2653 "swp", "\t$dst, $src, [$ptr]",
2654 [/* For disassembly only; pattern left blank */]> {
2655 let Inst{27-23} = 0b00010;
2656 let Inst{22} = 0; // B = 0
2657 let Inst{21-20} = 0b00;
2658 let Inst{7-4} = 0b1001;
2659}
2660
2661def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2662 "swpb", "\t$dst, $src, [$ptr]",
2663 [/* For disassembly only; pattern left blank */]> {
2664 let Inst{27-23} = 0b00010;
2665 let Inst{22} = 1; // B = 1
2666 let Inst{21-20} = 0b00;
2667 let Inst{7-4} = 0b1001;
2668}
2669}
2670
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002671//===----------------------------------------------------------------------===//
2672// TLS Instructions
2673//
2674
2675// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00002676let isCall = 1,
2677 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002678 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00002679 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002680 [(set R0, ARMthread_pointer)]>;
2681}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00002682
Evan Chenga8e29892007-01-19 07:51:42 +00002683//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00002684// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002685// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00002686// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00002687// Since by its nature we may be coming from some other function to get
2688// here, and we're using the stack frame for the containing function to
2689// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00002690// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00002691// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00002692// except for our own input by listing the relevant registers in Defs. By
2693// doing so, we also cause the prologue/epilogue code to actively preserve
2694// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002695// A constant value is passed in $val, and we use the location as a scratch.
2696let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002697 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2698 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00002699 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00002700 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002701 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002702 AddrModeNone, SizeSpecial, IndexModeNone,
2703 Pseudo, NoItinerary,
Jim Grosbach18f30e62010-06-02 21:53:11 +00002704 "add\t$val, pc, #8\t${:comment} eh_setjmp begin\n\t"
Jim Grosbachb327e132010-09-23 23:32:38 +00002705 "str\t$val, [$src, #4]\n\t"
Jim Grosbach18f30e62010-06-02 21:53:11 +00002706 "mov\tr0, #0\n\t"
2707 "add\tpc, pc, #0\n\t"
2708 "mov\tr0, #1 ${:comment} eh_setjmp end", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002709 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2710 Requires<[IsARM, HasVFP2]>;
2711}
2712
2713let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00002714 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
2715 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00002716 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
2717 AddrModeNone, SizeSpecial, IndexModeNone,
2718 Pseudo, NoItinerary,
Jim Grosbach45d6c172010-09-23 23:03:26 +00002719 "add\t$val, pc, #8\t${:comment} eh_setjmp begin\n\t"
Jim Grosbachb327e132010-09-23 23:32:38 +00002720 "str\t$val, [$src, #4]\n\t"
Jim Grosbach18f30e62010-06-02 21:53:11 +00002721 "mov\tr0, #0\n\t"
2722 "add\tpc, pc, #0\n\t"
2723 "mov\tr0, #1 ${:comment} eh_setjmp end", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002724 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2725 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002726}
2727
Jim Grosbach5eb19512010-05-22 01:06:18 +00002728// FIXME: Non-Darwin version(s)
2729let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
2730 Defs = [ R7, LR, SP ] in {
2731def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
2732 AddrModeNone, SizeSpecial, IndexModeNone,
2733 Pseudo, NoItinerary,
2734 "ldr\tsp, [$src, #8]\n\t"
2735 "ldr\t$scratch, [$src, #4]\n\t"
2736 "ldr\tr7, [$src]\n\t"
2737 "bx\t$scratch", "",
2738 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
2739 Requires<[IsARM, IsDarwin]>;
2740}
2741
Jim Grosbach0e0da732009-05-12 23:59:14 +00002742//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002743// Non-Instruction Patterns
2744//
Rafael Espindola5aca9272006-10-07 14:03:39 +00002745
Evan Chenga8e29892007-01-19 07:51:42 +00002746// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00002747
Evan Chenga8e29892007-01-19 07:51:42 +00002748// Two piece so_imms.
Evan Cheng5be39222010-09-24 22:03:46 +00002749// FIXME: Expand this in ARMExpandPseudoInsts.
2750// FIXME: Remove this when we can do generalized remat.
Dan Gohmand45eddd2007-06-26 00:48:07 +00002751let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002752def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
Evan Cheng5be39222010-09-24 22:03:46 +00002753 Pseudo, IIC_iMOVix2,
Evan Cheng162e3092009-10-26 23:45:59 +00002754 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002755 [(set GPR:$dst, so_imm2part:$src)]>,
2756 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002757
Evan Chenga8e29892007-01-19 07:51:42 +00002758def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002759 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2760 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002761def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002762 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2763 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002764def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
2765 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2766 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002767def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
2768 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
2769 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002770
Evan Cheng5adb66a2009-09-28 09:14:39 +00002771// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00002772// This is a single pseudo instruction, the benefit is that it can be remat'd
2773// as a single unit instead of having to handle reg inputs.
2774// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00002775let isReMaterializable = 1 in
Evan Cheng5be39222010-09-24 22:03:46 +00002776def MOVi32imm : AI1x2<(outs GPR:$dst), (ins i32imm:$src), Pseudo, IIC_iMOVix2,
Jim Grosbach80dc1162010-02-16 21:23:02 +00002777 "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002778 [(set GPR:$dst, (i32 imm:$src))]>,
2779 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002780
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002781// ConstantPool, GlobalAddress, and JumpTable
2782def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
2783 Requires<[IsARM, DontUseMovt]>;
2784def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
2785def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
2786 Requires<[IsARM, UseMovt]>;
2787def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2788 (LEApcrelJT tjumptable:$dst, imm:$id)>;
2789
Evan Chenga8e29892007-01-19 07:51:42 +00002790// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00002791
Dale Johannesen51e28e62010-06-03 21:09:53 +00002792// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00002793def : ARMPat<(ARMtcret tcGPR:$dst),
2794 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00002795
2796def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
2797 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
2798
2799def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
2800 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
2801
Dale Johannesen38d5f042010-06-15 22:24:08 +00002802def : ARMPat<(ARMtcret tcGPR:$dst),
2803 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00002804
2805def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
2806 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
2807
2808def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
2809 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00002810
Evan Chenga8e29892007-01-19 07:51:42 +00002811// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00002812def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002813 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00002814def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002815 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002816
Evan Chenga8e29892007-01-19 07:51:42 +00002817// zextload i1 -> zextload i8
2818def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00002819
Evan Chenga8e29892007-01-19 07:51:42 +00002820// extload -> zextload
2821def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2822def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2823def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002824
Evan Cheng83b5cf02008-11-05 23:22:34 +00002825def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
2826def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
2827
Evan Cheng34b12d22007-01-19 20:27:35 +00002828// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002829def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2830 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002831 (SMULBB GPR:$a, GPR:$b)>;
2832def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
2833 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002834def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2835 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002836 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002837def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002838 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002839def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
2840 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002841 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002842def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00002843 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002844def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2845 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002846 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002847def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002848 (SMULWB GPR:$a, GPR:$b)>;
2849
2850def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002851 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2852 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002853 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2854def : ARMV5TEPat<(add GPR:$acc,
2855 (mul sext_16_node:$a, sext_16_node:$b)),
2856 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2857def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002858 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2859 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002860 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2861def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002862 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002863 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2864def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002865 (mul (sra GPR:$a, (i32 16)),
2866 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002867 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2868def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002869 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002870 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2871def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002872 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2873 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002874 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2875def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002876 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002877 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2878
Evan Chenga8e29892007-01-19 07:51:42 +00002879//===----------------------------------------------------------------------===//
2880// Thumb Support
2881//
2882
2883include "ARMInstrThumb.td"
2884
2885//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002886// Thumb2 Support
2887//
2888
2889include "ARMInstrThumb2.td"
2890
2891//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002892// Floating Point Support
2893//
2894
2895include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00002896
2897//===----------------------------------------------------------------------===//
2898// Advanced SIMD (NEON) Support
2899//
2900
2901include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00002902
2903//===----------------------------------------------------------------------===//
2904// Coprocessor Instructions. For disassembly only.
2905//
2906
2907def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2908 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2909 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2910 [/* For disassembly only; pattern left blank */]> {
2911 let Inst{4} = 0;
2912}
2913
2914def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2915 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2916 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2917 [/* For disassembly only; pattern left blank */]> {
2918 let Inst{31-28} = 0b1111;
2919 let Inst{4} = 0;
2920}
2921
Johnny Chen64dfb782010-02-16 20:04:27 +00002922class ACI<dag oops, dag iops, string opc, string asm>
2923 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
2924 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
2925 let Inst{27-25} = 0b110;
2926}
2927
2928multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
2929
2930 def _OFFSET : ACI<(outs),
2931 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2932 opc, "\tp$cop, cr$CRd, $addr"> {
2933 let Inst{31-28} = op31_28;
2934 let Inst{24} = 1; // P = 1
2935 let Inst{21} = 0; // W = 0
2936 let Inst{22} = 0; // D = 0
2937 let Inst{20} = load;
2938 }
2939
2940 def _PRE : ACI<(outs),
2941 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2942 opc, "\tp$cop, cr$CRd, $addr!"> {
2943 let Inst{31-28} = op31_28;
2944 let Inst{24} = 1; // P = 1
2945 let Inst{21} = 1; // W = 1
2946 let Inst{22} = 0; // D = 0
2947 let Inst{20} = load;
2948 }
2949
2950 def _POST : ACI<(outs),
2951 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2952 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
2953 let Inst{31-28} = op31_28;
2954 let Inst{24} = 0; // P = 0
2955 let Inst{21} = 1; // W = 1
2956 let Inst{22} = 0; // D = 0
2957 let Inst{20} = load;
2958 }
2959
2960 def _OPTION : ACI<(outs),
2961 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
2962 opc, "\tp$cop, cr$CRd, [$base], $option"> {
2963 let Inst{31-28} = op31_28;
2964 let Inst{24} = 0; // P = 0
2965 let Inst{23} = 1; // U = 1
2966 let Inst{21} = 0; // W = 0
2967 let Inst{22} = 0; // D = 0
2968 let Inst{20} = load;
2969 }
2970
2971 def L_OFFSET : ACI<(outs),
2972 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002973 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002974 let Inst{31-28} = op31_28;
2975 let Inst{24} = 1; // P = 1
2976 let Inst{21} = 0; // W = 0
2977 let Inst{22} = 1; // D = 1
2978 let Inst{20} = load;
2979 }
2980
2981 def L_PRE : ACI<(outs),
2982 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002983 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002984 let Inst{31-28} = op31_28;
2985 let Inst{24} = 1; // P = 1
2986 let Inst{21} = 1; // W = 1
2987 let Inst{22} = 1; // D = 1
2988 let Inst{20} = load;
2989 }
2990
2991 def L_POST : ACI<(outs),
2992 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002993 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002994 let Inst{31-28} = op31_28;
2995 let Inst{24} = 0; // P = 0
2996 let Inst{21} = 1; // W = 1
2997 let Inst{22} = 1; // D = 1
2998 let Inst{20} = load;
2999 }
3000
3001 def L_OPTION : ACI<(outs),
3002 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003003 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003004 let Inst{31-28} = op31_28;
3005 let Inst{24} = 0; // P = 0
3006 let Inst{23} = 1; // U = 1
3007 let Inst{21} = 0; // W = 0
3008 let Inst{22} = 1; // D = 1
3009 let Inst{20} = load;
3010 }
3011}
3012
3013defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3014defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3015defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3016defm STC2 : LdStCop<0b1111, 0, "stc2">;
3017
Johnny Chen906d57f2010-02-12 01:44:23 +00003018def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3019 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3020 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3021 [/* For disassembly only; pattern left blank */]> {
3022 let Inst{20} = 0;
3023 let Inst{4} = 1;
3024}
3025
3026def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3027 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3028 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3029 [/* For disassembly only; pattern left blank */]> {
3030 let Inst{31-28} = 0b1111;
3031 let Inst{20} = 0;
3032 let Inst{4} = 1;
3033}
3034
3035def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3036 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3037 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3038 [/* For disassembly only; pattern left blank */]> {
3039 let Inst{20} = 1;
3040 let Inst{4} = 1;
3041}
3042
3043def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3044 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3045 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3046 [/* For disassembly only; pattern left blank */]> {
3047 let Inst{31-28} = 0b1111;
3048 let Inst{20} = 1;
3049 let Inst{4} = 1;
3050}
3051
3052def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3053 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3054 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3055 [/* For disassembly only; pattern left blank */]> {
3056 let Inst{23-20} = 0b0100;
3057}
3058
3059def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3060 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3061 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3062 [/* For disassembly only; pattern left blank */]> {
3063 let Inst{31-28} = 0b1111;
3064 let Inst{23-20} = 0b0100;
3065}
3066
3067def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3068 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3069 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3070 [/* For disassembly only; pattern left blank */]> {
3071 let Inst{23-20} = 0b0101;
3072}
3073
3074def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3075 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3076 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3077 [/* For disassembly only; pattern left blank */]> {
3078 let Inst{31-28} = 0b1111;
3079 let Inst{23-20} = 0b0101;
3080}
3081
Johnny Chenb98e1602010-02-12 18:55:33 +00003082//===----------------------------------------------------------------------===//
3083// Move between special register and ARM core register -- for disassembly only
3084//
3085
3086def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3087 [/* For disassembly only; pattern left blank */]> {
3088 let Inst{23-20} = 0b0000;
3089 let Inst{7-4} = 0b0000;
3090}
3091
3092def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3093 [/* For disassembly only; pattern left blank */]> {
3094 let Inst{23-20} = 0b0100;
3095 let Inst{7-4} = 0b0000;
3096}
3097
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003098def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3099 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003100 [/* For disassembly only; pattern left blank */]> {
3101 let Inst{23-20} = 0b0010;
3102 let Inst{7-4} = 0b0000;
3103}
3104
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003105def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3106 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003107 [/* For disassembly only; pattern left blank */]> {
3108 let Inst{23-20} = 0b0010;
3109 let Inst{7-4} = 0b0000;
3110}
3111
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003112def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3113 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003114 [/* For disassembly only; pattern left blank */]> {
3115 let Inst{23-20} = 0b0110;
3116 let Inst{7-4} = 0b0000;
3117}
3118
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003119def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3120 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003121 [/* For disassembly only; pattern left blank */]> {
3122 let Inst{23-20} = 0b0110;
3123 let Inst{7-4} = 0b0000;
3124}