blob: 8684ce10d3c502d878b4c0ae1cc9c2b1033ca7b8 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- ARMInstrNEON.td - NEON support for ARM -------------*- tablegen -*-===//
Bob Wilson5bafff32009-06-22 23:27:02 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Jim Grosbach460a9052011-10-07 23:56:00 +000014
15//===----------------------------------------------------------------------===//
16// NEON-specific Operands.
17//===----------------------------------------------------------------------===//
Jim Grosbach698f3b02011-10-17 21:00:11 +000018def nModImm : Operand<i32> {
19 let PrintMethod = "printNEONModImmOperand";
20}
21
Jim Grosbach0e387b22011-10-17 22:26:03 +000022def nImmSplatI8AsmOperand : AsmOperandClass { let Name = "NEONi8splat"; }
23def nImmSplatI8 : Operand<i32> {
24 let PrintMethod = "printNEONModImmOperand";
25 let ParserMatchClass = nImmSplatI8AsmOperand;
26}
Jim Grosbachea461102011-10-17 23:09:09 +000027def nImmSplatI16AsmOperand : AsmOperandClass { let Name = "NEONi16splat"; }
28def nImmSplatI16 : Operand<i32> {
29 let PrintMethod = "printNEONModImmOperand";
30 let ParserMatchClass = nImmSplatI16AsmOperand;
31}
Jim Grosbach6248a542011-10-18 00:22:00 +000032def nImmSplatI32AsmOperand : AsmOperandClass { let Name = "NEONi32splat"; }
33def nImmSplatI32 : Operand<i32> {
34 let PrintMethod = "printNEONModImmOperand";
35 let ParserMatchClass = nImmSplatI32AsmOperand;
36}
37def nImmVMOVI32AsmOperand : AsmOperandClass { let Name = "NEONi32vmov"; }
38def nImmVMOVI32 : Operand<i32> {
39 let PrintMethod = "printNEONModImmOperand";
40 let ParserMatchClass = nImmVMOVI32AsmOperand;
41}
Jim Grosbach9b087852011-12-19 23:51:07 +000042def nImmVMOVI32NegAsmOperand : AsmOperandClass { let Name = "NEONi32vmovNeg"; }
43def nImmVMOVI32Neg : Operand<i32> {
44 let PrintMethod = "printNEONModImmOperand";
45 let ParserMatchClass = nImmVMOVI32NegAsmOperand;
46}
Evan Chengeaa192a2011-11-15 02:12:34 +000047def nImmVMOVF32 : Operand<i32> {
48 let PrintMethod = "printFPImmOperand";
49 let ParserMatchClass = FPImmOperand;
50}
Jim Grosbachf2f5bc62011-10-18 16:18:11 +000051def nImmSplatI64AsmOperand : AsmOperandClass { let Name = "NEONi64splat"; }
52def nImmSplatI64 : Operand<i32> {
53 let PrintMethod = "printNEONModImmOperand";
54 let ParserMatchClass = nImmSplatI64AsmOperand;
55}
Jim Grosbach0e387b22011-10-17 22:26:03 +000056
Jim Grosbach460a9052011-10-07 23:56:00 +000057def VectorIndex8Operand : AsmOperandClass { let Name = "VectorIndex8"; }
58def VectorIndex16Operand : AsmOperandClass { let Name = "VectorIndex16"; }
59def VectorIndex32Operand : AsmOperandClass { let Name = "VectorIndex32"; }
60def VectorIndex8 : Operand<i32>, ImmLeaf<i32, [{
61 return ((uint64_t)Imm) < 8;
62}]> {
63 let ParserMatchClass = VectorIndex8Operand;
64 let PrintMethod = "printVectorIndex";
65 let MIOperandInfo = (ops i32imm);
66}
67def VectorIndex16 : Operand<i32>, ImmLeaf<i32, [{
68 return ((uint64_t)Imm) < 4;
69}]> {
70 let ParserMatchClass = VectorIndex16Operand;
71 let PrintMethod = "printVectorIndex";
72 let MIOperandInfo = (ops i32imm);
73}
74def VectorIndex32 : Operand<i32>, ImmLeaf<i32, [{
75 return ((uint64_t)Imm) < 2;
76}]> {
77 let ParserMatchClass = VectorIndex32Operand;
78 let PrintMethod = "printVectorIndex";
79 let MIOperandInfo = (ops i32imm);
80}
81
Jim Grosbachbd1cff52011-11-29 23:33:40 +000082// Register list of one D register.
Jim Grosbach862019c2011-10-18 23:02:30 +000083def VecListOneDAsmOperand : AsmOperandClass {
84 let Name = "VecListOneD";
85 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +000086 let RenderMethod = "addVecListOperands";
Jim Grosbach862019c2011-10-18 23:02:30 +000087}
88def VecListOneD : RegisterOperand<DPR, "printVectorListOne"> {
89 let ParserMatchClass = VecListOneDAsmOperand;
90}
Jim Grosbach280dfad2011-10-21 18:54:25 +000091// Register list of two sequential D registers.
Jim Grosbach28f08c92012-03-05 19:33:30 +000092def VecListDPairAsmOperand : AsmOperandClass {
93 let Name = "VecListDPair";
94 let ParserMethod = "parseVectorList";
95 let RenderMethod = "addVecListOperands";
96}
97def VecListDPair : RegisterOperand<DPair, "printVectorListDPair"> {
98 let ParserMatchClass = VecListDPairAsmOperand;
99}
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000100// Register list of three sequential D registers.
101def VecListThreeDAsmOperand : AsmOperandClass {
102 let Name = "VecListThreeD";
103 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000104 let RenderMethod = "addVecListOperands";
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000105}
106def VecListThreeD : RegisterOperand<DPR, "printVectorListThree"> {
107 let ParserMatchClass = VecListThreeDAsmOperand;
108}
Jim Grosbachb6310312011-10-21 20:35:01 +0000109// Register list of four sequential D registers.
110def VecListFourDAsmOperand : AsmOperandClass {
111 let Name = "VecListFourD";
112 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000113 let RenderMethod = "addVecListOperands";
Jim Grosbachb6310312011-10-21 20:35:01 +0000114}
115def VecListFourD : RegisterOperand<DPR, "printVectorListFour"> {
116 let ParserMatchClass = VecListFourDAsmOperand;
117}
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000118// Register list of two D registers spaced by 2 (two sequential Q registers).
Jim Grosbachc3384c92012-03-05 21:43:40 +0000119def VecListDPairSpacedAsmOperand : AsmOperandClass {
120 let Name = "VecListDPairSpaced";
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000121 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000122 let RenderMethod = "addVecListOperands";
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000123}
Jim Grosbachc3384c92012-03-05 21:43:40 +0000124def VecListDPairSpaced : RegisterOperand<DPair, "printVectorListDPairSpaced"> {
125 let ParserMatchClass = VecListDPairSpacedAsmOperand;
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000126}
Jim Grosbachc387fc62012-01-23 23:20:46 +0000127// Register list of three D registers spaced by 2 (three Q registers).
128def VecListThreeQAsmOperand : AsmOperandClass {
129 let Name = "VecListThreeQ";
130 let ParserMethod = "parseVectorList";
131 let RenderMethod = "addVecListOperands";
132}
133def VecListThreeQ : RegisterOperand<DPR, "printVectorListThreeSpaced"> {
134 let ParserMatchClass = VecListThreeQAsmOperand;
135}
Jim Grosbach8abe7e32012-01-24 00:43:17 +0000136// Register list of three D registers spaced by 2 (three Q registers).
137def VecListFourQAsmOperand : AsmOperandClass {
138 let Name = "VecListFourQ";
139 let ParserMethod = "parseVectorList";
140 let RenderMethod = "addVecListOperands";
141}
142def VecListFourQ : RegisterOperand<DPR, "printVectorListFourSpaced"> {
143 let ParserMatchClass = VecListFourQAsmOperand;
144}
Jim Grosbach862019c2011-10-18 23:02:30 +0000145
Jim Grosbach98b05a52011-11-30 01:09:44 +0000146// Register list of one D register, with "all lanes" subscripting.
147def VecListOneDAllLanesAsmOperand : AsmOperandClass {
148 let Name = "VecListOneDAllLanes";
149 let ParserMethod = "parseVectorList";
150 let RenderMethod = "addVecListOperands";
151}
152def VecListOneDAllLanes : RegisterOperand<DPR, "printVectorListOneAllLanes"> {
153 let ParserMatchClass = VecListOneDAllLanesAsmOperand;
154}
Jim Grosbach13af2222011-11-30 18:21:25 +0000155// Register list of two D registers, with "all lanes" subscripting.
156def VecListTwoDAllLanesAsmOperand : AsmOperandClass {
157 let Name = "VecListTwoDAllLanes";
158 let ParserMethod = "parseVectorList";
159 let RenderMethod = "addVecListOperands";
160}
161def VecListTwoDAllLanes : RegisterOperand<DPR, "printVectorListTwoAllLanes"> {
162 let ParserMatchClass = VecListTwoDAllLanesAsmOperand;
163}
Jim Grosbach3471d4f2011-12-21 00:38:54 +0000164// Register list of two D registers spaced by 2 (two sequential Q registers).
165def VecListTwoQAllLanesAsmOperand : AsmOperandClass {
166 let Name = "VecListTwoQAllLanes";
167 let ParserMethod = "parseVectorList";
168 let RenderMethod = "addVecListOperands";
169}
170def VecListTwoQAllLanes : RegisterOperand<DPR,
171 "printVectorListTwoSpacedAllLanes"> {
172 let ParserMatchClass = VecListTwoQAllLanesAsmOperand;
173}
Jim Grosbach5e59f7e2012-01-24 23:47:04 +0000174// Register list of three D registers, with "all lanes" subscripting.
175def VecListThreeDAllLanesAsmOperand : AsmOperandClass {
176 let Name = "VecListThreeDAllLanes";
177 let ParserMethod = "parseVectorList";
178 let RenderMethod = "addVecListOperands";
179}
180def VecListThreeDAllLanes : RegisterOperand<DPR,
181 "printVectorListThreeAllLanes"> {
182 let ParserMatchClass = VecListThreeDAllLanesAsmOperand;
183}
184// Register list of three D registers spaced by 2 (three sequential Q regs).
185def VecListThreeQAllLanesAsmOperand : AsmOperandClass {
186 let Name = "VecListThreeQAllLanes";
187 let ParserMethod = "parseVectorList";
188 let RenderMethod = "addVecListOperands";
189}
190def VecListThreeQAllLanes : RegisterOperand<DPR,
191 "printVectorListThreeSpacedAllLanes"> {
192 let ParserMatchClass = VecListThreeQAllLanesAsmOperand;
193}
Jim Grosbacha57a36a2012-01-25 00:01:08 +0000194// Register list of four D registers, with "all lanes" subscripting.
195def VecListFourDAllLanesAsmOperand : AsmOperandClass {
196 let Name = "VecListFourDAllLanes";
197 let ParserMethod = "parseVectorList";
198 let RenderMethod = "addVecListOperands";
199}
200def VecListFourDAllLanes : RegisterOperand<DPR, "printVectorListFourAllLanes"> {
201 let ParserMatchClass = VecListFourDAllLanesAsmOperand;
202}
203// Register list of four D registers spaced by 2 (four sequential Q regs).
204def VecListFourQAllLanesAsmOperand : AsmOperandClass {
205 let Name = "VecListFourQAllLanes";
206 let ParserMethod = "parseVectorList";
207 let RenderMethod = "addVecListOperands";
208}
209def VecListFourQAllLanes : RegisterOperand<DPR,
210 "printVectorListFourSpacedAllLanes"> {
211 let ParserMatchClass = VecListFourQAllLanesAsmOperand;
212}
Jim Grosbach5e59f7e2012-01-24 23:47:04 +0000213
Jim Grosbach98b05a52011-11-30 01:09:44 +0000214
Jim Grosbach7636bf62011-12-02 00:35:16 +0000215// Register list of one D register, with byte lane subscripting.
216def VecListOneDByteIndexAsmOperand : AsmOperandClass {
217 let Name = "VecListOneDByteIndexed";
218 let ParserMethod = "parseVectorList";
219 let RenderMethod = "addVecListIndexedOperands";
220}
221def VecListOneDByteIndexed : Operand<i32> {
222 let ParserMatchClass = VecListOneDByteIndexAsmOperand;
223 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
224}
Jim Grosbach799ca9d2011-12-14 23:35:06 +0000225// ...with half-word lane subscripting.
226def VecListOneDHWordIndexAsmOperand : AsmOperandClass {
227 let Name = "VecListOneDHWordIndexed";
228 let ParserMethod = "parseVectorList";
229 let RenderMethod = "addVecListIndexedOperands";
230}
231def VecListOneDHWordIndexed : Operand<i32> {
232 let ParserMatchClass = VecListOneDHWordIndexAsmOperand;
233 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
234}
235// ...with word lane subscripting.
236def VecListOneDWordIndexAsmOperand : AsmOperandClass {
237 let Name = "VecListOneDWordIndexed";
238 let ParserMethod = "parseVectorList";
239 let RenderMethod = "addVecListIndexedOperands";
240}
241def VecListOneDWordIndexed : Operand<i32> {
242 let ParserMatchClass = VecListOneDWordIndexAsmOperand;
243 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
244}
Jim Grosbach3a678af2012-01-23 21:53:26 +0000245
Jim Grosbach95fad1c2011-12-20 19:21:26 +0000246// Register list of two D registers with byte lane subscripting.
Jim Grosbach9b1b3902011-12-14 23:25:46 +0000247def VecListTwoDByteIndexAsmOperand : AsmOperandClass {
248 let Name = "VecListTwoDByteIndexed";
249 let ParserMethod = "parseVectorList";
250 let RenderMethod = "addVecListIndexedOperands";
251}
252def VecListTwoDByteIndexed : Operand<i32> {
253 let ParserMatchClass = VecListTwoDByteIndexAsmOperand;
254 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
255}
Jim Grosbach799ca9d2011-12-14 23:35:06 +0000256// ...with half-word lane subscripting.
257def VecListTwoDHWordIndexAsmOperand : AsmOperandClass {
258 let Name = "VecListTwoDHWordIndexed";
259 let ParserMethod = "parseVectorList";
260 let RenderMethod = "addVecListIndexedOperands";
261}
262def VecListTwoDHWordIndexed : Operand<i32> {
263 let ParserMatchClass = VecListTwoDHWordIndexAsmOperand;
264 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
265}
266// ...with word lane subscripting.
267def VecListTwoDWordIndexAsmOperand : AsmOperandClass {
268 let Name = "VecListTwoDWordIndexed";
269 let ParserMethod = "parseVectorList";
270 let RenderMethod = "addVecListIndexedOperands";
271}
272def VecListTwoDWordIndexed : Operand<i32> {
273 let ParserMatchClass = VecListTwoDWordIndexAsmOperand;
274 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
275}
Jim Grosbach95fad1c2011-12-20 19:21:26 +0000276// Register list of two Q registers with half-word lane subscripting.
277def VecListTwoQHWordIndexAsmOperand : AsmOperandClass {
278 let Name = "VecListTwoQHWordIndexed";
279 let ParserMethod = "parseVectorList";
280 let RenderMethod = "addVecListIndexedOperands";
281}
282def VecListTwoQHWordIndexed : Operand<i32> {
283 let ParserMatchClass = VecListTwoQHWordIndexAsmOperand;
284 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
285}
286// ...with word lane subscripting.
287def VecListTwoQWordIndexAsmOperand : AsmOperandClass {
288 let Name = "VecListTwoQWordIndexed";
289 let ParserMethod = "parseVectorList";
290 let RenderMethod = "addVecListIndexedOperands";
291}
292def VecListTwoQWordIndexed : Operand<i32> {
293 let ParserMatchClass = VecListTwoQWordIndexAsmOperand;
294 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
295}
Jim Grosbach7636bf62011-12-02 00:35:16 +0000296
Jim Grosbach3a678af2012-01-23 21:53:26 +0000297
298// Register list of three D registers with byte lane subscripting.
299def VecListThreeDByteIndexAsmOperand : AsmOperandClass {
300 let Name = "VecListThreeDByteIndexed";
301 let ParserMethod = "parseVectorList";
302 let RenderMethod = "addVecListIndexedOperands";
303}
304def VecListThreeDByteIndexed : Operand<i32> {
305 let ParserMatchClass = VecListThreeDByteIndexAsmOperand;
306 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
307}
308// ...with half-word lane subscripting.
309def VecListThreeDHWordIndexAsmOperand : AsmOperandClass {
310 let Name = "VecListThreeDHWordIndexed";
311 let ParserMethod = "parseVectorList";
312 let RenderMethod = "addVecListIndexedOperands";
313}
314def VecListThreeDHWordIndexed : Operand<i32> {
315 let ParserMatchClass = VecListThreeDHWordIndexAsmOperand;
316 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
317}
318// ...with word lane subscripting.
319def VecListThreeDWordIndexAsmOperand : AsmOperandClass {
320 let Name = "VecListThreeDWordIndexed";
321 let ParserMethod = "parseVectorList";
322 let RenderMethod = "addVecListIndexedOperands";
323}
324def VecListThreeDWordIndexed : Operand<i32> {
325 let ParserMatchClass = VecListThreeDWordIndexAsmOperand;
326 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
327}
328// Register list of three Q registers with half-word lane subscripting.
329def VecListThreeQHWordIndexAsmOperand : AsmOperandClass {
330 let Name = "VecListThreeQHWordIndexed";
331 let ParserMethod = "parseVectorList";
332 let RenderMethod = "addVecListIndexedOperands";
333}
334def VecListThreeQHWordIndexed : Operand<i32> {
335 let ParserMatchClass = VecListThreeQHWordIndexAsmOperand;
336 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
337}
338// ...with word lane subscripting.
339def VecListThreeQWordIndexAsmOperand : AsmOperandClass {
340 let Name = "VecListThreeQWordIndexed";
341 let ParserMethod = "parseVectorList";
342 let RenderMethod = "addVecListIndexedOperands";
343}
344def VecListThreeQWordIndexed : Operand<i32> {
345 let ParserMatchClass = VecListThreeQWordIndexAsmOperand;
346 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
347}
348
Jim Grosbache983a132012-01-24 18:37:25 +0000349// Register list of four D registers with byte lane subscripting.
350def VecListFourDByteIndexAsmOperand : AsmOperandClass {
351 let Name = "VecListFourDByteIndexed";
352 let ParserMethod = "parseVectorList";
353 let RenderMethod = "addVecListIndexedOperands";
354}
355def VecListFourDByteIndexed : Operand<i32> {
356 let ParserMatchClass = VecListFourDByteIndexAsmOperand;
357 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
358}
359// ...with half-word lane subscripting.
360def VecListFourDHWordIndexAsmOperand : AsmOperandClass {
361 let Name = "VecListFourDHWordIndexed";
362 let ParserMethod = "parseVectorList";
363 let RenderMethod = "addVecListIndexedOperands";
364}
365def VecListFourDHWordIndexed : Operand<i32> {
366 let ParserMatchClass = VecListFourDHWordIndexAsmOperand;
367 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
368}
369// ...with word lane subscripting.
370def VecListFourDWordIndexAsmOperand : AsmOperandClass {
371 let Name = "VecListFourDWordIndexed";
372 let ParserMethod = "parseVectorList";
373 let RenderMethod = "addVecListIndexedOperands";
374}
375def VecListFourDWordIndexed : Operand<i32> {
376 let ParserMatchClass = VecListFourDWordIndexAsmOperand;
377 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
378}
379// Register list of four Q registers with half-word lane subscripting.
380def VecListFourQHWordIndexAsmOperand : AsmOperandClass {
381 let Name = "VecListFourQHWordIndexed";
382 let ParserMethod = "parseVectorList";
383 let RenderMethod = "addVecListIndexedOperands";
384}
385def VecListFourQHWordIndexed : Operand<i32> {
386 let ParserMatchClass = VecListFourQHWordIndexAsmOperand;
387 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
388}
389// ...with word lane subscripting.
390def VecListFourQWordIndexAsmOperand : AsmOperandClass {
391 let Name = "VecListFourQWordIndexed";
392 let ParserMethod = "parseVectorList";
393 let RenderMethod = "addVecListIndexedOperands";
394}
395def VecListFourQWordIndexed : Operand<i32> {
396 let ParserMatchClass = VecListFourQWordIndexAsmOperand;
397 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
398}
399
Jim Grosbach3a678af2012-01-23 21:53:26 +0000400
Bob Wilson5bafff32009-06-22 23:27:02 +0000401//===----------------------------------------------------------------------===//
402// NEON-specific DAG Nodes.
403//===----------------------------------------------------------------------===//
404
405def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000406def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000407
408def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000409def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000410def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000411def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
412def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000413def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
414def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000415def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
416def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000417def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
418def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
419
420// Types for vector shift by immediates. The "SHX" version is for long and
421// narrow operations where the source and destination vectors have different
422// types. The "SHINS" version is for shift and insert operations.
423def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
424 SDTCisVT<2, i32>]>;
425def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
426 SDTCisVT<2, i32>]>;
427def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
428 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
429
430def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
431def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
432def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
433def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
434def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
435def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
436def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
437
438def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
439def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
440def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
441
442def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
443def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
444def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
445def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
446def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
447def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
448
449def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
450def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
451def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
452
453def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
454def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
455
456def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
457 SDTCisVT<2, i32>]>;
458def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
459def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
460
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000461def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
462def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
463def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
Evan Chengeaa192a2011-11-15 02:12:34 +0000464def NEONvmovFPImm : SDNode<"ARMISD::VMOVFPIMM", SDTARMVMOVIMM>;
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000465
Owen Andersond9668172010-11-03 22:44:51 +0000466def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
467 SDTCisVT<2, i32>]>;
468def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +0000469def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +0000470
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000471def NEONvbsl : SDNode<"ARMISD::VBSL",
472 SDTypeProfile<1, 3, [SDTCisVec<0>,
473 SDTCisSameAs<0, 1>,
474 SDTCisSameAs<0, 2>,
475 SDTCisSameAs<0, 3>]>>;
476
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000477def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
478
Bob Wilson0ce37102009-08-14 05:08:32 +0000479// VDUPLANE can produce a quad-register result from a double-register source,
480// so the result is not constrained to match the source.
481def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
482 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
483 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000484
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000485def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
486 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
487def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
488
Bob Wilsond8e17572009-08-12 22:31:50 +0000489def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
490def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
491def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
492def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
493
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000494def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000495 SDTCisSameAs<0, 2>,
496 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000497def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
498def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
499def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000500
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000501def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
502 SDTCisSameAs<1, 2>]>;
503def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
504def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
505
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000506def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
507 SDTCisSameAs<0, 2>]>;
508def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
509def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
510
Bob Wilsoncba270d2010-07-13 21:16:48 +0000511def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
512 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000513 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000514 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
515 return (EltBits == 32 && EltVal == 0);
516}]>;
517
518def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
519 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000520 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000521 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
522 return (EltBits == 8 && EltVal == 0xff);
523}]>;
524
Bob Wilson5bafff32009-06-22 23:27:02 +0000525//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +0000526// NEON load / store instructions
527//===----------------------------------------------------------------------===//
528
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000529// Use VLDM to load a Q register as a D register pair.
530// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000531def VLDMQIA
532 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
533 IIC_fpLoad_m, "",
534 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000535
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000536// Use VSTM to store a Q register as a D register pair.
537// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000538def VSTMQIA
539 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
540 IIC_fpStore_m, "",
541 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000542
Bob Wilsonffde0802010-09-02 16:00:54 +0000543// Classes for VLD* pseudo-instructions with multi-register operands.
544// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000545class VLDQPseudo<InstrItinClass itin>
546 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
547class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000548 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000549 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000550 "$addr.addr = $wb">;
Jim Grosbach10b90a92011-10-24 21:45:13 +0000551class VLDQWBfixedPseudo<InstrItinClass itin>
552 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
553 (ins addrmode6:$addr), itin,
554 "$addr.addr = $wb">;
555class VLDQWBregisterPseudo<InstrItinClass itin>
556 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
557 (ins addrmode6:$addr, rGPR:$offset), itin,
558 "$addr.addr = $wb">;
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000559
Bob Wilson9d84fb32010-09-14 20:59:49 +0000560class VLDQQPseudo<InstrItinClass itin>
561 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
562class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000563 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000564 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000565 "$addr.addr = $wb">;
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000566class VLDQQWBfixedPseudo<InstrItinClass itin>
567 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
568 (ins addrmode6:$addr), itin,
569 "$addr.addr = $wb">;
570class VLDQQWBregisterPseudo<InstrItinClass itin>
571 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
572 (ins addrmode6:$addr, rGPR:$offset), itin,
573 "$addr.addr = $wb">;
574
575
Bob Wilson7de68142011-02-07 17:43:15 +0000576class VLDQQQQPseudo<InstrItinClass itin>
Bob Wilson9a450082011-08-05 07:24:09 +0000577 : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin,
578 "$src = $dst">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000579class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000580 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000581 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000582 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000583
Bob Wilson2a0e9742010-11-27 06:35:16 +0000584let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
585
Bob Wilson205a5ca2009-07-08 18:11:30 +0000586// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000587class VLD1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +0000588 : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000589 (ins addrmode6:$Rn), IIC_VLD1,
Jim Grosbach6b09c772011-10-20 15:04:25 +0000590 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000591 let Rm = 0b1111;
592 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000593 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000594}
Bob Wilson621f1952010-03-23 05:25:43 +0000595class VLD1Q<bits<4> op7_4, string Dt>
Jim Grosbach28f08c92012-03-05 19:33:30 +0000596 : NLdSt<0,0b10,0b1010,op7_4, (outs VecListDPair:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000597 (ins addrmode6:$Rn), IIC_VLD1x2,
Jim Grosbach280dfad2011-10-21 18:54:25 +0000598 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000599 let Rm = 0b1111;
600 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000601 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000602}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000603
Owen Andersond9aa7d32010-11-02 00:05:05 +0000604def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
605def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
606def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
607def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000608
Owen Andersond9aa7d32010-11-02 00:05:05 +0000609def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
610def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
611def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
612def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000613
614// ...with address register writeback:
Jim Grosbach10b90a92011-10-24 21:45:13 +0000615multiclass VLD1DWB<bits<4> op7_4, string Dt> {
616 def _fixed : NLdSt<0,0b10, 0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
617 (ins addrmode6:$Rn), IIC_VLD1u,
618 "vld1", Dt, "$Vd, $Rn!",
619 "$Rn.addr = $wb", []> {
620 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
621 let Inst{4} = Rn{4};
622 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000623 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000624 }
625 def _register : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
626 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1u,
627 "vld1", Dt, "$Vd, $Rn, $Rm",
628 "$Rn.addr = $wb", []> {
629 let Inst{4} = Rn{4};
630 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000631 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000632 }
Owen Andersone85bd772010-11-02 00:24:52 +0000633}
Jim Grosbach10b90a92011-10-24 21:45:13 +0000634multiclass VLD1QWB<bits<4> op7_4, string Dt> {
Jim Grosbach28f08c92012-03-05 19:33:30 +0000635 def _fixed : NLdSt<0,0b10,0b1010,op7_4, (outs VecListDPair:$Vd, GPR:$wb),
Jim Grosbach10b90a92011-10-24 21:45:13 +0000636 (ins addrmode6:$Rn), IIC_VLD1x2u,
637 "vld1", Dt, "$Vd, $Rn!",
638 "$Rn.addr = $wb", []> {
639 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
640 let Inst{5-4} = Rn{5-4};
641 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000642 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000643 }
Jim Grosbach28f08c92012-03-05 19:33:30 +0000644 def _register : NLdSt<0,0b10,0b1010,op7_4, (outs VecListDPair:$Vd, GPR:$wb),
Jim Grosbach10b90a92011-10-24 21:45:13 +0000645 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
646 "vld1", Dt, "$Vd, $Rn, $Rm",
647 "$Rn.addr = $wb", []> {
648 let Inst{5-4} = Rn{5-4};
649 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000650 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000651 }
Owen Andersone85bd772010-11-02 00:24:52 +0000652}
Bob Wilson99493b22010-03-20 17:59:03 +0000653
Jim Grosbach10b90a92011-10-24 21:45:13 +0000654defm VLD1d8wb : VLD1DWB<{0,0,0,?}, "8">;
655defm VLD1d16wb : VLD1DWB<{0,1,0,?}, "16">;
656defm VLD1d32wb : VLD1DWB<{1,0,0,?}, "32">;
657defm VLD1d64wb : VLD1DWB<{1,1,0,?}, "64">;
658defm VLD1q8wb : VLD1QWB<{0,0,?,?}, "8">;
659defm VLD1q16wb : VLD1QWB<{0,1,?,?}, "16">;
660defm VLD1q32wb : VLD1QWB<{1,0,?,?}, "32">;
661defm VLD1q64wb : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000662
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000663// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +0000664class VLD1D3<bits<4> op7_4, string Dt>
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000665 : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000666 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000667 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000668 let Rm = 0b1111;
669 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000670 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000671}
Jim Grosbach59216752011-10-24 23:26:05 +0000672multiclass VLD1D3WB<bits<4> op7_4, string Dt> {
673 def _fixed : NLdSt<0,0b10,0b0110, op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
674 (ins addrmode6:$Rn), IIC_VLD1x2u,
675 "vld1", Dt, "$Vd, $Rn!",
676 "$Rn.addr = $wb", []> {
677 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Owen Andersonb3727fe2011-10-28 20:43:24 +0000678 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000679 let DecoderMethod = "DecodeVLDInstruction";
680 let AsmMatchConverter = "cvtVLDwbFixed";
681 }
682 def _register : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
683 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
684 "vld1", Dt, "$Vd, $Rn, $Rm",
685 "$Rn.addr = $wb", []> {
Owen Andersonb3727fe2011-10-28 20:43:24 +0000686 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000687 let DecoderMethod = "DecodeVLDInstruction";
688 let AsmMatchConverter = "cvtVLDwbRegister";
689 }
Owen Andersone85bd772010-11-02 00:24:52 +0000690}
Bob Wilson052ba452010-03-22 18:22:06 +0000691
Owen Andersone85bd772010-11-02 00:24:52 +0000692def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
693def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
694def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
695def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000696
Jim Grosbach59216752011-10-24 23:26:05 +0000697defm VLD1d8Twb : VLD1D3WB<{0,0,0,?}, "8">;
698defm VLD1d16Twb : VLD1D3WB<{0,1,0,?}, "16">;
699defm VLD1d32Twb : VLD1D3WB<{1,0,0,?}, "32">;
700defm VLD1d64Twb : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000701
Jim Grosbach59216752011-10-24 23:26:05 +0000702def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000703
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000704// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +0000705class VLD1D4<bits<4> op7_4, string Dt>
Jim Grosbachb6310312011-10-21 20:35:01 +0000706 : NLdSt<0, 0b10, 0b0010, op7_4, (outs VecListFourD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000707 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
Jim Grosbachb6310312011-10-21 20:35:01 +0000708 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000709 let Rm = 0b1111;
710 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000711 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000712}
Jim Grosbach399cdca2011-10-25 00:14:01 +0000713multiclass VLD1D4WB<bits<4> op7_4, string Dt> {
714 def _fixed : NLdSt<0,0b10,0b0010, op7_4, (outs VecListFourD:$Vd, GPR:$wb),
715 (ins addrmode6:$Rn), IIC_VLD1x2u,
716 "vld1", Dt, "$Vd, $Rn!",
717 "$Rn.addr = $wb", []> {
718 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
719 let Inst{5-4} = Rn{5-4};
720 let DecoderMethod = "DecodeVLDInstruction";
721 let AsmMatchConverter = "cvtVLDwbFixed";
722 }
723 def _register : NLdSt<0,0b10,0b0010,op7_4, (outs VecListFourD:$Vd, GPR:$wb),
724 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
725 "vld1", Dt, "$Vd, $Rn, $Rm",
726 "$Rn.addr = $wb", []> {
727 let Inst{5-4} = Rn{5-4};
728 let DecoderMethod = "DecodeVLDInstruction";
729 let AsmMatchConverter = "cvtVLDwbRegister";
730 }
Owen Andersone85bd772010-11-02 00:24:52 +0000731}
Johnny Chend7283d92010-02-23 20:51:23 +0000732
Owen Andersone85bd772010-11-02 00:24:52 +0000733def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
734def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
735def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
736def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000737
Jim Grosbach399cdca2011-10-25 00:14:01 +0000738defm VLD1d8Qwb : VLD1D4WB<{0,0,?,?}, "8">;
739defm VLD1d16Qwb : VLD1D4WB<{0,1,?,?}, "16">;
740defm VLD1d32Qwb : VLD1D4WB<{1,0,?,?}, "32">;
741defm VLD1d64Qwb : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000742
Jim Grosbach399cdca2011-10-25 00:14:01 +0000743def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000744
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000745// VLD2 : Vector Load (multiple 2-element structures)
Jim Grosbach2af50d92011-12-09 19:07:20 +0000746class VLD2<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy,
747 InstrItinClass itin>
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000748 : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd),
Jim Grosbach2af50d92011-12-09 19:07:20 +0000749 (ins addrmode6:$Rn), itin,
Jim Grosbach224180e2011-10-21 23:58:57 +0000750 "vld2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000751 let Rm = 0b1111;
752 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000753 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000754}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000755
Jim Grosbach28f08c92012-03-05 19:33:30 +0000756def VLD2d8 : VLD2<0b1000, {0,0,?,?}, "8", VecListDPair, IIC_VLD2>;
757def VLD2d16 : VLD2<0b1000, {0,1,?,?}, "16", VecListDPair, IIC_VLD2>;
758def VLD2d32 : VLD2<0b1000, {1,0,?,?}, "32", VecListDPair, IIC_VLD2>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000759
Jim Grosbach2af50d92011-12-09 19:07:20 +0000760def VLD2q8 : VLD2<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VLD2x2>;
761def VLD2q16 : VLD2<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VLD2x2>;
762def VLD2q32 : VLD2<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VLD2x2>;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000763
Evan Chengd2ca8132010-10-09 01:03:04 +0000764def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
765def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
766def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000767
Bob Wilson92cb9322010-03-20 20:10:51 +0000768// ...with address register writeback:
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000769multiclass VLD2WB<bits<4> op11_8, bits<4> op7_4, string Dt,
770 RegisterOperand VdTy, InstrItinClass itin> {
771 def _fixed : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
772 (ins addrmode6:$Rn), itin,
773 "vld2", Dt, "$Vd, $Rn!",
774 "$Rn.addr = $wb", []> {
775 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
776 let Inst{5-4} = Rn{5-4};
777 let DecoderMethod = "DecodeVLDInstruction";
778 let AsmMatchConverter = "cvtVLDwbFixed";
779 }
780 def _register : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
781 (ins addrmode6:$Rn, rGPR:$Rm), itin,
782 "vld2", Dt, "$Vd, $Rn, $Rm",
783 "$Rn.addr = $wb", []> {
784 let Inst{5-4} = Rn{5-4};
785 let DecoderMethod = "DecodeVLDInstruction";
786 let AsmMatchConverter = "cvtVLDwbRegister";
787 }
Owen Andersoncf667be2010-11-02 01:24:55 +0000788}
Bob Wilson92cb9322010-03-20 20:10:51 +0000789
Jim Grosbach28f08c92012-03-05 19:33:30 +0000790defm VLD2d8wb : VLD2WB<0b1000, {0,0,?,?}, "8", VecListDPair, IIC_VLD2u>;
791defm VLD2d16wb : VLD2WB<0b1000, {0,1,?,?}, "16", VecListDPair, IIC_VLD2u>;
792defm VLD2d32wb : VLD2WB<0b1000, {1,0,?,?}, "32", VecListDPair, IIC_VLD2u>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000793
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000794defm VLD2q8wb : VLD2WB<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VLD2x2u>;
795defm VLD2q16wb : VLD2WB<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VLD2x2u>;
796defm VLD2q32wb : VLD2WB<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VLD2x2u>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000797
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000798def VLD2q8PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
799def VLD2q16PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
800def VLD2q32PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
801def VLD2q8PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
802def VLD2q16PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
803def VLD2q32PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000804
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000805// ...with double-spaced registers
Jim Grosbachc3384c92012-03-05 21:43:40 +0000806def VLD2b8 : VLD2<0b1001, {0,0,?,?}, "8", VecListDPairSpaced, IIC_VLD2>;
807def VLD2b16 : VLD2<0b1001, {0,1,?,?}, "16", VecListDPairSpaced, IIC_VLD2>;
808def VLD2b32 : VLD2<0b1001, {1,0,?,?}, "32", VecListDPairSpaced, IIC_VLD2>;
809defm VLD2b8wb : VLD2WB<0b1001, {0,0,?,?}, "8", VecListDPairSpaced, IIC_VLD2u>;
810defm VLD2b16wb : VLD2WB<0b1001, {0,1,?,?}, "16", VecListDPairSpaced, IIC_VLD2u>;
811defm VLD2b32wb : VLD2WB<0b1001, {1,0,?,?}, "32", VecListDPairSpaced, IIC_VLD2u>;
Johnny Chend7283d92010-02-23 20:51:23 +0000812
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000813// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000814class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000815 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000816 (ins addrmode6:$Rn), IIC_VLD3,
817 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
818 let Rm = 0b1111;
819 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000820 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000821}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000822
Owen Andersoncf667be2010-11-02 01:24:55 +0000823def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
824def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
825def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000826
Bob Wilson9d84fb32010-09-14 20:59:49 +0000827def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
828def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
829def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000830
Bob Wilson92cb9322010-03-20 20:10:51 +0000831// ...with address register writeback:
832class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
833 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000834 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000835 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
836 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
837 "$Rn.addr = $wb", []> {
838 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000839 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000840}
Bob Wilson92cb9322010-03-20 20:10:51 +0000841
Owen Andersoncf667be2010-11-02 01:24:55 +0000842def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
843def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
844def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000845
Evan Cheng84f69e82010-10-09 01:45:34 +0000846def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
847def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
848def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000849
Bob Wilson7de68142011-02-07 17:43:15 +0000850// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000851def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
852def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
853def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
854def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
855def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
856def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000857
Evan Cheng84f69e82010-10-09 01:45:34 +0000858def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
859def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
860def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000861
Bob Wilson92cb9322010-03-20 20:10:51 +0000862// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +0000863def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
864def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
865def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
866
Evan Cheng84f69e82010-10-09 01:45:34 +0000867def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
868def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
869def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000870
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000871// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000872class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
873 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000874 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000875 (ins addrmode6:$Rn), IIC_VLD4,
876 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
877 let Rm = 0b1111;
878 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000879 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000880}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000881
Owen Andersoncf667be2010-11-02 01:24:55 +0000882def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
883def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
884def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000885
Bob Wilson9d84fb32010-09-14 20:59:49 +0000886def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
887def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
888def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000889
Bob Wilson92cb9322010-03-20 20:10:51 +0000890// ...with address register writeback:
891class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
892 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000893 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000894 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000895 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
896 "$Rn.addr = $wb", []> {
897 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000898 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000899}
Bob Wilson92cb9322010-03-20 20:10:51 +0000900
Owen Andersoncf667be2010-11-02 01:24:55 +0000901def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
902def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
903def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000904
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000905def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
906def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
907def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000908
Bob Wilson7de68142011-02-07 17:43:15 +0000909// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000910def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
911def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
912def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
913def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
914def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
915def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000916
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000917def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
918def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
919def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000920
Bob Wilson92cb9322010-03-20 20:10:51 +0000921// ...alternate versions to be allocated odd register numbers:
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000922def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
923def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
924def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
925
926def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
927def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
928def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000929
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000930} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
931
Bob Wilson8466fa12010-09-13 23:01:35 +0000932// Classes for VLD*LN pseudo-instructions with multi-register operands.
933// These are expanded to real instructions after register allocation.
934class VLDQLNPseudo<InstrItinClass itin>
935 : PseudoNLdSt<(outs QPR:$dst),
936 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
937 itin, "$src = $dst">;
938class VLDQLNWBPseudo<InstrItinClass itin>
939 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
940 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
941 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
942class VLDQQLNPseudo<InstrItinClass itin>
943 : PseudoNLdSt<(outs QQPR:$dst),
944 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
945 itin, "$src = $dst">;
946class VLDQQLNWBPseudo<InstrItinClass itin>
947 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
948 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
949 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
950class VLDQQQQLNPseudo<InstrItinClass itin>
951 : PseudoNLdSt<(outs QQQQPR:$dst),
952 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
953 itin, "$src = $dst">;
954class VLDQQQQLNWBPseudo<InstrItinClass itin>
955 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
956 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
957 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
958
Bob Wilsonb07c1712009-10-07 21:53:04 +0000959// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000960class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
961 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000962 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000963 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
964 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000965 "$src = $Vd",
966 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000967 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000968 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000969 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000970 let DecoderMethod = "DecodeVLD1LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000971}
Mon P Wang183c6272011-05-09 17:47:27 +0000972class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
973 PatFrag LoadOp>
974 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
975 (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane),
976 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
977 "$src = $Vd",
978 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
979 (i32 (LoadOp addrmode6oneL32:$Rn)),
980 imm:$lane))]> {
981 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000982 let DecoderMethod = "DecodeVLD1LN";
Mon P Wang183c6272011-05-09 17:47:27 +0000983}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000984class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
985 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
986 (i32 (LoadOp addrmode6:$addr)),
987 imm:$lane))];
988}
989
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000990def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
991 let Inst{7-5} = lane{2-0};
992}
993def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
994 let Inst{7-6} = lane{1-0};
Jim Grosbacheeaf1c12011-12-19 18:31:43 +0000995 let Inst{5-4} = Rn{5-4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000996}
Mon P Wang183c6272011-05-09 17:47:27 +0000997def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000998 let Inst{7} = lane{0};
Jim Grosbacheeaf1c12011-12-19 18:31:43 +0000999 let Inst{5-4} = Rn{5-4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001000}
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001001
1002def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
1003def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
1004def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
1005
Bob Wilson746fa172010-12-10 22:13:32 +00001006def : Pat<(vector_insert (v2f32 DPR:$src),
1007 (f32 (load addrmode6:$addr)), imm:$lane),
1008 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1009def : Pat<(vector_insert (v4f32 QPR:$src),
1010 (f32 (load addrmode6:$addr)), imm:$lane),
1011 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1012
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001013let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
1014
1015// ...with address register writeback:
1016class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001017 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001018 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001019 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001020 "\\{$Vd[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001021 "$src = $Vd, $Rn.addr = $wb", []> {
1022 let DecoderMethod = "DecodeVLD1LN";
1023}
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001024
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001025def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
1026 let Inst{7-5} = lane{2-0};
1027}
1028def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
1029 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001030 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001031}
1032def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
1033 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001034 let Inst{5} = Rn{4};
1035 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001036}
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001037
1038def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
1039def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
1040def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +00001041
Bob Wilson243fcc52009-09-01 04:26:28 +00001042// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001043class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001044 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +00001045 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
1046 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001047 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001048 let Rm = 0b1111;
1049 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001050 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001051}
Bob Wilson243fcc52009-09-01 04:26:28 +00001052
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001053def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
1054 let Inst{7-5} = lane{2-0};
1055}
1056def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
1057 let Inst{7-6} = lane{1-0};
1058}
1059def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
1060 let Inst{7} = lane{0};
1061}
Bob Wilson30aea9d2009-10-08 18:56:10 +00001062
Evan Chengd2ca8132010-10-09 01:03:04 +00001063def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
1064def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
1065def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001066
Bob Wilson41315282010-03-20 20:39:53 +00001067// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001068def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
1069 let Inst{7-6} = lane{1-0};
1070}
1071def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
1072 let Inst{7} = lane{0};
1073}
Bob Wilson30aea9d2009-10-08 18:56:10 +00001074
Evan Chengd2ca8132010-10-09 01:03:04 +00001075def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
1076def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +00001077
Bob Wilsona1023642010-03-20 20:47:18 +00001078// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001079class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001080 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001081 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +00001082 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001083 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
1084 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
1085 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001086 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001087}
Bob Wilsona1023642010-03-20 20:47:18 +00001088
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001089def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
1090 let Inst{7-5} = lane{2-0};
1091}
1092def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
1093 let Inst{7-6} = lane{1-0};
1094}
1095def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
1096 let Inst{7} = lane{0};
1097}
Bob Wilsona1023642010-03-20 20:47:18 +00001098
Evan Chengd2ca8132010-10-09 01:03:04 +00001099def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
1100def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
1101def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001102
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001103def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
1104 let Inst{7-6} = lane{1-0};
1105}
1106def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
1107 let Inst{7} = lane{0};
1108}
Bob Wilsona1023642010-03-20 20:47:18 +00001109
Evan Chengd2ca8132010-10-09 01:03:04 +00001110def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
1111def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001112
Bob Wilson243fcc52009-09-01 04:26:28 +00001113// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001114class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001115 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +00001116 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +00001117 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001118 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001119 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001120 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001121 let DecoderMethod = "DecodeVLD3LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001122}
Bob Wilson243fcc52009-09-01 04:26:28 +00001123
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001124def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
1125 let Inst{7-5} = lane{2-0};
1126}
1127def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
1128 let Inst{7-6} = lane{1-0};
1129}
1130def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
1131 let Inst{7} = lane{0};
1132}
Bob Wilson0bf7d992009-10-08 22:27:33 +00001133
Evan Cheng84f69e82010-10-09 01:45:34 +00001134def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
1135def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
1136def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001137
Bob Wilson41315282010-03-20 20:39:53 +00001138// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001139def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
1140 let Inst{7-6} = lane{1-0};
1141}
1142def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
1143 let Inst{7} = lane{0};
1144}
Bob Wilson0bf7d992009-10-08 22:27:33 +00001145
Evan Cheng84f69e82010-10-09 01:45:34 +00001146def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
1147def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +00001148
Bob Wilsona1023642010-03-20 20:47:18 +00001149// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001150class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001151 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001152 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001153 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +00001154 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +00001155 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001156 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
1157 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001158 []> {
1159 let DecoderMethod = "DecodeVLD3LN";
1160}
Bob Wilsona1023642010-03-20 20:47:18 +00001161
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001162def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
1163 let Inst{7-5} = lane{2-0};
1164}
1165def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
1166 let Inst{7-6} = lane{1-0};
1167}
1168def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001169 let Inst{7} = lane{0};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001170}
Bob Wilsona1023642010-03-20 20:47:18 +00001171
Evan Cheng84f69e82010-10-09 01:45:34 +00001172def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
1173def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
1174def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001175
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001176def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
1177 let Inst{7-6} = lane{1-0};
1178}
1179def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001180 let Inst{7} = lane{0};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001181}
Bob Wilsona1023642010-03-20 20:47:18 +00001182
Evan Cheng84f69e82010-10-09 01:45:34 +00001183def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
1184def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001185
Bob Wilson243fcc52009-09-01 04:26:28 +00001186// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001187class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001188 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001189 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +00001190 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +00001191 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001192 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001193 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001194 let Rm = 0b1111;
Jim Grosbach3346dce2011-12-19 18:11:17 +00001195 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001196 let DecoderMethod = "DecodeVLD4LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001197}
Bob Wilson243fcc52009-09-01 04:26:28 +00001198
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001199def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
1200 let Inst{7-5} = lane{2-0};
1201}
1202def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
1203 let Inst{7-6} = lane{1-0};
1204}
1205def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001206 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001207 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001208}
Bob Wilson62e053e2009-10-08 22:53:57 +00001209
Evan Cheng10dc63f2010-10-09 04:07:58 +00001210def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
1211def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
1212def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001213
Bob Wilson41315282010-03-20 20:39:53 +00001214// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001215def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
1216 let Inst{7-6} = lane{1-0};
1217}
1218def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001219 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001220 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001221}
Bob Wilson62e053e2009-10-08 22:53:57 +00001222
Evan Cheng10dc63f2010-10-09 04:07:58 +00001223def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
1224def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001225
Bob Wilsona1023642010-03-20 20:47:18 +00001226// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001227class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001228 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001229 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001230 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +00001231 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson6eb08dd2011-02-07 17:43:12 +00001232 IIC_VLD4lnu, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001233"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
1234"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001235 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001236 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001237 let DecoderMethod = "DecodeVLD4LN" ;
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001238}
Bob Wilsona1023642010-03-20 20:47:18 +00001239
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001240def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
1241 let Inst{7-5} = lane{2-0};
1242}
1243def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
1244 let Inst{7-6} = lane{1-0};
1245}
1246def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001247 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001248 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001249}
Bob Wilsona1023642010-03-20 20:47:18 +00001250
Evan Cheng10dc63f2010-10-09 04:07:58 +00001251def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
1252def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
1253def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001254
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001255def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
1256 let Inst{7-6} = lane{1-0};
1257}
1258def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001259 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001260 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001261}
Bob Wilsona1023642010-03-20 20:47:18 +00001262
Evan Cheng10dc63f2010-10-09 04:07:58 +00001263def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
1264def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001265
Bob Wilson2a0e9742010-11-27 06:35:16 +00001266} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
1267
Bob Wilsonb07c1712009-10-07 21:53:04 +00001268// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001269class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Jim Grosbach98b05a52011-11-30 01:09:44 +00001270 : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListOneDAllLanes:$Vd),
1271 (ins addrmode6dup:$Rn),
1272 IIC_VLD1dup, "vld1", Dt, "$Vd, $Rn", "",
1273 [(set VecListOneDAllLanes:$Vd,
1274 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001275 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001276 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001277 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001278}
1279class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
1280 let Pattern = [(set QPR:$dst,
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001281 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))];
Bob Wilson2a0e9742010-11-27 06:35:16 +00001282}
1283
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001284def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
1285def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
1286def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001287
1288def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
1289def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
1290def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
1291
Bob Wilson746fa172010-12-10 22:13:32 +00001292def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1293 (VLD1DUPd32 addrmode6:$addr)>;
1294def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1295 (VLD1DUPq32Pseudo addrmode6:$addr)>;
1296
Bob Wilson2a0e9742010-11-27 06:35:16 +00001297let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
1298
Bob Wilson20d55152010-12-10 22:13:24 +00001299class VLD1QDUP<bits<4> op7_4, string Dt>
Jim Grosbach13af2222011-11-30 18:21:25 +00001300 : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListTwoDAllLanes:$Vd),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001301 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Jim Grosbach13af2222011-11-30 18:21:25 +00001302 "vld1", Dt, "$Vd, $Rn", "", []> {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001303 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001304 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001305 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001306}
1307
Bob Wilson20d55152010-12-10 22:13:24 +00001308def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">;
1309def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">;
1310def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001311
1312// ...with address register writeback:
Jim Grosbach096334e2011-11-30 19:35:44 +00001313multiclass VLD1DUPWB<bits<4> op7_4, string Dt> {
1314 def _fixed : NLdSt<1, 0b10, 0b1100, op7_4,
1315 (outs VecListOneDAllLanes:$Vd, GPR:$wb),
1316 (ins addrmode6dup:$Rn), IIC_VLD1dupu,
1317 "vld1", Dt, "$Vd, $Rn!",
1318 "$Rn.addr = $wb", []> {
1319 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1320 let Inst{4} = Rn{4};
1321 let DecoderMethod = "DecodeVLD1DupInstruction";
1322 let AsmMatchConverter = "cvtVLDwbFixed";
1323 }
1324 def _register : NLdSt<1, 0b10, 0b1100, op7_4,
1325 (outs VecListOneDAllLanes:$Vd, GPR:$wb),
1326 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu,
1327 "vld1", Dt, "$Vd, $Rn, $Rm",
1328 "$Rn.addr = $wb", []> {
1329 let Inst{4} = Rn{4};
1330 let DecoderMethod = "DecodeVLD1DupInstruction";
1331 let AsmMatchConverter = "cvtVLDwbRegister";
1332 }
Bob Wilsonbce55772010-11-27 07:12:02 +00001333}
Jim Grosbach096334e2011-11-30 19:35:44 +00001334multiclass VLD1QDUPWB<bits<4> op7_4, string Dt> {
1335 def _fixed : NLdSt<1, 0b10, 0b1100, op7_4,
1336 (outs VecListTwoDAllLanes:$Vd, GPR:$wb),
1337 (ins addrmode6dup:$Rn), IIC_VLD1dupu,
1338 "vld1", Dt, "$Vd, $Rn!",
1339 "$Rn.addr = $wb", []> {
1340 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1341 let Inst{4} = Rn{4};
1342 let DecoderMethod = "DecodeVLD1DupInstruction";
1343 let AsmMatchConverter = "cvtVLDwbFixed";
1344 }
1345 def _register : NLdSt<1, 0b10, 0b1100, op7_4,
1346 (outs VecListTwoDAllLanes:$Vd, GPR:$wb),
1347 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu,
1348 "vld1", Dt, "$Vd, $Rn, $Rm",
1349 "$Rn.addr = $wb", []> {
1350 let Inst{4} = Rn{4};
1351 let DecoderMethod = "DecodeVLD1DupInstruction";
1352 let AsmMatchConverter = "cvtVLDwbRegister";
1353 }
Bob Wilsonbce55772010-11-27 07:12:02 +00001354}
Bob Wilson2a0e9742010-11-27 06:35:16 +00001355
Jim Grosbach096334e2011-11-30 19:35:44 +00001356defm VLD1DUPd8wb : VLD1DUPWB<{0,0,0,0}, "8">;
1357defm VLD1DUPd16wb : VLD1DUPWB<{0,1,0,?}, "16">;
1358defm VLD1DUPd32wb : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001359
Jim Grosbach096334e2011-11-30 19:35:44 +00001360defm VLD1DUPq8wb : VLD1QDUPWB<{0,0,1,0}, "8">;
1361defm VLD1DUPq16wb : VLD1QDUPWB<{0,1,1,?}, "16">;
1362defm VLD1DUPq32wb : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001363
Jim Grosbach096334e2011-11-30 19:35:44 +00001364def VLD1DUPq8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1365def VLD1DUPq16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1366def VLD1DUPq32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1367def VLD1DUPq8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
1368def VLD1DUPq16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
1369def VLD1DUPq32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001370
Bob Wilsonb07c1712009-10-07 21:53:04 +00001371// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Jim Grosbach3471d4f2011-12-21 00:38:54 +00001372class VLD2DUP<bits<4> op7_4, string Dt, RegisterOperand VdTy>
1373 : NLdSt<1, 0b10, 0b1101, op7_4, (outs VdTy:$Vd),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001374 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Jim Grosbach3471d4f2011-12-21 00:38:54 +00001375 "vld2", Dt, "$Vd, $Rn", "", []> {
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001376 let Rm = 0b1111;
1377 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001378 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001379}
1380
Jim Grosbach3471d4f2011-12-21 00:38:54 +00001381def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8", VecListTwoDAllLanes>;
1382def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16", VecListTwoDAllLanes>;
1383def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32", VecListTwoDAllLanes>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001384
1385def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
1386def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
1387def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
1388
1389// ...with double-spaced registers (not used for codegen):
Jim Grosbach3471d4f2011-12-21 00:38:54 +00001390def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8", VecListTwoQAllLanes>;
1391def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16", VecListTwoQAllLanes>;
1392def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32", VecListTwoQAllLanes>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001393
1394// ...with address register writeback:
Jim Grosbache6949b12011-12-21 19:40:55 +00001395multiclass VLD2DUPWB<bits<4> op7_4, string Dt, RegisterOperand VdTy> {
1396 def _fixed : NLdSt<1, 0b10, 0b1101, op7_4,
1397 (outs VdTy:$Vd, GPR:$wb),
1398 (ins addrmode6dup:$Rn), IIC_VLD2dupu,
1399 "vld2", Dt, "$Vd, $Rn!",
1400 "$Rn.addr = $wb", []> {
1401 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1402 let Inst{4} = Rn{4};
1403 let DecoderMethod = "DecodeVLD2DupInstruction";
1404 let AsmMatchConverter = "cvtVLDwbFixed";
1405 }
1406 def _register : NLdSt<1, 0b10, 0b1101, op7_4,
1407 (outs VdTy:$Vd, GPR:$wb),
1408 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD2dupu,
1409 "vld2", Dt, "$Vd, $Rn, $Rm",
1410 "$Rn.addr = $wb", []> {
1411 let Inst{4} = Rn{4};
1412 let DecoderMethod = "DecodeVLD2DupInstruction";
1413 let AsmMatchConverter = "cvtVLDwbRegister";
1414 }
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001415}
1416
Jim Grosbache6949b12011-12-21 19:40:55 +00001417defm VLD2DUPd8wb : VLD2DUPWB<{0,0,0,0}, "8", VecListTwoDAllLanes>;
1418defm VLD2DUPd16wb : VLD2DUPWB<{0,1,0,?}, "16", VecListTwoDAllLanes>;
1419defm VLD2DUPd32wb : VLD2DUPWB<{1,0,0,?}, "32", VecListTwoDAllLanes>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001420
Jim Grosbache6949b12011-12-21 19:40:55 +00001421defm VLD2DUPd8x2wb : VLD2DUPWB<{0,0,1,0}, "8", VecListTwoQAllLanes>;
1422defm VLD2DUPd16x2wb : VLD2DUPWB<{0,1,1,?}, "16", VecListTwoQAllLanes>;
1423defm VLD2DUPd32x2wb : VLD2DUPWB<{1,0,1,?}, "32", VecListTwoQAllLanes>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001424
Jim Grosbache6949b12011-12-21 19:40:55 +00001425def VLD2DUPd8PseudoWB_fixed : VLDQWBfixedPseudo <IIC_VLD2dupu>;
1426def VLD2DUPd8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2dupu>;
1427def VLD2DUPd16PseudoWB_fixed : VLDQWBfixedPseudo <IIC_VLD2dupu>;
1428def VLD2DUPd16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2dupu>;
1429def VLD2DUPd32PseudoWB_fixed : VLDQWBfixedPseudo <IIC_VLD2dupu>;
1430def VLD2DUPd32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2dupu>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001431
Bob Wilsonb07c1712009-10-07 21:53:04 +00001432// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +00001433class VLD3DUP<bits<4> op7_4, string Dt>
1434 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001435 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +00001436 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
1437 let Rm = 0b1111;
Owen Andersonef2865a2011-08-15 23:38:54 +00001438 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001439 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001440}
1441
1442def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
1443def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
1444def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
1445
1446def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1447def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1448def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1449
1450// ...with double-spaced registers (not used for codegen):
Jim Grosbach5e59f7e2012-01-24 23:47:04 +00001451def VLD3DUPq8 : VLD3DUP<{0,0,1,?}, "8">;
1452def VLD3DUPq16 : VLD3DUP<{0,1,1,?}, "16">;
1453def VLD3DUPq32 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001454
1455// ...with address register writeback:
1456class VLD3DUPWB<bits<4> op7_4, string Dt>
1457 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001458 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +00001459 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
1460 "$Rn.addr = $wb", []> {
Owen Andersonef2865a2011-08-15 23:38:54 +00001461 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001462 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001463}
1464
1465def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
1466def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
1467def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
1468
Jim Grosbach5e59f7e2012-01-24 23:47:04 +00001469def VLD3DUPq8_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
1470def VLD3DUPq16_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
1471def VLD3DUPq32_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001472
1473def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1474def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1475def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1476
Bob Wilsonb07c1712009-10-07 21:53:04 +00001477// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +00001478class VLD4DUP<bits<4> op7_4, string Dt>
1479 : NLdSt<1, 0b10, 0b1111, op7_4,
1480 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001481 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001482 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
1483 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001484 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001485 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001486}
1487
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001488def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
1489def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
1490def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001491
1492def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1493def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1494def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1495
1496// ...with double-spaced registers (not used for codegen):
Jim Grosbach6cd6a682012-01-24 23:47:07 +00001497def VLD4DUPq8 : VLD4DUP<{0,0,1,?}, "8">;
1498def VLD4DUPq16 : VLD4DUP<{0,1,1,?}, "16">;
1499def VLD4DUPq32 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001500
1501// ...with address register writeback:
1502class VLD4DUPWB<bits<4> op7_4, string Dt>
1503 : NLdSt<1, 0b10, 0b1111, op7_4,
1504 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001505 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001506 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001507 "$Rn.addr = $wb", []> {
1508 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001509 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001510}
1511
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001512def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
1513def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
1514def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
1515
Jim Grosbach6cd6a682012-01-24 23:47:07 +00001516def VLD4DUPq8_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
1517def VLD4DUPq16_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
1518def VLD4DUPq32_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001519
1520def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1521def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1522def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1523
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001524} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001525
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001526let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001527
Bob Wilson709d5922010-08-25 23:27:42 +00001528// Classes for VST* pseudo-instructions with multi-register operands.
1529// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001530class VSTQPseudo<InstrItinClass itin>
1531 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1532class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001533 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001534 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001535 "$addr.addr = $wb">;
Jim Grosbach4334e032011-10-31 21:50:31 +00001536class VSTQWBfixedPseudo<InstrItinClass itin>
1537 : PseudoNLdSt<(outs GPR:$wb),
1538 (ins addrmode6:$addr, QPR:$src), itin,
1539 "$addr.addr = $wb">;
1540class VSTQWBregisterPseudo<InstrItinClass itin>
1541 : PseudoNLdSt<(outs GPR:$wb),
1542 (ins addrmode6:$addr, rGPR:$offset, QPR:$src), itin,
1543 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001544class VSTQQPseudo<InstrItinClass itin>
1545 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1546class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001547 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001548 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001549 "$addr.addr = $wb">;
Jim Grosbach6d567302012-01-20 19:16:00 +00001550class VSTQQWBfixedPseudo<InstrItinClass itin>
1551 : PseudoNLdSt<(outs GPR:$wb),
1552 (ins addrmode6:$addr, QQPR:$src), itin,
1553 "$addr.addr = $wb">;
1554class VSTQQWBregisterPseudo<InstrItinClass itin>
1555 : PseudoNLdSt<(outs GPR:$wb),
1556 (ins addrmode6:$addr, rGPR:$offset, QQPR:$src), itin,
1557 "$addr.addr = $wb">;
1558
Bob Wilson7de68142011-02-07 17:43:15 +00001559class VSTQQQQPseudo<InstrItinClass itin>
1560 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001561class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001562 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001563 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001564 "$addr.addr = $wb">;
1565
Bob Wilson11d98992010-03-23 06:20:33 +00001566// VST1 : Vector Store (multiple single elements)
1567class VST1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +00001568 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, VecListOneD:$Vd),
1569 IIC_VST1, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001570 let Rm = 0b1111;
1571 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001572 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001573}
Bob Wilson11d98992010-03-23 06:20:33 +00001574class VST1Q<bits<4> op7_4, string Dt>
Jim Grosbach28f08c92012-03-05 19:33:30 +00001575 : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins addrmode6:$Rn, VecListDPair:$Vd),
Jim Grosbach742c4ba2011-11-12 00:31:53 +00001576 IIC_VST1x2, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001577 let Rm = 0b1111;
1578 let Inst{5-4} = Rn{5-4};
Jim Grosbach4d061382011-11-11 23:51:31 +00001579 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001580}
Bob Wilson11d98992010-03-23 06:20:33 +00001581
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001582def VST1d8 : VST1D<{0,0,0,?}, "8">;
1583def VST1d16 : VST1D<{0,1,0,?}, "16">;
1584def VST1d32 : VST1D<{1,0,0,?}, "32">;
1585def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001586
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001587def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1588def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1589def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1590def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001591
Bob Wilson25eb5012010-03-20 20:54:36 +00001592// ...with address register writeback:
Jim Grosbach4334e032011-10-31 21:50:31 +00001593multiclass VST1DWB<bits<4> op7_4, string Dt> {
1594 def _fixed : NLdSt<0,0b00, 0b0111,op7_4, (outs GPR:$wb),
1595 (ins addrmode6:$Rn, VecListOneD:$Vd), IIC_VLD1u,
1596 "vst1", Dt, "$Vd, $Rn!",
1597 "$Rn.addr = $wb", []> {
1598 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1599 let Inst{4} = Rn{4};
1600 let DecoderMethod = "DecodeVSTInstruction";
1601 let AsmMatchConverter = "cvtVSTwbFixed";
1602 }
1603 def _register : NLdSt<0,0b00,0b0111,op7_4, (outs GPR:$wb),
1604 (ins addrmode6:$Rn, rGPR:$Rm, VecListOneD:$Vd),
1605 IIC_VLD1u,
1606 "vst1", Dt, "$Vd, $Rn, $Rm",
1607 "$Rn.addr = $wb", []> {
1608 let Inst{4} = Rn{4};
1609 let DecoderMethod = "DecodeVSTInstruction";
1610 let AsmMatchConverter = "cvtVSTwbRegister";
1611 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001612}
Jim Grosbach4334e032011-10-31 21:50:31 +00001613multiclass VST1QWB<bits<4> op7_4, string Dt> {
1614 def _fixed : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
Jim Grosbach28f08c92012-03-05 19:33:30 +00001615 (ins addrmode6:$Rn, VecListDPair:$Vd), IIC_VLD1x2u,
Jim Grosbach4334e032011-10-31 21:50:31 +00001616 "vst1", Dt, "$Vd, $Rn!",
1617 "$Rn.addr = $wb", []> {
1618 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1619 let Inst{5-4} = Rn{5-4};
1620 let DecoderMethod = "DecodeVSTInstruction";
1621 let AsmMatchConverter = "cvtVSTwbFixed";
1622 }
1623 def _register : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
Jim Grosbach28f08c92012-03-05 19:33:30 +00001624 (ins addrmode6:$Rn, rGPR:$Rm, VecListDPair:$Vd),
Jim Grosbach4334e032011-10-31 21:50:31 +00001625 IIC_VLD1x2u,
1626 "vst1", Dt, "$Vd, $Rn, $Rm",
1627 "$Rn.addr = $wb", []> {
1628 let Inst{5-4} = Rn{5-4};
1629 let DecoderMethod = "DecodeVSTInstruction";
1630 let AsmMatchConverter = "cvtVSTwbRegister";
1631 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001632}
Bob Wilson25eb5012010-03-20 20:54:36 +00001633
Jim Grosbach4334e032011-10-31 21:50:31 +00001634defm VST1d8wb : VST1DWB<{0,0,0,?}, "8">;
1635defm VST1d16wb : VST1DWB<{0,1,0,?}, "16">;
1636defm VST1d32wb : VST1DWB<{1,0,0,?}, "32">;
1637defm VST1d64wb : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001638
Jim Grosbach4334e032011-10-31 21:50:31 +00001639defm VST1q8wb : VST1QWB<{0,0,?,?}, "8">;
1640defm VST1q16wb : VST1QWB<{0,1,?,?}, "16">;
1641defm VST1q32wb : VST1QWB<{1,0,?,?}, "32">;
1642defm VST1q64wb : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001643
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001644// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +00001645class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001646 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001647 (ins addrmode6:$Rn, VecListThreeD:$Vd),
1648 IIC_VST1x3, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001649 let Rm = 0b1111;
1650 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001651 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001652}
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001653multiclass VST1D3WB<bits<4> op7_4, string Dt> {
1654 def _fixed : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1655 (ins addrmode6:$Rn, VecListThreeD:$Vd), IIC_VLD1x3u,
1656 "vst1", Dt, "$Vd, $Rn!",
1657 "$Rn.addr = $wb", []> {
1658 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1659 let Inst{5-4} = Rn{5-4};
1660 let DecoderMethod = "DecodeVSTInstruction";
1661 let AsmMatchConverter = "cvtVSTwbFixed";
1662 }
1663 def _register : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1664 (ins addrmode6:$Rn, rGPR:$Rm, VecListThreeD:$Vd),
1665 IIC_VLD1x3u,
1666 "vst1", Dt, "$Vd, $Rn, $Rm",
1667 "$Rn.addr = $wb", []> {
1668 let Inst{5-4} = Rn{5-4};
1669 let DecoderMethod = "DecodeVSTInstruction";
1670 let AsmMatchConverter = "cvtVSTwbRegister";
1671 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001672}
Bob Wilson052ba452010-03-22 18:22:06 +00001673
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001674def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1675def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1676def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1677def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001678
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001679defm VST1d8Twb : VST1D3WB<{0,0,0,?}, "8">;
1680defm VST1d16Twb : VST1D3WB<{0,1,0,?}, "16">;
1681defm VST1d32Twb : VST1D3WB<{1,0,0,?}, "32">;
1682defm VST1d64Twb : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001683
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001684def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1685def VST1d64TPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x3u>;
1686def VST1d64TPseudoWB_register : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001687
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001688// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +00001689class VST1D4<bits<4> op7_4, string Dt>
1690 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001691 (ins addrmode6:$Rn, VecListFourD:$Vd),
1692 IIC_VST1x4, "vst1", Dt, "$Vd, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001693 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001694 let Rm = 0b1111;
1695 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001696 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001697}
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001698multiclass VST1D4WB<bits<4> op7_4, string Dt> {
1699 def _fixed : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb),
1700 (ins addrmode6:$Rn, VecListFourD:$Vd), IIC_VLD1x4u,
1701 "vst1", Dt, "$Vd, $Rn!",
1702 "$Rn.addr = $wb", []> {
1703 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1704 let Inst{5-4} = Rn{5-4};
1705 let DecoderMethod = "DecodeVSTInstruction";
1706 let AsmMatchConverter = "cvtVSTwbFixed";
1707 }
1708 def _register : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb),
1709 (ins addrmode6:$Rn, rGPR:$Rm, VecListFourD:$Vd),
1710 IIC_VLD1x4u,
1711 "vst1", Dt, "$Vd, $Rn, $Rm",
1712 "$Rn.addr = $wb", []> {
1713 let Inst{5-4} = Rn{5-4};
1714 let DecoderMethod = "DecodeVSTInstruction";
1715 let AsmMatchConverter = "cvtVSTwbRegister";
1716 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001717}
Bob Wilson25eb5012010-03-20 20:54:36 +00001718
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001719def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1720def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1721def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1722def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001723
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001724defm VST1d8Qwb : VST1D4WB<{0,0,?,?}, "8">;
1725defm VST1d16Qwb : VST1D4WB<{0,1,?,?}, "16">;
1726defm VST1d32Qwb : VST1D4WB<{1,0,?,?}, "32">;
1727defm VST1d64Qwb : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001728
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001729def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1730def VST1d64QPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x4u>;
1731def VST1d64QPseudoWB_register : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001732
Bob Wilsonb36ec862009-08-06 18:47:44 +00001733// VST2 : Vector Store (multiple 2-element structures)
Jim Grosbach20accfc2011-12-14 20:59:15 +00001734class VST2<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy,
1735 InstrItinClass itin>
Jim Grosbache90ac9b2011-12-14 19:35:22 +00001736 : NLdSt<0, 0b00, op11_8, op7_4, (outs), (ins addrmode6:$Rn, VdTy:$Vd),
Jim Grosbach20accfc2011-12-14 20:59:15 +00001737 itin, "vst2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001738 let Rm = 0b1111;
1739 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001740 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001741}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001742
Jim Grosbach28f08c92012-03-05 19:33:30 +00001743def VST2d8 : VST2<0b1000, {0,0,?,?}, "8", VecListDPair, IIC_VST2>;
1744def VST2d16 : VST2<0b1000, {0,1,?,?}, "16", VecListDPair, IIC_VST2>;
1745def VST2d32 : VST2<0b1000, {1,0,?,?}, "32", VecListDPair, IIC_VST2>;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001746
Jim Grosbach20accfc2011-12-14 20:59:15 +00001747def VST2q8 : VST2<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VST2x2>;
1748def VST2q16 : VST2<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VST2x2>;
1749def VST2q32 : VST2<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VST2x2>;
Bob Wilsond2855752009-10-07 18:47:39 +00001750
Evan Cheng60ff8792010-10-11 22:03:18 +00001751def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1752def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1753def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001754
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001755// ...with address register writeback:
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001756multiclass VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt,
1757 RegisterOperand VdTy> {
1758 def _fixed : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
1759 (ins addrmode6:$Rn, VdTy:$Vd), IIC_VLD1u,
1760 "vst2", Dt, "$Vd, $Rn!",
1761 "$Rn.addr = $wb", []> {
1762 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001763 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001764 let DecoderMethod = "DecodeVSTInstruction";
1765 let AsmMatchConverter = "cvtVSTwbFixed";
1766 }
1767 def _register : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
1768 (ins addrmode6:$Rn, rGPR:$Rm, VdTy:$Vd), IIC_VLD1u,
1769 "vst2", Dt, "$Vd, $Rn, $Rm",
1770 "$Rn.addr = $wb", []> {
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001771 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001772 let DecoderMethod = "DecodeVSTInstruction";
1773 let AsmMatchConverter = "cvtVSTwbRegister";
1774 }
Owen Andersond2f37942010-11-02 21:16:58 +00001775}
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001776multiclass VST2QWB<bits<4> op7_4, string Dt> {
1777 def _fixed : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
1778 (ins addrmode6:$Rn, VecListFourD:$Vd), IIC_VLD1u,
1779 "vst2", Dt, "$Vd, $Rn!",
1780 "$Rn.addr = $wb", []> {
1781 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001782 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001783 let DecoderMethod = "DecodeVSTInstruction";
1784 let AsmMatchConverter = "cvtVSTwbFixed";
1785 }
1786 def _register : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
1787 (ins addrmode6:$Rn, rGPR:$Rm, VecListFourD:$Vd),
1788 IIC_VLD1u,
1789 "vst2", Dt, "$Vd, $Rn, $Rm",
1790 "$Rn.addr = $wb", []> {
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001791 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001792 let DecoderMethod = "DecodeVSTInstruction";
1793 let AsmMatchConverter = "cvtVSTwbRegister";
1794 }
Owen Andersond2f37942010-11-02 21:16:58 +00001795}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001796
Jim Grosbach28f08c92012-03-05 19:33:30 +00001797defm VST2d8wb : VST2DWB<0b1000, {0,0,?,?}, "8", VecListDPair>;
1798defm VST2d16wb : VST2DWB<0b1000, {0,1,?,?}, "16", VecListDPair>;
1799defm VST2d32wb : VST2DWB<0b1000, {1,0,?,?}, "32", VecListDPair>;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001800
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001801defm VST2q8wb : VST2QWB<{0,0,?,?}, "8">;
1802defm VST2q16wb : VST2QWB<{0,1,?,?}, "16">;
1803defm VST2q32wb : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001804
Jim Grosbach6d567302012-01-20 19:16:00 +00001805def VST2q8PseudoWB_fixed : VSTQQWBfixedPseudo<IIC_VST2x2u>;
1806def VST2q16PseudoWB_fixed : VSTQQWBfixedPseudo<IIC_VST2x2u>;
1807def VST2q32PseudoWB_fixed : VSTQQWBfixedPseudo<IIC_VST2x2u>;
1808def VST2q8PseudoWB_register : VSTQQWBregisterPseudo<IIC_VST2x2u>;
1809def VST2q16PseudoWB_register : VSTQQWBregisterPseudo<IIC_VST2x2u>;
1810def VST2q32PseudoWB_register : VSTQQWBregisterPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001811
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001812// ...with double-spaced registers
Jim Grosbachc3384c92012-03-05 21:43:40 +00001813def VST2b8 : VST2<0b1001, {0,0,?,?}, "8", VecListDPairSpaced, IIC_VST2>;
1814def VST2b16 : VST2<0b1001, {0,1,?,?}, "16", VecListDPairSpaced, IIC_VST2>;
1815def VST2b32 : VST2<0b1001, {1,0,?,?}, "32", VecListDPairSpaced, IIC_VST2>;
1816defm VST2b8wb : VST2DWB<0b1001, {0,0,?,?}, "8", VecListDPairSpaced>;
1817defm VST2b16wb : VST2DWB<0b1001, {0,1,?,?}, "16", VecListDPairSpaced>;
1818defm VST2b32wb : VST2DWB<0b1001, {1,0,?,?}, "32", VecListDPairSpaced>;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001819
Bob Wilsonb36ec862009-08-06 18:47:44 +00001820// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001821class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1822 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001823 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1824 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1825 let Rm = 0b1111;
1826 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001827 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001828}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001829
Owen Andersona1a45fd2010-11-02 21:47:03 +00001830def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1831def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1832def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001833
Evan Cheng60ff8792010-10-11 22:03:18 +00001834def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1835def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1836def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001837
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001838// ...with address register writeback:
1839class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1840 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001841 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001842 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001843 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1844 "$Rn.addr = $wb", []> {
1845 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001846 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001847}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001848
Owen Andersona1a45fd2010-11-02 21:47:03 +00001849def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1850def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1851def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001852
Evan Cheng60ff8792010-10-11 22:03:18 +00001853def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1854def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1855def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001856
Bob Wilson7de68142011-02-07 17:43:15 +00001857// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001858def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1859def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1860def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1861def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1862def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1863def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001864
Evan Cheng60ff8792010-10-11 22:03:18 +00001865def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1866def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1867def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001868
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001869// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001870def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1871def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1872def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1873
Evan Cheng60ff8792010-10-11 22:03:18 +00001874def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1875def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1876def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001877
Bob Wilsonb36ec862009-08-06 18:47:44 +00001878// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001879class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1880 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001881 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1882 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001883 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001884 let Rm = 0b1111;
1885 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001886 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001887}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001888
Owen Andersona1a45fd2010-11-02 21:47:03 +00001889def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1890def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1891def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001892
Evan Cheng60ff8792010-10-11 22:03:18 +00001893def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1894def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1895def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001896
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001897// ...with address register writeback:
1898class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1899 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001900 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001901 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001902 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1903 "$Rn.addr = $wb", []> {
1904 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001905 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001906}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001907
Owen Andersona1a45fd2010-11-02 21:47:03 +00001908def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1909def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1910def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001911
Evan Cheng60ff8792010-10-11 22:03:18 +00001912def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1913def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1914def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001915
Bob Wilson7de68142011-02-07 17:43:15 +00001916// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001917def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1918def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1919def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1920def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1921def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1922def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001923
Evan Cheng60ff8792010-10-11 22:03:18 +00001924def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1925def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1926def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001927
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001928// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001929def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1930def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1931def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1932
Evan Cheng60ff8792010-10-11 22:03:18 +00001933def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1934def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1935def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001936
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001937} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1938
Bob Wilson8466fa12010-09-13 23:01:35 +00001939// Classes for VST*LN pseudo-instructions with multi-register operands.
1940// These are expanded to real instructions after register allocation.
1941class VSTQLNPseudo<InstrItinClass itin>
1942 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1943 itin, "">;
1944class VSTQLNWBPseudo<InstrItinClass itin>
1945 : PseudoNLdSt<(outs GPR:$wb),
1946 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1947 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1948class VSTQQLNPseudo<InstrItinClass itin>
1949 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1950 itin, "">;
1951class VSTQQLNWBPseudo<InstrItinClass itin>
1952 : PseudoNLdSt<(outs GPR:$wb),
1953 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1954 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1955class VSTQQQQLNPseudo<InstrItinClass itin>
1956 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1957 itin, "">;
1958class VSTQQQQLNWBPseudo<InstrItinClass itin>
1959 : PseudoNLdSt<(outs GPR:$wb),
1960 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1961 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1962
Bob Wilsonb07c1712009-10-07 21:53:04 +00001963// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001964class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1965 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001966 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001967 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001968 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1969 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001970 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001971 let DecoderMethod = "DecodeVST1LN";
Owen Andersone95c9462010-11-02 21:54:45 +00001972}
Mon P Wang183c6272011-05-09 17:47:27 +00001973class VST1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1974 PatFrag StoreOp, SDNode ExtractOp>
1975 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
1976 (ins addrmode6oneL32:$Rn, DPR:$Vd, nohash_imm:$lane),
1977 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001978 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6oneL32:$Rn)]>{
Mon P Wang183c6272011-05-09 17:47:27 +00001979 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001980 let DecoderMethod = "DecodeVST1LN";
Mon P Wang183c6272011-05-09 17:47:27 +00001981}
Bob Wilsond168cef2010-11-03 16:24:53 +00001982class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1983 : VSTQLNPseudo<IIC_VST1ln> {
1984 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1985 addrmode6:$addr)];
1986}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001987
Bob Wilsond168cef2010-11-03 16:24:53 +00001988def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1989 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001990 let Inst{7-5} = lane{2-0};
1991}
Bob Wilsond168cef2010-11-03 16:24:53 +00001992def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1993 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001994 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001995 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001996}
Mon P Wang183c6272011-05-09 17:47:27 +00001997
1998def VST1LNd32 : VST1LN32<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001999 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002000 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00002001}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00002002
Bob Wilsond168cef2010-11-03 16:24:53 +00002003def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
2004def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
2005def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00002006
Bob Wilson746fa172010-12-10 22:13:32 +00002007def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
2008 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
2009def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
2010 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
2011
Bob Wilsond0c6bc22010-11-02 21:18:25 +00002012// ...with address register writeback:
Bob Wilsonda525062011-02-25 06:42:42 +00002013class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
2014 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00002015 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00002016 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00002017 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002018 "\\{$Vd[$lane]\\}, $Rn$Rm",
Bob Wilsonda525062011-02-25 06:42:42 +00002019 "$Rn.addr = $wb",
2020 [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane),
Owen Anderson7a2e1772011-08-15 18:44:44 +00002021 addrmode6:$Rn, am6offset:$Rm))]> {
2022 let DecoderMethod = "DecodeVST1LN";
2023}
Bob Wilsonda525062011-02-25 06:42:42 +00002024class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
2025 : VSTQLNWBPseudo<IIC_VST1lnu> {
2026 let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
2027 addrmode6:$addr, am6offset:$offset))];
2028}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00002029
Bob Wilsonda525062011-02-25 06:42:42 +00002030def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8,
2031 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00002032 let Inst{7-5} = lane{2-0};
2033}
Bob Wilsonda525062011-02-25 06:42:42 +00002034def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16,
2035 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00002036 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002037 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00002038}
Bob Wilsonda525062011-02-25 06:42:42 +00002039def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store,
2040 extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00002041 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002042 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00002043}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00002044
Bob Wilsonda525062011-02-25 06:42:42 +00002045def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>;
2046def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>;
2047def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>;
2048
2049let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson63c90632009-10-07 20:49:18 +00002050
Bob Wilson8a3198b2009-09-01 18:51:56 +00002051// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00002052class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002053 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00002054 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
2055 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00002056 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00002057 let Rm = 0b1111;
2058 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002059 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002060}
Bob Wilson8a3198b2009-09-01 18:51:56 +00002061
Owen Andersonb20594f2010-11-02 22:18:18 +00002062def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
2063 let Inst{7-5} = lane{2-0};
2064}
2065def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
2066 let Inst{7-6} = lane{1-0};
2067}
2068def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
2069 let Inst{7} = lane{0};
2070}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00002071
Evan Cheng60ff8792010-10-11 22:03:18 +00002072def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
2073def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
2074def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002075
Bob Wilson41315282010-03-20 20:39:53 +00002076// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00002077def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
2078 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002079 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00002080}
2081def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
2082 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002083 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00002084}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00002085
Evan Cheng60ff8792010-10-11 22:03:18 +00002086def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
2087def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00002088
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002089// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00002090class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002091 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Jim Grosbach9b1b3902011-12-14 23:25:46 +00002092 (ins addrmode6:$Rn, am6offset:$Rm,
2093 DPR:$Vd, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
2094 "\\{$Vd[$lane], $src2[$lane]\\}, $Rn$Rm",
2095 "$Rn.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00002096 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002097 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002098}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002099
Owen Andersonb20594f2010-11-02 22:18:18 +00002100def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
2101 let Inst{7-5} = lane{2-0};
2102}
2103def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
2104 let Inst{7-6} = lane{1-0};
2105}
2106def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
2107 let Inst{7} = lane{0};
2108}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002109
Evan Cheng60ff8792010-10-11 22:03:18 +00002110def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
2111def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
2112def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002113
Owen Andersonb20594f2010-11-02 22:18:18 +00002114def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
2115 let Inst{7-6} = lane{1-0};
2116}
2117def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
2118 let Inst{7} = lane{0};
2119}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002120
Evan Cheng60ff8792010-10-11 22:03:18 +00002121def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
2122def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002123
Bob Wilson8a3198b2009-09-01 18:51:56 +00002124// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00002125class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002126 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00002127 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00002128 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002129 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
2130 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002131 let DecoderMethod = "DecodeVST3LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002132}
Bob Wilson8a3198b2009-09-01 18:51:56 +00002133
Owen Andersonb20594f2010-11-02 22:18:18 +00002134def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
2135 let Inst{7-5} = lane{2-0};
2136}
2137def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
2138 let Inst{7-6} = lane{1-0};
2139}
2140def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
2141 let Inst{7} = lane{0};
2142}
Bob Wilson8cdb2692009-10-08 23:51:31 +00002143
Evan Cheng60ff8792010-10-11 22:03:18 +00002144def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
2145def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
2146def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002147
Bob Wilson41315282010-03-20 20:39:53 +00002148// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00002149def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
2150 let Inst{7-6} = lane{1-0};
2151}
2152def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
2153 let Inst{7} = lane{0};
2154}
Bob Wilson8cdb2692009-10-08 23:51:31 +00002155
Evan Cheng60ff8792010-10-11 22:03:18 +00002156def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
2157def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00002158
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002159// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00002160class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002161 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00002162 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00002163 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00002164 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002165 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00002166 "$Rn.addr = $wb", []> {
2167 let DecoderMethod = "DecodeVST3LN";
2168}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002169
Owen Andersonb20594f2010-11-02 22:18:18 +00002170def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
2171 let Inst{7-5} = lane{2-0};
2172}
2173def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
2174 let Inst{7-6} = lane{1-0};
2175}
2176def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
2177 let Inst{7} = lane{0};
2178}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002179
Evan Cheng60ff8792010-10-11 22:03:18 +00002180def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
2181def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
2182def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002183
Owen Andersonb20594f2010-11-02 22:18:18 +00002184def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
2185 let Inst{7-6} = lane{1-0};
2186}
2187def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
2188 let Inst{7} = lane{0};
2189}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002190
Evan Cheng60ff8792010-10-11 22:03:18 +00002191def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
2192def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002193
Bob Wilson8a3198b2009-09-01 18:51:56 +00002194// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00002195class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002196 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00002197 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00002198 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002199 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00002200 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00002201 let Rm = 0b1111;
2202 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002203 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002204}
Bob Wilson8a3198b2009-09-01 18:51:56 +00002205
Owen Andersonb20594f2010-11-02 22:18:18 +00002206def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
2207 let Inst{7-5} = lane{2-0};
2208}
2209def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
2210 let Inst{7-6} = lane{1-0};
2211}
2212def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
2213 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002214 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002215}
Bob Wilson56311392009-10-09 00:01:36 +00002216
Evan Cheng60ff8792010-10-11 22:03:18 +00002217def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
2218def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
2219def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002220
Bob Wilson41315282010-03-20 20:39:53 +00002221// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00002222def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
2223 let Inst{7-6} = lane{1-0};
2224}
2225def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
2226 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002227 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002228}
Bob Wilson56311392009-10-09 00:01:36 +00002229
Evan Cheng60ff8792010-10-11 22:03:18 +00002230def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
2231def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00002232
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002233// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00002234class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002235 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00002236 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00002237 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00002238 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002239 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
2240 "$Rn.addr = $wb", []> {
2241 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002242 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002243}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002244
Owen Andersonb20594f2010-11-02 22:18:18 +00002245def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
2246 let Inst{7-5} = lane{2-0};
2247}
2248def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
2249 let Inst{7-6} = lane{1-0};
2250}
2251def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
2252 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002253 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002254}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002255
Evan Cheng60ff8792010-10-11 22:03:18 +00002256def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
2257def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
2258def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002259
Owen Andersonb20594f2010-11-02 22:18:18 +00002260def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
2261 let Inst{7-6} = lane{1-0};
2262}
2263def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
2264 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002265 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002266}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002267
Evan Cheng60ff8792010-10-11 22:03:18 +00002268def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
2269def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002270
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002271} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00002272
Bob Wilson205a5ca2009-07-08 18:11:30 +00002273
Bob Wilson5bafff32009-06-22 23:27:02 +00002274//===----------------------------------------------------------------------===//
2275// NEON pattern fragments
2276//===----------------------------------------------------------------------===//
2277
2278// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002279def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002280 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2281 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002282}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002283def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002284 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2285 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002286}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002287def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002288 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2289 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002290}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002291def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002292 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2293 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002294}]>;
2295
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00002296// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002297def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002298 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
2299 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002300}]>;
2301
Bob Wilson5bafff32009-06-22 23:27:02 +00002302// Translate lane numbers from Q registers to D subregs.
2303def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002304 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002305}]>;
2306def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002307 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002308}]>;
2309def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002310 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002311}]>;
2312
2313//===----------------------------------------------------------------------===//
2314// Instruction Classes
2315//===----------------------------------------------------------------------===//
2316
Bob Wilson4711d5c2010-12-13 23:02:37 +00002317// Basic 2-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002318class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002319 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
2320 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002321 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2322 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
2323 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002324class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002325 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
2326 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002327 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2328 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
2329 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002330
Bob Wilson69bfbd62010-02-17 22:42:54 +00002331// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002332class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00002333 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002334 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002335 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002336 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2337 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2338 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002339class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00002340 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002341 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002342 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002343 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2344 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2345 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002346
Bob Wilson973a0742010-08-30 20:02:30 +00002347// Narrow 2-register operations.
2348class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2349 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2350 InstrItinClass itin, string OpcodeStr, string Dt,
2351 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002352 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2353 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2354 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00002355
Bob Wilson5bafff32009-06-22 23:27:02 +00002356// Narrow 2-register intrinsics.
2357class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2358 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002359 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00002360 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002361 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2362 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2363 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002364
Bob Wilsonb31a11b2010-08-20 04:54:02 +00002365// Long 2-register operations (currently only used for VMOVL).
2366class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2367 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2368 InstrItinClass itin, string OpcodeStr, string Dt,
2369 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002370 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2371 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2372 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002373
Bob Wilson04063562010-12-15 22:14:12 +00002374// Long 2-register intrinsics.
2375class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2376 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2377 InstrItinClass itin, string OpcodeStr, string Dt,
2378 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
2379 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2380 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2381 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
2382
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002383// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00002384class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002385 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002386 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00002387 OpcodeStr, Dt, "$Vd, $Vm",
2388 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00002389class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00002390 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002391 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
2392 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
2393 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002394
Bob Wilson4711d5c2010-12-13 23:02:37 +00002395// Basic 3-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002396class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002397 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002398 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002399 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002400 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2401 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2402 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002403 let isCommutable = Commutable;
2404}
2405// Same as N3VD but no data type.
2406class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2407 InstrItinClass itin, string OpcodeStr,
2408 ValueType ResTy, ValueType OpTy,
2409 SDNode OpNode, bit Commutable>
2410 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00002411 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2412 OpcodeStr, "$Vd, $Vn, $Vm", "",
2413 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002414 let isCommutable = Commutable;
2415}
Johnny Chen897dd0c2010-03-27 01:03:13 +00002416
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002417class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002418 InstrItinClass itin, string OpcodeStr, string Dt,
2419 ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002420 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002421 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2422 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002423 [(set (Ty DPR:$Vd),
2424 (Ty (ShOp (Ty DPR:$Vn),
2425 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002426 let isCommutable = 0;
2427}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002428class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002429 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002430 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002431 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2432 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane","",
Owen Andersonca6945e2010-12-01 00:28:25 +00002433 [(set (Ty DPR:$Vd),
2434 (Ty (ShOp (Ty DPR:$Vn),
2435 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002436 let isCommutable = 0;
2437}
2438
Bob Wilson5bafff32009-06-22 23:27:02 +00002439class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002440 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002441 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002442 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002443 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2444 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2445 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002446 let isCommutable = Commutable;
2447}
2448class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2449 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002450 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00002451 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002452 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2453 OpcodeStr, "$Vd, $Vn, $Vm", "",
2454 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002455 let isCommutable = Commutable;
2456}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002457class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002458 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002459 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002460 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002461 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2462 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002463 [(set (ResTy QPR:$Vd),
2464 (ResTy (ShOp (ResTy QPR:$Vn),
2465 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002466 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002467 let isCommutable = 0;
2468}
Bob Wilson9abe19d2010-02-17 00:31:29 +00002469class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002470 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002471 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002472 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2473 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002474 [(set (ResTy QPR:$Vd),
2475 (ResTy (ShOp (ResTy QPR:$Vn),
2476 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002477 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002478 let isCommutable = 0;
2479}
Bob Wilson5bafff32009-06-22 23:27:02 +00002480
2481// Basic 3-register intrinsics, both double- and quad-register.
2482class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002483 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002484 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002485 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002486 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
2487 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2488 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002489 let isCommutable = Commutable;
2490}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002491class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002492 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002493 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002494 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2495 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002496 [(set (Ty DPR:$Vd),
2497 (Ty (IntOp (Ty DPR:$Vn),
2498 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002499 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002500 let isCommutable = 0;
2501}
David Goodwin658ea602009-09-25 18:38:29 +00002502class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002503 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002504 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002505 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2506 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002507 [(set (Ty DPR:$Vd),
2508 (Ty (IntOp (Ty DPR:$Vn),
2509 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002510 let isCommutable = 0;
2511}
Owen Anderson3557d002010-10-26 20:56:57 +00002512class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2513 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002514 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002515 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2516 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
2517 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2518 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002519 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002520}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002521
Bob Wilson5bafff32009-06-22 23:27:02 +00002522class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002523 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002524 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002525 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002526 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
2527 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2528 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002529 let isCommutable = Commutable;
2530}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002531class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002532 string OpcodeStr, string Dt,
2533 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002534 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002535 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2536 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002537 [(set (ResTy QPR:$Vd),
2538 (ResTy (IntOp (ResTy QPR:$Vn),
2539 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002540 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002541 let isCommutable = 0;
2542}
David Goodwin658ea602009-09-25 18:38:29 +00002543class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002544 string OpcodeStr, string Dt,
2545 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002546 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002547 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2548 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002549 [(set (ResTy QPR:$Vd),
2550 (ResTy (IntOp (ResTy QPR:$Vn),
2551 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002552 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002553 let isCommutable = 0;
2554}
Owen Anderson3557d002010-10-26 20:56:57 +00002555class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2556 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002557 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002558 : N3V<op24, op23, op21_20, op11_8, 1, op4,
2559 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
2560 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2561 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002562 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002563}
Bob Wilson5bafff32009-06-22 23:27:02 +00002564
Bob Wilson4711d5c2010-12-13 23:02:37 +00002565// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002566class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002567 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002568 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002569 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002570 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2571 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2572 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2573 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
2574
David Goodwin658ea602009-09-25 18:38:29 +00002575class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002576 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002577 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002578 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002579 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002580 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002581 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002582 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002583 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002584 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002585 (Ty (MulOp DPR:$Vn,
2586 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002587 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002588class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002589 string OpcodeStr, string Dt,
2590 ValueType Ty, SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002591 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00002592 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002593 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002594 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002595 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Anderson18341e92010-10-22 18:54:37 +00002596 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002597 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00002598 (Ty (MulOp DPR:$Vn,
2599 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002600 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002601
Bob Wilson5bafff32009-06-22 23:27:02 +00002602class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002603 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00002604 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002605 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002606 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2607 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2608 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2609 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002610class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002611 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00002612 SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002613 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002614 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002615 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002616 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002617 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002618 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002619 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002620 (ResTy (MulOp QPR:$Vn,
2621 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002622 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002623class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002624 string OpcodeStr, string Dt,
2625 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002626 SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002627 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002628 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002629 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002630 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002631 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002632 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002633 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002634 (ResTy (MulOp QPR:$Vn,
2635 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002636 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002637
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002638// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2639class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2640 InstrItinClass itin, string OpcodeStr, string Dt,
2641 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2642 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002643 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2644 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2645 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2646 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002647class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2648 InstrItinClass itin, string OpcodeStr, string Dt,
2649 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2650 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002651 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2652 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2653 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2654 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002655
Bob Wilson5bafff32009-06-22 23:27:02 +00002656// Neon 3-argument intrinsics, both double- and quad-register.
2657// The destination register is also used as the first source operand register.
2658class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002659 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002660 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002661 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002662 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2663 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2664 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2665 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002666class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002667 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002668 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002669 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002670 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2671 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2672 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2673 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002674
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002675// Long Multiply-Add/Sub operations.
2676class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2677 InstrItinClass itin, string OpcodeStr, string Dt,
2678 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2679 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002680 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2681 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2682 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2683 (TyQ (MulOp (TyD DPR:$Vn),
2684 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002685class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2686 InstrItinClass itin, string OpcodeStr, string Dt,
2687 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002688 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002689 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002690 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002691 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002692 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002693 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002694 (TyQ (MulOp (TyD DPR:$Vn),
2695 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002696 imm:$lane))))))]>;
2697class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2698 InstrItinClass itin, string OpcodeStr, string Dt,
2699 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002700 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002701 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002702 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002703 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002704 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002705 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002706 (TyQ (MulOp (TyD DPR:$Vn),
2707 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002708 imm:$lane))))))]>;
2709
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002710// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2711class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2712 InstrItinClass itin, string OpcodeStr, string Dt,
2713 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2714 SDNode OpNode>
2715 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002716 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2717 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2718 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2719 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2720 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002721
Bob Wilson5bafff32009-06-22 23:27:02 +00002722// Neon Long 3-argument intrinsic. The destination register is
2723// a quad-register and is also used as the first source operand register.
2724class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002725 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002726 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002727 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002728 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2729 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2730 [(set QPR:$Vd,
2731 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002732class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002733 string OpcodeStr, string Dt,
2734 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002735 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002736 (outs QPR:$Vd),
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002737 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002738 NVMulSLFrm, itin,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002739 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002740 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002741 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002742 (OpTy DPR:$Vn),
2743 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002744 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002745class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2746 InstrItinClass itin, string OpcodeStr, string Dt,
2747 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002748 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002749 (outs QPR:$Vd),
Jim Grosbache873d2a2011-10-18 17:16:30 +00002750 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002751 NVMulSLFrm, itin,
Jim Grosbache873d2a2011-10-18 17:16:30 +00002752 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002753 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002754 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002755 (OpTy DPR:$Vn),
2756 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002757 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002758
Bob Wilson5bafff32009-06-22 23:27:02 +00002759// Narrowing 3-register intrinsics.
2760class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002761 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002762 Intrinsic IntOp, bit Commutable>
2763 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002764 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2765 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2766 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002767 let isCommutable = Commutable;
2768}
2769
Bob Wilson04d6c282010-08-29 05:57:34 +00002770// Long 3-register operations.
2771class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2772 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002773 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2774 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002775 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2776 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2777 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002778 let isCommutable = Commutable;
2779}
2780class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2781 InstrItinClass itin, string OpcodeStr, string Dt,
2782 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002783 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002784 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2785 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002786 [(set QPR:$Vd,
2787 (TyQ (OpNode (TyD DPR:$Vn),
2788 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002789class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2790 InstrItinClass itin, string OpcodeStr, string Dt,
2791 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002792 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002793 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2794 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002795 [(set QPR:$Vd,
2796 (TyQ (OpNode (TyD DPR:$Vn),
2797 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002798
2799// Long 3-register operations with explicitly extended operands.
2800class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2801 InstrItinClass itin, string OpcodeStr, string Dt,
2802 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2803 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002804 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002805 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2806 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2807 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2808 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002809 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002810}
2811
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002812// Long 3-register intrinsics with explicit extend (VABDL).
2813class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2814 InstrItinClass itin, string OpcodeStr, string Dt,
2815 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2816 bit Commutable>
2817 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002818 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2819 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2820 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2821 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002822 let isCommutable = Commutable;
2823}
2824
Bob Wilson5bafff32009-06-22 23:27:02 +00002825// Long 3-register intrinsics.
2826class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002827 InstrItinClass itin, string OpcodeStr, string Dt,
2828 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002829 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002830 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2831 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2832 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002833 let isCommutable = Commutable;
2834}
David Goodwin658ea602009-09-25 18:38:29 +00002835class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002836 string OpcodeStr, string Dt,
2837 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002838 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002839 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2840 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002841 [(set (ResTy QPR:$Vd),
2842 (ResTy (IntOp (OpTy DPR:$Vn),
2843 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002844 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002845class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2846 InstrItinClass itin, string OpcodeStr, string Dt,
2847 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002848 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002849 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2850 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002851 [(set (ResTy QPR:$Vd),
2852 (ResTy (IntOp (OpTy DPR:$Vn),
2853 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002854 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002855
Bob Wilson04d6c282010-08-29 05:57:34 +00002856// Wide 3-register operations.
2857class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2858 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2859 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002860 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002861 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2862 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2863 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2864 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002865 let isCommutable = Commutable;
2866}
2867
2868// Pairwise long 2-register intrinsics, both double- and quad-register.
2869class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002870 bits<2> op17_16, bits<5> op11_7, bit op4,
2871 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002872 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002873 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2874 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2875 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002876class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002877 bits<2> op17_16, bits<5> op11_7, bit op4,
2878 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002879 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002880 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2881 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2882 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002883
2884// Pairwise long 2-register accumulate intrinsics,
2885// both double- and quad-register.
2886// The destination register is also used as the first source operand register.
2887class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002888 bits<2> op17_16, bits<5> op11_7, bit op4,
2889 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002890 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2891 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002892 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2893 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2894 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002895class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002896 bits<2> op17_16, bits<5> op11_7, bit op4,
2897 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002898 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2899 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002900 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2901 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2902 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002903
2904// Shift by immediate,
2905// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002906class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002907 Format f, InstrItinClass itin, Operand ImmTy,
2908 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002909 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002910 (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002911 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2912 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002913class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002914 Format f, InstrItinClass itin, Operand ImmTy,
2915 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002916 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002917 (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002918 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2919 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002920
Johnny Chen6c8648b2010-03-17 23:26:50 +00002921// Long shift by immediate.
2922class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2923 string OpcodeStr, string Dt,
Jim Grosbach4e413952011-12-07 00:02:17 +00002924 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Johnny Chen6c8648b2010-03-17 23:26:50 +00002925 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach4e413952011-12-07 00:02:17 +00002926 (outs QPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), N2RegVShLFrm,
Owen Andersonca6945e2010-12-01 00:28:25 +00002927 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2928 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002929 (i32 imm:$SIMM))))]>;
2930
Bob Wilson5bafff32009-06-22 23:27:02 +00002931// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002932class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002933 InstrItinClass itin, string OpcodeStr, string Dt,
Bill Wendlinga656b632011-03-01 01:00:59 +00002934 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002935 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Bill Wendlinga656b632011-03-01 01:00:59 +00002936 (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002937 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2938 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002939 (i32 imm:$SIMM))))]>;
2940
2941// Shift right by immediate and accumulate,
2942// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002943class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002944 Operand ImmTy, string OpcodeStr, string Dt,
2945 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002946 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002947 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002948 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2949 [(set DPR:$Vd, (Ty (add DPR:$src1,
2950 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002951class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002952 Operand ImmTy, string OpcodeStr, string Dt,
2953 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002954 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002955 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002956 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2957 [(set QPR:$Vd, (Ty (add QPR:$src1,
2958 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002959
2960// Shift by immediate and insert,
2961// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002962class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002963 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2964 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002965 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002966 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD,
Owen Anderson0745c382010-10-27 17:40:08 +00002967 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2968 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002969class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002970 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2971 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002972 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002973 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ,
Owen Anderson0745c382010-10-27 17:40:08 +00002974 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2975 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002976
2977// Convert, with fractional bits immediate,
2978// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002979class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002980 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002981 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002982 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002983 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2984 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2985 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002986class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002987 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002988 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002989 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002990 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2991 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2992 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002993
2994//===----------------------------------------------------------------------===//
2995// Multiclasses
2996//===----------------------------------------------------------------------===//
2997
Bob Wilson916ac5b2009-10-03 04:44:16 +00002998// Abbreviations used in multiclass suffixes:
2999// Q = quarter int (8 bit) elements
3000// H = half int (16 bit) elements
3001// S = single int (32 bit) elements
3002// D = double int (64 bit) elements
3003
Bob Wilson094dd802010-12-18 00:42:58 +00003004// Neon 2-register vector operations and intrinsics.
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003005
Bob Wilson094dd802010-12-18 00:42:58 +00003006// Neon 2-register comparisons.
3007// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00003008multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3009 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00003010 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003011 // 64-bit vector types.
3012 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003013 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003014 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00003015 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003016 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003017 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003018 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00003019 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003020 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003021 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003022 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00003023 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003024 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003025 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003026 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00003027 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003028 let Inst{10} = 1; // overwrite F = 1
3029 }
3030
3031 // 128-bit vector types.
3032 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003033 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003034 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00003035 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003036 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003037 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003038 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00003039 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003040 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003041 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003042 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00003043 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003044 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003045 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003046 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00003047 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003048 let Inst{10} = 1; // overwrite F = 1
3049 }
3050}
3051
Bob Wilson094dd802010-12-18 00:42:58 +00003052
3053// Neon 2-register vector intrinsics,
3054// element sizes of 8, 16 and 32 bits:
3055multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3056 bits<5> op11_7, bit op4,
3057 InstrItinClass itinD, InstrItinClass itinQ,
3058 string OpcodeStr, string Dt, Intrinsic IntOp> {
3059 // 64-bit vector types.
3060 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
3061 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
3062 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
3063 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
3064 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
3065 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
3066
3067 // 128-bit vector types.
3068 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
3069 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
3070 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
3071 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
3072 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
3073 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
3074}
3075
3076
3077// Neon Narrowing 2-register vector operations,
3078// source operand element sizes of 16, 32 and 64 bits:
3079multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3080 bits<5> op11_7, bit op6, bit op4,
3081 InstrItinClass itin, string OpcodeStr, string Dt,
3082 SDNode OpNode> {
3083 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
3084 itin, OpcodeStr, !strconcat(Dt, "16"),
3085 v8i8, v8i16, OpNode>;
3086 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
3087 itin, OpcodeStr, !strconcat(Dt, "32"),
3088 v4i16, v4i32, OpNode>;
3089 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
3090 itin, OpcodeStr, !strconcat(Dt, "64"),
3091 v2i32, v2i64, OpNode>;
3092}
3093
3094// Neon Narrowing 2-register vector intrinsics,
3095// source operand element sizes of 16, 32 and 64 bits:
3096multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3097 bits<5> op11_7, bit op6, bit op4,
3098 InstrItinClass itin, string OpcodeStr, string Dt,
3099 Intrinsic IntOp> {
3100 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
3101 itin, OpcodeStr, !strconcat(Dt, "16"),
3102 v8i8, v8i16, IntOp>;
3103 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
3104 itin, OpcodeStr, !strconcat(Dt, "32"),
3105 v4i16, v4i32, IntOp>;
3106 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
3107 itin, OpcodeStr, !strconcat(Dt, "64"),
3108 v2i32, v2i64, IntOp>;
3109}
3110
3111
3112// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
3113// source operand element sizes of 16, 32 and 64 bits:
3114multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
3115 string OpcodeStr, string Dt, SDNode OpNode> {
3116 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
3117 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
3118 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
3119 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
3120 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
3121 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
3122}
3123
3124
Bob Wilson5bafff32009-06-22 23:27:02 +00003125// Neon 3-register vector operations.
3126
3127// First with only element sizes of 8, 16 and 32 bits:
3128multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00003129 InstrItinClass itinD16, InstrItinClass itinD32,
3130 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003131 string OpcodeStr, string Dt,
3132 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003133 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003134 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003135 OpcodeStr, !strconcat(Dt, "8"),
3136 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003137 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003138 OpcodeStr, !strconcat(Dt, "16"),
3139 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003140 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003141 OpcodeStr, !strconcat(Dt, "32"),
3142 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003143
3144 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00003145 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003146 OpcodeStr, !strconcat(Dt, "8"),
3147 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003148 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003149 OpcodeStr, !strconcat(Dt, "16"),
3150 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003151 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003152 OpcodeStr, !strconcat(Dt, "32"),
3153 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003154}
3155
Jim Grosbach45755a72011-12-05 20:09:44 +00003156multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, SDNode ShOp> {
Jim Grosbach422faab2011-12-05 20:12:26 +00003157 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, "i16", v4i16, ShOp>;
3158 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, "i32", v2i32, ShOp>;
Jim Grosbach45755a72011-12-05 20:09:44 +00003159 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, "i16", v8i16, v4i16, ShOp>;
Jim Grosbach422faab2011-12-05 20:12:26 +00003160 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, "i32",
Evan Chengac0869d2009-11-21 06:21:52 +00003161 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003162}
3163
Bob Wilson5bafff32009-06-22 23:27:02 +00003164// ....then also with element size 64 bits:
3165multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00003166 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003167 string OpcodeStr, string Dt,
3168 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00003169 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003170 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00003171 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00003172 OpcodeStr, !strconcat(Dt, "64"),
3173 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003174 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003175 OpcodeStr, !strconcat(Dt, "64"),
3176 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003177}
3178
3179
Bob Wilson5bafff32009-06-22 23:27:02 +00003180// Neon 3-register vector intrinsics.
3181
3182// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003183multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003184 InstrItinClass itinD16, InstrItinClass itinD32,
3185 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003186 string OpcodeStr, string Dt,
3187 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003188 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003189 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003190 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003191 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003192 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003193 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003194 v2i32, v2i32, IntOp, Commutable>;
3195
3196 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003197 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003198 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003199 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003200 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003201 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003202 v4i32, v4i32, IntOp, Commutable>;
3203}
Owen Anderson3557d002010-10-26 20:56:57 +00003204multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3205 InstrItinClass itinD16, InstrItinClass itinD32,
3206 InstrItinClass itinQ16, InstrItinClass itinQ32,
3207 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003208 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003209 // 64-bit vector types.
3210 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
3211 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00003212 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003213 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
3214 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00003215 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003216
3217 // 128-bit vector types.
3218 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
3219 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00003220 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003221 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
3222 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00003223 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003224}
Bob Wilson5bafff32009-06-22 23:27:02 +00003225
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003226multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003227 InstrItinClass itinD16, InstrItinClass itinD32,
3228 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003229 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00003230 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003231 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003232 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003233 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003234 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003235 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003236 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003237 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003238}
3239
Bob Wilson5bafff32009-06-22 23:27:02 +00003240// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003241multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003242 InstrItinClass itinD16, InstrItinClass itinD32,
3243 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003244 string OpcodeStr, string Dt,
3245 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003246 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003247 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003248 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003249 OpcodeStr, !strconcat(Dt, "8"),
3250 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003251 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003252 OpcodeStr, !strconcat(Dt, "8"),
3253 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003254}
Owen Anderson3557d002010-10-26 20:56:57 +00003255multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3256 InstrItinClass itinD16, InstrItinClass itinD32,
3257 InstrItinClass itinQ16, InstrItinClass itinQ32,
3258 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003259 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00003260 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00003261 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003262 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
3263 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00003264 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003265 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
3266 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00003267 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003268}
3269
Bob Wilson5bafff32009-06-22 23:27:02 +00003270
3271// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003272multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003273 InstrItinClass itinD16, InstrItinClass itinD32,
3274 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003275 string OpcodeStr, string Dt,
3276 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003277 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003278 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003279 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003280 OpcodeStr, !strconcat(Dt, "64"),
3281 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003282 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003283 OpcodeStr, !strconcat(Dt, "64"),
3284 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003285}
Owen Anderson3557d002010-10-26 20:56:57 +00003286multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3287 InstrItinClass itinD16, InstrItinClass itinD32,
3288 InstrItinClass itinQ16, InstrItinClass itinQ32,
3289 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003290 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00003291 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00003292 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003293 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
3294 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00003295 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003296 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
3297 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00003298 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003299}
Bob Wilson5bafff32009-06-22 23:27:02 +00003300
Bob Wilson5bafff32009-06-22 23:27:02 +00003301// Neon Narrowing 3-register vector intrinsics,
3302// source operand element sizes of 16, 32 and 64 bits:
3303multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003304 string OpcodeStr, string Dt,
3305 Intrinsic IntOp, bit Commutable = 0> {
3306 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
3307 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003308 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00003309 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
3310 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003311 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00003312 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
3313 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003314 v2i32, v2i64, IntOp, Commutable>;
3315}
3316
3317
Bob Wilson04d6c282010-08-29 05:57:34 +00003318// Neon Long 3-register vector operations.
3319
3320multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3321 InstrItinClass itin16, InstrItinClass itin32,
3322 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003323 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00003324 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
3325 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003326 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003327 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003328 OpcodeStr, !strconcat(Dt, "16"),
3329 v4i32, v4i16, OpNode, Commutable>;
3330 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
3331 OpcodeStr, !strconcat(Dt, "32"),
3332 v2i64, v2i32, OpNode, Commutable>;
3333}
3334
3335multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
3336 InstrItinClass itin, string OpcodeStr, string Dt,
3337 SDNode OpNode> {
3338 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
3339 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
3340 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
3341 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
3342}
3343
3344multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3345 InstrItinClass itin16, InstrItinClass itin32,
3346 string OpcodeStr, string Dt,
3347 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3348 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
3349 OpcodeStr, !strconcat(Dt, "8"),
3350 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003351 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003352 OpcodeStr, !strconcat(Dt, "16"),
3353 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3354 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
3355 OpcodeStr, !strconcat(Dt, "32"),
3356 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00003357}
3358
Bob Wilson5bafff32009-06-22 23:27:02 +00003359// Neon Long 3-register vector intrinsics.
3360
3361// First with only element sizes of 16 and 32 bits:
3362multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003363 InstrItinClass itin16, InstrItinClass itin32,
3364 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003365 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003366 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003367 OpcodeStr, !strconcat(Dt, "16"),
3368 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003369 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003370 OpcodeStr, !strconcat(Dt, "32"),
3371 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003372}
3373
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003374multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003375 InstrItinClass itin, string OpcodeStr, string Dt,
3376 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003377 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003378 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003379 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003380 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003381}
3382
Bob Wilson5bafff32009-06-22 23:27:02 +00003383// ....then also with element size of 8 bits:
3384multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003385 InstrItinClass itin16, InstrItinClass itin32,
3386 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003387 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003388 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00003389 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003390 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003391 OpcodeStr, !strconcat(Dt, "8"),
3392 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003393}
3394
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003395// ....with explicit extend (VABDL).
3396multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3397 InstrItinClass itin, string OpcodeStr, string Dt,
3398 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
3399 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
3400 OpcodeStr, !strconcat(Dt, "8"),
3401 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003402 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003403 OpcodeStr, !strconcat(Dt, "16"),
3404 v4i32, v4i16, IntOp, ExtOp, Commutable>;
3405 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
3406 OpcodeStr, !strconcat(Dt, "32"),
3407 v2i64, v2i32, IntOp, ExtOp, Commutable>;
3408}
3409
Bob Wilson5bafff32009-06-22 23:27:02 +00003410
3411// Neon Wide 3-register vector intrinsics,
3412// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00003413multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3414 string OpcodeStr, string Dt,
3415 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3416 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
3417 OpcodeStr, !strconcat(Dt, "8"),
3418 v8i16, v8i8, OpNode, ExtOp, Commutable>;
3419 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
3420 OpcodeStr, !strconcat(Dt, "16"),
3421 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3422 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
3423 OpcodeStr, !strconcat(Dt, "32"),
3424 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003425}
3426
3427
3428// Neon Multiply-Op vector operations,
3429// element sizes of 8, 16 and 32 bits:
3430multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00003431 InstrItinClass itinD16, InstrItinClass itinD32,
3432 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003433 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003434 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003435 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003436 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003437 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003438 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003439 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003440 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003441
3442 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003443 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003444 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003445 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003446 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003447 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003448 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003449}
3450
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003451multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003452 InstrItinClass itinD16, InstrItinClass itinD32,
3453 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003454 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003455 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003456 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003457 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003458 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003459 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003460 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
3461 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003462 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003463 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
3464 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003465}
Bob Wilson5bafff32009-06-22 23:27:02 +00003466
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003467// Neon Intrinsic-Op vector operations,
3468// element sizes of 8, 16 and 32 bits:
3469multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3470 InstrItinClass itinD, InstrItinClass itinQ,
3471 string OpcodeStr, string Dt, Intrinsic IntOp,
3472 SDNode OpNode> {
3473 // 64-bit vector types.
3474 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
3475 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
3476 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
3477 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
3478 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
3479 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
3480
3481 // 128-bit vector types.
3482 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
3483 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
3484 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
3485 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
3486 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
3487 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
3488}
3489
Bob Wilson5bafff32009-06-22 23:27:02 +00003490// Neon 3-argument intrinsics,
3491// element sizes of 8, 16 and 32 bits:
3492multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003493 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003494 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003495 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003496 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003497 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003498 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003499 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003500 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003501 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003502
3503 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003504 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003505 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003506 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003507 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003508 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003509 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003510}
3511
3512
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003513// Neon Long Multiply-Op vector operations,
3514// element sizes of 8, 16 and 32 bits:
3515multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3516 InstrItinClass itin16, InstrItinClass itin32,
3517 string OpcodeStr, string Dt, SDNode MulOp,
3518 SDNode OpNode> {
3519 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
3520 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
3521 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
3522 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
3523 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
3524 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3525}
3526
3527multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
3528 string Dt, SDNode MulOp, SDNode OpNode> {
3529 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
3530 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
3531 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
3532 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3533}
3534
3535
Bob Wilson5bafff32009-06-22 23:27:02 +00003536// Neon Long 3-argument intrinsics.
3537
3538// First with only element sizes of 16 and 32 bits:
3539multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003540 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003541 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00003542 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003543 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00003544 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003545 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003546}
3547
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003548multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003549 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003550 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00003551 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003552 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003553 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003554}
3555
Bob Wilson5bafff32009-06-22 23:27:02 +00003556// ....then also with element size of 8 bits:
3557multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003558 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003559 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00003560 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
3561 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003562 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003563}
3564
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003565// ....with explicit extend (VABAL).
3566multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3567 InstrItinClass itin, string OpcodeStr, string Dt,
3568 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
3569 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
3570 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
3571 IntOp, ExtOp, OpNode>;
3572 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
3573 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
3574 IntOp, ExtOp, OpNode>;
3575 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
3576 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
3577 IntOp, ExtOp, OpNode>;
3578}
3579
Bob Wilson5bafff32009-06-22 23:27:02 +00003580
Bob Wilson5bafff32009-06-22 23:27:02 +00003581// Neon Pairwise long 2-register intrinsics,
3582// element sizes of 8, 16 and 32 bits:
3583multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3584 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003585 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003586 // 64-bit vector types.
3587 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003588 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003589 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003590 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003591 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003592 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003593
3594 // 128-bit vector types.
3595 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003596 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003597 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003598 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003599 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003600 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003601}
3602
3603
3604// Neon Pairwise long 2-register accumulate intrinsics,
3605// element sizes of 8, 16 and 32 bits:
3606multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3607 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003608 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003609 // 64-bit vector types.
3610 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003611 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003612 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003613 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003614 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003615 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003616
3617 // 128-bit vector types.
3618 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003619 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003620 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003621 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003622 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003623 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003624}
3625
3626
3627// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003628// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003629// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling7c6b6082011-03-08 23:48:09 +00003630multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3631 InstrItinClass itin, string OpcodeStr, string Dt,
3632 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003633 // 64-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003634 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003635 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003636 let Inst{21-19} = 0b001; // imm6 = 001xxx
3637 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003638 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003639 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003640 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3641 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003642 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003643 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003644 let Inst{21} = 0b1; // imm6 = 1xxxxx
3645 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003646 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003647 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003648 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003649
3650 // 128-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003651 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003652 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003653 let Inst{21-19} = 0b001; // imm6 = 001xxx
3654 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003655 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003656 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003657 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3658 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003659 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003660 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003661 let Inst{21} = 0b1; // imm6 = 1xxxxx
3662 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003663 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
3664 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
3665 // imm6 = xxxxxx
3666}
3667multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3668 InstrItinClass itin, string OpcodeStr, string Dt,
3669 SDNode OpNode> {
3670 // 64-bit vector types.
3671 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3672 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
3673 let Inst{21-19} = 0b001; // imm6 = 001xxx
3674 }
3675 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3676 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
3677 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3678 }
3679 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3680 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
3681 let Inst{21} = 0b1; // imm6 = 1xxxxx
3682 }
3683 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
3684 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
3685 // imm6 = xxxxxx
3686
3687 // 128-bit vector types.
3688 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3689 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
3690 let Inst{21-19} = 0b001; // imm6 = 001xxx
3691 }
3692 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3693 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
3694 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3695 }
3696 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3697 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
3698 let Inst{21} = 0b1; // imm6 = 1xxxxx
3699 }
3700 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003701 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003702 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003703}
3704
Bob Wilson5bafff32009-06-22 23:27:02 +00003705// Neon Shift-Accumulate vector operations,
3706// element sizes of 8, 16, 32 and 64 bits:
3707multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003708 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003709 // 64-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003710 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003711 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003712 let Inst{21-19} = 0b001; // imm6 = 001xxx
3713 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003714 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003715 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003716 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3717 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003718 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003719 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003720 let Inst{21} = 0b1; // imm6 = 1xxxxx
3721 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003722 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003723 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003724 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003725
3726 // 128-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003727 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003728 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003729 let Inst{21-19} = 0b001; // imm6 = 001xxx
3730 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003731 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003732 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003733 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3734 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003735 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003736 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003737 let Inst{21} = 0b1; // imm6 = 1xxxxx
3738 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003739 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003740 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003741 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003742}
3743
Bob Wilson5bafff32009-06-22 23:27:02 +00003744// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003745// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003746// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling620d0cc2011-03-09 00:33:17 +00003747multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3748 string OpcodeStr> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003749 // 64-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003750 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3751 N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003752 let Inst{21-19} = 0b001; // imm6 = 001xxx
3753 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003754 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3755 N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003756 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3757 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003758 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3759 N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003760 let Inst{21} = 0b1; // imm6 = 1xxxxx
3761 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003762 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm,
3763 N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>;
Bob Wilson507df402009-10-21 02:15:46 +00003764 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003765
3766 // 128-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003767 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3768 N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003769 let Inst{21-19} = 0b001; // imm6 = 001xxx
3770 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003771 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3772 N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003773 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3774 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003775 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3776 N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003777 let Inst{21} = 0b1; // imm6 = 1xxxxx
3778 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003779 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm,
3780 N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>;
3781 // imm6 = xxxxxx
3782}
3783multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3784 string OpcodeStr> {
3785 // 64-bit vector types.
3786 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3787 N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> {
3788 let Inst{21-19} = 0b001; // imm6 = 001xxx
3789 }
3790 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3791 N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> {
3792 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3793 }
3794 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3795 N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> {
3796 let Inst{21} = 0b1; // imm6 = 1xxxxx
3797 }
3798 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3799 N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>;
3800 // imm6 = xxxxxx
3801
3802 // 128-bit vector types.
3803 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3804 N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> {
3805 let Inst{21-19} = 0b001; // imm6 = 001xxx
3806 }
3807 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3808 N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> {
3809 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3810 }
3811 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3812 N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> {
3813 let Inst{21} = 0b1; // imm6 = 1xxxxx
3814 }
3815 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3816 N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>;
Bob Wilson507df402009-10-21 02:15:46 +00003817 // imm6 = xxxxxx
3818}
3819
3820// Neon Shift Long operations,
3821// element sizes of 8, 16, 32 bits:
3822multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003823 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003824 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003825 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, imm1_7, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003826 let Inst{21-19} = 0b001; // imm6 = 001xxx
3827 }
3828 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003829 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, imm1_15, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003830 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3831 }
3832 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003833 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, imm1_31, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003834 let Inst{21} = 0b1; // imm6 = 1xxxxx
3835 }
3836}
3837
3838// Neon Shift Narrow operations,
3839// element sizes of 16, 32, 64 bits:
3840multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003841 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003842 SDNode OpNode> {
3843 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003844 OpcodeStr, !strconcat(Dt, "16"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003845 v8i8, v8i16, shr_imm8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003846 let Inst{21-19} = 0b001; // imm6 = 001xxx
3847 }
3848 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003849 OpcodeStr, !strconcat(Dt, "32"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003850 v4i16, v4i32, shr_imm16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003851 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3852 }
3853 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003854 OpcodeStr, !strconcat(Dt, "64"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003855 v2i32, v2i64, shr_imm32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003856 let Inst{21} = 0b1; // imm6 = 1xxxxx
3857 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003858}
3859
3860//===----------------------------------------------------------------------===//
3861// Instruction Definitions.
3862//===----------------------------------------------------------------------===//
3863
3864// Vector Add Operations.
3865
3866// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003867defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003868 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003869def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003870 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003871def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003872 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003873// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003874defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3875 "vaddl", "s", add, sext, 1>;
3876defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3877 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003878// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003879defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3880defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003881// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003882defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3883 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3884 "vhadd", "s", int_arm_neon_vhadds, 1>;
3885defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3886 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3887 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003888// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003889defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3890 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3891 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3892defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3893 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3894 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003895// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003896defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3897 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3898 "vqadd", "s", int_arm_neon_vqadds, 1>;
3899defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3900 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3901 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003902// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003903defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3904 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003905// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003906defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3907 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003908
3909// Vector Multiply Operations.
3910
3911// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003912defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003913 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003914def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3915 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3916def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3917 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003918def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003919 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003920def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003921 v4f32, v4f32, fmul, 1>;
Jim Grosbach45755a72011-12-05 20:09:44 +00003922defm VMULsl : N3VSL_HS<0b1000, "vmul", mul>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00003923def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3924def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3925 v2f32, fmul>;
3926
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003927def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3928 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3929 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3930 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003931 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003932 (SubReg_i16_lane imm:$lane)))>;
3933def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3934 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3935 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3936 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003937 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003938 (SubReg_i32_lane imm:$lane)))>;
3939def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3940 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3941 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3942 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003943 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003944 (SubReg_i32_lane imm:$lane)))>;
3945
Bob Wilson5bafff32009-06-22 23:27:02 +00003946// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003947defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003948 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003949 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003950defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3951 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003952 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003953def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003954 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3955 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003956 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3957 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003958 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003959 (SubReg_i16_lane imm:$lane)))>;
3960def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003961 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3962 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003963 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3964 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003965 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003966 (SubReg_i32_lane imm:$lane)))>;
3967
Bob Wilson5bafff32009-06-22 23:27:02 +00003968// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003969defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3970 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003971 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003972defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3973 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003974 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003975def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003976 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3977 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003978 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3979 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003980 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003981 (SubReg_i16_lane imm:$lane)))>;
3982def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003983 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3984 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003985 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3986 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003987 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003988 (SubReg_i32_lane imm:$lane)))>;
3989
Bob Wilson5bafff32009-06-22 23:27:02 +00003990// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003991defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3992 "vmull", "s", NEONvmulls, 1>;
3993defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3994 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003995def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003996 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003997defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3998defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003999
Bob Wilson5bafff32009-06-22 23:27:02 +00004000// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00004001defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
4002 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
4003defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
4004 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004005
4006// Vector Multiply-Accumulate and Multiply-Subtract Operations.
4007
4008// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00004009defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00004010 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
4011def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004012 v2f32, fmul_su, fadd_mlx>,
Sebastian Pop74bebde2012-03-05 17:39:52 +00004013 Requires<[HasNEON, UseFPVMLx, NoNEON2]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004014def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004015 v4f32, fmul_su, fadd_mlx>,
Sebastian Pop74bebde2012-03-05 17:39:52 +00004016 Requires<[HasNEON, UseFPVMLx, NoNEON2]>;
David Goodwin658ea602009-09-25 18:38:29 +00004017defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00004018 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
4019def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004020 v2f32, fmul_su, fadd_mlx>,
4021 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004022def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004023 v4f32, v2f32, fmul_su, fadd_mlx>,
4024 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004025
4026def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004027 (mul (v8i16 QPR:$src2),
4028 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
4029 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004030 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004031 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004032 (SubReg_i16_lane imm:$lane)))>;
4033
4034def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004035 (mul (v4i32 QPR:$src2),
4036 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
4037 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004038 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004039 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004040 (SubReg_i32_lane imm:$lane)))>;
4041
Evan Cheng48575f62010-12-05 22:04:16 +00004042def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
4043 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004044 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004045 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
4046 (v4f32 QPR:$src2),
4047 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004048 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00004049 (SubReg_i32_lane imm:$lane)))>,
4050 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004051
Bob Wilson5bafff32009-06-22 23:27:02 +00004052// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004053defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
4054 "vmlal", "s", NEONvmulls, add>;
4055defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
4056 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004057
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004058defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
4059defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004060
Bob Wilson5bafff32009-06-22 23:27:02 +00004061// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00004062defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00004063 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00004064defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004065
Bob Wilson5bafff32009-06-22 23:27:02 +00004066// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00004067defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00004068 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
4069def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004070 v2f32, fmul_su, fsub_mlx>,
Sebastian Pop74bebde2012-03-05 17:39:52 +00004071 Requires<[HasNEON, UseFPVMLx, NoNEON2]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004072def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004073 v4f32, fmul_su, fsub_mlx>,
Sebastian Pop74bebde2012-03-05 17:39:52 +00004074 Requires<[HasNEON, UseFPVMLx, NoNEON2]>;
David Goodwin658ea602009-09-25 18:38:29 +00004075defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00004076 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
4077def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004078 v2f32, fmul_su, fsub_mlx>,
4079 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004080def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004081 v4f32, v2f32, fmul_su, fsub_mlx>,
4082 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004083
4084def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004085 (mul (v8i16 QPR:$src2),
4086 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
4087 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004088 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004089 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004090 (SubReg_i16_lane imm:$lane)))>;
4091
4092def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004093 (mul (v4i32 QPR:$src2),
4094 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
4095 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004096 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004097 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004098 (SubReg_i32_lane imm:$lane)))>;
4099
Evan Cheng48575f62010-12-05 22:04:16 +00004100def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
4101 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004102 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
4103 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004104 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004105 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00004106 (SubReg_i32_lane imm:$lane)))>,
4107 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004108
Bob Wilson5bafff32009-06-22 23:27:02 +00004109// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004110defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
4111 "vmlsl", "s", NEONvmulls, sub>;
4112defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
4113 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004114
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004115defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
4116defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004117
Bob Wilson5bafff32009-06-22 23:27:02 +00004118// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00004119defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00004120 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00004121defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004122
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00004123
4124// Fused Vector Multiply-Accumulate and Fused Multiply-Subtract Operations.
4125def VFMAfd : N3VDMulOp<0, 0, 0b00, 0b1100, 1, IIC_VFMACD, "vfma", "f32",
4126 v2f32, fmul_su, fadd_mlx>,
Sebastian Pop74bebde2012-03-05 17:39:52 +00004127 Requires<[HasNEON2,FPContractions]>;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00004128
4129def VFMAfq : N3VQMulOp<0, 0, 0b00, 0b1100, 1, IIC_VFMACQ, "vfma", "f32",
4130 v4f32, fmul_su, fadd_mlx>,
Sebastian Pop74bebde2012-03-05 17:39:52 +00004131 Requires<[HasNEON2,FPContractions]>;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00004132
4133// Fused Vector Multiply Subtract (floating-point)
4134def VFMSfd : N3VDMulOp<0, 0, 0b10, 0b1100, 1, IIC_VFMACD, "vfms", "f32",
4135 v2f32, fmul_su, fsub_mlx>,
Sebastian Pop74bebde2012-03-05 17:39:52 +00004136 Requires<[HasNEON2,FPContractions]>;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00004137def VFMSfq : N3VQMulOp<0, 0, 0b10, 0b1100, 1, IIC_VFMACQ, "vfms", "f32",
4138 v4f32, fmul_su, fsub_mlx>,
Sebastian Pop74bebde2012-03-05 17:39:52 +00004139 Requires<[HasNEON2,FPContractions]>;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00004140
Bob Wilson5bafff32009-06-22 23:27:02 +00004141// Vector Subtract Operations.
4142
4143// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00004144defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00004145 "vsub", "i", sub, 0>;
4146def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00004147 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004148def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00004149 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004150// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004151defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
4152 "vsubl", "s", sub, sext, 0>;
4153defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
4154 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004155// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00004156defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
4157defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004158// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004159defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004160 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004161 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004162defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004163 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004164 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004165// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004166defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004167 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004168 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004169defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004170 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004171 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004172// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00004173defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
4174 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004175// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00004176defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
4177 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004178
4179// Vector Comparisons.
4180
4181// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004182defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4183 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00004184def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004185 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00004186def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004187 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00004188
Johnny Chen363ac582010-02-23 01:42:58 +00004189defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00004190 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00004191
Bob Wilson5bafff32009-06-22 23:27:02 +00004192// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004193defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4194 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004195defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004196 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00004197def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
4198 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004199def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004200 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00004201
Johnny Chen363ac582010-02-23 01:42:58 +00004202defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004203 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00004204defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004205 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00004206
Bob Wilson5bafff32009-06-22 23:27:02 +00004207// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004208defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4209 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
4210defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4211 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004212def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004213 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004214def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004215 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00004216
Johnny Chen363ac582010-02-23 01:42:58 +00004217defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004218 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00004219defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004220 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00004221
Bob Wilson5bafff32009-06-22 23:27:02 +00004222// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004223def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
4224 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
4225def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
4226 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004227// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004228def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
4229 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
4230def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
4231 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004232// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004233defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00004234 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004235
4236// Vector Bitwise Operations.
4237
Bob Wilsoncba270d2010-07-13 21:16:48 +00004238def vnotd : PatFrag<(ops node:$in),
4239 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
4240def vnotq : PatFrag<(ops node:$in),
4241 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00004242
4243
Bob Wilson5bafff32009-06-22 23:27:02 +00004244// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00004245def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
4246 v2i32, v2i32, and, 1>;
4247def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
4248 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004249
4250// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00004251def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
4252 v2i32, v2i32, xor, 1>;
4253def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
4254 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004255
4256// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00004257def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
4258 v2i32, v2i32, or, 1>;
4259def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
4260 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004261
Owen Andersond9668172010-11-03 22:44:51 +00004262def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004263 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004264 IIC_VMOVImm,
4265 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
4266 [(set DPR:$Vd,
4267 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
4268 let Inst{9} = SIMM{9};
4269}
4270
Owen Anderson080c0922010-11-05 19:27:46 +00004271def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004272 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004273 IIC_VMOVImm,
4274 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
4275 [(set DPR:$Vd,
4276 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00004277 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00004278}
4279
4280def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004281 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004282 IIC_VMOVImm,
4283 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
4284 [(set QPR:$Vd,
4285 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
4286 let Inst{9} = SIMM{9};
4287}
4288
Owen Anderson080c0922010-11-05 19:27:46 +00004289def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004290 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004291 IIC_VMOVImm,
4292 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
4293 [(set QPR:$Vd,
4294 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00004295 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00004296}
4297
4298
Bob Wilson5bafff32009-06-22 23:27:02 +00004299// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Andersonca6945e2010-12-01 00:28:25 +00004300def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4301 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
4302 "vbic", "$Vd, $Vn, $Vm", "",
4303 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
4304 (vnotd DPR:$Vm))))]>;
4305def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4306 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
4307 "vbic", "$Vd, $Vn, $Vm", "",
4308 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
4309 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004310
Owen Anderson080c0922010-11-05 19:27:46 +00004311def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004312 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004313 IIC_VMOVImm,
4314 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
4315 [(set DPR:$Vd,
4316 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
4317 let Inst{9} = SIMM{9};
4318}
4319
4320def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004321 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004322 IIC_VMOVImm,
4323 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
4324 [(set DPR:$Vd,
4325 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
4326 let Inst{10-9} = SIMM{10-9};
4327}
4328
4329def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004330 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004331 IIC_VMOVImm,
4332 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
4333 [(set QPR:$Vd,
4334 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
4335 let Inst{9} = SIMM{9};
4336}
4337
4338def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004339 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004340 IIC_VMOVImm,
4341 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
4342 [(set QPR:$Vd,
4343 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
4344 let Inst{10-9} = SIMM{10-9};
4345}
4346
Bob Wilson5bafff32009-06-22 23:27:02 +00004347// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00004348def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
4349 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
4350 "vorn", "$Vd, $Vn, $Vm", "",
4351 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
4352 (vnotd DPR:$Vm))))]>;
4353def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
4354 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
4355 "vorn", "$Vd, $Vn, $Vm", "",
4356 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
4357 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004358
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004359// VMVN : Vector Bitwise NOT (Immediate)
4360
4361let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00004362
Owen Andersonca6945e2010-12-01 00:28:25 +00004363def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004364 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004365 "vmvn", "i16", "$Vd, $SIMM", "",
4366 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004367 let Inst{9} = SIMM{9};
4368}
4369
Owen Andersonca6945e2010-12-01 00:28:25 +00004370def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004371 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004372 "vmvn", "i16", "$Vd, $SIMM", "",
4373 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004374 let Inst{9} = SIMM{9};
4375}
4376
Owen Andersonca6945e2010-12-01 00:28:25 +00004377def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004378 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004379 "vmvn", "i32", "$Vd, $SIMM", "",
4380 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004381 let Inst{11-8} = SIMM{11-8};
4382}
4383
Owen Andersonca6945e2010-12-01 00:28:25 +00004384def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004385 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004386 "vmvn", "i32", "$Vd, $SIMM", "",
4387 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004388 let Inst{11-8} = SIMM{11-8};
4389}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004390}
4391
Bob Wilson5bafff32009-06-22 23:27:02 +00004392// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00004393def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004394 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
4395 "vmvn", "$Vd, $Vm", "",
4396 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004397def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004398 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
4399 "vmvn", "$Vd, $Vm", "",
4400 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00004401def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
4402def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004403
4404// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00004405def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4406 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004407 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00004408 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004409 [(set DPR:$Vd,
4410 (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004411
4412def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd),
4413 (and DPR:$Vm, (vnotd DPR:$Vd)))),
4414 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>;
4415
Owen Anderson4110b432010-10-25 20:13:13 +00004416def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4417 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004418 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00004419 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004420 [(set QPR:$Vd,
4421 (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004422
4423def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd),
4424 (and QPR:$Vm, (vnotq QPR:$Vd)))),
4425 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004426
4427// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00004428// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004429// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004430def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004431 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004432 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004433 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004434 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004435def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004436 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004437 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004438 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004439 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004440
Bob Wilson5bafff32009-06-22 23:27:02 +00004441// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00004442// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004443// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004444def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004445 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004446 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004447 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004448 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004449def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004450 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004451 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004452 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004453 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004454
4455// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00004456// for equivalent operations with different register constraints; it just
4457// inserts copies.
4458
4459// Vector Absolute Differences.
4460
4461// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004462defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004463 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004464 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004465defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004466 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004467 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004468def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004469 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004470def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004471 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004472
4473// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004474defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
4475 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
4476defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
4477 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004478
4479// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004480defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4481 "vaba", "s", int_arm_neon_vabds, add>;
4482defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4483 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004484
4485// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004486defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
4487 "vabal", "s", int_arm_neon_vabds, zext, add>;
4488defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
4489 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004490
4491// Vector Maximum and Minimum.
4492
4493// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004494defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004495 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004496 "vmax", "s", int_arm_neon_vmaxs, 1>;
4497defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004498 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004499 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004500def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
4501 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004502 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004503def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4504 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004505 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
4506
4507// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004508defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
4509 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4510 "vmin", "s", int_arm_neon_vmins, 1>;
4511defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
4512 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4513 "vmin", "u", int_arm_neon_vminu, 1>;
4514def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
4515 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004516 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004517def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4518 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004519 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004520
4521// Vector Pairwise Operations.
4522
4523// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004524def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4525 "vpadd", "i8",
4526 v8i8, v8i8, int_arm_neon_vpadd, 0>;
4527def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4528 "vpadd", "i16",
4529 v4i16, v4i16, int_arm_neon_vpadd, 0>;
4530def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4531 "vpadd", "i32",
4532 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004533def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00004534 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004535 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004536
4537// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00004538defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004539 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00004540defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004541 int_arm_neon_vpaddlu>;
4542
4543// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00004544defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004545 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00004546defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004547 int_arm_neon_vpadalu>;
4548
4549// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004550def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004551 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004552def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004553 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004554def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004555 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004556def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004557 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004558def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004559 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004560def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004561 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004562def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004563 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004564
4565// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004566def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004567 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004568def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004569 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004570def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004571 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004572def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004573 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004574def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004575 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004576def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004577 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004578def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004579 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004580
4581// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
4582
4583// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004584def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004585 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004586 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004587def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004588 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004589 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004590def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004591 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004592 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004593def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004594 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004595 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004596
4597// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004598def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004599 IIC_VRECSD, "vrecps", "f32",
4600 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004601def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004602 IIC_VRECSQ, "vrecps", "f32",
4603 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004604
4605// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00004606def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004607 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004608 v2i32, v2i32, int_arm_neon_vrsqrte>;
4609def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004610 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004611 v4i32, v4i32, int_arm_neon_vrsqrte>;
4612def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004613 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004614 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004615def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004616 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004617 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004618
4619// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004620def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004621 IIC_VRECSD, "vrsqrts", "f32",
4622 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004623def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004624 IIC_VRECSQ, "vrsqrts", "f32",
4625 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004626
4627// Vector Shifts.
4628
4629// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00004630defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004631 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004632 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00004633defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004634 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004635 "vshl", "u", int_arm_neon_vshiftu>;
Bill Wendling7c6b6082011-03-08 23:48:09 +00004636
Bob Wilson5bafff32009-06-22 23:27:02 +00004637// VSHL : Vector Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004638defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
4639
Bob Wilson5bafff32009-06-22 23:27:02 +00004640// VSHR : Vector Shift Right (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004641defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s",NEONvshrs>;
4642defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u",NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004643
4644// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00004645defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
4646defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004647
4648// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00004649class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00004650 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Jim Grosbach4e413952011-12-07 00:02:17 +00004651 ValueType OpTy, Operand ImmTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00004652 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
Jim Grosbach4e413952011-12-07 00:02:17 +00004653 ResTy, OpTy, ImmTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00004654 let Inst{21-16} = op21_16;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004655 let DecoderMethod = "DecodeVSHLMaxInstruction";
Bob Wilson507df402009-10-21 02:15:46 +00004656}
Evan Chengf81bf152009-11-23 21:57:23 +00004657def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004658 v8i16, v8i8, imm8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004659def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004660 v4i32, v4i16, imm16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004661def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004662 v2i64, v2i32, imm32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004663
4664// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00004665defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00004666 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004667
4668// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00004669defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004670 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004671 "vrshl", "s", int_arm_neon_vrshifts>;
4672defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004673 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004674 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004675// VRSHR : Vector Rounding Shift Right
Bill Wendling7c6b6082011-03-08 23:48:09 +00004676defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s",NEONvrshrs>;
4677defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u",NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004678
4679// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004680defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00004681 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004682
4683// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004684defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004685 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004686 "vqshl", "s", int_arm_neon_vqshifts>;
4687defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004688 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004689 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004690// VQSHL : Vector Saturating Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004691defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>;
4692defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>;
4693
Bob Wilson5bafff32009-06-22 23:27:02 +00004694// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004695defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004696
4697// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004698defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004699 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004700defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004701 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004702
4703// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004704defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004705 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004706
4707// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004708defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004709 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004710 "vqrshl", "s", int_arm_neon_vqrshifts>;
4711defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004712 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004713 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004714
4715// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004716defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004717 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004718defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004719 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004720
4721// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004722defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004723 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004724
4725// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004726defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
4727defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004728// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004729defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
4730defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004731
4732// VSLI : Vector Shift Left and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004733defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">;
4734
Bob Wilson5bafff32009-06-22 23:27:02 +00004735// VSRI : Vector Shift Right and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004736defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">;
Bob Wilson5bafff32009-06-22 23:27:02 +00004737
4738// Vector Absolute and Saturating Absolute.
4739
4740// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004741defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004742 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004743 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004744def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004745 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004746 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004747def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004748 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004749 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004750
4751// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004752defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004753 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004754 int_arm_neon_vqabs>;
4755
4756// Vector Negate.
4757
Bob Wilsoncba270d2010-07-13 21:16:48 +00004758def vnegd : PatFrag<(ops node:$in),
4759 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4760def vnegq : PatFrag<(ops node:$in),
4761 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004762
Evan Chengf81bf152009-11-23 21:57:23 +00004763class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004764 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4765 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4766 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004767class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004768 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4769 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4770 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004771
Chris Lattner0a00ed92010-03-28 08:39:10 +00004772// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004773def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4774def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4775def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4776def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4777def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4778def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004779
4780// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004781def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004782 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4783 "vneg", "f32", "$Vd, $Vm", "",
4784 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004785def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004786 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4787 "vneg", "f32", "$Vd, $Vm", "",
4788 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004789
Bob Wilsoncba270d2010-07-13 21:16:48 +00004790def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4791def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4792def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4793def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4794def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4795def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004796
4797// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004798defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004799 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004800 int_arm_neon_vqneg>;
4801
4802// Vector Bit Counting Operations.
4803
4804// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004805defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004806 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004807 int_arm_neon_vcls>;
4808// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004809defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004810 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004811 int_arm_neon_vclz>;
4812// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004813def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004814 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004815 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004816def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004817 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004818 v16i8, v16i8, int_arm_neon_vcnt>;
4819
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004820// Vector Swap
Johnny Chend8836042010-02-24 20:06:07 +00004821def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Lang Hames2cc494b2012-02-13 23:37:19 +00004822 (outs DPR:$Vd, DPR:$Vd1), (ins DPR:$Vm, DPR:$Vm1),
Lang Hames1a4cb1c2012-02-14 00:34:30 +00004823 NoItinerary, "vswp", "$Vd, $Vd1", "$Vm = $Vd, $Vm1 = $Vd1",
Lang Hames2cc494b2012-02-13 23:37:19 +00004824 []>;
Johnny Chend8836042010-02-24 20:06:07 +00004825def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Lang Hames2cc494b2012-02-13 23:37:19 +00004826 (outs QPR:$Vd, QPR:$Vd1), (ins QPR:$Vm, QPR:$Vm1),
Lang Hames1a4cb1c2012-02-14 00:34:30 +00004827 NoItinerary, "vswp", "$Vd, $Vd1", "$Vm = $Vd, $Vm1 = $Vd1",
Lang Hames2cc494b2012-02-13 23:37:19 +00004828 []>;
Johnny Chend8836042010-02-24 20:06:07 +00004829
Bob Wilson5bafff32009-06-22 23:27:02 +00004830// Vector Move Operations.
4831
4832// VMOV : Vector Move (Register)
Owen Anderson43967a92011-07-15 18:46:47 +00004833def : InstAlias<"vmov${p} $Vd, $Vm",
4834 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4835def : InstAlias<"vmov${p} $Vd, $Vm",
4836 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004837
Bob Wilson5bafff32009-06-22 23:27:02 +00004838// VMOV : Vector Move (Immediate)
4839
Evan Cheng47006be2010-05-17 21:54:50 +00004840let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004841def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004842 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004843 "vmov", "i8", "$Vd, $SIMM", "",
4844 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4845def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004846 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004847 "vmov", "i8", "$Vd, $SIMM", "",
4848 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004849
Owen Andersonca6945e2010-12-01 00:28:25 +00004850def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004851 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004852 "vmov", "i16", "$Vd, $SIMM", "",
4853 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004854 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004855}
4856
Owen Andersonca6945e2010-12-01 00:28:25 +00004857def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004858 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004859 "vmov", "i16", "$Vd, $SIMM", "",
4860 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004861 let Inst{9} = SIMM{9};
4862}
Bob Wilson5bafff32009-06-22 23:27:02 +00004863
Owen Andersonca6945e2010-12-01 00:28:25 +00004864def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004865 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004866 "vmov", "i32", "$Vd, $SIMM", "",
4867 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004868 let Inst{11-8} = SIMM{11-8};
4869}
4870
Owen Andersonca6945e2010-12-01 00:28:25 +00004871def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004872 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004873 "vmov", "i32", "$Vd, $SIMM", "",
4874 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004875 let Inst{11-8} = SIMM{11-8};
4876}
Bob Wilson5bafff32009-06-22 23:27:02 +00004877
Owen Andersonca6945e2010-12-01 00:28:25 +00004878def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004879 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004880 "vmov", "i64", "$Vd, $SIMM", "",
4881 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4882def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004883 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004884 "vmov", "i64", "$Vd, $SIMM", "",
4885 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Chengeaa192a2011-11-15 02:12:34 +00004886
4887def VMOVv2f32 : N1ModImm<1, 0b000, 0b1111, 0, 0, 0, 1, (outs DPR:$Vd),
4888 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4889 "vmov", "f32", "$Vd, $SIMM", "",
4890 [(set DPR:$Vd, (v2f32 (NEONvmovFPImm timm:$SIMM)))]>;
4891def VMOVv4f32 : N1ModImm<1, 0b000, 0b1111, 0, 1, 0, 1, (outs QPR:$Vd),
4892 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4893 "vmov", "f32", "$Vd, $SIMM", "",
4894 [(set QPR:$Vd, (v4f32 (NEONvmovFPImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004895} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004896
4897// VMOV : Vector Get Lane (move scalar to ARM core register)
4898
Johnny Chen131c4a52009-11-23 17:48:17 +00004899def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004900 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4901 IIC_VMOVSI, "vmov", "s8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004902 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4903 imm:$lane))]> {
4904 let Inst{21} = lane{2};
4905 let Inst{6-5} = lane{1-0};
4906}
Johnny Chen131c4a52009-11-23 17:48:17 +00004907def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004908 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4909 IIC_VMOVSI, "vmov", "s16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004910 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4911 imm:$lane))]> {
4912 let Inst{21} = lane{1};
4913 let Inst{6} = lane{0};
4914}
Johnny Chen131c4a52009-11-23 17:48:17 +00004915def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004916 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4917 IIC_VMOVSI, "vmov", "u8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004918 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4919 imm:$lane))]> {
4920 let Inst{21} = lane{2};
4921 let Inst{6-5} = lane{1-0};
4922}
Johnny Chen131c4a52009-11-23 17:48:17 +00004923def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004924 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4925 IIC_VMOVSI, "vmov", "u16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004926 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4927 imm:$lane))]> {
4928 let Inst{21} = lane{1};
4929 let Inst{6} = lane{0};
4930}
Johnny Chen131c4a52009-11-23 17:48:17 +00004931def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Jim Grosbach687656c2011-10-18 20:10:47 +00004932 (outs GPR:$R), (ins DPR:$V, VectorIndex32:$lane),
4933 IIC_VMOVSI, "vmov", "32", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004934 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4935 imm:$lane))]> {
4936 let Inst{21} = lane{0};
4937}
Bob Wilson5bafff32009-06-22 23:27:02 +00004938// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4939def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4940 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004941 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004942 (SubReg_i8_lane imm:$lane))>;
4943def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4944 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004945 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004946 (SubReg_i16_lane imm:$lane))>;
4947def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4948 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004949 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004950 (SubReg_i8_lane imm:$lane))>;
4951def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4952 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004953 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004954 (SubReg_i16_lane imm:$lane))>;
4955def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4956 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004957 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004958 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004959def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004960 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004961 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004962def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004963 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004964 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004965//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004966// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004967def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004968 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004969
4970
4971// VMOV : Vector Set Lane (move ARM core register to scalar)
4972
Owen Andersond2fbdb72010-10-27 21:28:09 +00004973let Constraints = "$src1 = $V" in {
4974def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004975 (ins DPR:$src1, GPR:$R, VectorIndex8:$lane),
4976 IIC_VMOVISL, "vmov", "8", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004977 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4978 GPR:$R, imm:$lane))]> {
4979 let Inst{21} = lane{2};
4980 let Inst{6-5} = lane{1-0};
4981}
4982def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004983 (ins DPR:$src1, GPR:$R, VectorIndex16:$lane),
4984 IIC_VMOVISL, "vmov", "16", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004985 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4986 GPR:$R, imm:$lane))]> {
4987 let Inst{21} = lane{1};
4988 let Inst{6} = lane{0};
4989}
4990def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004991 (ins DPR:$src1, GPR:$R, VectorIndex32:$lane),
4992 IIC_VMOVISL, "vmov", "32", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004993 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4994 GPR:$R, imm:$lane))]> {
4995 let Inst{21} = lane{0};
4996}
Bob Wilson5bafff32009-06-22 23:27:02 +00004997}
4998def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004999 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00005000 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005001 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00005002 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005003 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005004def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00005005 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00005006 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005007 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00005008 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005009 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005010def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00005011 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00005012 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005013 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00005014 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005015 (DSubReg_i32_reg imm:$lane)))>;
5016
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00005017def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00005018 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
5019 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005020def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00005021 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
5022 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005023
5024//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005025// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005026def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005027 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005028
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00005029def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00005030 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00005031def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00005032 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00005033def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00005034 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00005035
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00005036def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
5037 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
5038def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
5039 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
5040def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
5041 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
5042
5043def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
5044 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
5045 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00005046 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00005047def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
5048 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
5049 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00005050 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00005051def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
5052 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
5053 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00005054 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00005055
Bob Wilson5bafff32009-06-22 23:27:02 +00005056// VDUP : Vector Duplicate (from ARM core register to all elements)
5057
Evan Chengf81bf152009-11-23 21:57:23 +00005058class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00005059 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
5060 IIC_VMOVIS, "vdup", Dt, "$V, $R",
5061 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005062class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00005063 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
5064 IIC_VMOVIS, "vdup", Dt, "$V, $R",
5065 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005066
Evan Chengf81bf152009-11-23 21:57:23 +00005067def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
5068def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
5069def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
5070def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
5071def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
5072def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005073
Jim Grosbach958108a2011-03-11 20:44:08 +00005074def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>;
5075def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005076
5077// VDUP : Vector Duplicate Lane (from scalar to all elements)
5078
Johnny Chene4614f72010-03-25 17:01:27 +00005079class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00005080 ValueType Ty, Operand IdxTy>
5081 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
5082 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00005083 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005084
Johnny Chene4614f72010-03-25 17:01:27 +00005085class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00005086 ValueType ResTy, ValueType OpTy, Operand IdxTy>
5087 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
5088 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00005089 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Jim Grosbach460a9052011-10-07 23:56:00 +00005090 VectorIndex32:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005091
Bob Wilson507df402009-10-21 02:15:46 +00005092// Inst{19-16} is partially specified depending on the element size.
5093
Jim Grosbach460a9052011-10-07 23:56:00 +00005094def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8, VectorIndex8> {
5095 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005096 let Inst{19-17} = lane{2-0};
5097}
Jim Grosbach460a9052011-10-07 23:56:00 +00005098def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16, VectorIndex16> {
5099 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005100 let Inst{19-18} = lane{1-0};
5101}
Jim Grosbach460a9052011-10-07 23:56:00 +00005102def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32, VectorIndex32> {
5103 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005104 let Inst{19} = lane{0};
5105}
Jim Grosbach460a9052011-10-07 23:56:00 +00005106def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8, VectorIndex8> {
5107 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005108 let Inst{19-17} = lane{2-0};
5109}
Jim Grosbach460a9052011-10-07 23:56:00 +00005110def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16, VectorIndex16> {
5111 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005112 let Inst{19-18} = lane{1-0};
5113}
Jim Grosbach460a9052011-10-07 23:56:00 +00005114def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32, VectorIndex32> {
5115 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005116 let Inst{19} = lane{0};
5117}
Jim Grosbach8b8515c2011-03-11 20:31:17 +00005118
5119def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
5120 (VDUPLN32d DPR:$Vm, imm:$lane)>;
5121
5122def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
5123 (VDUPLN32q DPR:$Vm, imm:$lane)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005124
Bob Wilson0ce37102009-08-14 05:08:32 +00005125def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
5126 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
5127 (DSubReg_i8_reg imm:$lane))),
5128 (SubReg_i8_lane imm:$lane)))>;
5129def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
5130 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
5131 (DSubReg_i16_reg imm:$lane))),
5132 (SubReg_i16_lane imm:$lane)))>;
5133def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
5134 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
5135 (DSubReg_i32_reg imm:$lane))),
5136 (SubReg_i32_lane imm:$lane)))>;
5137def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
Jim Grosbach8b8515c2011-03-11 20:31:17 +00005138 (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src,
Bob Wilson0ce37102009-08-14 05:08:32 +00005139 (DSubReg_i32_reg imm:$lane))),
5140 (SubReg_i32_lane imm:$lane)))>;
5141
Jim Grosbach65dc3032010-10-06 21:16:16 +00005142def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00005143 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00005144def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00005145 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00005146
Bob Wilson5bafff32009-06-22 23:27:02 +00005147// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00005148defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00005149 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005150// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00005151defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
5152 "vqmovn", "s", int_arm_neon_vqmovns>;
5153defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
5154 "vqmovn", "u", int_arm_neon_vqmovnu>;
5155defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
5156 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005157// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00005158defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
5159defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson1e9ccd62012-01-20 20:59:56 +00005160def : Pat<(v8i16 (anyext (v8i8 DPR:$Vm))), (VMOVLuv8i16 DPR:$Vm)>;
5161def : Pat<(v4i32 (anyext (v4i16 DPR:$Vm))), (VMOVLuv4i32 DPR:$Vm)>;
5162def : Pat<(v2i64 (anyext (v2i32 DPR:$Vm))), (VMOVLuv2i64 DPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005163
5164// Vector Conversions.
5165
Johnny Chen9e088762010-03-17 17:52:21 +00005166// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00005167def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
5168 v2i32, v2f32, fp_to_sint>;
5169def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
5170 v2i32, v2f32, fp_to_uint>;
5171def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
5172 v2f32, v2i32, sint_to_fp>;
5173def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
5174 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00005175
Johnny Chen6c8648b2010-03-17 23:26:50 +00005176def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
5177 v4i32, v4f32, fp_to_sint>;
5178def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
5179 v4i32, v4f32, fp_to_uint>;
5180def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
5181 v4f32, v4i32, sint_to_fp>;
5182def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
5183 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005184
5185// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Owen Andersonb589be92011-11-15 19:55:00 +00005186let DecoderMethod = "DecodeVCVTD" in {
Evan Chengf81bf152009-11-23 21:57:23 +00005187def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005188 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00005189def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005190 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00005191def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005192 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00005193def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005194 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00005195}
Bob Wilson5bafff32009-06-22 23:27:02 +00005196
Owen Andersonb589be92011-11-15 19:55:00 +00005197let DecoderMethod = "DecodeVCVTQ" in {
Evan Chengf81bf152009-11-23 21:57:23 +00005198def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005199 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00005200def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005201 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00005202def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005203 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00005204def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005205 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00005206}
Bob Wilson5bafff32009-06-22 23:27:02 +00005207
Bob Wilson04063562010-12-15 22:14:12 +00005208// VCVT : Vector Convert Between Half-Precision and Single-Precision.
5209def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
5210 IIC_VUNAQ, "vcvt", "f16.f32",
5211 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
5212 Requires<[HasNEON, HasFP16]>;
5213def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
5214 IIC_VUNAQ, "vcvt", "f32.f16",
5215 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
5216 Requires<[HasNEON, HasFP16]>;
5217
Bob Wilsond8e17572009-08-12 22:31:50 +00005218// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00005219
5220// VREV64 : Vector Reverse elements within 64-bit doublewords
5221
Evan Chengf81bf152009-11-23 21:57:23 +00005222class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005223 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
5224 (ins DPR:$Vm), IIC_VMOVD,
5225 OpcodeStr, Dt, "$Vd, $Vm", "",
5226 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005227class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005228 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
5229 (ins QPR:$Vm), IIC_VMOVQ,
5230 OpcodeStr, Dt, "$Vd, $Vm", "",
5231 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005232
Evan Chengf81bf152009-11-23 21:57:23 +00005233def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
5234def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
5235def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00005236def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005237
Evan Chengf81bf152009-11-23 21:57:23 +00005238def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
5239def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
5240def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00005241def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005242
5243// VREV32 : Vector Reverse elements within 32-bit words
5244
Evan Chengf81bf152009-11-23 21:57:23 +00005245class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005246 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
5247 (ins DPR:$Vm), IIC_VMOVD,
5248 OpcodeStr, Dt, "$Vd, $Vm", "",
5249 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005250class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005251 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
5252 (ins QPR:$Vm), IIC_VMOVQ,
5253 OpcodeStr, Dt, "$Vd, $Vm", "",
5254 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005255
Evan Chengf81bf152009-11-23 21:57:23 +00005256def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
5257def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005258
Evan Chengf81bf152009-11-23 21:57:23 +00005259def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
5260def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005261
5262// VREV16 : Vector Reverse elements within 16-bit halfwords
5263
Evan Chengf81bf152009-11-23 21:57:23 +00005264class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005265 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
5266 (ins DPR:$Vm), IIC_VMOVD,
5267 OpcodeStr, Dt, "$Vd, $Vm", "",
5268 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005269class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005270 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
5271 (ins QPR:$Vm), IIC_VMOVQ,
5272 OpcodeStr, Dt, "$Vd, $Vm", "",
5273 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005274
Evan Chengf81bf152009-11-23 21:57:23 +00005275def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
5276def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005277
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005278// Other Vector Shuffles.
5279
Bob Wilson5e8b8332011-01-07 04:59:04 +00005280// Aligned extractions: really just dropping registers
5281
5282class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
5283 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
5284 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
5285
5286def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
5287
5288def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
5289
5290def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
5291
5292def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
5293
5294def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
5295
5296
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005297// VEXT : Vector Extract
5298
Jim Grosbach587f5062011-12-02 23:34:39 +00005299class VEXTd<string OpcodeStr, string Dt, ValueType Ty, Operand immTy>
Owen Andersonaa545242010-11-21 06:47:06 +00005300 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
Jim Grosbach587f5062011-12-02 23:34:39 +00005301 (ins DPR:$Vn, DPR:$Vm, immTy:$index), NVExtFrm,
Owen Andersonaa545242010-11-21 06:47:06 +00005302 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
5303 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
Jim Grosbach587f5062011-12-02 23:34:39 +00005304 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00005305 bits<4> index;
5306 let Inst{11-8} = index{3-0};
5307}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005308
Jim Grosbach587f5062011-12-02 23:34:39 +00005309class VEXTq<string OpcodeStr, string Dt, ValueType Ty, Operand immTy>
Owen Andersonaa545242010-11-21 06:47:06 +00005310 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
Jim Grosbache40ab242011-12-02 22:57:57 +00005311 (ins QPR:$Vn, QPR:$Vm, imm0_15:$index), NVExtFrm,
Owen Andersonaa545242010-11-21 06:47:06 +00005312 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
5313 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
Jim Grosbach587f5062011-12-02 23:34:39 +00005314 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00005315 bits<4> index;
5316 let Inst{11-8} = index{3-0};
5317}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005318
Jim Grosbach587f5062011-12-02 23:34:39 +00005319def VEXTd8 : VEXTd<"vext", "8", v8i8, imm0_7> {
Owen Anderson7a258252010-11-03 18:16:27 +00005320 let Inst{11-8} = index{3-0};
5321}
Jim Grosbach587f5062011-12-02 23:34:39 +00005322def VEXTd16 : VEXTd<"vext", "16", v4i16, imm0_3> {
Owen Anderson7a258252010-11-03 18:16:27 +00005323 let Inst{11-9} = index{2-0};
5324 let Inst{8} = 0b0;
5325}
Jim Grosbach587f5062011-12-02 23:34:39 +00005326def VEXTd32 : VEXTd<"vext", "32", v2i32, imm0_1> {
Owen Anderson7a258252010-11-03 18:16:27 +00005327 let Inst{11-10} = index{1-0};
5328 let Inst{9-8} = 0b00;
5329}
Owen Anderson167eb1f2011-07-15 17:48:05 +00005330def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn),
5331 (v2f32 DPR:$Vm),
5332 (i32 imm:$index))),
5333 (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005334
Jim Grosbach587f5062011-12-02 23:34:39 +00005335def VEXTq8 : VEXTq<"vext", "8", v16i8, imm0_15> {
Owen Anderson7a258252010-11-03 18:16:27 +00005336 let Inst{11-8} = index{3-0};
5337}
Jim Grosbach587f5062011-12-02 23:34:39 +00005338def VEXTq16 : VEXTq<"vext", "16", v8i16, imm0_7> {
Owen Anderson7a258252010-11-03 18:16:27 +00005339 let Inst{11-9} = index{2-0};
5340 let Inst{8} = 0b0;
5341}
Jim Grosbach587f5062011-12-02 23:34:39 +00005342def VEXTq32 : VEXTq<"vext", "32", v4i32, imm0_3> {
Owen Anderson7a258252010-11-03 18:16:27 +00005343 let Inst{11-10} = index{1-0};
5344 let Inst{9-8} = 0b00;
5345}
Jim Grosbach8759c3f2011-12-08 22:19:04 +00005346def VEXTq64 : VEXTq<"vext", "64", v2i64, imm0_1> {
Jim Grosbach587f5062011-12-02 23:34:39 +00005347 let Inst{11} = index{0};
5348 let Inst{10-8} = 0b000;
5349}
Owen Anderson167eb1f2011-07-15 17:48:05 +00005350def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn),
5351 (v4f32 QPR:$Vm),
5352 (i32 imm:$index))),
5353 (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005354
Bob Wilson64efd902009-08-08 05:53:00 +00005355// VTRN : Vector Transpose
5356
Evan Chengf81bf152009-11-23 21:57:23 +00005357def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
5358def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
5359def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005360
Evan Chengf81bf152009-11-23 21:57:23 +00005361def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
5362def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
5363def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005364
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005365// VUZP : Vector Unzip (Deinterleave)
5366
Evan Chengf81bf152009-11-23 21:57:23 +00005367def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
5368def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
5369def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005370
Evan Chengf81bf152009-11-23 21:57:23 +00005371def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
5372def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
5373def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005374
5375// VZIP : Vector Zip (Interleave)
5376
Evan Chengf81bf152009-11-23 21:57:23 +00005377def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
5378def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
5379def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005380
Evan Chengf81bf152009-11-23 21:57:23 +00005381def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
5382def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
5383def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005384
Bob Wilson114a2662009-08-12 20:51:55 +00005385// Vector Table Lookup and Table Extension.
5386
5387// VTBL : Vector Table Lookup
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005388let DecoderMethod = "DecodeTBLInstruction" in {
Bob Wilson114a2662009-08-12 20:51:55 +00005389def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005390 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
Jim Grosbach862019c2011-10-18 23:02:30 +00005391 (ins VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
5392 "vtbl", "8", "$Vd, $Vn, $Vm", "",
5393 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005394let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005395def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005396 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
Jim Grosbach28f08c92012-03-05 19:33:30 +00005397 (ins VecListDPair:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB2,
Jim Grosbach60d99a52011-12-15 22:27:11 +00005398 "vtbl", "8", "$Vd, $Vn, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005399def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005400 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005401 (ins VecListThreeD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB3,
5402 "vtbl", "8", "$Vd, $Vn, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005403def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005404 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005405 (ins VecListFourD:$Vn, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005406 NVTBLFrm, IIC_VTB4,
Jim Grosbach60d99a52011-12-15 22:27:11 +00005407 "vtbl", "8", "$Vd, $Vn, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005408} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005409
Bob Wilsonbd916c52010-09-13 23:55:10 +00005410def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005411 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005412def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005413 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005414
Bob Wilson114a2662009-08-12 20:51:55 +00005415// VTBX : Vector Table Extension
5416def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005417 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
Jim Grosbachd0b61472011-10-20 14:48:50 +00005418 (ins DPR:$orig, VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
5419 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005420 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
Jim Grosbachd0b61472011-10-20 14:48:50 +00005421 DPR:$orig, VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005422let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005423def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005424 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
Jim Grosbach28f08c92012-03-05 19:33:30 +00005425 (ins DPR:$orig, VecListDPair:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
Jim Grosbach60d99a52011-12-15 22:27:11 +00005426 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005427def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005428 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005429 (ins DPR:$orig, VecListThreeD:$Vn, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005430 NVTBLFrm, IIC_VTBX3,
Jim Grosbach60d99a52011-12-15 22:27:11 +00005431 "vtbx", "8", "$Vd, $Vn, $Vm",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005432 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005433def VTBX4
Jim Grosbach60d99a52011-12-15 22:27:11 +00005434 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd),
5435 (ins DPR:$orig, VecListFourD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
5436 "vtbx", "8", "$Vd, $Vn, $Vm",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005437 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005438} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005439
Bob Wilsonbd916c52010-09-13 23:55:10 +00005440def VTBX3Pseudo
5441 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005442 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005443def VTBX4Pseudo
5444 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005445 IIC_VTBX4, "$orig = $dst", []>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005446} // DecoderMethod = "DecodeTBLInstruction"
Bob Wilsonbd916c52010-09-13 23:55:10 +00005447
Bob Wilson5bafff32009-06-22 23:27:02 +00005448//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00005449// NEON instructions for single-precision FP math
5450//===----------------------------------------------------------------------===//
5451
Bob Wilson0e6d5402010-12-13 23:02:31 +00005452class N2VSPat<SDNode OpNode, NeonI Inst>
5453 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00005454 (EXTRACT_SUBREG
Bob Wilson4711d5c2010-12-13 23:02:37 +00005455 (v2f32 (COPY_TO_REGCLASS (Inst
5456 (INSERT_SUBREG
Bob Wilson0e6d5402010-12-13 23:02:31 +00005457 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5458 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005459
5460class N3VSPat<SDNode OpNode, NeonI Inst>
5461 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005462 (EXTRACT_SUBREG
5463 (v2f32 (COPY_TO_REGCLASS (Inst
5464 (INSERT_SUBREG
5465 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5466 SPR:$a, ssub_0),
5467 (INSERT_SUBREG
5468 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5469 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005470
5471class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
5472 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005473 (EXTRACT_SUBREG
5474 (v2f32 (COPY_TO_REGCLASS (Inst
5475 (INSERT_SUBREG
5476 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5477 SPR:$acc, ssub_0),
5478 (INSERT_SUBREG
5479 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5480 SPR:$a, ssub_0),
5481 (INSERT_SUBREG
5482 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5483 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005484
Bob Wilson4711d5c2010-12-13 23:02:37 +00005485def : N3VSPat<fadd, VADDfd>;
5486def : N3VSPat<fsub, VSUBfd>;
5487def : N3VSPat<fmul, VMULfd>;
5488def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Sebastian Pop74bebde2012-03-05 17:39:52 +00005489 Requires<[HasNEON, UseNEONForFP, UseFPVMLx, NoNEON2]>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005490def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Sebastian Pop74bebde2012-03-05 17:39:52 +00005491 Requires<[HasNEON, UseNEONForFP, UseFPVMLx, NoNEON2]>;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00005492def : N3VSMulOpPat<fmul, fadd, VFMAfd>,
Sebastian Pop74bebde2012-03-05 17:39:52 +00005493 Requires<[HasNEON2, UseNEONForFP,FPContractions]>;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00005494def : N3VSMulOpPat<fmul, fsub, VFMSfd>,
Sebastian Pop74bebde2012-03-05 17:39:52 +00005495 Requires<[HasNEON2, UseNEONForFP,FPContractions]>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005496def : N2VSPat<fabs, VABSfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005497def : N2VSPat<fneg, VNEGfd>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005498def : N3VSPat<NEONfmax, VMAXfd>;
5499def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005500def : N2VSPat<arm_ftosi, VCVTf2sd>;
5501def : N2VSPat<arm_ftoui, VCVTf2ud>;
5502def : N2VSPat<arm_sitof, VCVTs2fd>;
5503def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00005504
Evan Cheng1d2426c2009-08-07 19:30:41 +00005505//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00005506// Non-Instruction Patterns
5507//===----------------------------------------------------------------------===//
5508
5509// bit_convert
5510def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
5511def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
5512def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
5513def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
5514def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
5515def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
5516def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
5517def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
5518def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
5519def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
5520def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
5521def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
5522def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
5523def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
5524def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
5525def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
5526def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
5527def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
5528def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
5529def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
5530def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
5531def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
5532def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
5533def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
5534def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
5535def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
5536def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
5537def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
5538def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
5539def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
5540
5541def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
5542def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
5543def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
5544def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
5545def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
5546def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
5547def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
5548def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
5549def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
5550def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
5551def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
5552def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
5553def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
5554def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
5555def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
5556def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
5557def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
5558def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
5559def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
5560def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
5561def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
5562def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
5563def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
5564def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
5565def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
5566def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
5567def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
5568def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
5569def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
5570def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;
Jim Grosbachef448762011-11-14 23:11:19 +00005571
James Molloy873fd5f2012-02-20 09:24:05 +00005572// Vector lengthening move with load, matching extending loads.
5573
5574// extload, zextload and sextload for a standard lengthening load. Example:
5575// Lengthen_Single<"8", "i16", "i8"> = Pat<(v8i16 (extloadvi8 addrmode5:$addr))
5576// (VMOVLuv8i16 (VLDRD addrmode5:$addr))>;
5577multiclass Lengthen_Single<string DestLanes, string DestTy, string SrcTy> {
5578 def _Any : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
5579 (!cast<PatFrag>("extloadv" # SrcTy) addrmode5:$addr)),
5580 (!cast<Instruction>("VMOVLuv" # DestLanes # DestTy)
5581 (VLDRD addrmode5:$addr))>;
5582 def _Z : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
5583 (!cast<PatFrag>("zextloadv" # SrcTy) addrmode5:$addr)),
5584 (!cast<Instruction>("VMOVLuv" # DestLanes # DestTy)
5585 (VLDRD addrmode5:$addr))>;
5586 def _S : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
5587 (!cast<PatFrag>("sextloadv" # SrcTy) addrmode5:$addr)),
5588 (!cast<Instruction>("VMOVLsv" # DestLanes # DestTy)
5589 (VLDRD addrmode5:$addr))>;
5590}
5591
5592// extload, zextload and sextload for a lengthening load which only uses
5593// half the lanes available. Example:
5594// Lengthen_HalfSingle<"4", "i16", "8", "i16", "i8"> =
5595// Pat<(v4i16 (extloadvi8 addrmode5:$addr))
5596// (EXTRACT_SUBREG (VMOVLuv8i16 (INSERT_SUBREG (f64 (IMPLICIT_DEF)),
5597// (VLDRS addrmode5:$addr),
5598// ssub_0)),
5599// dsub_0)>;
5600multiclass Lengthen_HalfSingle<string DestLanes, string DestTy, string SrcTy,
5601 string InsnLanes, string InsnTy> {
5602 def _Any : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
5603 (!cast<PatFrag>("extloadv" # SrcTy) addrmode5:$addr)),
5604 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # InsnLanes # InsnTy)
5605 (INSERT_SUBREG (f64 (IMPLICIT_DEF)), (VLDRS addrmode5:$addr), ssub_0)),
5606 dsub_0)>;
5607 def _Z : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
5608 (!cast<PatFrag>("zextloadv" # SrcTy) addrmode5:$addr)),
5609 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # InsnLanes # InsnTy)
5610 (INSERT_SUBREG (f64 (IMPLICIT_DEF)), (VLDRS addrmode5:$addr), ssub_0)),
5611 dsub_0)>;
5612 def _S : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
5613 (!cast<PatFrag>("sextloadv" # SrcTy) addrmode5:$addr)),
5614 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLsv" # InsnLanes # InsnTy)
5615 (INSERT_SUBREG (f64 (IMPLICIT_DEF)), (VLDRS addrmode5:$addr), ssub_0)),
5616 dsub_0)>;
5617}
5618
5619// extload, zextload and sextload for a lengthening load followed by another
5620// lengthening load, to quadruple the initial length.
5621// Lengthen_Double<"4", "i32", "i8", "8", "i16", "4", "i32", qsub_0> =
5622// Pat<(v4i32 (extloadvi8 addrmode5:$addr))
5623// (EXTRACT_SUBREG (VMOVLuv4i32
5624// (EXTRACT_SUBREG (VMOVLuv8i16 (INSERT_SUBREG (f64 (IMPLICIT_DEF)),
5625// (VLDRS addrmode5:$addr),
5626// ssub_0)),
5627// dsub_0)),
5628// qsub_0)>;
5629multiclass Lengthen_Double<string DestLanes, string DestTy, string SrcTy,
5630 string Insn1Lanes, string Insn1Ty, string Insn2Lanes,
5631 string Insn2Ty, SubRegIndex RegType> {
5632 def _Any : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
5633 (!cast<PatFrag>("extloadv" # SrcTy) addrmode5:$addr)),
5634 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # Insn2Lanes # Insn2Ty)
5635 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # Insn1Lanes # Insn1Ty)
5636 (INSERT_SUBREG (f64 (IMPLICIT_DEF)), (VLDRS addrmode5:$addr),
5637 ssub_0)), dsub_0)),
5638 RegType)>;
5639 def _Z : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
5640 (!cast<PatFrag>("zextloadv" # SrcTy) addrmode5:$addr)),
5641 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # Insn2Lanes # Insn2Ty)
5642 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # Insn1Lanes # Insn1Ty)
5643 (INSERT_SUBREG (f64 (IMPLICIT_DEF)), (VLDRS addrmode5:$addr),
5644 ssub_0)), dsub_0)),
5645 RegType)>;
5646 def _S : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
5647 (!cast<PatFrag>("sextloadv" # SrcTy) addrmode5:$addr)),
5648 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLsv" # Insn2Lanes # Insn2Ty)
5649 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLsv" # Insn1Lanes # Insn1Ty)
5650 (INSERT_SUBREG (f64 (IMPLICIT_DEF)), (VLDRS addrmode5:$addr),
5651 ssub_0)), dsub_0)),
5652 RegType)>;
5653}
5654
5655defm : Lengthen_Single<"8", "i16", "i8">; // v8i8 -> v8i16
5656defm : Lengthen_Single<"4", "i32", "i16">; // v4i16 -> v4i32
5657defm : Lengthen_Single<"2", "i64", "i32">; // v2i32 -> v2i64
5658
5659defm : Lengthen_HalfSingle<"4", "i16", "i8", "8", "i16">; // v4i8 -> v4i16
5660defm : Lengthen_HalfSingle<"2", "i16", "i8", "8", "i16">; // v2i8 -> v2i16
5661defm : Lengthen_HalfSingle<"2", "i32", "i16", "4", "i32">; // v2i16 -> v2i32
5662
5663// Double lengthening - v4i8 -> v4i16 -> v4i32
5664defm : Lengthen_Double<"4", "i32", "i8", "8", "i16", "4", "i32", qsub_0>;
5665// v2i8 -> v2i16 -> v2i32
5666defm : Lengthen_Double<"2", "i32", "i8", "8", "i16", "4", "i32", dsub_0>;
5667// v2i16 -> v2i32 -> v2i64
5668defm : Lengthen_Double<"2", "i64", "i16", "4", "i32", "2", "i64", qsub_0>;
5669
5670// Triple lengthening - v2i8 -> v2i16 -> v2i32 -> v2i64
5671def : Pat<(v2i64 (extloadvi8 addrmode5:$addr)),
5672 (VMOVLuv2i64 (EXTRACT_SUBREG (VMOVLuv4i32 (EXTRACT_SUBREG (VMOVLuv8i16
5673 (INSERT_SUBREG (f64 (IMPLICIT_DEF)), (VLDRS addrmode5:$addr), ssub_0)),
5674 dsub_0)), dsub_0))>;
5675def : Pat<(v2i64 (zextloadvi8 addrmode5:$addr)),
5676 (VMOVLuv2i64 (EXTRACT_SUBREG (VMOVLuv4i32 (EXTRACT_SUBREG (VMOVLuv8i16
5677 (INSERT_SUBREG (f64 (IMPLICIT_DEF)), (VLDRS addrmode5:$addr), ssub_0)),
5678 dsub_0)), dsub_0))>;
5679def : Pat<(v2i64 (sextloadvi8 addrmode5:$addr)),
5680 (VMOVLsv2i64 (EXTRACT_SUBREG (VMOVLsv4i32 (EXTRACT_SUBREG (VMOVLsv8i16
5681 (INSERT_SUBREG (f64 (IMPLICIT_DEF)), (VLDRS addrmode5:$addr), ssub_0)),
5682 dsub_0)), dsub_0))>;
Jim Grosbachef448762011-11-14 23:11:19 +00005683
5684//===----------------------------------------------------------------------===//
5685// Assembler aliases
5686//
Jim Grosbach485d8bf2011-12-13 20:08:32 +00005687
Jim Grosbach21d7fb82011-12-09 23:34:09 +00005688def : VFP2InstAlias<"fmdhr${p} $Dd, $Rn",
5689 (VSETLNi32 DPR:$Dd, GPR:$Rn, 1, pred:$p)>;
5690def : VFP2InstAlias<"fmdlr${p} $Dd, $Rn",
5691 (VSETLNi32 DPR:$Dd, GPR:$Rn, 0, pred:$p)>;
5692
Jim Grosbachef448762011-11-14 23:11:19 +00005693
Jim Grosbachd9004412011-12-07 22:52:54 +00005694// VADD two-operand aliases.
5695def : NEONInstAlias<"vadd${p}.i8 $Vdn, $Vm",
5696 (VADDv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5697def : NEONInstAlias<"vadd${p}.i16 $Vdn, $Vm",
5698 (VADDv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5699def : NEONInstAlias<"vadd${p}.i32 $Vdn, $Vm",
5700 (VADDv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5701def : NEONInstAlias<"vadd${p}.i64 $Vdn, $Vm",
5702 (VADDv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5703
5704def : NEONInstAlias<"vadd${p}.i8 $Vdn, $Vm",
5705 (VADDv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5706def : NEONInstAlias<"vadd${p}.i16 $Vdn, $Vm",
5707 (VADDv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5708def : NEONInstAlias<"vadd${p}.i32 $Vdn, $Vm",
5709 (VADDv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5710def : NEONInstAlias<"vadd${p}.i64 $Vdn, $Vm",
5711 (VADDv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5712
5713def : NEONInstAlias<"vadd${p}.f32 $Vdn, $Vm",
5714 (VADDfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5715def : NEONInstAlias<"vadd${p}.f32 $Vdn, $Vm",
5716 (VADDfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5717
Jim Grosbach12031342011-12-08 20:56:26 +00005718// VSUB two-operand aliases.
5719def : NEONInstAlias<"vsub${p}.i8 $Vdn, $Vm",
5720 (VSUBv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5721def : NEONInstAlias<"vsub${p}.i16 $Vdn, $Vm",
5722 (VSUBv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5723def : NEONInstAlias<"vsub${p}.i32 $Vdn, $Vm",
5724 (VSUBv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5725def : NEONInstAlias<"vsub${p}.i64 $Vdn, $Vm",
5726 (VSUBv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5727
5728def : NEONInstAlias<"vsub${p}.i8 $Vdn, $Vm",
5729 (VSUBv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5730def : NEONInstAlias<"vsub${p}.i16 $Vdn, $Vm",
5731 (VSUBv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5732def : NEONInstAlias<"vsub${p}.i32 $Vdn, $Vm",
5733 (VSUBv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5734def : NEONInstAlias<"vsub${p}.i64 $Vdn, $Vm",
5735 (VSUBv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5736
5737def : NEONInstAlias<"vsub${p}.f32 $Vdn, $Vm",
5738 (VSUBfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5739def : NEONInstAlias<"vsub${p}.f32 $Vdn, $Vm",
5740 (VSUBfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5741
Jim Grosbach30a264e2011-12-07 23:01:10 +00005742// VADDW two-operand aliases.
5743def : NEONInstAlias<"vaddw${p}.s8 $Vdn, $Vm",
5744 (VADDWsv8i16 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5745def : NEONInstAlias<"vaddw${p}.s16 $Vdn, $Vm",
5746 (VADDWsv4i32 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5747def : NEONInstAlias<"vaddw${p}.s32 $Vdn, $Vm",
5748 (VADDWsv2i64 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5749def : NEONInstAlias<"vaddw${p}.u8 $Vdn, $Vm",
5750 (VADDWuv8i16 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5751def : NEONInstAlias<"vaddw${p}.u16 $Vdn, $Vm",
5752 (VADDWuv4i32 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5753def : NEONInstAlias<"vaddw${p}.u32 $Vdn, $Vm",
5754 (VADDWuv2i64 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5755
Jim Grosbach43329832011-12-09 21:46:04 +00005756// VAND/VBIC/VEOR/VORR accept but do not require a type suffix.
Jim Grosbach78d13e12012-01-24 17:23:29 +00005757defm : NEONDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
Jim Grosbachef448762011-11-14 23:11:19 +00005758 (VANDd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005759defm : NEONDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
Jim Grosbachef448762011-11-14 23:11:19 +00005760 (VANDq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005761defm : NEONDTAnyInstAlias<"vbic${p}", "$Vd, $Vn, $Vm",
Jim Grosbach43329832011-12-09 21:46:04 +00005762 (VBICd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005763defm : NEONDTAnyInstAlias<"vbic${p}", "$Vd, $Vn, $Vm",
Jim Grosbach43329832011-12-09 21:46:04 +00005764 (VBICq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005765defm : NEONDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
Jim Grosbachef448762011-11-14 23:11:19 +00005766 (VEORd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005767defm : NEONDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
Jim Grosbachef448762011-11-14 23:11:19 +00005768 (VEORq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005769defm : NEONDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
Jim Grosbachef448762011-11-14 23:11:19 +00005770 (VORRd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005771defm : NEONDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
Jim Grosbachef448762011-11-14 23:11:19 +00005772 (VORRq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005773// ... two-operand aliases
5774def : NEONInstAlias<"vand${p} $Vdn, $Vm",
5775 (VANDd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5776def : NEONInstAlias<"vand${p} $Vdn, $Vm",
5777 (VANDq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach43329832011-12-09 21:46:04 +00005778def : NEONInstAlias<"vbic${p} $Vdn, $Vm",
5779 (VBICd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5780def : NEONInstAlias<"vbic${p} $Vdn, $Vm",
5781 (VBICq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005782def : NEONInstAlias<"veor${p} $Vdn, $Vm",
5783 (VEORd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5784def : NEONInstAlias<"veor${p} $Vdn, $Vm",
5785 (VEORq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach517a0132011-12-08 01:02:26 +00005786def : NEONInstAlias<"vorr${p} $Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005787 (VORRd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
Jim Grosbach517a0132011-12-08 01:02:26 +00005788def : NEONInstAlias<"vorr${p} $Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005789 (VORRq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5790
Jim Grosbach78d13e12012-01-24 17:23:29 +00005791defm : NEONDTAnyInstAlias<"vand${p}", "$Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005792 (VANDd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005793defm : NEONDTAnyInstAlias<"vand${p}", "$Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005794 (VANDq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005795defm : NEONDTAnyInstAlias<"veor${p}", "$Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005796 (VEORd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005797defm : NEONDTAnyInstAlias<"veor${p}", "$Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005798 (VEORq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005799defm : NEONDTAnyInstAlias<"vorr${p}", "$Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005800 (VORRd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005801defm : NEONDTAnyInstAlias<"vorr${p}", "$Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005802 (VORRq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbache052b9a2011-11-14 23:32:59 +00005803
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005804// VMUL two-operand aliases.
Jim Grosbach1c2c8a92011-12-08 20:42:35 +00005805def : NEONInstAlias<"vmul${p}.p8 $Qdn, $Qm",
5806 (VMULpq QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5807def : NEONInstAlias<"vmul${p}.i8 $Qdn, $Qm",
5808 (VMULv16i8 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5809def : NEONInstAlias<"vmul${p}.i16 $Qdn, $Qm",
5810 (VMULv8i16 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5811def : NEONInstAlias<"vmul${p}.i32 $Qdn, $Qm",
5812 (VMULv4i32 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5813
5814def : NEONInstAlias<"vmul${p}.p8 $Ddn, $Dm",
5815 (VMULpd DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5816def : NEONInstAlias<"vmul${p}.i8 $Ddn, $Dm",
5817 (VMULv8i8 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5818def : NEONInstAlias<"vmul${p}.i16 $Ddn, $Dm",
5819 (VMULv4i16 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5820def : NEONInstAlias<"vmul${p}.i32 $Ddn, $Dm",
5821 (VMULv2i32 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5822
Jim Grosbach2b8810c2011-12-08 00:59:47 +00005823def : NEONInstAlias<"vmul${p}.f32 $Qdn, $Qm",
5824 (VMULfq QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5825def : NEONInstAlias<"vmul${p}.f32 $Ddn, $Dm",
5826 (VMULfd DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5827
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005828def : NEONInstAlias<"vmul${p}.i16 $Ddn, $Dm$lane",
5829 (VMULslv4i16 DPR:$Ddn, DPR:$Ddn, DPR_8:$Dm,
5830 VectorIndex16:$lane, pred:$p)>;
5831def : NEONInstAlias<"vmul${p}.i16 $Qdn, $Dm$lane",
5832 (VMULslv8i16 QPR:$Qdn, QPR:$Qdn, DPR_8:$Dm,
5833 VectorIndex16:$lane, pred:$p)>;
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005834
5835def : NEONInstAlias<"vmul${p}.i32 $Ddn, $Dm$lane",
5836 (VMULslv2i32 DPR:$Ddn, DPR:$Ddn, DPR_VFP2:$Dm,
5837 VectorIndex32:$lane, pred:$p)>;
5838def : NEONInstAlias<"vmul${p}.i32 $Qdn, $Dm$lane",
5839 (VMULslv4i32 QPR:$Qdn, QPR:$Qdn, DPR_VFP2:$Dm,
5840 VectorIndex32:$lane, pred:$p)>;
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005841
5842def : NEONInstAlias<"vmul${p}.f32 $Ddn, $Dm$lane",
5843 (VMULslfd DPR:$Ddn, DPR:$Ddn, DPR_VFP2:$Dm,
5844 VectorIndex32:$lane, pred:$p)>;
5845def : NEONInstAlias<"vmul${p}.f32 $Qdn, $Dm$lane",
5846 (VMULslfq QPR:$Qdn, QPR:$Qdn, DPR_VFP2:$Dm,
5847 VectorIndex32:$lane, pred:$p)>;
5848
Jim Grosbach9e7b42a2011-12-08 20:49:43 +00005849// VQADD (register) two-operand aliases.
5850def : NEONInstAlias<"vqadd${p}.s8 $Vdn, $Vm",
5851 (VQADDsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5852def : NEONInstAlias<"vqadd${p}.s16 $Vdn, $Vm",
5853 (VQADDsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5854def : NEONInstAlias<"vqadd${p}.s32 $Vdn, $Vm",
5855 (VQADDsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5856def : NEONInstAlias<"vqadd${p}.s64 $Vdn, $Vm",
5857 (VQADDsv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5858def : NEONInstAlias<"vqadd${p}.u8 $Vdn, $Vm",
5859 (VQADDuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5860def : NEONInstAlias<"vqadd${p}.u16 $Vdn, $Vm",
5861 (VQADDuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5862def : NEONInstAlias<"vqadd${p}.u32 $Vdn, $Vm",
5863 (VQADDuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5864def : NEONInstAlias<"vqadd${p}.u64 $Vdn, $Vm",
5865 (VQADDuv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5866
5867def : NEONInstAlias<"vqadd${p}.s8 $Vdn, $Vm",
5868 (VQADDsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5869def : NEONInstAlias<"vqadd${p}.s16 $Vdn, $Vm",
5870 (VQADDsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5871def : NEONInstAlias<"vqadd${p}.s32 $Vdn, $Vm",
5872 (VQADDsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5873def : NEONInstAlias<"vqadd${p}.s64 $Vdn, $Vm",
5874 (VQADDsv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5875def : NEONInstAlias<"vqadd${p}.u8 $Vdn, $Vm",
5876 (VQADDuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5877def : NEONInstAlias<"vqadd${p}.u16 $Vdn, $Vm",
5878 (VQADDuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5879def : NEONInstAlias<"vqadd${p}.u32 $Vdn, $Vm",
5880 (VQADDuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5881def : NEONInstAlias<"vqadd${p}.u64 $Vdn, $Vm",
5882 (VQADDuv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5883
Jim Grosbach730fe6c2011-12-08 01:30:04 +00005884// VSHL (immediate) two-operand aliases.
5885def : NEONInstAlias<"vshl${p}.i8 $Vdn, $imm",
5886 (VSHLiv8i8 DPR:$Vdn, DPR:$Vdn, imm0_7:$imm, pred:$p)>;
5887def : NEONInstAlias<"vshl${p}.i16 $Vdn, $imm",
5888 (VSHLiv4i16 DPR:$Vdn, DPR:$Vdn, imm0_15:$imm, pred:$p)>;
5889def : NEONInstAlias<"vshl${p}.i32 $Vdn, $imm",
5890 (VSHLiv2i32 DPR:$Vdn, DPR:$Vdn, imm0_31:$imm, pred:$p)>;
5891def : NEONInstAlias<"vshl${p}.i64 $Vdn, $imm",
5892 (VSHLiv1i64 DPR:$Vdn, DPR:$Vdn, imm0_63:$imm, pred:$p)>;
5893
5894def : NEONInstAlias<"vshl${p}.i8 $Vdn, $imm",
5895 (VSHLiv16i8 QPR:$Vdn, QPR:$Vdn, imm0_7:$imm, pred:$p)>;
5896def : NEONInstAlias<"vshl${p}.i16 $Vdn, $imm",
5897 (VSHLiv8i16 QPR:$Vdn, QPR:$Vdn, imm0_15:$imm, pred:$p)>;
5898def : NEONInstAlias<"vshl${p}.i32 $Vdn, $imm",
5899 (VSHLiv4i32 QPR:$Vdn, QPR:$Vdn, imm0_31:$imm, pred:$p)>;
5900def : NEONInstAlias<"vshl${p}.i64 $Vdn, $imm",
5901 (VSHLiv2i64 QPR:$Vdn, QPR:$Vdn, imm0_63:$imm, pred:$p)>;
5902
Jim Grosbachff4cbb42011-12-08 01:12:35 +00005903// VSHL (register) two-operand aliases.
5904def : NEONInstAlias<"vshl${p}.s8 $Vdn, $Vm",
5905 (VSHLsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5906def : NEONInstAlias<"vshl${p}.s16 $Vdn, $Vm",
5907 (VSHLsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5908def : NEONInstAlias<"vshl${p}.s32 $Vdn, $Vm",
5909 (VSHLsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5910def : NEONInstAlias<"vshl${p}.s64 $Vdn, $Vm",
5911 (VSHLsv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5912def : NEONInstAlias<"vshl${p}.u8 $Vdn, $Vm",
5913 (VSHLuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5914def : NEONInstAlias<"vshl${p}.u16 $Vdn, $Vm",
5915 (VSHLuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5916def : NEONInstAlias<"vshl${p}.u32 $Vdn, $Vm",
5917 (VSHLuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5918def : NEONInstAlias<"vshl${p}.u64 $Vdn, $Vm",
5919 (VSHLuv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5920
5921def : NEONInstAlias<"vshl${p}.s8 $Vdn, $Vm",
5922 (VSHLsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5923def : NEONInstAlias<"vshl${p}.s16 $Vdn, $Vm",
5924 (VSHLsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5925def : NEONInstAlias<"vshl${p}.s32 $Vdn, $Vm",
5926 (VSHLsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5927def : NEONInstAlias<"vshl${p}.s64 $Vdn, $Vm",
5928 (VSHLsv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5929def : NEONInstAlias<"vshl${p}.u8 $Vdn, $Vm",
5930 (VSHLuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5931def : NEONInstAlias<"vshl${p}.u16 $Vdn, $Vm",
5932 (VSHLuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5933def : NEONInstAlias<"vshl${p}.u32 $Vdn, $Vm",
5934 (VSHLuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5935def : NEONInstAlias<"vshl${p}.u64 $Vdn, $Vm",
5936 (VSHLuv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5937
Jim Grosbach6b044c22011-12-08 22:06:06 +00005938// VSHL (immediate) two-operand aliases.
5939def : NEONInstAlias<"vshr${p}.s8 $Vdn, $imm",
5940 (VSHRsv8i8 DPR:$Vdn, DPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5941def : NEONInstAlias<"vshr${p}.s16 $Vdn, $imm",
5942 (VSHRsv4i16 DPR:$Vdn, DPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5943def : NEONInstAlias<"vshr${p}.s32 $Vdn, $imm",
5944 (VSHRsv2i32 DPR:$Vdn, DPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5945def : NEONInstAlias<"vshr${p}.s64 $Vdn, $imm",
5946 (VSHRsv1i64 DPR:$Vdn, DPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5947
5948def : NEONInstAlias<"vshr${p}.s8 $Vdn, $imm",
5949 (VSHRsv16i8 QPR:$Vdn, QPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5950def : NEONInstAlias<"vshr${p}.s16 $Vdn, $imm",
5951 (VSHRsv8i16 QPR:$Vdn, QPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5952def : NEONInstAlias<"vshr${p}.s32 $Vdn, $imm",
5953 (VSHRsv4i32 QPR:$Vdn, QPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5954def : NEONInstAlias<"vshr${p}.s64 $Vdn, $imm",
5955 (VSHRsv2i64 QPR:$Vdn, QPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5956
5957def : NEONInstAlias<"vshr${p}.u8 $Vdn, $imm",
5958 (VSHRuv8i8 DPR:$Vdn, DPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5959def : NEONInstAlias<"vshr${p}.u16 $Vdn, $imm",
5960 (VSHRuv4i16 DPR:$Vdn, DPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5961def : NEONInstAlias<"vshr${p}.u32 $Vdn, $imm",
5962 (VSHRuv2i32 DPR:$Vdn, DPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5963def : NEONInstAlias<"vshr${p}.u64 $Vdn, $imm",
5964 (VSHRuv1i64 DPR:$Vdn, DPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5965
5966def : NEONInstAlias<"vshr${p}.u8 $Vdn, $imm",
5967 (VSHRuv16i8 QPR:$Vdn, QPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5968def : NEONInstAlias<"vshr${p}.u16 $Vdn, $imm",
5969 (VSHRuv8i16 QPR:$Vdn, QPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5970def : NEONInstAlias<"vshr${p}.u32 $Vdn, $imm",
5971 (VSHRuv4i32 QPR:$Vdn, QPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5972def : NEONInstAlias<"vshr${p}.u64 $Vdn, $imm",
5973 (VSHRuv2i64 QPR:$Vdn, QPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5974
Jim Grosbach872eedb2011-12-02 22:01:52 +00005975// VLD1 single-lane pseudo-instructions. These need special handling for
5976// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbach8b31f952012-01-23 19:39:08 +00005977def VLD1LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vld1${p}", ".8", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005978 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005979def VLD1LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vld1${p}", ".16", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005980 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005981def VLD1LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vld1${p}", ".32", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005982 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach872eedb2011-12-02 22:01:52 +00005983
Jim Grosbach8b31f952012-01-23 19:39:08 +00005984def VLD1LNdWB_fixed_Asm_8 :
5985 NEONDataTypeAsmPseudoInst<"vld1${p}", ".8", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005986 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005987def VLD1LNdWB_fixed_Asm_16 :
5988 NEONDataTypeAsmPseudoInst<"vld1${p}", ".16", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005989 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005990def VLD1LNdWB_fixed_Asm_32 :
5991 NEONDataTypeAsmPseudoInst<"vld1${p}", ".32", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005992 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005993def VLD1LNdWB_register_Asm_8 :
5994 NEONDataTypeAsmPseudoInst<"vld1${p}", ".8", "$list, $addr, $Rm",
Jim Grosbach872eedb2011-12-02 22:01:52 +00005995 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5996 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005997def VLD1LNdWB_register_Asm_16 :
5998 NEONDataTypeAsmPseudoInst<"vld1${p}", ".16", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005999 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach872eedb2011-12-02 22:01:52 +00006000 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006001def VLD1LNdWB_register_Asm_32 :
6002 NEONDataTypeAsmPseudoInst<"vld1${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006003 (ins VecListOneDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach872eedb2011-12-02 22:01:52 +00006004 rGPR:$Rm, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00006005
6006
6007// VST1 single-lane pseudo-instructions. These need special handling for
6008// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbach8b31f952012-01-23 19:39:08 +00006009def VST1LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vst1${p}", ".8", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006010 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006011def VST1LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vst1${p}", ".16", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006012 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006013def VST1LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vst1${p}", ".32", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006014 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00006015
Jim Grosbach8b31f952012-01-23 19:39:08 +00006016def VST1LNdWB_fixed_Asm_8 :
6017 NEONDataTypeAsmPseudoInst<"vst1${p}", ".8", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006018 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006019def VST1LNdWB_fixed_Asm_16 :
6020 NEONDataTypeAsmPseudoInst<"vst1${p}", ".16", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006021 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006022def VST1LNdWB_fixed_Asm_32 :
6023 NEONDataTypeAsmPseudoInst<"vst1${p}", ".32", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006024 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006025def VST1LNdWB_register_Asm_8 :
6026 NEONDataTypeAsmPseudoInst<"vst1${p}", ".8", "$list, $addr, $Rm",
Jim Grosbach84defb52011-12-02 22:34:51 +00006027 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
6028 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006029def VST1LNdWB_register_Asm_16 :
6030 NEONDataTypeAsmPseudoInst<"vst1${p}", ".16", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006031 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach84defb52011-12-02 22:34:51 +00006032 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006033def VST1LNdWB_register_Asm_32 :
6034 NEONDataTypeAsmPseudoInst<"vst1${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006035 (ins VecListOneDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach84defb52011-12-02 22:34:51 +00006036 rGPR:$Rm, pred:$p)>;
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00006037
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006038// VLD2 single-lane pseudo-instructions. These need special handling for
6039// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbach8b31f952012-01-23 19:39:08 +00006040def VLD2LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".8", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006041 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006042def VLD2LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006043 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006044def VLD2LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006045 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006046def VLD2LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00006047 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006048def VLD2LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00006049 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006050
Jim Grosbach8b31f952012-01-23 19:39:08 +00006051def VLD2LNdWB_fixed_Asm_8 :
6052 NEONDataTypeAsmPseudoInst<"vld2${p}", ".8", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006053 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006054def VLD2LNdWB_fixed_Asm_16 :
6055 NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006056 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006057def VLD2LNdWB_fixed_Asm_32 :
6058 NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006059 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006060def VLD2LNqWB_fixed_Asm_16 :
6061 NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr!",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00006062 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006063def VLD2LNqWB_fixed_Asm_32 :
6064 NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr!",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00006065 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006066def VLD2LNdWB_register_Asm_8 :
6067 NEONDataTypeAsmPseudoInst<"vld2${p}", ".8", "$list, $addr, $Rm",
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006068 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr,
6069 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006070def VLD2LNdWB_register_Asm_16 :
6071 NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006072 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006073 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006074def VLD2LNdWB_register_Asm_32 :
6075 NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006076 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006077 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006078def VLD2LNqWB_register_Asm_16 :
6079 NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr, $Rm",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00006080 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr,
6081 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006082def VLD2LNqWB_register_Asm_32 :
6083 NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00006084 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr,
6085 rGPR:$Rm, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006086
6087
6088// VST2 single-lane pseudo-instructions. These need special handling for
6089// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbach8b31f952012-01-23 19:39:08 +00006090def VST2LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".8", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006091 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006092def VST2LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".16", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006093 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006094def VST2LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006095 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006096def VST2LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".16", "$list, $addr",
Jim Grosbach5b484312011-12-20 20:46:29 +00006097 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006098def VST2LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr",
Jim Grosbach5b484312011-12-20 20:46:29 +00006099 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006100
Jim Grosbach8b31f952012-01-23 19:39:08 +00006101def VST2LNdWB_fixed_Asm_8 :
6102 NEONDataTypeAsmPseudoInst<"vst2${p}", ".8", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006103 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006104def VST2LNdWB_fixed_Asm_16 :
6105 NEONDataTypeAsmPseudoInst<"vst2${p}", ".16", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006106 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006107def VST2LNdWB_fixed_Asm_32 :
6108 NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006109 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006110def VST2LNqWB_fixed_Asm_16 :
6111 NEONDataTypeAsmPseudoInst<"vst2${p}", ".16", "$list, $addr!",
Jim Grosbach5b484312011-12-20 20:46:29 +00006112 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006113def VST2LNqWB_fixed_Asm_32 :
6114 NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr!",
Jim Grosbach5b484312011-12-20 20:46:29 +00006115 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006116def VST2LNdWB_register_Asm_8 :
6117 NEONDataTypeAsmPseudoInst<"vst2${p}", ".8", "$list, $addr, $Rm",
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006118 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr,
6119 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006120def VST2LNdWB_register_Asm_16 :
6121 NEONDataTypeAsmPseudoInst<"vst2${p}", ".16","$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006122 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006123 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006124def VST2LNdWB_register_Asm_32 :
6125 NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006126 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006127 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006128def VST2LNqWB_register_Asm_16 :
6129 NEONDataTypeAsmPseudoInst<"vst2${p}", ".16","$list, $addr, $Rm",
Jim Grosbach5b484312011-12-20 20:46:29 +00006130 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr,
6131 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006132def VST2LNqWB_register_Asm_32 :
6133 NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach5b484312011-12-20 20:46:29 +00006134 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr,
6135 rGPR:$Rm, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006136
Jim Grosbach5e59f7e2012-01-24 23:47:04 +00006137// VLD3 all-lanes pseudo-instructions. These need special handling for
6138// the lane index that an InstAlias can't handle, so we use these instead.
6139def VLD3DUPdAsm_8 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr",
6140 (ins VecListThreeDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6141def VLD3DUPdAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
6142 (ins VecListThreeDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6143def VLD3DUPdAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
6144 (ins VecListThreeDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6145def VLD3DUPqAsm_8 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr",
6146 (ins VecListThreeQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6147def VLD3DUPqAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
6148 (ins VecListThreeQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6149def VLD3DUPqAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
6150 (ins VecListThreeQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6151
6152def VLD3DUPdWB_fixed_Asm_8 :
6153 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr!",
6154 (ins VecListThreeDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6155def VLD3DUPdWB_fixed_Asm_16 :
6156 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
6157 (ins VecListThreeDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6158def VLD3DUPdWB_fixed_Asm_32 :
6159 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
6160 (ins VecListThreeDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6161def VLD3DUPqWB_fixed_Asm_8 :
6162 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr!",
6163 (ins VecListThreeQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6164def VLD3DUPqWB_fixed_Asm_16 :
6165 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
6166 (ins VecListThreeQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6167def VLD3DUPqWB_fixed_Asm_32 :
6168 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
6169 (ins VecListThreeQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6170def VLD3DUPdWB_register_Asm_8 :
6171 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr, $Rm",
6172 (ins VecListThreeDAllLanes:$list, addrmode6:$addr,
6173 rGPR:$Rm, pred:$p)>;
6174def VLD3DUPdWB_register_Asm_16 :
6175 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
6176 (ins VecListThreeDAllLanes:$list, addrmode6:$addr,
6177 rGPR:$Rm, pred:$p)>;
6178def VLD3DUPdWB_register_Asm_32 :
6179 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
6180 (ins VecListThreeDAllLanes:$list, addrmode6:$addr,
6181 rGPR:$Rm, pred:$p)>;
6182def VLD3DUPqWB_register_Asm_8 :
6183 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr, $Rm",
6184 (ins VecListThreeQAllLanes:$list, addrmode6:$addr,
6185 rGPR:$Rm, pred:$p)>;
6186def VLD3DUPqWB_register_Asm_16 :
6187 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
6188 (ins VecListThreeQAllLanes:$list, addrmode6:$addr,
6189 rGPR:$Rm, pred:$p)>;
6190def VLD3DUPqWB_register_Asm_32 :
6191 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
6192 (ins VecListThreeQAllLanes:$list, addrmode6:$addr,
6193 rGPR:$Rm, pred:$p)>;
6194
Jim Grosbach8b31f952012-01-23 19:39:08 +00006195
Jim Grosbach3a678af2012-01-23 21:53:26 +00006196// VLD3 single-lane pseudo-instructions. These need special handling for
6197// the lane index that an InstAlias can't handle, so we use these instead.
6198def VLD3LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr",
6199 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6200def VLD3LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
6201 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6202def VLD3LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
6203 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6204def VLD3LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
6205 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6206def VLD3LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
6207 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6208
6209def VLD3LNdWB_fixed_Asm_8 :
6210 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr!",
6211 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6212def VLD3LNdWB_fixed_Asm_16 :
6213 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
6214 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6215def VLD3LNdWB_fixed_Asm_32 :
6216 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
6217 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6218def VLD3LNqWB_fixed_Asm_16 :
6219 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
6220 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6221def VLD3LNqWB_fixed_Asm_32 :
6222 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
6223 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6224def VLD3LNdWB_register_Asm_8 :
6225 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr, $Rm",
6226 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr,
6227 rGPR:$Rm, pred:$p)>;
6228def VLD3LNdWB_register_Asm_16 :
6229 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
6230 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr,
6231 rGPR:$Rm, pred:$p)>;
6232def VLD3LNdWB_register_Asm_32 :
6233 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
6234 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr,
6235 rGPR:$Rm, pred:$p)>;
6236def VLD3LNqWB_register_Asm_16 :
6237 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
6238 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr,
6239 rGPR:$Rm, pred:$p)>;
6240def VLD3LNqWB_register_Asm_32 :
6241 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
6242 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr,
6243 rGPR:$Rm, pred:$p)>;
6244
Jim Grosbach7b426ce2012-01-24 00:12:39 +00006245// VLD3 multiple structure pseudo-instructions. These need special handling for
Jim Grosbachc387fc62012-01-23 23:20:46 +00006246// the vector operands that the normal instructions don't yet model.
6247// FIXME: Remove these when the register classes and instructions are updated.
6248def VLD3dAsm_8 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr",
6249 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6250def VLD3dAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
6251 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6252def VLD3dAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
6253 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6254def VLD3qAsm_8 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr",
6255 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6256def VLD3qAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
6257 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6258def VLD3qAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
6259 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6260
6261def VLD3dWB_fixed_Asm_8 :
6262 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr!",
6263 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6264def VLD3dWB_fixed_Asm_16 :
6265 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
6266 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6267def VLD3dWB_fixed_Asm_32 :
6268 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
6269 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6270def VLD3qWB_fixed_Asm_8 :
6271 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr!",
6272 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6273def VLD3qWB_fixed_Asm_16 :
6274 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
6275 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6276def VLD3qWB_fixed_Asm_32 :
6277 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
6278 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6279def VLD3dWB_register_Asm_8 :
6280 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr, $Rm",
6281 (ins VecListThreeD:$list, addrmode6:$addr,
6282 rGPR:$Rm, pred:$p)>;
6283def VLD3dWB_register_Asm_16 :
6284 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
6285 (ins VecListThreeD:$list, addrmode6:$addr,
6286 rGPR:$Rm, pred:$p)>;
6287def VLD3dWB_register_Asm_32 :
6288 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
6289 (ins VecListThreeD:$list, addrmode6:$addr,
6290 rGPR:$Rm, pred:$p)>;
6291def VLD3qWB_register_Asm_8 :
6292 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr, $Rm",
6293 (ins VecListThreeQ:$list, addrmode6:$addr,
6294 rGPR:$Rm, pred:$p)>;
6295def VLD3qWB_register_Asm_16 :
6296 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
6297 (ins VecListThreeQ:$list, addrmode6:$addr,
6298 rGPR:$Rm, pred:$p)>;
6299def VLD3qWB_register_Asm_32 :
6300 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
6301 (ins VecListThreeQ:$list, addrmode6:$addr,
6302 rGPR:$Rm, pred:$p)>;
6303
Jim Grosbach4adb1822012-01-24 00:07:41 +00006304// VST3 single-lane pseudo-instructions. These need special handling for
6305// the lane index that an InstAlias can't handle, so we use these instead.
6306def VST3LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr",
6307 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6308def VST3LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr",
6309 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6310def VST3LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr",
6311 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6312def VST3LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr",
6313 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6314def VST3LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr",
6315 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6316
6317def VST3LNdWB_fixed_Asm_8 :
6318 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr!",
6319 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6320def VST3LNdWB_fixed_Asm_16 :
6321 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr!",
6322 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6323def VST3LNdWB_fixed_Asm_32 :
6324 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr!",
6325 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6326def VST3LNqWB_fixed_Asm_16 :
6327 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr!",
6328 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6329def VST3LNqWB_fixed_Asm_32 :
6330 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr!",
6331 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6332def VST3LNdWB_register_Asm_8 :
6333 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr, $Rm",
6334 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr,
6335 rGPR:$Rm, pred:$p)>;
6336def VST3LNdWB_register_Asm_16 :
6337 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr, $Rm",
6338 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr,
6339 rGPR:$Rm, pred:$p)>;
6340def VST3LNdWB_register_Asm_32 :
6341 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr, $Rm",
6342 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr,
6343 rGPR:$Rm, pred:$p)>;
6344def VST3LNqWB_register_Asm_16 :
6345 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr, $Rm",
6346 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr,
6347 rGPR:$Rm, pred:$p)>;
6348def VST3LNqWB_register_Asm_32 :
6349 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr, $Rm",
6350 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr,
6351 rGPR:$Rm, pred:$p)>;
6352
6353
Jim Grosbach7b426ce2012-01-24 00:12:39 +00006354// VST3 multiple structure pseudo-instructions. These need special handling for
Jim Grosbachd7433e22012-01-23 23:45:44 +00006355// the vector operands that the normal instructions don't yet model.
6356// FIXME: Remove these when the register classes and instructions are updated.
6357def VST3dAsm_8 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr",
6358 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6359def VST3dAsm_16 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr",
6360 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6361def VST3dAsm_32 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr",
6362 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6363def VST3qAsm_8 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr",
6364 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6365def VST3qAsm_16 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr",
6366 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6367def VST3qAsm_32 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr",
6368 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6369
6370def VST3dWB_fixed_Asm_8 :
6371 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr!",
6372 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6373def VST3dWB_fixed_Asm_16 :
6374 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr!",
6375 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6376def VST3dWB_fixed_Asm_32 :
6377 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr!",
6378 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6379def VST3qWB_fixed_Asm_8 :
6380 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr!",
6381 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6382def VST3qWB_fixed_Asm_16 :
6383 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr!",
6384 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6385def VST3qWB_fixed_Asm_32 :
6386 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr!",
6387 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6388def VST3dWB_register_Asm_8 :
6389 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr, $Rm",
6390 (ins VecListThreeD:$list, addrmode6:$addr,
6391 rGPR:$Rm, pred:$p)>;
6392def VST3dWB_register_Asm_16 :
6393 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr, $Rm",
6394 (ins VecListThreeD:$list, addrmode6:$addr,
6395 rGPR:$Rm, pred:$p)>;
6396def VST3dWB_register_Asm_32 :
6397 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr, $Rm",
6398 (ins VecListThreeD:$list, addrmode6:$addr,
6399 rGPR:$Rm, pred:$p)>;
6400def VST3qWB_register_Asm_8 :
6401 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr, $Rm",
6402 (ins VecListThreeQ:$list, addrmode6:$addr,
6403 rGPR:$Rm, pred:$p)>;
6404def VST3qWB_register_Asm_16 :
6405 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr, $Rm",
6406 (ins VecListThreeQ:$list, addrmode6:$addr,
6407 rGPR:$Rm, pred:$p)>;
6408def VST3qWB_register_Asm_32 :
6409 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr, $Rm",
6410 (ins VecListThreeQ:$list, addrmode6:$addr,
6411 rGPR:$Rm, pred:$p)>;
6412
Jim Grosbacha57a36a2012-01-25 00:01:08 +00006413// VLD4 all-lanes pseudo-instructions. These need special handling for
6414// the lane index that an InstAlias can't handle, so we use these instead.
6415def VLD4DUPdAsm_8 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr",
6416 (ins VecListFourDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6417def VLD4DUPdAsm_16 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr",
6418 (ins VecListFourDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6419def VLD4DUPdAsm_32 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr",
6420 (ins VecListFourDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6421def VLD4DUPqAsm_8 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr",
6422 (ins VecListFourQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6423def VLD4DUPqAsm_16 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr",
6424 (ins VecListFourQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6425def VLD4DUPqAsm_32 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr",
6426 (ins VecListFourQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6427
6428def VLD4DUPdWB_fixed_Asm_8 :
6429 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr!",
6430 (ins VecListFourDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6431def VLD4DUPdWB_fixed_Asm_16 :
6432 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!",
6433 (ins VecListFourDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6434def VLD4DUPdWB_fixed_Asm_32 :
6435 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!",
6436 (ins VecListFourDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6437def VLD4DUPqWB_fixed_Asm_8 :
6438 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr!",
6439 (ins VecListFourQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6440def VLD4DUPqWB_fixed_Asm_16 :
6441 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!",
6442 (ins VecListFourQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6443def VLD4DUPqWB_fixed_Asm_32 :
6444 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!",
6445 (ins VecListFourQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6446def VLD4DUPdWB_register_Asm_8 :
6447 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr, $Rm",
6448 (ins VecListFourDAllLanes:$list, addrmode6:$addr,
6449 rGPR:$Rm, pred:$p)>;
6450def VLD4DUPdWB_register_Asm_16 :
6451 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm",
6452 (ins VecListFourDAllLanes:$list, addrmode6:$addr,
6453 rGPR:$Rm, pred:$p)>;
6454def VLD4DUPdWB_register_Asm_32 :
6455 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm",
6456 (ins VecListFourDAllLanes:$list, addrmode6:$addr,
6457 rGPR:$Rm, pred:$p)>;
6458def VLD4DUPqWB_register_Asm_8 :
6459 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr, $Rm",
6460 (ins VecListFourQAllLanes:$list, addrmode6:$addr,
6461 rGPR:$Rm, pred:$p)>;
6462def VLD4DUPqWB_register_Asm_16 :
6463 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm",
6464 (ins VecListFourQAllLanes:$list, addrmode6:$addr,
6465 rGPR:$Rm, pred:$p)>;
6466def VLD4DUPqWB_register_Asm_32 :
6467 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm",
6468 (ins VecListFourQAllLanes:$list, addrmode6:$addr,
6469 rGPR:$Rm, pred:$p)>;
6470
6471
Jim Grosbache983a132012-01-24 18:37:25 +00006472// VLD4 single-lane pseudo-instructions. These need special handling for
6473// the lane index that an InstAlias can't handle, so we use these instead.
6474def VLD4LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr",
6475 (ins VecListFourDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6476def VLD4LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr",
6477 (ins VecListFourDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6478def VLD4LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr",
6479 (ins VecListFourDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6480def VLD4LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr",
6481 (ins VecListFourQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6482def VLD4LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr",
6483 (ins VecListFourQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6484
6485def VLD4LNdWB_fixed_Asm_8 :
6486 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr!",
6487 (ins VecListFourDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6488def VLD4LNdWB_fixed_Asm_16 :
6489 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!",
6490 (ins VecListFourDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6491def VLD4LNdWB_fixed_Asm_32 :
6492 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!",
6493 (ins VecListFourDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6494def VLD4LNqWB_fixed_Asm_16 :
6495 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!",
6496 (ins VecListFourQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6497def VLD4LNqWB_fixed_Asm_32 :
6498 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!",
6499 (ins VecListFourQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6500def VLD4LNdWB_register_Asm_8 :
6501 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr, $Rm",
6502 (ins VecListFourDByteIndexed:$list, addrmode6:$addr,
6503 rGPR:$Rm, pred:$p)>;
6504def VLD4LNdWB_register_Asm_16 :
6505 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm",
6506 (ins VecListFourDHWordIndexed:$list, addrmode6:$addr,
6507 rGPR:$Rm, pred:$p)>;
6508def VLD4LNdWB_register_Asm_32 :
6509 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm",
6510 (ins VecListFourDWordIndexed:$list, addrmode6:$addr,
6511 rGPR:$Rm, pred:$p)>;
6512def VLD4LNqWB_register_Asm_16 :
6513 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm",
6514 (ins VecListFourQHWordIndexed:$list, addrmode6:$addr,
6515 rGPR:$Rm, pred:$p)>;
6516def VLD4LNqWB_register_Asm_32 :
6517 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm",
6518 (ins VecListFourQWordIndexed:$list, addrmode6:$addr,
6519 rGPR:$Rm, pred:$p)>;
6520
Jim Grosbachc387fc62012-01-23 23:20:46 +00006521
6522
Jim Grosbach8abe7e32012-01-24 00:43:17 +00006523// VLD4 multiple structure pseudo-instructions. These need special handling for
6524// the vector operands that the normal instructions don't yet model.
6525// FIXME: Remove these when the register classes and instructions are updated.
6526def VLD4dAsm_8 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr",
6527 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6528def VLD4dAsm_16 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr",
6529 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6530def VLD4dAsm_32 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr",
6531 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6532def VLD4qAsm_8 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr",
6533 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6534def VLD4qAsm_16 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr",
6535 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6536def VLD4qAsm_32 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr",
6537 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6538
6539def VLD4dWB_fixed_Asm_8 :
6540 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr!",
6541 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6542def VLD4dWB_fixed_Asm_16 :
6543 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!",
6544 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6545def VLD4dWB_fixed_Asm_32 :
6546 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!",
6547 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6548def VLD4qWB_fixed_Asm_8 :
6549 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr!",
6550 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6551def VLD4qWB_fixed_Asm_16 :
6552 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!",
6553 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6554def VLD4qWB_fixed_Asm_32 :
6555 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!",
6556 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6557def VLD4dWB_register_Asm_8 :
6558 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr, $Rm",
6559 (ins VecListFourD:$list, addrmode6:$addr,
6560 rGPR:$Rm, pred:$p)>;
6561def VLD4dWB_register_Asm_16 :
6562 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm",
6563 (ins VecListFourD:$list, addrmode6:$addr,
6564 rGPR:$Rm, pred:$p)>;
6565def VLD4dWB_register_Asm_32 :
6566 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm",
6567 (ins VecListFourD:$list, addrmode6:$addr,
6568 rGPR:$Rm, pred:$p)>;
6569def VLD4qWB_register_Asm_8 :
6570 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr, $Rm",
6571 (ins VecListFourQ:$list, addrmode6:$addr,
6572 rGPR:$Rm, pred:$p)>;
6573def VLD4qWB_register_Asm_16 :
6574 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm",
6575 (ins VecListFourQ:$list, addrmode6:$addr,
6576 rGPR:$Rm, pred:$p)>;
6577def VLD4qWB_register_Asm_32 :
6578 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm",
6579 (ins VecListFourQ:$list, addrmode6:$addr,
6580 rGPR:$Rm, pred:$p)>;
6581
Jim Grosbach88a54de2012-01-24 18:53:13 +00006582// VST4 single-lane pseudo-instructions. These need special handling for
6583// the lane index that an InstAlias can't handle, so we use these instead.
6584def VST4LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr",
6585 (ins VecListFourDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6586def VST4LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr",
6587 (ins VecListFourDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6588def VST4LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr",
6589 (ins VecListFourDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6590def VST4LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr",
6591 (ins VecListFourQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6592def VST4LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr",
6593 (ins VecListFourQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6594
6595def VST4LNdWB_fixed_Asm_8 :
6596 NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr!",
6597 (ins VecListFourDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6598def VST4LNdWB_fixed_Asm_16 :
6599 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr!",
6600 (ins VecListFourDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6601def VST4LNdWB_fixed_Asm_32 :
6602 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr!",
6603 (ins VecListFourDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6604def VST4LNqWB_fixed_Asm_16 :
6605 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr!",
6606 (ins VecListFourQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6607def VST4LNqWB_fixed_Asm_32 :
6608 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr!",
6609 (ins VecListFourQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6610def VST4LNdWB_register_Asm_8 :
6611 NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr, $Rm",
6612 (ins VecListFourDByteIndexed:$list, addrmode6:$addr,
6613 rGPR:$Rm, pred:$p)>;
6614def VST4LNdWB_register_Asm_16 :
6615 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr, $Rm",
6616 (ins VecListFourDHWordIndexed:$list, addrmode6:$addr,
6617 rGPR:$Rm, pred:$p)>;
6618def VST4LNdWB_register_Asm_32 :
6619 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr, $Rm",
6620 (ins VecListFourDWordIndexed:$list, addrmode6:$addr,
6621 rGPR:$Rm, pred:$p)>;
6622def VST4LNqWB_register_Asm_16 :
6623 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr, $Rm",
6624 (ins VecListFourQHWordIndexed:$list, addrmode6:$addr,
6625 rGPR:$Rm, pred:$p)>;
6626def VST4LNqWB_register_Asm_32 :
6627 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr, $Rm",
6628 (ins VecListFourQWordIndexed:$list, addrmode6:$addr,
6629 rGPR:$Rm, pred:$p)>;
6630
Jim Grosbach539aab72012-01-24 00:58:13 +00006631
6632// VST4 multiple structure pseudo-instructions. These need special handling for
6633// the vector operands that the normal instructions don't yet model.
6634// FIXME: Remove these when the register classes and instructions are updated.
6635def VST4dAsm_8 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr",
6636 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6637def VST4dAsm_16 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr",
6638 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6639def VST4dAsm_32 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr",
6640 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6641def VST4qAsm_8 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr",
6642 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6643def VST4qAsm_16 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr",
6644 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6645def VST4qAsm_32 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr",
6646 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6647
6648def VST4dWB_fixed_Asm_8 :
6649 NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr!",
6650 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6651def VST4dWB_fixed_Asm_16 :
6652 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr!",
6653 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6654def VST4dWB_fixed_Asm_32 :
6655 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr!",
6656 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6657def VST4qWB_fixed_Asm_8 :
6658 NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr!",
6659 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6660def VST4qWB_fixed_Asm_16 :
6661 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr!",
6662 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6663def VST4qWB_fixed_Asm_32 :
6664 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr!",
6665 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6666def VST4dWB_register_Asm_8 :
6667 NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr, $Rm",
6668 (ins VecListFourD:$list, addrmode6:$addr,
6669 rGPR:$Rm, pred:$p)>;
6670def VST4dWB_register_Asm_16 :
6671 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr, $Rm",
6672 (ins VecListFourD:$list, addrmode6:$addr,
6673 rGPR:$Rm, pred:$p)>;
6674def VST4dWB_register_Asm_32 :
6675 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr, $Rm",
6676 (ins VecListFourD:$list, addrmode6:$addr,
6677 rGPR:$Rm, pred:$p)>;
6678def VST4qWB_register_Asm_8 :
6679 NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr, $Rm",
6680 (ins VecListFourQ:$list, addrmode6:$addr,
6681 rGPR:$Rm, pred:$p)>;
6682def VST4qWB_register_Asm_16 :
6683 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr, $Rm",
6684 (ins VecListFourQ:$list, addrmode6:$addr,
6685 rGPR:$Rm, pred:$p)>;
6686def VST4qWB_register_Asm_32 :
6687 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr, $Rm",
6688 (ins VecListFourQ:$list, addrmode6:$addr,
6689 rGPR:$Rm, pred:$p)>;
6690
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00006691// VMOV takes an optional datatype suffix
Jim Grosbach78d13e12012-01-24 17:23:29 +00006692defm : NEONDTAnyInstAlias<"vmov${p}", "$Vd, $Vm",
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00006693 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00006694defm : NEONDTAnyInstAlias<"vmov${p}", "$Vd, $Vm",
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00006695 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
6696
Jim Grosbach470855b2011-12-07 17:51:15 +00006697// VCLT (register) is an assembler alias for VCGT w/ the operands reversed.
6698// D-register versions.
Jim Grosbacha738da72011-12-15 22:56:33 +00006699def : NEONInstAlias<"vcle${p}.s8 $Dd, $Dn, $Dm",
6700 (VCGEsv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6701def : NEONInstAlias<"vcle${p}.s16 $Dd, $Dn, $Dm",
6702 (VCGEsv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6703def : NEONInstAlias<"vcle${p}.s32 $Dd, $Dn, $Dm",
6704 (VCGEsv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6705def : NEONInstAlias<"vcle${p}.u8 $Dd, $Dn, $Dm",
6706 (VCGEuv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6707def : NEONInstAlias<"vcle${p}.u16 $Dd, $Dn, $Dm",
6708 (VCGEuv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6709def : NEONInstAlias<"vcle${p}.u32 $Dd, $Dn, $Dm",
6710 (VCGEuv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6711def : NEONInstAlias<"vcle${p}.f32 $Dd, $Dn, $Dm",
6712 (VCGEfd DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6713// Q-register versions.
6714def : NEONInstAlias<"vcle${p}.s8 $Qd, $Qn, $Qm",
6715 (VCGEsv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6716def : NEONInstAlias<"vcle${p}.s16 $Qd, $Qn, $Qm",
6717 (VCGEsv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6718def : NEONInstAlias<"vcle${p}.s32 $Qd, $Qn, $Qm",
6719 (VCGEsv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6720def : NEONInstAlias<"vcle${p}.u8 $Qd, $Qn, $Qm",
6721 (VCGEuv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6722def : NEONInstAlias<"vcle${p}.u16 $Qd, $Qn, $Qm",
6723 (VCGEuv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6724def : NEONInstAlias<"vcle${p}.u32 $Qd, $Qn, $Qm",
6725 (VCGEuv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6726def : NEONInstAlias<"vcle${p}.f32 $Qd, $Qn, $Qm",
6727 (VCGEfq QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6728
6729// VCLT (register) is an assembler alias for VCGT w/ the operands reversed.
6730// D-register versions.
Jim Grosbach470855b2011-12-07 17:51:15 +00006731def : NEONInstAlias<"vclt${p}.s8 $Dd, $Dn, $Dm",
6732 (VCGTsv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6733def : NEONInstAlias<"vclt${p}.s16 $Dd, $Dn, $Dm",
6734 (VCGTsv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6735def : NEONInstAlias<"vclt${p}.s32 $Dd, $Dn, $Dm",
6736 (VCGTsv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6737def : NEONInstAlias<"vclt${p}.u8 $Dd, $Dn, $Dm",
6738 (VCGTuv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6739def : NEONInstAlias<"vclt${p}.u16 $Dd, $Dn, $Dm",
6740 (VCGTuv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6741def : NEONInstAlias<"vclt${p}.u32 $Dd, $Dn, $Dm",
6742 (VCGTuv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6743def : NEONInstAlias<"vclt${p}.f32 $Dd, $Dn, $Dm",
6744 (VCGTfd DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6745// Q-register versions.
6746def : NEONInstAlias<"vclt${p}.s8 $Qd, $Qn, $Qm",
6747 (VCGTsv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6748def : NEONInstAlias<"vclt${p}.s16 $Qd, $Qn, $Qm",
6749 (VCGTsv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6750def : NEONInstAlias<"vclt${p}.s32 $Qd, $Qn, $Qm",
6751 (VCGTsv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6752def : NEONInstAlias<"vclt${p}.u8 $Qd, $Qn, $Qm",
6753 (VCGTuv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6754def : NEONInstAlias<"vclt${p}.u16 $Qd, $Qn, $Qm",
6755 (VCGTuv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6756def : NEONInstAlias<"vclt${p}.u32 $Qd, $Qn, $Qm",
6757 (VCGTuv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6758def : NEONInstAlias<"vclt${p}.f32 $Qd, $Qn, $Qm",
6759 (VCGTfq QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
Jim Grosbacha44f2c42011-12-08 00:43:47 +00006760
6761// Two-operand variants for VEXT
6762def : NEONInstAlias<"vext${p}.8 $Vdn, $Vm, $imm",
6763 (VEXTd8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_7:$imm, pred:$p)>;
6764def : NEONInstAlias<"vext${p}.16 $Vdn, $Vm, $imm",
6765 (VEXTd16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_3:$imm, pred:$p)>;
6766def : NEONInstAlias<"vext${p}.32 $Vdn, $Vm, $imm",
6767 (VEXTd32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_1:$imm, pred:$p)>;
6768
6769def : NEONInstAlias<"vext${p}.8 $Vdn, $Vm, $imm",
6770 (VEXTq8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_15:$imm, pred:$p)>;
6771def : NEONInstAlias<"vext${p}.16 $Vdn, $Vm, $imm",
6772 (VEXTq16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_7:$imm, pred:$p)>;
6773def : NEONInstAlias<"vext${p}.32 $Vdn, $Vm, $imm",
6774 (VEXTq32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_3:$imm, pred:$p)>;
6775def : NEONInstAlias<"vext${p}.64 $Vdn, $Vm, $imm",
6776 (VEXTq64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_1:$imm, pred:$p)>;
Jim Grosbach485d8bf2011-12-13 20:08:32 +00006777
Jim Grosbach0f293de2011-12-13 20:40:37 +00006778// Two-operand variants for VQDMULH
6779def : NEONInstAlias<"vqdmulh${p}.s16 $Vdn, $Vm",
6780 (VQDMULHv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6781def : NEONInstAlias<"vqdmulh${p}.s32 $Vdn, $Vm",
6782 (VQDMULHv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6783
6784def : NEONInstAlias<"vqdmulh${p}.s16 $Vdn, $Vm",
6785 (VQDMULHv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6786def : NEONInstAlias<"vqdmulh${p}.s32 $Vdn, $Vm",
6787 (VQDMULHv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6788
Jim Grosbach61b74b42011-12-19 18:57:38 +00006789// Two-operand variants for VMAX.
6790def : NEONInstAlias<"vmax${p}.s8 $Vdn, $Vm",
6791 (VMAXsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6792def : NEONInstAlias<"vmax${p}.s16 $Vdn, $Vm",
6793 (VMAXsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6794def : NEONInstAlias<"vmax${p}.s32 $Vdn, $Vm",
6795 (VMAXsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6796def : NEONInstAlias<"vmax${p}.u8 $Vdn, $Vm",
6797 (VMAXuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6798def : NEONInstAlias<"vmax${p}.u16 $Vdn, $Vm",
6799 (VMAXuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6800def : NEONInstAlias<"vmax${p}.u32 $Vdn, $Vm",
6801 (VMAXuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6802def : NEONInstAlias<"vmax${p}.f32 $Vdn, $Vm",
6803 (VMAXfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6804
6805def : NEONInstAlias<"vmax${p}.s8 $Vdn, $Vm",
6806 (VMAXsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6807def : NEONInstAlias<"vmax${p}.s16 $Vdn, $Vm",
6808 (VMAXsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6809def : NEONInstAlias<"vmax${p}.s32 $Vdn, $Vm",
6810 (VMAXsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6811def : NEONInstAlias<"vmax${p}.u8 $Vdn, $Vm",
6812 (VMAXuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6813def : NEONInstAlias<"vmax${p}.u16 $Vdn, $Vm",
6814 (VMAXuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6815def : NEONInstAlias<"vmax${p}.u32 $Vdn, $Vm",
6816 (VMAXuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6817def : NEONInstAlias<"vmax${p}.f32 $Vdn, $Vm",
6818 (VMAXfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6819
6820// Two-operand variants for VMIN.
6821def : NEONInstAlias<"vmin${p}.s8 $Vdn, $Vm",
6822 (VMINsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6823def : NEONInstAlias<"vmin${p}.s16 $Vdn, $Vm",
6824 (VMINsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6825def : NEONInstAlias<"vmin${p}.s32 $Vdn, $Vm",
6826 (VMINsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6827def : NEONInstAlias<"vmin${p}.u8 $Vdn, $Vm",
6828 (VMINuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6829def : NEONInstAlias<"vmin${p}.u16 $Vdn, $Vm",
6830 (VMINuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6831def : NEONInstAlias<"vmin${p}.u32 $Vdn, $Vm",
6832 (VMINuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6833def : NEONInstAlias<"vmin${p}.f32 $Vdn, $Vm",
6834 (VMINfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6835
6836def : NEONInstAlias<"vmin${p}.s8 $Vdn, $Vm",
6837 (VMINsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6838def : NEONInstAlias<"vmin${p}.s16 $Vdn, $Vm",
6839 (VMINsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6840def : NEONInstAlias<"vmin${p}.s32 $Vdn, $Vm",
6841 (VMINsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6842def : NEONInstAlias<"vmin${p}.u8 $Vdn, $Vm",
6843 (VMINuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6844def : NEONInstAlias<"vmin${p}.u16 $Vdn, $Vm",
6845 (VMINuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6846def : NEONInstAlias<"vmin${p}.u32 $Vdn, $Vm",
6847 (VMINuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6848def : NEONInstAlias<"vmin${p}.f32 $Vdn, $Vm",
6849 (VMINfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6850
Jim Grosbachd22170e2011-12-19 19:51:03 +00006851// Two-operand variants for VPADD.
6852def : NEONInstAlias<"vpadd${p}.i8 $Vdn, $Vm",
6853 (VPADDi8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6854def : NEONInstAlias<"vpadd${p}.i16 $Vdn, $Vm",
6855 (VPADDi16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6856def : NEONInstAlias<"vpadd${p}.i32 $Vdn, $Vm",
6857 (VPADDi32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6858def : NEONInstAlias<"vpadd${p}.f32 $Vdn, $Vm",
6859 (VPADDf DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6860
Jim Grosbach1ac20602012-01-24 17:55:36 +00006861// Two-operand variants for VSRA.
6862 // Signed.
6863def : NEONInstAlias<"vsra${p}.s8 $Vdm, $imm",
6864 (VSRAsv8i8 DPR:$Vdm, DPR:$Vdm, shr_imm8:$imm, pred:$p)>;
6865def : NEONInstAlias<"vsra${p}.s16 $Vdm, $imm",
6866 (VSRAsv4i16 DPR:$Vdm, DPR:$Vdm, shr_imm16:$imm, pred:$p)>;
6867def : NEONInstAlias<"vsra${p}.s32 $Vdm, $imm",
6868 (VSRAsv2i32 DPR:$Vdm, DPR:$Vdm, shr_imm32:$imm, pred:$p)>;
6869def : NEONInstAlias<"vsra${p}.s64 $Vdm, $imm",
6870 (VSRAsv1i64 DPR:$Vdm, DPR:$Vdm, shr_imm64:$imm, pred:$p)>;
6871
6872def : NEONInstAlias<"vsra${p}.s8 $Vdm, $imm",
6873 (VSRAsv16i8 QPR:$Vdm, QPR:$Vdm, shr_imm8:$imm, pred:$p)>;
6874def : NEONInstAlias<"vsra${p}.s16 $Vdm, $imm",
6875 (VSRAsv8i16 QPR:$Vdm, QPR:$Vdm, shr_imm16:$imm, pred:$p)>;
6876def : NEONInstAlias<"vsra${p}.s32 $Vdm, $imm",
6877 (VSRAsv4i32 QPR:$Vdm, QPR:$Vdm, shr_imm32:$imm, pred:$p)>;
6878def : NEONInstAlias<"vsra${p}.s64 $Vdm, $imm",
6879 (VSRAsv2i64 QPR:$Vdm, QPR:$Vdm, shr_imm64:$imm, pred:$p)>;
6880
6881 // Unsigned.
6882def : NEONInstAlias<"vsra${p}.u8 $Vdm, $imm",
6883 (VSRAuv8i8 DPR:$Vdm, DPR:$Vdm, shr_imm8:$imm, pred:$p)>;
6884def : NEONInstAlias<"vsra${p}.u16 $Vdm, $imm",
6885 (VSRAuv4i16 DPR:$Vdm, DPR:$Vdm, shr_imm16:$imm, pred:$p)>;
6886def : NEONInstAlias<"vsra${p}.u32 $Vdm, $imm",
6887 (VSRAuv2i32 DPR:$Vdm, DPR:$Vdm, shr_imm32:$imm, pred:$p)>;
6888def : NEONInstAlias<"vsra${p}.u64 $Vdm, $imm",
6889 (VSRAuv1i64 DPR:$Vdm, DPR:$Vdm, shr_imm64:$imm, pred:$p)>;
6890
6891def : NEONInstAlias<"vsra${p}.u8 $Vdm, $imm",
6892 (VSRAuv16i8 QPR:$Vdm, QPR:$Vdm, shr_imm8:$imm, pred:$p)>;
6893def : NEONInstAlias<"vsra${p}.u16 $Vdm, $imm",
6894 (VSRAuv8i16 QPR:$Vdm, QPR:$Vdm, shr_imm16:$imm, pred:$p)>;
6895def : NEONInstAlias<"vsra${p}.u32 $Vdm, $imm",
6896 (VSRAuv4i32 QPR:$Vdm, QPR:$Vdm, shr_imm32:$imm, pred:$p)>;
6897def : NEONInstAlias<"vsra${p}.u64 $Vdm, $imm",
6898 (VSRAuv2i64 QPR:$Vdm, QPR:$Vdm, shr_imm64:$imm, pred:$p)>;
6899
Jim Grosbachd8ee0cc2012-01-24 17:46:58 +00006900// Two-operand variants for VSRI.
6901def : NEONInstAlias<"vsri${p}.8 $Vdm, $imm",
6902 (VSRIv8i8 DPR:$Vdm, DPR:$Vdm, shr_imm8:$imm, pred:$p)>;
6903def : NEONInstAlias<"vsri${p}.16 $Vdm, $imm",
6904 (VSRIv4i16 DPR:$Vdm, DPR:$Vdm, shr_imm16:$imm, pred:$p)>;
6905def : NEONInstAlias<"vsri${p}.32 $Vdm, $imm",
6906 (VSRIv2i32 DPR:$Vdm, DPR:$Vdm, shr_imm32:$imm, pred:$p)>;
6907def : NEONInstAlias<"vsri${p}.64 $Vdm, $imm",
6908 (VSRIv1i64 DPR:$Vdm, DPR:$Vdm, shr_imm64:$imm, pred:$p)>;
6909
6910def : NEONInstAlias<"vsri${p}.8 $Vdm, $imm",
6911 (VSRIv16i8 QPR:$Vdm, QPR:$Vdm, shr_imm8:$imm, pred:$p)>;
6912def : NEONInstAlias<"vsri${p}.16 $Vdm, $imm",
6913 (VSRIv8i16 QPR:$Vdm, QPR:$Vdm, shr_imm16:$imm, pred:$p)>;
6914def : NEONInstAlias<"vsri${p}.32 $Vdm, $imm",
6915 (VSRIv4i32 QPR:$Vdm, QPR:$Vdm, shr_imm32:$imm, pred:$p)>;
6916def : NEONInstAlias<"vsri${p}.64 $Vdm, $imm",
6917 (VSRIv2i64 QPR:$Vdm, QPR:$Vdm, shr_imm64:$imm, pred:$p)>;
6918
Jim Grosbach5e497d32012-01-24 17:49:15 +00006919// Two-operand variants for VSLI.
6920def : NEONInstAlias<"vsli${p}.8 $Vdm, $imm",
6921 (VSLIv8i8 DPR:$Vdm, DPR:$Vdm, shr_imm8:$imm, pred:$p)>;
6922def : NEONInstAlias<"vsli${p}.16 $Vdm, $imm",
6923 (VSLIv4i16 DPR:$Vdm, DPR:$Vdm, shr_imm16:$imm, pred:$p)>;
6924def : NEONInstAlias<"vsli${p}.32 $Vdm, $imm",
6925 (VSLIv2i32 DPR:$Vdm, DPR:$Vdm, shr_imm32:$imm, pred:$p)>;
6926def : NEONInstAlias<"vsli${p}.64 $Vdm, $imm",
6927 (VSLIv1i64 DPR:$Vdm, DPR:$Vdm, shr_imm64:$imm, pred:$p)>;
6928
6929def : NEONInstAlias<"vsli${p}.8 $Vdm, $imm",
6930 (VSLIv16i8 QPR:$Vdm, QPR:$Vdm, shr_imm8:$imm, pred:$p)>;
6931def : NEONInstAlias<"vsli${p}.16 $Vdm, $imm",
6932 (VSLIv8i16 QPR:$Vdm, QPR:$Vdm, shr_imm16:$imm, pred:$p)>;
6933def : NEONInstAlias<"vsli${p}.32 $Vdm, $imm",
6934 (VSLIv4i32 QPR:$Vdm, QPR:$Vdm, shr_imm32:$imm, pred:$p)>;
6935def : NEONInstAlias<"vsli${p}.64 $Vdm, $imm",
6936 (VSLIv2i64 QPR:$Vdm, QPR:$Vdm, shr_imm64:$imm, pred:$p)>;
6937
Jim Grosbach5f669fa2011-12-21 23:09:28 +00006938// VSWP allows, but does not require, a type suffix.
Jim Grosbach78d13e12012-01-24 17:23:29 +00006939defm : NEONDTAnyInstAlias<"vswp${p}", "$Vd, $Vm",
Jim Grosbach5f669fa2011-12-21 23:09:28 +00006940 (VSWPd DPR:$Vd, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00006941defm : NEONDTAnyInstAlias<"vswp${p}", "$Vd, $Vm",
Jim Grosbach5f669fa2011-12-21 23:09:28 +00006942 (VSWPq QPR:$Vd, QPR:$Vm, pred:$p)>;
6943
Jim Grosbachc94206e2012-02-28 19:11:07 +00006944// VBIF, VBIT, and VBSL allow, but do not require, a type suffix.
6945defm : NEONDTAnyInstAlias<"vbif${p}", "$Vd, $Vn, $Vm",
6946 (VBIFd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
6947defm : NEONDTAnyInstAlias<"vbit${p}", "$Vd, $Vn, $Vm",
6948 (VBITd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
6949defm : NEONDTAnyInstAlias<"vbsl${p}", "$Vd, $Vn, $Vm",
6950 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
6951defm : NEONDTAnyInstAlias<"vbif${p}", "$Vd, $Vn, $Vm",
6952 (VBIFq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
6953defm : NEONDTAnyInstAlias<"vbit${p}", "$Vd, $Vn, $Vm",
6954 (VBITq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
6955defm : NEONDTAnyInstAlias<"vbsl${p}", "$Vd, $Vn, $Vm",
6956 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
6957
Jim Grosbach9b087852011-12-19 23:51:07 +00006958// "vmov Rd, #-imm" can be handled via "vmvn".
6959def : NEONInstAlias<"vmov${p}.i32 $Vd, $imm",
6960 (VMVNv2i32 DPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
6961def : NEONInstAlias<"vmov${p}.i32 $Vd, $imm",
6962 (VMVNv4i32 QPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
6963def : NEONInstAlias<"vmvn${p}.i32 $Vd, $imm",
6964 (VMOVv2i32 DPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
6965def : NEONInstAlias<"vmvn${p}.i32 $Vd, $imm",
6966 (VMOVv4i32 QPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
6967
Jim Grosbach485d8bf2011-12-13 20:08:32 +00006968// 'gas' compatibility aliases for quad-word instructions. Strictly speaking,
6969// these should restrict to just the Q register variants, but the register
6970// classes are enough to match correctly regardless, so we keep it simple
6971// and just use MnemonicAlias.
6972def : NEONMnemonicAlias<"vbicq", "vbic">;
6973def : NEONMnemonicAlias<"vandq", "vand">;
6974def : NEONMnemonicAlias<"veorq", "veor">;
6975def : NEONMnemonicAlias<"vorrq", "vorr">;
6976
6977def : NEONMnemonicAlias<"vmovq", "vmov">;
6978def : NEONMnemonicAlias<"vmvnq", "vmvn">;
Jim Grosbachddecfe52011-12-16 00:12:22 +00006979// Explicit versions for floating point so that the FPImm variants get
6980// handled early. The parser gets confused otherwise.
6981def : NEONMnemonicAlias<"vmovq.f32", "vmov.f32">;
6982def : NEONMnemonicAlias<"vmovq.f64", "vmov.f64">;
Jim Grosbach485d8bf2011-12-13 20:08:32 +00006983
6984def : NEONMnemonicAlias<"vaddq", "vadd">;
6985def : NEONMnemonicAlias<"vsubq", "vsub">;
6986
6987def : NEONMnemonicAlias<"vminq", "vmin">;
6988def : NEONMnemonicAlias<"vmaxq", "vmax">;
6989
6990def : NEONMnemonicAlias<"vmulq", "vmul">;
6991
6992def : NEONMnemonicAlias<"vabsq", "vabs">;
6993
6994def : NEONMnemonicAlias<"vshlq", "vshl">;
6995def : NEONMnemonicAlias<"vshrq", "vshr">;
6996
6997def : NEONMnemonicAlias<"vcvtq", "vcvt">;
6998
6999def : NEONMnemonicAlias<"vcleq", "vcle">;
7000def : NEONMnemonicAlias<"vceqq", "vceq">;
Jim Grosbach4553fa32011-12-21 23:04:33 +00007001
7002def : NEONMnemonicAlias<"vzipq", "vzip">;
7003def : NEONMnemonicAlias<"vswpq", "vswp">;
Jim Grosbachf7c66fa2011-12-21 23:52:37 +00007004
7005def : NEONMnemonicAlias<"vrecpeq.f32", "vrecpe.f32">;
7006def : NEONMnemonicAlias<"vrecpeq.u32", "vrecpe.u32">;
Jim Grosbach51222d12012-01-20 18:09:51 +00007007
7008
7009// Alias for loading floating point immediates that aren't representable
7010// using the vmov.f32 encoding but the bitpattern is representable using
7011// the .i32 encoding.
7012def : NEONInstAlias<"vmov${p}.f32 $Vd, $imm",
7013 (VMOVv4i32 QPR:$Vd, nImmVMOVI32:$imm, pred:$p)>;
7014def : NEONInstAlias<"vmov${p}.f32 $Vd, $imm",
7015 (VMOVv2i32 DPR:$Vd, nImmVMOVI32:$imm, pred:$p)>;