blob: 387e16d1462db1cf5c3954d663452e0a5d251023 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- ARMInstrNEON.td - NEON support for ARM -------------*- tablegen -*-===//
Bob Wilson5bafff32009-06-22 23:27:02 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Jim Grosbach460a9052011-10-07 23:56:00 +000014
15//===----------------------------------------------------------------------===//
16// NEON-specific Operands.
17//===----------------------------------------------------------------------===//
Jim Grosbach698f3b02011-10-17 21:00:11 +000018def nModImm : Operand<i32> {
19 let PrintMethod = "printNEONModImmOperand";
20}
21
Jim Grosbach0e387b22011-10-17 22:26:03 +000022def nImmSplatI8AsmOperand : AsmOperandClass { let Name = "NEONi8splat"; }
23def nImmSplatI8 : Operand<i32> {
24 let PrintMethod = "printNEONModImmOperand";
25 let ParserMatchClass = nImmSplatI8AsmOperand;
26}
Jim Grosbachea461102011-10-17 23:09:09 +000027def nImmSplatI16AsmOperand : AsmOperandClass { let Name = "NEONi16splat"; }
28def nImmSplatI16 : Operand<i32> {
29 let PrintMethod = "printNEONModImmOperand";
30 let ParserMatchClass = nImmSplatI16AsmOperand;
31}
Jim Grosbach6248a542011-10-18 00:22:00 +000032def nImmSplatI32AsmOperand : AsmOperandClass { let Name = "NEONi32splat"; }
33def nImmSplatI32 : Operand<i32> {
34 let PrintMethod = "printNEONModImmOperand";
35 let ParserMatchClass = nImmSplatI32AsmOperand;
36}
37def nImmVMOVI32AsmOperand : AsmOperandClass { let Name = "NEONi32vmov"; }
38def nImmVMOVI32 : Operand<i32> {
39 let PrintMethod = "printNEONModImmOperand";
40 let ParserMatchClass = nImmVMOVI32AsmOperand;
41}
Jim Grosbach9b087852011-12-19 23:51:07 +000042def nImmVMOVI32NegAsmOperand : AsmOperandClass { let Name = "NEONi32vmovNeg"; }
43def nImmVMOVI32Neg : Operand<i32> {
44 let PrintMethod = "printNEONModImmOperand";
45 let ParserMatchClass = nImmVMOVI32NegAsmOperand;
46}
Evan Chengeaa192a2011-11-15 02:12:34 +000047def nImmVMOVF32 : Operand<i32> {
48 let PrintMethod = "printFPImmOperand";
49 let ParserMatchClass = FPImmOperand;
50}
Jim Grosbachf2f5bc62011-10-18 16:18:11 +000051def nImmSplatI64AsmOperand : AsmOperandClass { let Name = "NEONi64splat"; }
52def nImmSplatI64 : Operand<i32> {
53 let PrintMethod = "printNEONModImmOperand";
54 let ParserMatchClass = nImmSplatI64AsmOperand;
55}
Jim Grosbach0e387b22011-10-17 22:26:03 +000056
Jim Grosbach460a9052011-10-07 23:56:00 +000057def VectorIndex8Operand : AsmOperandClass { let Name = "VectorIndex8"; }
58def VectorIndex16Operand : AsmOperandClass { let Name = "VectorIndex16"; }
59def VectorIndex32Operand : AsmOperandClass { let Name = "VectorIndex32"; }
60def VectorIndex8 : Operand<i32>, ImmLeaf<i32, [{
61 return ((uint64_t)Imm) < 8;
62}]> {
63 let ParserMatchClass = VectorIndex8Operand;
64 let PrintMethod = "printVectorIndex";
65 let MIOperandInfo = (ops i32imm);
66}
67def VectorIndex16 : Operand<i32>, ImmLeaf<i32, [{
68 return ((uint64_t)Imm) < 4;
69}]> {
70 let ParserMatchClass = VectorIndex16Operand;
71 let PrintMethod = "printVectorIndex";
72 let MIOperandInfo = (ops i32imm);
73}
74def VectorIndex32 : Operand<i32>, ImmLeaf<i32, [{
75 return ((uint64_t)Imm) < 2;
76}]> {
77 let ParserMatchClass = VectorIndex32Operand;
78 let PrintMethod = "printVectorIndex";
79 let MIOperandInfo = (ops i32imm);
80}
81
Jim Grosbachbd1cff52011-11-29 23:33:40 +000082// Register list of one D register.
Jim Grosbach862019c2011-10-18 23:02:30 +000083def VecListOneDAsmOperand : AsmOperandClass {
84 let Name = "VecListOneD";
85 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +000086 let RenderMethod = "addVecListOperands";
Jim Grosbach862019c2011-10-18 23:02:30 +000087}
88def VecListOneD : RegisterOperand<DPR, "printVectorListOne"> {
89 let ParserMatchClass = VecListOneDAsmOperand;
90}
Jim Grosbach280dfad2011-10-21 18:54:25 +000091// Register list of two sequential D registers.
92def VecListTwoDAsmOperand : AsmOperandClass {
93 let Name = "VecListTwoD";
94 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +000095 let RenderMethod = "addVecListOperands";
Jim Grosbach280dfad2011-10-21 18:54:25 +000096}
97def VecListTwoD : RegisterOperand<DPR, "printVectorListTwo"> {
98 let ParserMatchClass = VecListTwoDAsmOperand;
99}
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000100// Register list of three sequential D registers.
101def VecListThreeDAsmOperand : AsmOperandClass {
102 let Name = "VecListThreeD";
103 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000104 let RenderMethod = "addVecListOperands";
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000105}
106def VecListThreeD : RegisterOperand<DPR, "printVectorListThree"> {
107 let ParserMatchClass = VecListThreeDAsmOperand;
108}
Jim Grosbachb6310312011-10-21 20:35:01 +0000109// Register list of four sequential D registers.
110def VecListFourDAsmOperand : AsmOperandClass {
111 let Name = "VecListFourD";
112 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000113 let RenderMethod = "addVecListOperands";
Jim Grosbachb6310312011-10-21 20:35:01 +0000114}
115def VecListFourD : RegisterOperand<DPR, "printVectorListFour"> {
116 let ParserMatchClass = VecListFourDAsmOperand;
117}
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000118// Register list of two D registers spaced by 2 (two sequential Q registers).
119def VecListTwoQAsmOperand : AsmOperandClass {
120 let Name = "VecListTwoQ";
121 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000122 let RenderMethod = "addVecListOperands";
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000123}
Jim Grosbache90ac9b2011-12-14 19:35:22 +0000124def VecListTwoQ : RegisterOperand<DPR, "printVectorListTwoSpaced"> {
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000125 let ParserMatchClass = VecListTwoQAsmOperand;
126}
Jim Grosbachc387fc62012-01-23 23:20:46 +0000127// Register list of three D registers spaced by 2 (three Q registers).
128def VecListThreeQAsmOperand : AsmOperandClass {
129 let Name = "VecListThreeQ";
130 let ParserMethod = "parseVectorList";
131 let RenderMethod = "addVecListOperands";
132}
133def VecListThreeQ : RegisterOperand<DPR, "printVectorListThreeSpaced"> {
134 let ParserMatchClass = VecListThreeQAsmOperand;
135}
Jim Grosbach8abe7e32012-01-24 00:43:17 +0000136// Register list of three D registers spaced by 2 (three Q registers).
137def VecListFourQAsmOperand : AsmOperandClass {
138 let Name = "VecListFourQ";
139 let ParserMethod = "parseVectorList";
140 let RenderMethod = "addVecListOperands";
141}
142def VecListFourQ : RegisterOperand<DPR, "printVectorListFourSpaced"> {
143 let ParserMatchClass = VecListFourQAsmOperand;
144}
Jim Grosbach862019c2011-10-18 23:02:30 +0000145
Jim Grosbach98b05a52011-11-30 01:09:44 +0000146// Register list of one D register, with "all lanes" subscripting.
147def VecListOneDAllLanesAsmOperand : AsmOperandClass {
148 let Name = "VecListOneDAllLanes";
149 let ParserMethod = "parseVectorList";
150 let RenderMethod = "addVecListOperands";
151}
152def VecListOneDAllLanes : RegisterOperand<DPR, "printVectorListOneAllLanes"> {
153 let ParserMatchClass = VecListOneDAllLanesAsmOperand;
154}
Jim Grosbach13af2222011-11-30 18:21:25 +0000155// Register list of two D registers, with "all lanes" subscripting.
156def VecListTwoDAllLanesAsmOperand : AsmOperandClass {
157 let Name = "VecListTwoDAllLanes";
158 let ParserMethod = "parseVectorList";
159 let RenderMethod = "addVecListOperands";
160}
161def VecListTwoDAllLanes : RegisterOperand<DPR, "printVectorListTwoAllLanes"> {
162 let ParserMatchClass = VecListTwoDAllLanesAsmOperand;
163}
Jim Grosbach3471d4f2011-12-21 00:38:54 +0000164// Register list of two D registers spaced by 2 (two sequential Q registers).
165def VecListTwoQAllLanesAsmOperand : AsmOperandClass {
166 let Name = "VecListTwoQAllLanes";
167 let ParserMethod = "parseVectorList";
168 let RenderMethod = "addVecListOperands";
169}
170def VecListTwoQAllLanes : RegisterOperand<DPR,
171 "printVectorListTwoSpacedAllLanes"> {
172 let ParserMatchClass = VecListTwoQAllLanesAsmOperand;
173}
Jim Grosbach5e59f7e2012-01-24 23:47:04 +0000174// Register list of three D registers, with "all lanes" subscripting.
175def VecListThreeDAllLanesAsmOperand : AsmOperandClass {
176 let Name = "VecListThreeDAllLanes";
177 let ParserMethod = "parseVectorList";
178 let RenderMethod = "addVecListOperands";
179}
180def VecListThreeDAllLanes : RegisterOperand<DPR,
181 "printVectorListThreeAllLanes"> {
182 let ParserMatchClass = VecListThreeDAllLanesAsmOperand;
183}
184// Register list of three D registers spaced by 2 (three sequential Q regs).
185def VecListThreeQAllLanesAsmOperand : AsmOperandClass {
186 let Name = "VecListThreeQAllLanes";
187 let ParserMethod = "parseVectorList";
188 let RenderMethod = "addVecListOperands";
189}
190def VecListThreeQAllLanes : RegisterOperand<DPR,
191 "printVectorListThreeSpacedAllLanes"> {
192 let ParserMatchClass = VecListThreeQAllLanesAsmOperand;
193}
Jim Grosbacha57a36a2012-01-25 00:01:08 +0000194// Register list of four D registers, with "all lanes" subscripting.
195def VecListFourDAllLanesAsmOperand : AsmOperandClass {
196 let Name = "VecListFourDAllLanes";
197 let ParserMethod = "parseVectorList";
198 let RenderMethod = "addVecListOperands";
199}
200def VecListFourDAllLanes : RegisterOperand<DPR, "printVectorListFourAllLanes"> {
201 let ParserMatchClass = VecListFourDAllLanesAsmOperand;
202}
203// Register list of four D registers spaced by 2 (four sequential Q regs).
204def VecListFourQAllLanesAsmOperand : AsmOperandClass {
205 let Name = "VecListFourQAllLanes";
206 let ParserMethod = "parseVectorList";
207 let RenderMethod = "addVecListOperands";
208}
209def VecListFourQAllLanes : RegisterOperand<DPR,
210 "printVectorListFourSpacedAllLanes"> {
211 let ParserMatchClass = VecListFourQAllLanesAsmOperand;
212}
Jim Grosbach5e59f7e2012-01-24 23:47:04 +0000213
Jim Grosbach98b05a52011-11-30 01:09:44 +0000214
Jim Grosbach7636bf62011-12-02 00:35:16 +0000215// Register list of one D register, with byte lane subscripting.
216def VecListOneDByteIndexAsmOperand : AsmOperandClass {
217 let Name = "VecListOneDByteIndexed";
218 let ParserMethod = "parseVectorList";
219 let RenderMethod = "addVecListIndexedOperands";
220}
221def VecListOneDByteIndexed : Operand<i32> {
222 let ParserMatchClass = VecListOneDByteIndexAsmOperand;
223 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
224}
Jim Grosbach799ca9d2011-12-14 23:35:06 +0000225// ...with half-word lane subscripting.
226def VecListOneDHWordIndexAsmOperand : AsmOperandClass {
227 let Name = "VecListOneDHWordIndexed";
228 let ParserMethod = "parseVectorList";
229 let RenderMethod = "addVecListIndexedOperands";
230}
231def VecListOneDHWordIndexed : Operand<i32> {
232 let ParserMatchClass = VecListOneDHWordIndexAsmOperand;
233 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
234}
235// ...with word lane subscripting.
236def VecListOneDWordIndexAsmOperand : AsmOperandClass {
237 let Name = "VecListOneDWordIndexed";
238 let ParserMethod = "parseVectorList";
239 let RenderMethod = "addVecListIndexedOperands";
240}
241def VecListOneDWordIndexed : Operand<i32> {
242 let ParserMatchClass = VecListOneDWordIndexAsmOperand;
243 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
244}
Jim Grosbach3a678af2012-01-23 21:53:26 +0000245
Jim Grosbach95fad1c2011-12-20 19:21:26 +0000246// Register list of two D registers with byte lane subscripting.
Jim Grosbach9b1b3902011-12-14 23:25:46 +0000247def VecListTwoDByteIndexAsmOperand : AsmOperandClass {
248 let Name = "VecListTwoDByteIndexed";
249 let ParserMethod = "parseVectorList";
250 let RenderMethod = "addVecListIndexedOperands";
251}
252def VecListTwoDByteIndexed : Operand<i32> {
253 let ParserMatchClass = VecListTwoDByteIndexAsmOperand;
254 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
255}
Jim Grosbach799ca9d2011-12-14 23:35:06 +0000256// ...with half-word lane subscripting.
257def VecListTwoDHWordIndexAsmOperand : AsmOperandClass {
258 let Name = "VecListTwoDHWordIndexed";
259 let ParserMethod = "parseVectorList";
260 let RenderMethod = "addVecListIndexedOperands";
261}
262def VecListTwoDHWordIndexed : Operand<i32> {
263 let ParserMatchClass = VecListTwoDHWordIndexAsmOperand;
264 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
265}
266// ...with word lane subscripting.
267def VecListTwoDWordIndexAsmOperand : AsmOperandClass {
268 let Name = "VecListTwoDWordIndexed";
269 let ParserMethod = "parseVectorList";
270 let RenderMethod = "addVecListIndexedOperands";
271}
272def VecListTwoDWordIndexed : Operand<i32> {
273 let ParserMatchClass = VecListTwoDWordIndexAsmOperand;
274 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
275}
Jim Grosbach95fad1c2011-12-20 19:21:26 +0000276// Register list of two Q registers with half-word lane subscripting.
277def VecListTwoQHWordIndexAsmOperand : AsmOperandClass {
278 let Name = "VecListTwoQHWordIndexed";
279 let ParserMethod = "parseVectorList";
280 let RenderMethod = "addVecListIndexedOperands";
281}
282def VecListTwoQHWordIndexed : Operand<i32> {
283 let ParserMatchClass = VecListTwoQHWordIndexAsmOperand;
284 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
285}
286// ...with word lane subscripting.
287def VecListTwoQWordIndexAsmOperand : AsmOperandClass {
288 let Name = "VecListTwoQWordIndexed";
289 let ParserMethod = "parseVectorList";
290 let RenderMethod = "addVecListIndexedOperands";
291}
292def VecListTwoQWordIndexed : Operand<i32> {
293 let ParserMatchClass = VecListTwoQWordIndexAsmOperand;
294 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
295}
Jim Grosbach7636bf62011-12-02 00:35:16 +0000296
Jim Grosbach3a678af2012-01-23 21:53:26 +0000297
298// Register list of three D registers with byte lane subscripting.
299def VecListThreeDByteIndexAsmOperand : AsmOperandClass {
300 let Name = "VecListThreeDByteIndexed";
301 let ParserMethod = "parseVectorList";
302 let RenderMethod = "addVecListIndexedOperands";
303}
304def VecListThreeDByteIndexed : Operand<i32> {
305 let ParserMatchClass = VecListThreeDByteIndexAsmOperand;
306 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
307}
308// ...with half-word lane subscripting.
309def VecListThreeDHWordIndexAsmOperand : AsmOperandClass {
310 let Name = "VecListThreeDHWordIndexed";
311 let ParserMethod = "parseVectorList";
312 let RenderMethod = "addVecListIndexedOperands";
313}
314def VecListThreeDHWordIndexed : Operand<i32> {
315 let ParserMatchClass = VecListThreeDHWordIndexAsmOperand;
316 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
317}
318// ...with word lane subscripting.
319def VecListThreeDWordIndexAsmOperand : AsmOperandClass {
320 let Name = "VecListThreeDWordIndexed";
321 let ParserMethod = "parseVectorList";
322 let RenderMethod = "addVecListIndexedOperands";
323}
324def VecListThreeDWordIndexed : Operand<i32> {
325 let ParserMatchClass = VecListThreeDWordIndexAsmOperand;
326 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
327}
328// Register list of three Q registers with half-word lane subscripting.
329def VecListThreeQHWordIndexAsmOperand : AsmOperandClass {
330 let Name = "VecListThreeQHWordIndexed";
331 let ParserMethod = "parseVectorList";
332 let RenderMethod = "addVecListIndexedOperands";
333}
334def VecListThreeQHWordIndexed : Operand<i32> {
335 let ParserMatchClass = VecListThreeQHWordIndexAsmOperand;
336 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
337}
338// ...with word lane subscripting.
339def VecListThreeQWordIndexAsmOperand : AsmOperandClass {
340 let Name = "VecListThreeQWordIndexed";
341 let ParserMethod = "parseVectorList";
342 let RenderMethod = "addVecListIndexedOperands";
343}
344def VecListThreeQWordIndexed : Operand<i32> {
345 let ParserMatchClass = VecListThreeQWordIndexAsmOperand;
346 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
347}
348
Jim Grosbache983a132012-01-24 18:37:25 +0000349// Register list of four D registers with byte lane subscripting.
350def VecListFourDByteIndexAsmOperand : AsmOperandClass {
351 let Name = "VecListFourDByteIndexed";
352 let ParserMethod = "parseVectorList";
353 let RenderMethod = "addVecListIndexedOperands";
354}
355def VecListFourDByteIndexed : Operand<i32> {
356 let ParserMatchClass = VecListFourDByteIndexAsmOperand;
357 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
358}
359// ...with half-word lane subscripting.
360def VecListFourDHWordIndexAsmOperand : AsmOperandClass {
361 let Name = "VecListFourDHWordIndexed";
362 let ParserMethod = "parseVectorList";
363 let RenderMethod = "addVecListIndexedOperands";
364}
365def VecListFourDHWordIndexed : Operand<i32> {
366 let ParserMatchClass = VecListFourDHWordIndexAsmOperand;
367 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
368}
369// ...with word lane subscripting.
370def VecListFourDWordIndexAsmOperand : AsmOperandClass {
371 let Name = "VecListFourDWordIndexed";
372 let ParserMethod = "parseVectorList";
373 let RenderMethod = "addVecListIndexedOperands";
374}
375def VecListFourDWordIndexed : Operand<i32> {
376 let ParserMatchClass = VecListFourDWordIndexAsmOperand;
377 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
378}
379// Register list of four Q registers with half-word lane subscripting.
380def VecListFourQHWordIndexAsmOperand : AsmOperandClass {
381 let Name = "VecListFourQHWordIndexed";
382 let ParserMethod = "parseVectorList";
383 let RenderMethod = "addVecListIndexedOperands";
384}
385def VecListFourQHWordIndexed : Operand<i32> {
386 let ParserMatchClass = VecListFourQHWordIndexAsmOperand;
387 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
388}
389// ...with word lane subscripting.
390def VecListFourQWordIndexAsmOperand : AsmOperandClass {
391 let Name = "VecListFourQWordIndexed";
392 let ParserMethod = "parseVectorList";
393 let RenderMethod = "addVecListIndexedOperands";
394}
395def VecListFourQWordIndexed : Operand<i32> {
396 let ParserMatchClass = VecListFourQWordIndexAsmOperand;
397 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
398}
399
Jim Grosbach3a678af2012-01-23 21:53:26 +0000400
Bob Wilson5bafff32009-06-22 23:27:02 +0000401//===----------------------------------------------------------------------===//
402// NEON-specific DAG Nodes.
403//===----------------------------------------------------------------------===//
404
405def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000406def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000407
408def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000409def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000410def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000411def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
412def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000413def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
414def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000415def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
416def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000417def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
418def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
419
420// Types for vector shift by immediates. The "SHX" version is for long and
421// narrow operations where the source and destination vectors have different
422// types. The "SHINS" version is for shift and insert operations.
423def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
424 SDTCisVT<2, i32>]>;
425def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
426 SDTCisVT<2, i32>]>;
427def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
428 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
429
430def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
431def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
432def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
433def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
434def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
435def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
436def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
437
438def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
439def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
440def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
441
442def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
443def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
444def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
445def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
446def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
447def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
448
449def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
450def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
451def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
452
453def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
454def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
455
456def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
457 SDTCisVT<2, i32>]>;
458def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
459def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
460
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000461def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
462def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
463def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
Evan Chengeaa192a2011-11-15 02:12:34 +0000464def NEONvmovFPImm : SDNode<"ARMISD::VMOVFPIMM", SDTARMVMOVIMM>;
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000465
Owen Andersond9668172010-11-03 22:44:51 +0000466def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
467 SDTCisVT<2, i32>]>;
468def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +0000469def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +0000470
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000471def NEONvbsl : SDNode<"ARMISD::VBSL",
472 SDTypeProfile<1, 3, [SDTCisVec<0>,
473 SDTCisSameAs<0, 1>,
474 SDTCisSameAs<0, 2>,
475 SDTCisSameAs<0, 3>]>>;
476
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000477def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
478
Bob Wilson0ce37102009-08-14 05:08:32 +0000479// VDUPLANE can produce a quad-register result from a double-register source,
480// so the result is not constrained to match the source.
481def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
482 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
483 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000484
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000485def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
486 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
487def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
488
Bob Wilsond8e17572009-08-12 22:31:50 +0000489def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
490def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
491def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
492def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
493
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000494def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000495 SDTCisSameAs<0, 2>,
496 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000497def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
498def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
499def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000500
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000501def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
502 SDTCisSameAs<1, 2>]>;
503def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
504def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
505
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000506def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
507 SDTCisSameAs<0, 2>]>;
508def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
509def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
510
Bob Wilsoncba270d2010-07-13 21:16:48 +0000511def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
512 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000513 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000514 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
515 return (EltBits == 32 && EltVal == 0);
516}]>;
517
518def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
519 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000520 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000521 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
522 return (EltBits == 8 && EltVal == 0xff);
523}]>;
524
Bob Wilson5bafff32009-06-22 23:27:02 +0000525//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +0000526// NEON load / store instructions
527//===----------------------------------------------------------------------===//
528
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000529// Use VLDM to load a Q register as a D register pair.
530// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000531def VLDMQIA
532 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
533 IIC_fpLoad_m, "",
534 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000535
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000536// Use VSTM to store a Q register as a D register pair.
537// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000538def VSTMQIA
539 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
540 IIC_fpStore_m, "",
541 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000542
Bob Wilsonffde0802010-09-02 16:00:54 +0000543// Classes for VLD* pseudo-instructions with multi-register operands.
544// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000545class VLDQPseudo<InstrItinClass itin>
546 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
547class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000548 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000549 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000550 "$addr.addr = $wb">;
Jim Grosbach10b90a92011-10-24 21:45:13 +0000551class VLDQWBfixedPseudo<InstrItinClass itin>
552 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
553 (ins addrmode6:$addr), itin,
554 "$addr.addr = $wb">;
555class VLDQWBregisterPseudo<InstrItinClass itin>
556 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
557 (ins addrmode6:$addr, rGPR:$offset), itin,
558 "$addr.addr = $wb">;
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000559
Bob Wilson9d84fb32010-09-14 20:59:49 +0000560class VLDQQPseudo<InstrItinClass itin>
561 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
562class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000563 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000564 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000565 "$addr.addr = $wb">;
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000566class VLDQQWBfixedPseudo<InstrItinClass itin>
567 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
568 (ins addrmode6:$addr), itin,
569 "$addr.addr = $wb">;
570class VLDQQWBregisterPseudo<InstrItinClass itin>
571 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
572 (ins addrmode6:$addr, rGPR:$offset), itin,
573 "$addr.addr = $wb">;
574
575
Bob Wilson7de68142011-02-07 17:43:15 +0000576class VLDQQQQPseudo<InstrItinClass itin>
Bob Wilson9a450082011-08-05 07:24:09 +0000577 : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin,
578 "$src = $dst">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000579class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000580 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000581 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000582 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000583
Bob Wilson2a0e9742010-11-27 06:35:16 +0000584let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
585
Bob Wilson205a5ca2009-07-08 18:11:30 +0000586// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000587class VLD1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +0000588 : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000589 (ins addrmode6:$Rn), IIC_VLD1,
Jim Grosbach6b09c772011-10-20 15:04:25 +0000590 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000591 let Rm = 0b1111;
592 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000593 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000594}
Bob Wilson621f1952010-03-23 05:25:43 +0000595class VLD1Q<bits<4> op7_4, string Dt>
Jim Grosbach280dfad2011-10-21 18:54:25 +0000596 : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000597 (ins addrmode6:$Rn), IIC_VLD1x2,
Jim Grosbach280dfad2011-10-21 18:54:25 +0000598 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000599 let Rm = 0b1111;
600 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000601 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000602}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000603
Owen Andersond9aa7d32010-11-02 00:05:05 +0000604def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
605def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
606def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
607def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000608
Owen Andersond9aa7d32010-11-02 00:05:05 +0000609def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
610def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
611def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
612def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000613
Evan Chengd2ca8132010-10-09 01:03:04 +0000614def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
615def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
616def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
617def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000618
Bob Wilson99493b22010-03-20 17:59:03 +0000619// ...with address register writeback:
Jim Grosbach10b90a92011-10-24 21:45:13 +0000620multiclass VLD1DWB<bits<4> op7_4, string Dt> {
621 def _fixed : NLdSt<0,0b10, 0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
622 (ins addrmode6:$Rn), IIC_VLD1u,
623 "vld1", Dt, "$Vd, $Rn!",
624 "$Rn.addr = $wb", []> {
625 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
626 let Inst{4} = Rn{4};
627 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000628 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000629 }
630 def _register : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
631 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1u,
632 "vld1", Dt, "$Vd, $Rn, $Rm",
633 "$Rn.addr = $wb", []> {
634 let Inst{4} = Rn{4};
635 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000636 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000637 }
Owen Andersone85bd772010-11-02 00:24:52 +0000638}
Jim Grosbach10b90a92011-10-24 21:45:13 +0000639multiclass VLD1QWB<bits<4> op7_4, string Dt> {
640 def _fixed : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
641 (ins addrmode6:$Rn), IIC_VLD1x2u,
642 "vld1", Dt, "$Vd, $Rn!",
643 "$Rn.addr = $wb", []> {
644 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
645 let Inst{5-4} = Rn{5-4};
646 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000647 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000648 }
649 def _register : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
650 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
651 "vld1", Dt, "$Vd, $Rn, $Rm",
652 "$Rn.addr = $wb", []> {
653 let Inst{5-4} = Rn{5-4};
654 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000655 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000656 }
Owen Andersone85bd772010-11-02 00:24:52 +0000657}
Bob Wilson99493b22010-03-20 17:59:03 +0000658
Jim Grosbach10b90a92011-10-24 21:45:13 +0000659defm VLD1d8wb : VLD1DWB<{0,0,0,?}, "8">;
660defm VLD1d16wb : VLD1DWB<{0,1,0,?}, "16">;
661defm VLD1d32wb : VLD1DWB<{1,0,0,?}, "32">;
662defm VLD1d64wb : VLD1DWB<{1,1,0,?}, "64">;
663defm VLD1q8wb : VLD1QWB<{0,0,?,?}, "8">;
664defm VLD1q16wb : VLD1QWB<{0,1,?,?}, "16">;
665defm VLD1q32wb : VLD1QWB<{1,0,?,?}, "32">;
666defm VLD1q64wb : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000667
Jim Grosbach10b90a92011-10-24 21:45:13 +0000668def VLD1q8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
669def VLD1q16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
670def VLD1q32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
671def VLD1q64PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
672def VLD1q8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
673def VLD1q16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
674def VLD1q32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
675def VLD1q64PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000676
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000677// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +0000678class VLD1D3<bits<4> op7_4, string Dt>
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000679 : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000680 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000681 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000682 let Rm = 0b1111;
683 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000684 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000685}
Jim Grosbach59216752011-10-24 23:26:05 +0000686multiclass VLD1D3WB<bits<4> op7_4, string Dt> {
687 def _fixed : NLdSt<0,0b10,0b0110, op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
688 (ins addrmode6:$Rn), IIC_VLD1x2u,
689 "vld1", Dt, "$Vd, $Rn!",
690 "$Rn.addr = $wb", []> {
691 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Owen Andersonb3727fe2011-10-28 20:43:24 +0000692 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000693 let DecoderMethod = "DecodeVLDInstruction";
694 let AsmMatchConverter = "cvtVLDwbFixed";
695 }
696 def _register : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
697 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
698 "vld1", Dt, "$Vd, $Rn, $Rm",
699 "$Rn.addr = $wb", []> {
Owen Andersonb3727fe2011-10-28 20:43:24 +0000700 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000701 let DecoderMethod = "DecodeVLDInstruction";
702 let AsmMatchConverter = "cvtVLDwbRegister";
703 }
Owen Andersone85bd772010-11-02 00:24:52 +0000704}
Bob Wilson052ba452010-03-22 18:22:06 +0000705
Owen Andersone85bd772010-11-02 00:24:52 +0000706def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
707def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
708def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
709def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000710
Jim Grosbach59216752011-10-24 23:26:05 +0000711defm VLD1d8Twb : VLD1D3WB<{0,0,0,?}, "8">;
712defm VLD1d16Twb : VLD1D3WB<{0,1,0,?}, "16">;
713defm VLD1d32Twb : VLD1D3WB<{1,0,0,?}, "32">;
714defm VLD1d64Twb : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000715
Jim Grosbach59216752011-10-24 23:26:05 +0000716def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000717
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000718// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +0000719class VLD1D4<bits<4> op7_4, string Dt>
Jim Grosbachb6310312011-10-21 20:35:01 +0000720 : NLdSt<0, 0b10, 0b0010, op7_4, (outs VecListFourD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000721 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
Jim Grosbachb6310312011-10-21 20:35:01 +0000722 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000723 let Rm = 0b1111;
724 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000725 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000726}
Jim Grosbach399cdca2011-10-25 00:14:01 +0000727multiclass VLD1D4WB<bits<4> op7_4, string Dt> {
728 def _fixed : NLdSt<0,0b10,0b0010, op7_4, (outs VecListFourD:$Vd, GPR:$wb),
729 (ins addrmode6:$Rn), IIC_VLD1x2u,
730 "vld1", Dt, "$Vd, $Rn!",
731 "$Rn.addr = $wb", []> {
732 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
733 let Inst{5-4} = Rn{5-4};
734 let DecoderMethod = "DecodeVLDInstruction";
735 let AsmMatchConverter = "cvtVLDwbFixed";
736 }
737 def _register : NLdSt<0,0b10,0b0010,op7_4, (outs VecListFourD:$Vd, GPR:$wb),
738 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
739 "vld1", Dt, "$Vd, $Rn, $Rm",
740 "$Rn.addr = $wb", []> {
741 let Inst{5-4} = Rn{5-4};
742 let DecoderMethod = "DecodeVLDInstruction";
743 let AsmMatchConverter = "cvtVLDwbRegister";
744 }
Owen Andersone85bd772010-11-02 00:24:52 +0000745}
Johnny Chend7283d92010-02-23 20:51:23 +0000746
Owen Andersone85bd772010-11-02 00:24:52 +0000747def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
748def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
749def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
750def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000751
Jim Grosbach399cdca2011-10-25 00:14:01 +0000752defm VLD1d8Qwb : VLD1D4WB<{0,0,?,?}, "8">;
753defm VLD1d16Qwb : VLD1D4WB<{0,1,?,?}, "16">;
754defm VLD1d32Qwb : VLD1D4WB<{1,0,?,?}, "32">;
755defm VLD1d64Qwb : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000756
Jim Grosbach399cdca2011-10-25 00:14:01 +0000757def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000758
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000759// VLD2 : Vector Load (multiple 2-element structures)
Jim Grosbach2af50d92011-12-09 19:07:20 +0000760class VLD2<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy,
761 InstrItinClass itin>
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000762 : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd),
Jim Grosbach2af50d92011-12-09 19:07:20 +0000763 (ins addrmode6:$Rn), itin,
Jim Grosbach224180e2011-10-21 23:58:57 +0000764 "vld2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000765 let Rm = 0b1111;
766 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000767 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000768}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000769
Jim Grosbach2af50d92011-12-09 19:07:20 +0000770def VLD2d8 : VLD2<0b1000, {0,0,?,?}, "8", VecListTwoD, IIC_VLD2>;
771def VLD2d16 : VLD2<0b1000, {0,1,?,?}, "16", VecListTwoD, IIC_VLD2>;
772def VLD2d32 : VLD2<0b1000, {1,0,?,?}, "32", VecListTwoD, IIC_VLD2>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000773
Jim Grosbach2af50d92011-12-09 19:07:20 +0000774def VLD2q8 : VLD2<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VLD2x2>;
775def VLD2q16 : VLD2<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VLD2x2>;
776def VLD2q32 : VLD2<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VLD2x2>;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000777
Bob Wilson9d84fb32010-09-14 20:59:49 +0000778def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
779def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
780def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000781
Evan Chengd2ca8132010-10-09 01:03:04 +0000782def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
783def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
784def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000785
Bob Wilson92cb9322010-03-20 20:10:51 +0000786// ...with address register writeback:
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000787multiclass VLD2WB<bits<4> op11_8, bits<4> op7_4, string Dt,
788 RegisterOperand VdTy, InstrItinClass itin> {
789 def _fixed : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
790 (ins addrmode6:$Rn), itin,
791 "vld2", Dt, "$Vd, $Rn!",
792 "$Rn.addr = $wb", []> {
793 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
794 let Inst{5-4} = Rn{5-4};
795 let DecoderMethod = "DecodeVLDInstruction";
796 let AsmMatchConverter = "cvtVLDwbFixed";
797 }
798 def _register : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
799 (ins addrmode6:$Rn, rGPR:$Rm), itin,
800 "vld2", Dt, "$Vd, $Rn, $Rm",
801 "$Rn.addr = $wb", []> {
802 let Inst{5-4} = Rn{5-4};
803 let DecoderMethod = "DecodeVLDInstruction";
804 let AsmMatchConverter = "cvtVLDwbRegister";
805 }
Owen Andersoncf667be2010-11-02 01:24:55 +0000806}
Bob Wilson92cb9322010-03-20 20:10:51 +0000807
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000808defm VLD2d8wb : VLD2WB<0b1000, {0,0,?,?}, "8", VecListTwoD, IIC_VLD2u>;
809defm VLD2d16wb : VLD2WB<0b1000, {0,1,?,?}, "16", VecListTwoD, IIC_VLD2u>;
810defm VLD2d32wb : VLD2WB<0b1000, {1,0,?,?}, "32", VecListTwoD, IIC_VLD2u>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000811
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000812defm VLD2q8wb : VLD2WB<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VLD2x2u>;
813defm VLD2q16wb : VLD2WB<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VLD2x2u>;
814defm VLD2q32wb : VLD2WB<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VLD2x2u>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000815
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000816def VLD2d8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD2u>;
817def VLD2d16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD2u>;
818def VLD2d32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD2u>;
819def VLD2d8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2u>;
820def VLD2d16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2u>;
821def VLD2d32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000822
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000823def VLD2q8PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
824def VLD2q16PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
825def VLD2q32PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
826def VLD2q8PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
827def VLD2q16PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
828def VLD2q32PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000829
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000830// ...with double-spaced registers
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000831def VLD2b8 : VLD2<0b1001, {0,0,?,?}, "8", VecListTwoQ, IIC_VLD2>;
832def VLD2b16 : VLD2<0b1001, {0,1,?,?}, "16", VecListTwoQ, IIC_VLD2>;
833def VLD2b32 : VLD2<0b1001, {1,0,?,?}, "32", VecListTwoQ, IIC_VLD2>;
834defm VLD2b8wb : VLD2WB<0b1001, {0,0,?,?}, "8", VecListTwoQ, IIC_VLD2u>;
835defm VLD2b16wb : VLD2WB<0b1001, {0,1,?,?}, "16", VecListTwoQ, IIC_VLD2u>;
836defm VLD2b32wb : VLD2WB<0b1001, {1,0,?,?}, "32", VecListTwoQ, IIC_VLD2u>;
Johnny Chend7283d92010-02-23 20:51:23 +0000837
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000838// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000839class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000840 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000841 (ins addrmode6:$Rn), IIC_VLD3,
842 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
843 let Rm = 0b1111;
844 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000845 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000846}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000847
Owen Andersoncf667be2010-11-02 01:24:55 +0000848def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
849def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
850def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000851
Bob Wilson9d84fb32010-09-14 20:59:49 +0000852def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
853def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
854def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000855
Bob Wilson92cb9322010-03-20 20:10:51 +0000856// ...with address register writeback:
857class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
858 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000859 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000860 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
861 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
862 "$Rn.addr = $wb", []> {
863 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000864 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000865}
Bob Wilson92cb9322010-03-20 20:10:51 +0000866
Owen Andersoncf667be2010-11-02 01:24:55 +0000867def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
868def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
869def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000870
Evan Cheng84f69e82010-10-09 01:45:34 +0000871def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
872def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
873def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000874
Bob Wilson7de68142011-02-07 17:43:15 +0000875// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000876def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
877def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
878def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
879def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
880def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
881def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000882
Evan Cheng84f69e82010-10-09 01:45:34 +0000883def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
884def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
885def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000886
Bob Wilson92cb9322010-03-20 20:10:51 +0000887// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +0000888def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
889def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
890def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
891
Evan Cheng84f69e82010-10-09 01:45:34 +0000892def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
893def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
894def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000895
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000896// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000897class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
898 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000899 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000900 (ins addrmode6:$Rn), IIC_VLD4,
901 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
902 let Rm = 0b1111;
903 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000904 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000905}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000906
Owen Andersoncf667be2010-11-02 01:24:55 +0000907def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
908def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
909def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000910
Bob Wilson9d84fb32010-09-14 20:59:49 +0000911def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
912def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
913def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000914
Bob Wilson92cb9322010-03-20 20:10:51 +0000915// ...with address register writeback:
916class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
917 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000918 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000919 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000920 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
921 "$Rn.addr = $wb", []> {
922 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000923 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000924}
Bob Wilson92cb9322010-03-20 20:10:51 +0000925
Owen Andersoncf667be2010-11-02 01:24:55 +0000926def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
927def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
928def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000929
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000930def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
931def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
932def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000933
Bob Wilson7de68142011-02-07 17:43:15 +0000934// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000935def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
936def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
937def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
938def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
939def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
940def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000941
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000942def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
943def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
944def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000945
Bob Wilson92cb9322010-03-20 20:10:51 +0000946// ...alternate versions to be allocated odd register numbers:
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000947def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
948def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
949def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
950
951def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
952def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
953def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000954
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000955} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
956
Bob Wilson8466fa12010-09-13 23:01:35 +0000957// Classes for VLD*LN pseudo-instructions with multi-register operands.
958// These are expanded to real instructions after register allocation.
959class VLDQLNPseudo<InstrItinClass itin>
960 : PseudoNLdSt<(outs QPR:$dst),
961 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
962 itin, "$src = $dst">;
963class VLDQLNWBPseudo<InstrItinClass itin>
964 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
965 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
966 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
967class VLDQQLNPseudo<InstrItinClass itin>
968 : PseudoNLdSt<(outs QQPR:$dst),
969 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
970 itin, "$src = $dst">;
971class VLDQQLNWBPseudo<InstrItinClass itin>
972 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
973 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
974 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
975class VLDQQQQLNPseudo<InstrItinClass itin>
976 : PseudoNLdSt<(outs QQQQPR:$dst),
977 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
978 itin, "$src = $dst">;
979class VLDQQQQLNWBPseudo<InstrItinClass itin>
980 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
981 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
982 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
983
Bob Wilsonb07c1712009-10-07 21:53:04 +0000984// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000985class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
986 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000987 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000988 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
989 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000990 "$src = $Vd",
991 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000992 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000993 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000994 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000995 let DecoderMethod = "DecodeVLD1LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000996}
Mon P Wang183c6272011-05-09 17:47:27 +0000997class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
998 PatFrag LoadOp>
999 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
1000 (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane),
1001 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
1002 "$src = $Vd",
1003 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
1004 (i32 (LoadOp addrmode6oneL32:$Rn)),
1005 imm:$lane))]> {
1006 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001007 let DecoderMethod = "DecodeVLD1LN";
Mon P Wang183c6272011-05-09 17:47:27 +00001008}
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001009class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
1010 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
1011 (i32 (LoadOp addrmode6:$addr)),
1012 imm:$lane))];
1013}
1014
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001015def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
1016 let Inst{7-5} = lane{2-0};
1017}
1018def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
1019 let Inst{7-6} = lane{1-0};
Jim Grosbacheeaf1c12011-12-19 18:31:43 +00001020 let Inst{5-4} = Rn{5-4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001021}
Mon P Wang183c6272011-05-09 17:47:27 +00001022def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001023 let Inst{7} = lane{0};
Jim Grosbacheeaf1c12011-12-19 18:31:43 +00001024 let Inst{5-4} = Rn{5-4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001025}
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001026
1027def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
1028def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
1029def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
1030
Bob Wilson746fa172010-12-10 22:13:32 +00001031def : Pat<(vector_insert (v2f32 DPR:$src),
1032 (f32 (load addrmode6:$addr)), imm:$lane),
1033 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1034def : Pat<(vector_insert (v4f32 QPR:$src),
1035 (f32 (load addrmode6:$addr)), imm:$lane),
1036 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1037
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001038let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
1039
1040// ...with address register writeback:
1041class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001042 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001043 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001044 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001045 "\\{$Vd[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001046 "$src = $Vd, $Rn.addr = $wb", []> {
1047 let DecoderMethod = "DecodeVLD1LN";
1048}
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001049
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001050def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
1051 let Inst{7-5} = lane{2-0};
1052}
1053def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
1054 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001055 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001056}
1057def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
1058 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001059 let Inst{5} = Rn{4};
1060 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001061}
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001062
1063def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
1064def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
1065def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +00001066
Bob Wilson243fcc52009-09-01 04:26:28 +00001067// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001068class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001069 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +00001070 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
1071 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001072 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001073 let Rm = 0b1111;
1074 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001075 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001076}
Bob Wilson243fcc52009-09-01 04:26:28 +00001077
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001078def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
1079 let Inst{7-5} = lane{2-0};
1080}
1081def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
1082 let Inst{7-6} = lane{1-0};
1083}
1084def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
1085 let Inst{7} = lane{0};
1086}
Bob Wilson30aea9d2009-10-08 18:56:10 +00001087
Evan Chengd2ca8132010-10-09 01:03:04 +00001088def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
1089def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
1090def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001091
Bob Wilson41315282010-03-20 20:39:53 +00001092// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001093def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
1094 let Inst{7-6} = lane{1-0};
1095}
1096def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
1097 let Inst{7} = lane{0};
1098}
Bob Wilson30aea9d2009-10-08 18:56:10 +00001099
Evan Chengd2ca8132010-10-09 01:03:04 +00001100def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
1101def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +00001102
Bob Wilsona1023642010-03-20 20:47:18 +00001103// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001104class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001105 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001106 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +00001107 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001108 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
1109 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
1110 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001111 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001112}
Bob Wilsona1023642010-03-20 20:47:18 +00001113
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001114def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
1115 let Inst{7-5} = lane{2-0};
1116}
1117def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
1118 let Inst{7-6} = lane{1-0};
1119}
1120def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
1121 let Inst{7} = lane{0};
1122}
Bob Wilsona1023642010-03-20 20:47:18 +00001123
Evan Chengd2ca8132010-10-09 01:03:04 +00001124def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
1125def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
1126def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001127
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001128def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
1129 let Inst{7-6} = lane{1-0};
1130}
1131def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
1132 let Inst{7} = lane{0};
1133}
Bob Wilsona1023642010-03-20 20:47:18 +00001134
Evan Chengd2ca8132010-10-09 01:03:04 +00001135def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
1136def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001137
Bob Wilson243fcc52009-09-01 04:26:28 +00001138// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001139class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001140 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +00001141 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +00001142 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001143 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001144 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001145 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001146 let DecoderMethod = "DecodeVLD3LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001147}
Bob Wilson243fcc52009-09-01 04:26:28 +00001148
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001149def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
1150 let Inst{7-5} = lane{2-0};
1151}
1152def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
1153 let Inst{7-6} = lane{1-0};
1154}
1155def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
1156 let Inst{7} = lane{0};
1157}
Bob Wilson0bf7d992009-10-08 22:27:33 +00001158
Evan Cheng84f69e82010-10-09 01:45:34 +00001159def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
1160def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
1161def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001162
Bob Wilson41315282010-03-20 20:39:53 +00001163// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001164def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
1165 let Inst{7-6} = lane{1-0};
1166}
1167def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
1168 let Inst{7} = lane{0};
1169}
Bob Wilson0bf7d992009-10-08 22:27:33 +00001170
Evan Cheng84f69e82010-10-09 01:45:34 +00001171def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
1172def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +00001173
Bob Wilsona1023642010-03-20 20:47:18 +00001174// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001175class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001176 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001177 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001178 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +00001179 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +00001180 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001181 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
1182 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001183 []> {
1184 let DecoderMethod = "DecodeVLD3LN";
1185}
Bob Wilsona1023642010-03-20 20:47:18 +00001186
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001187def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
1188 let Inst{7-5} = lane{2-0};
1189}
1190def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
1191 let Inst{7-6} = lane{1-0};
1192}
1193def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001194 let Inst{7} = lane{0};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001195}
Bob Wilsona1023642010-03-20 20:47:18 +00001196
Evan Cheng84f69e82010-10-09 01:45:34 +00001197def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
1198def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
1199def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001200
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001201def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
1202 let Inst{7-6} = lane{1-0};
1203}
1204def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001205 let Inst{7} = lane{0};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001206}
Bob Wilsona1023642010-03-20 20:47:18 +00001207
Evan Cheng84f69e82010-10-09 01:45:34 +00001208def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
1209def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001210
Bob Wilson243fcc52009-09-01 04:26:28 +00001211// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001212class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001213 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001214 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +00001215 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +00001216 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001217 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001218 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001219 let Rm = 0b1111;
Jim Grosbach3346dce2011-12-19 18:11:17 +00001220 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001221 let DecoderMethod = "DecodeVLD4LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001222}
Bob Wilson243fcc52009-09-01 04:26:28 +00001223
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001224def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
1225 let Inst{7-5} = lane{2-0};
1226}
1227def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
1228 let Inst{7-6} = lane{1-0};
1229}
1230def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001231 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001232 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001233}
Bob Wilson62e053e2009-10-08 22:53:57 +00001234
Evan Cheng10dc63f2010-10-09 04:07:58 +00001235def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
1236def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
1237def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001238
Bob Wilson41315282010-03-20 20:39:53 +00001239// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001240def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
1241 let Inst{7-6} = lane{1-0};
1242}
1243def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001244 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001245 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001246}
Bob Wilson62e053e2009-10-08 22:53:57 +00001247
Evan Cheng10dc63f2010-10-09 04:07:58 +00001248def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
1249def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001250
Bob Wilsona1023642010-03-20 20:47:18 +00001251// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001252class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001253 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001254 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001255 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +00001256 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson6eb08dd2011-02-07 17:43:12 +00001257 IIC_VLD4lnu, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001258"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
1259"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001260 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001261 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001262 let DecoderMethod = "DecodeVLD4LN" ;
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001263}
Bob Wilsona1023642010-03-20 20:47:18 +00001264
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001265def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
1266 let Inst{7-5} = lane{2-0};
1267}
1268def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
1269 let Inst{7-6} = lane{1-0};
1270}
1271def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001272 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001273 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001274}
Bob Wilsona1023642010-03-20 20:47:18 +00001275
Evan Cheng10dc63f2010-10-09 04:07:58 +00001276def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
1277def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
1278def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001279
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001280def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
1281 let Inst{7-6} = lane{1-0};
1282}
1283def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001284 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001285 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001286}
Bob Wilsona1023642010-03-20 20:47:18 +00001287
Evan Cheng10dc63f2010-10-09 04:07:58 +00001288def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
1289def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001290
Bob Wilson2a0e9742010-11-27 06:35:16 +00001291} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
1292
Bob Wilsonb07c1712009-10-07 21:53:04 +00001293// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001294class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Jim Grosbach98b05a52011-11-30 01:09:44 +00001295 : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListOneDAllLanes:$Vd),
1296 (ins addrmode6dup:$Rn),
1297 IIC_VLD1dup, "vld1", Dt, "$Vd, $Rn", "",
1298 [(set VecListOneDAllLanes:$Vd,
1299 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001300 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001301 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001302 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001303}
1304class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
1305 let Pattern = [(set QPR:$dst,
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001306 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))];
Bob Wilson2a0e9742010-11-27 06:35:16 +00001307}
1308
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001309def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
1310def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
1311def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001312
1313def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
1314def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
1315def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
1316
Bob Wilson746fa172010-12-10 22:13:32 +00001317def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1318 (VLD1DUPd32 addrmode6:$addr)>;
1319def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1320 (VLD1DUPq32Pseudo addrmode6:$addr)>;
1321
Bob Wilson2a0e9742010-11-27 06:35:16 +00001322let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
1323
Bob Wilson20d55152010-12-10 22:13:24 +00001324class VLD1QDUP<bits<4> op7_4, string Dt>
Jim Grosbach13af2222011-11-30 18:21:25 +00001325 : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListTwoDAllLanes:$Vd),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001326 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Jim Grosbach13af2222011-11-30 18:21:25 +00001327 "vld1", Dt, "$Vd, $Rn", "", []> {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001328 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001329 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001330 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001331}
1332
Bob Wilson20d55152010-12-10 22:13:24 +00001333def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">;
1334def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">;
1335def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001336
1337// ...with address register writeback:
Jim Grosbach096334e2011-11-30 19:35:44 +00001338multiclass VLD1DUPWB<bits<4> op7_4, string Dt> {
1339 def _fixed : NLdSt<1, 0b10, 0b1100, op7_4,
1340 (outs VecListOneDAllLanes:$Vd, GPR:$wb),
1341 (ins addrmode6dup:$Rn), IIC_VLD1dupu,
1342 "vld1", Dt, "$Vd, $Rn!",
1343 "$Rn.addr = $wb", []> {
1344 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1345 let Inst{4} = Rn{4};
1346 let DecoderMethod = "DecodeVLD1DupInstruction";
1347 let AsmMatchConverter = "cvtVLDwbFixed";
1348 }
1349 def _register : NLdSt<1, 0b10, 0b1100, op7_4,
1350 (outs VecListOneDAllLanes:$Vd, GPR:$wb),
1351 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu,
1352 "vld1", Dt, "$Vd, $Rn, $Rm",
1353 "$Rn.addr = $wb", []> {
1354 let Inst{4} = Rn{4};
1355 let DecoderMethod = "DecodeVLD1DupInstruction";
1356 let AsmMatchConverter = "cvtVLDwbRegister";
1357 }
Bob Wilsonbce55772010-11-27 07:12:02 +00001358}
Jim Grosbach096334e2011-11-30 19:35:44 +00001359multiclass VLD1QDUPWB<bits<4> op7_4, string Dt> {
1360 def _fixed : NLdSt<1, 0b10, 0b1100, op7_4,
1361 (outs VecListTwoDAllLanes:$Vd, GPR:$wb),
1362 (ins addrmode6dup:$Rn), IIC_VLD1dupu,
1363 "vld1", Dt, "$Vd, $Rn!",
1364 "$Rn.addr = $wb", []> {
1365 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1366 let Inst{4} = Rn{4};
1367 let DecoderMethod = "DecodeVLD1DupInstruction";
1368 let AsmMatchConverter = "cvtVLDwbFixed";
1369 }
1370 def _register : NLdSt<1, 0b10, 0b1100, op7_4,
1371 (outs VecListTwoDAllLanes:$Vd, GPR:$wb),
1372 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu,
1373 "vld1", Dt, "$Vd, $Rn, $Rm",
1374 "$Rn.addr = $wb", []> {
1375 let Inst{4} = Rn{4};
1376 let DecoderMethod = "DecodeVLD1DupInstruction";
1377 let AsmMatchConverter = "cvtVLDwbRegister";
1378 }
Bob Wilsonbce55772010-11-27 07:12:02 +00001379}
Bob Wilson2a0e9742010-11-27 06:35:16 +00001380
Jim Grosbach096334e2011-11-30 19:35:44 +00001381defm VLD1DUPd8wb : VLD1DUPWB<{0,0,0,0}, "8">;
1382defm VLD1DUPd16wb : VLD1DUPWB<{0,1,0,?}, "16">;
1383defm VLD1DUPd32wb : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001384
Jim Grosbach096334e2011-11-30 19:35:44 +00001385defm VLD1DUPq8wb : VLD1QDUPWB<{0,0,1,0}, "8">;
1386defm VLD1DUPq16wb : VLD1QDUPWB<{0,1,1,?}, "16">;
1387defm VLD1DUPq32wb : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001388
Jim Grosbach096334e2011-11-30 19:35:44 +00001389def VLD1DUPq8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1390def VLD1DUPq16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1391def VLD1DUPq32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1392def VLD1DUPq8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
1393def VLD1DUPq16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
1394def VLD1DUPq32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001395
Bob Wilsonb07c1712009-10-07 21:53:04 +00001396// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Jim Grosbach3471d4f2011-12-21 00:38:54 +00001397class VLD2DUP<bits<4> op7_4, string Dt, RegisterOperand VdTy>
1398 : NLdSt<1, 0b10, 0b1101, op7_4, (outs VdTy:$Vd),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001399 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Jim Grosbach3471d4f2011-12-21 00:38:54 +00001400 "vld2", Dt, "$Vd, $Rn", "", []> {
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001401 let Rm = 0b1111;
1402 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001403 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001404}
1405
Jim Grosbach3471d4f2011-12-21 00:38:54 +00001406def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8", VecListTwoDAllLanes>;
1407def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16", VecListTwoDAllLanes>;
1408def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32", VecListTwoDAllLanes>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001409
1410def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
1411def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
1412def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
1413
1414// ...with double-spaced registers (not used for codegen):
Jim Grosbach3471d4f2011-12-21 00:38:54 +00001415def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8", VecListTwoQAllLanes>;
1416def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16", VecListTwoQAllLanes>;
1417def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32", VecListTwoQAllLanes>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001418
1419// ...with address register writeback:
Jim Grosbache6949b12011-12-21 19:40:55 +00001420multiclass VLD2DUPWB<bits<4> op7_4, string Dt, RegisterOperand VdTy> {
1421 def _fixed : NLdSt<1, 0b10, 0b1101, op7_4,
1422 (outs VdTy:$Vd, GPR:$wb),
1423 (ins addrmode6dup:$Rn), IIC_VLD2dupu,
1424 "vld2", Dt, "$Vd, $Rn!",
1425 "$Rn.addr = $wb", []> {
1426 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1427 let Inst{4} = Rn{4};
1428 let DecoderMethod = "DecodeVLD2DupInstruction";
1429 let AsmMatchConverter = "cvtVLDwbFixed";
1430 }
1431 def _register : NLdSt<1, 0b10, 0b1101, op7_4,
1432 (outs VdTy:$Vd, GPR:$wb),
1433 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD2dupu,
1434 "vld2", Dt, "$Vd, $Rn, $Rm",
1435 "$Rn.addr = $wb", []> {
1436 let Inst{4} = Rn{4};
1437 let DecoderMethod = "DecodeVLD2DupInstruction";
1438 let AsmMatchConverter = "cvtVLDwbRegister";
1439 }
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001440}
1441
Jim Grosbache6949b12011-12-21 19:40:55 +00001442defm VLD2DUPd8wb : VLD2DUPWB<{0,0,0,0}, "8", VecListTwoDAllLanes>;
1443defm VLD2DUPd16wb : VLD2DUPWB<{0,1,0,?}, "16", VecListTwoDAllLanes>;
1444defm VLD2DUPd32wb : VLD2DUPWB<{1,0,0,?}, "32", VecListTwoDAllLanes>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001445
Jim Grosbache6949b12011-12-21 19:40:55 +00001446defm VLD2DUPd8x2wb : VLD2DUPWB<{0,0,1,0}, "8", VecListTwoQAllLanes>;
1447defm VLD2DUPd16x2wb : VLD2DUPWB<{0,1,1,?}, "16", VecListTwoQAllLanes>;
1448defm VLD2DUPd32x2wb : VLD2DUPWB<{1,0,1,?}, "32", VecListTwoQAllLanes>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001449
Jim Grosbache6949b12011-12-21 19:40:55 +00001450def VLD2DUPd8PseudoWB_fixed : VLDQWBfixedPseudo <IIC_VLD2dupu>;
1451def VLD2DUPd8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2dupu>;
1452def VLD2DUPd16PseudoWB_fixed : VLDQWBfixedPseudo <IIC_VLD2dupu>;
1453def VLD2DUPd16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2dupu>;
1454def VLD2DUPd32PseudoWB_fixed : VLDQWBfixedPseudo <IIC_VLD2dupu>;
1455def VLD2DUPd32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2dupu>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001456
Bob Wilsonb07c1712009-10-07 21:53:04 +00001457// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +00001458class VLD3DUP<bits<4> op7_4, string Dt>
1459 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001460 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +00001461 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
1462 let Rm = 0b1111;
Owen Andersonef2865a2011-08-15 23:38:54 +00001463 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001464 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001465}
1466
1467def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
1468def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
1469def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
1470
1471def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1472def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1473def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1474
1475// ...with double-spaced registers (not used for codegen):
Jim Grosbach5e59f7e2012-01-24 23:47:04 +00001476def VLD3DUPq8 : VLD3DUP<{0,0,1,?}, "8">;
1477def VLD3DUPq16 : VLD3DUP<{0,1,1,?}, "16">;
1478def VLD3DUPq32 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001479
1480// ...with address register writeback:
1481class VLD3DUPWB<bits<4> op7_4, string Dt>
1482 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001483 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +00001484 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
1485 "$Rn.addr = $wb", []> {
Owen Andersonef2865a2011-08-15 23:38:54 +00001486 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001487 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001488}
1489
1490def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
1491def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
1492def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
1493
Jim Grosbach5e59f7e2012-01-24 23:47:04 +00001494def VLD3DUPq8_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
1495def VLD3DUPq16_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
1496def VLD3DUPq32_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001497
1498def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1499def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1500def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1501
Bob Wilsonb07c1712009-10-07 21:53:04 +00001502// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +00001503class VLD4DUP<bits<4> op7_4, string Dt>
1504 : NLdSt<1, 0b10, 0b1111, op7_4,
1505 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001506 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001507 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
1508 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001509 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001510 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001511}
1512
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001513def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
1514def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
1515def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001516
1517def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1518def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1519def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1520
1521// ...with double-spaced registers (not used for codegen):
Jim Grosbach6cd6a682012-01-24 23:47:07 +00001522def VLD4DUPq8 : VLD4DUP<{0,0,1,?}, "8">;
1523def VLD4DUPq16 : VLD4DUP<{0,1,1,?}, "16">;
1524def VLD4DUPq32 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001525
1526// ...with address register writeback:
1527class VLD4DUPWB<bits<4> op7_4, string Dt>
1528 : NLdSt<1, 0b10, 0b1111, op7_4,
1529 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001530 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001531 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001532 "$Rn.addr = $wb", []> {
1533 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001534 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001535}
1536
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001537def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
1538def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
1539def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
1540
Jim Grosbach6cd6a682012-01-24 23:47:07 +00001541def VLD4DUPq8_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
1542def VLD4DUPq16_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
1543def VLD4DUPq32_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001544
1545def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1546def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1547def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1548
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001549} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001550
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001551let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001552
Bob Wilson709d5922010-08-25 23:27:42 +00001553// Classes for VST* pseudo-instructions with multi-register operands.
1554// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001555class VSTQPseudo<InstrItinClass itin>
1556 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1557class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001558 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001559 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001560 "$addr.addr = $wb">;
Jim Grosbach4334e032011-10-31 21:50:31 +00001561class VSTQWBfixedPseudo<InstrItinClass itin>
1562 : PseudoNLdSt<(outs GPR:$wb),
1563 (ins addrmode6:$addr, QPR:$src), itin,
1564 "$addr.addr = $wb">;
1565class VSTQWBregisterPseudo<InstrItinClass itin>
1566 : PseudoNLdSt<(outs GPR:$wb),
1567 (ins addrmode6:$addr, rGPR:$offset, QPR:$src), itin,
1568 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001569class VSTQQPseudo<InstrItinClass itin>
1570 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1571class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001572 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001573 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001574 "$addr.addr = $wb">;
Jim Grosbach6d567302012-01-20 19:16:00 +00001575class VSTQQWBfixedPseudo<InstrItinClass itin>
1576 : PseudoNLdSt<(outs GPR:$wb),
1577 (ins addrmode6:$addr, QQPR:$src), itin,
1578 "$addr.addr = $wb">;
1579class VSTQQWBregisterPseudo<InstrItinClass itin>
1580 : PseudoNLdSt<(outs GPR:$wb),
1581 (ins addrmode6:$addr, rGPR:$offset, QQPR:$src), itin,
1582 "$addr.addr = $wb">;
1583
Bob Wilson7de68142011-02-07 17:43:15 +00001584class VSTQQQQPseudo<InstrItinClass itin>
1585 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001586class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001587 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001588 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001589 "$addr.addr = $wb">;
1590
Bob Wilson11d98992010-03-23 06:20:33 +00001591// VST1 : Vector Store (multiple single elements)
1592class VST1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +00001593 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, VecListOneD:$Vd),
1594 IIC_VST1, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001595 let Rm = 0b1111;
1596 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001597 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001598}
Bob Wilson11d98992010-03-23 06:20:33 +00001599class VST1Q<bits<4> op7_4, string Dt>
Jim Grosbach742c4ba2011-11-12 00:31:53 +00001600 : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins addrmode6:$Rn, VecListTwoD:$Vd),
1601 IIC_VST1x2, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001602 let Rm = 0b1111;
1603 let Inst{5-4} = Rn{5-4};
Jim Grosbach4d061382011-11-11 23:51:31 +00001604 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001605}
Bob Wilson11d98992010-03-23 06:20:33 +00001606
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001607def VST1d8 : VST1D<{0,0,0,?}, "8">;
1608def VST1d16 : VST1D<{0,1,0,?}, "16">;
1609def VST1d32 : VST1D<{1,0,0,?}, "32">;
1610def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001611
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001612def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1613def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1614def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1615def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001616
Evan Cheng60ff8792010-10-11 22:03:18 +00001617def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
1618def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
1619def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
1620def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001621
Bob Wilson25eb5012010-03-20 20:54:36 +00001622// ...with address register writeback:
Jim Grosbach4334e032011-10-31 21:50:31 +00001623multiclass VST1DWB<bits<4> op7_4, string Dt> {
1624 def _fixed : NLdSt<0,0b00, 0b0111,op7_4, (outs GPR:$wb),
1625 (ins addrmode6:$Rn, VecListOneD:$Vd), IIC_VLD1u,
1626 "vst1", Dt, "$Vd, $Rn!",
1627 "$Rn.addr = $wb", []> {
1628 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1629 let Inst{4} = Rn{4};
1630 let DecoderMethod = "DecodeVSTInstruction";
1631 let AsmMatchConverter = "cvtVSTwbFixed";
1632 }
1633 def _register : NLdSt<0,0b00,0b0111,op7_4, (outs GPR:$wb),
1634 (ins addrmode6:$Rn, rGPR:$Rm, VecListOneD:$Vd),
1635 IIC_VLD1u,
1636 "vst1", Dt, "$Vd, $Rn, $Rm",
1637 "$Rn.addr = $wb", []> {
1638 let Inst{4} = Rn{4};
1639 let DecoderMethod = "DecodeVSTInstruction";
1640 let AsmMatchConverter = "cvtVSTwbRegister";
1641 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001642}
Jim Grosbach4334e032011-10-31 21:50:31 +00001643multiclass VST1QWB<bits<4> op7_4, string Dt> {
1644 def _fixed : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
1645 (ins addrmode6:$Rn, VecListTwoD:$Vd), IIC_VLD1x2u,
1646 "vst1", Dt, "$Vd, $Rn!",
1647 "$Rn.addr = $wb", []> {
1648 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1649 let Inst{5-4} = Rn{5-4};
1650 let DecoderMethod = "DecodeVSTInstruction";
1651 let AsmMatchConverter = "cvtVSTwbFixed";
1652 }
1653 def _register : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
1654 (ins addrmode6:$Rn, rGPR:$Rm, VecListTwoD:$Vd),
1655 IIC_VLD1x2u,
1656 "vst1", Dt, "$Vd, $Rn, $Rm",
1657 "$Rn.addr = $wb", []> {
1658 let Inst{5-4} = Rn{5-4};
1659 let DecoderMethod = "DecodeVSTInstruction";
1660 let AsmMatchConverter = "cvtVSTwbRegister";
1661 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001662}
Bob Wilson25eb5012010-03-20 20:54:36 +00001663
Jim Grosbach4334e032011-10-31 21:50:31 +00001664defm VST1d8wb : VST1DWB<{0,0,0,?}, "8">;
1665defm VST1d16wb : VST1DWB<{0,1,0,?}, "16">;
1666defm VST1d32wb : VST1DWB<{1,0,0,?}, "32">;
1667defm VST1d64wb : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001668
Jim Grosbach4334e032011-10-31 21:50:31 +00001669defm VST1q8wb : VST1QWB<{0,0,?,?}, "8">;
1670defm VST1q16wb : VST1QWB<{0,1,?,?}, "16">;
1671defm VST1q32wb : VST1QWB<{1,0,?,?}, "32">;
1672defm VST1q64wb : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001673
Jim Grosbach4334e032011-10-31 21:50:31 +00001674def VST1q8PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1675def VST1q16PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1676def VST1q32PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1677def VST1q64PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1678def VST1q8PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1679def VST1q16PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1680def VST1q32PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1681def VST1q64PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001682
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001683// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +00001684class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001685 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001686 (ins addrmode6:$Rn, VecListThreeD:$Vd),
1687 IIC_VST1x3, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001688 let Rm = 0b1111;
1689 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001690 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001691}
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001692multiclass VST1D3WB<bits<4> op7_4, string Dt> {
1693 def _fixed : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1694 (ins addrmode6:$Rn, VecListThreeD:$Vd), IIC_VLD1x3u,
1695 "vst1", Dt, "$Vd, $Rn!",
1696 "$Rn.addr = $wb", []> {
1697 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1698 let Inst{5-4} = Rn{5-4};
1699 let DecoderMethod = "DecodeVSTInstruction";
1700 let AsmMatchConverter = "cvtVSTwbFixed";
1701 }
1702 def _register : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1703 (ins addrmode6:$Rn, rGPR:$Rm, VecListThreeD:$Vd),
1704 IIC_VLD1x3u,
1705 "vst1", Dt, "$Vd, $Rn, $Rm",
1706 "$Rn.addr = $wb", []> {
1707 let Inst{5-4} = Rn{5-4};
1708 let DecoderMethod = "DecodeVSTInstruction";
1709 let AsmMatchConverter = "cvtVSTwbRegister";
1710 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001711}
Bob Wilson052ba452010-03-22 18:22:06 +00001712
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001713def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1714def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1715def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1716def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001717
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001718defm VST1d8Twb : VST1D3WB<{0,0,0,?}, "8">;
1719defm VST1d16Twb : VST1D3WB<{0,1,0,?}, "16">;
1720defm VST1d32Twb : VST1D3WB<{1,0,0,?}, "32">;
1721defm VST1d64Twb : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001722
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001723def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1724def VST1d64TPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x3u>;
1725def VST1d64TPseudoWB_register : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001726
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001727// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +00001728class VST1D4<bits<4> op7_4, string Dt>
1729 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001730 (ins addrmode6:$Rn, VecListFourD:$Vd),
1731 IIC_VST1x4, "vst1", Dt, "$Vd, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001732 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001733 let Rm = 0b1111;
1734 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001735 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001736}
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001737multiclass VST1D4WB<bits<4> op7_4, string Dt> {
1738 def _fixed : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb),
1739 (ins addrmode6:$Rn, VecListFourD:$Vd), IIC_VLD1x4u,
1740 "vst1", Dt, "$Vd, $Rn!",
1741 "$Rn.addr = $wb", []> {
1742 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1743 let Inst{5-4} = Rn{5-4};
1744 let DecoderMethod = "DecodeVSTInstruction";
1745 let AsmMatchConverter = "cvtVSTwbFixed";
1746 }
1747 def _register : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb),
1748 (ins addrmode6:$Rn, rGPR:$Rm, VecListFourD:$Vd),
1749 IIC_VLD1x4u,
1750 "vst1", Dt, "$Vd, $Rn, $Rm",
1751 "$Rn.addr = $wb", []> {
1752 let Inst{5-4} = Rn{5-4};
1753 let DecoderMethod = "DecodeVSTInstruction";
1754 let AsmMatchConverter = "cvtVSTwbRegister";
1755 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001756}
Bob Wilson25eb5012010-03-20 20:54:36 +00001757
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001758def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1759def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1760def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1761def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001762
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001763defm VST1d8Qwb : VST1D4WB<{0,0,?,?}, "8">;
1764defm VST1d16Qwb : VST1D4WB<{0,1,?,?}, "16">;
1765defm VST1d32Qwb : VST1D4WB<{1,0,?,?}, "32">;
1766defm VST1d64Qwb : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001767
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001768def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1769def VST1d64QPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x4u>;
1770def VST1d64QPseudoWB_register : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001771
Bob Wilsonb36ec862009-08-06 18:47:44 +00001772// VST2 : Vector Store (multiple 2-element structures)
Jim Grosbach20accfc2011-12-14 20:59:15 +00001773class VST2<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy,
1774 InstrItinClass itin>
Jim Grosbache90ac9b2011-12-14 19:35:22 +00001775 : NLdSt<0, 0b00, op11_8, op7_4, (outs), (ins addrmode6:$Rn, VdTy:$Vd),
Jim Grosbach20accfc2011-12-14 20:59:15 +00001776 itin, "vst2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001777 let Rm = 0b1111;
1778 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001779 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001780}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001781
Jim Grosbach20accfc2011-12-14 20:59:15 +00001782def VST2d8 : VST2<0b1000, {0,0,?,?}, "8", VecListTwoD, IIC_VST2>;
1783def VST2d16 : VST2<0b1000, {0,1,?,?}, "16", VecListTwoD, IIC_VST2>;
1784def VST2d32 : VST2<0b1000, {1,0,?,?}, "32", VecListTwoD, IIC_VST2>;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001785
Jim Grosbach20accfc2011-12-14 20:59:15 +00001786def VST2q8 : VST2<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VST2x2>;
1787def VST2q16 : VST2<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VST2x2>;
1788def VST2q32 : VST2<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VST2x2>;
Bob Wilsond2855752009-10-07 18:47:39 +00001789
Evan Cheng60ff8792010-10-11 22:03:18 +00001790def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1791def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1792def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001793
Evan Cheng60ff8792010-10-11 22:03:18 +00001794def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1795def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1796def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001797
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001798// ...with address register writeback:
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001799multiclass VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt,
1800 RegisterOperand VdTy> {
1801 def _fixed : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
1802 (ins addrmode6:$Rn, VdTy:$Vd), IIC_VLD1u,
1803 "vst2", Dt, "$Vd, $Rn!",
1804 "$Rn.addr = $wb", []> {
1805 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001806 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001807 let DecoderMethod = "DecodeVSTInstruction";
1808 let AsmMatchConverter = "cvtVSTwbFixed";
1809 }
1810 def _register : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
1811 (ins addrmode6:$Rn, rGPR:$Rm, VdTy:$Vd), IIC_VLD1u,
1812 "vst2", Dt, "$Vd, $Rn, $Rm",
1813 "$Rn.addr = $wb", []> {
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001814 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001815 let DecoderMethod = "DecodeVSTInstruction";
1816 let AsmMatchConverter = "cvtVSTwbRegister";
1817 }
Owen Andersond2f37942010-11-02 21:16:58 +00001818}
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001819multiclass VST2QWB<bits<4> op7_4, string Dt> {
1820 def _fixed : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
1821 (ins addrmode6:$Rn, VecListFourD:$Vd), IIC_VLD1u,
1822 "vst2", Dt, "$Vd, $Rn!",
1823 "$Rn.addr = $wb", []> {
1824 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001825 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001826 let DecoderMethod = "DecodeVSTInstruction";
1827 let AsmMatchConverter = "cvtVSTwbFixed";
1828 }
1829 def _register : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
1830 (ins addrmode6:$Rn, rGPR:$Rm, VecListFourD:$Vd),
1831 IIC_VLD1u,
1832 "vst2", Dt, "$Vd, $Rn, $Rm",
1833 "$Rn.addr = $wb", []> {
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001834 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001835 let DecoderMethod = "DecodeVSTInstruction";
1836 let AsmMatchConverter = "cvtVSTwbRegister";
1837 }
Owen Andersond2f37942010-11-02 21:16:58 +00001838}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001839
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001840defm VST2d8wb : VST2DWB<0b1000, {0,0,?,?}, "8", VecListTwoD>;
1841defm VST2d16wb : VST2DWB<0b1000, {0,1,?,?}, "16", VecListTwoD>;
1842defm VST2d32wb : VST2DWB<0b1000, {1,0,?,?}, "32", VecListTwoD>;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001843
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001844defm VST2q8wb : VST2QWB<{0,0,?,?}, "8">;
1845defm VST2q16wb : VST2QWB<{0,1,?,?}, "16">;
1846defm VST2q32wb : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001847
Jim Grosbachf1f16c82012-01-10 21:11:12 +00001848def VST2d8PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST2u>;
1849def VST2d16PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST2u>;
1850def VST2d32PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST2u>;
1851def VST2d8PseudoWB_register : VSTQWBregisterPseudo<IIC_VST2u>;
1852def VST2d16PseudoWB_register : VSTQWBregisterPseudo<IIC_VST2u>;
1853def VST2d32PseudoWB_register : VSTQWBregisterPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001854
Jim Grosbach6d567302012-01-20 19:16:00 +00001855def VST2q8PseudoWB_fixed : VSTQQWBfixedPseudo<IIC_VST2x2u>;
1856def VST2q16PseudoWB_fixed : VSTQQWBfixedPseudo<IIC_VST2x2u>;
1857def VST2q32PseudoWB_fixed : VSTQQWBfixedPseudo<IIC_VST2x2u>;
1858def VST2q8PseudoWB_register : VSTQQWBregisterPseudo<IIC_VST2x2u>;
1859def VST2q16PseudoWB_register : VSTQQWBregisterPseudo<IIC_VST2x2u>;
1860def VST2q32PseudoWB_register : VSTQQWBregisterPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001861
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001862// ...with double-spaced registers
Jim Grosbach20accfc2011-12-14 20:59:15 +00001863def VST2b8 : VST2<0b1001, {0,0,?,?}, "8", VecListTwoQ, IIC_VST2>;
1864def VST2b16 : VST2<0b1001, {0,1,?,?}, "16", VecListTwoQ, IIC_VST2>;
1865def VST2b32 : VST2<0b1001, {1,0,?,?}, "32", VecListTwoQ, IIC_VST2>;
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001866defm VST2b8wb : VST2DWB<0b1001, {0,0,?,?}, "8", VecListTwoQ>;
1867defm VST2b16wb : VST2DWB<0b1001, {0,1,?,?}, "16", VecListTwoQ>;
1868defm VST2b32wb : VST2DWB<0b1001, {1,0,?,?}, "32", VecListTwoQ>;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001869
Bob Wilsonb36ec862009-08-06 18:47:44 +00001870// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001871class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1872 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001873 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1874 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1875 let Rm = 0b1111;
1876 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001877 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001878}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001879
Owen Andersona1a45fd2010-11-02 21:47:03 +00001880def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1881def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1882def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001883
Evan Cheng60ff8792010-10-11 22:03:18 +00001884def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1885def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1886def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001887
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001888// ...with address register writeback:
1889class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1890 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001891 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001892 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001893 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1894 "$Rn.addr = $wb", []> {
1895 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001896 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001897}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001898
Owen Andersona1a45fd2010-11-02 21:47:03 +00001899def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1900def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1901def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001902
Evan Cheng60ff8792010-10-11 22:03:18 +00001903def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1904def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1905def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001906
Bob Wilson7de68142011-02-07 17:43:15 +00001907// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001908def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1909def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1910def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1911def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1912def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1913def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001914
Evan Cheng60ff8792010-10-11 22:03:18 +00001915def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1916def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1917def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001918
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001919// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001920def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1921def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1922def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1923
Evan Cheng60ff8792010-10-11 22:03:18 +00001924def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1925def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1926def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001927
Bob Wilsonb36ec862009-08-06 18:47:44 +00001928// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001929class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1930 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001931 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1932 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001933 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001934 let Rm = 0b1111;
1935 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001936 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001937}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001938
Owen Andersona1a45fd2010-11-02 21:47:03 +00001939def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1940def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1941def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001942
Evan Cheng60ff8792010-10-11 22:03:18 +00001943def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1944def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1945def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001946
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001947// ...with address register writeback:
1948class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1949 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001950 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001951 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001952 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1953 "$Rn.addr = $wb", []> {
1954 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001955 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001956}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001957
Owen Andersona1a45fd2010-11-02 21:47:03 +00001958def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1959def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1960def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001961
Evan Cheng60ff8792010-10-11 22:03:18 +00001962def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1963def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1964def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001965
Bob Wilson7de68142011-02-07 17:43:15 +00001966// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001967def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1968def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1969def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1970def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1971def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1972def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001973
Evan Cheng60ff8792010-10-11 22:03:18 +00001974def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1975def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1976def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001977
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001978// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001979def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1980def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1981def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1982
Evan Cheng60ff8792010-10-11 22:03:18 +00001983def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1984def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1985def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001986
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001987} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1988
Bob Wilson8466fa12010-09-13 23:01:35 +00001989// Classes for VST*LN pseudo-instructions with multi-register operands.
1990// These are expanded to real instructions after register allocation.
1991class VSTQLNPseudo<InstrItinClass itin>
1992 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1993 itin, "">;
1994class VSTQLNWBPseudo<InstrItinClass itin>
1995 : PseudoNLdSt<(outs GPR:$wb),
1996 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1997 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1998class VSTQQLNPseudo<InstrItinClass itin>
1999 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
2000 itin, "">;
2001class VSTQQLNWBPseudo<InstrItinClass itin>
2002 : PseudoNLdSt<(outs GPR:$wb),
2003 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
2004 nohash_imm:$lane), itin, "$addr.addr = $wb">;
2005class VSTQQQQLNPseudo<InstrItinClass itin>
2006 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
2007 itin, "">;
2008class VSTQQQQLNWBPseudo<InstrItinClass itin>
2009 : PseudoNLdSt<(outs GPR:$wb),
2010 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
2011 nohash_imm:$lane), itin, "$addr.addr = $wb">;
2012
Bob Wilsonb07c1712009-10-07 21:53:04 +00002013// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00002014class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
2015 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00002016 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00002017 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00002018 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
2019 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00002020 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002021 let DecoderMethod = "DecodeVST1LN";
Owen Andersone95c9462010-11-02 21:54:45 +00002022}
Mon P Wang183c6272011-05-09 17:47:27 +00002023class VST1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
2024 PatFrag StoreOp, SDNode ExtractOp>
2025 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
2026 (ins addrmode6oneL32:$Rn, DPR:$Vd, nohash_imm:$lane),
2027 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002028 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6oneL32:$Rn)]>{
Mon P Wang183c6272011-05-09 17:47:27 +00002029 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002030 let DecoderMethod = "DecodeVST1LN";
Mon P Wang183c6272011-05-09 17:47:27 +00002031}
Bob Wilsond168cef2010-11-03 16:24:53 +00002032class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
2033 : VSTQLNPseudo<IIC_VST1ln> {
2034 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
2035 addrmode6:$addr)];
2036}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00002037
Bob Wilsond168cef2010-11-03 16:24:53 +00002038def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
2039 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00002040 let Inst{7-5} = lane{2-0};
2041}
Bob Wilsond168cef2010-11-03 16:24:53 +00002042def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
2043 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00002044 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002045 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00002046}
Mon P Wang183c6272011-05-09 17:47:27 +00002047
2048def VST1LNd32 : VST1LN32<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00002049 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002050 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00002051}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00002052
Bob Wilsond168cef2010-11-03 16:24:53 +00002053def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
2054def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
2055def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00002056
Bob Wilson746fa172010-12-10 22:13:32 +00002057def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
2058 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
2059def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
2060 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
2061
Bob Wilsond0c6bc22010-11-02 21:18:25 +00002062// ...with address register writeback:
Bob Wilsonda525062011-02-25 06:42:42 +00002063class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
2064 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00002065 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00002066 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00002067 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002068 "\\{$Vd[$lane]\\}, $Rn$Rm",
Bob Wilsonda525062011-02-25 06:42:42 +00002069 "$Rn.addr = $wb",
2070 [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane),
Owen Anderson7a2e1772011-08-15 18:44:44 +00002071 addrmode6:$Rn, am6offset:$Rm))]> {
2072 let DecoderMethod = "DecodeVST1LN";
2073}
Bob Wilsonda525062011-02-25 06:42:42 +00002074class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
2075 : VSTQLNWBPseudo<IIC_VST1lnu> {
2076 let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
2077 addrmode6:$addr, am6offset:$offset))];
2078}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00002079
Bob Wilsonda525062011-02-25 06:42:42 +00002080def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8,
2081 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00002082 let Inst{7-5} = lane{2-0};
2083}
Bob Wilsonda525062011-02-25 06:42:42 +00002084def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16,
2085 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00002086 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002087 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00002088}
Bob Wilsonda525062011-02-25 06:42:42 +00002089def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store,
2090 extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00002091 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002092 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00002093}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00002094
Bob Wilsonda525062011-02-25 06:42:42 +00002095def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>;
2096def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>;
2097def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>;
2098
2099let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson63c90632009-10-07 20:49:18 +00002100
Bob Wilson8a3198b2009-09-01 18:51:56 +00002101// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00002102class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002103 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00002104 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
2105 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00002106 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00002107 let Rm = 0b1111;
2108 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002109 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002110}
Bob Wilson8a3198b2009-09-01 18:51:56 +00002111
Owen Andersonb20594f2010-11-02 22:18:18 +00002112def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
2113 let Inst{7-5} = lane{2-0};
2114}
2115def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
2116 let Inst{7-6} = lane{1-0};
2117}
2118def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
2119 let Inst{7} = lane{0};
2120}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00002121
Evan Cheng60ff8792010-10-11 22:03:18 +00002122def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
2123def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
2124def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002125
Bob Wilson41315282010-03-20 20:39:53 +00002126// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00002127def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
2128 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002129 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00002130}
2131def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
2132 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002133 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00002134}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00002135
Evan Cheng60ff8792010-10-11 22:03:18 +00002136def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
2137def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00002138
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002139// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00002140class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002141 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Jim Grosbach9b1b3902011-12-14 23:25:46 +00002142 (ins addrmode6:$Rn, am6offset:$Rm,
2143 DPR:$Vd, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
2144 "\\{$Vd[$lane], $src2[$lane]\\}, $Rn$Rm",
2145 "$Rn.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00002146 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002147 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002148}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002149
Owen Andersonb20594f2010-11-02 22:18:18 +00002150def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
2151 let Inst{7-5} = lane{2-0};
2152}
2153def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
2154 let Inst{7-6} = lane{1-0};
2155}
2156def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
2157 let Inst{7} = lane{0};
2158}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002159
Evan Cheng60ff8792010-10-11 22:03:18 +00002160def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
2161def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
2162def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002163
Owen Andersonb20594f2010-11-02 22:18:18 +00002164def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
2165 let Inst{7-6} = lane{1-0};
2166}
2167def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
2168 let Inst{7} = lane{0};
2169}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002170
Evan Cheng60ff8792010-10-11 22:03:18 +00002171def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
2172def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002173
Bob Wilson8a3198b2009-09-01 18:51:56 +00002174// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00002175class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002176 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00002177 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00002178 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002179 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
2180 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002181 let DecoderMethod = "DecodeVST3LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002182}
Bob Wilson8a3198b2009-09-01 18:51:56 +00002183
Owen Andersonb20594f2010-11-02 22:18:18 +00002184def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
2185 let Inst{7-5} = lane{2-0};
2186}
2187def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
2188 let Inst{7-6} = lane{1-0};
2189}
2190def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
2191 let Inst{7} = lane{0};
2192}
Bob Wilson8cdb2692009-10-08 23:51:31 +00002193
Evan Cheng60ff8792010-10-11 22:03:18 +00002194def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
2195def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
2196def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002197
Bob Wilson41315282010-03-20 20:39:53 +00002198// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00002199def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
2200 let Inst{7-6} = lane{1-0};
2201}
2202def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
2203 let Inst{7} = lane{0};
2204}
Bob Wilson8cdb2692009-10-08 23:51:31 +00002205
Evan Cheng60ff8792010-10-11 22:03:18 +00002206def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
2207def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00002208
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002209// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00002210class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002211 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00002212 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00002213 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00002214 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002215 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00002216 "$Rn.addr = $wb", []> {
2217 let DecoderMethod = "DecodeVST3LN";
2218}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002219
Owen Andersonb20594f2010-11-02 22:18:18 +00002220def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
2221 let Inst{7-5} = lane{2-0};
2222}
2223def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
2224 let Inst{7-6} = lane{1-0};
2225}
2226def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
2227 let Inst{7} = lane{0};
2228}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002229
Evan Cheng60ff8792010-10-11 22:03:18 +00002230def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
2231def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
2232def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002233
Owen Andersonb20594f2010-11-02 22:18:18 +00002234def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
2235 let Inst{7-6} = lane{1-0};
2236}
2237def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
2238 let Inst{7} = lane{0};
2239}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002240
Evan Cheng60ff8792010-10-11 22:03:18 +00002241def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
2242def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002243
Bob Wilson8a3198b2009-09-01 18:51:56 +00002244// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00002245class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002246 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00002247 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00002248 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002249 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00002250 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00002251 let Rm = 0b1111;
2252 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002253 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002254}
Bob Wilson8a3198b2009-09-01 18:51:56 +00002255
Owen Andersonb20594f2010-11-02 22:18:18 +00002256def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
2257 let Inst{7-5} = lane{2-0};
2258}
2259def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
2260 let Inst{7-6} = lane{1-0};
2261}
2262def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
2263 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002264 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002265}
Bob Wilson56311392009-10-09 00:01:36 +00002266
Evan Cheng60ff8792010-10-11 22:03:18 +00002267def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
2268def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
2269def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002270
Bob Wilson41315282010-03-20 20:39:53 +00002271// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00002272def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
2273 let Inst{7-6} = lane{1-0};
2274}
2275def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
2276 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002277 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002278}
Bob Wilson56311392009-10-09 00:01:36 +00002279
Evan Cheng60ff8792010-10-11 22:03:18 +00002280def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
2281def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00002282
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002283// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00002284class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002285 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00002286 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00002287 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00002288 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002289 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
2290 "$Rn.addr = $wb", []> {
2291 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002292 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002293}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002294
Owen Andersonb20594f2010-11-02 22:18:18 +00002295def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
2296 let Inst{7-5} = lane{2-0};
2297}
2298def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
2299 let Inst{7-6} = lane{1-0};
2300}
2301def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
2302 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002303 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002304}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002305
Evan Cheng60ff8792010-10-11 22:03:18 +00002306def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
2307def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
2308def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002309
Owen Andersonb20594f2010-11-02 22:18:18 +00002310def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
2311 let Inst{7-6} = lane{1-0};
2312}
2313def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
2314 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002315 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002316}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002317
Evan Cheng60ff8792010-10-11 22:03:18 +00002318def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
2319def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002320
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002321} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00002322
Bob Wilson205a5ca2009-07-08 18:11:30 +00002323
Bob Wilson5bafff32009-06-22 23:27:02 +00002324//===----------------------------------------------------------------------===//
2325// NEON pattern fragments
2326//===----------------------------------------------------------------------===//
2327
2328// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002329def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002330 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2331 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002332}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002333def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002334 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2335 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002336}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002337def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002338 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2339 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002340}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002341def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002342 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2343 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002344}]>;
2345
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00002346// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002347def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002348 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
2349 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002350}]>;
2351
Bob Wilson5bafff32009-06-22 23:27:02 +00002352// Translate lane numbers from Q registers to D subregs.
2353def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002354 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002355}]>;
2356def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002357 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002358}]>;
2359def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002360 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002361}]>;
2362
2363//===----------------------------------------------------------------------===//
2364// Instruction Classes
2365//===----------------------------------------------------------------------===//
2366
Bob Wilson4711d5c2010-12-13 23:02:37 +00002367// Basic 2-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002368class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002369 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
2370 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002371 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2372 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
2373 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002374class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002375 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
2376 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002377 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2378 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
2379 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002380
Bob Wilson69bfbd62010-02-17 22:42:54 +00002381// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002382class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00002383 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002384 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002385 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002386 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2387 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2388 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002389class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00002390 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002391 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002392 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002393 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2394 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2395 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002396
Bob Wilson973a0742010-08-30 20:02:30 +00002397// Narrow 2-register operations.
2398class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2399 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2400 InstrItinClass itin, string OpcodeStr, string Dt,
2401 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002402 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2403 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2404 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00002405
Bob Wilson5bafff32009-06-22 23:27:02 +00002406// Narrow 2-register intrinsics.
2407class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2408 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002409 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00002410 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002411 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2412 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2413 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002414
Bob Wilsonb31a11b2010-08-20 04:54:02 +00002415// Long 2-register operations (currently only used for VMOVL).
2416class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2417 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2418 InstrItinClass itin, string OpcodeStr, string Dt,
2419 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002420 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2421 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2422 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002423
Bob Wilson04063562010-12-15 22:14:12 +00002424// Long 2-register intrinsics.
2425class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2426 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2427 InstrItinClass itin, string OpcodeStr, string Dt,
2428 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
2429 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2430 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2431 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
2432
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002433// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00002434class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002435 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002436 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00002437 OpcodeStr, Dt, "$Vd, $Vm",
2438 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00002439class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00002440 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002441 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
2442 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
2443 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002444
Bob Wilson4711d5c2010-12-13 23:02:37 +00002445// Basic 3-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002446class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002447 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002448 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002449 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002450 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2451 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2452 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002453 let isCommutable = Commutable;
2454}
2455// Same as N3VD but no data type.
2456class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2457 InstrItinClass itin, string OpcodeStr,
2458 ValueType ResTy, ValueType OpTy,
2459 SDNode OpNode, bit Commutable>
2460 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00002461 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2462 OpcodeStr, "$Vd, $Vn, $Vm", "",
2463 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002464 let isCommutable = Commutable;
2465}
Johnny Chen897dd0c2010-03-27 01:03:13 +00002466
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002467class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002468 InstrItinClass itin, string OpcodeStr, string Dt,
2469 ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002470 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002471 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2472 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002473 [(set (Ty DPR:$Vd),
2474 (Ty (ShOp (Ty DPR:$Vn),
2475 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002476 let isCommutable = 0;
2477}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002478class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002479 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002480 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002481 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2482 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane","",
Owen Andersonca6945e2010-12-01 00:28:25 +00002483 [(set (Ty DPR:$Vd),
2484 (Ty (ShOp (Ty DPR:$Vn),
2485 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002486 let isCommutable = 0;
2487}
2488
Bob Wilson5bafff32009-06-22 23:27:02 +00002489class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002490 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002491 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002492 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002493 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2494 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2495 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002496 let isCommutable = Commutable;
2497}
2498class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2499 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002500 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00002501 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002502 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2503 OpcodeStr, "$Vd, $Vn, $Vm", "",
2504 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002505 let isCommutable = Commutable;
2506}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002507class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002508 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002509 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002510 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002511 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2512 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002513 [(set (ResTy QPR:$Vd),
2514 (ResTy (ShOp (ResTy QPR:$Vn),
2515 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002516 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002517 let isCommutable = 0;
2518}
Bob Wilson9abe19d2010-02-17 00:31:29 +00002519class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002520 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002521 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002522 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2523 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002524 [(set (ResTy QPR:$Vd),
2525 (ResTy (ShOp (ResTy QPR:$Vn),
2526 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002527 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002528 let isCommutable = 0;
2529}
Bob Wilson5bafff32009-06-22 23:27:02 +00002530
2531// Basic 3-register intrinsics, both double- and quad-register.
2532class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002533 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002534 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002535 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002536 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
2537 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2538 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002539 let isCommutable = Commutable;
2540}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002541class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002542 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002543 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002544 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2545 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002546 [(set (Ty DPR:$Vd),
2547 (Ty (IntOp (Ty DPR:$Vn),
2548 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002549 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002550 let isCommutable = 0;
2551}
David Goodwin658ea602009-09-25 18:38:29 +00002552class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002553 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002554 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002555 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2556 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002557 [(set (Ty DPR:$Vd),
2558 (Ty (IntOp (Ty DPR:$Vn),
2559 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002560 let isCommutable = 0;
2561}
Owen Anderson3557d002010-10-26 20:56:57 +00002562class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2563 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002564 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002565 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2566 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
2567 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2568 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002569 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002570}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002571
Bob Wilson5bafff32009-06-22 23:27:02 +00002572class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002573 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002574 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002575 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002576 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
2577 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2578 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002579 let isCommutable = Commutable;
2580}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002581class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002582 string OpcodeStr, string Dt,
2583 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002584 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002585 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2586 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002587 [(set (ResTy QPR:$Vd),
2588 (ResTy (IntOp (ResTy QPR:$Vn),
2589 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002590 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002591 let isCommutable = 0;
2592}
David Goodwin658ea602009-09-25 18:38:29 +00002593class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002594 string OpcodeStr, string Dt,
2595 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002596 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002597 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2598 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002599 [(set (ResTy QPR:$Vd),
2600 (ResTy (IntOp (ResTy QPR:$Vn),
2601 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002602 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002603 let isCommutable = 0;
2604}
Owen Anderson3557d002010-10-26 20:56:57 +00002605class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2606 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002607 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002608 : N3V<op24, op23, op21_20, op11_8, 1, op4,
2609 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
2610 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2611 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002612 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002613}
Bob Wilson5bafff32009-06-22 23:27:02 +00002614
Bob Wilson4711d5c2010-12-13 23:02:37 +00002615// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002616class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002617 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002618 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002619 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002620 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2621 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2622 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2623 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
2624
David Goodwin658ea602009-09-25 18:38:29 +00002625class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002626 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002627 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002628 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002629 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002630 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002631 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002632 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002633 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002634 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002635 (Ty (MulOp DPR:$Vn,
2636 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002637 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002638class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002639 string OpcodeStr, string Dt,
2640 ValueType Ty, SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002641 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00002642 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002643 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002644 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002645 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Anderson18341e92010-10-22 18:54:37 +00002646 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002647 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00002648 (Ty (MulOp DPR:$Vn,
2649 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002650 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002651
Bob Wilson5bafff32009-06-22 23:27:02 +00002652class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002653 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00002654 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002655 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002656 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2657 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2658 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2659 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002660class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002661 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00002662 SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002663 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002664 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002665 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002666 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002667 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002668 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002669 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002670 (ResTy (MulOp QPR:$Vn,
2671 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002672 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002673class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002674 string OpcodeStr, string Dt,
2675 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002676 SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002677 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002678 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002679 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002680 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002681 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002682 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002683 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002684 (ResTy (MulOp QPR:$Vn,
2685 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002686 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002687
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002688// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2689class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2690 InstrItinClass itin, string OpcodeStr, string Dt,
2691 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2692 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002693 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2694 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2695 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2696 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002697class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2698 InstrItinClass itin, string OpcodeStr, string Dt,
2699 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2700 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002701 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2702 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2703 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2704 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002705
Bob Wilson5bafff32009-06-22 23:27:02 +00002706// Neon 3-argument intrinsics, both double- and quad-register.
2707// The destination register is also used as the first source operand register.
2708class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002709 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002710 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002711 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002712 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2713 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2714 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2715 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002716class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002717 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002718 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002719 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002720 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2721 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2722 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2723 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002724
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002725// Long Multiply-Add/Sub operations.
2726class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2727 InstrItinClass itin, string OpcodeStr, string Dt,
2728 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2729 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002730 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2731 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2732 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2733 (TyQ (MulOp (TyD DPR:$Vn),
2734 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002735class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2736 InstrItinClass itin, string OpcodeStr, string Dt,
2737 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002738 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002739 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002740 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002741 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002742 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002743 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002744 (TyQ (MulOp (TyD DPR:$Vn),
2745 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002746 imm:$lane))))))]>;
2747class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2748 InstrItinClass itin, string OpcodeStr, string Dt,
2749 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002750 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002751 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002752 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002753 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002754 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002755 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002756 (TyQ (MulOp (TyD DPR:$Vn),
2757 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002758 imm:$lane))))))]>;
2759
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002760// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2761class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2762 InstrItinClass itin, string OpcodeStr, string Dt,
2763 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2764 SDNode OpNode>
2765 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002766 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2767 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2768 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2769 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2770 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002771
Bob Wilson5bafff32009-06-22 23:27:02 +00002772// Neon Long 3-argument intrinsic. The destination register is
2773// a quad-register and is also used as the first source operand register.
2774class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002775 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002776 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002777 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002778 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2779 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2780 [(set QPR:$Vd,
2781 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002782class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002783 string OpcodeStr, string Dt,
2784 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002785 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002786 (outs QPR:$Vd),
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002787 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002788 NVMulSLFrm, itin,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002789 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002790 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002791 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002792 (OpTy DPR:$Vn),
2793 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002794 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002795class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2796 InstrItinClass itin, string OpcodeStr, string Dt,
2797 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002798 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002799 (outs QPR:$Vd),
Jim Grosbache873d2a2011-10-18 17:16:30 +00002800 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002801 NVMulSLFrm, itin,
Jim Grosbache873d2a2011-10-18 17:16:30 +00002802 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002803 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002804 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002805 (OpTy DPR:$Vn),
2806 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002807 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002808
Bob Wilson5bafff32009-06-22 23:27:02 +00002809// Narrowing 3-register intrinsics.
2810class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002811 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002812 Intrinsic IntOp, bit Commutable>
2813 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002814 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2815 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2816 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002817 let isCommutable = Commutable;
2818}
2819
Bob Wilson04d6c282010-08-29 05:57:34 +00002820// Long 3-register operations.
2821class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2822 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002823 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2824 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002825 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2826 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2827 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002828 let isCommutable = Commutable;
2829}
2830class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2831 InstrItinClass itin, string OpcodeStr, string Dt,
2832 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002833 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002834 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2835 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002836 [(set QPR:$Vd,
2837 (TyQ (OpNode (TyD DPR:$Vn),
2838 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002839class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2840 InstrItinClass itin, string OpcodeStr, string Dt,
2841 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002842 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002843 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2844 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002845 [(set QPR:$Vd,
2846 (TyQ (OpNode (TyD DPR:$Vn),
2847 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002848
2849// Long 3-register operations with explicitly extended operands.
2850class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2851 InstrItinClass itin, string OpcodeStr, string Dt,
2852 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2853 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002854 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002855 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2856 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2857 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2858 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002859 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002860}
2861
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002862// Long 3-register intrinsics with explicit extend (VABDL).
2863class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2864 InstrItinClass itin, string OpcodeStr, string Dt,
2865 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2866 bit Commutable>
2867 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002868 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2869 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2870 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2871 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002872 let isCommutable = Commutable;
2873}
2874
Bob Wilson5bafff32009-06-22 23:27:02 +00002875// Long 3-register intrinsics.
2876class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002877 InstrItinClass itin, string OpcodeStr, string Dt,
2878 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002879 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002880 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2881 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2882 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002883 let isCommutable = Commutable;
2884}
David Goodwin658ea602009-09-25 18:38:29 +00002885class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002886 string OpcodeStr, string Dt,
2887 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002888 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002889 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2890 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002891 [(set (ResTy QPR:$Vd),
2892 (ResTy (IntOp (OpTy DPR:$Vn),
2893 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002894 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002895class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2896 InstrItinClass itin, string OpcodeStr, string Dt,
2897 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002898 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002899 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2900 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002901 [(set (ResTy QPR:$Vd),
2902 (ResTy (IntOp (OpTy DPR:$Vn),
2903 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002904 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002905
Bob Wilson04d6c282010-08-29 05:57:34 +00002906// Wide 3-register operations.
2907class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2908 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2909 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002910 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002911 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2912 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2913 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2914 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002915 let isCommutable = Commutable;
2916}
2917
2918// Pairwise long 2-register intrinsics, both double- and quad-register.
2919class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002920 bits<2> op17_16, bits<5> op11_7, bit op4,
2921 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002922 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002923 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2924 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2925 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002926class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002927 bits<2> op17_16, bits<5> op11_7, bit op4,
2928 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002929 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002930 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2931 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2932 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002933
2934// Pairwise long 2-register accumulate intrinsics,
2935// both double- and quad-register.
2936// The destination register is also used as the first source operand register.
2937class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002938 bits<2> op17_16, bits<5> op11_7, bit op4,
2939 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002940 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2941 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002942 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2943 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2944 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002945class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002946 bits<2> op17_16, bits<5> op11_7, bit op4,
2947 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002948 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2949 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002950 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2951 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2952 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002953
2954// Shift by immediate,
2955// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002956class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002957 Format f, InstrItinClass itin, Operand ImmTy,
2958 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002959 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002960 (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002961 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2962 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002963class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002964 Format f, InstrItinClass itin, Operand ImmTy,
2965 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002966 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002967 (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002968 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2969 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002970
Johnny Chen6c8648b2010-03-17 23:26:50 +00002971// Long shift by immediate.
2972class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2973 string OpcodeStr, string Dt,
Jim Grosbach4e413952011-12-07 00:02:17 +00002974 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Johnny Chen6c8648b2010-03-17 23:26:50 +00002975 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach4e413952011-12-07 00:02:17 +00002976 (outs QPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), N2RegVShLFrm,
Owen Andersonca6945e2010-12-01 00:28:25 +00002977 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2978 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002979 (i32 imm:$SIMM))))]>;
2980
Bob Wilson5bafff32009-06-22 23:27:02 +00002981// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002982class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002983 InstrItinClass itin, string OpcodeStr, string Dt,
Bill Wendlinga656b632011-03-01 01:00:59 +00002984 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002985 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Bill Wendlinga656b632011-03-01 01:00:59 +00002986 (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002987 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2988 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002989 (i32 imm:$SIMM))))]>;
2990
2991// Shift right by immediate and accumulate,
2992// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002993class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002994 Operand ImmTy, string OpcodeStr, string Dt,
2995 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002996 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002997 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002998 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2999 [(set DPR:$Vd, (Ty (add DPR:$src1,
3000 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00003001class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003002 Operand ImmTy, string OpcodeStr, string Dt,
3003 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00003004 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003005 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00003006 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
3007 [(set QPR:$Vd, (Ty (add QPR:$src1,
3008 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003009
3010// Shift by immediate and insert,
3011// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00003012class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00003013 Operand ImmTy, Format f, string OpcodeStr, string Dt,
3014 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00003015 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00003016 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD,
Owen Anderson0745c382010-10-27 17:40:08 +00003017 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
3018 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00003019class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00003020 Operand ImmTy, Format f, string OpcodeStr, string Dt,
3021 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00003022 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00003023 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ,
Owen Anderson0745c382010-10-27 17:40:08 +00003024 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
3025 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003026
3027// Convert, with fractional bits immediate,
3028// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00003029class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003030 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00003031 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00003032 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00003033 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
3034 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
3035 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00003036class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003037 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00003038 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00003039 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00003040 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
3041 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
3042 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003043
3044//===----------------------------------------------------------------------===//
3045// Multiclasses
3046//===----------------------------------------------------------------------===//
3047
Bob Wilson916ac5b2009-10-03 04:44:16 +00003048// Abbreviations used in multiclass suffixes:
3049// Q = quarter int (8 bit) elements
3050// H = half int (16 bit) elements
3051// S = single int (32 bit) elements
3052// D = double int (64 bit) elements
3053
Bob Wilson094dd802010-12-18 00:42:58 +00003054// Neon 2-register vector operations and intrinsics.
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003055
Bob Wilson094dd802010-12-18 00:42:58 +00003056// Neon 2-register comparisons.
3057// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00003058multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3059 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00003060 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003061 // 64-bit vector types.
3062 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003063 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003064 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00003065 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003066 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003067 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003068 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00003069 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003070 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003071 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003072 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00003073 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003074 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003075 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003076 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00003077 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003078 let Inst{10} = 1; // overwrite F = 1
3079 }
3080
3081 // 128-bit vector types.
3082 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003083 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003084 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00003085 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003086 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003087 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003088 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00003089 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003090 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003091 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003092 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00003093 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003094 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003095 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003096 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00003097 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003098 let Inst{10} = 1; // overwrite F = 1
3099 }
3100}
3101
Bob Wilson094dd802010-12-18 00:42:58 +00003102
3103// Neon 2-register vector intrinsics,
3104// element sizes of 8, 16 and 32 bits:
3105multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3106 bits<5> op11_7, bit op4,
3107 InstrItinClass itinD, InstrItinClass itinQ,
3108 string OpcodeStr, string Dt, Intrinsic IntOp> {
3109 // 64-bit vector types.
3110 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
3111 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
3112 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
3113 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
3114 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
3115 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
3116
3117 // 128-bit vector types.
3118 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
3119 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
3120 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
3121 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
3122 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
3123 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
3124}
3125
3126
3127// Neon Narrowing 2-register vector operations,
3128// source operand element sizes of 16, 32 and 64 bits:
3129multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3130 bits<5> op11_7, bit op6, bit op4,
3131 InstrItinClass itin, string OpcodeStr, string Dt,
3132 SDNode OpNode> {
3133 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
3134 itin, OpcodeStr, !strconcat(Dt, "16"),
3135 v8i8, v8i16, OpNode>;
3136 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
3137 itin, OpcodeStr, !strconcat(Dt, "32"),
3138 v4i16, v4i32, OpNode>;
3139 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
3140 itin, OpcodeStr, !strconcat(Dt, "64"),
3141 v2i32, v2i64, OpNode>;
3142}
3143
3144// Neon Narrowing 2-register vector intrinsics,
3145// source operand element sizes of 16, 32 and 64 bits:
3146multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3147 bits<5> op11_7, bit op6, bit op4,
3148 InstrItinClass itin, string OpcodeStr, string Dt,
3149 Intrinsic IntOp> {
3150 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
3151 itin, OpcodeStr, !strconcat(Dt, "16"),
3152 v8i8, v8i16, IntOp>;
3153 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
3154 itin, OpcodeStr, !strconcat(Dt, "32"),
3155 v4i16, v4i32, IntOp>;
3156 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
3157 itin, OpcodeStr, !strconcat(Dt, "64"),
3158 v2i32, v2i64, IntOp>;
3159}
3160
3161
3162// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
3163// source operand element sizes of 16, 32 and 64 bits:
3164multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
3165 string OpcodeStr, string Dt, SDNode OpNode> {
3166 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
3167 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
3168 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
3169 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
3170 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
3171 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
3172}
3173
3174
Bob Wilson5bafff32009-06-22 23:27:02 +00003175// Neon 3-register vector operations.
3176
3177// First with only element sizes of 8, 16 and 32 bits:
3178multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00003179 InstrItinClass itinD16, InstrItinClass itinD32,
3180 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003181 string OpcodeStr, string Dt,
3182 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003183 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003184 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003185 OpcodeStr, !strconcat(Dt, "8"),
3186 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003187 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003188 OpcodeStr, !strconcat(Dt, "16"),
3189 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003190 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003191 OpcodeStr, !strconcat(Dt, "32"),
3192 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003193
3194 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00003195 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003196 OpcodeStr, !strconcat(Dt, "8"),
3197 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003198 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003199 OpcodeStr, !strconcat(Dt, "16"),
3200 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003201 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003202 OpcodeStr, !strconcat(Dt, "32"),
3203 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003204}
3205
Jim Grosbach45755a72011-12-05 20:09:44 +00003206multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, SDNode ShOp> {
Jim Grosbach422faab2011-12-05 20:12:26 +00003207 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, "i16", v4i16, ShOp>;
3208 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, "i32", v2i32, ShOp>;
Jim Grosbach45755a72011-12-05 20:09:44 +00003209 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, "i16", v8i16, v4i16, ShOp>;
Jim Grosbach422faab2011-12-05 20:12:26 +00003210 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, "i32",
Evan Chengac0869d2009-11-21 06:21:52 +00003211 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003212}
3213
Bob Wilson5bafff32009-06-22 23:27:02 +00003214// ....then also with element size 64 bits:
3215multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00003216 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003217 string OpcodeStr, string Dt,
3218 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00003219 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003220 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00003221 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00003222 OpcodeStr, !strconcat(Dt, "64"),
3223 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003224 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003225 OpcodeStr, !strconcat(Dt, "64"),
3226 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003227}
3228
3229
Bob Wilson5bafff32009-06-22 23:27:02 +00003230// Neon 3-register vector intrinsics.
3231
3232// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003233multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003234 InstrItinClass itinD16, InstrItinClass itinD32,
3235 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003236 string OpcodeStr, string Dt,
3237 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003238 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003239 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003240 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003241 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003242 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003243 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003244 v2i32, v2i32, IntOp, Commutable>;
3245
3246 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003247 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003248 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003249 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003250 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003251 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003252 v4i32, v4i32, IntOp, Commutable>;
3253}
Owen Anderson3557d002010-10-26 20:56:57 +00003254multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3255 InstrItinClass itinD16, InstrItinClass itinD32,
3256 InstrItinClass itinQ16, InstrItinClass itinQ32,
3257 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003258 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003259 // 64-bit vector types.
3260 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
3261 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00003262 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003263 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
3264 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00003265 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003266
3267 // 128-bit vector types.
3268 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
3269 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00003270 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003271 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
3272 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00003273 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003274}
Bob Wilson5bafff32009-06-22 23:27:02 +00003275
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003276multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003277 InstrItinClass itinD16, InstrItinClass itinD32,
3278 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003279 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00003280 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003281 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003282 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003283 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003284 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003285 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003286 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003287 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003288}
3289
Bob Wilson5bafff32009-06-22 23:27:02 +00003290// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003291multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003292 InstrItinClass itinD16, InstrItinClass itinD32,
3293 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003294 string OpcodeStr, string Dt,
3295 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003296 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003297 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003298 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003299 OpcodeStr, !strconcat(Dt, "8"),
3300 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003301 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003302 OpcodeStr, !strconcat(Dt, "8"),
3303 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003304}
Owen Anderson3557d002010-10-26 20:56:57 +00003305multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3306 InstrItinClass itinD16, InstrItinClass itinD32,
3307 InstrItinClass itinQ16, InstrItinClass itinQ32,
3308 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003309 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00003310 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00003311 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003312 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
3313 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00003314 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003315 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
3316 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00003317 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003318}
3319
Bob Wilson5bafff32009-06-22 23:27:02 +00003320
3321// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003322multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003323 InstrItinClass itinD16, InstrItinClass itinD32,
3324 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003325 string OpcodeStr, string Dt,
3326 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003327 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003328 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003329 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003330 OpcodeStr, !strconcat(Dt, "64"),
3331 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003332 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003333 OpcodeStr, !strconcat(Dt, "64"),
3334 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003335}
Owen Anderson3557d002010-10-26 20:56:57 +00003336multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3337 InstrItinClass itinD16, InstrItinClass itinD32,
3338 InstrItinClass itinQ16, InstrItinClass itinQ32,
3339 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003340 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00003341 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00003342 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003343 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
3344 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00003345 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003346 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
3347 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00003348 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003349}
Bob Wilson5bafff32009-06-22 23:27:02 +00003350
Bob Wilson5bafff32009-06-22 23:27:02 +00003351// Neon Narrowing 3-register vector intrinsics,
3352// source operand element sizes of 16, 32 and 64 bits:
3353multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003354 string OpcodeStr, string Dt,
3355 Intrinsic IntOp, bit Commutable = 0> {
3356 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
3357 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003358 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00003359 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
3360 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003361 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00003362 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
3363 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003364 v2i32, v2i64, IntOp, Commutable>;
3365}
3366
3367
Bob Wilson04d6c282010-08-29 05:57:34 +00003368// Neon Long 3-register vector operations.
3369
3370multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3371 InstrItinClass itin16, InstrItinClass itin32,
3372 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003373 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00003374 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
3375 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003376 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003377 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003378 OpcodeStr, !strconcat(Dt, "16"),
3379 v4i32, v4i16, OpNode, Commutable>;
3380 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
3381 OpcodeStr, !strconcat(Dt, "32"),
3382 v2i64, v2i32, OpNode, Commutable>;
3383}
3384
3385multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
3386 InstrItinClass itin, string OpcodeStr, string Dt,
3387 SDNode OpNode> {
3388 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
3389 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
3390 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
3391 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
3392}
3393
3394multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3395 InstrItinClass itin16, InstrItinClass itin32,
3396 string OpcodeStr, string Dt,
3397 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3398 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
3399 OpcodeStr, !strconcat(Dt, "8"),
3400 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003401 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003402 OpcodeStr, !strconcat(Dt, "16"),
3403 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3404 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
3405 OpcodeStr, !strconcat(Dt, "32"),
3406 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00003407}
3408
Bob Wilson5bafff32009-06-22 23:27:02 +00003409// Neon Long 3-register vector intrinsics.
3410
3411// First with only element sizes of 16 and 32 bits:
3412multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003413 InstrItinClass itin16, InstrItinClass itin32,
3414 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003415 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003416 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003417 OpcodeStr, !strconcat(Dt, "16"),
3418 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003419 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003420 OpcodeStr, !strconcat(Dt, "32"),
3421 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003422}
3423
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003424multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003425 InstrItinClass itin, string OpcodeStr, string Dt,
3426 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003427 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003428 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003429 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003430 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003431}
3432
Bob Wilson5bafff32009-06-22 23:27:02 +00003433// ....then also with element size of 8 bits:
3434multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003435 InstrItinClass itin16, InstrItinClass itin32,
3436 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003437 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003438 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00003439 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003440 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003441 OpcodeStr, !strconcat(Dt, "8"),
3442 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003443}
3444
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003445// ....with explicit extend (VABDL).
3446multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3447 InstrItinClass itin, string OpcodeStr, string Dt,
3448 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
3449 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
3450 OpcodeStr, !strconcat(Dt, "8"),
3451 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003452 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003453 OpcodeStr, !strconcat(Dt, "16"),
3454 v4i32, v4i16, IntOp, ExtOp, Commutable>;
3455 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
3456 OpcodeStr, !strconcat(Dt, "32"),
3457 v2i64, v2i32, IntOp, ExtOp, Commutable>;
3458}
3459
Bob Wilson5bafff32009-06-22 23:27:02 +00003460
3461// Neon Wide 3-register vector intrinsics,
3462// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00003463multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3464 string OpcodeStr, string Dt,
3465 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3466 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
3467 OpcodeStr, !strconcat(Dt, "8"),
3468 v8i16, v8i8, OpNode, ExtOp, Commutable>;
3469 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
3470 OpcodeStr, !strconcat(Dt, "16"),
3471 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3472 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
3473 OpcodeStr, !strconcat(Dt, "32"),
3474 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003475}
3476
3477
3478// Neon Multiply-Op vector operations,
3479// element sizes of 8, 16 and 32 bits:
3480multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00003481 InstrItinClass itinD16, InstrItinClass itinD32,
3482 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003483 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003484 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003485 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003486 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003487 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003488 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003489 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003490 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003491
3492 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003493 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003494 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003495 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003496 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003497 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003498 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003499}
3500
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003501multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003502 InstrItinClass itinD16, InstrItinClass itinD32,
3503 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003504 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003505 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003506 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003507 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003508 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003509 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003510 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
3511 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003512 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003513 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
3514 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003515}
Bob Wilson5bafff32009-06-22 23:27:02 +00003516
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003517// Neon Intrinsic-Op vector operations,
3518// element sizes of 8, 16 and 32 bits:
3519multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3520 InstrItinClass itinD, InstrItinClass itinQ,
3521 string OpcodeStr, string Dt, Intrinsic IntOp,
3522 SDNode OpNode> {
3523 // 64-bit vector types.
3524 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
3525 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
3526 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
3527 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
3528 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
3529 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
3530
3531 // 128-bit vector types.
3532 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
3533 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
3534 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
3535 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
3536 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
3537 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
3538}
3539
Bob Wilson5bafff32009-06-22 23:27:02 +00003540// Neon 3-argument intrinsics,
3541// element sizes of 8, 16 and 32 bits:
3542multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003543 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003544 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003545 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003546 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003547 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003548 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003549 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003550 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003551 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003552
3553 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003554 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003555 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003556 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003557 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003558 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003559 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003560}
3561
3562
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003563// Neon Long Multiply-Op vector operations,
3564// element sizes of 8, 16 and 32 bits:
3565multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3566 InstrItinClass itin16, InstrItinClass itin32,
3567 string OpcodeStr, string Dt, SDNode MulOp,
3568 SDNode OpNode> {
3569 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
3570 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
3571 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
3572 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
3573 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
3574 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3575}
3576
3577multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
3578 string Dt, SDNode MulOp, SDNode OpNode> {
3579 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
3580 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
3581 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
3582 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3583}
3584
3585
Bob Wilson5bafff32009-06-22 23:27:02 +00003586// Neon Long 3-argument intrinsics.
3587
3588// First with only element sizes of 16 and 32 bits:
3589multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003590 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003591 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00003592 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003593 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00003594 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003595 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003596}
3597
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003598multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003599 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003600 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00003601 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003602 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003603 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003604}
3605
Bob Wilson5bafff32009-06-22 23:27:02 +00003606// ....then also with element size of 8 bits:
3607multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003608 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003609 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00003610 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
3611 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003612 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003613}
3614
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003615// ....with explicit extend (VABAL).
3616multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3617 InstrItinClass itin, string OpcodeStr, string Dt,
3618 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
3619 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
3620 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
3621 IntOp, ExtOp, OpNode>;
3622 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
3623 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
3624 IntOp, ExtOp, OpNode>;
3625 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
3626 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
3627 IntOp, ExtOp, OpNode>;
3628}
3629
Bob Wilson5bafff32009-06-22 23:27:02 +00003630
Bob Wilson5bafff32009-06-22 23:27:02 +00003631// Neon Pairwise long 2-register intrinsics,
3632// element sizes of 8, 16 and 32 bits:
3633multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3634 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003635 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003636 // 64-bit vector types.
3637 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003638 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003639 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003640 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003641 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003642 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003643
3644 // 128-bit vector types.
3645 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003646 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003647 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003648 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003649 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003650 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003651}
3652
3653
3654// Neon Pairwise long 2-register accumulate intrinsics,
3655// element sizes of 8, 16 and 32 bits:
3656multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3657 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003658 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003659 // 64-bit vector types.
3660 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003661 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003662 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003663 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003664 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003665 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003666
3667 // 128-bit vector types.
3668 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003669 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003670 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003671 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003672 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003673 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003674}
3675
3676
3677// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003678// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003679// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling7c6b6082011-03-08 23:48:09 +00003680multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3681 InstrItinClass itin, string OpcodeStr, string Dt,
3682 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003683 // 64-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003684 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003685 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003686 let Inst{21-19} = 0b001; // imm6 = 001xxx
3687 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003688 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003689 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003690 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3691 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003692 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003693 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003694 let Inst{21} = 0b1; // imm6 = 1xxxxx
3695 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003696 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003697 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003698 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003699
3700 // 128-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003701 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003702 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003703 let Inst{21-19} = 0b001; // imm6 = 001xxx
3704 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003705 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003706 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003707 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3708 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003709 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003710 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003711 let Inst{21} = 0b1; // imm6 = 1xxxxx
3712 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003713 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
3714 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
3715 // imm6 = xxxxxx
3716}
3717multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3718 InstrItinClass itin, string OpcodeStr, string Dt,
3719 SDNode OpNode> {
3720 // 64-bit vector types.
3721 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3722 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
3723 let Inst{21-19} = 0b001; // imm6 = 001xxx
3724 }
3725 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3726 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
3727 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3728 }
3729 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3730 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
3731 let Inst{21} = 0b1; // imm6 = 1xxxxx
3732 }
3733 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
3734 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
3735 // imm6 = xxxxxx
3736
3737 // 128-bit vector types.
3738 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3739 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
3740 let Inst{21-19} = 0b001; // imm6 = 001xxx
3741 }
3742 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3743 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
3744 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3745 }
3746 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3747 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
3748 let Inst{21} = 0b1; // imm6 = 1xxxxx
3749 }
3750 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003751 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003752 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003753}
3754
Bob Wilson5bafff32009-06-22 23:27:02 +00003755// Neon Shift-Accumulate vector operations,
3756// element sizes of 8, 16, 32 and 64 bits:
3757multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003758 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003759 // 64-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003760 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003761 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003762 let Inst{21-19} = 0b001; // imm6 = 001xxx
3763 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003764 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003765 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003766 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3767 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003768 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003769 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003770 let Inst{21} = 0b1; // imm6 = 1xxxxx
3771 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003772 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003773 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003774 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003775
3776 // 128-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003777 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003778 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003779 let Inst{21-19} = 0b001; // imm6 = 001xxx
3780 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003781 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003782 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003783 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3784 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003785 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003786 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003787 let Inst{21} = 0b1; // imm6 = 1xxxxx
3788 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003789 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003790 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003791 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003792}
3793
Bob Wilson5bafff32009-06-22 23:27:02 +00003794// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003795// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003796// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling620d0cc2011-03-09 00:33:17 +00003797multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3798 string OpcodeStr> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003799 // 64-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003800 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3801 N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003802 let Inst{21-19} = 0b001; // imm6 = 001xxx
3803 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003804 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3805 N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003806 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3807 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003808 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3809 N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003810 let Inst{21} = 0b1; // imm6 = 1xxxxx
3811 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003812 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm,
3813 N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>;
Bob Wilson507df402009-10-21 02:15:46 +00003814 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003815
3816 // 128-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003817 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3818 N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003819 let Inst{21-19} = 0b001; // imm6 = 001xxx
3820 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003821 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3822 N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003823 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3824 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003825 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3826 N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003827 let Inst{21} = 0b1; // imm6 = 1xxxxx
3828 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003829 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm,
3830 N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>;
3831 // imm6 = xxxxxx
3832}
3833multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3834 string OpcodeStr> {
3835 // 64-bit vector types.
3836 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3837 N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> {
3838 let Inst{21-19} = 0b001; // imm6 = 001xxx
3839 }
3840 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3841 N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> {
3842 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3843 }
3844 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3845 N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> {
3846 let Inst{21} = 0b1; // imm6 = 1xxxxx
3847 }
3848 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3849 N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>;
3850 // imm6 = xxxxxx
3851
3852 // 128-bit vector types.
3853 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3854 N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> {
3855 let Inst{21-19} = 0b001; // imm6 = 001xxx
3856 }
3857 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3858 N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> {
3859 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3860 }
3861 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3862 N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> {
3863 let Inst{21} = 0b1; // imm6 = 1xxxxx
3864 }
3865 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3866 N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>;
Bob Wilson507df402009-10-21 02:15:46 +00003867 // imm6 = xxxxxx
3868}
3869
3870// Neon Shift Long operations,
3871// element sizes of 8, 16, 32 bits:
3872multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003873 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003874 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003875 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, imm1_7, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003876 let Inst{21-19} = 0b001; // imm6 = 001xxx
3877 }
3878 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003879 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, imm1_15, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003880 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3881 }
3882 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003883 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, imm1_31, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003884 let Inst{21} = 0b1; // imm6 = 1xxxxx
3885 }
3886}
3887
3888// Neon Shift Narrow operations,
3889// element sizes of 16, 32, 64 bits:
3890multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003891 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003892 SDNode OpNode> {
3893 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003894 OpcodeStr, !strconcat(Dt, "16"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003895 v8i8, v8i16, shr_imm8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003896 let Inst{21-19} = 0b001; // imm6 = 001xxx
3897 }
3898 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003899 OpcodeStr, !strconcat(Dt, "32"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003900 v4i16, v4i32, shr_imm16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003901 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3902 }
3903 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003904 OpcodeStr, !strconcat(Dt, "64"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003905 v2i32, v2i64, shr_imm32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003906 let Inst{21} = 0b1; // imm6 = 1xxxxx
3907 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003908}
3909
3910//===----------------------------------------------------------------------===//
3911// Instruction Definitions.
3912//===----------------------------------------------------------------------===//
3913
3914// Vector Add Operations.
3915
3916// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003917defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003918 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003919def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003920 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003921def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003922 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003923// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003924defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3925 "vaddl", "s", add, sext, 1>;
3926defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3927 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003928// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003929defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3930defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003931// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003932defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3933 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3934 "vhadd", "s", int_arm_neon_vhadds, 1>;
3935defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3936 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3937 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003938// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003939defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3940 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3941 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3942defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3943 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3944 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003945// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003946defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3947 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3948 "vqadd", "s", int_arm_neon_vqadds, 1>;
3949defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3950 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3951 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003952// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003953defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3954 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003955// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003956defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3957 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003958
3959// Vector Multiply Operations.
3960
3961// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003962defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003963 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003964def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3965 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3966def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3967 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003968def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003969 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003970def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003971 v4f32, v4f32, fmul, 1>;
Jim Grosbach45755a72011-12-05 20:09:44 +00003972defm VMULsl : N3VSL_HS<0b1000, "vmul", mul>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00003973def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3974def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3975 v2f32, fmul>;
3976
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003977def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3978 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3979 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3980 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003981 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003982 (SubReg_i16_lane imm:$lane)))>;
3983def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3984 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3985 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3986 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003987 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003988 (SubReg_i32_lane imm:$lane)))>;
3989def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3990 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3991 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3992 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003993 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003994 (SubReg_i32_lane imm:$lane)))>;
3995
Bob Wilson5bafff32009-06-22 23:27:02 +00003996// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003997defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003998 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003999 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00004000defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
4001 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004002 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004003def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00004004 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
4005 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004006 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
4007 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004008 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004009 (SubReg_i16_lane imm:$lane)))>;
4010def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00004011 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
4012 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004013 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
4014 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004015 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004016 (SubReg_i32_lane imm:$lane)))>;
4017
Bob Wilson5bafff32009-06-22 23:27:02 +00004018// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004019defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
4020 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004021 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00004022defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
4023 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004024 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004025def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00004026 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
4027 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004028 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
4029 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004030 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004031 (SubReg_i16_lane imm:$lane)))>;
4032def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00004033 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
4034 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004035 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
4036 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004037 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004038 (SubReg_i32_lane imm:$lane)))>;
4039
Bob Wilson5bafff32009-06-22 23:27:02 +00004040// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004041defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
4042 "vmull", "s", NEONvmulls, 1>;
4043defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
4044 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00004045def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00004046 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004047defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
4048defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004049
Bob Wilson5bafff32009-06-22 23:27:02 +00004050// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00004051defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
4052 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
4053defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
4054 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004055
4056// Vector Multiply-Accumulate and Multiply-Subtract Operations.
4057
4058// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00004059defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00004060 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
4061def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004062 v2f32, fmul_su, fadd_mlx>,
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00004063 Requires<[HasNEON, UseFPVMLx, NoNEONVFP4]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004064def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004065 v4f32, fmul_su, fadd_mlx>,
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00004066 Requires<[HasNEON, UseFPVMLx, NoNEONVFP4]>;
David Goodwin658ea602009-09-25 18:38:29 +00004067defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00004068 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
4069def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004070 v2f32, fmul_su, fadd_mlx>,
4071 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004072def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004073 v4f32, v2f32, fmul_su, fadd_mlx>,
4074 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004075
4076def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004077 (mul (v8i16 QPR:$src2),
4078 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
4079 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004080 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004081 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004082 (SubReg_i16_lane imm:$lane)))>;
4083
4084def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004085 (mul (v4i32 QPR:$src2),
4086 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
4087 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004088 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004089 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004090 (SubReg_i32_lane imm:$lane)))>;
4091
Evan Cheng48575f62010-12-05 22:04:16 +00004092def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
4093 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004094 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004095 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
4096 (v4f32 QPR:$src2),
4097 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004098 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00004099 (SubReg_i32_lane imm:$lane)))>,
4100 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004101
Bob Wilson5bafff32009-06-22 23:27:02 +00004102// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004103defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
4104 "vmlal", "s", NEONvmulls, add>;
4105defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
4106 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004107
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004108defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
4109defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004110
Bob Wilson5bafff32009-06-22 23:27:02 +00004111// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00004112defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00004113 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00004114defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004115
Bob Wilson5bafff32009-06-22 23:27:02 +00004116// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00004117defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00004118 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
4119def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004120 v2f32, fmul_su, fsub_mlx>,
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00004121 Requires<[HasNEON, UseFPVMLx, NoNEONVFP4]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004122def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004123 v4f32, fmul_su, fsub_mlx>,
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00004124 Requires<[HasNEON, UseFPVMLx, NoNEONVFP4]>;
David Goodwin658ea602009-09-25 18:38:29 +00004125defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00004126 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
4127def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004128 v2f32, fmul_su, fsub_mlx>,
4129 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004130def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004131 v4f32, v2f32, fmul_su, fsub_mlx>,
4132 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004133
4134def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004135 (mul (v8i16 QPR:$src2),
4136 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
4137 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004138 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004139 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004140 (SubReg_i16_lane imm:$lane)))>;
4141
4142def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004143 (mul (v4i32 QPR:$src2),
4144 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
4145 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004146 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004147 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004148 (SubReg_i32_lane imm:$lane)))>;
4149
Evan Cheng48575f62010-12-05 22:04:16 +00004150def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
4151 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004152 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
4153 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004154 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004155 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00004156 (SubReg_i32_lane imm:$lane)))>,
4157 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004158
Bob Wilson5bafff32009-06-22 23:27:02 +00004159// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004160defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
4161 "vmlsl", "s", NEONvmulls, sub>;
4162defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
4163 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004164
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004165defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
4166defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004167
Bob Wilson5bafff32009-06-22 23:27:02 +00004168// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00004169defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00004170 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00004171defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004172
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00004173
4174// Fused Vector Multiply-Accumulate and Fused Multiply-Subtract Operations.
4175def VFMAfd : N3VDMulOp<0, 0, 0b00, 0b1100, 1, IIC_VFMACD, "vfma", "f32",
4176 v2f32, fmul_su, fadd_mlx>,
4177 Requires<[HasNEONVFP4]>;
4178
4179def VFMAfq : N3VQMulOp<0, 0, 0b00, 0b1100, 1, IIC_VFMACQ, "vfma", "f32",
4180 v4f32, fmul_su, fadd_mlx>,
4181 Requires<[HasNEONVFP4]>;
4182
4183// Fused Vector Multiply Subtract (floating-point)
4184def VFMSfd : N3VDMulOp<0, 0, 0b10, 0b1100, 1, IIC_VFMACD, "vfms", "f32",
4185 v2f32, fmul_su, fsub_mlx>,
4186 Requires<[HasNEONVFP4]>;
4187def VFMSfq : N3VQMulOp<0, 0, 0b10, 0b1100, 1, IIC_VFMACQ, "vfms", "f32",
4188 v4f32, fmul_su, fsub_mlx>,
4189 Requires<[HasNEONVFP4]>;
4190
Bob Wilson5bafff32009-06-22 23:27:02 +00004191// Vector Subtract Operations.
4192
4193// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00004194defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00004195 "vsub", "i", sub, 0>;
4196def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00004197 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004198def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00004199 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004200// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004201defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
4202 "vsubl", "s", sub, sext, 0>;
4203defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
4204 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004205// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00004206defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
4207defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004208// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004209defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004210 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004211 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004212defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004213 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004214 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004215// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004216defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004217 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004218 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004219defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004220 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004221 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004222// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00004223defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
4224 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004225// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00004226defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
4227 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004228
4229// Vector Comparisons.
4230
4231// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004232defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4233 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00004234def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004235 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00004236def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004237 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00004238
Johnny Chen363ac582010-02-23 01:42:58 +00004239defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00004240 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00004241
Bob Wilson5bafff32009-06-22 23:27:02 +00004242// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004243defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4244 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004245defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004246 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00004247def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
4248 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004249def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004250 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00004251
Johnny Chen363ac582010-02-23 01:42:58 +00004252defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004253 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00004254defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004255 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00004256
Bob Wilson5bafff32009-06-22 23:27:02 +00004257// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004258defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4259 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
4260defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4261 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004262def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004263 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004264def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004265 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00004266
Johnny Chen363ac582010-02-23 01:42:58 +00004267defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004268 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00004269defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004270 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00004271
Bob Wilson5bafff32009-06-22 23:27:02 +00004272// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004273def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
4274 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
4275def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
4276 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004277// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004278def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
4279 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
4280def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
4281 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004282// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004283defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00004284 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004285
4286// Vector Bitwise Operations.
4287
Bob Wilsoncba270d2010-07-13 21:16:48 +00004288def vnotd : PatFrag<(ops node:$in),
4289 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
4290def vnotq : PatFrag<(ops node:$in),
4291 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00004292
4293
Bob Wilson5bafff32009-06-22 23:27:02 +00004294// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00004295def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
4296 v2i32, v2i32, and, 1>;
4297def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
4298 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004299
4300// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00004301def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
4302 v2i32, v2i32, xor, 1>;
4303def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
4304 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004305
4306// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00004307def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
4308 v2i32, v2i32, or, 1>;
4309def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
4310 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004311
Owen Andersond9668172010-11-03 22:44:51 +00004312def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004313 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004314 IIC_VMOVImm,
4315 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
4316 [(set DPR:$Vd,
4317 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
4318 let Inst{9} = SIMM{9};
4319}
4320
Owen Anderson080c0922010-11-05 19:27:46 +00004321def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004322 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004323 IIC_VMOVImm,
4324 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
4325 [(set DPR:$Vd,
4326 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00004327 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00004328}
4329
4330def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004331 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004332 IIC_VMOVImm,
4333 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
4334 [(set QPR:$Vd,
4335 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
4336 let Inst{9} = SIMM{9};
4337}
4338
Owen Anderson080c0922010-11-05 19:27:46 +00004339def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004340 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004341 IIC_VMOVImm,
4342 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
4343 [(set QPR:$Vd,
4344 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00004345 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00004346}
4347
4348
Bob Wilson5bafff32009-06-22 23:27:02 +00004349// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Andersonca6945e2010-12-01 00:28:25 +00004350def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4351 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
4352 "vbic", "$Vd, $Vn, $Vm", "",
4353 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
4354 (vnotd DPR:$Vm))))]>;
4355def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4356 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
4357 "vbic", "$Vd, $Vn, $Vm", "",
4358 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
4359 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004360
Owen Anderson080c0922010-11-05 19:27:46 +00004361def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004362 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004363 IIC_VMOVImm,
4364 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
4365 [(set DPR:$Vd,
4366 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
4367 let Inst{9} = SIMM{9};
4368}
4369
4370def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004371 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004372 IIC_VMOVImm,
4373 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
4374 [(set DPR:$Vd,
4375 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
4376 let Inst{10-9} = SIMM{10-9};
4377}
4378
4379def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004380 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004381 IIC_VMOVImm,
4382 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
4383 [(set QPR:$Vd,
4384 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
4385 let Inst{9} = SIMM{9};
4386}
4387
4388def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004389 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004390 IIC_VMOVImm,
4391 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
4392 [(set QPR:$Vd,
4393 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
4394 let Inst{10-9} = SIMM{10-9};
4395}
4396
Bob Wilson5bafff32009-06-22 23:27:02 +00004397// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00004398def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
4399 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
4400 "vorn", "$Vd, $Vn, $Vm", "",
4401 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
4402 (vnotd DPR:$Vm))))]>;
4403def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
4404 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
4405 "vorn", "$Vd, $Vn, $Vm", "",
4406 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
4407 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004408
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004409// VMVN : Vector Bitwise NOT (Immediate)
4410
4411let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00004412
Owen Andersonca6945e2010-12-01 00:28:25 +00004413def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004414 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004415 "vmvn", "i16", "$Vd, $SIMM", "",
4416 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004417 let Inst{9} = SIMM{9};
4418}
4419
Owen Andersonca6945e2010-12-01 00:28:25 +00004420def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004421 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004422 "vmvn", "i16", "$Vd, $SIMM", "",
4423 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004424 let Inst{9} = SIMM{9};
4425}
4426
Owen Andersonca6945e2010-12-01 00:28:25 +00004427def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004428 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004429 "vmvn", "i32", "$Vd, $SIMM", "",
4430 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004431 let Inst{11-8} = SIMM{11-8};
4432}
4433
Owen Andersonca6945e2010-12-01 00:28:25 +00004434def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004435 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004436 "vmvn", "i32", "$Vd, $SIMM", "",
4437 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004438 let Inst{11-8} = SIMM{11-8};
4439}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004440}
4441
Bob Wilson5bafff32009-06-22 23:27:02 +00004442// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00004443def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004444 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
4445 "vmvn", "$Vd, $Vm", "",
4446 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004447def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004448 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
4449 "vmvn", "$Vd, $Vm", "",
4450 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00004451def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
4452def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004453
4454// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00004455def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4456 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004457 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00004458 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004459 [(set DPR:$Vd,
4460 (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004461
4462def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd),
4463 (and DPR:$Vm, (vnotd DPR:$Vd)))),
4464 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>;
4465
Owen Anderson4110b432010-10-25 20:13:13 +00004466def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4467 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004468 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00004469 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004470 [(set QPR:$Vd,
4471 (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004472
4473def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd),
4474 (and QPR:$Vm, (vnotq QPR:$Vd)))),
4475 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004476
4477// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00004478// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004479// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004480def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004481 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004482 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004483 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004484 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004485def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004486 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004487 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004488 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004489 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004490
Bob Wilson5bafff32009-06-22 23:27:02 +00004491// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00004492// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004493// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004494def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004495 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004496 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004497 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004498 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004499def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004500 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004501 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004502 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004503 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004504
4505// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00004506// for equivalent operations with different register constraints; it just
4507// inserts copies.
4508
4509// Vector Absolute Differences.
4510
4511// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004512defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004513 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004514 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004515defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004516 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004517 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004518def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004519 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004520def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004521 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004522
4523// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004524defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
4525 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
4526defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
4527 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004528
4529// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004530defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4531 "vaba", "s", int_arm_neon_vabds, add>;
4532defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4533 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004534
4535// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004536defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
4537 "vabal", "s", int_arm_neon_vabds, zext, add>;
4538defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
4539 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004540
4541// Vector Maximum and Minimum.
4542
4543// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004544defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004545 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004546 "vmax", "s", int_arm_neon_vmaxs, 1>;
4547defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004548 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004549 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004550def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
4551 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004552 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004553def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4554 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004555 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
4556
4557// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004558defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
4559 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4560 "vmin", "s", int_arm_neon_vmins, 1>;
4561defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
4562 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4563 "vmin", "u", int_arm_neon_vminu, 1>;
4564def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
4565 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004566 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004567def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4568 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004569 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004570
4571// Vector Pairwise Operations.
4572
4573// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004574def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4575 "vpadd", "i8",
4576 v8i8, v8i8, int_arm_neon_vpadd, 0>;
4577def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4578 "vpadd", "i16",
4579 v4i16, v4i16, int_arm_neon_vpadd, 0>;
4580def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4581 "vpadd", "i32",
4582 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004583def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00004584 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004585 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004586
4587// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00004588defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004589 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00004590defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004591 int_arm_neon_vpaddlu>;
4592
4593// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00004594defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004595 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00004596defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004597 int_arm_neon_vpadalu>;
4598
4599// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004600def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004601 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004602def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004603 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004604def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004605 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004606def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004607 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004608def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004609 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004610def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004611 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004612def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004613 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004614
4615// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004616def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004617 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004618def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004619 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004620def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004621 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004622def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004623 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004624def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004625 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004626def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004627 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004628def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004629 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004630
4631// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
4632
4633// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004634def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004635 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004636 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004637def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004638 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004639 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004640def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004641 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004642 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004643def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004644 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004645 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004646
4647// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004648def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004649 IIC_VRECSD, "vrecps", "f32",
4650 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004651def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004652 IIC_VRECSQ, "vrecps", "f32",
4653 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004654
4655// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00004656def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004657 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004658 v2i32, v2i32, int_arm_neon_vrsqrte>;
4659def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004660 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004661 v4i32, v4i32, int_arm_neon_vrsqrte>;
4662def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004663 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004664 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004665def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004666 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004667 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004668
4669// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004670def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004671 IIC_VRECSD, "vrsqrts", "f32",
4672 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004673def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004674 IIC_VRECSQ, "vrsqrts", "f32",
4675 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004676
4677// Vector Shifts.
4678
4679// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00004680defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004681 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004682 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00004683defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004684 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004685 "vshl", "u", int_arm_neon_vshiftu>;
Bill Wendling7c6b6082011-03-08 23:48:09 +00004686
Bob Wilson5bafff32009-06-22 23:27:02 +00004687// VSHL : Vector Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004688defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
4689
Bob Wilson5bafff32009-06-22 23:27:02 +00004690// VSHR : Vector Shift Right (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004691defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s",NEONvshrs>;
4692defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u",NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004693
4694// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00004695defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
4696defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004697
4698// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00004699class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00004700 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Jim Grosbach4e413952011-12-07 00:02:17 +00004701 ValueType OpTy, Operand ImmTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00004702 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
Jim Grosbach4e413952011-12-07 00:02:17 +00004703 ResTy, OpTy, ImmTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00004704 let Inst{21-16} = op21_16;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004705 let DecoderMethod = "DecodeVSHLMaxInstruction";
Bob Wilson507df402009-10-21 02:15:46 +00004706}
Evan Chengf81bf152009-11-23 21:57:23 +00004707def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004708 v8i16, v8i8, imm8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004709def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004710 v4i32, v4i16, imm16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004711def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004712 v2i64, v2i32, imm32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004713
4714// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00004715defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00004716 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004717
4718// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00004719defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004720 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004721 "vrshl", "s", int_arm_neon_vrshifts>;
4722defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004723 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004724 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004725// VRSHR : Vector Rounding Shift Right
Bill Wendling7c6b6082011-03-08 23:48:09 +00004726defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s",NEONvrshrs>;
4727defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u",NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004728
4729// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004730defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00004731 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004732
4733// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004734defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004735 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004736 "vqshl", "s", int_arm_neon_vqshifts>;
4737defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004738 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004739 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004740// VQSHL : Vector Saturating Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004741defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>;
4742defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>;
4743
Bob Wilson5bafff32009-06-22 23:27:02 +00004744// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004745defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004746
4747// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004748defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004749 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004750defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004751 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004752
4753// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004754defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004755 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004756
4757// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004758defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004759 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004760 "vqrshl", "s", int_arm_neon_vqrshifts>;
4761defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004762 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004763 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004764
4765// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004766defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004767 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004768defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004769 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004770
4771// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004772defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004773 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004774
4775// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004776defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
4777defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004778// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004779defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
4780defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004781
4782// VSLI : Vector Shift Left and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004783defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">;
4784
Bob Wilson5bafff32009-06-22 23:27:02 +00004785// VSRI : Vector Shift Right and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004786defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">;
Bob Wilson5bafff32009-06-22 23:27:02 +00004787
4788// Vector Absolute and Saturating Absolute.
4789
4790// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004791defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004792 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004793 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004794def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004795 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004796 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004797def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004798 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004799 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004800
4801// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004802defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004803 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004804 int_arm_neon_vqabs>;
4805
4806// Vector Negate.
4807
Bob Wilsoncba270d2010-07-13 21:16:48 +00004808def vnegd : PatFrag<(ops node:$in),
4809 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4810def vnegq : PatFrag<(ops node:$in),
4811 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004812
Evan Chengf81bf152009-11-23 21:57:23 +00004813class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004814 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4815 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4816 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004817class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004818 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4819 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4820 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004821
Chris Lattner0a00ed92010-03-28 08:39:10 +00004822// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004823def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4824def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4825def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4826def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4827def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4828def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004829
4830// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004831def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004832 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4833 "vneg", "f32", "$Vd, $Vm", "",
4834 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004835def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004836 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4837 "vneg", "f32", "$Vd, $Vm", "",
4838 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004839
Bob Wilsoncba270d2010-07-13 21:16:48 +00004840def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4841def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4842def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4843def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4844def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4845def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004846
4847// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004848defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004849 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004850 int_arm_neon_vqneg>;
4851
4852// Vector Bit Counting Operations.
4853
4854// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004855defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004856 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004857 int_arm_neon_vcls>;
4858// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004859defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004860 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004861 int_arm_neon_vclz>;
4862// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004863def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004864 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004865 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004866def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004867 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004868 v16i8, v16i8, int_arm_neon_vcnt>;
4869
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004870// Vector Swap
Johnny Chend8836042010-02-24 20:06:07 +00004871def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Lang Hames2cc494b2012-02-13 23:37:19 +00004872 (outs DPR:$Vd, DPR:$Vd1), (ins DPR:$Vm, DPR:$Vm1),
Lang Hames1a4cb1c2012-02-14 00:34:30 +00004873 NoItinerary, "vswp", "$Vd, $Vd1", "$Vm = $Vd, $Vm1 = $Vd1",
Lang Hames2cc494b2012-02-13 23:37:19 +00004874 []>;
Johnny Chend8836042010-02-24 20:06:07 +00004875def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Lang Hames2cc494b2012-02-13 23:37:19 +00004876 (outs QPR:$Vd, QPR:$Vd1), (ins QPR:$Vm, QPR:$Vm1),
Lang Hames1a4cb1c2012-02-14 00:34:30 +00004877 NoItinerary, "vswp", "$Vd, $Vd1", "$Vm = $Vd, $Vm1 = $Vd1",
Lang Hames2cc494b2012-02-13 23:37:19 +00004878 []>;
Johnny Chend8836042010-02-24 20:06:07 +00004879
Bob Wilson5bafff32009-06-22 23:27:02 +00004880// Vector Move Operations.
4881
4882// VMOV : Vector Move (Register)
Owen Anderson43967a92011-07-15 18:46:47 +00004883def : InstAlias<"vmov${p} $Vd, $Vm",
4884 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4885def : InstAlias<"vmov${p} $Vd, $Vm",
4886 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004887
Bob Wilson5bafff32009-06-22 23:27:02 +00004888// VMOV : Vector Move (Immediate)
4889
Evan Cheng47006be2010-05-17 21:54:50 +00004890let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004891def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004892 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004893 "vmov", "i8", "$Vd, $SIMM", "",
4894 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4895def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004896 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004897 "vmov", "i8", "$Vd, $SIMM", "",
4898 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004899
Owen Andersonca6945e2010-12-01 00:28:25 +00004900def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004901 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004902 "vmov", "i16", "$Vd, $SIMM", "",
4903 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004904 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004905}
4906
Owen Andersonca6945e2010-12-01 00:28:25 +00004907def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004908 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004909 "vmov", "i16", "$Vd, $SIMM", "",
4910 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004911 let Inst{9} = SIMM{9};
4912}
Bob Wilson5bafff32009-06-22 23:27:02 +00004913
Owen Andersonca6945e2010-12-01 00:28:25 +00004914def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004915 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004916 "vmov", "i32", "$Vd, $SIMM", "",
4917 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004918 let Inst{11-8} = SIMM{11-8};
4919}
4920
Owen Andersonca6945e2010-12-01 00:28:25 +00004921def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004922 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004923 "vmov", "i32", "$Vd, $SIMM", "",
4924 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004925 let Inst{11-8} = SIMM{11-8};
4926}
Bob Wilson5bafff32009-06-22 23:27:02 +00004927
Owen Andersonca6945e2010-12-01 00:28:25 +00004928def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004929 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004930 "vmov", "i64", "$Vd, $SIMM", "",
4931 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4932def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004933 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004934 "vmov", "i64", "$Vd, $SIMM", "",
4935 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Chengeaa192a2011-11-15 02:12:34 +00004936
4937def VMOVv2f32 : N1ModImm<1, 0b000, 0b1111, 0, 0, 0, 1, (outs DPR:$Vd),
4938 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4939 "vmov", "f32", "$Vd, $SIMM", "",
4940 [(set DPR:$Vd, (v2f32 (NEONvmovFPImm timm:$SIMM)))]>;
4941def VMOVv4f32 : N1ModImm<1, 0b000, 0b1111, 0, 1, 0, 1, (outs QPR:$Vd),
4942 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4943 "vmov", "f32", "$Vd, $SIMM", "",
4944 [(set QPR:$Vd, (v4f32 (NEONvmovFPImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004945} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004946
4947// VMOV : Vector Get Lane (move scalar to ARM core register)
4948
Johnny Chen131c4a52009-11-23 17:48:17 +00004949def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004950 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4951 IIC_VMOVSI, "vmov", "s8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004952 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4953 imm:$lane))]> {
4954 let Inst{21} = lane{2};
4955 let Inst{6-5} = lane{1-0};
4956}
Johnny Chen131c4a52009-11-23 17:48:17 +00004957def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004958 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4959 IIC_VMOVSI, "vmov", "s16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004960 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4961 imm:$lane))]> {
4962 let Inst{21} = lane{1};
4963 let Inst{6} = lane{0};
4964}
Johnny Chen131c4a52009-11-23 17:48:17 +00004965def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004966 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4967 IIC_VMOVSI, "vmov", "u8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004968 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4969 imm:$lane))]> {
4970 let Inst{21} = lane{2};
4971 let Inst{6-5} = lane{1-0};
4972}
Johnny Chen131c4a52009-11-23 17:48:17 +00004973def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004974 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4975 IIC_VMOVSI, "vmov", "u16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004976 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4977 imm:$lane))]> {
4978 let Inst{21} = lane{1};
4979 let Inst{6} = lane{0};
4980}
Johnny Chen131c4a52009-11-23 17:48:17 +00004981def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Jim Grosbach687656c2011-10-18 20:10:47 +00004982 (outs GPR:$R), (ins DPR:$V, VectorIndex32:$lane),
4983 IIC_VMOVSI, "vmov", "32", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004984 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4985 imm:$lane))]> {
4986 let Inst{21} = lane{0};
4987}
Bob Wilson5bafff32009-06-22 23:27:02 +00004988// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4989def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4990 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004991 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004992 (SubReg_i8_lane imm:$lane))>;
4993def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4994 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004995 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004996 (SubReg_i16_lane imm:$lane))>;
4997def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4998 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004999 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00005000 (SubReg_i8_lane imm:$lane))>;
5001def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
5002 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005003 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00005004 (SubReg_i16_lane imm:$lane))>;
5005def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
5006 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005007 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00005008 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00005009def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00005010 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00005011 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005012def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00005013 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00005014 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005015//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005016// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005017def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005018 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005019
5020
5021// VMOV : Vector Set Lane (move ARM core register to scalar)
5022
Owen Andersond2fbdb72010-10-27 21:28:09 +00005023let Constraints = "$src1 = $V" in {
5024def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00005025 (ins DPR:$src1, GPR:$R, VectorIndex8:$lane),
5026 IIC_VMOVISL, "vmov", "8", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00005027 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
5028 GPR:$R, imm:$lane))]> {
5029 let Inst{21} = lane{2};
5030 let Inst{6-5} = lane{1-0};
5031}
5032def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00005033 (ins DPR:$src1, GPR:$R, VectorIndex16:$lane),
5034 IIC_VMOVISL, "vmov", "16", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00005035 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
5036 GPR:$R, imm:$lane))]> {
5037 let Inst{21} = lane{1};
5038 let Inst{6} = lane{0};
5039}
5040def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00005041 (ins DPR:$src1, GPR:$R, VectorIndex32:$lane),
5042 IIC_VMOVISL, "vmov", "32", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00005043 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
5044 GPR:$R, imm:$lane))]> {
5045 let Inst{21} = lane{0};
5046}
Bob Wilson5bafff32009-06-22 23:27:02 +00005047}
5048def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00005049 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00005050 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005051 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00005052 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005053 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005054def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00005055 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00005056 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005057 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00005058 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005059 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005060def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00005061 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00005062 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005063 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00005064 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005065 (DSubReg_i32_reg imm:$lane)))>;
5066
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00005067def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00005068 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
5069 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005070def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00005071 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
5072 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005073
5074//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005075// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005076def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005077 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005078
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00005079def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00005080 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00005081def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00005082 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00005083def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00005084 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00005085
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00005086def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
5087 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
5088def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
5089 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
5090def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
5091 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
5092
5093def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
5094 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
5095 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00005096 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00005097def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
5098 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
5099 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00005100 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00005101def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
5102 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
5103 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00005104 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00005105
Bob Wilson5bafff32009-06-22 23:27:02 +00005106// VDUP : Vector Duplicate (from ARM core register to all elements)
5107
Evan Chengf81bf152009-11-23 21:57:23 +00005108class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00005109 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
5110 IIC_VMOVIS, "vdup", Dt, "$V, $R",
5111 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005112class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00005113 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
5114 IIC_VMOVIS, "vdup", Dt, "$V, $R",
5115 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005116
Evan Chengf81bf152009-11-23 21:57:23 +00005117def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
5118def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
5119def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
5120def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
5121def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
5122def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005123
Jim Grosbach958108a2011-03-11 20:44:08 +00005124def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>;
5125def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005126
5127// VDUP : Vector Duplicate Lane (from scalar to all elements)
5128
Johnny Chene4614f72010-03-25 17:01:27 +00005129class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00005130 ValueType Ty, Operand IdxTy>
5131 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
5132 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00005133 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005134
Johnny Chene4614f72010-03-25 17:01:27 +00005135class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00005136 ValueType ResTy, ValueType OpTy, Operand IdxTy>
5137 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
5138 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00005139 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Jim Grosbach460a9052011-10-07 23:56:00 +00005140 VectorIndex32:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005141
Bob Wilson507df402009-10-21 02:15:46 +00005142// Inst{19-16} is partially specified depending on the element size.
5143
Jim Grosbach460a9052011-10-07 23:56:00 +00005144def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8, VectorIndex8> {
5145 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005146 let Inst{19-17} = lane{2-0};
5147}
Jim Grosbach460a9052011-10-07 23:56:00 +00005148def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16, VectorIndex16> {
5149 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005150 let Inst{19-18} = lane{1-0};
5151}
Jim Grosbach460a9052011-10-07 23:56:00 +00005152def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32, VectorIndex32> {
5153 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005154 let Inst{19} = lane{0};
5155}
Jim Grosbach460a9052011-10-07 23:56:00 +00005156def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8, VectorIndex8> {
5157 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005158 let Inst{19-17} = lane{2-0};
5159}
Jim Grosbach460a9052011-10-07 23:56:00 +00005160def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16, VectorIndex16> {
5161 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005162 let Inst{19-18} = lane{1-0};
5163}
Jim Grosbach460a9052011-10-07 23:56:00 +00005164def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32, VectorIndex32> {
5165 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005166 let Inst{19} = lane{0};
5167}
Jim Grosbach8b8515c2011-03-11 20:31:17 +00005168
5169def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
5170 (VDUPLN32d DPR:$Vm, imm:$lane)>;
5171
5172def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
5173 (VDUPLN32q DPR:$Vm, imm:$lane)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005174
Bob Wilson0ce37102009-08-14 05:08:32 +00005175def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
5176 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
5177 (DSubReg_i8_reg imm:$lane))),
5178 (SubReg_i8_lane imm:$lane)))>;
5179def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
5180 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
5181 (DSubReg_i16_reg imm:$lane))),
5182 (SubReg_i16_lane imm:$lane)))>;
5183def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
5184 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
5185 (DSubReg_i32_reg imm:$lane))),
5186 (SubReg_i32_lane imm:$lane)))>;
5187def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
Jim Grosbach8b8515c2011-03-11 20:31:17 +00005188 (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src,
Bob Wilson0ce37102009-08-14 05:08:32 +00005189 (DSubReg_i32_reg imm:$lane))),
5190 (SubReg_i32_lane imm:$lane)))>;
5191
Jim Grosbach65dc3032010-10-06 21:16:16 +00005192def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00005193 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00005194def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00005195 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00005196
Bob Wilson5bafff32009-06-22 23:27:02 +00005197// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00005198defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00005199 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005200// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00005201defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
5202 "vqmovn", "s", int_arm_neon_vqmovns>;
5203defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
5204 "vqmovn", "u", int_arm_neon_vqmovnu>;
5205defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
5206 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005207// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00005208defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
5209defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson1e9ccd62012-01-20 20:59:56 +00005210def : Pat<(v8i16 (anyext (v8i8 DPR:$Vm))), (VMOVLuv8i16 DPR:$Vm)>;
5211def : Pat<(v4i32 (anyext (v4i16 DPR:$Vm))), (VMOVLuv4i32 DPR:$Vm)>;
5212def : Pat<(v2i64 (anyext (v2i32 DPR:$Vm))), (VMOVLuv2i64 DPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005213
5214// Vector Conversions.
5215
Johnny Chen9e088762010-03-17 17:52:21 +00005216// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00005217def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
5218 v2i32, v2f32, fp_to_sint>;
5219def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
5220 v2i32, v2f32, fp_to_uint>;
5221def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
5222 v2f32, v2i32, sint_to_fp>;
5223def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
5224 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00005225
Johnny Chen6c8648b2010-03-17 23:26:50 +00005226def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
5227 v4i32, v4f32, fp_to_sint>;
5228def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
5229 v4i32, v4f32, fp_to_uint>;
5230def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
5231 v4f32, v4i32, sint_to_fp>;
5232def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
5233 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005234
5235// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Owen Andersonb589be92011-11-15 19:55:00 +00005236let DecoderMethod = "DecodeVCVTD" in {
Evan Chengf81bf152009-11-23 21:57:23 +00005237def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005238 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00005239def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005240 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00005241def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005242 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00005243def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005244 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00005245}
Bob Wilson5bafff32009-06-22 23:27:02 +00005246
Owen Andersonb589be92011-11-15 19:55:00 +00005247let DecoderMethod = "DecodeVCVTQ" in {
Evan Chengf81bf152009-11-23 21:57:23 +00005248def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005249 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00005250def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005251 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00005252def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005253 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00005254def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005255 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00005256}
Bob Wilson5bafff32009-06-22 23:27:02 +00005257
Bob Wilson04063562010-12-15 22:14:12 +00005258// VCVT : Vector Convert Between Half-Precision and Single-Precision.
5259def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
5260 IIC_VUNAQ, "vcvt", "f16.f32",
5261 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
5262 Requires<[HasNEON, HasFP16]>;
5263def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
5264 IIC_VUNAQ, "vcvt", "f32.f16",
5265 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
5266 Requires<[HasNEON, HasFP16]>;
5267
Bob Wilsond8e17572009-08-12 22:31:50 +00005268// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00005269
5270// VREV64 : Vector Reverse elements within 64-bit doublewords
5271
Evan Chengf81bf152009-11-23 21:57:23 +00005272class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005273 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
5274 (ins DPR:$Vm), IIC_VMOVD,
5275 OpcodeStr, Dt, "$Vd, $Vm", "",
5276 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005277class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005278 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
5279 (ins QPR:$Vm), IIC_VMOVQ,
5280 OpcodeStr, Dt, "$Vd, $Vm", "",
5281 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005282
Evan Chengf81bf152009-11-23 21:57:23 +00005283def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
5284def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
5285def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00005286def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005287
Evan Chengf81bf152009-11-23 21:57:23 +00005288def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
5289def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
5290def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00005291def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005292
5293// VREV32 : Vector Reverse elements within 32-bit words
5294
Evan Chengf81bf152009-11-23 21:57:23 +00005295class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005296 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
5297 (ins DPR:$Vm), IIC_VMOVD,
5298 OpcodeStr, Dt, "$Vd, $Vm", "",
5299 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005300class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005301 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
5302 (ins QPR:$Vm), IIC_VMOVQ,
5303 OpcodeStr, Dt, "$Vd, $Vm", "",
5304 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005305
Evan Chengf81bf152009-11-23 21:57:23 +00005306def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
5307def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005308
Evan Chengf81bf152009-11-23 21:57:23 +00005309def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
5310def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005311
5312// VREV16 : Vector Reverse elements within 16-bit halfwords
5313
Evan Chengf81bf152009-11-23 21:57:23 +00005314class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005315 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
5316 (ins DPR:$Vm), IIC_VMOVD,
5317 OpcodeStr, Dt, "$Vd, $Vm", "",
5318 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005319class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005320 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
5321 (ins QPR:$Vm), IIC_VMOVQ,
5322 OpcodeStr, Dt, "$Vd, $Vm", "",
5323 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005324
Evan Chengf81bf152009-11-23 21:57:23 +00005325def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
5326def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005327
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005328// Other Vector Shuffles.
5329
Bob Wilson5e8b8332011-01-07 04:59:04 +00005330// Aligned extractions: really just dropping registers
5331
5332class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
5333 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
5334 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
5335
5336def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
5337
5338def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
5339
5340def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
5341
5342def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
5343
5344def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
5345
5346
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005347// VEXT : Vector Extract
5348
Jim Grosbach587f5062011-12-02 23:34:39 +00005349class VEXTd<string OpcodeStr, string Dt, ValueType Ty, Operand immTy>
Owen Andersonaa545242010-11-21 06:47:06 +00005350 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
Jim Grosbach587f5062011-12-02 23:34:39 +00005351 (ins DPR:$Vn, DPR:$Vm, immTy:$index), NVExtFrm,
Owen Andersonaa545242010-11-21 06:47:06 +00005352 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
5353 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
Jim Grosbach587f5062011-12-02 23:34:39 +00005354 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00005355 bits<4> index;
5356 let Inst{11-8} = index{3-0};
5357}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005358
Jim Grosbach587f5062011-12-02 23:34:39 +00005359class VEXTq<string OpcodeStr, string Dt, ValueType Ty, Operand immTy>
Owen Andersonaa545242010-11-21 06:47:06 +00005360 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
Jim Grosbache40ab242011-12-02 22:57:57 +00005361 (ins QPR:$Vn, QPR:$Vm, imm0_15:$index), NVExtFrm,
Owen Andersonaa545242010-11-21 06:47:06 +00005362 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
5363 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
Jim Grosbach587f5062011-12-02 23:34:39 +00005364 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00005365 bits<4> index;
5366 let Inst{11-8} = index{3-0};
5367}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005368
Jim Grosbach587f5062011-12-02 23:34:39 +00005369def VEXTd8 : VEXTd<"vext", "8", v8i8, imm0_7> {
Owen Anderson7a258252010-11-03 18:16:27 +00005370 let Inst{11-8} = index{3-0};
5371}
Jim Grosbach587f5062011-12-02 23:34:39 +00005372def VEXTd16 : VEXTd<"vext", "16", v4i16, imm0_3> {
Owen Anderson7a258252010-11-03 18:16:27 +00005373 let Inst{11-9} = index{2-0};
5374 let Inst{8} = 0b0;
5375}
Jim Grosbach587f5062011-12-02 23:34:39 +00005376def VEXTd32 : VEXTd<"vext", "32", v2i32, imm0_1> {
Owen Anderson7a258252010-11-03 18:16:27 +00005377 let Inst{11-10} = index{1-0};
5378 let Inst{9-8} = 0b00;
5379}
Owen Anderson167eb1f2011-07-15 17:48:05 +00005380def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn),
5381 (v2f32 DPR:$Vm),
5382 (i32 imm:$index))),
5383 (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005384
Jim Grosbach587f5062011-12-02 23:34:39 +00005385def VEXTq8 : VEXTq<"vext", "8", v16i8, imm0_15> {
Owen Anderson7a258252010-11-03 18:16:27 +00005386 let Inst{11-8} = index{3-0};
5387}
Jim Grosbach587f5062011-12-02 23:34:39 +00005388def VEXTq16 : VEXTq<"vext", "16", v8i16, imm0_7> {
Owen Anderson7a258252010-11-03 18:16:27 +00005389 let Inst{11-9} = index{2-0};
5390 let Inst{8} = 0b0;
5391}
Jim Grosbach587f5062011-12-02 23:34:39 +00005392def VEXTq32 : VEXTq<"vext", "32", v4i32, imm0_3> {
Owen Anderson7a258252010-11-03 18:16:27 +00005393 let Inst{11-10} = index{1-0};
5394 let Inst{9-8} = 0b00;
5395}
Jim Grosbach8759c3f2011-12-08 22:19:04 +00005396def VEXTq64 : VEXTq<"vext", "64", v2i64, imm0_1> {
Jim Grosbach587f5062011-12-02 23:34:39 +00005397 let Inst{11} = index{0};
5398 let Inst{10-8} = 0b000;
5399}
Owen Anderson167eb1f2011-07-15 17:48:05 +00005400def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn),
5401 (v4f32 QPR:$Vm),
5402 (i32 imm:$index))),
5403 (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005404
Bob Wilson64efd902009-08-08 05:53:00 +00005405// VTRN : Vector Transpose
5406
Evan Chengf81bf152009-11-23 21:57:23 +00005407def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
5408def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
5409def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005410
Evan Chengf81bf152009-11-23 21:57:23 +00005411def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
5412def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
5413def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005414
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005415// VUZP : Vector Unzip (Deinterleave)
5416
Evan Chengf81bf152009-11-23 21:57:23 +00005417def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
5418def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
5419def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005420
Evan Chengf81bf152009-11-23 21:57:23 +00005421def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
5422def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
5423def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005424
5425// VZIP : Vector Zip (Interleave)
5426
Evan Chengf81bf152009-11-23 21:57:23 +00005427def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
5428def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
5429def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005430
Evan Chengf81bf152009-11-23 21:57:23 +00005431def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
5432def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
5433def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005434
Bob Wilson114a2662009-08-12 20:51:55 +00005435// Vector Table Lookup and Table Extension.
5436
5437// VTBL : Vector Table Lookup
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005438let DecoderMethod = "DecodeTBLInstruction" in {
Bob Wilson114a2662009-08-12 20:51:55 +00005439def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005440 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
Jim Grosbach862019c2011-10-18 23:02:30 +00005441 (ins VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
5442 "vtbl", "8", "$Vd, $Vn, $Vm", "",
5443 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005444let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005445def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005446 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005447 (ins VecListTwoD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB2,
5448 "vtbl", "8", "$Vd, $Vn, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005449def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005450 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005451 (ins VecListThreeD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB3,
5452 "vtbl", "8", "$Vd, $Vn, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005453def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005454 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005455 (ins VecListFourD:$Vn, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005456 NVTBLFrm, IIC_VTB4,
Jim Grosbach60d99a52011-12-15 22:27:11 +00005457 "vtbl", "8", "$Vd, $Vn, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005458} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005459
Bob Wilsonbd916c52010-09-13 23:55:10 +00005460def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005461 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005462def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005463 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005464def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005465 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005466
Bob Wilson114a2662009-08-12 20:51:55 +00005467// VTBX : Vector Table Extension
5468def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005469 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
Jim Grosbachd0b61472011-10-20 14:48:50 +00005470 (ins DPR:$orig, VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
5471 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005472 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
Jim Grosbachd0b61472011-10-20 14:48:50 +00005473 DPR:$orig, VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005474let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005475def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005476 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005477 (ins DPR:$orig, VecListTwoD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
5478 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005479def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005480 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005481 (ins DPR:$orig, VecListThreeD:$Vn, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005482 NVTBLFrm, IIC_VTBX3,
Jim Grosbach60d99a52011-12-15 22:27:11 +00005483 "vtbx", "8", "$Vd, $Vn, $Vm",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005484 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005485def VTBX4
Jim Grosbach60d99a52011-12-15 22:27:11 +00005486 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd),
5487 (ins DPR:$orig, VecListFourD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
5488 "vtbx", "8", "$Vd, $Vn, $Vm",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005489 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005490} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005491
Bob Wilsonbd916c52010-09-13 23:55:10 +00005492def VTBX2Pseudo
5493 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005494 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005495def VTBX3Pseudo
5496 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005497 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005498def VTBX4Pseudo
5499 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005500 IIC_VTBX4, "$orig = $dst", []>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005501} // DecoderMethod = "DecodeTBLInstruction"
Bob Wilsonbd916c52010-09-13 23:55:10 +00005502
Bob Wilson5bafff32009-06-22 23:27:02 +00005503//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00005504// NEON instructions for single-precision FP math
5505//===----------------------------------------------------------------------===//
5506
Bob Wilson0e6d5402010-12-13 23:02:31 +00005507class N2VSPat<SDNode OpNode, NeonI Inst>
5508 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00005509 (EXTRACT_SUBREG
Bob Wilson4711d5c2010-12-13 23:02:37 +00005510 (v2f32 (COPY_TO_REGCLASS (Inst
5511 (INSERT_SUBREG
Bob Wilson0e6d5402010-12-13 23:02:31 +00005512 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5513 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005514
5515class N3VSPat<SDNode OpNode, NeonI Inst>
5516 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005517 (EXTRACT_SUBREG
5518 (v2f32 (COPY_TO_REGCLASS (Inst
5519 (INSERT_SUBREG
5520 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5521 SPR:$a, ssub_0),
5522 (INSERT_SUBREG
5523 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5524 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005525
5526class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
5527 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005528 (EXTRACT_SUBREG
5529 (v2f32 (COPY_TO_REGCLASS (Inst
5530 (INSERT_SUBREG
5531 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5532 SPR:$acc, ssub_0),
5533 (INSERT_SUBREG
5534 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5535 SPR:$a, ssub_0),
5536 (INSERT_SUBREG
5537 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5538 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005539
Bob Wilson4711d5c2010-12-13 23:02:37 +00005540def : N3VSPat<fadd, VADDfd>;
5541def : N3VSPat<fsub, VSUBfd>;
5542def : N3VSPat<fmul, VMULfd>;
5543def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00005544 Requires<[HasNEON, UseNEONForFP, UseFPVMLx, NoNEONVFP4]>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005545def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00005546 Requires<[HasNEON, UseNEONForFP, UseFPVMLx, NoNEONVFP4]>;
5547def : N3VSMulOpPat<fmul, fadd, VFMAfd>,
5548 Requires<[HasNEONVFP4, UseNEONForFP]>;
5549def : N3VSMulOpPat<fmul, fsub, VFMSfd>,
5550 Requires<[HasNEONVFP4, UseNEONForFP]>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005551def : N2VSPat<fabs, VABSfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005552def : N2VSPat<fneg, VNEGfd>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005553def : N3VSPat<NEONfmax, VMAXfd>;
5554def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005555def : N2VSPat<arm_ftosi, VCVTf2sd>;
5556def : N2VSPat<arm_ftoui, VCVTf2ud>;
5557def : N2VSPat<arm_sitof, VCVTs2fd>;
5558def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00005559
Evan Cheng1d2426c2009-08-07 19:30:41 +00005560//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00005561// Non-Instruction Patterns
5562//===----------------------------------------------------------------------===//
5563
5564// bit_convert
5565def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
5566def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
5567def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
5568def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
5569def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
5570def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
5571def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
5572def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
5573def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
5574def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
5575def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
5576def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
5577def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
5578def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
5579def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
5580def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
5581def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
5582def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
5583def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
5584def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
5585def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
5586def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
5587def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
5588def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
5589def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
5590def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
5591def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
5592def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
5593def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
5594def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
5595
5596def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
5597def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
5598def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
5599def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
5600def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
5601def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
5602def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
5603def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
5604def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
5605def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
5606def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
5607def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
5608def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
5609def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
5610def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
5611def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
5612def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
5613def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
5614def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
5615def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
5616def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
5617def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
5618def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
5619def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
5620def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
5621def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
5622def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
5623def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
5624def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
5625def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;
Jim Grosbachef448762011-11-14 23:11:19 +00005626
James Molloy873fd5f2012-02-20 09:24:05 +00005627// Vector lengthening move with load, matching extending loads.
5628
5629// extload, zextload and sextload for a standard lengthening load. Example:
5630// Lengthen_Single<"8", "i16", "i8"> = Pat<(v8i16 (extloadvi8 addrmode5:$addr))
5631// (VMOVLuv8i16 (VLDRD addrmode5:$addr))>;
5632multiclass Lengthen_Single<string DestLanes, string DestTy, string SrcTy> {
5633 def _Any : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
5634 (!cast<PatFrag>("extloadv" # SrcTy) addrmode5:$addr)),
5635 (!cast<Instruction>("VMOVLuv" # DestLanes # DestTy)
5636 (VLDRD addrmode5:$addr))>;
5637 def _Z : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
5638 (!cast<PatFrag>("zextloadv" # SrcTy) addrmode5:$addr)),
5639 (!cast<Instruction>("VMOVLuv" # DestLanes # DestTy)
5640 (VLDRD addrmode5:$addr))>;
5641 def _S : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
5642 (!cast<PatFrag>("sextloadv" # SrcTy) addrmode5:$addr)),
5643 (!cast<Instruction>("VMOVLsv" # DestLanes # DestTy)
5644 (VLDRD addrmode5:$addr))>;
5645}
5646
5647// extload, zextload and sextload for a lengthening load which only uses
5648// half the lanes available. Example:
5649// Lengthen_HalfSingle<"4", "i16", "8", "i16", "i8"> =
5650// Pat<(v4i16 (extloadvi8 addrmode5:$addr))
5651// (EXTRACT_SUBREG (VMOVLuv8i16 (INSERT_SUBREG (f64 (IMPLICIT_DEF)),
5652// (VLDRS addrmode5:$addr),
5653// ssub_0)),
5654// dsub_0)>;
5655multiclass Lengthen_HalfSingle<string DestLanes, string DestTy, string SrcTy,
5656 string InsnLanes, string InsnTy> {
5657 def _Any : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
5658 (!cast<PatFrag>("extloadv" # SrcTy) addrmode5:$addr)),
5659 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # InsnLanes # InsnTy)
5660 (INSERT_SUBREG (f64 (IMPLICIT_DEF)), (VLDRS addrmode5:$addr), ssub_0)),
5661 dsub_0)>;
5662 def _Z : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
5663 (!cast<PatFrag>("zextloadv" # SrcTy) addrmode5:$addr)),
5664 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # InsnLanes # InsnTy)
5665 (INSERT_SUBREG (f64 (IMPLICIT_DEF)), (VLDRS addrmode5:$addr), ssub_0)),
5666 dsub_0)>;
5667 def _S : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
5668 (!cast<PatFrag>("sextloadv" # SrcTy) addrmode5:$addr)),
5669 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLsv" # InsnLanes # InsnTy)
5670 (INSERT_SUBREG (f64 (IMPLICIT_DEF)), (VLDRS addrmode5:$addr), ssub_0)),
5671 dsub_0)>;
5672}
5673
5674// extload, zextload and sextload for a lengthening load followed by another
5675// lengthening load, to quadruple the initial length.
5676// Lengthen_Double<"4", "i32", "i8", "8", "i16", "4", "i32", qsub_0> =
5677// Pat<(v4i32 (extloadvi8 addrmode5:$addr))
5678// (EXTRACT_SUBREG (VMOVLuv4i32
5679// (EXTRACT_SUBREG (VMOVLuv8i16 (INSERT_SUBREG (f64 (IMPLICIT_DEF)),
5680// (VLDRS addrmode5:$addr),
5681// ssub_0)),
5682// dsub_0)),
5683// qsub_0)>;
5684multiclass Lengthen_Double<string DestLanes, string DestTy, string SrcTy,
5685 string Insn1Lanes, string Insn1Ty, string Insn2Lanes,
5686 string Insn2Ty, SubRegIndex RegType> {
5687 def _Any : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
5688 (!cast<PatFrag>("extloadv" # SrcTy) addrmode5:$addr)),
5689 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # Insn2Lanes # Insn2Ty)
5690 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # Insn1Lanes # Insn1Ty)
5691 (INSERT_SUBREG (f64 (IMPLICIT_DEF)), (VLDRS addrmode5:$addr),
5692 ssub_0)), dsub_0)),
5693 RegType)>;
5694 def _Z : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
5695 (!cast<PatFrag>("zextloadv" # SrcTy) addrmode5:$addr)),
5696 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # Insn2Lanes # Insn2Ty)
5697 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLuv" # Insn1Lanes # Insn1Ty)
5698 (INSERT_SUBREG (f64 (IMPLICIT_DEF)), (VLDRS addrmode5:$addr),
5699 ssub_0)), dsub_0)),
5700 RegType)>;
5701 def _S : Pat<(!cast<ValueType>("v" # DestLanes # DestTy)
5702 (!cast<PatFrag>("sextloadv" # SrcTy) addrmode5:$addr)),
5703 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLsv" # Insn2Lanes # Insn2Ty)
5704 (EXTRACT_SUBREG (!cast<Instruction>("VMOVLsv" # Insn1Lanes # Insn1Ty)
5705 (INSERT_SUBREG (f64 (IMPLICIT_DEF)), (VLDRS addrmode5:$addr),
5706 ssub_0)), dsub_0)),
5707 RegType)>;
5708}
5709
5710defm : Lengthen_Single<"8", "i16", "i8">; // v8i8 -> v8i16
5711defm : Lengthen_Single<"4", "i32", "i16">; // v4i16 -> v4i32
5712defm : Lengthen_Single<"2", "i64", "i32">; // v2i32 -> v2i64
5713
5714defm : Lengthen_HalfSingle<"4", "i16", "i8", "8", "i16">; // v4i8 -> v4i16
5715defm : Lengthen_HalfSingle<"2", "i16", "i8", "8", "i16">; // v2i8 -> v2i16
5716defm : Lengthen_HalfSingle<"2", "i32", "i16", "4", "i32">; // v2i16 -> v2i32
5717
5718// Double lengthening - v4i8 -> v4i16 -> v4i32
5719defm : Lengthen_Double<"4", "i32", "i8", "8", "i16", "4", "i32", qsub_0>;
5720// v2i8 -> v2i16 -> v2i32
5721defm : Lengthen_Double<"2", "i32", "i8", "8", "i16", "4", "i32", dsub_0>;
5722// v2i16 -> v2i32 -> v2i64
5723defm : Lengthen_Double<"2", "i64", "i16", "4", "i32", "2", "i64", qsub_0>;
5724
5725// Triple lengthening - v2i8 -> v2i16 -> v2i32 -> v2i64
5726def : Pat<(v2i64 (extloadvi8 addrmode5:$addr)),
5727 (VMOVLuv2i64 (EXTRACT_SUBREG (VMOVLuv4i32 (EXTRACT_SUBREG (VMOVLuv8i16
5728 (INSERT_SUBREG (f64 (IMPLICIT_DEF)), (VLDRS addrmode5:$addr), ssub_0)),
5729 dsub_0)), dsub_0))>;
5730def : Pat<(v2i64 (zextloadvi8 addrmode5:$addr)),
5731 (VMOVLuv2i64 (EXTRACT_SUBREG (VMOVLuv4i32 (EXTRACT_SUBREG (VMOVLuv8i16
5732 (INSERT_SUBREG (f64 (IMPLICIT_DEF)), (VLDRS addrmode5:$addr), ssub_0)),
5733 dsub_0)), dsub_0))>;
5734def : Pat<(v2i64 (sextloadvi8 addrmode5:$addr)),
5735 (VMOVLsv2i64 (EXTRACT_SUBREG (VMOVLsv4i32 (EXTRACT_SUBREG (VMOVLsv8i16
5736 (INSERT_SUBREG (f64 (IMPLICIT_DEF)), (VLDRS addrmode5:$addr), ssub_0)),
5737 dsub_0)), dsub_0))>;
Jim Grosbachef448762011-11-14 23:11:19 +00005738
5739//===----------------------------------------------------------------------===//
5740// Assembler aliases
5741//
Jim Grosbach485d8bf2011-12-13 20:08:32 +00005742
Jim Grosbach21d7fb82011-12-09 23:34:09 +00005743def : VFP2InstAlias<"fmdhr${p} $Dd, $Rn",
5744 (VSETLNi32 DPR:$Dd, GPR:$Rn, 1, pred:$p)>;
5745def : VFP2InstAlias<"fmdlr${p} $Dd, $Rn",
5746 (VSETLNi32 DPR:$Dd, GPR:$Rn, 0, pred:$p)>;
5747
Jim Grosbachef448762011-11-14 23:11:19 +00005748
Jim Grosbachd9004412011-12-07 22:52:54 +00005749// VADD two-operand aliases.
5750def : NEONInstAlias<"vadd${p}.i8 $Vdn, $Vm",
5751 (VADDv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5752def : NEONInstAlias<"vadd${p}.i16 $Vdn, $Vm",
5753 (VADDv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5754def : NEONInstAlias<"vadd${p}.i32 $Vdn, $Vm",
5755 (VADDv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5756def : NEONInstAlias<"vadd${p}.i64 $Vdn, $Vm",
5757 (VADDv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5758
5759def : NEONInstAlias<"vadd${p}.i8 $Vdn, $Vm",
5760 (VADDv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5761def : NEONInstAlias<"vadd${p}.i16 $Vdn, $Vm",
5762 (VADDv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5763def : NEONInstAlias<"vadd${p}.i32 $Vdn, $Vm",
5764 (VADDv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5765def : NEONInstAlias<"vadd${p}.i64 $Vdn, $Vm",
5766 (VADDv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5767
5768def : NEONInstAlias<"vadd${p}.f32 $Vdn, $Vm",
5769 (VADDfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5770def : NEONInstAlias<"vadd${p}.f32 $Vdn, $Vm",
5771 (VADDfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5772
Jim Grosbach12031342011-12-08 20:56:26 +00005773// VSUB two-operand aliases.
5774def : NEONInstAlias<"vsub${p}.i8 $Vdn, $Vm",
5775 (VSUBv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5776def : NEONInstAlias<"vsub${p}.i16 $Vdn, $Vm",
5777 (VSUBv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5778def : NEONInstAlias<"vsub${p}.i32 $Vdn, $Vm",
5779 (VSUBv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5780def : NEONInstAlias<"vsub${p}.i64 $Vdn, $Vm",
5781 (VSUBv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5782
5783def : NEONInstAlias<"vsub${p}.i8 $Vdn, $Vm",
5784 (VSUBv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5785def : NEONInstAlias<"vsub${p}.i16 $Vdn, $Vm",
5786 (VSUBv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5787def : NEONInstAlias<"vsub${p}.i32 $Vdn, $Vm",
5788 (VSUBv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5789def : NEONInstAlias<"vsub${p}.i64 $Vdn, $Vm",
5790 (VSUBv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5791
5792def : NEONInstAlias<"vsub${p}.f32 $Vdn, $Vm",
5793 (VSUBfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5794def : NEONInstAlias<"vsub${p}.f32 $Vdn, $Vm",
5795 (VSUBfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5796
Jim Grosbach30a264e2011-12-07 23:01:10 +00005797// VADDW two-operand aliases.
5798def : NEONInstAlias<"vaddw${p}.s8 $Vdn, $Vm",
5799 (VADDWsv8i16 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5800def : NEONInstAlias<"vaddw${p}.s16 $Vdn, $Vm",
5801 (VADDWsv4i32 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5802def : NEONInstAlias<"vaddw${p}.s32 $Vdn, $Vm",
5803 (VADDWsv2i64 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5804def : NEONInstAlias<"vaddw${p}.u8 $Vdn, $Vm",
5805 (VADDWuv8i16 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5806def : NEONInstAlias<"vaddw${p}.u16 $Vdn, $Vm",
5807 (VADDWuv4i32 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5808def : NEONInstAlias<"vaddw${p}.u32 $Vdn, $Vm",
5809 (VADDWuv2i64 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5810
Jim Grosbach43329832011-12-09 21:46:04 +00005811// VAND/VBIC/VEOR/VORR accept but do not require a type suffix.
Jim Grosbach78d13e12012-01-24 17:23:29 +00005812defm : NEONDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
Jim Grosbachef448762011-11-14 23:11:19 +00005813 (VANDd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005814defm : NEONDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
Jim Grosbachef448762011-11-14 23:11:19 +00005815 (VANDq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005816defm : NEONDTAnyInstAlias<"vbic${p}", "$Vd, $Vn, $Vm",
Jim Grosbach43329832011-12-09 21:46:04 +00005817 (VBICd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005818defm : NEONDTAnyInstAlias<"vbic${p}", "$Vd, $Vn, $Vm",
Jim Grosbach43329832011-12-09 21:46:04 +00005819 (VBICq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005820defm : NEONDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
Jim Grosbachef448762011-11-14 23:11:19 +00005821 (VEORd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005822defm : NEONDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
Jim Grosbachef448762011-11-14 23:11:19 +00005823 (VEORq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005824defm : NEONDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
Jim Grosbachef448762011-11-14 23:11:19 +00005825 (VORRd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005826defm : NEONDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
Jim Grosbachef448762011-11-14 23:11:19 +00005827 (VORRq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005828// ... two-operand aliases
5829def : NEONInstAlias<"vand${p} $Vdn, $Vm",
5830 (VANDd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5831def : NEONInstAlias<"vand${p} $Vdn, $Vm",
5832 (VANDq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach43329832011-12-09 21:46:04 +00005833def : NEONInstAlias<"vbic${p} $Vdn, $Vm",
5834 (VBICd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5835def : NEONInstAlias<"vbic${p} $Vdn, $Vm",
5836 (VBICq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005837def : NEONInstAlias<"veor${p} $Vdn, $Vm",
5838 (VEORd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5839def : NEONInstAlias<"veor${p} $Vdn, $Vm",
5840 (VEORq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach517a0132011-12-08 01:02:26 +00005841def : NEONInstAlias<"vorr${p} $Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005842 (VORRd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
Jim Grosbach517a0132011-12-08 01:02:26 +00005843def : NEONInstAlias<"vorr${p} $Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005844 (VORRq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5845
Jim Grosbach78d13e12012-01-24 17:23:29 +00005846defm : NEONDTAnyInstAlias<"vand${p}", "$Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005847 (VANDd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005848defm : NEONDTAnyInstAlias<"vand${p}", "$Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005849 (VANDq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005850defm : NEONDTAnyInstAlias<"veor${p}", "$Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005851 (VEORd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005852defm : NEONDTAnyInstAlias<"veor${p}", "$Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005853 (VEORq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005854defm : NEONDTAnyInstAlias<"vorr${p}", "$Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005855 (VORRd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005856defm : NEONDTAnyInstAlias<"vorr${p}", "$Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005857 (VORRq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbache052b9a2011-11-14 23:32:59 +00005858
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005859// VMUL two-operand aliases.
Jim Grosbach1c2c8a92011-12-08 20:42:35 +00005860def : NEONInstAlias<"vmul${p}.p8 $Qdn, $Qm",
5861 (VMULpq QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5862def : NEONInstAlias<"vmul${p}.i8 $Qdn, $Qm",
5863 (VMULv16i8 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5864def : NEONInstAlias<"vmul${p}.i16 $Qdn, $Qm",
5865 (VMULv8i16 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5866def : NEONInstAlias<"vmul${p}.i32 $Qdn, $Qm",
5867 (VMULv4i32 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5868
5869def : NEONInstAlias<"vmul${p}.p8 $Ddn, $Dm",
5870 (VMULpd DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5871def : NEONInstAlias<"vmul${p}.i8 $Ddn, $Dm",
5872 (VMULv8i8 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5873def : NEONInstAlias<"vmul${p}.i16 $Ddn, $Dm",
5874 (VMULv4i16 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5875def : NEONInstAlias<"vmul${p}.i32 $Ddn, $Dm",
5876 (VMULv2i32 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5877
Jim Grosbach2b8810c2011-12-08 00:59:47 +00005878def : NEONInstAlias<"vmul${p}.f32 $Qdn, $Qm",
5879 (VMULfq QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5880def : NEONInstAlias<"vmul${p}.f32 $Ddn, $Dm",
5881 (VMULfd DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5882
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005883def : NEONInstAlias<"vmul${p}.i16 $Ddn, $Dm$lane",
5884 (VMULslv4i16 DPR:$Ddn, DPR:$Ddn, DPR_8:$Dm,
5885 VectorIndex16:$lane, pred:$p)>;
5886def : NEONInstAlias<"vmul${p}.i16 $Qdn, $Dm$lane",
5887 (VMULslv8i16 QPR:$Qdn, QPR:$Qdn, DPR_8:$Dm,
5888 VectorIndex16:$lane, pred:$p)>;
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005889
5890def : NEONInstAlias<"vmul${p}.i32 $Ddn, $Dm$lane",
5891 (VMULslv2i32 DPR:$Ddn, DPR:$Ddn, DPR_VFP2:$Dm,
5892 VectorIndex32:$lane, pred:$p)>;
5893def : NEONInstAlias<"vmul${p}.i32 $Qdn, $Dm$lane",
5894 (VMULslv4i32 QPR:$Qdn, QPR:$Qdn, DPR_VFP2:$Dm,
5895 VectorIndex32:$lane, pred:$p)>;
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005896
5897def : NEONInstAlias<"vmul${p}.f32 $Ddn, $Dm$lane",
5898 (VMULslfd DPR:$Ddn, DPR:$Ddn, DPR_VFP2:$Dm,
5899 VectorIndex32:$lane, pred:$p)>;
5900def : NEONInstAlias<"vmul${p}.f32 $Qdn, $Dm$lane",
5901 (VMULslfq QPR:$Qdn, QPR:$Qdn, DPR_VFP2:$Dm,
5902 VectorIndex32:$lane, pred:$p)>;
5903
Jim Grosbach9e7b42a2011-12-08 20:49:43 +00005904// VQADD (register) two-operand aliases.
5905def : NEONInstAlias<"vqadd${p}.s8 $Vdn, $Vm",
5906 (VQADDsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5907def : NEONInstAlias<"vqadd${p}.s16 $Vdn, $Vm",
5908 (VQADDsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5909def : NEONInstAlias<"vqadd${p}.s32 $Vdn, $Vm",
5910 (VQADDsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5911def : NEONInstAlias<"vqadd${p}.s64 $Vdn, $Vm",
5912 (VQADDsv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5913def : NEONInstAlias<"vqadd${p}.u8 $Vdn, $Vm",
5914 (VQADDuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5915def : NEONInstAlias<"vqadd${p}.u16 $Vdn, $Vm",
5916 (VQADDuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5917def : NEONInstAlias<"vqadd${p}.u32 $Vdn, $Vm",
5918 (VQADDuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5919def : NEONInstAlias<"vqadd${p}.u64 $Vdn, $Vm",
5920 (VQADDuv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5921
5922def : NEONInstAlias<"vqadd${p}.s8 $Vdn, $Vm",
5923 (VQADDsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5924def : NEONInstAlias<"vqadd${p}.s16 $Vdn, $Vm",
5925 (VQADDsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5926def : NEONInstAlias<"vqadd${p}.s32 $Vdn, $Vm",
5927 (VQADDsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5928def : NEONInstAlias<"vqadd${p}.s64 $Vdn, $Vm",
5929 (VQADDsv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5930def : NEONInstAlias<"vqadd${p}.u8 $Vdn, $Vm",
5931 (VQADDuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5932def : NEONInstAlias<"vqadd${p}.u16 $Vdn, $Vm",
5933 (VQADDuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5934def : NEONInstAlias<"vqadd${p}.u32 $Vdn, $Vm",
5935 (VQADDuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5936def : NEONInstAlias<"vqadd${p}.u64 $Vdn, $Vm",
5937 (VQADDuv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5938
Jim Grosbach730fe6c2011-12-08 01:30:04 +00005939// VSHL (immediate) two-operand aliases.
5940def : NEONInstAlias<"vshl${p}.i8 $Vdn, $imm",
5941 (VSHLiv8i8 DPR:$Vdn, DPR:$Vdn, imm0_7:$imm, pred:$p)>;
5942def : NEONInstAlias<"vshl${p}.i16 $Vdn, $imm",
5943 (VSHLiv4i16 DPR:$Vdn, DPR:$Vdn, imm0_15:$imm, pred:$p)>;
5944def : NEONInstAlias<"vshl${p}.i32 $Vdn, $imm",
5945 (VSHLiv2i32 DPR:$Vdn, DPR:$Vdn, imm0_31:$imm, pred:$p)>;
5946def : NEONInstAlias<"vshl${p}.i64 $Vdn, $imm",
5947 (VSHLiv1i64 DPR:$Vdn, DPR:$Vdn, imm0_63:$imm, pred:$p)>;
5948
5949def : NEONInstAlias<"vshl${p}.i8 $Vdn, $imm",
5950 (VSHLiv16i8 QPR:$Vdn, QPR:$Vdn, imm0_7:$imm, pred:$p)>;
5951def : NEONInstAlias<"vshl${p}.i16 $Vdn, $imm",
5952 (VSHLiv8i16 QPR:$Vdn, QPR:$Vdn, imm0_15:$imm, pred:$p)>;
5953def : NEONInstAlias<"vshl${p}.i32 $Vdn, $imm",
5954 (VSHLiv4i32 QPR:$Vdn, QPR:$Vdn, imm0_31:$imm, pred:$p)>;
5955def : NEONInstAlias<"vshl${p}.i64 $Vdn, $imm",
5956 (VSHLiv2i64 QPR:$Vdn, QPR:$Vdn, imm0_63:$imm, pred:$p)>;
5957
Jim Grosbachff4cbb42011-12-08 01:12:35 +00005958// VSHL (register) two-operand aliases.
5959def : NEONInstAlias<"vshl${p}.s8 $Vdn, $Vm",
5960 (VSHLsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5961def : NEONInstAlias<"vshl${p}.s16 $Vdn, $Vm",
5962 (VSHLsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5963def : NEONInstAlias<"vshl${p}.s32 $Vdn, $Vm",
5964 (VSHLsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5965def : NEONInstAlias<"vshl${p}.s64 $Vdn, $Vm",
5966 (VSHLsv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5967def : NEONInstAlias<"vshl${p}.u8 $Vdn, $Vm",
5968 (VSHLuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5969def : NEONInstAlias<"vshl${p}.u16 $Vdn, $Vm",
5970 (VSHLuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5971def : NEONInstAlias<"vshl${p}.u32 $Vdn, $Vm",
5972 (VSHLuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5973def : NEONInstAlias<"vshl${p}.u64 $Vdn, $Vm",
5974 (VSHLuv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5975
5976def : NEONInstAlias<"vshl${p}.s8 $Vdn, $Vm",
5977 (VSHLsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5978def : NEONInstAlias<"vshl${p}.s16 $Vdn, $Vm",
5979 (VSHLsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5980def : NEONInstAlias<"vshl${p}.s32 $Vdn, $Vm",
5981 (VSHLsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5982def : NEONInstAlias<"vshl${p}.s64 $Vdn, $Vm",
5983 (VSHLsv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5984def : NEONInstAlias<"vshl${p}.u8 $Vdn, $Vm",
5985 (VSHLuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5986def : NEONInstAlias<"vshl${p}.u16 $Vdn, $Vm",
5987 (VSHLuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5988def : NEONInstAlias<"vshl${p}.u32 $Vdn, $Vm",
5989 (VSHLuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5990def : NEONInstAlias<"vshl${p}.u64 $Vdn, $Vm",
5991 (VSHLuv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5992
Jim Grosbach6b044c22011-12-08 22:06:06 +00005993// VSHL (immediate) two-operand aliases.
5994def : NEONInstAlias<"vshr${p}.s8 $Vdn, $imm",
5995 (VSHRsv8i8 DPR:$Vdn, DPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5996def : NEONInstAlias<"vshr${p}.s16 $Vdn, $imm",
5997 (VSHRsv4i16 DPR:$Vdn, DPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5998def : NEONInstAlias<"vshr${p}.s32 $Vdn, $imm",
5999 (VSHRsv2i32 DPR:$Vdn, DPR:$Vdn, shr_imm32:$imm, pred:$p)>;
6000def : NEONInstAlias<"vshr${p}.s64 $Vdn, $imm",
6001 (VSHRsv1i64 DPR:$Vdn, DPR:$Vdn, shr_imm64:$imm, pred:$p)>;
6002
6003def : NEONInstAlias<"vshr${p}.s8 $Vdn, $imm",
6004 (VSHRsv16i8 QPR:$Vdn, QPR:$Vdn, shr_imm8:$imm, pred:$p)>;
6005def : NEONInstAlias<"vshr${p}.s16 $Vdn, $imm",
6006 (VSHRsv8i16 QPR:$Vdn, QPR:$Vdn, shr_imm16:$imm, pred:$p)>;
6007def : NEONInstAlias<"vshr${p}.s32 $Vdn, $imm",
6008 (VSHRsv4i32 QPR:$Vdn, QPR:$Vdn, shr_imm32:$imm, pred:$p)>;
6009def : NEONInstAlias<"vshr${p}.s64 $Vdn, $imm",
6010 (VSHRsv2i64 QPR:$Vdn, QPR:$Vdn, shr_imm64:$imm, pred:$p)>;
6011
6012def : NEONInstAlias<"vshr${p}.u8 $Vdn, $imm",
6013 (VSHRuv8i8 DPR:$Vdn, DPR:$Vdn, shr_imm8:$imm, pred:$p)>;
6014def : NEONInstAlias<"vshr${p}.u16 $Vdn, $imm",
6015 (VSHRuv4i16 DPR:$Vdn, DPR:$Vdn, shr_imm16:$imm, pred:$p)>;
6016def : NEONInstAlias<"vshr${p}.u32 $Vdn, $imm",
6017 (VSHRuv2i32 DPR:$Vdn, DPR:$Vdn, shr_imm32:$imm, pred:$p)>;
6018def : NEONInstAlias<"vshr${p}.u64 $Vdn, $imm",
6019 (VSHRuv1i64 DPR:$Vdn, DPR:$Vdn, shr_imm64:$imm, pred:$p)>;
6020
6021def : NEONInstAlias<"vshr${p}.u8 $Vdn, $imm",
6022 (VSHRuv16i8 QPR:$Vdn, QPR:$Vdn, shr_imm8:$imm, pred:$p)>;
6023def : NEONInstAlias<"vshr${p}.u16 $Vdn, $imm",
6024 (VSHRuv8i16 QPR:$Vdn, QPR:$Vdn, shr_imm16:$imm, pred:$p)>;
6025def : NEONInstAlias<"vshr${p}.u32 $Vdn, $imm",
6026 (VSHRuv4i32 QPR:$Vdn, QPR:$Vdn, shr_imm32:$imm, pred:$p)>;
6027def : NEONInstAlias<"vshr${p}.u64 $Vdn, $imm",
6028 (VSHRuv2i64 QPR:$Vdn, QPR:$Vdn, shr_imm64:$imm, pred:$p)>;
6029
Jim Grosbach872eedb2011-12-02 22:01:52 +00006030// VLD1 single-lane pseudo-instructions. These need special handling for
6031// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbach8b31f952012-01-23 19:39:08 +00006032def VLD1LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vld1${p}", ".8", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006033 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006034def VLD1LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vld1${p}", ".16", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006035 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006036def VLD1LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vld1${p}", ".32", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006037 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach872eedb2011-12-02 22:01:52 +00006038
Jim Grosbach8b31f952012-01-23 19:39:08 +00006039def VLD1LNdWB_fixed_Asm_8 :
6040 NEONDataTypeAsmPseudoInst<"vld1${p}", ".8", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006041 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006042def VLD1LNdWB_fixed_Asm_16 :
6043 NEONDataTypeAsmPseudoInst<"vld1${p}", ".16", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006044 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006045def VLD1LNdWB_fixed_Asm_32 :
6046 NEONDataTypeAsmPseudoInst<"vld1${p}", ".32", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006047 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006048def VLD1LNdWB_register_Asm_8 :
6049 NEONDataTypeAsmPseudoInst<"vld1${p}", ".8", "$list, $addr, $Rm",
Jim Grosbach872eedb2011-12-02 22:01:52 +00006050 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
6051 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006052def VLD1LNdWB_register_Asm_16 :
6053 NEONDataTypeAsmPseudoInst<"vld1${p}", ".16", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006054 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach872eedb2011-12-02 22:01:52 +00006055 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006056def VLD1LNdWB_register_Asm_32 :
6057 NEONDataTypeAsmPseudoInst<"vld1${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006058 (ins VecListOneDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach872eedb2011-12-02 22:01:52 +00006059 rGPR:$Rm, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00006060
6061
6062// VST1 single-lane pseudo-instructions. These need special handling for
6063// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbach8b31f952012-01-23 19:39:08 +00006064def VST1LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vst1${p}", ".8", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006065 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006066def VST1LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vst1${p}", ".16", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006067 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006068def VST1LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vst1${p}", ".32", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006069 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00006070
Jim Grosbach8b31f952012-01-23 19:39:08 +00006071def VST1LNdWB_fixed_Asm_8 :
6072 NEONDataTypeAsmPseudoInst<"vst1${p}", ".8", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006073 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006074def VST1LNdWB_fixed_Asm_16 :
6075 NEONDataTypeAsmPseudoInst<"vst1${p}", ".16", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006076 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006077def VST1LNdWB_fixed_Asm_32 :
6078 NEONDataTypeAsmPseudoInst<"vst1${p}", ".32", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006079 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006080def VST1LNdWB_register_Asm_8 :
6081 NEONDataTypeAsmPseudoInst<"vst1${p}", ".8", "$list, $addr, $Rm",
Jim Grosbach84defb52011-12-02 22:34:51 +00006082 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
6083 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006084def VST1LNdWB_register_Asm_16 :
6085 NEONDataTypeAsmPseudoInst<"vst1${p}", ".16", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006086 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach84defb52011-12-02 22:34:51 +00006087 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006088def VST1LNdWB_register_Asm_32 :
6089 NEONDataTypeAsmPseudoInst<"vst1${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006090 (ins VecListOneDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach84defb52011-12-02 22:34:51 +00006091 rGPR:$Rm, pred:$p)>;
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00006092
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006093// VLD2 single-lane pseudo-instructions. These need special handling for
6094// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbach8b31f952012-01-23 19:39:08 +00006095def VLD2LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".8", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006096 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006097def VLD2LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006098 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006099def VLD2LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006100 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006101def VLD2LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00006102 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006103def VLD2LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00006104 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006105
Jim Grosbach8b31f952012-01-23 19:39:08 +00006106def VLD2LNdWB_fixed_Asm_8 :
6107 NEONDataTypeAsmPseudoInst<"vld2${p}", ".8", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006108 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006109def VLD2LNdWB_fixed_Asm_16 :
6110 NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006111 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006112def VLD2LNdWB_fixed_Asm_32 :
6113 NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006114 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006115def VLD2LNqWB_fixed_Asm_16 :
6116 NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr!",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00006117 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006118def VLD2LNqWB_fixed_Asm_32 :
6119 NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr!",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00006120 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006121def VLD2LNdWB_register_Asm_8 :
6122 NEONDataTypeAsmPseudoInst<"vld2${p}", ".8", "$list, $addr, $Rm",
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006123 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr,
6124 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006125def VLD2LNdWB_register_Asm_16 :
6126 NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006127 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006128 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006129def VLD2LNdWB_register_Asm_32 :
6130 NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006131 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006132 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006133def VLD2LNqWB_register_Asm_16 :
6134 NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr, $Rm",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00006135 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr,
6136 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006137def VLD2LNqWB_register_Asm_32 :
6138 NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00006139 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr,
6140 rGPR:$Rm, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006141
6142
6143// VST2 single-lane pseudo-instructions. These need special handling for
6144// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbach8b31f952012-01-23 19:39:08 +00006145def VST2LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".8", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006146 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006147def VST2LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".16", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006148 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006149def VST2LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006150 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006151def VST2LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".16", "$list, $addr",
Jim Grosbach5b484312011-12-20 20:46:29 +00006152 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006153def VST2LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr",
Jim Grosbach5b484312011-12-20 20:46:29 +00006154 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006155
Jim Grosbach8b31f952012-01-23 19:39:08 +00006156def VST2LNdWB_fixed_Asm_8 :
6157 NEONDataTypeAsmPseudoInst<"vst2${p}", ".8", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006158 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006159def VST2LNdWB_fixed_Asm_16 :
6160 NEONDataTypeAsmPseudoInst<"vst2${p}", ".16", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006161 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006162def VST2LNdWB_fixed_Asm_32 :
6163 NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006164 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006165def VST2LNqWB_fixed_Asm_16 :
6166 NEONDataTypeAsmPseudoInst<"vst2${p}", ".16", "$list, $addr!",
Jim Grosbach5b484312011-12-20 20:46:29 +00006167 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006168def VST2LNqWB_fixed_Asm_32 :
6169 NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr!",
Jim Grosbach5b484312011-12-20 20:46:29 +00006170 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006171def VST2LNdWB_register_Asm_8 :
6172 NEONDataTypeAsmPseudoInst<"vst2${p}", ".8", "$list, $addr, $Rm",
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006173 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr,
6174 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006175def VST2LNdWB_register_Asm_16 :
6176 NEONDataTypeAsmPseudoInst<"vst2${p}", ".16","$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006177 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006178 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006179def VST2LNdWB_register_Asm_32 :
6180 NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006181 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006182 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006183def VST2LNqWB_register_Asm_16 :
6184 NEONDataTypeAsmPseudoInst<"vst2${p}", ".16","$list, $addr, $Rm",
Jim Grosbach5b484312011-12-20 20:46:29 +00006185 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr,
6186 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006187def VST2LNqWB_register_Asm_32 :
6188 NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach5b484312011-12-20 20:46:29 +00006189 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr,
6190 rGPR:$Rm, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006191
Jim Grosbach5e59f7e2012-01-24 23:47:04 +00006192// VLD3 all-lanes pseudo-instructions. These need special handling for
6193// the lane index that an InstAlias can't handle, so we use these instead.
6194def VLD3DUPdAsm_8 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr",
6195 (ins VecListThreeDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6196def VLD3DUPdAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
6197 (ins VecListThreeDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6198def VLD3DUPdAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
6199 (ins VecListThreeDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6200def VLD3DUPqAsm_8 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr",
6201 (ins VecListThreeQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6202def VLD3DUPqAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
6203 (ins VecListThreeQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6204def VLD3DUPqAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
6205 (ins VecListThreeQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6206
6207def VLD3DUPdWB_fixed_Asm_8 :
6208 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr!",
6209 (ins VecListThreeDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6210def VLD3DUPdWB_fixed_Asm_16 :
6211 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
6212 (ins VecListThreeDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6213def VLD3DUPdWB_fixed_Asm_32 :
6214 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
6215 (ins VecListThreeDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6216def VLD3DUPqWB_fixed_Asm_8 :
6217 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr!",
6218 (ins VecListThreeQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6219def VLD3DUPqWB_fixed_Asm_16 :
6220 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
6221 (ins VecListThreeQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6222def VLD3DUPqWB_fixed_Asm_32 :
6223 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
6224 (ins VecListThreeQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6225def VLD3DUPdWB_register_Asm_8 :
6226 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr, $Rm",
6227 (ins VecListThreeDAllLanes:$list, addrmode6:$addr,
6228 rGPR:$Rm, pred:$p)>;
6229def VLD3DUPdWB_register_Asm_16 :
6230 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
6231 (ins VecListThreeDAllLanes:$list, addrmode6:$addr,
6232 rGPR:$Rm, pred:$p)>;
6233def VLD3DUPdWB_register_Asm_32 :
6234 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
6235 (ins VecListThreeDAllLanes:$list, addrmode6:$addr,
6236 rGPR:$Rm, pred:$p)>;
6237def VLD3DUPqWB_register_Asm_8 :
6238 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr, $Rm",
6239 (ins VecListThreeQAllLanes:$list, addrmode6:$addr,
6240 rGPR:$Rm, pred:$p)>;
6241def VLD3DUPqWB_register_Asm_16 :
6242 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
6243 (ins VecListThreeQAllLanes:$list, addrmode6:$addr,
6244 rGPR:$Rm, pred:$p)>;
6245def VLD3DUPqWB_register_Asm_32 :
6246 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
6247 (ins VecListThreeQAllLanes:$list, addrmode6:$addr,
6248 rGPR:$Rm, pred:$p)>;
6249
Jim Grosbach8b31f952012-01-23 19:39:08 +00006250
Jim Grosbach3a678af2012-01-23 21:53:26 +00006251// VLD3 single-lane pseudo-instructions. These need special handling for
6252// the lane index that an InstAlias can't handle, so we use these instead.
6253def VLD3LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr",
6254 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6255def VLD3LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
6256 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6257def VLD3LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
6258 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6259def VLD3LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
6260 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6261def VLD3LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
6262 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6263
6264def VLD3LNdWB_fixed_Asm_8 :
6265 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr!",
6266 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6267def VLD3LNdWB_fixed_Asm_16 :
6268 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
6269 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6270def VLD3LNdWB_fixed_Asm_32 :
6271 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
6272 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6273def VLD3LNqWB_fixed_Asm_16 :
6274 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
6275 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6276def VLD3LNqWB_fixed_Asm_32 :
6277 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
6278 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6279def VLD3LNdWB_register_Asm_8 :
6280 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr, $Rm",
6281 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr,
6282 rGPR:$Rm, pred:$p)>;
6283def VLD3LNdWB_register_Asm_16 :
6284 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
6285 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr,
6286 rGPR:$Rm, pred:$p)>;
6287def VLD3LNdWB_register_Asm_32 :
6288 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
6289 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr,
6290 rGPR:$Rm, pred:$p)>;
6291def VLD3LNqWB_register_Asm_16 :
6292 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
6293 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr,
6294 rGPR:$Rm, pred:$p)>;
6295def VLD3LNqWB_register_Asm_32 :
6296 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
6297 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr,
6298 rGPR:$Rm, pred:$p)>;
6299
Jim Grosbach7b426ce2012-01-24 00:12:39 +00006300// VLD3 multiple structure pseudo-instructions. These need special handling for
Jim Grosbachc387fc62012-01-23 23:20:46 +00006301// the vector operands that the normal instructions don't yet model.
6302// FIXME: Remove these when the register classes and instructions are updated.
6303def VLD3dAsm_8 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr",
6304 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6305def VLD3dAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
6306 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6307def VLD3dAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
6308 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6309def VLD3qAsm_8 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr",
6310 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6311def VLD3qAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
6312 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6313def VLD3qAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
6314 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6315
6316def VLD3dWB_fixed_Asm_8 :
6317 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr!",
6318 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6319def VLD3dWB_fixed_Asm_16 :
6320 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
6321 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6322def VLD3dWB_fixed_Asm_32 :
6323 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
6324 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6325def VLD3qWB_fixed_Asm_8 :
6326 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr!",
6327 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6328def VLD3qWB_fixed_Asm_16 :
6329 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
6330 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6331def VLD3qWB_fixed_Asm_32 :
6332 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
6333 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6334def VLD3dWB_register_Asm_8 :
6335 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr, $Rm",
6336 (ins VecListThreeD:$list, addrmode6:$addr,
6337 rGPR:$Rm, pred:$p)>;
6338def VLD3dWB_register_Asm_16 :
6339 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
6340 (ins VecListThreeD:$list, addrmode6:$addr,
6341 rGPR:$Rm, pred:$p)>;
6342def VLD3dWB_register_Asm_32 :
6343 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
6344 (ins VecListThreeD:$list, addrmode6:$addr,
6345 rGPR:$Rm, pred:$p)>;
6346def VLD3qWB_register_Asm_8 :
6347 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr, $Rm",
6348 (ins VecListThreeQ:$list, addrmode6:$addr,
6349 rGPR:$Rm, pred:$p)>;
6350def VLD3qWB_register_Asm_16 :
6351 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
6352 (ins VecListThreeQ:$list, addrmode6:$addr,
6353 rGPR:$Rm, pred:$p)>;
6354def VLD3qWB_register_Asm_32 :
6355 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
6356 (ins VecListThreeQ:$list, addrmode6:$addr,
6357 rGPR:$Rm, pred:$p)>;
6358
Jim Grosbach4adb1822012-01-24 00:07:41 +00006359// VST3 single-lane pseudo-instructions. These need special handling for
6360// the lane index that an InstAlias can't handle, so we use these instead.
6361def VST3LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr",
6362 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6363def VST3LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr",
6364 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6365def VST3LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr",
6366 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6367def VST3LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr",
6368 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6369def VST3LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr",
6370 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6371
6372def VST3LNdWB_fixed_Asm_8 :
6373 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr!",
6374 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6375def VST3LNdWB_fixed_Asm_16 :
6376 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr!",
6377 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6378def VST3LNdWB_fixed_Asm_32 :
6379 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr!",
6380 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6381def VST3LNqWB_fixed_Asm_16 :
6382 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr!",
6383 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6384def VST3LNqWB_fixed_Asm_32 :
6385 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr!",
6386 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6387def VST3LNdWB_register_Asm_8 :
6388 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr, $Rm",
6389 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr,
6390 rGPR:$Rm, pred:$p)>;
6391def VST3LNdWB_register_Asm_16 :
6392 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr, $Rm",
6393 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr,
6394 rGPR:$Rm, pred:$p)>;
6395def VST3LNdWB_register_Asm_32 :
6396 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr, $Rm",
6397 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr,
6398 rGPR:$Rm, pred:$p)>;
6399def VST3LNqWB_register_Asm_16 :
6400 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr, $Rm",
6401 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr,
6402 rGPR:$Rm, pred:$p)>;
6403def VST3LNqWB_register_Asm_32 :
6404 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr, $Rm",
6405 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr,
6406 rGPR:$Rm, pred:$p)>;
6407
6408
Jim Grosbach7b426ce2012-01-24 00:12:39 +00006409// VST3 multiple structure pseudo-instructions. These need special handling for
Jim Grosbachd7433e22012-01-23 23:45:44 +00006410// the vector operands that the normal instructions don't yet model.
6411// FIXME: Remove these when the register classes and instructions are updated.
6412def VST3dAsm_8 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr",
6413 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6414def VST3dAsm_16 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr",
6415 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6416def VST3dAsm_32 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr",
6417 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6418def VST3qAsm_8 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr",
6419 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6420def VST3qAsm_16 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr",
6421 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6422def VST3qAsm_32 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr",
6423 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6424
6425def VST3dWB_fixed_Asm_8 :
6426 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr!",
6427 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6428def VST3dWB_fixed_Asm_16 :
6429 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr!",
6430 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6431def VST3dWB_fixed_Asm_32 :
6432 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr!",
6433 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6434def VST3qWB_fixed_Asm_8 :
6435 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr!",
6436 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6437def VST3qWB_fixed_Asm_16 :
6438 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr!",
6439 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6440def VST3qWB_fixed_Asm_32 :
6441 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr!",
6442 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6443def VST3dWB_register_Asm_8 :
6444 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr, $Rm",
6445 (ins VecListThreeD:$list, addrmode6:$addr,
6446 rGPR:$Rm, pred:$p)>;
6447def VST3dWB_register_Asm_16 :
6448 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr, $Rm",
6449 (ins VecListThreeD:$list, addrmode6:$addr,
6450 rGPR:$Rm, pred:$p)>;
6451def VST3dWB_register_Asm_32 :
6452 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr, $Rm",
6453 (ins VecListThreeD:$list, addrmode6:$addr,
6454 rGPR:$Rm, pred:$p)>;
6455def VST3qWB_register_Asm_8 :
6456 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr, $Rm",
6457 (ins VecListThreeQ:$list, addrmode6:$addr,
6458 rGPR:$Rm, pred:$p)>;
6459def VST3qWB_register_Asm_16 :
6460 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr, $Rm",
6461 (ins VecListThreeQ:$list, addrmode6:$addr,
6462 rGPR:$Rm, pred:$p)>;
6463def VST3qWB_register_Asm_32 :
6464 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr, $Rm",
6465 (ins VecListThreeQ:$list, addrmode6:$addr,
6466 rGPR:$Rm, pred:$p)>;
6467
Jim Grosbacha57a36a2012-01-25 00:01:08 +00006468// VLD4 all-lanes pseudo-instructions. These need special handling for
6469// the lane index that an InstAlias can't handle, so we use these instead.
6470def VLD4DUPdAsm_8 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr",
6471 (ins VecListFourDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6472def VLD4DUPdAsm_16 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr",
6473 (ins VecListFourDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6474def VLD4DUPdAsm_32 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr",
6475 (ins VecListFourDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6476def VLD4DUPqAsm_8 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr",
6477 (ins VecListFourQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6478def VLD4DUPqAsm_16 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr",
6479 (ins VecListFourQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6480def VLD4DUPqAsm_32 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr",
6481 (ins VecListFourQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6482
6483def VLD4DUPdWB_fixed_Asm_8 :
6484 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr!",
6485 (ins VecListFourDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6486def VLD4DUPdWB_fixed_Asm_16 :
6487 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!",
6488 (ins VecListFourDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6489def VLD4DUPdWB_fixed_Asm_32 :
6490 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!",
6491 (ins VecListFourDAllLanes:$list, addrmode6:$addr, pred:$p)>;
6492def VLD4DUPqWB_fixed_Asm_8 :
6493 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr!",
6494 (ins VecListFourQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6495def VLD4DUPqWB_fixed_Asm_16 :
6496 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!",
6497 (ins VecListFourQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6498def VLD4DUPqWB_fixed_Asm_32 :
6499 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!",
6500 (ins VecListFourQAllLanes:$list, addrmode6:$addr, pred:$p)>;
6501def VLD4DUPdWB_register_Asm_8 :
6502 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr, $Rm",
6503 (ins VecListFourDAllLanes:$list, addrmode6:$addr,
6504 rGPR:$Rm, pred:$p)>;
6505def VLD4DUPdWB_register_Asm_16 :
6506 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm",
6507 (ins VecListFourDAllLanes:$list, addrmode6:$addr,
6508 rGPR:$Rm, pred:$p)>;
6509def VLD4DUPdWB_register_Asm_32 :
6510 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm",
6511 (ins VecListFourDAllLanes:$list, addrmode6:$addr,
6512 rGPR:$Rm, pred:$p)>;
6513def VLD4DUPqWB_register_Asm_8 :
6514 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr, $Rm",
6515 (ins VecListFourQAllLanes:$list, addrmode6:$addr,
6516 rGPR:$Rm, pred:$p)>;
6517def VLD4DUPqWB_register_Asm_16 :
6518 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm",
6519 (ins VecListFourQAllLanes:$list, addrmode6:$addr,
6520 rGPR:$Rm, pred:$p)>;
6521def VLD4DUPqWB_register_Asm_32 :
6522 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm",
6523 (ins VecListFourQAllLanes:$list, addrmode6:$addr,
6524 rGPR:$Rm, pred:$p)>;
6525
6526
Jim Grosbache983a132012-01-24 18:37:25 +00006527// VLD4 single-lane pseudo-instructions. These need special handling for
6528// the lane index that an InstAlias can't handle, so we use these instead.
6529def VLD4LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr",
6530 (ins VecListFourDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6531def VLD4LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr",
6532 (ins VecListFourDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6533def VLD4LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr",
6534 (ins VecListFourDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6535def VLD4LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr",
6536 (ins VecListFourQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6537def VLD4LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr",
6538 (ins VecListFourQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6539
6540def VLD4LNdWB_fixed_Asm_8 :
6541 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr!",
6542 (ins VecListFourDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6543def VLD4LNdWB_fixed_Asm_16 :
6544 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!",
6545 (ins VecListFourDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6546def VLD4LNdWB_fixed_Asm_32 :
6547 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!",
6548 (ins VecListFourDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6549def VLD4LNqWB_fixed_Asm_16 :
6550 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!",
6551 (ins VecListFourQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6552def VLD4LNqWB_fixed_Asm_32 :
6553 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!",
6554 (ins VecListFourQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6555def VLD4LNdWB_register_Asm_8 :
6556 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr, $Rm",
6557 (ins VecListFourDByteIndexed:$list, addrmode6:$addr,
6558 rGPR:$Rm, pred:$p)>;
6559def VLD4LNdWB_register_Asm_16 :
6560 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm",
6561 (ins VecListFourDHWordIndexed:$list, addrmode6:$addr,
6562 rGPR:$Rm, pred:$p)>;
6563def VLD4LNdWB_register_Asm_32 :
6564 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm",
6565 (ins VecListFourDWordIndexed:$list, addrmode6:$addr,
6566 rGPR:$Rm, pred:$p)>;
6567def VLD4LNqWB_register_Asm_16 :
6568 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm",
6569 (ins VecListFourQHWordIndexed:$list, addrmode6:$addr,
6570 rGPR:$Rm, pred:$p)>;
6571def VLD4LNqWB_register_Asm_32 :
6572 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm",
6573 (ins VecListFourQWordIndexed:$list, addrmode6:$addr,
6574 rGPR:$Rm, pred:$p)>;
6575
Jim Grosbachc387fc62012-01-23 23:20:46 +00006576
6577
Jim Grosbach8abe7e32012-01-24 00:43:17 +00006578// VLD4 multiple structure pseudo-instructions. These need special handling for
6579// the vector operands that the normal instructions don't yet model.
6580// FIXME: Remove these when the register classes and instructions are updated.
6581def VLD4dAsm_8 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr",
6582 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6583def VLD4dAsm_16 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr",
6584 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6585def VLD4dAsm_32 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr",
6586 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6587def VLD4qAsm_8 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr",
6588 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6589def VLD4qAsm_16 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr",
6590 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6591def VLD4qAsm_32 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr",
6592 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6593
6594def VLD4dWB_fixed_Asm_8 :
6595 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr!",
6596 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6597def VLD4dWB_fixed_Asm_16 :
6598 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!",
6599 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6600def VLD4dWB_fixed_Asm_32 :
6601 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!",
6602 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6603def VLD4qWB_fixed_Asm_8 :
6604 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr!",
6605 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6606def VLD4qWB_fixed_Asm_16 :
6607 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!",
6608 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6609def VLD4qWB_fixed_Asm_32 :
6610 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!",
6611 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6612def VLD4dWB_register_Asm_8 :
6613 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr, $Rm",
6614 (ins VecListFourD:$list, addrmode6:$addr,
6615 rGPR:$Rm, pred:$p)>;
6616def VLD4dWB_register_Asm_16 :
6617 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm",
6618 (ins VecListFourD:$list, addrmode6:$addr,
6619 rGPR:$Rm, pred:$p)>;
6620def VLD4dWB_register_Asm_32 :
6621 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm",
6622 (ins VecListFourD:$list, addrmode6:$addr,
6623 rGPR:$Rm, pred:$p)>;
6624def VLD4qWB_register_Asm_8 :
6625 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr, $Rm",
6626 (ins VecListFourQ:$list, addrmode6:$addr,
6627 rGPR:$Rm, pred:$p)>;
6628def VLD4qWB_register_Asm_16 :
6629 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm",
6630 (ins VecListFourQ:$list, addrmode6:$addr,
6631 rGPR:$Rm, pred:$p)>;
6632def VLD4qWB_register_Asm_32 :
6633 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm",
6634 (ins VecListFourQ:$list, addrmode6:$addr,
6635 rGPR:$Rm, pred:$p)>;
6636
Jim Grosbach88a54de2012-01-24 18:53:13 +00006637// VST4 single-lane pseudo-instructions. These need special handling for
6638// the lane index that an InstAlias can't handle, so we use these instead.
6639def VST4LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr",
6640 (ins VecListFourDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6641def VST4LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr",
6642 (ins VecListFourDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6643def VST4LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr",
6644 (ins VecListFourDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6645def VST4LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr",
6646 (ins VecListFourQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6647def VST4LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr",
6648 (ins VecListFourQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6649
6650def VST4LNdWB_fixed_Asm_8 :
6651 NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr!",
6652 (ins VecListFourDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6653def VST4LNdWB_fixed_Asm_16 :
6654 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr!",
6655 (ins VecListFourDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6656def VST4LNdWB_fixed_Asm_32 :
6657 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr!",
6658 (ins VecListFourDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6659def VST4LNqWB_fixed_Asm_16 :
6660 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr!",
6661 (ins VecListFourQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6662def VST4LNqWB_fixed_Asm_32 :
6663 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr!",
6664 (ins VecListFourQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6665def VST4LNdWB_register_Asm_8 :
6666 NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr, $Rm",
6667 (ins VecListFourDByteIndexed:$list, addrmode6:$addr,
6668 rGPR:$Rm, pred:$p)>;
6669def VST4LNdWB_register_Asm_16 :
6670 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr, $Rm",
6671 (ins VecListFourDHWordIndexed:$list, addrmode6:$addr,
6672 rGPR:$Rm, pred:$p)>;
6673def VST4LNdWB_register_Asm_32 :
6674 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr, $Rm",
6675 (ins VecListFourDWordIndexed:$list, addrmode6:$addr,
6676 rGPR:$Rm, pred:$p)>;
6677def VST4LNqWB_register_Asm_16 :
6678 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr, $Rm",
6679 (ins VecListFourQHWordIndexed:$list, addrmode6:$addr,
6680 rGPR:$Rm, pred:$p)>;
6681def VST4LNqWB_register_Asm_32 :
6682 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr, $Rm",
6683 (ins VecListFourQWordIndexed:$list, addrmode6:$addr,
6684 rGPR:$Rm, pred:$p)>;
6685
Jim Grosbach539aab72012-01-24 00:58:13 +00006686
6687// VST4 multiple structure pseudo-instructions. These need special handling for
6688// the vector operands that the normal instructions don't yet model.
6689// FIXME: Remove these when the register classes and instructions are updated.
6690def VST4dAsm_8 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr",
6691 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6692def VST4dAsm_16 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr",
6693 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6694def VST4dAsm_32 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr",
6695 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6696def VST4qAsm_8 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr",
6697 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6698def VST4qAsm_16 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr",
6699 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6700def VST4qAsm_32 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr",
6701 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6702
6703def VST4dWB_fixed_Asm_8 :
6704 NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr!",
6705 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6706def VST4dWB_fixed_Asm_16 :
6707 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr!",
6708 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6709def VST4dWB_fixed_Asm_32 :
6710 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr!",
6711 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6712def VST4qWB_fixed_Asm_8 :
6713 NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr!",
6714 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6715def VST4qWB_fixed_Asm_16 :
6716 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr!",
6717 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6718def VST4qWB_fixed_Asm_32 :
6719 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr!",
6720 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6721def VST4dWB_register_Asm_8 :
6722 NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr, $Rm",
6723 (ins VecListFourD:$list, addrmode6:$addr,
6724 rGPR:$Rm, pred:$p)>;
6725def VST4dWB_register_Asm_16 :
6726 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr, $Rm",
6727 (ins VecListFourD:$list, addrmode6:$addr,
6728 rGPR:$Rm, pred:$p)>;
6729def VST4dWB_register_Asm_32 :
6730 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr, $Rm",
6731 (ins VecListFourD:$list, addrmode6:$addr,
6732 rGPR:$Rm, pred:$p)>;
6733def VST4qWB_register_Asm_8 :
6734 NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr, $Rm",
6735 (ins VecListFourQ:$list, addrmode6:$addr,
6736 rGPR:$Rm, pred:$p)>;
6737def VST4qWB_register_Asm_16 :
6738 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr, $Rm",
6739 (ins VecListFourQ:$list, addrmode6:$addr,
6740 rGPR:$Rm, pred:$p)>;
6741def VST4qWB_register_Asm_32 :
6742 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr, $Rm",
6743 (ins VecListFourQ:$list, addrmode6:$addr,
6744 rGPR:$Rm, pred:$p)>;
6745
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00006746// VMOV takes an optional datatype suffix
Jim Grosbach78d13e12012-01-24 17:23:29 +00006747defm : NEONDTAnyInstAlias<"vmov${p}", "$Vd, $Vm",
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00006748 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00006749defm : NEONDTAnyInstAlias<"vmov${p}", "$Vd, $Vm",
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00006750 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
6751
Jim Grosbach470855b2011-12-07 17:51:15 +00006752// VCLT (register) is an assembler alias for VCGT w/ the operands reversed.
6753// D-register versions.
Jim Grosbacha738da72011-12-15 22:56:33 +00006754def : NEONInstAlias<"vcle${p}.s8 $Dd, $Dn, $Dm",
6755 (VCGEsv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6756def : NEONInstAlias<"vcle${p}.s16 $Dd, $Dn, $Dm",
6757 (VCGEsv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6758def : NEONInstAlias<"vcle${p}.s32 $Dd, $Dn, $Dm",
6759 (VCGEsv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6760def : NEONInstAlias<"vcle${p}.u8 $Dd, $Dn, $Dm",
6761 (VCGEuv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6762def : NEONInstAlias<"vcle${p}.u16 $Dd, $Dn, $Dm",
6763 (VCGEuv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6764def : NEONInstAlias<"vcle${p}.u32 $Dd, $Dn, $Dm",
6765 (VCGEuv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6766def : NEONInstAlias<"vcle${p}.f32 $Dd, $Dn, $Dm",
6767 (VCGEfd DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6768// Q-register versions.
6769def : NEONInstAlias<"vcle${p}.s8 $Qd, $Qn, $Qm",
6770 (VCGEsv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6771def : NEONInstAlias<"vcle${p}.s16 $Qd, $Qn, $Qm",
6772 (VCGEsv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6773def : NEONInstAlias<"vcle${p}.s32 $Qd, $Qn, $Qm",
6774 (VCGEsv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6775def : NEONInstAlias<"vcle${p}.u8 $Qd, $Qn, $Qm",
6776 (VCGEuv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6777def : NEONInstAlias<"vcle${p}.u16 $Qd, $Qn, $Qm",
6778 (VCGEuv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6779def : NEONInstAlias<"vcle${p}.u32 $Qd, $Qn, $Qm",
6780 (VCGEuv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6781def : NEONInstAlias<"vcle${p}.f32 $Qd, $Qn, $Qm",
6782 (VCGEfq QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6783
6784// VCLT (register) is an assembler alias for VCGT w/ the operands reversed.
6785// D-register versions.
Jim Grosbach470855b2011-12-07 17:51:15 +00006786def : NEONInstAlias<"vclt${p}.s8 $Dd, $Dn, $Dm",
6787 (VCGTsv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6788def : NEONInstAlias<"vclt${p}.s16 $Dd, $Dn, $Dm",
6789 (VCGTsv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6790def : NEONInstAlias<"vclt${p}.s32 $Dd, $Dn, $Dm",
6791 (VCGTsv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6792def : NEONInstAlias<"vclt${p}.u8 $Dd, $Dn, $Dm",
6793 (VCGTuv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6794def : NEONInstAlias<"vclt${p}.u16 $Dd, $Dn, $Dm",
6795 (VCGTuv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6796def : NEONInstAlias<"vclt${p}.u32 $Dd, $Dn, $Dm",
6797 (VCGTuv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6798def : NEONInstAlias<"vclt${p}.f32 $Dd, $Dn, $Dm",
6799 (VCGTfd DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6800// Q-register versions.
6801def : NEONInstAlias<"vclt${p}.s8 $Qd, $Qn, $Qm",
6802 (VCGTsv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6803def : NEONInstAlias<"vclt${p}.s16 $Qd, $Qn, $Qm",
6804 (VCGTsv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6805def : NEONInstAlias<"vclt${p}.s32 $Qd, $Qn, $Qm",
6806 (VCGTsv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6807def : NEONInstAlias<"vclt${p}.u8 $Qd, $Qn, $Qm",
6808 (VCGTuv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6809def : NEONInstAlias<"vclt${p}.u16 $Qd, $Qn, $Qm",
6810 (VCGTuv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6811def : NEONInstAlias<"vclt${p}.u32 $Qd, $Qn, $Qm",
6812 (VCGTuv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6813def : NEONInstAlias<"vclt${p}.f32 $Qd, $Qn, $Qm",
6814 (VCGTfq QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
Jim Grosbacha44f2c42011-12-08 00:43:47 +00006815
6816// Two-operand variants for VEXT
6817def : NEONInstAlias<"vext${p}.8 $Vdn, $Vm, $imm",
6818 (VEXTd8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_7:$imm, pred:$p)>;
6819def : NEONInstAlias<"vext${p}.16 $Vdn, $Vm, $imm",
6820 (VEXTd16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_3:$imm, pred:$p)>;
6821def : NEONInstAlias<"vext${p}.32 $Vdn, $Vm, $imm",
6822 (VEXTd32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_1:$imm, pred:$p)>;
6823
6824def : NEONInstAlias<"vext${p}.8 $Vdn, $Vm, $imm",
6825 (VEXTq8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_15:$imm, pred:$p)>;
6826def : NEONInstAlias<"vext${p}.16 $Vdn, $Vm, $imm",
6827 (VEXTq16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_7:$imm, pred:$p)>;
6828def : NEONInstAlias<"vext${p}.32 $Vdn, $Vm, $imm",
6829 (VEXTq32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_3:$imm, pred:$p)>;
6830def : NEONInstAlias<"vext${p}.64 $Vdn, $Vm, $imm",
6831 (VEXTq64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_1:$imm, pred:$p)>;
Jim Grosbach485d8bf2011-12-13 20:08:32 +00006832
Jim Grosbach0f293de2011-12-13 20:40:37 +00006833// Two-operand variants for VQDMULH
6834def : NEONInstAlias<"vqdmulh${p}.s16 $Vdn, $Vm",
6835 (VQDMULHv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6836def : NEONInstAlias<"vqdmulh${p}.s32 $Vdn, $Vm",
6837 (VQDMULHv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6838
6839def : NEONInstAlias<"vqdmulh${p}.s16 $Vdn, $Vm",
6840 (VQDMULHv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6841def : NEONInstAlias<"vqdmulh${p}.s32 $Vdn, $Vm",
6842 (VQDMULHv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6843
Jim Grosbach61b74b42011-12-19 18:57:38 +00006844// Two-operand variants for VMAX.
6845def : NEONInstAlias<"vmax${p}.s8 $Vdn, $Vm",
6846 (VMAXsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6847def : NEONInstAlias<"vmax${p}.s16 $Vdn, $Vm",
6848 (VMAXsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6849def : NEONInstAlias<"vmax${p}.s32 $Vdn, $Vm",
6850 (VMAXsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6851def : NEONInstAlias<"vmax${p}.u8 $Vdn, $Vm",
6852 (VMAXuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6853def : NEONInstAlias<"vmax${p}.u16 $Vdn, $Vm",
6854 (VMAXuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6855def : NEONInstAlias<"vmax${p}.u32 $Vdn, $Vm",
6856 (VMAXuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6857def : NEONInstAlias<"vmax${p}.f32 $Vdn, $Vm",
6858 (VMAXfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6859
6860def : NEONInstAlias<"vmax${p}.s8 $Vdn, $Vm",
6861 (VMAXsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6862def : NEONInstAlias<"vmax${p}.s16 $Vdn, $Vm",
6863 (VMAXsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6864def : NEONInstAlias<"vmax${p}.s32 $Vdn, $Vm",
6865 (VMAXsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6866def : NEONInstAlias<"vmax${p}.u8 $Vdn, $Vm",
6867 (VMAXuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6868def : NEONInstAlias<"vmax${p}.u16 $Vdn, $Vm",
6869 (VMAXuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6870def : NEONInstAlias<"vmax${p}.u32 $Vdn, $Vm",
6871 (VMAXuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6872def : NEONInstAlias<"vmax${p}.f32 $Vdn, $Vm",
6873 (VMAXfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6874
6875// Two-operand variants for VMIN.
6876def : NEONInstAlias<"vmin${p}.s8 $Vdn, $Vm",
6877 (VMINsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6878def : NEONInstAlias<"vmin${p}.s16 $Vdn, $Vm",
6879 (VMINsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6880def : NEONInstAlias<"vmin${p}.s32 $Vdn, $Vm",
6881 (VMINsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6882def : NEONInstAlias<"vmin${p}.u8 $Vdn, $Vm",
6883 (VMINuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6884def : NEONInstAlias<"vmin${p}.u16 $Vdn, $Vm",
6885 (VMINuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6886def : NEONInstAlias<"vmin${p}.u32 $Vdn, $Vm",
6887 (VMINuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6888def : NEONInstAlias<"vmin${p}.f32 $Vdn, $Vm",
6889 (VMINfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6890
6891def : NEONInstAlias<"vmin${p}.s8 $Vdn, $Vm",
6892 (VMINsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6893def : NEONInstAlias<"vmin${p}.s16 $Vdn, $Vm",
6894 (VMINsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6895def : NEONInstAlias<"vmin${p}.s32 $Vdn, $Vm",
6896 (VMINsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6897def : NEONInstAlias<"vmin${p}.u8 $Vdn, $Vm",
6898 (VMINuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6899def : NEONInstAlias<"vmin${p}.u16 $Vdn, $Vm",
6900 (VMINuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6901def : NEONInstAlias<"vmin${p}.u32 $Vdn, $Vm",
6902 (VMINuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6903def : NEONInstAlias<"vmin${p}.f32 $Vdn, $Vm",
6904 (VMINfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6905
Jim Grosbachd22170e2011-12-19 19:51:03 +00006906// Two-operand variants for VPADD.
6907def : NEONInstAlias<"vpadd${p}.i8 $Vdn, $Vm",
6908 (VPADDi8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6909def : NEONInstAlias<"vpadd${p}.i16 $Vdn, $Vm",
6910 (VPADDi16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6911def : NEONInstAlias<"vpadd${p}.i32 $Vdn, $Vm",
6912 (VPADDi32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6913def : NEONInstAlias<"vpadd${p}.f32 $Vdn, $Vm",
6914 (VPADDf DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6915
Jim Grosbach1ac20602012-01-24 17:55:36 +00006916// Two-operand variants for VSRA.
6917 // Signed.
6918def : NEONInstAlias<"vsra${p}.s8 $Vdm, $imm",
6919 (VSRAsv8i8 DPR:$Vdm, DPR:$Vdm, shr_imm8:$imm, pred:$p)>;
6920def : NEONInstAlias<"vsra${p}.s16 $Vdm, $imm",
6921 (VSRAsv4i16 DPR:$Vdm, DPR:$Vdm, shr_imm16:$imm, pred:$p)>;
6922def : NEONInstAlias<"vsra${p}.s32 $Vdm, $imm",
6923 (VSRAsv2i32 DPR:$Vdm, DPR:$Vdm, shr_imm32:$imm, pred:$p)>;
6924def : NEONInstAlias<"vsra${p}.s64 $Vdm, $imm",
6925 (VSRAsv1i64 DPR:$Vdm, DPR:$Vdm, shr_imm64:$imm, pred:$p)>;
6926
6927def : NEONInstAlias<"vsra${p}.s8 $Vdm, $imm",
6928 (VSRAsv16i8 QPR:$Vdm, QPR:$Vdm, shr_imm8:$imm, pred:$p)>;
6929def : NEONInstAlias<"vsra${p}.s16 $Vdm, $imm",
6930 (VSRAsv8i16 QPR:$Vdm, QPR:$Vdm, shr_imm16:$imm, pred:$p)>;
6931def : NEONInstAlias<"vsra${p}.s32 $Vdm, $imm",
6932 (VSRAsv4i32 QPR:$Vdm, QPR:$Vdm, shr_imm32:$imm, pred:$p)>;
6933def : NEONInstAlias<"vsra${p}.s64 $Vdm, $imm",
6934 (VSRAsv2i64 QPR:$Vdm, QPR:$Vdm, shr_imm64:$imm, pred:$p)>;
6935
6936 // Unsigned.
6937def : NEONInstAlias<"vsra${p}.u8 $Vdm, $imm",
6938 (VSRAuv8i8 DPR:$Vdm, DPR:$Vdm, shr_imm8:$imm, pred:$p)>;
6939def : NEONInstAlias<"vsra${p}.u16 $Vdm, $imm",
6940 (VSRAuv4i16 DPR:$Vdm, DPR:$Vdm, shr_imm16:$imm, pred:$p)>;
6941def : NEONInstAlias<"vsra${p}.u32 $Vdm, $imm",
6942 (VSRAuv2i32 DPR:$Vdm, DPR:$Vdm, shr_imm32:$imm, pred:$p)>;
6943def : NEONInstAlias<"vsra${p}.u64 $Vdm, $imm",
6944 (VSRAuv1i64 DPR:$Vdm, DPR:$Vdm, shr_imm64:$imm, pred:$p)>;
6945
6946def : NEONInstAlias<"vsra${p}.u8 $Vdm, $imm",
6947 (VSRAuv16i8 QPR:$Vdm, QPR:$Vdm, shr_imm8:$imm, pred:$p)>;
6948def : NEONInstAlias<"vsra${p}.u16 $Vdm, $imm",
6949 (VSRAuv8i16 QPR:$Vdm, QPR:$Vdm, shr_imm16:$imm, pred:$p)>;
6950def : NEONInstAlias<"vsra${p}.u32 $Vdm, $imm",
6951 (VSRAuv4i32 QPR:$Vdm, QPR:$Vdm, shr_imm32:$imm, pred:$p)>;
6952def : NEONInstAlias<"vsra${p}.u64 $Vdm, $imm",
6953 (VSRAuv2i64 QPR:$Vdm, QPR:$Vdm, shr_imm64:$imm, pred:$p)>;
6954
Jim Grosbachd8ee0cc2012-01-24 17:46:58 +00006955// Two-operand variants for VSRI.
6956def : NEONInstAlias<"vsri${p}.8 $Vdm, $imm",
6957 (VSRIv8i8 DPR:$Vdm, DPR:$Vdm, shr_imm8:$imm, pred:$p)>;
6958def : NEONInstAlias<"vsri${p}.16 $Vdm, $imm",
6959 (VSRIv4i16 DPR:$Vdm, DPR:$Vdm, shr_imm16:$imm, pred:$p)>;
6960def : NEONInstAlias<"vsri${p}.32 $Vdm, $imm",
6961 (VSRIv2i32 DPR:$Vdm, DPR:$Vdm, shr_imm32:$imm, pred:$p)>;
6962def : NEONInstAlias<"vsri${p}.64 $Vdm, $imm",
6963 (VSRIv1i64 DPR:$Vdm, DPR:$Vdm, shr_imm64:$imm, pred:$p)>;
6964
6965def : NEONInstAlias<"vsri${p}.8 $Vdm, $imm",
6966 (VSRIv16i8 QPR:$Vdm, QPR:$Vdm, shr_imm8:$imm, pred:$p)>;
6967def : NEONInstAlias<"vsri${p}.16 $Vdm, $imm",
6968 (VSRIv8i16 QPR:$Vdm, QPR:$Vdm, shr_imm16:$imm, pred:$p)>;
6969def : NEONInstAlias<"vsri${p}.32 $Vdm, $imm",
6970 (VSRIv4i32 QPR:$Vdm, QPR:$Vdm, shr_imm32:$imm, pred:$p)>;
6971def : NEONInstAlias<"vsri${p}.64 $Vdm, $imm",
6972 (VSRIv2i64 QPR:$Vdm, QPR:$Vdm, shr_imm64:$imm, pred:$p)>;
6973
Jim Grosbach5e497d32012-01-24 17:49:15 +00006974// Two-operand variants for VSLI.
6975def : NEONInstAlias<"vsli${p}.8 $Vdm, $imm",
6976 (VSLIv8i8 DPR:$Vdm, DPR:$Vdm, shr_imm8:$imm, pred:$p)>;
6977def : NEONInstAlias<"vsli${p}.16 $Vdm, $imm",
6978 (VSLIv4i16 DPR:$Vdm, DPR:$Vdm, shr_imm16:$imm, pred:$p)>;
6979def : NEONInstAlias<"vsli${p}.32 $Vdm, $imm",
6980 (VSLIv2i32 DPR:$Vdm, DPR:$Vdm, shr_imm32:$imm, pred:$p)>;
6981def : NEONInstAlias<"vsli${p}.64 $Vdm, $imm",
6982 (VSLIv1i64 DPR:$Vdm, DPR:$Vdm, shr_imm64:$imm, pred:$p)>;
6983
6984def : NEONInstAlias<"vsli${p}.8 $Vdm, $imm",
6985 (VSLIv16i8 QPR:$Vdm, QPR:$Vdm, shr_imm8:$imm, pred:$p)>;
6986def : NEONInstAlias<"vsli${p}.16 $Vdm, $imm",
6987 (VSLIv8i16 QPR:$Vdm, QPR:$Vdm, shr_imm16:$imm, pred:$p)>;
6988def : NEONInstAlias<"vsli${p}.32 $Vdm, $imm",
6989 (VSLIv4i32 QPR:$Vdm, QPR:$Vdm, shr_imm32:$imm, pred:$p)>;
6990def : NEONInstAlias<"vsli${p}.64 $Vdm, $imm",
6991 (VSLIv2i64 QPR:$Vdm, QPR:$Vdm, shr_imm64:$imm, pred:$p)>;
6992
Jim Grosbach5f669fa2011-12-21 23:09:28 +00006993// VSWP allows, but does not require, a type suffix.
Jim Grosbach78d13e12012-01-24 17:23:29 +00006994defm : NEONDTAnyInstAlias<"vswp${p}", "$Vd, $Vm",
Jim Grosbach5f669fa2011-12-21 23:09:28 +00006995 (VSWPd DPR:$Vd, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00006996defm : NEONDTAnyInstAlias<"vswp${p}", "$Vd, $Vm",
Jim Grosbach5f669fa2011-12-21 23:09:28 +00006997 (VSWPq QPR:$Vd, QPR:$Vm, pred:$p)>;
6998
Jim Grosbachc94206e2012-02-28 19:11:07 +00006999// VBIF, VBIT, and VBSL allow, but do not require, a type suffix.
7000defm : NEONDTAnyInstAlias<"vbif${p}", "$Vd, $Vn, $Vm",
7001 (VBIFd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
7002defm : NEONDTAnyInstAlias<"vbit${p}", "$Vd, $Vn, $Vm",
7003 (VBITd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
7004defm : NEONDTAnyInstAlias<"vbsl${p}", "$Vd, $Vn, $Vm",
7005 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
7006defm : NEONDTAnyInstAlias<"vbif${p}", "$Vd, $Vn, $Vm",
7007 (VBIFq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
7008defm : NEONDTAnyInstAlias<"vbit${p}", "$Vd, $Vn, $Vm",
7009 (VBITq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
7010defm : NEONDTAnyInstAlias<"vbsl${p}", "$Vd, $Vn, $Vm",
7011 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
7012
Jim Grosbach9b087852011-12-19 23:51:07 +00007013// "vmov Rd, #-imm" can be handled via "vmvn".
7014def : NEONInstAlias<"vmov${p}.i32 $Vd, $imm",
7015 (VMVNv2i32 DPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
7016def : NEONInstAlias<"vmov${p}.i32 $Vd, $imm",
7017 (VMVNv4i32 QPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
7018def : NEONInstAlias<"vmvn${p}.i32 $Vd, $imm",
7019 (VMOVv2i32 DPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
7020def : NEONInstAlias<"vmvn${p}.i32 $Vd, $imm",
7021 (VMOVv4i32 QPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
7022
Jim Grosbach485d8bf2011-12-13 20:08:32 +00007023// 'gas' compatibility aliases for quad-word instructions. Strictly speaking,
7024// these should restrict to just the Q register variants, but the register
7025// classes are enough to match correctly regardless, so we keep it simple
7026// and just use MnemonicAlias.
7027def : NEONMnemonicAlias<"vbicq", "vbic">;
7028def : NEONMnemonicAlias<"vandq", "vand">;
7029def : NEONMnemonicAlias<"veorq", "veor">;
7030def : NEONMnemonicAlias<"vorrq", "vorr">;
7031
7032def : NEONMnemonicAlias<"vmovq", "vmov">;
7033def : NEONMnemonicAlias<"vmvnq", "vmvn">;
Jim Grosbachddecfe52011-12-16 00:12:22 +00007034// Explicit versions for floating point so that the FPImm variants get
7035// handled early. The parser gets confused otherwise.
7036def : NEONMnemonicAlias<"vmovq.f32", "vmov.f32">;
7037def : NEONMnemonicAlias<"vmovq.f64", "vmov.f64">;
Jim Grosbach485d8bf2011-12-13 20:08:32 +00007038
7039def : NEONMnemonicAlias<"vaddq", "vadd">;
7040def : NEONMnemonicAlias<"vsubq", "vsub">;
7041
7042def : NEONMnemonicAlias<"vminq", "vmin">;
7043def : NEONMnemonicAlias<"vmaxq", "vmax">;
7044
7045def : NEONMnemonicAlias<"vmulq", "vmul">;
7046
7047def : NEONMnemonicAlias<"vabsq", "vabs">;
7048
7049def : NEONMnemonicAlias<"vshlq", "vshl">;
7050def : NEONMnemonicAlias<"vshrq", "vshr">;
7051
7052def : NEONMnemonicAlias<"vcvtq", "vcvt">;
7053
7054def : NEONMnemonicAlias<"vcleq", "vcle">;
7055def : NEONMnemonicAlias<"vceqq", "vceq">;
Jim Grosbach4553fa32011-12-21 23:04:33 +00007056
7057def : NEONMnemonicAlias<"vzipq", "vzip">;
7058def : NEONMnemonicAlias<"vswpq", "vswp">;
Jim Grosbachf7c66fa2011-12-21 23:52:37 +00007059
7060def : NEONMnemonicAlias<"vrecpeq.f32", "vrecpe.f32">;
7061def : NEONMnemonicAlias<"vrecpeq.u32", "vrecpe.u32">;
Jim Grosbach51222d12012-01-20 18:09:51 +00007062
7063
7064// Alias for loading floating point immediates that aren't representable
7065// using the vmov.f32 encoding but the bitpattern is representable using
7066// the .i32 encoding.
7067def : NEONInstAlias<"vmov${p}.f32 $Vd, $imm",
7068 (VMOVv4i32 QPR:$Vd, nImmVMOVI32:$imm, pred:$p)>;
7069def : NEONInstAlias<"vmov${p}.f32 $Vd, $imm",
7070 (VMOVv2i32 DPR:$Vd, nImmVMOVI32:$imm, pred:$p)>;