blob: 64ca7c587eda1dcfc246a364977de628e4785d2e [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000039#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000048#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/ErrorHandling.h"
50#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000051#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000053using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Mon P Wang3c81d352008-11-23 04:37:22 +000057static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000058DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000059
Evan Cheng10e86422008-04-25 19:11:04 +000060// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000061static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000062 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000063
Chris Lattnerf0144122009-07-28 03:13:23 +000064static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Eric Christopher62f35a22010-07-05 19:26:33 +000065
66 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
67
68 if (TM.getSubtarget<X86Subtarget>().isTargetDarwin()) {
69 if (is64Bit) return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000070 return new TargetLoweringObjectFileMachO();
Eric Christopher62f35a22010-07-05 19:26:33 +000071 } else if (TM.getSubtarget<X86Subtarget>().isTargetELF() ){
72 if (is64Bit) return new X8664_ELFTargetObjectFile(TM);
Anton Korobeynikov9184b252010-02-15 22:35:59 +000073 return new X8632_ELFTargetObjectFile(TM);
Eric Christopher62f35a22010-07-05 19:26:33 +000074 } else if (TM.getSubtarget<X86Subtarget>().isTargetCOFF()) {
Chris Lattnerf0144122009-07-28 03:13:23 +000075 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +000076 }
77 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +000078}
79
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000080X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000081 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000082 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000083 X86ScalarSSEf64 = Subtarget->hasSSE2();
84 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000085 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000086
Anton Korobeynikov2365f512007-07-14 14:06:15 +000087 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000088 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000089
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000090 // Set up the TargetLowering object.
91
92 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000093 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000094 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng211ffa12010-05-19 20:19:50 +000095 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000096 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000097
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000098 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000099 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000100 setUseUnderscoreSetJmp(false);
101 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000102 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000103 // MS runtime is weird: it exports _setjmp, but longjmp!
104 setUseUnderscoreSetJmp(true);
105 setUseUnderscoreLongJmp(false);
106 } else {
107 setUseUnderscoreSetJmp(true);
108 setUseUnderscoreLongJmp(true);
109 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000110
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000111 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000112 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000113 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000115 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000117
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000119
Scott Michelfdc40a02009-02-17 22:15:04 +0000120 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000122 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000124 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
126 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000127
128 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
130 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
131 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
132 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
133 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000135
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000136 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
137 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
139 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
140 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000141
Evan Cheng25ab6902006-09-08 06:48:29 +0000142 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
144 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000145 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000146 // We have an algorithm for SSE2->double, and we turn this into a
147 // 64-bit FILD followed by conditional FADD for other targets.
148 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000149 // We have an algorithm for SSE2, and we turn this into a 64-bit
150 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000151 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000152 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000153
154 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
155 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
157 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000158
Devang Patel6a784892009-06-05 18:48:29 +0000159 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000160 // SSE has no i16 to fp conversion, only i32
161 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000163 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000165 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
167 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000168 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000169 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
171 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000172 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000173
Dale Johannesen73328d12007-09-19 23:55:34 +0000174 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
175 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
177 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000178
Evan Cheng02568ff2006-01-30 22:13:22 +0000179 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
180 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
182 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000183
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000184 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000186 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000188 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
190 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000191 }
192
193 // Handle FP_TO_UINT by promoting the destination to a larger signed
194 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
196 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
197 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000198
Evan Cheng25ab6902006-09-08 06:48:29 +0000199 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
201 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000202 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000203 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000204 // Expand FP_TO_UINT into a select.
205 // FIXME: We would like to use a Custom expander here eventually to do
206 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000208 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000209 // With SSE3 we can use fisttpll to convert to a signed i64; without
210 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000212 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000213
Chris Lattner399610a2006-12-05 18:22:22 +0000214 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenacbf6342010-05-21 18:44:47 +0000215 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
217 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000218 if (Subtarget->is64Bit()) {
Dale Johannesen7d07b482010-05-21 00:52:33 +0000219 setOperationAction(ISD::BIT_CONVERT , MVT::f64 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000220 // Without SSE, i64->f64 goes through memory; i64->MMX is Legal.
221 if (Subtarget->hasMMX() && !DisableMMX)
222 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Custom);
223 else
224 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000225 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000226 }
Chris Lattner21f66852005-12-23 05:15:23 +0000227
Dan Gohmanb00ee212008-02-18 19:34:53 +0000228 // Scalar integer divide and remainder are lowered to use operations that
229 // produce two results, to match the available instructions. This exposes
230 // the two-result form to trivial CSE, which is able to combine x/y and x%y
231 // into a single instruction.
232 //
233 // Scalar integer multiply-high is also lowered to use two-result
234 // operations, to match the available instructions. However, plain multiply
235 // (low) operations are left as Legal, as there are single-result
236 // instructions for this in x86. Using the two-result multiply instructions
237 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
239 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
240 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
241 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
242 setOperationAction(ISD::SREM , MVT::i8 , Expand);
243 setOperationAction(ISD::UREM , MVT::i8 , Expand);
244 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
245 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
246 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
247 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
248 setOperationAction(ISD::SREM , MVT::i16 , Expand);
249 setOperationAction(ISD::UREM , MVT::i16 , Expand);
250 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
251 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
252 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
253 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
254 setOperationAction(ISD::SREM , MVT::i32 , Expand);
255 setOperationAction(ISD::UREM , MVT::i32 , Expand);
256 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
257 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
258 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
259 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
260 setOperationAction(ISD::SREM , MVT::i64 , Expand);
261 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000262
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
264 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
265 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
266 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000267 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
269 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
270 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
272 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
273 setOperationAction(ISD::FREM , MVT::f32 , Expand);
274 setOperationAction(ISD::FREM , MVT::f64 , Expand);
275 setOperationAction(ISD::FREM , MVT::f80 , Expand);
276 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
279 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
280 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
281 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000282 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
283 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000287 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
289 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000291 }
292
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
294 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000295
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000296 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000297 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000298 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000299 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000300 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
302 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
303 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
304 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
305 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000306 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
308 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
309 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
310 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
313 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000314 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000316
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000317 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
319 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
320 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
321 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000322 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
324 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000325 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000326 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
328 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
329 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
330 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000331 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000332 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000333 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
335 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
336 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000337 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
339 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
340 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000341 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000342
Evan Chengd2cde682008-03-10 19:38:10 +0000343 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000345
Eric Christopherdab4dac2010-07-21 09:23:56 +0000346 if (!Subtarget->hasSSE2())
347 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000348 // On X86 and X86-64, atomic operations are lowered to locked instructions.
349 // Locked instructions, in turn, have implicit fence semantics (all memory
350 // operations are flushed before issuing the locked instruction, and they
351 // are not buffered), so we can fold away the common pattern of
352 // fence-atomic-fence.
353 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000354
Mon P Wang63307c32008-05-05 19:05:59 +0000355 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
357 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
358 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
359 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000360
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
362 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
363 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000365
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000366 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
368 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
369 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
373 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000374 }
375
Evan Cheng3c992d22006-03-07 02:02:57 +0000376 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000377 if (!Subtarget->isTargetDarwin() &&
378 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000379 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000381 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000382
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
384 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
385 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
386 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000387 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000388 setExceptionPointerRegister(X86::RAX);
389 setExceptionSelectorRegister(X86::RDX);
390 } else {
391 setExceptionPointerRegister(X86::EAX);
392 setExceptionSelectorRegister(X86::EDX);
393 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
395 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000396
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000398
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000400
Nate Begemanacc398c2006-01-25 18:21:52 +0000401 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::VASTART , MVT::Other, Custom);
403 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000404 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::VAARG , MVT::Other, Custom);
406 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000407 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::VAARG , MVT::Other, Expand);
409 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000410 }
Evan Chengae642192007-03-02 23:16:35 +0000411
Owen Anderson825b72b2009-08-11 20:47:22 +0000412 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
413 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000414 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000416 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000418 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000420
Evan Chengc7ce29b2009-02-13 22:36:38 +0000421 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000422 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000423 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
425 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000426
Evan Cheng223547a2006-01-31 22:28:30 +0000427 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 setOperationAction(ISD::FABS , MVT::f64, Custom);
429 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000430
431 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 setOperationAction(ISD::FNEG , MVT::f64, Custom);
433 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000434
Evan Cheng68c47cb2007-01-05 07:55:56 +0000435 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
437 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000438
Evan Chengd25e9e82006-02-02 00:28:23 +0000439 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setOperationAction(ISD::FSIN , MVT::f64, Expand);
441 setOperationAction(ISD::FCOS , MVT::f64, Expand);
442 setOperationAction(ISD::FSIN , MVT::f32, Expand);
443 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000444
Chris Lattnera54aa942006-01-29 06:26:08 +0000445 // Expand FP immediates into loads from the stack, except for the special
446 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000447 addLegalFPImmediate(APFloat(+0.0)); // xorpd
448 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000449 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000450 // Use SSE for f32, x87 for f64.
451 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
453 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000454
455 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000457
458 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000459 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000460
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000462
463 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
465 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000466
467 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::FSIN , MVT::f32, Expand);
469 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000470
Nate Begemane1795842008-02-14 08:57:00 +0000471 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000472 addLegalFPImmediate(APFloat(+0.0f)); // xorps
473 addLegalFPImmediate(APFloat(+0.0)); // FLD0
474 addLegalFPImmediate(APFloat(+1.0)); // FLD1
475 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
476 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
477
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000478 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000479 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
480 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000481 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000482 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000483 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000484 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000485 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
486 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000487
Owen Anderson825b72b2009-08-11 20:47:22 +0000488 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
489 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
490 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
491 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000492
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000493 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000494 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
495 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000496 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000497 addLegalFPImmediate(APFloat(+0.0)); // FLD0
498 addLegalFPImmediate(APFloat(+1.0)); // FLD1
499 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
500 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000501 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
502 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
503 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
504 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000505 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000506
Dale Johannesen59a58732007-08-05 18:49:15 +0000507 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000508 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000509 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
510 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
511 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000512 {
513 bool ignored;
514 APFloat TmpFlt(+0.0);
515 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
516 &ignored);
517 addLegalFPImmediate(TmpFlt); // FLD0
518 TmpFlt.changeSign();
519 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
520 APFloat TmpFlt2(+1.0);
521 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
522 &ignored);
523 addLegalFPImmediate(TmpFlt2); // FLD1
524 TmpFlt2.changeSign();
525 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
526 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000527
Evan Chengc7ce29b2009-02-13 22:36:38 +0000528 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000529 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
530 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000531 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000532 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000533
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000534 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000535 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
536 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
537 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000538
Owen Anderson825b72b2009-08-11 20:47:22 +0000539 setOperationAction(ISD::FLOG, MVT::f80, Expand);
540 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
541 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
542 setOperationAction(ISD::FEXP, MVT::f80, Expand);
543 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000544
Mon P Wangf007a8b2008-11-06 05:31:54 +0000545 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000546 // (for widening) or expand (for scalarization). Then we will selectively
547 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000548 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
549 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
550 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
551 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
565 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
566 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000598 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000599 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
603 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
604 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
605 setTruncStoreAction((MVT::SimpleValueType)VT,
606 (MVT::SimpleValueType)InnerVT, Expand);
607 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
608 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
609 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000610 }
611
Evan Chengc7ce29b2009-02-13 22:36:38 +0000612 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
613 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000614 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Dale Johannesen76090172010-04-20 22:34:09 +0000615 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass, false);
616 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass, false);
617 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass, false);
Chris Lattnere35d9842010-07-04 22:57:10 +0000618
Dale Johannesen76090172010-04-20 22:34:09 +0000619 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass, false);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000620
Owen Anderson825b72b2009-08-11 20:47:22 +0000621 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
622 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
623 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
624 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000625
Owen Anderson825b72b2009-08-11 20:47:22 +0000626 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
627 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
628 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
629 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000630
Owen Anderson825b72b2009-08-11 20:47:22 +0000631 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
632 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000633
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 setOperationAction(ISD::AND, MVT::v8i8, Promote);
635 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
636 setOperationAction(ISD::AND, MVT::v4i16, Promote);
637 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
638 setOperationAction(ISD::AND, MVT::v2i32, Promote);
639 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
640 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000641
Owen Anderson825b72b2009-08-11 20:47:22 +0000642 setOperationAction(ISD::OR, MVT::v8i8, Promote);
643 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
644 setOperationAction(ISD::OR, MVT::v4i16, Promote);
645 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
646 setOperationAction(ISD::OR, MVT::v2i32, Promote);
647 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
648 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000649
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
651 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
652 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
653 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
654 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
655 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
656 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000657
Owen Anderson825b72b2009-08-11 20:47:22 +0000658 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
659 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
660 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
661 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
662 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
663 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Owen Anderson825b72b2009-08-11 20:47:22 +0000664 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000665
Owen Anderson825b72b2009-08-11 20:47:22 +0000666 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
667 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
668 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000669 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000670
Owen Anderson825b72b2009-08-11 20:47:22 +0000671 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
672 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
673 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
674 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000675
Owen Anderson825b72b2009-08-11 20:47:22 +0000676 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
677 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
678 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000679
Owen Anderson825b72b2009-08-11 20:47:22 +0000680 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000681
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
683 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
684 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
685 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
686 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
687 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
688 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000689
690 if (!X86ScalarSSEf64 && Subtarget->is64Bit()) {
691 setOperationAction(ISD::BIT_CONVERT, MVT::v8i8, Custom);
692 setOperationAction(ISD::BIT_CONVERT, MVT::v4i16, Custom);
693 setOperationAction(ISD::BIT_CONVERT, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000694 setOperationAction(ISD::BIT_CONVERT, MVT::v1i64, Custom);
695 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000696 }
697
Evan Cheng92722532009-03-26 23:06:32 +0000698 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000699 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000700
Owen Anderson825b72b2009-08-11 20:47:22 +0000701 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
702 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
703 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
704 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
705 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
706 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
707 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
708 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
709 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
710 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
711 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
712 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000713 }
714
Evan Cheng92722532009-03-26 23:06:32 +0000715 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000716 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000717
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000718 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
719 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000720 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
721 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
722 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
723 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000724
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
726 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
727 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
728 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
729 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
730 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
731 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
732 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
733 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
734 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
735 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
736 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
737 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
738 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
739 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
740 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000741
Owen Anderson825b72b2009-08-11 20:47:22 +0000742 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
743 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
744 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
745 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000746
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
748 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
749 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
750 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
751 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000752
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000753 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
754 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
755 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
756 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
757 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
758
Evan Cheng2c3ae372006-04-12 21:21:57 +0000759 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000760 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
761 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000762 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000763 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000764 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000765 // Do not attempt to custom lower non-128-bit vectors
766 if (!VT.is128BitVector())
767 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000768 setOperationAction(ISD::BUILD_VECTOR,
769 VT.getSimpleVT().SimpleTy, Custom);
770 setOperationAction(ISD::VECTOR_SHUFFLE,
771 VT.getSimpleVT().SimpleTy, Custom);
772 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
773 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000774 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000775
Owen Anderson825b72b2009-08-11 20:47:22 +0000776 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
777 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
778 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
779 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
780 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
781 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000782
Nate Begemancdd1eec2008-02-12 22:51:28 +0000783 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000784 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
785 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000786 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000787
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000788 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000789 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
790 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000791 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000792
793 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000794 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000795 continue;
Eric Christopher4bd24c22010-03-30 01:04:59 +0000796
Owen Andersond6662ad2009-08-10 20:46:15 +0000797 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000798 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000799 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000800 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000801 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000802 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000803 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000804 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000805 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000806 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000807 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000808
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000810
Evan Cheng2c3ae372006-04-12 21:21:57 +0000811 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
813 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
814 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
815 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000816
Owen Anderson825b72b2009-08-11 20:47:22 +0000817 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
818 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000819 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000820 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
821 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000822 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000823 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000824
Nate Begeman14d12ca2008-02-11 04:19:36 +0000825 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000826 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
827 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
828 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
829 setOperationAction(ISD::FRINT, MVT::f32, Legal);
830 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
831 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
832 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
833 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
834 setOperationAction(ISD::FRINT, MVT::f64, Legal);
835 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
836
Nate Begeman14d12ca2008-02-11 04:19:36 +0000837 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000839
840 // i8 and i16 vectors are custom , because the source register and source
841 // source memory operand types are not the same width. f32 vectors are
842 // custom since the immediate controlling the insert encodes additional
843 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000844 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
845 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
846 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
847 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000848
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
850 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
851 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
852 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000853
854 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000855 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
856 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000857 }
858 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000859
Nate Begeman30a0de92008-07-17 16:51:19 +0000860 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000861 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000862 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000863
David Greene9b9838d2009-06-29 16:47:10 +0000864 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000865 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
866 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
867 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
868 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000869
Owen Anderson825b72b2009-08-11 20:47:22 +0000870 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
871 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
872 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
873 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
874 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
875 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
876 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
877 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
878 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
879 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
880 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
881 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
882 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
883 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
884 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000885
886 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000887 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
888 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
889 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
890 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
891 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
892 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
893 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
894 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
895 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
896 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
897 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
898 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
899 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
900 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000901
Owen Anderson825b72b2009-08-11 20:47:22 +0000902 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
903 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
904 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
905 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000906
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
908 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
909 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
910 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
911 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000912
Owen Anderson825b72b2009-08-11 20:47:22 +0000913 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
914 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
915 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
916 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
917 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
918 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000919
920#if 0
921 // Not sure we want to do this since there are no 256-bit integer
922 // operations in AVX
923
924 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
925 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000926 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
927 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000928
929 // Do not attempt to custom lower non-power-of-2 vectors
930 if (!isPowerOf2_32(VT.getVectorNumElements()))
931 continue;
932
933 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
934 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
935 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
936 }
937
938 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000939 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
940 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000941 }
David Greene9b9838d2009-06-29 16:47:10 +0000942#endif
943
944#if 0
945 // Not sure we want to do this since there are no 256-bit integer
946 // operations in AVX
947
948 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
949 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000950 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
951 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000952
953 if (!VT.is256BitVector()) {
954 continue;
955 }
956 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000957 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000958 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000960 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000961 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000962 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000964 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000965 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000966 }
967
Owen Anderson825b72b2009-08-11 20:47:22 +0000968 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000969#endif
970 }
971
Evan Cheng6be2c582006-04-05 23:38:46 +0000972 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000973 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000974
Bill Wendling74c37652008-12-09 22:08:41 +0000975 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000976 setOperationAction(ISD::SADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000977 setOperationAction(ISD::UADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000978 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000979 setOperationAction(ISD::USUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000980 setOperationAction(ISD::SMULO, MVT::i32, Custom);
Dan Gohman71c62a22010-06-02 19:13:40 +0000981
Eli Friedman962f5492010-06-02 19:35:46 +0000982 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
983 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +0000984 //
Eli Friedman962f5492010-06-02 19:35:46 +0000985 // FIXME: We really should do custom legalization for addition and
986 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
987 // than generic legalization for 64-bit multiplication-with-overflow, though.
Eli Friedmana993f0a2010-06-02 00:27:18 +0000988 if (Subtarget->is64Bit()) {
989 setOperationAction(ISD::SADDO, MVT::i64, Custom);
990 setOperationAction(ISD::UADDO, MVT::i64, Custom);
991 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
992 setOperationAction(ISD::USUBO, MVT::i64, Custom);
993 setOperationAction(ISD::SMULO, MVT::i64, Custom);
994 }
Bill Wendling41ea7e72008-11-24 19:21:46 +0000995
Evan Chengd54f2d52009-03-31 19:38:51 +0000996 if (!Subtarget->is64Bit()) {
997 // These libcalls are not available in 32-bit.
998 setLibcallName(RTLIB::SHL_I128, 0);
999 setLibcallName(RTLIB::SRL_I128, 0);
1000 setLibcallName(RTLIB::SRA_I128, 0);
1001 }
1002
Evan Cheng206ee9d2006-07-07 08:33:52 +00001003 // We have target-specific dag combine patterns for the following nodes:
1004 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001005 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001006 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +00001007 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001008 setTargetDAGCombine(ISD::SHL);
1009 setTargetDAGCombine(ISD::SRA);
1010 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001011 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +00001012 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001013 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001014 if (Subtarget->is64Bit())
1015 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001016
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001017 computeRegisterProperties();
1018
Evan Cheng87ed7162006-02-14 08:25:08 +00001019 // FIXME: These should be based on subtarget info. Plus, the values should
1020 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001021 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +00001022 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +00001023 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001024 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001025 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001026}
1027
Scott Michel5b8f82e2008-03-10 15:42:14 +00001028
Owen Anderson825b72b2009-08-11 20:47:22 +00001029MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1030 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001031}
1032
1033
Evan Cheng29286502008-01-23 23:17:41 +00001034/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1035/// the desired ByVal argument alignment.
1036static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1037 if (MaxAlign == 16)
1038 return;
1039 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1040 if (VTy->getBitWidth() == 128)
1041 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001042 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1043 unsigned EltAlign = 0;
1044 getMaxByValAlign(ATy->getElementType(), EltAlign);
1045 if (EltAlign > MaxAlign)
1046 MaxAlign = EltAlign;
1047 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1048 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1049 unsigned EltAlign = 0;
1050 getMaxByValAlign(STy->getElementType(i), EltAlign);
1051 if (EltAlign > MaxAlign)
1052 MaxAlign = EltAlign;
1053 if (MaxAlign == 16)
1054 break;
1055 }
1056 }
1057 return;
1058}
1059
1060/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1061/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001062/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1063/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001064unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001065 if (Subtarget->is64Bit()) {
1066 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001067 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001068 if (TyAlign > 8)
1069 return TyAlign;
1070 return 8;
1071 }
1072
Evan Cheng29286502008-01-23 23:17:41 +00001073 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001074 if (Subtarget->hasSSE1())
1075 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001076 return Align;
1077}
Chris Lattner2b02a442007-02-25 08:29:00 +00001078
Evan Chengf0df0312008-05-15 08:39:06 +00001079/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001080/// and store operations as a result of memset, memcpy, and memmove
1081/// lowering. If DstAlign is zero that means it's safe to destination
1082/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1083/// means there isn't a need to check it against alignment requirement,
1084/// probably because the source does not need to be loaded. If
1085/// 'NonScalarIntSafe' is true, that means it's safe to return a
1086/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1087/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1088/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001089/// It returns EVT::Other if the type should be determined using generic
1090/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001091EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001092X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1093 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001094 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001095 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001096 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001097 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1098 // linux. This is because the stack realignment code can't handle certain
1099 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001100 const Function *F = MF.getFunction();
Evan Chengf28f8bc2010-04-02 19:36:14 +00001101 if (NonScalarIntSafe &&
1102 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001103 if (Size >= 16 &&
1104 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthae1d41c2010-04-02 01:31:24 +00001105 ((DstAlign == 0 || DstAlign >= 16) &&
1106 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001107 Subtarget->getStackAlignment() >= 16) {
1108 if (Subtarget->hasSSE2())
1109 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001110 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001111 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001112 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001113 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001114 Subtarget->getStackAlignment() >= 8 &&
Evan Chengc3b0c342010-04-08 07:37:57 +00001115 Subtarget->hasSSE2()) {
1116 // Do not use f64 to lower memcpy if source is string constant. It's
1117 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001118 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001119 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001120 }
Evan Chengf0df0312008-05-15 08:39:06 +00001121 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001122 return MVT::i64;
1123 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001124}
1125
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001126/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1127/// current function. The returned value is a member of the
1128/// MachineJumpTableInfo::JTEntryKind enum.
1129unsigned X86TargetLowering::getJumpTableEncoding() const {
1130 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1131 // symbol.
1132 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1133 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001134 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001135
1136 // Otherwise, use the normal jump table encoding heuristics.
1137 return TargetLowering::getJumpTableEncoding();
1138}
1139
Chris Lattner589c6f62010-01-26 06:28:43 +00001140/// getPICBaseSymbol - Return the X86-32 PIC base.
1141MCSymbol *
1142X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1143 MCContext &Ctx) const {
1144 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner9b97a732010-03-30 18:10:53 +00001145 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1146 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001147}
1148
1149
Chris Lattnerc64daab2010-01-26 05:02:42 +00001150const MCExpr *
1151X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1152 const MachineBasicBlock *MBB,
1153 unsigned uid,MCContext &Ctx) const{
1154 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1155 Subtarget->isPICStyleGOT());
1156 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1157 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001158 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1159 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001160}
1161
Evan Chengcc415862007-11-09 01:32:10 +00001162/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1163/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001164SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001165 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001166 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001167 // This doesn't have DebugLoc associated with it, but is not really the
1168 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001169 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001170 return Table;
1171}
1172
Chris Lattner589c6f62010-01-26 06:28:43 +00001173/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1174/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1175/// MCExpr.
1176const MCExpr *X86TargetLowering::
1177getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1178 MCContext &Ctx) const {
1179 // X86-64 uses RIP relative addressing based on the jump table label.
1180 if (Subtarget->isPICStyleRIPRel())
1181 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1182
1183 // Otherwise, the reference is relative to the PIC base.
1184 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1185}
1186
Bill Wendlingb4202b82009-07-01 18:50:55 +00001187/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001188unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001189 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001190}
1191
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001192bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1193 unsigned &Offset) const {
1194 if (!Subtarget->isTargetLinux())
1195 return false;
1196
1197 if (Subtarget->is64Bit()) {
1198 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1199 Offset = 0x28;
1200 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1201 AddressSpace = 256;
1202 else
1203 AddressSpace = 257;
1204 } else {
1205 // %gs:0x14 on i386
1206 Offset = 0x14;
1207 AddressSpace = 256;
1208 }
1209 return true;
1210}
1211
1212
Chris Lattner2b02a442007-02-25 08:29:00 +00001213//===----------------------------------------------------------------------===//
1214// Return Value Calling Convention Implementation
1215//===----------------------------------------------------------------------===//
1216
Chris Lattner59ed56b2007-02-28 04:55:35 +00001217#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001218
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001219bool
1220X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001221 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001222 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001223 SmallVector<CCValAssign, 16> RVLocs;
1224 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001225 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001226 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001227}
1228
Dan Gohman98ca4f22009-08-05 01:29:28 +00001229SDValue
1230X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001231 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001232 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001233 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001234 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001235 MachineFunction &MF = DAG.getMachineFunction();
1236 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001237
Chris Lattner9774c912007-02-27 05:28:59 +00001238 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001239 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1240 RVLocs, *DAG.getContext());
1241 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001242
Evan Chengdcea1632010-02-04 02:40:39 +00001243 // Add the regs to the liveout set for the function.
1244 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1245 for (unsigned i = 0; i != RVLocs.size(); ++i)
1246 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1247 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001248
Dan Gohman475871a2008-07-27 21:46:04 +00001249 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001250
Dan Gohman475871a2008-07-27 21:46:04 +00001251 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001252 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1253 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001254 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1255 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001256
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001257 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001258 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1259 CCValAssign &VA = RVLocs[i];
1260 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001261 SDValue ValToCopy = OutVals[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00001262
Chris Lattner447ff682008-03-11 03:23:40 +00001263 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1264 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001265 if (VA.getLocReg() == X86::ST0 ||
1266 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001267 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1268 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001269 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001270 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001271 RetOps.push_back(ValToCopy);
1272 // Don't emit a copytoreg.
1273 continue;
1274 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001275
Evan Cheng242b38b2009-02-23 09:03:22 +00001276 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1277 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001278 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001279 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001280 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001281 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001282 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001283 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001284 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001285 }
1286
Dale Johannesendd64c412009-02-04 00:33:20 +00001287 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001288 Flag = Chain.getValue(1);
1289 }
Dan Gohman61a92132008-04-21 23:59:07 +00001290
1291 // The x86-64 ABI for returning structs by value requires that we copy
1292 // the sret argument into %rax for the return. We saved the argument into
1293 // a virtual register in the entry block, so now we copy the value out
1294 // and into %rax.
1295 if (Subtarget->is64Bit() &&
1296 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1297 MachineFunction &MF = DAG.getMachineFunction();
1298 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1299 unsigned Reg = FuncInfo->getSRetReturnReg();
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001300 assert(Reg &&
1301 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001302 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001303
Dale Johannesendd64c412009-02-04 00:33:20 +00001304 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001305 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001306
1307 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001308 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001309 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001310
Chris Lattner447ff682008-03-11 03:23:40 +00001311 RetOps[0] = Chain; // Update chain.
1312
1313 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001314 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001315 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001316
1317 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001318 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001319}
1320
Dan Gohman98ca4f22009-08-05 01:29:28 +00001321/// LowerCallResult - Lower the result values of a call into the
1322/// appropriate copies out of appropriate physical registers.
1323///
1324SDValue
1325X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001326 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001327 const SmallVectorImpl<ISD::InputArg> &Ins,
1328 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001329 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001330
Chris Lattnere32bbf62007-02-28 07:09:55 +00001331 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001332 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001333 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001334 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001335 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001336 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001337
Chris Lattner3085e152007-02-25 08:59:22 +00001338 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001339 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001340 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001341 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001342
Torok Edwin3f142c32009-02-01 18:15:56 +00001343 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001344 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001345 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001346 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001347 }
1348
Evan Cheng79fb3b42009-02-20 20:43:02 +00001349 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001350
1351 // If this is a call to a function that returns an fp value on the floating
1352 // point stack, we must guarantee the the value is popped from the stack, so
1353 // a CopyFromReg is not good enough - the copy instruction may be eliminated
1354 // if the return value is not used. We use the FpGET_ST0 instructions
1355 // instead.
1356 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1357 // If we prefer to use the value in xmm registers, copy it out as f80 and
1358 // use a truncate to move it from fp stack reg to xmm reg.
1359 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
1360 bool isST0 = VA.getLocReg() == X86::ST0;
1361 unsigned Opc = 0;
1362 if (CopyVT == MVT::f32) Opc = isST0 ? X86::FpGET_ST0_32:X86::FpGET_ST1_32;
1363 if (CopyVT == MVT::f64) Opc = isST0 ? X86::FpGET_ST0_64:X86::FpGET_ST1_64;
1364 if (CopyVT == MVT::f80) Opc = isST0 ? X86::FpGET_ST0_80:X86::FpGET_ST1_80;
1365 SDValue Ops[] = { Chain, InFlag };
1366 Chain = SDValue(DAG.getMachineNode(Opc, dl, CopyVT, MVT::Other, MVT::Flag,
1367 Ops, 2), 1);
1368 Val = Chain.getValue(0);
1369
1370 // Round the f80 to the right size, which also moves it to the appropriate
1371 // xmm register.
1372 if (CopyVT != VA.getValVT())
1373 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1374 // This truncation won't change the value.
1375 DAG.getIntPtrConstant(1));
1376 } else if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001377 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1378 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1379 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001380 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001381 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001382 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1383 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001384 } else {
1385 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001386 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001387 Val = Chain.getValue(0);
1388 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001389 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1390 } else {
1391 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1392 CopyVT, InFlag).getValue(1);
1393 Val = Chain.getValue(0);
1394 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001395 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001396 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001397 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001398
Dan Gohman98ca4f22009-08-05 01:29:28 +00001399 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001400}
1401
1402
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001403//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001404// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001405//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001406// StdCall calling convention seems to be standard for many Windows' API
1407// routines and around. It differs from C calling convention just a little:
1408// callee should clean up the stack, not caller. Symbols should be also
1409// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001410// For info on fast calling convention see Fast Calling Convention (tail call)
1411// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001412
Dan Gohman98ca4f22009-08-05 01:29:28 +00001413/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001414/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001415static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1416 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001417 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001418
Dan Gohman98ca4f22009-08-05 01:29:28 +00001419 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001420}
1421
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001422/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001423/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001424static bool
1425ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1426 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001427 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001428
Dan Gohman98ca4f22009-08-05 01:29:28 +00001429 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001430}
1431
Dan Gohman095cc292008-09-13 01:54:27 +00001432/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1433/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001434CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001435 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001436 if (CC == CallingConv::GHC)
1437 return CC_X86_64_GHC;
1438 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001439 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001440 else
1441 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001442 }
1443
Gordon Henriksen86737662008-01-05 16:56:59 +00001444 if (CC == CallingConv::X86_FastCall)
1445 return CC_X86_32_FastCall;
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001446 else if (CC == CallingConv::X86_ThisCall)
1447 return CC_X86_32_ThisCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001448 else if (CC == CallingConv::Fast)
1449 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001450 else if (CC == CallingConv::GHC)
1451 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001452 else
1453 return CC_X86_32_C;
1454}
1455
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001456/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1457/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001458/// the specific parameter attribute. The copy will be passed as a byval
1459/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001460static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001461CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001462 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1463 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001464 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001465 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001466 /*isVolatile*/false, /*AlwaysInline=*/true,
1467 NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001468}
1469
Chris Lattner29689432010-03-11 00:22:57 +00001470/// IsTailCallConvention - Return true if the calling convention is one that
1471/// supports tail call optimization.
1472static bool IsTailCallConvention(CallingConv::ID CC) {
1473 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1474}
1475
Evan Cheng0c439eb2010-01-27 00:07:07 +00001476/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1477/// a tailcall target by changing its ABI.
1478static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001479 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001480}
1481
Dan Gohman98ca4f22009-08-05 01:29:28 +00001482SDValue
1483X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001484 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001485 const SmallVectorImpl<ISD::InputArg> &Ins,
1486 DebugLoc dl, SelectionDAG &DAG,
1487 const CCValAssign &VA,
1488 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001489 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001490 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001491 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001492 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001493 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001494 EVT ValVT;
1495
1496 // If value is passed by pointer we have address passed instead of the value
1497 // itself.
1498 if (VA.getLocInfo() == CCValAssign::Indirect)
1499 ValVT = VA.getLocVT();
1500 else
1501 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001502
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001503 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001504 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001505 // In case of tail call optimization mark all arguments mutable. Since they
1506 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001507 if (Flags.isByVal()) {
1508 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
Evan Chenged2ae132010-07-03 00:40:23 +00001509 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001510 return DAG.getFrameIndex(FI, getPointerTy());
1511 } else {
1512 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001513 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001514 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1515 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001516 PseudoSourceValue::getFixedStack(FI), 0,
1517 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001518 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001519}
1520
Dan Gohman475871a2008-07-27 21:46:04 +00001521SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001522X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001523 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001524 bool isVarArg,
1525 const SmallVectorImpl<ISD::InputArg> &Ins,
1526 DebugLoc dl,
1527 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001528 SmallVectorImpl<SDValue> &InVals)
1529 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001530 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001531 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001532
Gordon Henriksen86737662008-01-05 16:56:59 +00001533 const Function* Fn = MF.getFunction();
1534 if (Fn->hasExternalLinkage() &&
1535 Subtarget->isTargetCygMing() &&
1536 Fn->getName() == "main")
1537 FuncInfo->setForceFramePointer(true);
1538
Evan Cheng1bc78042006-04-26 01:20:17 +00001539 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001540 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001541 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001542
Chris Lattner29689432010-03-11 00:22:57 +00001543 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1544 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001545
Chris Lattner638402b2007-02-28 07:00:42 +00001546 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001547 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001548 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1549 ArgLocs, *DAG.getContext());
1550 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001551
Chris Lattnerf39f7712007-02-28 05:46:49 +00001552 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001553 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001554 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1555 CCValAssign &VA = ArgLocs[i];
1556 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1557 // places.
1558 assert(VA.getValNo() != LastVal &&
1559 "Don't support value assigned to multiple locs yet");
1560 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001561
Chris Lattnerf39f7712007-02-28 05:46:49 +00001562 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001563 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001564 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001565 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001566 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001567 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001568 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001569 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001570 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001571 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001572 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001573 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001574 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001575 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1576 RC = X86::VR64RegisterClass;
1577 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001578 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001579
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001580 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001581 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001582
Chris Lattnerf39f7712007-02-28 05:46:49 +00001583 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1584 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1585 // right size.
1586 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001587 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001588 DAG.getValueType(VA.getValVT()));
1589 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001590 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001591 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001592 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001593 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001594
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001595 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001596 // Handle MMX values passed in XMM regs.
1597 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001598 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1599 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001600 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1601 } else
1602 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001603 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001604 } else {
1605 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001606 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001607 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001608
1609 // If value is passed via pointer - do a load.
1610 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001611 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1612 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001613
Dan Gohman98ca4f22009-08-05 01:29:28 +00001614 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001615 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001616
Dan Gohman61a92132008-04-21 23:59:07 +00001617 // The x86-64 ABI for returning structs by value requires that we copy
1618 // the sret argument into %rax for the return. Save the argument into
1619 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001620 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001621 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1622 unsigned Reg = FuncInfo->getSRetReturnReg();
1623 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001624 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001625 FuncInfo->setSRetReturnReg(Reg);
1626 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001627 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001628 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001629 }
1630
Chris Lattnerf39f7712007-02-28 05:46:49 +00001631 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001632 // Align stack specially for tail calls.
1633 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001634 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001635
Evan Cheng1bc78042006-04-26 01:20:17 +00001636 // If the function takes variable number of arguments, make a frame index for
1637 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001638 if (isVarArg) {
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001639 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1640 CallConv != CallingConv::X86_ThisCall)) {
Evan Chenged2ae132010-07-03 00:40:23 +00001641 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001642 }
1643 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001644 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1645
1646 // FIXME: We should really autogenerate these arrays
1647 static const unsigned GPR64ArgRegsWin64[] = {
1648 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001649 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001650 static const unsigned XMMArgRegsWin64[] = {
1651 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1652 };
1653 static const unsigned GPR64ArgRegs64Bit[] = {
1654 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1655 };
1656 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001657 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1658 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1659 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001660 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1661
1662 if (IsWin64) {
1663 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1664 GPR64ArgRegs = GPR64ArgRegsWin64;
1665 XMMArgRegs = XMMArgRegsWin64;
1666 } else {
1667 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1668 GPR64ArgRegs = GPR64ArgRegs64Bit;
1669 XMMArgRegs = XMMArgRegs64Bit;
1670 }
1671 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1672 TotalNumIntRegs);
1673 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1674 TotalNumXMMRegs);
1675
Devang Patel578efa92009-06-05 21:57:13 +00001676 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001677 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001678 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001679 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001680 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001681 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001682 // Kernel mode asks for SSE to be disabled, so don't push them
1683 // on the stack.
1684 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001685
Gordon Henriksen86737662008-01-05 16:56:59 +00001686 // For X86-64, if there are vararg parameters that are passed via
1687 // registers, then we must store them to their spots on the stack so they
1688 // may be loaded by deferencing the result of va_next.
Dan Gohman1e93df62010-04-17 14:41:14 +00001689 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1690 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1691 FuncInfo->setRegSaveFrameIndex(
1692 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
1693 false));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001694
Gordon Henriksen86737662008-01-05 16:56:59 +00001695 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001696 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001697 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1698 getPointerTy());
1699 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001700 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001701 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1702 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001703 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1704 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001705 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001706 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001707 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohman1e93df62010-04-17 14:41:14 +00001708 PseudoSourceValue::getFixedStack(
1709 FuncInfo->getRegSaveFrameIndex()),
David Greene67c9d422010-02-15 16:53:33 +00001710 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001711 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001712 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001713 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001714
Dan Gohmanface41a2009-08-16 21:24:25 +00001715 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1716 // Now store the XMM (fp + vector) parameter registers.
1717 SmallVector<SDValue, 11> SaveXMMOps;
1718 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001719
Dan Gohmanface41a2009-08-16 21:24:25 +00001720 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1721 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1722 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001723
Dan Gohman1e93df62010-04-17 14:41:14 +00001724 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1725 FuncInfo->getRegSaveFrameIndex()));
1726 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1727 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001728
Dan Gohmanface41a2009-08-16 21:24:25 +00001729 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1730 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1731 X86::VR128RegisterClass);
1732 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1733 SaveXMMOps.push_back(Val);
1734 }
1735 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1736 MVT::Other,
1737 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001738 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001739
1740 if (!MemOps.empty())
1741 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1742 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001743 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001744 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001745
Gordon Henriksen86737662008-01-05 16:56:59 +00001746 // Some CCs need callee pop.
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001747 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001748 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001749 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001750 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001751 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001752 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001753 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001754 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001755
Gordon Henriksen86737662008-01-05 16:56:59 +00001756 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001757 // RegSaveFrameIndex is X86-64 only.
1758 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001759 if (CallConv == CallingConv::X86_FastCall ||
1760 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001761 // fastcc functions can't have varargs.
1762 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001763 }
Evan Cheng25caf632006-05-23 21:06:34 +00001764
Dan Gohman98ca4f22009-08-05 01:29:28 +00001765 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001766}
1767
Dan Gohman475871a2008-07-27 21:46:04 +00001768SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001769X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1770 SDValue StackPtr, SDValue Arg,
1771 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001772 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001773 ISD::ArgFlagsTy Flags) const {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001774 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001775 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001776 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001777 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001778 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001779 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001780 }
Dale Johannesenace16102009-02-03 19:33:06 +00001781 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001782 PseudoSourceValue::getStack(), LocMemOffset,
1783 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001784}
1785
Bill Wendling64e87322009-01-16 19:25:27 +00001786/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001787/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001788SDValue
1789X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001790 SDValue &OutRetAddr, SDValue Chain,
1791 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001792 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001793 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001794 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001795 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001796
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001797 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001798 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001799 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001800}
1801
1802/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1803/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001804static SDValue
1805EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001806 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001807 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001808 // Store the return address to the appropriate stack slot.
1809 if (!FPDiff) return Chain;
1810 // Calculate the new stack slot for the return address.
1811 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001812 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001813 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001814 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001815 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001816 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001817 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1818 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001819 return Chain;
1820}
1821
Dan Gohman98ca4f22009-08-05 01:29:28 +00001822SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001823X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001824 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001825 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001826 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001827 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001828 const SmallVectorImpl<ISD::InputArg> &Ins,
1829 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001830 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001831 MachineFunction &MF = DAG.getMachineFunction();
1832 bool Is64Bit = Subtarget->is64Bit();
1833 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001834 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001835
Evan Cheng5f941932010-02-05 02:21:12 +00001836 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001837 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001838 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1839 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001840 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001841
1842 // Sibcalls are automatically detected tailcalls which do not require
1843 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001844 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001845 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001846
1847 if (isTailCall)
1848 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001849 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001850
Chris Lattner29689432010-03-11 00:22:57 +00001851 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1852 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001853
Chris Lattner638402b2007-02-28 07:00:42 +00001854 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001855 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001856 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1857 ArgLocs, *DAG.getContext());
1858 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001859
Chris Lattner423c5f42007-02-28 05:31:48 +00001860 // Get a count of how many bytes are to be pushed on the stack.
1861 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001862 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001863 // This is a sibcall. The memory operands are available in caller's
1864 // own caller's stack.
1865 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001866 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001867 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001868
Gordon Henriksen86737662008-01-05 16:56:59 +00001869 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001870 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001871 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001872 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001873 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1874 FPDiff = NumBytesCallerPushed - NumBytes;
1875
1876 // Set the delta of movement of the returnaddr stackslot.
1877 // But only set if delta is greater than previous delta.
1878 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1879 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1880 }
1881
Evan Chengf22f9b32010-02-06 03:28:46 +00001882 if (!IsSibcall)
1883 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001884
Dan Gohman475871a2008-07-27 21:46:04 +00001885 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001886 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001887 if (isTailCall && FPDiff)
1888 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1889 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001890
Dan Gohman475871a2008-07-27 21:46:04 +00001891 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1892 SmallVector<SDValue, 8> MemOpChains;
1893 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001894
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001895 // Walk the register/memloc assignments, inserting copies/loads. In the case
1896 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001897 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1898 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001899 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001900 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001901 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001902 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001903
Chris Lattner423c5f42007-02-28 05:31:48 +00001904 // Promote the value if needed.
1905 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001906 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001907 case CCValAssign::Full: break;
1908 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001909 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001910 break;
1911 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001912 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001913 break;
1914 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001915 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1916 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001917 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1918 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1919 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001920 } else
1921 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1922 break;
1923 case CCValAssign::BCvt:
1924 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001925 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001926 case CCValAssign::Indirect: {
1927 // Store the argument.
1928 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001929 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001930 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00001931 PseudoSourceValue::getFixedStack(FI), 0,
1932 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001933 Arg = SpillSlot;
1934 break;
1935 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001936 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001937
Chris Lattner423c5f42007-02-28 05:31:48 +00001938 if (VA.isRegLoc()) {
1939 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengf22f9b32010-02-06 03:28:46 +00001940 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001941 assert(VA.isMemLoc());
1942 if (StackPtr.getNode() == 0)
1943 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1944 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1945 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001946 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001947 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001948
Evan Cheng32fe1032006-05-25 00:59:30 +00001949 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001950 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001951 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001952
Evan Cheng347d5f72006-04-28 21:29:37 +00001953 // Build a sequence of copy-to-reg nodes chained together with token chain
1954 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001955 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001956 // Tail call byval lowering might overwrite argument registers so in case of
1957 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001958 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001959 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001960 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001961 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001962 InFlag = Chain.getValue(1);
1963 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001964
Chris Lattner88e1fd52009-07-09 04:24:46 +00001965 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001966 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1967 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001968 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001969 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1970 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001971 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001972 InFlag);
1973 InFlag = Chain.getValue(1);
1974 } else {
1975 // If we are tail calling and generating PIC/GOT style code load the
1976 // address of the callee into ECX. The value in ecx is used as target of
1977 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1978 // for tail calls on PIC/GOT architectures. Normally we would just put the
1979 // address of GOT into ebx and then call target@PLT. But for tail calls
1980 // ebx would be restored (since ebx is callee saved) before jumping to the
1981 // target@PLT.
1982
1983 // Note: The actual moving to ECX is done further down.
1984 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1985 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1986 !G->getGlobal()->hasProtectedVisibility())
1987 Callee = LowerGlobalAddress(Callee, DAG);
1988 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001989 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001990 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001991 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001992
Nate Begemanc8ea6732010-07-21 20:49:52 +00001993 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64()) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001994 // From AMD64 ABI document:
1995 // For calls that may call functions that use varargs or stdargs
1996 // (prototype-less calls or calls to functions containing ellipsis (...) in
1997 // the declaration) %al is used as hidden argument to specify the number
1998 // of SSE registers used. The contents of %al do not need to match exactly
1999 // the number of registers, but must be an ubound on the number of SSE
2000 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002001
Gordon Henriksen86737662008-01-05 16:56:59 +00002002 // Count the number of XMM registers allocated.
2003 static const unsigned XMMArgRegs[] = {
2004 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2005 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2006 };
2007 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00002008 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002009 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002010
Dale Johannesendd64c412009-02-04 00:33:20 +00002011 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002012 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002013 InFlag = Chain.getValue(1);
2014 }
2015
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002016
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002017 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002018 if (isTailCall) {
2019 // Force all the incoming stack arguments to be loaded from the stack
2020 // before any new outgoing arguments are stored to the stack, because the
2021 // outgoing stack slots may alias the incoming argument stack slots, and
2022 // the alias isn't otherwise explicit. This is slightly more conservative
2023 // than necessary, because it means that each store effectively depends
2024 // on every argument instead of just those arguments it would clobber.
2025 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2026
Dan Gohman475871a2008-07-27 21:46:04 +00002027 SmallVector<SDValue, 8> MemOpChains2;
2028 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002029 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002030 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002031 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002032 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002033 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2034 CCValAssign &VA = ArgLocs[i];
2035 if (VA.isRegLoc())
2036 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002037 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002038 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002039 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002040 // Create frame index.
2041 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002042 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002043 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002044 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002045
Duncan Sands276dcbd2008-03-21 09:14:45 +00002046 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002047 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002048 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002049 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002050 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002051 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002052 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002053
Dan Gohman98ca4f22009-08-05 01:29:28 +00002054 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2055 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002056 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002057 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002058 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002059 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002060 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00002061 PseudoSourceValue::getFixedStack(FI), 0,
2062 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002063 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002064 }
2065 }
2066
2067 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002068 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002069 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002070
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002071 // Copy arguments to their registers.
2072 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002073 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002074 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002075 InFlag = Chain.getValue(1);
2076 }
Dan Gohman475871a2008-07-27 21:46:04 +00002077 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002078
Gordon Henriksen86737662008-01-05 16:56:59 +00002079 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002080 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002081 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002082 }
2083
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002084 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2085 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2086 // In the 64-bit large code model, we have to make all calls
2087 // through a register, since the call instruction's 32-bit
2088 // pc-relative offset may not be large enough to hold the whole
2089 // address.
2090 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002091 // If the callee is a GlobalAddress node (quite common, every direct call
2092 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2093 // it.
2094
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002095 // We should use extra load for direct calls to dllimported functions in
2096 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002097 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002098 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002099 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002100
Chris Lattner48a7d022009-07-09 05:02:21 +00002101 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2102 // external symbols most go through the PLT in PIC mode. If the symbol
2103 // has hidden or protected visibility, or if it is static or local, then
2104 // we don't need to use the PLT - we can directly call it.
2105 if (Subtarget->isTargetELF() &&
2106 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002107 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002108 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002109 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002110 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2111 Subtarget->getDarwinVers() < 9) {
2112 // PC-relative references to external symbols should go through $stub,
2113 // unless we're building with the leopard linker or later, which
2114 // automatically synthesizes these stubs.
2115 OpFlags = X86II::MO_DARWIN_STUB;
2116 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002117
Devang Patel0d881da2010-07-06 22:08:15 +00002118 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002119 G->getOffset(), OpFlags);
2120 }
Bill Wendling056292f2008-09-16 21:48:12 +00002121 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002122 unsigned char OpFlags = 0;
2123
2124 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2125 // symbols should go through the PLT.
2126 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002127 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002128 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002129 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002130 Subtarget->getDarwinVers() < 9) {
2131 // PC-relative references to external symbols should go through $stub,
2132 // unless we're building with the leopard linker or later, which
2133 // automatically synthesizes these stubs.
2134 OpFlags = X86II::MO_DARWIN_STUB;
2135 }
Eric Christopherfd179292009-08-27 18:07:15 +00002136
Chris Lattner48a7d022009-07-09 05:02:21 +00002137 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2138 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002139 }
2140
Chris Lattnerd96d0722007-02-25 06:40:16 +00002141 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002142 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002143 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002144
Evan Chengf22f9b32010-02-06 03:28:46 +00002145 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002146 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2147 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002148 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002149 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002150
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002151 Ops.push_back(Chain);
2152 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002153
Dan Gohman98ca4f22009-08-05 01:29:28 +00002154 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002155 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002156
Gordon Henriksen86737662008-01-05 16:56:59 +00002157 // Add argument registers to the end of the list so that they are known live
2158 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002159 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2160 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2161 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002162
Evan Cheng586ccac2008-03-18 23:36:35 +00002163 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002164 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002165 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2166
2167 // Add an implicit use of AL for x86 vararg functions.
2168 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002169 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002170
Gabor Greifba36cb52008-08-28 21:40:38 +00002171 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002172 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002173
Dan Gohman98ca4f22009-08-05 01:29:28 +00002174 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002175 // We used to do:
2176 //// If this is the first return lowered for this function, add the regs
2177 //// to the liveout set for the function.
2178 // This isn't right, although it's probably harmless on x86; liveouts
2179 // should be computed from returns not tail calls. Consider a void
2180 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002181 return DAG.getNode(X86ISD::TC_RETURN, dl,
2182 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002183 }
2184
Dale Johannesenace16102009-02-03 19:33:06 +00002185 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002186 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002187
Chris Lattner2d297092006-05-23 18:50:38 +00002188 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002189 unsigned NumBytesForCalleeToPush;
Dan Gohman4d3d6e12010-05-27 18:43:40 +00002190 if (Subtarget->IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002191 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002192 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002193 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002194 // pops the hidden struct pointer, so we have to push it back.
2195 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002196 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002197 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002198 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002199
Gordon Henriksenae636f82008-01-03 16:47:34 +00002200 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002201 if (!IsSibcall) {
2202 Chain = DAG.getCALLSEQ_END(Chain,
2203 DAG.getIntPtrConstant(NumBytes, true),
2204 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2205 true),
2206 InFlag);
2207 InFlag = Chain.getValue(1);
2208 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002209
Chris Lattner3085e152007-02-25 08:59:22 +00002210 // Handle result values, copying them out of physregs into vregs that we
2211 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002212 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2213 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002214}
2215
Evan Cheng25ab6902006-09-08 06:48:29 +00002216
2217//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002218// Fast Calling Convention (tail call) implementation
2219//===----------------------------------------------------------------------===//
2220
2221// Like std call, callee cleans arguments, convention except that ECX is
2222// reserved for storing the tail called function address. Only 2 registers are
2223// free for argument passing (inreg). Tail call optimization is performed
2224// provided:
2225// * tailcallopt is enabled
2226// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002227// On X86_64 architecture with GOT-style position independent code only local
2228// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002229// To keep the stack aligned according to platform abi the function
2230// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2231// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002232// If a tail called function callee has more arguments than the caller the
2233// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002234// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002235// original REtADDR, but before the saved framepointer or the spilled registers
2236// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2237// stack layout:
2238// arg1
2239// arg2
2240// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002241// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002242// move area ]
2243// (possible EBP)
2244// ESI
2245// EDI
2246// local1 ..
2247
2248/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2249/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002250unsigned
2251X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2252 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002253 MachineFunction &MF = DAG.getMachineFunction();
2254 const TargetMachine &TM = MF.getTarget();
2255 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2256 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002257 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002258 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002259 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002260 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2261 // Number smaller than 12 so just add the difference.
2262 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2263 } else {
2264 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002265 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002266 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002267 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002268 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002269}
2270
Evan Cheng5f941932010-02-05 02:21:12 +00002271/// MatchingStackOffset - Return true if the given stack call argument is
2272/// already available in the same position (relatively) of the caller's
2273/// incoming argument stack.
2274static
2275bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2276 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2277 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002278 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2279 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002280 if (Arg.getOpcode() == ISD::CopyFromReg) {
2281 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2282 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2283 return false;
2284 MachineInstr *Def = MRI->getVRegDef(VR);
2285 if (!Def)
2286 return false;
2287 if (!Flags.isByVal()) {
2288 if (!TII->isLoadFromStackSlot(Def, FI))
2289 return false;
2290 } else {
2291 unsigned Opcode = Def->getOpcode();
2292 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2293 Def->getOperand(1).isFI()) {
2294 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002295 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002296 } else
2297 return false;
2298 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002299 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2300 if (Flags.isByVal())
2301 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002302 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002303 // define @foo(%struct.X* %A) {
2304 // tail call @bar(%struct.X* byval %A)
2305 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002306 return false;
2307 SDValue Ptr = Ld->getBasePtr();
2308 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2309 if (!FINode)
2310 return false;
2311 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002312 } else
2313 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002314
Evan Cheng4cae1332010-03-05 08:38:04 +00002315 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002316 if (!MFI->isFixedObjectIndex(FI))
2317 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002318 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002319}
2320
Dan Gohman98ca4f22009-08-05 01:29:28 +00002321/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2322/// for tail call optimization. Targets which want to do tail call
2323/// optimization should implement this function.
2324bool
2325X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002326 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002327 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002328 bool isCalleeStructRet,
2329 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002330 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002331 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002332 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002333 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002334 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002335 CalleeCC != CallingConv::C)
2336 return false;
2337
Evan Cheng7096ae42010-01-29 06:45:59 +00002338 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002339 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002340 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002341 CallingConv::ID CallerCC = CallerF->getCallingConv();
2342 bool CCMatch = CallerCC == CalleeCC;
2343
Dan Gohman1797ed52010-02-08 20:27:50 +00002344 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002345 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002346 return true;
2347 return false;
2348 }
2349
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002350 // Look for obvious safe cases to perform tail call optimization that do not
2351 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002352
Evan Cheng2c12cb42010-03-26 16:26:03 +00002353 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2354 // emit a special epilogue.
2355 if (RegInfo->needsStackRealignment(MF))
2356 return false;
2357
Evan Cheng3c262ee2010-03-26 02:13:13 +00002358 // Do not sibcall optimize vararg calls unless the call site is not passing any
2359 // arguments.
2360 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002361 return false;
2362
Evan Chenga375d472010-03-15 18:54:48 +00002363 // Also avoid sibcall optimization if either caller or callee uses struct
2364 // return semantics.
2365 if (isCalleeStructRet || isCallerStructRet)
2366 return false;
2367
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002368 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2369 // Therefore if it's not used by the call it is not safe to optimize this into
2370 // a sibcall.
2371 bool Unused = false;
2372 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2373 if (!Ins[i].Used) {
2374 Unused = true;
2375 break;
2376 }
2377 }
2378 if (Unused) {
2379 SmallVector<CCValAssign, 16> RVLocs;
2380 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2381 RVLocs, *DAG.getContext());
2382 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002383 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002384 CCValAssign &VA = RVLocs[i];
2385 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2386 return false;
2387 }
2388 }
2389
Evan Cheng13617962010-04-30 01:12:32 +00002390 // If the calling conventions do not match, then we'd better make sure the
2391 // results are returned in the same way as what the caller expects.
2392 if (!CCMatch) {
2393 SmallVector<CCValAssign, 16> RVLocs1;
2394 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2395 RVLocs1, *DAG.getContext());
2396 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2397
2398 SmallVector<CCValAssign, 16> RVLocs2;
2399 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2400 RVLocs2, *DAG.getContext());
2401 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2402
2403 if (RVLocs1.size() != RVLocs2.size())
2404 return false;
2405 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2406 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2407 return false;
2408 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2409 return false;
2410 if (RVLocs1[i].isRegLoc()) {
2411 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2412 return false;
2413 } else {
2414 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2415 return false;
2416 }
2417 }
2418 }
2419
Evan Chenga6bff982010-01-30 01:22:00 +00002420 // If the callee takes no arguments then go on to check the results of the
2421 // call.
2422 if (!Outs.empty()) {
2423 // Check if stack adjustment is needed. For now, do not do this if any
2424 // argument is passed on the stack.
2425 SmallVector<CCValAssign, 16> ArgLocs;
2426 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2427 ArgLocs, *DAG.getContext());
2428 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002429 if (CCInfo.getNextStackOffset()) {
2430 MachineFunction &MF = DAG.getMachineFunction();
2431 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2432 return false;
2433 if (Subtarget->isTargetWin64())
2434 // Win64 ABI has additional complications.
2435 return false;
2436
2437 // Check if the arguments are already laid out in the right way as
2438 // the caller's fixed stack objects.
2439 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002440 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2441 const X86InstrInfo *TII =
2442 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002443 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2444 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002445 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002446 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002447 if (VA.getLocInfo() == CCValAssign::Indirect)
2448 return false;
2449 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002450 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2451 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002452 return false;
2453 }
2454 }
2455 }
Evan Cheng9c044672010-05-29 01:35:22 +00002456
2457 // If the tailcall address may be in a register, then make sure it's
2458 // possible to register allocate for it. In 32-bit, the call address can
2459 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002460 // callee-saved registers are restored. These happen to be the same
2461 // registers used to pass 'inreg' arguments so watch out for those.
2462 if (!Subtarget->is64Bit() &&
2463 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002464 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002465 unsigned NumInRegs = 0;
2466 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2467 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002468 if (!VA.isRegLoc())
2469 continue;
2470 unsigned Reg = VA.getLocReg();
2471 switch (Reg) {
2472 default: break;
2473 case X86::EAX: case X86::EDX: case X86::ECX:
2474 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002475 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002476 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002477 }
2478 }
2479 }
Evan Chenga6bff982010-01-30 01:22:00 +00002480 }
Evan Chengb1712452010-01-27 06:25:16 +00002481
Evan Cheng86809cc2010-02-03 03:28:02 +00002482 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002483}
2484
Dan Gohman3df24e62008-09-03 23:12:08 +00002485FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002486X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2487 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002488}
2489
2490
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002491//===----------------------------------------------------------------------===//
2492// Other Lowering Hooks
2493//===----------------------------------------------------------------------===//
2494
2495
Dan Gohmand858e902010-04-17 15:26:15 +00002496SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002497 MachineFunction &MF = DAG.getMachineFunction();
2498 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2499 int ReturnAddrIndex = FuncInfo->getRAIndex();
2500
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002501 if (ReturnAddrIndex == 0) {
2502 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002503 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002504 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002505 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002506 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002507 }
2508
Evan Cheng25ab6902006-09-08 06:48:29 +00002509 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002510}
2511
2512
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002513bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2514 bool hasSymbolicDisplacement) {
2515 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002516 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002517 return false;
2518
2519 // If we don't have a symbolic displacement - we don't have any extra
2520 // restrictions.
2521 if (!hasSymbolicDisplacement)
2522 return true;
2523
2524 // FIXME: Some tweaks might be needed for medium code model.
2525 if (M != CodeModel::Small && M != CodeModel::Kernel)
2526 return false;
2527
2528 // For small code model we assume that latest object is 16MB before end of 31
2529 // bits boundary. We may also accept pretty large negative constants knowing
2530 // that all objects are in the positive half of address space.
2531 if (M == CodeModel::Small && Offset < 16*1024*1024)
2532 return true;
2533
2534 // For kernel code model we know that all object resist in the negative half
2535 // of 32bits address space. We may not accept negative offsets, since they may
2536 // be just off and we may accept pretty large positive ones.
2537 if (M == CodeModel::Kernel && Offset > 0)
2538 return true;
2539
2540 return false;
2541}
2542
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002543/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2544/// specific condition code, returning the condition code and the LHS/RHS of the
2545/// comparison to make.
2546static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2547 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002548 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002549 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2550 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2551 // X > -1 -> X == 0, jump !sign.
2552 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002553 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002554 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2555 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002556 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002557 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002558 // X < 1 -> X <= 0
2559 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002560 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002561 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002562 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002563
Evan Chengd9558e02006-01-06 00:43:03 +00002564 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002565 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002566 case ISD::SETEQ: return X86::COND_E;
2567 case ISD::SETGT: return X86::COND_G;
2568 case ISD::SETGE: return X86::COND_GE;
2569 case ISD::SETLT: return X86::COND_L;
2570 case ISD::SETLE: return X86::COND_LE;
2571 case ISD::SETNE: return X86::COND_NE;
2572 case ISD::SETULT: return X86::COND_B;
2573 case ISD::SETUGT: return X86::COND_A;
2574 case ISD::SETULE: return X86::COND_BE;
2575 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002576 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002577 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002578
Chris Lattner4c78e022008-12-23 23:42:27 +00002579 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002580
Chris Lattner4c78e022008-12-23 23:42:27 +00002581 // If LHS is a foldable load, but RHS is not, flip the condition.
2582 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2583 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2584 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2585 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002586 }
2587
Chris Lattner4c78e022008-12-23 23:42:27 +00002588 switch (SetCCOpcode) {
2589 default: break;
2590 case ISD::SETOLT:
2591 case ISD::SETOLE:
2592 case ISD::SETUGT:
2593 case ISD::SETUGE:
2594 std::swap(LHS, RHS);
2595 break;
2596 }
2597
2598 // On a floating point condition, the flags are set as follows:
2599 // ZF PF CF op
2600 // 0 | 0 | 0 | X > Y
2601 // 0 | 0 | 1 | X < Y
2602 // 1 | 0 | 0 | X == Y
2603 // 1 | 1 | 1 | unordered
2604 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002605 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002606 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002607 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002608 case ISD::SETOLT: // flipped
2609 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002610 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002611 case ISD::SETOLE: // flipped
2612 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002613 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002614 case ISD::SETUGT: // flipped
2615 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002616 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002617 case ISD::SETUGE: // flipped
2618 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002619 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002620 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002621 case ISD::SETNE: return X86::COND_NE;
2622 case ISD::SETUO: return X86::COND_P;
2623 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002624 case ISD::SETOEQ:
2625 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002626 }
Evan Chengd9558e02006-01-06 00:43:03 +00002627}
2628
Evan Cheng4a460802006-01-11 00:33:36 +00002629/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2630/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002631/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002632static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002633 switch (X86CC) {
2634 default:
2635 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002636 case X86::COND_B:
2637 case X86::COND_BE:
2638 case X86::COND_E:
2639 case X86::COND_P:
2640 case X86::COND_A:
2641 case X86::COND_AE:
2642 case X86::COND_NE:
2643 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002644 return true;
2645 }
2646}
2647
Evan Chengeb2f9692009-10-27 19:56:55 +00002648/// isFPImmLegal - Returns true if the target can instruction select the
2649/// specified FP immediate natively. If false, the legalizer will
2650/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002651bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002652 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2653 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2654 return true;
2655 }
2656 return false;
2657}
2658
Nate Begeman9008ca62009-04-27 18:41:29 +00002659/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2660/// the specified range (L, H].
2661static bool isUndefOrInRange(int Val, int Low, int Hi) {
2662 return (Val < 0) || (Val >= Low && Val < Hi);
2663}
2664
2665/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2666/// specified value.
2667static bool isUndefOrEqual(int Val, int CmpVal) {
2668 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002669 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002670 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002671}
2672
Nate Begeman9008ca62009-04-27 18:41:29 +00002673/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2674/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2675/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002676static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002677 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002678 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002679 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002680 return (Mask[0] < 2 && Mask[1] < 2);
2681 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002682}
2683
Nate Begeman9008ca62009-04-27 18:41:29 +00002684bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002685 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002686 N->getMask(M);
2687 return ::isPSHUFDMask(M, N->getValueType(0));
2688}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002689
Nate Begeman9008ca62009-04-27 18:41:29 +00002690/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2691/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002692static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002693 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002694 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002695
Nate Begeman9008ca62009-04-27 18:41:29 +00002696 // Lower quadword copied in order or undef.
2697 for (int i = 0; i != 4; ++i)
2698 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002699 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002700
Evan Cheng506d3df2006-03-29 23:07:14 +00002701 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002702 for (int i = 4; i != 8; ++i)
2703 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002704 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002705
Evan Cheng506d3df2006-03-29 23:07:14 +00002706 return true;
2707}
2708
Nate Begeman9008ca62009-04-27 18:41:29 +00002709bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002710 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002711 N->getMask(M);
2712 return ::isPSHUFHWMask(M, N->getValueType(0));
2713}
Evan Cheng506d3df2006-03-29 23:07:14 +00002714
Nate Begeman9008ca62009-04-27 18:41:29 +00002715/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2716/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002717static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002718 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002719 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002720
Rafael Espindola15684b22009-04-24 12:40:33 +00002721 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002722 for (int i = 4; i != 8; ++i)
2723 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002724 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002725
Rafael Espindola15684b22009-04-24 12:40:33 +00002726 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002727 for (int i = 0; i != 4; ++i)
2728 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002729 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002730
Rafael Espindola15684b22009-04-24 12:40:33 +00002731 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002732}
2733
Nate Begeman9008ca62009-04-27 18:41:29 +00002734bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002735 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002736 N->getMask(M);
2737 return ::isPSHUFLWMask(M, N->getValueType(0));
2738}
2739
Nate Begemana09008b2009-10-19 02:17:23 +00002740/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2741/// is suitable for input to PALIGNR.
2742static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2743 bool hasSSSE3) {
2744 int i, e = VT.getVectorNumElements();
2745
2746 // Do not handle v2i64 / v2f64 shuffles with palignr.
2747 if (e < 4 || !hasSSSE3)
2748 return false;
2749
2750 for (i = 0; i != e; ++i)
2751 if (Mask[i] >= 0)
2752 break;
2753
2754 // All undef, not a palignr.
2755 if (i == e)
2756 return false;
2757
2758 // Determine if it's ok to perform a palignr with only the LHS, since we
2759 // don't have access to the actual shuffle elements to see if RHS is undef.
2760 bool Unary = Mask[i] < (int)e;
2761 bool NeedsUnary = false;
2762
2763 int s = Mask[i] - i;
2764
2765 // Check the rest of the elements to see if they are consecutive.
2766 for (++i; i != e; ++i) {
2767 int m = Mask[i];
2768 if (m < 0)
2769 continue;
2770
2771 Unary = Unary && (m < (int)e);
2772 NeedsUnary = NeedsUnary || (m < s);
2773
2774 if (NeedsUnary && !Unary)
2775 return false;
2776 if (Unary && m != ((s+i) & (e-1)))
2777 return false;
2778 if (!Unary && m != (s+i))
2779 return false;
2780 }
2781 return true;
2782}
2783
2784bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2785 SmallVector<int, 8> M;
2786 N->getMask(M);
2787 return ::isPALIGNRMask(M, N->getValueType(0), true);
2788}
2789
Evan Cheng14aed5e2006-03-24 01:18:28 +00002790/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2791/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002792static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002793 int NumElems = VT.getVectorNumElements();
2794 if (NumElems != 2 && NumElems != 4)
2795 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002796
Nate Begeman9008ca62009-04-27 18:41:29 +00002797 int Half = NumElems / 2;
2798 for (int i = 0; i < Half; ++i)
2799 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002800 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002801 for (int i = Half; i < NumElems; ++i)
2802 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002803 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002804
Evan Cheng14aed5e2006-03-24 01:18:28 +00002805 return true;
2806}
2807
Nate Begeman9008ca62009-04-27 18:41:29 +00002808bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2809 SmallVector<int, 8> M;
2810 N->getMask(M);
2811 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002812}
2813
Evan Cheng213d2cf2007-05-17 18:45:50 +00002814/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002815/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2816/// half elements to come from vector 1 (which would equal the dest.) and
2817/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002818static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002819 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002820
2821 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002822 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002823
Nate Begeman9008ca62009-04-27 18:41:29 +00002824 int Half = NumElems / 2;
2825 for (int i = 0; i < Half; ++i)
2826 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002827 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002828 for (int i = Half; i < NumElems; ++i)
2829 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002830 return false;
2831 return true;
2832}
2833
Nate Begeman9008ca62009-04-27 18:41:29 +00002834static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2835 SmallVector<int, 8> M;
2836 N->getMask(M);
2837 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002838}
2839
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002840/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2841/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002842bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2843 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002844 return false;
2845
Evan Cheng2064a2b2006-03-28 06:50:32 +00002846 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002847 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2848 isUndefOrEqual(N->getMaskElt(1), 7) &&
2849 isUndefOrEqual(N->getMaskElt(2), 2) &&
2850 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002851}
2852
Nate Begeman0b10b912009-11-07 23:17:15 +00002853/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2854/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2855/// <2, 3, 2, 3>
2856bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2857 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2858
2859 if (NumElems != 4)
2860 return false;
2861
2862 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2863 isUndefOrEqual(N->getMaskElt(1), 3) &&
2864 isUndefOrEqual(N->getMaskElt(2), 2) &&
2865 isUndefOrEqual(N->getMaskElt(3), 3);
2866}
2867
Evan Cheng5ced1d82006-04-06 23:23:56 +00002868/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2869/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002870bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2871 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002872
Evan Cheng5ced1d82006-04-06 23:23:56 +00002873 if (NumElems != 2 && NumElems != 4)
2874 return false;
2875
Evan Chengc5cdff22006-04-07 21:53:05 +00002876 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002877 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002878 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002879
Evan Chengc5cdff22006-04-07 21:53:05 +00002880 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002881 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002882 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002883
2884 return true;
2885}
2886
Nate Begeman0b10b912009-11-07 23:17:15 +00002887/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2888/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2889bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002890 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002891
Evan Cheng5ced1d82006-04-06 23:23:56 +00002892 if (NumElems != 2 && NumElems != 4)
2893 return false;
2894
Evan Chengc5cdff22006-04-07 21:53:05 +00002895 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002896 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002897 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002898
Nate Begeman9008ca62009-04-27 18:41:29 +00002899 for (unsigned i = 0; i < NumElems/2; ++i)
2900 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002901 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002902
2903 return true;
2904}
2905
Evan Cheng0038e592006-03-28 00:39:58 +00002906/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2907/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002908static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002909 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002910 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002911 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002912 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002913
Nate Begeman9008ca62009-04-27 18:41:29 +00002914 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2915 int BitI = Mask[i];
2916 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002917 if (!isUndefOrEqual(BitI, j))
2918 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002919 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002920 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002921 return false;
2922 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002923 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002924 return false;
2925 }
Evan Cheng0038e592006-03-28 00:39:58 +00002926 }
Evan Cheng0038e592006-03-28 00:39:58 +00002927 return true;
2928}
2929
Nate Begeman9008ca62009-04-27 18:41:29 +00002930bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2931 SmallVector<int, 8> M;
2932 N->getMask(M);
2933 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002934}
2935
Evan Cheng4fcb9222006-03-28 02:43:26 +00002936/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2937/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002938static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002939 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002940 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002941 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002942 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002943
Nate Begeman9008ca62009-04-27 18:41:29 +00002944 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2945 int BitI = Mask[i];
2946 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002947 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002948 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002949 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002950 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002951 return false;
2952 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002953 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002954 return false;
2955 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002956 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002957 return true;
2958}
2959
Nate Begeman9008ca62009-04-27 18:41:29 +00002960bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2961 SmallVector<int, 8> M;
2962 N->getMask(M);
2963 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002964}
2965
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002966/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2967/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2968/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002969static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002970 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002971 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002972 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002973
Nate Begeman9008ca62009-04-27 18:41:29 +00002974 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2975 int BitI = Mask[i];
2976 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002977 if (!isUndefOrEqual(BitI, j))
2978 return false;
2979 if (!isUndefOrEqual(BitI1, j))
2980 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002981 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002982 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002983}
2984
Nate Begeman9008ca62009-04-27 18:41:29 +00002985bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2986 SmallVector<int, 8> M;
2987 N->getMask(M);
2988 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2989}
2990
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002991/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2992/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2993/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002994static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002995 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002996 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2997 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002998
Nate Begeman9008ca62009-04-27 18:41:29 +00002999 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3000 int BitI = Mask[i];
3001 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003002 if (!isUndefOrEqual(BitI, j))
3003 return false;
3004 if (!isUndefOrEqual(BitI1, j))
3005 return false;
3006 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003007 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003008}
3009
Nate Begeman9008ca62009-04-27 18:41:29 +00003010bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3011 SmallVector<int, 8> M;
3012 N->getMask(M);
3013 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3014}
3015
Evan Cheng017dcc62006-04-21 01:05:10 +00003016/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3017/// specifies a shuffle of elements that is suitable for input to MOVSS,
3018/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003019static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003020 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003021 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003022
3023 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003024
Nate Begeman9008ca62009-04-27 18:41:29 +00003025 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003026 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003027
Nate Begeman9008ca62009-04-27 18:41:29 +00003028 for (int i = 1; i < NumElts; ++i)
3029 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003030 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003031
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003032 return true;
3033}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003034
Nate Begeman9008ca62009-04-27 18:41:29 +00003035bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3036 SmallVector<int, 8> M;
3037 N->getMask(M);
3038 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003039}
3040
Evan Cheng017dcc62006-04-21 01:05:10 +00003041/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3042/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003043/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003044static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003045 bool V2IsSplat = false, bool V2IsUndef = false) {
3046 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003047 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003048 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003049
Nate Begeman9008ca62009-04-27 18:41:29 +00003050 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003051 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003052
Nate Begeman9008ca62009-04-27 18:41:29 +00003053 for (int i = 1; i < NumOps; ++i)
3054 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3055 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3056 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003057 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003058
Evan Cheng39623da2006-04-20 08:58:49 +00003059 return true;
3060}
3061
Nate Begeman9008ca62009-04-27 18:41:29 +00003062static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003063 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003064 SmallVector<int, 8> M;
3065 N->getMask(M);
3066 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003067}
3068
Evan Chengd9539472006-04-14 21:59:03 +00003069/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3070/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003071bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3072 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003073 return false;
3074
3075 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003076 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003077 int Elt = N->getMaskElt(i);
3078 if (Elt >= 0 && Elt != 1)
3079 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003080 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003081
3082 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003083 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003084 int Elt = N->getMaskElt(i);
3085 if (Elt >= 0 && Elt != 3)
3086 return false;
3087 if (Elt == 3)
3088 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003089 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003090 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003091 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003092 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003093}
3094
3095/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3096/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003097bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3098 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003099 return false;
3100
3101 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003102 for (unsigned i = 0; i < 2; ++i)
3103 if (N->getMaskElt(i) > 0)
3104 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003105
3106 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003107 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003108 int Elt = N->getMaskElt(i);
3109 if (Elt >= 0 && Elt != 2)
3110 return false;
3111 if (Elt == 2)
3112 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003113 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003114 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003115 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003116}
3117
Evan Cheng0b457f02008-09-25 20:50:48 +00003118/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3119/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003120bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3121 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003122
Nate Begeman9008ca62009-04-27 18:41:29 +00003123 for (int i = 0; i < e; ++i)
3124 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003125 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003126 for (int i = 0; i < e; ++i)
3127 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003128 return false;
3129 return true;
3130}
3131
Evan Cheng63d33002006-03-22 08:01:21 +00003132/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003133/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003134unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003135 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3136 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3137
Evan Chengb9df0ca2006-03-22 02:53:00 +00003138 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3139 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003140 for (int i = 0; i < NumOperands; ++i) {
3141 int Val = SVOp->getMaskElt(NumOperands-i-1);
3142 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003143 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003144 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003145 if (i != NumOperands - 1)
3146 Mask <<= Shift;
3147 }
Evan Cheng63d33002006-03-22 08:01:21 +00003148 return Mask;
3149}
3150
Evan Cheng506d3df2006-03-29 23:07:14 +00003151/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003152/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003153unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003154 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003155 unsigned Mask = 0;
3156 // 8 nodes, but we only care about the last 4.
3157 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003158 int Val = SVOp->getMaskElt(i);
3159 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003160 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003161 if (i != 4)
3162 Mask <<= 2;
3163 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003164 return Mask;
3165}
3166
3167/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003168/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003169unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003170 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003171 unsigned Mask = 0;
3172 // 8 nodes, but we only care about the first 4.
3173 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003174 int Val = SVOp->getMaskElt(i);
3175 if (Val >= 0)
3176 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003177 if (i != 0)
3178 Mask <<= 2;
3179 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003180 return Mask;
3181}
3182
Nate Begemana09008b2009-10-19 02:17:23 +00003183/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3184/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3185unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3186 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3187 EVT VVT = N->getValueType(0);
3188 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3189 int Val = 0;
3190
3191 unsigned i, e;
3192 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3193 Val = SVOp->getMaskElt(i);
3194 if (Val >= 0)
3195 break;
3196 }
3197 return (Val - i) * EltSize;
3198}
3199
Evan Cheng37b73872009-07-30 08:33:02 +00003200/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3201/// constant +0.0.
3202bool X86::isZeroNode(SDValue Elt) {
3203 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003204 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003205 (isa<ConstantFPSDNode>(Elt) &&
3206 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3207}
3208
Nate Begeman9008ca62009-04-27 18:41:29 +00003209/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3210/// their permute mask.
3211static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3212 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003213 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003214 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003215 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003216
Nate Begeman5a5ca152009-04-29 05:20:52 +00003217 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003218 int idx = SVOp->getMaskElt(i);
3219 if (idx < 0)
3220 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003221 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003222 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003223 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003224 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003225 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003226 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3227 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003228}
3229
Evan Cheng779ccea2007-12-07 21:30:01 +00003230/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3231/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003232static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003233 unsigned NumElems = VT.getVectorNumElements();
3234 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003235 int idx = Mask[i];
3236 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003237 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003238 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003239 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003240 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003241 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003242 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003243}
3244
Evan Cheng533a0aa2006-04-19 20:35:22 +00003245/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3246/// match movhlps. The lower half elements should come from upper half of
3247/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003248/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003249static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3250 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003251 return false;
3252 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003253 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003254 return false;
3255 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003256 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003257 return false;
3258 return true;
3259}
3260
Evan Cheng5ced1d82006-04-06 23:23:56 +00003261/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003262/// is promoted to a vector. It also returns the LoadSDNode by reference if
3263/// required.
3264static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003265 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3266 return false;
3267 N = N->getOperand(0).getNode();
3268 if (!ISD::isNON_EXTLoad(N))
3269 return false;
3270 if (LD)
3271 *LD = cast<LoadSDNode>(N);
3272 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003273}
3274
Evan Cheng533a0aa2006-04-19 20:35:22 +00003275/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3276/// match movlp{s|d}. The lower half elements should come from lower half of
3277/// V1 (and in order), and the upper half elements should come from the upper
3278/// half of V2 (and in order). And since V1 will become the source of the
3279/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003280static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3281 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003282 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003283 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003284 // Is V2 is a vector load, don't do this transformation. We will try to use
3285 // load folding shufps op.
3286 if (ISD::isNON_EXTLoad(V2))
3287 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003288
Nate Begeman5a5ca152009-04-29 05:20:52 +00003289 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003290
Evan Cheng533a0aa2006-04-19 20:35:22 +00003291 if (NumElems != 2 && NumElems != 4)
3292 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003293 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003294 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003295 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003296 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003297 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003298 return false;
3299 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003300}
3301
Evan Cheng39623da2006-04-20 08:58:49 +00003302/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3303/// all the same.
3304static bool isSplatVector(SDNode *N) {
3305 if (N->getOpcode() != ISD::BUILD_VECTOR)
3306 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003307
Dan Gohman475871a2008-07-27 21:46:04 +00003308 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003309 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3310 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003311 return false;
3312 return true;
3313}
3314
Evan Cheng213d2cf2007-05-17 18:45:50 +00003315/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003316/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003317/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003318static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003319 SDValue V1 = N->getOperand(0);
3320 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003321 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3322 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003323 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003324 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003325 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003326 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3327 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003328 if (Opc != ISD::BUILD_VECTOR ||
3329 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003330 return false;
3331 } else if (Idx >= 0) {
3332 unsigned Opc = V1.getOpcode();
3333 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3334 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003335 if (Opc != ISD::BUILD_VECTOR ||
3336 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003337 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003338 }
3339 }
3340 return true;
3341}
3342
3343/// getZeroVector - Returns a vector of specified type with all zero elements.
3344///
Owen Andersone50ed302009-08-10 22:56:29 +00003345static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003346 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003347 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003348
Chris Lattner8a594482007-11-25 00:24:49 +00003349 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3350 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003351 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003352 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003353 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3354 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003355 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003356 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3357 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003358 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003359 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3360 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003361 }
Dale Johannesenace16102009-02-03 19:33:06 +00003362 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003363}
3364
Chris Lattner8a594482007-11-25 00:24:49 +00003365/// getOnesVector - Returns a vector of specified type with all bits set.
3366///
Owen Andersone50ed302009-08-10 22:56:29 +00003367static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003368 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003369
Chris Lattner8a594482007-11-25 00:24:49 +00003370 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3371 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003372 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003373 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003374 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003375 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003376 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003377 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003378 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003379}
3380
3381
Evan Cheng39623da2006-04-20 08:58:49 +00003382/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3383/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003384static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003385 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003386 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003387
Evan Cheng39623da2006-04-20 08:58:49 +00003388 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003389 SmallVector<int, 8> MaskVec;
3390 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003391
Nate Begeman5a5ca152009-04-29 05:20:52 +00003392 for (unsigned i = 0; i != NumElems; ++i) {
3393 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003394 MaskVec[i] = NumElems;
3395 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003396 }
Evan Cheng39623da2006-04-20 08:58:49 +00003397 }
Evan Cheng39623da2006-04-20 08:58:49 +00003398 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003399 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3400 SVOp->getOperand(1), &MaskVec[0]);
3401 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003402}
3403
Evan Cheng017dcc62006-04-21 01:05:10 +00003404/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3405/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003406static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003407 SDValue V2) {
3408 unsigned NumElems = VT.getVectorNumElements();
3409 SmallVector<int, 8> Mask;
3410 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003411 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003412 Mask.push_back(i);
3413 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003414}
3415
Nate Begeman9008ca62009-04-27 18:41:29 +00003416/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003417static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003418 SDValue V2) {
3419 unsigned NumElems = VT.getVectorNumElements();
3420 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003421 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003422 Mask.push_back(i);
3423 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003424 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003425 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003426}
3427
Nate Begeman9008ca62009-04-27 18:41:29 +00003428/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003429static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003430 SDValue V2) {
3431 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003432 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003433 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003434 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003435 Mask.push_back(i + Half);
3436 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003437 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003438 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003439}
3440
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003441/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003442static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003443 bool HasSSE2) {
3444 if (SV->getValueType(0).getVectorNumElements() <= 4)
3445 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003446
Owen Anderson825b72b2009-08-11 20:47:22 +00003447 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003448 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003449 DebugLoc dl = SV->getDebugLoc();
3450 SDValue V1 = SV->getOperand(0);
3451 int NumElems = VT.getVectorNumElements();
3452 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003453
Nate Begeman9008ca62009-04-27 18:41:29 +00003454 // unpack elements to the correct location
3455 while (NumElems > 4) {
3456 if (EltNo < NumElems/2) {
3457 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3458 } else {
3459 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3460 EltNo -= NumElems/2;
3461 }
3462 NumElems >>= 1;
3463 }
Eric Christopherfd179292009-08-27 18:07:15 +00003464
Nate Begeman9008ca62009-04-27 18:41:29 +00003465 // Perform the splat.
3466 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003467 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003468 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3469 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003470}
3471
Evan Chengba05f722006-04-21 23:03:30 +00003472/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003473/// vector of zero or undef vector. This produces a shuffle where the low
3474/// element of V2 is swizzled into the zero/undef vector, landing at element
3475/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003476static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003477 bool isZero, bool HasSSE2,
3478 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003479 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003480 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003481 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3482 unsigned NumElems = VT.getVectorNumElements();
3483 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003484 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003485 // If this is the insertion idx, put the low elt of V2 here.
3486 MaskVec.push_back(i == Idx ? NumElems : i);
3487 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003488}
3489
Evan Chengf26ffe92008-05-29 08:22:04 +00003490/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3491/// a shuffle that is zero.
3492static
Nate Begeman9008ca62009-04-27 18:41:29 +00003493unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3494 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003495 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003496 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003497 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003498 int Idx = SVOp->getMaskElt(Index);
3499 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003500 ++NumZeros;
3501 continue;
3502 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003503 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003504 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003505 ++NumZeros;
3506 else
3507 break;
3508 }
3509 return NumZeros;
3510}
3511
3512/// isVectorShift - Returns true if the shuffle can be implemented as a
3513/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003514/// FIXME: split into pslldqi, psrldqi, palignr variants.
3515static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003516 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
John McCallb1fb4492010-04-07 01:49:15 +00003517 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003518
3519 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003520 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003521 if (!NumZeros) {
3522 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003523 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003524 if (!NumZeros)
3525 return false;
3526 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003527 bool SeenV1 = false;
3528 bool SeenV2 = false;
John McCallb1fb4492010-04-07 01:49:15 +00003529 for (unsigned i = NumZeros; i < NumElems; ++i) {
3530 unsigned Val = isLeft ? (i - NumZeros) : i;
3531 int Idx_ = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3532 if (Idx_ < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003533 continue;
John McCallb1fb4492010-04-07 01:49:15 +00003534 unsigned Idx = (unsigned) Idx_;
Nate Begeman9008ca62009-04-27 18:41:29 +00003535 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003536 SeenV1 = true;
3537 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003538 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003539 SeenV2 = true;
3540 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003541 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003542 return false;
3543 }
3544 if (SeenV1 && SeenV2)
3545 return false;
3546
Nate Begeman9008ca62009-04-27 18:41:29 +00003547 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003548 ShAmt = NumZeros;
3549 return true;
3550}
3551
3552
Evan Chengc78d3b42006-04-24 18:01:45 +00003553/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3554///
Dan Gohman475871a2008-07-27 21:46:04 +00003555static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003556 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00003557 SelectionDAG &DAG,
3558 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003559 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003560 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003561
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003562 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003563 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003564 bool First = true;
3565 for (unsigned i = 0; i < 16; ++i) {
3566 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3567 if (ThisIsNonZero && First) {
3568 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003569 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003570 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003571 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003572 First = false;
3573 }
3574
3575 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003576 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003577 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3578 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003579 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003580 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003581 }
3582 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003583 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3584 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3585 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003586 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003587 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003588 } else
3589 ThisElt = LastElt;
3590
Gabor Greifba36cb52008-08-28 21:40:38 +00003591 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003592 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003593 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003594 }
3595 }
3596
Owen Anderson825b72b2009-08-11 20:47:22 +00003597 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003598}
3599
Bill Wendlinga348c562007-03-22 18:42:45 +00003600/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003601///
Dan Gohman475871a2008-07-27 21:46:04 +00003602static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00003603 unsigned NumNonZero, unsigned NumZero,
3604 SelectionDAG &DAG,
3605 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003606 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003607 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003608
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003609 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003610 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003611 bool First = true;
3612 for (unsigned i = 0; i < 8; ++i) {
3613 bool isNonZero = (NonZeros & (1 << i)) != 0;
3614 if (isNonZero) {
3615 if (First) {
3616 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003617 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003618 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003619 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003620 First = false;
3621 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003622 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003623 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003624 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003625 }
3626 }
3627
3628 return V;
3629}
3630
Evan Chengf26ffe92008-05-29 08:22:04 +00003631/// getVShift - Return a vector logical shift node.
3632///
Owen Andersone50ed302009-08-10 22:56:29 +00003633static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003634 unsigned NumBits, SelectionDAG &DAG,
3635 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003636 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003637 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003638 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003639 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3640 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3641 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003642 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003643}
3644
Dan Gohman475871a2008-07-27 21:46:04 +00003645SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003646X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00003647 SelectionDAG &DAG) const {
Evan Chengc3630942009-12-09 21:00:30 +00003648
3649 // Check if the scalar load can be widened into a vector load. And if
3650 // the address is "base + cst" see if the cst can be "absorbed" into
3651 // the shuffle mask.
3652 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3653 SDValue Ptr = LD->getBasePtr();
3654 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3655 return SDValue();
3656 EVT PVT = LD->getValueType(0);
3657 if (PVT != MVT::i32 && PVT != MVT::f32)
3658 return SDValue();
3659
3660 int FI = -1;
3661 int64_t Offset = 0;
3662 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3663 FI = FINode->getIndex();
3664 Offset = 0;
3665 } else if (Ptr.getOpcode() == ISD::ADD &&
3666 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3667 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3668 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3669 Offset = Ptr.getConstantOperandVal(1);
3670 Ptr = Ptr.getOperand(0);
3671 } else {
3672 return SDValue();
3673 }
3674
3675 SDValue Chain = LD->getChain();
3676 // Make sure the stack object alignment is at least 16.
3677 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3678 if (DAG.InferPtrAlignment(Ptr) < 16) {
3679 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003680 // Can't change the alignment. FIXME: It's possible to compute
3681 // the exact stack offset and reference FI + adjust offset instead.
3682 // If someone *really* cares about this. That's the way to implement it.
3683 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003684 } else {
3685 MFI->setObjectAlignment(FI, 16);
3686 }
3687 }
3688
3689 // (Offset % 16) must be multiple of 4. Then address is then
3690 // Ptr + (Offset & ~15).
3691 if (Offset < 0)
3692 return SDValue();
3693 if ((Offset % 16) & 3)
3694 return SDValue();
3695 int64_t StartOffset = Offset & ~15;
3696 if (StartOffset)
3697 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3698 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3699
3700 int EltNo = (Offset - StartOffset) >> 2;
3701 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3702 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00003703 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3704 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00003705 // Canonicalize it to a v4i32 shuffle.
3706 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3707 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3708 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3709 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3710 }
3711
3712 return SDValue();
3713}
3714
Nate Begeman1449f292010-03-24 22:19:06 +00003715/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
3716/// vector of type 'VT', see if the elements can be replaced by a single large
3717/// load which has the same value as a build_vector whose operands are 'elts'.
3718///
3719/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
3720///
3721/// FIXME: we'd also like to handle the case where the last elements are zero
3722/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
3723/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003724static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
3725 DebugLoc &dl, SelectionDAG &DAG) {
3726 EVT EltVT = VT.getVectorElementType();
3727 unsigned NumElems = Elts.size();
3728
Nate Begemanfdea31a2010-03-24 20:49:50 +00003729 LoadSDNode *LDBase = NULL;
3730 unsigned LastLoadedElt = -1U;
Nate Begeman1449f292010-03-24 22:19:06 +00003731
3732 // For each element in the initializer, see if we've found a load or an undef.
3733 // If we don't find an initial load element, or later load elements are
3734 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003735 for (unsigned i = 0; i < NumElems; ++i) {
3736 SDValue Elt = Elts[i];
3737
3738 if (!Elt.getNode() ||
3739 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
3740 return SDValue();
3741 if (!LDBase) {
3742 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
3743 return SDValue();
3744 LDBase = cast<LoadSDNode>(Elt.getNode());
3745 LastLoadedElt = i;
3746 continue;
3747 }
3748 if (Elt.getOpcode() == ISD::UNDEF)
3749 continue;
3750
3751 LoadSDNode *LD = cast<LoadSDNode>(Elt);
3752 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
3753 return SDValue();
3754 LastLoadedElt = i;
3755 }
Nate Begeman1449f292010-03-24 22:19:06 +00003756
3757 // If we have found an entire vector of loads and undefs, then return a large
3758 // load of the entire vector width starting at the base pointer. If we found
3759 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003760 if (LastLoadedElt == NumElems - 1) {
3761 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
3762 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3763 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3764 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
3765 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3766 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3767 LDBase->isVolatile(), LDBase->isNonTemporal(),
3768 LDBase->getAlignment());
3769 } else if (NumElems == 4 && LastLoadedElt == 1) {
3770 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
3771 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
3772 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
3773 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
3774 }
3775 return SDValue();
3776}
3777
Evan Chengc3630942009-12-09 21:00:30 +00003778SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00003779X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003780 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003781 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003782 if (ISD::isBuildVectorAllZeros(Op.getNode())
3783 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003784 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3785 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3786 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003787 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003788 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003789
Gabor Greifba36cb52008-08-28 21:40:38 +00003790 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003791 return getOnesVector(Op.getValueType(), DAG, dl);
3792 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003793 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003794
Owen Andersone50ed302009-08-10 22:56:29 +00003795 EVT VT = Op.getValueType();
3796 EVT ExtVT = VT.getVectorElementType();
3797 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003798
3799 unsigned NumElems = Op.getNumOperands();
3800 unsigned NumZero = 0;
3801 unsigned NumNonZero = 0;
3802 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003803 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003804 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003805 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003806 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003807 if (Elt.getOpcode() == ISD::UNDEF)
3808 continue;
3809 Values.insert(Elt);
3810 if (Elt.getOpcode() != ISD::Constant &&
3811 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003812 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003813 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003814 NumZero++;
3815 else {
3816 NonZeros |= (1 << i);
3817 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003818 }
3819 }
3820
Dan Gohman7f321562007-06-25 16:23:39 +00003821 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003822 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003823 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003824 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003825
Chris Lattner67f453a2008-03-09 05:42:06 +00003826 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003827 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003828 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003829 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003830
Chris Lattner62098042008-03-09 01:05:04 +00003831 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3832 // the value are obviously zero, truncate the value to i32 and do the
3833 // insertion that way. Only do this if the value is non-constant or if the
3834 // value is a constant being inserted into element 0. It is cheaper to do
3835 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003836 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003837 (!IsAllConstants || Idx == 0)) {
3838 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3839 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003840 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3841 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003842
Chris Lattner62098042008-03-09 01:05:04 +00003843 // Truncate the value (which may itself be a constant) to i32, and
3844 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003845 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003846 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003847 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3848 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003849
Chris Lattner62098042008-03-09 01:05:04 +00003850 // Now we have our 32-bit value zero extended in the low element of
3851 // a vector. If Idx != 0, swizzle it into place.
3852 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003853 SmallVector<int, 4> Mask;
3854 Mask.push_back(Idx);
3855 for (unsigned i = 1; i != VecElts; ++i)
3856 Mask.push_back(i);
3857 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003858 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003859 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003860 }
Dale Johannesenace16102009-02-03 19:33:06 +00003861 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003862 }
3863 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003864
Chris Lattner19f79692008-03-08 22:59:52 +00003865 // If we have a constant or non-constant insertion into the low element of
3866 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3867 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003868 // depending on what the source datatype is.
3869 if (Idx == 0) {
3870 if (NumZero == 0) {
3871 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003872 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3873 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003874 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3875 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3876 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3877 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003878 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3879 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3880 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003881 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3882 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3883 Subtarget->hasSSE2(), DAG);
3884 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3885 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003886 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003887
3888 // Is it a vector logical left shift?
3889 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003890 X86::isZeroNode(Op.getOperand(0)) &&
3891 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003892 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003893 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003894 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003895 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003896 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003897 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003898
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003899 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003900 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003901
Chris Lattner19f79692008-03-08 22:59:52 +00003902 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3903 // is a non-constant being inserted into an element other than the low one,
3904 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3905 // movd/movss) to move this into the low element, then shuffle it into
3906 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003907 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003908 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003909
Evan Cheng0db9fe62006-04-25 20:13:52 +00003910 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003911 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3912 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003913 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003914 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003915 MaskVec.push_back(i == Idx ? 0 : 1);
3916 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003917 }
3918 }
3919
Chris Lattner67f453a2008-03-09 05:42:06 +00003920 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003921 if (Values.size() == 1) {
3922 if (EVTBits == 32) {
3923 // Instead of a shuffle like this:
3924 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3925 // Check if it's possible to issue this instead.
3926 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3927 unsigned Idx = CountTrailingZeros_32(NonZeros);
3928 SDValue Item = Op.getOperand(Idx);
3929 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3930 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3931 }
Dan Gohman475871a2008-07-27 21:46:04 +00003932 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003933 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003934
Dan Gohmana3941172007-07-24 22:55:08 +00003935 // A vector full of immediates; various special cases are already
3936 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003937 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003938 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003939
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003940 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003941 if (EVTBits == 64) {
3942 if (NumNonZero == 1) {
3943 // One half is zero or undef.
3944 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003945 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003946 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003947 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3948 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003949 }
Dan Gohman475871a2008-07-27 21:46:04 +00003950 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003951 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003952
3953 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003954 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003955 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003956 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003957 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003958 }
3959
Bill Wendling826f36f2007-03-28 00:57:11 +00003960 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003961 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003962 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003963 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003964 }
3965
3966 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003967 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003968 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003969 if (NumElems == 4 && NumZero > 0) {
3970 for (unsigned i = 0; i < 4; ++i) {
3971 bool isZero = !(NonZeros & (1 << i));
3972 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003973 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003974 else
Dale Johannesenace16102009-02-03 19:33:06 +00003975 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003976 }
3977
3978 for (unsigned i = 0; i < 2; ++i) {
3979 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3980 default: break;
3981 case 0:
3982 V[i] = V[i*2]; // Must be a zero vector.
3983 break;
3984 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003985 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003986 break;
3987 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003988 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003989 break;
3990 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003991 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003992 break;
3993 }
3994 }
3995
Nate Begeman9008ca62009-04-27 18:41:29 +00003996 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003997 bool Reverse = (NonZeros & 0x3) == 2;
3998 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003999 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004000 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
4001 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004002 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
4003 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004004 }
4005
Nate Begemanfdea31a2010-03-24 20:49:50 +00004006 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
4007 // Check for a build vector of consecutive loads.
4008 for (unsigned i = 0; i < NumElems; ++i)
4009 V[i] = Op.getOperand(i);
4010
4011 // Check for elements which are consecutive loads.
4012 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4013 if (LD.getNode())
4014 return LD;
4015
4016 // For SSE 4.1, use inserts into undef.
4017 if (getSubtarget()->hasSSE41()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004018 V[0] = DAG.getUNDEF(VT);
4019 for (unsigned i = 0; i < NumElems; ++i)
4020 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4021 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
4022 Op.getOperand(i), DAG.getIntPtrConstant(i));
4023 return V[0];
4024 }
Nate Begemanfdea31a2010-03-24 20:49:50 +00004025
4026 // Otherwise, expand into a number of unpckl*
Evan Cheng0db9fe62006-04-25 20:13:52 +00004027 // e.g. for v4f32
4028 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4029 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4030 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00004031 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00004032 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004033 NumElems >>= 1;
4034 while (NumElems != 0) {
4035 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004036 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004037 NumElems >>= 1;
4038 }
4039 return V[0];
4040 }
Dan Gohman475871a2008-07-27 21:46:04 +00004041 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004042}
4043
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004044SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004045X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004046 // We support concatenate two MMX registers and place them in a MMX
4047 // register. This is better than doing a stack convert.
4048 DebugLoc dl = Op.getDebugLoc();
4049 EVT ResVT = Op.getValueType();
4050 assert(Op.getNumOperands() == 2);
4051 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4052 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4053 int Mask[2];
4054 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
4055 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4056 InVec = Op.getOperand(1);
4057 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4058 unsigned NumElts = ResVT.getVectorNumElements();
4059 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4060 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4061 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4062 } else {
4063 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
4064 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4065 Mask[0] = 0; Mask[1] = 2;
4066 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4067 }
4068 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4069}
4070
Nate Begemanb9a47b82009-02-23 08:49:38 +00004071// v8i16 shuffles - Prefer shuffles in the following order:
4072// 1. [all] pshuflw, pshufhw, optional move
4073// 2. [ssse3] 1 x pshufb
4074// 3. [ssse3] 2 x pshufb + 1 x por
4075// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004076static
Nate Begeman9008ca62009-04-27 18:41:29 +00004077SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004078 SelectionDAG &DAG,
4079 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004080 SDValue V1 = SVOp->getOperand(0);
4081 SDValue V2 = SVOp->getOperand(1);
4082 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004083 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004084
Nate Begemanb9a47b82009-02-23 08:49:38 +00004085 // Determine if more than 1 of the words in each of the low and high quadwords
4086 // of the result come from the same quadword of one of the two inputs. Undef
4087 // mask values count as coming from any quadword, for better codegen.
4088 SmallVector<unsigned, 4> LoQuad(4);
4089 SmallVector<unsigned, 4> HiQuad(4);
4090 BitVector InputQuads(4);
4091 for (unsigned i = 0; i < 8; ++i) {
4092 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004093 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004094 MaskVals.push_back(EltIdx);
4095 if (EltIdx < 0) {
4096 ++Quad[0];
4097 ++Quad[1];
4098 ++Quad[2];
4099 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004100 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004101 }
4102 ++Quad[EltIdx / 4];
4103 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004104 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004105
Nate Begemanb9a47b82009-02-23 08:49:38 +00004106 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004107 unsigned MaxQuad = 1;
4108 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004109 if (LoQuad[i] > MaxQuad) {
4110 BestLoQuad = i;
4111 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004112 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004113 }
4114
Nate Begemanb9a47b82009-02-23 08:49:38 +00004115 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004116 MaxQuad = 1;
4117 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004118 if (HiQuad[i] > MaxQuad) {
4119 BestHiQuad = i;
4120 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004121 }
4122 }
4123
Nate Begemanb9a47b82009-02-23 08:49:38 +00004124 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004125 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004126 // single pshufb instruction is necessary. If There are more than 2 input
4127 // quads, disable the next transformation since it does not help SSSE3.
4128 bool V1Used = InputQuads[0] || InputQuads[1];
4129 bool V2Used = InputQuads[2] || InputQuads[3];
4130 if (TLI.getSubtarget()->hasSSSE3()) {
4131 if (InputQuads.count() == 2 && V1Used && V2Used) {
4132 BestLoQuad = InputQuads.find_first();
4133 BestHiQuad = InputQuads.find_next(BestLoQuad);
4134 }
4135 if (InputQuads.count() > 2) {
4136 BestLoQuad = -1;
4137 BestHiQuad = -1;
4138 }
4139 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004140
Nate Begemanb9a47b82009-02-23 08:49:38 +00004141 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4142 // the shuffle mask. If a quad is scored as -1, that means that it contains
4143 // words from all 4 input quadwords.
4144 SDValue NewV;
4145 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004146 SmallVector<int, 8> MaskV;
4147 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4148 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004149 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004150 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4151 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4152 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004153
Nate Begemanb9a47b82009-02-23 08:49:38 +00004154 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4155 // source words for the shuffle, to aid later transformations.
4156 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004157 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004158 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004159 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004160 if (idx != (int)i)
4161 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004162 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004163 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004164 AllWordsInNewV = false;
4165 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004166 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004167
Nate Begemanb9a47b82009-02-23 08:49:38 +00004168 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4169 if (AllWordsInNewV) {
4170 for (int i = 0; i != 8; ++i) {
4171 int idx = MaskVals[i];
4172 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004173 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004174 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004175 if ((idx != i) && idx < 4)
4176 pshufhw = false;
4177 if ((idx != i) && idx > 3)
4178 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004179 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004180 V1 = NewV;
4181 V2Used = false;
4182 BestLoQuad = 0;
4183 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004184 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004185
Nate Begemanb9a47b82009-02-23 08:49:38 +00004186 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4187 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004188 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00004189 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004190 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00004191 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004192 }
Eric Christopherfd179292009-08-27 18:07:15 +00004193
Nate Begemanb9a47b82009-02-23 08:49:38 +00004194 // If we have SSSE3, and all words of the result are from 1 input vector,
4195 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4196 // is present, fall back to case 4.
4197 if (TLI.getSubtarget()->hasSSSE3()) {
4198 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004199
Nate Begemanb9a47b82009-02-23 08:49:38 +00004200 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004201 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004202 // mask, and elements that come from V1 in the V2 mask, so that the two
4203 // results can be OR'd together.
4204 bool TwoInputs = V1Used && V2Used;
4205 for (unsigned i = 0; i != 8; ++i) {
4206 int EltIdx = MaskVals[i] * 2;
4207 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004208 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4209 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004210 continue;
4211 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004212 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4213 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004214 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004215 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004216 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004217 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004218 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004219 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004220 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004221
Nate Begemanb9a47b82009-02-23 08:49:38 +00004222 // Calculate the shuffle mask for the second input, shuffle it, and
4223 // OR it with the first shuffled input.
4224 pshufbMask.clear();
4225 for (unsigned i = 0; i != 8; ++i) {
4226 int EltIdx = MaskVals[i] * 2;
4227 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004228 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4229 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004230 continue;
4231 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004232 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4233 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004234 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004235 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004236 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004237 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004238 MVT::v16i8, &pshufbMask[0], 16));
4239 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4240 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004241 }
4242
4243 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4244 // and update MaskVals with new element order.
4245 BitVector InOrder(8);
4246 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004247 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004248 for (int i = 0; i != 4; ++i) {
4249 int idx = MaskVals[i];
4250 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004251 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004252 InOrder.set(i);
4253 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004254 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004255 InOrder.set(i);
4256 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004257 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004258 }
4259 }
4260 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004261 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004262 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004263 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004264 }
Eric Christopherfd179292009-08-27 18:07:15 +00004265
Nate Begemanb9a47b82009-02-23 08:49:38 +00004266 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4267 // and update MaskVals with the new element order.
4268 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004269 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004270 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004271 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004272 for (unsigned i = 4; i != 8; ++i) {
4273 int idx = MaskVals[i];
4274 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004275 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004276 InOrder.set(i);
4277 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004278 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004279 InOrder.set(i);
4280 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004281 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004282 }
4283 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004284 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004285 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004286 }
Eric Christopherfd179292009-08-27 18:07:15 +00004287
Nate Begemanb9a47b82009-02-23 08:49:38 +00004288 // In case BestHi & BestLo were both -1, which means each quadword has a word
4289 // from each of the four input quadwords, calculate the InOrder bitvector now
4290 // before falling through to the insert/extract cleanup.
4291 if (BestLoQuad == -1 && BestHiQuad == -1) {
4292 NewV = V1;
4293 for (int i = 0; i != 8; ++i)
4294 if (MaskVals[i] < 0 || MaskVals[i] == i)
4295 InOrder.set(i);
4296 }
Eric Christopherfd179292009-08-27 18:07:15 +00004297
Nate Begemanb9a47b82009-02-23 08:49:38 +00004298 // The other elements are put in the right place using pextrw and pinsrw.
4299 for (unsigned i = 0; i != 8; ++i) {
4300 if (InOrder[i])
4301 continue;
4302 int EltIdx = MaskVals[i];
4303 if (EltIdx < 0)
4304 continue;
4305 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004306 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004307 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004308 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004309 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004310 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004311 DAG.getIntPtrConstant(i));
4312 }
4313 return NewV;
4314}
4315
4316// v16i8 shuffles - Prefer shuffles in the following order:
4317// 1. [ssse3] 1 x pshufb
4318// 2. [ssse3] 2 x pshufb + 1 x por
4319// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4320static
Nate Begeman9008ca62009-04-27 18:41:29 +00004321SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004322 SelectionDAG &DAG,
4323 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004324 SDValue V1 = SVOp->getOperand(0);
4325 SDValue V2 = SVOp->getOperand(1);
4326 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004327 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004328 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004329
Nate Begemanb9a47b82009-02-23 08:49:38 +00004330 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004331 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004332 // present, fall back to case 3.
4333 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4334 bool V1Only = true;
4335 bool V2Only = true;
4336 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004337 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004338 if (EltIdx < 0)
4339 continue;
4340 if (EltIdx < 16)
4341 V2Only = false;
4342 else
4343 V1Only = false;
4344 }
Eric Christopherfd179292009-08-27 18:07:15 +00004345
Nate Begemanb9a47b82009-02-23 08:49:38 +00004346 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4347 if (TLI.getSubtarget()->hasSSSE3()) {
4348 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004349
Nate Begemanb9a47b82009-02-23 08:49:38 +00004350 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004351 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004352 //
4353 // Otherwise, we have elements from both input vectors, and must zero out
4354 // elements that come from V2 in the first mask, and V1 in the second mask
4355 // so that we can OR them together.
4356 bool TwoInputs = !(V1Only || V2Only);
4357 for (unsigned i = 0; i != 16; ++i) {
4358 int EltIdx = MaskVals[i];
4359 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004360 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004361 continue;
4362 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004363 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004364 }
4365 // If all the elements are from V2, assign it to V1 and return after
4366 // building the first pshufb.
4367 if (V2Only)
4368 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004369 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004370 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004371 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004372 if (!TwoInputs)
4373 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004374
Nate Begemanb9a47b82009-02-23 08:49:38 +00004375 // Calculate the shuffle mask for the second input, shuffle it, and
4376 // OR it with the first shuffled input.
4377 pshufbMask.clear();
4378 for (unsigned i = 0; i != 16; ++i) {
4379 int EltIdx = MaskVals[i];
4380 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004381 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004382 continue;
4383 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004384 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004385 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004386 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004387 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004388 MVT::v16i8, &pshufbMask[0], 16));
4389 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004390 }
Eric Christopherfd179292009-08-27 18:07:15 +00004391
Nate Begemanb9a47b82009-02-23 08:49:38 +00004392 // No SSSE3 - Calculate in place words and then fix all out of place words
4393 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4394 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004395 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4396 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004397 SDValue NewV = V2Only ? V2 : V1;
4398 for (int i = 0; i != 8; ++i) {
4399 int Elt0 = MaskVals[i*2];
4400 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004401
Nate Begemanb9a47b82009-02-23 08:49:38 +00004402 // This word of the result is all undef, skip it.
4403 if (Elt0 < 0 && Elt1 < 0)
4404 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004405
Nate Begemanb9a47b82009-02-23 08:49:38 +00004406 // This word of the result is already in the correct place, skip it.
4407 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4408 continue;
4409 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4410 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004411
Nate Begemanb9a47b82009-02-23 08:49:38 +00004412 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4413 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4414 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004415
4416 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4417 // using a single extract together, load it and store it.
4418 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004419 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004420 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004421 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004422 DAG.getIntPtrConstant(i));
4423 continue;
4424 }
4425
Nate Begemanb9a47b82009-02-23 08:49:38 +00004426 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004427 // source byte is not also odd, shift the extracted word left 8 bits
4428 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004429 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004430 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004431 DAG.getIntPtrConstant(Elt1 / 2));
4432 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004433 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004434 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004435 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004436 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4437 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004438 }
4439 // If Elt0 is defined, extract it from the appropriate source. If the
4440 // source byte is not also even, shift the extracted word right 8 bits. If
4441 // Elt1 was also defined, OR the extracted values together before
4442 // inserting them in the result.
4443 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004444 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004445 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4446 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004447 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004448 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004449 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004450 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4451 DAG.getConstant(0x00FF, MVT::i16));
4452 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004453 : InsElt0;
4454 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004455 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004456 DAG.getIntPtrConstant(i));
4457 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004458 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004459}
4460
Evan Cheng7a831ce2007-12-15 03:00:47 +00004461/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Chris Lattnerf172ecd2010-07-04 23:07:25 +00004462/// ones, or rewriting v4i32 / v2i32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00004463/// done when every pair / quad of shuffle mask elements point to elements in
4464/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004465/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4466static
Nate Begeman9008ca62009-04-27 18:41:29 +00004467SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4468 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004469 const TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004470 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004471 SDValue V1 = SVOp->getOperand(0);
4472 SDValue V2 = SVOp->getOperand(1);
4473 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004474 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004475 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004476 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004477 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004478 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004479 case MVT::v4f32: NewVT = MVT::v2f64; break;
4480 case MVT::v4i32: NewVT = MVT::v2i64; break;
4481 case MVT::v8i16: NewVT = MVT::v4i32; break;
4482 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004483 }
4484
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004485 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004486 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004487 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004488 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004489 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004490 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004491 int Scale = NumElems / NewWidth;
4492 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004493 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004494 int StartIdx = -1;
4495 for (int j = 0; j < Scale; ++j) {
4496 int EltIdx = SVOp->getMaskElt(i+j);
4497 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004498 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004499 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004500 StartIdx = EltIdx - (EltIdx % Scale);
4501 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004502 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004503 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004504 if (StartIdx == -1)
4505 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004506 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004507 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004508 }
4509
Dale Johannesenace16102009-02-03 19:33:06 +00004510 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4511 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004512 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004513}
4514
Evan Chengd880b972008-05-09 21:53:03 +00004515/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004516///
Owen Andersone50ed302009-08-10 22:56:29 +00004517static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004518 SDValue SrcOp, SelectionDAG &DAG,
4519 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004520 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004521 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004522 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004523 LD = dyn_cast<LoadSDNode>(SrcOp);
4524 if (!LD) {
4525 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4526 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004527 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4528 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004529 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4530 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004531 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004532 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004533 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004534 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4535 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4536 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4537 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004538 SrcOp.getOperand(0)
4539 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004540 }
4541 }
4542 }
4543
Dale Johannesenace16102009-02-03 19:33:06 +00004544 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4545 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004546 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004547 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004548}
4549
Evan Chengace3c172008-07-22 21:13:36 +00004550/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4551/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004552static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004553LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4554 SDValue V1 = SVOp->getOperand(0);
4555 SDValue V2 = SVOp->getOperand(1);
4556 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004557 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004558
Evan Chengace3c172008-07-22 21:13:36 +00004559 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004560 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004561 SmallVector<int, 8> Mask1(4U, -1);
4562 SmallVector<int, 8> PermMask;
4563 SVOp->getMask(PermMask);
4564
Evan Chengace3c172008-07-22 21:13:36 +00004565 unsigned NumHi = 0;
4566 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004567 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004568 int Idx = PermMask[i];
4569 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004570 Locs[i] = std::make_pair(-1, -1);
4571 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004572 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4573 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004574 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004575 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004576 NumLo++;
4577 } else {
4578 Locs[i] = std::make_pair(1, NumHi);
4579 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004580 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004581 NumHi++;
4582 }
4583 }
4584 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004585
Evan Chengace3c172008-07-22 21:13:36 +00004586 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004587 // If no more than two elements come from either vector. This can be
4588 // implemented with two shuffles. First shuffle gather the elements.
4589 // The second shuffle, which takes the first shuffle as both of its
4590 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004591 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004592
Nate Begeman9008ca62009-04-27 18:41:29 +00004593 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004594
Evan Chengace3c172008-07-22 21:13:36 +00004595 for (unsigned i = 0; i != 4; ++i) {
4596 if (Locs[i].first == -1)
4597 continue;
4598 else {
4599 unsigned Idx = (i < 2) ? 0 : 4;
4600 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004601 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004602 }
4603 }
4604
Nate Begeman9008ca62009-04-27 18:41:29 +00004605 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004606 } else if (NumLo == 3 || NumHi == 3) {
4607 // Otherwise, we must have three elements from one vector, call it X, and
4608 // one element from the other, call it Y. First, use a shufps to build an
4609 // intermediate vector with the one element from Y and the element from X
4610 // that will be in the same half in the final destination (the indexes don't
4611 // matter). Then, use a shufps to build the final vector, taking the half
4612 // containing the element from Y from the intermediate, and the other half
4613 // from X.
4614 if (NumHi == 3) {
4615 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004616 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004617 std::swap(V1, V2);
4618 }
4619
4620 // Find the element from V2.
4621 unsigned HiIndex;
4622 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004623 int Val = PermMask[HiIndex];
4624 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004625 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004626 if (Val >= 4)
4627 break;
4628 }
4629
Nate Begeman9008ca62009-04-27 18:41:29 +00004630 Mask1[0] = PermMask[HiIndex];
4631 Mask1[1] = -1;
4632 Mask1[2] = PermMask[HiIndex^1];
4633 Mask1[3] = -1;
4634 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004635
4636 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004637 Mask1[0] = PermMask[0];
4638 Mask1[1] = PermMask[1];
4639 Mask1[2] = HiIndex & 1 ? 6 : 4;
4640 Mask1[3] = HiIndex & 1 ? 4 : 6;
4641 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004642 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004643 Mask1[0] = HiIndex & 1 ? 2 : 0;
4644 Mask1[1] = HiIndex & 1 ? 0 : 2;
4645 Mask1[2] = PermMask[2];
4646 Mask1[3] = PermMask[3];
4647 if (Mask1[2] >= 0)
4648 Mask1[2] += 4;
4649 if (Mask1[3] >= 0)
4650 Mask1[3] += 4;
4651 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004652 }
Evan Chengace3c172008-07-22 21:13:36 +00004653 }
4654
4655 // Break it into (shuffle shuffle_hi, shuffle_lo).
4656 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004657 SmallVector<int,8> LoMask(4U, -1);
4658 SmallVector<int,8> HiMask(4U, -1);
4659
4660 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004661 unsigned MaskIdx = 0;
4662 unsigned LoIdx = 0;
4663 unsigned HiIdx = 2;
4664 for (unsigned i = 0; i != 4; ++i) {
4665 if (i == 2) {
4666 MaskPtr = &HiMask;
4667 MaskIdx = 1;
4668 LoIdx = 0;
4669 HiIdx = 2;
4670 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004671 int Idx = PermMask[i];
4672 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004673 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004674 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004675 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004676 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004677 LoIdx++;
4678 } else {
4679 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004680 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004681 HiIdx++;
4682 }
4683 }
4684
Nate Begeman9008ca62009-04-27 18:41:29 +00004685 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4686 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4687 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004688 for (unsigned i = 0; i != 4; ++i) {
4689 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004690 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004691 } else {
4692 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004693 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004694 }
4695 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004696 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004697}
4698
Dan Gohman475871a2008-07-27 21:46:04 +00004699SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004700X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00004701 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004702 SDValue V1 = Op.getOperand(0);
4703 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004704 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004705 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004706 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004707 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004708 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4709 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004710 bool V1IsSplat = false;
4711 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004712
Nate Begeman9008ca62009-04-27 18:41:29 +00004713 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004714 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004715
Nate Begeman9008ca62009-04-27 18:41:29 +00004716 // Promote splats to v4f32.
4717 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004718 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004719 return Op;
4720 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004721 }
4722
Evan Cheng7a831ce2007-12-15 03:00:47 +00004723 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4724 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004725 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004726 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004727 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004728 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004729 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004730 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004731 // FIXME: Figure out a cleaner way to do this.
4732 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004733 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004734 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004735 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004736 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4737 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4738 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004739 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004740 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004741 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4742 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004743 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004744 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004745 }
4746 }
Eric Christopherfd179292009-08-27 18:07:15 +00004747
Nate Begeman9008ca62009-04-27 18:41:29 +00004748 if (X86::isPSHUFDMask(SVOp))
4749 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004750
Evan Chengf26ffe92008-05-29 08:22:04 +00004751 // Check if this can be converted into a logical shift.
4752 bool isLeft = false;
4753 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004754 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004755 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004756 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004757 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004758 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004759 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004760 EVT EltVT = VT.getVectorElementType();
4761 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004762 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004763 }
Eric Christopherfd179292009-08-27 18:07:15 +00004764
Nate Begeman9008ca62009-04-27 18:41:29 +00004765 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004766 if (V1IsUndef)
4767 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004768 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004769 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004770 if (!isMMX)
4771 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004772 }
Eric Christopherfd179292009-08-27 18:07:15 +00004773
Nate Begeman9008ca62009-04-27 18:41:29 +00004774 // FIXME: fold these into legal mask.
4775 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4776 X86::isMOVSLDUPMask(SVOp) ||
4777 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004778 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004779 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004780 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004781
Nate Begeman9008ca62009-04-27 18:41:29 +00004782 if (ShouldXformToMOVHLPS(SVOp) ||
4783 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4784 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004785
Evan Chengf26ffe92008-05-29 08:22:04 +00004786 if (isShift) {
4787 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004788 EVT EltVT = VT.getVectorElementType();
4789 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004790 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004791 }
Eric Christopherfd179292009-08-27 18:07:15 +00004792
Evan Cheng9eca5e82006-10-25 21:49:50 +00004793 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004794 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4795 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004796 V1IsSplat = isSplatVector(V1.getNode());
4797 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004798
Chris Lattner8a594482007-11-25 00:24:49 +00004799 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004800 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004801 Op = CommuteVectorShuffle(SVOp, DAG);
4802 SVOp = cast<ShuffleVectorSDNode>(Op);
4803 V1 = SVOp->getOperand(0);
4804 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004805 std::swap(V1IsSplat, V2IsSplat);
4806 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004807 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004808 }
4809
Nate Begeman9008ca62009-04-27 18:41:29 +00004810 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4811 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004812 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004813 return V1;
4814 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4815 // the instruction selector will not match, so get a canonical MOVL with
4816 // swapped operands to undo the commute.
4817 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004818 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004819
Nate Begeman9008ca62009-04-27 18:41:29 +00004820 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4821 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4822 X86::isUNPCKLMask(SVOp) ||
4823 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004824 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004825
Evan Cheng9bbbb982006-10-25 20:48:19 +00004826 if (V2IsSplat) {
4827 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004828 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004829 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004830 SDValue NewMask = NormalizeMask(SVOp, DAG);
4831 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4832 if (NSVOp != SVOp) {
4833 if (X86::isUNPCKLMask(NSVOp, true)) {
4834 return NewMask;
4835 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4836 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004837 }
4838 }
4839 }
4840
Evan Cheng9eca5e82006-10-25 21:49:50 +00004841 if (Commuted) {
4842 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004843 // FIXME: this seems wrong.
4844 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4845 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4846 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4847 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4848 X86::isUNPCKLMask(NewSVOp) ||
4849 X86::isUNPCKHMask(NewSVOp))
4850 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004851 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004852
Nate Begemanb9a47b82009-02-23 08:49:38 +00004853 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004854
4855 // Normalize the node to match x86 shuffle ops if needed
4856 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4857 return CommuteVectorShuffle(SVOp, DAG);
4858
4859 // Check for legal shuffle and return?
4860 SmallVector<int, 16> PermMask;
4861 SVOp->getMask(PermMask);
4862 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004863 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004864
Evan Cheng14b32e12007-12-11 01:46:18 +00004865 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004866 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004867 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004868 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004869 return NewOp;
4870 }
4871
Owen Anderson825b72b2009-08-11 20:47:22 +00004872 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004873 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004874 if (NewOp.getNode())
4875 return NewOp;
4876 }
Eric Christopherfd179292009-08-27 18:07:15 +00004877
Evan Chengace3c172008-07-22 21:13:36 +00004878 // Handle all 4 wide cases with a number of shuffles except for MMX.
4879 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004880 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004881
Dan Gohman475871a2008-07-27 21:46:04 +00004882 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004883}
4884
Dan Gohman475871a2008-07-27 21:46:04 +00004885SDValue
4886X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004887 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004888 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004889 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004890 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004891 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004892 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004893 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004894 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004895 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004896 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004897 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4898 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4899 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004900 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4901 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004902 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004903 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004904 Op.getOperand(0)),
4905 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004906 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004907 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004908 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004909 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004910 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004911 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004912 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4913 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004914 // result has a single use which is a store or a bitcast to i32. And in
4915 // the case of a store, it's not worth it if the index is a constant 0,
4916 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004917 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004918 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004919 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004920 if ((User->getOpcode() != ISD::STORE ||
4921 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4922 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004923 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004924 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004925 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004926 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4927 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004928 Op.getOperand(0)),
4929 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004930 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4931 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004932 // ExtractPS works with constant index.
4933 if (isa<ConstantSDNode>(Op.getOperand(1)))
4934 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004935 }
Dan Gohman475871a2008-07-27 21:46:04 +00004936 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004937}
4938
4939
Dan Gohman475871a2008-07-27 21:46:04 +00004940SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004941X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
4942 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004943 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004944 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004945
Evan Cheng62a3f152008-03-24 21:52:23 +00004946 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004947 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004948 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004949 return Res;
4950 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004951
Owen Andersone50ed302009-08-10 22:56:29 +00004952 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004953 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004954 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004955 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004956 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004957 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004958 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004959 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4960 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004961 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004962 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004963 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004964 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004965 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004966 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004967 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004968 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004969 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004970 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004971 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004972 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004973 if (Idx == 0)
4974 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004975
Evan Cheng0db9fe62006-04-25 20:13:52 +00004976 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004977 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004978 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004979 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004980 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004981 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004982 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004983 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004984 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4985 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4986 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004987 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004988 if (Idx == 0)
4989 return Op;
4990
4991 // UNPCKHPD the element to the lowest double word, then movsd.
4992 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4993 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004994 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004995 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004996 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004997 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004998 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004999 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005000 }
5001
Dan Gohman475871a2008-07-27 21:46:04 +00005002 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005003}
5004
Dan Gohman475871a2008-07-27 21:46:04 +00005005SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005006X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
5007 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005008 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005009 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005010 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005011
Dan Gohman475871a2008-07-27 21:46:04 +00005012 SDValue N0 = Op.getOperand(0);
5013 SDValue N1 = Op.getOperand(1);
5014 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00005015
Dan Gohman8a55ce42009-09-23 21:02:20 +00005016 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00005017 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005018 unsigned Opc;
5019 if (VT == MVT::v8i16)
5020 Opc = X86ISD::PINSRW;
5021 else if (VT == MVT::v4i16)
5022 Opc = X86ISD::MMX_PINSRW;
5023 else if (VT == MVT::v16i8)
5024 Opc = X86ISD::PINSRB;
5025 else
5026 Opc = X86ISD::PINSRB;
5027
Nate Begeman14d12ca2008-02-11 04:19:36 +00005028 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
5029 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005030 if (N1.getValueType() != MVT::i32)
5031 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5032 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005033 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00005034 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005035 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005036 // Bits [7:6] of the constant are the source select. This will always be
5037 // zero here. The DAG Combiner may combine an extract_elt index into these
5038 // bits. For example (insert (extract, 3), 2) could be matched by putting
5039 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00005040 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00005041 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00005042 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00005043 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005044 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00005045 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00005046 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00005047 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005048 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00005049 // PINSR* works with constant index.
5050 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005051 }
Dan Gohman475871a2008-07-27 21:46:04 +00005052 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005053}
5054
Dan Gohman475871a2008-07-27 21:46:04 +00005055SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005056X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005057 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005058 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005059
5060 if (Subtarget->hasSSE41())
5061 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5062
Dan Gohman8a55ce42009-09-23 21:02:20 +00005063 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00005064 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00005065
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005066 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005067 SDValue N0 = Op.getOperand(0);
5068 SDValue N1 = Op.getOperand(1);
5069 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00005070
Dan Gohman8a55ce42009-09-23 21:02:20 +00005071 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00005072 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5073 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005074 if (N1.getValueType() != MVT::i32)
5075 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5076 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005077 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005078 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
5079 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005080 }
Dan Gohman475871a2008-07-27 21:46:04 +00005081 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005082}
5083
Dan Gohman475871a2008-07-27 21:46:04 +00005084SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005085X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005086 DebugLoc dl = Op.getDebugLoc();
Chris Lattnerf172ecd2010-07-04 23:07:25 +00005087
5088 if (Op.getValueType() == MVT::v1i64 &&
5089 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00005090 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005091
Owen Anderson825b72b2009-08-11 20:47:22 +00005092 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
5093 EVT VT = MVT::v2i32;
5094 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00005095 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005096 case MVT::v16i8:
5097 case MVT::v8i16:
5098 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00005099 break;
5100 }
Dale Johannesenace16102009-02-03 19:33:06 +00005101 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5102 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005103}
5104
Bill Wendling056292f2008-09-16 21:48:12 +00005105// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5106// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5107// one of the above mentioned nodes. It has to be wrapped because otherwise
5108// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5109// be used to form addressing mode. These wrapped nodes will be selected
5110// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005111SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005112X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005113 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005114
Chris Lattner41621a22009-06-26 19:22:52 +00005115 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5116 // global base reg.
5117 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005118 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005119 CodeModel::Model M = getTargetMachine().getCodeModel();
5120
Chris Lattner4f066492009-07-11 20:29:19 +00005121 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005122 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005123 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005124 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005125 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005126 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005127 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005128
Evan Cheng1606e8e2009-03-13 07:51:59 +00005129 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005130 CP->getAlignment(),
5131 CP->getOffset(), OpFlag);
5132 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005133 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005134 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005135 if (OpFlag) {
5136 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005137 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005138 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005139 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005140 }
5141
5142 return Result;
5143}
5144
Dan Gohmand858e902010-04-17 15:26:15 +00005145SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005146 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005147
Chris Lattner18c59872009-06-27 04:16:01 +00005148 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5149 // global base reg.
5150 unsigned char OpFlag = 0;
5151 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005152 CodeModel::Model M = getTargetMachine().getCodeModel();
5153
Chris Lattner4f066492009-07-11 20:29:19 +00005154 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005155 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005156 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005157 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005158 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005159 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005160 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005161
Chris Lattner18c59872009-06-27 04:16:01 +00005162 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5163 OpFlag);
5164 DebugLoc DL = JT->getDebugLoc();
5165 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005166
Chris Lattner18c59872009-06-27 04:16:01 +00005167 // With PIC, the address is actually $g + Offset.
5168 if (OpFlag) {
5169 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5170 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005171 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005172 Result);
5173 }
Eric Christopherfd179292009-08-27 18:07:15 +00005174
Chris Lattner18c59872009-06-27 04:16:01 +00005175 return Result;
5176}
5177
5178SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005179X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005180 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005181
Chris Lattner18c59872009-06-27 04:16:01 +00005182 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5183 // global base reg.
5184 unsigned char OpFlag = 0;
5185 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005186 CodeModel::Model M = getTargetMachine().getCodeModel();
5187
Chris Lattner4f066492009-07-11 20:29:19 +00005188 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005189 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005190 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005191 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005192 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005193 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005194 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005195
Chris Lattner18c59872009-06-27 04:16:01 +00005196 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005197
Chris Lattner18c59872009-06-27 04:16:01 +00005198 DebugLoc DL = Op.getDebugLoc();
5199 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005200
5201
Chris Lattner18c59872009-06-27 04:16:01 +00005202 // With PIC, the address is actually $g + Offset.
5203 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005204 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005205 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5206 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005207 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005208 Result);
5209 }
Eric Christopherfd179292009-08-27 18:07:15 +00005210
Chris Lattner18c59872009-06-27 04:16:01 +00005211 return Result;
5212}
5213
Dan Gohman475871a2008-07-27 21:46:04 +00005214SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005215X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00005216 // Create the TargetBlockAddressAddress node.
5217 unsigned char OpFlags =
5218 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005219 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00005220 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00005221 DebugLoc dl = Op.getDebugLoc();
5222 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5223 /*isTarget=*/true, OpFlags);
5224
Dan Gohmanf705adb2009-10-30 01:28:02 +00005225 if (Subtarget->isPICStyleRIPRel() &&
5226 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005227 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5228 else
5229 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005230
Dan Gohman29cbade2009-11-20 23:18:13 +00005231 // With PIC, the address is actually $g + Offset.
5232 if (isGlobalRelativeToPICBase(OpFlags)) {
5233 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5234 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5235 Result);
5236 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005237
5238 return Result;
5239}
5240
5241SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005242X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005243 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005244 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005245 // Create the TargetGlobalAddress node, folding in the constant
5246 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005247 unsigned char OpFlags =
5248 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005249 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005250 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005251 if (OpFlags == X86II::MO_NO_FLAG &&
5252 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005253 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00005254 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005255 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005256 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00005257 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005258 }
Eric Christopherfd179292009-08-27 18:07:15 +00005259
Chris Lattner4f066492009-07-11 20:29:19 +00005260 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005261 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005262 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5263 else
5264 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005265
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005266 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005267 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005268 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5269 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005270 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005271 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005272
Chris Lattner36c25012009-07-10 07:34:39 +00005273 // For globals that require a load from a stub to get the address, emit the
5274 // load.
5275 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005276 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005277 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005278
Dan Gohman6520e202008-10-18 02:06:02 +00005279 // If there was a non-zero offset that we didn't fold, create an explicit
5280 // addition for it.
5281 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005282 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005283 DAG.getConstant(Offset, getPointerTy()));
5284
Evan Cheng0db9fe62006-04-25 20:13:52 +00005285 return Result;
5286}
5287
Evan Chengda43bcf2008-09-24 00:05:32 +00005288SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005289X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00005290 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005291 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005292 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005293}
5294
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005295static SDValue
5296GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005297 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005298 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005299 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005300 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005301 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00005302 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005303 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005304 GA->getOffset(),
5305 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005306 if (InFlag) {
5307 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005308 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005309 } else {
5310 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005311 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005312 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005313
5314 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00005315 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005316
Rafael Espindola15f1b662009-04-24 12:59:40 +00005317 SDValue Flag = Chain.getValue(1);
5318 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005319}
5320
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005321// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005322static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005323LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005324 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005325 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005326 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5327 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005328 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005329 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005330 InFlag = Chain.getValue(1);
5331
Chris Lattnerb903bed2009-06-26 21:20:29 +00005332 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005333}
5334
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005335// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005336static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005337LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005338 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005339 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5340 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005341}
5342
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005343// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5344// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005345static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005346 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005347 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005348 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005349 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005350 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005351 DebugLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005352 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005353 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005354
5355 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005356 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005357
Chris Lattnerb903bed2009-06-26 21:20:29 +00005358 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005359 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5360 // initialexec.
5361 unsigned WrapperKind = X86ISD::Wrapper;
5362 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005363 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005364 } else if (is64Bit) {
5365 assert(model == TLSModel::InitialExec);
5366 OperandFlags = X86II::MO_GOTTPOFF;
5367 WrapperKind = X86ISD::WrapperRIP;
5368 } else {
5369 assert(model == TLSModel::InitialExec);
5370 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005371 }
Eric Christopherfd179292009-08-27 18:07:15 +00005372
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005373 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5374 // exec)
Devang Patel0d881da2010-07-06 22:08:15 +00005375 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
5376 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005377 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005378 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005379
Rafael Espindola9a580232009-02-27 13:37:18 +00005380 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005381 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005382 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005383
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005384 // The address of the thread local variable is the add of the thread
5385 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005386 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005387}
5388
Dan Gohman475871a2008-07-27 21:46:04 +00005389SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005390X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Eric Christopher30ef0e52010-06-03 04:07:48 +00005391
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005392 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005393 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005394
Eric Christopher30ef0e52010-06-03 04:07:48 +00005395 if (Subtarget->isTargetELF()) {
5396 // TODO: implement the "local dynamic" model
5397 // TODO: implement the "initial exec"model for pic executables
5398
5399 // If GV is an alias then use the aliasee for determining
5400 // thread-localness.
5401 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5402 GV = GA->resolveAliasedGlobal(false);
5403
5404 TLSModel::Model model
5405 = getTLSModel(GV, getTargetMachine().getRelocationModel());
5406
5407 switch (model) {
5408 case TLSModel::GeneralDynamic:
5409 case TLSModel::LocalDynamic: // not implemented
5410 if (Subtarget->is64Bit())
5411 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
5412 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
5413
5414 case TLSModel::InitialExec:
5415 case TLSModel::LocalExec:
5416 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5417 Subtarget->is64Bit());
5418 }
5419 } else if (Subtarget->isTargetDarwin()) {
5420 // Darwin only has one model of TLS. Lower to that.
5421 unsigned char OpFlag = 0;
5422 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
5423 X86ISD::WrapperRIP : X86ISD::Wrapper;
5424
5425 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5426 // global base reg.
5427 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
5428 !Subtarget->is64Bit();
5429 if (PIC32)
5430 OpFlag = X86II::MO_TLVP_PIC_BASE;
5431 else
5432 OpFlag = X86II::MO_TLVP;
Devang Patel0d881da2010-07-06 22:08:15 +00005433 DebugLoc DL = Op.getDebugLoc();
5434 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopher30ef0e52010-06-03 04:07:48 +00005435 getPointerTy(),
5436 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00005437 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
5438
5439 // With PIC32, the address is actually $g + Offset.
5440 if (PIC32)
5441 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5442 DAG.getNode(X86ISD::GlobalBaseReg,
5443 DebugLoc(), getPointerTy()),
5444 Offset);
5445
5446 // Lowering the machine isd will make sure everything is in the right
5447 // location.
5448 SDValue Args[] = { Offset };
5449 SDValue Chain = DAG.getNode(X86ISD::TLSCALL, DL, MVT::Other, Args, 1);
5450
5451 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
5452 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
5453 MFI->setAdjustsStack(true);
Eric Christopherfd179292009-08-27 18:07:15 +00005454
Eric Christopher30ef0e52010-06-03 04:07:48 +00005455 // And our return value (tls address) is in the standard call return value
5456 // location.
5457 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
5458 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005459 }
Eric Christopher30ef0e52010-06-03 04:07:48 +00005460
5461 assert(false &&
5462 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00005463
Torok Edwinc23197a2009-07-14 16:55:14 +00005464 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005465 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005466}
5467
Evan Cheng0db9fe62006-04-25 20:13:52 +00005468
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005469/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005470/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00005471SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005472 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005473 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005474 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005475 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005476 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005477 SDValue ShOpLo = Op.getOperand(0);
5478 SDValue ShOpHi = Op.getOperand(1);
5479 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005480 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005481 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005482 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005483
Dan Gohman475871a2008-07-27 21:46:04 +00005484 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005485 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005486 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5487 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005488 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005489 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5490 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005491 }
Evan Chenge3413162006-01-09 18:33:28 +00005492
Owen Anderson825b72b2009-08-11 20:47:22 +00005493 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5494 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00005495 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005496 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005497
Dan Gohman475871a2008-07-27 21:46:04 +00005498 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005499 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005500 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5501 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005502
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005503 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005504 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5505 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005506 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005507 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5508 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005509 }
5510
Dan Gohman475871a2008-07-27 21:46:04 +00005511 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005512 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005513}
Evan Chenga3195e82006-01-12 22:54:21 +00005514
Dan Gohmand858e902010-04-17 15:26:15 +00005515SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
5516 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005517 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005518
5519 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005520 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005521 return Op;
5522 }
5523 return SDValue();
5524 }
5525
Owen Anderson825b72b2009-08-11 20:47:22 +00005526 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005527 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005528
Eli Friedman36df4992009-05-27 00:47:34 +00005529 // These are really Legal; return the operand so the caller accepts it as
5530 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005531 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005532 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005533 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005534 Subtarget->is64Bit()) {
5535 return Op;
5536 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005537
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005538 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005539 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005540 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005541 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005542 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005543 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005544 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005545 PseudoSourceValue::getFixedStack(SSFI), 0,
5546 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005547 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5548}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005549
Owen Andersone50ed302009-08-10 22:56:29 +00005550SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005551 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00005552 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005553 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005554 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005555 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005556 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005557 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005558 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005559 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005560 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005561 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005562 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005563 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005564
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005565 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005566 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005567 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005568
5569 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5570 // shouldn't be necessary except that RFP cannot be live across
5571 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005572 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005573 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005574 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005575 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005576 SDValue Ops[] = {
5577 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5578 };
5579 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005580 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005581 PseudoSourceValue::getFixedStack(SSFI), 0,
5582 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005583 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005584
Evan Cheng0db9fe62006-04-25 20:13:52 +00005585 return Result;
5586}
5587
Bill Wendling8b8a6362009-01-17 03:56:04 +00005588// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005589SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
5590 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005591 // This algorithm is not obvious. Here it is in C code, more or less:
5592 /*
5593 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5594 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5595 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005596
Bill Wendling8b8a6362009-01-17 03:56:04 +00005597 // Copy ints to xmm registers.
5598 __m128i xh = _mm_cvtsi32_si128( hi );
5599 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005600
Bill Wendling8b8a6362009-01-17 03:56:04 +00005601 // Combine into low half of a single xmm register.
5602 __m128i x = _mm_unpacklo_epi32( xh, xl );
5603 __m128d d;
5604 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005605
Bill Wendling8b8a6362009-01-17 03:56:04 +00005606 // Merge in appropriate exponents to give the integer bits the right
5607 // magnitude.
5608 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005609
Bill Wendling8b8a6362009-01-17 03:56:04 +00005610 // Subtract away the biases to deal with the IEEE-754 double precision
5611 // implicit 1.
5612 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005613
Bill Wendling8b8a6362009-01-17 03:56:04 +00005614 // All conversions up to here are exact. The correctly rounded result is
5615 // calculated using the current rounding mode using the following
5616 // horizontal add.
5617 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5618 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5619 // store doesn't really need to be here (except
5620 // maybe to zero the other double)
5621 return sd;
5622 }
5623 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005624
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005625 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005626 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005627
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005628 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005629 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005630 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5631 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5632 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5633 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005634 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005635 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005636
Bill Wendling8b8a6362009-01-17 03:56:04 +00005637 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005638 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005639 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005640 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005641 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005642 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005643 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005644
Owen Anderson825b72b2009-08-11 20:47:22 +00005645 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5646 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005647 Op.getOperand(0),
5648 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005649 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5650 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005651 Op.getOperand(0),
5652 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005653 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5654 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005655 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005656 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005657 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5658 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5659 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005660 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005661 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005662 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005663
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005664 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005665 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005666 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5667 DAG.getUNDEF(MVT::v2f64), ShufMask);
5668 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5669 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005670 DAG.getIntPtrConstant(0));
5671}
5672
Bill Wendling8b8a6362009-01-17 03:56:04 +00005673// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005674SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
5675 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005676 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005677 // FP constant to bias correct the final result.
5678 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005679 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005680
5681 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005682 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5683 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005684 Op.getOperand(0),
5685 DAG.getIntPtrConstant(0)));
5686
Owen Anderson825b72b2009-08-11 20:47:22 +00005687 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5688 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005689 DAG.getIntPtrConstant(0));
5690
5691 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005692 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5693 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005694 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005695 MVT::v2f64, Load)),
5696 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005697 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005698 MVT::v2f64, Bias)));
5699 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5700 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005701 DAG.getIntPtrConstant(0));
5702
5703 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005704 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005705
5706 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005707 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005708
Owen Anderson825b72b2009-08-11 20:47:22 +00005709 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005710 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005711 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005712 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005713 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005714 }
5715
5716 // Handle final rounding.
5717 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005718}
5719
Dan Gohmand858e902010-04-17 15:26:15 +00005720SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
5721 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005722 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005723 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005724
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005725 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00005726 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5727 // the optimization here.
5728 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005729 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005730
Owen Andersone50ed302009-08-10 22:56:29 +00005731 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005732 EVT DstVT = Op.getValueType();
5733 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00005734 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005735 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00005736 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00005737
5738 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005739 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005740 if (SrcVT == MVT::i32) {
5741 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5742 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5743 getPointerTy(), StackSlot, WordOff);
5744 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5745 StackSlot, NULL, 0, false, false, 0);
5746 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
5747 OffsetSlot, NULL, 0, false, false, 0);
5748 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
5749 return Fild;
5750 }
5751
5752 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
5753 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00005754 StackSlot, NULL, 0, false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005755 // For i64 source, we need to add the appropriate power of 2 if the input
5756 // was negative. This is the same as the optimization in
5757 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
5758 // we must be careful to do the computation in x87 extended precision, not
5759 // in SSE. (The generic code can't know it's OK to do this, or how to.)
5760 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
5761 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
5762 SDValue Fild = DAG.getNode(X86ISD::FILD, dl, Tys, Ops, 3);
5763
5764 APInt FF(32, 0x5F800000ULL);
5765
5766 // Check whether the sign bit is set.
5767 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
5768 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
5769 ISD::SETLT);
5770
5771 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
5772 SDValue FudgePtr = DAG.getConstantPool(
5773 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
5774 getPointerTy());
5775
5776 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
5777 SDValue Zero = DAG.getIntPtrConstant(0);
5778 SDValue Four = DAG.getIntPtrConstant(4);
5779 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
5780 Zero, Four);
5781 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
5782
5783 // Load the value out, extending it from f32 to f80.
5784 // FIXME: Avoid the extend by constructing the right constant pool?
Evan Chengbcc80172010-07-07 22:15:37 +00005785 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, MVT::f80, dl, DAG.getEntryNode(),
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005786 FudgePtr, PseudoSourceValue::getConstantPool(),
5787 0, MVT::f32, false, false, 4);
5788 // Extend everything to 80 bits to force it to be done on x87.
5789 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
5790 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00005791}
5792
Dan Gohman475871a2008-07-27 21:46:04 +00005793std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00005794FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005795 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005796
Owen Andersone50ed302009-08-10 22:56:29 +00005797 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005798
5799 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005800 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5801 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005802 }
5803
Owen Anderson825b72b2009-08-11 20:47:22 +00005804 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5805 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005806 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005807
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005808 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005809 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005810 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005811 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005812 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005813 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005814 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005815 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005816
Evan Cheng87c89352007-10-15 20:11:21 +00005817 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5818 // stack slot.
5819 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005820 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005821 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005822 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005823
Evan Cheng0db9fe62006-04-25 20:13:52 +00005824 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005825 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005826 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005827 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5828 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5829 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005830 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005831
Dan Gohman475871a2008-07-27 21:46:04 +00005832 SDValue Chain = DAG.getEntryNode();
5833 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005834 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005835 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005836 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005837 PseudoSourceValue::getFixedStack(SSFI), 0,
5838 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005839 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005840 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005841 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5842 };
Dale Johannesenace16102009-02-03 19:33:06 +00005843 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005844 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005845 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005846 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5847 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005848
Evan Cheng0db9fe62006-04-25 20:13:52 +00005849 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005850 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005851 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005852
Chris Lattner27a6c732007-11-24 07:07:01 +00005853 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005854}
5855
Dan Gohmand858e902010-04-17 15:26:15 +00005856SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
5857 SelectionDAG &DAG) const {
Eli Friedman23ef1052009-06-06 03:57:58 +00005858 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005859 if (Op.getValueType() == MVT::v2i32 &&
5860 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005861 return Op;
5862 }
5863 return SDValue();
5864 }
5865
Eli Friedman948e95a2009-05-23 09:59:16 +00005866 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005867 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005868 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5869 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005870
Chris Lattner27a6c732007-11-24 07:07:01 +00005871 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005872 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005873 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005874}
5875
Dan Gohmand858e902010-04-17 15:26:15 +00005876SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
5877 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00005878 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5879 SDValue FIST = Vals.first, StackSlot = Vals.second;
5880 assert(FIST.getNode() && "Unexpected failure");
5881
5882 // Load the result.
5883 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005884 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005885}
5886
Dan Gohmand858e902010-04-17 15:26:15 +00005887SDValue X86TargetLowering::LowerFABS(SDValue Op,
5888 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005889 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005890 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005891 EVT VT = Op.getValueType();
5892 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005893 if (VT.isVector())
5894 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005895 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005896 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005897 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005898 CV.push_back(C);
5899 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005900 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005901 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005902 CV.push_back(C);
5903 CV.push_back(C);
5904 CV.push_back(C);
5905 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005906 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005907 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005908 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005909 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005910 PseudoSourceValue::getConstantPool(), 0,
5911 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005912 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005913}
5914
Dan Gohmand858e902010-04-17 15:26:15 +00005915SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005916 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005917 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005918 EVT VT = Op.getValueType();
5919 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005920 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005921 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005922 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005923 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005924 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005925 CV.push_back(C);
5926 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005927 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005928 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005929 CV.push_back(C);
5930 CV.push_back(C);
5931 CV.push_back(C);
5932 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005933 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005934 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005935 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005936 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005937 PseudoSourceValue::getConstantPool(), 0,
5938 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005939 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005940 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005941 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5942 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005943 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005944 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005945 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005946 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005947 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005948}
5949
Dan Gohmand858e902010-04-17 15:26:15 +00005950SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005951 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005952 SDValue Op0 = Op.getOperand(0);
5953 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005954 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005955 EVT VT = Op.getValueType();
5956 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005957
5958 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005959 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005960 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005961 SrcVT = VT;
5962 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005963 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005964 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005965 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005966 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005967 }
5968
5969 // At this point the operands and the result should have the same
5970 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005971
Evan Cheng68c47cb2007-01-05 07:55:56 +00005972 // First get the sign bit of second operand.
5973 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005974 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005975 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5976 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005977 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005978 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5979 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5980 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5981 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005982 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005983 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005984 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005985 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005986 PseudoSourceValue::getConstantPool(), 0,
5987 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005988 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005989
5990 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005991 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005992 // Op0 is MVT::f32, Op1 is MVT::f64.
5993 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5994 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5995 DAG.getConstant(32, MVT::i32));
5996 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5997 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005998 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005999 }
6000
Evan Cheng73d6cf12007-01-05 21:37:56 +00006001 // Clear first operand sign bit.
6002 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00006003 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006004 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
6005 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006006 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006007 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
6008 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6009 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6010 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006011 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006012 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006013 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006014 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006015 PseudoSourceValue::getConstantPool(), 0,
6016 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006017 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006018
6019 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00006020 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006021}
6022
Dan Gohman076aee32009-03-04 19:44:21 +00006023/// Emit nodes that will be selected as "test Op0,Op0", or something
6024/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006025SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006026 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006027 DebugLoc dl = Op.getDebugLoc();
6028
Dan Gohman31125812009-03-07 01:58:32 +00006029 // CF and OF aren't always set the way we want. Determine which
6030 // of these we need.
6031 bool NeedCF = false;
6032 bool NeedOF = false;
6033 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006034 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00006035 case X86::COND_A: case X86::COND_AE:
6036 case X86::COND_B: case X86::COND_BE:
6037 NeedCF = true;
6038 break;
6039 case X86::COND_G: case X86::COND_GE:
6040 case X86::COND_L: case X86::COND_LE:
6041 case X86::COND_O: case X86::COND_NO:
6042 NeedOF = true;
6043 break;
Dan Gohman31125812009-03-07 01:58:32 +00006044 }
6045
Dan Gohman076aee32009-03-04 19:44:21 +00006046 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00006047 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
6048 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006049 if (Op.getResNo() != 0 || NeedOF || NeedCF)
6050 // Emit a CMP with 0, which is the TEST pattern.
6051 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6052 DAG.getConstant(0, Op.getValueType()));
6053
6054 unsigned Opcode = 0;
6055 unsigned NumOperands = 0;
6056 switch (Op.getNode()->getOpcode()) {
6057 case ISD::ADD:
6058 // Due to an isel shortcoming, be conservative if this add is likely to be
6059 // selected as part of a load-modify-store instruction. When the root node
6060 // in a match is a store, isel doesn't know how to remap non-chain non-flag
6061 // uses of other nodes in the match, such as the ADD in this case. This
6062 // leads to the ADD being left around and reselected, with the result being
6063 // two adds in the output. Alas, even if none our users are stores, that
6064 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
6065 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
6066 // climbing the DAG back to the root, and it doesn't seem to be worth the
6067 // effort.
6068 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00006069 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006070 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
6071 goto default_case;
6072
6073 if (ConstantSDNode *C =
6074 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
6075 // An add of one will be selected as an INC.
6076 if (C->getAPIntValue() == 1) {
6077 Opcode = X86ISD::INC;
6078 NumOperands = 1;
6079 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006080 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006081
6082 // An add of negative one (subtract of one) will be selected as a DEC.
6083 if (C->getAPIntValue().isAllOnesValue()) {
6084 Opcode = X86ISD::DEC;
6085 NumOperands = 1;
6086 break;
6087 }
Dan Gohman076aee32009-03-04 19:44:21 +00006088 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006089
6090 // Otherwise use a regular EFLAGS-setting add.
6091 Opcode = X86ISD::ADD;
6092 NumOperands = 2;
6093 break;
6094 case ISD::AND: {
6095 // If the primary and result isn't used, don't bother using X86ISD::AND,
6096 // because a TEST instruction will be better.
6097 bool NonFlagUse = false;
6098 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6099 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
6100 SDNode *User = *UI;
6101 unsigned UOpNo = UI.getOperandNo();
6102 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
6103 // Look pass truncate.
6104 UOpNo = User->use_begin().getOperandNo();
6105 User = *User->use_begin();
6106 }
6107
6108 if (User->getOpcode() != ISD::BRCOND &&
6109 User->getOpcode() != ISD::SETCC &&
6110 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
6111 NonFlagUse = true;
6112 break;
6113 }
Dan Gohman076aee32009-03-04 19:44:21 +00006114 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006115
6116 if (!NonFlagUse)
6117 break;
6118 }
6119 // FALL THROUGH
6120 case ISD::SUB:
6121 case ISD::OR:
6122 case ISD::XOR:
6123 // Due to the ISEL shortcoming noted above, be conservative if this op is
6124 // likely to be selected as part of a load-modify-store instruction.
6125 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6126 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6127 if (UI->getOpcode() == ISD::STORE)
6128 goto default_case;
6129
6130 // Otherwise use a regular EFLAGS-setting instruction.
6131 switch (Op.getNode()->getOpcode()) {
6132 default: llvm_unreachable("unexpected operator!");
6133 case ISD::SUB: Opcode = X86ISD::SUB; break;
6134 case ISD::OR: Opcode = X86ISD::OR; break;
6135 case ISD::XOR: Opcode = X86ISD::XOR; break;
6136 case ISD::AND: Opcode = X86ISD::AND; break;
6137 }
6138
6139 NumOperands = 2;
6140 break;
6141 case X86ISD::ADD:
6142 case X86ISD::SUB:
6143 case X86ISD::INC:
6144 case X86ISD::DEC:
6145 case X86ISD::OR:
6146 case X86ISD::XOR:
6147 case X86ISD::AND:
6148 return SDValue(Op.getNode(), 1);
6149 default:
6150 default_case:
6151 break;
Dan Gohman076aee32009-03-04 19:44:21 +00006152 }
6153
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006154 if (Opcode == 0)
6155 // Emit a CMP with 0, which is the TEST pattern.
6156 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6157 DAG.getConstant(0, Op.getValueType()));
6158
6159 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
6160 SmallVector<SDValue, 4> Ops;
6161 for (unsigned i = 0; i != NumOperands; ++i)
6162 Ops.push_back(Op.getOperand(i));
6163
6164 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
6165 DAG.ReplaceAllUsesWith(Op, New);
6166 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00006167}
6168
6169/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6170/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006171SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006172 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006173 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6174 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00006175 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006176
6177 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006178 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006179}
6180
Evan Chengd40d03e2010-01-06 19:38:29 +00006181/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6182/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00006183SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
6184 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006185 SDValue Op0 = And.getOperand(0);
6186 SDValue Op1 = And.getOperand(1);
6187 if (Op0.getOpcode() == ISD::TRUNCATE)
6188 Op0 = Op0.getOperand(0);
6189 if (Op1.getOpcode() == ISD::TRUNCATE)
6190 Op1 = Op1.getOperand(0);
6191
Evan Chengd40d03e2010-01-06 19:38:29 +00006192 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006193 if (Op1.getOpcode() == ISD::SHL)
6194 std::swap(Op0, Op1);
6195 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006196 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6197 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006198 // If we looked past a truncate, check that it's only truncating away
6199 // known zeros.
6200 unsigned BitWidth = Op0.getValueSizeInBits();
6201 unsigned AndBitWidth = And.getValueSizeInBits();
6202 if (BitWidth > AndBitWidth) {
6203 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
6204 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
6205 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
6206 return SDValue();
6207 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006208 LHS = Op1;
6209 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006210 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006211 } else if (Op1.getOpcode() == ISD::Constant) {
6212 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6213 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006214 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6215 LHS = AndLHS.getOperand(0);
6216 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006217 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006218 }
Evan Cheng0488db92007-09-25 01:57:46 +00006219
Evan Chengd40d03e2010-01-06 19:38:29 +00006220 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00006221 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00006222 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00006223 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00006224 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00006225 // Also promote i16 to i32 for performance / code size reason.
6226 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00006227 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00006228 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00006229
Evan Chengd40d03e2010-01-06 19:38:29 +00006230 // If the operand types disagree, extend the shift amount to match. Since
6231 // BT ignores high bits (like shifts) we can use anyextend.
6232 if (LHS.getValueType() != RHS.getValueType())
6233 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006234
Evan Chengd40d03e2010-01-06 19:38:29 +00006235 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6236 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6237 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6238 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00006239 }
6240
Evan Cheng54de3ea2010-01-05 06:52:31 +00006241 return SDValue();
6242}
6243
Dan Gohmand858e902010-04-17 15:26:15 +00006244SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00006245 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6246 SDValue Op0 = Op.getOperand(0);
6247 SDValue Op1 = Op.getOperand(1);
6248 DebugLoc dl = Op.getDebugLoc();
6249 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
6250
6251 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00006252 // Lower (X & (1 << N)) == 0 to BT(X, N).
6253 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
6254 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
6255 if (Op0.getOpcode() == ISD::AND &&
6256 Op0.hasOneUse() &&
6257 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00006258 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00006259 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6260 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
6261 if (NewSetCC.getNode())
6262 return NewSetCC;
6263 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00006264
Evan Cheng2c755ba2010-02-27 07:36:59 +00006265 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
6266 if (Op0.getOpcode() == X86ISD::SETCC &&
6267 Op1.getOpcode() == ISD::Constant &&
6268 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
6269 cast<ConstantSDNode>(Op1)->isNullValue()) &&
6270 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6271 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
6272 bool Invert = (CC == ISD::SETNE) ^
6273 cast<ConstantSDNode>(Op1)->isNullValue();
6274 if (Invert)
6275 CCode = X86::GetOppositeBranchCondition(CCode);
6276 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6277 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
6278 }
6279
Evan Chenge5b51ac2010-04-17 06:13:15 +00006280 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00006281 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006282 if (X86CC == X86::COND_INVALID)
6283 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006284
Evan Cheng552f09a2010-04-26 19:06:11 +00006285 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00006286
6287 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00006288 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00006289 return DAG.getNode(ISD::AND, dl, MVT::i8,
6290 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
6291 DAG.getConstant(X86CC, MVT::i8), Cond),
6292 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00006293
Owen Anderson825b72b2009-08-11 20:47:22 +00006294 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6295 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006296}
6297
Dan Gohmand858e902010-04-17 15:26:15 +00006298SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006299 SDValue Cond;
6300 SDValue Op0 = Op.getOperand(0);
6301 SDValue Op1 = Op.getOperand(1);
6302 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00006303 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00006304 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6305 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006306 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006307
6308 if (isFP) {
6309 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006310 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006311 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6312 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00006313 bool Swap = false;
6314
6315 switch (SetCCOpcode) {
6316 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006317 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006318 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006319 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006320 case ISD::SETGT: Swap = true; // Fallthrough
6321 case ISD::SETLT:
6322 case ISD::SETOLT: SSECC = 1; break;
6323 case ISD::SETOGE:
6324 case ISD::SETGE: Swap = true; // Fallthrough
6325 case ISD::SETLE:
6326 case ISD::SETOLE: SSECC = 2; break;
6327 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006328 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006329 case ISD::SETNE: SSECC = 4; break;
6330 case ISD::SETULE: Swap = true;
6331 case ISD::SETUGE: SSECC = 5; break;
6332 case ISD::SETULT: Swap = true;
6333 case ISD::SETUGT: SSECC = 6; break;
6334 case ISD::SETO: SSECC = 7; break;
6335 }
6336 if (Swap)
6337 std::swap(Op0, Op1);
6338
Nate Begemanfb8ead02008-07-25 19:05:58 +00006339 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006340 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006341 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006342 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006343 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6344 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006345 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006346 }
6347 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006348 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006349 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6350 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006351 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006352 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006353 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006354 }
6355 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006356 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006357 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006358
Nate Begeman30a0de92008-07-17 16:51:19 +00006359 // We are handling one of the integer comparisons here. Since SSE only has
6360 // GT and EQ comparisons for integer, swapping operands and multiple
6361 // operations may be required for some comparisons.
6362 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6363 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006364
Owen Anderson825b72b2009-08-11 20:47:22 +00006365 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006366 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006367 case MVT::v8i8:
6368 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6369 case MVT::v4i16:
6370 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6371 case MVT::v2i32:
6372 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6373 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006374 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006375
Nate Begeman30a0de92008-07-17 16:51:19 +00006376 switch (SetCCOpcode) {
6377 default: break;
6378 case ISD::SETNE: Invert = true;
6379 case ISD::SETEQ: Opc = EQOpc; break;
6380 case ISD::SETLT: Swap = true;
6381 case ISD::SETGT: Opc = GTOpc; break;
6382 case ISD::SETGE: Swap = true;
6383 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6384 case ISD::SETULT: Swap = true;
6385 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6386 case ISD::SETUGE: Swap = true;
6387 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6388 }
6389 if (Swap)
6390 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006391
Nate Begeman30a0de92008-07-17 16:51:19 +00006392 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6393 // bits of the inputs before performing those operations.
6394 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006395 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006396 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6397 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006398 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006399 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6400 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006401 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6402 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006403 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006404
Dale Johannesenace16102009-02-03 19:33:06 +00006405 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006406
6407 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006408 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006409 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006410
Nate Begeman30a0de92008-07-17 16:51:19 +00006411 return Result;
6412}
Evan Cheng0488db92007-09-25 01:57:46 +00006413
Evan Cheng370e5342008-12-03 08:38:43 +00006414// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006415static bool isX86LogicalCmp(SDValue Op) {
6416 unsigned Opc = Op.getNode()->getOpcode();
6417 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6418 return true;
6419 if (Op.getResNo() == 1 &&
6420 (Opc == X86ISD::ADD ||
6421 Opc == X86ISD::SUB ||
6422 Opc == X86ISD::SMUL ||
6423 Opc == X86ISD::UMUL ||
6424 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006425 Opc == X86ISD::DEC ||
6426 Opc == X86ISD::OR ||
6427 Opc == X86ISD::XOR ||
6428 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006429 return true;
6430
6431 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006432}
6433
Dan Gohmand858e902010-04-17 15:26:15 +00006434SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006435 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006436 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006437 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006438 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006439
Dan Gohman1a492952009-10-20 16:22:37 +00006440 if (Cond.getOpcode() == ISD::SETCC) {
6441 SDValue NewCond = LowerSETCC(Cond, DAG);
6442 if (NewCond.getNode())
6443 Cond = NewCond;
6444 }
Evan Cheng734503b2006-09-11 02:19:56 +00006445
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006446 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6447 SDValue Op1 = Op.getOperand(1);
6448 SDValue Op2 = Op.getOperand(2);
6449 if (Cond.getOpcode() == X86ISD::SETCC &&
6450 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6451 SDValue Cmp = Cond.getOperand(1);
6452 if (Cmp.getOpcode() == X86ISD::CMP) {
6453 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6454 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6455 ConstantSDNode *RHSC =
6456 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6457 if (N1C && N1C->isAllOnesValue() &&
6458 N2C && N2C->isNullValue() &&
6459 RHSC && RHSC->isNullValue()) {
6460 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00006461 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006462 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6463 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6464 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6465 }
6466 }
6467 }
6468
Evan Chengad9c0a32009-12-15 00:53:42 +00006469 // Look pass (and (setcc_carry (cmp ...)), 1).
6470 if (Cond.getOpcode() == ISD::AND &&
6471 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6472 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6473 if (C && C->getAPIntValue() == 1)
6474 Cond = Cond.getOperand(0);
6475 }
6476
Evan Cheng3f41d662007-10-08 22:16:29 +00006477 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6478 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006479 if (Cond.getOpcode() == X86ISD::SETCC ||
6480 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006481 CC = Cond.getOperand(0);
6482
Dan Gohman475871a2008-07-27 21:46:04 +00006483 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006484 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006485 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006486
Evan Cheng3f41d662007-10-08 22:16:29 +00006487 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006488 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006489 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006490 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006491
Chris Lattnerd1980a52009-03-12 06:52:53 +00006492 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6493 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006494 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006495 addTest = false;
6496 }
6497 }
6498
6499 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006500 // Look pass the truncate.
6501 if (Cond.getOpcode() == ISD::TRUNCATE)
6502 Cond = Cond.getOperand(0);
6503
6504 // We know the result of AND is compared against zero. Try to match
6505 // it to BT.
6506 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6507 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6508 if (NewSetCC.getNode()) {
6509 CC = NewSetCC.getOperand(0);
6510 Cond = NewSetCC.getOperand(1);
6511 addTest = false;
6512 }
6513 }
6514 }
6515
6516 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006517 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006518 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006519 }
6520
Evan Cheng0488db92007-09-25 01:57:46 +00006521 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6522 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006523 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6524 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006525 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006526}
6527
Evan Cheng370e5342008-12-03 08:38:43 +00006528// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6529// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6530// from the AND / OR.
6531static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6532 Opc = Op.getOpcode();
6533 if (Opc != ISD::OR && Opc != ISD::AND)
6534 return false;
6535 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6536 Op.getOperand(0).hasOneUse() &&
6537 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6538 Op.getOperand(1).hasOneUse());
6539}
6540
Evan Cheng961d6d42009-02-02 08:19:07 +00006541// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6542// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006543static bool isXor1OfSetCC(SDValue Op) {
6544 if (Op.getOpcode() != ISD::XOR)
6545 return false;
6546 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6547 if (N1C && N1C->getAPIntValue() == 1) {
6548 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6549 Op.getOperand(0).hasOneUse();
6550 }
6551 return false;
6552}
6553
Dan Gohmand858e902010-04-17 15:26:15 +00006554SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006555 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006556 SDValue Chain = Op.getOperand(0);
6557 SDValue Cond = Op.getOperand(1);
6558 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006559 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006560 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006561
Dan Gohman1a492952009-10-20 16:22:37 +00006562 if (Cond.getOpcode() == ISD::SETCC) {
6563 SDValue NewCond = LowerSETCC(Cond, DAG);
6564 if (NewCond.getNode())
6565 Cond = NewCond;
6566 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006567#if 0
6568 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006569 else if (Cond.getOpcode() == X86ISD::ADD ||
6570 Cond.getOpcode() == X86ISD::SUB ||
6571 Cond.getOpcode() == X86ISD::SMUL ||
6572 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006573 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006574#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006575
Evan Chengad9c0a32009-12-15 00:53:42 +00006576 // Look pass (and (setcc_carry (cmp ...)), 1).
6577 if (Cond.getOpcode() == ISD::AND &&
6578 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6579 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6580 if (C && C->getAPIntValue() == 1)
6581 Cond = Cond.getOperand(0);
6582 }
6583
Evan Cheng3f41d662007-10-08 22:16:29 +00006584 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6585 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006586 if (Cond.getOpcode() == X86ISD::SETCC ||
6587 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006588 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006589
Dan Gohman475871a2008-07-27 21:46:04 +00006590 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006591 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006592 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006593 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006594 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006595 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006596 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006597 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006598 default: break;
6599 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006600 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006601 // These can only come from an arithmetic instruction with overflow,
6602 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006603 Cond = Cond.getNode()->getOperand(1);
6604 addTest = false;
6605 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006606 }
Evan Cheng0488db92007-09-25 01:57:46 +00006607 }
Evan Cheng370e5342008-12-03 08:38:43 +00006608 } else {
6609 unsigned CondOpc;
6610 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6611 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006612 if (CondOpc == ISD::OR) {
6613 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6614 // two branches instead of an explicit OR instruction with a
6615 // separate test.
6616 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006617 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006618 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006619 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006620 Chain, Dest, CC, Cmp);
6621 CC = Cond.getOperand(1).getOperand(0);
6622 Cond = Cmp;
6623 addTest = false;
6624 }
6625 } else { // ISD::AND
6626 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6627 // two branches instead of an explicit AND instruction with a
6628 // separate test. However, we only do this if this block doesn't
6629 // have a fall-through edge, because this requires an explicit
6630 // jmp when the condition is false.
6631 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006632 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006633 Op.getNode()->hasOneUse()) {
6634 X86::CondCode CCode =
6635 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6636 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006637 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00006638 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00006639 // Look for an unconditional branch following this conditional branch.
6640 // We need this because we need to reverse the successors in order
6641 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00006642 if (User->getOpcode() == ISD::BR) {
6643 SDValue FalseBB = User->getOperand(1);
6644 SDNode *NewBR =
6645 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00006646 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00006647 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00006648 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006649
Dale Johannesene4d209d2009-02-03 20:21:25 +00006650 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006651 Chain, Dest, CC, Cmp);
6652 X86::CondCode CCode =
6653 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6654 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006655 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006656 Cond = Cmp;
6657 addTest = false;
6658 }
6659 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006660 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006661 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6662 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6663 // It should be transformed during dag combiner except when the condition
6664 // is set by a arithmetics with overflow node.
6665 X86::CondCode CCode =
6666 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6667 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006668 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006669 Cond = Cond.getOperand(0).getOperand(1);
6670 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006671 }
Evan Cheng0488db92007-09-25 01:57:46 +00006672 }
6673
6674 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006675 // Look pass the truncate.
6676 if (Cond.getOpcode() == ISD::TRUNCATE)
6677 Cond = Cond.getOperand(0);
6678
6679 // We know the result of AND is compared against zero. Try to match
6680 // it to BT.
6681 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6682 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6683 if (NewSetCC.getNode()) {
6684 CC = NewSetCC.getOperand(0);
6685 Cond = NewSetCC.getOperand(1);
6686 addTest = false;
6687 }
6688 }
6689 }
6690
6691 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006692 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006693 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006694 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006695 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006696 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006697}
6698
Anton Korobeynikove060b532007-04-17 19:34:00 +00006699
6700// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6701// Calls to _alloca is needed to probe the stack when allocating more than 4k
6702// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6703// that the guard pages used by the OS virtual memory manager are allocated in
6704// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006705SDValue
6706X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006707 SelectionDAG &DAG) const {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006708 assert(Subtarget->isTargetCygMing() &&
6709 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006710 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006711
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006712 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006713 SDValue Chain = Op.getOperand(0);
6714 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006715 // FIXME: Ensure alignment here
6716
Dan Gohman475871a2008-07-27 21:46:04 +00006717 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006718
Owen Anderson825b72b2009-08-11 20:47:22 +00006719 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006720
Dale Johannesendd64c412009-02-04 00:33:20 +00006721 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006722 Flag = Chain.getValue(1);
6723
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006724 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006725
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006726 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
6727 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006728
Dale Johannesendd64c412009-02-04 00:33:20 +00006729 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006730
Dan Gohman475871a2008-07-27 21:46:04 +00006731 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006732 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006733}
6734
Dan Gohmand858e902010-04-17 15:26:15 +00006735SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00006736 MachineFunction &MF = DAG.getMachineFunction();
6737 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
6738
Dan Gohman69de1932008-02-06 22:27:42 +00006739 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006740 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006741
Evan Cheng25ab6902006-09-08 06:48:29 +00006742 if (!Subtarget->is64Bit()) {
6743 // vastart just stores the address of the VarArgsFrameIndex slot into the
6744 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00006745 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6746 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006747 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
6748 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006749 }
6750
6751 // __va_list_tag:
6752 // gp_offset (0 - 6 * 8)
6753 // fp_offset (48 - 48 + 8 * 16)
6754 // overflow_arg_area (point to parameters coming in memory).
6755 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006756 SmallVector<SDValue, 8> MemOps;
6757 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006758 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006759 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006760 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
6761 MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006762 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006763 MemOps.push_back(Store);
6764
6765 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006766 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006767 FIN, DAG.getIntPtrConstant(4));
6768 Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006769 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
6770 MVT::i32),
Dan Gohman01dcb182010-07-09 01:06:48 +00006771 FIN, SV, 4, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006772 MemOps.push_back(Store);
6773
6774 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006775 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006776 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00006777 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6778 getPointerTy());
Dan Gohman01dcb182010-07-09 01:06:48 +00006779 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 8,
David Greene67c9d422010-02-15 16:53:33 +00006780 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006781 MemOps.push_back(Store);
6782
6783 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006784 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006785 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00006786 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
6787 getPointerTy());
Dan Gohman01dcb182010-07-09 01:06:48 +00006788 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 16,
David Greene67c9d422010-02-15 16:53:33 +00006789 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006790 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006791 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006792 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006793}
6794
Dan Gohmand858e902010-04-17 15:26:15 +00006795SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman9018e832008-05-10 01:26:14 +00006796 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6797 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman9018e832008-05-10 01:26:14 +00006798
Chris Lattner75361b62010-04-07 22:58:41 +00006799 report_fatal_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006800 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006801}
6802
Dan Gohmand858e902010-04-17 15:26:15 +00006803SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00006804 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006805 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006806 SDValue Chain = Op.getOperand(0);
6807 SDValue DstPtr = Op.getOperand(1);
6808 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006809 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6810 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006811 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006812
Dale Johannesendd64c412009-02-04 00:33:20 +00006813 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00006814 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
6815 false, DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006816}
6817
Dan Gohman475871a2008-07-27 21:46:04 +00006818SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006819X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006820 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006821 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006822 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006823 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006824 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006825 case Intrinsic::x86_sse_comieq_ss:
6826 case Intrinsic::x86_sse_comilt_ss:
6827 case Intrinsic::x86_sse_comile_ss:
6828 case Intrinsic::x86_sse_comigt_ss:
6829 case Intrinsic::x86_sse_comige_ss:
6830 case Intrinsic::x86_sse_comineq_ss:
6831 case Intrinsic::x86_sse_ucomieq_ss:
6832 case Intrinsic::x86_sse_ucomilt_ss:
6833 case Intrinsic::x86_sse_ucomile_ss:
6834 case Intrinsic::x86_sse_ucomigt_ss:
6835 case Intrinsic::x86_sse_ucomige_ss:
6836 case Intrinsic::x86_sse_ucomineq_ss:
6837 case Intrinsic::x86_sse2_comieq_sd:
6838 case Intrinsic::x86_sse2_comilt_sd:
6839 case Intrinsic::x86_sse2_comile_sd:
6840 case Intrinsic::x86_sse2_comigt_sd:
6841 case Intrinsic::x86_sse2_comige_sd:
6842 case Intrinsic::x86_sse2_comineq_sd:
6843 case Intrinsic::x86_sse2_ucomieq_sd:
6844 case Intrinsic::x86_sse2_ucomilt_sd:
6845 case Intrinsic::x86_sse2_ucomile_sd:
6846 case Intrinsic::x86_sse2_ucomigt_sd:
6847 case Intrinsic::x86_sse2_ucomige_sd:
6848 case Intrinsic::x86_sse2_ucomineq_sd: {
6849 unsigned Opc = 0;
6850 ISD::CondCode CC = ISD::SETCC_INVALID;
6851 switch (IntNo) {
6852 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006853 case Intrinsic::x86_sse_comieq_ss:
6854 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006855 Opc = X86ISD::COMI;
6856 CC = ISD::SETEQ;
6857 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006858 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006859 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006860 Opc = X86ISD::COMI;
6861 CC = ISD::SETLT;
6862 break;
6863 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006864 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006865 Opc = X86ISD::COMI;
6866 CC = ISD::SETLE;
6867 break;
6868 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006869 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006870 Opc = X86ISD::COMI;
6871 CC = ISD::SETGT;
6872 break;
6873 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006874 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006875 Opc = X86ISD::COMI;
6876 CC = ISD::SETGE;
6877 break;
6878 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006879 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006880 Opc = X86ISD::COMI;
6881 CC = ISD::SETNE;
6882 break;
6883 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006884 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006885 Opc = X86ISD::UCOMI;
6886 CC = ISD::SETEQ;
6887 break;
6888 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006889 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006890 Opc = X86ISD::UCOMI;
6891 CC = ISD::SETLT;
6892 break;
6893 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006894 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006895 Opc = X86ISD::UCOMI;
6896 CC = ISD::SETLE;
6897 break;
6898 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006899 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006900 Opc = X86ISD::UCOMI;
6901 CC = ISD::SETGT;
6902 break;
6903 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006904 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006905 Opc = X86ISD::UCOMI;
6906 CC = ISD::SETGE;
6907 break;
6908 case Intrinsic::x86_sse_ucomineq_ss:
6909 case Intrinsic::x86_sse2_ucomineq_sd:
6910 Opc = X86ISD::UCOMI;
6911 CC = ISD::SETNE;
6912 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006913 }
Evan Cheng734503b2006-09-11 02:19:56 +00006914
Dan Gohman475871a2008-07-27 21:46:04 +00006915 SDValue LHS = Op.getOperand(1);
6916 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006917 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006918 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006919 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6920 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6921 DAG.getConstant(X86CC, MVT::i8), Cond);
6922 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006923 }
Eric Christopher71c67532009-07-29 00:28:05 +00006924 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006925 // an integer value, not just an instruction so lower it to the ptest
6926 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006927 case Intrinsic::x86_sse41_ptestz:
6928 case Intrinsic::x86_sse41_ptestc:
6929 case Intrinsic::x86_sse41_ptestnzc:{
6930 unsigned X86CC = 0;
6931 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006932 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006933 case Intrinsic::x86_sse41_ptestz:
6934 // ZF = 1
6935 X86CC = X86::COND_E;
6936 break;
6937 case Intrinsic::x86_sse41_ptestc:
6938 // CF = 1
6939 X86CC = X86::COND_B;
6940 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006941 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006942 // ZF and CF = 0
6943 X86CC = X86::COND_A;
6944 break;
6945 }
Eric Christopherfd179292009-08-27 18:07:15 +00006946
Eric Christopher71c67532009-07-29 00:28:05 +00006947 SDValue LHS = Op.getOperand(1);
6948 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006949 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6950 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6951 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6952 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006953 }
Evan Cheng5759f972008-05-04 09:15:50 +00006954
6955 // Fix vector shift instructions where the last operand is a non-immediate
6956 // i32 value.
6957 case Intrinsic::x86_sse2_pslli_w:
6958 case Intrinsic::x86_sse2_pslli_d:
6959 case Intrinsic::x86_sse2_pslli_q:
6960 case Intrinsic::x86_sse2_psrli_w:
6961 case Intrinsic::x86_sse2_psrli_d:
6962 case Intrinsic::x86_sse2_psrli_q:
6963 case Intrinsic::x86_sse2_psrai_w:
6964 case Intrinsic::x86_sse2_psrai_d:
6965 case Intrinsic::x86_mmx_pslli_w:
6966 case Intrinsic::x86_mmx_pslli_d:
6967 case Intrinsic::x86_mmx_pslli_q:
6968 case Intrinsic::x86_mmx_psrli_w:
6969 case Intrinsic::x86_mmx_psrli_d:
6970 case Intrinsic::x86_mmx_psrli_q:
6971 case Intrinsic::x86_mmx_psrai_w:
6972 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006973 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006974 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006975 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006976
6977 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006978 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006979 switch (IntNo) {
6980 case Intrinsic::x86_sse2_pslli_w:
6981 NewIntNo = Intrinsic::x86_sse2_psll_w;
6982 break;
6983 case Intrinsic::x86_sse2_pslli_d:
6984 NewIntNo = Intrinsic::x86_sse2_psll_d;
6985 break;
6986 case Intrinsic::x86_sse2_pslli_q:
6987 NewIntNo = Intrinsic::x86_sse2_psll_q;
6988 break;
6989 case Intrinsic::x86_sse2_psrli_w:
6990 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6991 break;
6992 case Intrinsic::x86_sse2_psrli_d:
6993 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6994 break;
6995 case Intrinsic::x86_sse2_psrli_q:
6996 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6997 break;
6998 case Intrinsic::x86_sse2_psrai_w:
6999 NewIntNo = Intrinsic::x86_sse2_psra_w;
7000 break;
7001 case Intrinsic::x86_sse2_psrai_d:
7002 NewIntNo = Intrinsic::x86_sse2_psra_d;
7003 break;
7004 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007005 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007006 switch (IntNo) {
7007 case Intrinsic::x86_mmx_pslli_w:
7008 NewIntNo = Intrinsic::x86_mmx_psll_w;
7009 break;
7010 case Intrinsic::x86_mmx_pslli_d:
7011 NewIntNo = Intrinsic::x86_mmx_psll_d;
7012 break;
7013 case Intrinsic::x86_mmx_pslli_q:
7014 NewIntNo = Intrinsic::x86_mmx_psll_q;
7015 break;
7016 case Intrinsic::x86_mmx_psrli_w:
7017 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7018 break;
7019 case Intrinsic::x86_mmx_psrli_d:
7020 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7021 break;
7022 case Intrinsic::x86_mmx_psrli_q:
7023 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7024 break;
7025 case Intrinsic::x86_mmx_psrai_w:
7026 NewIntNo = Intrinsic::x86_mmx_psra_w;
7027 break;
7028 case Intrinsic::x86_mmx_psrai_d:
7029 NewIntNo = Intrinsic::x86_mmx_psra_d;
7030 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007031 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007032 }
7033 break;
7034 }
7035 }
Mon P Wangefa42202009-09-03 19:56:25 +00007036
7037 // The vector shift intrinsics with scalars uses 32b shift amounts but
7038 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7039 // to be zero.
7040 SDValue ShOps[4];
7041 ShOps[0] = ShAmt;
7042 ShOps[1] = DAG.getConstant(0, MVT::i32);
7043 if (ShAmtVT == MVT::v4i32) {
7044 ShOps[2] = DAG.getUNDEF(MVT::i32);
7045 ShOps[3] = DAG.getUNDEF(MVT::i32);
7046 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7047 } else {
7048 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
7049 }
7050
Owen Andersone50ed302009-08-10 22:56:29 +00007051 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00007052 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007053 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007054 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007055 Op.getOperand(1), ShAmt);
7056 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007057 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007058}
Evan Cheng72261582005-12-20 06:22:03 +00007059
Dan Gohmand858e902010-04-17 15:26:15 +00007060SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
7061 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007062 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7063 MFI->setReturnAddressIsTaken(true);
7064
Bill Wendling64e87322009-01-16 19:25:27 +00007065 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007066 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007067
7068 if (Depth > 0) {
7069 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7070 SDValue Offset =
7071 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007072 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007073 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007074 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007075 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00007076 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007077 }
7078
7079 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007080 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007081 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00007082 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007083}
7084
Dan Gohmand858e902010-04-17 15:26:15 +00007085SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00007086 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7087 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00007088
Owen Andersone50ed302009-08-10 22:56:29 +00007089 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007090 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007091 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7092 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007093 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007094 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00007095 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7096 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007097 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007098}
7099
Dan Gohman475871a2008-07-27 21:46:04 +00007100SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007101 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007102 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007103}
7104
Dan Gohmand858e902010-04-17 15:26:15 +00007105SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007106 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007107 SDValue Chain = Op.getOperand(0);
7108 SDValue Offset = Op.getOperand(1);
7109 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007110 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007111
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007112 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7113 getPointerTy());
7114 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007115
Dale Johannesene4d209d2009-02-03 20:21:25 +00007116 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007117 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007118 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007119 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007120 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007121 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007122
Dale Johannesene4d209d2009-02-03 20:21:25 +00007123 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007124 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007125 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007126}
7127
Dan Gohman475871a2008-07-27 21:46:04 +00007128SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007129 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007130 SDValue Root = Op.getOperand(0);
7131 SDValue Trmp = Op.getOperand(1); // trampoline
7132 SDValue FPtr = Op.getOperand(2); // nested function
7133 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007134 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007135
Dan Gohman69de1932008-02-06 22:27:42 +00007136 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007137
7138 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007139 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007140
7141 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007142 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7143 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007144
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007145 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7146 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007147
7148 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7149
7150 // Load the pointer to the nested function into R11.
7151 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007152 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007153 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007154 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007155
Owen Anderson825b72b2009-08-11 20:47:22 +00007156 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7157 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007158 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7159 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007160
7161 // Load the 'nest' parameter value into R10.
7162 // R10 is specified in X86CallingConv.td
7163 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007164 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7165 DAG.getConstant(10, MVT::i64));
7166 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007167 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007168
Owen Anderson825b72b2009-08-11 20:47:22 +00007169 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7170 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007171 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7172 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007173
7174 // Jump to the nested function.
7175 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007176 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7177 DAG.getConstant(20, MVT::i64));
7178 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007179 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007180
7181 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007182 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7183 DAG.getConstant(22, MVT::i64));
7184 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007185 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007186
Dan Gohman475871a2008-07-27 21:46:04 +00007187 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007188 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007189 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007190 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007191 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007192 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007193 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007194 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007195
7196 switch (CC) {
7197 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007198 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007199 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007200 case CallingConv::X86_StdCall: {
7201 // Pass 'nest' parameter in ECX.
7202 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007203 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007204
7205 // Check that ECX wasn't needed by an 'inreg' parameter.
7206 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007207 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007208
Chris Lattner58d74912008-03-12 17:45:29 +00007209 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007210 unsigned InRegCount = 0;
7211 unsigned Idx = 1;
7212
7213 for (FunctionType::param_iterator I = FTy->param_begin(),
7214 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007215 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007216 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007217 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007218
7219 if (InRegCount > 2) {
Chris Lattner75361b62010-04-07 22:58:41 +00007220 report_fatal_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007221 }
7222 }
7223 break;
7224 }
7225 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00007226 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007227 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007228 // Pass 'nest' parameter in EAX.
7229 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007230 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007231 break;
7232 }
7233
Dan Gohman475871a2008-07-27 21:46:04 +00007234 SDValue OutChains[4];
7235 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007236
Owen Anderson825b72b2009-08-11 20:47:22 +00007237 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7238 DAG.getConstant(10, MVT::i32));
7239 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007240
Chris Lattnera62fe662010-02-05 19:20:30 +00007241 // This is storing the opcode for MOV32ri.
7242 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007243 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007244 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007245 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007246 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007247
Owen Anderson825b72b2009-08-11 20:47:22 +00007248 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7249 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007250 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7251 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007252
Chris Lattnera62fe662010-02-05 19:20:30 +00007253 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007254 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7255 DAG.getConstant(5, MVT::i32));
7256 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007257 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007258
Owen Anderson825b72b2009-08-11 20:47:22 +00007259 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7260 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007261 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7262 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007263
Dan Gohman475871a2008-07-27 21:46:04 +00007264 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007265 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007266 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007267 }
7268}
7269
Dan Gohmand858e902010-04-17 15:26:15 +00007270SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
7271 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007272 /*
7273 The rounding mode is in bits 11:10 of FPSR, and has the following
7274 settings:
7275 00 Round to nearest
7276 01 Round to -inf
7277 10 Round to +inf
7278 11 Round to 0
7279
7280 FLT_ROUNDS, on the other hand, expects the following:
7281 -1 Undefined
7282 0 Round to 0
7283 1 Round to nearest
7284 2 Round to +inf
7285 3 Round to -inf
7286
7287 To perform the conversion, we do:
7288 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7289 */
7290
7291 MachineFunction &MF = DAG.getMachineFunction();
7292 const TargetMachine &TM = MF.getTarget();
7293 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7294 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007295 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007296 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007297
7298 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007299 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007300 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007301
Owen Anderson825b72b2009-08-11 20:47:22 +00007302 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007303 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007304
7305 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007306 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7307 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007308
7309 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007310 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007311 DAG.getNode(ISD::SRL, dl, MVT::i16,
7312 DAG.getNode(ISD::AND, dl, MVT::i16,
7313 CWD, DAG.getConstant(0x800, MVT::i16)),
7314 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007315 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007316 DAG.getNode(ISD::SRL, dl, MVT::i16,
7317 DAG.getNode(ISD::AND, dl, MVT::i16,
7318 CWD, DAG.getConstant(0x400, MVT::i16)),
7319 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007320
Dan Gohman475871a2008-07-27 21:46:04 +00007321 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007322 DAG.getNode(ISD::AND, dl, MVT::i16,
7323 DAG.getNode(ISD::ADD, dl, MVT::i16,
7324 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7325 DAG.getConstant(1, MVT::i16)),
7326 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007327
7328
Duncan Sands83ec4b62008-06-06 12:08:01 +00007329 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007330 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007331}
7332
Dan Gohmand858e902010-04-17 15:26:15 +00007333SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007334 EVT VT = Op.getValueType();
7335 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007336 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007337 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007338
7339 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007340 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007341 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007342 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007343 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007344 }
Evan Cheng18efe262007-12-14 02:13:44 +00007345
Evan Cheng152804e2007-12-14 08:30:15 +00007346 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007347 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007348 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007349
7350 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007351 SDValue Ops[] = {
7352 Op,
7353 DAG.getConstant(NumBits+NumBits-1, OpVT),
7354 DAG.getConstant(X86::COND_E, MVT::i8),
7355 Op.getValue(1)
7356 };
7357 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007358
7359 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007360 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007361
Owen Anderson825b72b2009-08-11 20:47:22 +00007362 if (VT == MVT::i8)
7363 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007364 return Op;
7365}
7366
Dan Gohmand858e902010-04-17 15:26:15 +00007367SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007368 EVT VT = Op.getValueType();
7369 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007370 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007371 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007372
7373 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007374 if (VT == MVT::i8) {
7375 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007376 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007377 }
Evan Cheng152804e2007-12-14 08:30:15 +00007378
7379 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007380 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007381 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007382
7383 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007384 SDValue Ops[] = {
7385 Op,
7386 DAG.getConstant(NumBits, OpVT),
7387 DAG.getConstant(X86::COND_E, MVT::i8),
7388 Op.getValue(1)
7389 };
7390 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007391
Owen Anderson825b72b2009-08-11 20:47:22 +00007392 if (VT == MVT::i8)
7393 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007394 return Op;
7395}
7396
Dan Gohmand858e902010-04-17 15:26:15 +00007397SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007398 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007399 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007400 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007401
Mon P Wangaf9b9522008-12-18 21:42:19 +00007402 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7403 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7404 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7405 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7406 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7407 //
7408 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7409 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7410 // return AloBlo + AloBhi + AhiBlo;
7411
7412 SDValue A = Op.getOperand(0);
7413 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007414
Dale Johannesene4d209d2009-02-03 20:21:25 +00007415 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007416 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7417 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007418 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007419 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7420 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007421 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007422 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007423 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007424 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007425 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007426 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007427 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007428 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007429 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007430 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007431 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7432 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007433 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007434 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7435 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007436 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7437 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007438 return Res;
7439}
7440
7441
Dan Gohmand858e902010-04-17 15:26:15 +00007442SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00007443 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7444 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007445 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7446 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007447 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007448 SDValue LHS = N->getOperand(0);
7449 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007450 unsigned BaseOp = 0;
7451 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007452 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007453
7454 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007455 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007456 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007457 // A subtract of one will be selected as a INC. Note that INC doesn't
7458 // set CF, so we can't do this for UADDO.
7459 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7460 if (C->getAPIntValue() == 1) {
7461 BaseOp = X86ISD::INC;
7462 Cond = X86::COND_O;
7463 break;
7464 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007465 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007466 Cond = X86::COND_O;
7467 break;
7468 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007469 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007470 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007471 break;
7472 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007473 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7474 // set CF, so we can't do this for USUBO.
7475 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7476 if (C->getAPIntValue() == 1) {
7477 BaseOp = X86ISD::DEC;
7478 Cond = X86::COND_O;
7479 break;
7480 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007481 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007482 Cond = X86::COND_O;
7483 break;
7484 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007485 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007486 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007487 break;
7488 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007489 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007490 Cond = X86::COND_O;
7491 break;
7492 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007493 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007494 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007495 break;
7496 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007497
Bill Wendling61edeb52008-12-02 01:06:39 +00007498 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007499 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007500 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007501
Bill Wendling61edeb52008-12-02 01:06:39 +00007502 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007503 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007504 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007505
Bill Wendling61edeb52008-12-02 01:06:39 +00007506 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7507 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007508}
7509
Dan Gohmand858e902010-04-17 15:26:15 +00007510SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007511 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007512 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007513 unsigned Reg = 0;
7514 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007515 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007516 default:
7517 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007518 case MVT::i8: Reg = X86::AL; size = 1; break;
7519 case MVT::i16: Reg = X86::AX; size = 2; break;
7520 case MVT::i32: Reg = X86::EAX; size = 4; break;
7521 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007522 assert(Subtarget->is64Bit() && "Node not type legal!");
7523 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007524 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007525 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007526 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007527 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007528 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007529 Op.getOperand(1),
7530 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007531 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007532 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007533 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007534 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007535 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007536 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007537 return cpOut;
7538}
7539
Duncan Sands1607f052008-12-01 11:39:25 +00007540SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007541 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00007542 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007543 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007544 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007545 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007546 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007547 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7548 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007549 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007550 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7551 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007552 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007553 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007554 rdx.getValue(1)
7555 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007556 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007557}
7558
Dale Johannesen7d07b482010-05-21 00:52:33 +00007559SDValue X86TargetLowering::LowerBIT_CONVERT(SDValue Op,
7560 SelectionDAG &DAG) const {
7561 EVT SrcVT = Op.getOperand(0).getValueType();
7562 EVT DstVT = Op.getValueType();
7563 assert((Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
7564 Subtarget->hasMMX() && !DisableMMX) &&
7565 "Unexpected custom BIT_CONVERT");
7566 assert((DstVT == MVT::i64 ||
7567 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
7568 "Unexpected custom BIT_CONVERT");
7569 // i64 <=> MMX conversions are Legal.
7570 if (SrcVT==MVT::i64 && DstVT.isVector())
7571 return Op;
7572 if (DstVT==MVT::i64 && SrcVT.isVector())
7573 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00007574 // MMX <=> MMX conversions are Legal.
7575 if (SrcVT.isVector() && DstVT.isVector())
7576 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00007577 // All other conversions need to be expanded.
7578 return SDValue();
7579}
Dan Gohmand858e902010-04-17 15:26:15 +00007580SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007581 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007582 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007583 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007584 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007585 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007586 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007587 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007588 Node->getOperand(0),
7589 Node->getOperand(1), negOp,
7590 cast<AtomicSDNode>(Node)->getSrcValue(),
7591 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007592}
7593
Evan Cheng0db9fe62006-04-25 20:13:52 +00007594/// LowerOperation - Provide custom lowering hooks for some operations.
7595///
Dan Gohmand858e902010-04-17 15:26:15 +00007596SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007597 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007598 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007599 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7600 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007601 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007602 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007603 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7604 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7605 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7606 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7607 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7608 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007609 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007610 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007611 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007612 case ISD::SHL_PARTS:
7613 case ISD::SRA_PARTS:
7614 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7615 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007616 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007617 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007618 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007619 case ISD::FABS: return LowerFABS(Op, DAG);
7620 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007621 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007622 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007623 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007624 case ISD::SELECT: return LowerSELECT(Op, DAG);
7625 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007626 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007627 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007628 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007629 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007630 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007631 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7632 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007633 case ISD::FRAME_TO_ARGS_OFFSET:
7634 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007635 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007636 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007637 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007638 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007639 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7640 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007641 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007642 case ISD::SADDO:
7643 case ISD::UADDO:
7644 case ISD::SSUBO:
7645 case ISD::USUBO:
7646 case ISD::SMULO:
7647 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007648 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Dale Johannesen7d07b482010-05-21 00:52:33 +00007649 case ISD::BIT_CONVERT: return LowerBIT_CONVERT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007650 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007651}
7652
Duncan Sands1607f052008-12-01 11:39:25 +00007653void X86TargetLowering::
7654ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007655 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007656 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007657 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007658 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007659
7660 SDValue Chain = Node->getOperand(0);
7661 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007662 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007663 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007664 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007665 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007666 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007667 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007668 SDValue Result =
7669 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7670 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007671 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007672 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007673 Results.push_back(Result.getValue(2));
7674}
7675
Duncan Sands126d9072008-07-04 11:47:58 +00007676/// ReplaceNodeResults - Replace a node with an illegal result type
7677/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007678void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7679 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007680 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007681 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007682 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007683 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007684 assert(false && "Do not know how to custom type legalize this operation!");
7685 return;
7686 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007687 std::pair<SDValue,SDValue> Vals =
7688 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007689 SDValue FIST = Vals.first, StackSlot = Vals.second;
7690 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007691 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007692 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00007693 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
7694 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007695 }
7696 return;
7697 }
7698 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007699 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007700 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007701 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007702 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007703 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007704 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007705 eax.getValue(2));
7706 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7707 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007708 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007709 Results.push_back(edx.getValue(1));
7710 return;
7711 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007712 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007713 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007714 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007715 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007716 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7717 DAG.getConstant(0, MVT::i32));
7718 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7719 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007720 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7721 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007722 cpInL.getValue(1));
7723 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007724 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7725 DAG.getConstant(0, MVT::i32));
7726 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7727 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007728 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007729 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007730 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007731 swapInL.getValue(1));
7732 SDValue Ops[] = { swapInH.getValue(0),
7733 N->getOperand(1),
7734 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007735 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007736 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007737 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007738 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007739 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007740 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007741 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007742 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007743 Results.push_back(cpOutH.getValue(1));
7744 return;
7745 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007746 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007747 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7748 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007749 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007750 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7751 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007752 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007753 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7754 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007755 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007756 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7757 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007758 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007759 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7760 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007761 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007762 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7763 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007764 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007765 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7766 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007767 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007768}
7769
Evan Cheng72261582005-12-20 06:22:03 +00007770const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7771 switch (Opcode) {
7772 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007773 case X86ISD::BSF: return "X86ISD::BSF";
7774 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007775 case X86ISD::SHLD: return "X86ISD::SHLD";
7776 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007777 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007778 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007779 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007780 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007781 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007782 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007783 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7784 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7785 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007786 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007787 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007788 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007789 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007790 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007791 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007792 case X86ISD::COMI: return "X86ISD::COMI";
7793 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007794 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007795 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007796 case X86ISD::CMOV: return "X86ISD::CMOV";
7797 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007798 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007799 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7800 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007801 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007802 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007803 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007804 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007805 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007806 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7807 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007808 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007809 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007810 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007811 case X86ISD::FMAX: return "X86ISD::FMAX";
7812 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007813 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7814 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007815 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +00007816 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Rafael Espindola094fad32009-04-08 21:14:34 +00007817 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007818 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007819 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007820 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007821 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7822 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007823 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7824 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7825 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7826 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7827 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7828 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007829 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7830 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007831 case X86ISD::VSHL: return "X86ISD::VSHL";
7832 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007833 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7834 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7835 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7836 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7837 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7838 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7839 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7840 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7841 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7842 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007843 case X86ISD::ADD: return "X86ISD::ADD";
7844 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007845 case X86ISD::SMUL: return "X86ISD::SMUL";
7846 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007847 case X86ISD::INC: return "X86ISD::INC";
7848 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007849 case X86ISD::OR: return "X86ISD::OR";
7850 case X86ISD::XOR: return "X86ISD::XOR";
7851 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007852 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007853 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007854 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007855 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00007856 }
7857}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007858
Chris Lattnerc9addb72007-03-30 23:15:24 +00007859// isLegalAddressingMode - Return true if the addressing mode represented
7860// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007861bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007862 const Type *Ty) const {
7863 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007864 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007865
Chris Lattnerc9addb72007-03-30 23:15:24 +00007866 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007867 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007868 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007869
Chris Lattnerc9addb72007-03-30 23:15:24 +00007870 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007871 unsigned GVFlags =
7872 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007873
Chris Lattnerdfed4132009-07-10 07:38:24 +00007874 // If a reference to this global requires an extra load, we can't fold it.
7875 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007876 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007877
Chris Lattnerdfed4132009-07-10 07:38:24 +00007878 // If BaseGV requires a register for the PIC base, we cannot also have a
7879 // BaseReg specified.
7880 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007881 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007882
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007883 // If lower 4G is not available, then we must use rip-relative addressing.
7884 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7885 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007886 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007887
Chris Lattnerc9addb72007-03-30 23:15:24 +00007888 switch (AM.Scale) {
7889 case 0:
7890 case 1:
7891 case 2:
7892 case 4:
7893 case 8:
7894 // These scales always work.
7895 break;
7896 case 3:
7897 case 5:
7898 case 9:
7899 // These scales are formed with basereg+scalereg. Only accept if there is
7900 // no basereg yet.
7901 if (AM.HasBaseReg)
7902 return false;
7903 break;
7904 default: // Other stuff never works.
7905 return false;
7906 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007907
Chris Lattnerc9addb72007-03-30 23:15:24 +00007908 return true;
7909}
7910
7911
Evan Cheng2bd122c2007-10-26 01:56:11 +00007912bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007913 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00007914 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007915 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7916 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007917 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007918 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007919 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007920}
7921
Owen Andersone50ed302009-08-10 22:56:29 +00007922bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007923 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007924 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007925 unsigned NumBits1 = VT1.getSizeInBits();
7926 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007927 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007928 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007929 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007930}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007931
Dan Gohman97121ba2009-04-08 00:15:30 +00007932bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007933 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007934 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007935}
7936
Owen Andersone50ed302009-08-10 22:56:29 +00007937bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007938 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007939 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007940}
7941
Owen Andersone50ed302009-08-10 22:56:29 +00007942bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007943 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007944 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007945}
7946
Evan Cheng60c07e12006-07-05 22:17:51 +00007947/// isShuffleMaskLegal - Targets can use this to indicate that they only
7948/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7949/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7950/// are assumed to be legal.
7951bool
Eric Christopherfd179292009-08-27 18:07:15 +00007952X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007953 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00007954 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007955 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00007956 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00007957
Nate Begemana09008b2009-10-19 02:17:23 +00007958 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007959 return (VT.getVectorNumElements() == 2 ||
7960 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7961 isMOVLMask(M, VT) ||
7962 isSHUFPMask(M, VT) ||
7963 isPSHUFDMask(M, VT) ||
7964 isPSHUFHWMask(M, VT) ||
7965 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007966 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007967 isUNPCKLMask(M, VT) ||
7968 isUNPCKHMask(M, VT) ||
7969 isUNPCKL_v_undef_Mask(M, VT) ||
7970 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007971}
7972
Dan Gohman7d8143f2008-04-09 20:09:42 +00007973bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007974X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007975 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007976 unsigned NumElts = VT.getVectorNumElements();
7977 // FIXME: This collection of masks seems suspect.
7978 if (NumElts == 2)
7979 return true;
7980 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7981 return (isMOVLMask(Mask, VT) ||
7982 isCommutedMOVLMask(Mask, VT, true) ||
7983 isSHUFPMask(Mask, VT) ||
7984 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007985 }
7986 return false;
7987}
7988
7989//===----------------------------------------------------------------------===//
7990// X86 Scheduler Hooks
7991//===----------------------------------------------------------------------===//
7992
Mon P Wang63307c32008-05-05 19:05:59 +00007993// private utility function
7994MachineBasicBlock *
7995X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7996 MachineBasicBlock *MBB,
7997 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007998 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007999 unsigned LoadOpc,
8000 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008001 unsigned notOpc,
8002 unsigned EAXreg,
8003 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008004 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008005 // For the atomic bitwise operator, we generate
8006 // thisMBB:
8007 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008008 // ld t1 = [bitinstr.addr]
8009 // op t2 = t1, [bitinstr.val]
8010 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008011 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8012 // bz newMBB
8013 // fallthrough -->nextMBB
8014 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8015 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008016 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008017 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008018
Mon P Wang63307c32008-05-05 19:05:59 +00008019 /// First build the CFG
8020 MachineFunction *F = MBB->getParent();
8021 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008022 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8023 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8024 F->insert(MBBIter, newMBB);
8025 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008026
Dan Gohman14152b42010-07-06 20:24:04 +00008027 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8028 nextMBB->splice(nextMBB->begin(), thisMBB,
8029 llvm::next(MachineBasicBlock::iterator(bInstr)),
8030 thisMBB->end());
8031 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008032
Mon P Wang63307c32008-05-05 19:05:59 +00008033 // Update thisMBB to fall through to newMBB
8034 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008035
Mon P Wang63307c32008-05-05 19:05:59 +00008036 // newMBB jumps to itself and fall through to nextMBB
8037 newMBB->addSuccessor(nextMBB);
8038 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008039
Mon P Wang63307c32008-05-05 19:05:59 +00008040 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008041 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008042 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00008043 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008044 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008045 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008046 int numArgs = bInstr->getNumOperands() - 1;
8047 for (int i=0; i < numArgs; ++i)
8048 argOpers[i] = &bInstr->getOperand(i+1);
8049
8050 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008051 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008052 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008053
Dale Johannesen140be2d2008-08-19 18:47:28 +00008054 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008055 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008056 for (int i=0; i <= lastAddrIndx; ++i)
8057 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008058
Dale Johannesen140be2d2008-08-19 18:47:28 +00008059 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008060 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008061 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008062 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008063 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008064 tt = t1;
8065
Dale Johannesen140be2d2008-08-19 18:47:28 +00008066 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00008067 assert((argOpers[valArgIndx]->isReg() ||
8068 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008069 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00008070 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008071 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008072 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008073 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008074 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00008075 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008076
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008077 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00008078 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008079
Dale Johannesene4d209d2009-02-03 20:21:25 +00008080 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00008081 for (int i=0; i <= lastAddrIndx; ++i)
8082 (*MIB).addOperand(*argOpers[i]);
8083 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00008084 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008085 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8086 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00008087
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008088 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00008089 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008090
Mon P Wang63307c32008-05-05 19:05:59 +00008091 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008092 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008093
Dan Gohman14152b42010-07-06 20:24:04 +00008094 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008095 return nextMBB;
8096}
8097
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00008098// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00008099MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008100X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
8101 MachineBasicBlock *MBB,
8102 unsigned regOpcL,
8103 unsigned regOpcH,
8104 unsigned immOpcL,
8105 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008106 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008107 // For the atomic bitwise operator, we generate
8108 // thisMBB (instructions are in pairs, except cmpxchg8b)
8109 // ld t1,t2 = [bitinstr.addr]
8110 // newMBB:
8111 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
8112 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00008113 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008114 // mov ECX, EBX <- t5, t6
8115 // mov EAX, EDX <- t1, t2
8116 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8117 // mov t3, t4 <- EAX, EDX
8118 // bz newMBB
8119 // result in out1, out2
8120 // fallthrough -->nextMBB
8121
8122 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8123 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008124 const unsigned NotOpc = X86::NOT32r;
8125 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8126 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8127 MachineFunction::iterator MBBIter = MBB;
8128 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008129
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008130 /// First build the CFG
8131 MachineFunction *F = MBB->getParent();
8132 MachineBasicBlock *thisMBB = MBB;
8133 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8134 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8135 F->insert(MBBIter, newMBB);
8136 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008137
Dan Gohman14152b42010-07-06 20:24:04 +00008138 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8139 nextMBB->splice(nextMBB->begin(), thisMBB,
8140 llvm::next(MachineBasicBlock::iterator(bInstr)),
8141 thisMBB->end());
8142 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008143
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008144 // Update thisMBB to fall through to newMBB
8145 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008146
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008147 // newMBB jumps to itself and fall through to nextMBB
8148 newMBB->addSuccessor(nextMBB);
8149 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008150
Dale Johannesene4d209d2009-02-03 20:21:25 +00008151 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008152 // Insert instructions into newMBB based on incoming instruction
8153 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008154 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008155 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008156 MachineOperand& dest1Oper = bInstr->getOperand(0);
8157 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008158 MachineOperand* argOpers[2 + X86::AddrNumOperands];
8159 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008160 argOpers[i] = &bInstr->getOperand(i+2);
8161
Dan Gohman71ea4e52010-05-14 21:01:44 +00008162 // We use some of the operands multiple times, so conservatively just
8163 // clear any kill flags that might be present.
8164 if (argOpers[i]->isReg() && argOpers[i]->isUse())
8165 argOpers[i]->setIsKill(false);
8166 }
8167
Evan Chengad5b52f2010-01-08 19:14:57 +00008168 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008169 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008170
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008171 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008172 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008173 for (int i=0; i <= lastAddrIndx; ++i)
8174 (*MIB).addOperand(*argOpers[i]);
8175 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008176 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008177 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008178 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008179 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008180 MachineOperand newOp3 = *(argOpers[3]);
8181 if (newOp3.isImm())
8182 newOp3.setImm(newOp3.getImm()+4);
8183 else
8184 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008185 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008186 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008187
8188 // t3/4 are defined later, at the bottom of the loop
8189 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8190 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008191 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008192 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008193 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008194 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8195
Evan Cheng306b4ca2010-01-08 23:41:50 +00008196 // The subsequent operations should be using the destination registers of
8197 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008198 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008199 t1 = F->getRegInfo().createVirtualRegister(RC);
8200 t2 = F->getRegInfo().createVirtualRegister(RC);
8201 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8202 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008203 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008204 t1 = dest1Oper.getReg();
8205 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008206 }
8207
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008208 int valArgIndx = lastAddrIndx + 1;
8209 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008210 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008211 "invalid operand");
8212 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8213 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008214 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008215 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008216 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008217 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008218 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008219 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008220 (*MIB).addOperand(*argOpers[valArgIndx]);
8221 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008222 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008223 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008224 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008225 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008226 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008227 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008228 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008229 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008230 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008231 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008232
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008233 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008234 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008235 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008236 MIB.addReg(t2);
8237
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008238 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008239 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008240 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008241 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008242
Dale Johannesene4d209d2009-02-03 20:21:25 +00008243 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008244 for (int i=0; i <= lastAddrIndx; ++i)
8245 (*MIB).addOperand(*argOpers[i]);
8246
8247 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008248 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8249 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008250
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008251 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008252 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008253 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008254 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008255
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008256 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008257 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008258
Dan Gohman14152b42010-07-06 20:24:04 +00008259 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008260 return nextMBB;
8261}
8262
8263// private utility function
8264MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008265X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8266 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008267 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008268 // For the atomic min/max operator, we generate
8269 // thisMBB:
8270 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008271 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008272 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008273 // cmp t1, t2
8274 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008275 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008276 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8277 // bz newMBB
8278 // fallthrough -->nextMBB
8279 //
8280 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8281 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008282 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008283 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008284
Mon P Wang63307c32008-05-05 19:05:59 +00008285 /// First build the CFG
8286 MachineFunction *F = MBB->getParent();
8287 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008288 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8289 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8290 F->insert(MBBIter, newMBB);
8291 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008292
Dan Gohman14152b42010-07-06 20:24:04 +00008293 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8294 nextMBB->splice(nextMBB->begin(), thisMBB,
8295 llvm::next(MachineBasicBlock::iterator(mInstr)),
8296 thisMBB->end());
8297 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008298
Mon P Wang63307c32008-05-05 19:05:59 +00008299 // Update thisMBB to fall through to newMBB
8300 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008301
Mon P Wang63307c32008-05-05 19:05:59 +00008302 // newMBB jumps to newMBB and fall through to nextMBB
8303 newMBB->addSuccessor(nextMBB);
8304 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008305
Dale Johannesene4d209d2009-02-03 20:21:25 +00008306 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008307 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008308 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008309 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008310 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008311 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008312 int numArgs = mInstr->getNumOperands() - 1;
8313 for (int i=0; i < numArgs; ++i)
8314 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008315
Mon P Wang63307c32008-05-05 19:05:59 +00008316 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008317 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008318 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008319
Mon P Wangab3e7472008-05-05 22:56:23 +00008320 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008321 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008322 for (int i=0; i <= lastAddrIndx; ++i)
8323 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008324
Mon P Wang63307c32008-05-05 19:05:59 +00008325 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008326 assert((argOpers[valArgIndx]->isReg() ||
8327 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008328 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008329
8330 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008331 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008332 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008333 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008334 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008335 (*MIB).addOperand(*argOpers[valArgIndx]);
8336
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008337 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008338 MIB.addReg(t1);
8339
Dale Johannesene4d209d2009-02-03 20:21:25 +00008340 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008341 MIB.addReg(t1);
8342 MIB.addReg(t2);
8343
8344 // Generate movc
8345 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008346 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008347 MIB.addReg(t2);
8348 MIB.addReg(t1);
8349
8350 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008351 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008352 for (int i=0; i <= lastAddrIndx; ++i)
8353 (*MIB).addOperand(*argOpers[i]);
8354 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008355 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008356 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8357 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008358
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008359 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008360 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008361
Mon P Wang63307c32008-05-05 19:05:59 +00008362 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008363 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008364
Dan Gohman14152b42010-07-06 20:24:04 +00008365 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008366 return nextMBB;
8367}
8368
Eric Christopherf83a5de2009-08-27 18:08:16 +00008369// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8370// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008371MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008372X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008373 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008374
Eric Christopherb120ab42009-08-18 22:50:32 +00008375 DebugLoc dl = MI->getDebugLoc();
8376 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8377
8378 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008379 if (memArg)
8380 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8381 else
8382 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008383
8384 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8385
8386 for (unsigned i = 0; i < numArgs; ++i) {
8387 MachineOperand &Op = MI->getOperand(i+1);
8388
8389 if (!(Op.isReg() && Op.isImplicit()))
8390 MIB.addOperand(Op);
8391 }
8392
8393 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8394 .addReg(X86::XMM0);
8395
Dan Gohman14152b42010-07-06 20:24:04 +00008396 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +00008397
8398 return BB;
8399}
8400
8401MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008402X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8403 MachineInstr *MI,
8404 MachineBasicBlock *MBB) const {
8405 // Emit code to save XMM registers to the stack. The ABI says that the
8406 // number of registers to save is given in %al, so it's theoretically
8407 // possible to do an indirect jump trick to avoid saving all of them,
8408 // however this code takes a simpler approach and just executes all
8409 // of the stores if %al is non-zero. It's less code, and it's probably
8410 // easier on the hardware branch predictor, and stores aren't all that
8411 // expensive anyway.
8412
8413 // Create the new basic blocks. One block contains all the XMM stores,
8414 // and one block is the final destination regardless of whether any
8415 // stores were performed.
8416 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8417 MachineFunction *F = MBB->getParent();
8418 MachineFunction::iterator MBBIter = MBB;
8419 ++MBBIter;
8420 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8421 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8422 F->insert(MBBIter, XMMSaveMBB);
8423 F->insert(MBBIter, EndMBB);
8424
Dan Gohman14152b42010-07-06 20:24:04 +00008425 // Transfer the remainder of MBB and its successor edges to EndMBB.
8426 EndMBB->splice(EndMBB->begin(), MBB,
8427 llvm::next(MachineBasicBlock::iterator(MI)),
8428 MBB->end());
8429 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
8430
Dan Gohmand6708ea2009-08-15 01:38:56 +00008431 // The original block will now fall through to the XMM save block.
8432 MBB->addSuccessor(XMMSaveMBB);
8433 // The XMMSaveMBB will fall through to the end block.
8434 XMMSaveMBB->addSuccessor(EndMBB);
8435
8436 // Now add the instructions.
8437 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8438 DebugLoc DL = MI->getDebugLoc();
8439
8440 unsigned CountReg = MI->getOperand(0).getReg();
8441 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8442 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8443
8444 if (!Subtarget->isTargetWin64()) {
8445 // If %al is 0, branch around the XMM save block.
8446 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008447 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008448 MBB->addSuccessor(EndMBB);
8449 }
8450
8451 // In the XMM save block, save all the XMM argument registers.
8452 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8453 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008454 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008455 F->getMachineMemOperand(
8456 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8457 MachineMemOperand::MOStore, Offset,
8458 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008459 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8460 .addFrameIndex(RegSaveFrameIndex)
8461 .addImm(/*Scale=*/1)
8462 .addReg(/*IndexReg=*/0)
8463 .addImm(/*Disp=*/Offset)
8464 .addReg(/*Segment=*/0)
8465 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008466 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008467 }
8468
Dan Gohman14152b42010-07-06 20:24:04 +00008469 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008470
8471 return EndMBB;
8472}
Mon P Wang63307c32008-05-05 19:05:59 +00008473
Evan Cheng60c07e12006-07-05 22:17:51 +00008474MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008475X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008476 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +00008477 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8478 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008479
Chris Lattner52600972009-09-02 05:57:00 +00008480 // To "insert" a SELECT_CC instruction, we actually have to insert the
8481 // diamond control-flow pattern. The incoming instruction knows the
8482 // destination vreg to set, the condition code register to branch on, the
8483 // true/false values to select between, and a branch opcode to use.
8484 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8485 MachineFunction::iterator It = BB;
8486 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008487
Chris Lattner52600972009-09-02 05:57:00 +00008488 // thisMBB:
8489 // ...
8490 // TrueVal = ...
8491 // cmpTY ccX, r1, r2
8492 // bCC copy1MBB
8493 // fallthrough --> copy0MBB
8494 MachineBasicBlock *thisMBB = BB;
8495 MachineFunction *F = BB->getParent();
8496 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8497 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +00008498 F->insert(It, copy0MBB);
8499 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +00008500
Bill Wendling730c07e2010-06-25 20:48:10 +00008501 // If the EFLAGS register isn't dead in the terminator, then claim that it's
8502 // live into the sink and copy blocks.
8503 const MachineFunction *MF = BB->getParent();
8504 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
8505 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +00008506
Dan Gohman14152b42010-07-06 20:24:04 +00008507 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
8508 const MachineOperand &MO = MI->getOperand(I);
8509 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +00008510 unsigned Reg = MO.getReg();
8511 if (Reg != X86::EFLAGS) continue;
8512 copy0MBB->addLiveIn(Reg);
8513 sinkMBB->addLiveIn(Reg);
8514 }
8515
Dan Gohman14152b42010-07-06 20:24:04 +00008516 // Transfer the remainder of BB and its successor edges to sinkMBB.
8517 sinkMBB->splice(sinkMBB->begin(), BB,
8518 llvm::next(MachineBasicBlock::iterator(MI)),
8519 BB->end());
8520 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
8521
8522 // Add the true and fallthrough blocks as its successors.
8523 BB->addSuccessor(copy0MBB);
8524 BB->addSuccessor(sinkMBB);
8525
8526 // Create the conditional branch instruction.
8527 unsigned Opc =
8528 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8529 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8530
Chris Lattner52600972009-09-02 05:57:00 +00008531 // copy0MBB:
8532 // %FalseValue = ...
8533 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +00008534 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008535
Chris Lattner52600972009-09-02 05:57:00 +00008536 // sinkMBB:
8537 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8538 // ...
Dan Gohman14152b42010-07-06 20:24:04 +00008539 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
8540 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +00008541 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8542 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8543
Dan Gohman14152b42010-07-06 20:24:04 +00008544 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +00008545 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +00008546}
8547
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008548MachineBasicBlock *
8549X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008550 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008551 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8552 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008553
8554 // The lowering is pretty easy: we're just emitting the call to _alloca. The
8555 // non-trivial part is impdef of ESP.
8556 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
8557 // mingw-w64.
8558
Dan Gohman14152b42010-07-06 20:24:04 +00008559 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008560 .addExternalSymbol("_alloca")
8561 .addReg(X86::EAX, RegState::Implicit)
8562 .addReg(X86::ESP, RegState::Implicit)
8563 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
8564 .addReg(X86::ESP, RegState::Define | RegState::Implicit);
8565
Dan Gohman14152b42010-07-06 20:24:04 +00008566 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008567 return BB;
8568}
Chris Lattner52600972009-09-02 05:57:00 +00008569
8570MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +00008571X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
8572 MachineBasicBlock *BB) const {
8573 // This is pretty easy. We're taking the value that we received from
8574 // our load from the relocation, sticking it in either RDI (x86-64)
8575 // or EAX and doing an indirect call. The return value will then
8576 // be in the normal return register.
Eric Christopher54415362010-06-08 22:04:25 +00008577 const X86InstrInfo *TII
8578 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +00008579 DebugLoc DL = MI->getDebugLoc();
8580 MachineFunction *F = BB->getParent();
8581
Eric Christopher54415362010-06-08 22:04:25 +00008582 assert(MI->getOperand(3).isGlobal() && "This should be a global");
8583
Eric Christopher30ef0e52010-06-03 04:07:48 +00008584 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +00008585 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
8586 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +00008587 .addReg(X86::RIP)
8588 .addImm(0).addReg(0)
8589 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8590 MI->getOperand(3).getTargetFlags())
8591 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00008592 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +00008593 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +00008594 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +00008595 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
8596 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +00008597 .addReg(0)
8598 .addImm(0).addReg(0)
8599 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8600 MI->getOperand(3).getTargetFlags())
8601 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00008602 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00008603 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008604 } else {
Dan Gohman14152b42010-07-06 20:24:04 +00008605 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
8606 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +00008607 .addReg(TII->getGlobalBaseReg(F))
8608 .addImm(0).addReg(0)
8609 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8610 MI->getOperand(3).getTargetFlags())
8611 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00008612 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00008613 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008614 }
8615
Dan Gohman14152b42010-07-06 20:24:04 +00008616 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +00008617 return BB;
8618}
8619
8620MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008621X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008622 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008623 switch (MI->getOpcode()) {
8624 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008625 case X86::MINGW_ALLOCA:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008626 return EmitLoweredMingwAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008627 case X86::TLSCall_32:
8628 case X86::TLSCall_64:
8629 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008630 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008631 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008632 case X86::CMOV_FR32:
8633 case X86::CMOV_FR64:
8634 case X86::CMOV_V4F32:
8635 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008636 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00008637 case X86::CMOV_GR16:
8638 case X86::CMOV_GR32:
8639 case X86::CMOV_RFP32:
8640 case X86::CMOV_RFP64:
8641 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008642 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008643
Dale Johannesen849f2142007-07-03 00:53:03 +00008644 case X86::FP32_TO_INT16_IN_MEM:
8645 case X86::FP32_TO_INT32_IN_MEM:
8646 case X86::FP32_TO_INT64_IN_MEM:
8647 case X86::FP64_TO_INT16_IN_MEM:
8648 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008649 case X86::FP64_TO_INT64_IN_MEM:
8650 case X86::FP80_TO_INT16_IN_MEM:
8651 case X86::FP80_TO_INT32_IN_MEM:
8652 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008653 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8654 DebugLoc DL = MI->getDebugLoc();
8655
Evan Cheng60c07e12006-07-05 22:17:51 +00008656 // Change the floating point control register to use "round towards zero"
8657 // mode when truncating to an integer value.
8658 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008659 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +00008660 addFrameReference(BuildMI(*BB, MI, DL,
8661 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008662
8663 // Load the old value of the high byte of the control word...
8664 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008665 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +00008666 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008667 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008668
8669 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +00008670 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008671 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008672
8673 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +00008674 addFrameReference(BuildMI(*BB, MI, DL,
8675 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008676
8677 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +00008678 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008679 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008680
8681 // Get the X86 opcode to use.
8682 unsigned Opc;
8683 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008684 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008685 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8686 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8687 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8688 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8689 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8690 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008691 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8692 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8693 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008694 }
8695
8696 X86AddressMode AM;
8697 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008698 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008699 AM.BaseType = X86AddressMode::RegBase;
8700 AM.Base.Reg = Op.getReg();
8701 } else {
8702 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008703 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008704 }
8705 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008706 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008707 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008708 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008709 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008710 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008711 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008712 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008713 AM.GV = Op.getGlobal();
8714 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008715 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008716 }
Dan Gohman14152b42010-07-06 20:24:04 +00008717 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008718 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008719
8720 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +00008721 addFrameReference(BuildMI(*BB, MI, DL,
8722 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008723
Dan Gohman14152b42010-07-06 20:24:04 +00008724 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008725 return BB;
8726 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008727 // String/text processing lowering.
8728 case X86::PCMPISTRM128REG:
8729 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8730 case X86::PCMPISTRM128MEM:
8731 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8732 case X86::PCMPESTRM128REG:
8733 return EmitPCMP(MI, BB, 5, false /* in mem */);
8734 case X86::PCMPESTRM128MEM:
8735 return EmitPCMP(MI, BB, 5, true /* in mem */);
8736
8737 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008738 case X86::ATOMAND32:
8739 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008740 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008741 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008742 X86::NOT32r, X86::EAX,
8743 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008744 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008745 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8746 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008747 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008748 X86::NOT32r, X86::EAX,
8749 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008750 case X86::ATOMXOR32:
8751 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008752 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008753 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008754 X86::NOT32r, X86::EAX,
8755 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008756 case X86::ATOMNAND32:
8757 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008758 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008759 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008760 X86::NOT32r, X86::EAX,
8761 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008762 case X86::ATOMMIN32:
8763 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8764 case X86::ATOMMAX32:
8765 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8766 case X86::ATOMUMIN32:
8767 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8768 case X86::ATOMUMAX32:
8769 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008770
8771 case X86::ATOMAND16:
8772 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8773 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008774 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008775 X86::NOT16r, X86::AX,
8776 X86::GR16RegisterClass);
8777 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008778 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008779 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008780 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008781 X86::NOT16r, X86::AX,
8782 X86::GR16RegisterClass);
8783 case X86::ATOMXOR16:
8784 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8785 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008786 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008787 X86::NOT16r, X86::AX,
8788 X86::GR16RegisterClass);
8789 case X86::ATOMNAND16:
8790 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8791 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008792 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008793 X86::NOT16r, X86::AX,
8794 X86::GR16RegisterClass, true);
8795 case X86::ATOMMIN16:
8796 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8797 case X86::ATOMMAX16:
8798 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8799 case X86::ATOMUMIN16:
8800 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8801 case X86::ATOMUMAX16:
8802 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8803
8804 case X86::ATOMAND8:
8805 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8806 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008807 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008808 X86::NOT8r, X86::AL,
8809 X86::GR8RegisterClass);
8810 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008811 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008812 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008813 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008814 X86::NOT8r, X86::AL,
8815 X86::GR8RegisterClass);
8816 case X86::ATOMXOR8:
8817 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8818 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008819 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008820 X86::NOT8r, X86::AL,
8821 X86::GR8RegisterClass);
8822 case X86::ATOMNAND8:
8823 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8824 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008825 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008826 X86::NOT8r, X86::AL,
8827 X86::GR8RegisterClass, true);
8828 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008829 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008830 case X86::ATOMAND64:
8831 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008832 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008833 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00008834 X86::NOT64r, X86::RAX,
8835 X86::GR64RegisterClass);
8836 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008837 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8838 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008839 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00008840 X86::NOT64r, X86::RAX,
8841 X86::GR64RegisterClass);
8842 case X86::ATOMXOR64:
8843 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008844 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008845 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00008846 X86::NOT64r, X86::RAX,
8847 X86::GR64RegisterClass);
8848 case X86::ATOMNAND64:
8849 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8850 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008851 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00008852 X86::NOT64r, X86::RAX,
8853 X86::GR64RegisterClass, true);
8854 case X86::ATOMMIN64:
8855 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8856 case X86::ATOMMAX64:
8857 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8858 case X86::ATOMUMIN64:
8859 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8860 case X86::ATOMUMAX64:
8861 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008862
8863 // This group does 64-bit operations on a 32-bit host.
8864 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008865 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008866 X86::AND32rr, X86::AND32rr,
8867 X86::AND32ri, X86::AND32ri,
8868 false);
8869 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008870 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008871 X86::OR32rr, X86::OR32rr,
8872 X86::OR32ri, X86::OR32ri,
8873 false);
8874 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008875 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008876 X86::XOR32rr, X86::XOR32rr,
8877 X86::XOR32ri, X86::XOR32ri,
8878 false);
8879 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008880 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008881 X86::AND32rr, X86::AND32rr,
8882 X86::AND32ri, X86::AND32ri,
8883 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008884 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008885 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008886 X86::ADD32rr, X86::ADC32rr,
8887 X86::ADD32ri, X86::ADC32ri,
8888 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008889 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008890 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008891 X86::SUB32rr, X86::SBB32rr,
8892 X86::SUB32ri, X86::SBB32ri,
8893 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008894 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008895 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008896 X86::MOV32rr, X86::MOV32rr,
8897 X86::MOV32ri, X86::MOV32ri,
8898 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008899 case X86::VASTART_SAVE_XMM_REGS:
8900 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008901 }
8902}
8903
8904//===----------------------------------------------------------------------===//
8905// X86 Optimization Hooks
8906//===----------------------------------------------------------------------===//
8907
Dan Gohman475871a2008-07-27 21:46:04 +00008908void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008909 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008910 APInt &KnownZero,
8911 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008912 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008913 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008914 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008915 assert((Opc >= ISD::BUILTIN_OP_END ||
8916 Opc == ISD::INTRINSIC_WO_CHAIN ||
8917 Opc == ISD::INTRINSIC_W_CHAIN ||
8918 Opc == ISD::INTRINSIC_VOID) &&
8919 "Should use MaskedValueIsZero if you don't know whether Op"
8920 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008921
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008922 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008923 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008924 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008925 case X86ISD::ADD:
8926 case X86ISD::SUB:
8927 case X86ISD::SMUL:
8928 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008929 case X86ISD::INC:
8930 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008931 case X86ISD::OR:
8932 case X86ISD::XOR:
8933 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008934 // These nodes' second result is a boolean.
8935 if (Op.getResNo() == 0)
8936 break;
8937 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008938 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008939 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8940 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008941 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008942 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008943}
Chris Lattner259e97c2006-01-31 19:43:35 +00008944
Evan Cheng206ee9d2006-07-07 08:33:52 +00008945/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008946/// node is a GlobalAddress + offset.
8947bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +00008948 const GlobalValue* &GA,
8949 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +00008950 if (N->getOpcode() == X86ISD::Wrapper) {
8951 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008952 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008953 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008954 return true;
8955 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008956 }
Evan Chengad4196b2008-05-12 19:56:52 +00008957 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008958}
8959
Evan Cheng206ee9d2006-07-07 08:33:52 +00008960/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8961/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8962/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +00008963/// order.
Dan Gohman475871a2008-07-27 21:46:04 +00008964static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008965 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008966 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008967 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00008968 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
Mon P Wang1e955802009-04-03 02:43:30 +00008969
Eli Friedman7a5e5552009-06-07 06:52:44 +00008970 if (VT.getSizeInBits() != 128)
8971 return SDValue();
8972
Nate Begemanfdea31a2010-03-24 20:49:50 +00008973 SmallVector<SDValue, 16> Elts;
8974 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
8975 Elts.push_back(DAG.getShuffleScalarElt(SVN, i));
8976
8977 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00008978}
Evan Chengd880b972008-05-09 21:53:03 +00008979
Dan Gohman1bbf72b2010-03-15 23:23:03 +00008980/// PerformShuffleCombine - Detect vector gather/scatter index generation
8981/// and convert it from being a bunch of shuffles and extracts to a simple
8982/// store and scalar loads to extract the elements.
8983static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
8984 const TargetLowering &TLI) {
8985 SDValue InputVector = N->getOperand(0);
8986
8987 // Only operate on vectors of 4 elements, where the alternative shuffling
8988 // gets to be more expensive.
8989 if (InputVector.getValueType() != MVT::v4i32)
8990 return SDValue();
8991
8992 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
8993 // single use which is a sign-extend or zero-extend, and all elements are
8994 // used.
8995 SmallVector<SDNode *, 4> Uses;
8996 unsigned ExtractedElements = 0;
8997 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
8998 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
8999 if (UI.getUse().getResNo() != InputVector.getResNo())
9000 return SDValue();
9001
9002 SDNode *Extract = *UI;
9003 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
9004 return SDValue();
9005
9006 if (Extract->getValueType(0) != MVT::i32)
9007 return SDValue();
9008 if (!Extract->hasOneUse())
9009 return SDValue();
9010 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
9011 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
9012 return SDValue();
9013 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
9014 return SDValue();
9015
9016 // Record which element was extracted.
9017 ExtractedElements |=
9018 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
9019
9020 Uses.push_back(Extract);
9021 }
9022
9023 // If not all the elements were used, this may not be worthwhile.
9024 if (ExtractedElements != 15)
9025 return SDValue();
9026
9027 // Ok, we've now decided to do the transformation.
9028 DebugLoc dl = InputVector.getDebugLoc();
9029
9030 // Store the value to a temporary stack slot.
9031 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
9032 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL, 0,
9033 false, false, 0);
9034
9035 // Replace each use (extract) with a load of the appropriate element.
9036 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
9037 UE = Uses.end(); UI != UE; ++UI) {
9038 SDNode *Extract = *UI;
9039
9040 // Compute the element's address.
9041 SDValue Idx = Extract->getOperand(1);
9042 unsigned EltSize =
9043 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
9044 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
9045 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
9046
9047 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(), OffsetVal, StackPtr);
9048
9049 // Load the scalar.
9050 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch, ScalarAddr,
9051 NULL, 0, false, false, 0);
9052
9053 // Replace the exact with the load.
9054 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
9055 }
9056
9057 // The replacement was made in place; don't return anything.
9058 return SDValue();
9059}
9060
Chris Lattner83e6c992006-10-04 06:57:07 +00009061/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009062static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00009063 const X86Subtarget *Subtarget) {
9064 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00009065 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00009066 // Get the LHS/RHS of the select.
9067 SDValue LHS = N->getOperand(1);
9068 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009069
Dan Gohman670e5392009-09-21 18:03:22 +00009070 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00009071 // instructions match the semantics of the common C idiom x<y?x:y but not
9072 // x<=y?x:y, because of how they handle negative zero (which can be
9073 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00009074 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00009075 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00009076 Cond.getOpcode() == ISD::SETCC) {
9077 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009078
Chris Lattner47b4ce82009-03-11 05:48:52 +00009079 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00009080 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00009081 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
9082 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009083 switch (CC) {
9084 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009085 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009086 // Converting this to a min would handle NaNs incorrectly, and swapping
9087 // the operands would cause it to handle comparisons between positive
9088 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009089 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +00009090 if (!UnsafeFPMath &&
9091 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9092 break;
9093 std::swap(LHS, RHS);
9094 }
Dan Gohman670e5392009-09-21 18:03:22 +00009095 Opcode = X86ISD::FMIN;
9096 break;
9097 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009098 // Converting this to a min would handle comparisons between positive
9099 // and negative zero incorrectly.
9100 if (!UnsafeFPMath &&
9101 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
9102 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009103 Opcode = X86ISD::FMIN;
9104 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009105 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009106 // Converting this to a min would handle both negative zeros and NaNs
9107 // incorrectly, but we can swap the operands to fix both.
9108 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009109 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009110 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009111 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009112 Opcode = X86ISD::FMIN;
9113 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009114
Dan Gohman670e5392009-09-21 18:03:22 +00009115 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009116 // Converting this to a max would handle comparisons between positive
9117 // and negative zero incorrectly.
9118 if (!UnsafeFPMath &&
9119 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
9120 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009121 Opcode = X86ISD::FMAX;
9122 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009123 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009124 // Converting this to a max would handle NaNs incorrectly, and swapping
9125 // the operands would cause it to handle comparisons between positive
9126 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009127 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +00009128 if (!UnsafeFPMath &&
9129 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9130 break;
9131 std::swap(LHS, RHS);
9132 }
Dan Gohman670e5392009-09-21 18:03:22 +00009133 Opcode = X86ISD::FMAX;
9134 break;
9135 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009136 // Converting this to a max would handle both negative zeros and NaNs
9137 // incorrectly, but we can swap the operands to fix both.
9138 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009139 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009140 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009141 case ISD::SETGE:
9142 Opcode = X86ISD::FMAX;
9143 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00009144 }
Dan Gohman670e5392009-09-21 18:03:22 +00009145 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +00009146 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
9147 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009148 switch (CC) {
9149 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009150 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009151 // Converting this to a min would handle comparisons between positive
9152 // and negative zero incorrectly, and swapping the operands would
9153 // cause it to handle NaNs incorrectly.
9154 if (!UnsafeFPMath &&
9155 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +00009156 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009157 break;
9158 std::swap(LHS, RHS);
9159 }
Dan Gohman670e5392009-09-21 18:03:22 +00009160 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00009161 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009162 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009163 // Converting this to a min would handle NaNs incorrectly.
9164 if (!UnsafeFPMath &&
9165 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9166 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009167 Opcode = X86ISD::FMIN;
9168 break;
9169 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009170 // Converting this to a min would handle both negative zeros and NaNs
9171 // incorrectly, but we can swap the operands to fix both.
9172 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009173 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009174 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009175 case ISD::SETGE:
9176 Opcode = X86ISD::FMIN;
9177 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009178
Dan Gohman670e5392009-09-21 18:03:22 +00009179 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009180 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009181 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009182 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009183 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00009184 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009185 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009186 // Converting this to a max would handle comparisons between positive
9187 // and negative zero incorrectly, and swapping the operands would
9188 // cause it to handle NaNs incorrectly.
9189 if (!UnsafeFPMath &&
9190 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +00009191 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009192 break;
9193 std::swap(LHS, RHS);
9194 }
Dan Gohman670e5392009-09-21 18:03:22 +00009195 Opcode = X86ISD::FMAX;
9196 break;
9197 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009198 // Converting this to a max would handle both negative zeros and NaNs
9199 // incorrectly, but we can swap the operands to fix both.
9200 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009201 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009202 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009203 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009204 Opcode = X86ISD::FMAX;
9205 break;
9206 }
Chris Lattner83e6c992006-10-04 06:57:07 +00009207 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009208
Chris Lattner47b4ce82009-03-11 05:48:52 +00009209 if (Opcode)
9210 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00009211 }
Eric Christopherfd179292009-08-27 18:07:15 +00009212
Chris Lattnerd1980a52009-03-12 06:52:53 +00009213 // If this is a select between two integer constants, try to do some
9214 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00009215 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
9216 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00009217 // Don't do this for crazy integer types.
9218 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
9219 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00009220 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009221 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00009222
Chris Lattnercee56e72009-03-13 05:53:31 +00009223 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00009224 // Efficiently invertible.
9225 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
9226 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
9227 isa<ConstantSDNode>(Cond.getOperand(1))))) {
9228 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00009229 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009230 }
Eric Christopherfd179292009-08-27 18:07:15 +00009231
Chris Lattnerd1980a52009-03-12 06:52:53 +00009232 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009233 if (FalseC->getAPIntValue() == 0 &&
9234 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00009235 if (NeedsCondInvert) // Invert the condition if needed.
9236 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9237 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009238
Chris Lattnerd1980a52009-03-12 06:52:53 +00009239 // Zero extend the condition if needed.
9240 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009241
Chris Lattnercee56e72009-03-13 05:53:31 +00009242 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00009243 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009244 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009245 }
Eric Christopherfd179292009-08-27 18:07:15 +00009246
Chris Lattner97a29a52009-03-13 05:22:11 +00009247 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00009248 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00009249 if (NeedsCondInvert) // Invert the condition if needed.
9250 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9251 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009252
Chris Lattner97a29a52009-03-13 05:22:11 +00009253 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009254 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9255 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009256 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00009257 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00009258 }
Eric Christopherfd179292009-08-27 18:07:15 +00009259
Chris Lattnercee56e72009-03-13 05:53:31 +00009260 // Optimize cases that will turn into an LEA instruction. This requires
9261 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009262 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009263 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009264 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009265
Chris Lattnercee56e72009-03-13 05:53:31 +00009266 bool isFastMultiplier = false;
9267 if (Diff < 10) {
9268 switch ((unsigned char)Diff) {
9269 default: break;
9270 case 1: // result = add base, cond
9271 case 2: // result = lea base( , cond*2)
9272 case 3: // result = lea base(cond, cond*2)
9273 case 4: // result = lea base( , cond*4)
9274 case 5: // result = lea base(cond, cond*4)
9275 case 8: // result = lea base( , cond*8)
9276 case 9: // result = lea base(cond, cond*8)
9277 isFastMultiplier = true;
9278 break;
9279 }
9280 }
Eric Christopherfd179292009-08-27 18:07:15 +00009281
Chris Lattnercee56e72009-03-13 05:53:31 +00009282 if (isFastMultiplier) {
9283 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9284 if (NeedsCondInvert) // Invert the condition if needed.
9285 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9286 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009287
Chris Lattnercee56e72009-03-13 05:53:31 +00009288 // Zero extend the condition if needed.
9289 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9290 Cond);
9291 // Scale the condition by the difference.
9292 if (Diff != 1)
9293 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9294 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009295
Chris Lattnercee56e72009-03-13 05:53:31 +00009296 // Add the base if non-zero.
9297 if (FalseC->getAPIntValue() != 0)
9298 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9299 SDValue(FalseC, 0));
9300 return Cond;
9301 }
Eric Christopherfd179292009-08-27 18:07:15 +00009302 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009303 }
9304 }
Eric Christopherfd179292009-08-27 18:07:15 +00009305
Dan Gohman475871a2008-07-27 21:46:04 +00009306 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009307}
9308
Chris Lattnerd1980a52009-03-12 06:52:53 +00009309/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9310static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9311 TargetLowering::DAGCombinerInfo &DCI) {
9312 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009313
Chris Lattnerd1980a52009-03-12 06:52:53 +00009314 // If the flag operand isn't dead, don't touch this CMOV.
9315 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9316 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009317
Chris Lattnerd1980a52009-03-12 06:52:53 +00009318 // If this is a select between two integer constants, try to do some
9319 // optimizations. Note that the operands are ordered the opposite of SELECT
9320 // operands.
9321 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9322 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9323 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9324 // larger than FalseC (the false value).
9325 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009326
Chris Lattnerd1980a52009-03-12 06:52:53 +00009327 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9328 CC = X86::GetOppositeBranchCondition(CC);
9329 std::swap(TrueC, FalseC);
9330 }
Eric Christopherfd179292009-08-27 18:07:15 +00009331
Chris Lattnerd1980a52009-03-12 06:52:53 +00009332 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009333 // This is efficient for any integer data type (including i8/i16) and
9334 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009335 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9336 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009337 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9338 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009339
Chris Lattnerd1980a52009-03-12 06:52:53 +00009340 // Zero extend the condition if needed.
9341 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009342
Chris Lattnerd1980a52009-03-12 06:52:53 +00009343 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9344 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009345 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009346 if (N->getNumValues() == 2) // Dead flag value?
9347 return DCI.CombineTo(N, Cond, SDValue());
9348 return Cond;
9349 }
Eric Christopherfd179292009-08-27 18:07:15 +00009350
Chris Lattnercee56e72009-03-13 05:53:31 +00009351 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9352 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009353 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9354 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009355 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9356 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009357
Chris Lattner97a29a52009-03-13 05:22:11 +00009358 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009359 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9360 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009361 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9362 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009363
Chris Lattner97a29a52009-03-13 05:22:11 +00009364 if (N->getNumValues() == 2) // Dead flag value?
9365 return DCI.CombineTo(N, Cond, SDValue());
9366 return Cond;
9367 }
Eric Christopherfd179292009-08-27 18:07:15 +00009368
Chris Lattnercee56e72009-03-13 05:53:31 +00009369 // Optimize cases that will turn into an LEA instruction. This requires
9370 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009371 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009372 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009373 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009374
Chris Lattnercee56e72009-03-13 05:53:31 +00009375 bool isFastMultiplier = false;
9376 if (Diff < 10) {
9377 switch ((unsigned char)Diff) {
9378 default: break;
9379 case 1: // result = add base, cond
9380 case 2: // result = lea base( , cond*2)
9381 case 3: // result = lea base(cond, cond*2)
9382 case 4: // result = lea base( , cond*4)
9383 case 5: // result = lea base(cond, cond*4)
9384 case 8: // result = lea base( , cond*8)
9385 case 9: // result = lea base(cond, cond*8)
9386 isFastMultiplier = true;
9387 break;
9388 }
9389 }
Eric Christopherfd179292009-08-27 18:07:15 +00009390
Chris Lattnercee56e72009-03-13 05:53:31 +00009391 if (isFastMultiplier) {
9392 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9393 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009394 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9395 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009396 // Zero extend the condition if needed.
9397 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9398 Cond);
9399 // Scale the condition by the difference.
9400 if (Diff != 1)
9401 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9402 DAG.getConstant(Diff, Cond.getValueType()));
9403
9404 // Add the base if non-zero.
9405 if (FalseC->getAPIntValue() != 0)
9406 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9407 SDValue(FalseC, 0));
9408 if (N->getNumValues() == 2) // Dead flag value?
9409 return DCI.CombineTo(N, Cond, SDValue());
9410 return Cond;
9411 }
Eric Christopherfd179292009-08-27 18:07:15 +00009412 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009413 }
9414 }
9415 return SDValue();
9416}
9417
9418
Evan Cheng0b0cd912009-03-28 05:57:29 +00009419/// PerformMulCombine - Optimize a single multiply with constant into two
9420/// in order to implement it with two cheaper instructions, e.g.
9421/// LEA + SHL, LEA + LEA.
9422static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9423 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +00009424 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9425 return SDValue();
9426
Owen Andersone50ed302009-08-10 22:56:29 +00009427 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009428 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009429 return SDValue();
9430
9431 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9432 if (!C)
9433 return SDValue();
9434 uint64_t MulAmt = C->getZExtValue();
9435 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9436 return SDValue();
9437
9438 uint64_t MulAmt1 = 0;
9439 uint64_t MulAmt2 = 0;
9440 if ((MulAmt % 9) == 0) {
9441 MulAmt1 = 9;
9442 MulAmt2 = MulAmt / 9;
9443 } else if ((MulAmt % 5) == 0) {
9444 MulAmt1 = 5;
9445 MulAmt2 = MulAmt / 5;
9446 } else if ((MulAmt % 3) == 0) {
9447 MulAmt1 = 3;
9448 MulAmt2 = MulAmt / 3;
9449 }
9450 if (MulAmt2 &&
9451 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9452 DebugLoc DL = N->getDebugLoc();
9453
9454 if (isPowerOf2_64(MulAmt2) &&
9455 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9456 // If second multiplifer is pow2, issue it first. We want the multiply by
9457 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9458 // is an add.
9459 std::swap(MulAmt1, MulAmt2);
9460
9461 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009462 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009463 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009464 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009465 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009466 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009467 DAG.getConstant(MulAmt1, VT));
9468
Eric Christopherfd179292009-08-27 18:07:15 +00009469 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009470 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009471 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009472 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009473 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009474 DAG.getConstant(MulAmt2, VT));
9475
9476 // Do not add new nodes to DAG combiner worklist.
9477 DCI.CombineTo(N, NewMul, false);
9478 }
9479 return SDValue();
9480}
9481
Evan Chengad9c0a32009-12-15 00:53:42 +00009482static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9483 SDValue N0 = N->getOperand(0);
9484 SDValue N1 = N->getOperand(1);
9485 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9486 EVT VT = N0.getValueType();
9487
9488 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9489 // since the result of setcc_c is all zero's or all ones.
9490 if (N1C && N0.getOpcode() == ISD::AND &&
9491 N0.getOperand(1).getOpcode() == ISD::Constant) {
9492 SDValue N00 = N0.getOperand(0);
9493 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9494 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9495 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9496 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9497 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9498 APInt ShAmt = N1C->getAPIntValue();
9499 Mask = Mask.shl(ShAmt);
9500 if (Mask != 0)
9501 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9502 N00, DAG.getConstant(Mask, VT));
9503 }
9504 }
9505
9506 return SDValue();
9507}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009508
Nate Begeman740ab032009-01-26 00:52:55 +00009509/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9510/// when possible.
9511static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9512 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009513 EVT VT = N->getValueType(0);
9514 if (!VT.isVector() && VT.isInteger() &&
9515 N->getOpcode() == ISD::SHL)
9516 return PerformSHLCombine(N, DAG);
9517
Nate Begeman740ab032009-01-26 00:52:55 +00009518 // On X86 with SSE2 support, we can transform this to a vector shift if
9519 // all elements are shifted by the same amount. We can't do this in legalize
9520 // because the a constant vector is typically transformed to a constant pool
9521 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009522 if (!Subtarget->hasSSE2())
9523 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009524
Owen Anderson825b72b2009-08-11 20:47:22 +00009525 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009526 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009527
Mon P Wang3becd092009-01-28 08:12:05 +00009528 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009529 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009530 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009531 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009532 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9533 unsigned NumElts = VT.getVectorNumElements();
9534 unsigned i = 0;
9535 for (; i != NumElts; ++i) {
9536 SDValue Arg = ShAmtOp.getOperand(i);
9537 if (Arg.getOpcode() == ISD::UNDEF) continue;
9538 BaseShAmt = Arg;
9539 break;
9540 }
9541 for (; i != NumElts; ++i) {
9542 SDValue Arg = ShAmtOp.getOperand(i);
9543 if (Arg.getOpcode() == ISD::UNDEF) continue;
9544 if (Arg != BaseShAmt) {
9545 return SDValue();
9546 }
9547 }
9548 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009549 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009550 SDValue InVec = ShAmtOp.getOperand(0);
9551 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9552 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9553 unsigned i = 0;
9554 for (; i != NumElts; ++i) {
9555 SDValue Arg = InVec.getOperand(i);
9556 if (Arg.getOpcode() == ISD::UNDEF) continue;
9557 BaseShAmt = Arg;
9558 break;
9559 }
9560 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9561 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +00009562 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +00009563 if (C->getZExtValue() == SplatIdx)
9564 BaseShAmt = InVec.getOperand(1);
9565 }
9566 }
9567 if (BaseShAmt.getNode() == 0)
9568 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9569 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009570 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009571 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009572
Mon P Wangefa42202009-09-03 19:56:25 +00009573 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009574 if (EltVT.bitsGT(MVT::i32))
9575 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9576 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009577 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009578
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009579 // The shift amount is identical so we can do a vector shift.
9580 SDValue ValOp = N->getOperand(0);
9581 switch (N->getOpcode()) {
9582 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009583 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009584 break;
9585 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009586 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009587 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009588 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009589 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009590 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009591 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009592 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009593 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009594 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009595 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009596 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009597 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009598 break;
9599 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009600 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009601 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009602 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009603 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009604 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009605 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009606 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009607 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009608 break;
9609 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009610 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009611 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009612 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009613 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009614 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009615 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009616 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009617 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009618 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009619 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009620 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009621 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009622 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009623 }
9624 return SDValue();
9625}
9626
Evan Cheng760d1942010-01-04 21:22:48 +00009627static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +00009628 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +00009629 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +00009630 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +00009631 return SDValue();
9632
Evan Cheng760d1942010-01-04 21:22:48 +00009633 EVT VT = N->getValueType(0);
Evan Cheng8b1190a2010-04-28 01:18:01 +00009634 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
Evan Cheng760d1942010-01-04 21:22:48 +00009635 return SDValue();
9636
9637 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9638 SDValue N0 = N->getOperand(0);
9639 SDValue N1 = N->getOperand(1);
9640 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9641 std::swap(N0, N1);
9642 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9643 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +00009644 if (!N0.hasOneUse() || !N1.hasOneUse())
9645 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +00009646
9647 SDValue ShAmt0 = N0.getOperand(1);
9648 if (ShAmt0.getValueType() != MVT::i8)
9649 return SDValue();
9650 SDValue ShAmt1 = N1.getOperand(1);
9651 if (ShAmt1.getValueType() != MVT::i8)
9652 return SDValue();
9653 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9654 ShAmt0 = ShAmt0.getOperand(0);
9655 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9656 ShAmt1 = ShAmt1.getOperand(0);
9657
9658 DebugLoc DL = N->getDebugLoc();
9659 unsigned Opc = X86ISD::SHLD;
9660 SDValue Op0 = N0.getOperand(0);
9661 SDValue Op1 = N1.getOperand(0);
9662 if (ShAmt0.getOpcode() == ISD::SUB) {
9663 Opc = X86ISD::SHRD;
9664 std::swap(Op0, Op1);
9665 std::swap(ShAmt0, ShAmt1);
9666 }
9667
Evan Cheng8b1190a2010-04-28 01:18:01 +00009668 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +00009669 if (ShAmt1.getOpcode() == ISD::SUB) {
9670 SDValue Sum = ShAmt1.getOperand(0);
9671 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +00009672 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
9673 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
9674 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
9675 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +00009676 return DAG.getNode(Opc, DL, VT,
9677 Op0, Op1,
9678 DAG.getNode(ISD::TRUNCATE, DL,
9679 MVT::i8, ShAmt0));
9680 }
9681 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9682 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9683 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +00009684 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +00009685 return DAG.getNode(Opc, DL, VT,
9686 N0.getOperand(0), N1.getOperand(0),
9687 DAG.getNode(ISD::TRUNCATE, DL,
9688 MVT::i8, ShAmt0));
9689 }
9690
9691 return SDValue();
9692}
9693
Chris Lattner149a4e52008-02-22 02:09:43 +00009694/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009695static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009696 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009697 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9698 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009699 // A preferable solution to the general problem is to figure out the right
9700 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009701
9702 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009703 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009704 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009705 if (VT.getSizeInBits() != 64)
9706 return SDValue();
9707
Devang Patel578efa92009-06-05 21:57:13 +00009708 const Function *F = DAG.getMachineFunction().getFunction();
9709 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009710 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009711 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009712 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009713 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009714 isa<LoadSDNode>(St->getValue()) &&
9715 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9716 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009717 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009718 LoadSDNode *Ld = 0;
9719 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009720 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009721 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009722 // Must be a store of a load. We currently handle two cases: the load
9723 // is a direct child, and it's under an intervening TokenFactor. It is
9724 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009725 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009726 Ld = cast<LoadSDNode>(St->getChain());
9727 else if (St->getValue().hasOneUse() &&
9728 ChainVal->getOpcode() == ISD::TokenFactor) {
9729 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009730 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009731 TokenFactorIndex = i;
9732 Ld = cast<LoadSDNode>(St->getValue());
9733 } else
9734 Ops.push_back(ChainVal->getOperand(i));
9735 }
9736 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009737
Evan Cheng536e6672009-03-12 05:59:15 +00009738 if (!Ld || !ISD::isNormalLoad(Ld))
9739 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009740
Evan Cheng536e6672009-03-12 05:59:15 +00009741 // If this is not the MMX case, i.e. we are just turning i64 load/store
9742 // into f64 load/store, avoid the transformation if there are multiple
9743 // uses of the loaded value.
9744 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9745 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009746
Evan Cheng536e6672009-03-12 05:59:15 +00009747 DebugLoc LdDL = Ld->getDebugLoc();
9748 DebugLoc StDL = N->getDebugLoc();
9749 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9750 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9751 // pair instead.
9752 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009753 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009754 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9755 Ld->getBasePtr(), Ld->getSrcValue(),
9756 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009757 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009758 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009759 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009760 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009761 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009762 Ops.size());
9763 }
Evan Cheng536e6672009-03-12 05:59:15 +00009764 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009765 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009766 St->isVolatile(), St->isNonTemporal(),
9767 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +00009768 }
Evan Cheng536e6672009-03-12 05:59:15 +00009769
9770 // Otherwise, lower to two pairs of 32-bit loads / stores.
9771 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009772 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9773 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009774
Owen Anderson825b72b2009-08-11 20:47:22 +00009775 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009776 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009777 Ld->isVolatile(), Ld->isNonTemporal(),
9778 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009779 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009780 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +00009781 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009782 MinAlign(Ld->getAlignment(), 4));
9783
9784 SDValue NewChain = LoLd.getValue(1);
9785 if (TokenFactorIndex != -1) {
9786 Ops.push_back(LoLd);
9787 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009788 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009789 Ops.size());
9790 }
9791
9792 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009793 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9794 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009795
9796 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9797 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009798 St->isVolatile(), St->isNonTemporal(),
9799 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009800 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9801 St->getSrcValue(),
9802 St->getSrcValueOffset() + 4,
9803 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009804 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009805 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009806 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009807 }
Dan Gohman475871a2008-07-27 21:46:04 +00009808 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009809}
9810
Chris Lattner6cf73262008-01-25 06:14:17 +00009811/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9812/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009813static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009814 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9815 // F[X]OR(0.0, x) -> x
9816 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009817 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9818 if (C->getValueAPF().isPosZero())
9819 return N->getOperand(1);
9820 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9821 if (C->getValueAPF().isPosZero())
9822 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009823 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009824}
9825
9826/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009827static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009828 // FAND(0.0, x) -> 0.0
9829 // FAND(x, 0.0) -> 0.0
9830 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9831 if (C->getValueAPF().isPosZero())
9832 return N->getOperand(0);
9833 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9834 if (C->getValueAPF().isPosZero())
9835 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009836 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009837}
9838
Dan Gohmane5af2d32009-01-29 01:59:02 +00009839static SDValue PerformBTCombine(SDNode *N,
9840 SelectionDAG &DAG,
9841 TargetLowering::DAGCombinerInfo &DCI) {
9842 // BT ignores high bits in the bit index operand.
9843 SDValue Op1 = N->getOperand(1);
9844 if (Op1.hasOneUse()) {
9845 unsigned BitWidth = Op1.getValueSizeInBits();
9846 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9847 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +00009848 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
9849 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +00009850 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +00009851 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9852 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9853 DCI.CommitTargetLoweringOpt(TLO);
9854 }
9855 return SDValue();
9856}
Chris Lattner83e6c992006-10-04 06:57:07 +00009857
Eli Friedman7a5e5552009-06-07 06:52:44 +00009858static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9859 SDValue Op = N->getOperand(0);
9860 if (Op.getOpcode() == ISD::BIT_CONVERT)
9861 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009862 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009863 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009864 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009865 OpVT.getVectorElementType().getSizeInBits()) {
9866 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9867 }
9868 return SDValue();
9869}
9870
Evan Cheng2e489c42009-12-16 00:53:11 +00009871static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9872 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9873 // (and (i32 x86isd::setcc_carry), 1)
9874 // This eliminates the zext. This transformation is necessary because
9875 // ISD::SETCC is always legalized to i8.
9876 DebugLoc dl = N->getDebugLoc();
9877 SDValue N0 = N->getOperand(0);
9878 EVT VT = N->getValueType(0);
9879 if (N0.getOpcode() == ISD::AND &&
9880 N0.hasOneUse() &&
9881 N0.getOperand(0).hasOneUse()) {
9882 SDValue N00 = N0.getOperand(0);
9883 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9884 return SDValue();
9885 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9886 if (!C || C->getZExtValue() != 1)
9887 return SDValue();
9888 return DAG.getNode(ISD::AND, dl, VT,
9889 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9890 N00.getOperand(0), N00.getOperand(1)),
9891 DAG.getConstant(1, VT));
9892 }
9893
9894 return SDValue();
9895}
9896
Dan Gohman475871a2008-07-27 21:46:04 +00009897SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009898 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009899 SelectionDAG &DAG = DCI.DAG;
9900 switch (N->getOpcode()) {
9901 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009902 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009903 case ISD::EXTRACT_VECTOR_ELT:
9904 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009905 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009906 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009907 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009908 case ISD::SHL:
9909 case ISD::SRA:
9910 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +00009911 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009912 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009913 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009914 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9915 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009916 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009917 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009918 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009919 }
9920
Dan Gohman475871a2008-07-27 21:46:04 +00009921 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009922}
9923
Evan Chenge5b51ac2010-04-17 06:13:15 +00009924/// isTypeDesirableForOp - Return true if the target has native support for
9925/// the specified value type and it is 'desirable' to use the type for the
9926/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
9927/// instruction encodings are longer and some i16 instructions are slow.
9928bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
9929 if (!isTypeLegal(VT))
9930 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009931 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +00009932 return true;
9933
9934 switch (Opc) {
9935 default:
9936 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +00009937 case ISD::LOAD:
9938 case ISD::SIGN_EXTEND:
9939 case ISD::ZERO_EXTEND:
9940 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +00009941 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +00009942 case ISD::SRL:
9943 case ISD::SUB:
9944 case ISD::ADD:
9945 case ISD::MUL:
9946 case ISD::AND:
9947 case ISD::OR:
9948 case ISD::XOR:
9949 return false;
9950 }
9951}
9952
Evan Chengc82c20b2010-04-24 04:44:57 +00009953static bool MayFoldLoad(SDValue Op) {
9954 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
9955}
9956
9957static bool MayFoldIntoStore(SDValue Op) {
9958 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
9959}
9960
Evan Chenge5b51ac2010-04-17 06:13:15 +00009961/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +00009962/// beneficial for dag combiner to promote the specified node. If true, it
9963/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +00009964bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +00009965 EVT VT = Op.getValueType();
9966 if (VT != MVT::i16)
9967 return false;
9968
Evan Cheng4c26e932010-04-19 19:29:22 +00009969 bool Promote = false;
9970 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +00009971 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +00009972 default: break;
9973 case ISD::LOAD: {
9974 LoadSDNode *LD = cast<LoadSDNode>(Op);
9975 // If the non-extending load has a single use and it's not live out, then it
9976 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009977 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
9978 Op.hasOneUse()*/) {
9979 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
9980 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
9981 // The only case where we'd want to promote LOAD (rather then it being
9982 // promoted as an operand is when it's only use is liveout.
9983 if (UI->getOpcode() != ISD::CopyToReg)
9984 return false;
9985 }
9986 }
Evan Cheng4c26e932010-04-19 19:29:22 +00009987 Promote = true;
9988 break;
9989 }
9990 case ISD::SIGN_EXTEND:
9991 case ISD::ZERO_EXTEND:
9992 case ISD::ANY_EXTEND:
9993 Promote = true;
9994 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +00009995 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009996 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +00009997 SDValue N0 = Op.getOperand(0);
9998 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +00009999 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000010000 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010001 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010002 break;
10003 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000010004 case ISD::ADD:
10005 case ISD::MUL:
10006 case ISD::AND:
10007 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000010008 case ISD::XOR:
10009 Commute = true;
10010 // fallthrough
10011 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000010012 SDValue N0 = Op.getOperand(0);
10013 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000010014 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010015 return false;
10016 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000010017 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010018 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000010019 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010020 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010021 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010022 }
10023 }
10024
10025 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000010026 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010027}
10028
Evan Cheng60c07e12006-07-05 22:17:51 +000010029//===----------------------------------------------------------------------===//
10030// X86 Inline Assembly Support
10031//===----------------------------------------------------------------------===//
10032
Chris Lattnerb8105652009-07-20 17:51:36 +000010033static bool LowerToBSwap(CallInst *CI) {
10034 // FIXME: this should verify that we are targetting a 486 or better. If not,
10035 // we will turn this bswap into something that will be lowered to logical ops
10036 // instead of emitting the bswap asm. For now, we don't support 486 or lower
10037 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +000010038
Chris Lattnerb8105652009-07-20 17:51:36 +000010039 // Verify this is a simple bswap.
Gabor Greife1c2b9c2010-06-30 13:03:37 +000010040 if (CI->getNumArgOperands() != 1 ||
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010041 CI->getType() != CI->getArgOperand(0)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010042 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +000010043 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010044
Chris Lattnerb8105652009-07-20 17:51:36 +000010045 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
10046 if (!Ty || Ty->getBitWidth() % 16 != 0)
10047 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010048
Chris Lattnerb8105652009-07-20 17:51:36 +000010049 // Okay, we can do this xform, do so now.
10050 const Type *Tys[] = { Ty };
10051 Module *M = CI->getParent()->getParent()->getParent();
10052 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +000010053
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010054 Value *Op = CI->getArgOperand(0);
Chris Lattnerb8105652009-07-20 17:51:36 +000010055 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +000010056
Chris Lattnerb8105652009-07-20 17:51:36 +000010057 CI->replaceAllUsesWith(Op);
10058 CI->eraseFromParent();
10059 return true;
10060}
10061
10062bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
10063 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
10064 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
10065
10066 std::string AsmStr = IA->getAsmString();
10067
10068 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010069 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +000010070 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
10071
10072 switch (AsmPieces.size()) {
10073 default: return false;
10074 case 1:
10075 AsmStr = AsmPieces[0];
10076 AsmPieces.clear();
10077 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
10078
10079 // bswap $0
10080 if (AsmPieces.size() == 2 &&
10081 (AsmPieces[0] == "bswap" ||
10082 AsmPieces[0] == "bswapq" ||
10083 AsmPieces[0] == "bswapl") &&
10084 (AsmPieces[1] == "$0" ||
10085 AsmPieces[1] == "${0:q}")) {
10086 // No need to check constraints, nothing other than the equivalent of
10087 // "=r,0" would be valid here.
10088 return LowerToBSwap(CI);
10089 }
10090 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010091 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010092 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010093 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010094 AsmPieces[1] == "$$8," &&
10095 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010096 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
10097 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +000010098 const std::string &Constraints = IA->getConstraintString();
10099 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000010100 std::sort(AsmPieces.begin(), AsmPieces.end());
10101 if (AsmPieces.size() == 4 &&
10102 AsmPieces[0] == "~{cc}" &&
10103 AsmPieces[1] == "~{dirflag}" &&
10104 AsmPieces[2] == "~{flags}" &&
10105 AsmPieces[3] == "~{fpsr}") {
10106 return LowerToBSwap(CI);
10107 }
Chris Lattnerb8105652009-07-20 17:51:36 +000010108 }
10109 break;
10110 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010111 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +000010112 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010113 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
10114 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
10115 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010116 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +000010117 SplitString(AsmPieces[0], Words, " \t");
10118 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
10119 Words.clear();
10120 SplitString(AsmPieces[1], Words, " \t");
10121 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
10122 Words.clear();
10123 SplitString(AsmPieces[2], Words, " \t,");
10124 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
10125 Words[2] == "%edx") {
10126 return LowerToBSwap(CI);
10127 }
10128 }
10129 }
10130 }
10131 break;
10132 }
10133 return false;
10134}
10135
10136
10137
Chris Lattnerf4dff842006-07-11 02:54:03 +000010138/// getConstraintType - Given a constraint letter, return the type of
10139/// constraint it is for this target.
10140X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000010141X86TargetLowering::getConstraintType(const std::string &Constraint) const {
10142 if (Constraint.size() == 1) {
10143 switch (Constraint[0]) {
10144 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +000010145 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010146 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +000010147 case 'r':
10148 case 'R':
10149 case 'l':
10150 case 'q':
10151 case 'Q':
10152 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000010153 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000010154 case 'Y':
10155 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010156 case 'e':
10157 case 'Z':
10158 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000010159 default:
10160 break;
10161 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000010162 }
Chris Lattner4234f572007-03-25 02:14:49 +000010163 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000010164}
10165
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010166/// LowerXConstraint - try to replace an X constraint, which matches anything,
10167/// with another that has more specific requirements based on the type of the
10168/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000010169const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000010170LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000010171 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
10172 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000010173 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010174 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000010175 return "Y";
10176 if (Subtarget->hasSSE1())
10177 return "x";
10178 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010179
Chris Lattner5e764232008-04-26 23:02:14 +000010180 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010181}
10182
Chris Lattner48884cd2007-08-25 00:47:38 +000010183/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10184/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000010185void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000010186 char Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000010187 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000010188 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010189 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000010190
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010191 switch (Constraint) {
10192 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000010193 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000010194 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010195 if (C->getZExtValue() <= 31) {
10196 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010197 break;
10198 }
Devang Patel84f7fd22007-03-17 00:13:28 +000010199 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010200 return;
Evan Cheng364091e2008-09-22 23:57:37 +000010201 case 'J':
10202 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010203 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000010204 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10205 break;
10206 }
10207 }
10208 return;
10209 case 'K':
10210 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010211 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000010212 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10213 break;
10214 }
10215 }
10216 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000010217 case 'N':
10218 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010219 if (C->getZExtValue() <= 255) {
10220 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010221 break;
10222 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000010223 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010224 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010225 case 'e': {
10226 // 32-bit signed value
10227 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000010228 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10229 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010230 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010231 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000010232 break;
10233 }
10234 // FIXME gcc accepts some relocatable values here too, but only in certain
10235 // memory models; it's complicated.
10236 }
10237 return;
10238 }
10239 case 'Z': {
10240 // 32-bit unsigned value
10241 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000010242 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10243 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010244 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10245 break;
10246 }
10247 }
10248 // FIXME gcc accepts some relocatable values here too, but only in certain
10249 // memory models; it's complicated.
10250 return;
10251 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010252 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010253 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000010254 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010255 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010256 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000010257 break;
10258 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010259
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000010260 // In any sort of PIC mode addresses need to be computed at runtime by
10261 // adding in a register or some sort of table lookup. These can't
10262 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000010263 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000010264 return;
10265
Chris Lattnerdc43a882007-05-03 16:52:29 +000010266 // If we are in non-pic codegen mode, we allow the address of a global (with
10267 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000010268 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010269 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000010270
Chris Lattner49921962009-05-08 18:23:14 +000010271 // Match either (GA), (GA+C), (GA+C1+C2), etc.
10272 while (1) {
10273 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
10274 Offset += GA->getOffset();
10275 break;
10276 } else if (Op.getOpcode() == ISD::ADD) {
10277 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10278 Offset += C->getZExtValue();
10279 Op = Op.getOperand(0);
10280 continue;
10281 }
10282 } else if (Op.getOpcode() == ISD::SUB) {
10283 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10284 Offset += -C->getZExtValue();
10285 Op = Op.getOperand(0);
10286 continue;
10287 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010288 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010289
Chris Lattner49921962009-05-08 18:23:14 +000010290 // Otherwise, this isn't something we can handle, reject it.
10291 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010292 }
Eric Christopherfd179292009-08-27 18:07:15 +000010293
Dan Gohman46510a72010-04-15 01:51:59 +000010294 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010295 // If we require an extra load to get this address, as in PIC mode, we
10296 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000010297 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
10298 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010299 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000010300
Devang Patel0d881da2010-07-06 22:08:15 +000010301 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
10302 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000010303 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010304 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010305 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010306
Gabor Greifba36cb52008-08-28 21:40:38 +000010307 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000010308 Ops.push_back(Result);
10309 return;
10310 }
Dale Johannesen1784d162010-06-25 21:55:36 +000010311 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010312}
10313
Chris Lattner259e97c2006-01-31 19:43:35 +000010314std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000010315getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010316 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000010317 if (Constraint.size() == 1) {
10318 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000010319 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000010320 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000010321 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10322 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010323 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010324 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10325 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10326 X86::R10D,X86::R11D,X86::R12D,
10327 X86::R13D,X86::R14D,X86::R15D,
10328 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010329 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010330 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10331 X86::SI, X86::DI, X86::R8W,X86::R9W,
10332 X86::R10W,X86::R11W,X86::R12W,
10333 X86::R13W,X86::R14W,X86::R15W,
10334 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010335 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010336 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10337 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10338 X86::R10B,X86::R11B,X86::R12B,
10339 X86::R13B,X86::R14B,X86::R15B,
10340 X86::BPL, X86::SPL, 0);
10341
Owen Anderson825b72b2009-08-11 20:47:22 +000010342 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010343 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10344 X86::RSI, X86::RDI, X86::R8, X86::R9,
10345 X86::R10, X86::R11, X86::R12,
10346 X86::R13, X86::R14, X86::R15,
10347 X86::RBP, X86::RSP, 0);
10348
10349 break;
10350 }
Eric Christopherfd179292009-08-27 18:07:15 +000010351 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010352 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010353 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010354 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010355 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010356 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010357 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010358 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010359 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010360 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10361 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010362 }
10363 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010364
Chris Lattner1efa40f2006-02-22 00:56:39 +000010365 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010366}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010367
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010368std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010369X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010370 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010371 // First, see if this is a constraint that directly corresponds to an LLVM
10372 // register class.
10373 if (Constraint.size() == 1) {
10374 // GCC Constraint Letters
10375 switch (Constraint[0]) {
10376 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010377 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010378 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010379 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010380 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010381 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010382 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010383 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010384 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010385 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010386 case 'R': // LEGACY_REGS
10387 if (VT == MVT::i8)
10388 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10389 if (VT == MVT::i16)
10390 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10391 if (VT == MVT::i32 || !Subtarget->is64Bit())
10392 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10393 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010394 case 'f': // FP Stack registers.
10395 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10396 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010397 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010398 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010399 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010400 return std::make_pair(0U, X86::RFP64RegisterClass);
10401 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010402 case 'y': // MMX_REGS if MMX allowed.
10403 if (!Subtarget->hasMMX()) break;
10404 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010405 case 'Y': // SSE_REGS if SSE2 allowed
10406 if (!Subtarget->hasSSE2()) break;
10407 // FALL THROUGH.
10408 case 'x': // SSE_REGS if SSE1 allowed
10409 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010410
Owen Anderson825b72b2009-08-11 20:47:22 +000010411 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010412 default: break;
10413 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010414 case MVT::f32:
10415 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010416 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010417 case MVT::f64:
10418 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010419 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010420 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010421 case MVT::v16i8:
10422 case MVT::v8i16:
10423 case MVT::v4i32:
10424 case MVT::v2i64:
10425 case MVT::v4f32:
10426 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010427 return std::make_pair(0U, X86::VR128RegisterClass);
10428 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010429 break;
10430 }
10431 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010432
Chris Lattnerf76d1802006-07-31 23:26:50 +000010433 // Use the default implementation in TargetLowering to convert the register
10434 // constraint into a member of a register class.
10435 std::pair<unsigned, const TargetRegisterClass*> Res;
10436 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010437
10438 // Not found as a standard register?
10439 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010440 // Map st(0) -> st(7) -> ST0
10441 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10442 tolower(Constraint[1]) == 's' &&
10443 tolower(Constraint[2]) == 't' &&
10444 Constraint[3] == '(' &&
10445 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10446 Constraint[5] == ')' &&
10447 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010448
Chris Lattner56d77c72009-09-13 22:41:48 +000010449 Res.first = X86::ST0+Constraint[4]-'0';
10450 Res.second = X86::RFP80RegisterClass;
10451 return Res;
10452 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010453
Chris Lattner56d77c72009-09-13 22:41:48 +000010454 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010455 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010456 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010457 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010458 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010459 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010460
10461 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010462 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010463 Res.first = X86::EFLAGS;
10464 Res.second = X86::CCRRegisterClass;
10465 return Res;
10466 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010467
Dale Johannesen330169f2008-11-13 21:52:36 +000010468 // 'A' means EAX + EDX.
10469 if (Constraint == "A") {
10470 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010471 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010472 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010473 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010474 return Res;
10475 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010476
Chris Lattnerf76d1802006-07-31 23:26:50 +000010477 // Otherwise, check to see if this is a register class of the wrong value
10478 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10479 // turn into {ax},{dx}.
10480 if (Res.second->hasType(VT))
10481 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010482
Chris Lattnerf76d1802006-07-31 23:26:50 +000010483 // All of the single-register GCC register classes map their values onto
10484 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10485 // really want an 8-bit or 32-bit register, map to the appropriate register
10486 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010487 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010488 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010489 unsigned DestReg = 0;
10490 switch (Res.first) {
10491 default: break;
10492 case X86::AX: DestReg = X86::AL; break;
10493 case X86::DX: DestReg = X86::DL; break;
10494 case X86::CX: DestReg = X86::CL; break;
10495 case X86::BX: DestReg = X86::BL; break;
10496 }
10497 if (DestReg) {
10498 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010499 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010500 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010501 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010502 unsigned DestReg = 0;
10503 switch (Res.first) {
10504 default: break;
10505 case X86::AX: DestReg = X86::EAX; break;
10506 case X86::DX: DestReg = X86::EDX; break;
10507 case X86::CX: DestReg = X86::ECX; break;
10508 case X86::BX: DestReg = X86::EBX; break;
10509 case X86::SI: DestReg = X86::ESI; break;
10510 case X86::DI: DestReg = X86::EDI; break;
10511 case X86::BP: DestReg = X86::EBP; break;
10512 case X86::SP: DestReg = X86::ESP; break;
10513 }
10514 if (DestReg) {
10515 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010516 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010517 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010518 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010519 unsigned DestReg = 0;
10520 switch (Res.first) {
10521 default: break;
10522 case X86::AX: DestReg = X86::RAX; break;
10523 case X86::DX: DestReg = X86::RDX; break;
10524 case X86::CX: DestReg = X86::RCX; break;
10525 case X86::BX: DestReg = X86::RBX; break;
10526 case X86::SI: DestReg = X86::RSI; break;
10527 case X86::DI: DestReg = X86::RDI; break;
10528 case X86::BP: DestReg = X86::RBP; break;
10529 case X86::SP: DestReg = X86::RSP; break;
10530 }
10531 if (DestReg) {
10532 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010533 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010534 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010535 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010536 } else if (Res.second == X86::FR32RegisterClass ||
10537 Res.second == X86::FR64RegisterClass ||
10538 Res.second == X86::VR128RegisterClass) {
10539 // Handle references to XMM physical registers that got mapped into the
10540 // wrong class. This can happen with constraints like {xmm0} where the
10541 // target independent register mapper will just pick the first match it can
10542 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010543 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010544 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010545 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010546 Res.second = X86::FR64RegisterClass;
10547 else if (X86::VR128RegisterClass->hasType(VT))
10548 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010549 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010550
Chris Lattnerf76d1802006-07-31 23:26:50 +000010551 return Res;
10552}