blob: 53ad5cb9e802023b95f3f773e3208dca6180b980 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Daniel Vetter3dec0092010-08-20 21:40:52 +020044static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010045static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Jesse Barnesf1f644d2013-06-27 00:39:25 +030047static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
48 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030049static void ironlake_pch_clock_get(struct intel_crtc *crtc,
50 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030051
Damien Lespiaue7457a92013-08-08 22:28:59 +010052static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
53 int x, int y, struct drm_framebuffer *old_fb);
54
55
Jesse Barnes79e53942008-11-07 14:24:08 -080056typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040057 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080058} intel_range_t;
59
60typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040061 int dot_limit;
62 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080063} intel_p2_t;
64
Ma Lingd4906092009-03-18 20:13:27 +080065typedef struct intel_limit intel_limit_t;
66struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040067 intel_range_t dot, vco, n, m, m1, m2, p, p1;
68 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080069};
Jesse Barnes79e53942008-11-07 14:24:08 -080070
Daniel Vetterd2acd212012-10-20 20:57:43 +020071int
72intel_pch_rawclk(struct drm_device *dev)
73{
74 struct drm_i915_private *dev_priv = dev->dev_private;
75
76 WARN_ON(!HAS_PCH_SPLIT(dev));
77
78 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
79}
80
Chris Wilson021357a2010-09-07 20:54:59 +010081static inline u32 /* units of 100MHz */
82intel_fdi_link_freq(struct drm_device *dev)
83{
Chris Wilson8b99e682010-10-13 09:59:17 +010084 if (IS_GEN5(dev)) {
85 struct drm_i915_private *dev_priv = dev->dev_private;
86 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
87 } else
88 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010089}
90
Daniel Vetter5d536e22013-07-06 12:52:06 +020091static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -040092 .dot = { .min = 25000, .max = 350000 },
93 .vco = { .min = 930000, .max = 1400000 },
94 .n = { .min = 3, .max = 16 },
95 .m = { .min = 96, .max = 140 },
96 .m1 = { .min = 18, .max = 26 },
97 .m2 = { .min = 6, .max = 16 },
98 .p = { .min = 4, .max = 128 },
99 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700100 .p2 = { .dot_limit = 165000,
101 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700102};
103
Daniel Vetter5d536e22013-07-06 12:52:06 +0200104static const intel_limit_t intel_limits_i8xx_dvo = {
105 .dot = { .min = 25000, .max = 350000 },
106 .vco = { .min = 930000, .max = 1400000 },
107 .n = { .min = 3, .max = 16 },
108 .m = { .min = 96, .max = 140 },
109 .m1 = { .min = 18, .max = 26 },
110 .m2 = { .min = 6, .max = 16 },
111 .p = { .min = 4, .max = 128 },
112 .p1 = { .min = 2, .max = 33 },
113 .p2 = { .dot_limit = 165000,
114 .p2_slow = 4, .p2_fast = 4 },
115};
116
Keith Packarde4b36692009-06-05 19:22:17 -0700117static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400118 .dot = { .min = 25000, .max = 350000 },
119 .vco = { .min = 930000, .max = 1400000 },
120 .n = { .min = 3, .max = 16 },
121 .m = { .min = 96, .max = 140 },
122 .m1 = { .min = 18, .max = 26 },
123 .m2 = { .min = 6, .max = 16 },
124 .p = { .min = 4, .max = 128 },
125 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700126 .p2 = { .dot_limit = 165000,
127 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700128};
Eric Anholt273e27c2011-03-30 13:01:10 -0700129
Keith Packarde4b36692009-06-05 19:22:17 -0700130static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400131 .dot = { .min = 20000, .max = 400000 },
132 .vco = { .min = 1400000, .max = 2800000 },
133 .n = { .min = 1, .max = 6 },
134 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100135 .m1 = { .min = 8, .max = 18 },
136 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400137 .p = { .min = 5, .max = 80 },
138 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700139 .p2 = { .dot_limit = 200000,
140 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700141};
142
143static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400144 .dot = { .min = 20000, .max = 400000 },
145 .vco = { .min = 1400000, .max = 2800000 },
146 .n = { .min = 1, .max = 6 },
147 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100148 .m1 = { .min = 8, .max = 18 },
149 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400150 .p = { .min = 7, .max = 98 },
151 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700152 .p2 = { .dot_limit = 112000,
153 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700154};
155
Eric Anholt273e27c2011-03-30 13:01:10 -0700156
Keith Packarde4b36692009-06-05 19:22:17 -0700157static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700158 .dot = { .min = 25000, .max = 270000 },
159 .vco = { .min = 1750000, .max = 3500000},
160 .n = { .min = 1, .max = 4 },
161 .m = { .min = 104, .max = 138 },
162 .m1 = { .min = 17, .max = 23 },
163 .m2 = { .min = 5, .max = 11 },
164 .p = { .min = 10, .max = 30 },
165 .p1 = { .min = 1, .max = 3},
166 .p2 = { .dot_limit = 270000,
167 .p2_slow = 10,
168 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800169 },
Keith Packarde4b36692009-06-05 19:22:17 -0700170};
171
172static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700173 .dot = { .min = 22000, .max = 400000 },
174 .vco = { .min = 1750000, .max = 3500000},
175 .n = { .min = 1, .max = 4 },
176 .m = { .min = 104, .max = 138 },
177 .m1 = { .min = 16, .max = 23 },
178 .m2 = { .min = 5, .max = 11 },
179 .p = { .min = 5, .max = 80 },
180 .p1 = { .min = 1, .max = 8},
181 .p2 = { .dot_limit = 165000,
182 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700183};
184
185static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700186 .dot = { .min = 20000, .max = 115000 },
187 .vco = { .min = 1750000, .max = 3500000 },
188 .n = { .min = 1, .max = 3 },
189 .m = { .min = 104, .max = 138 },
190 .m1 = { .min = 17, .max = 23 },
191 .m2 = { .min = 5, .max = 11 },
192 .p = { .min = 28, .max = 112 },
193 .p1 = { .min = 2, .max = 8 },
194 .p2 = { .dot_limit = 0,
195 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800196 },
Keith Packarde4b36692009-06-05 19:22:17 -0700197};
198
199static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700200 .dot = { .min = 80000, .max = 224000 },
201 .vco = { .min = 1750000, .max = 3500000 },
202 .n = { .min = 1, .max = 3 },
203 .m = { .min = 104, .max = 138 },
204 .m1 = { .min = 17, .max = 23 },
205 .m2 = { .min = 5, .max = 11 },
206 .p = { .min = 14, .max = 42 },
207 .p1 = { .min = 2, .max = 6 },
208 .p2 = { .dot_limit = 0,
209 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800210 },
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500213static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400214 .dot = { .min = 20000, .max = 400000},
215 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700216 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400217 .n = { .min = 3, .max = 6 },
218 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700219 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400220 .m1 = { .min = 0, .max = 0 },
221 .m2 = { .min = 0, .max = 254 },
222 .p = { .min = 5, .max = 80 },
223 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700224 .p2 = { .dot_limit = 200000,
225 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700226};
227
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500228static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400229 .dot = { .min = 20000, .max = 400000 },
230 .vco = { .min = 1700000, .max = 3500000 },
231 .n = { .min = 3, .max = 6 },
232 .m = { .min = 2, .max = 256 },
233 .m1 = { .min = 0, .max = 0 },
234 .m2 = { .min = 0, .max = 254 },
235 .p = { .min = 7, .max = 112 },
236 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700237 .p2 = { .dot_limit = 112000,
238 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700239};
240
Eric Anholt273e27c2011-03-30 13:01:10 -0700241/* Ironlake / Sandybridge
242 *
243 * We calculate clock using (register_value + 2) for N/M1/M2, so here
244 * the range value for them is (actual_value - 2).
245 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800246static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700247 .dot = { .min = 25000, .max = 350000 },
248 .vco = { .min = 1760000, .max = 3510000 },
249 .n = { .min = 1, .max = 5 },
250 .m = { .min = 79, .max = 127 },
251 .m1 = { .min = 12, .max = 22 },
252 .m2 = { .min = 5, .max = 9 },
253 .p = { .min = 5, .max = 80 },
254 .p1 = { .min = 1, .max = 8 },
255 .p2 = { .dot_limit = 225000,
256 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700257};
258
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800259static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700260 .dot = { .min = 25000, .max = 350000 },
261 .vco = { .min = 1760000, .max = 3510000 },
262 .n = { .min = 1, .max = 3 },
263 .m = { .min = 79, .max = 118 },
264 .m1 = { .min = 12, .max = 22 },
265 .m2 = { .min = 5, .max = 9 },
266 .p = { .min = 28, .max = 112 },
267 .p1 = { .min = 2, .max = 8 },
268 .p2 = { .dot_limit = 225000,
269 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800270};
271
272static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 .dot = { .min = 25000, .max = 350000 },
274 .vco = { .min = 1760000, .max = 3510000 },
275 .n = { .min = 1, .max = 3 },
276 .m = { .min = 79, .max = 127 },
277 .m1 = { .min = 12, .max = 22 },
278 .m2 = { .min = 5, .max = 9 },
279 .p = { .min = 14, .max = 56 },
280 .p1 = { .min = 2, .max = 8 },
281 .p2 = { .dot_limit = 225000,
282 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800283};
284
Eric Anholt273e27c2011-03-30 13:01:10 -0700285/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800286static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700287 .dot = { .min = 25000, .max = 350000 },
288 .vco = { .min = 1760000, .max = 3510000 },
289 .n = { .min = 1, .max = 2 },
290 .m = { .min = 79, .max = 126 },
291 .m1 = { .min = 12, .max = 22 },
292 .m2 = { .min = 5, .max = 9 },
293 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400294 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700295 .p2 = { .dot_limit = 225000,
296 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800297};
298
299static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700300 .dot = { .min = 25000, .max = 350000 },
301 .vco = { .min = 1760000, .max = 3510000 },
302 .n = { .min = 1, .max = 3 },
303 .m = { .min = 79, .max = 126 },
304 .m1 = { .min = 12, .max = 22 },
305 .m2 = { .min = 5, .max = 9 },
306 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400307 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700308 .p2 = { .dot_limit = 225000,
309 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800310};
311
Ville Syrjälädc730512013-09-24 21:26:30 +0300312static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300313 /*
314 * These are the data rate limits (measured in fast clocks)
315 * since those are the strictest limits we have. The fast
316 * clock and actual rate limits are more relaxed, so checking
317 * them would make no difference.
318 */
319 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200320 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700321 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700322 .m1 = { .min = 2, .max = 3 },
323 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300324 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300325 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700326};
327
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300328static void vlv_clock(int refclk, intel_clock_t *clock)
329{
330 clock->m = clock->m1 * clock->m2;
331 clock->p = clock->p1 * clock->p2;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300332 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
333 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300334}
335
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300336/**
337 * Returns whether any output on the specified pipe is of the specified type
338 */
339static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
340{
341 struct drm_device *dev = crtc->dev;
342 struct intel_encoder *encoder;
343
344 for_each_encoder_on_crtc(dev, crtc, encoder)
345 if (encoder->type == type)
346 return true;
347
348 return false;
349}
350
Chris Wilson1b894b52010-12-14 20:04:54 +0000351static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
352 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800353{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800354 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800355 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800356
357 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100358 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000359 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800360 limit = &intel_limits_ironlake_dual_lvds_100m;
361 else
362 limit = &intel_limits_ironlake_dual_lvds;
363 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000364 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800365 limit = &intel_limits_ironlake_single_lvds_100m;
366 else
367 limit = &intel_limits_ironlake_single_lvds;
368 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200369 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800370 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800371
372 return limit;
373}
374
Ma Ling044c7c42009-03-18 20:13:23 +0800375static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
376{
377 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800378 const intel_limit_t *limit;
379
380 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100381 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700382 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800383 else
Keith Packarde4b36692009-06-05 19:22:17 -0700384 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800385 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
386 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700387 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800388 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700389 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800390 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700391 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800392
393 return limit;
394}
395
Chris Wilson1b894b52010-12-14 20:04:54 +0000396static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800397{
398 struct drm_device *dev = crtc->dev;
399 const intel_limit_t *limit;
400
Eric Anholtbad720f2009-10-22 16:11:14 -0700401 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000402 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800403 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800404 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500405 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800406 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500407 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800408 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500409 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700410 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300411 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100412 } else if (!IS_GEN2(dev)) {
413 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
414 limit = &intel_limits_i9xx_lvds;
415 else
416 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800417 } else {
418 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700419 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200420 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700421 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200422 else
423 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800424 }
425 return limit;
426}
427
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500428/* m1 is reserved as 0 in Pineview, n is a ring counter */
429static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800430{
Shaohua Li21778322009-02-23 15:19:16 +0800431 clock->m = clock->m2 + 2;
432 clock->p = clock->p1 * clock->p2;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300433 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
434 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800435}
436
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200437static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
438{
439 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
440}
441
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200442static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800443{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200444 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800445 clock->p = clock->p1 * clock->p2;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300446 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
447 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800448}
449
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800450#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800451/**
452 * Returns whether the given set of divisors are valid for a given refclk with
453 * the given connectors.
454 */
455
Chris Wilson1b894b52010-12-14 20:04:54 +0000456static bool intel_PLL_is_valid(struct drm_device *dev,
457 const intel_limit_t *limit,
458 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800459{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300460 if (clock->n < limit->n.min || limit->n.max < clock->n)
461 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800462 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400463 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800464 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400465 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800466 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400467 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300468
469 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
470 if (clock->m1 <= clock->m2)
471 INTELPllInvalid("m1 <= m2\n");
472
473 if (!IS_VALLEYVIEW(dev)) {
474 if (clock->p < limit->p.min || limit->p.max < clock->p)
475 INTELPllInvalid("p out of range\n");
476 if (clock->m < limit->m.min || limit->m.max < clock->m)
477 INTELPllInvalid("m out of range\n");
478 }
479
Jesse Barnes79e53942008-11-07 14:24:08 -0800480 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400481 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800482 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
483 * connector, etc., rather than just a single range.
484 */
485 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400486 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800487
488 return true;
489}
490
Ma Lingd4906092009-03-18 20:13:27 +0800491static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200492i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800493 int target, int refclk, intel_clock_t *match_clock,
494 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800495{
496 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800497 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800498 int err = target;
499
Daniel Vettera210b022012-11-26 17:22:08 +0100500 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800501 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100502 * For LVDS just rely on its current settings for dual-channel.
503 * We haven't figured out how to reliably set up different
504 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800505 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100506 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 clock.p2 = limit->p2.p2_fast;
508 else
509 clock.p2 = limit->p2.p2_slow;
510 } else {
511 if (target < limit->p2.dot_limit)
512 clock.p2 = limit->p2.p2_slow;
513 else
514 clock.p2 = limit->p2.p2_fast;
515 }
516
Akshay Joshi0206e352011-08-16 15:34:10 -0400517 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800518
Zhao Yakui42158662009-11-20 11:24:18 +0800519 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
520 clock.m1++) {
521 for (clock.m2 = limit->m2.min;
522 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200523 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800524 break;
525 for (clock.n = limit->n.min;
526 clock.n <= limit->n.max; clock.n++) {
527 for (clock.p1 = limit->p1.min;
528 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800529 int this_err;
530
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200531 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000532 if (!intel_PLL_is_valid(dev, limit,
533 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800534 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800535 if (match_clock &&
536 clock.p != match_clock->p)
537 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800538
539 this_err = abs(clock.dot - target);
540 if (this_err < err) {
541 *best_clock = clock;
542 err = this_err;
543 }
544 }
545 }
546 }
547 }
548
549 return (err != target);
550}
551
Ma Lingd4906092009-03-18 20:13:27 +0800552static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200553pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
554 int target, int refclk, intel_clock_t *match_clock,
555 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200556{
557 struct drm_device *dev = crtc->dev;
558 intel_clock_t clock;
559 int err = target;
560
561 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
562 /*
563 * For LVDS just rely on its current settings for dual-channel.
564 * We haven't figured out how to reliably set up different
565 * single/dual channel state, if we even can.
566 */
567 if (intel_is_dual_link_lvds(dev))
568 clock.p2 = limit->p2.p2_fast;
569 else
570 clock.p2 = limit->p2.p2_slow;
571 } else {
572 if (target < limit->p2.dot_limit)
573 clock.p2 = limit->p2.p2_slow;
574 else
575 clock.p2 = limit->p2.p2_fast;
576 }
577
578 memset(best_clock, 0, sizeof(*best_clock));
579
580 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
581 clock.m1++) {
582 for (clock.m2 = limit->m2.min;
583 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200584 for (clock.n = limit->n.min;
585 clock.n <= limit->n.max; clock.n++) {
586 for (clock.p1 = limit->p1.min;
587 clock.p1 <= limit->p1.max; clock.p1++) {
588 int this_err;
589
590 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800591 if (!intel_PLL_is_valid(dev, limit,
592 &clock))
593 continue;
594 if (match_clock &&
595 clock.p != match_clock->p)
596 continue;
597
598 this_err = abs(clock.dot - target);
599 if (this_err < err) {
600 *best_clock = clock;
601 err = this_err;
602 }
603 }
604 }
605 }
606 }
607
608 return (err != target);
609}
610
Ma Lingd4906092009-03-18 20:13:27 +0800611static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200612g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
613 int target, int refclk, intel_clock_t *match_clock,
614 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800615{
616 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800617 intel_clock_t clock;
618 int max_n;
619 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400620 /* approximately equals target * 0.00585 */
621 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800622 found = false;
623
624 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100625 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800626 clock.p2 = limit->p2.p2_fast;
627 else
628 clock.p2 = limit->p2.p2_slow;
629 } else {
630 if (target < limit->p2.dot_limit)
631 clock.p2 = limit->p2.p2_slow;
632 else
633 clock.p2 = limit->p2.p2_fast;
634 }
635
636 memset(best_clock, 0, sizeof(*best_clock));
637 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200638 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800639 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200640 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800641 for (clock.m1 = limit->m1.max;
642 clock.m1 >= limit->m1.min; clock.m1--) {
643 for (clock.m2 = limit->m2.max;
644 clock.m2 >= limit->m2.min; clock.m2--) {
645 for (clock.p1 = limit->p1.max;
646 clock.p1 >= limit->p1.min; clock.p1--) {
647 int this_err;
648
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200649 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000650 if (!intel_PLL_is_valid(dev, limit,
651 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800652 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000653
654 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800655 if (this_err < err_most) {
656 *best_clock = clock;
657 err_most = this_err;
658 max_n = clock.n;
659 found = true;
660 }
661 }
662 }
663 }
664 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800665 return found;
666}
Ma Lingd4906092009-03-18 20:13:27 +0800667
Zhenyu Wang2c072452009-06-05 15:38:42 +0800668static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200669vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
670 int target, int refclk, intel_clock_t *match_clock,
671 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700672{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300673 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300674 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300675 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300676 /* min update 19.2 MHz */
677 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300678 bool found = false;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700679
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300680 target *= 5; /* fast clock */
681
682 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700683
684 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300685 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300686 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300687 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300688 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300689 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700690 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300691 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300692 unsigned int ppm, diff;
693
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300694 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
695 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300696
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300697 vlv_clock(refclk, &clock);
698
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300699 if (!intel_PLL_is_valid(dev, limit,
700 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300701 continue;
702
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300703 diff = abs(clock.dot - target);
704 ppm = div_u64(1000000ULL * diff, target);
705
706 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300707 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300708 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300709 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300710 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300711
Ville Syrjäläc6861222013-09-24 21:26:21 +0300712 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300713 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300714 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300715 found = true;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700716 }
717 }
718 }
719 }
720 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700721
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300722 return found;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700723}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700724
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300725bool intel_crtc_active(struct drm_crtc *crtc)
726{
727 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
728
729 /* Be paranoid as we can arrive here with only partial
730 * state retrieved from the hardware during setup.
731 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100732 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300733 * as Haswell has gained clock readout/fastboot support.
734 *
735 * We can ditch the crtc->fb check as soon as we can
736 * properly reconstruct framebuffers.
737 */
738 return intel_crtc->active && crtc->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100739 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300740}
741
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200742enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
743 enum pipe pipe)
744{
745 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
746 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
747
Daniel Vetter3b117c82013-04-17 20:15:07 +0200748 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200749}
750
Paulo Zanonia928d532012-05-04 17:18:15 -0300751static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
752{
753 struct drm_i915_private *dev_priv = dev->dev_private;
754 u32 frame, frame_reg = PIPEFRAME(pipe);
755
756 frame = I915_READ(frame_reg);
757
758 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
759 DRM_DEBUG_KMS("vblank wait timed out\n");
760}
761
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700762/**
763 * intel_wait_for_vblank - wait for vblank on a given pipe
764 * @dev: drm device
765 * @pipe: pipe to wait for
766 *
767 * Wait for vblank to occur on a given pipe. Needed for various bits of
768 * mode setting code.
769 */
770void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800771{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700772 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800773 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700774
Paulo Zanonia928d532012-05-04 17:18:15 -0300775 if (INTEL_INFO(dev)->gen >= 5) {
776 ironlake_wait_for_vblank(dev, pipe);
777 return;
778 }
779
Chris Wilson300387c2010-09-05 20:25:43 +0100780 /* Clear existing vblank status. Note this will clear any other
781 * sticky status fields as well.
782 *
783 * This races with i915_driver_irq_handler() with the result
784 * that either function could miss a vblank event. Here it is not
785 * fatal, as we will either wait upon the next vblank interrupt or
786 * timeout. Generally speaking intel_wait_for_vblank() is only
787 * called during modeset at which time the GPU should be idle and
788 * should *not* be performing page flips and thus not waiting on
789 * vblanks...
790 * Currently, the result of us stealing a vblank from the irq
791 * handler is that a single frame will be skipped during swapbuffers.
792 */
793 I915_WRITE(pipestat_reg,
794 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
795
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700796 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100797 if (wait_for(I915_READ(pipestat_reg) &
798 PIPE_VBLANK_INTERRUPT_STATUS,
799 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700800 DRM_DEBUG_KMS("vblank wait timed out\n");
801}
802
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300803static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
804{
805 struct drm_i915_private *dev_priv = dev->dev_private;
806 u32 reg = PIPEDSL(pipe);
807 u32 line1, line2;
808 u32 line_mask;
809
810 if (IS_GEN2(dev))
811 line_mask = DSL_LINEMASK_GEN2;
812 else
813 line_mask = DSL_LINEMASK_GEN3;
814
815 line1 = I915_READ(reg) & line_mask;
816 mdelay(5);
817 line2 = I915_READ(reg) & line_mask;
818
819 return line1 == line2;
820}
821
Keith Packardab7ad7f2010-10-03 00:33:06 -0700822/*
823 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700824 * @dev: drm device
825 * @pipe: pipe to wait for
826 *
827 * After disabling a pipe, we can't wait for vblank in the usual way,
828 * spinning on the vblank interrupt status bit, since we won't actually
829 * see an interrupt when the pipe is disabled.
830 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700831 * On Gen4 and above:
832 * wait for the pipe register state bit to turn off
833 *
834 * Otherwise:
835 * wait for the display line value to settle (it usually
836 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100837 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700838 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100839void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700840{
841 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200842 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
843 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700844
Keith Packardab7ad7f2010-10-03 00:33:06 -0700845 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200846 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700847
Keith Packardab7ad7f2010-10-03 00:33:06 -0700848 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100849 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
850 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200851 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700852 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700853 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300854 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200855 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700856 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800857}
858
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000859/*
860 * ibx_digital_port_connected - is the specified port connected?
861 * @dev_priv: i915 private structure
862 * @port: the port to test
863 *
864 * Returns true if @port is connected, false otherwise.
865 */
866bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
867 struct intel_digital_port *port)
868{
869 u32 bit;
870
Damien Lespiauc36346e2012-12-13 16:09:03 +0000871 if (HAS_PCH_IBX(dev_priv->dev)) {
872 switch(port->port) {
873 case PORT_B:
874 bit = SDE_PORTB_HOTPLUG;
875 break;
876 case PORT_C:
877 bit = SDE_PORTC_HOTPLUG;
878 break;
879 case PORT_D:
880 bit = SDE_PORTD_HOTPLUG;
881 break;
882 default:
883 return true;
884 }
885 } else {
886 switch(port->port) {
887 case PORT_B:
888 bit = SDE_PORTB_HOTPLUG_CPT;
889 break;
890 case PORT_C:
891 bit = SDE_PORTC_HOTPLUG_CPT;
892 break;
893 case PORT_D:
894 bit = SDE_PORTD_HOTPLUG_CPT;
895 break;
896 default:
897 return true;
898 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000899 }
900
901 return I915_READ(SDEISR) & bit;
902}
903
Jesse Barnesb24e7172011-01-04 15:09:30 -0800904static const char *state_string(bool enabled)
905{
906 return enabled ? "on" : "off";
907}
908
909/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +0200910void assert_pll(struct drm_i915_private *dev_priv,
911 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800912{
913 int reg;
914 u32 val;
915 bool cur_state;
916
917 reg = DPLL(pipe);
918 val = I915_READ(reg);
919 cur_state = !!(val & DPLL_VCO_ENABLE);
920 WARN(cur_state != state,
921 "PLL state assertion failure (expected %s, current %s)\n",
922 state_string(state), state_string(cur_state));
923}
Jesse Barnesb24e7172011-01-04 15:09:30 -0800924
Jani Nikula23538ef2013-08-27 15:12:22 +0300925/* XXX: the dsi pll is shared between MIPI DSI ports */
926static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
927{
928 u32 val;
929 bool cur_state;
930
931 mutex_lock(&dev_priv->dpio_lock);
932 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
933 mutex_unlock(&dev_priv->dpio_lock);
934
935 cur_state = val & DSI_PLL_VCO_EN;
936 WARN(cur_state != state,
937 "DSI PLL state assertion failure (expected %s, current %s)\n",
938 state_string(state), state_string(cur_state));
939}
940#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
941#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
942
Daniel Vetter55607e82013-06-16 21:42:39 +0200943struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +0200944intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -0800945{
Daniel Vettere2b78262013-06-07 23:10:03 +0200946 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
947
Daniel Vettera43f6e02013-06-07 23:10:32 +0200948 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200949 return NULL;
950
Daniel Vettera43f6e02013-06-07 23:10:32 +0200951 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200952}
953
Jesse Barnesb24e7172011-01-04 15:09:30 -0800954/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +0200955void assert_shared_dpll(struct drm_i915_private *dev_priv,
956 struct intel_shared_dpll *pll,
957 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800958{
Jesse Barnes040484a2011-01-03 12:14:26 -0800959 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +0200960 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -0800961
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300962 if (HAS_PCH_LPT(dev_priv->dev)) {
963 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
964 return;
965 }
966
Chris Wilson92b27b02012-05-20 18:10:50 +0100967 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200968 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100969 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100970
Daniel Vetter53589012013-06-05 13:34:16 +0200971 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +0100972 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +0200973 "%s assertion failure (expected %s, current %s)\n",
974 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -0800975}
Jesse Barnes040484a2011-01-03 12:14:26 -0800976
977static void assert_fdi_tx(struct drm_i915_private *dev_priv,
978 enum pipe pipe, bool state)
979{
980 int reg;
981 u32 val;
982 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200983 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
984 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800985
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200986 if (HAS_DDI(dev_priv->dev)) {
987 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200988 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300989 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200990 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300991 } else {
992 reg = FDI_TX_CTL(pipe);
993 val = I915_READ(reg);
994 cur_state = !!(val & FDI_TX_ENABLE);
995 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800996 WARN(cur_state != state,
997 "FDI TX state assertion failure (expected %s, current %s)\n",
998 state_string(state), state_string(cur_state));
999}
1000#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1001#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1002
1003static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1004 enum pipe pipe, bool state)
1005{
1006 int reg;
1007 u32 val;
1008 bool cur_state;
1009
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001010 reg = FDI_RX_CTL(pipe);
1011 val = I915_READ(reg);
1012 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001013 WARN(cur_state != state,
1014 "FDI RX state assertion failure (expected %s, current %s)\n",
1015 state_string(state), state_string(cur_state));
1016}
1017#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1018#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1019
1020static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1021 enum pipe pipe)
1022{
1023 int reg;
1024 u32 val;
1025
1026 /* ILK FDI PLL is always enabled */
1027 if (dev_priv->info->gen == 5)
1028 return;
1029
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001030 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001031 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001032 return;
1033
Jesse Barnes040484a2011-01-03 12:14:26 -08001034 reg = FDI_TX_CTL(pipe);
1035 val = I915_READ(reg);
1036 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1037}
1038
Daniel Vetter55607e82013-06-16 21:42:39 +02001039void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1040 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001041{
1042 int reg;
1043 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001044 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001045
1046 reg = FDI_RX_CTL(pipe);
1047 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001048 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1049 WARN(cur_state != state,
1050 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1051 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001052}
1053
Jesse Barnesea0760c2011-01-04 15:09:32 -08001054static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1055 enum pipe pipe)
1056{
1057 int pp_reg, lvds_reg;
1058 u32 val;
1059 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001060 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001061
1062 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1063 pp_reg = PCH_PP_CONTROL;
1064 lvds_reg = PCH_LVDS;
1065 } else {
1066 pp_reg = PP_CONTROL;
1067 lvds_reg = LVDS;
1068 }
1069
1070 val = I915_READ(pp_reg);
1071 if (!(val & PANEL_POWER_ON) ||
1072 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1073 locked = false;
1074
1075 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1076 panel_pipe = PIPE_B;
1077
1078 WARN(panel_pipe == pipe && locked,
1079 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001080 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001081}
1082
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001083static void assert_cursor(struct drm_i915_private *dev_priv,
1084 enum pipe pipe, bool state)
1085{
1086 struct drm_device *dev = dev_priv->dev;
1087 bool cur_state;
1088
1089 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1090 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
1091 else if (IS_845G(dev) || IS_I865G(dev))
1092 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
1093 else
1094 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
1095
1096 WARN(cur_state != state,
1097 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1098 pipe_name(pipe), state_string(state), state_string(cur_state));
1099}
1100#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1101#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1102
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001103void assert_pipe(struct drm_i915_private *dev_priv,
1104 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001105{
1106 int reg;
1107 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001108 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001109 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1110 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001111
Daniel Vetter8e636782012-01-22 01:36:48 +01001112 /* if we need the pipe A quirk it must be always on */
1113 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1114 state = true;
1115
Paulo Zanonib97186f2013-05-03 12:15:36 -03001116 if (!intel_display_power_enabled(dev_priv->dev,
1117 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001118 cur_state = false;
1119 } else {
1120 reg = PIPECONF(cpu_transcoder);
1121 val = I915_READ(reg);
1122 cur_state = !!(val & PIPECONF_ENABLE);
1123 }
1124
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001125 WARN(cur_state != state,
1126 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001127 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001128}
1129
Chris Wilson931872f2012-01-16 23:01:13 +00001130static void assert_plane(struct drm_i915_private *dev_priv,
1131 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001132{
1133 int reg;
1134 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001135 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001136
1137 reg = DSPCNTR(plane);
1138 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001139 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1140 WARN(cur_state != state,
1141 "plane %c assertion failure (expected %s, current %s)\n",
1142 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001143}
1144
Chris Wilson931872f2012-01-16 23:01:13 +00001145#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1146#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1147
Jesse Barnesb24e7172011-01-04 15:09:30 -08001148static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1149 enum pipe pipe)
1150{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001151 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001152 int reg, i;
1153 u32 val;
1154 int cur_pipe;
1155
Ville Syrjälä653e1022013-06-04 13:49:05 +03001156 /* Primary planes are fixed to pipes on gen4+ */
1157 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001158 reg = DSPCNTR(pipe);
1159 val = I915_READ(reg);
1160 WARN((val & DISPLAY_PLANE_ENABLE),
1161 "plane %c assertion failure, should be disabled but not\n",
1162 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001163 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001164 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001165
Jesse Barnesb24e7172011-01-04 15:09:30 -08001166 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001167 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001168 reg = DSPCNTR(i);
1169 val = I915_READ(reg);
1170 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1171 DISPPLANE_SEL_PIPE_SHIFT;
1172 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001173 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1174 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001175 }
1176}
1177
Jesse Barnes19332d72013-03-28 09:55:38 -07001178static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1179 enum pipe pipe)
1180{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001181 struct drm_device *dev = dev_priv->dev;
Jesse Barnes19332d72013-03-28 09:55:38 -07001182 int reg, i;
1183 u32 val;
1184
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001185 if (IS_VALLEYVIEW(dev)) {
1186 for (i = 0; i < dev_priv->num_plane; i++) {
1187 reg = SPCNTR(pipe, i);
1188 val = I915_READ(reg);
1189 WARN((val & SP_ENABLE),
1190 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1191 sprite_name(pipe, i), pipe_name(pipe));
1192 }
1193 } else if (INTEL_INFO(dev)->gen >= 7) {
1194 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001195 val = I915_READ(reg);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001196 WARN((val & SPRITE_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001197 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001198 plane_name(pipe), pipe_name(pipe));
1199 } else if (INTEL_INFO(dev)->gen >= 5) {
1200 reg = DVSCNTR(pipe);
1201 val = I915_READ(reg);
1202 WARN((val & DVS_ENABLE),
1203 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1204 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001205 }
1206}
1207
Jesse Barnes92f25842011-01-04 15:09:34 -08001208static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1209{
1210 u32 val;
1211 bool enabled;
1212
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001213 if (HAS_PCH_LPT(dev_priv->dev)) {
1214 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1215 return;
1216 }
1217
Jesse Barnes92f25842011-01-04 15:09:34 -08001218 val = I915_READ(PCH_DREF_CONTROL);
1219 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1220 DREF_SUPERSPREAD_SOURCE_MASK));
1221 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1222}
1223
Daniel Vetterab9412b2013-05-03 11:49:46 +02001224static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1225 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001226{
1227 int reg;
1228 u32 val;
1229 bool enabled;
1230
Daniel Vetterab9412b2013-05-03 11:49:46 +02001231 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001232 val = I915_READ(reg);
1233 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001234 WARN(enabled,
1235 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1236 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001237}
1238
Keith Packard4e634382011-08-06 10:39:45 -07001239static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1240 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001241{
1242 if ((val & DP_PORT_EN) == 0)
1243 return false;
1244
1245 if (HAS_PCH_CPT(dev_priv->dev)) {
1246 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1247 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1248 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1249 return false;
1250 } else {
1251 if ((val & DP_PIPE_MASK) != (pipe << 30))
1252 return false;
1253 }
1254 return true;
1255}
1256
Keith Packard1519b992011-08-06 10:35:34 -07001257static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1258 enum pipe pipe, u32 val)
1259{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001260 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001261 return false;
1262
1263 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001264 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001265 return false;
1266 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001267 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001268 return false;
1269 }
1270 return true;
1271}
1272
1273static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1274 enum pipe pipe, u32 val)
1275{
1276 if ((val & LVDS_PORT_EN) == 0)
1277 return false;
1278
1279 if (HAS_PCH_CPT(dev_priv->dev)) {
1280 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1281 return false;
1282 } else {
1283 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1284 return false;
1285 }
1286 return true;
1287}
1288
1289static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1290 enum pipe pipe, u32 val)
1291{
1292 if ((val & ADPA_DAC_ENABLE) == 0)
1293 return false;
1294 if (HAS_PCH_CPT(dev_priv->dev)) {
1295 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1296 return false;
1297 } else {
1298 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1299 return false;
1300 }
1301 return true;
1302}
1303
Jesse Barnes291906f2011-02-02 12:28:03 -08001304static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001305 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001306{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001307 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001308 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001309 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001310 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001311
Daniel Vetter75c5da22012-09-10 21:58:29 +02001312 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1313 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001314 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001315}
1316
1317static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1318 enum pipe pipe, int reg)
1319{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001320 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001321 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001322 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001323 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001324
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001325 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001326 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001327 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001328}
1329
1330static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1331 enum pipe pipe)
1332{
1333 int reg;
1334 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001335
Keith Packardf0575e92011-07-25 22:12:43 -07001336 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1337 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1338 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001339
1340 reg = PCH_ADPA;
1341 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001342 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001343 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001344 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001345
1346 reg = PCH_LVDS;
1347 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001348 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001349 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001350 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001351
Paulo Zanonie2debe92013-02-18 19:00:27 -03001352 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1353 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1354 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001355}
1356
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001357static void intel_init_dpio(struct drm_device *dev)
1358{
1359 struct drm_i915_private *dev_priv = dev->dev_private;
1360
1361 if (!IS_VALLEYVIEW(dev))
1362 return;
1363
1364 /*
1365 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1366 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1367 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1368 * b. The other bits such as sfr settings / modesel may all be set
1369 * to 0.
1370 *
1371 * This should only be done on init and resume from S3 with both
1372 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
1373 */
1374 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1375}
1376
Daniel Vetter426115c2013-07-11 22:13:42 +02001377static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001378{
Daniel Vetter426115c2013-07-11 22:13:42 +02001379 struct drm_device *dev = crtc->base.dev;
1380 struct drm_i915_private *dev_priv = dev->dev_private;
1381 int reg = DPLL(crtc->pipe);
1382 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001383
Daniel Vetter426115c2013-07-11 22:13:42 +02001384 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001385
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001386 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001387 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1388
1389 /* PLL is protected by panel, make sure we can write it */
1390 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001391 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001392
Daniel Vetter426115c2013-07-11 22:13:42 +02001393 I915_WRITE(reg, dpll);
1394 POSTING_READ(reg);
1395 udelay(150);
1396
1397 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1398 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1399
1400 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1401 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001402
1403 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001404 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001405 POSTING_READ(reg);
1406 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001407 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001408 POSTING_READ(reg);
1409 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001410 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001411 POSTING_READ(reg);
1412 udelay(150); /* wait for warmup */
1413}
1414
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001415static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001416{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001417 struct drm_device *dev = crtc->base.dev;
1418 struct drm_i915_private *dev_priv = dev->dev_private;
1419 int reg = DPLL(crtc->pipe);
1420 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001421
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001422 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001423
1424 /* No really, not for ILK+ */
1425 BUG_ON(dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001426
1427 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001428 if (IS_MOBILE(dev) && !IS_I830(dev))
1429 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001430
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001431 I915_WRITE(reg, dpll);
1432
1433 /* Wait for the clocks to stabilize. */
1434 POSTING_READ(reg);
1435 udelay(150);
1436
1437 if (INTEL_INFO(dev)->gen >= 4) {
1438 I915_WRITE(DPLL_MD(crtc->pipe),
1439 crtc->config.dpll_hw_state.dpll_md);
1440 } else {
1441 /* The pixel multiplier can only be updated once the
1442 * DPLL is enabled and the clocks are stable.
1443 *
1444 * So write it again.
1445 */
1446 I915_WRITE(reg, dpll);
1447 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001448
1449 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001450 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001451 POSTING_READ(reg);
1452 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001453 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001454 POSTING_READ(reg);
1455 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001456 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001457 POSTING_READ(reg);
1458 udelay(150); /* wait for warmup */
1459}
1460
1461/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001462 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001463 * @dev_priv: i915 private structure
1464 * @pipe: pipe PLL to disable
1465 *
1466 * Disable the PLL for @pipe, making sure the pipe is off first.
1467 *
1468 * Note! This is for pre-ILK only.
1469 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001470static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001471{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001472 /* Don't disable pipe A or pipe A PLLs if needed */
1473 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1474 return;
1475
1476 /* Make sure the pipe isn't still relying on us */
1477 assert_pipe_disabled(dev_priv, pipe);
1478
Daniel Vetter50b44a42013-06-05 13:34:33 +02001479 I915_WRITE(DPLL(pipe), 0);
1480 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001481}
1482
Jesse Barnesf6071162013-10-01 10:41:38 -07001483static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1484{
1485 u32 val = 0;
1486
1487 /* Make sure the pipe isn't still relying on us */
1488 assert_pipe_disabled(dev_priv, pipe);
1489
1490 /* Leave integrated clock source enabled */
1491 if (pipe == PIPE_B)
1492 val = DPLL_INTEGRATED_CRI_CLK_VLV;
1493 I915_WRITE(DPLL(pipe), val);
1494 POSTING_READ(DPLL(pipe));
1495}
1496
Jesse Barnes89b667f2013-04-18 14:51:36 -07001497void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
1498{
1499 u32 port_mask;
1500
1501 if (!port)
1502 port_mask = DPLL_PORTB_READY_MASK;
1503 else
1504 port_mask = DPLL_PORTC_READY_MASK;
1505
1506 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1507 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
1508 'B' + port, I915_READ(DPLL(0)));
1509}
1510
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001511/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001512 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001513 * @dev_priv: i915 private structure
1514 * @pipe: pipe PLL to enable
1515 *
1516 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1517 * drives the transcoder clock.
1518 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001519static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001520{
Daniel Vettere2b78262013-06-07 23:10:03 +02001521 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1522 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001523
Chris Wilson48da64a2012-05-13 20:16:12 +01001524 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001525 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001526 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001527 return;
1528
1529 if (WARN_ON(pll->refcount == 0))
1530 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001531
Daniel Vetter46edb022013-06-05 13:34:12 +02001532 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1533 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001534 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001535
Daniel Vettercdbd2312013-06-05 13:34:03 +02001536 if (pll->active++) {
1537 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001538 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001539 return;
1540 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001541 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001542
Daniel Vetter46edb022013-06-05 13:34:12 +02001543 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001544 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001545 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001546}
1547
Daniel Vettere2b78262013-06-07 23:10:03 +02001548static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001549{
Daniel Vettere2b78262013-06-07 23:10:03 +02001550 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1551 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001552
Jesse Barnes92f25842011-01-04 15:09:34 -08001553 /* PCH only available on ILK+ */
1554 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001555 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001556 return;
1557
Chris Wilson48da64a2012-05-13 20:16:12 +01001558 if (WARN_ON(pll->refcount == 0))
1559 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001560
Daniel Vetter46edb022013-06-05 13:34:12 +02001561 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1562 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001563 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001564
Chris Wilson48da64a2012-05-13 20:16:12 +01001565 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001566 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001567 return;
1568 }
1569
Daniel Vettere9d69442013-06-05 13:34:15 +02001570 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001571 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001572 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001573 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001574
Daniel Vetter46edb022013-06-05 13:34:12 +02001575 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001576 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001577 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001578}
1579
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001580static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1581 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001582{
Daniel Vetter23670b322012-11-01 09:15:30 +01001583 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001584 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001585 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001586 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001587
1588 /* PCH only available on ILK+ */
1589 BUG_ON(dev_priv->info->gen < 5);
1590
1591 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001592 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001593 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001594
1595 /* FDI must be feeding us bits for PCH ports */
1596 assert_fdi_tx_enabled(dev_priv, pipe);
1597 assert_fdi_rx_enabled(dev_priv, pipe);
1598
Daniel Vetter23670b322012-11-01 09:15:30 +01001599 if (HAS_PCH_CPT(dev)) {
1600 /* Workaround: Set the timing override bit before enabling the
1601 * pch transcoder. */
1602 reg = TRANS_CHICKEN2(pipe);
1603 val = I915_READ(reg);
1604 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1605 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001606 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001607
Daniel Vetterab9412b2013-05-03 11:49:46 +02001608 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001609 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001610 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001611
1612 if (HAS_PCH_IBX(dev_priv->dev)) {
1613 /*
1614 * make the BPC in transcoder be consistent with
1615 * that in pipeconf reg.
1616 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001617 val &= ~PIPECONF_BPC_MASK;
1618 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001619 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001620
1621 val &= ~TRANS_INTERLACE_MASK;
1622 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001623 if (HAS_PCH_IBX(dev_priv->dev) &&
1624 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1625 val |= TRANS_LEGACY_INTERLACED_ILK;
1626 else
1627 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001628 else
1629 val |= TRANS_PROGRESSIVE;
1630
Jesse Barnes040484a2011-01-03 12:14:26 -08001631 I915_WRITE(reg, val | TRANS_ENABLE);
1632 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001633 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001634}
1635
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001636static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001637 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001638{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001639 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001640
1641 /* PCH only available on ILK+ */
1642 BUG_ON(dev_priv->info->gen < 5);
1643
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001644 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001645 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001646 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001647
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001648 /* Workaround: set timing override bit. */
1649 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001650 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001651 I915_WRITE(_TRANSA_CHICKEN2, val);
1652
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001653 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001654 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001655
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001656 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1657 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001658 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001659 else
1660 val |= TRANS_PROGRESSIVE;
1661
Daniel Vetterab9412b2013-05-03 11:49:46 +02001662 I915_WRITE(LPT_TRANSCONF, val);
1663 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001664 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001665}
1666
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001667static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1668 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001669{
Daniel Vetter23670b322012-11-01 09:15:30 +01001670 struct drm_device *dev = dev_priv->dev;
1671 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001672
1673 /* FDI relies on the transcoder */
1674 assert_fdi_tx_disabled(dev_priv, pipe);
1675 assert_fdi_rx_disabled(dev_priv, pipe);
1676
Jesse Barnes291906f2011-02-02 12:28:03 -08001677 /* Ports must be off as well */
1678 assert_pch_ports_disabled(dev_priv, pipe);
1679
Daniel Vetterab9412b2013-05-03 11:49:46 +02001680 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001681 val = I915_READ(reg);
1682 val &= ~TRANS_ENABLE;
1683 I915_WRITE(reg, val);
1684 /* wait for PCH transcoder off, transcoder state */
1685 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001686 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001687
1688 if (!HAS_PCH_IBX(dev)) {
1689 /* Workaround: Clear the timing override chicken bit again. */
1690 reg = TRANS_CHICKEN2(pipe);
1691 val = I915_READ(reg);
1692 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1693 I915_WRITE(reg, val);
1694 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001695}
1696
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001697static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001698{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001699 u32 val;
1700
Daniel Vetterab9412b2013-05-03 11:49:46 +02001701 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001702 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001703 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001704 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001705 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001706 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001707
1708 /* Workaround: clear timing override bit. */
1709 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001710 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001711 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001712}
1713
1714/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001715 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001716 * @dev_priv: i915 private structure
1717 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001718 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001719 *
1720 * Enable @pipe, making sure that various hardware specific requirements
1721 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1722 *
1723 * @pipe should be %PIPE_A or %PIPE_B.
1724 *
1725 * Will wait until the pipe is actually running (i.e. first vblank) before
1726 * returning.
1727 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001728static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03001729 bool pch_port, bool dsi)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001730{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001731 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1732 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001733 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001734 int reg;
1735 u32 val;
1736
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001737 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001738 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001739 assert_sprites_disabled(dev_priv, pipe);
1740
Paulo Zanoni681e5812012-12-06 11:12:38 -02001741 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001742 pch_transcoder = TRANSCODER_A;
1743 else
1744 pch_transcoder = pipe;
1745
Jesse Barnesb24e7172011-01-04 15:09:30 -08001746 /*
1747 * A pipe without a PLL won't actually be able to drive bits from
1748 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1749 * need the check.
1750 */
1751 if (!HAS_PCH_SPLIT(dev_priv->dev))
Jani Nikula23538ef2013-08-27 15:12:22 +03001752 if (dsi)
1753 assert_dsi_pll_enabled(dev_priv);
1754 else
1755 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001756 else {
1757 if (pch_port) {
1758 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001759 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001760 assert_fdi_tx_pll_enabled(dev_priv,
1761 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001762 }
1763 /* FIXME: assert CPU port conditions for SNB+ */
1764 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001765
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001766 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001767 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001768 if (val & PIPECONF_ENABLE)
1769 return;
1770
1771 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001772 intel_wait_for_vblank(dev_priv->dev, pipe);
1773}
1774
1775/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001776 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001777 * @dev_priv: i915 private structure
1778 * @pipe: pipe to disable
1779 *
1780 * Disable @pipe, making sure that various hardware specific requirements
1781 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1782 *
1783 * @pipe should be %PIPE_A or %PIPE_B.
1784 *
1785 * Will wait until the pipe has shut down before returning.
1786 */
1787static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1788 enum pipe pipe)
1789{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001790 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1791 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001792 int reg;
1793 u32 val;
1794
1795 /*
1796 * Make sure planes won't keep trying to pump pixels to us,
1797 * or we might hang the display.
1798 */
1799 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001800 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001801 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001802
1803 /* Don't disable pipe A or pipe A PLLs if needed */
1804 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1805 return;
1806
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001807 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001808 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001809 if ((val & PIPECONF_ENABLE) == 0)
1810 return;
1811
1812 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001813 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1814}
1815
Keith Packardd74362c2011-07-28 14:47:14 -07001816/*
1817 * Plane regs are double buffered, going from enabled->disabled needs a
1818 * trigger in order to latch. The display address reg provides this.
1819 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001820void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1821 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07001822{
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001823 u32 reg = dev_priv->info->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
1824
1825 I915_WRITE(reg, I915_READ(reg));
1826 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07001827}
1828
Jesse Barnesb24e7172011-01-04 15:09:30 -08001829/**
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001830 * intel_enable_primary_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001831 * @dev_priv: i915 private structure
1832 * @plane: plane to enable
1833 * @pipe: pipe being fed
1834 *
1835 * Enable @plane on @pipe, making sure that @pipe is running first.
1836 */
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001837static void intel_enable_primary_plane(struct drm_i915_private *dev_priv,
1838 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001839{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001840 struct intel_crtc *intel_crtc =
1841 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001842 int reg;
1843 u32 val;
1844
1845 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1846 assert_pipe_enabled(dev_priv, pipe);
1847
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001848 WARN(intel_crtc->primary_enabled, "Primary plane already enabled\n");
Ville Syrjälä0037f712013-10-01 18:02:20 +03001849
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001850 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001851
Jesse Barnesb24e7172011-01-04 15:09:30 -08001852 reg = DSPCNTR(plane);
1853 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001854 if (val & DISPLAY_PLANE_ENABLE)
1855 return;
1856
1857 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001858 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001859 intel_wait_for_vblank(dev_priv->dev, pipe);
1860}
1861
Jesse Barnesb24e7172011-01-04 15:09:30 -08001862/**
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001863 * intel_disable_primary_plane - disable the primary plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08001864 * @dev_priv: i915 private structure
1865 * @plane: plane to disable
1866 * @pipe: pipe consuming the data
1867 *
1868 * Disable @plane; should be an independent operation.
1869 */
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001870static void intel_disable_primary_plane(struct drm_i915_private *dev_priv,
1871 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001872{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001873 struct intel_crtc *intel_crtc =
1874 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001875 int reg;
1876 u32 val;
1877
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001878 WARN(!intel_crtc->primary_enabled, "Primary plane already disabled\n");
Ville Syrjälä0037f712013-10-01 18:02:20 +03001879
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001880 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001881
Jesse Barnesb24e7172011-01-04 15:09:30 -08001882 reg = DSPCNTR(plane);
1883 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001884 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1885 return;
1886
1887 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001888 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001889 intel_wait_for_vblank(dev_priv->dev, pipe);
1890}
1891
Chris Wilson693db182013-03-05 14:52:39 +00001892static bool need_vtd_wa(struct drm_device *dev)
1893{
1894#ifdef CONFIG_INTEL_IOMMU
1895 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1896 return true;
1897#endif
1898 return false;
1899}
1900
Chris Wilson127bd2a2010-07-23 23:32:05 +01001901int
Chris Wilson48b956c2010-09-14 12:50:34 +01001902intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001903 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001904 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001905{
Chris Wilsonce453d82011-02-21 14:43:56 +00001906 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001907 u32 alignment;
1908 int ret;
1909
Chris Wilson05394f32010-11-08 19:18:58 +00001910 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001911 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001912 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1913 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001914 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001915 alignment = 4 * 1024;
1916 else
1917 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001918 break;
1919 case I915_TILING_X:
1920 /* pin() will align the object as required by fence */
1921 alignment = 0;
1922 break;
1923 case I915_TILING_Y:
Daniel Vetter8bb6e952013-04-06 23:54:56 +02001924 /* Despite that we check this in framebuffer_init userspace can
1925 * screw us over and change the tiling after the fact. Only
1926 * pinned buffers can't change their tiling. */
1927 DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001928 return -EINVAL;
1929 default:
1930 BUG();
1931 }
1932
Chris Wilson693db182013-03-05 14:52:39 +00001933 /* Note that the w/a also requires 64 PTE of padding following the
1934 * bo. We currently fill all unused PTE with the shadow page and so
1935 * we should always have valid PTE following the scanout preventing
1936 * the VT-d warning.
1937 */
1938 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1939 alignment = 256 * 1024;
1940
Chris Wilsonce453d82011-02-21 14:43:56 +00001941 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001942 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001943 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001944 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001945
1946 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1947 * fence, whereas 965+ only requires a fence if using
1948 * framebuffer compression. For simplicity, we always install
1949 * a fence as the cost is not that onerous.
1950 */
Chris Wilson06d98132012-04-17 15:31:24 +01001951 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001952 if (ret)
1953 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001954
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001955 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001956
Chris Wilsonce453d82011-02-21 14:43:56 +00001957 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001958 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001959
1960err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01001961 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001962err_interruptible:
1963 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001964 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001965}
1966
Chris Wilson1690e1e2011-12-14 13:57:08 +01001967void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1968{
1969 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01001970 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01001971}
1972
Daniel Vetterc2c75132012-07-05 12:17:30 +02001973/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1974 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00001975unsigned long intel_gen4_compute_page_offset(int *x, int *y,
1976 unsigned int tiling_mode,
1977 unsigned int cpp,
1978 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02001979{
Chris Wilsonbc752862013-02-21 20:04:31 +00001980 if (tiling_mode != I915_TILING_NONE) {
1981 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001982
Chris Wilsonbc752862013-02-21 20:04:31 +00001983 tile_rows = *y / 8;
1984 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001985
Chris Wilsonbc752862013-02-21 20:04:31 +00001986 tiles = *x / (512/cpp);
1987 *x %= 512/cpp;
1988
1989 return tile_rows * pitch * 8 + tiles * 4096;
1990 } else {
1991 unsigned int offset;
1992
1993 offset = *y * pitch + *x * cpp;
1994 *y = 0;
1995 *x = (offset & 4095) / cpp;
1996 return offset & -4096;
1997 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02001998}
1999
Jesse Barnes17638cd2011-06-24 12:19:23 -07002000static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2001 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002002{
2003 struct drm_device *dev = crtc->dev;
2004 struct drm_i915_private *dev_priv = dev->dev_private;
2005 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2006 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002007 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002008 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002009 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002010 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002011 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002012
2013 switch (plane) {
2014 case 0:
2015 case 1:
2016 break;
2017 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002018 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07002019 return -EINVAL;
2020 }
2021
2022 intel_fb = to_intel_framebuffer(fb);
2023 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002024
Chris Wilson5eddb702010-09-11 13:48:45 +01002025 reg = DSPCNTR(plane);
2026 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002027 /* Mask out pixel format bits in case we change it */
2028 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002029 switch (fb->pixel_format) {
2030 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002031 dspcntr |= DISPPLANE_8BPP;
2032 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002033 case DRM_FORMAT_XRGB1555:
2034 case DRM_FORMAT_ARGB1555:
2035 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002036 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002037 case DRM_FORMAT_RGB565:
2038 dspcntr |= DISPPLANE_BGRX565;
2039 break;
2040 case DRM_FORMAT_XRGB8888:
2041 case DRM_FORMAT_ARGB8888:
2042 dspcntr |= DISPPLANE_BGRX888;
2043 break;
2044 case DRM_FORMAT_XBGR8888:
2045 case DRM_FORMAT_ABGR8888:
2046 dspcntr |= DISPPLANE_RGBX888;
2047 break;
2048 case DRM_FORMAT_XRGB2101010:
2049 case DRM_FORMAT_ARGB2101010:
2050 dspcntr |= DISPPLANE_BGRX101010;
2051 break;
2052 case DRM_FORMAT_XBGR2101010:
2053 case DRM_FORMAT_ABGR2101010:
2054 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002055 break;
2056 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002057 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002058 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002059
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002060 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002061 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002062 dspcntr |= DISPPLANE_TILED;
2063 else
2064 dspcntr &= ~DISPPLANE_TILED;
2065 }
2066
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002067 if (IS_G4X(dev))
2068 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2069
Chris Wilson5eddb702010-09-11 13:48:45 +01002070 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002071
Daniel Vettere506a0c2012-07-05 12:17:29 +02002072 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002073
Daniel Vetterc2c75132012-07-05 12:17:30 +02002074 if (INTEL_INFO(dev)->gen >= 4) {
2075 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002076 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2077 fb->bits_per_pixel / 8,
2078 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002079 linear_offset -= intel_crtc->dspaddr_offset;
2080 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002081 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002082 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002083
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002084 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2085 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2086 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002087 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002088 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002089 I915_MODIFY_DISPBASE(DSPSURF(plane),
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002090 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002091 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002092 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002093 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002094 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002095 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002096
Jesse Barnes17638cd2011-06-24 12:19:23 -07002097 return 0;
2098}
2099
2100static int ironlake_update_plane(struct drm_crtc *crtc,
2101 struct drm_framebuffer *fb, int x, int y)
2102{
2103 struct drm_device *dev = crtc->dev;
2104 struct drm_i915_private *dev_priv = dev->dev_private;
2105 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2106 struct intel_framebuffer *intel_fb;
2107 struct drm_i915_gem_object *obj;
2108 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002109 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002110 u32 dspcntr;
2111 u32 reg;
2112
2113 switch (plane) {
2114 case 0:
2115 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002116 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002117 break;
2118 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002119 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002120 return -EINVAL;
2121 }
2122
2123 intel_fb = to_intel_framebuffer(fb);
2124 obj = intel_fb->obj;
2125
2126 reg = DSPCNTR(plane);
2127 dspcntr = I915_READ(reg);
2128 /* Mask out pixel format bits in case we change it */
2129 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002130 switch (fb->pixel_format) {
2131 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002132 dspcntr |= DISPPLANE_8BPP;
2133 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002134 case DRM_FORMAT_RGB565:
2135 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002136 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002137 case DRM_FORMAT_XRGB8888:
2138 case DRM_FORMAT_ARGB8888:
2139 dspcntr |= DISPPLANE_BGRX888;
2140 break;
2141 case DRM_FORMAT_XBGR8888:
2142 case DRM_FORMAT_ABGR8888:
2143 dspcntr |= DISPPLANE_RGBX888;
2144 break;
2145 case DRM_FORMAT_XRGB2101010:
2146 case DRM_FORMAT_ARGB2101010:
2147 dspcntr |= DISPPLANE_BGRX101010;
2148 break;
2149 case DRM_FORMAT_XBGR2101010:
2150 case DRM_FORMAT_ABGR2101010:
2151 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002152 break;
2153 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002154 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002155 }
2156
2157 if (obj->tiling_mode != I915_TILING_NONE)
2158 dspcntr |= DISPPLANE_TILED;
2159 else
2160 dspcntr &= ~DISPPLANE_TILED;
2161
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002162 if (IS_HASWELL(dev))
2163 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2164 else
2165 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002166
2167 I915_WRITE(reg, dspcntr);
2168
Daniel Vettere506a0c2012-07-05 12:17:29 +02002169 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002170 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002171 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2172 fb->bits_per_pixel / 8,
2173 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002174 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002175
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002176 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2177 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2178 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002179 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002180 I915_MODIFY_DISPBASE(DSPSURF(plane),
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002181 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002182 if (IS_HASWELL(dev)) {
2183 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2184 } else {
2185 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2186 I915_WRITE(DSPLINOFF(plane), linear_offset);
2187 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002188 POSTING_READ(reg);
2189
2190 return 0;
2191}
2192
2193/* Assume fb object is pinned & idle & fenced and just update base pointers */
2194static int
2195intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2196 int x, int y, enum mode_set_atomic state)
2197{
2198 struct drm_device *dev = crtc->dev;
2199 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002200
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002201 if (dev_priv->display.disable_fbc)
2202 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002203 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002204
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002205 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002206}
2207
Ville Syrjälä96a02912013-02-18 19:08:49 +02002208void intel_display_handle_reset(struct drm_device *dev)
2209{
2210 struct drm_i915_private *dev_priv = dev->dev_private;
2211 struct drm_crtc *crtc;
2212
2213 /*
2214 * Flips in the rings have been nuked by the reset,
2215 * so complete all pending flips so that user space
2216 * will get its events and not get stuck.
2217 *
2218 * Also update the base address of all primary
2219 * planes to the the last fb to make sure we're
2220 * showing the correct fb after a reset.
2221 *
2222 * Need to make two loops over the crtcs so that we
2223 * don't try to grab a crtc mutex before the
2224 * pending_flip_queue really got woken up.
2225 */
2226
2227 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2228 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2229 enum plane plane = intel_crtc->plane;
2230
2231 intel_prepare_page_flip(dev, plane);
2232 intel_finish_page_flip_plane(dev, plane);
2233 }
2234
2235 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2236 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2237
2238 mutex_lock(&crtc->mutex);
2239 if (intel_crtc->active)
2240 dev_priv->display.update_plane(crtc, crtc->fb,
2241 crtc->x, crtc->y);
2242 mutex_unlock(&crtc->mutex);
2243 }
2244}
2245
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002246static int
Chris Wilson14667a42012-04-03 17:58:35 +01002247intel_finish_fb(struct drm_framebuffer *old_fb)
2248{
2249 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2250 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2251 bool was_interruptible = dev_priv->mm.interruptible;
2252 int ret;
2253
Chris Wilson14667a42012-04-03 17:58:35 +01002254 /* Big Hammer, we also need to ensure that any pending
2255 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2256 * current scanout is retired before unpinning the old
2257 * framebuffer.
2258 *
2259 * This should only fail upon a hung GPU, in which case we
2260 * can safely continue.
2261 */
2262 dev_priv->mm.interruptible = false;
2263 ret = i915_gem_object_finish_gpu(obj);
2264 dev_priv->mm.interruptible = was_interruptible;
2265
2266 return ret;
2267}
2268
Ville Syrjälä198598d2012-10-31 17:50:24 +02002269static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2270{
2271 struct drm_device *dev = crtc->dev;
2272 struct drm_i915_master_private *master_priv;
2273 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2274
2275 if (!dev->primary->master)
2276 return;
2277
2278 master_priv = dev->primary->master->driver_priv;
2279 if (!master_priv->sarea_priv)
2280 return;
2281
2282 switch (intel_crtc->pipe) {
2283 case 0:
2284 master_priv->sarea_priv->pipeA_x = x;
2285 master_priv->sarea_priv->pipeA_y = y;
2286 break;
2287 case 1:
2288 master_priv->sarea_priv->pipeB_x = x;
2289 master_priv->sarea_priv->pipeB_y = y;
2290 break;
2291 default:
2292 break;
2293 }
2294}
2295
Chris Wilson14667a42012-04-03 17:58:35 +01002296static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002297intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002298 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002299{
2300 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002301 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002302 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002303 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002304 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002305
2306 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002307 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002308 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002309 return 0;
2310 }
2311
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002312 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002313 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2314 plane_name(intel_crtc->plane),
2315 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002316 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002317 }
2318
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002319 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002320 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002321 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002322 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002323 if (ret != 0) {
2324 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002325 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002326 return ret;
2327 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002328
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002329 /*
2330 * Update pipe size and adjust fitter if needed: the reason for this is
2331 * that in compute_mode_changes we check the native mode (not the pfit
2332 * mode) to see if we can flip rather than do a full mode set. In the
2333 * fastboot case, we'll flip, but if we don't update the pipesrc and
2334 * pfit state, we'll end up with a big fb scanned out into the wrong
2335 * sized surface.
2336 *
2337 * To fix this properly, we need to hoist the checks up into
2338 * compute_mode_changes (or above), check the actual pfit state and
2339 * whether the platform allows pfit disable with pipe active, and only
2340 * then update the pipesrc and pfit state, even on the flip path.
2341 */
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002342 if (i915_fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002343 const struct drm_display_mode *adjusted_mode =
2344 &intel_crtc->config.adjusted_mode;
2345
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002346 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002347 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2348 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002349 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002350 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2351 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2352 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2353 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2354 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2355 }
2356 }
2357
Daniel Vetter94352cf2012-07-05 22:51:56 +02002358 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002359 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002360 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002361 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002362 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002363 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002364 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002365
Daniel Vetter94352cf2012-07-05 22:51:56 +02002366 old_fb = crtc->fb;
2367 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002368 crtc->x = x;
2369 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002370
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002371 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002372 if (intel_crtc->active && old_fb != fb)
2373 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002374 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002375 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002376
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002377 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002378 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002379 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002380
Ville Syrjälä198598d2012-10-31 17:50:24 +02002381 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002382
2383 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002384}
2385
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002386static void intel_fdi_normal_train(struct drm_crtc *crtc)
2387{
2388 struct drm_device *dev = crtc->dev;
2389 struct drm_i915_private *dev_priv = dev->dev_private;
2390 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2391 int pipe = intel_crtc->pipe;
2392 u32 reg, temp;
2393
2394 /* enable normal train */
2395 reg = FDI_TX_CTL(pipe);
2396 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002397 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002398 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2399 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002400 } else {
2401 temp &= ~FDI_LINK_TRAIN_NONE;
2402 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002403 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002404 I915_WRITE(reg, temp);
2405
2406 reg = FDI_RX_CTL(pipe);
2407 temp = I915_READ(reg);
2408 if (HAS_PCH_CPT(dev)) {
2409 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2410 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2411 } else {
2412 temp &= ~FDI_LINK_TRAIN_NONE;
2413 temp |= FDI_LINK_TRAIN_NONE;
2414 }
2415 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2416
2417 /* wait one idle pattern time */
2418 POSTING_READ(reg);
2419 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002420
2421 /* IVB wants error correction enabled */
2422 if (IS_IVYBRIDGE(dev))
2423 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2424 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002425}
2426
Daniel Vetter1e833f42013-02-19 22:31:57 +01002427static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
2428{
2429 return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
2430}
2431
Daniel Vetter01a415f2012-10-27 15:58:40 +02002432static void ivb_modeset_global_resources(struct drm_device *dev)
2433{
2434 struct drm_i915_private *dev_priv = dev->dev_private;
2435 struct intel_crtc *pipe_B_crtc =
2436 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2437 struct intel_crtc *pipe_C_crtc =
2438 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2439 uint32_t temp;
2440
Daniel Vetter1e833f42013-02-19 22:31:57 +01002441 /*
2442 * When everything is off disable fdi C so that we could enable fdi B
2443 * with all lanes. Note that we don't care about enabled pipes without
2444 * an enabled pch encoder.
2445 */
2446 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2447 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002448 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2449 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2450
2451 temp = I915_READ(SOUTH_CHICKEN1);
2452 temp &= ~FDI_BC_BIFURCATION_SELECT;
2453 DRM_DEBUG_KMS("disabling fdi C rx\n");
2454 I915_WRITE(SOUTH_CHICKEN1, temp);
2455 }
2456}
2457
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002458/* The FDI link training functions for ILK/Ibexpeak. */
2459static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2460{
2461 struct drm_device *dev = crtc->dev;
2462 struct drm_i915_private *dev_priv = dev->dev_private;
2463 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2464 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002465 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002466 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002467
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002468 /* FDI needs bits from pipe & plane first */
2469 assert_pipe_enabled(dev_priv, pipe);
2470 assert_plane_enabled(dev_priv, plane);
2471
Adam Jacksone1a44742010-06-25 15:32:14 -04002472 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2473 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002474 reg = FDI_RX_IMR(pipe);
2475 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002476 temp &= ~FDI_RX_SYMBOL_LOCK;
2477 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002478 I915_WRITE(reg, temp);
2479 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002480 udelay(150);
2481
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002482 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002483 reg = FDI_TX_CTL(pipe);
2484 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002485 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2486 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002487 temp &= ~FDI_LINK_TRAIN_NONE;
2488 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002489 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002490
Chris Wilson5eddb702010-09-11 13:48:45 +01002491 reg = FDI_RX_CTL(pipe);
2492 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002493 temp &= ~FDI_LINK_TRAIN_NONE;
2494 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002495 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2496
2497 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002498 udelay(150);
2499
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002500 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002501 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2502 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2503 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002504
Chris Wilson5eddb702010-09-11 13:48:45 +01002505 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002506 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002507 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002508 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2509
2510 if ((temp & FDI_RX_BIT_LOCK)) {
2511 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002512 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002513 break;
2514 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002515 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002516 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002517 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002518
2519 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002520 reg = FDI_TX_CTL(pipe);
2521 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002522 temp &= ~FDI_LINK_TRAIN_NONE;
2523 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002524 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002525
Chris Wilson5eddb702010-09-11 13:48:45 +01002526 reg = FDI_RX_CTL(pipe);
2527 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002528 temp &= ~FDI_LINK_TRAIN_NONE;
2529 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002530 I915_WRITE(reg, temp);
2531
2532 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002533 udelay(150);
2534
Chris Wilson5eddb702010-09-11 13:48:45 +01002535 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002536 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002537 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002538 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2539
2540 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002541 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002542 DRM_DEBUG_KMS("FDI train 2 done.\n");
2543 break;
2544 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002545 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002546 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002547 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002548
2549 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002550
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002551}
2552
Akshay Joshi0206e352011-08-16 15:34:10 -04002553static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002554 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2555 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2556 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2557 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2558};
2559
2560/* The FDI link training functions for SNB/Cougarpoint. */
2561static void gen6_fdi_link_train(struct drm_crtc *crtc)
2562{
2563 struct drm_device *dev = crtc->dev;
2564 struct drm_i915_private *dev_priv = dev->dev_private;
2565 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2566 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002567 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002568
Adam Jacksone1a44742010-06-25 15:32:14 -04002569 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2570 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002571 reg = FDI_RX_IMR(pipe);
2572 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002573 temp &= ~FDI_RX_SYMBOL_LOCK;
2574 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002575 I915_WRITE(reg, temp);
2576
2577 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002578 udelay(150);
2579
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002580 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002581 reg = FDI_TX_CTL(pipe);
2582 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002583 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2584 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002585 temp &= ~FDI_LINK_TRAIN_NONE;
2586 temp |= FDI_LINK_TRAIN_PATTERN_1;
2587 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2588 /* SNB-B */
2589 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002590 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002591
Daniel Vetterd74cf322012-10-26 10:58:13 +02002592 I915_WRITE(FDI_RX_MISC(pipe),
2593 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2594
Chris Wilson5eddb702010-09-11 13:48:45 +01002595 reg = FDI_RX_CTL(pipe);
2596 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002597 if (HAS_PCH_CPT(dev)) {
2598 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2599 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2600 } else {
2601 temp &= ~FDI_LINK_TRAIN_NONE;
2602 temp |= FDI_LINK_TRAIN_PATTERN_1;
2603 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002604 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2605
2606 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002607 udelay(150);
2608
Akshay Joshi0206e352011-08-16 15:34:10 -04002609 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002610 reg = FDI_TX_CTL(pipe);
2611 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002612 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2613 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002614 I915_WRITE(reg, temp);
2615
2616 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002617 udelay(500);
2618
Sean Paulfa37d392012-03-02 12:53:39 -05002619 for (retry = 0; retry < 5; retry++) {
2620 reg = FDI_RX_IIR(pipe);
2621 temp = I915_READ(reg);
2622 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2623 if (temp & FDI_RX_BIT_LOCK) {
2624 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2625 DRM_DEBUG_KMS("FDI train 1 done.\n");
2626 break;
2627 }
2628 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002629 }
Sean Paulfa37d392012-03-02 12:53:39 -05002630 if (retry < 5)
2631 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002632 }
2633 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002634 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002635
2636 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002637 reg = FDI_TX_CTL(pipe);
2638 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002639 temp &= ~FDI_LINK_TRAIN_NONE;
2640 temp |= FDI_LINK_TRAIN_PATTERN_2;
2641 if (IS_GEN6(dev)) {
2642 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2643 /* SNB-B */
2644 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2645 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002646 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002647
Chris Wilson5eddb702010-09-11 13:48:45 +01002648 reg = FDI_RX_CTL(pipe);
2649 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002650 if (HAS_PCH_CPT(dev)) {
2651 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2652 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2653 } else {
2654 temp &= ~FDI_LINK_TRAIN_NONE;
2655 temp |= FDI_LINK_TRAIN_PATTERN_2;
2656 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002657 I915_WRITE(reg, temp);
2658
2659 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002660 udelay(150);
2661
Akshay Joshi0206e352011-08-16 15:34:10 -04002662 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002663 reg = FDI_TX_CTL(pipe);
2664 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002665 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2666 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002667 I915_WRITE(reg, temp);
2668
2669 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002670 udelay(500);
2671
Sean Paulfa37d392012-03-02 12:53:39 -05002672 for (retry = 0; retry < 5; retry++) {
2673 reg = FDI_RX_IIR(pipe);
2674 temp = I915_READ(reg);
2675 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2676 if (temp & FDI_RX_SYMBOL_LOCK) {
2677 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2678 DRM_DEBUG_KMS("FDI train 2 done.\n");
2679 break;
2680 }
2681 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002682 }
Sean Paulfa37d392012-03-02 12:53:39 -05002683 if (retry < 5)
2684 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002685 }
2686 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002687 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002688
2689 DRM_DEBUG_KMS("FDI train done.\n");
2690}
2691
Jesse Barnes357555c2011-04-28 15:09:55 -07002692/* Manual link training for Ivy Bridge A0 parts */
2693static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2694{
2695 struct drm_device *dev = crtc->dev;
2696 struct drm_i915_private *dev_priv = dev->dev_private;
2697 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2698 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002699 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07002700
2701 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2702 for train result */
2703 reg = FDI_RX_IMR(pipe);
2704 temp = I915_READ(reg);
2705 temp &= ~FDI_RX_SYMBOL_LOCK;
2706 temp &= ~FDI_RX_BIT_LOCK;
2707 I915_WRITE(reg, temp);
2708
2709 POSTING_READ(reg);
2710 udelay(150);
2711
Daniel Vetter01a415f2012-10-27 15:58:40 +02002712 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2713 I915_READ(FDI_RX_IIR(pipe)));
2714
Jesse Barnes139ccd32013-08-19 11:04:55 -07002715 /* Try each vswing and preemphasis setting twice before moving on */
2716 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2717 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07002718 reg = FDI_TX_CTL(pipe);
2719 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002720 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2721 temp &= ~FDI_TX_ENABLE;
2722 I915_WRITE(reg, temp);
2723
2724 reg = FDI_RX_CTL(pipe);
2725 temp = I915_READ(reg);
2726 temp &= ~FDI_LINK_TRAIN_AUTO;
2727 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2728 temp &= ~FDI_RX_ENABLE;
2729 I915_WRITE(reg, temp);
2730
2731 /* enable CPU FDI TX and PCH FDI RX */
2732 reg = FDI_TX_CTL(pipe);
2733 temp = I915_READ(reg);
2734 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2735 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2736 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07002737 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002738 temp |= snb_b_fdi_train_param[j/2];
2739 temp |= FDI_COMPOSITE_SYNC;
2740 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2741
2742 I915_WRITE(FDI_RX_MISC(pipe),
2743 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2744
2745 reg = FDI_RX_CTL(pipe);
2746 temp = I915_READ(reg);
2747 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2748 temp |= FDI_COMPOSITE_SYNC;
2749 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2750
2751 POSTING_READ(reg);
2752 udelay(1); /* should be 0.5us */
2753
2754 for (i = 0; i < 4; i++) {
2755 reg = FDI_RX_IIR(pipe);
2756 temp = I915_READ(reg);
2757 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2758
2759 if (temp & FDI_RX_BIT_LOCK ||
2760 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2761 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2762 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2763 i);
2764 break;
2765 }
2766 udelay(1); /* should be 0.5us */
2767 }
2768 if (i == 4) {
2769 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2770 continue;
2771 }
2772
2773 /* Train 2 */
2774 reg = FDI_TX_CTL(pipe);
2775 temp = I915_READ(reg);
2776 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2777 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2778 I915_WRITE(reg, temp);
2779
2780 reg = FDI_RX_CTL(pipe);
2781 temp = I915_READ(reg);
2782 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2783 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07002784 I915_WRITE(reg, temp);
2785
2786 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002787 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002788
Jesse Barnes139ccd32013-08-19 11:04:55 -07002789 for (i = 0; i < 4; i++) {
2790 reg = FDI_RX_IIR(pipe);
2791 temp = I915_READ(reg);
2792 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07002793
Jesse Barnes139ccd32013-08-19 11:04:55 -07002794 if (temp & FDI_RX_SYMBOL_LOCK ||
2795 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2796 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2797 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2798 i);
2799 goto train_done;
2800 }
2801 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002802 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07002803 if (i == 4)
2804 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07002805 }
Jesse Barnes357555c2011-04-28 15:09:55 -07002806
Jesse Barnes139ccd32013-08-19 11:04:55 -07002807train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07002808 DRM_DEBUG_KMS("FDI train done.\n");
2809}
2810
Daniel Vetter88cefb62012-08-12 19:27:14 +02002811static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002812{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002813 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002814 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002815 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002816 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002817
Jesse Barnesc64e3112010-09-10 11:27:03 -07002818
Jesse Barnes0e23b992010-09-10 11:10:00 -07002819 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002820 reg = FDI_RX_CTL(pipe);
2821 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002822 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2823 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002824 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002825 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2826
2827 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002828 udelay(200);
2829
2830 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002831 temp = I915_READ(reg);
2832 I915_WRITE(reg, temp | FDI_PCDCLK);
2833
2834 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002835 udelay(200);
2836
Paulo Zanoni20749732012-11-23 15:30:38 -02002837 /* Enable CPU FDI TX PLL, always on for Ironlake */
2838 reg = FDI_TX_CTL(pipe);
2839 temp = I915_READ(reg);
2840 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2841 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002842
Paulo Zanoni20749732012-11-23 15:30:38 -02002843 POSTING_READ(reg);
2844 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002845 }
2846}
2847
Daniel Vetter88cefb62012-08-12 19:27:14 +02002848static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2849{
2850 struct drm_device *dev = intel_crtc->base.dev;
2851 struct drm_i915_private *dev_priv = dev->dev_private;
2852 int pipe = intel_crtc->pipe;
2853 u32 reg, temp;
2854
2855 /* Switch from PCDclk to Rawclk */
2856 reg = FDI_RX_CTL(pipe);
2857 temp = I915_READ(reg);
2858 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2859
2860 /* Disable CPU FDI TX PLL */
2861 reg = FDI_TX_CTL(pipe);
2862 temp = I915_READ(reg);
2863 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2864
2865 POSTING_READ(reg);
2866 udelay(100);
2867
2868 reg = FDI_RX_CTL(pipe);
2869 temp = I915_READ(reg);
2870 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2871
2872 /* Wait for the clocks to turn off. */
2873 POSTING_READ(reg);
2874 udelay(100);
2875}
2876
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002877static void ironlake_fdi_disable(struct drm_crtc *crtc)
2878{
2879 struct drm_device *dev = crtc->dev;
2880 struct drm_i915_private *dev_priv = dev->dev_private;
2881 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2882 int pipe = intel_crtc->pipe;
2883 u32 reg, temp;
2884
2885 /* disable CPU FDI tx and PCH FDI rx */
2886 reg = FDI_TX_CTL(pipe);
2887 temp = I915_READ(reg);
2888 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2889 POSTING_READ(reg);
2890
2891 reg = FDI_RX_CTL(pipe);
2892 temp = I915_READ(reg);
2893 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002894 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002895 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2896
2897 POSTING_READ(reg);
2898 udelay(100);
2899
2900 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002901 if (HAS_PCH_IBX(dev)) {
2902 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002903 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002904
2905 /* still set train pattern 1 */
2906 reg = FDI_TX_CTL(pipe);
2907 temp = I915_READ(reg);
2908 temp &= ~FDI_LINK_TRAIN_NONE;
2909 temp |= FDI_LINK_TRAIN_PATTERN_1;
2910 I915_WRITE(reg, temp);
2911
2912 reg = FDI_RX_CTL(pipe);
2913 temp = I915_READ(reg);
2914 if (HAS_PCH_CPT(dev)) {
2915 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2916 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2917 } else {
2918 temp &= ~FDI_LINK_TRAIN_NONE;
2919 temp |= FDI_LINK_TRAIN_PATTERN_1;
2920 }
2921 /* BPC in FDI rx is consistent with that in PIPECONF */
2922 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002923 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002924 I915_WRITE(reg, temp);
2925
2926 POSTING_READ(reg);
2927 udelay(100);
2928}
2929
Chris Wilson5bb61642012-09-27 21:25:58 +01002930static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2931{
2932 struct drm_device *dev = crtc->dev;
2933 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002934 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002935 unsigned long flags;
2936 bool pending;
2937
Ville Syrjälä10d83732013-01-29 18:13:34 +02002938 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2939 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002940 return false;
2941
2942 spin_lock_irqsave(&dev->event_lock, flags);
2943 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2944 spin_unlock_irqrestore(&dev->event_lock, flags);
2945
2946 return pending;
2947}
2948
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002949static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2950{
Chris Wilson0f911282012-04-17 10:05:38 +01002951 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002952 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002953
2954 if (crtc->fb == NULL)
2955 return;
2956
Daniel Vetter2c10d572012-12-20 21:24:07 +01002957 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2958
Chris Wilson5bb61642012-09-27 21:25:58 +01002959 wait_event(dev_priv->pending_flip_queue,
2960 !intel_crtc_has_pending_flip(crtc));
2961
Chris Wilson0f911282012-04-17 10:05:38 +01002962 mutex_lock(&dev->struct_mutex);
2963 intel_finish_fb(crtc->fb);
2964 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002965}
2966
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002967/* Program iCLKIP clock to the desired frequency */
2968static void lpt_program_iclkip(struct drm_crtc *crtc)
2969{
2970 struct drm_device *dev = crtc->dev;
2971 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002972 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002973 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2974 u32 temp;
2975
Daniel Vetter09153002012-12-12 14:06:44 +01002976 mutex_lock(&dev_priv->dpio_lock);
2977
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002978 /* It is necessary to ungate the pixclk gate prior to programming
2979 * the divisors, and gate it back when it is done.
2980 */
2981 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2982
2983 /* Disable SSCCTL */
2984 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002985 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
2986 SBI_SSCCTL_DISABLE,
2987 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002988
2989 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03002990 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002991 auxdiv = 1;
2992 divsel = 0x41;
2993 phaseinc = 0x20;
2994 } else {
2995 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01002996 * but the adjusted_mode->crtc_clock in in KHz. To get the
2997 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002998 * convert the virtual clock precision to KHz here for higher
2999 * precision.
3000 */
3001 u32 iclk_virtual_root_freq = 172800 * 1000;
3002 u32 iclk_pi_range = 64;
3003 u32 desired_divisor, msb_divisor_value, pi_value;
3004
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003005 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003006 msb_divisor_value = desired_divisor / iclk_pi_range;
3007 pi_value = desired_divisor % iclk_pi_range;
3008
3009 auxdiv = 0;
3010 divsel = msb_divisor_value - 2;
3011 phaseinc = pi_value;
3012 }
3013
3014 /* This should not happen with any sane values */
3015 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3016 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3017 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3018 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3019
3020 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003021 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003022 auxdiv,
3023 divsel,
3024 phasedir,
3025 phaseinc);
3026
3027 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003028 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003029 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3030 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3031 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3032 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3033 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3034 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003035 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003036
3037 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003038 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003039 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3040 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003041 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003042
3043 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003044 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003045 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003046 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003047
3048 /* Wait for initialization time */
3049 udelay(24);
3050
3051 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003052
3053 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003054}
3055
Daniel Vetter275f01b22013-05-03 11:49:47 +02003056static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3057 enum pipe pch_transcoder)
3058{
3059 struct drm_device *dev = crtc->base.dev;
3060 struct drm_i915_private *dev_priv = dev->dev_private;
3061 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3062
3063 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3064 I915_READ(HTOTAL(cpu_transcoder)));
3065 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3066 I915_READ(HBLANK(cpu_transcoder)));
3067 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3068 I915_READ(HSYNC(cpu_transcoder)));
3069
3070 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3071 I915_READ(VTOTAL(cpu_transcoder)));
3072 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3073 I915_READ(VBLANK(cpu_transcoder)));
3074 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3075 I915_READ(VSYNC(cpu_transcoder)));
3076 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3077 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3078}
3079
Jesse Barnesf67a5592011-01-05 10:31:48 -08003080/*
3081 * Enable PCH resources required for PCH ports:
3082 * - PCH PLLs
3083 * - FDI training & RX/TX
3084 * - update transcoder timings
3085 * - DP transcoding bits
3086 * - transcoder
3087 */
3088static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003089{
3090 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003091 struct drm_i915_private *dev_priv = dev->dev_private;
3092 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3093 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003094 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003095
Daniel Vetterab9412b2013-05-03 11:49:46 +02003096 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003097
Daniel Vettercd986ab2012-10-26 10:58:12 +02003098 /* Write the TU size bits before fdi link training, so that error
3099 * detection works. */
3100 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3101 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3102
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003103 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003104 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003105
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003106 /* We need to program the right clock selection before writing the pixel
3107 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003108 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003109 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003110
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003111 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003112 temp |= TRANS_DPLL_ENABLE(pipe);
3113 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003114 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003115 temp |= sel;
3116 else
3117 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003118 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003119 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003120
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003121 /* XXX: pch pll's can be enabled any time before we enable the PCH
3122 * transcoder, and we actually should do this to not upset any PCH
3123 * transcoder that already use the clock when we share it.
3124 *
3125 * Note that enable_shared_dpll tries to do the right thing, but
3126 * get_shared_dpll unconditionally resets the pll - we need that to have
3127 * the right LVDS enable sequence. */
3128 ironlake_enable_shared_dpll(intel_crtc);
3129
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003130 /* set transcoder timing, panel must allow it */
3131 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003132 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003133
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003134 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003135
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003136 /* For PCH DP, enable TRANS_DP_CTL */
3137 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003138 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3139 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003140 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003141 reg = TRANS_DP_CTL(pipe);
3142 temp = I915_READ(reg);
3143 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003144 TRANS_DP_SYNC_MASK |
3145 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003146 temp |= (TRANS_DP_OUTPUT_ENABLE |
3147 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003148 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003149
3150 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003151 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003152 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003153 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003154
3155 switch (intel_trans_dp_port_sel(crtc)) {
3156 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003157 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003158 break;
3159 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003160 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003161 break;
3162 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003163 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003164 break;
3165 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003166 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003167 }
3168
Chris Wilson5eddb702010-09-11 13:48:45 +01003169 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003170 }
3171
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003172 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003173}
3174
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003175static void lpt_pch_enable(struct drm_crtc *crtc)
3176{
3177 struct drm_device *dev = crtc->dev;
3178 struct drm_i915_private *dev_priv = dev->dev_private;
3179 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003180 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003181
Daniel Vetterab9412b2013-05-03 11:49:46 +02003182 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003183
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003184 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003185
Paulo Zanoni0540e482012-10-31 18:12:40 -02003186 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003187 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003188
Paulo Zanoni937bb612012-10-31 18:12:47 -02003189 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003190}
3191
Daniel Vettere2b78262013-06-07 23:10:03 +02003192static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003193{
Daniel Vettere2b78262013-06-07 23:10:03 +02003194 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003195
3196 if (pll == NULL)
3197 return;
3198
3199 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003200 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003201 return;
3202 }
3203
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003204 if (--pll->refcount == 0) {
3205 WARN_ON(pll->on);
3206 WARN_ON(pll->active);
3207 }
3208
Daniel Vettera43f6e02013-06-07 23:10:32 +02003209 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003210}
3211
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003212static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003213{
Daniel Vettere2b78262013-06-07 23:10:03 +02003214 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3215 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3216 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003217
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003218 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003219 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3220 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003221 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003222 }
3223
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003224 if (HAS_PCH_IBX(dev_priv->dev)) {
3225 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003226 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003227 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003228
Daniel Vetter46edb022013-06-05 13:34:12 +02003229 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3230 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003231
3232 goto found;
3233 }
3234
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003235 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3236 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003237
3238 /* Only want to check enabled timings first */
3239 if (pll->refcount == 0)
3240 continue;
3241
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003242 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3243 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003244 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003245 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003246 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003247
3248 goto found;
3249 }
3250 }
3251
3252 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003253 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3254 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003255 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003256 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3257 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003258 goto found;
3259 }
3260 }
3261
3262 return NULL;
3263
3264found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003265 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003266 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3267 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003268
Daniel Vettercdbd2312013-06-05 13:34:03 +02003269 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003270 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3271 sizeof(pll->hw_state));
3272
Daniel Vetter46edb022013-06-05 13:34:12 +02003273 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003274 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003275 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003276
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003277 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003278 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003279 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003280
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003281 return pll;
3282}
3283
Daniel Vettera1520312013-05-03 11:49:50 +02003284static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003285{
3286 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003287 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003288 u32 temp;
3289
3290 temp = I915_READ(dslreg);
3291 udelay(500);
3292 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003293 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003294 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003295 }
3296}
3297
Jesse Barnesb074cec2013-04-25 12:55:02 -07003298static void ironlake_pfit_enable(struct intel_crtc *crtc)
3299{
3300 struct drm_device *dev = crtc->base.dev;
3301 struct drm_i915_private *dev_priv = dev->dev_private;
3302 int pipe = crtc->pipe;
3303
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003304 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003305 /* Force use of hard-coded filter coefficients
3306 * as some pre-programmed values are broken,
3307 * e.g. x201.
3308 */
3309 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3310 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3311 PF_PIPE_SEL_IVB(pipe));
3312 else
3313 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3314 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3315 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003316 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003317}
3318
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003319static void intel_enable_planes(struct drm_crtc *crtc)
3320{
3321 struct drm_device *dev = crtc->dev;
3322 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3323 struct intel_plane *intel_plane;
3324
3325 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3326 if (intel_plane->pipe == pipe)
3327 intel_plane_restore(&intel_plane->base);
3328}
3329
3330static void intel_disable_planes(struct drm_crtc *crtc)
3331{
3332 struct drm_device *dev = crtc->dev;
3333 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3334 struct intel_plane *intel_plane;
3335
3336 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3337 if (intel_plane->pipe == pipe)
3338 intel_plane_disable(&intel_plane->base);
3339}
3340
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003341void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003342{
3343 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3344
3345 if (!crtc->config.ips_enabled)
3346 return;
3347
3348 /* We can only enable IPS after we enable a plane and wait for a vblank.
3349 * We guarantee that the plane is enabled by calling intel_enable_ips
3350 * only after intel_enable_plane. And intel_enable_plane already waits
3351 * for a vblank, so all we need to do here is to enable the IPS bit. */
3352 assert_plane_enabled(dev_priv, crtc->plane);
3353 I915_WRITE(IPS_CTL, IPS_ENABLE);
Paulo Zanoni5ade2c22013-09-19 17:03:06 -03003354
3355 /* The bit only becomes 1 in the next vblank, so this wait here is
3356 * essentially intel_wait_for_vblank. If we don't have this and don't
3357 * wait for vblanks until the end of crtc_enable, then the HW state
3358 * readout code will complain that the expected IPS_CTL value is not the
3359 * one we read. */
3360 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3361 DRM_ERROR("Timed out waiting for IPS enable\n");
Paulo Zanonid77e4532013-09-24 13:52:55 -03003362}
3363
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003364void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003365{
3366 struct drm_device *dev = crtc->base.dev;
3367 struct drm_i915_private *dev_priv = dev->dev_private;
3368
3369 if (!crtc->config.ips_enabled)
3370 return;
3371
3372 assert_plane_enabled(dev_priv, crtc->plane);
3373 I915_WRITE(IPS_CTL, 0);
3374 POSTING_READ(IPS_CTL);
3375
3376 /* We need to wait for a vblank before we can disable the plane. */
3377 intel_wait_for_vblank(dev, crtc->pipe);
3378}
3379
3380/** Loads the palette/gamma unit for the CRTC with the prepared values */
3381static void intel_crtc_load_lut(struct drm_crtc *crtc)
3382{
3383 struct drm_device *dev = crtc->dev;
3384 struct drm_i915_private *dev_priv = dev->dev_private;
3385 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3386 enum pipe pipe = intel_crtc->pipe;
3387 int palreg = PALETTE(pipe);
3388 int i;
3389 bool reenable_ips = false;
3390
3391 /* The clocks have to be on to load the palette. */
3392 if (!crtc->enabled || !intel_crtc->active)
3393 return;
3394
3395 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3396 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3397 assert_dsi_pll_enabled(dev_priv);
3398 else
3399 assert_pll_enabled(dev_priv, pipe);
3400 }
3401
3402 /* use legacy palette for Ironlake */
3403 if (HAS_PCH_SPLIT(dev))
3404 palreg = LGC_PALETTE(pipe);
3405
3406 /* Workaround : Do not read or write the pipe palette/gamma data while
3407 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3408 */
3409 if (intel_crtc->config.ips_enabled &&
3410 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3411 GAMMA_MODE_MODE_SPLIT)) {
3412 hsw_disable_ips(intel_crtc);
3413 reenable_ips = true;
3414 }
3415
3416 for (i = 0; i < 256; i++) {
3417 I915_WRITE(palreg + 4 * i,
3418 (intel_crtc->lut_r[i] << 16) |
3419 (intel_crtc->lut_g[i] << 8) |
3420 intel_crtc->lut_b[i]);
3421 }
3422
3423 if (reenable_ips)
3424 hsw_enable_ips(intel_crtc);
3425}
3426
Jesse Barnesf67a5592011-01-05 10:31:48 -08003427static void ironlake_crtc_enable(struct drm_crtc *crtc)
3428{
3429 struct drm_device *dev = crtc->dev;
3430 struct drm_i915_private *dev_priv = dev->dev_private;
3431 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003432 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003433 int pipe = intel_crtc->pipe;
3434 int plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003435
Daniel Vetter08a48462012-07-02 11:43:47 +02003436 WARN_ON(!crtc->enabled);
3437
Jesse Barnesf67a5592011-01-05 10:31:48 -08003438 if (intel_crtc->active)
3439 return;
3440
3441 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003442
3443 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3444 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3445
Daniel Vetterf6736a12013-06-05 13:34:30 +02003446 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003447 if (encoder->pre_enable)
3448 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003449
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003450 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003451 /* Note: FDI PLL enabling _must_ be done before we enable the
3452 * cpu pipes, hence this is separate from all the other fdi/pch
3453 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003454 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003455 } else {
3456 assert_fdi_tx_disabled(dev_priv, pipe);
3457 assert_fdi_rx_disabled(dev_priv, pipe);
3458 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003459
Jesse Barnesb074cec2013-04-25 12:55:02 -07003460 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003461
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003462 /*
3463 * On ILK+ LUT must be loaded before the pipe is running but with
3464 * clocks enabled
3465 */
3466 intel_crtc_load_lut(crtc);
3467
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003468 intel_update_watermarks(crtc);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003469 intel_enable_pipe(dev_priv, pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03003470 intel_crtc->config.has_pch_encoder, false);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003471 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003472 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003473 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003474
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003475 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003476 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003477
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003478 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003479 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003480 mutex_unlock(&dev->struct_mutex);
3481
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003482 for_each_encoder_on_crtc(dev, crtc, encoder)
3483 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003484
3485 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003486 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003487
3488 /*
3489 * There seems to be a race in PCH platform hw (at least on some
3490 * outputs) where an enabled pipe still completes any pageflip right
3491 * away (as if the pipe is off) instead of waiting for vblank. As soon
3492 * as the first vblank happend, everything works as expected. Hence just
3493 * wait for one vblank before returning to avoid strange things
3494 * happening.
3495 */
3496 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003497}
3498
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003499/* IPS only exists on ULT machines and is tied to pipe A. */
3500static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3501{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003502 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003503}
3504
Ville Syrjälädda9a662013-09-19 17:00:37 -03003505static void haswell_crtc_enable_planes(struct drm_crtc *crtc)
3506{
3507 struct drm_device *dev = crtc->dev;
3508 struct drm_i915_private *dev_priv = dev->dev_private;
3509 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3510 int pipe = intel_crtc->pipe;
3511 int plane = intel_crtc->plane;
3512
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003513 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003514 intel_enable_planes(crtc);
3515 intel_crtc_update_cursor(crtc, true);
3516
3517 hsw_enable_ips(intel_crtc);
3518
3519 mutex_lock(&dev->struct_mutex);
3520 intel_update_fbc(dev);
3521 mutex_unlock(&dev->struct_mutex);
3522}
3523
3524static void haswell_crtc_disable_planes(struct drm_crtc *crtc)
3525{
3526 struct drm_device *dev = crtc->dev;
3527 struct drm_i915_private *dev_priv = dev->dev_private;
3528 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3529 int pipe = intel_crtc->pipe;
3530 int plane = intel_crtc->plane;
3531
3532 intel_crtc_wait_for_pending_flips(crtc);
3533 drm_vblank_off(dev, pipe);
3534
3535 /* FBC must be disabled before disabling the plane on HSW. */
3536 if (dev_priv->fbc.plane == plane)
3537 intel_disable_fbc(dev);
3538
3539 hsw_disable_ips(intel_crtc);
3540
3541 intel_crtc_update_cursor(crtc, false);
3542 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003543 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003544}
3545
Paulo Zanonie4916942013-09-20 16:21:19 -03003546/*
3547 * This implements the workaround described in the "notes" section of the mode
3548 * set sequence documentation. When going from no pipes or single pipe to
3549 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3550 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3551 */
3552static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3553{
3554 struct drm_device *dev = crtc->base.dev;
3555 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3556
3557 /* We want to get the other_active_crtc only if there's only 1 other
3558 * active crtc. */
3559 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3560 if (!crtc_it->active || crtc_it == crtc)
3561 continue;
3562
3563 if (other_active_crtc)
3564 return;
3565
3566 other_active_crtc = crtc_it;
3567 }
3568 if (!other_active_crtc)
3569 return;
3570
3571 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3572 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3573}
3574
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003575static void haswell_crtc_enable(struct drm_crtc *crtc)
3576{
3577 struct drm_device *dev = crtc->dev;
3578 struct drm_i915_private *dev_priv = dev->dev_private;
3579 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3580 struct intel_encoder *encoder;
3581 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003582
3583 WARN_ON(!crtc->enabled);
3584
3585 if (intel_crtc->active)
3586 return;
3587
3588 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003589
3590 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3591 if (intel_crtc->config.has_pch_encoder)
3592 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3593
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003594 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003595 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003596
3597 for_each_encoder_on_crtc(dev, crtc, encoder)
3598 if (encoder->pre_enable)
3599 encoder->pre_enable(encoder);
3600
Paulo Zanoni1f544382012-10-24 11:32:00 -02003601 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003602
Jesse Barnesb074cec2013-04-25 12:55:02 -07003603 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003604
3605 /*
3606 * On ILK+ LUT must be loaded before the pipe is running but with
3607 * clocks enabled
3608 */
3609 intel_crtc_load_lut(crtc);
3610
Paulo Zanoni1f544382012-10-24 11:32:00 -02003611 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003612 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003613
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003614 intel_update_watermarks(crtc);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003615 intel_enable_pipe(dev_priv, pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03003616 intel_crtc->config.has_pch_encoder, false);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003617
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003618 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003619 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003620
Jani Nikula8807e552013-08-30 19:40:32 +03003621 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003622 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003623 intel_opregion_notify_encoder(encoder, true);
3624 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003625
Paulo Zanonie4916942013-09-20 16:21:19 -03003626 /* If we change the relative order between pipe/planes enabling, we need
3627 * to change the workaround. */
3628 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003629 haswell_crtc_enable_planes(crtc);
3630
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003631 /*
3632 * There seems to be a race in PCH platform hw (at least on some
3633 * outputs) where an enabled pipe still completes any pageflip right
3634 * away (as if the pipe is off) instead of waiting for vblank. As soon
3635 * as the first vblank happend, everything works as expected. Hence just
3636 * wait for one vblank before returning to avoid strange things
3637 * happening.
3638 */
3639 intel_wait_for_vblank(dev, intel_crtc->pipe);
3640}
3641
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003642static void ironlake_pfit_disable(struct intel_crtc *crtc)
3643{
3644 struct drm_device *dev = crtc->base.dev;
3645 struct drm_i915_private *dev_priv = dev->dev_private;
3646 int pipe = crtc->pipe;
3647
3648 /* To avoid upsetting the power well on haswell only disable the pfit if
3649 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003650 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003651 I915_WRITE(PF_CTL(pipe), 0);
3652 I915_WRITE(PF_WIN_POS(pipe), 0);
3653 I915_WRITE(PF_WIN_SZ(pipe), 0);
3654 }
3655}
3656
Jesse Barnes6be4a602010-09-10 10:26:01 -07003657static void ironlake_crtc_disable(struct drm_crtc *crtc)
3658{
3659 struct drm_device *dev = crtc->dev;
3660 struct drm_i915_private *dev_priv = dev->dev_private;
3661 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003662 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003663 int pipe = intel_crtc->pipe;
3664 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003665 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003666
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003667
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003668 if (!intel_crtc->active)
3669 return;
3670
Daniel Vetterea9d7582012-07-10 10:42:52 +02003671 for_each_encoder_on_crtc(dev, crtc, encoder)
3672 encoder->disable(encoder);
3673
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003674 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003675 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003676
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003677 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003678 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003679
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003680 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003681 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003682 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003683
Daniel Vetterd925c592013-06-05 13:34:04 +02003684 if (intel_crtc->config.has_pch_encoder)
3685 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3686
Jesse Barnesb24e7172011-01-04 15:09:30 -08003687 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003688
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003689 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003690
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003691 for_each_encoder_on_crtc(dev, crtc, encoder)
3692 if (encoder->post_disable)
3693 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003694
Daniel Vetterd925c592013-06-05 13:34:04 +02003695 if (intel_crtc->config.has_pch_encoder) {
3696 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003697
Daniel Vetterd925c592013-06-05 13:34:04 +02003698 ironlake_disable_pch_transcoder(dev_priv, pipe);
3699 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003700
Daniel Vetterd925c592013-06-05 13:34:04 +02003701 if (HAS_PCH_CPT(dev)) {
3702 /* disable TRANS_DP_CTL */
3703 reg = TRANS_DP_CTL(pipe);
3704 temp = I915_READ(reg);
3705 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3706 TRANS_DP_PORT_SEL_MASK);
3707 temp |= TRANS_DP_PORT_SEL_NONE;
3708 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003709
Daniel Vetterd925c592013-06-05 13:34:04 +02003710 /* disable DPLL_SEL */
3711 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003712 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003713 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003714 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003715
3716 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003717 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003718
3719 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003720 }
3721
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003722 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003723 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003724
3725 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003726 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003727 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003728}
3729
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003730static void haswell_crtc_disable(struct drm_crtc *crtc)
3731{
3732 struct drm_device *dev = crtc->dev;
3733 struct drm_i915_private *dev_priv = dev->dev_private;
3734 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3735 struct intel_encoder *encoder;
3736 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003737 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003738
3739 if (!intel_crtc->active)
3740 return;
3741
Ville Syrjälädda9a662013-09-19 17:00:37 -03003742 haswell_crtc_disable_planes(crtc);
3743
Jani Nikula8807e552013-08-30 19:40:32 +03003744 for_each_encoder_on_crtc(dev, crtc, encoder) {
3745 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003746 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003747 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003748
Paulo Zanoni86642812013-04-12 17:57:57 -03003749 if (intel_crtc->config.has_pch_encoder)
3750 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003751 intel_disable_pipe(dev_priv, pipe);
3752
Paulo Zanoniad80a812012-10-24 16:06:19 -02003753 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003754
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003755 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003756
Paulo Zanoni1f544382012-10-24 11:32:00 -02003757 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003758
3759 for_each_encoder_on_crtc(dev, crtc, encoder)
3760 if (encoder->post_disable)
3761 encoder->post_disable(encoder);
3762
Daniel Vetter88adfff2013-03-28 10:42:01 +01003763 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003764 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003765 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003766 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003767 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003768
3769 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003770 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003771
3772 mutex_lock(&dev->struct_mutex);
3773 intel_update_fbc(dev);
3774 mutex_unlock(&dev->struct_mutex);
3775}
3776
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003777static void ironlake_crtc_off(struct drm_crtc *crtc)
3778{
3779 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003780 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003781}
3782
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003783static void haswell_crtc_off(struct drm_crtc *crtc)
3784{
3785 intel_ddi_put_crtc_pll(crtc);
3786}
3787
Daniel Vetter02e792f2009-09-15 22:57:34 +02003788static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3789{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003790 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003791 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003792 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003793
Chris Wilson23f09ce2010-08-12 13:53:37 +01003794 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003795 dev_priv->mm.interruptible = false;
3796 (void) intel_overlay_switch_off(intel_crtc->overlay);
3797 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003798 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003799 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003800
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003801 /* Let userspace switch the overlay on again. In most cases userspace
3802 * has to recompute where to put it anyway.
3803 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003804}
3805
Egbert Eich61bc95c2013-03-04 09:24:38 -05003806/**
3807 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3808 * cursor plane briefly if not already running after enabling the display
3809 * plane.
3810 * This workaround avoids occasional blank screens when self refresh is
3811 * enabled.
3812 */
3813static void
3814g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3815{
3816 u32 cntl = I915_READ(CURCNTR(pipe));
3817
3818 if ((cntl & CURSOR_MODE) == 0) {
3819 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3820
3821 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3822 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3823 intel_wait_for_vblank(dev_priv->dev, pipe);
3824 I915_WRITE(CURCNTR(pipe), cntl);
3825 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3826 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3827 }
3828}
3829
Jesse Barnes2dd24552013-04-25 12:55:01 -07003830static void i9xx_pfit_enable(struct intel_crtc *crtc)
3831{
3832 struct drm_device *dev = crtc->base.dev;
3833 struct drm_i915_private *dev_priv = dev->dev_private;
3834 struct intel_crtc_config *pipe_config = &crtc->config;
3835
Daniel Vetter328d8e82013-05-08 10:36:31 +02003836 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07003837 return;
3838
Daniel Vetterc0b03412013-05-28 12:05:54 +02003839 /*
3840 * The panel fitter should only be adjusted whilst the pipe is disabled,
3841 * according to register description and PRM.
3842 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07003843 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3844 assert_pipe_disabled(dev_priv, crtc->pipe);
3845
Jesse Barnesb074cec2013-04-25 12:55:02 -07003846 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3847 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02003848
3849 /* Border color in case we don't scale up to the full screen. Black by
3850 * default, change to something else for debugging. */
3851 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003852}
3853
Jesse Barnes89b667f2013-04-18 14:51:36 -07003854static void valleyview_crtc_enable(struct drm_crtc *crtc)
3855{
3856 struct drm_device *dev = crtc->dev;
3857 struct drm_i915_private *dev_priv = dev->dev_private;
3858 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3859 struct intel_encoder *encoder;
3860 int pipe = intel_crtc->pipe;
3861 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03003862 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07003863
3864 WARN_ON(!crtc->enabled);
3865
3866 if (intel_crtc->active)
3867 return;
3868
3869 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07003870
Jesse Barnes89b667f2013-04-18 14:51:36 -07003871 for_each_encoder_on_crtc(dev, crtc, encoder)
3872 if (encoder->pre_pll_enable)
3873 encoder->pre_pll_enable(encoder);
3874
Jani Nikula23538ef2013-08-27 15:12:22 +03003875 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
3876
Jani Nikulae9fd1c02013-08-27 15:12:23 +03003877 if (!is_dsi)
3878 vlv_enable_pll(intel_crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003879
3880 for_each_encoder_on_crtc(dev, crtc, encoder)
3881 if (encoder->pre_enable)
3882 encoder->pre_enable(encoder);
3883
Jesse Barnes2dd24552013-04-25 12:55:01 -07003884 i9xx_pfit_enable(intel_crtc);
3885
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003886 intel_crtc_load_lut(crtc);
3887
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003888 intel_update_watermarks(crtc);
Jani Nikula23538ef2013-08-27 15:12:22 +03003889 intel_enable_pipe(dev_priv, pipe, false, is_dsi);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003890 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003891 intel_enable_planes(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003892 intel_crtc_update_cursor(crtc, true);
3893
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003894 intel_update_fbc(dev);
Jani Nikula50049452013-07-30 12:20:32 +03003895
3896 for_each_encoder_on_crtc(dev, crtc, encoder)
3897 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003898}
3899
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003900static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003901{
3902 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003903 struct drm_i915_private *dev_priv = dev->dev_private;
3904 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003905 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003906 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003907 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003908
Daniel Vetter08a48462012-07-02 11:43:47 +02003909 WARN_ON(!crtc->enabled);
3910
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003911 if (intel_crtc->active)
3912 return;
3913
3914 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003915
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02003916 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02003917 if (encoder->pre_enable)
3918 encoder->pre_enable(encoder);
3919
Daniel Vetterf6736a12013-06-05 13:34:30 +02003920 i9xx_enable_pll(intel_crtc);
3921
Jesse Barnes2dd24552013-04-25 12:55:01 -07003922 i9xx_pfit_enable(intel_crtc);
3923
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003924 intel_crtc_load_lut(crtc);
3925
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003926 intel_update_watermarks(crtc);
Jani Nikula23538ef2013-08-27 15:12:22 +03003927 intel_enable_pipe(dev_priv, pipe, false, false);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003928 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003929 intel_enable_planes(crtc);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003930 /* The fixup needs to happen before cursor is enabled */
Egbert Eich61bc95c2013-03-04 09:24:38 -05003931 if (IS_G4X(dev))
3932 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003933 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003934
3935 /* Give the overlay scaler a chance to enable if it's on this pipe */
3936 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003937
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003938 intel_update_fbc(dev);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003939
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003940 for_each_encoder_on_crtc(dev, crtc, encoder)
3941 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003942}
3943
Daniel Vetter87476d62013-04-11 16:29:06 +02003944static void i9xx_pfit_disable(struct intel_crtc *crtc)
3945{
3946 struct drm_device *dev = crtc->base.dev;
3947 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02003948
3949 if (!crtc->config.gmch_pfit.control)
3950 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02003951
3952 assert_pipe_disabled(dev_priv, crtc->pipe);
3953
Daniel Vetter328d8e82013-05-08 10:36:31 +02003954 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
3955 I915_READ(PFIT_CONTROL));
3956 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02003957}
3958
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003959static void i9xx_crtc_disable(struct drm_crtc *crtc)
3960{
3961 struct drm_device *dev = crtc->dev;
3962 struct drm_i915_private *dev_priv = dev->dev_private;
3963 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003964 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003965 int pipe = intel_crtc->pipe;
3966 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003967
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003968 if (!intel_crtc->active)
3969 return;
3970
Daniel Vetterea9d7582012-07-10 10:42:52 +02003971 for_each_encoder_on_crtc(dev, crtc, encoder)
3972 encoder->disable(encoder);
3973
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003974 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003975 intel_crtc_wait_for_pending_flips(crtc);
3976 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003977
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003978 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003979 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003980
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003981 intel_crtc_dpms_overlay(intel_crtc, false);
3982 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003983 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003984 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003985
Jesse Barnesb24e7172011-01-04 15:09:30 -08003986 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003987
Daniel Vetter87476d62013-04-11 16:29:06 +02003988 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003989
Jesse Barnes89b667f2013-04-18 14:51:36 -07003990 for_each_encoder_on_crtc(dev, crtc, encoder)
3991 if (encoder->post_disable)
3992 encoder->post_disable(encoder);
3993
Jesse Barnesf6071162013-10-01 10:41:38 -07003994 if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3995 vlv_disable_pll(dev_priv, pipe);
3996 else if (!IS_VALLEYVIEW(dev))
Jani Nikulae9fd1c02013-08-27 15:12:23 +03003997 i9xx_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003998
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003999 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004000 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004001
Chris Wilson6b383a72010-09-13 13:54:26 +01004002 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004003}
4004
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004005static void i9xx_crtc_off(struct drm_crtc *crtc)
4006{
4007}
4008
Daniel Vetter976f8a22012-07-08 22:34:21 +02004009static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4010 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004011{
4012 struct drm_device *dev = crtc->dev;
4013 struct drm_i915_master_private *master_priv;
4014 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4015 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004016
4017 if (!dev->primary->master)
4018 return;
4019
4020 master_priv = dev->primary->master->driver_priv;
4021 if (!master_priv->sarea_priv)
4022 return;
4023
Jesse Barnes79e53942008-11-07 14:24:08 -08004024 switch (pipe) {
4025 case 0:
4026 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4027 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4028 break;
4029 case 1:
4030 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4031 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4032 break;
4033 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004034 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004035 break;
4036 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004037}
4038
Daniel Vetter976f8a22012-07-08 22:34:21 +02004039/**
4040 * Sets the power management mode of the pipe and plane.
4041 */
4042void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004043{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004044 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004045 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004046 struct intel_encoder *intel_encoder;
4047 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004048
Daniel Vetter976f8a22012-07-08 22:34:21 +02004049 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4050 enable |= intel_encoder->connectors_active;
4051
4052 if (enable)
4053 dev_priv->display.crtc_enable(crtc);
4054 else
4055 dev_priv->display.crtc_disable(crtc);
4056
4057 intel_crtc_update_sarea(crtc, enable);
4058}
4059
Daniel Vetter976f8a22012-07-08 22:34:21 +02004060static void intel_crtc_disable(struct drm_crtc *crtc)
4061{
4062 struct drm_device *dev = crtc->dev;
4063 struct drm_connector *connector;
4064 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08004065 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004066
4067 /* crtc should still be enabled when we disable it. */
4068 WARN_ON(!crtc->enabled);
4069
4070 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03004071 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004072 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004073 dev_priv->display.off(crtc);
4074
Chris Wilson931872f2012-01-16 23:01:13 +00004075 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03004076 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Chris Wilson931872f2012-01-16 23:01:13 +00004077 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004078
4079 if (crtc->fb) {
4080 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01004081 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004082 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004083 crtc->fb = NULL;
4084 }
4085
4086 /* Update computed state. */
4087 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4088 if (!connector->encoder || !connector->encoder->crtc)
4089 continue;
4090
4091 if (connector->encoder->crtc != crtc)
4092 continue;
4093
4094 connector->dpms = DRM_MODE_DPMS_OFF;
4095 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004096 }
4097}
4098
Chris Wilsonea5b2132010-08-04 13:50:23 +01004099void intel_encoder_destroy(struct drm_encoder *encoder)
4100{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004101 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004102
Chris Wilsonea5b2132010-08-04 13:50:23 +01004103 drm_encoder_cleanup(encoder);
4104 kfree(intel_encoder);
4105}
4106
Damien Lespiau92373292013-08-08 22:28:57 +01004107/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004108 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4109 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004110static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004111{
4112 if (mode == DRM_MODE_DPMS_ON) {
4113 encoder->connectors_active = true;
4114
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004115 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004116 } else {
4117 encoder->connectors_active = false;
4118
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004119 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004120 }
4121}
4122
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004123/* Cross check the actual hw state with our own modeset state tracking (and it's
4124 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02004125static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004126{
4127 if (connector->get_hw_state(connector)) {
4128 struct intel_encoder *encoder = connector->encoder;
4129 struct drm_crtc *crtc;
4130 bool encoder_enabled;
4131 enum pipe pipe;
4132
4133 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4134 connector->base.base.id,
4135 drm_get_connector_name(&connector->base));
4136
4137 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4138 "wrong connector dpms state\n");
4139 WARN(connector->base.encoder != &encoder->base,
4140 "active connector not linked to encoder\n");
4141 WARN(!encoder->connectors_active,
4142 "encoder->connectors_active not set\n");
4143
4144 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4145 WARN(!encoder_enabled, "encoder not enabled\n");
4146 if (WARN_ON(!encoder->base.crtc))
4147 return;
4148
4149 crtc = encoder->base.crtc;
4150
4151 WARN(!crtc->enabled, "crtc not enabled\n");
4152 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4153 WARN(pipe != to_intel_crtc(crtc)->pipe,
4154 "encoder active on the wrong pipe\n");
4155 }
4156}
4157
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004158/* Even simpler default implementation, if there's really no special case to
4159 * consider. */
4160void intel_connector_dpms(struct drm_connector *connector, int mode)
4161{
4162 struct intel_encoder *encoder = intel_attached_encoder(connector);
4163
4164 /* All the simple cases only support two dpms states. */
4165 if (mode != DRM_MODE_DPMS_ON)
4166 mode = DRM_MODE_DPMS_OFF;
4167
4168 if (mode == connector->dpms)
4169 return;
4170
4171 connector->dpms = mode;
4172
4173 /* Only need to change hw state when actually enabled */
4174 if (encoder->base.crtc)
4175 intel_encoder_dpms(encoder, mode);
4176 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02004177 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004178
Daniel Vetterb9805142012-08-31 17:37:33 +02004179 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004180}
4181
Daniel Vetterf0947c32012-07-02 13:10:34 +02004182/* Simple connector->get_hw_state implementation for encoders that support only
4183 * one connector and no cloning and hence the encoder state determines the state
4184 * of the connector. */
4185bool intel_connector_get_hw_state(struct intel_connector *connector)
4186{
Daniel Vetter24929352012-07-02 20:28:59 +02004187 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02004188 struct intel_encoder *encoder = connector->encoder;
4189
4190 return encoder->get_hw_state(encoder, &pipe);
4191}
4192
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004193static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4194 struct intel_crtc_config *pipe_config)
4195{
4196 struct drm_i915_private *dev_priv = dev->dev_private;
4197 struct intel_crtc *pipe_B_crtc =
4198 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4199
4200 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4201 pipe_name(pipe), pipe_config->fdi_lanes);
4202 if (pipe_config->fdi_lanes > 4) {
4203 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4204 pipe_name(pipe), pipe_config->fdi_lanes);
4205 return false;
4206 }
4207
4208 if (IS_HASWELL(dev)) {
4209 if (pipe_config->fdi_lanes > 2) {
4210 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4211 pipe_config->fdi_lanes);
4212 return false;
4213 } else {
4214 return true;
4215 }
4216 }
4217
4218 if (INTEL_INFO(dev)->num_pipes == 2)
4219 return true;
4220
4221 /* Ivybridge 3 pipe is really complicated */
4222 switch (pipe) {
4223 case PIPE_A:
4224 return true;
4225 case PIPE_B:
4226 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4227 pipe_config->fdi_lanes > 2) {
4228 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4229 pipe_name(pipe), pipe_config->fdi_lanes);
4230 return false;
4231 }
4232 return true;
4233 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004234 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004235 pipe_B_crtc->config.fdi_lanes <= 2) {
4236 if (pipe_config->fdi_lanes > 2) {
4237 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4238 pipe_name(pipe), pipe_config->fdi_lanes);
4239 return false;
4240 }
4241 } else {
4242 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4243 return false;
4244 }
4245 return true;
4246 default:
4247 BUG();
4248 }
4249}
4250
Daniel Vettere29c22c2013-02-21 00:00:16 +01004251#define RETRY 1
4252static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4253 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004254{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004255 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004256 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004257 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004258 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004259
Daniel Vettere29c22c2013-02-21 00:00:16 +01004260retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004261 /* FDI is a binary signal running at ~2.7GHz, encoding
4262 * each output octet as 10 bits. The actual frequency
4263 * is stored as a divider into a 100MHz clock, and the
4264 * mode pixel clock is stored in units of 1KHz.
4265 * Hence the bw of each lane in terms of the mode signal
4266 * is:
4267 */
4268 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4269
Damien Lespiau241bfc32013-09-25 16:45:37 +01004270 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004271
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004272 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004273 pipe_config->pipe_bpp);
4274
4275 pipe_config->fdi_lanes = lane;
4276
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004277 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004278 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004279
Daniel Vettere29c22c2013-02-21 00:00:16 +01004280 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4281 intel_crtc->pipe, pipe_config);
4282 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4283 pipe_config->pipe_bpp -= 2*3;
4284 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4285 pipe_config->pipe_bpp);
4286 needs_recompute = true;
4287 pipe_config->bw_constrained = true;
4288
4289 goto retry;
4290 }
4291
4292 if (needs_recompute)
4293 return RETRY;
4294
4295 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004296}
4297
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004298static void hsw_compute_ips_config(struct intel_crtc *crtc,
4299 struct intel_crtc_config *pipe_config)
4300{
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004301 pipe_config->ips_enabled = i915_enable_ips &&
4302 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07004303 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004304}
4305
Daniel Vettera43f6e02013-06-07 23:10:32 +02004306static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004307 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004308{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004309 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004310 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004311
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004312 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004313 if (INTEL_INFO(dev)->gen < 4) {
4314 struct drm_i915_private *dev_priv = dev->dev_private;
4315 int clock_limit =
4316 dev_priv->display.get_display_clock_speed(dev);
4317
4318 /*
4319 * Enable pixel doubling when the dot clock
4320 * is > 90% of the (display) core speed.
4321 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03004322 * GDG double wide on either pipe,
4323 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004324 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03004325 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01004326 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004327 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004328 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004329 }
4330
Damien Lespiau241bfc32013-09-25 16:45:37 +01004331 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004332 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004333 }
Chris Wilson89749352010-09-12 18:25:19 +01004334
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03004335 /*
4336 * Pipe horizontal size must be even in:
4337 * - DVO ganged mode
4338 * - LVDS dual channel mode
4339 * - Double wide pipe
4340 */
4341 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4342 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4343 pipe_config->pipe_src_w &= ~1;
4344
Damien Lespiau8693a822013-05-03 18:48:11 +01004345 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4346 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004347 */
4348 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4349 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004350 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004351
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004352 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004353 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004354 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004355 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4356 * for lvds. */
4357 pipe_config->pipe_bpp = 8*3;
4358 }
4359
Damien Lespiauf5adf942013-06-24 18:29:34 +01004360 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004361 hsw_compute_ips_config(crtc, pipe_config);
4362
4363 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4364 * clock survives for now. */
4365 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4366 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004367
Daniel Vetter877d48d2013-04-19 11:24:43 +02004368 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004369 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004370
Daniel Vettere29c22c2013-02-21 00:00:16 +01004371 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004372}
4373
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004374static int valleyview_get_display_clock_speed(struct drm_device *dev)
4375{
4376 return 400000; /* FIXME */
4377}
4378
Jesse Barnese70236a2009-09-21 10:42:27 -07004379static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004380{
Jesse Barnese70236a2009-09-21 10:42:27 -07004381 return 400000;
4382}
Jesse Barnes79e53942008-11-07 14:24:08 -08004383
Jesse Barnese70236a2009-09-21 10:42:27 -07004384static int i915_get_display_clock_speed(struct drm_device *dev)
4385{
4386 return 333000;
4387}
Jesse Barnes79e53942008-11-07 14:24:08 -08004388
Jesse Barnese70236a2009-09-21 10:42:27 -07004389static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4390{
4391 return 200000;
4392}
Jesse Barnes79e53942008-11-07 14:24:08 -08004393
Daniel Vetter257a7ff2013-07-26 08:35:42 +02004394static int pnv_get_display_clock_speed(struct drm_device *dev)
4395{
4396 u16 gcfgc = 0;
4397
4398 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4399
4400 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4401 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4402 return 267000;
4403 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4404 return 333000;
4405 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4406 return 444000;
4407 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4408 return 200000;
4409 default:
4410 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4411 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4412 return 133000;
4413 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4414 return 167000;
4415 }
4416}
4417
Jesse Barnese70236a2009-09-21 10:42:27 -07004418static int i915gm_get_display_clock_speed(struct drm_device *dev)
4419{
4420 u16 gcfgc = 0;
4421
4422 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4423
4424 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004425 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004426 else {
4427 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4428 case GC_DISPLAY_CLOCK_333_MHZ:
4429 return 333000;
4430 default:
4431 case GC_DISPLAY_CLOCK_190_200_MHZ:
4432 return 190000;
4433 }
4434 }
4435}
Jesse Barnes79e53942008-11-07 14:24:08 -08004436
Jesse Barnese70236a2009-09-21 10:42:27 -07004437static int i865_get_display_clock_speed(struct drm_device *dev)
4438{
4439 return 266000;
4440}
4441
4442static int i855_get_display_clock_speed(struct drm_device *dev)
4443{
4444 u16 hpllcc = 0;
4445 /* Assume that the hardware is in the high speed state. This
4446 * should be the default.
4447 */
4448 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4449 case GC_CLOCK_133_200:
4450 case GC_CLOCK_100_200:
4451 return 200000;
4452 case GC_CLOCK_166_250:
4453 return 250000;
4454 case GC_CLOCK_100_133:
4455 return 133000;
4456 }
4457
4458 /* Shouldn't happen */
4459 return 0;
4460}
4461
4462static int i830_get_display_clock_speed(struct drm_device *dev)
4463{
4464 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004465}
4466
Zhenyu Wang2c072452009-06-05 15:38:42 +08004467static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004468intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004469{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004470 while (*num > DATA_LINK_M_N_MASK ||
4471 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004472 *num >>= 1;
4473 *den >>= 1;
4474 }
4475}
4476
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004477static void compute_m_n(unsigned int m, unsigned int n,
4478 uint32_t *ret_m, uint32_t *ret_n)
4479{
4480 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4481 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4482 intel_reduce_m_n_ratio(ret_m, ret_n);
4483}
4484
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004485void
4486intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4487 int pixel_clock, int link_clock,
4488 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004489{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004490 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004491
4492 compute_m_n(bits_per_pixel * pixel_clock,
4493 link_clock * nlanes * 8,
4494 &m_n->gmch_m, &m_n->gmch_n);
4495
4496 compute_m_n(pixel_clock, link_clock,
4497 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004498}
4499
Chris Wilsona7615032011-01-12 17:04:08 +00004500static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4501{
Keith Packard72bbe582011-09-26 16:09:45 -07004502 if (i915_panel_use_ssc >= 0)
4503 return i915_panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004504 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004505 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004506}
4507
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004508static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4509{
4510 struct drm_device *dev = crtc->dev;
4511 struct drm_i915_private *dev_priv = dev->dev_private;
4512 int refclk;
4513
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004514 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02004515 refclk = 100000;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004516 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004517 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004518 refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004519 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4520 refclk / 1000);
4521 } else if (!IS_GEN2(dev)) {
4522 refclk = 96000;
4523 } else {
4524 refclk = 48000;
4525 }
4526
4527 return refclk;
4528}
4529
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004530static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004531{
Daniel Vetter7df00d72013-05-21 21:54:55 +02004532 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004533}
Daniel Vetterf47709a2013-03-28 10:42:02 +01004534
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004535static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4536{
4537 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004538}
4539
Daniel Vetterf47709a2013-03-28 10:42:02 +01004540static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004541 intel_clock_t *reduced_clock)
4542{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004543 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004544 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004545 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004546 u32 fp, fp2 = 0;
4547
4548 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004549 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004550 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004551 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004552 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004553 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004554 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004555 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004556 }
4557
4558 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004559 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004560
Daniel Vetterf47709a2013-03-28 10:42:02 +01004561 crtc->lowfreq_avail = false;
4562 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jesse Barnesa7516a02011-12-15 12:30:37 -08004563 reduced_clock && i915_powersave) {
4564 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004565 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004566 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004567 } else {
4568 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004569 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004570 }
4571}
4572
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004573static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
4574 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07004575{
4576 u32 reg_val;
4577
4578 /*
4579 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4580 * and set it to a reasonable value instead.
4581 */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004582 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004583 reg_val &= 0xffffff00;
4584 reg_val |= 0x00000030;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004585 vlv_dpio_write(dev_priv, pipe, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004586
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004587 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004588 reg_val &= 0x8cffffff;
4589 reg_val = 0x8c000000;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004590 vlv_dpio_write(dev_priv, pipe, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004591
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004592 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004593 reg_val &= 0xffffff00;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004594 vlv_dpio_write(dev_priv, pipe, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004595
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004596 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004597 reg_val &= 0x00ffffff;
4598 reg_val |= 0xb0000000;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004599 vlv_dpio_write(dev_priv, pipe, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004600}
4601
Daniel Vetterb5518422013-05-03 11:49:48 +02004602static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4603 struct intel_link_m_n *m_n)
4604{
4605 struct drm_device *dev = crtc->base.dev;
4606 struct drm_i915_private *dev_priv = dev->dev_private;
4607 int pipe = crtc->pipe;
4608
Daniel Vettere3b95f12013-05-03 11:49:49 +02004609 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4610 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4611 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4612 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004613}
4614
4615static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4616 struct intel_link_m_n *m_n)
4617{
4618 struct drm_device *dev = crtc->base.dev;
4619 struct drm_i915_private *dev_priv = dev->dev_private;
4620 int pipe = crtc->pipe;
4621 enum transcoder transcoder = crtc->config.cpu_transcoder;
4622
4623 if (INTEL_INFO(dev)->gen >= 5) {
4624 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4625 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4626 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4627 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4628 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02004629 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4630 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4631 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4632 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004633 }
4634}
4635
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004636static void intel_dp_set_m_n(struct intel_crtc *crtc)
4637{
4638 if (crtc->config.has_pch_encoder)
4639 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4640 else
4641 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4642}
4643
Daniel Vetterf47709a2013-03-28 10:42:02 +01004644static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004645{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004646 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004647 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004648 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004649 u32 dpll, mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004650 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004651 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004652
Daniel Vetter09153002012-12-12 14:06:44 +01004653 mutex_lock(&dev_priv->dpio_lock);
4654
Daniel Vetterf47709a2013-03-28 10:42:02 +01004655 bestn = crtc->config.dpll.n;
4656 bestm1 = crtc->config.dpll.m1;
4657 bestm2 = crtc->config.dpll.m2;
4658 bestp1 = crtc->config.dpll.p1;
4659 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004660
Jesse Barnes89b667f2013-04-18 14:51:36 -07004661 /* See eDP HDMI DPIO driver vbios notes doc */
4662
4663 /* PLL B needs special handling */
4664 if (pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004665 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004666
4667 /* Set up Tx target for periodic Rcomp update */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004668 vlv_dpio_write(dev_priv, pipe, DPIO_IREF_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004669
4670 /* Disable target IRef on PLL */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004671 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF_CTL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004672 reg_val &= 0x00ffffff;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004673 vlv_dpio_write(dev_priv, pipe, DPIO_IREF_CTL(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004674
4675 /* Disable fast lock */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004676 vlv_dpio_write(dev_priv, pipe, DPIO_FASTCLK_DISABLE, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004677
4678 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004679 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4680 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4681 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004682 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07004683
4684 /*
4685 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4686 * but we don't support that).
4687 * Note: don't use the DAC post divider as it seems unstable.
4688 */
4689 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004690 vlv_dpio_write(dev_priv, pipe, DPIO_DIV(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004691
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004692 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004693 vlv_dpio_write(dev_priv, pipe, DPIO_DIV(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004694
Jesse Barnes89b667f2013-04-18 14:51:36 -07004695 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02004696 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03004697 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07004698 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004699 vlv_dpio_write(dev_priv, pipe, DPIO_LPF_COEFF(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03004700 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004701 else
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004702 vlv_dpio_write(dev_priv, pipe, DPIO_LPF_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004703 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004704
Jesse Barnes89b667f2013-04-18 14:51:36 -07004705 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4706 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4707 /* Use SSC source */
4708 if (!pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004709 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004710 0x0df40000);
4711 else
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004712 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004713 0x0df70000);
4714 } else { /* HDMI or VGA */
4715 /* Use bend source */
4716 if (!pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004717 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004718 0x0df70000);
4719 else
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004720 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004721 0x0df40000);
4722 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004723
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004724 coreclk = vlv_dpio_read(dev_priv, pipe, DPIO_CORE_CLK(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004725 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
4726 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
4727 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
4728 coreclk |= 0x01000000;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004729 vlv_dpio_write(dev_priv, pipe, DPIO_CORE_CLK(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004730
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004731 vlv_dpio_write(dev_priv, pipe, DPIO_PLL_CML(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004732
Jesse Barnes89b667f2013-04-18 14:51:36 -07004733 /* Enable DPIO clock input */
4734 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4735 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07004736 /* We should never disable this, set it here for state tracking */
4737 if (pipe == PIPE_B)
Jesse Barnes89b667f2013-04-18 14:51:36 -07004738 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004739 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004740 crtc->config.dpll_hw_state.dpll = dpll;
4741
Daniel Vetteref1b4602013-06-01 17:17:04 +02004742 dpll_md = (crtc->config.pixel_multiplier - 1)
4743 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004744 crtc->config.dpll_hw_state.dpll_md = dpll_md;
4745
Daniel Vetterf47709a2013-03-28 10:42:02 +01004746 if (crtc->config.has_dp_encoder)
4747 intel_dp_set_m_n(crtc);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304748
Daniel Vetter09153002012-12-12 14:06:44 +01004749 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004750}
4751
Daniel Vetterf47709a2013-03-28 10:42:02 +01004752static void i9xx_update_pll(struct intel_crtc *crtc,
4753 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004754 int num_connectors)
4755{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004756 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004757 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004758 u32 dpll;
4759 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004760 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004761
Daniel Vetterf47709a2013-03-28 10:42:02 +01004762 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304763
Daniel Vetterf47709a2013-03-28 10:42:02 +01004764 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
4765 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004766
4767 dpll = DPLL_VGA_MODE_DIS;
4768
Daniel Vetterf47709a2013-03-28 10:42:02 +01004769 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004770 dpll |= DPLLB_MODE_LVDS;
4771 else
4772 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004773
Daniel Vetteref1b4602013-06-01 17:17:04 +02004774 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02004775 dpll |= (crtc->config.pixel_multiplier - 1)
4776 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004777 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004778
4779 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02004780 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004781
Daniel Vetterf47709a2013-03-28 10:42:02 +01004782 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02004783 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004784
4785 /* compute bitmask from p1 value */
4786 if (IS_PINEVIEW(dev))
4787 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4788 else {
4789 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4790 if (IS_G4X(dev) && reduced_clock)
4791 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4792 }
4793 switch (clock->p2) {
4794 case 5:
4795 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4796 break;
4797 case 7:
4798 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4799 break;
4800 case 10:
4801 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4802 break;
4803 case 14:
4804 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4805 break;
4806 }
4807 if (INTEL_INFO(dev)->gen >= 4)
4808 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4809
Daniel Vetter09ede542013-04-30 14:01:45 +02004810 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004811 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004812 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004813 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4814 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4815 else
4816 dpll |= PLL_REF_INPUT_DREFCLK;
4817
4818 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004819 crtc->config.dpll_hw_state.dpll = dpll;
4820
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004821 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02004822 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
4823 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004824 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004825 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004826
4827 if (crtc->config.has_dp_encoder)
4828 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004829}
4830
Daniel Vetterf47709a2013-03-28 10:42:02 +01004831static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01004832 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004833 int num_connectors)
4834{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004835 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004836 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004837 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004838 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004839
Daniel Vetterf47709a2013-03-28 10:42:02 +01004840 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304841
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004842 dpll = DPLL_VGA_MODE_DIS;
4843
Daniel Vetterf47709a2013-03-28 10:42:02 +01004844 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004845 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4846 } else {
4847 if (clock->p1 == 2)
4848 dpll |= PLL_P1_DIVIDE_BY_TWO;
4849 else
4850 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4851 if (clock->p2 == 4)
4852 dpll |= PLL_P2_DIVIDE_BY_4;
4853 }
4854
Daniel Vetter4a33e482013-07-06 12:52:05 +02004855 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
4856 dpll |= DPLL_DVO_2X_MODE;
4857
Daniel Vetterf47709a2013-03-28 10:42:02 +01004858 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004859 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4860 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4861 else
4862 dpll |= PLL_REF_INPUT_DREFCLK;
4863
4864 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004865 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004866}
4867
Daniel Vetter8a654f32013-06-01 17:16:22 +02004868static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004869{
4870 struct drm_device *dev = intel_crtc->base.dev;
4871 struct drm_i915_private *dev_priv = dev->dev_private;
4872 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004873 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02004874 struct drm_display_mode *adjusted_mode =
4875 &intel_crtc->config.adjusted_mode;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004876 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
4877
4878 /* We need to be careful not to changed the adjusted mode, for otherwise
4879 * the hw state checker will get angry at the mismatch. */
4880 crtc_vtotal = adjusted_mode->crtc_vtotal;
4881 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004882
4883 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4884 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004885 crtc_vtotal -= 1;
4886 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004887 vsyncshift = adjusted_mode->crtc_hsync_start
4888 - adjusted_mode->crtc_htotal / 2;
4889 } else {
4890 vsyncshift = 0;
4891 }
4892
4893 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004894 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004895
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004896 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004897 (adjusted_mode->crtc_hdisplay - 1) |
4898 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004899 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004900 (adjusted_mode->crtc_hblank_start - 1) |
4901 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004902 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004903 (adjusted_mode->crtc_hsync_start - 1) |
4904 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4905
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004906 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004907 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004908 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004909 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004910 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004911 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004912 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004913 (adjusted_mode->crtc_vsync_start - 1) |
4914 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4915
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004916 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4917 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4918 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4919 * bits. */
4920 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4921 (pipe == PIPE_B || pipe == PIPE_C))
4922 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4923
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004924 /* pipesrc controls the size that is scaled from, which should
4925 * always be the user's requested size.
4926 */
4927 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03004928 ((intel_crtc->config.pipe_src_w - 1) << 16) |
4929 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004930}
4931
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004932static void intel_get_pipe_timings(struct intel_crtc *crtc,
4933 struct intel_crtc_config *pipe_config)
4934{
4935 struct drm_device *dev = crtc->base.dev;
4936 struct drm_i915_private *dev_priv = dev->dev_private;
4937 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
4938 uint32_t tmp;
4939
4940 tmp = I915_READ(HTOTAL(cpu_transcoder));
4941 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
4942 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
4943 tmp = I915_READ(HBLANK(cpu_transcoder));
4944 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
4945 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
4946 tmp = I915_READ(HSYNC(cpu_transcoder));
4947 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
4948 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
4949
4950 tmp = I915_READ(VTOTAL(cpu_transcoder));
4951 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
4952 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
4953 tmp = I915_READ(VBLANK(cpu_transcoder));
4954 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
4955 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
4956 tmp = I915_READ(VSYNC(cpu_transcoder));
4957 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
4958 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
4959
4960 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
4961 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
4962 pipe_config->adjusted_mode.crtc_vtotal += 1;
4963 pipe_config->adjusted_mode.crtc_vblank_end += 1;
4964 }
4965
4966 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03004967 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
4968 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
4969
4970 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
4971 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004972}
4973
Jesse Barnesbabea612013-06-26 18:57:38 +03004974static void intel_crtc_mode_from_pipe_config(struct intel_crtc *intel_crtc,
4975 struct intel_crtc_config *pipe_config)
4976{
4977 struct drm_crtc *crtc = &intel_crtc->base;
4978
4979 crtc->mode.hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
4980 crtc->mode.htotal = pipe_config->adjusted_mode.crtc_htotal;
4981 crtc->mode.hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
4982 crtc->mode.hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
4983
4984 crtc->mode.vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
4985 crtc->mode.vtotal = pipe_config->adjusted_mode.crtc_vtotal;
4986 crtc->mode.vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
4987 crtc->mode.vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
4988
4989 crtc->mode.flags = pipe_config->adjusted_mode.flags;
4990
Damien Lespiau241bfc32013-09-25 16:45:37 +01004991 crtc->mode.clock = pipe_config->adjusted_mode.crtc_clock;
Jesse Barnesbabea612013-06-26 18:57:38 +03004992 crtc->mode.flags |= pipe_config->adjusted_mode.flags;
4993}
4994
Daniel Vetter84b046f2013-02-19 18:48:54 +01004995static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
4996{
4997 struct drm_device *dev = intel_crtc->base.dev;
4998 struct drm_i915_private *dev_priv = dev->dev_private;
4999 uint32_t pipeconf;
5000
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005001 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005002
Daniel Vetter67c72a12013-09-24 11:46:14 +02005003 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5004 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5005 pipeconf |= PIPECONF_ENABLE;
5006
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005007 if (intel_crtc->config.double_wide)
5008 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005009
Daniel Vetterff9ce462013-04-24 14:57:17 +02005010 /* only g4x and later have fancy bpc/dither controls */
5011 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02005012 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5013 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5014 pipeconf |= PIPECONF_DITHER_EN |
5015 PIPECONF_DITHER_TYPE_SP;
5016
5017 switch (intel_crtc->config.pipe_bpp) {
5018 case 18:
5019 pipeconf |= PIPECONF_6BPC;
5020 break;
5021 case 24:
5022 pipeconf |= PIPECONF_8BPC;
5023 break;
5024 case 30:
5025 pipeconf |= PIPECONF_10BPC;
5026 break;
5027 default:
5028 /* Case prevented by intel_choose_pipe_bpp_dither. */
5029 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01005030 }
5031 }
5032
5033 if (HAS_PIPE_CXSR(dev)) {
5034 if (intel_crtc->lowfreq_avail) {
5035 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5036 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5037 } else {
5038 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01005039 }
5040 }
5041
Daniel Vetter84b046f2013-02-19 18:48:54 +01005042 if (!IS_GEN2(dev) &&
5043 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
5044 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5045 else
5046 pipeconf |= PIPECONF_PROGRESSIVE;
5047
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005048 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5049 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03005050
Daniel Vetter84b046f2013-02-19 18:48:54 +01005051 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5052 POSTING_READ(PIPECONF(intel_crtc->pipe));
5053}
5054
Eric Anholtf564048e2011-03-30 13:01:02 -07005055static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005056 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005057 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005058{
5059 struct drm_device *dev = crtc->dev;
5060 struct drm_i915_private *dev_priv = dev->dev_private;
5061 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5062 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005063 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07005064 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07005065 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005066 u32 dspcntr;
Daniel Vettera16af7212013-04-30 14:01:44 +02005067 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005068 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01005069 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08005070 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005071 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005072
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005073 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005074 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005075 case INTEL_OUTPUT_LVDS:
5076 is_lvds = true;
5077 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005078 case INTEL_OUTPUT_DSI:
5079 is_dsi = true;
5080 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005081 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005082
Eric Anholtc751ce42010-03-25 11:48:48 -07005083 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08005084 }
5085
Jani Nikulaf2335332013-09-13 11:03:09 +03005086 if (is_dsi)
5087 goto skip_dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08005088
Jani Nikulaf2335332013-09-13 11:03:09 +03005089 if (!intel_crtc->config.clock_set) {
5090 refclk = i9xx_get_refclk(crtc, num_connectors);
5091
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005092 /*
5093 * Returns a set of divisors for the desired target clock with
5094 * the given refclk, or FALSE. The returned values represent
5095 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5096 * 2) / p1 / p2.
5097 */
5098 limit = intel_limit(crtc, refclk);
5099 ok = dev_priv->display.find_dpll(limit, crtc,
5100 intel_crtc->config.port_clock,
5101 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03005102 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005103 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5104 return -EINVAL;
5105 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005106
Jani Nikulaf2335332013-09-13 11:03:09 +03005107 if (is_lvds && dev_priv->lvds_downclock_avail) {
5108 /*
5109 * Ensure we match the reduced clock's P to the target
5110 * clock. If the clocks don't match, we can't switch
5111 * the display clock by using the FP0/FP1. In such case
5112 * we will disable the LVDS downclock feature.
5113 */
5114 has_reduced_clock =
5115 dev_priv->display.find_dpll(limit, crtc,
5116 dev_priv->lvds_downclock,
5117 refclk, &clock,
5118 &reduced_clock);
5119 }
5120 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01005121 intel_crtc->config.dpll.n = clock.n;
5122 intel_crtc->config.dpll.m1 = clock.m1;
5123 intel_crtc->config.dpll.m2 = clock.m2;
5124 intel_crtc->config.dpll.p1 = clock.p1;
5125 intel_crtc->config.dpll.p2 = clock.p2;
5126 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005127
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005128 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02005129 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305130 has_reduced_clock ? &reduced_clock : NULL,
5131 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005132 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03005133 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005134 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01005135 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005136 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07005137 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005138 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005139
Jani Nikulaf2335332013-09-13 11:03:09 +03005140skip_dpll:
Eric Anholtf564048e2011-03-30 13:01:02 -07005141 /* Set up the display plane register */
5142 dspcntr = DISPPLANE_GAMMA_ENABLE;
5143
Jesse Barnesda6ecc52013-03-08 10:46:00 -08005144 if (!IS_VALLEYVIEW(dev)) {
5145 if (pipe == 0)
5146 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5147 else
5148 dspcntr |= DISPPLANE_SEL_PIPE_B;
5149 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005150
Daniel Vetter8a654f32013-06-01 17:16:22 +02005151 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07005152
5153 /* pipesrc and dspsize control the size that is scaled from,
5154 * which should always be the user's requested size.
5155 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005156 I915_WRITE(DSPSIZE(plane),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005157 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5158 (intel_crtc->config.pipe_src_w - 1));
Eric Anholt929c77f2011-03-30 13:01:04 -07005159 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005160
Daniel Vetter84b046f2013-02-19 18:48:54 +01005161 i9xx_set_pipeconf(intel_crtc);
5162
Eric Anholtf564048e2011-03-30 13:01:02 -07005163 I915_WRITE(DSPCNTR(plane), dspcntr);
5164 POSTING_READ(DSPCNTR(plane));
5165
Daniel Vetter94352cf2012-07-05 22:51:56 +02005166 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07005167
Eric Anholtf564048e2011-03-30 13:01:02 -07005168 return ret;
5169}
5170
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005171static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5172 struct intel_crtc_config *pipe_config)
5173{
5174 struct drm_device *dev = crtc->base.dev;
5175 struct drm_i915_private *dev_priv = dev->dev_private;
5176 uint32_t tmp;
5177
5178 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02005179 if (!(tmp & PFIT_ENABLE))
5180 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005181
Daniel Vetter06922822013-07-11 13:35:40 +02005182 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005183 if (INTEL_INFO(dev)->gen < 4) {
5184 if (crtc->pipe != PIPE_B)
5185 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005186 } else {
5187 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5188 return;
5189 }
5190
Daniel Vetter06922822013-07-11 13:35:40 +02005191 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005192 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5193 if (INTEL_INFO(dev)->gen < 5)
5194 pipe_config->gmch_pfit.lvds_border_bits =
5195 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5196}
5197
Jesse Barnesacbec812013-09-20 11:29:32 -07005198static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5199 struct intel_crtc_config *pipe_config)
5200{
5201 struct drm_device *dev = crtc->base.dev;
5202 struct drm_i915_private *dev_priv = dev->dev_private;
5203 int pipe = pipe_config->cpu_transcoder;
5204 intel_clock_t clock;
5205 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07005206 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07005207
5208 mutex_lock(&dev_priv->dpio_lock);
5209 mdiv = vlv_dpio_read(dev_priv, pipe, DPIO_DIV(pipe));
5210 mutex_unlock(&dev_priv->dpio_lock);
5211
5212 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5213 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5214 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5215 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5216 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5217
Ville Syrjäläf6466282013-10-14 14:50:31 +03005218 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07005219
Ville Syrjäläf6466282013-10-14 14:50:31 +03005220 /* clock.dot is the fast clock */
5221 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07005222}
5223
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005224static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5225 struct intel_crtc_config *pipe_config)
5226{
5227 struct drm_device *dev = crtc->base.dev;
5228 struct drm_i915_private *dev_priv = dev->dev_private;
5229 uint32_t tmp;
5230
Daniel Vettere143a212013-07-04 12:01:15 +02005231 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005232 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005233
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005234 tmp = I915_READ(PIPECONF(crtc->pipe));
5235 if (!(tmp & PIPECONF_ENABLE))
5236 return false;
5237
Ville Syrjälä42571ae2013-09-06 23:29:00 +03005238 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5239 switch (tmp & PIPECONF_BPC_MASK) {
5240 case PIPECONF_6BPC:
5241 pipe_config->pipe_bpp = 18;
5242 break;
5243 case PIPECONF_8BPC:
5244 pipe_config->pipe_bpp = 24;
5245 break;
5246 case PIPECONF_10BPC:
5247 pipe_config->pipe_bpp = 30;
5248 break;
5249 default:
5250 break;
5251 }
5252 }
5253
Ville Syrjälä282740f2013-09-04 18:30:03 +03005254 if (INTEL_INFO(dev)->gen < 4)
5255 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
5256
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005257 intel_get_pipe_timings(crtc, pipe_config);
5258
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005259 i9xx_get_pfit_config(crtc, pipe_config);
5260
Daniel Vetter6c49f242013-06-06 12:45:25 +02005261 if (INTEL_INFO(dev)->gen >= 4) {
5262 tmp = I915_READ(DPLL_MD(crtc->pipe));
5263 pipe_config->pixel_multiplier =
5264 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5265 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005266 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02005267 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5268 tmp = I915_READ(DPLL(crtc->pipe));
5269 pipe_config->pixel_multiplier =
5270 ((tmp & SDVO_MULTIPLIER_MASK)
5271 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5272 } else {
5273 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5274 * port and will be fixed up in the encoder->get_config
5275 * function. */
5276 pipe_config->pixel_multiplier = 1;
5277 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005278 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5279 if (!IS_VALLEYVIEW(dev)) {
5280 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5281 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03005282 } else {
5283 /* Mask out read-only status bits. */
5284 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5285 DPLL_PORTC_READY_MASK |
5286 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005287 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02005288
Jesse Barnesacbec812013-09-20 11:29:32 -07005289 if (IS_VALLEYVIEW(dev))
5290 vlv_crtc_clock_get(crtc, pipe_config);
5291 else
5292 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03005293
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005294 return true;
5295}
5296
Paulo Zanonidde86e22012-12-01 12:04:25 -02005297static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005298{
5299 struct drm_i915_private *dev_priv = dev->dev_private;
5300 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005301 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005302 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005303 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005304 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005305 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005306 bool has_ck505 = false;
5307 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005308
5309 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005310 list_for_each_entry(encoder, &mode_config->encoder_list,
5311 base.head) {
5312 switch (encoder->type) {
5313 case INTEL_OUTPUT_LVDS:
5314 has_panel = true;
5315 has_lvds = true;
5316 break;
5317 case INTEL_OUTPUT_EDP:
5318 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005319 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005320 has_cpu_edp = true;
5321 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005322 }
5323 }
5324
Keith Packard99eb6a02011-09-26 14:29:12 -07005325 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005326 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005327 can_ssc = has_ck505;
5328 } else {
5329 has_ck505 = false;
5330 can_ssc = true;
5331 }
5332
Imre Deak2de69052013-05-08 13:14:04 +03005333 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5334 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005335
5336 /* Ironlake: try to setup display ref clock before DPLL
5337 * enabling. This is only under driver's control after
5338 * PCH B stepping, previous chipset stepping should be
5339 * ignoring this setting.
5340 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005341 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005342
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005343 /* As we must carefully and slowly disable/enable each source in turn,
5344 * compute the final state we want first and check if we need to
5345 * make any changes at all.
5346 */
5347 final = val;
5348 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005349 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005350 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005351 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005352 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5353
5354 final &= ~DREF_SSC_SOURCE_MASK;
5355 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5356 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005357
Keith Packard199e5d72011-09-22 12:01:57 -07005358 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005359 final |= DREF_SSC_SOURCE_ENABLE;
5360
5361 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5362 final |= DREF_SSC1_ENABLE;
5363
5364 if (has_cpu_edp) {
5365 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5366 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5367 else
5368 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5369 } else
5370 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5371 } else {
5372 final |= DREF_SSC_SOURCE_DISABLE;
5373 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5374 }
5375
5376 if (final == val)
5377 return;
5378
5379 /* Always enable nonspread source */
5380 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5381
5382 if (has_ck505)
5383 val |= DREF_NONSPREAD_CK505_ENABLE;
5384 else
5385 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5386
5387 if (has_panel) {
5388 val &= ~DREF_SSC_SOURCE_MASK;
5389 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005390
Keith Packard199e5d72011-09-22 12:01:57 -07005391 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005392 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005393 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005394 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005395 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005396 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005397
5398 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005399 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005400 POSTING_READ(PCH_DREF_CONTROL);
5401 udelay(200);
5402
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005403 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005404
5405 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005406 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005407 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005408 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005409 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005410 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005411 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005412 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005413 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005414 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005415
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005416 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005417 POSTING_READ(PCH_DREF_CONTROL);
5418 udelay(200);
5419 } else {
5420 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5421
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005422 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005423
5424 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005425 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005426
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005427 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005428 POSTING_READ(PCH_DREF_CONTROL);
5429 udelay(200);
5430
5431 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005432 val &= ~DREF_SSC_SOURCE_MASK;
5433 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005434
5435 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005436 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005437
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005438 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005439 POSTING_READ(PCH_DREF_CONTROL);
5440 udelay(200);
5441 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005442
5443 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005444}
5445
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005446static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02005447{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005448 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005449
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005450 tmp = I915_READ(SOUTH_CHICKEN2);
5451 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5452 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005453
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005454 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5455 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5456 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02005457
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005458 tmp = I915_READ(SOUTH_CHICKEN2);
5459 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5460 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005461
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005462 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5463 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
5464 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005465}
5466
5467/* WaMPhyProgramming:hsw */
5468static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
5469{
5470 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005471
5472 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5473 tmp &= ~(0xFF << 24);
5474 tmp |= (0x12 << 24);
5475 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5476
Paulo Zanonidde86e22012-12-01 12:04:25 -02005477 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5478 tmp |= (1 << 11);
5479 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5480
5481 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5482 tmp |= (1 << 11);
5483 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5484
Paulo Zanonidde86e22012-12-01 12:04:25 -02005485 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5486 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5487 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5488
5489 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5490 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5491 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5492
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005493 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5494 tmp &= ~(7 << 13);
5495 tmp |= (5 << 13);
5496 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005497
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005498 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5499 tmp &= ~(7 << 13);
5500 tmp |= (5 << 13);
5501 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005502
5503 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5504 tmp &= ~0xFF;
5505 tmp |= 0x1C;
5506 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5507
5508 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5509 tmp &= ~0xFF;
5510 tmp |= 0x1C;
5511 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5512
5513 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5514 tmp &= ~(0xFF << 16);
5515 tmp |= (0x1C << 16);
5516 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5517
5518 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5519 tmp &= ~(0xFF << 16);
5520 tmp |= (0x1C << 16);
5521 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5522
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005523 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5524 tmp |= (1 << 27);
5525 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005526
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005527 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5528 tmp |= (1 << 27);
5529 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005530
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005531 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5532 tmp &= ~(0xF << 28);
5533 tmp |= (4 << 28);
5534 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005535
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005536 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5537 tmp &= ~(0xF << 28);
5538 tmp |= (4 << 28);
5539 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005540}
5541
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005542/* Implements 3 different sequences from BSpec chapter "Display iCLK
5543 * Programming" based on the parameters passed:
5544 * - Sequence to enable CLKOUT_DP
5545 * - Sequence to enable CLKOUT_DP without spread
5546 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
5547 */
5548static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
5549 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005550{
5551 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005552 uint32_t reg, tmp;
5553
5554 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
5555 with_spread = true;
5556 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
5557 with_fdi, "LP PCH doesn't have FDI\n"))
5558 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005559
5560 mutex_lock(&dev_priv->dpio_lock);
5561
5562 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5563 tmp &= ~SBI_SSCCTL_DISABLE;
5564 tmp |= SBI_SSCCTL_PATHALT;
5565 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5566
5567 udelay(24);
5568
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005569 if (with_spread) {
5570 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5571 tmp &= ~SBI_SSCCTL_PATHALT;
5572 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005573
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005574 if (with_fdi) {
5575 lpt_reset_fdi_mphy(dev_priv);
5576 lpt_program_fdi_mphy(dev_priv);
5577 }
5578 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02005579
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005580 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5581 SBI_GEN0 : SBI_DBUFF0;
5582 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5583 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5584 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005585
5586 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005587}
5588
Paulo Zanoni47701c32013-07-23 11:19:25 -03005589/* Sequence to disable CLKOUT_DP */
5590static void lpt_disable_clkout_dp(struct drm_device *dev)
5591{
5592 struct drm_i915_private *dev_priv = dev->dev_private;
5593 uint32_t reg, tmp;
5594
5595 mutex_lock(&dev_priv->dpio_lock);
5596
5597 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5598 SBI_GEN0 : SBI_DBUFF0;
5599 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5600 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5601 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
5602
5603 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5604 if (!(tmp & SBI_SSCCTL_DISABLE)) {
5605 if (!(tmp & SBI_SSCCTL_PATHALT)) {
5606 tmp |= SBI_SSCCTL_PATHALT;
5607 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5608 udelay(32);
5609 }
5610 tmp |= SBI_SSCCTL_DISABLE;
5611 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5612 }
5613
5614 mutex_unlock(&dev_priv->dpio_lock);
5615}
5616
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005617static void lpt_init_pch_refclk(struct drm_device *dev)
5618{
5619 struct drm_mode_config *mode_config = &dev->mode_config;
5620 struct intel_encoder *encoder;
5621 bool has_vga = false;
5622
5623 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5624 switch (encoder->type) {
5625 case INTEL_OUTPUT_ANALOG:
5626 has_vga = true;
5627 break;
5628 }
5629 }
5630
Paulo Zanoni47701c32013-07-23 11:19:25 -03005631 if (has_vga)
5632 lpt_enable_clkout_dp(dev, true, true);
5633 else
5634 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005635}
5636
Paulo Zanonidde86e22012-12-01 12:04:25 -02005637/*
5638 * Initialize reference clocks when the driver loads
5639 */
5640void intel_init_pch_refclk(struct drm_device *dev)
5641{
5642 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5643 ironlake_init_pch_refclk(dev);
5644 else if (HAS_PCH_LPT(dev))
5645 lpt_init_pch_refclk(dev);
5646}
5647
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005648static int ironlake_get_refclk(struct drm_crtc *crtc)
5649{
5650 struct drm_device *dev = crtc->dev;
5651 struct drm_i915_private *dev_priv = dev->dev_private;
5652 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005653 int num_connectors = 0;
5654 bool is_lvds = false;
5655
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005656 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005657 switch (encoder->type) {
5658 case INTEL_OUTPUT_LVDS:
5659 is_lvds = true;
5660 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005661 }
5662 num_connectors++;
5663 }
5664
5665 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5666 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005667 dev_priv->vbt.lvds_ssc_freq);
5668 return dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005669 }
5670
5671 return 120000;
5672}
5673
Daniel Vetter6ff93602013-04-19 11:24:36 +02005674static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005675{
5676 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5677 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5678 int pipe = intel_crtc->pipe;
5679 uint32_t val;
5680
Daniel Vetter78114072013-06-13 00:54:57 +02005681 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03005682
Daniel Vetter965e0c42013-03-27 00:44:57 +01005683 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005684 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005685 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005686 break;
5687 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005688 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005689 break;
5690 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005691 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005692 break;
5693 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005694 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005695 break;
5696 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005697 /* Case prevented by intel_choose_pipe_bpp_dither. */
5698 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005699 }
5700
Daniel Vetterd8b32242013-04-25 17:54:44 +02005701 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005702 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5703
Daniel Vetter6ff93602013-04-19 11:24:36 +02005704 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03005705 val |= PIPECONF_INTERLACED_ILK;
5706 else
5707 val |= PIPECONF_PROGRESSIVE;
5708
Daniel Vetter50f3b012013-03-27 00:44:56 +01005709 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005710 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005711
Paulo Zanonic8203562012-09-12 10:06:29 -03005712 I915_WRITE(PIPECONF(pipe), val);
5713 POSTING_READ(PIPECONF(pipe));
5714}
5715
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005716/*
5717 * Set up the pipe CSC unit.
5718 *
5719 * Currently only full range RGB to limited range RGB conversion
5720 * is supported, but eventually this should handle various
5721 * RGB<->YCbCr scenarios as well.
5722 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01005723static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005724{
5725 struct drm_device *dev = crtc->dev;
5726 struct drm_i915_private *dev_priv = dev->dev_private;
5727 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5728 int pipe = intel_crtc->pipe;
5729 uint16_t coeff = 0x7800; /* 1.0 */
5730
5731 /*
5732 * TODO: Check what kind of values actually come out of the pipe
5733 * with these coeff/postoff values and adjust to get the best
5734 * accuracy. Perhaps we even need to take the bpc value into
5735 * consideration.
5736 */
5737
Daniel Vetter50f3b012013-03-27 00:44:56 +01005738 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005739 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
5740
5741 /*
5742 * GY/GU and RY/RU should be the other way around according
5743 * to BSpec, but reality doesn't agree. Just set them up in
5744 * a way that results in the correct picture.
5745 */
5746 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
5747 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
5748
5749 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
5750 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
5751
5752 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
5753 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
5754
5755 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
5756 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
5757 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
5758
5759 if (INTEL_INFO(dev)->gen > 6) {
5760 uint16_t postoff = 0;
5761
Daniel Vetter50f3b012013-03-27 00:44:56 +01005762 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005763 postoff = (16 * (1 << 13) / 255) & 0x1fff;
5764
5765 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
5766 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
5767 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
5768
5769 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
5770 } else {
5771 uint32_t mode = CSC_MODE_YUV_TO_RGB;
5772
Daniel Vetter50f3b012013-03-27 00:44:56 +01005773 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005774 mode |= CSC_BLACK_SCREEN_OFFSET;
5775
5776 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
5777 }
5778}
5779
Daniel Vetter6ff93602013-04-19 11:24:36 +02005780static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005781{
5782 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5783 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02005784 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005785 uint32_t val;
5786
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005787 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005788
Daniel Vetterd8b32242013-04-25 17:54:44 +02005789 if (intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005790 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5791
Daniel Vetter6ff93602013-04-19 11:24:36 +02005792 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005793 val |= PIPECONF_INTERLACED_ILK;
5794 else
5795 val |= PIPECONF_PROGRESSIVE;
5796
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005797 I915_WRITE(PIPECONF(cpu_transcoder), val);
5798 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005799
5800 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
5801 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005802}
5803
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005804static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005805 intel_clock_t *clock,
5806 bool *has_reduced_clock,
5807 intel_clock_t *reduced_clock)
5808{
5809 struct drm_device *dev = crtc->dev;
5810 struct drm_i915_private *dev_priv = dev->dev_private;
5811 struct intel_encoder *intel_encoder;
5812 int refclk;
5813 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02005814 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005815
5816 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5817 switch (intel_encoder->type) {
5818 case INTEL_OUTPUT_LVDS:
5819 is_lvds = true;
5820 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005821 }
5822 }
5823
5824 refclk = ironlake_get_refclk(crtc);
5825
5826 /*
5827 * Returns a set of divisors for the desired target clock with the given
5828 * refclk, or FALSE. The returned values represent the clock equation:
5829 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5830 */
5831 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02005832 ret = dev_priv->display.find_dpll(limit, crtc,
5833 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02005834 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005835 if (!ret)
5836 return false;
5837
5838 if (is_lvds && dev_priv->lvds_downclock_avail) {
5839 /*
5840 * Ensure we match the reduced clock's P to the target clock.
5841 * If the clocks don't match, we can't switch the display clock
5842 * by using the FP0/FP1. In such case we will disable the LVDS
5843 * downclock feature.
5844 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02005845 *has_reduced_clock =
5846 dev_priv->display.find_dpll(limit, crtc,
5847 dev_priv->lvds_downclock,
5848 refclk, clock,
5849 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005850 }
5851
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005852 return true;
5853}
5854
Daniel Vetter01a415f2012-10-27 15:58:40 +02005855static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5856{
5857 struct drm_i915_private *dev_priv = dev->dev_private;
5858 uint32_t temp;
5859
5860 temp = I915_READ(SOUTH_CHICKEN1);
5861 if (temp & FDI_BC_BIFURCATION_SELECT)
5862 return;
5863
5864 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5865 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5866
5867 temp |= FDI_BC_BIFURCATION_SELECT;
5868 DRM_DEBUG_KMS("enabling fdi C rx\n");
5869 I915_WRITE(SOUTH_CHICKEN1, temp);
5870 POSTING_READ(SOUTH_CHICKEN1);
5871}
5872
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005873static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
Daniel Vetter01a415f2012-10-27 15:58:40 +02005874{
5875 struct drm_device *dev = intel_crtc->base.dev;
5876 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005877
5878 switch (intel_crtc->pipe) {
5879 case PIPE_A:
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005880 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005881 case PIPE_B:
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005882 if (intel_crtc->config.fdi_lanes > 2)
Daniel Vetter01a415f2012-10-27 15:58:40 +02005883 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5884 else
5885 cpt_enable_fdi_bc_bifurcation(dev);
5886
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005887 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005888 case PIPE_C:
Daniel Vetter01a415f2012-10-27 15:58:40 +02005889 cpt_enable_fdi_bc_bifurcation(dev);
5890
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005891 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005892 default:
5893 BUG();
5894 }
5895}
5896
Paulo Zanonid4b19312012-11-29 11:29:32 -02005897int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5898{
5899 /*
5900 * Account for spread spectrum to avoid
5901 * oversubscribing the link. Max center spread
5902 * is 2.5%; use 5% for safety's sake.
5903 */
5904 u32 bps = target_clock * bpp * 21 / 20;
5905 return bps / (link_bw * 8) + 1;
5906}
5907
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005908static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005909{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005910 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005911}
5912
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005913static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005914 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005915 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005916{
5917 struct drm_crtc *crtc = &intel_crtc->base;
5918 struct drm_device *dev = crtc->dev;
5919 struct drm_i915_private *dev_priv = dev->dev_private;
5920 struct intel_encoder *intel_encoder;
5921 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005922 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02005923 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005924
5925 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5926 switch (intel_encoder->type) {
5927 case INTEL_OUTPUT_LVDS:
5928 is_lvds = true;
5929 break;
5930 case INTEL_OUTPUT_SDVO:
5931 case INTEL_OUTPUT_HDMI:
5932 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005933 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005934 }
5935
5936 num_connectors++;
5937 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005938
Chris Wilsonc1858122010-12-03 21:35:48 +00005939 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005940 factor = 21;
5941 if (is_lvds) {
5942 if ((intel_panel_use_ssc(dev_priv) &&
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005943 dev_priv->vbt.lvds_ssc_freq == 100) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02005944 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07005945 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02005946 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07005947 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005948
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005949 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02005950 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005951
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005952 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
5953 *fp2 |= FP_CB_TUNE;
5954
Chris Wilson5eddb702010-09-11 13:48:45 +01005955 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005956
Eric Anholta07d6782011-03-30 13:01:08 -07005957 if (is_lvds)
5958 dpll |= DPLLB_MODE_LVDS;
5959 else
5960 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005961
Daniel Vetteref1b4602013-06-01 17:17:04 +02005962 dpll |= (intel_crtc->config.pixel_multiplier - 1)
5963 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005964
5965 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005966 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02005967 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005968 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005969
Eric Anholta07d6782011-03-30 13:01:08 -07005970 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005971 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005972 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005973 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005974
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005975 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005976 case 5:
5977 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5978 break;
5979 case 7:
5980 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5981 break;
5982 case 10:
5983 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5984 break;
5985 case 14:
5986 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5987 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005988 }
5989
Daniel Vetterb4c09f32013-04-30 14:01:42 +02005990 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005991 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005992 else
5993 dpll |= PLL_REF_INPUT_DREFCLK;
5994
Daniel Vetter959e16d2013-06-05 13:34:21 +02005995 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005996}
5997
Jesse Barnes79e53942008-11-07 14:24:08 -08005998static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08005999 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006000 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006001{
6002 struct drm_device *dev = crtc->dev;
6003 struct drm_i915_private *dev_priv = dev->dev_private;
6004 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6005 int pipe = intel_crtc->pipe;
6006 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006007 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006008 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006009 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03006010 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01006011 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006012 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02006013 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006014 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006015
6016 for_each_encoder_on_crtc(dev, crtc, encoder) {
6017 switch (encoder->type) {
6018 case INTEL_OUTPUT_LVDS:
6019 is_lvds = true;
6020 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006021 }
6022
6023 num_connectors++;
6024 }
6025
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006026 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6027 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
6028
Daniel Vetterff9a6752013-06-01 17:16:21 +02006029 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006030 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02006031 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006032 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6033 return -EINVAL;
6034 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01006035 /* Compat-code for transition, will disappear. */
6036 if (!intel_crtc->config.clock_set) {
6037 intel_crtc->config.dpll.n = clock.n;
6038 intel_crtc->config.dpll.m1 = clock.m1;
6039 intel_crtc->config.dpll.m2 = clock.m2;
6040 intel_crtc->config.dpll.p1 = clock.p1;
6041 intel_crtc->config.dpll.p2 = clock.p2;
6042 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006043
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006044 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01006045 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006046 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006047 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006048 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006049
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006050 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006051 &fp, &reduced_clock,
6052 has_reduced_clock ? &fp2 : NULL);
6053
Daniel Vetter959e16d2013-06-05 13:34:21 +02006054 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02006055 intel_crtc->config.dpll_hw_state.fp0 = fp;
6056 if (has_reduced_clock)
6057 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6058 else
6059 intel_crtc->config.dpll_hw_state.fp1 = fp;
6060
Daniel Vetterb89a1d32013-06-05 13:34:24 +02006061 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006062 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03006063 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6064 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07006065 return -EINVAL;
6066 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006067 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02006068 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006069
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006070 if (intel_crtc->config.has_dp_encoder)
6071 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006072
Daniel Vetterbcd644e2013-06-05 13:34:22 +02006073 if (is_lvds && has_reduced_clock && i915_powersave)
6074 intel_crtc->lowfreq_avail = true;
6075 else
6076 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02006077
6078 if (intel_crtc->config.has_pch_encoder) {
6079 pll = intel_crtc_to_shared_dpll(intel_crtc);
6080
Jesse Barnes79e53942008-11-07 14:24:08 -08006081 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006082
Daniel Vetter8a654f32013-06-01 17:16:22 +02006083 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006084
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006085 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006086 intel_cpu_transcoder_set_m_n(intel_crtc,
6087 &intel_crtc->config.fdi_m_n);
6088 }
Chris Wilson5eddb702010-09-11 13:48:45 +01006089
Daniel Vetterebfd86f2013-04-19 11:24:44 +02006090 if (IS_IVYBRIDGE(dev))
6091 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006092
Daniel Vetter6ff93602013-04-19 11:24:36 +02006093 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006094
Paulo Zanonia1f9e772012-09-12 10:06:32 -03006095 /* Set up the display plane register */
6096 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08006097 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08006098
Daniel Vetter94352cf2012-07-05 22:51:56 +02006099 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08006100
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006101 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006102}
6103
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006104static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6105 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02006106{
6107 struct drm_device *dev = crtc->base.dev;
6108 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006109 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02006110
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006111 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6112 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6113 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6114 & ~TU_SIZE_MASK;
6115 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6116 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6117 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6118}
6119
6120static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6121 enum transcoder transcoder,
6122 struct intel_link_m_n *m_n)
6123{
6124 struct drm_device *dev = crtc->base.dev;
6125 struct drm_i915_private *dev_priv = dev->dev_private;
6126 enum pipe pipe = crtc->pipe;
6127
6128 if (INTEL_INFO(dev)->gen >= 5) {
6129 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6130 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6131 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6132 & ~TU_SIZE_MASK;
6133 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6134 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6135 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6136 } else {
6137 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6138 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6139 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6140 & ~TU_SIZE_MASK;
6141 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6142 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6143 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6144 }
6145}
6146
6147void intel_dp_get_m_n(struct intel_crtc *crtc,
6148 struct intel_crtc_config *pipe_config)
6149{
6150 if (crtc->config.has_pch_encoder)
6151 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6152 else
6153 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6154 &pipe_config->dp_m_n);
6155}
6156
Daniel Vetter72419202013-04-04 13:28:53 +02006157static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6158 struct intel_crtc_config *pipe_config)
6159{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006160 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6161 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02006162}
6163
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006164static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6165 struct intel_crtc_config *pipe_config)
6166{
6167 struct drm_device *dev = crtc->base.dev;
6168 struct drm_i915_private *dev_priv = dev->dev_private;
6169 uint32_t tmp;
6170
6171 tmp = I915_READ(PF_CTL(crtc->pipe));
6172
6173 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01006174 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006175 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6176 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02006177
6178 /* We currently do not free assignements of panel fitters on
6179 * ivb/hsw (since we don't use the higher upscaling modes which
6180 * differentiates them) so just WARN about this case for now. */
6181 if (IS_GEN7(dev)) {
6182 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6183 PF_PIPE_SEL_IVB(crtc->pipe));
6184 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006185 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006186}
6187
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006188static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
6189 struct intel_crtc_config *pipe_config)
6190{
6191 struct drm_device *dev = crtc->base.dev;
6192 struct drm_i915_private *dev_priv = dev->dev_private;
6193 uint32_t tmp;
6194
Daniel Vettere143a212013-07-04 12:01:15 +02006195 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006196 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006197
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006198 tmp = I915_READ(PIPECONF(crtc->pipe));
6199 if (!(tmp & PIPECONF_ENABLE))
6200 return false;
6201
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006202 switch (tmp & PIPECONF_BPC_MASK) {
6203 case PIPECONF_6BPC:
6204 pipe_config->pipe_bpp = 18;
6205 break;
6206 case PIPECONF_8BPC:
6207 pipe_config->pipe_bpp = 24;
6208 break;
6209 case PIPECONF_10BPC:
6210 pipe_config->pipe_bpp = 30;
6211 break;
6212 case PIPECONF_12BPC:
6213 pipe_config->pipe_bpp = 36;
6214 break;
6215 default:
6216 break;
6217 }
6218
Daniel Vetterab9412b2013-05-03 11:49:46 +02006219 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02006220 struct intel_shared_dpll *pll;
6221
Daniel Vetter88adfff2013-03-28 10:42:01 +01006222 pipe_config->has_pch_encoder = true;
6223
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006224 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6225 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6226 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02006227
6228 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006229
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006230 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02006231 pipe_config->shared_dpll =
6232 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006233 } else {
6234 tmp = I915_READ(PCH_DPLL_SEL);
6235 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6236 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6237 else
6238 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6239 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02006240
6241 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6242
6243 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6244 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02006245
6246 tmp = pipe_config->dpll_hw_state.dpll;
6247 pipe_config->pixel_multiplier =
6248 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6249 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03006250
6251 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006252 } else {
6253 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006254 }
6255
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006256 intel_get_pipe_timings(crtc, pipe_config);
6257
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006258 ironlake_get_pfit_config(crtc, pipe_config);
6259
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006260 return true;
6261}
6262
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006263static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6264{
6265 struct drm_device *dev = dev_priv->dev;
6266 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6267 struct intel_crtc *crtc;
6268 unsigned long irqflags;
Paulo Zanonibd633a72013-08-19 13:18:08 -03006269 uint32_t val;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006270
6271 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6272 WARN(crtc->base.enabled, "CRTC for pipe %c enabled\n",
6273 pipe_name(crtc->pipe));
6274
6275 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6276 WARN(plls->spll_refcount, "SPLL enabled\n");
6277 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6278 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6279 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6280 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6281 "CPU PWM1 enabled\n");
6282 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6283 "CPU PWM2 enabled\n");
6284 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6285 "PCH PWM1 enabled\n");
6286 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6287 "Utility pin enabled\n");
6288 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6289
6290 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
6291 val = I915_READ(DEIMR);
6292 WARN((val & ~DE_PCH_EVENT_IVB) != val,
6293 "Unexpected DEIMR bits enabled: 0x%x\n", val);
6294 val = I915_READ(SDEIMR);
Paulo Zanonibd633a72013-08-19 13:18:08 -03006295 WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006296 "Unexpected SDEIMR bits enabled: 0x%x\n", val);
6297 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
6298}
6299
6300/*
6301 * This function implements pieces of two sequences from BSpec:
6302 * - Sequence for display software to disable LCPLL
6303 * - Sequence for display software to allow package C8+
6304 * The steps implemented here are just the steps that actually touch the LCPLL
6305 * register. Callers should take care of disabling all the display engine
6306 * functions, doing the mode unset, fixing interrupts, etc.
6307 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006308static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6309 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006310{
6311 uint32_t val;
6312
6313 assert_can_disable_lcpll(dev_priv);
6314
6315 val = I915_READ(LCPLL_CTL);
6316
6317 if (switch_to_fclk) {
6318 val |= LCPLL_CD_SOURCE_FCLK;
6319 I915_WRITE(LCPLL_CTL, val);
6320
6321 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6322 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6323 DRM_ERROR("Switching to FCLK failed\n");
6324
6325 val = I915_READ(LCPLL_CTL);
6326 }
6327
6328 val |= LCPLL_PLL_DISABLE;
6329 I915_WRITE(LCPLL_CTL, val);
6330 POSTING_READ(LCPLL_CTL);
6331
6332 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6333 DRM_ERROR("LCPLL still locked\n");
6334
6335 val = I915_READ(D_COMP);
6336 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006337 mutex_lock(&dev_priv->rps.hw_lock);
6338 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6339 DRM_ERROR("Failed to disable D_COMP\n");
6340 mutex_unlock(&dev_priv->rps.hw_lock);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006341 POSTING_READ(D_COMP);
6342 ndelay(100);
6343
6344 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6345 DRM_ERROR("D_COMP RCOMP still in progress\n");
6346
6347 if (allow_power_down) {
6348 val = I915_READ(LCPLL_CTL);
6349 val |= LCPLL_POWER_DOWN_ALLOW;
6350 I915_WRITE(LCPLL_CTL, val);
6351 POSTING_READ(LCPLL_CTL);
6352 }
6353}
6354
6355/*
6356 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6357 * source.
6358 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006359static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006360{
6361 uint32_t val;
6362
6363 val = I915_READ(LCPLL_CTL);
6364
6365 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6366 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6367 return;
6368
Paulo Zanoni215733f2013-08-19 13:18:07 -03006369 /* Make sure we're not on PC8 state before disabling PC8, otherwise
6370 * we'll hang the machine! */
6371 dev_priv->uncore.funcs.force_wake_get(dev_priv);
6372
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006373 if (val & LCPLL_POWER_DOWN_ALLOW) {
6374 val &= ~LCPLL_POWER_DOWN_ALLOW;
6375 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006376 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006377 }
6378
6379 val = I915_READ(D_COMP);
6380 val |= D_COMP_COMP_FORCE;
6381 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006382 mutex_lock(&dev_priv->rps.hw_lock);
6383 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6384 DRM_ERROR("Failed to enable D_COMP\n");
6385 mutex_unlock(&dev_priv->rps.hw_lock);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006386 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006387
6388 val = I915_READ(LCPLL_CTL);
6389 val &= ~LCPLL_PLL_DISABLE;
6390 I915_WRITE(LCPLL_CTL, val);
6391
6392 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6393 DRM_ERROR("LCPLL not locked yet\n");
6394
6395 if (val & LCPLL_CD_SOURCE_FCLK) {
6396 val = I915_READ(LCPLL_CTL);
6397 val &= ~LCPLL_CD_SOURCE_FCLK;
6398 I915_WRITE(LCPLL_CTL, val);
6399
6400 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6401 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6402 DRM_ERROR("Switching back to LCPLL failed\n");
6403 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03006404
6405 dev_priv->uncore.funcs.force_wake_put(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006406}
6407
Paulo Zanonic67a4702013-08-19 13:18:09 -03006408void hsw_enable_pc8_work(struct work_struct *__work)
6409{
6410 struct drm_i915_private *dev_priv =
6411 container_of(to_delayed_work(__work), struct drm_i915_private,
6412 pc8.enable_work);
6413 struct drm_device *dev = dev_priv->dev;
6414 uint32_t val;
6415
6416 if (dev_priv->pc8.enabled)
6417 return;
6418
6419 DRM_DEBUG_KMS("Enabling package C8+\n");
6420
6421 dev_priv->pc8.enabled = true;
6422
6423 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6424 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6425 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6426 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6427 }
6428
6429 lpt_disable_clkout_dp(dev);
6430 hsw_pc8_disable_interrupts(dev);
6431 hsw_disable_lcpll(dev_priv, true, true);
6432}
6433
6434static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6435{
6436 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6437 WARN(dev_priv->pc8.disable_count < 1,
6438 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6439
6440 dev_priv->pc8.disable_count--;
6441 if (dev_priv->pc8.disable_count != 0)
6442 return;
6443
6444 schedule_delayed_work(&dev_priv->pc8.enable_work,
Paulo Zanoni90058742013-08-19 13:18:11 -03006445 msecs_to_jiffies(i915_pc8_timeout));
Paulo Zanonic67a4702013-08-19 13:18:09 -03006446}
6447
6448static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6449{
6450 struct drm_device *dev = dev_priv->dev;
6451 uint32_t val;
6452
6453 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6454 WARN(dev_priv->pc8.disable_count < 0,
6455 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6456
6457 dev_priv->pc8.disable_count++;
6458 if (dev_priv->pc8.disable_count != 1)
6459 return;
6460
6461 cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
6462 if (!dev_priv->pc8.enabled)
6463 return;
6464
6465 DRM_DEBUG_KMS("Disabling package C8+\n");
6466
6467 hsw_restore_lcpll(dev_priv);
6468 hsw_pc8_restore_interrupts(dev);
6469 lpt_init_pch_refclk(dev);
6470
6471 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6472 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6473 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
6474 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6475 }
6476
6477 intel_prepare_ddi(dev);
6478 i915_gem_init_swizzling(dev);
6479 mutex_lock(&dev_priv->rps.hw_lock);
6480 gen6_update_ring_freq(dev);
6481 mutex_unlock(&dev_priv->rps.hw_lock);
6482 dev_priv->pc8.enabled = false;
6483}
6484
6485void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6486{
6487 mutex_lock(&dev_priv->pc8.lock);
6488 __hsw_enable_package_c8(dev_priv);
6489 mutex_unlock(&dev_priv->pc8.lock);
6490}
6491
6492void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6493{
6494 mutex_lock(&dev_priv->pc8.lock);
6495 __hsw_disable_package_c8(dev_priv);
6496 mutex_unlock(&dev_priv->pc8.lock);
6497}
6498
6499static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
6500{
6501 struct drm_device *dev = dev_priv->dev;
6502 struct intel_crtc *crtc;
6503 uint32_t val;
6504
6505 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6506 if (crtc->base.enabled)
6507 return false;
6508
6509 /* This case is still possible since we have the i915.disable_power_well
6510 * parameter and also the KVMr or something else might be requesting the
6511 * power well. */
6512 val = I915_READ(HSW_PWR_WELL_DRIVER);
6513 if (val != 0) {
6514 DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
6515 return false;
6516 }
6517
6518 return true;
6519}
6520
6521/* Since we're called from modeset_global_resources there's no way to
6522 * symmetrically increase and decrease the refcount, so we use
6523 * dev_priv->pc8.requirements_met to track whether we already have the refcount
6524 * or not.
6525 */
6526static void hsw_update_package_c8(struct drm_device *dev)
6527{
6528 struct drm_i915_private *dev_priv = dev->dev_private;
6529 bool allow;
6530
6531 if (!i915_enable_pc8)
6532 return;
6533
6534 mutex_lock(&dev_priv->pc8.lock);
6535
6536 allow = hsw_can_enable_package_c8(dev_priv);
6537
6538 if (allow == dev_priv->pc8.requirements_met)
6539 goto done;
6540
6541 dev_priv->pc8.requirements_met = allow;
6542
6543 if (allow)
6544 __hsw_enable_package_c8(dev_priv);
6545 else
6546 __hsw_disable_package_c8(dev_priv);
6547
6548done:
6549 mutex_unlock(&dev_priv->pc8.lock);
6550}
6551
6552static void hsw_package_c8_gpu_idle(struct drm_i915_private *dev_priv)
6553{
6554 if (!dev_priv->pc8.gpu_idle) {
6555 dev_priv->pc8.gpu_idle = true;
6556 hsw_enable_package_c8(dev_priv);
6557 }
6558}
6559
6560static void hsw_package_c8_gpu_busy(struct drm_i915_private *dev_priv)
6561{
6562 if (dev_priv->pc8.gpu_idle) {
6563 dev_priv->pc8.gpu_idle = false;
6564 hsw_disable_package_c8(dev_priv);
6565 }
Daniel Vetter94352cf2012-07-05 22:51:56 +02006566}
Eric Anholtf564048e2011-03-30 13:01:02 -07006567
6568static void haswell_modeset_global_resources(struct drm_device *dev)
6569{
Daniel Vetter9256aa12012-10-31 19:26:13 +01006570 bool enable = false;
6571 struct intel_crtc *crtc;
Eric Anholt0b701d22011-03-30 13:01:03 -07006572
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006573 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
6574 if (!crtc->base.enabled)
6575 continue;
Eric Anholt0b701d22011-03-30 13:01:03 -07006576
Chris Wilsonfd4daa92013-08-27 17:04:17 +01006577 if (crtc->pipe != PIPE_A || crtc->config.pch_pfit.enabled ||
Jesse Barnes79e53942008-11-07 14:24:08 -08006578 crtc->config.cpu_transcoder != TRANSCODER_EDP)
6579 enable = true;
6580 }
6581
6582 intel_set_power_well(dev, enable);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006583
6584 hsw_update_package_c8(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006585}
6586
6587static int haswell_crtc_mode_set(struct drm_crtc *crtc,
6588 int x, int y,
6589 struct drm_framebuffer *fb)
6590{
6591 struct drm_device *dev = crtc->dev;
6592 struct drm_i915_private *dev_priv = dev->dev_private;
6593 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6594 int plane = intel_crtc->plane;
6595 int ret;
6596
6597 if (!intel_ddi_pll_mode_set(crtc))
6598 return -EINVAL;
6599
Chris Wilson560b85b2010-08-07 11:01:38 +01006600 if (intel_crtc->config.has_dp_encoder)
6601 intel_dp_set_m_n(intel_crtc);
6602
6603 intel_crtc->lowfreq_avail = false;
6604
6605 intel_set_pipe_timings(intel_crtc);
6606
6607 if (intel_crtc->config.has_pch_encoder) {
6608 intel_cpu_transcoder_set_m_n(intel_crtc,
6609 &intel_crtc->config.fdi_m_n);
6610 }
6611
6612 haswell_set_pipeconf(crtc);
6613
6614 intel_set_pipe_csc(crtc);
6615
6616 /* Set up the display plane register */
6617 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
6618 POSTING_READ(DSPCNTR(plane));
6619
6620 ret = intel_pipe_set_base(crtc, x, y, fb);
6621
Chris Wilson560b85b2010-08-07 11:01:38 +01006622 return ret;
6623}
6624
6625static bool haswell_get_pipe_config(struct intel_crtc *crtc,
6626 struct intel_crtc_config *pipe_config)
6627{
6628 struct drm_device *dev = crtc->base.dev;
6629 struct drm_i915_private *dev_priv = dev->dev_private;
6630 enum intel_display_power_domain pfit_domain;
6631 uint32_t tmp;
6632
6633 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
6634 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
6635
6636 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
6637 if (tmp & TRANS_DDI_FUNC_ENABLE) {
6638 enum pipe trans_edp_pipe;
6639 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
6640 default:
6641 WARN(1, "unknown pipe linked to edp transcoder\n");
6642 case TRANS_DDI_EDP_INPUT_A_ONOFF:
6643 case TRANS_DDI_EDP_INPUT_A_ON:
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006644 trans_edp_pipe = PIPE_A;
Chris Wilson6b383a72010-09-13 13:54:26 +01006645 break;
6646 case TRANS_DDI_EDP_INPUT_B_ONOFF:
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006647 trans_edp_pipe = PIPE_B;
6648 break;
6649 case TRANS_DDI_EDP_INPUT_C_ONOFF:
6650 trans_edp_pipe = PIPE_C;
6651 break;
6652 }
6653
Chris Wilson560b85b2010-08-07 11:01:38 +01006654 if (trans_edp_pipe == crtc->pipe)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006655 pipe_config->cpu_transcoder = TRANSCODER_EDP;
6656 }
6657
6658 if (!intel_display_power_enabled(dev,
Chris Wilson6b383a72010-09-13 13:54:26 +01006659 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006660 return false;
6661
6662 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
6663 if (!(tmp & PIPECONF_ENABLE))
6664 return false;
6665
6666 /*
6667 * Haswell has only FDI/PCH transcoder A. It is which is connected to
6668 * DDI E. So just check whether this pipe is wired to DDI E and whether
6669 * the PCH transcoder is on.
6670 */
6671 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
6672 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
6673 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
6674 pipe_config->has_pch_encoder = true;
6675
6676 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
6677 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6678 FDI_DP_PORT_WIDTH_SHIFT) + 1;
6679
6680 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6681 }
6682
6683 intel_get_pipe_timings(crtc, pipe_config);
6684
6685 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
6686 if (intel_display_power_enabled(dev, pfit_domain))
6687 ironlake_get_pfit_config(crtc, pipe_config);
Chris Wilson560b85b2010-08-07 11:01:38 +01006688
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006689 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
6690 (I915_READ(IPS_CTL) & IPS_ENABLE);
6691
Chris Wilson560b85b2010-08-07 11:01:38 +01006692 pipe_config->pixel_multiplier = 1;
6693
6694 return true;
6695}
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006696
6697static int intel_crtc_mode_set(struct drm_crtc *crtc,
6698 int x, int y,
6699 struct drm_framebuffer *fb)
6700{
Jesse Barnes79e53942008-11-07 14:24:08 -08006701 struct drm_device *dev = crtc->dev;
Chris Wilson05394f32010-11-08 19:18:58 +00006702 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtf564048e2011-03-30 13:01:02 -07006703 struct intel_encoder *encoder;
6704 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07006705 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
6706 int pipe = intel_crtc->pipe;
6707 int ret;
6708
Eric Anholt0b701d22011-03-30 13:01:03 -07006709 drm_vblank_pre_modeset(dev, pipe);
6710
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006711 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
6712
Jesse Barnes79e53942008-11-07 14:24:08 -08006713 drm_vblank_post_modeset(dev, pipe);
6714
Daniel Vetter9256aa12012-10-31 19:26:13 +01006715 if (ret != 0)
6716 return ret;
6717
6718 for_each_encoder_on_crtc(dev, crtc, encoder) {
6719 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
6720 encoder->base.base.id,
6721 drm_get_encoder_name(&encoder->base),
6722 mode->base.id, mode->name);
Daniel Vetter36f2d1f2013-07-21 21:37:08 +02006723 encoder->mode_set(encoder);
Daniel Vetter9256aa12012-10-31 19:26:13 +01006724 }
6725
6726 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006727}
6728
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006729static bool intel_eld_uptodate(struct drm_connector *connector,
6730 int reg_eldv, uint32_t bits_eldv,
6731 int reg_elda, uint32_t bits_elda,
6732 int reg_edid)
6733{
6734 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6735 uint8_t *eld = connector->eld;
6736 uint32_t i;
6737
6738 i = I915_READ(reg_eldv);
6739 i &= bits_eldv;
6740
6741 if (!eld[0])
6742 return !i;
6743
6744 if (!i)
6745 return false;
6746
6747 i = I915_READ(reg_elda);
6748 i &= ~bits_elda;
6749 I915_WRITE(reg_elda, i);
6750
6751 for (i = 0; i < eld[2]; i++)
6752 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
6753 return false;
6754
6755 return true;
6756}
6757
Wu Fengguange0dac652011-09-05 14:25:34 +08006758static void g4x_write_eld(struct drm_connector *connector,
6759 struct drm_crtc *crtc)
6760{
6761 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6762 uint8_t *eld = connector->eld;
6763 uint32_t eldv;
6764 uint32_t len;
6765 uint32_t i;
6766
6767 i = I915_READ(G4X_AUD_VID_DID);
6768
6769 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
6770 eldv = G4X_ELDV_DEVCL_DEVBLC;
6771 else
6772 eldv = G4X_ELDV_DEVCTG;
6773
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006774 if (intel_eld_uptodate(connector,
6775 G4X_AUD_CNTL_ST, eldv,
6776 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
6777 G4X_HDMIW_HDMIEDID))
6778 return;
6779
Wu Fengguange0dac652011-09-05 14:25:34 +08006780 i = I915_READ(G4X_AUD_CNTL_ST);
6781 i &= ~(eldv | G4X_ELD_ADDR);
6782 len = (i >> 9) & 0x1f; /* ELD buffer size */
6783 I915_WRITE(G4X_AUD_CNTL_ST, i);
6784
6785 if (!eld[0])
6786 return;
6787
6788 len = min_t(uint8_t, eld[2], len);
6789 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6790 for (i = 0; i < len; i++)
6791 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
6792
6793 i = I915_READ(G4X_AUD_CNTL_ST);
6794 i |= eldv;
6795 I915_WRITE(G4X_AUD_CNTL_ST, i);
6796}
6797
Wang Xingchao83358c852012-08-16 22:43:37 +08006798static void haswell_write_eld(struct drm_connector *connector,
6799 struct drm_crtc *crtc)
6800{
6801 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6802 uint8_t *eld = connector->eld;
6803 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006804 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08006805 uint32_t eldv;
6806 uint32_t i;
6807 int len;
6808 int pipe = to_intel_crtc(crtc)->pipe;
6809 int tmp;
6810
6811 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
6812 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
6813 int aud_config = HSW_AUD_CFG(pipe);
6814 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
6815
6816
6817 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
6818
6819 /* Audio output enable */
6820 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
6821 tmp = I915_READ(aud_cntrl_st2);
6822 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
6823 I915_WRITE(aud_cntrl_st2, tmp);
6824
6825 /* Wait for 1 vertical blank */
6826 intel_wait_for_vblank(dev, pipe);
6827
6828 /* Set ELD valid state */
6829 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02006830 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08006831 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
6832 I915_WRITE(aud_cntrl_st2, tmp);
6833 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02006834 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08006835
6836 /* Enable HDMI mode */
6837 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02006838 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08006839 /* clear N_programing_enable and N_value_index */
6840 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
6841 I915_WRITE(aud_config, tmp);
6842
6843 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6844
6845 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006846 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08006847
6848 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6849 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6850 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
6851 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6852 } else
6853 I915_WRITE(aud_config, 0);
6854
6855 if (intel_eld_uptodate(connector,
6856 aud_cntrl_st2, eldv,
6857 aud_cntl_st, IBX_ELD_ADDRESS,
6858 hdmiw_hdmiedid))
6859 return;
6860
6861 i = I915_READ(aud_cntrl_st2);
6862 i &= ~eldv;
6863 I915_WRITE(aud_cntrl_st2, i);
6864
6865 if (!eld[0])
6866 return;
6867
6868 i = I915_READ(aud_cntl_st);
6869 i &= ~IBX_ELD_ADDRESS;
6870 I915_WRITE(aud_cntl_st, i);
6871 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
6872 DRM_DEBUG_DRIVER("port num:%d\n", i);
6873
6874 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6875 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6876 for (i = 0; i < len; i++)
6877 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6878
6879 i = I915_READ(aud_cntrl_st2);
6880 i |= eldv;
6881 I915_WRITE(aud_cntrl_st2, i);
6882
6883}
6884
Wu Fengguange0dac652011-09-05 14:25:34 +08006885static void ironlake_write_eld(struct drm_connector *connector,
6886 struct drm_crtc *crtc)
6887{
6888 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6889 uint8_t *eld = connector->eld;
6890 uint32_t eldv;
6891 uint32_t i;
6892 int len;
6893 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006894 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006895 int aud_cntl_st;
6896 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006897 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006898
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006899 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006900 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6901 aud_config = IBX_AUD_CFG(pipe);
6902 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006903 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006904 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006905 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6906 aud_config = CPT_AUD_CFG(pipe);
6907 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006908 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006909 }
6910
Wang Xingchao9b138a82012-08-09 16:52:18 +08006911 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006912
6913 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006914 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006915 if (!i) {
6916 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6917 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006918 eldv = IBX_ELD_VALIDB;
6919 eldv |= IBX_ELD_VALIDB << 4;
6920 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006921 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03006922 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006923 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006924 }
6925
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006926 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6927 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6928 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006929 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6930 } else
6931 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006932
6933 if (intel_eld_uptodate(connector,
6934 aud_cntrl_st2, eldv,
6935 aud_cntl_st, IBX_ELD_ADDRESS,
6936 hdmiw_hdmiedid))
6937 return;
6938
Wu Fengguange0dac652011-09-05 14:25:34 +08006939 i = I915_READ(aud_cntrl_st2);
6940 i &= ~eldv;
6941 I915_WRITE(aud_cntrl_st2, i);
6942
6943 if (!eld[0])
6944 return;
6945
Wu Fengguange0dac652011-09-05 14:25:34 +08006946 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006947 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006948 I915_WRITE(aud_cntl_st, i);
6949
6950 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6951 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6952 for (i = 0; i < len; i++)
6953 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6954
6955 i = I915_READ(aud_cntrl_st2);
6956 i |= eldv;
6957 I915_WRITE(aud_cntrl_st2, i);
6958}
6959
6960void intel_write_eld(struct drm_encoder *encoder,
6961 struct drm_display_mode *mode)
6962{
6963 struct drm_crtc *crtc = encoder->crtc;
6964 struct drm_connector *connector;
6965 struct drm_device *dev = encoder->dev;
6966 struct drm_i915_private *dev_priv = dev->dev_private;
6967
6968 connector = drm_select_eld(encoder, mode);
6969 if (!connector)
6970 return;
6971
6972 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6973 connector->base.id,
6974 drm_get_connector_name(connector),
6975 connector->encoder->base.id,
6976 drm_get_encoder_name(connector->encoder));
6977
6978 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6979
6980 if (dev_priv->display.write_eld)
6981 dev_priv->display.write_eld(connector, crtc);
6982}
6983
Jesse Barnes79e53942008-11-07 14:24:08 -08006984static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6985{
6986 struct drm_device *dev = crtc->dev;
6987 struct drm_i915_private *dev_priv = dev->dev_private;
6988 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6989 bool visible = base != 0;
6990 u32 cntl;
6991
6992 if (intel_crtc->cursor_visible == visible)
6993 return;
6994
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006995 cntl = I915_READ(_CURACNTR);
Jesse Barnes79e53942008-11-07 14:24:08 -08006996 if (visible) {
6997 /* On these chipsets we can only modify the base whilst
6998 * the cursor is disabled.
6999 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007000 I915_WRITE(_CURABASE, base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007001
7002 cntl &= ~(CURSOR_FORMAT_MASK);
7003 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7004 cntl |= CURSOR_ENABLE |
7005 CURSOR_GAMMA_ENABLE |
7006 CURSOR_FORMAT_ARGB;
7007 } else
7008 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007009 I915_WRITE(_CURACNTR, cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08007010
7011 intel_crtc->cursor_visible = visible;
7012}
7013
7014static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7015{
7016 struct drm_device *dev = crtc->dev;
7017 struct drm_i915_private *dev_priv = dev->dev_private;
7018 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7019 int pipe = intel_crtc->pipe;
7020 bool visible = base != 0;
7021
7022 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08007023 uint32_t cntl = I915_READ(CURCNTR(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007024 if (base) {
7025 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
7026 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7027 cntl |= pipe << 28; /* Connect to correct pipe */
7028 } else {
7029 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7030 cntl |= CURSOR_MODE_DISABLE;
7031 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007032 I915_WRITE(CURCNTR(pipe), cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08007033
7034 intel_crtc->cursor_visible = visible;
7035 }
7036 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007037 I915_WRITE(CURBASE(pipe), base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007038}
7039
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007040static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7041{
7042 struct drm_device *dev = crtc->dev;
7043 struct drm_i915_private *dev_priv = dev->dev_private;
7044 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7045 int pipe = intel_crtc->pipe;
7046 bool visible = base != 0;
7047
7048 if (intel_crtc->cursor_visible != visible) {
7049 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7050 if (base) {
7051 cntl &= ~CURSOR_MODE;
7052 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7053 } else {
7054 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7055 cntl |= CURSOR_MODE_DISABLE;
7056 }
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03007057 if (IS_HASWELL(dev)) {
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007058 cntl |= CURSOR_PIPE_CSC_ENABLE;
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03007059 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7060 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007061 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7062
7063 intel_crtc->cursor_visible = visible;
7064 }
7065 /* and commit changes on next vblank */
7066 I915_WRITE(CURBASE_IVB(pipe), base);
7067}
7068
Jesse Barnes79e53942008-11-07 14:24:08 -08007069/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
7070static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7071 bool on)
7072{
7073 struct drm_device *dev = crtc->dev;
7074 struct drm_i915_private *dev_priv = dev->dev_private;
7075 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7076 int pipe = intel_crtc->pipe;
7077 int x = intel_crtc->cursor_x;
7078 int y = intel_crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007079 u32 base = 0, pos = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007080 bool visible;
7081
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007082 if (on)
Jesse Barnes79e53942008-11-07 14:24:08 -08007083 base = intel_crtc->cursor_addr;
Jesse Barnes79e53942008-11-07 14:24:08 -08007084
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007085 if (x >= intel_crtc->config.pipe_src_w)
7086 base = 0;
7087
7088 if (y >= intel_crtc->config.pipe_src_h)
Jesse Barnes79e53942008-11-07 14:24:08 -08007089 base = 0;
7090
7091 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007092 if (x + intel_crtc->cursor_width <= 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08007093 base = 0;
7094
7095 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7096 x = -x;
7097 }
7098 pos |= x << CURSOR_X_SHIFT;
7099
7100 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007101 if (y + intel_crtc->cursor_height <= 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08007102 base = 0;
7103
7104 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7105 y = -y;
7106 }
7107 pos |= y << CURSOR_Y_SHIFT;
7108
7109 visible = base != 0;
7110 if (!visible && !intel_crtc->cursor_visible)
7111 return;
7112
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03007113 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007114 I915_WRITE(CURPOS_IVB(pipe), pos);
7115 ivb_update_cursor(crtc, base);
7116 } else {
7117 I915_WRITE(CURPOS(pipe), pos);
7118 if (IS_845G(dev) || IS_I865G(dev))
7119 i845_update_cursor(crtc, base);
7120 else
7121 i9xx_update_cursor(crtc, base);
7122 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007123}
7124
7125static int intel_crtc_cursor_set(struct drm_crtc *crtc,
7126 struct drm_file *file,
7127 uint32_t handle,
7128 uint32_t width, uint32_t height)
7129{
7130 struct drm_device *dev = crtc->dev;
7131 struct drm_i915_private *dev_priv = dev->dev_private;
7132 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00007133 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007134 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007135 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007136
Jesse Barnes79e53942008-11-07 14:24:08 -08007137 /* if we want to turn off the cursor ignore width and height */
7138 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007139 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007140 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00007141 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10007142 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007143 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08007144 }
7145
7146 /* Currently we only support 64x64 cursors */
7147 if (width != 64 || height != 64) {
7148 DRM_ERROR("we currently only support 64x64 cursors\n");
7149 return -EINVAL;
7150 }
7151
Chris Wilson05394f32010-11-08 19:18:58 +00007152 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00007153 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08007154 return -ENOENT;
7155
Chris Wilson05394f32010-11-08 19:18:58 +00007156 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007157 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10007158 ret = -ENOMEM;
7159 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007160 }
7161
Dave Airlie71acb5e2008-12-30 20:31:46 +10007162 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007163 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05007164 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00007165 unsigned alignment;
7166
Chris Wilsond9e86c02010-11-10 16:40:20 +00007167 if (obj->tiling_mode) {
7168 DRM_ERROR("cursor cannot be tiled\n");
7169 ret = -EINVAL;
7170 goto fail_locked;
7171 }
7172
Chris Wilson693db182013-03-05 14:52:39 +00007173 /* Note that the w/a also requires 2 PTE of padding following
7174 * the bo. We currently fill all unused PTE with the shadow
7175 * page and so we should always have valid PTE following the
7176 * cursor preventing the VT-d warning.
7177 */
7178 alignment = 0;
7179 if (need_vtd_wa(dev))
7180 alignment = 64*1024;
7181
7182 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01007183 if (ret) {
7184 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007185 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007186 }
7187
Chris Wilsond9e86c02010-11-10 16:40:20 +00007188 ret = i915_gem_object_put_fence(obj);
7189 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007190 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007191 goto fail_unpin;
7192 }
7193
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007194 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007195 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007196 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00007197 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007198 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7199 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007200 if (ret) {
7201 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007202 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10007203 }
Chris Wilson05394f32010-11-08 19:18:58 +00007204 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007205 }
7206
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007207 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04007208 I915_WRITE(CURSIZE, (height << 12) | width);
7209
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007210 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007211 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05007212 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00007213 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10007214 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7215 } else
Chris Wilsoncc98b412013-08-09 12:25:09 +01007216 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00007217 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007218 }
Jesse Barnes80824002009-09-10 15:28:06 -07007219
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007220 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007221
7222 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00007223 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007224 intel_crtc->cursor_width = width;
7225 intel_crtc->cursor_height = height;
7226
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03007227 if (intel_crtc->active)
7228 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007229
Jesse Barnes79e53942008-11-07 14:24:08 -08007230 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007231fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01007232 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007233fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10007234 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00007235fail:
Chris Wilson05394f32010-11-08 19:18:58 +00007236 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10007237 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007238}
7239
7240static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7241{
Jesse Barnes79e53942008-11-07 14:24:08 -08007242 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007243
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007244 intel_crtc->cursor_x = x;
7245 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07007246
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03007247 if (intel_crtc->active)
7248 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08007249
7250 return 0;
7251}
7252
Jesse Barnes79e53942008-11-07 14:24:08 -08007253static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01007254 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08007255{
James Simmons72034252010-08-03 01:33:19 +01007256 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007257 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007258
James Simmons72034252010-08-03 01:33:19 +01007259 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007260 intel_crtc->lut_r[i] = red[i] >> 8;
7261 intel_crtc->lut_g[i] = green[i] >> 8;
7262 intel_crtc->lut_b[i] = blue[i] >> 8;
7263 }
7264
7265 intel_crtc_load_lut(crtc);
7266}
7267
Jesse Barnes79e53942008-11-07 14:24:08 -08007268/* VESA 640x480x72Hz mode to set on the pipe */
7269static struct drm_display_mode load_detect_mode = {
7270 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7271 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7272};
7273
Chris Wilsond2dff872011-04-19 08:36:26 +01007274static struct drm_framebuffer *
7275intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007276 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01007277 struct drm_i915_gem_object *obj)
7278{
7279 struct intel_framebuffer *intel_fb;
7280 int ret;
7281
7282 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7283 if (!intel_fb) {
7284 drm_gem_object_unreference_unlocked(&obj->base);
7285 return ERR_PTR(-ENOMEM);
7286 }
7287
7288 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
7289 if (ret) {
7290 drm_gem_object_unreference_unlocked(&obj->base);
7291 kfree(intel_fb);
7292 return ERR_PTR(ret);
7293 }
7294
7295 return &intel_fb->base;
7296}
7297
7298static u32
7299intel_framebuffer_pitch_for_width(int width, int bpp)
7300{
7301 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7302 return ALIGN(pitch, 64);
7303}
7304
7305static u32
7306intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7307{
7308 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7309 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7310}
7311
7312static struct drm_framebuffer *
7313intel_framebuffer_create_for_mode(struct drm_device *dev,
7314 struct drm_display_mode *mode,
7315 int depth, int bpp)
7316{
7317 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00007318 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01007319
7320 obj = i915_gem_alloc_object(dev,
7321 intel_framebuffer_size_for_mode(mode, bpp));
7322 if (obj == NULL)
7323 return ERR_PTR(-ENOMEM);
7324
7325 mode_cmd.width = mode->hdisplay;
7326 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007327 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7328 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00007329 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01007330
7331 return intel_framebuffer_create(dev, &mode_cmd, obj);
7332}
7333
7334static struct drm_framebuffer *
7335mode_fits_in_fbdev(struct drm_device *dev,
7336 struct drm_display_mode *mode)
7337{
Daniel Vetter4520f532013-10-09 09:18:51 +02007338#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01007339 struct drm_i915_private *dev_priv = dev->dev_private;
7340 struct drm_i915_gem_object *obj;
7341 struct drm_framebuffer *fb;
7342
7343 if (dev_priv->fbdev == NULL)
7344 return NULL;
7345
7346 obj = dev_priv->fbdev->ifb.obj;
7347 if (obj == NULL)
7348 return NULL;
7349
7350 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007351 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7352 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01007353 return NULL;
7354
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007355 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01007356 return NULL;
7357
7358 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02007359#else
7360 return NULL;
7361#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01007362}
7363
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007364bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01007365 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01007366 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007367{
7368 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007369 struct intel_encoder *intel_encoder =
7370 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08007371 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01007372 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08007373 struct drm_crtc *crtc = NULL;
7374 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02007375 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08007376 int i = -1;
7377
Chris Wilsond2dff872011-04-19 08:36:26 +01007378 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7379 connector->base.id, drm_get_connector_name(connector),
7380 encoder->base.id, drm_get_encoder_name(encoder));
7381
Jesse Barnes79e53942008-11-07 14:24:08 -08007382 /*
7383 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01007384 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007385 * - if the connector already has an assigned crtc, use it (but make
7386 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01007387 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007388 * - try to find the first unused crtc that can drive this connector,
7389 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08007390 */
7391
7392 /* See if we already have a CRTC for this connector */
7393 if (encoder->crtc) {
7394 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01007395
Daniel Vetter7b240562012-12-12 00:35:33 +01007396 mutex_lock(&crtc->mutex);
7397
Daniel Vetter24218aa2012-08-12 19:27:11 +02007398 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007399 old->load_detect_temp = false;
7400
7401 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007402 if (connector->dpms != DRM_MODE_DPMS_ON)
7403 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01007404
Chris Wilson71731882011-04-19 23:10:58 +01007405 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007406 }
7407
7408 /* Find an unused one (if possible) */
7409 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
7410 i++;
7411 if (!(encoder->possible_crtcs & (1 << i)))
7412 continue;
7413 if (!possible_crtc->enabled) {
7414 crtc = possible_crtc;
7415 break;
7416 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007417 }
7418
7419 /*
7420 * If we didn't find an unused CRTC, don't use any.
7421 */
7422 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01007423 DRM_DEBUG_KMS("no pipe available for load-detect\n");
7424 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007425 }
7426
Daniel Vetter7b240562012-12-12 00:35:33 +01007427 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02007428 intel_encoder->new_crtc = to_intel_crtc(crtc);
7429 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007430
7431 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02007432 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007433 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01007434 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08007435
Chris Wilson64927112011-04-20 07:25:26 +01007436 if (!mode)
7437 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08007438
Chris Wilsond2dff872011-04-19 08:36:26 +01007439 /* We need a framebuffer large enough to accommodate all accesses
7440 * that the plane may generate whilst we perform load detection.
7441 * We can not rely on the fbcon either being present (we get called
7442 * during its initialisation to detect all boot displays, or it may
7443 * not even exist) or that it is large enough to satisfy the
7444 * requested mode.
7445 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02007446 fb = mode_fits_in_fbdev(dev, mode);
7447 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007448 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007449 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
7450 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01007451 } else
7452 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007453 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007454 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01007455 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00007456 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007457 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007458
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007459 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01007460 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01007461 if (old->release_fb)
7462 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01007463 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00007464 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007465 }
Chris Wilson71731882011-04-19 23:10:58 +01007466
Jesse Barnes79e53942008-11-07 14:24:08 -08007467 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007468 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01007469 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007470}
7471
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007472void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01007473 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007474{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007475 struct intel_encoder *intel_encoder =
7476 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01007477 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01007478 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08007479
Chris Wilsond2dff872011-04-19 08:36:26 +01007480 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7481 connector->base.id, drm_get_connector_name(connector),
7482 encoder->base.id, drm_get_encoder_name(encoder));
7483
Chris Wilson8261b192011-04-19 23:18:09 +01007484 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02007485 to_intel_connector(connector)->new_encoder = NULL;
7486 intel_encoder->new_crtc = NULL;
7487 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01007488
Daniel Vetter36206362012-12-10 20:42:17 +01007489 if (old->release_fb) {
7490 drm_framebuffer_unregister_private(old->release_fb);
7491 drm_framebuffer_unreference(old->release_fb);
7492 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007493
Daniel Vetter67c96402013-01-23 16:25:09 +00007494 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01007495 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007496 }
7497
Eric Anholtc751ce42010-03-25 11:48:48 -07007498 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007499 if (old->dpms_mode != DRM_MODE_DPMS_ON)
7500 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01007501
7502 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08007503}
7504
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007505static int i9xx_pll_refclk(struct drm_device *dev,
7506 const struct intel_crtc_config *pipe_config)
7507{
7508 struct drm_i915_private *dev_priv = dev->dev_private;
7509 u32 dpll = pipe_config->dpll_hw_state.dpll;
7510
7511 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
7512 return dev_priv->vbt.lvds_ssc_freq * 1000;
7513 else if (HAS_PCH_SPLIT(dev))
7514 return 120000;
7515 else if (!IS_GEN2(dev))
7516 return 96000;
7517 else
7518 return 48000;
7519}
7520
Jesse Barnes79e53942008-11-07 14:24:08 -08007521/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007522static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
7523 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08007524{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007525 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007526 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007527 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03007528 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007529 u32 fp;
7530 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007531 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08007532
7533 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03007534 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007535 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03007536 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08007537
7538 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007539 if (IS_PINEVIEW(dev)) {
7540 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
7541 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08007542 } else {
7543 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
7544 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
7545 }
7546
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007547 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007548 if (IS_PINEVIEW(dev))
7549 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
7550 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08007551 else
7552 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08007553 DPLL_FPA01_P1_POST_DIV_SHIFT);
7554
7555 switch (dpll & DPLL_MODE_MASK) {
7556 case DPLLB_MODE_DAC_SERIAL:
7557 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
7558 5 : 10;
7559 break;
7560 case DPLLB_MODE_LVDS:
7561 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
7562 7 : 14;
7563 break;
7564 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08007565 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08007566 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007567 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007568 }
7569
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007570 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007571 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007572 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007573 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007574 } else {
7575 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
7576
7577 if (is_lvds) {
7578 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
7579 DPLL_FPA01_P1_POST_DIV_SHIFT);
7580 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08007581 } else {
7582 if (dpll & PLL_P1_DIVIDE_BY_TWO)
7583 clock.p1 = 2;
7584 else {
7585 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
7586 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
7587 }
7588 if (dpll & PLL_P2_DIVIDE_BY_4)
7589 clock.p2 = 4;
7590 else
7591 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08007592 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007593
7594 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007595 }
7596
Ville Syrjälä18442d02013-09-13 16:00:08 +03007597 /*
7598 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01007599 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03007600 * encoder's get_config() function.
7601 */
7602 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007603}
7604
Ville Syrjälä6878da02013-09-13 15:59:11 +03007605int intel_dotclock_calculate(int link_freq,
7606 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007607{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007608 /*
7609 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03007610 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007611 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03007612 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007613 *
7614 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03007615 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08007616 */
7617
Ville Syrjälä6878da02013-09-13 15:59:11 +03007618 if (!m_n->link_n)
7619 return 0;
7620
7621 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
7622}
7623
Ville Syrjälä18442d02013-09-13 16:00:08 +03007624static void ironlake_pch_clock_get(struct intel_crtc *crtc,
7625 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03007626{
7627 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007628
7629 /* read out port_clock from the DPLL */
7630 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03007631
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007632 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03007633 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01007634 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03007635 * agree once we know their relationship in the encoder's
7636 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007637 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01007638 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03007639 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
7640 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08007641}
7642
7643/** Returns the currently programmed mode of the given pipe. */
7644struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
7645 struct drm_crtc *crtc)
7646{
Jesse Barnes548f2452011-02-17 10:40:53 -08007647 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007648 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02007649 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007650 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007651 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007652 int htot = I915_READ(HTOTAL(cpu_transcoder));
7653 int hsync = I915_READ(HSYNC(cpu_transcoder));
7654 int vtot = I915_READ(VTOTAL(cpu_transcoder));
7655 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03007656 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08007657
7658 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
7659 if (!mode)
7660 return NULL;
7661
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007662 /*
7663 * Construct a pipe_config sufficient for getting the clock info
7664 * back out of crtc_clock_get.
7665 *
7666 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
7667 * to use a real value here instead.
7668 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03007669 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007670 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03007671 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
7672 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
7673 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007674 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
7675
Ville Syrjälä773ae032013-09-23 17:48:20 +03007676 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08007677 mode->hdisplay = (htot & 0xffff) + 1;
7678 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
7679 mode->hsync_start = (hsync & 0xffff) + 1;
7680 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
7681 mode->vdisplay = (vtot & 0xffff) + 1;
7682 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
7683 mode->vsync_start = (vsync & 0xffff) + 1;
7684 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
7685
7686 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08007687
7688 return mode;
7689}
7690
Daniel Vetter3dec0092010-08-20 21:40:52 +02007691static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07007692{
7693 struct drm_device *dev = crtc->dev;
7694 drm_i915_private_t *dev_priv = dev->dev_private;
7695 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7696 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007697 int dpll_reg = DPLL(pipe);
7698 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07007699
Eric Anholtbad720f2009-10-22 16:11:14 -07007700 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007701 return;
7702
7703 if (!dev_priv->lvds_downclock_avail)
7704 return;
7705
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007706 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007707 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08007708 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007709
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007710 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007711
7712 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
7713 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007714 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007715
Jesse Barnes652c3932009-08-17 13:31:43 -07007716 dpll = I915_READ(dpll_reg);
7717 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08007718 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007719 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007720}
7721
7722static void intel_decrease_pllclock(struct drm_crtc *crtc)
7723{
7724 struct drm_device *dev = crtc->dev;
7725 drm_i915_private_t *dev_priv = dev->dev_private;
7726 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007727
Eric Anholtbad720f2009-10-22 16:11:14 -07007728 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007729 return;
7730
7731 if (!dev_priv->lvds_downclock_avail)
7732 return;
7733
7734 /*
7735 * Since this is called by a timer, we should never get here in
7736 * the manual case.
7737 */
7738 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01007739 int pipe = intel_crtc->pipe;
7740 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02007741 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01007742
Zhao Yakui44d98a62009-10-09 11:39:40 +08007743 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007744
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007745 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007746
Chris Wilson074b5e12012-05-02 12:07:06 +01007747 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007748 dpll |= DISPLAY_RATE_SELECT_FPA1;
7749 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007750 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007751 dpll = I915_READ(dpll_reg);
7752 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08007753 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007754 }
7755
7756}
7757
Chris Wilsonf047e392012-07-21 12:31:41 +01007758void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07007759{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007760 struct drm_i915_private *dev_priv = dev->dev_private;
7761
7762 hsw_package_c8_gpu_busy(dev_priv);
7763 i915_update_gfx_val(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01007764}
7765
7766void intel_mark_idle(struct drm_device *dev)
7767{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007768 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00007769 struct drm_crtc *crtc;
7770
Paulo Zanonic67a4702013-08-19 13:18:09 -03007771 hsw_package_c8_gpu_idle(dev_priv);
7772
Chris Wilson725a5b52013-01-08 11:02:57 +00007773 if (!i915_powersave)
7774 return;
7775
7776 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7777 if (!crtc->fb)
7778 continue;
7779
7780 intel_decrease_pllclock(crtc);
7781 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01007782
7783 if (dev_priv->info->gen >= 6)
7784 gen6_rps_idle(dev->dev_private);
Chris Wilsonf047e392012-07-21 12:31:41 +01007785}
7786
Chris Wilsonc65355b2013-06-06 16:53:41 -03007787void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
7788 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01007789{
7790 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07007791 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07007792
7793 if (!i915_powersave)
7794 return;
7795
Jesse Barnes652c3932009-08-17 13:31:43 -07007796 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007797 if (!crtc->fb)
7798 continue;
7799
Chris Wilsonc65355b2013-06-06 16:53:41 -03007800 if (to_intel_framebuffer(crtc->fb)->obj != obj)
7801 continue;
7802
7803 intel_increase_pllclock(crtc);
7804 if (ring && intel_fbc_enabled(dev))
7805 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07007806 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007807}
7808
Jesse Barnes79e53942008-11-07 14:24:08 -08007809static void intel_crtc_destroy(struct drm_crtc *crtc)
7810{
7811 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007812 struct drm_device *dev = crtc->dev;
7813 struct intel_unpin_work *work;
7814 unsigned long flags;
7815
7816 spin_lock_irqsave(&dev->event_lock, flags);
7817 work = intel_crtc->unpin_work;
7818 intel_crtc->unpin_work = NULL;
7819 spin_unlock_irqrestore(&dev->event_lock, flags);
7820
7821 if (work) {
7822 cancel_work_sync(&work->work);
7823 kfree(work);
7824 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007825
Mika Kuoppala40ccc722013-04-23 17:27:08 +03007826 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
7827
Jesse Barnes79e53942008-11-07 14:24:08 -08007828 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007829
Jesse Barnes79e53942008-11-07 14:24:08 -08007830 kfree(intel_crtc);
7831}
7832
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007833static void intel_unpin_work_fn(struct work_struct *__work)
7834{
7835 struct intel_unpin_work *work =
7836 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007837 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007838
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007839 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01007840 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007841 drm_gem_object_unreference(&work->pending_flip_obj->base);
7842 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007843
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007844 intel_update_fbc(dev);
7845 mutex_unlock(&dev->struct_mutex);
7846
7847 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
7848 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
7849
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007850 kfree(work);
7851}
7852
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007853static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007854 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007855{
7856 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007857 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7858 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007859 unsigned long flags;
7860
7861 /* Ignore early vblank irqs */
7862 if (intel_crtc == NULL)
7863 return;
7864
7865 spin_lock_irqsave(&dev->event_lock, flags);
7866 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00007867
7868 /* Ensure we don't miss a work->pending update ... */
7869 smp_rmb();
7870
7871 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007872 spin_unlock_irqrestore(&dev->event_lock, flags);
7873 return;
7874 }
7875
Chris Wilsone7d841c2012-12-03 11:36:30 +00007876 /* and that the unpin work is consistent wrt ->pending. */
7877 smp_rmb();
7878
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007879 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007880
Rob Clark45a066e2012-10-08 14:50:40 -05007881 if (work->event)
7882 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007883
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007884 drm_vblank_put(dev, intel_crtc->pipe);
7885
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007886 spin_unlock_irqrestore(&dev->event_lock, flags);
7887
Daniel Vetter2c10d572012-12-20 21:24:07 +01007888 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007889
7890 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007891
7892 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007893}
7894
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007895void intel_finish_page_flip(struct drm_device *dev, int pipe)
7896{
7897 drm_i915_private_t *dev_priv = dev->dev_private;
7898 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7899
Mario Kleiner49b14a52010-12-09 07:00:07 +01007900 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007901}
7902
7903void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7904{
7905 drm_i915_private_t *dev_priv = dev->dev_private;
7906 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7907
Mario Kleiner49b14a52010-12-09 07:00:07 +01007908 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007909}
7910
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007911void intel_prepare_page_flip(struct drm_device *dev, int plane)
7912{
7913 drm_i915_private_t *dev_priv = dev->dev_private;
7914 struct intel_crtc *intel_crtc =
7915 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7916 unsigned long flags;
7917
Chris Wilsone7d841c2012-12-03 11:36:30 +00007918 /* NB: An MMIO update of the plane base pointer will also
7919 * generate a page-flip completion irq, i.e. every modeset
7920 * is also accompanied by a spurious intel_prepare_page_flip().
7921 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007922 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007923 if (intel_crtc->unpin_work)
7924 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007925 spin_unlock_irqrestore(&dev->event_lock, flags);
7926}
7927
Chris Wilsone7d841c2012-12-03 11:36:30 +00007928inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
7929{
7930 /* Ensure that the work item is consistent when activating it ... */
7931 smp_wmb();
7932 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
7933 /* and that it is marked active as soon as the irq could fire. */
7934 smp_wmb();
7935}
7936
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007937static int intel_gen2_queue_flip(struct drm_device *dev,
7938 struct drm_crtc *crtc,
7939 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007940 struct drm_i915_gem_object *obj,
7941 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007942{
7943 struct drm_i915_private *dev_priv = dev->dev_private;
7944 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007945 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007946 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007947 int ret;
7948
Daniel Vetter6d90c952012-04-26 23:28:05 +02007949 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007950 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007951 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007952
Daniel Vetter6d90c952012-04-26 23:28:05 +02007953 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007954 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007955 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007956
7957 /* Can't queue multiple flips, so wait for the previous
7958 * one to finish before executing the next.
7959 */
7960 if (intel_crtc->plane)
7961 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7962 else
7963 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007964 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7965 intel_ring_emit(ring, MI_NOOP);
7966 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7967 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7968 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007969 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007970 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00007971
7972 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01007973 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007974 return 0;
7975
7976err_unpin:
7977 intel_unpin_fb_obj(obj);
7978err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007979 return ret;
7980}
7981
7982static int intel_gen3_queue_flip(struct drm_device *dev,
7983 struct drm_crtc *crtc,
7984 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007985 struct drm_i915_gem_object *obj,
7986 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007987{
7988 struct drm_i915_private *dev_priv = dev->dev_private;
7989 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007990 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007991 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007992 int ret;
7993
Daniel Vetter6d90c952012-04-26 23:28:05 +02007994 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007995 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007996 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007997
Daniel Vetter6d90c952012-04-26 23:28:05 +02007998 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007999 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008000 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008001
8002 if (intel_crtc->plane)
8003 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8004 else
8005 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008006 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8007 intel_ring_emit(ring, MI_NOOP);
8008 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8009 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8010 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008011 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008012 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008013
Chris Wilsone7d841c2012-12-03 11:36:30 +00008014 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008015 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008016 return 0;
8017
8018err_unpin:
8019 intel_unpin_fb_obj(obj);
8020err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008021 return ret;
8022}
8023
8024static int intel_gen4_queue_flip(struct drm_device *dev,
8025 struct drm_crtc *crtc,
8026 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008027 struct drm_i915_gem_object *obj,
8028 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008029{
8030 struct drm_i915_private *dev_priv = dev->dev_private;
8031 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8032 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008033 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008034 int ret;
8035
Daniel Vetter6d90c952012-04-26 23:28:05 +02008036 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008037 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008038 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008039
Daniel Vetter6d90c952012-04-26 23:28:05 +02008040 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008041 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008042 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008043
8044 /* i965+ uses the linear or tiled offsets from the
8045 * Display Registers (which do not change across a page-flip)
8046 * so we need only reprogram the base address.
8047 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02008048 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8049 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8050 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02008051 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008052 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02008053 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008054
8055 /* XXX Enabling the panel-fitter across page-flip is so far
8056 * untested on non-native modes, so ignore it for now.
8057 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8058 */
8059 pf = 0;
8060 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008061 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008062
8063 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008064 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008065 return 0;
8066
8067err_unpin:
8068 intel_unpin_fb_obj(obj);
8069err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008070 return ret;
8071}
8072
8073static int intel_gen6_queue_flip(struct drm_device *dev,
8074 struct drm_crtc *crtc,
8075 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008076 struct drm_i915_gem_object *obj,
8077 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008078{
8079 struct drm_i915_private *dev_priv = dev->dev_private;
8080 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008081 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008082 uint32_t pf, pipesrc;
8083 int ret;
8084
Daniel Vetter6d90c952012-04-26 23:28:05 +02008085 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008086 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008087 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008088
Daniel Vetter6d90c952012-04-26 23:28:05 +02008089 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008090 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008091 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008092
Daniel Vetter6d90c952012-04-26 23:28:05 +02008093 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8094 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8095 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008096 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008097
Chris Wilson99d9acd2012-04-17 20:37:00 +01008098 /* Contrary to the suggestions in the documentation,
8099 * "Enable Panel Fitter" does not seem to be required when page
8100 * flipping with a non-native mode, and worse causes a normal
8101 * modeset to fail.
8102 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8103 */
8104 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008105 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008106 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008107
8108 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008109 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008110 return 0;
8111
8112err_unpin:
8113 intel_unpin_fb_obj(obj);
8114err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008115 return ret;
8116}
8117
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008118static int intel_gen7_queue_flip(struct drm_device *dev,
8119 struct drm_crtc *crtc,
8120 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008121 struct drm_i915_gem_object *obj,
8122 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008123{
8124 struct drm_i915_private *dev_priv = dev->dev_private;
8125 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008126 struct intel_ring_buffer *ring;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008127 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01008128 int len, ret;
8129
8130 ring = obj->ring;
Chris Wilson1c5fd082013-09-04 10:54:30 +01008131 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
Chris Wilsonffe74d72013-08-26 20:58:12 +01008132 ring = &dev_priv->ring[BCS];
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008133
8134 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8135 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008136 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008137
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008138 switch(intel_crtc->plane) {
8139 case PLANE_A:
8140 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
8141 break;
8142 case PLANE_B:
8143 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
8144 break;
8145 case PLANE_C:
8146 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
8147 break;
8148 default:
8149 WARN_ONCE(1, "unknown plane in flip command\n");
8150 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03008151 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008152 }
8153
Chris Wilsonffe74d72013-08-26 20:58:12 +01008154 len = 4;
8155 if (ring->id == RCS)
8156 len += 6;
8157
8158 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008159 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008160 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008161
Chris Wilsonffe74d72013-08-26 20:58:12 +01008162 /* Unmask the flip-done completion message. Note that the bspec says that
8163 * we should do this for both the BCS and RCS, and that we must not unmask
8164 * more than one flip event at any time (or ensure that one flip message
8165 * can be sent by waiting for flip-done prior to queueing new flips).
8166 * Experimentation says that BCS works despite DERRMR masking all
8167 * flip-done completion events and that unmasking all planes at once
8168 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8169 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8170 */
8171 if (ring->id == RCS) {
8172 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8173 intel_ring_emit(ring, DERRMR);
8174 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8175 DERRMR_PIPEB_PRI_FLIP_DONE |
8176 DERRMR_PIPEC_PRI_FLIP_DONE));
8177 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1));
8178 intel_ring_emit(ring, DERRMR);
8179 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
8180 }
8181
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008182 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008183 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008184 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008185 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00008186
8187 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008188 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008189 return 0;
8190
8191err_unpin:
8192 intel_unpin_fb_obj(obj);
8193err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008194 return ret;
8195}
8196
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008197static int intel_default_queue_flip(struct drm_device *dev,
8198 struct drm_crtc *crtc,
8199 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008200 struct drm_i915_gem_object *obj,
8201 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008202{
8203 return -ENODEV;
8204}
8205
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008206static int intel_crtc_page_flip(struct drm_crtc *crtc,
8207 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008208 struct drm_pending_vblank_event *event,
8209 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008210{
8211 struct drm_device *dev = crtc->dev;
8212 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008213 struct drm_framebuffer *old_fb = crtc->fb;
8214 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008215 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8216 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008217 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01008218 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008219
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008220 /* Can't change pixel format via MI display flips. */
8221 if (fb->pixel_format != crtc->fb->pixel_format)
8222 return -EINVAL;
8223
8224 /*
8225 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8226 * Note that pitch changes could also affect these register.
8227 */
8228 if (INTEL_INFO(dev)->gen > 3 &&
8229 (fb->offsets[0] != crtc->fb->offsets[0] ||
8230 fb->pitches[0] != crtc->fb->pitches[0]))
8231 return -EINVAL;
8232
Daniel Vetterb14c5672013-09-19 12:18:32 +02008233 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008234 if (work == NULL)
8235 return -ENOMEM;
8236
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008237 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008238 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008239 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008240 INIT_WORK(&work->work, intel_unpin_work_fn);
8241
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008242 ret = drm_vblank_get(dev, intel_crtc->pipe);
8243 if (ret)
8244 goto free_work;
8245
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008246 /* We borrow the event spin lock for protecting unpin_work */
8247 spin_lock_irqsave(&dev->event_lock, flags);
8248 if (intel_crtc->unpin_work) {
8249 spin_unlock_irqrestore(&dev->event_lock, flags);
8250 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008251 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01008252
8253 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008254 return -EBUSY;
8255 }
8256 intel_crtc->unpin_work = work;
8257 spin_unlock_irqrestore(&dev->event_lock, flags);
8258
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008259 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8260 flush_workqueue(dev_priv->wq);
8261
Chris Wilson79158102012-05-23 11:13:58 +01008262 ret = i915_mutex_lock_interruptible(dev);
8263 if (ret)
8264 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008265
Jesse Barnes75dfca82010-02-10 15:09:44 -08008266 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00008267 drm_gem_object_reference(&work->old_fb_obj->base);
8268 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008269
8270 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01008271
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008272 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008273
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01008274 work->enable_stall_check = true;
8275
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008276 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02008277 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008278
Keith Packarded8d1972013-07-22 18:49:58 -07008279 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008280 if (ret)
8281 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008282
Chris Wilson7782de32011-07-08 12:22:41 +01008283 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008284 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008285 mutex_unlock(&dev->struct_mutex);
8286
Jesse Barnese5510fa2010-07-01 16:48:37 -07008287 trace_i915_flip_request(intel_crtc->plane, obj);
8288
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008289 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01008290
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008291cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008292 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008293 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00008294 drm_gem_object_unreference(&work->old_fb_obj->base);
8295 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01008296 mutex_unlock(&dev->struct_mutex);
8297
Chris Wilson79158102012-05-23 11:13:58 +01008298cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01008299 spin_lock_irqsave(&dev->event_lock, flags);
8300 intel_crtc->unpin_work = NULL;
8301 spin_unlock_irqrestore(&dev->event_lock, flags);
8302
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008303 drm_vblank_put(dev, intel_crtc->pipe);
8304free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01008305 kfree(work);
8306
8307 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008308}
8309
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008310static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008311 .mode_set_base_atomic = intel_pipe_set_base_atomic,
8312 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008313};
8314
Daniel Vetter50f56112012-07-02 09:35:43 +02008315static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
8316 struct drm_crtc *crtc)
8317{
8318 struct drm_device *dev;
8319 struct drm_crtc *tmp;
8320 int crtc_mask = 1;
8321
8322 WARN(!crtc, "checking null crtc?\n");
8323
8324 dev = crtc->dev;
8325
8326 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
8327 if (tmp == crtc)
8328 break;
8329 crtc_mask <<= 1;
8330 }
8331
8332 if (encoder->possible_crtcs & crtc_mask)
8333 return true;
8334 return false;
8335}
8336
Daniel Vetter9a935852012-07-05 22:34:27 +02008337/**
8338 * intel_modeset_update_staged_output_state
8339 *
8340 * Updates the staged output configuration state, e.g. after we've read out the
8341 * current hw state.
8342 */
8343static void intel_modeset_update_staged_output_state(struct drm_device *dev)
8344{
8345 struct intel_encoder *encoder;
8346 struct intel_connector *connector;
8347
8348 list_for_each_entry(connector, &dev->mode_config.connector_list,
8349 base.head) {
8350 connector->new_encoder =
8351 to_intel_encoder(connector->base.encoder);
8352 }
8353
8354 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8355 base.head) {
8356 encoder->new_crtc =
8357 to_intel_crtc(encoder->base.crtc);
8358 }
8359}
8360
8361/**
8362 * intel_modeset_commit_output_state
8363 *
8364 * This function copies the stage display pipe configuration to the real one.
8365 */
8366static void intel_modeset_commit_output_state(struct drm_device *dev)
8367{
8368 struct intel_encoder *encoder;
8369 struct intel_connector *connector;
8370
8371 list_for_each_entry(connector, &dev->mode_config.connector_list,
8372 base.head) {
8373 connector->base.encoder = &connector->new_encoder->base;
8374 }
8375
8376 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8377 base.head) {
8378 encoder->base.crtc = &encoder->new_crtc->base;
8379 }
8380}
8381
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008382static void
8383connected_sink_compute_bpp(struct intel_connector * connector,
8384 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008385{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008386 int bpp = pipe_config->pipe_bpp;
8387
8388 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
8389 connector->base.base.id,
8390 drm_get_connector_name(&connector->base));
8391
8392 /* Don't use an invalid EDID bpc value */
8393 if (connector->base.display_info.bpc &&
8394 connector->base.display_info.bpc * 3 < bpp) {
8395 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
8396 bpp, connector->base.display_info.bpc*3);
8397 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
8398 }
8399
8400 /* Clamp bpp to 8 on screens without EDID 1.4 */
8401 if (connector->base.display_info.bpc == 0 && bpp > 24) {
8402 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
8403 bpp);
8404 pipe_config->pipe_bpp = 24;
8405 }
8406}
8407
8408static int
8409compute_baseline_pipe_bpp(struct intel_crtc *crtc,
8410 struct drm_framebuffer *fb,
8411 struct intel_crtc_config *pipe_config)
8412{
8413 struct drm_device *dev = crtc->base.dev;
8414 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008415 int bpp;
8416
Daniel Vetterd42264b2013-03-28 16:38:08 +01008417 switch (fb->pixel_format) {
8418 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008419 bpp = 8*3; /* since we go through a colormap */
8420 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008421 case DRM_FORMAT_XRGB1555:
8422 case DRM_FORMAT_ARGB1555:
8423 /* checked in intel_framebuffer_init already */
8424 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
8425 return -EINVAL;
8426 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008427 bpp = 6*3; /* min is 18bpp */
8428 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008429 case DRM_FORMAT_XBGR8888:
8430 case DRM_FORMAT_ABGR8888:
8431 /* checked in intel_framebuffer_init already */
8432 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
8433 return -EINVAL;
8434 case DRM_FORMAT_XRGB8888:
8435 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008436 bpp = 8*3;
8437 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008438 case DRM_FORMAT_XRGB2101010:
8439 case DRM_FORMAT_ARGB2101010:
8440 case DRM_FORMAT_XBGR2101010:
8441 case DRM_FORMAT_ABGR2101010:
8442 /* checked in intel_framebuffer_init already */
8443 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01008444 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008445 bpp = 10*3;
8446 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01008447 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008448 default:
8449 DRM_DEBUG_KMS("unsupported depth\n");
8450 return -EINVAL;
8451 }
8452
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008453 pipe_config->pipe_bpp = bpp;
8454
8455 /* Clamp display bpp to EDID value */
8456 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008457 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02008458 if (!connector->new_encoder ||
8459 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008460 continue;
8461
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008462 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008463 }
8464
8465 return bpp;
8466}
8467
Daniel Vetter644db712013-09-19 14:53:58 +02008468static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
8469{
8470 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
8471 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01008472 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02008473 mode->crtc_hdisplay, mode->crtc_hsync_start,
8474 mode->crtc_hsync_end, mode->crtc_htotal,
8475 mode->crtc_vdisplay, mode->crtc_vsync_start,
8476 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
8477}
8478
Daniel Vetterc0b03412013-05-28 12:05:54 +02008479static void intel_dump_pipe_config(struct intel_crtc *crtc,
8480 struct intel_crtc_config *pipe_config,
8481 const char *context)
8482{
8483 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
8484 context, pipe_name(crtc->pipe));
8485
8486 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
8487 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
8488 pipe_config->pipe_bpp, pipe_config->dither);
8489 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8490 pipe_config->has_pch_encoder,
8491 pipe_config->fdi_lanes,
8492 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
8493 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
8494 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008495 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8496 pipe_config->has_dp_encoder,
8497 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
8498 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
8499 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008500 DRM_DEBUG_KMS("requested mode:\n");
8501 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
8502 DRM_DEBUG_KMS("adjusted mode:\n");
8503 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02008504 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03008505 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008506 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
8507 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008508 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
8509 pipe_config->gmch_pfit.control,
8510 pipe_config->gmch_pfit.pgm_ratios,
8511 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008512 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02008513 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008514 pipe_config->pch_pfit.size,
8515 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008516 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03008517 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008518}
8519
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008520static bool check_encoder_cloning(struct drm_crtc *crtc)
8521{
8522 int num_encoders = 0;
8523 bool uncloneable_encoders = false;
8524 struct intel_encoder *encoder;
8525
8526 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
8527 base.head) {
8528 if (&encoder->new_crtc->base != crtc)
8529 continue;
8530
8531 num_encoders++;
8532 if (!encoder->cloneable)
8533 uncloneable_encoders = true;
8534 }
8535
8536 return !(num_encoders > 1 && uncloneable_encoders);
8537}
8538
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008539static struct intel_crtc_config *
8540intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008541 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008542 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02008543{
8544 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02008545 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008546 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01008547 int plane_bpp, ret = -EINVAL;
8548 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02008549
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008550 if (!check_encoder_cloning(crtc)) {
8551 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
8552 return ERR_PTR(-EINVAL);
8553 }
8554
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008555 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8556 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02008557 return ERR_PTR(-ENOMEM);
8558
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008559 drm_mode_copy(&pipe_config->adjusted_mode, mode);
8560 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008561
Daniel Vettere143a212013-07-04 12:01:15 +02008562 pipe_config->cpu_transcoder =
8563 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008564 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008565
Imre Deak2960bc92013-07-30 13:36:32 +03008566 /*
8567 * Sanitize sync polarity flags based on requested ones. If neither
8568 * positive or negative polarity is requested, treat this as meaning
8569 * negative polarity.
8570 */
8571 if (!(pipe_config->adjusted_mode.flags &
8572 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
8573 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
8574
8575 if (!(pipe_config->adjusted_mode.flags &
8576 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
8577 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
8578
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008579 /* Compute a starting value for pipe_config->pipe_bpp taking the source
8580 * plane pixel format and any sink constraints into account. Returns the
8581 * source plane bpp so that dithering can be selected on mismatches
8582 * after encoders and crtc also have had their say. */
8583 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
8584 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008585 if (plane_bpp < 0)
8586 goto fail;
8587
Ville Syrjäläe41a56b2013-10-01 22:52:14 +03008588 /*
8589 * Determine the real pipe dimensions. Note that stereo modes can
8590 * increase the actual pipe size due to the frame doubling and
8591 * insertion of additional space for blanks between the frame. This
8592 * is stored in the crtc timings. We use the requested mode to do this
8593 * computation to clearly distinguish it from the adjusted mode, which
8594 * can be changed by the connectors in the below retry loop.
8595 */
8596 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
8597 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
8598 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
8599
Daniel Vettere29c22c2013-02-21 00:00:16 +01008600encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02008601 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02008602 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02008603 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02008604
Daniel Vetter135c81b2013-07-21 21:37:09 +02008605 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +01008606 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +02008607
Daniel Vetter7758a112012-07-08 19:40:39 +02008608 /* Pass our mode to the connectors and the CRTC to give them a chance to
8609 * adjust it according to limitations or connector properties, and also
8610 * a chance to reject the mode entirely.
8611 */
8612 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8613 base.head) {
8614
8615 if (&encoder->new_crtc->base != crtc)
8616 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01008617
Daniel Vetterefea6e82013-07-21 21:36:59 +02008618 if (!(encoder->compute_config(encoder, pipe_config))) {
8619 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02008620 goto fail;
8621 }
8622 }
8623
Daniel Vetterff9a6752013-06-01 17:16:21 +02008624 /* Set default port clock if not overwritten by the encoder. Needs to be
8625 * done afterwards in case the encoder adjusts the mode. */
8626 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +01008627 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
8628 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +02008629
Daniel Vettera43f6e02013-06-07 23:10:32 +02008630 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01008631 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02008632 DRM_DEBUG_KMS("CRTC fixup failed\n");
8633 goto fail;
8634 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01008635
8636 if (ret == RETRY) {
8637 if (WARN(!retry, "loop in pipe configuration computation\n")) {
8638 ret = -EINVAL;
8639 goto fail;
8640 }
8641
8642 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
8643 retry = false;
8644 goto encoder_retry;
8645 }
8646
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008647 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
8648 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
8649 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
8650
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008651 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02008652fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008653 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01008654 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02008655}
8656
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008657/* Computes which crtcs are affected and sets the relevant bits in the mask. For
8658 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
8659static void
8660intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
8661 unsigned *prepare_pipes, unsigned *disable_pipes)
8662{
8663 struct intel_crtc *intel_crtc;
8664 struct drm_device *dev = crtc->dev;
8665 struct intel_encoder *encoder;
8666 struct intel_connector *connector;
8667 struct drm_crtc *tmp_crtc;
8668
8669 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
8670
8671 /* Check which crtcs have changed outputs connected to them, these need
8672 * to be part of the prepare_pipes mask. We don't (yet) support global
8673 * modeset across multiple crtcs, so modeset_pipes will only have one
8674 * bit set at most. */
8675 list_for_each_entry(connector, &dev->mode_config.connector_list,
8676 base.head) {
8677 if (connector->base.encoder == &connector->new_encoder->base)
8678 continue;
8679
8680 if (connector->base.encoder) {
8681 tmp_crtc = connector->base.encoder->crtc;
8682
8683 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
8684 }
8685
8686 if (connector->new_encoder)
8687 *prepare_pipes |=
8688 1 << connector->new_encoder->new_crtc->pipe;
8689 }
8690
8691 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8692 base.head) {
8693 if (encoder->base.crtc == &encoder->new_crtc->base)
8694 continue;
8695
8696 if (encoder->base.crtc) {
8697 tmp_crtc = encoder->base.crtc;
8698
8699 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
8700 }
8701
8702 if (encoder->new_crtc)
8703 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
8704 }
8705
8706 /* Check for any pipes that will be fully disabled ... */
8707 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
8708 base.head) {
8709 bool used = false;
8710
8711 /* Don't try to disable disabled crtcs. */
8712 if (!intel_crtc->base.enabled)
8713 continue;
8714
8715 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8716 base.head) {
8717 if (encoder->new_crtc == intel_crtc)
8718 used = true;
8719 }
8720
8721 if (!used)
8722 *disable_pipes |= 1 << intel_crtc->pipe;
8723 }
8724
8725
8726 /* set_mode is also used to update properties on life display pipes. */
8727 intel_crtc = to_intel_crtc(crtc);
8728 if (crtc->enabled)
8729 *prepare_pipes |= 1 << intel_crtc->pipe;
8730
Daniel Vetterb6c51642013-04-12 18:48:43 +02008731 /*
8732 * For simplicity do a full modeset on any pipe where the output routing
8733 * changed. We could be more clever, but that would require us to be
8734 * more careful with calling the relevant encoder->mode_set functions.
8735 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008736 if (*prepare_pipes)
8737 *modeset_pipes = *prepare_pipes;
8738
8739 /* ... and mask these out. */
8740 *modeset_pipes &= ~(*disable_pipes);
8741 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02008742
8743 /*
8744 * HACK: We don't (yet) fully support global modesets. intel_set_config
8745 * obies this rule, but the modeset restore mode of
8746 * intel_modeset_setup_hw_state does not.
8747 */
8748 *modeset_pipes &= 1 << intel_crtc->pipe;
8749 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02008750
8751 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
8752 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008753}
8754
Daniel Vetterea9d7582012-07-10 10:42:52 +02008755static bool intel_crtc_in_use(struct drm_crtc *crtc)
8756{
8757 struct drm_encoder *encoder;
8758 struct drm_device *dev = crtc->dev;
8759
8760 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
8761 if (encoder->crtc == crtc)
8762 return true;
8763
8764 return false;
8765}
8766
8767static void
8768intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
8769{
8770 struct intel_encoder *intel_encoder;
8771 struct intel_crtc *intel_crtc;
8772 struct drm_connector *connector;
8773
8774 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
8775 base.head) {
8776 if (!intel_encoder->base.crtc)
8777 continue;
8778
8779 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
8780
8781 if (prepare_pipes & (1 << intel_crtc->pipe))
8782 intel_encoder->connectors_active = false;
8783 }
8784
8785 intel_modeset_commit_output_state(dev);
8786
8787 /* Update computed state. */
8788 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
8789 base.head) {
8790 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
8791 }
8792
8793 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
8794 if (!connector->encoder || !connector->encoder->crtc)
8795 continue;
8796
8797 intel_crtc = to_intel_crtc(connector->encoder->crtc);
8798
8799 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02008800 struct drm_property *dpms_property =
8801 dev->mode_config.dpms_property;
8802
Daniel Vetterea9d7582012-07-10 10:42:52 +02008803 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05008804 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02008805 dpms_property,
8806 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02008807
8808 intel_encoder = to_intel_encoder(connector->encoder);
8809 intel_encoder->connectors_active = true;
8810 }
8811 }
8812
8813}
8814
Ville Syrjälä3bd26262013-09-06 23:29:02 +03008815static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008816{
Ville Syrjälä3bd26262013-09-06 23:29:02 +03008817 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008818
8819 if (clock1 == clock2)
8820 return true;
8821
8822 if (!clock1 || !clock2)
8823 return false;
8824
8825 diff = abs(clock1 - clock2);
8826
8827 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
8828 return true;
8829
8830 return false;
8831}
8832
Daniel Vetter25c5b262012-07-08 22:08:04 +02008833#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
8834 list_for_each_entry((intel_crtc), \
8835 &(dev)->mode_config.crtc_list, \
8836 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02008837 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02008838
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008839static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008840intel_pipe_config_compare(struct drm_device *dev,
8841 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008842 struct intel_crtc_config *pipe_config)
8843{
Daniel Vetter66e985c2013-06-05 13:34:20 +02008844#define PIPE_CONF_CHECK_X(name) \
8845 if (current_config->name != pipe_config->name) { \
8846 DRM_ERROR("mismatch in " #name " " \
8847 "(expected 0x%08x, found 0x%08x)\n", \
8848 current_config->name, \
8849 pipe_config->name); \
8850 return false; \
8851 }
8852
Daniel Vetter08a24032013-04-19 11:25:34 +02008853#define PIPE_CONF_CHECK_I(name) \
8854 if (current_config->name != pipe_config->name) { \
8855 DRM_ERROR("mismatch in " #name " " \
8856 "(expected %i, found %i)\n", \
8857 current_config->name, \
8858 pipe_config->name); \
8859 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01008860 }
8861
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008862#define PIPE_CONF_CHECK_FLAGS(name, mask) \
8863 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07008864 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008865 "(expected %i, found %i)\n", \
8866 current_config->name & (mask), \
8867 pipe_config->name & (mask)); \
8868 return false; \
8869 }
8870
Ville Syrjälä5e550652013-09-06 23:29:07 +03008871#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
8872 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
8873 DRM_ERROR("mismatch in " #name " " \
8874 "(expected %i, found %i)\n", \
8875 current_config->name, \
8876 pipe_config->name); \
8877 return false; \
8878 }
8879
Daniel Vetterbb760062013-06-06 14:55:52 +02008880#define PIPE_CONF_QUIRK(quirk) \
8881 ((current_config->quirks | pipe_config->quirks) & (quirk))
8882
Daniel Vettereccb1402013-05-22 00:50:22 +02008883 PIPE_CONF_CHECK_I(cpu_transcoder);
8884
Daniel Vetter08a24032013-04-19 11:25:34 +02008885 PIPE_CONF_CHECK_I(has_pch_encoder);
8886 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02008887 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
8888 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
8889 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
8890 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
8891 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02008892
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008893 PIPE_CONF_CHECK_I(has_dp_encoder);
8894 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
8895 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
8896 PIPE_CONF_CHECK_I(dp_m_n.link_m);
8897 PIPE_CONF_CHECK_I(dp_m_n.link_n);
8898 PIPE_CONF_CHECK_I(dp_m_n.tu);
8899
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008900 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
8901 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
8902 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
8903 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
8904 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
8905 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
8906
8907 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
8908 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
8909 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
8910 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
8911 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
8912 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
8913
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008914 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008915
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008916 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8917 DRM_MODE_FLAG_INTERLACE);
8918
Daniel Vetterbb760062013-06-06 14:55:52 +02008919 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
8920 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8921 DRM_MODE_FLAG_PHSYNC);
8922 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8923 DRM_MODE_FLAG_NHSYNC);
8924 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8925 DRM_MODE_FLAG_PVSYNC);
8926 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8927 DRM_MODE_FLAG_NVSYNC);
8928 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008929
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008930 PIPE_CONF_CHECK_I(pipe_src_w);
8931 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008932
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008933 PIPE_CONF_CHECK_I(gmch_pfit.control);
8934 /* pfit ratios are autocomputed by the hw on gen4+ */
8935 if (INTEL_INFO(dev)->gen < 4)
8936 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
8937 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008938 PIPE_CONF_CHECK_I(pch_pfit.enabled);
8939 if (current_config->pch_pfit.enabled) {
8940 PIPE_CONF_CHECK_I(pch_pfit.pos);
8941 PIPE_CONF_CHECK_I(pch_pfit.size);
8942 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008943
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008944 PIPE_CONF_CHECK_I(ips_enabled);
8945
Ville Syrjälä282740f2013-09-04 18:30:03 +03008946 PIPE_CONF_CHECK_I(double_wide);
8947
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008948 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008949 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008950 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008951 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
8952 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008953
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008954 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
8955 PIPE_CONF_CHECK_I(pipe_bpp);
8956
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03008957 if (!IS_HASWELL(dev)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01008958 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03008959 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
8960 }
Ville Syrjälä5e550652013-09-06 23:29:07 +03008961
Daniel Vetter66e985c2013-06-05 13:34:20 +02008962#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02008963#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008964#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +03008965#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +02008966#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008967
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008968 return true;
8969}
8970
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008971static void
8972check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008973{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008974 struct intel_connector *connector;
8975
8976 list_for_each_entry(connector, &dev->mode_config.connector_list,
8977 base.head) {
8978 /* This also checks the encoder/connector hw state with the
8979 * ->get_hw_state callbacks. */
8980 intel_connector_check_state(connector);
8981
8982 WARN(&connector->new_encoder->base != connector->base.encoder,
8983 "connector's staged encoder doesn't match current encoder\n");
8984 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008985}
8986
8987static void
8988check_encoder_state(struct drm_device *dev)
8989{
8990 struct intel_encoder *encoder;
8991 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008992
8993 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8994 base.head) {
8995 bool enabled = false;
8996 bool active = false;
8997 enum pipe pipe, tracked_pipe;
8998
8999 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9000 encoder->base.base.id,
9001 drm_get_encoder_name(&encoder->base));
9002
9003 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9004 "encoder's stage crtc doesn't match current crtc\n");
9005 WARN(encoder->connectors_active && !encoder->base.crtc,
9006 "encoder's active_connectors set, but no crtc\n");
9007
9008 list_for_each_entry(connector, &dev->mode_config.connector_list,
9009 base.head) {
9010 if (connector->base.encoder != &encoder->base)
9011 continue;
9012 enabled = true;
9013 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
9014 active = true;
9015 }
9016 WARN(!!encoder->base.crtc != enabled,
9017 "encoder's enabled state mismatch "
9018 "(expected %i, found %i)\n",
9019 !!encoder->base.crtc, enabled);
9020 WARN(active && !encoder->base.crtc,
9021 "active encoder with no crtc\n");
9022
9023 WARN(encoder->connectors_active != active,
9024 "encoder's computed active state doesn't match tracked active state "
9025 "(expected %i, found %i)\n", active, encoder->connectors_active);
9026
9027 active = encoder->get_hw_state(encoder, &pipe);
9028 WARN(active != encoder->connectors_active,
9029 "encoder's hw state doesn't match sw tracking "
9030 "(expected %i, found %i)\n",
9031 encoder->connectors_active, active);
9032
9033 if (!encoder->base.crtc)
9034 continue;
9035
9036 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9037 WARN(active && pipe != tracked_pipe,
9038 "active encoder's pipe doesn't match"
9039 "(expected %i, found %i)\n",
9040 tracked_pipe, pipe);
9041
9042 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009043}
9044
9045static void
9046check_crtc_state(struct drm_device *dev)
9047{
9048 drm_i915_private_t *dev_priv = dev->dev_private;
9049 struct intel_crtc *crtc;
9050 struct intel_encoder *encoder;
9051 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009052
9053 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9054 base.head) {
9055 bool enabled = false;
9056 bool active = false;
9057
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009058 memset(&pipe_config, 0, sizeof(pipe_config));
9059
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009060 DRM_DEBUG_KMS("[CRTC:%d]\n",
9061 crtc->base.base.id);
9062
9063 WARN(crtc->active && !crtc->base.enabled,
9064 "active crtc, but not enabled in sw tracking\n");
9065
9066 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9067 base.head) {
9068 if (encoder->base.crtc != &crtc->base)
9069 continue;
9070 enabled = true;
9071 if (encoder->connectors_active)
9072 active = true;
9073 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009074
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009075 WARN(active != crtc->active,
9076 "crtc's computed active state doesn't match tracked active state "
9077 "(expected %i, found %i)\n", active, crtc->active);
9078 WARN(enabled != crtc->base.enabled,
9079 "crtc's computed enabled state doesn't match tracked enabled state "
9080 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
9081
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009082 active = dev_priv->display.get_pipe_config(crtc,
9083 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +02009084
9085 /* hw state is inconsistent with the pipe A quirk */
9086 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
9087 active = crtc->active;
9088
Daniel Vetter6c49f242013-06-06 12:45:25 +02009089 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9090 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +03009091 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +02009092 if (encoder->base.crtc != &crtc->base)
9093 continue;
Ville Syrjälä3eaba512013-08-05 17:57:48 +03009094 if (encoder->get_config &&
9095 encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +02009096 encoder->get_config(encoder, &pipe_config);
9097 }
9098
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009099 WARN(crtc->active != active,
9100 "crtc active state doesn't match with hw state "
9101 "(expected %i, found %i)\n", crtc->active, active);
9102
Daniel Vetterc0b03412013-05-28 12:05:54 +02009103 if (active &&
9104 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
9105 WARN(1, "pipe state doesn't match!\n");
9106 intel_dump_pipe_config(crtc, &pipe_config,
9107 "[hw state]");
9108 intel_dump_pipe_config(crtc, &crtc->config,
9109 "[sw state]");
9110 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009111 }
9112}
9113
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009114static void
9115check_shared_dpll_state(struct drm_device *dev)
9116{
9117 drm_i915_private_t *dev_priv = dev->dev_private;
9118 struct intel_crtc *crtc;
9119 struct intel_dpll_hw_state dpll_hw_state;
9120 int i;
Daniel Vetter53589012013-06-05 13:34:16 +02009121
9122 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9123 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9124 int enabled_crtcs = 0, active_crtcs = 0;
9125 bool active;
9126
9127 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
9128
9129 DRM_DEBUG_KMS("%s\n", pll->name);
9130
9131 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
9132
9133 WARN(pll->active > pll->refcount,
9134 "more active pll users than references: %i vs %i\n",
9135 pll->active, pll->refcount);
9136 WARN(pll->active && !pll->on,
9137 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +02009138 WARN(pll->on && !pll->active,
9139 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009140 WARN(pll->on != active,
9141 "pll on state mismatch (expected %i, found %i)\n",
9142 pll->on, active);
9143
9144 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9145 base.head) {
9146 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
9147 enabled_crtcs++;
9148 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9149 active_crtcs++;
9150 }
9151 WARN(pll->active != active_crtcs,
9152 "pll active crtcs mismatch (expected %i, found %i)\n",
9153 pll->active, active_crtcs);
9154 WARN(pll->refcount != enabled_crtcs,
9155 "pll enabled crtcs mismatch (expected %i, found %i)\n",
9156 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009157
9158 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
9159 sizeof(dpll_hw_state)),
9160 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009161 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009162}
9163
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009164void
9165intel_modeset_check_state(struct drm_device *dev)
9166{
9167 check_connector_state(dev);
9168 check_encoder_state(dev);
9169 check_crtc_state(dev);
9170 check_shared_dpll_state(dev);
9171}
9172
Ville Syrjälä18442d02013-09-13 16:00:08 +03009173void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
9174 int dotclock)
9175{
9176 /*
9177 * FDI already provided one idea for the dotclock.
9178 * Yell if the encoder disagrees.
9179 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01009180 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +03009181 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +01009182 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +03009183}
9184
Daniel Vetterf30da182013-04-11 20:22:50 +02009185static int __intel_set_mode(struct drm_crtc *crtc,
9186 struct drm_display_mode *mode,
9187 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02009188{
9189 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02009190 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009191 struct drm_display_mode *saved_mode, *saved_hwmode;
9192 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009193 struct intel_crtc *intel_crtc;
9194 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009195 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02009196
Daniel Vettera1e22652013-09-21 00:35:38 +02009197 saved_mode = kcalloc(2, sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009198 if (!saved_mode)
9199 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07009200 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02009201
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009202 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02009203 &prepare_pipes, &disable_pipes);
9204
Tim Gardner3ac18232012-12-07 07:54:26 -07009205 *saved_hwmode = crtc->hwmode;
9206 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009207
Daniel Vetter25c5b262012-07-08 22:08:04 +02009208 /* Hack: Because we don't (yet) support global modeset on multiple
9209 * crtcs, we don't keep track of the new mode for more than one crtc.
9210 * Hence simply check whether any bit is set in modeset_pipes in all the
9211 * pieces of code that are not yet converted to deal with mutliple crtcs
9212 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009213 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009214 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009215 if (IS_ERR(pipe_config)) {
9216 ret = PTR_ERR(pipe_config);
9217 pipe_config = NULL;
9218
Tim Gardner3ac18232012-12-07 07:54:26 -07009219 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009220 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02009221 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9222 "[modeset]");
Daniel Vettera6778b32012-07-02 09:56:42 +02009223 }
9224
Daniel Vetter460da9162013-03-27 00:44:51 +01009225 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9226 intel_crtc_disable(&intel_crtc->base);
9227
Daniel Vetterea9d7582012-07-10 10:42:52 +02009228 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9229 if (intel_crtc->base.enabled)
9230 dev_priv->display.crtc_disable(&intel_crtc->base);
9231 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009232
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02009233 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9234 * to set it here already despite that we pass it down the callchain.
9235 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009236 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02009237 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009238 /* mode_set/enable/disable functions rely on a correct pipe
9239 * config. */
9240 to_intel_crtc(crtc)->config = *pipe_config;
9241 }
Daniel Vetter7758a112012-07-08 19:40:39 +02009242
Daniel Vetterea9d7582012-07-10 10:42:52 +02009243 /* Only after disabling all output pipelines that will be changed can we
9244 * update the the output configuration. */
9245 intel_modeset_update_state(dev, prepare_pipes);
9246
Daniel Vetter47fab732012-10-26 10:58:18 +02009247 if (dev_priv->display.modeset_global_resources)
9248 dev_priv->display.modeset_global_resources(dev);
9249
Daniel Vettera6778b32012-07-02 09:56:42 +02009250 /* Set up the DPLL and any encoders state that needs to adjust or depend
9251 * on the DPLL.
9252 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009253 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009254 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009255 x, y, fb);
9256 if (ret)
9257 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02009258 }
9259
9260 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009261 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
9262 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02009263
Daniel Vetter25c5b262012-07-08 22:08:04 +02009264 if (modeset_pipes) {
9265 /* Store real post-adjustment hardware mode. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009266 crtc->hwmode = pipe_config->adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009267
Daniel Vetter25c5b262012-07-08 22:08:04 +02009268 /* Calculate and store various constants which
9269 * are later needed by vblank and swap-completion
9270 * timestamping. They are derived from true hwmode.
9271 */
9272 drm_calc_timestamping_constants(crtc);
9273 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009274
9275 /* FIXME: add subpixel order */
9276done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009277 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07009278 crtc->hwmode = *saved_hwmode;
9279 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009280 }
9281
Tim Gardner3ac18232012-12-07 07:54:26 -07009282out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009283 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07009284 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02009285 return ret;
9286}
9287
Damien Lespiaue7457a92013-08-08 22:28:59 +01009288static int intel_set_mode(struct drm_crtc *crtc,
9289 struct drm_display_mode *mode,
9290 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +02009291{
9292 int ret;
9293
9294 ret = __intel_set_mode(crtc, mode, x, y, fb);
9295
9296 if (ret == 0)
9297 intel_modeset_check_state(crtc->dev);
9298
9299 return ret;
9300}
9301
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009302void intel_crtc_restore_mode(struct drm_crtc *crtc)
9303{
9304 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
9305}
9306
Daniel Vetter25c5b262012-07-08 22:08:04 +02009307#undef for_each_intel_crtc_masked
9308
Daniel Vetterd9e55602012-07-04 22:16:09 +02009309static void intel_set_config_free(struct intel_set_config *config)
9310{
9311 if (!config)
9312 return;
9313
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009314 kfree(config->save_connector_encoders);
9315 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02009316 kfree(config);
9317}
9318
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009319static int intel_set_config_save_state(struct drm_device *dev,
9320 struct intel_set_config *config)
9321{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009322 struct drm_encoder *encoder;
9323 struct drm_connector *connector;
9324 int count;
9325
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009326 config->save_encoder_crtcs =
9327 kcalloc(dev->mode_config.num_encoder,
9328 sizeof(struct drm_crtc *), GFP_KERNEL);
9329 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009330 return -ENOMEM;
9331
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009332 config->save_connector_encoders =
9333 kcalloc(dev->mode_config.num_connector,
9334 sizeof(struct drm_encoder *), GFP_KERNEL);
9335 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009336 return -ENOMEM;
9337
9338 /* Copy data. Note that driver private data is not affected.
9339 * Should anything bad happen only the expected state is
9340 * restored, not the drivers personal bookkeeping.
9341 */
9342 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009343 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009344 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009345 }
9346
9347 count = 0;
9348 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009349 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009350 }
9351
9352 return 0;
9353}
9354
9355static void intel_set_config_restore_state(struct drm_device *dev,
9356 struct intel_set_config *config)
9357{
Daniel Vetter9a935852012-07-05 22:34:27 +02009358 struct intel_encoder *encoder;
9359 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009360 int count;
9361
9362 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009363 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9364 encoder->new_crtc =
9365 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009366 }
9367
9368 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009369 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
9370 connector->new_encoder =
9371 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009372 }
9373}
9374
Imre Deake3de42b2013-05-03 19:44:07 +02009375static bool
Chris Wilson2e57f472013-07-17 12:14:40 +01009376is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +02009377{
9378 int i;
9379
Chris Wilson2e57f472013-07-17 12:14:40 +01009380 if (set->num_connectors == 0)
9381 return false;
9382
9383 if (WARN_ON(set->connectors == NULL))
9384 return false;
9385
9386 for (i = 0; i < set->num_connectors; i++)
9387 if (set->connectors[i]->encoder &&
9388 set->connectors[i]->encoder->crtc == set->crtc &&
9389 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +02009390 return true;
9391
9392 return false;
9393}
9394
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009395static void
9396intel_set_config_compute_mode_changes(struct drm_mode_set *set,
9397 struct intel_set_config *config)
9398{
9399
9400 /* We should be able to check here if the fb has the same properties
9401 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +01009402 if (is_crtc_connector_off(set)) {
9403 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009404 } else if (set->crtc->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009405 /* If we have no fb then treat it as a full mode set */
9406 if (set->crtc->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +03009407 struct intel_crtc *intel_crtc =
9408 to_intel_crtc(set->crtc);
9409
9410 if (intel_crtc->active && i915_fastboot) {
9411 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
9412 config->fb_changed = true;
9413 } else {
9414 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
9415 config->mode_changed = true;
9416 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009417 } else if (set->fb == NULL) {
9418 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01009419 } else if (set->fb->pixel_format !=
9420 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009421 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009422 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009423 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009424 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009425 }
9426
Daniel Vetter835c5872012-07-10 18:11:08 +02009427 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009428 config->fb_changed = true;
9429
9430 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
9431 DRM_DEBUG_KMS("modes are different, full mode set\n");
9432 drm_mode_debug_printmodeline(&set->crtc->mode);
9433 drm_mode_debug_printmodeline(set->mode);
9434 config->mode_changed = true;
9435 }
Chris Wilsona1d95702013-08-13 18:48:47 +01009436
9437 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
9438 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009439}
9440
Daniel Vetter2e431052012-07-04 22:42:15 +02009441static int
Daniel Vetter9a935852012-07-05 22:34:27 +02009442intel_modeset_stage_output_state(struct drm_device *dev,
9443 struct drm_mode_set *set,
9444 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02009445{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009446 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009447 struct intel_connector *connector;
9448 struct intel_encoder *encoder;
Paulo Zanonif3f08572013-08-12 14:56:53 -03009449 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02009450
Damien Lespiau9abdda72013-02-13 13:29:23 +00009451 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02009452 * of connectors. For paranoia, double-check this. */
9453 WARN_ON(!set->fb && (set->num_connectors != 0));
9454 WARN_ON(set->fb && (set->num_connectors == 0));
9455
Daniel Vetter9a935852012-07-05 22:34:27 +02009456 list_for_each_entry(connector, &dev->mode_config.connector_list,
9457 base.head) {
9458 /* Otherwise traverse passed in connector list and get encoders
9459 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02009460 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009461 if (set->connectors[ro] == &connector->base) {
9462 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02009463 break;
9464 }
9465 }
9466
Daniel Vetter9a935852012-07-05 22:34:27 +02009467 /* If we disable the crtc, disable all its connectors. Also, if
9468 * the connector is on the changing crtc but not on the new
9469 * connector list, disable it. */
9470 if ((!set->fb || ro == set->num_connectors) &&
9471 connector->base.encoder &&
9472 connector->base.encoder->crtc == set->crtc) {
9473 connector->new_encoder = NULL;
9474
9475 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
9476 connector->base.base.id,
9477 drm_get_connector_name(&connector->base));
9478 }
9479
9480
9481 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02009482 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009483 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02009484 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009485 }
9486 /* connector->new_encoder is now updated for all connectors. */
9487
9488 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +02009489 list_for_each_entry(connector, &dev->mode_config.connector_list,
9490 base.head) {
9491 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02009492 continue;
9493
Daniel Vetter9a935852012-07-05 22:34:27 +02009494 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02009495
9496 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009497 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02009498 new_crtc = set->crtc;
9499 }
9500
9501 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02009502 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
9503 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009504 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02009505 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009506 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
9507
9508 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
9509 connector->base.base.id,
9510 drm_get_connector_name(&connector->base),
9511 new_crtc->base.id);
9512 }
9513
9514 /* Check for any encoders that needs to be disabled. */
9515 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9516 base.head) {
9517 list_for_each_entry(connector,
9518 &dev->mode_config.connector_list,
9519 base.head) {
9520 if (connector->new_encoder == encoder) {
9521 WARN_ON(!connector->new_encoder->new_crtc);
9522
9523 goto next_encoder;
9524 }
9525 }
9526 encoder->new_crtc = NULL;
9527next_encoder:
9528 /* Only now check for crtc changes so we don't miss encoders
9529 * that will be disabled. */
9530 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02009531 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009532 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02009533 }
9534 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009535 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02009536
Daniel Vetter2e431052012-07-04 22:42:15 +02009537 return 0;
9538}
9539
9540static int intel_crtc_set_config(struct drm_mode_set *set)
9541{
9542 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02009543 struct drm_mode_set save_set;
9544 struct intel_set_config *config;
9545 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02009546
Daniel Vetter8d3e3752012-07-05 16:09:09 +02009547 BUG_ON(!set);
9548 BUG_ON(!set->crtc);
9549 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02009550
Daniel Vetter7e53f3a2013-01-21 10:52:17 +01009551 /* Enforce sane interface api - has been abused by the fb helper. */
9552 BUG_ON(!set->mode && set->fb);
9553 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +02009554
Daniel Vetter2e431052012-07-04 22:42:15 +02009555 if (set->fb) {
9556 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
9557 set->crtc->base.id, set->fb->base.id,
9558 (int)set->num_connectors, set->x, set->y);
9559 } else {
9560 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02009561 }
9562
9563 dev = set->crtc->dev;
9564
9565 ret = -ENOMEM;
9566 config = kzalloc(sizeof(*config), GFP_KERNEL);
9567 if (!config)
9568 goto out_config;
9569
9570 ret = intel_set_config_save_state(dev, config);
9571 if (ret)
9572 goto out_config;
9573
9574 save_set.crtc = set->crtc;
9575 save_set.mode = &set->crtc->mode;
9576 save_set.x = set->crtc->x;
9577 save_set.y = set->crtc->y;
9578 save_set.fb = set->crtc->fb;
9579
9580 /* Compute whether we need a full modeset, only an fb base update or no
9581 * change at all. In the future we might also check whether only the
9582 * mode changed, e.g. for LVDS where we only change the panel fitter in
9583 * such cases. */
9584 intel_set_config_compute_mode_changes(set, config);
9585
Daniel Vetter9a935852012-07-05 22:34:27 +02009586 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02009587 if (ret)
9588 goto fail;
9589
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009590 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009591 ret = intel_set_mode(set->crtc, set->mode,
9592 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009593 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +02009594 intel_crtc_wait_for_pending_flips(set->crtc);
9595
Daniel Vetter4f660f42012-07-02 09:47:37 +02009596 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02009597 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02009598 }
9599
Chris Wilson2d05eae2013-05-03 17:36:25 +01009600 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +02009601 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
9602 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +02009603fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +01009604 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02009605
Chris Wilson2d05eae2013-05-03 17:36:25 +01009606 /* Try to restore the config */
9607 if (config->mode_changed &&
9608 intel_set_mode(save_set.crtc, save_set.mode,
9609 save_set.x, save_set.y, save_set.fb))
9610 DRM_ERROR("failed to restore config after modeset failure\n");
9611 }
Daniel Vetter50f56112012-07-02 09:35:43 +02009612
Daniel Vetterd9e55602012-07-04 22:16:09 +02009613out_config:
9614 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02009615 return ret;
9616}
9617
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009618static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009619 .cursor_set = intel_crtc_cursor_set,
9620 .cursor_move = intel_crtc_cursor_move,
9621 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02009622 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009623 .destroy = intel_crtc_destroy,
9624 .page_flip = intel_crtc_page_flip,
9625};
9626
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009627static void intel_cpu_pll_init(struct drm_device *dev)
9628{
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009629 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009630 intel_ddi_pll_init(dev);
9631}
9632
Daniel Vetter53589012013-06-05 13:34:16 +02009633static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
9634 struct intel_shared_dpll *pll,
9635 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009636{
Daniel Vetter53589012013-06-05 13:34:16 +02009637 uint32_t val;
9638
9639 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +02009640 hw_state->dpll = val;
9641 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
9642 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +02009643
9644 return val & DPLL_VCO_ENABLE;
9645}
9646
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009647static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
9648 struct intel_shared_dpll *pll)
9649{
9650 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
9651 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
9652}
9653
Daniel Vettere7b903d2013-06-05 13:34:14 +02009654static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
9655 struct intel_shared_dpll *pll)
9656{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009657 /* PCH refclock must be enabled first */
9658 assert_pch_refclk_enabled(dev_priv);
9659
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009660 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
9661
9662 /* Wait for the clocks to stabilize. */
9663 POSTING_READ(PCH_DPLL(pll->id));
9664 udelay(150);
9665
9666 /* The pixel multiplier can only be updated once the
9667 * DPLL is enabled and the clocks are stable.
9668 *
9669 * So write it again.
9670 */
9671 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
9672 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +02009673 udelay(200);
9674}
9675
9676static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
9677 struct intel_shared_dpll *pll)
9678{
9679 struct drm_device *dev = dev_priv->dev;
9680 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +02009681
9682 /* Make sure no transcoder isn't still depending on us. */
9683 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
9684 if (intel_crtc_to_shared_dpll(crtc) == pll)
9685 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
9686 }
9687
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009688 I915_WRITE(PCH_DPLL(pll->id), 0);
9689 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +02009690 udelay(200);
9691}
9692
Daniel Vetter46edb022013-06-05 13:34:12 +02009693static char *ibx_pch_dpll_names[] = {
9694 "PCH DPLL A",
9695 "PCH DPLL B",
9696};
9697
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009698static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009699{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009700 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009701 int i;
9702
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009703 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009704
Daniel Vettere72f9fb2013-06-05 13:34:06 +02009705 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +02009706 dev_priv->shared_dplls[i].id = i;
9707 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009708 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +02009709 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
9710 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +02009711 dev_priv->shared_dplls[i].get_hw_state =
9712 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009713 }
9714}
9715
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009716static void intel_shared_dpll_init(struct drm_device *dev)
9717{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009718 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009719
9720 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
9721 ibx_pch_dpll_init(dev);
9722 else
9723 dev_priv->num_shared_dpll = 0;
9724
9725 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
9726 DRM_DEBUG_KMS("%i shared PLLs initialized\n",
9727 dev_priv->num_shared_dpll);
9728}
9729
Hannes Ederb358d0a2008-12-18 21:18:47 +01009730static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08009731{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08009732 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08009733 struct intel_crtc *intel_crtc;
9734 int i;
9735
Daniel Vetter955382f2013-09-19 14:05:45 +02009736 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -08009737 if (intel_crtc == NULL)
9738 return;
9739
9740 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
9741
9742 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08009743 for (i = 0; i < 256; i++) {
9744 intel_crtc->lut_r[i] = i;
9745 intel_crtc->lut_g[i] = i;
9746 intel_crtc->lut_b[i] = i;
9747 }
9748
Jesse Barnes80824002009-09-10 15:28:06 -07009749 /* Swap pipes & planes for FBC on pre-965 */
9750 intel_crtc->pipe = pipe;
9751 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01009752 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08009753 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01009754 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07009755 }
9756
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08009757 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
9758 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
9759 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
9760 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
9761
Jesse Barnes79e53942008-11-07 14:24:08 -08009762 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08009763}
9764
Carl Worth08d7b3d2009-04-29 14:43:54 -07009765int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00009766 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07009767{
Carl Worth08d7b3d2009-04-29 14:43:54 -07009768 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02009769 struct drm_mode_object *drmmode_obj;
9770 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009771
Daniel Vetter1cff8f62012-04-24 09:55:08 +02009772 if (!drm_core_check_feature(dev, DRIVER_MODESET))
9773 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009774
Daniel Vetterc05422d2009-08-11 16:05:30 +02009775 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
9776 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07009777
Daniel Vetterc05422d2009-08-11 16:05:30 +02009778 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07009779 DRM_ERROR("no such CRTC id\n");
9780 return -EINVAL;
9781 }
9782
Daniel Vetterc05422d2009-08-11 16:05:30 +02009783 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
9784 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009785
Daniel Vetterc05422d2009-08-11 16:05:30 +02009786 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009787}
9788
Daniel Vetter66a92782012-07-12 20:08:18 +02009789static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08009790{
Daniel Vetter66a92782012-07-12 20:08:18 +02009791 struct drm_device *dev = encoder->base.dev;
9792 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08009793 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009794 int entry = 0;
9795
Daniel Vetter66a92782012-07-12 20:08:18 +02009796 list_for_each_entry(source_encoder,
9797 &dev->mode_config.encoder_list, base.head) {
9798
9799 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08009800 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02009801
9802 /* Intel hw has only one MUX where enocoders could be cloned. */
9803 if (encoder->cloneable && source_encoder->cloneable)
9804 index_mask |= (1 << entry);
9805
Jesse Barnes79e53942008-11-07 14:24:08 -08009806 entry++;
9807 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01009808
Jesse Barnes79e53942008-11-07 14:24:08 -08009809 return index_mask;
9810}
9811
Chris Wilson4d302442010-12-14 19:21:29 +00009812static bool has_edp_a(struct drm_device *dev)
9813{
9814 struct drm_i915_private *dev_priv = dev->dev_private;
9815
9816 if (!IS_MOBILE(dev))
9817 return false;
9818
9819 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
9820 return false;
9821
9822 if (IS_GEN5(dev) &&
9823 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
9824 return false;
9825
9826 return true;
9827}
9828
Jesse Barnes79e53942008-11-07 14:24:08 -08009829static void intel_setup_outputs(struct drm_device *dev)
9830{
Eric Anholt725e30a2009-01-22 13:01:02 -08009831 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009832 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009833 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08009834
Daniel Vetterc9093352013-06-06 22:22:47 +02009835 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009836
Paulo Zanonic40c0f52013-04-12 18:16:53 -03009837 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -02009838 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009839
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009840 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03009841 int found;
9842
9843 /* Haswell uses DDI functions to detect digital outputs */
9844 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
9845 /* DDI A only supports eDP */
9846 if (found)
9847 intel_ddi_init(dev, PORT_A);
9848
9849 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
9850 * register */
9851 found = I915_READ(SFUSE_STRAP);
9852
9853 if (found & SFUSE_STRAP_DDIB_DETECTED)
9854 intel_ddi_init(dev, PORT_B);
9855 if (found & SFUSE_STRAP_DDIC_DETECTED)
9856 intel_ddi_init(dev, PORT_C);
9857 if (found & SFUSE_STRAP_DDID_DETECTED)
9858 intel_ddi_init(dev, PORT_D);
9859 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009860 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02009861 dpd_is_edp = intel_dpd_is_edp(dev);
9862
9863 if (has_edp_a(dev))
9864 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009865
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009866 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08009867 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01009868 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009869 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009870 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009871 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009872 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009873 }
9874
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009875 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009876 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009877
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009878 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009879 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009880
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009881 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009882 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009883
Daniel Vetter270b3042012-10-27 15:52:05 +02009884 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009885 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07009886 } else if (IS_VALLEYVIEW(dev)) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05309887 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
Jesse Barnes6f6005a2013-08-09 09:34:35 -07009888 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
9889 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
9890 PORT_C);
9891 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
9892 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C,
9893 PORT_C);
9894 }
Gajanan Bhat19c03922012-09-27 19:13:07 +05309895
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009896 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03009897 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
9898 PORT_B);
Ville Syrjälä67cfc202013-01-25 21:44:44 +02009899 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
9900 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07009901 }
Jani Nikula3cfca972013-08-27 15:12:26 +03009902
9903 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +08009904 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08009905 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08009906
Paulo Zanonie2debe92013-02-18 19:00:27 -03009907 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009908 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009909 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009910 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
9911 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009912 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009913 }
Ma Ling27185ae2009-08-24 13:50:23 +08009914
Imre Deake7281ea2013-05-08 13:14:08 +03009915 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009916 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -08009917 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04009918
9919 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04009920
Paulo Zanonie2debe92013-02-18 19:00:27 -03009921 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009922 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009923 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009924 }
Ma Ling27185ae2009-08-24 13:50:23 +08009925
Paulo Zanonie2debe92013-02-18 19:00:27 -03009926 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +08009927
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009928 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
9929 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009930 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009931 }
Imre Deake7281ea2013-05-08 13:14:08 +03009932 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009933 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -08009934 }
Ma Ling27185ae2009-08-24 13:50:23 +08009935
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009936 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +03009937 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009938 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -07009939 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08009940 intel_dvo_init(dev);
9941
Zhenyu Wang103a1962009-11-27 11:44:36 +08009942 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08009943 intel_tv_init(dev);
9944
Chris Wilson4ef69c72010-09-09 15:14:28 +01009945 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9946 encoder->base.possible_crtcs = encoder->crtc_mask;
9947 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02009948 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08009949 }
Chris Wilson47356eb2011-01-11 17:06:04 +00009950
Paulo Zanonidde86e22012-12-01 12:04:25 -02009951 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02009952
9953 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009954}
9955
Chris Wilsonddfe1562013-08-06 17:43:07 +01009956void intel_framebuffer_fini(struct intel_framebuffer *fb)
9957{
9958 drm_framebuffer_cleanup(&fb->base);
9959 drm_gem_object_unreference_unlocked(&fb->obj->base);
9960}
9961
Jesse Barnes79e53942008-11-07 14:24:08 -08009962static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
9963{
9964 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08009965
Chris Wilsonddfe1562013-08-06 17:43:07 +01009966 intel_framebuffer_fini(intel_fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08009967 kfree(intel_fb);
9968}
9969
9970static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00009971 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08009972 unsigned int *handle)
9973{
9974 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009975 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08009976
Chris Wilson05394f32010-11-08 19:18:58 +00009977 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08009978}
9979
9980static const struct drm_framebuffer_funcs intel_fb_funcs = {
9981 .destroy = intel_user_framebuffer_destroy,
9982 .create_handle = intel_user_framebuffer_create_handle,
9983};
9984
Dave Airlie38651672010-03-30 05:34:13 +00009985int intel_framebuffer_init(struct drm_device *dev,
9986 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009987 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00009988 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08009989{
Chris Wilsona35cdaa2013-06-25 17:26:45 +01009990 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08009991 int ret;
9992
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009993 if (obj->tiling_mode == I915_TILING_Y) {
9994 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +01009995 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009996 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009997
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009998 if (mode_cmd->pitches[0] & 63) {
9999 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
10000 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010010001 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010002 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010003
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010004 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
10005 pitch_limit = 32*1024;
10006 } else if (INTEL_INFO(dev)->gen >= 4) {
10007 if (obj->tiling_mode)
10008 pitch_limit = 16*1024;
10009 else
10010 pitch_limit = 32*1024;
10011 } else if (INTEL_INFO(dev)->gen >= 3) {
10012 if (obj->tiling_mode)
10013 pitch_limit = 8*1024;
10014 else
10015 pitch_limit = 16*1024;
10016 } else
10017 /* XXX DSPC is limited to 4k tiled */
10018 pitch_limit = 8*1024;
10019
10020 if (mode_cmd->pitches[0] > pitch_limit) {
10021 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
10022 obj->tiling_mode ? "tiled" : "linear",
10023 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010024 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010025 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010026
10027 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010028 mode_cmd->pitches[0] != obj->stride) {
10029 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
10030 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010031 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010032 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010033
Ville Syrjälä57779d02012-10-31 17:50:14 +020010034 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010035 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020010036 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010037 case DRM_FORMAT_RGB565:
10038 case DRM_FORMAT_XRGB8888:
10039 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010040 break;
10041 case DRM_FORMAT_XRGB1555:
10042 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010043 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010044 DRM_DEBUG("unsupported pixel format: %s\n",
10045 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010046 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010047 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020010048 break;
10049 case DRM_FORMAT_XBGR8888:
10050 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010051 case DRM_FORMAT_XRGB2101010:
10052 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010053 case DRM_FORMAT_XBGR2101010:
10054 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010055 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010056 DRM_DEBUG("unsupported pixel format: %s\n",
10057 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010058 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010059 }
Jesse Barnesb5626742011-06-24 12:19:27 -070010060 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020010061 case DRM_FORMAT_YUYV:
10062 case DRM_FORMAT_UYVY:
10063 case DRM_FORMAT_YVYU:
10064 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010065 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010066 DRM_DEBUG("unsupported pixel format: %s\n",
10067 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010068 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010069 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010070 break;
10071 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010072 DRM_DEBUG("unsupported pixel format: %s\n",
10073 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010010074 return -EINVAL;
10075 }
10076
Ville Syrjälä90f9a332012-10-31 17:50:19 +020010077 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
10078 if (mode_cmd->offsets[0] != 0)
10079 return -EINVAL;
10080
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010081 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
10082 intel_fb->obj = obj;
10083
Jesse Barnes79e53942008-11-07 14:24:08 -080010084 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
10085 if (ret) {
10086 DRM_ERROR("framebuffer init failed %d\n", ret);
10087 return ret;
10088 }
10089
Jesse Barnes79e53942008-11-07 14:24:08 -080010090 return 0;
10091}
10092
Jesse Barnes79e53942008-11-07 14:24:08 -080010093static struct drm_framebuffer *
10094intel_user_framebuffer_create(struct drm_device *dev,
10095 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010096 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080010097{
Chris Wilson05394f32010-11-08 19:18:58 +000010098 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010099
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010100 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
10101 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000010102 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010010103 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080010104
Chris Wilsond2dff872011-04-19 08:36:26 +010010105 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080010106}
10107
Daniel Vetter4520f532013-10-09 09:18:51 +020010108#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020010109static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020010110{
10111}
10112#endif
10113
Jesse Barnes79e53942008-11-07 14:24:08 -080010114static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080010115 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020010116 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080010117};
10118
Jesse Barnese70236a2009-09-21 10:42:27 -070010119/* Set up chip specific display functions */
10120static void intel_init_display(struct drm_device *dev)
10121{
10122 struct drm_i915_private *dev_priv = dev->dev_private;
10123
Daniel Vetteree9300b2013-06-03 22:40:22 +020010124 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
10125 dev_priv->display.find_dpll = g4x_find_best_dpll;
10126 else if (IS_VALLEYVIEW(dev))
10127 dev_priv->display.find_dpll = vlv_find_best_dpll;
10128 else if (IS_PINEVIEW(dev))
10129 dev_priv->display.find_dpll = pnv_find_best_dpll;
10130 else
10131 dev_priv->display.find_dpll = i9xx_find_best_dpll;
10132
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010133 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010134 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010135 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020010136 dev_priv->display.crtc_enable = haswell_crtc_enable;
10137 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -030010138 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010139 dev_priv->display.update_plane = ironlake_update_plane;
10140 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010141 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010142 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010143 dev_priv->display.crtc_enable = ironlake_crtc_enable;
10144 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010145 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -070010146 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070010147 } else if (IS_VALLEYVIEW(dev)) {
10148 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
10149 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
10150 dev_priv->display.crtc_enable = valleyview_crtc_enable;
10151 dev_priv->display.crtc_disable = i9xx_crtc_disable;
10152 dev_priv->display.off = i9xx_crtc_off;
10153 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010154 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010155 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010156 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010157 dev_priv->display.crtc_enable = i9xx_crtc_enable;
10158 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010159 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -070010160 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010161 }
Jesse Barnese70236a2009-09-21 10:42:27 -070010162
Jesse Barnese70236a2009-09-21 10:42:27 -070010163 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070010164 if (IS_VALLEYVIEW(dev))
10165 dev_priv->display.get_display_clock_speed =
10166 valleyview_get_display_clock_speed;
10167 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070010168 dev_priv->display.get_display_clock_speed =
10169 i945_get_display_clock_speed;
10170 else if (IS_I915G(dev))
10171 dev_priv->display.get_display_clock_speed =
10172 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020010173 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070010174 dev_priv->display.get_display_clock_speed =
10175 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020010176 else if (IS_PINEVIEW(dev))
10177 dev_priv->display.get_display_clock_speed =
10178 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070010179 else if (IS_I915GM(dev))
10180 dev_priv->display.get_display_clock_speed =
10181 i915gm_get_display_clock_speed;
10182 else if (IS_I865G(dev))
10183 dev_priv->display.get_display_clock_speed =
10184 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020010185 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070010186 dev_priv->display.get_display_clock_speed =
10187 i855_get_display_clock_speed;
10188 else /* 852, 830 */
10189 dev_priv->display.get_display_clock_speed =
10190 i830_get_display_clock_speed;
10191
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080010192 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010010193 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070010194 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010195 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080010196 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070010197 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010198 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -070010199 } else if (IS_IVYBRIDGE(dev)) {
10200 /* FIXME: detect B0+ stepping and use auto training */
10201 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010202 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020010203 dev_priv->display.modeset_global_resources =
10204 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030010205 } else if (IS_HASWELL(dev)) {
10206 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080010207 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020010208 dev_priv->display.modeset_global_resources =
10209 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020010210 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070010211 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080010212 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070010213 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010214
10215 /* Default just returns -ENODEV to indicate unsupported */
10216 dev_priv->display.queue_flip = intel_default_queue_flip;
10217
10218 switch (INTEL_INFO(dev)->gen) {
10219 case 2:
10220 dev_priv->display.queue_flip = intel_gen2_queue_flip;
10221 break;
10222
10223 case 3:
10224 dev_priv->display.queue_flip = intel_gen3_queue_flip;
10225 break;
10226
10227 case 4:
10228 case 5:
10229 dev_priv->display.queue_flip = intel_gen4_queue_flip;
10230 break;
10231
10232 case 6:
10233 dev_priv->display.queue_flip = intel_gen6_queue_flip;
10234 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010235 case 7:
10236 dev_priv->display.queue_flip = intel_gen7_queue_flip;
10237 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010238 }
Jesse Barnese70236a2009-09-21 10:42:27 -070010239}
10240
Jesse Barnesb690e962010-07-19 13:53:12 -070010241/*
10242 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
10243 * resume, or other times. This quirk makes sure that's the case for
10244 * affected systems.
10245 */
Akshay Joshi0206e352011-08-16 15:34:10 -040010246static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070010247{
10248 struct drm_i915_private *dev_priv = dev->dev_private;
10249
10250 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010251 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070010252}
10253
Keith Packard435793d2011-07-12 14:56:22 -070010254/*
10255 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
10256 */
10257static void quirk_ssc_force_disable(struct drm_device *dev)
10258{
10259 struct drm_i915_private *dev_priv = dev->dev_private;
10260 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010261 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070010262}
10263
Carsten Emde4dca20e2012-03-15 15:56:26 +010010264/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010010265 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
10266 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010010267 */
10268static void quirk_invert_brightness(struct drm_device *dev)
10269{
10270 struct drm_i915_private *dev_priv = dev->dev_private;
10271 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010272 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070010273}
10274
Kamal Mostafae85843b2013-07-19 15:02:01 -070010275/*
10276 * Some machines (Dell XPS13) suffer broken backlight controls if
10277 * BLM_PCH_PWM_ENABLE is set.
10278 */
10279static void quirk_no_pcm_pwm_enable(struct drm_device *dev)
10280{
10281 struct drm_i915_private *dev_priv = dev->dev_private;
10282 dev_priv->quirks |= QUIRK_NO_PCH_PWM_ENABLE;
10283 DRM_INFO("applying no-PCH_PWM_ENABLE quirk\n");
10284}
10285
Jesse Barnesb690e962010-07-19 13:53:12 -070010286struct intel_quirk {
10287 int device;
10288 int subsystem_vendor;
10289 int subsystem_device;
10290 void (*hook)(struct drm_device *dev);
10291};
10292
Egbert Eich5f85f1762012-10-14 15:46:38 +020010293/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
10294struct intel_dmi_quirk {
10295 void (*hook)(struct drm_device *dev);
10296 const struct dmi_system_id (*dmi_id_list)[];
10297};
10298
10299static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
10300{
10301 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
10302 return 1;
10303}
10304
10305static const struct intel_dmi_quirk intel_dmi_quirks[] = {
10306 {
10307 .dmi_id_list = &(const struct dmi_system_id[]) {
10308 {
10309 .callback = intel_dmi_reverse_brightness,
10310 .ident = "NCR Corporation",
10311 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
10312 DMI_MATCH(DMI_PRODUCT_NAME, ""),
10313 },
10314 },
10315 { } /* terminating entry */
10316 },
10317 .hook = quirk_invert_brightness,
10318 },
10319};
10320
Ben Widawskyc43b5632012-04-16 14:07:40 -070010321static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070010322 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040010323 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070010324
Jesse Barnesb690e962010-07-19 13:53:12 -070010325 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
10326 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
10327
Jesse Barnesb690e962010-07-19 13:53:12 -070010328 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
10329 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
10330
Chris Wilsona4945f92013-10-08 11:16:59 +010010331 /* 830 needs to leave pipe A & dpll A up */
Daniel Vetterdcdaed62012-08-12 21:19:34 +020010332 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -070010333
10334 /* Lenovo U160 cannot use SSC on LVDS */
10335 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020010336
10337 /* Sony Vaio Y cannot use SSC on LVDS */
10338 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010010339
Jani Nikulaee1452d2013-09-20 15:05:30 +030010340 /*
10341 * All GM45 Acer (and its brands eMachines and Packard Bell) laptops
10342 * seem to use inverted backlight PWM.
10343 */
10344 { 0x2a42, 0x1025, PCI_ANY_ID, quirk_invert_brightness },
Kamal Mostafae85843b2013-07-19 15:02:01 -070010345
10346 /* Dell XPS13 HD Sandy Bridge */
10347 { 0x0116, 0x1028, 0x052e, quirk_no_pcm_pwm_enable },
10348 /* Dell XPS13 HD and XPS13 FHD Ivy Bridge */
10349 { 0x0166, 0x1028, 0x058b, quirk_no_pcm_pwm_enable },
Jesse Barnesb690e962010-07-19 13:53:12 -070010350};
10351
10352static void intel_init_quirks(struct drm_device *dev)
10353{
10354 struct pci_dev *d = dev->pdev;
10355 int i;
10356
10357 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
10358 struct intel_quirk *q = &intel_quirks[i];
10359
10360 if (d->device == q->device &&
10361 (d->subsystem_vendor == q->subsystem_vendor ||
10362 q->subsystem_vendor == PCI_ANY_ID) &&
10363 (d->subsystem_device == q->subsystem_device ||
10364 q->subsystem_device == PCI_ANY_ID))
10365 q->hook(dev);
10366 }
Egbert Eich5f85f1762012-10-14 15:46:38 +020010367 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
10368 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
10369 intel_dmi_quirks[i].hook(dev);
10370 }
Jesse Barnesb690e962010-07-19 13:53:12 -070010371}
10372
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010373/* Disable the VGA plane that we never use */
10374static void i915_disable_vga(struct drm_device *dev)
10375{
10376 struct drm_i915_private *dev_priv = dev->dev_private;
10377 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020010378 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010379
10380 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070010381 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010382 sr1 = inb(VGA_SR_DATA);
10383 outb(sr1 | 1<<5, VGA_SR_DATA);
10384 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10385 udelay(300);
10386
10387 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
10388 POSTING_READ(vga_reg);
10389}
10390
Ville Syrjälä6e1b4fd2013-09-05 20:40:52 +030010391static void i915_enable_vga_mem(struct drm_device *dev)
Alex Williamson81b5c7b2013-08-28 09:39:08 -060010392{
10393 /* Enable VGA memory on Intel HD */
10394 if (HAS_PCH_SPLIT(dev)) {
10395 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
10396 outb(inb(VGA_MSR_READ) | VGA_MSR_MEM_EN, VGA_MSR_WRITE);
10397 vga_set_legacy_decoding(dev->pdev, VGA_RSRC_LEGACY_IO |
10398 VGA_RSRC_LEGACY_MEM |
10399 VGA_RSRC_NORMAL_IO |
10400 VGA_RSRC_NORMAL_MEM);
10401 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10402 }
10403}
10404
Ville Syrjälä6e1b4fd2013-09-05 20:40:52 +030010405void i915_disable_vga_mem(struct drm_device *dev)
10406{
10407 /* Disable VGA memory on Intel HD */
10408 if (HAS_PCH_SPLIT(dev)) {
10409 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
10410 outb(inb(VGA_MSR_READ) & ~VGA_MSR_MEM_EN, VGA_MSR_WRITE);
10411 vga_set_legacy_decoding(dev->pdev, VGA_RSRC_LEGACY_IO |
10412 VGA_RSRC_NORMAL_IO |
10413 VGA_RSRC_NORMAL_MEM);
10414 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10415 }
10416}
10417
Daniel Vetterf8175862012-04-10 15:50:11 +020010418void intel_modeset_init_hw(struct drm_device *dev)
10419{
Jesse Barnesf6071162013-10-01 10:41:38 -070010420 struct drm_i915_private *dev_priv = dev->dev_private;
10421
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030010422 intel_prepare_ddi(dev);
10423
Daniel Vetterf8175862012-04-10 15:50:11 +020010424 intel_init_clock_gating(dev);
10425
Jesse Barnesf6071162013-10-01 10:41:38 -070010426 /* Enable the CRI clock source so we can get at the display */
10427 if (IS_VALLEYVIEW(dev))
10428 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
10429 DPLL_INTEGRATED_CRI_CLK_VLV);
10430
Jesse Barnes40e9cf62013-10-03 11:35:46 -070010431 intel_init_dpio(dev);
10432
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020010433 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020010434 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020010435 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +020010436}
10437
Imre Deak7d708ee2013-04-17 14:04:50 +030010438void intel_modeset_suspend_hw(struct drm_device *dev)
10439{
10440 intel_suspend_hw(dev);
10441}
10442
Jesse Barnes79e53942008-11-07 14:24:08 -080010443void intel_modeset_init(struct drm_device *dev)
10444{
Jesse Barnes652c3932009-08-17 13:31:43 -070010445 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010446 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010447
10448 drm_mode_config_init(dev);
10449
10450 dev->mode_config.min_width = 0;
10451 dev->mode_config.min_height = 0;
10452
Dave Airlie019d96c2011-09-29 16:20:42 +010010453 dev->mode_config.preferred_depth = 24;
10454 dev->mode_config.prefer_shadow = 1;
10455
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020010456 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080010457
Jesse Barnesb690e962010-07-19 13:53:12 -070010458 intel_init_quirks(dev);
10459
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030010460 intel_init_pm(dev);
10461
Ben Widawskye3c74752013-04-05 13:12:39 -070010462 if (INTEL_INFO(dev)->num_pipes == 0)
10463 return;
10464
Jesse Barnese70236a2009-09-21 10:42:27 -070010465 intel_init_display(dev);
10466
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010467 if (IS_GEN2(dev)) {
10468 dev->mode_config.max_width = 2048;
10469 dev->mode_config.max_height = 2048;
10470 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070010471 dev->mode_config.max_width = 4096;
10472 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080010473 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010474 dev->mode_config.max_width = 8192;
10475 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080010476 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -080010477 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010478
Zhao Yakui28c97732009-10-09 11:39:41 +080010479 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010480 INTEL_INFO(dev)->num_pipes,
10481 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080010482
Damien Lespiau08e2a7d2013-07-11 20:10:54 +010010483 for_each_pipe(i) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010484 intel_crtc_init(dev, i);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010485 for (j = 0; j < dev_priv->num_plane; j++) {
10486 ret = intel_plane_init(dev, i, j);
10487 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030010488 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
10489 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010490 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010491 }
10492
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010493 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010494 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010495
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010496 /* Just disable it once at startup */
10497 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010498 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000010499
10500 /* Just in case the BIOS is doing something questionable. */
10501 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010010502}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080010503
Daniel Vetter24929352012-07-02 20:28:59 +020010504static void
10505intel_connector_break_all_links(struct intel_connector *connector)
10506{
10507 connector->base.dpms = DRM_MODE_DPMS_OFF;
10508 connector->base.encoder = NULL;
10509 connector->encoder->connectors_active = false;
10510 connector->encoder->base.crtc = NULL;
10511}
10512
Daniel Vetter7fad7982012-07-04 17:51:47 +020010513static void intel_enable_pipe_a(struct drm_device *dev)
10514{
10515 struct intel_connector *connector;
10516 struct drm_connector *crt = NULL;
10517 struct intel_load_detect_pipe load_detect_temp;
10518
10519 /* We can't just switch on the pipe A, we need to set things up with a
10520 * proper mode and output configuration. As a gross hack, enable pipe A
10521 * by enabling the load detect pipe once. */
10522 list_for_each_entry(connector,
10523 &dev->mode_config.connector_list,
10524 base.head) {
10525 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
10526 crt = &connector->base;
10527 break;
10528 }
10529 }
10530
10531 if (!crt)
10532 return;
10533
10534 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
10535 intel_release_load_detect_pipe(crt, &load_detect_temp);
10536
10537
10538}
10539
Daniel Vetterfa555832012-10-10 23:14:00 +020010540static bool
10541intel_check_plane_mapping(struct intel_crtc *crtc)
10542{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010543 struct drm_device *dev = crtc->base.dev;
10544 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020010545 u32 reg, val;
10546
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010547 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020010548 return true;
10549
10550 reg = DSPCNTR(!crtc->plane);
10551 val = I915_READ(reg);
10552
10553 if ((val & DISPLAY_PLANE_ENABLE) &&
10554 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
10555 return false;
10556
10557 return true;
10558}
10559
Daniel Vetter24929352012-07-02 20:28:59 +020010560static void intel_sanitize_crtc(struct intel_crtc *crtc)
10561{
10562 struct drm_device *dev = crtc->base.dev;
10563 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020010564 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020010565
Daniel Vetter24929352012-07-02 20:28:59 +020010566 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020010567 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020010568 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
10569
10570 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020010571 * disable the crtc (and hence change the state) if it is wrong. Note
10572 * that gen4+ has a fixed plane -> pipe mapping. */
10573 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020010574 struct intel_connector *connector;
10575 bool plane;
10576
Daniel Vetter24929352012-07-02 20:28:59 +020010577 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
10578 crtc->base.base.id);
10579
10580 /* Pipe has the wrong plane attached and the plane is active.
10581 * Temporarily change the plane mapping and disable everything
10582 * ... */
10583 plane = crtc->plane;
10584 crtc->plane = !plane;
10585 dev_priv->display.crtc_disable(&crtc->base);
10586 crtc->plane = plane;
10587
10588 /* ... and break all links. */
10589 list_for_each_entry(connector, &dev->mode_config.connector_list,
10590 base.head) {
10591 if (connector->encoder->base.crtc != &crtc->base)
10592 continue;
10593
10594 intel_connector_break_all_links(connector);
10595 }
10596
10597 WARN_ON(crtc->active);
10598 crtc->base.enabled = false;
10599 }
Daniel Vetter24929352012-07-02 20:28:59 +020010600
Daniel Vetter7fad7982012-07-04 17:51:47 +020010601 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
10602 crtc->pipe == PIPE_A && !crtc->active) {
10603 /* BIOS forgot to enable pipe A, this mostly happens after
10604 * resume. Force-enable the pipe to fix this, the update_dpms
10605 * call below we restore the pipe to the right state, but leave
10606 * the required bits on. */
10607 intel_enable_pipe_a(dev);
10608 }
10609
Daniel Vetter24929352012-07-02 20:28:59 +020010610 /* Adjust the state of the output pipe according to whether we
10611 * have active connectors/encoders. */
10612 intel_crtc_update_dpms(&crtc->base);
10613
10614 if (crtc->active != crtc->base.enabled) {
10615 struct intel_encoder *encoder;
10616
10617 /* This can happen either due to bugs in the get_hw_state
10618 * functions or because the pipe is force-enabled due to the
10619 * pipe A quirk. */
10620 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
10621 crtc->base.base.id,
10622 crtc->base.enabled ? "enabled" : "disabled",
10623 crtc->active ? "enabled" : "disabled");
10624
10625 crtc->base.enabled = crtc->active;
10626
10627 /* Because we only establish the connector -> encoder ->
10628 * crtc links if something is active, this means the
10629 * crtc is now deactivated. Break the links. connector
10630 * -> encoder links are only establish when things are
10631 * actually up, hence no need to break them. */
10632 WARN_ON(crtc->active);
10633
10634 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
10635 WARN_ON(encoder->connectors_active);
10636 encoder->base.crtc = NULL;
10637 }
10638 }
10639}
10640
10641static void intel_sanitize_encoder(struct intel_encoder *encoder)
10642{
10643 struct intel_connector *connector;
10644 struct drm_device *dev = encoder->base.dev;
10645
10646 /* We need to check both for a crtc link (meaning that the
10647 * encoder is active and trying to read from a pipe) and the
10648 * pipe itself being active. */
10649 bool has_active_crtc = encoder->base.crtc &&
10650 to_intel_crtc(encoder->base.crtc)->active;
10651
10652 if (encoder->connectors_active && !has_active_crtc) {
10653 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
10654 encoder->base.base.id,
10655 drm_get_encoder_name(&encoder->base));
10656
10657 /* Connector is active, but has no active pipe. This is
10658 * fallout from our resume register restoring. Disable
10659 * the encoder manually again. */
10660 if (encoder->base.crtc) {
10661 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
10662 encoder->base.base.id,
10663 drm_get_encoder_name(&encoder->base));
10664 encoder->disable(encoder);
10665 }
10666
10667 /* Inconsistent output/port/pipe state happens presumably due to
10668 * a bug in one of the get_hw_state functions. Or someplace else
10669 * in our code, like the register restore mess on resume. Clamp
10670 * things to off as a safer default. */
10671 list_for_each_entry(connector,
10672 &dev->mode_config.connector_list,
10673 base.head) {
10674 if (connector->encoder != encoder)
10675 continue;
10676
10677 intel_connector_break_all_links(connector);
10678 }
10679 }
10680 /* Enabled encoders without active connectors will be fixed in
10681 * the crtc fixup. */
10682}
10683
Daniel Vetter44cec742013-01-25 17:53:21 +010010684void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010685{
10686 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020010687 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010688
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030010689 /* This function can be called both from intel_modeset_setup_hw_state or
10690 * at a very early point in our resume sequence, where the power well
10691 * structures are not yet restored. Since this function is at a very
10692 * paranoid "someone might have enabled VGA while we were not looking"
10693 * level, just check if the power well is enabled instead of trying to
10694 * follow the "don't touch the power well if we don't need it" policy
10695 * the rest of the driver uses. */
10696 if (HAS_POWER_WELL(dev) &&
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -030010697 (I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_STATE_ENABLED) == 0)
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030010698 return;
10699
Ville Syrjäläe1553fa2013-10-04 20:32:25 +030010700 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010701 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +020010702 i915_disable_vga(dev);
Ville Syrjälä6e1b4fd2013-09-05 20:40:52 +030010703 i915_disable_vga_mem(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010704 }
10705}
10706
Daniel Vetter30e984d2013-06-05 13:34:17 +020010707static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020010708{
10709 struct drm_i915_private *dev_priv = dev->dev_private;
10710 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020010711 struct intel_crtc *crtc;
10712 struct intel_encoder *encoder;
10713 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020010714 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020010715
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010716 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10717 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010010718 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020010719
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010720 crtc->active = dev_priv->display.get_pipe_config(crtc,
10721 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020010722
10723 crtc->base.enabled = crtc->active;
Ville Syrjälä4c445e02013-10-09 17:24:58 +030010724 crtc->primary_enabled = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020010725
10726 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
10727 crtc->base.base.id,
10728 crtc->active ? "enabled" : "disabled");
10729 }
10730
Daniel Vetter53589012013-06-05 13:34:16 +020010731 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010732 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030010733 intel_ddi_setup_hw_pll_state(dev);
10734
Daniel Vetter53589012013-06-05 13:34:16 +020010735 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10736 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10737
10738 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
10739 pll->active = 0;
10740 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10741 base.head) {
10742 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10743 pll->active++;
10744 }
10745 pll->refcount = pll->active;
10746
Daniel Vetter35c95372013-07-17 06:55:04 +020010747 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
10748 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020010749 }
10750
Daniel Vetter24929352012-07-02 20:28:59 +020010751 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10752 base.head) {
10753 pipe = 0;
10754
10755 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010756 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
10757 encoder->base.crtc = &crtc->base;
Jesse Barnes510d5f22013-07-01 15:50:17 -070010758 if (encoder->get_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010759 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020010760 } else {
10761 encoder->base.crtc = NULL;
10762 }
10763
10764 encoder->connectors_active = false;
10765 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
10766 encoder->base.base.id,
10767 drm_get_encoder_name(&encoder->base),
10768 encoder->base.crtc ? "enabled" : "disabled",
10769 pipe);
10770 }
10771
10772 list_for_each_entry(connector, &dev->mode_config.connector_list,
10773 base.head) {
10774 if (connector->get_hw_state(connector)) {
10775 connector->base.dpms = DRM_MODE_DPMS_ON;
10776 connector->encoder->connectors_active = true;
10777 connector->base.encoder = &connector->encoder->base;
10778 } else {
10779 connector->base.dpms = DRM_MODE_DPMS_OFF;
10780 connector->base.encoder = NULL;
10781 }
10782 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
10783 connector->base.base.id,
10784 drm_get_connector_name(&connector->base),
10785 connector->base.encoder ? "enabled" : "disabled");
10786 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020010787}
10788
10789/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
10790 * and i915 state tracking structures. */
10791void intel_modeset_setup_hw_state(struct drm_device *dev,
10792 bool force_restore)
10793{
10794 struct drm_i915_private *dev_priv = dev->dev_private;
10795 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020010796 struct intel_crtc *crtc;
10797 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020010798 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020010799
10800 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020010801
Jesse Barnesbabea612013-06-26 18:57:38 +030010802 /*
10803 * Now that we have the config, copy it to each CRTC struct
10804 * Note that this could go away if we move to using crtc_config
10805 * checking everywhere.
10806 */
10807 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10808 base.head) {
10809 if (crtc->active && i915_fastboot) {
10810 intel_crtc_mode_from_pipe_config(crtc, &crtc->config);
10811
10812 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
10813 crtc->base.base.id);
10814 drm_mode_debug_printmodeline(&crtc->base.mode);
10815 }
10816 }
10817
Daniel Vetter24929352012-07-02 20:28:59 +020010818 /* HW state is read out, now we need to sanitize this mess. */
10819 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10820 base.head) {
10821 intel_sanitize_encoder(encoder);
10822 }
10823
10824 for_each_pipe(pipe) {
10825 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
10826 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010827 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020010828 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010829
Daniel Vetter35c95372013-07-17 06:55:04 +020010830 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10831 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10832
10833 if (!pll->on || pll->active)
10834 continue;
10835
10836 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
10837
10838 pll->disable(dev_priv, pll);
10839 pll->on = false;
10840 }
10841
Ville Syrjälä243e6a42013-10-14 14:55:24 +030010842 if (IS_HASWELL(dev))
10843 ilk_wm_get_hw_state(dev);
10844
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010845 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030010846 i915_redisable_vga(dev);
10847
Daniel Vetterf30da182013-04-11 20:22:50 +020010848 /*
10849 * We need to use raw interfaces for restoring state to avoid
10850 * checking (bogus) intermediate states.
10851 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010852 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070010853 struct drm_crtc *crtc =
10854 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020010855
10856 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
10857 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010858 }
10859 } else {
10860 intel_modeset_update_staged_output_state(dev);
10861 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010862
10863 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +020010864
10865 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010010866}
10867
10868void intel_modeset_gem_init(struct drm_device *dev)
10869{
Chris Wilson1833b132012-05-09 11:56:28 +010010870 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020010871
10872 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020010873
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010874 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -080010875}
10876
10877void intel_modeset_cleanup(struct drm_device *dev)
10878{
Jesse Barnes652c3932009-08-17 13:31:43 -070010879 struct drm_i915_private *dev_priv = dev->dev_private;
10880 struct drm_crtc *crtc;
Paulo Zanonid9255d52013-09-26 20:05:59 -030010881 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070010882
Daniel Vetterfd0c0642013-04-24 11:13:35 +020010883 /*
10884 * Interrupts and polling as the first thing to avoid creating havoc.
10885 * Too much stuff here (turning of rps, connectors, ...) would
10886 * experience fancy races otherwise.
10887 */
10888 drm_irq_uninstall(dev);
10889 cancel_work_sync(&dev_priv->hotplug_work);
10890 /*
10891 * Due to the hpd irq storm handling the hotplug work can re-arm the
10892 * poll handlers. Hence disable polling after hpd handling is shut down.
10893 */
Keith Packardf87ea762010-10-03 19:36:26 -070010894 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020010895
Jesse Barnes652c3932009-08-17 13:31:43 -070010896 mutex_lock(&dev->struct_mutex);
10897
Jesse Barnes723bfd72010-10-07 16:01:13 -070010898 intel_unregister_dsm_handler();
10899
Jesse Barnes652c3932009-08-17 13:31:43 -070010900 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
10901 /* Skip inactive CRTCs */
10902 if (!crtc->fb)
10903 continue;
10904
Daniel Vetter3dec0092010-08-20 21:40:52 +020010905 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070010906 }
10907
Chris Wilson973d04f2011-07-08 12:22:37 +010010908 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070010909
Ville Syrjälä6e1b4fd2013-09-05 20:40:52 +030010910 i915_enable_vga_mem(dev);
Alex Williamson81b5c7b2013-08-28 09:39:08 -060010911
Daniel Vetter8090c6b2012-06-24 16:42:32 +020010912 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000010913
Daniel Vetter930ebb42012-06-29 23:32:16 +020010914 ironlake_teardown_rc6(dev);
10915
Kristian Høgsberg69341a52009-11-11 12:19:17 -050010916 mutex_unlock(&dev->struct_mutex);
10917
Chris Wilson1630fe72011-07-08 12:22:42 +010010918 /* flush any delayed tasks or pending work */
10919 flush_scheduled_work();
10920
Jani Nikuladc652f92013-04-12 15:18:38 +030010921 /* destroy backlight, if any, before the connectors */
10922 intel_panel_destroy_backlight(dev);
10923
Paulo Zanonid9255d52013-09-26 20:05:59 -030010924 /* destroy the sysfs files before encoders/connectors */
10925 list_for_each_entry(connector, &dev->mode_config.connector_list, head)
10926 drm_sysfs_connector_remove(connector);
10927
Jesse Barnes79e53942008-11-07 14:24:08 -080010928 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010010929
10930 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010931}
10932
Dave Airlie28d52042009-09-21 14:33:58 +100010933/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080010934 * Return which encoder is currently attached for connector.
10935 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010010936struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080010937{
Chris Wilsondf0e9242010-09-09 16:20:55 +010010938 return &intel_attached_encoder(connector)->base;
10939}
Jesse Barnes79e53942008-11-07 14:24:08 -080010940
Chris Wilsondf0e9242010-09-09 16:20:55 +010010941void intel_connector_attach_encoder(struct intel_connector *connector,
10942 struct intel_encoder *encoder)
10943{
10944 connector->encoder = encoder;
10945 drm_mode_connector_attach_encoder(&connector->base,
10946 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080010947}
Dave Airlie28d52042009-09-21 14:33:58 +100010948
10949/*
10950 * set vga decode state - true == enable VGA decode
10951 */
10952int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
10953{
10954 struct drm_i915_private *dev_priv = dev->dev_private;
10955 u16 gmch_ctrl;
10956
10957 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
10958 if (state)
10959 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
10960 else
10961 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
10962 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
10963 return 0;
10964}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010965
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010966struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010967
10968 u32 power_well_driver;
10969
Chris Wilson63b66e52013-08-08 15:12:06 +020010970 int num_transcoders;
10971
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010972 struct intel_cursor_error_state {
10973 u32 control;
10974 u32 position;
10975 u32 base;
10976 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010010977 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010978
10979 struct intel_pipe_error_state {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010980 u32 source;
Damien Lespiau52331302012-08-15 19:23:25 +010010981 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010982
10983 struct intel_plane_error_state {
10984 u32 control;
10985 u32 stride;
10986 u32 size;
10987 u32 pos;
10988 u32 addr;
10989 u32 surface;
10990 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010010991 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020010992
10993 struct intel_transcoder_error_state {
10994 enum transcoder cpu_transcoder;
10995
10996 u32 conf;
10997
10998 u32 htotal;
10999 u32 hblank;
11000 u32 hsync;
11001 u32 vtotal;
11002 u32 vblank;
11003 u32 vsync;
11004 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011005};
11006
11007struct intel_display_error_state *
11008intel_display_capture_error_state(struct drm_device *dev)
11009{
Akshay Joshi0206e352011-08-16 15:34:10 -040011010 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011011 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020011012 int transcoders[] = {
11013 TRANSCODER_A,
11014 TRANSCODER_B,
11015 TRANSCODER_C,
11016 TRANSCODER_EDP,
11017 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011018 int i;
11019
Chris Wilson63b66e52013-08-08 15:12:06 +020011020 if (INTEL_INFO(dev)->num_pipes == 0)
11021 return NULL;
11022
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011023 error = kmalloc(sizeof(*error), GFP_ATOMIC);
11024 if (error == NULL)
11025 return NULL;
11026
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011027 if (HAS_POWER_WELL(dev))
11028 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
11029
Damien Lespiau52331302012-08-15 19:23:25 +010011030 for_each_pipe(i) {
Paulo Zanonia18c4c32013-03-06 20:03:12 -030011031 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
11032 error->cursor[i].control = I915_READ(CURCNTR(i));
11033 error->cursor[i].position = I915_READ(CURPOS(i));
11034 error->cursor[i].base = I915_READ(CURBASE(i));
11035 } else {
11036 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
11037 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
11038 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
11039 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011040
11041 error->plane[i].control = I915_READ(DSPCNTR(i));
11042 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011043 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030011044 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011045 error->plane[i].pos = I915_READ(DSPPOS(i));
11046 }
Paulo Zanonica291362013-03-06 20:03:14 -030011047 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
11048 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011049 if (INTEL_INFO(dev)->gen >= 4) {
11050 error->plane[i].surface = I915_READ(DSPSURF(i));
11051 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
11052 }
11053
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011054 error->pipe[i].source = I915_READ(PIPESRC(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020011055 }
11056
11057 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
11058 if (HAS_DDI(dev_priv->dev))
11059 error->num_transcoders++; /* Account for eDP. */
11060
11061 for (i = 0; i < error->num_transcoders; i++) {
11062 enum transcoder cpu_transcoder = transcoders[i];
11063
11064 error->transcoder[i].cpu_transcoder = cpu_transcoder;
11065
11066 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
11067 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
11068 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
11069 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
11070 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
11071 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
11072 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011073 }
11074
Paulo Zanoni12d217c2013-05-03 12:15:38 -030011075 /* In the code above we read the registers without checking if the power
11076 * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
11077 * prevent the next I915_WRITE from detecting it and printing an error
11078 * message. */
Chris Wilson907b28c2013-07-19 20:36:52 +010011079 intel_uncore_clear_errors(dev);
Paulo Zanoni12d217c2013-05-03 12:15:38 -030011080
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011081 return error;
11082}
11083
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011084#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
11085
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011086void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011087intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011088 struct drm_device *dev,
11089 struct intel_display_error_state *error)
11090{
11091 int i;
11092
Chris Wilson63b66e52013-08-08 15:12:06 +020011093 if (!error)
11094 return;
11095
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011096 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011097 if (HAS_POWER_WELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011098 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011099 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010011100 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011101 err_printf(m, "Pipe [%d]:\n", i);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011102 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011103
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011104 err_printf(m, "Plane [%d]:\n", i);
11105 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
11106 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011107 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011108 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
11109 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011110 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030011111 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011112 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011113 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011114 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
11115 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011116 }
11117
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011118 err_printf(m, "Cursor [%d]:\n", i);
11119 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
11120 err_printf(m, " POS: %08x\n", error->cursor[i].position);
11121 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011122 }
Chris Wilson63b66e52013-08-08 15:12:06 +020011123
11124 for (i = 0; i < error->num_transcoders; i++) {
11125 err_printf(m, " CPU transcoder: %c\n",
11126 transcoder_name(error->transcoder[i].cpu_transcoder));
11127 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
11128 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
11129 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
11130 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
11131 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
11132 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
11133 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
11134 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011135}