blob: 0c2bf0ed633d14f120038fe880063f84c067f8f5 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Oscar Mateo48d82382014-07-24 17:04:23 +010036bool
37intel_ring_initialized(struct intel_engine_cs *ring)
38{
39 struct drm_device *dev = ring->dev;
Chris Wilson18393f62014-04-09 09:19:40 +010040
Oscar Mateo48d82382014-07-24 17:04:23 +010041 if (!dev)
42 return false;
43
44 if (i915.enable_execlists) {
45 struct intel_context *dctx = ring->default_context;
46 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
47
48 return ringbuf->obj;
49 } else
50 return ring->buffer && ring->buffer->obj;
51}
52
Oscar Mateo82e104c2014-07-24 17:04:26 +010053int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010054{
Dave Gordon4f547412014-11-27 11:22:48 +000055 int space = head - tail;
56 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010057 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000058 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010059}
60
Dave Gordonebd0fd42014-11-27 11:22:49 +000061void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
62{
63 if (ringbuf->last_retired_head != -1) {
64 ringbuf->head = ringbuf->last_retired_head;
65 ringbuf->last_retired_head = -1;
66 }
67
68 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
69 ringbuf->tail, ringbuf->size);
70}
71
Oscar Mateo82e104c2014-07-24 17:04:26 +010072int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000073{
Dave Gordonebd0fd42014-11-27 11:22:49 +000074 intel_ring_update_space(ringbuf);
75 return ringbuf->space;
Chris Wilsonc7dca472011-01-20 17:00:10 +000076}
77
Oscar Mateo82e104c2014-07-24 17:04:26 +010078bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010079{
80 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020081 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
82}
Chris Wilson09246732013-08-10 22:16:32 +010083
Oscar Mateoa4872ba2014-05-22 14:13:33 +010084void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020085{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010086 struct intel_ringbuffer *ringbuf = ring->buffer;
87 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020088 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010089 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010090 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010091}
92
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000093static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010094gen2_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010095 u32 invalidate_domains,
96 u32 flush_domains)
97{
98 u32 cmd;
99 int ret;
100
101 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +0200102 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100103 cmd |= MI_NO_WRITE_FLUSH;
104
105 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
106 cmd |= MI_READ_FLUSH;
107
108 ret = intel_ring_begin(ring, 2);
109 if (ret)
110 return ret;
111
112 intel_ring_emit(ring, cmd);
113 intel_ring_emit(ring, MI_NOOP);
114 intel_ring_advance(ring);
115
116 return 0;
117}
118
119static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100120gen4_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100121 u32 invalidate_domains,
122 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700123{
Chris Wilson78501ea2010-10-27 12:18:21 +0100124 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100125 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000126 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100127
Chris Wilson36d527d2011-03-19 22:26:49 +0000128 /*
129 * read/write caches:
130 *
131 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
132 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
133 * also flushed at 2d versus 3d pipeline switches.
134 *
135 * read-only caches:
136 *
137 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
138 * MI_READ_FLUSH is set, and is always flushed on 965.
139 *
140 * I915_GEM_DOMAIN_COMMAND may not exist?
141 *
142 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
143 * invalidated when MI_EXE_FLUSH is set.
144 *
145 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
146 * invalidated with every MI_FLUSH.
147 *
148 * TLBs:
149 *
150 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
151 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
152 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
153 * are flushed at any MI_FLUSH.
154 */
155
156 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100157 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000158 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000159 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
160 cmd |= MI_EXE_FLUSH;
161
162 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
163 (IS_G4X(dev) || IS_GEN5(dev)))
164 cmd |= MI_INVALIDATE_ISP;
165
166 ret = intel_ring_begin(ring, 2);
167 if (ret)
168 return ret;
169
170 intel_ring_emit(ring, cmd);
171 intel_ring_emit(ring, MI_NOOP);
172 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000173
174 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800175}
176
Jesse Barnes8d315282011-10-16 10:23:31 +0200177/**
178 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
179 * implementing two workarounds on gen6. From section 1.4.7.1
180 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
181 *
182 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
183 * produced by non-pipelined state commands), software needs to first
184 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
185 * 0.
186 *
187 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
188 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
189 *
190 * And the workaround for these two requires this workaround first:
191 *
192 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
193 * BEFORE the pipe-control with a post-sync op and no write-cache
194 * flushes.
195 *
196 * And this last workaround is tricky because of the requirements on
197 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
198 * volume 2 part 1:
199 *
200 * "1 of the following must also be set:
201 * - Render Target Cache Flush Enable ([12] of DW1)
202 * - Depth Cache Flush Enable ([0] of DW1)
203 * - Stall at Pixel Scoreboard ([1] of DW1)
204 * - Depth Stall ([13] of DW1)
205 * - Post-Sync Operation ([13] of DW1)
206 * - Notify Enable ([8] of DW1)"
207 *
208 * The cache flushes require the workaround flush that triggered this
209 * one, so we can't use it. Depth stall would trigger the same.
210 * Post-sync nonzero is what triggered this second workaround, so we
211 * can't use that one either. Notify enable is IRQs, which aren't
212 * really our business. That leaves only stall at scoreboard.
213 */
214static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100215intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
Jesse Barnes8d315282011-10-16 10:23:31 +0200216{
Chris Wilson18393f62014-04-09 09:19:40 +0100217 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200218 int ret;
219
220
221 ret = intel_ring_begin(ring, 6);
222 if (ret)
223 return ret;
224
225 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
226 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
227 PIPE_CONTROL_STALL_AT_SCOREBOARD);
228 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
229 intel_ring_emit(ring, 0); /* low dword */
230 intel_ring_emit(ring, 0); /* high dword */
231 intel_ring_emit(ring, MI_NOOP);
232 intel_ring_advance(ring);
233
234 ret = intel_ring_begin(ring, 6);
235 if (ret)
236 return ret;
237
238 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
239 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
240 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
241 intel_ring_emit(ring, 0);
242 intel_ring_emit(ring, 0);
243 intel_ring_emit(ring, MI_NOOP);
244 intel_ring_advance(ring);
245
246 return 0;
247}
248
249static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100250gen6_render_ring_flush(struct intel_engine_cs *ring,
Jesse Barnes8d315282011-10-16 10:23:31 +0200251 u32 invalidate_domains, u32 flush_domains)
252{
253 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100254 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200255 int ret;
256
Paulo Zanonib3111502012-08-17 18:35:42 -0300257 /* Force SNB workarounds for PIPE_CONTROL flushes */
258 ret = intel_emit_post_sync_nonzero_flush(ring);
259 if (ret)
260 return ret;
261
Jesse Barnes8d315282011-10-16 10:23:31 +0200262 /* Just flush everything. Experiments have shown that reducing the
263 * number of bits based on the write domains has little performance
264 * impact.
265 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100266 if (flush_domains) {
267 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
268 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
269 /*
270 * Ensure that any following seqno writes only happen
271 * when the render cache is indeed flushed.
272 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200273 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100274 }
275 if (invalidate_domains) {
276 flags |= PIPE_CONTROL_TLB_INVALIDATE;
277 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
278 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
279 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
280 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
281 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
282 /*
283 * TLB invalidate requires a post-sync write.
284 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700285 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100286 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200287
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100288 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200289 if (ret)
290 return ret;
291
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100292 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200293 intel_ring_emit(ring, flags);
294 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100295 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200296 intel_ring_advance(ring);
297
298 return 0;
299}
300
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100301static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100302gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
Paulo Zanonif3987632012-08-17 18:35:43 -0300303{
304 int ret;
305
306 ret = intel_ring_begin(ring, 4);
307 if (ret)
308 return ret;
309
310 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
311 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
312 PIPE_CONTROL_STALL_AT_SCOREBOARD);
313 intel_ring_emit(ring, 0);
314 intel_ring_emit(ring, 0);
315 intel_ring_advance(ring);
316
317 return 0;
318}
319
320static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100321gen7_render_ring_flush(struct intel_engine_cs *ring,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300322 u32 invalidate_domains, u32 flush_domains)
323{
324 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100325 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300326 int ret;
327
Paulo Zanonif3987632012-08-17 18:35:43 -0300328 /*
329 * Ensure that any following seqno writes only happen when the render
330 * cache is indeed flushed.
331 *
332 * Workaround: 4th PIPE_CONTROL command (except the ones with only
333 * read-cache invalidate bits set) must have the CS_STALL bit set. We
334 * don't try to be clever and just set it unconditionally.
335 */
336 flags |= PIPE_CONTROL_CS_STALL;
337
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300338 /* Just flush everything. Experiments have shown that reducing the
339 * number of bits based on the write domains has little performance
340 * impact.
341 */
342 if (flush_domains) {
343 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
344 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300345 }
346 if (invalidate_domains) {
347 flags |= PIPE_CONTROL_TLB_INVALIDATE;
348 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
349 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
350 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
351 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
352 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000353 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300354 /*
355 * TLB invalidate requires a post-sync write.
356 */
357 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200358 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300359
Chris Wilsonadd284a2014-12-16 08:44:32 +0000360 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
361
Paulo Zanonif3987632012-08-17 18:35:43 -0300362 /* Workaround: we must issue a pipe_control with CS-stall bit
363 * set before a pipe_control command that has the state cache
364 * invalidate bit set. */
365 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300366 }
367
368 ret = intel_ring_begin(ring, 4);
369 if (ret)
370 return ret;
371
372 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
373 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200374 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300375 intel_ring_emit(ring, 0);
376 intel_ring_advance(ring);
377
378 return 0;
379}
380
Ben Widawskya5f3d682013-11-02 21:07:27 -0700381static int
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300382gen8_emit_pipe_control(struct intel_engine_cs *ring,
383 u32 flags, u32 scratch_addr)
384{
385 int ret;
386
387 ret = intel_ring_begin(ring, 6);
388 if (ret)
389 return ret;
390
391 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
392 intel_ring_emit(ring, flags);
393 intel_ring_emit(ring, scratch_addr);
394 intel_ring_emit(ring, 0);
395 intel_ring_emit(ring, 0);
396 intel_ring_emit(ring, 0);
397 intel_ring_advance(ring);
398
399 return 0;
400}
401
402static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100403gen8_render_ring_flush(struct intel_engine_cs *ring,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700404 u32 invalidate_domains, u32 flush_domains)
405{
406 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100407 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800408 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700409
410 flags |= PIPE_CONTROL_CS_STALL;
411
412 if (flush_domains) {
413 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
414 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
415 }
416 if (invalidate_domains) {
417 flags |= PIPE_CONTROL_TLB_INVALIDATE;
418 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
419 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
420 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
421 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
422 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
423 flags |= PIPE_CONTROL_QW_WRITE;
424 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800425
426 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
427 ret = gen8_emit_pipe_control(ring,
428 PIPE_CONTROL_CS_STALL |
429 PIPE_CONTROL_STALL_AT_SCOREBOARD,
430 0);
431 if (ret)
432 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700433 }
434
kbuild test robot6e0b3f82015-03-05 22:03:08 +0800435 return gen8_emit_pipe_control(ring, flags, scratch_addr);
Ben Widawskya5f3d682013-11-02 21:07:27 -0700436}
437
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100438static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100439 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800440{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300441 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100442 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800443}
444
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100445u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800446{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300447 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000448 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800449
Chris Wilson50877442014-03-21 12:41:53 +0000450 if (INTEL_INFO(ring->dev)->gen >= 8)
451 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
452 RING_ACTHD_UDW(ring->mmio_base));
453 else if (INTEL_INFO(ring->dev)->gen >= 4)
454 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
455 else
456 acthd = I915_READ(ACTHD);
457
458 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800459}
460
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100461static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200462{
463 struct drm_i915_private *dev_priv = ring->dev->dev_private;
464 u32 addr;
465
466 addr = dev_priv->status_page_dmah->busaddr;
467 if (INTEL_INFO(ring->dev)->gen >= 4)
468 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
469 I915_WRITE(HWS_PGA, addr);
470}
471
Damien Lespiauaf75f262015-02-10 19:32:17 +0000472static void intel_ring_setup_status_page(struct intel_engine_cs *ring)
473{
474 struct drm_device *dev = ring->dev;
475 struct drm_i915_private *dev_priv = ring->dev->dev_private;
476 u32 mmio = 0;
477
478 /* The ring status page addresses are no longer next to the rest of
479 * the ring registers as of gen7.
480 */
481 if (IS_GEN7(dev)) {
482 switch (ring->id) {
483 case RCS:
484 mmio = RENDER_HWS_PGA_GEN7;
485 break;
486 case BCS:
487 mmio = BLT_HWS_PGA_GEN7;
488 break;
489 /*
490 * VCS2 actually doesn't exist on Gen7. Only shut up
491 * gcc switch check warning
492 */
493 case VCS2:
494 case VCS:
495 mmio = BSD_HWS_PGA_GEN7;
496 break;
497 case VECS:
498 mmio = VEBOX_HWS_PGA_GEN7;
499 break;
500 }
501 } else if (IS_GEN6(ring->dev)) {
502 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
503 } else {
504 /* XXX: gen8 returns to sanity */
505 mmio = RING_HWS_PGA(ring->mmio_base);
506 }
507
508 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
509 POSTING_READ(mmio);
510
511 /*
512 * Flush the TLB for this page
513 *
514 * FIXME: These two bits have disappeared on gen8, so a question
515 * arises: do we still need this and if so how should we go about
516 * invalidating the TLB?
517 */
518 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
519 u32 reg = RING_INSTPM(ring->mmio_base);
520
521 /* ring should be idle before issuing a sync flush*/
522 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
523
524 I915_WRITE(reg,
525 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
526 INSTPM_SYNC_FLUSH));
527 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
528 1000))
529 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
530 ring->name);
531 }
532}
533
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100534static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100535{
536 struct drm_i915_private *dev_priv = to_i915(ring->dev);
537
538 if (!IS_GEN2(ring->dev)) {
539 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200540 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
541 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100542 /* Sometimes we observe that the idle flag is not
543 * set even though the ring is empty. So double
544 * check before giving up.
545 */
546 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
547 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100548 }
549 }
550
551 I915_WRITE_CTL(ring, 0);
552 I915_WRITE_HEAD(ring, 0);
553 ring->write_tail(ring, 0);
554
555 if (!IS_GEN2(ring->dev)) {
556 (void)I915_READ_CTL(ring);
557 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
558 }
559
560 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
561}
562
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100563static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800564{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200565 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300566 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100567 struct intel_ringbuffer *ringbuf = ring->buffer;
568 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200569 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800570
Mika Kuoppala59bad942015-01-16 11:34:40 +0200571 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200572
Chris Wilson9991ae72014-04-02 16:36:07 +0100573 if (!stop_ring(ring)) {
574 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000575 DRM_DEBUG_KMS("%s head not reset to zero "
576 "ctl %08x head %08x tail %08x start %08x\n",
577 ring->name,
578 I915_READ_CTL(ring),
579 I915_READ_HEAD(ring),
580 I915_READ_TAIL(ring),
581 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800582
Chris Wilson9991ae72014-04-02 16:36:07 +0100583 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000584 DRM_ERROR("failed to set %s head to zero "
585 "ctl %08x head %08x tail %08x start %08x\n",
586 ring->name,
587 I915_READ_CTL(ring),
588 I915_READ_HEAD(ring),
589 I915_READ_TAIL(ring),
590 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100591 ret = -EIO;
592 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000593 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700594 }
595
Chris Wilson9991ae72014-04-02 16:36:07 +0100596 if (I915_NEED_GFX_HWS(dev))
597 intel_ring_setup_status_page(ring);
598 else
599 ring_setup_phys_status_page(ring);
600
Jiri Kosinaece4a172014-08-07 16:29:53 +0200601 /* Enforce ordering by reading HEAD register back */
602 I915_READ_HEAD(ring);
603
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200604 /* Initialize the ring. This must happen _after_ we've cleared the ring
605 * registers with the above sequence (the readback of the HEAD registers
606 * also enforces ordering), otherwise the hw might lose the new ring
607 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700608 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100609
610 /* WaClearRingBufHeadRegAtInit:ctg,elk */
611 if (I915_READ_HEAD(ring))
612 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
613 ring->name, I915_READ_HEAD(ring));
614 I915_WRITE_HEAD(ring, 0);
615 (void)I915_READ_HEAD(ring);
616
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200617 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100618 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000619 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800620
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800621 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400622 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700623 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400624 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000625 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100626 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
627 ring->name,
628 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
629 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
630 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200631 ret = -EIO;
632 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800633 }
634
Dave Gordonebd0fd42014-11-27 11:22:49 +0000635 ringbuf->last_retired_head = -1;
Chris Wilson5c6c6002014-09-06 10:28:27 +0100636 ringbuf->head = I915_READ_HEAD(ring);
637 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000638 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000639
Chris Wilson50f018d2013-06-10 11:20:19 +0100640 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
641
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200642out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200643 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200644
645 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700646}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800647
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100648void
649intel_fini_pipe_control(struct intel_engine_cs *ring)
650{
651 struct drm_device *dev = ring->dev;
652
653 if (ring->scratch.obj == NULL)
654 return;
655
656 if (INTEL_INFO(dev)->gen >= 5) {
657 kunmap(sg_page(ring->scratch.obj->pages->sgl));
658 i915_gem_object_ggtt_unpin(ring->scratch.obj);
659 }
660
661 drm_gem_object_unreference(&ring->scratch.obj->base);
662 ring->scratch.obj = NULL;
663}
664
665int
666intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000667{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000668 int ret;
669
Daniel Vetterbfc882b2014-11-20 00:33:08 +0100670 WARN_ON(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000671
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100672 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
673 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000674 DRM_ERROR("Failed to allocate seqno page\n");
675 ret = -ENOMEM;
676 goto err;
677 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100678
Daniel Vettera9cc7262014-02-14 14:01:13 +0100679 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
680 if (ret)
681 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000682
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100683 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000684 if (ret)
685 goto err_unref;
686
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100687 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
688 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
689 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800690 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000691 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800692 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000693
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200694 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100695 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000696 return 0;
697
698err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800699 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000700err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100701 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000702err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000703 return ret;
704}
705
Michel Thierry771b9a52014-11-11 16:47:33 +0000706static int intel_ring_workarounds_emit(struct intel_engine_cs *ring,
707 struct intel_context *ctx)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100708{
Mika Kuoppala72253422014-10-07 17:21:26 +0300709 int ret, i;
Arun Siluvery888b5992014-08-26 14:44:51 +0100710 struct drm_device *dev = ring->dev;
711 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300712 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100713
Michel Thierrye6c1abb2014-11-26 14:21:02 +0000714 if (WARN_ON_ONCE(w->count == 0))
Mika Kuoppala72253422014-10-07 17:21:26 +0300715 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100716
Mika Kuoppala72253422014-10-07 17:21:26 +0300717 ring->gpu_caches_dirty = true;
718 ret = intel_ring_flush_all_caches(ring);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100719 if (ret)
720 return ret;
721
Arun Siluvery22a916a2014-10-22 18:59:52 +0100722 ret = intel_ring_begin(ring, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300723 if (ret)
724 return ret;
725
Arun Siluvery22a916a2014-10-22 18:59:52 +0100726 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300727 for (i = 0; i < w->count; i++) {
Mika Kuoppala72253422014-10-07 17:21:26 +0300728 intel_ring_emit(ring, w->reg[i].addr);
729 intel_ring_emit(ring, w->reg[i].value);
730 }
Arun Siluvery22a916a2014-10-22 18:59:52 +0100731 intel_ring_emit(ring, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300732
733 intel_ring_advance(ring);
734
735 ring->gpu_caches_dirty = true;
736 ret = intel_ring_flush_all_caches(ring);
737 if (ret)
738 return ret;
739
740 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
741
742 return 0;
743}
744
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100745static int intel_rcs_ctx_init(struct intel_engine_cs *ring,
746 struct intel_context *ctx)
747{
748 int ret;
749
750 ret = intel_ring_workarounds_emit(ring, ctx);
751 if (ret != 0)
752 return ret;
753
754 ret = i915_gem_render_state_init(ring);
755 if (ret)
756 DRM_ERROR("init render state: %d\n", ret);
757
758 return ret;
759}
760
Mika Kuoppala72253422014-10-07 17:21:26 +0300761static int wa_add(struct drm_i915_private *dev_priv,
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000762 const u32 addr, const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300763{
764 const u32 idx = dev_priv->workarounds.count;
765
766 if (WARN_ON(idx >= I915_MAX_WA_REGS))
767 return -ENOSPC;
768
769 dev_priv->workarounds.reg[idx].addr = addr;
770 dev_priv->workarounds.reg[idx].value = val;
771 dev_priv->workarounds.reg[idx].mask = mask;
772
773 dev_priv->workarounds.count++;
774
775 return 0;
776}
777
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000778#define WA_REG(addr, mask, val) { \
779 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300780 if (r) \
781 return r; \
782 }
783
784#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000785 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300786
787#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000788 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300789
Damien Lespiau98533252014-12-08 17:33:51 +0000790#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000791 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300792
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000793#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
794#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300795
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000796#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300797
798static int bdw_init_workarounds(struct intel_engine_cs *ring)
799{
800 struct drm_device *dev = ring->dev;
801 struct drm_i915_private *dev_priv = dev->dev_private;
802
Ville Syrjälä9cc83022015-06-02 15:37:36 +0300803 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
804
Ville Syrjälä2441f872015-06-02 15:37:37 +0300805 /* WaDisableAsyncFlipPerfMode:bdw */
806 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
807
Arun Siluvery86d7f232014-08-26 14:44:50 +0100808 /* WaDisablePartialInstShootdown:bdw */
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700809 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300810 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
811 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
812 STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100813
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700814 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300815 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
816 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100817
Mika Kuoppala72253422014-10-07 17:21:26 +0300818 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
819 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100820
821 /* Use Force Non-Coherent whenever executing a 3D context. This is a
822 * workaround for for a possible hang in the unlikely event a TLB
823 * invalidation occurs during a PSD flush.
824 */
Mika Kuoppala72253422014-10-07 17:21:26 +0300825 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000826 /* WaForceEnableNonCoherent:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300827 HDC_FORCE_NON_COHERENT |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000828 /* WaForceContextSaveRestoreNonCoherent:bdw */
829 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
830 /* WaHdcDisableFetchWhenMasked:bdw */
Michel Thierryf3f32362014-12-04 15:07:52 +0000831 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000832 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300833 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100834
Kenneth Graunke2701fc42015-01-13 12:46:52 -0800835 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
836 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
837 * polygons in the same 8x4 pixel/sample area to be processed without
838 * stalling waiting for the earlier ones to write to Hierarchical Z
839 * buffer."
840 *
841 * This optimization is off by default for Broadwell; turn it on.
842 */
843 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
844
Arun Siluvery86d7f232014-08-26 14:44:50 +0100845 /* Wa4x4STCOptimizationDisable:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300846 WA_SET_BIT_MASKED(CACHE_MODE_1,
847 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100848
849 /*
850 * BSpec recommends 8x4 when MSAA is used,
851 * however in practice 16x4 seems fastest.
852 *
853 * Note that PS/WM thread counts depend on the WIZ hashing
854 * disable bit, which we don't touch here, but it's good
855 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
856 */
Damien Lespiau98533252014-12-08 17:33:51 +0000857 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
858 GEN6_WIZ_HASHING_MASK,
859 GEN6_WIZ_HASHING_16x4);
Arun Siluvery888b5992014-08-26 14:44:51 +0100860
Arun Siluvery86d7f232014-08-26 14:44:50 +0100861 return 0;
862}
863
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300864static int chv_init_workarounds(struct intel_engine_cs *ring)
865{
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300866 struct drm_device *dev = ring->dev;
867 struct drm_i915_private *dev_priv = dev->dev_private;
868
Ville Syrjälä9cc83022015-06-02 15:37:36 +0300869 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
870
Ville Syrjälä2441f872015-06-02 15:37:37 +0300871 /* WaDisableAsyncFlipPerfMode:chv */
872 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
873
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300874 /* WaDisablePartialInstShootdown:chv */
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300875 /* WaDisableThreadStallDopClockGating:chv */
Mika Kuoppala72253422014-10-07 17:21:26 +0300876 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Arun Siluvery605f1432014-10-28 18:33:13 +0000877 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
878 STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300879
Arun Siluvery952890092014-10-28 18:33:14 +0000880 /* Use Force Non-Coherent whenever executing a 3D context. This is a
881 * workaround for a possible hang in the unlikely event a TLB
882 * invalidation occurs during a PSD flush.
883 */
884 /* WaForceEnableNonCoherent:chv */
885 /* WaHdcDisableFetchWhenMasked:chv */
886 WA_SET_BIT_MASKED(HDC_CHICKEN0,
887 HDC_FORCE_NON_COHERENT |
888 HDC_DONOT_FETCH_MEM_WHEN_MASKED);
889
Kenneth Graunke973a5b02015-01-13 12:46:53 -0800890 /* According to the CACHE_MODE_0 default value documentation, some
891 * CHV platforms disable this optimization by default. Turn it on.
892 */
893 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
894
Ville Syrjälä14bc16e2015-01-21 19:37:58 +0200895 /* Wa4x4STCOptimizationDisable:chv */
896 WA_SET_BIT_MASKED(CACHE_MODE_1,
897 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
898
Kenneth Graunked60de812015-01-10 18:02:22 -0800899 /* Improve HiZ throughput on CHV. */
900 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
901
Ville Syrjäläe7fc2432015-01-21 19:38:00 +0200902 /*
903 * BSpec recommends 8x4 when MSAA is used,
904 * however in practice 16x4 seems fastest.
905 *
906 * Note that PS/WM thread counts depend on the WIZ hashing
907 * disable bit, which we don't touch here, but it's good
908 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
909 */
910 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
911 GEN6_WIZ_HASHING_MASK,
912 GEN6_WIZ_HASHING_16x4);
913
Mika Kuoppala72253422014-10-07 17:21:26 +0300914 return 0;
915}
916
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000917static int gen9_init_workarounds(struct intel_engine_cs *ring)
918{
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000919 struct drm_device *dev = ring->dev;
920 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak8ea6f892015-05-19 17:05:42 +0300921 uint32_t tmp;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000922
Nick Hoathb0e6f6d2015-05-07 14:15:29 +0100923 /* WaDisablePartialInstShootdown:skl,bxt */
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000924 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
925 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
926
Nick Hoatha119a6e2015-05-07 14:15:30 +0100927 /* Syncing dependencies between camera and graphics:skl,bxt */
Nick Hoath84241712015-02-05 10:47:20 +0000928 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
929 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
930
Nick Hoathd2a31db2015-05-07 14:15:31 +0100931 if ((IS_SKYLAKE(dev) && (INTEL_REVID(dev) == SKL_REVID_A0 ||
932 INTEL_REVID(dev) == SKL_REVID_B0)) ||
933 (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0)) {
934 /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
Damien Lespiaua86eb582015-02-11 18:21:44 +0000935 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
936 GEN9_DG_MIRROR_FIX_ENABLE);
Nick Hoath1de45822015-02-05 10:47:19 +0000937 }
938
Nick Hoatha13d2152015-05-07 14:15:32 +0100939 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0) ||
940 (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0)) {
941 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
Damien Lespiau183c6da2015-02-09 19:33:11 +0000942 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
943 GEN9_RHWO_OPTIMIZATION_DISABLE);
944 WA_SET_BIT_MASKED(GEN9_SLICE_COMMON_ECO_CHICKEN0,
945 DISABLE_PIXEL_MASK_CAMMING);
946 }
947
Nick Hoath27a1b682015-05-07 14:15:33 +0100948 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) >= SKL_REVID_C0) ||
949 IS_BROXTON(dev)) {
950 /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt */
Nick Hoathcac23df2015-02-05 10:47:22 +0000951 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
952 GEN9_ENABLE_YV12_BUGFIX);
953 }
954
Nick Hoath50683682015-05-07 14:15:35 +0100955 /* Wa4x4STCOptimizationDisable:skl,bxt */
Hoath, Nicholas18404812015-02-05 10:47:23 +0000956 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
957
Nick Hoath27160c92015-05-07 14:15:36 +0100958 /* WaDisablePartialResolveInVc:skl,bxt */
Damien Lespiau9370cd92015-02-09 19:33:17 +0000959 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE);
960
Nick Hoath16be17a2015-05-07 14:15:37 +0100961 /* WaCcsTlbPrefetchDisable:skl,bxt */
Damien Lespiaue2db7072015-02-09 19:33:21 +0000962 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
963 GEN9_CCS_TLB_PREFETCH_ENABLE);
964
Imre Deak5a2ae952015-05-19 15:04:59 +0300965 /* WaDisableMaskBasedCammingInRCC:skl,bxt */
966 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) == SKL_REVID_C0) ||
967 (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0))
Ben Widawsky38a39a72015-03-11 10:54:53 +0200968 WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
969 PIXEL_MASK_CAMMING_DISABLE);
970
Imre Deak8ea6f892015-05-19 17:05:42 +0300971 /* WaForceContextSaveRestoreNonCoherent:skl,bxt */
972 tmp = HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT;
973 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) == SKL_REVID_F0) ||
974 (IS_BROXTON(dev) && INTEL_REVID(dev) >= BXT_REVID_B0))
975 tmp |= HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE;
976 WA_SET_BIT_MASKED(HDC_CHICKEN0, tmp);
977
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000978 return 0;
979}
980
Damien Lespiaub7668792015-02-14 18:30:29 +0000981static int skl_tune_iz_hashing(struct intel_engine_cs *ring)
Damien Lespiau8d205492015-02-09 19:33:15 +0000982{
Damien Lespiaub7668792015-02-14 18:30:29 +0000983 struct drm_device *dev = ring->dev;
984 struct drm_i915_private *dev_priv = dev->dev_private;
985 u8 vals[3] = { 0, 0, 0 };
986 unsigned int i;
987
988 for (i = 0; i < 3; i++) {
989 u8 ss;
990
991 /*
992 * Only consider slices where one, and only one, subslice has 7
993 * EUs
994 */
995 if (hweight8(dev_priv->info.subslice_7eu[i]) != 1)
996 continue;
997
998 /*
999 * subslice_7eu[i] != 0 (because of the check above) and
1000 * ss_max == 4 (maximum number of subslices possible per slice)
1001 *
1002 * -> 0 <= ss <= 3;
1003 */
1004 ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
1005 vals[i] = 3 - ss;
1006 }
1007
1008 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
1009 return 0;
1010
1011 /* Tune IZ hashing. See intel_device_info_runtime_init() */
1012 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
1013 GEN9_IZ_HASHING_MASK(2) |
1014 GEN9_IZ_HASHING_MASK(1) |
1015 GEN9_IZ_HASHING_MASK(0),
1016 GEN9_IZ_HASHING(2, vals[2]) |
1017 GEN9_IZ_HASHING(1, vals[1]) |
1018 GEN9_IZ_HASHING(0, vals[0]));
Damien Lespiau8d205492015-02-09 19:33:15 +00001019
Mika Kuoppala72253422014-10-07 17:21:26 +03001020 return 0;
1021}
1022
Damien Lespiaub7668792015-02-14 18:30:29 +00001023
Damien Lespiau8d205492015-02-09 19:33:15 +00001024static int skl_init_workarounds(struct intel_engine_cs *ring)
1025{
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001026 struct drm_device *dev = ring->dev;
1027 struct drm_i915_private *dev_priv = dev->dev_private;
1028
Damien Lespiau8d205492015-02-09 19:33:15 +00001029 gen9_init_workarounds(ring);
1030
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001031 /* WaDisablePowerCompilerClockGating:skl */
1032 if (INTEL_REVID(dev) == SKL_REVID_B0)
1033 WA_SET_BIT_MASKED(HIZ_CHICKEN,
1034 BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
1035
Nick Hoathb62adbd2015-05-07 14:15:34 +01001036 if (INTEL_REVID(dev) <= SKL_REVID_D0) {
1037 /*
1038 *Use Force Non-Coherent whenever executing a 3D context. This
1039 * is a workaround for a possible hang in the unlikely event
1040 * a TLB invalidation occurs during a PSD flush.
1041 */
1042 /* WaForceEnableNonCoherent:skl */
1043 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1044 HDC_FORCE_NON_COHERENT);
1045 }
1046
Ville Syrjälä5b6fd122015-06-02 15:37:35 +03001047 if (INTEL_REVID(dev) == SKL_REVID_C0 ||
1048 INTEL_REVID(dev) == SKL_REVID_D0)
1049 /* WaBarrierPerformanceFixDisable:skl */
1050 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1051 HDC_FENCE_DEST_SLM_DISABLE |
1052 HDC_BARRIER_PERFORMANCE_DISABLE);
1053
Damien Lespiaub7668792015-02-14 18:30:29 +00001054 return skl_tune_iz_hashing(ring);
Damien Lespiau8d205492015-02-09 19:33:15 +00001055}
1056
Nick Hoathcae04372015-03-17 11:39:38 +02001057static int bxt_init_workarounds(struct intel_engine_cs *ring)
1058{
Nick Hoathdfb601e2015-04-10 13:12:24 +01001059 struct drm_device *dev = ring->dev;
1060 struct drm_i915_private *dev_priv = dev->dev_private;
1061
Nick Hoathcae04372015-03-17 11:39:38 +02001062 gen9_init_workarounds(ring);
1063
Nick Hoathdfb601e2015-04-10 13:12:24 +01001064 /* WaDisableThreadStallDopClockGating:bxt */
1065 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
1066 STALL_DOP_GATING_DISABLE);
1067
Nick Hoath983b4b92015-04-10 13:12:25 +01001068 /* WaDisableSbeCacheDispatchPortSharing:bxt */
1069 if (INTEL_REVID(dev) <= BXT_REVID_B0) {
1070 WA_SET_BIT_MASKED(
1071 GEN7_HALF_SLICE_CHICKEN1,
1072 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1073 }
1074
Nick Hoathcae04372015-03-17 11:39:38 +02001075 return 0;
1076}
1077
Michel Thierry771b9a52014-11-11 16:47:33 +00001078int init_workarounds_ring(struct intel_engine_cs *ring)
Mika Kuoppala72253422014-10-07 17:21:26 +03001079{
1080 struct drm_device *dev = ring->dev;
1081 struct drm_i915_private *dev_priv = dev->dev_private;
1082
1083 WARN_ON(ring->id != RCS);
1084
1085 dev_priv->workarounds.count = 0;
1086
1087 if (IS_BROADWELL(dev))
1088 return bdw_init_workarounds(ring);
1089
1090 if (IS_CHERRYVIEW(dev))
1091 return chv_init_workarounds(ring);
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001092
Damien Lespiau8d205492015-02-09 19:33:15 +00001093 if (IS_SKYLAKE(dev))
1094 return skl_init_workarounds(ring);
Nick Hoathcae04372015-03-17 11:39:38 +02001095
1096 if (IS_BROXTON(dev))
1097 return bxt_init_workarounds(ring);
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001098
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001099 return 0;
1100}
1101
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001102static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001103{
Chris Wilson78501ea2010-10-27 12:18:21 +01001104 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001105 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001106 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +02001107 if (ret)
1108 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +08001109
Akash Goel61a563a2014-03-25 18:01:50 +05301110 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
1111 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001112 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001113
1114 /* We need to disable the AsyncFlip performance optimisations in order
1115 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1116 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +01001117 *
Ville Syrjälä2441f872015-06-02 15:37:37 +03001118 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001119 */
Ville Syrjälä2441f872015-06-02 15:37:37 +03001120 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001121 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1122
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001123 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +05301124 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001125 if (INTEL_INFO(dev)->gen == 6)
1126 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +00001127 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001128
Akash Goel01fa0302014-03-24 23:00:04 +05301129 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001130 if (IS_GEN7(dev))
1131 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +05301132 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001133 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +01001134
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001135 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -07001136 /* From the Sandybridge PRM, volume 1 part 3, page 24:
1137 * "If this bit is set, STCunit will have LRA as replacement
1138 * policy. [...] This bit must be reset. LRA replacement
1139 * policy is not supported."
1140 */
1141 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001142 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -08001143 }
1144
Ville Syrjälä9cc83022015-06-02 15:37:36 +03001145 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001146 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001147
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001148 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001149 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001150
Mika Kuoppala72253422014-10-07 17:21:26 +03001151 return init_workarounds_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001152}
1153
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001154static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001155{
Daniel Vetterb45305f2012-12-17 16:21:27 +01001156 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -07001157 struct drm_i915_private *dev_priv = dev->dev_private;
1158
1159 if (dev_priv->semaphore_obj) {
1160 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
1161 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
1162 dev_priv->semaphore_obj = NULL;
1163 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001164
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001165 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001166}
1167
Ben Widawsky3e789982014-06-30 09:53:37 -07001168static int gen8_rcs_signal(struct intel_engine_cs *signaller,
1169 unsigned int num_dwords)
1170{
1171#define MBOX_UPDATE_DWORDS 8
1172 struct drm_device *dev = signaller->dev;
1173 struct drm_i915_private *dev_priv = dev->dev_private;
1174 struct intel_engine_cs *waiter;
1175 int i, ret, num_rings;
1176
1177 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1178 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1179#undef MBOX_UPDATE_DWORDS
1180
1181 ret = intel_ring_begin(signaller, num_dwords);
1182 if (ret)
1183 return ret;
1184
1185 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001186 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001187 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1188 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1189 continue;
1190
John Harrison6259cea2014-11-24 18:49:29 +00001191 seqno = i915_gem_request_get_seqno(
1192 signaller->outstanding_lazy_request);
Ben Widawsky3e789982014-06-30 09:53:37 -07001193 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
1194 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
1195 PIPE_CONTROL_QW_WRITE |
1196 PIPE_CONTROL_FLUSH_ENABLE);
1197 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
1198 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001199 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001200 intel_ring_emit(signaller, 0);
1201 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1202 MI_SEMAPHORE_TARGET(waiter->id));
1203 intel_ring_emit(signaller, 0);
1204 }
1205
1206 return 0;
1207}
1208
1209static int gen8_xcs_signal(struct intel_engine_cs *signaller,
1210 unsigned int num_dwords)
1211{
1212#define MBOX_UPDATE_DWORDS 6
1213 struct drm_device *dev = signaller->dev;
1214 struct drm_i915_private *dev_priv = dev->dev_private;
1215 struct intel_engine_cs *waiter;
1216 int i, ret, num_rings;
1217
1218 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1219 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1220#undef MBOX_UPDATE_DWORDS
1221
1222 ret = intel_ring_begin(signaller, num_dwords);
1223 if (ret)
1224 return ret;
1225
1226 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001227 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001228 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1229 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1230 continue;
1231
John Harrison6259cea2014-11-24 18:49:29 +00001232 seqno = i915_gem_request_get_seqno(
1233 signaller->outstanding_lazy_request);
Ben Widawsky3e789982014-06-30 09:53:37 -07001234 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1235 MI_FLUSH_DW_OP_STOREDW);
1236 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1237 MI_FLUSH_DW_USE_GTT);
1238 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001239 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001240 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1241 MI_SEMAPHORE_TARGET(waiter->id));
1242 intel_ring_emit(signaller, 0);
1243 }
1244
1245 return 0;
1246}
1247
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001248static int gen6_signal(struct intel_engine_cs *signaller,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001249 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001250{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001251 struct drm_device *dev = signaller->dev;
1252 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001253 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -07001254 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001255
Ben Widawskya1444b72014-06-30 09:53:35 -07001256#define MBOX_UPDATE_DWORDS 3
1257 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1258 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1259#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001260
1261 ret = intel_ring_begin(signaller, num_dwords);
1262 if (ret)
1263 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001264
Ben Widawsky78325f22014-04-29 14:52:29 -07001265 for_each_ring(useless, dev_priv, i) {
1266 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
1267 if (mbox_reg != GEN6_NOSYNC) {
John Harrison6259cea2014-11-24 18:49:29 +00001268 u32 seqno = i915_gem_request_get_seqno(
1269 signaller->outstanding_lazy_request);
Ben Widawsky78325f22014-04-29 14:52:29 -07001270 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
1271 intel_ring_emit(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001272 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001273 }
1274 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001275
Ben Widawskya1444b72014-06-30 09:53:35 -07001276 /* If num_dwords was rounded, make sure the tail pointer is correct */
1277 if (num_rings % 2 == 0)
1278 intel_ring_emit(signaller, MI_NOOP);
1279
Ben Widawsky024a43e2014-04-29 14:52:30 -07001280 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001281}
1282
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001283/**
1284 * gen6_add_request - Update the semaphore mailbox registers
1285 *
1286 * @ring - ring that is adding a request
1287 * @seqno - return seqno stuck into the ring
1288 *
1289 * Update the mailbox registers in the *other* rings with the current seqno.
1290 * This acts like a signal in the canonical semaphore.
1291 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001292static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001293gen6_add_request(struct intel_engine_cs *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001294{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001295 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001296
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001297 if (ring->semaphore.signal)
1298 ret = ring->semaphore.signal(ring, 4);
1299 else
1300 ret = intel_ring_begin(ring, 4);
1301
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001302 if (ret)
1303 return ret;
1304
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001305 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1306 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrison6259cea2014-11-24 18:49:29 +00001307 intel_ring_emit(ring,
1308 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001309 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001310 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001311
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001312 return 0;
1313}
1314
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001315static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1316 u32 seqno)
1317{
1318 struct drm_i915_private *dev_priv = dev->dev_private;
1319 return dev_priv->last_seqno < seqno;
1320}
1321
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001322/**
1323 * intel_ring_sync - sync the waiter to the signaller on seqno
1324 *
1325 * @waiter - ring that is waiting
1326 * @signaller - ring which has, or will signal
1327 * @seqno - seqno which the waiter will block on
1328 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001329
1330static int
1331gen8_ring_sync(struct intel_engine_cs *waiter,
1332 struct intel_engine_cs *signaller,
1333 u32 seqno)
1334{
1335 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1336 int ret;
1337
1338 ret = intel_ring_begin(waiter, 4);
1339 if (ret)
1340 return ret;
1341
1342 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1343 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001344 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001345 MI_SEMAPHORE_SAD_GTE_SDD);
1346 intel_ring_emit(waiter, seqno);
1347 intel_ring_emit(waiter,
1348 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1349 intel_ring_emit(waiter,
1350 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1351 intel_ring_advance(waiter);
1352 return 0;
1353}
1354
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001355static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001356gen6_ring_sync(struct intel_engine_cs *waiter,
1357 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001358 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001359{
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001360 u32 dw1 = MI_SEMAPHORE_MBOX |
1361 MI_SEMAPHORE_COMPARE |
1362 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001363 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1364 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001365
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001366 /* Throughout all of the GEM code, seqno passed implies our current
1367 * seqno is >= the last seqno executed. However for hardware the
1368 * comparison is strictly greater than.
1369 */
1370 seqno -= 1;
1371
Ben Widawskyebc348b2014-04-29 14:52:28 -07001372 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001373
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001374 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001375 if (ret)
1376 return ret;
1377
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001378 /* If seqno wrap happened, omit the wait with no-ops */
1379 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001380 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001381 intel_ring_emit(waiter, seqno);
1382 intel_ring_emit(waiter, 0);
1383 intel_ring_emit(waiter, MI_NOOP);
1384 } else {
1385 intel_ring_emit(waiter, MI_NOOP);
1386 intel_ring_emit(waiter, MI_NOOP);
1387 intel_ring_emit(waiter, MI_NOOP);
1388 intel_ring_emit(waiter, MI_NOOP);
1389 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001390 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001391
1392 return 0;
1393}
1394
Chris Wilsonc6df5412010-12-15 09:56:50 +00001395#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1396do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001397 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1398 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001399 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1400 intel_ring_emit(ring__, 0); \
1401 intel_ring_emit(ring__, 0); \
1402} while (0)
1403
1404static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001405pc_render_add_request(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001406{
Chris Wilson18393f62014-04-09 09:19:40 +01001407 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001408 int ret;
1409
1410 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1411 * incoherent with writes to memory, i.e. completely fubar,
1412 * so we need to use PIPE_NOTIFY instead.
1413 *
1414 * However, we also need to workaround the qword write
1415 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1416 * memory before requesting an interrupt.
1417 */
1418 ret = intel_ring_begin(ring, 32);
1419 if (ret)
1420 return ret;
1421
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001422 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001423 PIPE_CONTROL_WRITE_FLUSH |
1424 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001425 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrison6259cea2014-11-24 18:49:29 +00001426 intel_ring_emit(ring,
1427 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001428 intel_ring_emit(ring, 0);
1429 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001430 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001431 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001432 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001433 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001434 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001435 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001436 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001437 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001438 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001439 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001440
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001441 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001442 PIPE_CONTROL_WRITE_FLUSH |
1443 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001444 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001445 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrison6259cea2014-11-24 18:49:29 +00001446 intel_ring_emit(ring,
1447 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001448 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001449 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001450
Chris Wilsonc6df5412010-12-15 09:56:50 +00001451 return 0;
1452}
1453
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001454static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001455gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001456{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001457 /* Workaround to force correct ordering between irq and seqno writes on
1458 * ivb (and maybe also on snb) by reading from a CS register (like
1459 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001460 if (!lazy_coherency) {
1461 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1462 POSTING_READ(RING_ACTHD(ring->mmio_base));
1463 }
1464
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001465 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1466}
1467
1468static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001469ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001470{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001471 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1472}
1473
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001474static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001475ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001476{
1477 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1478}
1479
Chris Wilsonc6df5412010-12-15 09:56:50 +00001480static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001481pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001482{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001483 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001484}
1485
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001486static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001487pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001488{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001489 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001490}
1491
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001492static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001493gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001494{
1495 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001496 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001497 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001498
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001499 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001500 return false;
1501
Chris Wilson7338aef2012-04-24 21:48:47 +01001502 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001503 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001504 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001505 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001506
1507 return true;
1508}
1509
1510static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001511gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001512{
1513 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001514 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001515 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001516
Chris Wilson7338aef2012-04-24 21:48:47 +01001517 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001518 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001519 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001520 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001521}
1522
1523static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001524i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001525{
Chris Wilson78501ea2010-10-27 12:18:21 +01001526 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001527 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001528 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001529
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001530 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001531 return false;
1532
Chris Wilson7338aef2012-04-24 21:48:47 +01001533 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001534 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001535 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1536 I915_WRITE(IMR, dev_priv->irq_mask);
1537 POSTING_READ(IMR);
1538 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001539 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001540
1541 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001542}
1543
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001544static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001545i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001546{
Chris Wilson78501ea2010-10-27 12:18:21 +01001547 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001548 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001549 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001550
Chris Wilson7338aef2012-04-24 21:48:47 +01001551 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001552 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001553 dev_priv->irq_mask |= ring->irq_enable_mask;
1554 I915_WRITE(IMR, dev_priv->irq_mask);
1555 POSTING_READ(IMR);
1556 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001557 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001558}
1559
Chris Wilsonc2798b12012-04-22 21:13:57 +01001560static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001561i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001562{
1563 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001564 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001565 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001566
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001567 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001568 return false;
1569
Chris Wilson7338aef2012-04-24 21:48:47 +01001570 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001571 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001572 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1573 I915_WRITE16(IMR, dev_priv->irq_mask);
1574 POSTING_READ16(IMR);
1575 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001576 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001577
1578 return true;
1579}
1580
1581static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001582i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001583{
1584 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001585 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001586 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001587
Chris Wilson7338aef2012-04-24 21:48:47 +01001588 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001589 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001590 dev_priv->irq_mask |= ring->irq_enable_mask;
1591 I915_WRITE16(IMR, dev_priv->irq_mask);
1592 POSTING_READ16(IMR);
1593 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001594 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001595}
1596
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001597static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001598bsd_ring_flush(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +01001599 u32 invalidate_domains,
1600 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001601{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001602 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001603
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001604 ret = intel_ring_begin(ring, 2);
1605 if (ret)
1606 return ret;
1607
1608 intel_ring_emit(ring, MI_FLUSH);
1609 intel_ring_emit(ring, MI_NOOP);
1610 intel_ring_advance(ring);
1611 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001612}
1613
Chris Wilson3cce4692010-10-27 16:11:02 +01001614static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001615i9xx_add_request(struct intel_engine_cs *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001616{
Chris Wilson3cce4692010-10-27 16:11:02 +01001617 int ret;
1618
1619 ret = intel_ring_begin(ring, 4);
1620 if (ret)
1621 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001622
Chris Wilson3cce4692010-10-27 16:11:02 +01001623 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1624 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrison6259cea2014-11-24 18:49:29 +00001625 intel_ring_emit(ring,
1626 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilson3cce4692010-10-27 16:11:02 +01001627 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001628 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001629
Chris Wilson3cce4692010-10-27 16:11:02 +01001630 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001631}
1632
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001633static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001634gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001635{
1636 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001637 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001638 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001639
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001640 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1641 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001642
Chris Wilson7338aef2012-04-24 21:48:47 +01001643 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001644 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001645 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001646 I915_WRITE_IMR(ring,
1647 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001648 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001649 else
1650 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001651 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001652 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001653 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001654
1655 return true;
1656}
1657
1658static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001659gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001660{
1661 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001662 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001663 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001664
Chris Wilson7338aef2012-04-24 21:48:47 +01001665 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001666 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001667 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001668 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001669 else
1670 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001671 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001672 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001673 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001674}
1675
Ben Widawskya19d2932013-05-28 19:22:30 -07001676static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001677hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001678{
1679 struct drm_device *dev = ring->dev;
1680 struct drm_i915_private *dev_priv = dev->dev_private;
1681 unsigned long flags;
1682
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001683 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001684 return false;
1685
Daniel Vetter59cdb632013-07-04 23:35:28 +02001686 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001687 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001688 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001689 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001690 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001691 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001692
1693 return true;
1694}
1695
1696static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001697hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001698{
1699 struct drm_device *dev = ring->dev;
1700 struct drm_i915_private *dev_priv = dev->dev_private;
1701 unsigned long flags;
1702
Daniel Vetter59cdb632013-07-04 23:35:28 +02001703 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001704 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001705 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001706 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001707 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001708 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001709}
1710
Ben Widawskyabd58f02013-11-02 21:07:09 -07001711static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001712gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001713{
1714 struct drm_device *dev = ring->dev;
1715 struct drm_i915_private *dev_priv = dev->dev_private;
1716 unsigned long flags;
1717
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001718 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001719 return false;
1720
1721 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1722 if (ring->irq_refcount++ == 0) {
1723 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1724 I915_WRITE_IMR(ring,
1725 ~(ring->irq_enable_mask |
1726 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1727 } else {
1728 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1729 }
1730 POSTING_READ(RING_IMR(ring->mmio_base));
1731 }
1732 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1733
1734 return true;
1735}
1736
1737static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001738gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001739{
1740 struct drm_device *dev = ring->dev;
1741 struct drm_i915_private *dev_priv = dev->dev_private;
1742 unsigned long flags;
1743
1744 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1745 if (--ring->irq_refcount == 0) {
1746 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1747 I915_WRITE_IMR(ring,
1748 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1749 } else {
1750 I915_WRITE_IMR(ring, ~0);
1751 }
1752 POSTING_READ(RING_IMR(ring->mmio_base));
1753 }
1754 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1755}
1756
Zou Nan haid1b851f2010-05-21 09:08:57 +08001757static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001758i965_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001759 u64 offset, u32 length,
John Harrison8e004ef2015-02-13 11:48:10 +00001760 unsigned dispatch_flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001761{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001762 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001763
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001764 ret = intel_ring_begin(ring, 2);
1765 if (ret)
1766 return ret;
1767
Chris Wilson78501ea2010-10-27 12:18:21 +01001768 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001769 MI_BATCH_BUFFER_START |
1770 MI_BATCH_GTT |
John Harrison8e004ef2015-02-13 11:48:10 +00001771 (dispatch_flags & I915_DISPATCH_SECURE ?
1772 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001773 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001774 intel_ring_advance(ring);
1775
Zou Nan haid1b851f2010-05-21 09:08:57 +08001776 return 0;
1777}
1778
Daniel Vetterb45305f2012-12-17 16:21:27 +01001779/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1780#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001781#define I830_TLB_ENTRIES (2)
1782#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001783static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001784i830_dispatch_execbuffer(struct intel_engine_cs *ring,
John Harrison8e004ef2015-02-13 11:48:10 +00001785 u64 offset, u32 len,
1786 unsigned dispatch_flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001787{
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001788 u32 cs_offset = ring->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001789 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001790
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001791 ret = intel_ring_begin(ring, 6);
1792 if (ret)
1793 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001794
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001795 /* Evict the invalid PTE TLBs */
1796 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1797 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1798 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1799 intel_ring_emit(ring, cs_offset);
1800 intel_ring_emit(ring, 0xdeadbeef);
1801 intel_ring_emit(ring, MI_NOOP);
1802 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001803
John Harrison8e004ef2015-02-13 11:48:10 +00001804 if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001805 if (len > I830_BATCH_LIMIT)
1806 return -ENOSPC;
1807
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001808 ret = intel_ring_begin(ring, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001809 if (ret)
1810 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001811
1812 /* Blit the batch (which has now all relocs applied) to the
1813 * stable batch scratch bo area (so that the CS never
1814 * stumbles over its tlb invalidation bug) ...
1815 */
1816 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1817 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
Chris Wilson611a7a42014-09-12 07:37:42 +01001818 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001819 intel_ring_emit(ring, cs_offset);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001820 intel_ring_emit(ring, 4096);
1821 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001822
Daniel Vetterb45305f2012-12-17 16:21:27 +01001823 intel_ring_emit(ring, MI_FLUSH);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001824 intel_ring_emit(ring, MI_NOOP);
1825 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001826
1827 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001828 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001829 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001830
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001831 ret = intel_ring_begin(ring, 4);
1832 if (ret)
1833 return ret;
1834
1835 intel_ring_emit(ring, MI_BATCH_BUFFER);
John Harrison8e004ef2015-02-13 11:48:10 +00001836 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1837 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001838 intel_ring_emit(ring, offset + len - 8);
1839 intel_ring_emit(ring, MI_NOOP);
1840 intel_ring_advance(ring);
1841
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001842 return 0;
1843}
1844
1845static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001846i915_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001847 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00001848 unsigned dispatch_flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001849{
1850 int ret;
1851
1852 ret = intel_ring_begin(ring, 2);
1853 if (ret)
1854 return ret;
1855
Chris Wilson65f56872012-04-17 16:38:12 +01001856 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
John Harrison8e004ef2015-02-13 11:48:10 +00001857 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1858 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001859 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001860
Eric Anholt62fdfea2010-05-21 13:26:39 -07001861 return 0;
1862}
1863
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001864static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001865{
Chris Wilson05394f32010-11-08 19:18:58 +00001866 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001867
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001868 obj = ring->status_page.obj;
1869 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001870 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001871
Chris Wilson9da3da62012-06-01 15:20:22 +01001872 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001873 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001874 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001875 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001876}
1877
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001878static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001879{
Chris Wilson05394f32010-11-08 19:18:58 +00001880 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001881
Chris Wilsone3efda42014-04-09 09:19:41 +01001882 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001883 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001884 int ret;
1885
1886 obj = i915_gem_alloc_object(ring->dev, 4096);
1887 if (obj == NULL) {
1888 DRM_ERROR("Failed to allocate status page\n");
1889 return -ENOMEM;
1890 }
1891
1892 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1893 if (ret)
1894 goto err_unref;
1895
Chris Wilson1f767e02014-07-03 17:33:03 -04001896 flags = 0;
1897 if (!HAS_LLC(ring->dev))
1898 /* On g33, we cannot place HWS above 256MiB, so
1899 * restrict its pinning to the low mappable arena.
1900 * Though this restriction is not documented for
1901 * gen4, gen5, or byt, they also behave similarly
1902 * and hang if the HWS is placed at the top of the
1903 * GTT. To generalise, it appears that all !llc
1904 * platforms have issues with us placing the HWS
1905 * above the mappable region (even though we never
1906 * actualy map it).
1907 */
1908 flags |= PIN_MAPPABLE;
1909 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001910 if (ret) {
1911err_unref:
1912 drm_gem_object_unreference(&obj->base);
1913 return ret;
1914 }
1915
1916 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001917 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001918
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001919 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001920 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001921 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001922
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001923 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1924 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001925
1926 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001927}
1928
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001929static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001930{
1931 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001932
1933 if (!dev_priv->status_page_dmah) {
1934 dev_priv->status_page_dmah =
1935 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1936 if (!dev_priv->status_page_dmah)
1937 return -ENOMEM;
1938 }
1939
Chris Wilson6b8294a2012-11-16 11:43:20 +00001940 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1941 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1942
1943 return 0;
1944}
1945
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001946void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1947{
1948 iounmap(ringbuf->virtual_start);
1949 ringbuf->virtual_start = NULL;
1950 i915_gem_object_ggtt_unpin(ringbuf->obj);
1951}
1952
1953int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
1954 struct intel_ringbuffer *ringbuf)
1955{
1956 struct drm_i915_private *dev_priv = to_i915(dev);
1957 struct drm_i915_gem_object *obj = ringbuf->obj;
1958 int ret;
1959
1960 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1961 if (ret)
1962 return ret;
1963
1964 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1965 if (ret) {
1966 i915_gem_object_ggtt_unpin(obj);
1967 return ret;
1968 }
1969
1970 ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
1971 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
1972 if (ringbuf->virtual_start == NULL) {
1973 i915_gem_object_ggtt_unpin(obj);
1974 return -EINVAL;
1975 }
1976
1977 return 0;
1978}
1979
Oscar Mateo84c23772014-07-24 17:04:15 +01001980void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01001981{
Oscar Mateo2919d292014-07-03 16:28:02 +01001982 drm_gem_object_unreference(&ringbuf->obj->base);
1983 ringbuf->obj = NULL;
1984}
1985
Oscar Mateo84c23772014-07-24 17:04:15 +01001986int intel_alloc_ringbuffer_obj(struct drm_device *dev,
1987 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01001988{
Chris Wilsone3efda42014-04-09 09:19:41 +01001989 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001990
1991 obj = NULL;
1992 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001993 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001994 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001995 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001996 if (obj == NULL)
1997 return -ENOMEM;
1998
Akash Goel24f3a8c2014-06-17 10:59:42 +05301999 /* mark ring buffers as read-only from GPU side by default */
2000 obj->gt_ro = 1;
2001
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002002 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002003
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002004 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01002005}
2006
Ben Widawskyc43b5632012-04-16 14:07:40 -07002007static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002008 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002009{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002010 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01002011 int ret;
2012
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002013 WARN_ON(ring->buffer);
2014
2015 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
2016 if (!ringbuf)
2017 return -ENOMEM;
2018 ring->buffer = ringbuf;
Oscar Mateo8ee14972014-05-22 14:13:34 +01002019
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002020 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01002021 INIT_LIST_HEAD(&ring->active_list);
2022 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01002023 INIT_LIST_HEAD(&ring->execlist_queue);
Chris Wilson06fbca72015-04-07 16:20:36 +01002024 i915_gem_batch_pool_init(dev, &ring->batch_pool);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002025 ringbuf->size = 32 * PAGE_SIZE;
Daniel Vetter0c7dd532014-08-11 16:17:44 +02002026 ringbuf->ring = ring;
Ben Widawskyebc348b2014-04-29 14:52:28 -07002027 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00002028
Chris Wilsonb259f672011-03-29 13:19:09 +01002029 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002030
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002031 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01002032 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002033 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002034 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002035 } else {
2036 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02002037 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002038 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002039 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002040 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002041
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002042 WARN_ON(ringbuf->obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002043
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002044 ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
2045 if (ret) {
2046 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
2047 ring->name, ret);
2048 goto error;
2049 }
2050
2051 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
2052 if (ret) {
2053 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
2054 ring->name, ret);
2055 intel_destroy_ringbuffer_obj(ringbuf);
2056 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002057 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002058
Chris Wilson55249ba2010-12-22 14:04:47 +00002059 /* Workaround an erratum on the i830 which causes a hang if
2060 * the TAIL pointer points to within the last 2 cachelines
2061 * of the buffer.
2062 */
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002063 ringbuf->effective_size = ringbuf->size;
Chris Wilsone3efda42014-04-09 09:19:41 +01002064 if (IS_I830(dev) || IS_845G(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002065 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilson55249ba2010-12-22 14:04:47 +00002066
Brad Volkin44e895a2014-05-10 14:10:43 -07002067 ret = i915_cmd_parser_init_ring(ring);
2068 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002069 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08002070
Oscar Mateo8ee14972014-05-22 14:13:34 +01002071 return 0;
2072
2073error:
2074 kfree(ringbuf);
2075 ring->buffer = NULL;
2076 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002077}
2078
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002079void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002080{
John Harrison6402c332014-10-31 12:00:26 +00002081 struct drm_i915_private *dev_priv;
2082 struct intel_ringbuffer *ringbuf;
Chris Wilson33626e62010-10-29 16:18:36 +01002083
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002084 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07002085 return;
2086
John Harrison6402c332014-10-31 12:00:26 +00002087 dev_priv = to_i915(ring->dev);
2088 ringbuf = ring->buffer;
2089
Chris Wilsone3efda42014-04-09 09:19:41 +01002090 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03002091 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01002092
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002093 intel_unpin_ringbuffer_obj(ringbuf);
Oscar Mateo2919d292014-07-03 16:28:02 +01002094 intel_destroy_ringbuffer_obj(ringbuf);
John Harrison6259cea2014-11-24 18:49:29 +00002095 i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
Chris Wilson78501ea2010-10-27 12:18:21 +01002096
Zou Nan hai8d192152010-11-02 16:31:01 +08002097 if (ring->cleanup)
2098 ring->cleanup(ring);
2099
Chris Wilson78501ea2010-10-27 12:18:21 +01002100 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07002101
2102 i915_cmd_parser_fini_ring(ring);
Chris Wilson06fbca72015-04-07 16:20:36 +01002103 i915_gem_batch_pool_fini(&ring->batch_pool);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002104
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002105 kfree(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002106 ring->buffer = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002107}
2108
Chris Wilson595e1ee2015-04-07 16:20:51 +01002109static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002110{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002111 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002112 struct drm_i915_gem_request *request;
Chris Wilsonb4716182015-04-27 13:41:17 +01002113 unsigned space;
2114 int ret;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002115
John Harrison29b1b412015-06-18 13:10:09 +01002116 /* The whole point of reserving space is to not wait! */
2117 WARN_ON(ringbuf->reserved_in_use);
2118
Dave Gordonebd0fd42014-11-27 11:22:49 +00002119 if (intel_ring_space(ringbuf) >= n)
2120 return 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002121
2122 list_for_each_entry(request, &ring->request_list, list) {
Chris Wilsonb4716182015-04-27 13:41:17 +01002123 space = __intel_ring_space(request->postfix, ringbuf->tail,
2124 ringbuf->size);
2125 if (space >= n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002126 break;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002127 }
2128
Chris Wilson595e1ee2015-04-07 16:20:51 +01002129 if (WARN_ON(&request->list == &ring->request_list))
Chris Wilsona71d8d92012-02-15 11:25:36 +00002130 return -ENOSPC;
2131
Daniel Vettera4b3a572014-11-26 14:17:05 +01002132 ret = i915_wait_request(request);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002133 if (ret)
2134 return ret;
2135
Chris Wilsonb4716182015-04-27 13:41:17 +01002136 ringbuf->space = space;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002137 return 0;
2138}
2139
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002140static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002141{
2142 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002143 struct intel_ringbuffer *ringbuf = ring->buffer;
2144 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002145
John Harrison29b1b412015-06-18 13:10:09 +01002146 /* Can't wrap if space has already been reserved! */
2147 WARN_ON(ringbuf->reserved_in_use);
2148
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002149 if (ringbuf->space < rem) {
Chris Wilson3e960502012-11-27 16:22:54 +00002150 int ret = ring_wait_for_space(ring, rem);
2151 if (ret)
2152 return ret;
2153 }
2154
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002155 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002156 rem /= 4;
2157 while (rem--)
2158 iowrite32(MI_NOOP, virt++);
2159
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002160 ringbuf->tail = 0;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002161 intel_ring_update_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00002162
2163 return 0;
2164}
2165
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002166int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002167{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002168 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002169 int ret;
2170
2171 /* We need to add any requests required to flush the objects and ring */
John Harrison6259cea2014-11-24 18:49:29 +00002172 if (ring->outstanding_lazy_request) {
John Harrison9400ae52014-11-24 18:49:36 +00002173 ret = i915_add_request(ring);
Chris Wilson3e960502012-11-27 16:22:54 +00002174 if (ret)
2175 return ret;
2176 }
2177
2178 /* Wait upon the last request to be completed */
2179 if (list_empty(&ring->request_list))
2180 return 0;
2181
Daniel Vettera4b3a572014-11-26 14:17:05 +01002182 req = list_entry(ring->request_list.prev,
Chris Wilsonb4716182015-04-27 13:41:17 +01002183 struct drm_i915_gem_request,
2184 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002185
Chris Wilsonb4716182015-04-27 13:41:17 +01002186 /* Make sure we do not trigger any retires */
2187 return __i915_wait_request(req,
2188 atomic_read(&to_i915(ring->dev)->gpu_error.reset_counter),
2189 to_i915(ring->dev)->mm.interruptible,
2190 NULL, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00002191}
2192
John Harrison6689cb22015-03-19 12:30:08 +00002193int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002194{
John Harrison6689cb22015-03-19 12:30:08 +00002195 request->ringbuf = request->ring->buffer;
John Harrison9eba5d42014-11-24 18:49:23 +00002196 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002197}
2198
John Harrison29b1b412015-06-18 13:10:09 +01002199void intel_ring_reserved_space_reserve(struct intel_ringbuffer *ringbuf, int size)
2200{
2201 /* NB: Until request management is fully tidied up and the OLR is
2202 * removed, there are too many ways for get false hits on this
2203 * anti-recursion check! */
2204 /*WARN_ON(ringbuf->reserved_size);*/
2205 WARN_ON(ringbuf->reserved_in_use);
2206
2207 ringbuf->reserved_size = size;
2208
2209 /*
2210 * Really need to call _begin() here but that currently leads to
2211 * recursion problems! This will be fixed later but for now just
2212 * return and hope for the best. Note that there is only a real
2213 * problem if the create of the request never actually calls _begin()
2214 * but if they are not submitting any work then why did they create
2215 * the request in the first place?
2216 */
2217}
2218
2219void intel_ring_reserved_space_cancel(struct intel_ringbuffer *ringbuf)
2220{
2221 WARN_ON(ringbuf->reserved_in_use);
2222
2223 ringbuf->reserved_size = 0;
2224 ringbuf->reserved_in_use = false;
2225}
2226
2227void intel_ring_reserved_space_use(struct intel_ringbuffer *ringbuf)
2228{
2229 WARN_ON(ringbuf->reserved_in_use);
2230
2231 ringbuf->reserved_in_use = true;
2232 ringbuf->reserved_tail = ringbuf->tail;
2233}
2234
2235void intel_ring_reserved_space_end(struct intel_ringbuffer *ringbuf)
2236{
2237 WARN_ON(!ringbuf->reserved_in_use);
2238 WARN(ringbuf->tail > ringbuf->reserved_tail + ringbuf->reserved_size,
2239 "request reserved size too small: %d vs %d!\n",
2240 ringbuf->tail - ringbuf->reserved_tail, ringbuf->reserved_size);
2241
2242 ringbuf->reserved_size = 0;
2243 ringbuf->reserved_in_use = false;
2244}
2245
2246static int __intel_ring_prepare(struct intel_engine_cs *ring, int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002247{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002248 struct intel_ringbuffer *ringbuf = ring->buffer;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002249 int ret;
2250
John Harrison29b1b412015-06-18 13:10:09 +01002251 /*
2252 * Add on the reserved size to the request to make sure that after
2253 * the intended commands have been emitted, there is guaranteed to
2254 * still be enough free space to send them to the hardware.
2255 */
2256 if (!ringbuf->reserved_in_use)
2257 bytes += ringbuf->reserved_size;
2258
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002259 if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002260 ret = intel_wrap_ring_buffer(ring);
2261 if (unlikely(ret))
2262 return ret;
John Harrison29b1b412015-06-18 13:10:09 +01002263
2264 if(ringbuf->reserved_size) {
2265 uint32_t size = ringbuf->reserved_size;
2266
2267 intel_ring_reserved_space_cancel(ringbuf);
2268 intel_ring_reserved_space_reserve(ringbuf, size);
2269 }
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002270 }
2271
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002272 if (unlikely(ringbuf->space < bytes)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002273 ret = ring_wait_for_space(ring, bytes);
2274 if (unlikely(ret))
2275 return ret;
2276 }
2277
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002278 return 0;
2279}
2280
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002281int intel_ring_begin(struct intel_engine_cs *ring,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002282 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002283{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002284 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002285 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002286
Daniel Vetter33196de2012-11-14 17:14:05 +01002287 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2288 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002289 if (ret)
2290 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002291
Chris Wilson304d6952014-01-02 14:32:35 +00002292 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2293 if (ret)
2294 return ret;
2295
Chris Wilson9d7730912012-11-27 16:22:52 +00002296 /* Preallocate the olr before touching the ring */
John Harrison6689cb22015-03-19 12:30:08 +00002297 ret = i915_gem_request_alloc(ring, ring->default_context);
Chris Wilson9d7730912012-11-27 16:22:52 +00002298 if (ret)
2299 return ret;
2300
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002301 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002302 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002303}
2304
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002305/* Align the ring tail to a cacheline boundary */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002306int intel_ring_cacheline_align(struct intel_engine_cs *ring)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002307{
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002308 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002309 int ret;
2310
2311 if (num_dwords == 0)
2312 return 0;
2313
Chris Wilson18393f62014-04-09 09:19:40 +01002314 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002315 ret = intel_ring_begin(ring, num_dwords);
2316 if (ret)
2317 return ret;
2318
2319 while (num_dwords--)
2320 intel_ring_emit(ring, MI_NOOP);
2321
2322 intel_ring_advance(ring);
2323
2324 return 0;
2325}
2326
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002327void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002328{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002329 struct drm_device *dev = ring->dev;
2330 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002331
John Harrison6259cea2014-11-24 18:49:29 +00002332 BUG_ON(ring->outstanding_lazy_request);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002333
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002334 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002335 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2336 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002337 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002338 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002339 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002340
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002341 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002342 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002343}
2344
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002345static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002346 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002347{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002348 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002349
2350 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002351
Chris Wilson12f55812012-07-05 17:14:01 +01002352 /* Disable notification that the ring is IDLE. The GT
2353 * will then assume that it is busy and bring it out of rc6.
2354 */
2355 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2356 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2357
2358 /* Clear the context id. Here be magic! */
2359 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2360
2361 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002362 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002363 GEN6_BSD_SLEEP_INDICATOR) == 0,
2364 50))
2365 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002366
Chris Wilson12f55812012-07-05 17:14:01 +01002367 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002368 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002369 POSTING_READ(RING_TAIL(ring->mmio_base));
2370
2371 /* Let the ring send IDLE messages to the GT again,
2372 * and so let it sleep to conserve power when idle.
2373 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002374 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002375 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002376}
2377
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002378static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002379 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002380{
Chris Wilson71a77e02011-02-02 12:13:49 +00002381 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002382 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002383
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002384 ret = intel_ring_begin(ring, 4);
2385 if (ret)
2386 return ret;
2387
Chris Wilson71a77e02011-02-02 12:13:49 +00002388 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002389 if (INTEL_INFO(ring->dev)->gen >= 8)
2390 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002391
2392 /* We always require a command barrier so that subsequent
2393 * commands, such as breadcrumb interrupts, are strictly ordered
2394 * wrt the contents of the write cache being flushed to memory
2395 * (and thus being coherent from the CPU).
2396 */
2397 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2398
Jesse Barnes9a289772012-10-26 09:42:42 -07002399 /*
2400 * Bspec vol 1c.5 - video engine command streamer:
2401 * "If ENABLED, all TLBs will be invalidated once the flush
2402 * operation is complete. This bit is only valid when the
2403 * Post-Sync Operation field is a value of 1h or 3h."
2404 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002405 if (invalidate & I915_GEM_GPU_DOMAINS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002406 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
2407
Chris Wilson71a77e02011-02-02 12:13:49 +00002408 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002409 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002410 if (INTEL_INFO(ring->dev)->gen >= 8) {
2411 intel_ring_emit(ring, 0); /* upper addr */
2412 intel_ring_emit(ring, 0); /* value */
2413 } else {
2414 intel_ring_emit(ring, 0);
2415 intel_ring_emit(ring, MI_NOOP);
2416 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002417 intel_ring_advance(ring);
2418 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002419}
2420
2421static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002422gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002423 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002424 unsigned dispatch_flags)
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002425{
John Harrison8e004ef2015-02-13 11:48:10 +00002426 bool ppgtt = USES_PPGTT(ring->dev) &&
2427 !(dispatch_flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002428 int ret;
2429
2430 ret = intel_ring_begin(ring, 4);
2431 if (ret)
2432 return ret;
2433
2434 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07002435 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002436 intel_ring_emit(ring, lower_32_bits(offset));
2437 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002438 intel_ring_emit(ring, MI_NOOP);
2439 intel_ring_advance(ring);
2440
2441 return 0;
2442}
2443
2444static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002445hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
John Harrison8e004ef2015-02-13 11:48:10 +00002446 u64 offset, u32 len,
2447 unsigned dispatch_flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002448{
Akshay Joshi0206e352011-08-16 15:34:10 -04002449 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002450
Akshay Joshi0206e352011-08-16 15:34:10 -04002451 ret = intel_ring_begin(ring, 2);
2452 if (ret)
2453 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002454
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002455 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002456 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002457 (dispatch_flags & I915_DISPATCH_SECURE ?
Chris Wilson77072252014-09-10 12:18:27 +01002458 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002459 /* bit0-7 is the length on GEN6+ */
2460 intel_ring_emit(ring, offset);
2461 intel_ring_advance(ring);
2462
2463 return 0;
2464}
2465
2466static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002467gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002468 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002469 unsigned dispatch_flags)
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002470{
2471 int ret;
2472
2473 ret = intel_ring_begin(ring, 2);
2474 if (ret)
2475 return ret;
2476
2477 intel_ring_emit(ring,
2478 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002479 (dispatch_flags & I915_DISPATCH_SECURE ?
2480 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002481 /* bit0-7 is the length on GEN6+ */
2482 intel_ring_emit(ring, offset);
2483 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002484
Akshay Joshi0206e352011-08-16 15:34:10 -04002485 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002486}
2487
Chris Wilson549f7362010-10-19 11:19:32 +01002488/* Blitter support (SandyBridge+) */
2489
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002490static int gen6_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002491 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002492{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002493 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00002494 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002495 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002496
Daniel Vetter6a233c72011-12-14 13:57:07 +01002497 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002498 if (ret)
2499 return ret;
2500
Chris Wilson71a77e02011-02-02 12:13:49 +00002501 cmd = MI_FLUSH_DW;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002502 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002503 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002504
2505 /* We always require a command barrier so that subsequent
2506 * commands, such as breadcrumb interrupts, are strictly ordered
2507 * wrt the contents of the write cache being flushed to memory
2508 * (and thus being coherent from the CPU).
2509 */
2510 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2511
Jesse Barnes9a289772012-10-26 09:42:42 -07002512 /*
2513 * Bspec vol 1c.3 - blitter engine command streamer:
2514 * "If ENABLED, all TLBs will be invalidated once the flush
2515 * operation is complete. This bit is only valid when the
2516 * Post-Sync Operation field is a value of 1h or 3h."
2517 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002518 if (invalidate & I915_GEM_DOMAIN_RENDER)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002519 cmd |= MI_INVALIDATE_TLB;
Chris Wilson71a77e02011-02-02 12:13:49 +00002520 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002521 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002522 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002523 intel_ring_emit(ring, 0); /* upper addr */
2524 intel_ring_emit(ring, 0); /* value */
2525 } else {
2526 intel_ring_emit(ring, 0);
2527 intel_ring_emit(ring, MI_NOOP);
2528 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002529 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002530
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002531 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002532}
2533
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002534int intel_init_render_ring_buffer(struct drm_device *dev)
2535{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002536 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002537 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002538 struct drm_i915_gem_object *obj;
2539 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002540
Daniel Vetter59465b52012-04-11 22:12:48 +02002541 ring->name = "render ring";
2542 ring->id = RCS;
2543 ring->mmio_base = RENDER_RING_BASE;
2544
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002545 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002546 if (i915_semaphore_is_enabled(dev)) {
2547 obj = i915_gem_alloc_object(dev, 4096);
2548 if (obj == NULL) {
2549 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2550 i915.semaphores = 0;
2551 } else {
2552 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2553 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2554 if (ret != 0) {
2555 drm_gem_object_unreference(&obj->base);
2556 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2557 i915.semaphores = 0;
2558 } else
2559 dev_priv->semaphore_obj = obj;
2560 }
2561 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002562
Daniel Vetter8f0e2b92014-12-02 16:19:07 +01002563 ring->init_context = intel_rcs_ctx_init;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002564 ring->add_request = gen6_add_request;
2565 ring->flush = gen8_render_ring_flush;
2566 ring->irq_get = gen8_ring_get_irq;
2567 ring->irq_put = gen8_ring_put_irq;
2568 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2569 ring->get_seqno = gen6_ring_get_seqno;
2570 ring->set_seqno = ring_set_seqno;
2571 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002572 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002573 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002574 ring->semaphore.signal = gen8_rcs_signal;
2575 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002576 }
2577 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002578 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002579 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002580 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002581 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002582 ring->irq_get = gen6_ring_get_irq;
2583 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002584 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002585 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002586 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002587 if (i915_semaphore_is_enabled(dev)) {
2588 ring->semaphore.sync_to = gen6_ring_sync;
2589 ring->semaphore.signal = gen6_signal;
2590 /*
2591 * The current semaphore is only applied on pre-gen8
2592 * platform. And there is no VCS2 ring on the pre-gen8
2593 * platform. So the semaphore between RCS and VCS2 is
2594 * initialized as INVALID. Gen8 will initialize the
2595 * sema between VCS2 and RCS later.
2596 */
2597 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2598 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2599 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2600 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2601 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2602 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2603 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2604 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2605 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2606 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2607 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002608 } else if (IS_GEN5(dev)) {
2609 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002610 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002611 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002612 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002613 ring->irq_get = gen5_ring_get_irq;
2614 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002615 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2616 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002617 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002618 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002619 if (INTEL_INFO(dev)->gen < 4)
2620 ring->flush = gen2_render_ring_flush;
2621 else
2622 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002623 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002624 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002625 if (IS_GEN2(dev)) {
2626 ring->irq_get = i8xx_ring_get_irq;
2627 ring->irq_put = i8xx_ring_put_irq;
2628 } else {
2629 ring->irq_get = i9xx_ring_get_irq;
2630 ring->irq_put = i9xx_ring_put_irq;
2631 }
Daniel Vettere3670312012-04-11 22:12:53 +02002632 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002633 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002634 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002635
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002636 if (IS_HASWELL(dev))
2637 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002638 else if (IS_GEN8(dev))
2639 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002640 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002641 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2642 else if (INTEL_INFO(dev)->gen >= 4)
2643 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2644 else if (IS_I830(dev) || IS_845G(dev))
2645 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2646 else
2647 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002648 ring->init_hw = init_render_ring;
Daniel Vetter59465b52012-04-11 22:12:48 +02002649 ring->cleanup = render_ring_cleanup;
2650
Daniel Vetterb45305f2012-12-17 16:21:27 +01002651 /* Workaround batchbuffer to combat CS tlb bug. */
2652 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002653 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002654 if (obj == NULL) {
2655 DRM_ERROR("Failed to allocate batch bo\n");
2656 return -ENOMEM;
2657 }
2658
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002659 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002660 if (ret != 0) {
2661 drm_gem_object_unreference(&obj->base);
2662 DRM_ERROR("Failed to ping batch bo\n");
2663 return ret;
2664 }
2665
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002666 ring->scratch.obj = obj;
2667 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002668 }
2669
Daniel Vetter99be1df2014-11-20 00:33:06 +01002670 ret = intel_init_ring_buffer(dev, ring);
2671 if (ret)
2672 return ret;
2673
2674 if (INTEL_INFO(dev)->gen >= 5) {
2675 ret = intel_init_pipe_control(ring);
2676 if (ret)
2677 return ret;
2678 }
2679
2680 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002681}
2682
2683int intel_init_bsd_ring_buffer(struct drm_device *dev)
2684{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002685 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002686 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002687
Daniel Vetter58fa3832012-04-11 22:12:49 +02002688 ring->name = "bsd ring";
2689 ring->id = VCS;
2690
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002691 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002692 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002693 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002694 /* gen6 bsd needs a special wa for tail updates */
2695 if (IS_GEN6(dev))
2696 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002697 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002698 ring->add_request = gen6_add_request;
2699 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002700 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002701 if (INTEL_INFO(dev)->gen >= 8) {
2702 ring->irq_enable_mask =
2703 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2704 ring->irq_get = gen8_ring_get_irq;
2705 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002706 ring->dispatch_execbuffer =
2707 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002708 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002709 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002710 ring->semaphore.signal = gen8_xcs_signal;
2711 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002712 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002713 } else {
2714 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2715 ring->irq_get = gen6_ring_get_irq;
2716 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002717 ring->dispatch_execbuffer =
2718 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002719 if (i915_semaphore_is_enabled(dev)) {
2720 ring->semaphore.sync_to = gen6_ring_sync;
2721 ring->semaphore.signal = gen6_signal;
2722 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2723 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2724 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2725 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2726 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2727 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2728 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2729 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2730 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2731 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2732 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002733 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002734 } else {
2735 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002736 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002737 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002738 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002739 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002740 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002741 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002742 ring->irq_get = gen5_ring_get_irq;
2743 ring->irq_put = gen5_ring_put_irq;
2744 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002745 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002746 ring->irq_get = i9xx_ring_get_irq;
2747 ring->irq_put = i9xx_ring_put_irq;
2748 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002749 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002750 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002751 ring->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002752
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002753 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002754}
Chris Wilson549f7362010-10-19 11:19:32 +01002755
Zhao Yakui845f74a2014-04-17 10:37:37 +08002756/**
Damien Lespiau62659922015-01-29 14:13:40 +00002757 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002758 */
2759int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2760{
2761 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002762 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002763
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002764 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002765 ring->id = VCS2;
2766
2767 ring->write_tail = ring_write_tail;
2768 ring->mmio_base = GEN8_BSD2_RING_BASE;
2769 ring->flush = gen6_bsd_ring_flush;
2770 ring->add_request = gen6_add_request;
2771 ring->get_seqno = gen6_ring_get_seqno;
2772 ring->set_seqno = ring_set_seqno;
2773 ring->irq_enable_mask =
2774 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2775 ring->irq_get = gen8_ring_get_irq;
2776 ring->irq_put = gen8_ring_put_irq;
2777 ring->dispatch_execbuffer =
2778 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002779 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002780 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002781 ring->semaphore.signal = gen8_xcs_signal;
2782 GEN8_RING_SEMAPHORE_INIT;
2783 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002784 ring->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002785
2786 return intel_init_ring_buffer(dev, ring);
2787}
2788
Chris Wilson549f7362010-10-19 11:19:32 +01002789int intel_init_blt_ring_buffer(struct drm_device *dev)
2790{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002791 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002792 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002793
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002794 ring->name = "blitter ring";
2795 ring->id = BCS;
2796
2797 ring->mmio_base = BLT_RING_BASE;
2798 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002799 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002800 ring->add_request = gen6_add_request;
2801 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002802 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002803 if (INTEL_INFO(dev)->gen >= 8) {
2804 ring->irq_enable_mask =
2805 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2806 ring->irq_get = gen8_ring_get_irq;
2807 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002808 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002809 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002810 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002811 ring->semaphore.signal = gen8_xcs_signal;
2812 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002813 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002814 } else {
2815 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2816 ring->irq_get = gen6_ring_get_irq;
2817 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002818 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002819 if (i915_semaphore_is_enabled(dev)) {
2820 ring->semaphore.signal = gen6_signal;
2821 ring->semaphore.sync_to = gen6_ring_sync;
2822 /*
2823 * The current semaphore is only applied on pre-gen8
2824 * platform. And there is no VCS2 ring on the pre-gen8
2825 * platform. So the semaphore between BCS and VCS2 is
2826 * initialized as INVALID. Gen8 will initialize the
2827 * sema between BCS and VCS2 later.
2828 */
2829 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2830 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2831 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2832 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2833 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2834 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2835 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2836 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2837 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2838 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2839 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002840 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002841 ring->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002842
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002843 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002844}
Chris Wilsona7b97612012-07-20 12:41:08 +01002845
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002846int intel_init_vebox_ring_buffer(struct drm_device *dev)
2847{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002848 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002849 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002850
2851 ring->name = "video enhancement ring";
2852 ring->id = VECS;
2853
2854 ring->mmio_base = VEBOX_RING_BASE;
2855 ring->write_tail = ring_write_tail;
2856 ring->flush = gen6_ring_flush;
2857 ring->add_request = gen6_add_request;
2858 ring->get_seqno = gen6_ring_get_seqno;
2859 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002860
2861 if (INTEL_INFO(dev)->gen >= 8) {
2862 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002863 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002864 ring->irq_get = gen8_ring_get_irq;
2865 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002866 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002867 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002868 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002869 ring->semaphore.signal = gen8_xcs_signal;
2870 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002871 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002872 } else {
2873 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2874 ring->irq_get = hsw_vebox_get_irq;
2875 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002876 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002877 if (i915_semaphore_is_enabled(dev)) {
2878 ring->semaphore.sync_to = gen6_ring_sync;
2879 ring->semaphore.signal = gen6_signal;
2880 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2881 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2882 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2883 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2884 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2885 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2886 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2887 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2888 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2889 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2890 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002891 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002892 ring->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002893
2894 return intel_init_ring_buffer(dev, ring);
2895}
2896
Chris Wilsona7b97612012-07-20 12:41:08 +01002897int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002898intel_ring_flush_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002899{
2900 int ret;
2901
2902 if (!ring->gpu_caches_dirty)
2903 return 0;
2904
2905 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2906 if (ret)
2907 return ret;
2908
2909 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2910
2911 ring->gpu_caches_dirty = false;
2912 return 0;
2913}
2914
2915int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002916intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002917{
2918 uint32_t flush_domains;
2919 int ret;
2920
2921 flush_domains = 0;
2922 if (ring->gpu_caches_dirty)
2923 flush_domains = I915_GEM_GPU_DOMAINS;
2924
2925 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2926 if (ret)
2927 return ret;
2928
2929 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2930
2931 ring->gpu_caches_dirty = false;
2932 return 0;
2933}
Chris Wilsone3efda42014-04-09 09:19:41 +01002934
2935void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002936intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002937{
2938 int ret;
2939
2940 if (!intel_ring_initialized(ring))
2941 return;
2942
2943 ret = intel_ring_idle(ring);
2944 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2945 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2946 ring->name, ret);
2947
2948 stop_ring(ring);
2949}