blob: c8d22be1ff0f19aa93c622d01dff1b7b13564091 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Todd Previte559be302015-05-04 07:48:20 -070044/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080050struct dp_link_dpll {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030051 int clock;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080052 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030056 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080057 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030058 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080059 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030063 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080064 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030065 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080066 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080069static const struct dp_link_dpll vlv_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030070 { 162000,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080071 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030072 { 270000,
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080073 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
Ville Syrjälä840b32b2015-08-11 20:21:46 +030086 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030087 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030088 { 270000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030089 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030090 { 540000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030091 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
Sonika Jindal637a9c62015-05-07 09:52:08 +053093
Sonika Jindal64987fc2015-05-26 17:50:13 +053094static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
95 324000, 432000, 540000 };
Sonika Jindal637a9c62015-05-07 09:52:08 +053096static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +020097 324000, 432000, 540000 };
98static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +030099
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700100/**
101 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
102 * @intel_dp: DP struct
103 *
104 * If a CPU or PCH DP output is attached to an eDP panel, this function
105 * will return true, and false otherwise.
106 */
107static bool is_edp(struct intel_dp *intel_dp)
108{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200109 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
110
111 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700112}
113
Imre Deak68b4d822013-05-08 13:14:06 +0300114static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700115{
Imre Deak68b4d822013-05-08 13:14:06 +0300116 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
117
118 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700119}
120
Chris Wilsondf0e9242010-09-09 16:20:55 +0100121static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
122{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200123 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100124}
125
Chris Wilsonea5b2132010-08-04 13:50:23 +0100126static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300127static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100128static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300129static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300130static void vlv_steal_power_sequencer(struct drm_device *dev,
131 enum pipe pipe);
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +0530132static void intel_dp_unset_edid(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700133
Ville Syrjäläe0fce782015-07-08 23:45:54 +0300134static unsigned int intel_dp_unused_lane_mask(int lane_count)
135{
136 return ~((1 << lane_count) - 1) & 0xf;
137}
138
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200139static int
140intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700141{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700142 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700143
144 switch (max_link_bw) {
145 case DP_LINK_BW_1_62:
146 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200147 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300148 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700149 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300150 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
151 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700152 max_link_bw = DP_LINK_BW_1_62;
153 break;
154 }
155 return max_link_bw;
156}
157
Paulo Zanonieeb63242014-05-06 14:56:50 +0300158static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
159{
160 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300161 u8 source_max, sink_max;
162
Ville Syrjäläccb1a832015-12-08 19:59:38 +0200163 source_max = intel_dig_port->max_lanes;
Paulo Zanonieeb63242014-05-06 14:56:50 +0300164 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
165
166 return min(source_max, sink_max);
167}
168
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400169/*
170 * The units on the numbers in the next two are... bizarre. Examples will
171 * make it clearer; this one parallels an example in the eDP spec.
172 *
173 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
174 *
175 * 270000 * 1 * 8 / 10 == 216000
176 *
177 * The actual data capacity of that configuration is 2.16Gbit/s, so the
178 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
179 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
180 * 119000. At 18bpp that's 2142000 kilobits per second.
181 *
182 * Thus the strange-looking division by 10 in intel_dp_link_required, to
183 * get the result in decakilobits instead of kilobits.
184 */
185
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700186static int
Keith Packardc8982612012-01-25 08:16:25 -0800187intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700188{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400189 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700190}
191
192static int
Dave Airliefe27d532010-06-30 11:46:17 +1000193intel_dp_max_data_rate(int max_link_clock, int max_lanes)
194{
195 return (max_link_clock * max_lanes * 8) / 10;
196}
197
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000198static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700199intel_dp_mode_valid(struct drm_connector *connector,
200 struct drm_display_mode *mode)
201{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100202 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300203 struct intel_connector *intel_connector = to_intel_connector(connector);
204 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100205 int target_clock = mode->clock;
206 int max_rate, mode_rate, max_lanes, max_link_clock;
Mika Kahola799487f2016-02-02 15:16:38 +0200207 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700208
Jani Nikuladd06f902012-10-19 14:51:50 +0300209 if (is_edp(intel_dp) && fixed_mode) {
210 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100211 return MODE_PANEL;
212
Jani Nikuladd06f902012-10-19 14:51:50 +0300213 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100214 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200215
216 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100217 }
218
Ville Syrjälä50fec212015-03-12 17:10:34 +0200219 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300220 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100221
222 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
223 mode_rate = intel_dp_link_required(target_clock, 18);
224
Mika Kahola799487f2016-02-02 15:16:38 +0200225 if (mode_rate > max_rate || target_clock > max_dotclk)
Daniel Vetterc4867932012-04-10 10:42:36 +0200226 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700227
228 if (mode->clock < 10000)
229 return MODE_CLOCK_LOW;
230
Daniel Vetter0af78a22012-05-23 11:30:55 +0200231 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
232 return MODE_H_ILLEGAL;
233
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700234 return MODE_OK;
235}
236
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800237uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700238{
239 int i;
240 uint32_t v = 0;
241
242 if (src_bytes > 4)
243 src_bytes = 4;
244 for (i = 0; i < src_bytes; i++)
245 v |= ((uint32_t) src[i]) << ((3-i) * 8);
246 return v;
247}
248
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000249static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700250{
251 int i;
252 if (dst_bytes > 4)
253 dst_bytes = 4;
254 for (i = 0; i < dst_bytes; i++)
255 dst[i] = src >> ((3-i) * 8);
256}
257
Jani Nikulabf13e812013-09-06 07:40:05 +0300258static void
259intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300260 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300261static void
262intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300263 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300264
Ville Syrjälä773538e82014-09-04 14:54:56 +0300265static void pps_lock(struct intel_dp *intel_dp)
266{
267 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
268 struct intel_encoder *encoder = &intel_dig_port->base;
269 struct drm_device *dev = encoder->base.dev;
270 struct drm_i915_private *dev_priv = dev->dev_private;
271 enum intel_display_power_domain power_domain;
272
273 /*
274 * See vlv_power_sequencer_reset() why we need
275 * a power domain reference here.
276 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100277 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300278 intel_display_power_get(dev_priv, power_domain);
279
280 mutex_lock(&dev_priv->pps_mutex);
281}
282
283static void pps_unlock(struct intel_dp *intel_dp)
284{
285 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
286 struct intel_encoder *encoder = &intel_dig_port->base;
287 struct drm_device *dev = encoder->base.dev;
288 struct drm_i915_private *dev_priv = dev->dev_private;
289 enum intel_display_power_domain power_domain;
290
291 mutex_unlock(&dev_priv->pps_mutex);
292
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100293 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300294 intel_display_power_put(dev_priv, power_domain);
295}
296
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300297static void
298vlv_power_sequencer_kick(struct intel_dp *intel_dp)
299{
300 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
301 struct drm_device *dev = intel_dig_port->base.base.dev;
302 struct drm_i915_private *dev_priv = dev->dev_private;
303 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300304 bool pll_enabled, release_cl_override = false;
305 enum dpio_phy phy = DPIO_PHY(pipe);
306 enum dpio_channel ch = vlv_pipe_to_channel(pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300307 uint32_t DP;
308
309 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
310 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
311 pipe_name(pipe), port_name(intel_dig_port->port)))
312 return;
313
314 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
315 pipe_name(pipe), port_name(intel_dig_port->port));
316
317 /* Preserve the BIOS-computed detected bit. This is
318 * supposed to be read-only.
319 */
320 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
321 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
322 DP |= DP_PORT_WIDTH(1);
323 DP |= DP_LINK_TRAIN_PAT_1;
324
325 if (IS_CHERRYVIEW(dev))
326 DP |= DP_PIPE_SELECT_CHV(pipe);
327 else if (pipe == PIPE_B)
328 DP |= DP_PIPEB_SELECT;
329
Ville Syrjäläd288f652014-10-28 13:20:22 +0200330 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
331
332 /*
333 * The DPLL for the pipe must be enabled for this to work.
334 * So enable temporarily it if it's not already enabled.
335 */
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300336 if (!pll_enabled) {
337 release_cl_override = IS_CHERRYVIEW(dev) &&
338 !chv_phy_powergate_ch(dev_priv, phy, ch, true);
339
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +0000340 if (vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
341 &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
342 DRM_ERROR("Failed to force on pll for pipe %c!\n",
343 pipe_name(pipe));
344 return;
345 }
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300346 }
Ville Syrjäläd288f652014-10-28 13:20:22 +0200347
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300348 /*
349 * Similar magic as in intel_dp_enable_port().
350 * We _must_ do this port enable + disable trick
351 * to make this power seqeuencer lock onto the port.
352 * Otherwise even VDD force bit won't work.
353 */
354 I915_WRITE(intel_dp->output_reg, DP);
355 POSTING_READ(intel_dp->output_reg);
356
357 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
358 POSTING_READ(intel_dp->output_reg);
359
360 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
361 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200362
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300363 if (!pll_enabled) {
Ville Syrjäläd288f652014-10-28 13:20:22 +0200364 vlv_force_pll_off(dev, pipe);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300365
366 if (release_cl_override)
367 chv_phy_powergate_ch(dev_priv, phy, ch, false);
368 }
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300369}
370
Jani Nikulabf13e812013-09-06 07:40:05 +0300371static enum pipe
372vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
373{
374 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300375 struct drm_device *dev = intel_dig_port->base.base.dev;
376 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300377 struct intel_encoder *encoder;
378 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300379 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300380
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300381 lockdep_assert_held(&dev_priv->pps_mutex);
382
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300383 /* We should never land here with regular DP ports */
384 WARN_ON(!is_edp(intel_dp));
385
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300386 if (intel_dp->pps_pipe != INVALID_PIPE)
387 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300388
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300389 /*
390 * We don't have power sequencer currently.
391 * Pick one that's not used by other ports.
392 */
Jani Nikula19c80542015-12-16 12:48:16 +0200393 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300394 struct intel_dp *tmp;
395
396 if (encoder->type != INTEL_OUTPUT_EDP)
397 continue;
398
399 tmp = enc_to_intel_dp(&encoder->base);
400
401 if (tmp->pps_pipe != INVALID_PIPE)
402 pipes &= ~(1 << tmp->pps_pipe);
403 }
404
405 /*
406 * Didn't find one. This should not happen since there
407 * are two power sequencers and up to two eDP ports.
408 */
409 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300410 pipe = PIPE_A;
411 else
412 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300413
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300414 vlv_steal_power_sequencer(dev, pipe);
415 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300416
417 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
418 pipe_name(intel_dp->pps_pipe),
419 port_name(intel_dig_port->port));
420
421 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300422 intel_dp_init_panel_power_sequencer(dev, intel_dp);
423 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300424
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300425 /*
426 * Even vdd force doesn't work until we've made
427 * the power sequencer lock in on the port.
428 */
429 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300430
431 return intel_dp->pps_pipe;
432}
433
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300434typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
435 enum pipe pipe);
436
437static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
438 enum pipe pipe)
439{
440 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
441}
442
443static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
444 enum pipe pipe)
445{
446 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
447}
448
449static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
450 enum pipe pipe)
451{
452 return true;
453}
454
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300455static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300456vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
457 enum port port,
458 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300459{
Jani Nikulabf13e812013-09-06 07:40:05 +0300460 enum pipe pipe;
461
Jani Nikulabf13e812013-09-06 07:40:05 +0300462 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
463 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
464 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300465
466 if (port_sel != PANEL_PORT_SELECT_VLV(port))
467 continue;
468
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300469 if (!pipe_check(dev_priv, pipe))
470 continue;
471
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300472 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300473 }
474
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300475 return INVALID_PIPE;
476}
477
478static void
479vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
480{
481 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
482 struct drm_device *dev = intel_dig_port->base.base.dev;
483 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300484 enum port port = intel_dig_port->port;
485
486 lockdep_assert_held(&dev_priv->pps_mutex);
487
488 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300489 /* first pick one where the panel is on */
490 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
491 vlv_pipe_has_pp_on);
492 /* didn't find one? pick one where vdd is on */
493 if (intel_dp->pps_pipe == INVALID_PIPE)
494 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
495 vlv_pipe_has_vdd_on);
496 /* didn't find one? pick one with just the correct port */
497 if (intel_dp->pps_pipe == INVALID_PIPE)
498 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
499 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300500
501 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
502 if (intel_dp->pps_pipe == INVALID_PIPE) {
503 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
504 port_name(port));
505 return;
506 }
507
508 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
509 port_name(port), pipe_name(intel_dp->pps_pipe));
510
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300511 intel_dp_init_panel_power_sequencer(dev, intel_dp);
512 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300513}
514
Ville Syrjälä773538e82014-09-04 14:54:56 +0300515void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
516{
517 struct drm_device *dev = dev_priv->dev;
518 struct intel_encoder *encoder;
519
Wayne Boyer666a4532015-12-09 12:29:35 -0800520 if (WARN_ON(!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)))
Ville Syrjälä773538e82014-09-04 14:54:56 +0300521 return;
522
523 /*
524 * We can't grab pps_mutex here due to deadlock with power_domain
525 * mutex when power_domain functions are called while holding pps_mutex.
526 * That also means that in order to use pps_pipe the code needs to
527 * hold both a power domain reference and pps_mutex, and the power domain
528 * reference get/put must be done while _not_ holding pps_mutex.
529 * pps_{lock,unlock}() do these steps in the correct order, so one
530 * should use them always.
531 */
532
Jani Nikula19c80542015-12-16 12:48:16 +0200533 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä773538e82014-09-04 14:54:56 +0300534 struct intel_dp *intel_dp;
535
536 if (encoder->type != INTEL_OUTPUT_EDP)
537 continue;
538
539 intel_dp = enc_to_intel_dp(&encoder->base);
540 intel_dp->pps_pipe = INVALID_PIPE;
541 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300542}
543
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200544static i915_reg_t
545_pp_ctrl_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300546{
547 struct drm_device *dev = intel_dp_to_dev(intel_dp);
548
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530549 if (IS_BROXTON(dev))
550 return BXT_PP_CONTROL(0);
551 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300552 return PCH_PP_CONTROL;
553 else
554 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
555}
556
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200557static i915_reg_t
558_pp_stat_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300559{
560 struct drm_device *dev = intel_dp_to_dev(intel_dp);
561
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530562 if (IS_BROXTON(dev))
563 return BXT_PP_STATUS(0);
564 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300565 return PCH_PP_STATUS;
566 else
567 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
568}
569
Clint Taylor01527b32014-07-07 13:01:46 -0700570/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
571 This function only applicable when panel PM state is not to be tracked */
572static int edp_notify_handler(struct notifier_block *this, unsigned long code,
573 void *unused)
574{
575 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
576 edp_notifier);
577 struct drm_device *dev = intel_dp_to_dev(intel_dp);
578 struct drm_i915_private *dev_priv = dev->dev_private;
Clint Taylor01527b32014-07-07 13:01:46 -0700579
580 if (!is_edp(intel_dp) || code != SYS_RESTART)
581 return 0;
582
Ville Syrjälä773538e82014-09-04 14:54:56 +0300583 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300584
Wayne Boyer666a4532015-12-09 12:29:35 -0800585 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300586 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200587 i915_reg_t pp_ctrl_reg, pp_div_reg;
Ville Syrjälä649636e2015-09-22 19:50:01 +0300588 u32 pp_div;
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300589
Clint Taylor01527b32014-07-07 13:01:46 -0700590 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
591 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
592 pp_div = I915_READ(pp_div_reg);
593 pp_div &= PP_REFERENCE_DIVIDER_MASK;
594
595 /* 0x1F write to PP_DIV_REG sets max cycle delay */
596 I915_WRITE(pp_div_reg, pp_div | 0x1F);
597 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
598 msleep(intel_dp->panel_power_cycle_delay);
599 }
600
Ville Syrjälä773538e82014-09-04 14:54:56 +0300601 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300602
Clint Taylor01527b32014-07-07 13:01:46 -0700603 return 0;
604}
605
Daniel Vetter4be73782014-01-17 14:39:48 +0100606static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700607{
Paulo Zanoni30add222012-10-26 19:05:45 -0200608 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700609 struct drm_i915_private *dev_priv = dev->dev_private;
610
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300611 lockdep_assert_held(&dev_priv->pps_mutex);
612
Wayne Boyer666a4532015-12-09 12:29:35 -0800613 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300614 intel_dp->pps_pipe == INVALID_PIPE)
615 return false;
616
Jani Nikulabf13e812013-09-06 07:40:05 +0300617 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700618}
619
Daniel Vetter4be73782014-01-17 14:39:48 +0100620static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700621{
Paulo Zanoni30add222012-10-26 19:05:45 -0200622 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700623 struct drm_i915_private *dev_priv = dev->dev_private;
624
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300625 lockdep_assert_held(&dev_priv->pps_mutex);
626
Wayne Boyer666a4532015-12-09 12:29:35 -0800627 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300628 intel_dp->pps_pipe == INVALID_PIPE)
629 return false;
630
Ville Syrjälä773538e82014-09-04 14:54:56 +0300631 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700632}
633
Keith Packard9b984da2011-09-19 13:54:47 -0700634static void
635intel_dp_check_edp(struct intel_dp *intel_dp)
636{
Paulo Zanoni30add222012-10-26 19:05:45 -0200637 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700638 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700639
Keith Packard9b984da2011-09-19 13:54:47 -0700640 if (!is_edp(intel_dp))
641 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700642
Daniel Vetter4be73782014-01-17 14:39:48 +0100643 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700644 WARN(1, "eDP powered off while attempting aux channel communication.\n");
645 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300646 I915_READ(_pp_stat_reg(intel_dp)),
647 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700648 }
649}
650
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100651static uint32_t
652intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
653{
654 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
655 struct drm_device *dev = intel_dig_port->base.base.dev;
656 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200657 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100658 uint32_t status;
659 bool done;
660
Daniel Vetteref04f002012-12-01 21:03:59 +0100661#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100662 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300663 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300664 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100665 else
666 done = wait_for_atomic(C, 10) == 0;
667 if (!done)
668 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
669 has_aux_irq);
670#undef C
671
672 return status;
673}
674
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200675static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000676{
677 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200678 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000679
Ville Syrjäläa457f542016-03-02 17:22:17 +0200680 if (index)
681 return 0;
682
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000683 /*
684 * The clock divider is based off the hrawclk, and would like to run at
Ville Syrjäläa457f542016-03-02 17:22:17 +0200685 * 2MHz. So, take the hrawclk value and divide by 2000 and use that
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000686 */
Ville Syrjäläa457f542016-03-02 17:22:17 +0200687 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000688}
689
690static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
691{
692 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa457f542016-03-02 17:22:17 +0200693 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000694
695 if (index)
696 return 0;
697
Ville Syrjäläa457f542016-03-02 17:22:17 +0200698 /*
699 * The clock divider is based off the cdclk or PCH rawclk, and would
700 * like to run at 2MHz. So, take the cdclk or PCH rawclk value and
701 * divide by 2000 and use that
702 */
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200703 if (intel_dig_port->port == PORT_A)
Ville Syrjäläfce18c42015-11-30 16:23:46 +0200704 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200705 else
706 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000707}
708
709static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300710{
711 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa457f542016-03-02 17:22:17 +0200712 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300713
Ville Syrjäläa457f542016-03-02 17:22:17 +0200714 if (intel_dig_port->port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300715 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100716 switch (index) {
717 case 0: return 63;
718 case 1: return 72;
719 default: return 0;
720 }
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300721 }
Ville Syrjäläa457f542016-03-02 17:22:17 +0200722
723 return ilk_get_aux_clock_divider(intel_dp, index);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300724}
725
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000726static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
727{
728 /*
729 * SKL doesn't need us to program the AUX clock divider (Hardware will
730 * derive the clock from CDCLK automatically). We still implement the
731 * get_aux_clock_divider vfunc to plug-in into the existing code.
732 */
733 return index ? 0 : 1;
734}
735
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200736static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
737 bool has_aux_irq,
738 int send_bytes,
739 uint32_t aux_clock_divider)
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000740{
741 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
742 struct drm_device *dev = intel_dig_port->base.base.dev;
743 uint32_t precharge, timeout;
744
745 if (IS_GEN6(dev))
746 precharge = 3;
747 else
748 precharge = 5;
749
Ville Syrjäläf3c6a3a2015-11-11 20:34:10 +0200750 if (IS_BROADWELL(dev) && intel_dig_port->port == PORT_A)
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000751 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
752 else
753 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
754
755 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000756 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000757 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000758 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000759 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000760 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000761 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
762 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000763 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000764}
765
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000766static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
767 bool has_aux_irq,
768 int send_bytes,
769 uint32_t unused)
770{
771 return DP_AUX_CH_CTL_SEND_BUSY |
772 DP_AUX_CH_CTL_DONE |
773 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
774 DP_AUX_CH_CTL_TIME_OUT_ERROR |
775 DP_AUX_CH_CTL_TIME_OUT_1600us |
776 DP_AUX_CH_CTL_RECEIVE_ERROR |
777 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
778 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
779}
780
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700781static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100782intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200783 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700784 uint8_t *recv, int recv_size)
785{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200786 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
787 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700788 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200789 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Chris Wilsonbc866252013-07-21 16:00:03 +0100790 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100791 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700792 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000793 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100794 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200795 bool vdd;
796
Ville Syrjälä773538e82014-09-04 14:54:56 +0300797 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300798
Ville Syrjälä72c35002014-08-18 22:16:00 +0300799 /*
800 * We will be called with VDD already enabled for dpcd/edid/oui reads.
801 * In such cases we want to leave VDD enabled and it's up to upper layers
802 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
803 * ourselves.
804 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300805 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100806
807 /* dp aux is extremely sensitive to irq latency, hence request the
808 * lowest possible wakeup latency and so prevent the cpu from going into
809 * deep sleep states.
810 */
811 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700812
Keith Packard9b984da2011-09-19 13:54:47 -0700813 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800814
Jesse Barnes11bee432011-08-01 15:02:20 -0700815 /* Try to wait for any previous AUX channel activity */
816 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100817 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700818 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
819 break;
820 msleep(1);
821 }
822
823 if (try == 3) {
Mika Kuoppala02196c72015-08-06 16:48:58 +0300824 static u32 last_status = -1;
825 const u32 status = I915_READ(ch_ctl);
826
827 if (status != last_status) {
828 WARN(1, "dp_aux_ch not started status 0x%08x\n",
829 status);
830 last_status = status;
831 }
832
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100833 ret = -EBUSY;
834 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100835 }
836
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300837 /* Only 5 data registers! */
838 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
839 ret = -E2BIG;
840 goto out;
841 }
842
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000843 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000844 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
845 has_aux_irq,
846 send_bytes,
847 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000848
Chris Wilsonbc866252013-07-21 16:00:03 +0100849 /* Must try at least 3 times according to DP spec */
850 for (try = 0; try < 5; try++) {
851 /* Load the send data into the aux channel data registers */
852 for (i = 0; i < send_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +0200853 I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800854 intel_dp_pack_aux(send + i,
855 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400856
Chris Wilsonbc866252013-07-21 16:00:03 +0100857 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000858 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100859
Chris Wilsonbc866252013-07-21 16:00:03 +0100860 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400861
Chris Wilsonbc866252013-07-21 16:00:03 +0100862 /* Clear done status and any errors */
863 I915_WRITE(ch_ctl,
864 status |
865 DP_AUX_CH_CTL_DONE |
866 DP_AUX_CH_CTL_TIME_OUT_ERROR |
867 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400868
Todd Previte74ebf292015-04-15 08:38:41 -0700869 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +0100870 continue;
Todd Previte74ebf292015-04-15 08:38:41 -0700871
872 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
873 * 400us delay required for errors and timeouts
874 * Timeout errors from the HW already meet this
875 * requirement so skip to next iteration
876 */
877 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
878 usleep_range(400, 500);
879 continue;
880 }
Chris Wilsonbc866252013-07-21 16:00:03 +0100881 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -0700882 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +0100883 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700884 }
885
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700886 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700887 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100888 ret = -EBUSY;
889 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700890 }
891
Jim Bridee058c942015-05-27 10:21:48 -0700892done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700893 /* Check for timeout or receive error.
894 * Timeouts occur when the sink is not connected
895 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700896 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700897 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100898 ret = -EIO;
899 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700900 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700901
902 /* Timeouts occur when the device isn't connected, so they're
903 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700904 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800905 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100906 ret = -ETIMEDOUT;
907 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700908 }
909
910 /* Unload any bytes sent back from the other side */
911 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
912 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Rodrigo Vivi14e01882015-12-10 11:12:27 -0800913
914 /*
915 * By BSpec: "Message sizes of 0 or >20 are not allowed."
916 * We have no idea of what happened so we return -EBUSY so
917 * drm layer takes care for the necessary retries.
918 */
919 if (recv_bytes == 0 || recv_bytes > 20) {
920 DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
921 recv_bytes);
922 /*
923 * FIXME: This patch was created on top of a series that
924 * organize the retries at drm level. There EBUSY should
925 * also take care for 1ms wait before retrying.
926 * That aux retries re-org is still needed and after that is
927 * merged we remove this sleep from here.
928 */
929 usleep_range(1000, 1500);
930 ret = -EBUSY;
931 goto out;
932 }
933
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700934 if (recv_bytes > recv_size)
935 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400936
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100937 for (i = 0; i < recv_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +0200938 intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800939 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700940
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100941 ret = recv_bytes;
942out:
943 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
944
Jani Nikula884f19e2014-03-14 16:51:14 +0200945 if (vdd)
946 edp_panel_vdd_off(intel_dp, false);
947
Ville Syrjälä773538e82014-09-04 14:54:56 +0300948 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300949
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100950 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700951}
952
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300953#define BARE_ADDRESS_SIZE 3
954#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200955static ssize_t
956intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700957{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200958 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
959 uint8_t txbuf[20], rxbuf[20];
960 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700961 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700962
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +0200963 txbuf[0] = (msg->request << 4) |
964 ((msg->address >> 16) & 0xf);
965 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200966 txbuf[2] = msg->address & 0xff;
967 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300968
Jani Nikula9d1a1032014-03-14 16:51:15 +0200969 switch (msg->request & ~DP_AUX_I2C_MOT) {
970 case DP_AUX_NATIVE_WRITE:
971 case DP_AUX_I2C_WRITE:
Ville Syrjäläc1e741222015-08-27 17:23:27 +0300972 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300973 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200974 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200975
Jani Nikula9d1a1032014-03-14 16:51:15 +0200976 if (WARN_ON(txsize > 20))
977 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700978
Imre Deakd81a67c2016-01-29 14:52:26 +0200979 if (msg->buffer)
980 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
981 else
982 WARN_ON(msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700983
Jani Nikula9d1a1032014-03-14 16:51:15 +0200984 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
985 if (ret > 0) {
986 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700987
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200988 if (ret > 1) {
989 /* Number of bytes written in a short write. */
990 ret = clamp_t(int, rxbuf[1], 0, msg->size);
991 } else {
992 /* Return payload size. */
993 ret = msg->size;
994 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700995 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200996 break;
997
998 case DP_AUX_NATIVE_READ:
999 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001000 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001001 rxsize = msg->size + 1;
1002
1003 if (WARN_ON(rxsize > 20))
1004 return -E2BIG;
1005
1006 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1007 if (ret > 0) {
1008 msg->reply = rxbuf[0] >> 4;
1009 /*
1010 * Assume happy day, and copy the data. The caller is
1011 * expected to check msg->reply before touching it.
1012 *
1013 * Return payload size.
1014 */
1015 ret--;
1016 memcpy(msg->buffer, rxbuf + 1, ret);
1017 }
1018 break;
1019
1020 default:
1021 ret = -EINVAL;
1022 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001023 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001024
Jani Nikula9d1a1032014-03-14 16:51:15 +02001025 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001026}
1027
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001028static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
1029 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001030{
1031 switch (port) {
1032 case PORT_B:
1033 case PORT_C:
1034 case PORT_D:
1035 return DP_AUX_CH_CTL(port);
1036 default:
1037 MISSING_CASE(port);
1038 return DP_AUX_CH_CTL(PORT_B);
1039 }
1040}
1041
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001042static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
1043 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001044{
1045 switch (port) {
1046 case PORT_B:
1047 case PORT_C:
1048 case PORT_D:
1049 return DP_AUX_CH_DATA(port, index);
1050 default:
1051 MISSING_CASE(port);
1052 return DP_AUX_CH_DATA(PORT_B, index);
1053 }
1054}
1055
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001056static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
1057 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001058{
1059 switch (port) {
1060 case PORT_A:
1061 return DP_AUX_CH_CTL(port);
1062 case PORT_B:
1063 case PORT_C:
1064 case PORT_D:
1065 return PCH_DP_AUX_CH_CTL(port);
1066 default:
1067 MISSING_CASE(port);
1068 return DP_AUX_CH_CTL(PORT_A);
1069 }
1070}
1071
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001072static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
1073 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001074{
1075 switch (port) {
1076 case PORT_A:
1077 return DP_AUX_CH_DATA(port, index);
1078 case PORT_B:
1079 case PORT_C:
1080 case PORT_D:
1081 return PCH_DP_AUX_CH_DATA(port, index);
1082 default:
1083 MISSING_CASE(port);
1084 return DP_AUX_CH_DATA(PORT_A, index);
1085 }
1086}
1087
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001088/*
1089 * On SKL we don't have Aux for port E so we rely
1090 * on VBT to set a proper alternate aux channel.
1091 */
1092static enum port skl_porte_aux_port(struct drm_i915_private *dev_priv)
1093{
1094 const struct ddi_vbt_port_info *info =
1095 &dev_priv->vbt.ddi_port_info[PORT_E];
1096
1097 switch (info->alternate_aux_channel) {
1098 case DP_AUX_A:
1099 return PORT_A;
1100 case DP_AUX_B:
1101 return PORT_B;
1102 case DP_AUX_C:
1103 return PORT_C;
1104 case DP_AUX_D:
1105 return PORT_D;
1106 default:
1107 MISSING_CASE(info->alternate_aux_channel);
1108 return PORT_A;
1109 }
1110}
1111
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001112static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
1113 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001114{
1115 if (port == PORT_E)
1116 port = skl_porte_aux_port(dev_priv);
1117
1118 switch (port) {
1119 case PORT_A:
1120 case PORT_B:
1121 case PORT_C:
1122 case PORT_D:
1123 return DP_AUX_CH_CTL(port);
1124 default:
1125 MISSING_CASE(port);
1126 return DP_AUX_CH_CTL(PORT_A);
1127 }
1128}
1129
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001130static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
1131 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001132{
1133 if (port == PORT_E)
1134 port = skl_porte_aux_port(dev_priv);
1135
1136 switch (port) {
1137 case PORT_A:
1138 case PORT_B:
1139 case PORT_C:
1140 case PORT_D:
1141 return DP_AUX_CH_DATA(port, index);
1142 default:
1143 MISSING_CASE(port);
1144 return DP_AUX_CH_DATA(PORT_A, index);
1145 }
1146}
1147
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001148static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
1149 enum port port)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001150{
1151 if (INTEL_INFO(dev_priv)->gen >= 9)
1152 return skl_aux_ctl_reg(dev_priv, port);
1153 else if (HAS_PCH_SPLIT(dev_priv))
1154 return ilk_aux_ctl_reg(dev_priv, port);
1155 else
1156 return g4x_aux_ctl_reg(dev_priv, port);
1157}
1158
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001159static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
1160 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001161{
1162 if (INTEL_INFO(dev_priv)->gen >= 9)
1163 return skl_aux_data_reg(dev_priv, port, index);
1164 else if (HAS_PCH_SPLIT(dev_priv))
1165 return ilk_aux_data_reg(dev_priv, port, index);
1166 else
1167 return g4x_aux_data_reg(dev_priv, port, index);
1168}
1169
1170static void intel_aux_reg_init(struct intel_dp *intel_dp)
1171{
1172 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1173 enum port port = dp_to_dig_port(intel_dp)->port;
1174 int i;
1175
1176 intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
1177 for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
1178 intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
1179}
1180
Jani Nikula9d1a1032014-03-14 16:51:15 +02001181static void
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001182intel_dp_aux_fini(struct intel_dp *intel_dp)
1183{
1184 drm_dp_aux_unregister(&intel_dp->aux);
1185 kfree(intel_dp->aux.name);
1186}
1187
1188static int
Jani Nikula9d1a1032014-03-14 16:51:15 +02001189intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001190{
Jani Nikula33ad6622014-03-14 16:51:16 +02001191 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1192 enum port port = intel_dig_port->port;
Dave Airlieab2c0672009-12-04 10:55:24 +10001193 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001194
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001195 intel_aux_reg_init(intel_dp);
David Flynn8316f332010-12-08 16:10:21 +00001196
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001197 intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
1198 if (!intel_dp->aux.name)
1199 return -ENOMEM;
1200
Rafael Antognolli4d32c0d2016-01-21 15:10:20 -08001201 intel_dp->aux.dev = connector->base.kdev;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001202 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001203
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001204 DRM_DEBUG_KMS("registering %s bus for %s\n",
1205 intel_dp->aux.name,
Jani Nikula0b998362014-03-14 16:51:17 +02001206 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001207
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001208 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001209 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001210 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001211 intel_dp->aux.name, ret);
1212 kfree(intel_dp->aux.name);
1213 return ret;
Dave Airlieab2c0672009-12-04 10:55:24 +10001214 }
David Flynn8316f332010-12-08 16:10:21 +00001215
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001216 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001217}
1218
Imre Deak80f65de2014-02-11 17:12:49 +02001219static void
1220intel_dp_connector_unregister(struct intel_connector *intel_connector)
1221{
1222 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1223
Rafael Antognolli4d32c0d2016-01-21 15:10:20 -08001224 intel_dp_aux_fini(intel_dp);
Imre Deak80f65de2014-02-11 17:12:49 +02001225 intel_connector_unregister(intel_connector);
1226}
1227
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301228static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001229intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301230{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001231 if (intel_dp->num_sink_rates) {
1232 *sink_rates = intel_dp->sink_rates;
1233 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301234 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001235
1236 *sink_rates = default_rates;
1237
1238 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301239}
1240
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001241bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301242{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001243 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1244 struct drm_device *dev = dig_port->base.base.dev;
1245
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301246 /* WaDisableHBR2:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001247 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0))
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301248 return false;
1249
1250 if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) ||
1251 (INTEL_INFO(dev)->gen >= 9))
1252 return true;
1253 else
1254 return false;
1255}
1256
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301257static int
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001258intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301259{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001260 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1261 struct drm_device *dev = dig_port->base.base.dev;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301262 int size;
1263
Sonika Jindal64987fc2015-05-26 17:50:13 +05301264 if (IS_BROXTON(dev)) {
1265 *source_rates = bxt_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301266 size = ARRAY_SIZE(bxt_rates);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001267 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Sonika Jindal637a9c62015-05-07 09:52:08 +05301268 *source_rates = skl_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301269 size = ARRAY_SIZE(skl_rates);
1270 } else {
1271 *source_rates = default_rates;
1272 size = ARRAY_SIZE(default_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301273 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001274
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301275 /* This depends on the fact that 5.4 is last value in the array */
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001276 if (!intel_dp_source_supports_hbr2(intel_dp))
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301277 size--;
Ville Syrjälä636280b2015-03-12 17:10:29 +02001278
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301279 return size;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301280}
1281
Daniel Vetter0e503382014-07-04 11:26:04 -03001282static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001283intel_dp_set_clock(struct intel_encoder *encoder,
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001284 struct intel_crtc_state *pipe_config)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001285{
1286 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001287 const struct dp_link_dpll *divisor = NULL;
1288 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001289
1290 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001291 divisor = gen4_dpll;
1292 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001293 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001294 divisor = pch_dpll;
1295 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001296 } else if (IS_CHERRYVIEW(dev)) {
1297 divisor = chv_dpll;
1298 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001299 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001300 divisor = vlv_dpll;
1301 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001302 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001303
1304 if (divisor && count) {
1305 for (i = 0; i < count; i++) {
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001306 if (pipe_config->port_clock == divisor[i].clock) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001307 pipe_config->dpll = divisor[i].dpll;
1308 pipe_config->clock_set = true;
1309 break;
1310 }
1311 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001312 }
1313}
1314
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001315static int intersect_rates(const int *source_rates, int source_len,
1316 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001317 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301318{
1319 int i = 0, j = 0, k = 0;
1320
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301321 while (i < source_len && j < sink_len) {
1322 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001323 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1324 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001325 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301326 ++k;
1327 ++i;
1328 ++j;
1329 } else if (source_rates[i] < sink_rates[j]) {
1330 ++i;
1331 } else {
1332 ++j;
1333 }
1334 }
1335 return k;
1336}
1337
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001338static int intel_dp_common_rates(struct intel_dp *intel_dp,
1339 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001340{
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001341 const int *source_rates, *sink_rates;
1342 int source_len, sink_len;
1343
1344 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001345 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001346
1347 return intersect_rates(source_rates, source_len,
1348 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001349 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001350}
1351
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001352static void snprintf_int_array(char *str, size_t len,
1353 const int *array, int nelem)
1354{
1355 int i;
1356
1357 str[0] = '\0';
1358
1359 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001360 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001361 if (r >= len)
1362 return;
1363 str += r;
1364 len -= r;
1365 }
1366}
1367
1368static void intel_dp_print_rates(struct intel_dp *intel_dp)
1369{
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001370 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001371 int source_len, sink_len, common_len;
1372 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001373 char str[128]; /* FIXME: too big for stack? */
1374
1375 if ((drm_debug & DRM_UT_KMS) == 0)
1376 return;
1377
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001378 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001379 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1380 DRM_DEBUG_KMS("source rates: %s\n", str);
1381
1382 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1383 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1384 DRM_DEBUG_KMS("sink rates: %s\n", str);
1385
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001386 common_len = intel_dp_common_rates(intel_dp, common_rates);
1387 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1388 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001389}
1390
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001391static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301392{
1393 int i = 0;
1394
1395 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1396 if (find == rates[i])
1397 break;
1398
1399 return i;
1400}
1401
Ville Syrjälä50fec212015-03-12 17:10:34 +02001402int
1403intel_dp_max_link_rate(struct intel_dp *intel_dp)
1404{
1405 int rates[DP_MAX_SUPPORTED_RATES] = {};
1406 int len;
1407
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001408 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001409 if (WARN_ON(len <= 0))
1410 return 162000;
1411
1412 return rates[rate_to_index(0, rates) - 1];
1413}
1414
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001415int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1416{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001417 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001418}
1419
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001420void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1421 uint8_t *link_bw, uint8_t *rate_select)
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001422{
1423 if (intel_dp->num_sink_rates) {
1424 *link_bw = 0;
1425 *rate_select =
1426 intel_dp_rate_select(intel_dp, port_clock);
1427 } else {
1428 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1429 *rate_select = 0;
1430 }
1431}
1432
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001433bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001434intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001435 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001436{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001437 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001438 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001439 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001440 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001441 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001442 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001443 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001444 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001445 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001446 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001447 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001448 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301449 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001450 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001451 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001452 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1453 int common_len;
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001454 uint8_t link_bw, rate_select;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301455
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001456 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301457
1458 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001459 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301460
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001461 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001462
Imre Deakbc7d38a2013-05-16 14:40:36 +03001463 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001464 pipe_config->has_pch_encoder = true;
1465
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001466 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001467 pipe_config->has_drrs = false;
Jani Nikula9fcb1702015-05-05 16:32:12 +03001468 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001469
Jani Nikuladd06f902012-10-19 14:51:50 +03001470 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1471 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1472 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001473
1474 if (INTEL_INFO(dev)->gen >= 9) {
1475 int ret;
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001476 ret = skl_update_scaler_crtc(pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001477 if (ret)
1478 return ret;
1479 }
1480
Matt Roperb56676272015-11-04 09:05:27 -08001481 if (HAS_GMCH_DISPLAY(dev))
Jesse Barnes2dd24552013-04-25 12:55:01 -07001482 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1483 intel_connector->panel.fitting_mode);
1484 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001485 intel_pch_panel_fitting(intel_crtc, pipe_config,
1486 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001487 }
1488
Daniel Vettercb1793c2012-06-04 18:39:21 +02001489 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001490 return false;
1491
Daniel Vetter083f9562012-04-20 20:23:49 +02001492 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301493 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001494 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001495 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001496
Daniel Vetter36008362013-03-27 00:44:59 +01001497 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1498 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001499 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001500 if (is_edp(intel_dp)) {
Thulasimani,Sivakumar22ce5622015-07-31 11:05:27 +05301501
1502 /* Get bpp from vbt only for panels that dont have bpp in edid */
1503 if (intel_connector->base.display_info.bpc == 0 &&
Jani Nikula6aa23e62016-03-24 17:50:20 +02001504 (dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
Jani Nikula56071a22014-05-06 14:56:52 +03001505 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02001506 dev_priv->vbt.edp.bpp);
1507 bpp = dev_priv->vbt.edp.bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001508 }
1509
Jani Nikula344c5bb2014-09-09 11:25:13 +03001510 /*
1511 * Use the maximum clock and number of lanes the eDP panel
1512 * advertizes being capable of. The panels are generally
1513 * designed to support only a single clock and lane
1514 * configuration, and typically these values correspond to the
1515 * native resolution of the panel.
1516 */
1517 min_lane_count = max_lane_count;
1518 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001519 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001520
Daniel Vetter36008362013-03-27 00:44:59 +01001521 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001522 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1523 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001524
Dave Airliec6930992014-07-14 11:04:39 +10001525 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301526 for (lane_count = min_lane_count;
1527 lane_count <= max_lane_count;
1528 lane_count <<= 1) {
1529
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001530 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001531 link_avail = intel_dp_max_data_rate(link_clock,
1532 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001533
Daniel Vetter36008362013-03-27 00:44:59 +01001534 if (mode_rate <= link_avail) {
1535 goto found;
1536 }
1537 }
1538 }
1539 }
1540
1541 return false;
1542
1543found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001544 if (intel_dp->color_range_auto) {
1545 /*
1546 * See:
1547 * CEA-861-E - 5.1 Default Encoding Parameters
1548 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1549 */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001550 pipe_config->limited_color_range =
1551 bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
1552 } else {
1553 pipe_config->limited_color_range =
1554 intel_dp->limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001555 }
1556
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001557 pipe_config->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301558
Daniel Vetter657445f2013-05-04 10:09:18 +02001559 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001560 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001561
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001562 intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
1563 &link_bw, &rate_select);
1564
1565 DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
1566 link_bw, rate_select, pipe_config->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001567 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001568 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1569 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001570
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001571 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001572 adjusted_mode->crtc_clock,
1573 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001574 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001575
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301576 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301577 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001578 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301579 intel_link_compute_m_n(bpp, lane_count,
1580 intel_connector->panel.downclock_mode->clock,
1581 pipe_config->port_clock,
1582 &pipe_config->dp_m2_n2);
1583 }
1584
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02001585 if (!HAS_DDI(dev))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001586 intel_dp_set_clock(encoder, pipe_config);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001587
Daniel Vetter36008362013-03-27 00:44:59 +01001588 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001589}
1590
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001591void intel_dp_set_link_params(struct intel_dp *intel_dp,
1592 const struct intel_crtc_state *pipe_config)
1593{
1594 intel_dp->link_rate = pipe_config->port_clock;
1595 intel_dp->lane_count = pipe_config->lane_count;
1596}
1597
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001598static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001599{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001600 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001601 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001602 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001603 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001604 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03001605 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001606
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001607 intel_dp_set_link_params(intel_dp, crtc->config);
1608
Keith Packard417e8222011-11-01 19:54:11 -07001609 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001610 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001611 *
1612 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001613 * SNB CPU
1614 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001615 * CPT PCH
1616 *
1617 * IBX PCH and CPU are the same for almost everything,
1618 * except that the CPU DP PLL is configured in this
1619 * register
1620 *
1621 * CPT PCH is quite different, having many bits moved
1622 * to the TRANS_DP_CTL register instead. That
1623 * configuration happens (oddly) in ironlake_pch_enable
1624 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001625
Keith Packard417e8222011-11-01 19:54:11 -07001626 /* Preserve the BIOS-computed detected bit. This is
1627 * supposed to be read-only.
1628 */
1629 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001630
Keith Packard417e8222011-11-01 19:54:11 -07001631 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001632 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001633 intel_dp->DP |= DP_PORT_WIDTH(crtc->config->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001634
Keith Packard417e8222011-11-01 19:54:11 -07001635 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001636
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001637 if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001638 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1639 intel_dp->DP |= DP_SYNC_HS_HIGH;
1640 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1641 intel_dp->DP |= DP_SYNC_VS_HIGH;
1642 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1643
Jani Nikula6aba5b62013-10-04 15:08:10 +03001644 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001645 intel_dp->DP |= DP_ENHANCED_FRAMING;
1646
Daniel Vetter7c62a162013-06-01 17:16:20 +02001647 intel_dp->DP |= crtc->pipe << 29;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001648 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001649 u32 trans_dp;
1650
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001651 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001652
1653 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1654 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1655 trans_dp |= TRANS_DP_ENH_FRAMING;
1656 else
1657 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1658 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001659 } else {
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001660 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08001661 !IS_CHERRYVIEW(dev) && crtc->config->limited_color_range)
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001662 intel_dp->DP |= DP_COLOR_RANGE_16_235;
Keith Packard417e8222011-11-01 19:54:11 -07001663
1664 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1665 intel_dp->DP |= DP_SYNC_HS_HIGH;
1666 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1667 intel_dp->DP |= DP_SYNC_VS_HIGH;
1668 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1669
Jani Nikula6aba5b62013-10-04 15:08:10 +03001670 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001671 intel_dp->DP |= DP_ENHANCED_FRAMING;
1672
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001673 if (IS_CHERRYVIEW(dev))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001674 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001675 else if (crtc->pipe == PIPE_B)
1676 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001677 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001678}
1679
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001680#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1681#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001682
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001683#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1684#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001685
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001686#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1687#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001688
Daniel Vetter4be73782014-01-17 14:39:48 +01001689static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001690 u32 mask,
1691 u32 value)
1692{
Paulo Zanoni30add222012-10-26 19:05:45 -02001693 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001694 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001695 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07001696
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001697 lockdep_assert_held(&dev_priv->pps_mutex);
1698
Jani Nikulabf13e812013-09-06 07:40:05 +03001699 pp_stat_reg = _pp_stat_reg(intel_dp);
1700 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001701
1702 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001703 mask, value,
1704 I915_READ(pp_stat_reg),
1705 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001706
Tvrtko Ursulin3f177622016-03-03 14:36:41 +00001707 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value,
1708 5 * USEC_PER_SEC, 10 * USEC_PER_MSEC))
Keith Packard99ea7122011-11-01 19:57:50 -07001709 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001710 I915_READ(pp_stat_reg),
1711 I915_READ(pp_ctrl_reg));
Chris Wilson54c136d2013-12-02 09:57:16 +00001712
1713 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001714}
1715
Daniel Vetter4be73782014-01-17 14:39:48 +01001716static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001717{
1718 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001719 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001720}
1721
Daniel Vetter4be73782014-01-17 14:39:48 +01001722static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001723{
Keith Packardbd943152011-09-18 23:09:52 -07001724 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001725 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001726}
Keith Packardbd943152011-09-18 23:09:52 -07001727
Daniel Vetter4be73782014-01-17 14:39:48 +01001728static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001729{
Abhay Kumard28d4732016-01-22 17:39:04 -08001730 ktime_t panel_power_on_time;
1731 s64 panel_power_off_duration;
1732
Keith Packard99ea7122011-11-01 19:57:50 -07001733 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001734
Abhay Kumard28d4732016-01-22 17:39:04 -08001735 /* take the difference of currrent time and panel power off time
1736 * and then make panel wait for t11_t12 if needed. */
1737 panel_power_on_time = ktime_get_boottime();
1738 panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);
1739
Paulo Zanonidce56b32013-12-19 14:29:40 -02001740 /* When we disable the VDD override bit last we have to do the manual
1741 * wait. */
Abhay Kumard28d4732016-01-22 17:39:04 -08001742 if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
1743 wait_remaining_ms_from_jiffies(jiffies,
1744 intel_dp->panel_power_cycle_delay - panel_power_off_duration);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001745
Daniel Vetter4be73782014-01-17 14:39:48 +01001746 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001747}
Keith Packardbd943152011-09-18 23:09:52 -07001748
Daniel Vetter4be73782014-01-17 14:39:48 +01001749static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001750{
1751 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1752 intel_dp->backlight_on_delay);
1753}
1754
Daniel Vetter4be73782014-01-17 14:39:48 +01001755static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001756{
1757 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1758 intel_dp->backlight_off_delay);
1759}
Keith Packard99ea7122011-11-01 19:57:50 -07001760
Keith Packard832dd3c2011-11-01 19:34:06 -07001761/* Read the current pp_control value, unlocking the register if it
1762 * is locked
1763 */
1764
Jesse Barnes453c5422013-03-28 09:55:41 -07001765static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001766{
Jesse Barnes453c5422013-03-28 09:55:41 -07001767 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1768 struct drm_i915_private *dev_priv = dev->dev_private;
1769 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001770
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001771 lockdep_assert_held(&dev_priv->pps_mutex);
1772
Jani Nikulabf13e812013-09-06 07:40:05 +03001773 control = I915_READ(_pp_ctrl_reg(intel_dp));
Vandana Kannanb0a08be2015-06-18 11:00:55 +05301774 if (!IS_BROXTON(dev)) {
1775 control &= ~PANEL_UNLOCK_MASK;
1776 control |= PANEL_UNLOCK_REGS;
1777 }
Keith Packard832dd3c2011-11-01 19:34:06 -07001778 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001779}
1780
Ville Syrjälä951468f2014-09-04 14:55:31 +03001781/*
1782 * Must be paired with edp_panel_vdd_off().
1783 * Must hold pps_mutex around the whole on/off sequence.
1784 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1785 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001786static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001787{
Paulo Zanoni30add222012-10-26 19:05:45 -02001788 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001789 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1790 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001791 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001792 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001793 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001794 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001795 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001796
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001797 lockdep_assert_held(&dev_priv->pps_mutex);
1798
Keith Packard97af61f572011-09-28 16:23:51 -07001799 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001800 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001801
Egbert Eich2c623c12014-11-25 12:54:57 +01001802 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001803 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001804
Daniel Vetter4be73782014-01-17 14:39:48 +01001805 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001806 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001807
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001808 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001809 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001810
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001811 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1812 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001813
Daniel Vetter4be73782014-01-17 14:39:48 +01001814 if (!edp_have_panel_power(intel_dp))
1815 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001816
Jesse Barnes453c5422013-03-28 09:55:41 -07001817 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001818 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001819
Jani Nikulabf13e812013-09-06 07:40:05 +03001820 pp_stat_reg = _pp_stat_reg(intel_dp);
1821 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001822
1823 I915_WRITE(pp_ctrl_reg, pp);
1824 POSTING_READ(pp_ctrl_reg);
1825 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1826 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001827 /*
1828 * If the panel wasn't on, delay before accessing aux channel
1829 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001830 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001831 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1832 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001833 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001834 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001835
1836 return need_to_disable;
1837}
1838
Ville Syrjälä951468f2014-09-04 14:55:31 +03001839/*
1840 * Must be paired with intel_edp_panel_vdd_off() or
1841 * intel_edp_panel_off().
1842 * Nested calls to these functions are not allowed since
1843 * we drop the lock. Caller must use some higher level
1844 * locking to prevent nested calls from other threads.
1845 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001846void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001847{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001848 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001849
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001850 if (!is_edp(intel_dp))
1851 return;
1852
Ville Syrjälä773538e82014-09-04 14:54:56 +03001853 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001854 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001855 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001856
Rob Clarke2c719b2014-12-15 13:56:32 -05001857 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001858 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001859}
1860
Daniel Vetter4be73782014-01-17 14:39:48 +01001861static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001862{
Paulo Zanoni30add222012-10-26 19:05:45 -02001863 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001864 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001865 struct intel_digital_port *intel_dig_port =
1866 dp_to_dig_port(intel_dp);
1867 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1868 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001869 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001870 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001871
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001872 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001873
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001874 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001875
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001876 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001877 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001878
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001879 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1880 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001881
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001882 pp = ironlake_get_pp_control(intel_dp);
1883 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001884
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001885 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1886 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001887
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001888 I915_WRITE(pp_ctrl_reg, pp);
1889 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001890
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001891 /* Make sure sequencer is idle before allowing subsequent activity */
1892 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1893 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001894
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001895 if ((pp & POWER_TARGET_ON) == 0)
Abhay Kumard28d4732016-01-22 17:39:04 -08001896 intel_dp->panel_power_off_time = ktime_get_boottime();
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001897
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001898 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001899 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001900}
1901
Daniel Vetter4be73782014-01-17 14:39:48 +01001902static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001903{
1904 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1905 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001906
Ville Syrjälä773538e82014-09-04 14:54:56 +03001907 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001908 if (!intel_dp->want_panel_vdd)
1909 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001910 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001911}
1912
Imre Deakaba86892014-07-30 15:57:31 +03001913static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1914{
1915 unsigned long delay;
1916
1917 /*
1918 * Queue the timer to fire a long time from now (relative to the power
1919 * down delay) to keep the panel power up across a sequence of
1920 * operations.
1921 */
1922 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1923 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1924}
1925
Ville Syrjälä951468f2014-09-04 14:55:31 +03001926/*
1927 * Must be paired with edp_panel_vdd_on().
1928 * Must hold pps_mutex around the whole on/off sequence.
1929 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1930 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001931static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001932{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001933 struct drm_i915_private *dev_priv =
1934 intel_dp_to_dev(intel_dp)->dev_private;
1935
1936 lockdep_assert_held(&dev_priv->pps_mutex);
1937
Keith Packard97af61f572011-09-28 16:23:51 -07001938 if (!is_edp(intel_dp))
1939 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001940
Rob Clarke2c719b2014-12-15 13:56:32 -05001941 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001942 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07001943
Keith Packardbd943152011-09-18 23:09:52 -07001944 intel_dp->want_panel_vdd = false;
1945
Imre Deakaba86892014-07-30 15:57:31 +03001946 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001947 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001948 else
1949 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001950}
1951
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001952static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001953{
Paulo Zanoni30add222012-10-26 19:05:45 -02001954 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001955 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001956 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001957 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001958
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001959 lockdep_assert_held(&dev_priv->pps_mutex);
1960
Keith Packard97af61f572011-09-28 16:23:51 -07001961 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001962 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001963
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001964 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
1965 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07001966
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03001967 if (WARN(edp_have_panel_power(intel_dp),
1968 "eDP port %c panel power already on\n",
1969 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001970 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07001971
Daniel Vetter4be73782014-01-17 14:39:48 +01001972 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001973
Jani Nikulabf13e812013-09-06 07:40:05 +03001974 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001975 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001976 if (IS_GEN5(dev)) {
1977 /* ILK workaround: disable reset around power sequence */
1978 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001979 I915_WRITE(pp_ctrl_reg, pp);
1980 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001981 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001982
Keith Packard1c0ae802011-09-19 13:59:29 -07001983 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001984 if (!IS_GEN5(dev))
1985 pp |= PANEL_POWER_RESET;
1986
Jesse Barnes453c5422013-03-28 09:55:41 -07001987 I915_WRITE(pp_ctrl_reg, pp);
1988 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001989
Daniel Vetter4be73782014-01-17 14:39:48 +01001990 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001991 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001992
Keith Packard05ce1a42011-09-29 16:33:01 -07001993 if (IS_GEN5(dev)) {
1994 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001995 I915_WRITE(pp_ctrl_reg, pp);
1996 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001997 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001998}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001999
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002000void intel_edp_panel_on(struct intel_dp *intel_dp)
2001{
2002 if (!is_edp(intel_dp))
2003 return;
2004
2005 pps_lock(intel_dp);
2006 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002007 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002008}
2009
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002010
2011static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002012{
Imre Deak4e6e1a52014-03-27 17:45:11 +02002013 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2014 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02002015 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002016 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02002017 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07002018 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002019 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002020
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002021 lockdep_assert_held(&dev_priv->pps_mutex);
2022
Keith Packard97af61f572011-09-28 16:23:51 -07002023 if (!is_edp(intel_dp))
2024 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002025
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002026 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2027 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002028
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002029 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2030 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02002031
Jesse Barnes453c5422013-03-28 09:55:41 -07002032 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02002033 /* We need to switch off panel power _and_ force vdd, for otherwise some
2034 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01002035 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2036 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07002037
Jani Nikulabf13e812013-09-06 07:40:05 +03002038 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002039
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002040 intel_dp->want_panel_vdd = false;
2041
Jesse Barnes453c5422013-03-28 09:55:41 -07002042 I915_WRITE(pp_ctrl_reg, pp);
2043 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002044
Abhay Kumard28d4732016-01-22 17:39:04 -08002045 intel_dp->panel_power_off_time = ktime_get_boottime();
Daniel Vetter4be73782014-01-17 14:39:48 +01002046 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002047
2048 /* We got a reference when we enabled the VDD. */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01002049 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02002050 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002051}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002052
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002053void intel_edp_panel_off(struct intel_dp *intel_dp)
2054{
2055 if (!is_edp(intel_dp))
2056 return;
2057
2058 pps_lock(intel_dp);
2059 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002060 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002061}
2062
Jani Nikula1250d102014-08-12 17:11:39 +03002063/* Enable backlight in the panel power control. */
2064static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002065{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002066 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2067 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002068 struct drm_i915_private *dev_priv = dev->dev_private;
2069 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002070 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002071
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002072 /*
2073 * If we enable the backlight right away following a panel power
2074 * on, we may see slight flicker as the panel syncs with the eDP
2075 * link. So delay a bit to make sure the image is solid before
2076 * allowing it to appear.
2077 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002078 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002079
Ville Syrjälä773538e82014-09-04 14:54:56 +03002080 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002081
Jesse Barnes453c5422013-03-28 09:55:41 -07002082 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002083 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002084
Jani Nikulabf13e812013-09-06 07:40:05 +03002085 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002086
2087 I915_WRITE(pp_ctrl_reg, pp);
2088 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002089
Ville Syrjälä773538e82014-09-04 14:54:56 +03002090 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002091}
2092
Jani Nikula1250d102014-08-12 17:11:39 +03002093/* Enable backlight PWM and backlight PP control. */
2094void intel_edp_backlight_on(struct intel_dp *intel_dp)
2095{
2096 if (!is_edp(intel_dp))
2097 return;
2098
2099 DRM_DEBUG_KMS("\n");
2100
2101 intel_panel_enable_backlight(intel_dp->attached_connector);
2102 _intel_edp_backlight_on(intel_dp);
2103}
2104
2105/* Disable backlight in the panel power control. */
2106static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002107{
Paulo Zanoni30add222012-10-26 19:05:45 -02002108 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002109 struct drm_i915_private *dev_priv = dev->dev_private;
2110 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002111 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002112
Keith Packardf01eca22011-09-28 16:48:10 -07002113 if (!is_edp(intel_dp))
2114 return;
2115
Ville Syrjälä773538e82014-09-04 14:54:56 +03002116 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002117
Jesse Barnes453c5422013-03-28 09:55:41 -07002118 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002119 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002120
Jani Nikulabf13e812013-09-06 07:40:05 +03002121 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002122
2123 I915_WRITE(pp_ctrl_reg, pp);
2124 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002125
Ville Syrjälä773538e82014-09-04 14:54:56 +03002126 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002127
Paulo Zanonidce56b32013-12-19 14:29:40 -02002128 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002129 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002130}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002131
Jani Nikula1250d102014-08-12 17:11:39 +03002132/* Disable backlight PP control and backlight PWM. */
2133void intel_edp_backlight_off(struct intel_dp *intel_dp)
2134{
2135 if (!is_edp(intel_dp))
2136 return;
2137
2138 DRM_DEBUG_KMS("\n");
2139
2140 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002141 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002142}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002143
Jani Nikula73580fb72014-08-12 17:11:41 +03002144/*
2145 * Hook for controlling the panel power control backlight through the bl_power
2146 * sysfs attribute. Take care to handle multiple calls.
2147 */
2148static void intel_edp_backlight_power(struct intel_connector *connector,
2149 bool enable)
2150{
2151 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002152 bool is_enabled;
2153
Ville Syrjälä773538e82014-09-04 14:54:56 +03002154 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002155 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002156 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002157
2158 if (is_enabled == enable)
2159 return;
2160
Jani Nikula23ba9372014-08-27 14:08:43 +03002161 DRM_DEBUG_KMS("panel power control backlight %s\n",
2162 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002163
2164 if (enable)
2165 _intel_edp_backlight_on(intel_dp);
2166 else
2167 _intel_edp_backlight_off(intel_dp);
2168}
2169
Ville Syrjälä64e10772015-10-29 21:26:01 +02002170static void assert_dp_port(struct intel_dp *intel_dp, bool state)
2171{
2172 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2173 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2174 bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;
2175
2176 I915_STATE_WARN(cur_state != state,
2177 "DP port %c state assertion failure (expected %s, current %s)\n",
2178 port_name(dig_port->port),
Jani Nikula87ad3212016-01-14 12:53:34 +02002179 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002180}
2181#define assert_dp_port_disabled(d) assert_dp_port((d), false)
2182
2183static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
2184{
2185 bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;
2186
2187 I915_STATE_WARN(cur_state != state,
2188 "eDP PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002189 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002190}
2191#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
2192#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)
2193
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002194static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002195{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002196 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002197 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2198 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002199
Ville Syrjälä64e10772015-10-29 21:26:01 +02002200 assert_pipe_disabled(dev_priv, crtc->pipe);
2201 assert_dp_port_disabled(intel_dp);
2202 assert_edp_pll_disabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002203
Ville Syrjäläabfce942015-10-29 21:26:03 +02002204 DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2205 crtc->config->port_clock);
2206
2207 intel_dp->DP &= ~DP_PLL_FREQ_MASK;
2208
2209 if (crtc->config->port_clock == 162000)
2210 intel_dp->DP |= DP_PLL_FREQ_162MHZ;
2211 else
2212 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
2213
2214 I915_WRITE(DP_A, intel_dp->DP);
2215 POSTING_READ(DP_A);
2216 udelay(500);
2217
Daniel Vetter07679352012-09-06 22:15:42 +02002218 intel_dp->DP |= DP_PLL_ENABLE;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002219
Daniel Vetter07679352012-09-06 22:15:42 +02002220 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002221 POSTING_READ(DP_A);
2222 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002223}
2224
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002225static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002226{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002227 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002228 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2229 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002230
Ville Syrjälä64e10772015-10-29 21:26:01 +02002231 assert_pipe_disabled(dev_priv, crtc->pipe);
2232 assert_dp_port_disabled(intel_dp);
2233 assert_edp_pll_enabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002234
Ville Syrjäläabfce942015-10-29 21:26:03 +02002235 DRM_DEBUG_KMS("disabling eDP PLL\n");
2236
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002237 intel_dp->DP &= ~DP_PLL_ENABLE;
Daniel Vetter07679352012-09-06 22:15:42 +02002238
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002239 I915_WRITE(DP_A, intel_dp->DP);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002240 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002241 udelay(200);
2242}
2243
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002244/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002245void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002246{
2247 int ret, i;
2248
2249 /* Should have a valid DPCD by this point */
2250 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2251 return;
2252
2253 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002254 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2255 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002256 } else {
2257 /*
2258 * When turning on, we need to retry for 1ms to give the sink
2259 * time to wake up.
2260 */
2261 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002262 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2263 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002264 if (ret == 1)
2265 break;
2266 msleep(1);
2267 }
2268 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002269
2270 if (ret != 1)
2271 DRM_DEBUG_KMS("failed to %s sink power state\n",
2272 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002273}
2274
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002275static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2276 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002277{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002278 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002279 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002280 struct drm_device *dev = encoder->base.dev;
2281 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02002282 enum intel_display_power_domain power_domain;
2283 u32 tmp;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002284 bool ret;
Imre Deak6d129be2014-03-05 16:20:54 +02002285
2286 power_domain = intel_display_port_power_domain(encoder);
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002287 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002288 return false;
2289
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002290 ret = false;
2291
Imre Deak6d129be2014-03-05 16:20:54 +02002292 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002293
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002294 if (!(tmp & DP_PORT_EN))
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002295 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002296
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002297 if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002298 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002299 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002300 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002301
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002302 for_each_pipe(dev_priv, p) {
2303 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2304 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2305 *pipe = p;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002306 ret = true;
2307
2308 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002309 }
2310 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002311
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002312 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002313 i915_mmio_reg_offset(intel_dp->output_reg));
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002314 } else if (IS_CHERRYVIEW(dev)) {
2315 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2316 } else {
2317 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002318 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002319
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002320 ret = true;
2321
2322out:
2323 intel_display_power_put(dev_priv, power_domain);
2324
2325 return ret;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002326}
2327
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002328static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002329 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002330{
2331 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002332 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002333 struct drm_device *dev = encoder->base.dev;
2334 struct drm_i915_private *dev_priv = dev->dev_private;
2335 enum port port = dp_to_dig_port(intel_dp)->port;
2336 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002337
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002338 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002339
2340 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002341
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002342 if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002343 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2344
2345 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002346 flags |= DRM_MODE_FLAG_PHSYNC;
2347 else
2348 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002349
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002350 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002351 flags |= DRM_MODE_FLAG_PVSYNC;
2352 else
2353 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002354 } else {
2355 if (tmp & DP_SYNC_HS_HIGH)
2356 flags |= DRM_MODE_FLAG_PHSYNC;
2357 else
2358 flags |= DRM_MODE_FLAG_NHSYNC;
2359
2360 if (tmp & DP_SYNC_VS_HIGH)
2361 flags |= DRM_MODE_FLAG_PVSYNC;
2362 else
2363 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002364 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002365
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002366 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002367
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002368 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08002369 !IS_CHERRYVIEW(dev) && tmp & DP_COLOR_RANGE_16_235)
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002370 pipe_config->limited_color_range = true;
2371
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002372 pipe_config->has_dp_encoder = true;
2373
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002374 pipe_config->lane_count =
2375 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2376
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002377 intel_dp_get_m_n(crtc, pipe_config);
2378
Ville Syrjälä18442d02013-09-13 16:00:08 +03002379 if (port == PORT_A) {
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02002380 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002381 pipe_config->port_clock = 162000;
2382 else
2383 pipe_config->port_clock = 270000;
2384 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002385
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02002386 pipe_config->base.adjusted_mode.crtc_clock =
2387 intel_dotclock_calculate(pipe_config->port_clock,
2388 &pipe_config->dp_m_n);
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002389
Jani Nikula6aa23e62016-03-24 17:50:20 +02002390 if (is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
2391 pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002392 /*
2393 * This is a big fat ugly hack.
2394 *
2395 * Some machines in UEFI boot mode provide us a VBT that has 18
2396 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2397 * unknown we fail to light up. Yet the same BIOS boots up with
2398 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2399 * max, not what it tells us to use.
2400 *
2401 * Note: This will still be broken if the eDP panel is not lit
2402 * up by the BIOS, and thus we can't get the mode at module
2403 * load.
2404 */
2405 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02002406 pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
2407 dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002408 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002409}
2410
Daniel Vettere8cb4552012-07-01 13:05:48 +02002411static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002412{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002413 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002414 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002415 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2416
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002417 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002418 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002419
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002420 if (HAS_PSR(dev) && !HAS_DDI(dev))
2421 intel_psr_disable(intel_dp);
2422
Daniel Vetter6cb49832012-05-20 17:14:50 +02002423 /* Make sure the panel is off before trying to change the mode. But also
2424 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002425 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002426 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002427 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002428 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002429
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002430 /* disable the port before the pipe on g4x */
2431 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002432 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002433}
2434
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002435static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002436{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002437 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002438 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002439
Ville Syrjälä49277c32014-03-31 18:21:26 +03002440 intel_dp_link_down(intel_dp);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002441
2442 /* Only ilk+ has port A */
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002443 if (port == PORT_A)
2444 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002445}
2446
2447static void vlv_post_disable_dp(struct intel_encoder *encoder)
2448{
2449 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2450
2451 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002452}
2453
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002454static void chv_data_lane_soft_reset(struct intel_encoder *encoder,
2455 bool reset)
2456{
2457 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2458 enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
2459 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2460 enum pipe pipe = crtc->pipe;
2461 uint32_t val;
2462
2463 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
2464 if (reset)
2465 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2466 else
2467 val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
2468 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2469
2470 if (crtc->config->lane_count > 2) {
2471 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2472 if (reset)
2473 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2474 else
2475 val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
2476 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2477 }
2478
2479 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2480 val |= CHV_PCS_REQ_SOFTRESET_EN;
2481 if (reset)
2482 val &= ~DPIO_PCS_CLK_SOFT_RESET;
2483 else
2484 val |= DPIO_PCS_CLK_SOFT_RESET;
2485 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
2486
2487 if (crtc->config->lane_count > 2) {
2488 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2489 val |= CHV_PCS_REQ_SOFTRESET_EN;
2490 if (reset)
2491 val &= ~DPIO_PCS_CLK_SOFT_RESET;
2492 else
2493 val |= DPIO_PCS_CLK_SOFT_RESET;
2494 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2495 }
2496}
2497
Ville Syrjälä580d3812014-04-09 13:29:00 +03002498static void chv_post_disable_dp(struct intel_encoder *encoder)
2499{
2500 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002501 struct drm_device *dev = encoder->base.dev;
2502 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä580d3812014-04-09 13:29:00 +03002503
2504 intel_dp_link_down(intel_dp);
2505
Ville Syrjäläa5805162015-05-26 20:42:30 +03002506 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002507
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002508 /* Assert data lane reset */
2509 chv_data_lane_soft_reset(encoder, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002510
Ville Syrjäläa5805162015-05-26 20:42:30 +03002511 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002512}
2513
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002514static void
2515_intel_dp_set_link_train(struct intel_dp *intel_dp,
2516 uint32_t *DP,
2517 uint8_t dp_train_pat)
2518{
2519 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2520 struct drm_device *dev = intel_dig_port->base.base.dev;
2521 struct drm_i915_private *dev_priv = dev->dev_private;
2522 enum port port = intel_dig_port->port;
2523
2524 if (HAS_DDI(dev)) {
2525 uint32_t temp = I915_READ(DP_TP_CTL(port));
2526
2527 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2528 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2529 else
2530 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2531
2532 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2533 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2534 case DP_TRAINING_PATTERN_DISABLE:
2535 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2536
2537 break;
2538 case DP_TRAINING_PATTERN_1:
2539 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2540 break;
2541 case DP_TRAINING_PATTERN_2:
2542 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2543 break;
2544 case DP_TRAINING_PATTERN_3:
2545 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2546 break;
2547 }
2548 I915_WRITE(DP_TP_CTL(port), temp);
2549
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002550 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2551 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002552 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2553
2554 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2555 case DP_TRAINING_PATTERN_DISABLE:
2556 *DP |= DP_LINK_TRAIN_OFF_CPT;
2557 break;
2558 case DP_TRAINING_PATTERN_1:
2559 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2560 break;
2561 case DP_TRAINING_PATTERN_2:
2562 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2563 break;
2564 case DP_TRAINING_PATTERN_3:
2565 DRM_ERROR("DP training pattern 3 not supported\n");
2566 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2567 break;
2568 }
2569
2570 } else {
2571 if (IS_CHERRYVIEW(dev))
2572 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2573 else
2574 *DP &= ~DP_LINK_TRAIN_MASK;
2575
2576 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2577 case DP_TRAINING_PATTERN_DISABLE:
2578 *DP |= DP_LINK_TRAIN_OFF;
2579 break;
2580 case DP_TRAINING_PATTERN_1:
2581 *DP |= DP_LINK_TRAIN_PAT_1;
2582 break;
2583 case DP_TRAINING_PATTERN_2:
2584 *DP |= DP_LINK_TRAIN_PAT_2;
2585 break;
2586 case DP_TRAINING_PATTERN_3:
2587 if (IS_CHERRYVIEW(dev)) {
2588 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2589 } else {
2590 DRM_ERROR("DP training pattern 3 not supported\n");
2591 *DP |= DP_LINK_TRAIN_PAT_2;
2592 }
2593 break;
2594 }
2595 }
2596}
2597
2598static void intel_dp_enable_port(struct intel_dp *intel_dp)
2599{
2600 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2601 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002602 struct intel_crtc *crtc =
2603 to_intel_crtc(dp_to_dig_port(intel_dp)->base.base.crtc);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002604
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002605 /* enable with pattern 1 (as per spec) */
2606 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2607 DP_TRAINING_PATTERN_1);
2608
2609 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2610 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002611
2612 /*
2613 * Magic for VLV/CHV. We _must_ first set up the register
2614 * without actually enabling the port, and then do another
2615 * write to enable the port. Otherwise link training will
2616 * fail when the power sequencer is freshly used for this port.
2617 */
2618 intel_dp->DP |= DP_PORT_EN;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002619 if (crtc->config->has_audio)
2620 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002621
2622 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2623 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002624}
2625
Daniel Vettere8cb4552012-07-01 13:05:48 +02002626static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002627{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002628 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2629 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002630 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002631 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002632 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002633 enum port port = dp_to_dig_port(intel_dp)->port;
2634 enum pipe pipe = crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002635
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002636 if (WARN_ON(dp_reg & DP_PORT_EN))
2637 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002638
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002639 pps_lock(intel_dp);
2640
Wayne Boyer666a4532015-12-09 12:29:35 -08002641 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002642 vlv_init_panel_power_sequencer(intel_dp);
2643
Ville Syrjälä78645782015-11-20 22:09:19 +02002644 /*
2645 * We get an occasional spurious underrun between the port
2646 * enable and vdd enable, when enabling port A eDP.
2647 *
2648 * FIXME: Not sure if this applies to (PCH) port D eDP as well
2649 */
2650 if (port == PORT_A)
2651 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
2652
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002653 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002654
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002655 if (port == PORT_A && IS_GEN5(dev_priv)) {
2656 /*
2657 * Underrun reporting for the other pipe was disabled in
2658 * g4x_pre_enable_dp(). The eDP PLL and port have now been
2659 * enabled, so it's now safe to re-enable underrun reporting.
2660 */
2661 intel_wait_for_vblank_if_active(dev_priv->dev, !pipe);
2662 intel_set_cpu_fifo_underrun_reporting(dev_priv, !pipe, true);
2663 intel_set_pch_fifo_underrun_reporting(dev_priv, !pipe, true);
2664 }
2665
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002666 edp_panel_vdd_on(intel_dp);
2667 edp_panel_on(intel_dp);
2668 edp_panel_vdd_off(intel_dp, true);
2669
Ville Syrjälä78645782015-11-20 22:09:19 +02002670 if (port == PORT_A)
2671 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
2672
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002673 pps_unlock(intel_dp);
2674
Wayne Boyer666a4532015-12-09 12:29:35 -08002675 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002676 unsigned int lane_mask = 0x0;
2677
2678 if (IS_CHERRYVIEW(dev))
2679 lane_mask = intel_dp_unused_lane_mask(crtc->config->lane_count);
2680
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002681 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2682 lane_mask);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002683 }
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002684
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002685 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2686 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002687 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002688
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002689 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002690 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002691 pipe_name(pipe));
Jani Nikulac1dec792014-10-27 16:26:56 +02002692 intel_audio_codec_enable(encoder);
2693 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002694}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002695
Jani Nikulaecff4f32013-09-06 07:38:29 +03002696static void g4x_enable_dp(struct intel_encoder *encoder)
2697{
Jani Nikula828f5c62013-09-05 16:44:45 +03002698 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2699
Jani Nikulaecff4f32013-09-06 07:38:29 +03002700 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002701 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002702}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002703
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002704static void vlv_enable_dp(struct intel_encoder *encoder)
2705{
Jani Nikula828f5c62013-09-05 16:44:45 +03002706 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2707
Daniel Vetter4be73782014-01-17 14:39:48 +01002708 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002709 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002710}
2711
Jani Nikulaecff4f32013-09-06 07:38:29 +03002712static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002713{
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002714 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002715 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002716 enum port port = dp_to_dig_port(intel_dp)->port;
2717 enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002718
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002719 intel_dp_prepare(encoder);
2720
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002721 if (port == PORT_A && IS_GEN5(dev_priv)) {
2722 /*
2723 * We get FIFO underruns on the other pipe when
2724 * enabling the CPU eDP PLL, and when enabling CPU
2725 * eDP port. We could potentially avoid the PLL
2726 * underrun with a vblank wait just prior to enabling
2727 * the PLL, but that doesn't appear to help the port
2728 * enable case. Just sweep it all under the rug.
2729 */
2730 intel_set_cpu_fifo_underrun_reporting(dev_priv, !pipe, false);
2731 intel_set_pch_fifo_underrun_reporting(dev_priv, !pipe, false);
2732 }
2733
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002734 /* Only ilk+ has port A */
Ville Syrjäläabfce942015-10-29 21:26:03 +02002735 if (port == PORT_A)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002736 ironlake_edp_pll_on(intel_dp);
2737}
2738
Ville Syrjälä83b84592014-10-16 21:29:51 +03002739static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2740{
2741 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2742 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2743 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002744 i915_reg_t pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
Ville Syrjälä83b84592014-10-16 21:29:51 +03002745
2746 edp_panel_vdd_off_sync(intel_dp);
2747
2748 /*
2749 * VLV seems to get confused when multiple power seqeuencers
2750 * have the same port selected (even if only one has power/vdd
2751 * enabled). The failure manifests as vlv_wait_port_ready() failing
2752 * CHV on the other hand doesn't seem to mind having the same port
2753 * selected in multiple power seqeuencers, but let's clear the
2754 * port select always when logically disconnecting a power sequencer
2755 * from a port.
2756 */
2757 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2758 pipe_name(pipe), port_name(intel_dig_port->port));
2759 I915_WRITE(pp_on_reg, 0);
2760 POSTING_READ(pp_on_reg);
2761
2762 intel_dp->pps_pipe = INVALID_PIPE;
2763}
2764
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002765static void vlv_steal_power_sequencer(struct drm_device *dev,
2766 enum pipe pipe)
2767{
2768 struct drm_i915_private *dev_priv = dev->dev_private;
2769 struct intel_encoder *encoder;
2770
2771 lockdep_assert_held(&dev_priv->pps_mutex);
2772
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002773 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2774 return;
2775
Jani Nikula19c80542015-12-16 12:48:16 +02002776 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002777 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002778 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002779
2780 if (encoder->type != INTEL_OUTPUT_EDP)
2781 continue;
2782
2783 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002784 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002785
2786 if (intel_dp->pps_pipe != pipe)
2787 continue;
2788
2789 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002790 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002791
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02002792 WARN(encoder->base.crtc,
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002793 "stealing pipe %c power sequencer from active eDP port %c\n",
2794 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002795
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002796 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002797 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002798 }
2799}
2800
2801static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2802{
2803 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2804 struct intel_encoder *encoder = &intel_dig_port->base;
2805 struct drm_device *dev = encoder->base.dev;
2806 struct drm_i915_private *dev_priv = dev->dev_private;
2807 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002808
2809 lockdep_assert_held(&dev_priv->pps_mutex);
2810
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002811 if (!is_edp(intel_dp))
2812 return;
2813
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002814 if (intel_dp->pps_pipe == crtc->pipe)
2815 return;
2816
2817 /*
2818 * If another power sequencer was being used on this
2819 * port previously make sure to turn off vdd there while
2820 * we still have control of it.
2821 */
2822 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002823 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002824
2825 /*
2826 * We may be stealing the power
2827 * sequencer from another port.
2828 */
2829 vlv_steal_power_sequencer(dev, crtc->pipe);
2830
2831 /* now it's all ours */
2832 intel_dp->pps_pipe = crtc->pipe;
2833
2834 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2835 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2836
2837 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002838 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2839 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002840}
2841
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002842static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2843{
2844 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2845 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002846 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002847 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002848 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002849 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002850 int pipe = intel_crtc->pipe;
2851 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002852
Ville Syrjäläa5805162015-05-26 20:42:30 +03002853 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002854
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002855 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002856 val = 0;
2857 if (pipe)
2858 val |= (1<<21);
2859 else
2860 val &= ~(1<<21);
2861 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002862 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2863 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2864 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002865
Ville Syrjäläa5805162015-05-26 20:42:30 +03002866 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002867
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002868 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002869}
2870
Jani Nikulaecff4f32013-09-06 07:38:29 +03002871static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002872{
2873 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2874 struct drm_device *dev = encoder->base.dev;
2875 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002876 struct intel_crtc *intel_crtc =
2877 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002878 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002879 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002880
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002881 intel_dp_prepare(encoder);
2882
Jesse Barnes89b667f2013-04-18 14:51:36 -07002883 /* Program Tx lane resets to default */
Ville Syrjäläa5805162015-05-26 20:42:30 +03002884 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002885 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002886 DPIO_PCS_TX_LANE2_RESET |
2887 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002888 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002889 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2890 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2891 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2892 DPIO_PCS_CLK_SOFT_RESET);
2893
2894 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002895 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2896 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2897 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03002898 mutex_unlock(&dev_priv->sb_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002899}
2900
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002901static void chv_pre_enable_dp(struct intel_encoder *encoder)
2902{
2903 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2904 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2905 struct drm_device *dev = encoder->base.dev;
2906 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002907 struct intel_crtc *intel_crtc =
2908 to_intel_crtc(encoder->base.crtc);
2909 enum dpio_channel ch = vlv_dport_to_channel(dport);
2910 int pipe = intel_crtc->pipe;
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002911 int data, i, stagger;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002912 u32 val;
2913
Ville Syrjäläa5805162015-05-26 20:42:30 +03002914 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002915
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002916 /* allow hardware to manage TX FIFO reset source */
2917 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2918 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2919 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2920
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002921 if (intel_crtc->config->lane_count > 2) {
2922 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2923 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2924 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2925 }
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002926
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002927 /* Program Tx lane latency optimal setting*/
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002928 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002929 /* Set the upar bit */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002930 if (intel_crtc->config->lane_count == 1)
2931 data = 0x0;
2932 else
2933 data = (i == 1) ? 0x0 : 0x1;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002934 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2935 data << DPIO_UPAR_SHIFT);
2936 }
2937
2938 /* Data lane stagger programming */
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002939 if (intel_crtc->config->port_clock > 270000)
2940 stagger = 0x18;
2941 else if (intel_crtc->config->port_clock > 135000)
2942 stagger = 0xd;
2943 else if (intel_crtc->config->port_clock > 67500)
2944 stagger = 0x7;
2945 else if (intel_crtc->config->port_clock > 33750)
2946 stagger = 0x4;
2947 else
2948 stagger = 0x2;
2949
2950 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2951 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2952 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2953
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002954 if (intel_crtc->config->lane_count > 2) {
2955 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2956 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2957 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2958 }
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002959
2960 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
2961 DPIO_LANESTAGGER_STRAP(stagger) |
2962 DPIO_LANESTAGGER_STRAP_OVRD |
2963 DPIO_TX1_STAGGER_MASK(0x1f) |
2964 DPIO_TX1_STAGGER_MULT(6) |
2965 DPIO_TX2_STAGGER_MULT(0));
2966
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002967 if (intel_crtc->config->lane_count > 2) {
2968 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
2969 DPIO_LANESTAGGER_STRAP(stagger) |
2970 DPIO_LANESTAGGER_STRAP_OVRD |
2971 DPIO_TX1_STAGGER_MASK(0x1f) |
2972 DPIO_TX1_STAGGER_MULT(7) |
2973 DPIO_TX2_STAGGER_MULT(5));
2974 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002975
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002976 /* Deassert data lane reset */
2977 chv_data_lane_soft_reset(encoder, false);
2978
Ville Syrjäläa5805162015-05-26 20:42:30 +03002979 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002980
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002981 intel_enable_dp(encoder);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03002982
2983 /* Second common lane will stay alive on its own now */
2984 if (dport->release_cl2_override) {
2985 chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, false);
2986 dport->release_cl2_override = false;
2987 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002988}
2989
Ville Syrjälä9197c882014-04-09 13:29:05 +03002990static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2991{
2992 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2993 struct drm_device *dev = encoder->base.dev;
2994 struct drm_i915_private *dev_priv = dev->dev_private;
2995 struct intel_crtc *intel_crtc =
2996 to_intel_crtc(encoder->base.crtc);
2997 enum dpio_channel ch = vlv_dport_to_channel(dport);
2998 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002999 unsigned int lane_mask =
3000 intel_dp_unused_lane_mask(intel_crtc->config->lane_count);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003001 u32 val;
3002
Ville Syrjälä625695f2014-06-28 02:04:02 +03003003 intel_dp_prepare(encoder);
3004
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003005 /*
3006 * Must trick the second common lane into life.
3007 * Otherwise we can't even access the PLL.
3008 */
3009 if (ch == DPIO_CH0 && pipe == PIPE_B)
3010 dport->release_cl2_override =
3011 !chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, true);
3012
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003013 chv_phy_powergate_lanes(encoder, true, lane_mask);
3014
Ville Syrjäläa5805162015-05-26 20:42:30 +03003015 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003016
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03003017 /* Assert data lane reset */
3018 chv_data_lane_soft_reset(encoder, true);
3019
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03003020 /* program left/right clock distribution */
3021 if (pipe != PIPE_B) {
3022 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
3023 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
3024 if (ch == DPIO_CH0)
3025 val |= CHV_BUFLEFTENA1_FORCE;
3026 if (ch == DPIO_CH1)
3027 val |= CHV_BUFRIGHTENA1_FORCE;
3028 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
3029 } else {
3030 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
3031 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
3032 if (ch == DPIO_CH0)
3033 val |= CHV_BUFLEFTENA2_FORCE;
3034 if (ch == DPIO_CH1)
3035 val |= CHV_BUFRIGHTENA2_FORCE;
3036 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
3037 }
3038
Ville Syrjälä9197c882014-04-09 13:29:05 +03003039 /* program clock channel usage */
3040 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
3041 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
3042 if (pipe != PIPE_B)
3043 val &= ~CHV_PCS_USEDCLKCHANNEL;
3044 else
3045 val |= CHV_PCS_USEDCLKCHANNEL;
3046 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
3047
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003048 if (intel_crtc->config->lane_count > 2) {
3049 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
3050 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
3051 if (pipe != PIPE_B)
3052 val &= ~CHV_PCS_USEDCLKCHANNEL;
3053 else
3054 val |= CHV_PCS_USEDCLKCHANNEL;
3055 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
3056 }
Ville Syrjälä9197c882014-04-09 13:29:05 +03003057
3058 /*
3059 * This a a bit weird since generally CL
3060 * matches the pipe, but here we need to
3061 * pick the CL based on the port.
3062 */
3063 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
3064 if (pipe != PIPE_B)
3065 val &= ~CHV_CMN_USEDCLKCHANNEL;
3066 else
3067 val |= CHV_CMN_USEDCLKCHANNEL;
3068 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
3069
Ville Syrjäläa5805162015-05-26 20:42:30 +03003070 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003071}
3072
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003073static void chv_dp_post_pll_disable(struct intel_encoder *encoder)
3074{
3075 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3076 enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
3077 u32 val;
3078
3079 mutex_lock(&dev_priv->sb_lock);
3080
3081 /* disable left/right clock distribution */
3082 if (pipe != PIPE_B) {
3083 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
3084 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
3085 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
3086 } else {
3087 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
3088 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
3089 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
3090 }
3091
3092 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003093
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003094 /*
3095 * Leave the power down bit cleared for at least one
3096 * lane so that chv_powergate_phy_ch() will power
3097 * on something when the channel is otherwise unused.
3098 * When the port is off and the override is removed
3099 * the lanes power down anyway, so otherwise it doesn't
3100 * really matter what the state of power down bits is
3101 * after this.
3102 */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003103 chv_phy_powergate_lanes(encoder, false, 0x0);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003104}
3105
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003106/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003107 * Native read with retry for link status and receiver capability reads for
3108 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02003109 *
3110 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
3111 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003112 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003113static ssize_t
3114intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
3115 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003116{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003117 ssize_t ret;
3118 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003119
Ville Syrjäläf6a19062014-10-16 20:46:09 +03003120 /*
3121 * Sometime we just get the same incorrect byte repeated
3122 * over the entire buffer. Doing just one throw away read
3123 * initially seems to "solve" it.
3124 */
3125 drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);
3126
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003127 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003128 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
3129 if (ret == size)
3130 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003131 msleep(1);
3132 }
3133
Jani Nikula9d1a1032014-03-14 16:51:15 +02003134 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003135}
3136
3137/*
3138 * Fetch AUX CH registers 0x202 - 0x207 which contain
3139 * link status information
3140 */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003141bool
Keith Packard93f62da2011-11-01 19:45:03 -07003142intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003143{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003144 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3145 DP_LANE0_1_STATUS,
3146 link_status,
3147 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003148}
3149
Paulo Zanoni11002442014-06-13 18:45:41 -03003150/* These are source-specific values. */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003151uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003152intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003153{
Paulo Zanoni30add222012-10-26 19:05:45 -02003154 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303155 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003156 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003157
Vandana Kannan93147262014-11-18 15:45:29 +05303158 if (IS_BROXTON(dev))
3159 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3160 else if (INTEL_INFO(dev)->gen >= 9) {
Jani Nikula06411f02016-03-24 17:50:21 +02003161 if (dev_priv->vbt.edp.low_vswing && port == PORT_A)
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303162 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003163 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Wayne Boyer666a4532015-12-09 12:29:35 -08003164 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05303165 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003166 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303167 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003168 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303169 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08003170 else
Sonika Jindalbd600182014-08-08 16:23:41 +05303171 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08003172}
3173
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003174uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003175intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
3176{
Paulo Zanoni30add222012-10-26 19:05:45 -02003177 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003178 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003179
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003180 if (INTEL_INFO(dev)->gen >= 9) {
3181 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3182 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3183 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3184 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3185 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3186 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3187 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303188 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3189 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003190 default:
3191 return DP_TRAIN_PRE_EMPH_LEVEL_0;
3192 }
3193 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003194 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303195 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3196 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3197 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3198 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3199 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3200 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3201 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003202 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303203 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003204 }
Wayne Boyer666a4532015-12-09 12:29:35 -08003205 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003206 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303207 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3208 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3209 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3210 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3211 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3212 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3213 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003214 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303215 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003216 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03003217 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08003218 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303219 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3220 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3221 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3222 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3223 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08003224 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303225 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003226 }
3227 } else {
3228 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303229 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3230 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3231 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3232 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3233 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3234 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3235 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003236 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303237 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003238 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003239 }
3240}
3241
Daniel Vetter5829975c2015-04-16 11:36:52 +02003242static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003243{
3244 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3245 struct drm_i915_private *dev_priv = dev->dev_private;
3246 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003247 struct intel_crtc *intel_crtc =
3248 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003249 unsigned long demph_reg_value, preemph_reg_value,
3250 uniqtranscale_reg_value;
3251 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08003252 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003253 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003254
3255 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303256 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003257 preemph_reg_value = 0x0004000;
3258 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303259 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003260 demph_reg_value = 0x2B405555;
3261 uniqtranscale_reg_value = 0x552AB83A;
3262 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303263 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003264 demph_reg_value = 0x2B404040;
3265 uniqtranscale_reg_value = 0x5548B83A;
3266 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303267 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003268 demph_reg_value = 0x2B245555;
3269 uniqtranscale_reg_value = 0x5560B83A;
3270 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303271 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003272 demph_reg_value = 0x2B405555;
3273 uniqtranscale_reg_value = 0x5598DA3A;
3274 break;
3275 default:
3276 return 0;
3277 }
3278 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303279 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003280 preemph_reg_value = 0x0002000;
3281 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303282 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003283 demph_reg_value = 0x2B404040;
3284 uniqtranscale_reg_value = 0x5552B83A;
3285 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303286 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003287 demph_reg_value = 0x2B404848;
3288 uniqtranscale_reg_value = 0x5580B83A;
3289 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303290 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003291 demph_reg_value = 0x2B404040;
3292 uniqtranscale_reg_value = 0x55ADDA3A;
3293 break;
3294 default:
3295 return 0;
3296 }
3297 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303298 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003299 preemph_reg_value = 0x0000000;
3300 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303301 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003302 demph_reg_value = 0x2B305555;
3303 uniqtranscale_reg_value = 0x5570B83A;
3304 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303305 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003306 demph_reg_value = 0x2B2B4040;
3307 uniqtranscale_reg_value = 0x55ADDA3A;
3308 break;
3309 default:
3310 return 0;
3311 }
3312 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303313 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003314 preemph_reg_value = 0x0006000;
3315 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303316 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003317 demph_reg_value = 0x1B405555;
3318 uniqtranscale_reg_value = 0x55ADDA3A;
3319 break;
3320 default:
3321 return 0;
3322 }
3323 break;
3324 default:
3325 return 0;
3326 }
3327
Ville Syrjäläa5805162015-05-26 20:42:30 +03003328 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003329 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3330 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3331 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003332 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003333 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3334 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3335 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3336 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03003337 mutex_unlock(&dev_priv->sb_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003338
3339 return 0;
3340}
3341
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003342static bool chv_need_uniq_trans_scale(uint8_t train_set)
3343{
3344 return (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) == DP_TRAIN_PRE_EMPH_LEVEL_0 &&
3345 (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) == DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3346}
3347
Daniel Vetter5829975c2015-04-16 11:36:52 +02003348static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003349{
3350 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3351 struct drm_i915_private *dev_priv = dev->dev_private;
3352 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3353 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003354 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003355 uint8_t train_set = intel_dp->train_set[0];
3356 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003357 enum pipe pipe = intel_crtc->pipe;
3358 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003359
3360 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303361 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003362 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303363 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003364 deemph_reg_value = 128;
3365 margin_reg_value = 52;
3366 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303367 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003368 deemph_reg_value = 128;
3369 margin_reg_value = 77;
3370 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303371 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003372 deemph_reg_value = 128;
3373 margin_reg_value = 102;
3374 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303375 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003376 deemph_reg_value = 128;
3377 margin_reg_value = 154;
3378 /* FIXME extra to set for 1200 */
3379 break;
3380 default:
3381 return 0;
3382 }
3383 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303384 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003385 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303386 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003387 deemph_reg_value = 85;
3388 margin_reg_value = 78;
3389 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303390 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003391 deemph_reg_value = 85;
3392 margin_reg_value = 116;
3393 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303394 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003395 deemph_reg_value = 85;
3396 margin_reg_value = 154;
3397 break;
3398 default:
3399 return 0;
3400 }
3401 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303402 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003403 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303404 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003405 deemph_reg_value = 64;
3406 margin_reg_value = 104;
3407 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303408 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003409 deemph_reg_value = 64;
3410 margin_reg_value = 154;
3411 break;
3412 default:
3413 return 0;
3414 }
3415 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303416 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003417 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303418 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003419 deemph_reg_value = 43;
3420 margin_reg_value = 154;
3421 break;
3422 default:
3423 return 0;
3424 }
3425 break;
3426 default:
3427 return 0;
3428 }
3429
Ville Syrjäläa5805162015-05-26 20:42:30 +03003430 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003431
3432 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003433 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3434 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003435 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3436 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003437 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3438
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003439 if (intel_crtc->config->lane_count > 2) {
3440 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3441 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3442 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3443 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
3444 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3445 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003446
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003447 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3448 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3449 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3450 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3451
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003452 if (intel_crtc->config->lane_count > 2) {
3453 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3454 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3455 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3456 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3457 }
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003458
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003459 /* Program swing deemph */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003460 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003461 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3462 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3463 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3464 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3465 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003466
3467 /* Program swing margin */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003468 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003469 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003470
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003471 val &= ~DPIO_SWING_MARGIN000_MASK;
3472 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003473
3474 /*
3475 * Supposedly this value shouldn't matter when unique transition
3476 * scale is disabled, but in fact it does matter. Let's just
3477 * always program the same value and hope it's OK.
3478 */
3479 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3480 val |= 0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT;
3481
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003482 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3483 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003484
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003485 /*
3486 * The document said it needs to set bit 27 for ch0 and bit 26
3487 * for ch1. Might be a typo in the doc.
3488 * For now, for this unique transition scale selection, set bit
3489 * 27 for ch0 and ch1.
3490 */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003491 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003492 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003493 if (chv_need_uniq_trans_scale(train_set))
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003494 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003495 else
3496 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3497 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003498 }
3499
3500 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003501 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3502 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3503 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3504
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003505 if (intel_crtc->config->lane_count > 2) {
3506 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3507 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3508 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3509 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003510
Ville Syrjäläa5805162015-05-26 20:42:30 +03003511 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003512
3513 return 0;
3514}
3515
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003516static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003517gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003518{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003519 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003520
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003521 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303522 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003523 default:
3524 signal_levels |= DP_VOLTAGE_0_4;
3525 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303526 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003527 signal_levels |= DP_VOLTAGE_0_6;
3528 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303529 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003530 signal_levels |= DP_VOLTAGE_0_8;
3531 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303532 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003533 signal_levels |= DP_VOLTAGE_1_2;
3534 break;
3535 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003536 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303537 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003538 default:
3539 signal_levels |= DP_PRE_EMPHASIS_0;
3540 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303541 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003542 signal_levels |= DP_PRE_EMPHASIS_3_5;
3543 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303544 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003545 signal_levels |= DP_PRE_EMPHASIS_6;
3546 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303547 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003548 signal_levels |= DP_PRE_EMPHASIS_9_5;
3549 break;
3550 }
3551 return signal_levels;
3552}
3553
Zhenyu Wange3421a12010-04-08 09:43:27 +08003554/* Gen6's DP voltage swing and pre-emphasis control */
3555static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003556gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003557{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003558 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3559 DP_TRAIN_PRE_EMPHASIS_MASK);
3560 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303561 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3562 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003563 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303564 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003565 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303566 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3567 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003568 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303569 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3570 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003571 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303572 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3573 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003574 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003575 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003576 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3577 "0x%x\n", signal_levels);
3578 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003579 }
3580}
3581
Keith Packard1a2eb462011-11-16 16:26:07 -08003582/* Gen7's DP voltage swing and pre-emphasis control */
3583static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003584gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003585{
3586 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3587 DP_TRAIN_PRE_EMPHASIS_MASK);
3588 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303589 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003590 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303591 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003592 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303593 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003594 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3595
Sonika Jindalbd600182014-08-08 16:23:41 +05303596 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003597 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303598 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003599 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3600
Sonika Jindalbd600182014-08-08 16:23:41 +05303601 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003602 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303603 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003604 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3605
3606 default:
3607 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3608 "0x%x\n", signal_levels);
3609 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3610 }
3611}
3612
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003613void
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003614intel_dp_set_signal_levels(struct intel_dp *intel_dp)
Paulo Zanonif0a34242012-12-06 16:51:50 -02003615{
3616 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003617 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003618 struct drm_device *dev = intel_dig_port->base.base.dev;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003619 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehallf8896f52015-06-25 11:11:03 +03003620 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003621 uint8_t train_set = intel_dp->train_set[0];
3622
David Weinehallf8896f52015-06-25 11:11:03 +03003623 if (HAS_DDI(dev)) {
3624 signal_levels = ddi_signal_levels(intel_dp);
3625
3626 if (IS_BROXTON(dev))
3627 signal_levels = 0;
3628 else
3629 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003630 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003631 signal_levels = chv_signal_levels(intel_dp);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003632 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003633 signal_levels = vlv_signal_levels(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003634 } else if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003635 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003636 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003637 } else if (IS_GEN6(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003638 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003639 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3640 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003641 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003642 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3643 }
3644
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303645 if (mask)
3646 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3647
3648 DRM_DEBUG_KMS("Using vswing level %d\n",
3649 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3650 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3651 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3652 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003653
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003654 intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003655
3656 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
3657 POSTING_READ(intel_dp->output_reg);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003658}
3659
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003660void
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003661intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
3662 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003663{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003664 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003665 struct drm_i915_private *dev_priv =
3666 to_i915(intel_dig_port->base.base.dev);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003667
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003668 _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003669
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003670 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003671 POSTING_READ(intel_dp->output_reg);
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003672}
3673
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003674void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
Imre Deak3ab9c632013-05-03 12:57:41 +03003675{
3676 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3677 struct drm_device *dev = intel_dig_port->base.base.dev;
3678 struct drm_i915_private *dev_priv = dev->dev_private;
3679 enum port port = intel_dig_port->port;
3680 uint32_t val;
3681
3682 if (!HAS_DDI(dev))
3683 return;
3684
3685 val = I915_READ(DP_TP_CTL(port));
3686 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3687 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3688 I915_WRITE(DP_TP_CTL(port), val);
3689
3690 /*
3691 * On PORT_A we can have only eDP in SST mode. There the only reason
3692 * we need to set idle transmission mode is to work around a HW issue
3693 * where we enable the pipe while not in idle link-training mode.
3694 * In this case there is requirement to wait for a minimum number of
3695 * idle patterns to be sent.
3696 */
3697 if (port == PORT_A)
3698 return;
3699
3700 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3701 1))
3702 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3703}
3704
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003705static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003706intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003707{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003708 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003709 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003710 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003711 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003712 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003713 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003714
Daniel Vetterbc76e3202014-05-20 22:46:50 +02003715 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003716 return;
3717
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003718 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003719 return;
3720
Zhao Yakui28c97732009-10-09 11:39:41 +08003721 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003722
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03003723 if ((IS_GEN7(dev) && port == PORT_A) ||
3724 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003725 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003726 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003727 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003728 if (IS_CHERRYVIEW(dev))
3729 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3730 else
3731 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003732 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003733 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003734 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003735 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003736
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003737 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3738 I915_WRITE(intel_dp->output_reg, DP);
3739 POSTING_READ(intel_dp->output_reg);
3740
3741 /*
3742 * HW workaround for IBX, we need to move the port
3743 * to transcoder A after disabling it to allow the
3744 * matching HDMI port to be enabled on transcoder A.
3745 */
3746 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003747 /*
3748 * We get CPU/PCH FIFO underruns on the other pipe when
3749 * doing the workaround. Sweep them under the rug.
3750 */
3751 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3752 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3753
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003754 /* always enable with pattern 1 (as per spec) */
3755 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3756 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3757 I915_WRITE(intel_dp->output_reg, DP);
3758 POSTING_READ(intel_dp->output_reg);
3759
3760 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003761 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003762 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003763
3764 intel_wait_for_vblank_if_active(dev_priv->dev, PIPE_A);
3765 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3766 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Eric Anholt5bddd172010-11-18 09:32:59 +08003767 }
3768
Keith Packardf01eca22011-09-28 16:48:10 -07003769 msleep(intel_dp->panel_power_down_delay);
Ville Syrjälä6fec7662015-11-10 16:16:17 +02003770
3771 intel_dp->DP = DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003772}
3773
Keith Packard26d61aa2011-07-25 20:01:09 -07003774static bool
3775intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003776{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003777 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3778 struct drm_device *dev = dig_port->base.base.dev;
3779 struct drm_i915_private *dev_priv = dev->dev_private;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303780 uint8_t rev;
Rodrigo Vivia031d702013-10-03 16:15:06 -03003781
Jani Nikula9d1a1032014-03-14 16:51:15 +02003782 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3783 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003784 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003785
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003786 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003787
Adam Jacksonedb39242012-09-18 10:58:49 -04003788 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3789 return false; /* DPCD not present */
3790
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303791 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
3792 &intel_dp->sink_count, 1) < 0)
3793 return false;
3794
3795 /*
3796 * Sink count can change between short pulse hpd hence
3797 * a member variable in intel_dp will track any changes
3798 * between short pulse interrupts.
3799 */
3800 intel_dp->sink_count = DP_GET_SINK_COUNT(intel_dp->sink_count);
3801
3802 /*
3803 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
3804 * a dongle is present but no display. Unless we require to know
3805 * if a dongle is present or not, we don't need to update
3806 * downstream port information. So, an early return here saves
3807 * time from performing other operations which are not required.
3808 */
3809 if (!intel_dp->sink_count)
3810 return false;
3811
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003812 /* Check if the panel supports PSR */
3813 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003814 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003815 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3816 intel_dp->psr_dpcd,
3817 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003818 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3819 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003820 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003821 }
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303822
3823 if (INTEL_INFO(dev)->gen >= 9 &&
3824 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3825 uint8_t frame_sync_cap;
3826
3827 dev_priv->psr.sink_support = true;
3828 intel_dp_dpcd_read_wake(&intel_dp->aux,
3829 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3830 &frame_sync_cap, 1);
3831 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3832 /* PSR2 needs frame sync as well */
3833 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3834 DRM_DEBUG_KMS("PSR2 %s on sink",
3835 dev_priv->psr.psr2_support ? "supported" : "not supported");
3836 }
Jani Nikula50003932013-09-20 16:42:17 +03003837 }
3838
Jani Nikulabc5133d2015-09-03 11:16:07 +03003839 DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03003840 yesno(intel_dp_source_supports_hbr2(intel_dp)),
Jani Nikula742f4912015-09-03 11:16:09 +03003841 yesno(drm_dp_tps3_supported(intel_dp->dpcd)));
Todd Previte06ea66b2014-01-20 10:19:39 -07003842
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303843 /* Intermediate frequency support */
3844 if (is_edp(intel_dp) &&
3845 (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3846 (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
3847 (rev >= 0x03)) { /* eDp v1.4 or higher */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003848 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003849 int i;
3850
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303851 intel_dp_dpcd_read_wake(&intel_dp->aux,
3852 DP_SUPPORTED_LINK_RATES,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003853 sink_rates,
3854 sizeof(sink_rates));
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003855
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003856 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3857 int val = le16_to_cpu(sink_rates[i]);
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003858
3859 if (val == 0)
3860 break;
3861
Sonika Jindalaf77b972015-05-07 13:59:28 +05303862 /* Value read is in kHz while drm clock is saved in deca-kHz */
3863 intel_dp->sink_rates[i] = (val * 200) / 10;
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003864 }
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003865 intel_dp->num_sink_rates = i;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303866 }
Ville Syrjälä0336400e2015-03-12 17:10:39 +02003867
3868 intel_dp_print_rates(intel_dp);
3869
Adam Jacksonedb39242012-09-18 10:58:49 -04003870 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3871 DP_DWN_STRM_PORT_PRESENT))
3872 return true; /* native DP sink */
3873
3874 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3875 return true; /* no per-port downstream info */
3876
Jani Nikula9d1a1032014-03-14 16:51:15 +02003877 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3878 intel_dp->downstream_ports,
3879 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003880 return false; /* downstream port status fetch failed */
3881
3882 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003883}
3884
Adam Jackson0d198322012-05-14 16:05:47 -04003885static void
3886intel_dp_probe_oui(struct intel_dp *intel_dp)
3887{
3888 u8 buf[3];
3889
3890 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3891 return;
3892
Jani Nikula9d1a1032014-03-14 16:51:15 +02003893 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003894 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3895 buf[0], buf[1], buf[2]);
3896
Jani Nikula9d1a1032014-03-14 16:51:15 +02003897 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003898 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3899 buf[0], buf[1], buf[2]);
3900}
3901
Dave Airlie0e32b392014-05-02 14:02:48 +10003902static bool
3903intel_dp_probe_mst(struct intel_dp *intel_dp)
3904{
3905 u8 buf[1];
3906
Nathan Schulte7cc96132016-03-15 10:14:05 -05003907 if (!i915.enable_dp_mst)
3908 return false;
3909
Dave Airlie0e32b392014-05-02 14:02:48 +10003910 if (!intel_dp->can_mst)
3911 return false;
3912
3913 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3914 return false;
3915
Dave Airlie0e32b392014-05-02 14:02:48 +10003916 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3917 if (buf[0] & DP_MST_CAP) {
3918 DRM_DEBUG_KMS("Sink is MST capable\n");
3919 intel_dp->is_mst = true;
3920 } else {
3921 DRM_DEBUG_KMS("Sink is not MST capable\n");
3922 intel_dp->is_mst = false;
3923 }
3924 }
Dave Airlie0e32b392014-05-02 14:02:48 +10003925
3926 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3927 return intel_dp->is_mst;
3928}
3929
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003930static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003931{
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003932 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003933 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003934 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003935 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003936 int ret = 0;
Rodrigo Vivic6297842015-11-05 10:50:20 -08003937 int count = 0;
3938 int attempts = 10;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003939
3940 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003941 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003942 ret = -EIO;
3943 goto out;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003944 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003945
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003946 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003947 buf & ~DP_TEST_SINK_START) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003948 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003949 ret = -EIO;
3950 goto out;
3951 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003952
Rodrigo Vivic6297842015-11-05 10:50:20 -08003953 do {
3954 intel_wait_for_vblank(dev, intel_crtc->pipe);
3955
3956 if (drm_dp_dpcd_readb(&intel_dp->aux,
3957 DP_TEST_SINK_MISC, &buf) < 0) {
3958 ret = -EIO;
3959 goto out;
3960 }
3961 count = buf & DP_TEST_COUNT_MASK;
3962 } while (--attempts && count);
3963
3964 if (attempts == 0) {
Rodrigo Vividc5a9032016-01-29 14:44:59 -08003965 DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
Rodrigo Vivic6297842015-11-05 10:50:20 -08003966 ret = -ETIMEDOUT;
3967 }
3968
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003969 out:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003970 hsw_enable_ips(intel_crtc);
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003971 return ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003972}
3973
3974static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
3975{
3976 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003977 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003978 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3979 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003980 int ret;
3981
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003982 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3983 return -EIO;
3984
3985 if (!(buf & DP_TEST_CRC_SUPPORTED))
3986 return -ENOTTY;
3987
3988 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
3989 return -EIO;
3990
Rodrigo Vivi6d8175d2015-11-05 10:50:22 -08003991 if (buf & DP_TEST_SINK_START) {
3992 ret = intel_dp_sink_crc_stop(intel_dp);
3993 if (ret)
3994 return ret;
3995 }
3996
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003997 hsw_disable_ips(intel_crtc);
3998
3999 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
4000 buf | DP_TEST_SINK_START) < 0) {
4001 hsw_enable_ips(intel_crtc);
4002 return -EIO;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004003 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004004
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08004005 intel_wait_for_vblank(dev, intel_crtc->pipe);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004006 return 0;
4007}
4008
4009int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
4010{
4011 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
4012 struct drm_device *dev = dig_port->base.base.dev;
4013 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
4014 u8 buf;
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004015 int count, ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004016 int attempts = 6;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004017
4018 ret = intel_dp_sink_crc_start(intel_dp);
4019 if (ret)
4020 return ret;
4021
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004022 do {
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004023 intel_wait_for_vblank(dev, intel_crtc->pipe);
4024
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004025 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004026 DP_TEST_SINK_MISC, &buf) < 0) {
4027 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004028 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004029 }
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004030 count = buf & DP_TEST_COUNT_MASK;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07004031
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08004032 } while (--attempts && count == 0);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004033
4034 if (attempts == 0) {
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08004035 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
4036 ret = -ETIMEDOUT;
4037 goto stop;
4038 }
4039
4040 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
4041 ret = -EIO;
4042 goto stop;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004043 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004044
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004045stop:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004046 intel_dp_sink_crc_stop(intel_dp);
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004047 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004048}
4049
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004050static bool
4051intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4052{
Jani Nikula9d1a1032014-03-14 16:51:15 +02004053 return intel_dp_dpcd_read_wake(&intel_dp->aux,
4054 DP_DEVICE_SERVICE_IRQ_VECTOR,
4055 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004056}
4057
Dave Airlie0e32b392014-05-02 14:02:48 +10004058static bool
4059intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4060{
4061 int ret;
4062
4063 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
4064 DP_SINK_COUNT_ESI,
4065 sink_irq_vector, 14);
4066 if (ret != 14)
4067 return false;
4068
4069 return true;
4070}
4071
Todd Previtec5d5ab72015-04-15 08:38:38 -07004072static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004073{
Todd Previtec5d5ab72015-04-15 08:38:38 -07004074 uint8_t test_result = DP_TEST_ACK;
4075 return test_result;
4076}
4077
4078static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4079{
4080 uint8_t test_result = DP_TEST_NAK;
4081 return test_result;
4082}
4083
4084static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4085{
4086 uint8_t test_result = DP_TEST_NAK;
Todd Previte559be302015-05-04 07:48:20 -07004087 struct intel_connector *intel_connector = intel_dp->attached_connector;
4088 struct drm_connector *connector = &intel_connector->base;
4089
4090 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02004091 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07004092 intel_dp->aux.i2c_defer_count > 6) {
4093 /* Check EDID read for NACKs, DEFERs and corruption
4094 * (DP CTS 1.2 Core r1.1)
4095 * 4.2.2.4 : Failed EDID read, I2C_NAK
4096 * 4.2.2.5 : Failed EDID read, I2C_DEFER
4097 * 4.2.2.6 : EDID corruption detected
4098 * Use failsafe mode for all cases
4099 */
4100 if (intel_dp->aux.i2c_nack_count > 0 ||
4101 intel_dp->aux.i2c_defer_count > 0)
4102 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
4103 intel_dp->aux.i2c_nack_count,
4104 intel_dp->aux.i2c_defer_count);
4105 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
4106 } else {
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304107 struct edid *block = intel_connector->detect_edid;
4108
4109 /* We have to write the checksum
4110 * of the last block read
4111 */
4112 block += intel_connector->detect_edid->extensions;
4113
Todd Previte559be302015-05-04 07:48:20 -07004114 if (!drm_dp_dpcd_write(&intel_dp->aux,
4115 DP_TEST_EDID_CHECKSUM,
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304116 &block->checksum,
Dan Carpenter5a1cc652015-05-12 21:07:37 +03004117 1))
Todd Previte559be302015-05-04 07:48:20 -07004118 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
4119
4120 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4121 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
4122 }
4123
4124 /* Set test active flag here so userspace doesn't interrupt things */
4125 intel_dp->compliance_test_active = 1;
4126
Todd Previtec5d5ab72015-04-15 08:38:38 -07004127 return test_result;
4128}
4129
4130static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4131{
4132 uint8_t test_result = DP_TEST_NAK;
4133 return test_result;
4134}
4135
4136static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4137{
4138 uint8_t response = DP_TEST_NAK;
4139 uint8_t rxdata = 0;
4140 int status = 0;
4141
Todd Previtec5d5ab72015-04-15 08:38:38 -07004142 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
4143 if (status <= 0) {
4144 DRM_DEBUG_KMS("Could not read test request from sink\n");
4145 goto update_status;
4146 }
4147
4148 switch (rxdata) {
4149 case DP_TEST_LINK_TRAINING:
4150 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
4151 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
4152 response = intel_dp_autotest_link_training(intel_dp);
4153 break;
4154 case DP_TEST_LINK_VIDEO_PATTERN:
4155 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
4156 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
4157 response = intel_dp_autotest_video_pattern(intel_dp);
4158 break;
4159 case DP_TEST_LINK_EDID_READ:
4160 DRM_DEBUG_KMS("EDID test requested\n");
4161 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
4162 response = intel_dp_autotest_edid(intel_dp);
4163 break;
4164 case DP_TEST_LINK_PHY_TEST_PATTERN:
4165 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
4166 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
4167 response = intel_dp_autotest_phy_pattern(intel_dp);
4168 break;
4169 default:
4170 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
4171 break;
4172 }
4173
4174update_status:
4175 status = drm_dp_dpcd_write(&intel_dp->aux,
4176 DP_TEST_RESPONSE,
4177 &response, 1);
4178 if (status <= 0)
4179 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004180}
4181
Dave Airlie0e32b392014-05-02 14:02:48 +10004182static int
4183intel_dp_check_mst_status(struct intel_dp *intel_dp)
4184{
4185 bool bret;
4186
4187 if (intel_dp->is_mst) {
4188 u8 esi[16] = { 0 };
4189 int ret = 0;
4190 int retry;
4191 bool handled;
4192 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4193go_again:
4194 if (bret == true) {
4195
4196 /* check link status - esi[10] = 0x200c */
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03004197 if (intel_dp->active_mst_links &&
Ville Syrjälä901c2da2015-08-17 18:05:12 +03004198 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10004199 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4200 intel_dp_start_link_train(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004201 intel_dp_stop_link_train(intel_dp);
4202 }
4203
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004204 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004205 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4206
4207 if (handled) {
4208 for (retry = 0; retry < 3; retry++) {
4209 int wret;
4210 wret = drm_dp_dpcd_write(&intel_dp->aux,
4211 DP_SINK_COUNT_ESI+1,
4212 &esi[1], 3);
4213 if (wret == 3) {
4214 break;
4215 }
4216 }
4217
4218 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4219 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004220 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004221 goto go_again;
4222 }
4223 } else
4224 ret = 0;
4225
4226 return ret;
4227 } else {
4228 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4229 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4230 intel_dp->is_mst = false;
4231 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4232 /* send a hotplug event */
4233 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4234 }
4235 }
4236 return -EINVAL;
4237}
4238
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304239static void
4240intel_dp_check_link_status(struct intel_dp *intel_dp)
4241{
4242 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4243 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4244 u8 link_status[DP_LINK_STATUS_SIZE];
4245
4246 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4247
4248 if (!intel_dp_get_link_status(intel_dp, link_status)) {
4249 DRM_ERROR("Failed to get link status\n");
4250 return;
4251 }
4252
4253 if (!intel_encoder->base.crtc)
4254 return;
4255
4256 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4257 return;
4258
4259 /* if link training is requested we should perform it always */
4260 if ((intel_dp->compliance_test_type == DP_TEST_LINK_TRAINING) ||
4261 (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count))) {
4262 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
4263 intel_encoder->base.name);
4264 intel_dp_start_link_train(intel_dp);
4265 intel_dp_stop_link_train(intel_dp);
4266 }
4267}
4268
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004269/*
4270 * According to DP spec
4271 * 5.1.2:
4272 * 1. Read DPCD
4273 * 2. Configure link according to Receiver Capabilities
4274 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4275 * 4. Check link status on receipt of hot-plug interrupt
4276 */
Damien Lespiaua5146202015-02-10 19:32:22 +00004277static void
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304278intel_dp_short_pulse(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004279{
Dave Airlie5b215bc2014-08-05 10:40:20 +10004280 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004281 u8 sink_irq_vector;
Dave Airlie5b215bc2014-08-05 10:40:20 +10004282
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304283 /*
4284 * Clearing compliance test variables to allow capturing
4285 * of values for next automated test request.
4286 */
4287 intel_dp->compliance_test_active = 0;
4288 intel_dp->compliance_test_type = 0;
4289 intel_dp->compliance_test_data = 0;
4290
Keith Packard92fd8fd2011-07-25 19:50:10 -07004291 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07004292 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004293 return;
4294 }
4295
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004296 /* Try to read the source of the interrupt */
4297 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4298 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4299 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004300 drm_dp_dpcd_writeb(&intel_dp->aux,
4301 DP_DEVICE_SERVICE_IRQ_VECTOR,
4302 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004303
4304 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Todd Previte09b1eb12015-04-20 15:27:34 -07004305 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004306 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4307 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4308 }
4309
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304310 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4311 intel_dp_check_link_status(intel_dp);
4312 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004313}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004314
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004315/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004316static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004317intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004318{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004319 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004320 uint8_t type;
4321
4322 if (!intel_dp_get_dpcd(intel_dp))
4323 return connector_status_disconnected;
4324
4325 /* if there's no downstream port, we're done */
4326 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004327 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004328
4329 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004330 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4331 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02004332
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05304333 return intel_dp->sink_count ?
4334 connector_status_connected : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004335 }
4336
4337 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004338 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004339 return connector_status_connected;
4340
4341 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004342 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4343 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4344 if (type == DP_DS_PORT_TYPE_VGA ||
4345 type == DP_DS_PORT_TYPE_NON_EDID)
4346 return connector_status_unknown;
4347 } else {
4348 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4349 DP_DWN_STRM_PORT_TYPE_MASK;
4350 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4351 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4352 return connector_status_unknown;
4353 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004354
4355 /* Anything else is out of spec, warn and ignore */
4356 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004357 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004358}
4359
4360static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004361edp_detect(struct intel_dp *intel_dp)
4362{
4363 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4364 enum drm_connector_status status;
4365
4366 status = intel_panel_detect(dev);
4367 if (status == connector_status_unknown)
4368 status = connector_status_connected;
4369
4370 return status;
4371}
4372
Jani Nikulab93433c2015-08-20 10:47:36 +03004373static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
4374 struct intel_digital_port *port)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004375{
Jani Nikulab93433c2015-08-20 10:47:36 +03004376 u32 bit;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004377
Jani Nikula0df53b72015-08-20 10:47:40 +03004378 switch (port->port) {
4379 case PORT_A:
4380 return true;
4381 case PORT_B:
4382 bit = SDE_PORTB_HOTPLUG;
4383 break;
4384 case PORT_C:
4385 bit = SDE_PORTC_HOTPLUG;
4386 break;
4387 case PORT_D:
4388 bit = SDE_PORTD_HOTPLUG;
4389 break;
4390 default:
4391 MISSING_CASE(port->port);
4392 return false;
4393 }
4394
4395 return I915_READ(SDEISR) & bit;
4396}
4397
4398static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
4399 struct intel_digital_port *port)
4400{
4401 u32 bit;
4402
4403 switch (port->port) {
4404 case PORT_A:
4405 return true;
4406 case PORT_B:
4407 bit = SDE_PORTB_HOTPLUG_CPT;
4408 break;
4409 case PORT_C:
4410 bit = SDE_PORTC_HOTPLUG_CPT;
4411 break;
4412 case PORT_D:
4413 bit = SDE_PORTD_HOTPLUG_CPT;
4414 break;
Jani Nikulaa78695d2015-09-18 15:54:50 +03004415 case PORT_E:
4416 bit = SDE_PORTE_HOTPLUG_SPT;
4417 break;
Jani Nikula0df53b72015-08-20 10:47:40 +03004418 default:
4419 MISSING_CASE(port->port);
4420 return false;
Jani Nikulab93433c2015-08-20 10:47:36 +03004421 }
Damien Lespiau1b469632012-12-13 16:09:01 +00004422
Jani Nikulab93433c2015-08-20 10:47:36 +03004423 return I915_READ(SDEISR) & bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004424}
4425
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004426static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula1d245982015-08-20 10:47:37 +03004427 struct intel_digital_port *port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004428{
Jani Nikula9642c812015-08-20 10:47:41 +03004429 u32 bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004430
Jani Nikula9642c812015-08-20 10:47:41 +03004431 switch (port->port) {
4432 case PORT_B:
4433 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4434 break;
4435 case PORT_C:
4436 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4437 break;
4438 case PORT_D:
4439 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4440 break;
4441 default:
4442 MISSING_CASE(port->port);
4443 return false;
4444 }
4445
4446 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4447}
4448
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004449static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
4450 struct intel_digital_port *port)
Jani Nikula9642c812015-08-20 10:47:41 +03004451{
4452 u32 bit;
4453
4454 switch (port->port) {
4455 case PORT_B:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004456 bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004457 break;
4458 case PORT_C:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004459 bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004460 break;
4461 case PORT_D:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004462 bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004463 break;
4464 default:
4465 MISSING_CASE(port->port);
4466 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004467 }
4468
Jani Nikula1d245982015-08-20 10:47:37 +03004469 return I915_READ(PORT_HOTPLUG_STAT) & bit;
Dave Airlie2a592be2014-09-01 16:58:12 +10004470}
4471
Jani Nikulae464bfd2015-08-20 10:47:42 +03004472static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304473 struct intel_digital_port *intel_dig_port)
Jani Nikulae464bfd2015-08-20 10:47:42 +03004474{
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304475 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4476 enum port port;
Jani Nikulae464bfd2015-08-20 10:47:42 +03004477 u32 bit;
4478
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304479 intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
4480 switch (port) {
Jani Nikulae464bfd2015-08-20 10:47:42 +03004481 case PORT_A:
4482 bit = BXT_DE_PORT_HP_DDIA;
4483 break;
4484 case PORT_B:
4485 bit = BXT_DE_PORT_HP_DDIB;
4486 break;
4487 case PORT_C:
4488 bit = BXT_DE_PORT_HP_DDIC;
4489 break;
4490 default:
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304491 MISSING_CASE(port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004492 return false;
4493 }
4494
4495 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4496}
4497
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004498/*
4499 * intel_digital_port_connected - is the specified port connected?
4500 * @dev_priv: i915 private structure
4501 * @port: the port to test
4502 *
4503 * Return %true if @port is connected, %false otherwise.
4504 */
Sonika Jindal237ed862015-09-15 09:44:20 +05304505bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004506 struct intel_digital_port *port)
4507{
Jani Nikula0df53b72015-08-20 10:47:40 +03004508 if (HAS_PCH_IBX(dev_priv))
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004509 return ibx_digital_port_connected(dev_priv, port);
Ville Syrjälä22824fa2016-02-11 16:44:28 +02004510 else if (HAS_PCH_SPLIT(dev_priv))
Jani Nikula0df53b72015-08-20 10:47:40 +03004511 return cpt_digital_port_connected(dev_priv, port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004512 else if (IS_BROXTON(dev_priv))
4513 return bxt_digital_port_connected(dev_priv, port);
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004514 else if (IS_GM45(dev_priv))
4515 return gm45_digital_port_connected(dev_priv, port);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004516 else
4517 return g4x_digital_port_connected(dev_priv, port);
4518}
4519
Keith Packard8c241fe2011-09-28 16:38:44 -07004520static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004521intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004522{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004523 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004524
Jani Nikula9cd300e2012-10-19 14:51:52 +03004525 /* use cached edid if we have one */
4526 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004527 /* invalid edid */
4528 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004529 return NULL;
4530
Jani Nikula55e9ede2013-10-01 10:38:54 +03004531 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004532 } else
4533 return drm_get_edid(&intel_connector->base,
4534 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004535}
4536
Chris Wilsonbeb60602014-09-02 20:04:00 +01004537static void
4538intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004539{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004540 struct intel_connector *intel_connector = intel_dp->attached_connector;
4541 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004542
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304543 intel_dp_unset_edid(intel_dp);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004544 edid = intel_dp_get_edid(intel_dp);
4545 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004546
Chris Wilsonbeb60602014-09-02 20:04:00 +01004547 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4548 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4549 else
4550 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4551}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004552
Chris Wilsonbeb60602014-09-02 20:04:00 +01004553static void
4554intel_dp_unset_edid(struct intel_dp *intel_dp)
4555{
4556 struct intel_connector *intel_connector = intel_dp->attached_connector;
4557
4558 kfree(intel_connector->detect_edid);
4559 intel_connector->detect_edid = NULL;
4560
4561 intel_dp->has_audio = false;
4562}
4563
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304564static void
4565intel_dp_long_pulse(struct intel_connector *intel_connector)
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004566{
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304567 struct drm_connector *connector = &intel_connector->base;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004568 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004569 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4570 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004571 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004572 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004573 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004574 bool ret;
Todd Previte09b1eb12015-04-20 15:27:34 -07004575 u8 sink_irq_vector;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004576
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004577 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4578 intel_display_power_get(to_i915(dev), power_domain);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004579
Chris Wilsond410b562014-09-02 20:03:59 +01004580 /* Can't disconnect eDP, but you can close the lid... */
4581 if (is_edp(intel_dp))
4582 status = edp_detect(intel_dp);
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004583 else if (intel_digital_port_connected(to_i915(dev),
4584 dp_to_dig_port(intel_dp)))
4585 status = intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004586 else
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004587 status = connector_status_disconnected;
4588
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304589 if (status != connector_status_connected) {
4590 intel_dp->compliance_test_active = 0;
4591 intel_dp->compliance_test_type = 0;
4592 intel_dp->compliance_test_data = 0;
4593
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004594 goto out;
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304595 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004596
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304597 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4598 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4599
Adam Jackson0d198322012-05-14 16:05:47 -04004600 intel_dp_probe_oui(intel_dp);
4601
Dave Airlie0e32b392014-05-02 14:02:48 +10004602 ret = intel_dp_probe_mst(intel_dp);
4603 if (ret) {
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304604 /*
4605 * If we are in MST mode then this connector
4606 * won't appear connected or have anything
4607 * with EDID on it
4608 */
Dave Airlie0e32b392014-05-02 14:02:48 +10004609 status = connector_status_disconnected;
4610 goto out;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304611 } else if (connector->status == connector_status_connected) {
4612 /*
4613 * If display was connected already and is still connected
4614 * check links status, there has been known issues of
4615 * link loss triggerring long pulse!!!!
4616 */
4617 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4618 intel_dp_check_link_status(intel_dp);
4619 drm_modeset_unlock(&dev->mode_config.connection_mutex);
4620 goto out;
Dave Airlie0e32b392014-05-02 14:02:48 +10004621 }
4622
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304623 /*
4624 * Clearing NACK and defer counts to get their exact values
4625 * while reading EDID which are required by Compliance tests
4626 * 4.2.2.4 and 4.2.2.5
4627 */
4628 intel_dp->aux.i2c_nack_count = 0;
4629 intel_dp->aux.i2c_defer_count = 0;
4630
Chris Wilsonbeb60602014-09-02 20:04:00 +01004631 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004632
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004633 status = connector_status_connected;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304634 intel_dp->detect_done = true;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004635
Todd Previte09b1eb12015-04-20 15:27:34 -07004636 /* Try to read the source of the interrupt */
4637 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4638 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4639 /* Clear interrupt source */
4640 drm_dp_dpcd_writeb(&intel_dp->aux,
4641 DP_DEVICE_SERVICE_IRQ_VECTOR,
4642 sink_irq_vector);
4643
4644 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4645 intel_dp_handle_test_request(intel_dp);
4646 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4647 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4648 }
4649
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004650out:
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304651 if (status != connector_status_connected) {
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304652 intel_dp_unset_edid(intel_dp);
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304653 /*
4654 * If we were in MST mode, and device is not there,
4655 * get out of MST mode
4656 */
4657 if (intel_dp->is_mst) {
4658 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
4659 intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4660 intel_dp->is_mst = false;
4661 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4662 intel_dp->is_mst);
4663 }
4664 }
4665
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004666 intel_display_power_put(to_i915(dev), power_domain);
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304667 return;
4668}
4669
4670static enum drm_connector_status
4671intel_dp_detect(struct drm_connector *connector, bool force)
4672{
4673 struct intel_dp *intel_dp = intel_attached_dp(connector);
4674 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4675 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4676 struct intel_connector *intel_connector = to_intel_connector(connector);
4677
4678 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4679 connector->base.id, connector->name);
4680
4681 if (intel_dp->is_mst) {
4682 /* MST devices are disconnected from a monitor POV */
4683 intel_dp_unset_edid(intel_dp);
4684 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4685 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4686 return connector_status_disconnected;
4687 }
4688
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304689 /* If full detect is not performed yet, do a full detect */
4690 if (!intel_dp->detect_done)
4691 intel_dp_long_pulse(intel_dp->attached_connector);
4692
4693 intel_dp->detect_done = false;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304694
4695 if (intel_connector->detect_edid)
4696 return connector_status_connected;
4697 else
4698 return connector_status_disconnected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004699}
4700
Chris Wilsonbeb60602014-09-02 20:04:00 +01004701static void
4702intel_dp_force(struct drm_connector *connector)
4703{
4704 struct intel_dp *intel_dp = intel_attached_dp(connector);
4705 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004706 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004707 enum intel_display_power_domain power_domain;
4708
4709 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4710 connector->base.id, connector->name);
4711 intel_dp_unset_edid(intel_dp);
4712
4713 if (connector->status != connector_status_connected)
4714 return;
4715
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004716 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4717 intel_display_power_get(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004718
4719 intel_dp_set_edid(intel_dp);
4720
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004721 intel_display_power_put(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004722
4723 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4724 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4725}
4726
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004727static int intel_dp_get_modes(struct drm_connector *connector)
4728{
Jani Nikuladd06f902012-10-19 14:51:50 +03004729 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004730 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004731
Chris Wilsonbeb60602014-09-02 20:04:00 +01004732 edid = intel_connector->detect_edid;
4733 if (edid) {
4734 int ret = intel_connector_update_modes(connector, edid);
4735 if (ret)
4736 return ret;
4737 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004738
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004739 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004740 if (is_edp(intel_attached_dp(connector)) &&
4741 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004742 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004743
4744 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004745 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004746 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004747 drm_mode_probed_add(connector, mode);
4748 return 1;
4749 }
4750 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004751
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004752 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004753}
4754
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004755static bool
4756intel_dp_detect_audio(struct drm_connector *connector)
4757{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004758 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004759 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004760
Chris Wilsonbeb60602014-09-02 20:04:00 +01004761 edid = to_intel_connector(connector)->detect_edid;
4762 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004763 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004764
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004765 return has_audio;
4766}
4767
Chris Wilsonf6849602010-09-19 09:29:33 +01004768static int
4769intel_dp_set_property(struct drm_connector *connector,
4770 struct drm_property *property,
4771 uint64_t val)
4772{
Chris Wilsone953fd72011-02-21 22:23:52 +00004773 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004774 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004775 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4776 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004777 int ret;
4778
Rob Clark662595d2012-10-11 20:36:04 -05004779 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004780 if (ret)
4781 return ret;
4782
Chris Wilson3f43c482011-05-12 22:17:24 +01004783 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004784 int i = val;
4785 bool has_audio;
4786
4787 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004788 return 0;
4789
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004790 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004791
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004792 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004793 has_audio = intel_dp_detect_audio(connector);
4794 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004795 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004796
4797 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004798 return 0;
4799
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004800 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004801 goto done;
4802 }
4803
Chris Wilsone953fd72011-02-21 22:23:52 +00004804 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004805 bool old_auto = intel_dp->color_range_auto;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004806 bool old_range = intel_dp->limited_color_range;
Daniel Vetterae4edb82013-04-22 17:07:23 +02004807
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004808 switch (val) {
4809 case INTEL_BROADCAST_RGB_AUTO:
4810 intel_dp->color_range_auto = true;
4811 break;
4812 case INTEL_BROADCAST_RGB_FULL:
4813 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004814 intel_dp->limited_color_range = false;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004815 break;
4816 case INTEL_BROADCAST_RGB_LIMITED:
4817 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004818 intel_dp->limited_color_range = true;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004819 break;
4820 default:
4821 return -EINVAL;
4822 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004823
4824 if (old_auto == intel_dp->color_range_auto &&
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004825 old_range == intel_dp->limited_color_range)
Daniel Vetterae4edb82013-04-22 17:07:23 +02004826 return 0;
4827
Chris Wilsone953fd72011-02-21 22:23:52 +00004828 goto done;
4829 }
4830
Yuly Novikov53b41832012-10-26 12:04:00 +03004831 if (is_edp(intel_dp) &&
4832 property == connector->dev->mode_config.scaling_mode_property) {
4833 if (val == DRM_MODE_SCALE_NONE) {
4834 DRM_DEBUG_KMS("no scaling not supported\n");
4835 return -EINVAL;
4836 }
4837
4838 if (intel_connector->panel.fitting_mode == val) {
4839 /* the eDP scaling property is not changed */
4840 return 0;
4841 }
4842 intel_connector->panel.fitting_mode = val;
4843
4844 goto done;
4845 }
4846
Chris Wilsonf6849602010-09-19 09:29:33 +01004847 return -EINVAL;
4848
4849done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004850 if (intel_encoder->base.crtc)
4851 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004852
4853 return 0;
4854}
4855
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004856static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004857intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004858{
Jani Nikula1d508702012-10-19 14:51:49 +03004859 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004860
Chris Wilson10e972d2014-09-04 21:43:45 +01004861 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004862
Jani Nikula9cd300e2012-10-19 14:51:52 +03004863 if (!IS_ERR_OR_NULL(intel_connector->edid))
4864 kfree(intel_connector->edid);
4865
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004866 /* Can't call is_edp() since the encoder may have been destroyed
4867 * already. */
4868 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004869 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004870
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004871 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004872 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004873}
4874
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004875void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004876{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004877 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4878 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004879
Dave Airlie0e32b392014-05-02 14:02:48 +10004880 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004881 if (is_edp(intel_dp)) {
4882 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004883 /*
4884 * vdd might still be enabled do to the delayed vdd off.
4885 * Make sure vdd is actually turned off here.
4886 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004887 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004888 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004889 pps_unlock(intel_dp);
4890
Clint Taylor01527b32014-07-07 13:01:46 -07004891 if (intel_dp->edp_notifier.notifier_call) {
4892 unregister_reboot_notifier(&intel_dp->edp_notifier);
4893 intel_dp->edp_notifier.notifier_call = NULL;
4894 }
Keith Packardbd943152011-09-18 23:09:52 -07004895 }
Imre Deakc8bd0e42014-12-12 17:57:38 +02004896 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004897 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004898}
4899
Imre Deak07f9cd02014-08-18 14:42:45 +03004900static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4901{
4902 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4903
4904 if (!is_edp(intel_dp))
4905 return;
4906
Ville Syrjälä951468f2014-09-04 14:55:31 +03004907 /*
4908 * vdd might still be enabled do to the delayed vdd off.
4909 * Make sure vdd is actually turned off here.
4910 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004911 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004912 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004913 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004914 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004915}
4916
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004917static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4918{
4919 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4920 struct drm_device *dev = intel_dig_port->base.base.dev;
4921 struct drm_i915_private *dev_priv = dev->dev_private;
4922 enum intel_display_power_domain power_domain;
4923
4924 lockdep_assert_held(&dev_priv->pps_mutex);
4925
4926 if (!edp_have_panel_vdd(intel_dp))
4927 return;
4928
4929 /*
4930 * The VDD bit needs a power domain reference, so if the bit is
4931 * already enabled when we boot or resume, grab this reference and
4932 * schedule a vdd off, so we don't hold on to the reference
4933 * indefinitely.
4934 */
4935 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004936 power_domain = intel_display_port_aux_power_domain(&intel_dig_port->base);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004937 intel_display_power_get(dev_priv, power_domain);
4938
4939 edp_panel_vdd_schedule_off(intel_dp);
4940}
4941
Imre Deak6d93c0c2014-07-31 14:03:36 +03004942static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4943{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004944 struct intel_dp *intel_dp;
4945
4946 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4947 return;
4948
4949 intel_dp = enc_to_intel_dp(encoder);
4950
4951 pps_lock(intel_dp);
4952
4953 /*
4954 * Read out the current power sequencer assignment,
4955 * in case the BIOS did something with it.
4956 */
Wayne Boyer666a4532015-12-09 12:29:35 -08004957 if (IS_VALLEYVIEW(encoder->dev) || IS_CHERRYVIEW(encoder->dev))
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004958 vlv_initial_power_sequencer_setup(intel_dp);
4959
4960 intel_edp_panel_vdd_sanitize(intel_dp);
4961
4962 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004963}
4964
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004965static const struct drm_connector_funcs intel_dp_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02004966 .dpms = drm_atomic_helper_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004967 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004968 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004969 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004970 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004971 .atomic_get_property = intel_connector_atomic_get_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004972 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004973 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02004974 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004975};
4976
4977static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4978 .get_modes = intel_dp_get_modes,
4979 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004980 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004981};
4982
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004983static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004984 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004985 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004986};
4987
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004988enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004989intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4990{
4991 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004992 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004993 struct drm_device *dev = intel_dig_port->base.base.dev;
4994 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004995 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004996 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03004997
Takashi Iwai25400582015-11-19 12:09:56 +01004998 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
4999 intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
Dave Airlie0e32b392014-05-02 14:02:48 +10005000 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10005001
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03005002 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
5003 /*
5004 * vdd off can generate a long pulse on eDP which
5005 * would require vdd on to handle it, and thus we
5006 * would end up in an endless cycle of
5007 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
5008 */
5009 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
5010 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02005011 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03005012 }
5013
Ville Syrjälä26fbb772014-08-11 18:37:37 +03005014 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
5015 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10005016 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10005017
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005018 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak1c767b32014-08-18 14:42:42 +03005019 intel_display_power_get(dev_priv, power_domain);
5020
Dave Airlie0e32b392014-05-02 14:02:48 +10005021 if (long_hpd) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03005022 /* indicate that we need to restart link training */
5023 intel_dp->train_set_valid = false;
Dave Airlie2a592be2014-09-01 16:58:12 +10005024
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05305025 intel_dp_long_pulse(intel_dp->attached_connector);
5026 if (intel_dp->is_mst)
5027 ret = IRQ_HANDLED;
5028 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10005029
Dave Airlie0e32b392014-05-02 14:02:48 +10005030 } else {
5031 if (intel_dp->is_mst) {
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05305032 if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
5033 /*
5034 * If we were in MST mode, and device is not
5035 * there, get out of MST mode
5036 */
5037 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
5038 intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
5039 intel_dp->is_mst = false;
5040 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
5041 intel_dp->is_mst);
5042 goto put_power;
5043 }
Dave Airlie0e32b392014-05-02 14:02:48 +10005044 }
5045
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05305046 if (!intel_dp->is_mst)
5047 intel_dp_short_pulse(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10005048 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005049
5050 ret = IRQ_HANDLED;
5051
Imre Deak1c767b32014-08-18 14:42:42 +03005052put_power:
5053 intel_display_power_put(dev_priv, power_domain);
5054
5055 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10005056}
5057
Rodrigo Vivi477ec322015-08-06 15:51:39 +08005058/* check the VBT to see whether the eDP is on another port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005059bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005060{
5061 struct drm_i915_private *dev_priv = dev->dev_private;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005062
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03005063 /*
5064 * eDP not supported on g4x. so bail out early just
5065 * for a bit extra safety in case the VBT is bonkers.
5066 */
5067 if (INTEL_INFO(dev)->gen < 5)
5068 return false;
5069
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005070 if (port == PORT_A)
5071 return true;
5072
Jani Nikula951d9ef2016-03-16 12:43:31 +02005073 return intel_bios_is_port_edp(dev_priv, port);
Zhao Yakui36e83a12010-06-12 14:32:21 +08005074}
5075
Dave Airlie0e32b392014-05-02 14:02:48 +10005076void
Chris Wilsonf6849602010-09-19 09:29:33 +01005077intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
5078{
Yuly Novikov53b41832012-10-26 12:04:00 +03005079 struct intel_connector *intel_connector = to_intel_connector(connector);
5080
Chris Wilson3f43c482011-05-12 22:17:24 +01005081 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00005082 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02005083 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03005084
5085 if (is_edp(intel_dp)) {
5086 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05005087 drm_object_attach_property(
5088 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03005089 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03005090 DRM_MODE_SCALE_ASPECT);
5091 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03005092 }
Chris Wilsonf6849602010-09-19 09:29:33 +01005093}
5094
Imre Deakdada1a92014-01-29 13:25:41 +02005095static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
5096{
Abhay Kumard28d4732016-01-22 17:39:04 -08005097 intel_dp->panel_power_off_time = ktime_get_boottime();
Imre Deakdada1a92014-01-29 13:25:41 +02005098 intel_dp->last_power_on = jiffies;
5099 intel_dp->last_backlight_off = jiffies;
5100}
5101
Daniel Vetter67a54562012-10-20 20:57:45 +02005102static void
5103intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005104 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02005105{
5106 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005107 struct edp_power_seq cur, vbt, spec,
5108 *final = &intel_dp->pps_delays;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305109 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005110 i915_reg_t pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07005111
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005112 lockdep_assert_held(&dev_priv->pps_mutex);
5113
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03005114 /* already initialized? */
5115 if (final->t11_t12 != 0)
5116 return;
5117
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305118 if (IS_BROXTON(dev)) {
5119 /*
5120 * TODO: BXT has 2 sets of PPS registers.
5121 * Correct Register for Broxton need to be identified
5122 * using VBT. hardcoding for now
5123 */
5124 pp_ctrl_reg = BXT_PP_CONTROL(0);
5125 pp_on_reg = BXT_PP_ON_DELAYS(0);
5126 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5127 } else if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03005128 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07005129 pp_on_reg = PCH_PP_ON_DELAYS;
5130 pp_off_reg = PCH_PP_OFF_DELAYS;
5131 pp_div_reg = PCH_PP_DIVISOR;
5132 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005133 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5134
5135 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
5136 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5137 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5138 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005139 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005140
5141 /* Workaround: Need to write PP_CONTROL with the unlock key as
5142 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305143 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02005144
Jesse Barnes453c5422013-03-28 09:55:41 -07005145 pp_on = I915_READ(pp_on_reg);
5146 pp_off = I915_READ(pp_off_reg);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305147 if (!IS_BROXTON(dev)) {
5148 I915_WRITE(pp_ctrl_reg, pp_ctl);
5149 pp_div = I915_READ(pp_div_reg);
5150 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005151
5152 /* Pull timing values out of registers */
5153 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5154 PANEL_POWER_UP_DELAY_SHIFT;
5155
5156 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5157 PANEL_LIGHT_ON_DELAY_SHIFT;
5158
5159 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5160 PANEL_LIGHT_OFF_DELAY_SHIFT;
5161
5162 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5163 PANEL_POWER_DOWN_DELAY_SHIFT;
5164
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305165 if (IS_BROXTON(dev)) {
5166 u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
5167 BXT_POWER_CYCLE_DELAY_SHIFT;
5168 if (tmp > 0)
5169 cur.t11_t12 = (tmp - 1) * 1000;
5170 else
5171 cur.t11_t12 = 0;
5172 } else {
5173 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02005174 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305175 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005176
5177 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5178 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
5179
Jani Nikula6aa23e62016-03-24 17:50:20 +02005180 vbt = dev_priv->vbt.edp.pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02005181
5182 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5183 * our hw here, which are all in 100usec. */
5184 spec.t1_t3 = 210 * 10;
5185 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5186 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5187 spec.t10 = 500 * 10;
5188 /* This one is special and actually in units of 100ms, but zero
5189 * based in the hw (so we need to add 100 ms). But the sw vbt
5190 * table multiplies it with 1000 to make it in units of 100usec,
5191 * too. */
5192 spec.t11_t12 = (510 + 100) * 10;
5193
5194 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5195 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
5196
5197 /* Use the max of the register settings and vbt. If both are
5198 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005199#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02005200 spec.field : \
5201 max(cur.field, vbt.field))
5202 assign_final(t1_t3);
5203 assign_final(t8);
5204 assign_final(t9);
5205 assign_final(t10);
5206 assign_final(t11_t12);
5207#undef assign_final
5208
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005209#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02005210 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5211 intel_dp->backlight_on_delay = get_delay(t8);
5212 intel_dp->backlight_off_delay = get_delay(t9);
5213 intel_dp->panel_power_down_delay = get_delay(t10);
5214 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5215#undef get_delay
5216
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005217 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5218 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5219 intel_dp->panel_power_cycle_delay);
5220
5221 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5222 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005223}
5224
5225static void
5226intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005227 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005228{
5229 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07005230 u32 pp_on, pp_off, pp_div, port_sel = 0;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02005231 int div = dev_priv->rawclk_freq / 1000;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005232 i915_reg_t pp_on_reg, pp_off_reg, pp_div_reg, pp_ctrl_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03005233 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005234 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005235
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005236 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005237
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305238 if (IS_BROXTON(dev)) {
5239 /*
5240 * TODO: BXT has 2 sets of PPS registers.
5241 * Correct Register for Broxton need to be identified
5242 * using VBT. hardcoding for now
5243 */
5244 pp_ctrl_reg = BXT_PP_CONTROL(0);
5245 pp_on_reg = BXT_PP_ON_DELAYS(0);
5246 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5247
5248 } else if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes453c5422013-03-28 09:55:41 -07005249 pp_on_reg = PCH_PP_ON_DELAYS;
5250 pp_off_reg = PCH_PP_OFF_DELAYS;
5251 pp_div_reg = PCH_PP_DIVISOR;
5252 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005253 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5254
5255 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5256 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5257 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005258 }
5259
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005260 /*
5261 * And finally store the new values in the power sequencer. The
5262 * backlight delays are set to 1 because we do manual waits on them. For
5263 * T8, even BSpec recommends doing it. For T9, if we don't do this,
5264 * we'll end up waiting for the backlight off delay twice: once when we
5265 * do the manual sleep, and once when we disable the panel and wait for
5266 * the PP_STATUS bit to become zero.
5267 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005268 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005269 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
5270 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005271 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005272 /* Compute the divisor for the pp clock, simply match the Bspec
5273 * formula. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305274 if (IS_BROXTON(dev)) {
5275 pp_div = I915_READ(pp_ctrl_reg);
5276 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
5277 pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
5278 << BXT_POWER_CYCLE_DELAY_SHIFT);
5279 } else {
5280 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5281 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5282 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5283 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005284
5285 /* Haswell doesn't have any port selection bits for the panel
5286 * power sequencer any more. */
Wayne Boyer666a4532015-12-09 12:29:35 -08005287 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005288 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03005289 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005290 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005291 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005292 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005293 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005294 }
5295
Jesse Barnes453c5422013-03-28 09:55:41 -07005296 pp_on |= port_sel;
5297
5298 I915_WRITE(pp_on_reg, pp_on);
5299 I915_WRITE(pp_off_reg, pp_off);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305300 if (IS_BROXTON(dev))
5301 I915_WRITE(pp_ctrl_reg, pp_div);
5302 else
5303 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005304
Daniel Vetter67a54562012-10-20 20:57:45 +02005305 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07005306 I915_READ(pp_on_reg),
5307 I915_READ(pp_off_reg),
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305308 IS_BROXTON(dev) ?
5309 (I915_READ(pp_ctrl_reg) & BXT_POWER_CYCLE_DELAY_MASK) :
Jesse Barnes453c5422013-03-28 09:55:41 -07005310 I915_READ(pp_div_reg));
Zhenyu Wange3421a12010-04-08 09:43:27 +08005311}
5312
Vandana Kannanb33a2812015-02-13 15:33:03 +05305313/**
5314 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5315 * @dev: DRM device
5316 * @refresh_rate: RR to be programmed
5317 *
5318 * This function gets called when refresh rate (RR) has to be changed from
5319 * one frequency to another. Switches can be between high and low RR
5320 * supported by the panel or to any other RR based on media playback (in
5321 * this case, RR value needs to be passed from user space).
5322 *
5323 * The caller of this function needs to take a lock on dev_priv->drrs.
5324 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05305325static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305326{
5327 struct drm_i915_private *dev_priv = dev->dev_private;
5328 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305329 struct intel_digital_port *dig_port = NULL;
5330 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005331 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305332 struct intel_crtc *intel_crtc = NULL;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305333 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305334
5335 if (refresh_rate <= 0) {
5336 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5337 return;
5338 }
5339
Vandana Kannan96178ee2015-01-10 02:25:56 +05305340 if (intel_dp == NULL) {
5341 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305342 return;
5343 }
5344
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005345 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08005346 * FIXME: This needs proper synchronization with psr state for some
5347 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005348 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305349
Vandana Kannan96178ee2015-01-10 02:25:56 +05305350 dig_port = dp_to_dig_port(intel_dp);
5351 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02005352 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305353
5354 if (!intel_crtc) {
5355 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5356 return;
5357 }
5358
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005359 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305360
Vandana Kannan96178ee2015-01-10 02:25:56 +05305361 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305362 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5363 return;
5364 }
5365
Vandana Kannan96178ee2015-01-10 02:25:56 +05305366 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5367 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305368 index = DRRS_LOW_RR;
5369
Vandana Kannan96178ee2015-01-10 02:25:56 +05305370 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305371 DRM_DEBUG_KMS(
5372 "DRRS requested for previously set RR...ignoring\n");
5373 return;
5374 }
5375
5376 if (!intel_crtc->active) {
5377 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5378 return;
5379 }
5380
Durgadoss R44395bf2015-02-13 15:33:02 +05305381 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305382 switch (index) {
5383 case DRRS_HIGH_RR:
5384 intel_dp_set_m_n(intel_crtc, M1_N1);
5385 break;
5386 case DRRS_LOW_RR:
5387 intel_dp_set_m_n(intel_crtc, M2_N2);
5388 break;
5389 case DRRS_MAX_RR:
5390 default:
5391 DRM_ERROR("Unsupported refreshrate type\n");
5392 }
5393 } else if (INTEL_INFO(dev)->gen > 6) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005394 i915_reg_t reg = PIPECONF(intel_crtc->config->cpu_transcoder);
Ville Syrjälä649636e2015-09-22 19:50:01 +03005395 u32 val;
Vandana Kannana4c30b12015-02-13 15:33:00 +05305396
Ville Syrjälä649636e2015-09-22 19:50:01 +03005397 val = I915_READ(reg);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305398 if (index > DRRS_HIGH_RR) {
Wayne Boyer666a4532015-12-09 12:29:35 -08005399 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305400 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5401 else
5402 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305403 } else {
Wayne Boyer666a4532015-12-09 12:29:35 -08005404 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305405 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5406 else
5407 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305408 }
5409 I915_WRITE(reg, val);
5410 }
5411
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305412 dev_priv->drrs.refresh_rate_type = index;
5413
5414 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5415}
5416
Vandana Kannanb33a2812015-02-13 15:33:03 +05305417/**
5418 * intel_edp_drrs_enable - init drrs struct if supported
5419 * @intel_dp: DP struct
5420 *
5421 * Initializes frontbuffer_bits and drrs.dp
5422 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305423void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5424{
5425 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5426 struct drm_i915_private *dev_priv = dev->dev_private;
5427 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5428 struct drm_crtc *crtc = dig_port->base.base.crtc;
5429 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5430
5431 if (!intel_crtc->config->has_drrs) {
5432 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5433 return;
5434 }
5435
5436 mutex_lock(&dev_priv->drrs.mutex);
5437 if (WARN_ON(dev_priv->drrs.dp)) {
5438 DRM_ERROR("DRRS already enabled\n");
5439 goto unlock;
5440 }
5441
5442 dev_priv->drrs.busy_frontbuffer_bits = 0;
5443
5444 dev_priv->drrs.dp = intel_dp;
5445
5446unlock:
5447 mutex_unlock(&dev_priv->drrs.mutex);
5448}
5449
Vandana Kannanb33a2812015-02-13 15:33:03 +05305450/**
5451 * intel_edp_drrs_disable - Disable DRRS
5452 * @intel_dp: DP struct
5453 *
5454 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305455void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5456{
5457 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5458 struct drm_i915_private *dev_priv = dev->dev_private;
5459 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5460 struct drm_crtc *crtc = dig_port->base.base.crtc;
5461 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5462
5463 if (!intel_crtc->config->has_drrs)
5464 return;
5465
5466 mutex_lock(&dev_priv->drrs.mutex);
5467 if (!dev_priv->drrs.dp) {
5468 mutex_unlock(&dev_priv->drrs.mutex);
5469 return;
5470 }
5471
5472 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5473 intel_dp_set_drrs_state(dev_priv->dev,
5474 intel_dp->attached_connector->panel.
5475 fixed_mode->vrefresh);
5476
5477 dev_priv->drrs.dp = NULL;
5478 mutex_unlock(&dev_priv->drrs.mutex);
5479
5480 cancel_delayed_work_sync(&dev_priv->drrs.work);
5481}
5482
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305483static void intel_edp_drrs_downclock_work(struct work_struct *work)
5484{
5485 struct drm_i915_private *dev_priv =
5486 container_of(work, typeof(*dev_priv), drrs.work.work);
5487 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305488
Vandana Kannan96178ee2015-01-10 02:25:56 +05305489 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305490
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305491 intel_dp = dev_priv->drrs.dp;
5492
5493 if (!intel_dp)
5494 goto unlock;
5495
5496 /*
5497 * The delayed work can race with an invalidate hence we need to
5498 * recheck.
5499 */
5500
5501 if (dev_priv->drrs.busy_frontbuffer_bits)
5502 goto unlock;
5503
5504 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5505 intel_dp_set_drrs_state(dev_priv->dev,
5506 intel_dp->attached_connector->panel.
5507 downclock_mode->vrefresh);
5508
5509unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305510 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305511}
5512
Vandana Kannanb33a2812015-02-13 15:33:03 +05305513/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305514 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305515 * @dev: DRM device
5516 * @frontbuffer_bits: frontbuffer plane tracking bits
5517 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305518 * This function gets called everytime rendering on the given planes start.
5519 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305520 *
5521 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5522 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305523void intel_edp_drrs_invalidate(struct drm_device *dev,
5524 unsigned frontbuffer_bits)
5525{
5526 struct drm_i915_private *dev_priv = dev->dev_private;
5527 struct drm_crtc *crtc;
5528 enum pipe pipe;
5529
Daniel Vetter9da7d692015-04-09 16:44:15 +02005530 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305531 return;
5532
Daniel Vetter88f933a2015-04-09 16:44:16 +02005533 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305534
Vandana Kannana93fad02015-01-10 02:25:59 +05305535 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005536 if (!dev_priv->drrs.dp) {
5537 mutex_unlock(&dev_priv->drrs.mutex);
5538 return;
5539 }
5540
Vandana Kannana93fad02015-01-10 02:25:59 +05305541 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5542 pipe = to_intel_crtc(crtc)->pipe;
5543
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005544 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5545 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5546
Ramalingam C0ddfd202015-06-15 20:50:05 +05305547 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005548 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Vandana Kannana93fad02015-01-10 02:25:59 +05305549 intel_dp_set_drrs_state(dev_priv->dev,
5550 dev_priv->drrs.dp->attached_connector->panel.
5551 fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305552
Vandana Kannana93fad02015-01-10 02:25:59 +05305553 mutex_unlock(&dev_priv->drrs.mutex);
5554}
5555
Vandana Kannanb33a2812015-02-13 15:33:03 +05305556/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305557 * intel_edp_drrs_flush - Restart Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305558 * @dev: DRM device
5559 * @frontbuffer_bits: frontbuffer plane tracking bits
5560 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305561 * This function gets called every time rendering on the given planes has
5562 * completed or flip on a crtc is completed. So DRRS should be upclocked
5563 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5564 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305565 *
5566 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5567 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305568void intel_edp_drrs_flush(struct drm_device *dev,
5569 unsigned frontbuffer_bits)
5570{
5571 struct drm_i915_private *dev_priv = dev->dev_private;
5572 struct drm_crtc *crtc;
5573 enum pipe pipe;
5574
Daniel Vetter9da7d692015-04-09 16:44:15 +02005575 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305576 return;
5577
Daniel Vetter88f933a2015-04-09 16:44:16 +02005578 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305579
Vandana Kannana93fad02015-01-10 02:25:59 +05305580 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005581 if (!dev_priv->drrs.dp) {
5582 mutex_unlock(&dev_priv->drrs.mutex);
5583 return;
5584 }
5585
Vandana Kannana93fad02015-01-10 02:25:59 +05305586 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5587 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005588
5589 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05305590 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5591
Ramalingam C0ddfd202015-06-15 20:50:05 +05305592 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005593 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Ramalingam C0ddfd202015-06-15 20:50:05 +05305594 intel_dp_set_drrs_state(dev_priv->dev,
5595 dev_priv->drrs.dp->attached_connector->panel.
5596 fixed_mode->vrefresh);
5597
5598 /*
5599 * flush also means no more activity hence schedule downclock, if all
5600 * other fbs are quiescent too
5601 */
5602 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305603 schedule_delayed_work(&dev_priv->drrs.work,
5604 msecs_to_jiffies(1000));
5605 mutex_unlock(&dev_priv->drrs.mutex);
5606}
5607
Vandana Kannanb33a2812015-02-13 15:33:03 +05305608/**
5609 * DOC: Display Refresh Rate Switching (DRRS)
5610 *
5611 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5612 * which enables swtching between low and high refresh rates,
5613 * dynamically, based on the usage scenario. This feature is applicable
5614 * for internal panels.
5615 *
5616 * Indication that the panel supports DRRS is given by the panel EDID, which
5617 * would list multiple refresh rates for one resolution.
5618 *
5619 * DRRS is of 2 types - static and seamless.
5620 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5621 * (may appear as a blink on screen) and is used in dock-undock scenario.
5622 * Seamless DRRS involves changing RR without any visual effect to the user
5623 * and can be used during normal system usage. This is done by programming
5624 * certain registers.
5625 *
5626 * Support for static/seamless DRRS may be indicated in the VBT based on
5627 * inputs from the panel spec.
5628 *
5629 * DRRS saves power by switching to low RR based on usage scenarios.
5630 *
5631 * eDP DRRS:-
5632 * The implementation is based on frontbuffer tracking implementation.
5633 * When there is a disturbance on the screen triggered by user activity or a
5634 * periodic system activity, DRRS is disabled (RR is changed to high RR).
5635 * When there is no movement on screen, after a timeout of 1 second, a switch
5636 * to low RR is made.
5637 * For integration with frontbuffer tracking code,
5638 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
5639 *
5640 * DRRS can be further extended to support other internal panels and also
5641 * the scenario of video playback wherein RR is set based on the rate
5642 * requested by userspace.
5643 */
5644
5645/**
5646 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5647 * @intel_connector: eDP connector
5648 * @fixed_mode: preferred mode of panel
5649 *
5650 * This function is called only once at driver load to initialize basic
5651 * DRRS stuff.
5652 *
5653 * Returns:
5654 * Downclock mode if panel supports it, else return NULL.
5655 * DRRS support is determined by the presence of downclock mode (apart
5656 * from VBT setting).
5657 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305658static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305659intel_dp_drrs_init(struct intel_connector *intel_connector,
5660 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305661{
5662 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305663 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305664 struct drm_i915_private *dev_priv = dev->dev_private;
5665 struct drm_display_mode *downclock_mode = NULL;
5666
Daniel Vetter9da7d692015-04-09 16:44:15 +02005667 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5668 mutex_init(&dev_priv->drrs.mutex);
5669
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305670 if (INTEL_INFO(dev)->gen <= 6) {
5671 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5672 return NULL;
5673 }
5674
5675 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005676 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305677 return NULL;
5678 }
5679
5680 downclock_mode = intel_find_panel_downclock
5681 (dev, fixed_mode, connector);
5682
5683 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305684 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305685 return NULL;
5686 }
5687
Vandana Kannan96178ee2015-01-10 02:25:56 +05305688 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305689
Vandana Kannan96178ee2015-01-10 02:25:56 +05305690 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005691 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305692 return downclock_mode;
5693}
5694
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005695static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005696 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005697{
5698 struct drm_connector *connector = &intel_connector->base;
5699 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005700 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5701 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005702 struct drm_i915_private *dev_priv = dev->dev_private;
5703 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305704 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005705 bool has_dpcd;
5706 struct drm_display_mode *scan;
5707 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005708 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005709
5710 if (!is_edp(intel_dp))
5711 return true;
5712
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005713 pps_lock(intel_dp);
5714 intel_edp_panel_vdd_sanitize(intel_dp);
5715 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005716
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005717 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005718 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005719
5720 if (has_dpcd) {
5721 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5722 dev_priv->no_aux_handshake =
5723 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5724 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5725 } else {
5726 /* if this fails, presume the device is a ghost */
5727 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005728 return false;
5729 }
5730
5731 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005732 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005733 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005734 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005735
Daniel Vetter060c8772014-03-21 23:22:35 +01005736 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005737 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005738 if (edid) {
5739 if (drm_add_edid_modes(connector, edid)) {
5740 drm_mode_connector_update_edid_property(connector,
5741 edid);
5742 drm_edid_to_eld(connector, edid);
5743 } else {
5744 kfree(edid);
5745 edid = ERR_PTR(-EINVAL);
5746 }
5747 } else {
5748 edid = ERR_PTR(-ENOENT);
5749 }
5750 intel_connector->edid = edid;
5751
5752 /* prefer fixed mode from EDID if available */
5753 list_for_each_entry(scan, &connector->probed_modes, head) {
5754 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5755 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305756 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305757 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005758 break;
5759 }
5760 }
5761
5762 /* fallback to VBT if available for eDP */
5763 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5764 fixed_mode = drm_mode_duplicate(dev,
5765 dev_priv->vbt.lfp_lvds_vbt_mode);
5766 if (fixed_mode)
5767 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5768 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005769 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005770
Wayne Boyer666a4532015-12-09 12:29:35 -08005771 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Clint Taylor01527b32014-07-07 13:01:46 -07005772 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5773 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005774
5775 /*
5776 * Figure out the current pipe for the initial backlight setup.
5777 * If the current pipe isn't valid, try the PPS pipe, and if that
5778 * fails just assume pipe A.
5779 */
5780 if (IS_CHERRYVIEW(dev))
5781 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5782 else
5783 pipe = PORT_TO_PIPE(intel_dp->DP);
5784
5785 if (pipe != PIPE_A && pipe != PIPE_B)
5786 pipe = intel_dp->pps_pipe;
5787
5788 if (pipe != PIPE_A && pipe != PIPE_B)
5789 pipe = PIPE_A;
5790
5791 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5792 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005793 }
5794
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305795 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula5507fae2015-09-14 14:03:48 +03005796 intel_connector->panel.backlight.power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005797 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005798
5799 return true;
5800}
5801
Paulo Zanoni16c25532013-06-12 17:27:25 -03005802bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005803intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5804 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005805{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005806 struct drm_connector *connector = &intel_connector->base;
5807 struct intel_dp *intel_dp = &intel_dig_port->dp;
5808 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5809 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005810 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005811 enum port port = intel_dig_port->port;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005812 int type, ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005813
Ville Syrjäläccb1a832015-12-08 19:59:38 +02005814 if (WARN(intel_dig_port->max_lanes < 1,
5815 "Not enough lanes (%d) for DP on port %c\n",
5816 intel_dig_port->max_lanes, port_name(port)))
5817 return false;
5818
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005819 intel_dp->pps_pipe = INVALID_PIPE;
5820
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005821 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005822 if (INTEL_INFO(dev)->gen >= 9)
5823 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005824 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5825 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5826 else if (HAS_PCH_SPLIT(dev))
5827 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5828 else
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02005829 intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005830
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005831 if (INTEL_INFO(dev)->gen >= 9)
5832 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5833 else
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02005834 intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005835
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03005836 if (HAS_DDI(dev))
5837 intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;
5838
Daniel Vetter07679352012-09-06 22:15:42 +02005839 /* Preserve the current hw state. */
5840 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005841 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005842
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005843 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305844 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005845 else
5846 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005847
Imre Deakf7d24902013-05-08 13:14:05 +03005848 /*
5849 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5850 * for DP the encoder type can be set by the caller to
5851 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5852 */
5853 if (type == DRM_MODE_CONNECTOR_eDP)
5854 intel_encoder->type = INTEL_OUTPUT_EDP;
5855
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005856 /* eDP only on port B and/or C on vlv/chv */
Wayne Boyer666a4532015-12-09 12:29:35 -08005857 if (WARN_ON((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
5858 is_edp(intel_dp) && port != PORT_B && port != PORT_C))
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005859 return false;
5860
Imre Deake7281ea2013-05-08 13:14:08 +03005861 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5862 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5863 port_name(port));
5864
Adam Jacksonb3295302010-07-16 14:46:28 -04005865 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005866 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5867
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005868 connector->interlace_allowed = true;
5869 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005870
Daniel Vetter66a92782012-07-12 20:08:18 +02005871 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005872 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005873
Chris Wilsondf0e9242010-09-09 16:20:55 +01005874 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005875 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005876
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005877 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005878 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5879 else
5880 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005881 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005882
Jani Nikula0b998362014-03-14 16:51:17 +02005883 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005884 switch (port) {
5885 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005886 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005887 break;
5888 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005889 intel_encoder->hpd_pin = HPD_PORT_B;
Jani Nikulae87a0052015-10-20 15:22:02 +03005890 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Sonika Jindalcf1d5882015-08-10 10:35:36 +05305891 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005892 break;
5893 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005894 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005895 break;
5896 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005897 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005898 break;
Xiong Zhang26951ca2015-08-17 15:55:50 +08005899 case PORT_E:
5900 intel_encoder->hpd_pin = HPD_PORT_E;
5901 break;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005902 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005903 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005904 }
5905
Imre Deakdada1a92014-01-29 13:25:41 +02005906 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005907 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005908 intel_dp_init_panel_power_timestamps(intel_dp);
Wayne Boyer666a4532015-12-09 12:29:35 -08005909 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005910 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005911 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005912 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005913 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005914 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005915
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005916 ret = intel_dp_aux_init(intel_dp, intel_connector);
5917 if (ret)
5918 goto fail;
Dave Airliec1f05262012-08-30 11:06:18 +10005919
Dave Airlie0e32b392014-05-02 14:02:48 +10005920 /* init MST on ports that can support it */
Jani Nikula0c9b3712015-05-18 17:10:01 +03005921 if (HAS_DP_MST(dev) &&
5922 (port == PORT_B || port == PORT_C || port == PORT_D))
5923 intel_dp_mst_encoder_init(intel_dig_port,
5924 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005925
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005926 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005927 intel_dp_aux_fini(intel_dp);
5928 intel_dp_mst_encoder_cleanup(intel_dig_port);
5929 goto fail;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005930 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005931
Chris Wilsonf6849602010-09-19 09:29:33 +01005932 intel_dp_add_properties(intel_dp, connector);
5933
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005934 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5935 * 0xd. Failure to do so will result in spurious interrupts being
5936 * generated on the port when a cable is not attached.
5937 */
5938 if (IS_G4X(dev) && !IS_GM45(dev)) {
5939 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5940 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5941 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005942
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005943 i915_debugfs_connector_add(connector);
5944
Paulo Zanoni16c25532013-06-12 17:27:25 -03005945 return true;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005946
5947fail:
5948 if (is_edp(intel_dp)) {
5949 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5950 /*
5951 * vdd might still be enabled do to the delayed vdd off.
5952 * Make sure vdd is actually turned off here.
5953 */
5954 pps_lock(intel_dp);
5955 edp_panel_vdd_off_sync(intel_dp);
5956 pps_unlock(intel_dp);
5957 }
5958 drm_connector_unregister(connector);
5959 drm_connector_cleanup(connector);
5960
5961 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005962}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005963
5964void
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005965intel_dp_init(struct drm_device *dev,
5966 i915_reg_t output_reg, enum port port)
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005967{
Dave Airlie13cf5502014-06-18 11:29:35 +10005968 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005969 struct intel_digital_port *intel_dig_port;
5970 struct intel_encoder *intel_encoder;
5971 struct drm_encoder *encoder;
5972 struct intel_connector *intel_connector;
5973
Daniel Vetterb14c5672013-09-19 12:18:32 +02005974 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005975 if (!intel_dig_port)
5976 return;
5977
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005978 intel_connector = intel_connector_alloc();
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305979 if (!intel_connector)
5980 goto err_connector_alloc;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005981
5982 intel_encoder = &intel_dig_port->base;
5983 encoder = &intel_encoder->base;
5984
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05305985 if (drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
Dave Airlieade1ba72015-12-23 14:22:09 +10005986 DRM_MODE_ENCODER_TMDS, NULL))
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05305987 goto err_encoder_init;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005988
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005989 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005990 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005991 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005992 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005993 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005994 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005995 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005996 intel_encoder->pre_enable = chv_pre_enable_dp;
5997 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005998 intel_encoder->post_disable = chv_post_disable_dp;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03005999 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006000 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006001 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006002 intel_encoder->pre_enable = vlv_pre_enable_dp;
6003 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03006004 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006005 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006006 intel_encoder->pre_enable = g4x_pre_enable_dp;
6007 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03006008 if (INTEL_INFO(dev)->gen >= 5)
6009 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006010 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006011
Paulo Zanoni174edf12012-10-26 19:05:50 -02006012 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006013 intel_dig_port->dp.output_reg = output_reg;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02006014 intel_dig_port->max_lanes = 4;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006015
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006016 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03006017 if (IS_CHERRYVIEW(dev)) {
6018 if (port == PORT_D)
6019 intel_encoder->crtc_mask = 1 << 2;
6020 else
6021 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
6022 } else {
6023 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
6024 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02006025 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006026
Dave Airlie13cf5502014-06-18 11:29:35 +10006027 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03006028 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10006029
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306030 if (!intel_dp_init_connector(intel_dig_port, intel_connector))
6031 goto err_init_connector;
6032
6033 return;
6034
6035err_init_connector:
6036 drm_encoder_cleanup(encoder);
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05306037err_encoder_init:
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306038 kfree(intel_connector);
6039err_connector_alloc:
6040 kfree(intel_dig_port);
6041
6042 return;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006043}
Dave Airlie0e32b392014-05-02 14:02:48 +10006044
6045void intel_dp_mst_suspend(struct drm_device *dev)
6046{
6047 struct drm_i915_private *dev_priv = dev->dev_private;
6048 int i;
6049
6050 /* disable MST */
6051 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006052 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10006053 if (!intel_dig_port)
6054 continue;
6055
6056 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
6057 if (!intel_dig_port->dp.can_mst)
6058 continue;
6059 if (intel_dig_port->dp.is_mst)
6060 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
6061 }
6062 }
6063}
6064
6065void intel_dp_mst_resume(struct drm_device *dev)
6066{
6067 struct drm_i915_private *dev_priv = dev->dev_private;
6068 int i;
6069
6070 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006071 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10006072 if (!intel_dig_port)
6073 continue;
6074 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
6075 int ret;
6076
6077 if (!intel_dig_port->dp.can_mst)
6078 continue;
6079
6080 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
6081 if (ret != 0) {
6082 intel_dp_check_mst_status(&intel_dig_port->dp);
6083 }
6084 }
6085 }
6086}