blob: 13e1cc8936d8eb7963fd3b51281678c72c2497bc [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Todd Previte559be302015-05-04 07:48:20 -070044/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080050struct dp_link_dpll {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030051 int clock;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080052 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030056 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080057 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030058 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080059 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030063 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080064 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030065 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080066 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080069static const struct dp_link_dpll vlv_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030070 { 162000,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080071 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030072 { 270000,
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080073 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
Ville Syrjälä840b32b2015-08-11 20:21:46 +030086 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030087 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030088 { 270000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030089 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030090 { 540000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030091 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
Sonika Jindal637a9c62015-05-07 09:52:08 +053093
Sonika Jindal64987fc2015-05-26 17:50:13 +053094static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
95 324000, 432000, 540000 };
Sonika Jindal637a9c62015-05-07 09:52:08 +053096static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +020097 324000, 432000, 540000 };
98static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +030099
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700100/**
101 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
102 * @intel_dp: DP struct
103 *
104 * If a CPU or PCH DP output is attached to an eDP panel, this function
105 * will return true, and false otherwise.
106 */
107static bool is_edp(struct intel_dp *intel_dp)
108{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200109 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
110
111 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700112}
113
Imre Deak68b4d822013-05-08 13:14:06 +0300114static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700115{
Imre Deak68b4d822013-05-08 13:14:06 +0300116 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
117
118 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700119}
120
Chris Wilsondf0e9242010-09-09 16:20:55 +0100121static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
122{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200123 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100124}
125
Chris Wilsonea5b2132010-08-04 13:50:23 +0100126static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300127static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100128static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300129static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300130static void vlv_steal_power_sequencer(struct drm_device *dev,
131 enum pipe pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700132
Ville Syrjäläe0fce782015-07-08 23:45:54 +0300133static unsigned int intel_dp_unused_lane_mask(int lane_count)
134{
135 return ~((1 << lane_count) - 1) & 0xf;
136}
137
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200138static int
139intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700140{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700141 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700142
143 switch (max_link_bw) {
144 case DP_LINK_BW_1_62:
145 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200146 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300147 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700148 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300149 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
150 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700151 max_link_bw = DP_LINK_BW_1_62;
152 break;
153 }
154 return max_link_bw;
155}
156
Paulo Zanonieeb63242014-05-06 14:56:50 +0300157static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
158{
159 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300160 u8 source_max, sink_max;
161
Ville Syrjäläccb1a832015-12-08 19:59:38 +0200162 source_max = intel_dig_port->max_lanes;
Paulo Zanonieeb63242014-05-06 14:56:50 +0300163 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
164
165 return min(source_max, sink_max);
166}
167
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400168/*
169 * The units on the numbers in the next two are... bizarre. Examples will
170 * make it clearer; this one parallels an example in the eDP spec.
171 *
172 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
173 *
174 * 270000 * 1 * 8 / 10 == 216000
175 *
176 * The actual data capacity of that configuration is 2.16Gbit/s, so the
177 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
178 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
179 * 119000. At 18bpp that's 2142000 kilobits per second.
180 *
181 * Thus the strange-looking division by 10 in intel_dp_link_required, to
182 * get the result in decakilobits instead of kilobits.
183 */
184
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700185static int
Keith Packardc8982612012-01-25 08:16:25 -0800186intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700187{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400188 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700189}
190
191static int
Dave Airliefe27d532010-06-30 11:46:17 +1000192intel_dp_max_data_rate(int max_link_clock, int max_lanes)
193{
194 return (max_link_clock * max_lanes * 8) / 10;
195}
196
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000197static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700198intel_dp_mode_valid(struct drm_connector *connector,
199 struct drm_display_mode *mode)
200{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100201 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300202 struct intel_connector *intel_connector = to_intel_connector(connector);
203 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100204 int target_clock = mode->clock;
205 int max_rate, mode_rate, max_lanes, max_link_clock;
Mika Kahola799487f2016-02-02 15:16:38 +0200206 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700207
Jani Nikuladd06f902012-10-19 14:51:50 +0300208 if (is_edp(intel_dp) && fixed_mode) {
209 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100210 return MODE_PANEL;
211
Jani Nikuladd06f902012-10-19 14:51:50 +0300212 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100213 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200214
215 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100216 }
217
Ville Syrjälä50fec212015-03-12 17:10:34 +0200218 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300219 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100220
221 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
222 mode_rate = intel_dp_link_required(target_clock, 18);
223
Mika Kahola799487f2016-02-02 15:16:38 +0200224 if (mode_rate > max_rate || target_clock > max_dotclk)
Daniel Vetterc4867932012-04-10 10:42:36 +0200225 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700226
227 if (mode->clock < 10000)
228 return MODE_CLOCK_LOW;
229
Daniel Vetter0af78a22012-05-23 11:30:55 +0200230 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
231 return MODE_H_ILLEGAL;
232
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700233 return MODE_OK;
234}
235
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800236uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700237{
238 int i;
239 uint32_t v = 0;
240
241 if (src_bytes > 4)
242 src_bytes = 4;
243 for (i = 0; i < src_bytes; i++)
244 v |= ((uint32_t) src[i]) << ((3-i) * 8);
245 return v;
246}
247
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000248static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700249{
250 int i;
251 if (dst_bytes > 4)
252 dst_bytes = 4;
253 for (i = 0; i < dst_bytes; i++)
254 dst[i] = src >> ((3-i) * 8);
255}
256
Jani Nikulabf13e812013-09-06 07:40:05 +0300257static void
258intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300259 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300260static void
261intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300262 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300263
Ville Syrjälä773538e82014-09-04 14:54:56 +0300264static void pps_lock(struct intel_dp *intel_dp)
265{
266 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
267 struct intel_encoder *encoder = &intel_dig_port->base;
268 struct drm_device *dev = encoder->base.dev;
269 struct drm_i915_private *dev_priv = dev->dev_private;
270 enum intel_display_power_domain power_domain;
271
272 /*
273 * See vlv_power_sequencer_reset() why we need
274 * a power domain reference here.
275 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100276 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300277 intel_display_power_get(dev_priv, power_domain);
278
279 mutex_lock(&dev_priv->pps_mutex);
280}
281
282static void pps_unlock(struct intel_dp *intel_dp)
283{
284 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
285 struct intel_encoder *encoder = &intel_dig_port->base;
286 struct drm_device *dev = encoder->base.dev;
287 struct drm_i915_private *dev_priv = dev->dev_private;
288 enum intel_display_power_domain power_domain;
289
290 mutex_unlock(&dev_priv->pps_mutex);
291
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100292 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300293 intel_display_power_put(dev_priv, power_domain);
294}
295
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300296static void
297vlv_power_sequencer_kick(struct intel_dp *intel_dp)
298{
299 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
300 struct drm_device *dev = intel_dig_port->base.base.dev;
301 struct drm_i915_private *dev_priv = dev->dev_private;
302 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300303 bool pll_enabled, release_cl_override = false;
304 enum dpio_phy phy = DPIO_PHY(pipe);
305 enum dpio_channel ch = vlv_pipe_to_channel(pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300306 uint32_t DP;
307
308 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
309 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
310 pipe_name(pipe), port_name(intel_dig_port->port)))
311 return;
312
313 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
314 pipe_name(pipe), port_name(intel_dig_port->port));
315
316 /* Preserve the BIOS-computed detected bit. This is
317 * supposed to be read-only.
318 */
319 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
320 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
321 DP |= DP_PORT_WIDTH(1);
322 DP |= DP_LINK_TRAIN_PAT_1;
323
324 if (IS_CHERRYVIEW(dev))
325 DP |= DP_PIPE_SELECT_CHV(pipe);
326 else if (pipe == PIPE_B)
327 DP |= DP_PIPEB_SELECT;
328
Ville Syrjäläd288f652014-10-28 13:20:22 +0200329 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
330
331 /*
332 * The DPLL for the pipe must be enabled for this to work.
333 * So enable temporarily it if it's not already enabled.
334 */
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300335 if (!pll_enabled) {
336 release_cl_override = IS_CHERRYVIEW(dev) &&
337 !chv_phy_powergate_ch(dev_priv, phy, ch, true);
338
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +0000339 if (vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
340 &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
341 DRM_ERROR("Failed to force on pll for pipe %c!\n",
342 pipe_name(pipe));
343 return;
344 }
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300345 }
Ville Syrjäläd288f652014-10-28 13:20:22 +0200346
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300347 /*
348 * Similar magic as in intel_dp_enable_port().
349 * We _must_ do this port enable + disable trick
350 * to make this power seqeuencer lock onto the port.
351 * Otherwise even VDD force bit won't work.
352 */
353 I915_WRITE(intel_dp->output_reg, DP);
354 POSTING_READ(intel_dp->output_reg);
355
356 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
357 POSTING_READ(intel_dp->output_reg);
358
359 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
360 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200361
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300362 if (!pll_enabled) {
Ville Syrjäläd288f652014-10-28 13:20:22 +0200363 vlv_force_pll_off(dev, pipe);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300364
365 if (release_cl_override)
366 chv_phy_powergate_ch(dev_priv, phy, ch, false);
367 }
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300368}
369
Jani Nikulabf13e812013-09-06 07:40:05 +0300370static enum pipe
371vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
372{
373 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300374 struct drm_device *dev = intel_dig_port->base.base.dev;
375 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300376 struct intel_encoder *encoder;
377 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300378 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300379
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300380 lockdep_assert_held(&dev_priv->pps_mutex);
381
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300382 /* We should never land here with regular DP ports */
383 WARN_ON(!is_edp(intel_dp));
384
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300385 if (intel_dp->pps_pipe != INVALID_PIPE)
386 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300387
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300388 /*
389 * We don't have power sequencer currently.
390 * Pick one that's not used by other ports.
391 */
Jani Nikula19c80542015-12-16 12:48:16 +0200392 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300393 struct intel_dp *tmp;
394
395 if (encoder->type != INTEL_OUTPUT_EDP)
396 continue;
397
398 tmp = enc_to_intel_dp(&encoder->base);
399
400 if (tmp->pps_pipe != INVALID_PIPE)
401 pipes &= ~(1 << tmp->pps_pipe);
402 }
403
404 /*
405 * Didn't find one. This should not happen since there
406 * are two power sequencers and up to two eDP ports.
407 */
408 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300409 pipe = PIPE_A;
410 else
411 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300412
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300413 vlv_steal_power_sequencer(dev, pipe);
414 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300415
416 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
417 pipe_name(intel_dp->pps_pipe),
418 port_name(intel_dig_port->port));
419
420 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300421 intel_dp_init_panel_power_sequencer(dev, intel_dp);
422 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300423
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300424 /*
425 * Even vdd force doesn't work until we've made
426 * the power sequencer lock in on the port.
427 */
428 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300429
430 return intel_dp->pps_pipe;
431}
432
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300433typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
434 enum pipe pipe);
435
436static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
437 enum pipe pipe)
438{
439 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
440}
441
442static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
443 enum pipe pipe)
444{
445 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
446}
447
448static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
449 enum pipe pipe)
450{
451 return true;
452}
453
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300454static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300455vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
456 enum port port,
457 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300458{
Jani Nikulabf13e812013-09-06 07:40:05 +0300459 enum pipe pipe;
460
Jani Nikulabf13e812013-09-06 07:40:05 +0300461 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
462 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
463 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300464
465 if (port_sel != PANEL_PORT_SELECT_VLV(port))
466 continue;
467
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300468 if (!pipe_check(dev_priv, pipe))
469 continue;
470
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300471 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300472 }
473
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300474 return INVALID_PIPE;
475}
476
477static void
478vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
479{
480 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
481 struct drm_device *dev = intel_dig_port->base.base.dev;
482 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300483 enum port port = intel_dig_port->port;
484
485 lockdep_assert_held(&dev_priv->pps_mutex);
486
487 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300488 /* first pick one where the panel is on */
489 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
490 vlv_pipe_has_pp_on);
491 /* didn't find one? pick one where vdd is on */
492 if (intel_dp->pps_pipe == INVALID_PIPE)
493 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
494 vlv_pipe_has_vdd_on);
495 /* didn't find one? pick one with just the correct port */
496 if (intel_dp->pps_pipe == INVALID_PIPE)
497 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
498 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300499
500 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
501 if (intel_dp->pps_pipe == INVALID_PIPE) {
502 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
503 port_name(port));
504 return;
505 }
506
507 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
508 port_name(port), pipe_name(intel_dp->pps_pipe));
509
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300510 intel_dp_init_panel_power_sequencer(dev, intel_dp);
511 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300512}
513
Ville Syrjälä773538e82014-09-04 14:54:56 +0300514void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
515{
516 struct drm_device *dev = dev_priv->dev;
517 struct intel_encoder *encoder;
518
Wayne Boyer666a4532015-12-09 12:29:35 -0800519 if (WARN_ON(!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)))
Ville Syrjälä773538e82014-09-04 14:54:56 +0300520 return;
521
522 /*
523 * We can't grab pps_mutex here due to deadlock with power_domain
524 * mutex when power_domain functions are called while holding pps_mutex.
525 * That also means that in order to use pps_pipe the code needs to
526 * hold both a power domain reference and pps_mutex, and the power domain
527 * reference get/put must be done while _not_ holding pps_mutex.
528 * pps_{lock,unlock}() do these steps in the correct order, so one
529 * should use them always.
530 */
531
Jani Nikula19c80542015-12-16 12:48:16 +0200532 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä773538e82014-09-04 14:54:56 +0300533 struct intel_dp *intel_dp;
534
535 if (encoder->type != INTEL_OUTPUT_EDP)
536 continue;
537
538 intel_dp = enc_to_intel_dp(&encoder->base);
539 intel_dp->pps_pipe = INVALID_PIPE;
540 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300541}
542
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200543static i915_reg_t
544_pp_ctrl_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300545{
546 struct drm_device *dev = intel_dp_to_dev(intel_dp);
547
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530548 if (IS_BROXTON(dev))
549 return BXT_PP_CONTROL(0);
550 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300551 return PCH_PP_CONTROL;
552 else
553 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
554}
555
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200556static i915_reg_t
557_pp_stat_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300558{
559 struct drm_device *dev = intel_dp_to_dev(intel_dp);
560
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530561 if (IS_BROXTON(dev))
562 return BXT_PP_STATUS(0);
563 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300564 return PCH_PP_STATUS;
565 else
566 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
567}
568
Clint Taylor01527b32014-07-07 13:01:46 -0700569/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
570 This function only applicable when panel PM state is not to be tracked */
571static int edp_notify_handler(struct notifier_block *this, unsigned long code,
572 void *unused)
573{
574 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
575 edp_notifier);
576 struct drm_device *dev = intel_dp_to_dev(intel_dp);
577 struct drm_i915_private *dev_priv = dev->dev_private;
Clint Taylor01527b32014-07-07 13:01:46 -0700578
579 if (!is_edp(intel_dp) || code != SYS_RESTART)
580 return 0;
581
Ville Syrjälä773538e82014-09-04 14:54:56 +0300582 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300583
Wayne Boyer666a4532015-12-09 12:29:35 -0800584 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300585 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200586 i915_reg_t pp_ctrl_reg, pp_div_reg;
Ville Syrjälä649636e2015-09-22 19:50:01 +0300587 u32 pp_div;
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300588
Clint Taylor01527b32014-07-07 13:01:46 -0700589 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
590 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
591 pp_div = I915_READ(pp_div_reg);
592 pp_div &= PP_REFERENCE_DIVIDER_MASK;
593
594 /* 0x1F write to PP_DIV_REG sets max cycle delay */
595 I915_WRITE(pp_div_reg, pp_div | 0x1F);
596 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
597 msleep(intel_dp->panel_power_cycle_delay);
598 }
599
Ville Syrjälä773538e82014-09-04 14:54:56 +0300600 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300601
Clint Taylor01527b32014-07-07 13:01:46 -0700602 return 0;
603}
604
Daniel Vetter4be73782014-01-17 14:39:48 +0100605static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700606{
Paulo Zanoni30add222012-10-26 19:05:45 -0200607 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700608 struct drm_i915_private *dev_priv = dev->dev_private;
609
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300610 lockdep_assert_held(&dev_priv->pps_mutex);
611
Wayne Boyer666a4532015-12-09 12:29:35 -0800612 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300613 intel_dp->pps_pipe == INVALID_PIPE)
614 return false;
615
Jani Nikulabf13e812013-09-06 07:40:05 +0300616 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700617}
618
Daniel Vetter4be73782014-01-17 14:39:48 +0100619static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700620{
Paulo Zanoni30add222012-10-26 19:05:45 -0200621 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700622 struct drm_i915_private *dev_priv = dev->dev_private;
623
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300624 lockdep_assert_held(&dev_priv->pps_mutex);
625
Wayne Boyer666a4532015-12-09 12:29:35 -0800626 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300627 intel_dp->pps_pipe == INVALID_PIPE)
628 return false;
629
Ville Syrjälä773538e82014-09-04 14:54:56 +0300630 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700631}
632
Keith Packard9b984da2011-09-19 13:54:47 -0700633static void
634intel_dp_check_edp(struct intel_dp *intel_dp)
635{
Paulo Zanoni30add222012-10-26 19:05:45 -0200636 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700637 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700638
Keith Packard9b984da2011-09-19 13:54:47 -0700639 if (!is_edp(intel_dp))
640 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700641
Daniel Vetter4be73782014-01-17 14:39:48 +0100642 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700643 WARN(1, "eDP powered off while attempting aux channel communication.\n");
644 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300645 I915_READ(_pp_stat_reg(intel_dp)),
646 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700647 }
648}
649
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100650static uint32_t
651intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
652{
653 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
654 struct drm_device *dev = intel_dig_port->base.base.dev;
655 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200656 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100657 uint32_t status;
658 bool done;
659
Daniel Vetteref04f002012-12-01 21:03:59 +0100660#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100661 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300662 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300663 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100664 else
665 done = wait_for_atomic(C, 10) == 0;
666 if (!done)
667 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
668 has_aux_irq);
669#undef C
670
671 return status;
672}
673
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200674static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000675{
676 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200677 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000678
Ville Syrjäläa457f542016-03-02 17:22:17 +0200679 if (index)
680 return 0;
681
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000682 /*
683 * The clock divider is based off the hrawclk, and would like to run at
Ville Syrjäläa457f542016-03-02 17:22:17 +0200684 * 2MHz. So, take the hrawclk value and divide by 2000 and use that
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000685 */
Ville Syrjäläa457f542016-03-02 17:22:17 +0200686 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000687}
688
689static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
690{
691 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa457f542016-03-02 17:22:17 +0200692 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000693
694 if (index)
695 return 0;
696
Ville Syrjäläa457f542016-03-02 17:22:17 +0200697 /*
698 * The clock divider is based off the cdclk or PCH rawclk, and would
699 * like to run at 2MHz. So, take the cdclk or PCH rawclk value and
700 * divide by 2000 and use that
701 */
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200702 if (intel_dig_port->port == PORT_A)
Ville Syrjäläfce18c42015-11-30 16:23:46 +0200703 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200704 else
705 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000706}
707
708static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300709{
710 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa457f542016-03-02 17:22:17 +0200711 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300712
Ville Syrjäläa457f542016-03-02 17:22:17 +0200713 if (intel_dig_port->port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300714 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100715 switch (index) {
716 case 0: return 63;
717 case 1: return 72;
718 default: return 0;
719 }
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300720 }
Ville Syrjäläa457f542016-03-02 17:22:17 +0200721
722 return ilk_get_aux_clock_divider(intel_dp, index);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300723}
724
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000725static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
726{
727 /*
728 * SKL doesn't need us to program the AUX clock divider (Hardware will
729 * derive the clock from CDCLK automatically). We still implement the
730 * get_aux_clock_divider vfunc to plug-in into the existing code.
731 */
732 return index ? 0 : 1;
733}
734
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200735static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
736 bool has_aux_irq,
737 int send_bytes,
738 uint32_t aux_clock_divider)
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000739{
740 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
741 struct drm_device *dev = intel_dig_port->base.base.dev;
742 uint32_t precharge, timeout;
743
744 if (IS_GEN6(dev))
745 precharge = 3;
746 else
747 precharge = 5;
748
Ville Syrjäläf3c6a3a2015-11-11 20:34:10 +0200749 if (IS_BROADWELL(dev) && intel_dig_port->port == PORT_A)
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000750 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
751 else
752 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
753
754 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000755 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000756 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000757 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000758 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000759 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000760 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
761 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000762 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000763}
764
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000765static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
766 bool has_aux_irq,
767 int send_bytes,
768 uint32_t unused)
769{
770 return DP_AUX_CH_CTL_SEND_BUSY |
771 DP_AUX_CH_CTL_DONE |
772 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
773 DP_AUX_CH_CTL_TIME_OUT_ERROR |
774 DP_AUX_CH_CTL_TIME_OUT_1600us |
775 DP_AUX_CH_CTL_RECEIVE_ERROR |
776 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
777 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
778}
779
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700780static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100781intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200782 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700783 uint8_t *recv, int recv_size)
784{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200785 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
786 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700787 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200788 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Chris Wilsonbc866252013-07-21 16:00:03 +0100789 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100790 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700791 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000792 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100793 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200794 bool vdd;
795
Ville Syrjälä773538e82014-09-04 14:54:56 +0300796 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300797
Ville Syrjälä72c35002014-08-18 22:16:00 +0300798 /*
799 * We will be called with VDD already enabled for dpcd/edid/oui reads.
800 * In such cases we want to leave VDD enabled and it's up to upper layers
801 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
802 * ourselves.
803 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300804 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100805
806 /* dp aux is extremely sensitive to irq latency, hence request the
807 * lowest possible wakeup latency and so prevent the cpu from going into
808 * deep sleep states.
809 */
810 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700811
Keith Packard9b984da2011-09-19 13:54:47 -0700812 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800813
Jesse Barnes11bee432011-08-01 15:02:20 -0700814 /* Try to wait for any previous AUX channel activity */
815 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100816 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700817 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
818 break;
819 msleep(1);
820 }
821
822 if (try == 3) {
Mika Kuoppala02196c72015-08-06 16:48:58 +0300823 static u32 last_status = -1;
824 const u32 status = I915_READ(ch_ctl);
825
826 if (status != last_status) {
827 WARN(1, "dp_aux_ch not started status 0x%08x\n",
828 status);
829 last_status = status;
830 }
831
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100832 ret = -EBUSY;
833 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100834 }
835
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300836 /* Only 5 data registers! */
837 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
838 ret = -E2BIG;
839 goto out;
840 }
841
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000842 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000843 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
844 has_aux_irq,
845 send_bytes,
846 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000847
Chris Wilsonbc866252013-07-21 16:00:03 +0100848 /* Must try at least 3 times according to DP spec */
849 for (try = 0; try < 5; try++) {
850 /* Load the send data into the aux channel data registers */
851 for (i = 0; i < send_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +0200852 I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800853 intel_dp_pack_aux(send + i,
854 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400855
Chris Wilsonbc866252013-07-21 16:00:03 +0100856 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000857 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100858
Chris Wilsonbc866252013-07-21 16:00:03 +0100859 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400860
Chris Wilsonbc866252013-07-21 16:00:03 +0100861 /* Clear done status and any errors */
862 I915_WRITE(ch_ctl,
863 status |
864 DP_AUX_CH_CTL_DONE |
865 DP_AUX_CH_CTL_TIME_OUT_ERROR |
866 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400867
Todd Previte74ebf292015-04-15 08:38:41 -0700868 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +0100869 continue;
Todd Previte74ebf292015-04-15 08:38:41 -0700870
871 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
872 * 400us delay required for errors and timeouts
873 * Timeout errors from the HW already meet this
874 * requirement so skip to next iteration
875 */
876 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
877 usleep_range(400, 500);
878 continue;
879 }
Chris Wilsonbc866252013-07-21 16:00:03 +0100880 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -0700881 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +0100882 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700883 }
884
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700885 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700886 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100887 ret = -EBUSY;
888 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700889 }
890
Jim Bridee058c942015-05-27 10:21:48 -0700891done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700892 /* Check for timeout or receive error.
893 * Timeouts occur when the sink is not connected
894 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700895 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700896 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100897 ret = -EIO;
898 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700899 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700900
901 /* Timeouts occur when the device isn't connected, so they're
902 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700903 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800904 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100905 ret = -ETIMEDOUT;
906 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700907 }
908
909 /* Unload any bytes sent back from the other side */
910 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
911 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Rodrigo Vivi14e01882015-12-10 11:12:27 -0800912
913 /*
914 * By BSpec: "Message sizes of 0 or >20 are not allowed."
915 * We have no idea of what happened so we return -EBUSY so
916 * drm layer takes care for the necessary retries.
917 */
918 if (recv_bytes == 0 || recv_bytes > 20) {
919 DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
920 recv_bytes);
921 /*
922 * FIXME: This patch was created on top of a series that
923 * organize the retries at drm level. There EBUSY should
924 * also take care for 1ms wait before retrying.
925 * That aux retries re-org is still needed and after that is
926 * merged we remove this sleep from here.
927 */
928 usleep_range(1000, 1500);
929 ret = -EBUSY;
930 goto out;
931 }
932
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700933 if (recv_bytes > recv_size)
934 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400935
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100936 for (i = 0; i < recv_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +0200937 intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800938 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700939
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100940 ret = recv_bytes;
941out:
942 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
943
Jani Nikula884f19e2014-03-14 16:51:14 +0200944 if (vdd)
945 edp_panel_vdd_off(intel_dp, false);
946
Ville Syrjälä773538e82014-09-04 14:54:56 +0300947 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300948
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100949 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700950}
951
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300952#define BARE_ADDRESS_SIZE 3
953#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200954static ssize_t
955intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700956{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200957 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
958 uint8_t txbuf[20], rxbuf[20];
959 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700960 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700961
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +0200962 txbuf[0] = (msg->request << 4) |
963 ((msg->address >> 16) & 0xf);
964 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200965 txbuf[2] = msg->address & 0xff;
966 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300967
Jani Nikula9d1a1032014-03-14 16:51:15 +0200968 switch (msg->request & ~DP_AUX_I2C_MOT) {
969 case DP_AUX_NATIVE_WRITE:
970 case DP_AUX_I2C_WRITE:
Ville Syrjäläc1e741222015-08-27 17:23:27 +0300971 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300972 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200973 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200974
Jani Nikula9d1a1032014-03-14 16:51:15 +0200975 if (WARN_ON(txsize > 20))
976 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700977
Imre Deakd81a67c2016-01-29 14:52:26 +0200978 if (msg->buffer)
979 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
980 else
981 WARN_ON(msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700982
Jani Nikula9d1a1032014-03-14 16:51:15 +0200983 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
984 if (ret > 0) {
985 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700986
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200987 if (ret > 1) {
988 /* Number of bytes written in a short write. */
989 ret = clamp_t(int, rxbuf[1], 0, msg->size);
990 } else {
991 /* Return payload size. */
992 ret = msg->size;
993 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700994 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200995 break;
996
997 case DP_AUX_NATIVE_READ:
998 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300999 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001000 rxsize = msg->size + 1;
1001
1002 if (WARN_ON(rxsize > 20))
1003 return -E2BIG;
1004
1005 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1006 if (ret > 0) {
1007 msg->reply = rxbuf[0] >> 4;
1008 /*
1009 * Assume happy day, and copy the data. The caller is
1010 * expected to check msg->reply before touching it.
1011 *
1012 * Return payload size.
1013 */
1014 ret--;
1015 memcpy(msg->buffer, rxbuf + 1, ret);
1016 }
1017 break;
1018
1019 default:
1020 ret = -EINVAL;
1021 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001022 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001023
Jani Nikula9d1a1032014-03-14 16:51:15 +02001024 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001025}
1026
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001027static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
1028 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001029{
1030 switch (port) {
1031 case PORT_B:
1032 case PORT_C:
1033 case PORT_D:
1034 return DP_AUX_CH_CTL(port);
1035 default:
1036 MISSING_CASE(port);
1037 return DP_AUX_CH_CTL(PORT_B);
1038 }
1039}
1040
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001041static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
1042 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001043{
1044 switch (port) {
1045 case PORT_B:
1046 case PORT_C:
1047 case PORT_D:
1048 return DP_AUX_CH_DATA(port, index);
1049 default:
1050 MISSING_CASE(port);
1051 return DP_AUX_CH_DATA(PORT_B, index);
1052 }
1053}
1054
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001055static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
1056 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001057{
1058 switch (port) {
1059 case PORT_A:
1060 return DP_AUX_CH_CTL(port);
1061 case PORT_B:
1062 case PORT_C:
1063 case PORT_D:
1064 return PCH_DP_AUX_CH_CTL(port);
1065 default:
1066 MISSING_CASE(port);
1067 return DP_AUX_CH_CTL(PORT_A);
1068 }
1069}
1070
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001071static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
1072 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001073{
1074 switch (port) {
1075 case PORT_A:
1076 return DP_AUX_CH_DATA(port, index);
1077 case PORT_B:
1078 case PORT_C:
1079 case PORT_D:
1080 return PCH_DP_AUX_CH_DATA(port, index);
1081 default:
1082 MISSING_CASE(port);
1083 return DP_AUX_CH_DATA(PORT_A, index);
1084 }
1085}
1086
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001087/*
1088 * On SKL we don't have Aux for port E so we rely
1089 * on VBT to set a proper alternate aux channel.
1090 */
1091static enum port skl_porte_aux_port(struct drm_i915_private *dev_priv)
1092{
1093 const struct ddi_vbt_port_info *info =
1094 &dev_priv->vbt.ddi_port_info[PORT_E];
1095
1096 switch (info->alternate_aux_channel) {
1097 case DP_AUX_A:
1098 return PORT_A;
1099 case DP_AUX_B:
1100 return PORT_B;
1101 case DP_AUX_C:
1102 return PORT_C;
1103 case DP_AUX_D:
1104 return PORT_D;
1105 default:
1106 MISSING_CASE(info->alternate_aux_channel);
1107 return PORT_A;
1108 }
1109}
1110
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001111static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
1112 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001113{
1114 if (port == PORT_E)
1115 port = skl_porte_aux_port(dev_priv);
1116
1117 switch (port) {
1118 case PORT_A:
1119 case PORT_B:
1120 case PORT_C:
1121 case PORT_D:
1122 return DP_AUX_CH_CTL(port);
1123 default:
1124 MISSING_CASE(port);
1125 return DP_AUX_CH_CTL(PORT_A);
1126 }
1127}
1128
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001129static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
1130 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001131{
1132 if (port == PORT_E)
1133 port = skl_porte_aux_port(dev_priv);
1134
1135 switch (port) {
1136 case PORT_A:
1137 case PORT_B:
1138 case PORT_C:
1139 case PORT_D:
1140 return DP_AUX_CH_DATA(port, index);
1141 default:
1142 MISSING_CASE(port);
1143 return DP_AUX_CH_DATA(PORT_A, index);
1144 }
1145}
1146
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001147static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
1148 enum port port)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001149{
1150 if (INTEL_INFO(dev_priv)->gen >= 9)
1151 return skl_aux_ctl_reg(dev_priv, port);
1152 else if (HAS_PCH_SPLIT(dev_priv))
1153 return ilk_aux_ctl_reg(dev_priv, port);
1154 else
1155 return g4x_aux_ctl_reg(dev_priv, port);
1156}
1157
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001158static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
1159 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001160{
1161 if (INTEL_INFO(dev_priv)->gen >= 9)
1162 return skl_aux_data_reg(dev_priv, port, index);
1163 else if (HAS_PCH_SPLIT(dev_priv))
1164 return ilk_aux_data_reg(dev_priv, port, index);
1165 else
1166 return g4x_aux_data_reg(dev_priv, port, index);
1167}
1168
1169static void intel_aux_reg_init(struct intel_dp *intel_dp)
1170{
1171 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1172 enum port port = dp_to_dig_port(intel_dp)->port;
1173 int i;
1174
1175 intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
1176 for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
1177 intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
1178}
1179
Jani Nikula9d1a1032014-03-14 16:51:15 +02001180static void
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001181intel_dp_aux_fini(struct intel_dp *intel_dp)
1182{
1183 drm_dp_aux_unregister(&intel_dp->aux);
1184 kfree(intel_dp->aux.name);
1185}
1186
1187static int
Jani Nikula9d1a1032014-03-14 16:51:15 +02001188intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001189{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001190 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +02001191 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1192 enum port port = intel_dig_port->port;
Dave Airlieab2c0672009-12-04 10:55:24 +10001193 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001194
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001195 intel_aux_reg_init(intel_dp);
David Flynn8316f332010-12-08 16:10:21 +00001196
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001197 intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
1198 if (!intel_dp->aux.name)
1199 return -ENOMEM;
1200
Jani Nikula9d1a1032014-03-14 16:51:15 +02001201 intel_dp->aux.dev = dev->dev;
1202 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001203
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001204 DRM_DEBUG_KMS("registering %s bus for %s\n",
1205 intel_dp->aux.name,
Jani Nikula0b998362014-03-14 16:51:17 +02001206 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001207
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001208 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001209 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001210 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001211 intel_dp->aux.name, ret);
1212 kfree(intel_dp->aux.name);
1213 return ret;
Dave Airlieab2c0672009-12-04 10:55:24 +10001214 }
David Flynn8316f332010-12-08 16:10:21 +00001215
Jani Nikula0b998362014-03-14 16:51:17 +02001216 ret = sysfs_create_link(&connector->base.kdev->kobj,
1217 &intel_dp->aux.ddc.dev.kobj,
1218 intel_dp->aux.ddc.dev.kobj.name);
1219 if (ret < 0) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001220 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n",
1221 intel_dp->aux.name, ret);
1222 intel_dp_aux_fini(intel_dp);
1223 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001224 }
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001225
1226 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001227}
1228
Imre Deak80f65de2014-02-11 17:12:49 +02001229static void
1230intel_dp_connector_unregister(struct intel_connector *intel_connector)
1231{
1232 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1233
Dave Airlie0e32b392014-05-02 14:02:48 +10001234 if (!intel_connector->mst_port)
1235 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1236 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +02001237 intel_connector_unregister(intel_connector);
1238}
1239
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301240static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001241intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301242{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001243 if (intel_dp->num_sink_rates) {
1244 *sink_rates = intel_dp->sink_rates;
1245 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301246 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001247
1248 *sink_rates = default_rates;
1249
1250 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301251}
1252
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001253bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301254{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001255 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1256 struct drm_device *dev = dig_port->base.base.dev;
1257
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301258 /* WaDisableHBR2:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001259 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0))
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301260 return false;
1261
1262 if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) ||
1263 (INTEL_INFO(dev)->gen >= 9))
1264 return true;
1265 else
1266 return false;
1267}
1268
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301269static int
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001270intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301271{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001272 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1273 struct drm_device *dev = dig_port->base.base.dev;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301274 int size;
1275
Sonika Jindal64987fc2015-05-26 17:50:13 +05301276 if (IS_BROXTON(dev)) {
1277 *source_rates = bxt_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301278 size = ARRAY_SIZE(bxt_rates);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001279 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Sonika Jindal637a9c62015-05-07 09:52:08 +05301280 *source_rates = skl_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301281 size = ARRAY_SIZE(skl_rates);
1282 } else {
1283 *source_rates = default_rates;
1284 size = ARRAY_SIZE(default_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301285 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001286
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301287 /* This depends on the fact that 5.4 is last value in the array */
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001288 if (!intel_dp_source_supports_hbr2(intel_dp))
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301289 size--;
Ville Syrjälä636280b2015-03-12 17:10:29 +02001290
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301291 return size;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301292}
1293
Daniel Vetter0e503382014-07-04 11:26:04 -03001294static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001295intel_dp_set_clock(struct intel_encoder *encoder,
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001296 struct intel_crtc_state *pipe_config)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001297{
1298 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001299 const struct dp_link_dpll *divisor = NULL;
1300 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001301
1302 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001303 divisor = gen4_dpll;
1304 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001305 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001306 divisor = pch_dpll;
1307 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001308 } else if (IS_CHERRYVIEW(dev)) {
1309 divisor = chv_dpll;
1310 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001311 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001312 divisor = vlv_dpll;
1313 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001314 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001315
1316 if (divisor && count) {
1317 for (i = 0; i < count; i++) {
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001318 if (pipe_config->port_clock == divisor[i].clock) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001319 pipe_config->dpll = divisor[i].dpll;
1320 pipe_config->clock_set = true;
1321 break;
1322 }
1323 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001324 }
1325}
1326
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001327static int intersect_rates(const int *source_rates, int source_len,
1328 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001329 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301330{
1331 int i = 0, j = 0, k = 0;
1332
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301333 while (i < source_len && j < sink_len) {
1334 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001335 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1336 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001337 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301338 ++k;
1339 ++i;
1340 ++j;
1341 } else if (source_rates[i] < sink_rates[j]) {
1342 ++i;
1343 } else {
1344 ++j;
1345 }
1346 }
1347 return k;
1348}
1349
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001350static int intel_dp_common_rates(struct intel_dp *intel_dp,
1351 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001352{
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001353 const int *source_rates, *sink_rates;
1354 int source_len, sink_len;
1355
1356 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001357 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001358
1359 return intersect_rates(source_rates, source_len,
1360 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001361 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001362}
1363
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001364static void snprintf_int_array(char *str, size_t len,
1365 const int *array, int nelem)
1366{
1367 int i;
1368
1369 str[0] = '\0';
1370
1371 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001372 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001373 if (r >= len)
1374 return;
1375 str += r;
1376 len -= r;
1377 }
1378}
1379
1380static void intel_dp_print_rates(struct intel_dp *intel_dp)
1381{
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001382 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001383 int source_len, sink_len, common_len;
1384 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001385 char str[128]; /* FIXME: too big for stack? */
1386
1387 if ((drm_debug & DRM_UT_KMS) == 0)
1388 return;
1389
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001390 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001391 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1392 DRM_DEBUG_KMS("source rates: %s\n", str);
1393
1394 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1395 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1396 DRM_DEBUG_KMS("sink rates: %s\n", str);
1397
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001398 common_len = intel_dp_common_rates(intel_dp, common_rates);
1399 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1400 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001401}
1402
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001403static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301404{
1405 int i = 0;
1406
1407 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1408 if (find == rates[i])
1409 break;
1410
1411 return i;
1412}
1413
Ville Syrjälä50fec212015-03-12 17:10:34 +02001414int
1415intel_dp_max_link_rate(struct intel_dp *intel_dp)
1416{
1417 int rates[DP_MAX_SUPPORTED_RATES] = {};
1418 int len;
1419
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001420 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001421 if (WARN_ON(len <= 0))
1422 return 162000;
1423
1424 return rates[rate_to_index(0, rates) - 1];
1425}
1426
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001427int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1428{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001429 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001430}
1431
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001432void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1433 uint8_t *link_bw, uint8_t *rate_select)
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001434{
1435 if (intel_dp->num_sink_rates) {
1436 *link_bw = 0;
1437 *rate_select =
1438 intel_dp_rate_select(intel_dp, port_clock);
1439 } else {
1440 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1441 *rate_select = 0;
1442 }
1443}
1444
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001445bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001446intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001447 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001448{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001449 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001450 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001451 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001452 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001453 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001454 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001455 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001456 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001457 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001458 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001459 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001460 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301461 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001462 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001463 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001464 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1465 int common_len;
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001466 uint8_t link_bw, rate_select;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301467
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001468 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301469
1470 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001471 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301472
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001473 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001474
Imre Deakbc7d38a2013-05-16 14:40:36 +03001475 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001476 pipe_config->has_pch_encoder = true;
1477
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001478 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001479 pipe_config->has_drrs = false;
Jani Nikula9fcb1702015-05-05 16:32:12 +03001480 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001481
Jani Nikuladd06f902012-10-19 14:51:50 +03001482 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1483 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1484 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001485
1486 if (INTEL_INFO(dev)->gen >= 9) {
1487 int ret;
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001488 ret = skl_update_scaler_crtc(pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001489 if (ret)
1490 return ret;
1491 }
1492
Matt Roperb56676272015-11-04 09:05:27 -08001493 if (HAS_GMCH_DISPLAY(dev))
Jesse Barnes2dd24552013-04-25 12:55:01 -07001494 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1495 intel_connector->panel.fitting_mode);
1496 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001497 intel_pch_panel_fitting(intel_crtc, pipe_config,
1498 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001499 }
1500
Daniel Vettercb1793c2012-06-04 18:39:21 +02001501 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001502 return false;
1503
Daniel Vetter083f9562012-04-20 20:23:49 +02001504 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301505 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001506 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001507 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001508
Daniel Vetter36008362013-03-27 00:44:59 +01001509 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1510 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001511 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001512 if (is_edp(intel_dp)) {
Thulasimani,Sivakumar22ce5622015-07-31 11:05:27 +05301513
1514 /* Get bpp from vbt only for panels that dont have bpp in edid */
1515 if (intel_connector->base.display_info.bpc == 0 &&
1516 (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp)) {
Jani Nikula56071a22014-05-06 14:56:52 +03001517 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1518 dev_priv->vbt.edp_bpp);
1519 bpp = dev_priv->vbt.edp_bpp;
1520 }
1521
Jani Nikula344c5bb2014-09-09 11:25:13 +03001522 /*
1523 * Use the maximum clock and number of lanes the eDP panel
1524 * advertizes being capable of. The panels are generally
1525 * designed to support only a single clock and lane
1526 * configuration, and typically these values correspond to the
1527 * native resolution of the panel.
1528 */
1529 min_lane_count = max_lane_count;
1530 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001531 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001532
Daniel Vetter36008362013-03-27 00:44:59 +01001533 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001534 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1535 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001536
Dave Airliec6930992014-07-14 11:04:39 +10001537 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301538 for (lane_count = min_lane_count;
1539 lane_count <= max_lane_count;
1540 lane_count <<= 1) {
1541
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001542 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001543 link_avail = intel_dp_max_data_rate(link_clock,
1544 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001545
Daniel Vetter36008362013-03-27 00:44:59 +01001546 if (mode_rate <= link_avail) {
1547 goto found;
1548 }
1549 }
1550 }
1551 }
1552
1553 return false;
1554
1555found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001556 if (intel_dp->color_range_auto) {
1557 /*
1558 * See:
1559 * CEA-861-E - 5.1 Default Encoding Parameters
1560 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1561 */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001562 pipe_config->limited_color_range =
1563 bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
1564 } else {
1565 pipe_config->limited_color_range =
1566 intel_dp->limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001567 }
1568
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001569 pipe_config->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301570
Daniel Vetter657445f2013-05-04 10:09:18 +02001571 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001572 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001573
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001574 intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
1575 &link_bw, &rate_select);
1576
1577 DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
1578 link_bw, rate_select, pipe_config->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001579 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001580 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1581 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001582
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001583 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001584 adjusted_mode->crtc_clock,
1585 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001586 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001587
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301588 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301589 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001590 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301591 intel_link_compute_m_n(bpp, lane_count,
1592 intel_connector->panel.downclock_mode->clock,
1593 pipe_config->port_clock,
1594 &pipe_config->dp_m2_n2);
1595 }
1596
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02001597 if (!HAS_DDI(dev))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001598 intel_dp_set_clock(encoder, pipe_config);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001599
Daniel Vetter36008362013-03-27 00:44:59 +01001600 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001601}
1602
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001603void intel_dp_set_link_params(struct intel_dp *intel_dp,
1604 const struct intel_crtc_state *pipe_config)
1605{
1606 intel_dp->link_rate = pipe_config->port_clock;
1607 intel_dp->lane_count = pipe_config->lane_count;
1608}
1609
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001610static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001611{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001612 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001613 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001614 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001615 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001616 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03001617 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001618
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001619 intel_dp_set_link_params(intel_dp, crtc->config);
1620
Keith Packard417e8222011-11-01 19:54:11 -07001621 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001622 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001623 *
1624 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001625 * SNB CPU
1626 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001627 * CPT PCH
1628 *
1629 * IBX PCH and CPU are the same for almost everything,
1630 * except that the CPU DP PLL is configured in this
1631 * register
1632 *
1633 * CPT PCH is quite different, having many bits moved
1634 * to the TRANS_DP_CTL register instead. That
1635 * configuration happens (oddly) in ironlake_pch_enable
1636 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001637
Keith Packard417e8222011-11-01 19:54:11 -07001638 /* Preserve the BIOS-computed detected bit. This is
1639 * supposed to be read-only.
1640 */
1641 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001642
Keith Packard417e8222011-11-01 19:54:11 -07001643 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001644 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001645 intel_dp->DP |= DP_PORT_WIDTH(crtc->config->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001646
Keith Packard417e8222011-11-01 19:54:11 -07001647 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001648
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001649 if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001650 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1651 intel_dp->DP |= DP_SYNC_HS_HIGH;
1652 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1653 intel_dp->DP |= DP_SYNC_VS_HIGH;
1654 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1655
Jani Nikula6aba5b62013-10-04 15:08:10 +03001656 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001657 intel_dp->DP |= DP_ENHANCED_FRAMING;
1658
Daniel Vetter7c62a162013-06-01 17:16:20 +02001659 intel_dp->DP |= crtc->pipe << 29;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001660 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001661 u32 trans_dp;
1662
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001663 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001664
1665 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1666 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1667 trans_dp |= TRANS_DP_ENH_FRAMING;
1668 else
1669 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1670 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001671 } else {
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001672 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08001673 !IS_CHERRYVIEW(dev) && crtc->config->limited_color_range)
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001674 intel_dp->DP |= DP_COLOR_RANGE_16_235;
Keith Packard417e8222011-11-01 19:54:11 -07001675
1676 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1677 intel_dp->DP |= DP_SYNC_HS_HIGH;
1678 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1679 intel_dp->DP |= DP_SYNC_VS_HIGH;
1680 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1681
Jani Nikula6aba5b62013-10-04 15:08:10 +03001682 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001683 intel_dp->DP |= DP_ENHANCED_FRAMING;
1684
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001685 if (IS_CHERRYVIEW(dev))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001686 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001687 else if (crtc->pipe == PIPE_B)
1688 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001689 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001690}
1691
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001692#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1693#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001694
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001695#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1696#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001697
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001698#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1699#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001700
Daniel Vetter4be73782014-01-17 14:39:48 +01001701static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001702 u32 mask,
1703 u32 value)
1704{
Paulo Zanoni30add222012-10-26 19:05:45 -02001705 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001706 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001707 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07001708
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001709 lockdep_assert_held(&dev_priv->pps_mutex);
1710
Jani Nikulabf13e812013-09-06 07:40:05 +03001711 pp_stat_reg = _pp_stat_reg(intel_dp);
1712 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001713
1714 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001715 mask, value,
1716 I915_READ(pp_stat_reg),
1717 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001718
Tvrtko Ursulin3f177622016-03-03 14:36:41 +00001719 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value,
1720 5 * USEC_PER_SEC, 10 * USEC_PER_MSEC))
Keith Packard99ea7122011-11-01 19:57:50 -07001721 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001722 I915_READ(pp_stat_reg),
1723 I915_READ(pp_ctrl_reg));
Chris Wilson54c136d2013-12-02 09:57:16 +00001724
1725 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001726}
1727
Daniel Vetter4be73782014-01-17 14:39:48 +01001728static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001729{
1730 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001731 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001732}
1733
Daniel Vetter4be73782014-01-17 14:39:48 +01001734static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001735{
Keith Packardbd943152011-09-18 23:09:52 -07001736 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001737 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001738}
Keith Packardbd943152011-09-18 23:09:52 -07001739
Daniel Vetter4be73782014-01-17 14:39:48 +01001740static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001741{
Abhay Kumard28d4732016-01-22 17:39:04 -08001742 ktime_t panel_power_on_time;
1743 s64 panel_power_off_duration;
1744
Keith Packard99ea7122011-11-01 19:57:50 -07001745 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001746
Abhay Kumard28d4732016-01-22 17:39:04 -08001747 /* take the difference of currrent time and panel power off time
1748 * and then make panel wait for t11_t12 if needed. */
1749 panel_power_on_time = ktime_get_boottime();
1750 panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);
1751
Paulo Zanonidce56b32013-12-19 14:29:40 -02001752 /* When we disable the VDD override bit last we have to do the manual
1753 * wait. */
Abhay Kumard28d4732016-01-22 17:39:04 -08001754 if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
1755 wait_remaining_ms_from_jiffies(jiffies,
1756 intel_dp->panel_power_cycle_delay - panel_power_off_duration);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001757
Daniel Vetter4be73782014-01-17 14:39:48 +01001758 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001759}
Keith Packardbd943152011-09-18 23:09:52 -07001760
Daniel Vetter4be73782014-01-17 14:39:48 +01001761static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001762{
1763 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1764 intel_dp->backlight_on_delay);
1765}
1766
Daniel Vetter4be73782014-01-17 14:39:48 +01001767static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001768{
1769 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1770 intel_dp->backlight_off_delay);
1771}
Keith Packard99ea7122011-11-01 19:57:50 -07001772
Keith Packard832dd3c2011-11-01 19:34:06 -07001773/* Read the current pp_control value, unlocking the register if it
1774 * is locked
1775 */
1776
Jesse Barnes453c5422013-03-28 09:55:41 -07001777static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001778{
Jesse Barnes453c5422013-03-28 09:55:41 -07001779 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1780 struct drm_i915_private *dev_priv = dev->dev_private;
1781 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001782
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001783 lockdep_assert_held(&dev_priv->pps_mutex);
1784
Jani Nikulabf13e812013-09-06 07:40:05 +03001785 control = I915_READ(_pp_ctrl_reg(intel_dp));
Vandana Kannanb0a08be2015-06-18 11:00:55 +05301786 if (!IS_BROXTON(dev)) {
1787 control &= ~PANEL_UNLOCK_MASK;
1788 control |= PANEL_UNLOCK_REGS;
1789 }
Keith Packard832dd3c2011-11-01 19:34:06 -07001790 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001791}
1792
Ville Syrjälä951468f2014-09-04 14:55:31 +03001793/*
1794 * Must be paired with edp_panel_vdd_off().
1795 * Must hold pps_mutex around the whole on/off sequence.
1796 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1797 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001798static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001799{
Paulo Zanoni30add222012-10-26 19:05:45 -02001800 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001801 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1802 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001803 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001804 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001805 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001806 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001807 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001808
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001809 lockdep_assert_held(&dev_priv->pps_mutex);
1810
Keith Packard97af61f572011-09-28 16:23:51 -07001811 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001812 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001813
Egbert Eich2c623c12014-11-25 12:54:57 +01001814 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001815 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001816
Daniel Vetter4be73782014-01-17 14:39:48 +01001817 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001818 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001819
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001820 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001821 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001822
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001823 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1824 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001825
Daniel Vetter4be73782014-01-17 14:39:48 +01001826 if (!edp_have_panel_power(intel_dp))
1827 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001828
Jesse Barnes453c5422013-03-28 09:55:41 -07001829 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001830 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001831
Jani Nikulabf13e812013-09-06 07:40:05 +03001832 pp_stat_reg = _pp_stat_reg(intel_dp);
1833 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001834
1835 I915_WRITE(pp_ctrl_reg, pp);
1836 POSTING_READ(pp_ctrl_reg);
1837 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1838 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001839 /*
1840 * If the panel wasn't on, delay before accessing aux channel
1841 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001842 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001843 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1844 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001845 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001846 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001847
1848 return need_to_disable;
1849}
1850
Ville Syrjälä951468f2014-09-04 14:55:31 +03001851/*
1852 * Must be paired with intel_edp_panel_vdd_off() or
1853 * intel_edp_panel_off().
1854 * Nested calls to these functions are not allowed since
1855 * we drop the lock. Caller must use some higher level
1856 * locking to prevent nested calls from other threads.
1857 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001858void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001859{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001860 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001861
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001862 if (!is_edp(intel_dp))
1863 return;
1864
Ville Syrjälä773538e82014-09-04 14:54:56 +03001865 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001866 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001867 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001868
Rob Clarke2c719b2014-12-15 13:56:32 -05001869 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001870 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001871}
1872
Daniel Vetter4be73782014-01-17 14:39:48 +01001873static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001874{
Paulo Zanoni30add222012-10-26 19:05:45 -02001875 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001876 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001877 struct intel_digital_port *intel_dig_port =
1878 dp_to_dig_port(intel_dp);
1879 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1880 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001881 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001882 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001883
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001884 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001885
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001886 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001887
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001888 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001889 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001890
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001891 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1892 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001893
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001894 pp = ironlake_get_pp_control(intel_dp);
1895 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001896
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001897 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1898 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001899
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001900 I915_WRITE(pp_ctrl_reg, pp);
1901 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001902
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001903 /* Make sure sequencer is idle before allowing subsequent activity */
1904 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1905 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001906
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001907 if ((pp & POWER_TARGET_ON) == 0)
Abhay Kumard28d4732016-01-22 17:39:04 -08001908 intel_dp->panel_power_off_time = ktime_get_boottime();
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001909
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001910 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001911 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001912}
1913
Daniel Vetter4be73782014-01-17 14:39:48 +01001914static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001915{
1916 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1917 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001918
Ville Syrjälä773538e82014-09-04 14:54:56 +03001919 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001920 if (!intel_dp->want_panel_vdd)
1921 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001922 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001923}
1924
Imre Deakaba86892014-07-30 15:57:31 +03001925static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1926{
1927 unsigned long delay;
1928
1929 /*
1930 * Queue the timer to fire a long time from now (relative to the power
1931 * down delay) to keep the panel power up across a sequence of
1932 * operations.
1933 */
1934 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1935 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1936}
1937
Ville Syrjälä951468f2014-09-04 14:55:31 +03001938/*
1939 * Must be paired with edp_panel_vdd_on().
1940 * Must hold pps_mutex around the whole on/off sequence.
1941 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1942 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001943static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001944{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001945 struct drm_i915_private *dev_priv =
1946 intel_dp_to_dev(intel_dp)->dev_private;
1947
1948 lockdep_assert_held(&dev_priv->pps_mutex);
1949
Keith Packard97af61f572011-09-28 16:23:51 -07001950 if (!is_edp(intel_dp))
1951 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001952
Rob Clarke2c719b2014-12-15 13:56:32 -05001953 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001954 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07001955
Keith Packardbd943152011-09-18 23:09:52 -07001956 intel_dp->want_panel_vdd = false;
1957
Imre Deakaba86892014-07-30 15:57:31 +03001958 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001959 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001960 else
1961 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001962}
1963
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001964static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001965{
Paulo Zanoni30add222012-10-26 19:05:45 -02001966 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001967 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001968 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001969 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001970
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001971 lockdep_assert_held(&dev_priv->pps_mutex);
1972
Keith Packard97af61f572011-09-28 16:23:51 -07001973 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001974 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001975
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001976 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
1977 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07001978
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03001979 if (WARN(edp_have_panel_power(intel_dp),
1980 "eDP port %c panel power already on\n",
1981 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001982 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07001983
Daniel Vetter4be73782014-01-17 14:39:48 +01001984 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001985
Jani Nikulabf13e812013-09-06 07:40:05 +03001986 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001987 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001988 if (IS_GEN5(dev)) {
1989 /* ILK workaround: disable reset around power sequence */
1990 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001991 I915_WRITE(pp_ctrl_reg, pp);
1992 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001993 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001994
Keith Packard1c0ae802011-09-19 13:59:29 -07001995 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001996 if (!IS_GEN5(dev))
1997 pp |= PANEL_POWER_RESET;
1998
Jesse Barnes453c5422013-03-28 09:55:41 -07001999 I915_WRITE(pp_ctrl_reg, pp);
2000 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002001
Daniel Vetter4be73782014-01-17 14:39:48 +01002002 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002003 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07002004
Keith Packard05ce1a42011-09-29 16:33:01 -07002005 if (IS_GEN5(dev)) {
2006 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03002007 I915_WRITE(pp_ctrl_reg, pp);
2008 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002009 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002010}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002011
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002012void intel_edp_panel_on(struct intel_dp *intel_dp)
2013{
2014 if (!is_edp(intel_dp))
2015 return;
2016
2017 pps_lock(intel_dp);
2018 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002019 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002020}
2021
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002022
2023static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002024{
Imre Deak4e6e1a52014-03-27 17:45:11 +02002025 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2026 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02002027 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002028 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02002029 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07002030 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002031 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002032
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002033 lockdep_assert_held(&dev_priv->pps_mutex);
2034
Keith Packard97af61f572011-09-28 16:23:51 -07002035 if (!is_edp(intel_dp))
2036 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002037
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002038 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2039 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002040
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002041 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2042 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02002043
Jesse Barnes453c5422013-03-28 09:55:41 -07002044 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02002045 /* We need to switch off panel power _and_ force vdd, for otherwise some
2046 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01002047 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2048 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07002049
Jani Nikulabf13e812013-09-06 07:40:05 +03002050 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002051
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002052 intel_dp->want_panel_vdd = false;
2053
Jesse Barnes453c5422013-03-28 09:55:41 -07002054 I915_WRITE(pp_ctrl_reg, pp);
2055 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002056
Abhay Kumard28d4732016-01-22 17:39:04 -08002057 intel_dp->panel_power_off_time = ktime_get_boottime();
Daniel Vetter4be73782014-01-17 14:39:48 +01002058 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002059
2060 /* We got a reference when we enabled the VDD. */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01002061 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02002062 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002063}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002064
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002065void intel_edp_panel_off(struct intel_dp *intel_dp)
2066{
2067 if (!is_edp(intel_dp))
2068 return;
2069
2070 pps_lock(intel_dp);
2071 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002072 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002073}
2074
Jani Nikula1250d102014-08-12 17:11:39 +03002075/* Enable backlight in the panel power control. */
2076static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002077{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002078 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2079 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002080 struct drm_i915_private *dev_priv = dev->dev_private;
2081 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002082 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002083
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002084 /*
2085 * If we enable the backlight right away following a panel power
2086 * on, we may see slight flicker as the panel syncs with the eDP
2087 * link. So delay a bit to make sure the image is solid before
2088 * allowing it to appear.
2089 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002090 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002091
Ville Syrjälä773538e82014-09-04 14:54:56 +03002092 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002093
Jesse Barnes453c5422013-03-28 09:55:41 -07002094 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002095 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002096
Jani Nikulabf13e812013-09-06 07:40:05 +03002097 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002098
2099 I915_WRITE(pp_ctrl_reg, pp);
2100 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002101
Ville Syrjälä773538e82014-09-04 14:54:56 +03002102 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002103}
2104
Jani Nikula1250d102014-08-12 17:11:39 +03002105/* Enable backlight PWM and backlight PP control. */
2106void intel_edp_backlight_on(struct intel_dp *intel_dp)
2107{
2108 if (!is_edp(intel_dp))
2109 return;
2110
2111 DRM_DEBUG_KMS("\n");
2112
2113 intel_panel_enable_backlight(intel_dp->attached_connector);
2114 _intel_edp_backlight_on(intel_dp);
2115}
2116
2117/* Disable backlight in the panel power control. */
2118static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002119{
Paulo Zanoni30add222012-10-26 19:05:45 -02002120 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002121 struct drm_i915_private *dev_priv = dev->dev_private;
2122 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002123 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002124
Keith Packardf01eca22011-09-28 16:48:10 -07002125 if (!is_edp(intel_dp))
2126 return;
2127
Ville Syrjälä773538e82014-09-04 14:54:56 +03002128 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002129
Jesse Barnes453c5422013-03-28 09:55:41 -07002130 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002131 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002132
Jani Nikulabf13e812013-09-06 07:40:05 +03002133 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002134
2135 I915_WRITE(pp_ctrl_reg, pp);
2136 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002137
Ville Syrjälä773538e82014-09-04 14:54:56 +03002138 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002139
Paulo Zanonidce56b32013-12-19 14:29:40 -02002140 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002141 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002142}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002143
Jani Nikula1250d102014-08-12 17:11:39 +03002144/* Disable backlight PP control and backlight PWM. */
2145void intel_edp_backlight_off(struct intel_dp *intel_dp)
2146{
2147 if (!is_edp(intel_dp))
2148 return;
2149
2150 DRM_DEBUG_KMS("\n");
2151
2152 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002153 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002154}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002155
Jani Nikula73580fb72014-08-12 17:11:41 +03002156/*
2157 * Hook for controlling the panel power control backlight through the bl_power
2158 * sysfs attribute. Take care to handle multiple calls.
2159 */
2160static void intel_edp_backlight_power(struct intel_connector *connector,
2161 bool enable)
2162{
2163 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002164 bool is_enabled;
2165
Ville Syrjälä773538e82014-09-04 14:54:56 +03002166 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002167 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002168 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002169
2170 if (is_enabled == enable)
2171 return;
2172
Jani Nikula23ba9372014-08-27 14:08:43 +03002173 DRM_DEBUG_KMS("panel power control backlight %s\n",
2174 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002175
2176 if (enable)
2177 _intel_edp_backlight_on(intel_dp);
2178 else
2179 _intel_edp_backlight_off(intel_dp);
2180}
2181
Ville Syrjälä64e10772015-10-29 21:26:01 +02002182static void assert_dp_port(struct intel_dp *intel_dp, bool state)
2183{
2184 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2185 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2186 bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;
2187
2188 I915_STATE_WARN(cur_state != state,
2189 "DP port %c state assertion failure (expected %s, current %s)\n",
2190 port_name(dig_port->port),
Jani Nikula87ad3212016-01-14 12:53:34 +02002191 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002192}
2193#define assert_dp_port_disabled(d) assert_dp_port((d), false)
2194
2195static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
2196{
2197 bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;
2198
2199 I915_STATE_WARN(cur_state != state,
2200 "eDP PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002201 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002202}
2203#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
2204#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)
2205
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002206static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002207{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002208 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002209 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2210 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002211
Ville Syrjälä64e10772015-10-29 21:26:01 +02002212 assert_pipe_disabled(dev_priv, crtc->pipe);
2213 assert_dp_port_disabled(intel_dp);
2214 assert_edp_pll_disabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002215
Ville Syrjäläabfce942015-10-29 21:26:03 +02002216 DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2217 crtc->config->port_clock);
2218
2219 intel_dp->DP &= ~DP_PLL_FREQ_MASK;
2220
2221 if (crtc->config->port_clock == 162000)
2222 intel_dp->DP |= DP_PLL_FREQ_162MHZ;
2223 else
2224 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
2225
2226 I915_WRITE(DP_A, intel_dp->DP);
2227 POSTING_READ(DP_A);
2228 udelay(500);
2229
Daniel Vetter07679352012-09-06 22:15:42 +02002230 intel_dp->DP |= DP_PLL_ENABLE;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002231
Daniel Vetter07679352012-09-06 22:15:42 +02002232 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002233 POSTING_READ(DP_A);
2234 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002235}
2236
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002237static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002238{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002239 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002240 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2241 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002242
Ville Syrjälä64e10772015-10-29 21:26:01 +02002243 assert_pipe_disabled(dev_priv, crtc->pipe);
2244 assert_dp_port_disabled(intel_dp);
2245 assert_edp_pll_enabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002246
Ville Syrjäläabfce942015-10-29 21:26:03 +02002247 DRM_DEBUG_KMS("disabling eDP PLL\n");
2248
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002249 intel_dp->DP &= ~DP_PLL_ENABLE;
Daniel Vetter07679352012-09-06 22:15:42 +02002250
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002251 I915_WRITE(DP_A, intel_dp->DP);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002252 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002253 udelay(200);
2254}
2255
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002256/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002257void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002258{
2259 int ret, i;
2260
2261 /* Should have a valid DPCD by this point */
2262 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2263 return;
2264
2265 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002266 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2267 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002268 } else {
2269 /*
2270 * When turning on, we need to retry for 1ms to give the sink
2271 * time to wake up.
2272 */
2273 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002274 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2275 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002276 if (ret == 1)
2277 break;
2278 msleep(1);
2279 }
2280 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002281
2282 if (ret != 1)
2283 DRM_DEBUG_KMS("failed to %s sink power state\n",
2284 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002285}
2286
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002287static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2288 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002289{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002290 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002291 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002292 struct drm_device *dev = encoder->base.dev;
2293 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02002294 enum intel_display_power_domain power_domain;
2295 u32 tmp;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002296 bool ret;
Imre Deak6d129be2014-03-05 16:20:54 +02002297
2298 power_domain = intel_display_port_power_domain(encoder);
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002299 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002300 return false;
2301
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002302 ret = false;
2303
Imre Deak6d129be2014-03-05 16:20:54 +02002304 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002305
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002306 if (!(tmp & DP_PORT_EN))
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002307 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002308
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002309 if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002310 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002311 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002312 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002313
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002314 for_each_pipe(dev_priv, p) {
2315 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2316 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2317 *pipe = p;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002318 ret = true;
2319
2320 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002321 }
2322 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002323
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002324 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002325 i915_mmio_reg_offset(intel_dp->output_reg));
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002326 } else if (IS_CHERRYVIEW(dev)) {
2327 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2328 } else {
2329 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002330 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002331
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002332 ret = true;
2333
2334out:
2335 intel_display_power_put(dev_priv, power_domain);
2336
2337 return ret;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002338}
2339
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002340static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002341 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002342{
2343 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002344 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002345 struct drm_device *dev = encoder->base.dev;
2346 struct drm_i915_private *dev_priv = dev->dev_private;
2347 enum port port = dp_to_dig_port(intel_dp)->port;
2348 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002349
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002350 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002351
2352 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002353
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002354 if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002355 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2356
2357 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002358 flags |= DRM_MODE_FLAG_PHSYNC;
2359 else
2360 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002361
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002362 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002363 flags |= DRM_MODE_FLAG_PVSYNC;
2364 else
2365 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002366 } else {
2367 if (tmp & DP_SYNC_HS_HIGH)
2368 flags |= DRM_MODE_FLAG_PHSYNC;
2369 else
2370 flags |= DRM_MODE_FLAG_NHSYNC;
2371
2372 if (tmp & DP_SYNC_VS_HIGH)
2373 flags |= DRM_MODE_FLAG_PVSYNC;
2374 else
2375 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002376 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002377
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002378 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002379
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002380 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08002381 !IS_CHERRYVIEW(dev) && tmp & DP_COLOR_RANGE_16_235)
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002382 pipe_config->limited_color_range = true;
2383
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002384 pipe_config->has_dp_encoder = true;
2385
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002386 pipe_config->lane_count =
2387 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2388
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002389 intel_dp_get_m_n(crtc, pipe_config);
2390
Ville Syrjälä18442d02013-09-13 16:00:08 +03002391 if (port == PORT_A) {
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02002392 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002393 pipe_config->port_clock = 162000;
2394 else
2395 pipe_config->port_clock = 270000;
2396 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002397
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02002398 pipe_config->base.adjusted_mode.crtc_clock =
2399 intel_dotclock_calculate(pipe_config->port_clock,
2400 &pipe_config->dp_m_n);
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002401
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002402 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2403 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2404 /*
2405 * This is a big fat ugly hack.
2406 *
2407 * Some machines in UEFI boot mode provide us a VBT that has 18
2408 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2409 * unknown we fail to light up. Yet the same BIOS boots up with
2410 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2411 * max, not what it tells us to use.
2412 *
2413 * Note: This will still be broken if the eDP panel is not lit
2414 * up by the BIOS, and thus we can't get the mode at module
2415 * load.
2416 */
2417 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2418 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2419 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2420 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002421}
2422
Daniel Vettere8cb4552012-07-01 13:05:48 +02002423static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002424{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002425 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002426 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002427 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2428
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002429 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002430 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002431
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002432 if (HAS_PSR(dev) && !HAS_DDI(dev))
2433 intel_psr_disable(intel_dp);
2434
Daniel Vetter6cb49832012-05-20 17:14:50 +02002435 /* Make sure the panel is off before trying to change the mode. But also
2436 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002437 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002438 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002439 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002440 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002441
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002442 /* disable the port before the pipe on g4x */
2443 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002444 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002445}
2446
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002447static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002448{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002449 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002450 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002451
Ville Syrjälä49277c32014-03-31 18:21:26 +03002452 intel_dp_link_down(intel_dp);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002453
2454 /* Only ilk+ has port A */
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002455 if (port == PORT_A)
2456 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002457}
2458
2459static void vlv_post_disable_dp(struct intel_encoder *encoder)
2460{
2461 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2462
2463 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002464}
2465
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002466static void chv_data_lane_soft_reset(struct intel_encoder *encoder,
2467 bool reset)
2468{
2469 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2470 enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
2471 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2472 enum pipe pipe = crtc->pipe;
2473 uint32_t val;
2474
2475 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
2476 if (reset)
2477 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2478 else
2479 val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
2480 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2481
2482 if (crtc->config->lane_count > 2) {
2483 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2484 if (reset)
2485 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2486 else
2487 val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
2488 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2489 }
2490
2491 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2492 val |= CHV_PCS_REQ_SOFTRESET_EN;
2493 if (reset)
2494 val &= ~DPIO_PCS_CLK_SOFT_RESET;
2495 else
2496 val |= DPIO_PCS_CLK_SOFT_RESET;
2497 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
2498
2499 if (crtc->config->lane_count > 2) {
2500 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2501 val |= CHV_PCS_REQ_SOFTRESET_EN;
2502 if (reset)
2503 val &= ~DPIO_PCS_CLK_SOFT_RESET;
2504 else
2505 val |= DPIO_PCS_CLK_SOFT_RESET;
2506 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2507 }
2508}
2509
Ville Syrjälä580d3812014-04-09 13:29:00 +03002510static void chv_post_disable_dp(struct intel_encoder *encoder)
2511{
2512 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002513 struct drm_device *dev = encoder->base.dev;
2514 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä580d3812014-04-09 13:29:00 +03002515
2516 intel_dp_link_down(intel_dp);
2517
Ville Syrjäläa5805162015-05-26 20:42:30 +03002518 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002519
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002520 /* Assert data lane reset */
2521 chv_data_lane_soft_reset(encoder, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002522
Ville Syrjäläa5805162015-05-26 20:42:30 +03002523 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002524}
2525
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002526static void
2527_intel_dp_set_link_train(struct intel_dp *intel_dp,
2528 uint32_t *DP,
2529 uint8_t dp_train_pat)
2530{
2531 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2532 struct drm_device *dev = intel_dig_port->base.base.dev;
2533 struct drm_i915_private *dev_priv = dev->dev_private;
2534 enum port port = intel_dig_port->port;
2535
2536 if (HAS_DDI(dev)) {
2537 uint32_t temp = I915_READ(DP_TP_CTL(port));
2538
2539 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2540 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2541 else
2542 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2543
2544 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2545 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2546 case DP_TRAINING_PATTERN_DISABLE:
2547 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2548
2549 break;
2550 case DP_TRAINING_PATTERN_1:
2551 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2552 break;
2553 case DP_TRAINING_PATTERN_2:
2554 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2555 break;
2556 case DP_TRAINING_PATTERN_3:
2557 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2558 break;
2559 }
2560 I915_WRITE(DP_TP_CTL(port), temp);
2561
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002562 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2563 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002564 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2565
2566 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2567 case DP_TRAINING_PATTERN_DISABLE:
2568 *DP |= DP_LINK_TRAIN_OFF_CPT;
2569 break;
2570 case DP_TRAINING_PATTERN_1:
2571 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2572 break;
2573 case DP_TRAINING_PATTERN_2:
2574 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2575 break;
2576 case DP_TRAINING_PATTERN_3:
2577 DRM_ERROR("DP training pattern 3 not supported\n");
2578 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2579 break;
2580 }
2581
2582 } else {
2583 if (IS_CHERRYVIEW(dev))
2584 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2585 else
2586 *DP &= ~DP_LINK_TRAIN_MASK;
2587
2588 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2589 case DP_TRAINING_PATTERN_DISABLE:
2590 *DP |= DP_LINK_TRAIN_OFF;
2591 break;
2592 case DP_TRAINING_PATTERN_1:
2593 *DP |= DP_LINK_TRAIN_PAT_1;
2594 break;
2595 case DP_TRAINING_PATTERN_2:
2596 *DP |= DP_LINK_TRAIN_PAT_2;
2597 break;
2598 case DP_TRAINING_PATTERN_3:
2599 if (IS_CHERRYVIEW(dev)) {
2600 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2601 } else {
2602 DRM_ERROR("DP training pattern 3 not supported\n");
2603 *DP |= DP_LINK_TRAIN_PAT_2;
2604 }
2605 break;
2606 }
2607 }
2608}
2609
2610static void intel_dp_enable_port(struct intel_dp *intel_dp)
2611{
2612 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2613 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002614 struct intel_crtc *crtc =
2615 to_intel_crtc(dp_to_dig_port(intel_dp)->base.base.crtc);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002616
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002617 /* enable with pattern 1 (as per spec) */
2618 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2619 DP_TRAINING_PATTERN_1);
2620
2621 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2622 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002623
2624 /*
2625 * Magic for VLV/CHV. We _must_ first set up the register
2626 * without actually enabling the port, and then do another
2627 * write to enable the port. Otherwise link training will
2628 * fail when the power sequencer is freshly used for this port.
2629 */
2630 intel_dp->DP |= DP_PORT_EN;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002631 if (crtc->config->has_audio)
2632 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002633
2634 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2635 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002636}
2637
Daniel Vettere8cb4552012-07-01 13:05:48 +02002638static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002639{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002640 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2641 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002642 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002643 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002644 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002645 enum port port = dp_to_dig_port(intel_dp)->port;
2646 enum pipe pipe = crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002647
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002648 if (WARN_ON(dp_reg & DP_PORT_EN))
2649 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002650
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002651 pps_lock(intel_dp);
2652
Wayne Boyer666a4532015-12-09 12:29:35 -08002653 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002654 vlv_init_panel_power_sequencer(intel_dp);
2655
Ville Syrjälä78645782015-11-20 22:09:19 +02002656 /*
2657 * We get an occasional spurious underrun between the port
2658 * enable and vdd enable, when enabling port A eDP.
2659 *
2660 * FIXME: Not sure if this applies to (PCH) port D eDP as well
2661 */
2662 if (port == PORT_A)
2663 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
2664
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002665 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002666
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002667 if (port == PORT_A && IS_GEN5(dev_priv)) {
2668 /*
2669 * Underrun reporting for the other pipe was disabled in
2670 * g4x_pre_enable_dp(). The eDP PLL and port have now been
2671 * enabled, so it's now safe to re-enable underrun reporting.
2672 */
2673 intel_wait_for_vblank_if_active(dev_priv->dev, !pipe);
2674 intel_set_cpu_fifo_underrun_reporting(dev_priv, !pipe, true);
2675 intel_set_pch_fifo_underrun_reporting(dev_priv, !pipe, true);
2676 }
2677
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002678 edp_panel_vdd_on(intel_dp);
2679 edp_panel_on(intel_dp);
2680 edp_panel_vdd_off(intel_dp, true);
2681
Ville Syrjälä78645782015-11-20 22:09:19 +02002682 if (port == PORT_A)
2683 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
2684
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002685 pps_unlock(intel_dp);
2686
Wayne Boyer666a4532015-12-09 12:29:35 -08002687 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002688 unsigned int lane_mask = 0x0;
2689
2690 if (IS_CHERRYVIEW(dev))
2691 lane_mask = intel_dp_unused_lane_mask(crtc->config->lane_count);
2692
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002693 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2694 lane_mask);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002695 }
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002696
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002697 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2698 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002699 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002700
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002701 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002702 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002703 pipe_name(pipe));
Jani Nikulac1dec792014-10-27 16:26:56 +02002704 intel_audio_codec_enable(encoder);
2705 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002706}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002707
Jani Nikulaecff4f32013-09-06 07:38:29 +03002708static void g4x_enable_dp(struct intel_encoder *encoder)
2709{
Jani Nikula828f5c62013-09-05 16:44:45 +03002710 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2711
Jani Nikulaecff4f32013-09-06 07:38:29 +03002712 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002713 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002714}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002715
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002716static void vlv_enable_dp(struct intel_encoder *encoder)
2717{
Jani Nikula828f5c62013-09-05 16:44:45 +03002718 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2719
Daniel Vetter4be73782014-01-17 14:39:48 +01002720 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002721 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002722}
2723
Jani Nikulaecff4f32013-09-06 07:38:29 +03002724static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002725{
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002726 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002727 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002728 enum port port = dp_to_dig_port(intel_dp)->port;
2729 enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002730
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002731 intel_dp_prepare(encoder);
2732
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002733 if (port == PORT_A && IS_GEN5(dev_priv)) {
2734 /*
2735 * We get FIFO underruns on the other pipe when
2736 * enabling the CPU eDP PLL, and when enabling CPU
2737 * eDP port. We could potentially avoid the PLL
2738 * underrun with a vblank wait just prior to enabling
2739 * the PLL, but that doesn't appear to help the port
2740 * enable case. Just sweep it all under the rug.
2741 */
2742 intel_set_cpu_fifo_underrun_reporting(dev_priv, !pipe, false);
2743 intel_set_pch_fifo_underrun_reporting(dev_priv, !pipe, false);
2744 }
2745
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002746 /* Only ilk+ has port A */
Ville Syrjäläabfce942015-10-29 21:26:03 +02002747 if (port == PORT_A)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002748 ironlake_edp_pll_on(intel_dp);
2749}
2750
Ville Syrjälä83b84592014-10-16 21:29:51 +03002751static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2752{
2753 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2754 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2755 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002756 i915_reg_t pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
Ville Syrjälä83b84592014-10-16 21:29:51 +03002757
2758 edp_panel_vdd_off_sync(intel_dp);
2759
2760 /*
2761 * VLV seems to get confused when multiple power seqeuencers
2762 * have the same port selected (even if only one has power/vdd
2763 * enabled). The failure manifests as vlv_wait_port_ready() failing
2764 * CHV on the other hand doesn't seem to mind having the same port
2765 * selected in multiple power seqeuencers, but let's clear the
2766 * port select always when logically disconnecting a power sequencer
2767 * from a port.
2768 */
2769 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2770 pipe_name(pipe), port_name(intel_dig_port->port));
2771 I915_WRITE(pp_on_reg, 0);
2772 POSTING_READ(pp_on_reg);
2773
2774 intel_dp->pps_pipe = INVALID_PIPE;
2775}
2776
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002777static void vlv_steal_power_sequencer(struct drm_device *dev,
2778 enum pipe pipe)
2779{
2780 struct drm_i915_private *dev_priv = dev->dev_private;
2781 struct intel_encoder *encoder;
2782
2783 lockdep_assert_held(&dev_priv->pps_mutex);
2784
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002785 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2786 return;
2787
Jani Nikula19c80542015-12-16 12:48:16 +02002788 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002789 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002790 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002791
2792 if (encoder->type != INTEL_OUTPUT_EDP)
2793 continue;
2794
2795 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002796 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002797
2798 if (intel_dp->pps_pipe != pipe)
2799 continue;
2800
2801 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002802 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002803
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02002804 WARN(encoder->base.crtc,
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002805 "stealing pipe %c power sequencer from active eDP port %c\n",
2806 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002807
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002808 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002809 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002810 }
2811}
2812
2813static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2814{
2815 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2816 struct intel_encoder *encoder = &intel_dig_port->base;
2817 struct drm_device *dev = encoder->base.dev;
2818 struct drm_i915_private *dev_priv = dev->dev_private;
2819 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002820
2821 lockdep_assert_held(&dev_priv->pps_mutex);
2822
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002823 if (!is_edp(intel_dp))
2824 return;
2825
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002826 if (intel_dp->pps_pipe == crtc->pipe)
2827 return;
2828
2829 /*
2830 * If another power sequencer was being used on this
2831 * port previously make sure to turn off vdd there while
2832 * we still have control of it.
2833 */
2834 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002835 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002836
2837 /*
2838 * We may be stealing the power
2839 * sequencer from another port.
2840 */
2841 vlv_steal_power_sequencer(dev, crtc->pipe);
2842
2843 /* now it's all ours */
2844 intel_dp->pps_pipe = crtc->pipe;
2845
2846 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2847 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2848
2849 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002850 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2851 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002852}
2853
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002854static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2855{
2856 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2857 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002858 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002859 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002860 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002861 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002862 int pipe = intel_crtc->pipe;
2863 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002864
Ville Syrjäläa5805162015-05-26 20:42:30 +03002865 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002866
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002867 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002868 val = 0;
2869 if (pipe)
2870 val |= (1<<21);
2871 else
2872 val &= ~(1<<21);
2873 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002874 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2875 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2876 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002877
Ville Syrjäläa5805162015-05-26 20:42:30 +03002878 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002879
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002880 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002881}
2882
Jani Nikulaecff4f32013-09-06 07:38:29 +03002883static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002884{
2885 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2886 struct drm_device *dev = encoder->base.dev;
2887 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002888 struct intel_crtc *intel_crtc =
2889 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002890 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002891 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002892
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002893 intel_dp_prepare(encoder);
2894
Jesse Barnes89b667f2013-04-18 14:51:36 -07002895 /* Program Tx lane resets to default */
Ville Syrjäläa5805162015-05-26 20:42:30 +03002896 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002897 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002898 DPIO_PCS_TX_LANE2_RESET |
2899 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002900 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002901 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2902 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2903 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2904 DPIO_PCS_CLK_SOFT_RESET);
2905
2906 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002907 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2908 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2909 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03002910 mutex_unlock(&dev_priv->sb_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002911}
2912
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002913static void chv_pre_enable_dp(struct intel_encoder *encoder)
2914{
2915 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2916 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2917 struct drm_device *dev = encoder->base.dev;
2918 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002919 struct intel_crtc *intel_crtc =
2920 to_intel_crtc(encoder->base.crtc);
2921 enum dpio_channel ch = vlv_dport_to_channel(dport);
2922 int pipe = intel_crtc->pipe;
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002923 int data, i, stagger;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002924 u32 val;
2925
Ville Syrjäläa5805162015-05-26 20:42:30 +03002926 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002927
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002928 /* allow hardware to manage TX FIFO reset source */
2929 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2930 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2931 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2932
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002933 if (intel_crtc->config->lane_count > 2) {
2934 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2935 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2936 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2937 }
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002938
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002939 /* Program Tx lane latency optimal setting*/
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002940 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002941 /* Set the upar bit */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002942 if (intel_crtc->config->lane_count == 1)
2943 data = 0x0;
2944 else
2945 data = (i == 1) ? 0x0 : 0x1;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002946 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2947 data << DPIO_UPAR_SHIFT);
2948 }
2949
2950 /* Data lane stagger programming */
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002951 if (intel_crtc->config->port_clock > 270000)
2952 stagger = 0x18;
2953 else if (intel_crtc->config->port_clock > 135000)
2954 stagger = 0xd;
2955 else if (intel_crtc->config->port_clock > 67500)
2956 stagger = 0x7;
2957 else if (intel_crtc->config->port_clock > 33750)
2958 stagger = 0x4;
2959 else
2960 stagger = 0x2;
2961
2962 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2963 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2964 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2965
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002966 if (intel_crtc->config->lane_count > 2) {
2967 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2968 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2969 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2970 }
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002971
2972 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
2973 DPIO_LANESTAGGER_STRAP(stagger) |
2974 DPIO_LANESTAGGER_STRAP_OVRD |
2975 DPIO_TX1_STAGGER_MASK(0x1f) |
2976 DPIO_TX1_STAGGER_MULT(6) |
2977 DPIO_TX2_STAGGER_MULT(0));
2978
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002979 if (intel_crtc->config->lane_count > 2) {
2980 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
2981 DPIO_LANESTAGGER_STRAP(stagger) |
2982 DPIO_LANESTAGGER_STRAP_OVRD |
2983 DPIO_TX1_STAGGER_MASK(0x1f) |
2984 DPIO_TX1_STAGGER_MULT(7) |
2985 DPIO_TX2_STAGGER_MULT(5));
2986 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002987
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002988 /* Deassert data lane reset */
2989 chv_data_lane_soft_reset(encoder, false);
2990
Ville Syrjäläa5805162015-05-26 20:42:30 +03002991 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002992
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002993 intel_enable_dp(encoder);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03002994
2995 /* Second common lane will stay alive on its own now */
2996 if (dport->release_cl2_override) {
2997 chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, false);
2998 dport->release_cl2_override = false;
2999 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003000}
3001
Ville Syrjälä9197c882014-04-09 13:29:05 +03003002static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
3003{
3004 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
3005 struct drm_device *dev = encoder->base.dev;
3006 struct drm_i915_private *dev_priv = dev->dev_private;
3007 struct intel_crtc *intel_crtc =
3008 to_intel_crtc(encoder->base.crtc);
3009 enum dpio_channel ch = vlv_dport_to_channel(dport);
3010 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003011 unsigned int lane_mask =
3012 intel_dp_unused_lane_mask(intel_crtc->config->lane_count);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003013 u32 val;
3014
Ville Syrjälä625695f2014-06-28 02:04:02 +03003015 intel_dp_prepare(encoder);
3016
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003017 /*
3018 * Must trick the second common lane into life.
3019 * Otherwise we can't even access the PLL.
3020 */
3021 if (ch == DPIO_CH0 && pipe == PIPE_B)
3022 dport->release_cl2_override =
3023 !chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, true);
3024
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003025 chv_phy_powergate_lanes(encoder, true, lane_mask);
3026
Ville Syrjäläa5805162015-05-26 20:42:30 +03003027 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003028
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03003029 /* Assert data lane reset */
3030 chv_data_lane_soft_reset(encoder, true);
3031
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03003032 /* program left/right clock distribution */
3033 if (pipe != PIPE_B) {
3034 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
3035 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
3036 if (ch == DPIO_CH0)
3037 val |= CHV_BUFLEFTENA1_FORCE;
3038 if (ch == DPIO_CH1)
3039 val |= CHV_BUFRIGHTENA1_FORCE;
3040 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
3041 } else {
3042 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
3043 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
3044 if (ch == DPIO_CH0)
3045 val |= CHV_BUFLEFTENA2_FORCE;
3046 if (ch == DPIO_CH1)
3047 val |= CHV_BUFRIGHTENA2_FORCE;
3048 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
3049 }
3050
Ville Syrjälä9197c882014-04-09 13:29:05 +03003051 /* program clock channel usage */
3052 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
3053 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
3054 if (pipe != PIPE_B)
3055 val &= ~CHV_PCS_USEDCLKCHANNEL;
3056 else
3057 val |= CHV_PCS_USEDCLKCHANNEL;
3058 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
3059
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003060 if (intel_crtc->config->lane_count > 2) {
3061 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
3062 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
3063 if (pipe != PIPE_B)
3064 val &= ~CHV_PCS_USEDCLKCHANNEL;
3065 else
3066 val |= CHV_PCS_USEDCLKCHANNEL;
3067 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
3068 }
Ville Syrjälä9197c882014-04-09 13:29:05 +03003069
3070 /*
3071 * This a a bit weird since generally CL
3072 * matches the pipe, but here we need to
3073 * pick the CL based on the port.
3074 */
3075 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
3076 if (pipe != PIPE_B)
3077 val &= ~CHV_CMN_USEDCLKCHANNEL;
3078 else
3079 val |= CHV_CMN_USEDCLKCHANNEL;
3080 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
3081
Ville Syrjäläa5805162015-05-26 20:42:30 +03003082 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003083}
3084
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003085static void chv_dp_post_pll_disable(struct intel_encoder *encoder)
3086{
3087 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3088 enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
3089 u32 val;
3090
3091 mutex_lock(&dev_priv->sb_lock);
3092
3093 /* disable left/right clock distribution */
3094 if (pipe != PIPE_B) {
3095 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
3096 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
3097 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
3098 } else {
3099 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
3100 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
3101 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
3102 }
3103
3104 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003105
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003106 /*
3107 * Leave the power down bit cleared for at least one
3108 * lane so that chv_powergate_phy_ch() will power
3109 * on something when the channel is otherwise unused.
3110 * When the port is off and the override is removed
3111 * the lanes power down anyway, so otherwise it doesn't
3112 * really matter what the state of power down bits is
3113 * after this.
3114 */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003115 chv_phy_powergate_lanes(encoder, false, 0x0);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003116}
3117
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003118/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003119 * Native read with retry for link status and receiver capability reads for
3120 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02003121 *
3122 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
3123 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003124 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003125static ssize_t
3126intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
3127 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003128{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003129 ssize_t ret;
3130 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003131
Ville Syrjäläf6a19062014-10-16 20:46:09 +03003132 /*
3133 * Sometime we just get the same incorrect byte repeated
3134 * over the entire buffer. Doing just one throw away read
3135 * initially seems to "solve" it.
3136 */
3137 drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);
3138
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003139 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003140 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
3141 if (ret == size)
3142 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003143 msleep(1);
3144 }
3145
Jani Nikula9d1a1032014-03-14 16:51:15 +02003146 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003147}
3148
3149/*
3150 * Fetch AUX CH registers 0x202 - 0x207 which contain
3151 * link status information
3152 */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003153bool
Keith Packard93f62da2011-11-01 19:45:03 -07003154intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003155{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003156 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3157 DP_LANE0_1_STATUS,
3158 link_status,
3159 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003160}
3161
Paulo Zanoni11002442014-06-13 18:45:41 -03003162/* These are source-specific values. */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003163uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003164intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003165{
Paulo Zanoni30add222012-10-26 19:05:45 -02003166 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303167 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003168 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003169
Vandana Kannan93147262014-11-18 15:45:29 +05303170 if (IS_BROXTON(dev))
3171 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3172 else if (INTEL_INFO(dev)->gen >= 9) {
Sonika Jindal9e458032015-05-06 17:35:48 +05303173 if (dev_priv->edp_low_vswing && port == PORT_A)
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303174 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003175 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Wayne Boyer666a4532015-12-09 12:29:35 -08003176 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05303177 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003178 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303179 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003180 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303181 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08003182 else
Sonika Jindalbd600182014-08-08 16:23:41 +05303183 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08003184}
3185
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003186uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003187intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
3188{
Paulo Zanoni30add222012-10-26 19:05:45 -02003189 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003190 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003191
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003192 if (INTEL_INFO(dev)->gen >= 9) {
3193 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3194 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3195 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3196 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3197 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3198 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3199 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303200 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3201 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003202 default:
3203 return DP_TRAIN_PRE_EMPH_LEVEL_0;
3204 }
3205 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003206 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303207 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3208 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3209 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3210 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3211 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3212 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3213 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003214 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303215 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003216 }
Wayne Boyer666a4532015-12-09 12:29:35 -08003217 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003218 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303219 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3220 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3221 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3222 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3223 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3224 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3225 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003226 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303227 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003228 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03003229 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08003230 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303231 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3232 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3233 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3234 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3235 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08003236 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303237 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003238 }
3239 } else {
3240 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303241 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3242 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3243 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3244 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3245 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3246 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3247 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003248 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303249 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003250 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003251 }
3252}
3253
Daniel Vetter5829975c2015-04-16 11:36:52 +02003254static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003255{
3256 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3257 struct drm_i915_private *dev_priv = dev->dev_private;
3258 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003259 struct intel_crtc *intel_crtc =
3260 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003261 unsigned long demph_reg_value, preemph_reg_value,
3262 uniqtranscale_reg_value;
3263 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08003264 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003265 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003266
3267 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303268 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003269 preemph_reg_value = 0x0004000;
3270 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303271 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003272 demph_reg_value = 0x2B405555;
3273 uniqtranscale_reg_value = 0x552AB83A;
3274 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303275 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003276 demph_reg_value = 0x2B404040;
3277 uniqtranscale_reg_value = 0x5548B83A;
3278 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303279 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003280 demph_reg_value = 0x2B245555;
3281 uniqtranscale_reg_value = 0x5560B83A;
3282 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303283 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003284 demph_reg_value = 0x2B405555;
3285 uniqtranscale_reg_value = 0x5598DA3A;
3286 break;
3287 default:
3288 return 0;
3289 }
3290 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303291 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003292 preemph_reg_value = 0x0002000;
3293 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303294 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003295 demph_reg_value = 0x2B404040;
3296 uniqtranscale_reg_value = 0x5552B83A;
3297 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303298 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003299 demph_reg_value = 0x2B404848;
3300 uniqtranscale_reg_value = 0x5580B83A;
3301 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303302 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003303 demph_reg_value = 0x2B404040;
3304 uniqtranscale_reg_value = 0x55ADDA3A;
3305 break;
3306 default:
3307 return 0;
3308 }
3309 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303310 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003311 preemph_reg_value = 0x0000000;
3312 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303313 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003314 demph_reg_value = 0x2B305555;
3315 uniqtranscale_reg_value = 0x5570B83A;
3316 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303317 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003318 demph_reg_value = 0x2B2B4040;
3319 uniqtranscale_reg_value = 0x55ADDA3A;
3320 break;
3321 default:
3322 return 0;
3323 }
3324 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303325 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003326 preemph_reg_value = 0x0006000;
3327 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303328 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003329 demph_reg_value = 0x1B405555;
3330 uniqtranscale_reg_value = 0x55ADDA3A;
3331 break;
3332 default:
3333 return 0;
3334 }
3335 break;
3336 default:
3337 return 0;
3338 }
3339
Ville Syrjäläa5805162015-05-26 20:42:30 +03003340 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003341 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3342 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3343 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003344 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003345 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3346 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3347 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3348 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03003349 mutex_unlock(&dev_priv->sb_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003350
3351 return 0;
3352}
3353
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003354static bool chv_need_uniq_trans_scale(uint8_t train_set)
3355{
3356 return (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) == DP_TRAIN_PRE_EMPH_LEVEL_0 &&
3357 (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) == DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3358}
3359
Daniel Vetter5829975c2015-04-16 11:36:52 +02003360static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003361{
3362 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3363 struct drm_i915_private *dev_priv = dev->dev_private;
3364 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3365 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003366 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003367 uint8_t train_set = intel_dp->train_set[0];
3368 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003369 enum pipe pipe = intel_crtc->pipe;
3370 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003371
3372 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303373 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003374 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303375 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003376 deemph_reg_value = 128;
3377 margin_reg_value = 52;
3378 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303379 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003380 deemph_reg_value = 128;
3381 margin_reg_value = 77;
3382 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303383 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003384 deemph_reg_value = 128;
3385 margin_reg_value = 102;
3386 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303387 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003388 deemph_reg_value = 128;
3389 margin_reg_value = 154;
3390 /* FIXME extra to set for 1200 */
3391 break;
3392 default:
3393 return 0;
3394 }
3395 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303396 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003397 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303398 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003399 deemph_reg_value = 85;
3400 margin_reg_value = 78;
3401 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303402 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003403 deemph_reg_value = 85;
3404 margin_reg_value = 116;
3405 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303406 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003407 deemph_reg_value = 85;
3408 margin_reg_value = 154;
3409 break;
3410 default:
3411 return 0;
3412 }
3413 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303414 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003415 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303416 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003417 deemph_reg_value = 64;
3418 margin_reg_value = 104;
3419 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303420 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003421 deemph_reg_value = 64;
3422 margin_reg_value = 154;
3423 break;
3424 default:
3425 return 0;
3426 }
3427 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303428 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003429 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303430 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003431 deemph_reg_value = 43;
3432 margin_reg_value = 154;
3433 break;
3434 default:
3435 return 0;
3436 }
3437 break;
3438 default:
3439 return 0;
3440 }
3441
Ville Syrjäläa5805162015-05-26 20:42:30 +03003442 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003443
3444 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003445 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3446 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003447 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3448 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003449 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3450
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003451 if (intel_crtc->config->lane_count > 2) {
3452 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3453 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3454 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3455 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
3456 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3457 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003458
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003459 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3460 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3461 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3462 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3463
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003464 if (intel_crtc->config->lane_count > 2) {
3465 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3466 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3467 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3468 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3469 }
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003470
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003471 /* Program swing deemph */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003472 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003473 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3474 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3475 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3476 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3477 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003478
3479 /* Program swing margin */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003480 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003481 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003482
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003483 val &= ~DPIO_SWING_MARGIN000_MASK;
3484 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003485
3486 /*
3487 * Supposedly this value shouldn't matter when unique transition
3488 * scale is disabled, but in fact it does matter. Let's just
3489 * always program the same value and hope it's OK.
3490 */
3491 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3492 val |= 0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT;
3493
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003494 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3495 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003496
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003497 /*
3498 * The document said it needs to set bit 27 for ch0 and bit 26
3499 * for ch1. Might be a typo in the doc.
3500 * For now, for this unique transition scale selection, set bit
3501 * 27 for ch0 and ch1.
3502 */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003503 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003504 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003505 if (chv_need_uniq_trans_scale(train_set))
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003506 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003507 else
3508 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3509 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003510 }
3511
3512 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003513 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3514 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3515 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3516
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003517 if (intel_crtc->config->lane_count > 2) {
3518 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3519 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3520 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3521 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003522
Ville Syrjäläa5805162015-05-26 20:42:30 +03003523 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003524
3525 return 0;
3526}
3527
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003528static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003529gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003530{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003531 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003532
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003533 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303534 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003535 default:
3536 signal_levels |= DP_VOLTAGE_0_4;
3537 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303538 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003539 signal_levels |= DP_VOLTAGE_0_6;
3540 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303541 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003542 signal_levels |= DP_VOLTAGE_0_8;
3543 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303544 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003545 signal_levels |= DP_VOLTAGE_1_2;
3546 break;
3547 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003548 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303549 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003550 default:
3551 signal_levels |= DP_PRE_EMPHASIS_0;
3552 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303553 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003554 signal_levels |= DP_PRE_EMPHASIS_3_5;
3555 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303556 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003557 signal_levels |= DP_PRE_EMPHASIS_6;
3558 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303559 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003560 signal_levels |= DP_PRE_EMPHASIS_9_5;
3561 break;
3562 }
3563 return signal_levels;
3564}
3565
Zhenyu Wange3421a12010-04-08 09:43:27 +08003566/* Gen6's DP voltage swing and pre-emphasis control */
3567static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003568gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003569{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003570 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3571 DP_TRAIN_PRE_EMPHASIS_MASK);
3572 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303573 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3574 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003575 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303576 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003577 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303578 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3579 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003580 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303581 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3582 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003583 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303584 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3585 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003586 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003587 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003588 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3589 "0x%x\n", signal_levels);
3590 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003591 }
3592}
3593
Keith Packard1a2eb462011-11-16 16:26:07 -08003594/* Gen7's DP voltage swing and pre-emphasis control */
3595static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003596gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003597{
3598 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3599 DP_TRAIN_PRE_EMPHASIS_MASK);
3600 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303601 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003602 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303603 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003604 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303605 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003606 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3607
Sonika Jindalbd600182014-08-08 16:23:41 +05303608 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003609 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303610 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003611 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3612
Sonika Jindalbd600182014-08-08 16:23:41 +05303613 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003614 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303615 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003616 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3617
3618 default:
3619 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3620 "0x%x\n", signal_levels);
3621 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3622 }
3623}
3624
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003625void
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003626intel_dp_set_signal_levels(struct intel_dp *intel_dp)
Paulo Zanonif0a34242012-12-06 16:51:50 -02003627{
3628 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003629 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003630 struct drm_device *dev = intel_dig_port->base.base.dev;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003631 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehallf8896f52015-06-25 11:11:03 +03003632 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003633 uint8_t train_set = intel_dp->train_set[0];
3634
David Weinehallf8896f52015-06-25 11:11:03 +03003635 if (HAS_DDI(dev)) {
3636 signal_levels = ddi_signal_levels(intel_dp);
3637
3638 if (IS_BROXTON(dev))
3639 signal_levels = 0;
3640 else
3641 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003642 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003643 signal_levels = chv_signal_levels(intel_dp);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003644 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003645 signal_levels = vlv_signal_levels(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003646 } else if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003647 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003648 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003649 } else if (IS_GEN6(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003650 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003651 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3652 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003653 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003654 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3655 }
3656
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303657 if (mask)
3658 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3659
3660 DRM_DEBUG_KMS("Using vswing level %d\n",
3661 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3662 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3663 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3664 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003665
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003666 intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003667
3668 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
3669 POSTING_READ(intel_dp->output_reg);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003670}
3671
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003672void
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003673intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
3674 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003675{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003676 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003677 struct drm_i915_private *dev_priv =
3678 to_i915(intel_dig_port->base.base.dev);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003679
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003680 _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003681
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003682 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003683 POSTING_READ(intel_dp->output_reg);
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003684}
3685
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003686void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
Imre Deak3ab9c632013-05-03 12:57:41 +03003687{
3688 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3689 struct drm_device *dev = intel_dig_port->base.base.dev;
3690 struct drm_i915_private *dev_priv = dev->dev_private;
3691 enum port port = intel_dig_port->port;
3692 uint32_t val;
3693
3694 if (!HAS_DDI(dev))
3695 return;
3696
3697 val = I915_READ(DP_TP_CTL(port));
3698 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3699 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3700 I915_WRITE(DP_TP_CTL(port), val);
3701
3702 /*
3703 * On PORT_A we can have only eDP in SST mode. There the only reason
3704 * we need to set idle transmission mode is to work around a HW issue
3705 * where we enable the pipe while not in idle link-training mode.
3706 * In this case there is requirement to wait for a minimum number of
3707 * idle patterns to be sent.
3708 */
3709 if (port == PORT_A)
3710 return;
3711
3712 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3713 1))
3714 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3715}
3716
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003717static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003718intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003719{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003720 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003721 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003722 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003723 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003724 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003725 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003726
Daniel Vetterbc76e3202014-05-20 22:46:50 +02003727 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003728 return;
3729
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003730 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003731 return;
3732
Zhao Yakui28c97732009-10-09 11:39:41 +08003733 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003734
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03003735 if ((IS_GEN7(dev) && port == PORT_A) ||
3736 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003737 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003738 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003739 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003740 if (IS_CHERRYVIEW(dev))
3741 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3742 else
3743 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003744 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003745 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003746 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003747 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003748
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003749 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3750 I915_WRITE(intel_dp->output_reg, DP);
3751 POSTING_READ(intel_dp->output_reg);
3752
3753 /*
3754 * HW workaround for IBX, we need to move the port
3755 * to transcoder A after disabling it to allow the
3756 * matching HDMI port to be enabled on transcoder A.
3757 */
3758 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003759 /*
3760 * We get CPU/PCH FIFO underruns on the other pipe when
3761 * doing the workaround. Sweep them under the rug.
3762 */
3763 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3764 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3765
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003766 /* always enable with pattern 1 (as per spec) */
3767 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3768 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3769 I915_WRITE(intel_dp->output_reg, DP);
3770 POSTING_READ(intel_dp->output_reg);
3771
3772 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003773 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003774 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003775
3776 intel_wait_for_vblank_if_active(dev_priv->dev, PIPE_A);
3777 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3778 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Eric Anholt5bddd172010-11-18 09:32:59 +08003779 }
3780
Keith Packardf01eca22011-09-28 16:48:10 -07003781 msleep(intel_dp->panel_power_down_delay);
Ville Syrjälä6fec7662015-11-10 16:16:17 +02003782
3783 intel_dp->DP = DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003784}
3785
Keith Packard26d61aa2011-07-25 20:01:09 -07003786static bool
3787intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003788{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003789 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3790 struct drm_device *dev = dig_port->base.base.dev;
3791 struct drm_i915_private *dev_priv = dev->dev_private;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303792 uint8_t rev;
Rodrigo Vivia031d702013-10-03 16:15:06 -03003793
Jani Nikula9d1a1032014-03-14 16:51:15 +02003794 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3795 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003796 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003797
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003798 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003799
Adam Jacksonedb39242012-09-18 10:58:49 -04003800 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3801 return false; /* DPCD not present */
3802
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003803 /* Check if the panel supports PSR */
3804 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003805 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003806 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3807 intel_dp->psr_dpcd,
3808 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003809 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3810 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003811 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003812 }
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303813
3814 if (INTEL_INFO(dev)->gen >= 9 &&
3815 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3816 uint8_t frame_sync_cap;
3817
3818 dev_priv->psr.sink_support = true;
3819 intel_dp_dpcd_read_wake(&intel_dp->aux,
3820 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3821 &frame_sync_cap, 1);
3822 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3823 /* PSR2 needs frame sync as well */
3824 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3825 DRM_DEBUG_KMS("PSR2 %s on sink",
3826 dev_priv->psr.psr2_support ? "supported" : "not supported");
3827 }
Jani Nikula50003932013-09-20 16:42:17 +03003828 }
3829
Jani Nikulabc5133d2015-09-03 11:16:07 +03003830 DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03003831 yesno(intel_dp_source_supports_hbr2(intel_dp)),
Jani Nikula742f4912015-09-03 11:16:09 +03003832 yesno(drm_dp_tps3_supported(intel_dp->dpcd)));
Todd Previte06ea66b2014-01-20 10:19:39 -07003833
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303834 /* Intermediate frequency support */
3835 if (is_edp(intel_dp) &&
3836 (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3837 (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
3838 (rev >= 0x03)) { /* eDp v1.4 or higher */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003839 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003840 int i;
3841
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303842 intel_dp_dpcd_read_wake(&intel_dp->aux,
3843 DP_SUPPORTED_LINK_RATES,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003844 sink_rates,
3845 sizeof(sink_rates));
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003846
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003847 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3848 int val = le16_to_cpu(sink_rates[i]);
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003849
3850 if (val == 0)
3851 break;
3852
Sonika Jindalaf77b972015-05-07 13:59:28 +05303853 /* Value read is in kHz while drm clock is saved in deca-kHz */
3854 intel_dp->sink_rates[i] = (val * 200) / 10;
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003855 }
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003856 intel_dp->num_sink_rates = i;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303857 }
Ville Syrjälä0336400e2015-03-12 17:10:39 +02003858
3859 intel_dp_print_rates(intel_dp);
3860
Adam Jacksonedb39242012-09-18 10:58:49 -04003861 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3862 DP_DWN_STRM_PORT_PRESENT))
3863 return true; /* native DP sink */
3864
3865 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3866 return true; /* no per-port downstream info */
3867
Jani Nikula9d1a1032014-03-14 16:51:15 +02003868 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3869 intel_dp->downstream_ports,
3870 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003871 return false; /* downstream port status fetch failed */
3872
3873 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003874}
3875
Adam Jackson0d198322012-05-14 16:05:47 -04003876static void
3877intel_dp_probe_oui(struct intel_dp *intel_dp)
3878{
3879 u8 buf[3];
3880
3881 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3882 return;
3883
Jani Nikula9d1a1032014-03-14 16:51:15 +02003884 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003885 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3886 buf[0], buf[1], buf[2]);
3887
Jani Nikula9d1a1032014-03-14 16:51:15 +02003888 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003889 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3890 buf[0], buf[1], buf[2]);
3891}
3892
Dave Airlie0e32b392014-05-02 14:02:48 +10003893static bool
3894intel_dp_probe_mst(struct intel_dp *intel_dp)
3895{
3896 u8 buf[1];
3897
3898 if (!intel_dp->can_mst)
3899 return false;
3900
3901 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3902 return false;
3903
Dave Airlie0e32b392014-05-02 14:02:48 +10003904 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3905 if (buf[0] & DP_MST_CAP) {
3906 DRM_DEBUG_KMS("Sink is MST capable\n");
3907 intel_dp->is_mst = true;
3908 } else {
3909 DRM_DEBUG_KMS("Sink is not MST capable\n");
3910 intel_dp->is_mst = false;
3911 }
3912 }
Dave Airlie0e32b392014-05-02 14:02:48 +10003913
3914 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3915 return intel_dp->is_mst;
3916}
3917
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003918static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003919{
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003920 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003921 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003922 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003923 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003924 int ret = 0;
Rodrigo Vivic6297842015-11-05 10:50:20 -08003925 int count = 0;
3926 int attempts = 10;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003927
3928 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003929 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003930 ret = -EIO;
3931 goto out;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003932 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003933
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003934 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003935 buf & ~DP_TEST_SINK_START) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003936 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003937 ret = -EIO;
3938 goto out;
3939 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003940
Rodrigo Vivic6297842015-11-05 10:50:20 -08003941 do {
3942 intel_wait_for_vblank(dev, intel_crtc->pipe);
3943
3944 if (drm_dp_dpcd_readb(&intel_dp->aux,
3945 DP_TEST_SINK_MISC, &buf) < 0) {
3946 ret = -EIO;
3947 goto out;
3948 }
3949 count = buf & DP_TEST_COUNT_MASK;
3950 } while (--attempts && count);
3951
3952 if (attempts == 0) {
Rodrigo Vividc5a9032016-01-29 14:44:59 -08003953 DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
Rodrigo Vivic6297842015-11-05 10:50:20 -08003954 ret = -ETIMEDOUT;
3955 }
3956
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003957 out:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003958 hsw_enable_ips(intel_crtc);
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003959 return ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003960}
3961
3962static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
3963{
3964 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003965 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003966 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3967 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003968 int ret;
3969
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003970 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3971 return -EIO;
3972
3973 if (!(buf & DP_TEST_CRC_SUPPORTED))
3974 return -ENOTTY;
3975
3976 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
3977 return -EIO;
3978
Rodrigo Vivi6d8175d2015-11-05 10:50:22 -08003979 if (buf & DP_TEST_SINK_START) {
3980 ret = intel_dp_sink_crc_stop(intel_dp);
3981 if (ret)
3982 return ret;
3983 }
3984
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003985 hsw_disable_ips(intel_crtc);
3986
3987 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3988 buf | DP_TEST_SINK_START) < 0) {
3989 hsw_enable_ips(intel_crtc);
3990 return -EIO;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003991 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003992
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003993 intel_wait_for_vblank(dev, intel_crtc->pipe);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003994 return 0;
3995}
3996
3997int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3998{
3999 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
4000 struct drm_device *dev = dig_port->base.base.dev;
4001 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
4002 u8 buf;
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004003 int count, ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004004 int attempts = 6;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004005
4006 ret = intel_dp_sink_crc_start(intel_dp);
4007 if (ret)
4008 return ret;
4009
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004010 do {
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004011 intel_wait_for_vblank(dev, intel_crtc->pipe);
4012
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004013 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004014 DP_TEST_SINK_MISC, &buf) < 0) {
4015 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004016 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004017 }
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004018 count = buf & DP_TEST_COUNT_MASK;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07004019
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08004020 } while (--attempts && count == 0);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004021
4022 if (attempts == 0) {
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08004023 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
4024 ret = -ETIMEDOUT;
4025 goto stop;
4026 }
4027
4028 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
4029 ret = -EIO;
4030 goto stop;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004031 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004032
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004033stop:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004034 intel_dp_sink_crc_stop(intel_dp);
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004035 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004036}
4037
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004038static bool
4039intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4040{
Jani Nikula9d1a1032014-03-14 16:51:15 +02004041 return intel_dp_dpcd_read_wake(&intel_dp->aux,
4042 DP_DEVICE_SERVICE_IRQ_VECTOR,
4043 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004044}
4045
Dave Airlie0e32b392014-05-02 14:02:48 +10004046static bool
4047intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4048{
4049 int ret;
4050
4051 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
4052 DP_SINK_COUNT_ESI,
4053 sink_irq_vector, 14);
4054 if (ret != 14)
4055 return false;
4056
4057 return true;
4058}
4059
Todd Previtec5d5ab72015-04-15 08:38:38 -07004060static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004061{
Todd Previtec5d5ab72015-04-15 08:38:38 -07004062 uint8_t test_result = DP_TEST_ACK;
4063 return test_result;
4064}
4065
4066static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4067{
4068 uint8_t test_result = DP_TEST_NAK;
4069 return test_result;
4070}
4071
4072static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4073{
4074 uint8_t test_result = DP_TEST_NAK;
Todd Previte559be302015-05-04 07:48:20 -07004075 struct intel_connector *intel_connector = intel_dp->attached_connector;
4076 struct drm_connector *connector = &intel_connector->base;
4077
4078 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02004079 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07004080 intel_dp->aux.i2c_defer_count > 6) {
4081 /* Check EDID read for NACKs, DEFERs and corruption
4082 * (DP CTS 1.2 Core r1.1)
4083 * 4.2.2.4 : Failed EDID read, I2C_NAK
4084 * 4.2.2.5 : Failed EDID read, I2C_DEFER
4085 * 4.2.2.6 : EDID corruption detected
4086 * Use failsafe mode for all cases
4087 */
4088 if (intel_dp->aux.i2c_nack_count > 0 ||
4089 intel_dp->aux.i2c_defer_count > 0)
4090 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
4091 intel_dp->aux.i2c_nack_count,
4092 intel_dp->aux.i2c_defer_count);
4093 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
4094 } else {
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304095 struct edid *block = intel_connector->detect_edid;
4096
4097 /* We have to write the checksum
4098 * of the last block read
4099 */
4100 block += intel_connector->detect_edid->extensions;
4101
Todd Previte559be302015-05-04 07:48:20 -07004102 if (!drm_dp_dpcd_write(&intel_dp->aux,
4103 DP_TEST_EDID_CHECKSUM,
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304104 &block->checksum,
Dan Carpenter5a1cc652015-05-12 21:07:37 +03004105 1))
Todd Previte559be302015-05-04 07:48:20 -07004106 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
4107
4108 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4109 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
4110 }
4111
4112 /* Set test active flag here so userspace doesn't interrupt things */
4113 intel_dp->compliance_test_active = 1;
4114
Todd Previtec5d5ab72015-04-15 08:38:38 -07004115 return test_result;
4116}
4117
4118static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4119{
4120 uint8_t test_result = DP_TEST_NAK;
4121 return test_result;
4122}
4123
4124static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4125{
4126 uint8_t response = DP_TEST_NAK;
4127 uint8_t rxdata = 0;
4128 int status = 0;
4129
Todd Previtec5d5ab72015-04-15 08:38:38 -07004130 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
4131 if (status <= 0) {
4132 DRM_DEBUG_KMS("Could not read test request from sink\n");
4133 goto update_status;
4134 }
4135
4136 switch (rxdata) {
4137 case DP_TEST_LINK_TRAINING:
4138 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
4139 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
4140 response = intel_dp_autotest_link_training(intel_dp);
4141 break;
4142 case DP_TEST_LINK_VIDEO_PATTERN:
4143 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
4144 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
4145 response = intel_dp_autotest_video_pattern(intel_dp);
4146 break;
4147 case DP_TEST_LINK_EDID_READ:
4148 DRM_DEBUG_KMS("EDID test requested\n");
4149 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
4150 response = intel_dp_autotest_edid(intel_dp);
4151 break;
4152 case DP_TEST_LINK_PHY_TEST_PATTERN:
4153 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
4154 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
4155 response = intel_dp_autotest_phy_pattern(intel_dp);
4156 break;
4157 default:
4158 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
4159 break;
4160 }
4161
4162update_status:
4163 status = drm_dp_dpcd_write(&intel_dp->aux,
4164 DP_TEST_RESPONSE,
4165 &response, 1);
4166 if (status <= 0)
4167 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004168}
4169
Dave Airlie0e32b392014-05-02 14:02:48 +10004170static int
4171intel_dp_check_mst_status(struct intel_dp *intel_dp)
4172{
4173 bool bret;
4174
4175 if (intel_dp->is_mst) {
4176 u8 esi[16] = { 0 };
4177 int ret = 0;
4178 int retry;
4179 bool handled;
4180 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4181go_again:
4182 if (bret == true) {
4183
4184 /* check link status - esi[10] = 0x200c */
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03004185 if (intel_dp->active_mst_links &&
Ville Syrjälä901c2da2015-08-17 18:05:12 +03004186 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10004187 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4188 intel_dp_start_link_train(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004189 intel_dp_stop_link_train(intel_dp);
4190 }
4191
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004192 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004193 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4194
4195 if (handled) {
4196 for (retry = 0; retry < 3; retry++) {
4197 int wret;
4198 wret = drm_dp_dpcd_write(&intel_dp->aux,
4199 DP_SINK_COUNT_ESI+1,
4200 &esi[1], 3);
4201 if (wret == 3) {
4202 break;
4203 }
4204 }
4205
4206 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4207 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004208 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004209 goto go_again;
4210 }
4211 } else
4212 ret = 0;
4213
4214 return ret;
4215 } else {
4216 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4217 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4218 intel_dp->is_mst = false;
4219 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4220 /* send a hotplug event */
4221 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4222 }
4223 }
4224 return -EINVAL;
4225}
4226
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004227/*
4228 * According to DP spec
4229 * 5.1.2:
4230 * 1. Read DPCD
4231 * 2. Configure link according to Receiver Capabilities
4232 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4233 * 4. Check link status on receipt of hot-plug interrupt
4234 */
Damien Lespiaua5146202015-02-10 19:32:22 +00004235static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01004236intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004237{
Dave Airlie5b215bc2014-08-05 10:40:20 +10004238 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004239 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004240 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07004241 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004242
Dave Airlie5b215bc2014-08-05 10:40:20 +10004243 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4244
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304245 /*
4246 * Clearing compliance test variables to allow capturing
4247 * of values for next automated test request.
4248 */
4249 intel_dp->compliance_test_active = 0;
4250 intel_dp->compliance_test_type = 0;
4251 intel_dp->compliance_test_data = 0;
4252
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02004253 if (!intel_encoder->base.crtc)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004254 return;
4255
Imre Deak1a125d82014-08-18 14:42:46 +03004256 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4257 return;
4258
Keith Packard92fd8fd2011-07-25 19:50:10 -07004259 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07004260 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004261 return;
4262 }
4263
Keith Packard92fd8fd2011-07-25 19:50:10 -07004264 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07004265 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004266 return;
4267 }
4268
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004269 /* Try to read the source of the interrupt */
4270 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4271 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4272 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004273 drm_dp_dpcd_writeb(&intel_dp->aux,
4274 DP_DEVICE_SERVICE_IRQ_VECTOR,
4275 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004276
4277 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Todd Previte09b1eb12015-04-20 15:27:34 -07004278 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004279 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4280 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4281 }
4282
Shubhangi Shrivastava14631e92015-10-14 14:56:49 +05304283 /* if link training is requested we should perform it always */
4284 if ((intel_dp->compliance_test_type == DP_TEST_LINK_TRAINING) ||
4285 (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count))) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07004286 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03004287 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004288 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03004289 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004290 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004291}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004292
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004293/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004294static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004295intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004296{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004297 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004298 uint8_t type;
4299
4300 if (!intel_dp_get_dpcd(intel_dp))
4301 return connector_status_disconnected;
4302
4303 /* if there's no downstream port, we're done */
4304 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004305 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004306
4307 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004308 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4309 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04004310 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004311
4312 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4313 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004314 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004315
Adam Jackson23235172012-09-20 16:42:45 -04004316 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4317 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004318 }
4319
4320 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004321 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004322 return connector_status_connected;
4323
4324 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004325 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4326 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4327 if (type == DP_DS_PORT_TYPE_VGA ||
4328 type == DP_DS_PORT_TYPE_NON_EDID)
4329 return connector_status_unknown;
4330 } else {
4331 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4332 DP_DWN_STRM_PORT_TYPE_MASK;
4333 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4334 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4335 return connector_status_unknown;
4336 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004337
4338 /* Anything else is out of spec, warn and ignore */
4339 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004340 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004341}
4342
4343static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004344edp_detect(struct intel_dp *intel_dp)
4345{
4346 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4347 enum drm_connector_status status;
4348
4349 status = intel_panel_detect(dev);
4350 if (status == connector_status_unknown)
4351 status = connector_status_connected;
4352
4353 return status;
4354}
4355
Jani Nikulab93433c2015-08-20 10:47:36 +03004356static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
4357 struct intel_digital_port *port)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004358{
Jani Nikulab93433c2015-08-20 10:47:36 +03004359 u32 bit;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004360
Jani Nikula0df53b72015-08-20 10:47:40 +03004361 switch (port->port) {
4362 case PORT_A:
4363 return true;
4364 case PORT_B:
4365 bit = SDE_PORTB_HOTPLUG;
4366 break;
4367 case PORT_C:
4368 bit = SDE_PORTC_HOTPLUG;
4369 break;
4370 case PORT_D:
4371 bit = SDE_PORTD_HOTPLUG;
4372 break;
4373 default:
4374 MISSING_CASE(port->port);
4375 return false;
4376 }
4377
4378 return I915_READ(SDEISR) & bit;
4379}
4380
4381static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
4382 struct intel_digital_port *port)
4383{
4384 u32 bit;
4385
4386 switch (port->port) {
4387 case PORT_A:
4388 return true;
4389 case PORT_B:
4390 bit = SDE_PORTB_HOTPLUG_CPT;
4391 break;
4392 case PORT_C:
4393 bit = SDE_PORTC_HOTPLUG_CPT;
4394 break;
4395 case PORT_D:
4396 bit = SDE_PORTD_HOTPLUG_CPT;
4397 break;
Jani Nikulaa78695d2015-09-18 15:54:50 +03004398 case PORT_E:
4399 bit = SDE_PORTE_HOTPLUG_SPT;
4400 break;
Jani Nikula0df53b72015-08-20 10:47:40 +03004401 default:
4402 MISSING_CASE(port->port);
4403 return false;
Jani Nikulab93433c2015-08-20 10:47:36 +03004404 }
Damien Lespiau1b469632012-12-13 16:09:01 +00004405
Jani Nikulab93433c2015-08-20 10:47:36 +03004406 return I915_READ(SDEISR) & bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004407}
4408
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004409static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula1d245982015-08-20 10:47:37 +03004410 struct intel_digital_port *port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004411{
Jani Nikula9642c812015-08-20 10:47:41 +03004412 u32 bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004413
Jani Nikula9642c812015-08-20 10:47:41 +03004414 switch (port->port) {
4415 case PORT_B:
4416 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4417 break;
4418 case PORT_C:
4419 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4420 break;
4421 case PORT_D:
4422 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4423 break;
4424 default:
4425 MISSING_CASE(port->port);
4426 return false;
4427 }
4428
4429 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4430}
4431
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004432static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
4433 struct intel_digital_port *port)
Jani Nikula9642c812015-08-20 10:47:41 +03004434{
4435 u32 bit;
4436
4437 switch (port->port) {
4438 case PORT_B:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004439 bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004440 break;
4441 case PORT_C:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004442 bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004443 break;
4444 case PORT_D:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004445 bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004446 break;
4447 default:
4448 MISSING_CASE(port->port);
4449 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004450 }
4451
Jani Nikula1d245982015-08-20 10:47:37 +03004452 return I915_READ(PORT_HOTPLUG_STAT) & bit;
Dave Airlie2a592be2014-09-01 16:58:12 +10004453}
4454
Jani Nikulae464bfd2015-08-20 10:47:42 +03004455static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304456 struct intel_digital_port *intel_dig_port)
Jani Nikulae464bfd2015-08-20 10:47:42 +03004457{
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304458 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4459 enum port port;
Jani Nikulae464bfd2015-08-20 10:47:42 +03004460 u32 bit;
4461
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304462 intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
4463 switch (port) {
Jani Nikulae464bfd2015-08-20 10:47:42 +03004464 case PORT_A:
4465 bit = BXT_DE_PORT_HP_DDIA;
4466 break;
4467 case PORT_B:
4468 bit = BXT_DE_PORT_HP_DDIB;
4469 break;
4470 case PORT_C:
4471 bit = BXT_DE_PORT_HP_DDIC;
4472 break;
4473 default:
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304474 MISSING_CASE(port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004475 return false;
4476 }
4477
4478 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4479}
4480
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004481/*
4482 * intel_digital_port_connected - is the specified port connected?
4483 * @dev_priv: i915 private structure
4484 * @port: the port to test
4485 *
4486 * Return %true if @port is connected, %false otherwise.
4487 */
Sonika Jindal237ed862015-09-15 09:44:20 +05304488bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004489 struct intel_digital_port *port)
4490{
Jani Nikula0df53b72015-08-20 10:47:40 +03004491 if (HAS_PCH_IBX(dev_priv))
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004492 return ibx_digital_port_connected(dev_priv, port);
Ville Syrjälä22824fa2016-02-11 16:44:28 +02004493 else if (HAS_PCH_SPLIT(dev_priv))
Jani Nikula0df53b72015-08-20 10:47:40 +03004494 return cpt_digital_port_connected(dev_priv, port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004495 else if (IS_BROXTON(dev_priv))
4496 return bxt_digital_port_connected(dev_priv, port);
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004497 else if (IS_GM45(dev_priv))
4498 return gm45_digital_port_connected(dev_priv, port);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004499 else
4500 return g4x_digital_port_connected(dev_priv, port);
4501}
4502
Keith Packard8c241fe2011-09-28 16:38:44 -07004503static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004504intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004505{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004506 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004507
Jani Nikula9cd300e2012-10-19 14:51:52 +03004508 /* use cached edid if we have one */
4509 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004510 /* invalid edid */
4511 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004512 return NULL;
4513
Jani Nikula55e9ede2013-10-01 10:38:54 +03004514 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004515 } else
4516 return drm_get_edid(&intel_connector->base,
4517 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004518}
4519
Chris Wilsonbeb60602014-09-02 20:04:00 +01004520static void
4521intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004522{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004523 struct intel_connector *intel_connector = intel_dp->attached_connector;
4524 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004525
Chris Wilsonbeb60602014-09-02 20:04:00 +01004526 edid = intel_dp_get_edid(intel_dp);
4527 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004528
Chris Wilsonbeb60602014-09-02 20:04:00 +01004529 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4530 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4531 else
4532 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4533}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004534
Chris Wilsonbeb60602014-09-02 20:04:00 +01004535static void
4536intel_dp_unset_edid(struct intel_dp *intel_dp)
4537{
4538 struct intel_connector *intel_connector = intel_dp->attached_connector;
4539
4540 kfree(intel_connector->detect_edid);
4541 intel_connector->detect_edid = NULL;
4542
4543 intel_dp->has_audio = false;
4544}
4545
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004546static enum drm_connector_status
4547intel_dp_detect(struct drm_connector *connector, bool force)
4548{
4549 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004550 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4551 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004552 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004553 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004554 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004555 bool ret;
Todd Previte09b1eb12015-04-20 15:27:34 -07004556 u8 sink_irq_vector;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004557
Chris Wilson164c8592013-07-20 20:27:08 +01004558 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004559 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004560 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004561
Dave Airlie0e32b392014-05-02 14:02:48 +10004562 if (intel_dp->is_mst) {
4563 /* MST devices are disconnected from a monitor POV */
4564 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4565 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004566 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004567 }
4568
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004569 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4570 intel_display_power_get(to_i915(dev), power_domain);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004571
Chris Wilsond410b562014-09-02 20:03:59 +01004572 /* Can't disconnect eDP, but you can close the lid... */
4573 if (is_edp(intel_dp))
4574 status = edp_detect(intel_dp);
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004575 else if (intel_digital_port_connected(to_i915(dev),
4576 dp_to_dig_port(intel_dp)))
4577 status = intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004578 else
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004579 status = connector_status_disconnected;
4580
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304581 if (status != connector_status_connected) {
4582 intel_dp->compliance_test_active = 0;
4583 intel_dp->compliance_test_type = 0;
4584 intel_dp->compliance_test_data = 0;
4585
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004586 goto out;
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304587 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004588
Adam Jackson0d198322012-05-14 16:05:47 -04004589 intel_dp_probe_oui(intel_dp);
4590
Dave Airlie0e32b392014-05-02 14:02:48 +10004591 ret = intel_dp_probe_mst(intel_dp);
4592 if (ret) {
4593 /* if we are in MST mode then this connector
4594 won't appear connected or have anything with EDID on it */
4595 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4596 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4597 status = connector_status_disconnected;
4598 goto out;
4599 }
4600
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304601 /*
4602 * Clearing NACK and defer counts to get their exact values
4603 * while reading EDID which are required by Compliance tests
4604 * 4.2.2.4 and 4.2.2.5
4605 */
4606 intel_dp->aux.i2c_nack_count = 0;
4607 intel_dp->aux.i2c_defer_count = 0;
4608
Chris Wilsonbeb60602014-09-02 20:04:00 +01004609 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004610
Paulo Zanonid63885d2012-10-26 19:05:49 -02004611 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4612 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004613 status = connector_status_connected;
4614
Todd Previte09b1eb12015-04-20 15:27:34 -07004615 /* Try to read the source of the interrupt */
4616 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4617 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4618 /* Clear interrupt source */
4619 drm_dp_dpcd_writeb(&intel_dp->aux,
4620 DP_DEVICE_SERVICE_IRQ_VECTOR,
4621 sink_irq_vector);
4622
4623 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4624 intel_dp_handle_test_request(intel_dp);
4625 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4626 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4627 }
4628
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004629out:
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004630 intel_display_power_put(to_i915(dev), power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004631 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004632}
4633
Chris Wilsonbeb60602014-09-02 20:04:00 +01004634static void
4635intel_dp_force(struct drm_connector *connector)
4636{
4637 struct intel_dp *intel_dp = intel_attached_dp(connector);
4638 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004639 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004640 enum intel_display_power_domain power_domain;
4641
4642 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4643 connector->base.id, connector->name);
4644 intel_dp_unset_edid(intel_dp);
4645
4646 if (connector->status != connector_status_connected)
4647 return;
4648
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004649 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4650 intel_display_power_get(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004651
4652 intel_dp_set_edid(intel_dp);
4653
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004654 intel_display_power_put(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004655
4656 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4657 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4658}
4659
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004660static int intel_dp_get_modes(struct drm_connector *connector)
4661{
Jani Nikuladd06f902012-10-19 14:51:50 +03004662 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004663 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004664
Chris Wilsonbeb60602014-09-02 20:04:00 +01004665 edid = intel_connector->detect_edid;
4666 if (edid) {
4667 int ret = intel_connector_update_modes(connector, edid);
4668 if (ret)
4669 return ret;
4670 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004671
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004672 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004673 if (is_edp(intel_attached_dp(connector)) &&
4674 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004675 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004676
4677 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004678 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004679 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004680 drm_mode_probed_add(connector, mode);
4681 return 1;
4682 }
4683 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004684
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004685 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004686}
4687
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004688static bool
4689intel_dp_detect_audio(struct drm_connector *connector)
4690{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004691 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004692 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004693
Chris Wilsonbeb60602014-09-02 20:04:00 +01004694 edid = to_intel_connector(connector)->detect_edid;
4695 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004696 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004697
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004698 return has_audio;
4699}
4700
Chris Wilsonf6849602010-09-19 09:29:33 +01004701static int
4702intel_dp_set_property(struct drm_connector *connector,
4703 struct drm_property *property,
4704 uint64_t val)
4705{
Chris Wilsone953fd72011-02-21 22:23:52 +00004706 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004707 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004708 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4709 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004710 int ret;
4711
Rob Clark662595d2012-10-11 20:36:04 -05004712 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004713 if (ret)
4714 return ret;
4715
Chris Wilson3f43c482011-05-12 22:17:24 +01004716 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004717 int i = val;
4718 bool has_audio;
4719
4720 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004721 return 0;
4722
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004723 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004724
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004725 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004726 has_audio = intel_dp_detect_audio(connector);
4727 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004728 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004729
4730 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004731 return 0;
4732
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004733 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004734 goto done;
4735 }
4736
Chris Wilsone953fd72011-02-21 22:23:52 +00004737 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004738 bool old_auto = intel_dp->color_range_auto;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004739 bool old_range = intel_dp->limited_color_range;
Daniel Vetterae4edb82013-04-22 17:07:23 +02004740
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004741 switch (val) {
4742 case INTEL_BROADCAST_RGB_AUTO:
4743 intel_dp->color_range_auto = true;
4744 break;
4745 case INTEL_BROADCAST_RGB_FULL:
4746 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004747 intel_dp->limited_color_range = false;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004748 break;
4749 case INTEL_BROADCAST_RGB_LIMITED:
4750 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004751 intel_dp->limited_color_range = true;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004752 break;
4753 default:
4754 return -EINVAL;
4755 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004756
4757 if (old_auto == intel_dp->color_range_auto &&
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004758 old_range == intel_dp->limited_color_range)
Daniel Vetterae4edb82013-04-22 17:07:23 +02004759 return 0;
4760
Chris Wilsone953fd72011-02-21 22:23:52 +00004761 goto done;
4762 }
4763
Yuly Novikov53b41832012-10-26 12:04:00 +03004764 if (is_edp(intel_dp) &&
4765 property == connector->dev->mode_config.scaling_mode_property) {
4766 if (val == DRM_MODE_SCALE_NONE) {
4767 DRM_DEBUG_KMS("no scaling not supported\n");
4768 return -EINVAL;
4769 }
4770
4771 if (intel_connector->panel.fitting_mode == val) {
4772 /* the eDP scaling property is not changed */
4773 return 0;
4774 }
4775 intel_connector->panel.fitting_mode = val;
4776
4777 goto done;
4778 }
4779
Chris Wilsonf6849602010-09-19 09:29:33 +01004780 return -EINVAL;
4781
4782done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004783 if (intel_encoder->base.crtc)
4784 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004785
4786 return 0;
4787}
4788
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004789static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004790intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004791{
Jani Nikula1d508702012-10-19 14:51:49 +03004792 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004793
Chris Wilson10e972d2014-09-04 21:43:45 +01004794 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004795
Jani Nikula9cd300e2012-10-19 14:51:52 +03004796 if (!IS_ERR_OR_NULL(intel_connector->edid))
4797 kfree(intel_connector->edid);
4798
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004799 /* Can't call is_edp() since the encoder may have been destroyed
4800 * already. */
4801 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004802 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004803
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004804 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004805 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004806}
4807
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004808void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004809{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004810 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4811 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004812
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02004813 intel_dp_aux_fini(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004814 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004815 if (is_edp(intel_dp)) {
4816 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004817 /*
4818 * vdd might still be enabled do to the delayed vdd off.
4819 * Make sure vdd is actually turned off here.
4820 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004821 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004822 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004823 pps_unlock(intel_dp);
4824
Clint Taylor01527b32014-07-07 13:01:46 -07004825 if (intel_dp->edp_notifier.notifier_call) {
4826 unregister_reboot_notifier(&intel_dp->edp_notifier);
4827 intel_dp->edp_notifier.notifier_call = NULL;
4828 }
Keith Packardbd943152011-09-18 23:09:52 -07004829 }
Imre Deakc8bd0e42014-12-12 17:57:38 +02004830 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004831 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004832}
4833
Imre Deak07f9cd02014-08-18 14:42:45 +03004834static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4835{
4836 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4837
4838 if (!is_edp(intel_dp))
4839 return;
4840
Ville Syrjälä951468f2014-09-04 14:55:31 +03004841 /*
4842 * vdd might still be enabled do to the delayed vdd off.
4843 * Make sure vdd is actually turned off here.
4844 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004845 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004846 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004847 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004848 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004849}
4850
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004851static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4852{
4853 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4854 struct drm_device *dev = intel_dig_port->base.base.dev;
4855 struct drm_i915_private *dev_priv = dev->dev_private;
4856 enum intel_display_power_domain power_domain;
4857
4858 lockdep_assert_held(&dev_priv->pps_mutex);
4859
4860 if (!edp_have_panel_vdd(intel_dp))
4861 return;
4862
4863 /*
4864 * The VDD bit needs a power domain reference, so if the bit is
4865 * already enabled when we boot or resume, grab this reference and
4866 * schedule a vdd off, so we don't hold on to the reference
4867 * indefinitely.
4868 */
4869 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004870 power_domain = intel_display_port_aux_power_domain(&intel_dig_port->base);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004871 intel_display_power_get(dev_priv, power_domain);
4872
4873 edp_panel_vdd_schedule_off(intel_dp);
4874}
4875
Imre Deak6d93c0c2014-07-31 14:03:36 +03004876static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4877{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004878 struct intel_dp *intel_dp;
4879
4880 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4881 return;
4882
4883 intel_dp = enc_to_intel_dp(encoder);
4884
4885 pps_lock(intel_dp);
4886
4887 /*
4888 * Read out the current power sequencer assignment,
4889 * in case the BIOS did something with it.
4890 */
Wayne Boyer666a4532015-12-09 12:29:35 -08004891 if (IS_VALLEYVIEW(encoder->dev) || IS_CHERRYVIEW(encoder->dev))
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004892 vlv_initial_power_sequencer_setup(intel_dp);
4893
4894 intel_edp_panel_vdd_sanitize(intel_dp);
4895
4896 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004897}
4898
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004899static const struct drm_connector_funcs intel_dp_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02004900 .dpms = drm_atomic_helper_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004901 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004902 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004903 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004904 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004905 .atomic_get_property = intel_connector_atomic_get_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004906 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004907 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02004908 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004909};
4910
4911static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4912 .get_modes = intel_dp_get_modes,
4913 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004914 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004915};
4916
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004917static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004918 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004919 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004920};
4921
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004922enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004923intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4924{
4925 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004926 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004927 struct drm_device *dev = intel_dig_port->base.base.dev;
4928 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004929 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004930 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03004931
Takashi Iwai25400582015-11-19 12:09:56 +01004932 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
4933 intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
Dave Airlie0e32b392014-05-02 14:02:48 +10004934 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004935
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004936 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4937 /*
4938 * vdd off can generate a long pulse on eDP which
4939 * would require vdd on to handle it, and thus we
4940 * would end up in an endless cycle of
4941 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4942 */
4943 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4944 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02004945 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004946 }
4947
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004948 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4949 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004950 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004951
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004952 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak1c767b32014-08-18 14:42:42 +03004953 intel_display_power_get(dev_priv, power_domain);
4954
Dave Airlie0e32b392014-05-02 14:02:48 +10004955 if (long_hpd) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03004956 /* indicate that we need to restart link training */
4957 intel_dp->train_set_valid = false;
Dave Airlie2a592be2014-09-01 16:58:12 +10004958
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004959 if (!intel_digital_port_connected(dev_priv, intel_dig_port))
4960 goto mst_fail;
Dave Airlie0e32b392014-05-02 14:02:48 +10004961
4962 if (!intel_dp_get_dpcd(intel_dp)) {
4963 goto mst_fail;
4964 }
4965
4966 intel_dp_probe_oui(intel_dp);
4967
Ville Syrjäläd14e7b62015-08-20 19:37:29 +03004968 if (!intel_dp_probe_mst(intel_dp)) {
4969 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4970 intel_dp_check_link_status(intel_dp);
4971 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10004972 goto mst_fail;
Ville Syrjäläd14e7b62015-08-20 19:37:29 +03004973 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004974 } else {
4975 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03004976 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10004977 goto mst_fail;
4978 }
4979
4980 if (!intel_dp->is_mst) {
Dave Airlie5b215bc2014-08-05 10:40:20 +10004981 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10004982 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10004983 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10004984 }
4985 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004986
4987 ret = IRQ_HANDLED;
4988
Imre Deak1c767b32014-08-18 14:42:42 +03004989 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004990mst_fail:
4991 /* if we were in MST mode, and device is not there get out of MST mode */
4992 if (intel_dp->is_mst) {
4993 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4994 intel_dp->is_mst = false;
4995 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4996 }
Imre Deak1c767b32014-08-18 14:42:42 +03004997put_power:
4998 intel_display_power_put(dev_priv, power_domain);
4999
5000 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10005001}
5002
Rodrigo Vivi477ec322015-08-06 15:51:39 +08005003/* check the VBT to see whether the eDP is on another port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005004bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005005{
5006 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03005007 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005008 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005009 static const short port_mapping[] = {
Rodrigo Vivi477ec322015-08-06 15:51:39 +08005010 [PORT_B] = DVO_PORT_DPB,
5011 [PORT_C] = DVO_PORT_DPC,
5012 [PORT_D] = DVO_PORT_DPD,
5013 [PORT_E] = DVO_PORT_DPE,
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005014 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08005015
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03005016 /*
5017 * eDP not supported on g4x. so bail out early just
5018 * for a bit extra safety in case the VBT is bonkers.
5019 */
5020 if (INTEL_INFO(dev)->gen < 5)
5021 return false;
5022
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005023 if (port == PORT_A)
5024 return true;
5025
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005026 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005027 return false;
5028
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005029 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
5030 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005031
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005032 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02005033 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
5034 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08005035 return true;
5036 }
5037 return false;
5038}
5039
Dave Airlie0e32b392014-05-02 14:02:48 +10005040void
Chris Wilsonf6849602010-09-19 09:29:33 +01005041intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
5042{
Yuly Novikov53b41832012-10-26 12:04:00 +03005043 struct intel_connector *intel_connector = to_intel_connector(connector);
5044
Chris Wilson3f43c482011-05-12 22:17:24 +01005045 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00005046 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02005047 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03005048
5049 if (is_edp(intel_dp)) {
5050 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05005051 drm_object_attach_property(
5052 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03005053 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03005054 DRM_MODE_SCALE_ASPECT);
5055 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03005056 }
Chris Wilsonf6849602010-09-19 09:29:33 +01005057}
5058
Imre Deakdada1a92014-01-29 13:25:41 +02005059static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
5060{
Abhay Kumard28d4732016-01-22 17:39:04 -08005061 intel_dp->panel_power_off_time = ktime_get_boottime();
Imre Deakdada1a92014-01-29 13:25:41 +02005062 intel_dp->last_power_on = jiffies;
5063 intel_dp->last_backlight_off = jiffies;
5064}
5065
Daniel Vetter67a54562012-10-20 20:57:45 +02005066static void
5067intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005068 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02005069{
5070 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005071 struct edp_power_seq cur, vbt, spec,
5072 *final = &intel_dp->pps_delays;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305073 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005074 i915_reg_t pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07005075
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005076 lockdep_assert_held(&dev_priv->pps_mutex);
5077
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03005078 /* already initialized? */
5079 if (final->t11_t12 != 0)
5080 return;
5081
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305082 if (IS_BROXTON(dev)) {
5083 /*
5084 * TODO: BXT has 2 sets of PPS registers.
5085 * Correct Register for Broxton need to be identified
5086 * using VBT. hardcoding for now
5087 */
5088 pp_ctrl_reg = BXT_PP_CONTROL(0);
5089 pp_on_reg = BXT_PP_ON_DELAYS(0);
5090 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5091 } else if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03005092 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07005093 pp_on_reg = PCH_PP_ON_DELAYS;
5094 pp_off_reg = PCH_PP_OFF_DELAYS;
5095 pp_div_reg = PCH_PP_DIVISOR;
5096 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005097 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5098
5099 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
5100 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5101 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5102 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005103 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005104
5105 /* Workaround: Need to write PP_CONTROL with the unlock key as
5106 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305107 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02005108
Jesse Barnes453c5422013-03-28 09:55:41 -07005109 pp_on = I915_READ(pp_on_reg);
5110 pp_off = I915_READ(pp_off_reg);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305111 if (!IS_BROXTON(dev)) {
5112 I915_WRITE(pp_ctrl_reg, pp_ctl);
5113 pp_div = I915_READ(pp_div_reg);
5114 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005115
5116 /* Pull timing values out of registers */
5117 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5118 PANEL_POWER_UP_DELAY_SHIFT;
5119
5120 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5121 PANEL_LIGHT_ON_DELAY_SHIFT;
5122
5123 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5124 PANEL_LIGHT_OFF_DELAY_SHIFT;
5125
5126 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5127 PANEL_POWER_DOWN_DELAY_SHIFT;
5128
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305129 if (IS_BROXTON(dev)) {
5130 u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
5131 BXT_POWER_CYCLE_DELAY_SHIFT;
5132 if (tmp > 0)
5133 cur.t11_t12 = (tmp - 1) * 1000;
5134 else
5135 cur.t11_t12 = 0;
5136 } else {
5137 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02005138 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305139 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005140
5141 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5142 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
5143
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005144 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02005145
5146 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5147 * our hw here, which are all in 100usec. */
5148 spec.t1_t3 = 210 * 10;
5149 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5150 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5151 spec.t10 = 500 * 10;
5152 /* This one is special and actually in units of 100ms, but zero
5153 * based in the hw (so we need to add 100 ms). But the sw vbt
5154 * table multiplies it with 1000 to make it in units of 100usec,
5155 * too. */
5156 spec.t11_t12 = (510 + 100) * 10;
5157
5158 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5159 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
5160
5161 /* Use the max of the register settings and vbt. If both are
5162 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005163#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02005164 spec.field : \
5165 max(cur.field, vbt.field))
5166 assign_final(t1_t3);
5167 assign_final(t8);
5168 assign_final(t9);
5169 assign_final(t10);
5170 assign_final(t11_t12);
5171#undef assign_final
5172
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005173#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02005174 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5175 intel_dp->backlight_on_delay = get_delay(t8);
5176 intel_dp->backlight_off_delay = get_delay(t9);
5177 intel_dp->panel_power_down_delay = get_delay(t10);
5178 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5179#undef get_delay
5180
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005181 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5182 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5183 intel_dp->panel_power_cycle_delay);
5184
5185 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5186 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005187}
5188
5189static void
5190intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005191 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005192{
5193 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07005194 u32 pp_on, pp_off, pp_div, port_sel = 0;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02005195 int div = dev_priv->rawclk_freq / 1000;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005196 i915_reg_t pp_on_reg, pp_off_reg, pp_div_reg, pp_ctrl_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03005197 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005198 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005199
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005200 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005201
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305202 if (IS_BROXTON(dev)) {
5203 /*
5204 * TODO: BXT has 2 sets of PPS registers.
5205 * Correct Register for Broxton need to be identified
5206 * using VBT. hardcoding for now
5207 */
5208 pp_ctrl_reg = BXT_PP_CONTROL(0);
5209 pp_on_reg = BXT_PP_ON_DELAYS(0);
5210 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5211
5212 } else if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes453c5422013-03-28 09:55:41 -07005213 pp_on_reg = PCH_PP_ON_DELAYS;
5214 pp_off_reg = PCH_PP_OFF_DELAYS;
5215 pp_div_reg = PCH_PP_DIVISOR;
5216 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005217 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5218
5219 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5220 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5221 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005222 }
5223
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005224 /*
5225 * And finally store the new values in the power sequencer. The
5226 * backlight delays are set to 1 because we do manual waits on them. For
5227 * T8, even BSpec recommends doing it. For T9, if we don't do this,
5228 * we'll end up waiting for the backlight off delay twice: once when we
5229 * do the manual sleep, and once when we disable the panel and wait for
5230 * the PP_STATUS bit to become zero.
5231 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005232 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005233 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
5234 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005235 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005236 /* Compute the divisor for the pp clock, simply match the Bspec
5237 * formula. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305238 if (IS_BROXTON(dev)) {
5239 pp_div = I915_READ(pp_ctrl_reg);
5240 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
5241 pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
5242 << BXT_POWER_CYCLE_DELAY_SHIFT);
5243 } else {
5244 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5245 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5246 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5247 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005248
5249 /* Haswell doesn't have any port selection bits for the panel
5250 * power sequencer any more. */
Wayne Boyer666a4532015-12-09 12:29:35 -08005251 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005252 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03005253 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005254 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005255 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005256 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005257 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005258 }
5259
Jesse Barnes453c5422013-03-28 09:55:41 -07005260 pp_on |= port_sel;
5261
5262 I915_WRITE(pp_on_reg, pp_on);
5263 I915_WRITE(pp_off_reg, pp_off);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305264 if (IS_BROXTON(dev))
5265 I915_WRITE(pp_ctrl_reg, pp_div);
5266 else
5267 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005268
Daniel Vetter67a54562012-10-20 20:57:45 +02005269 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07005270 I915_READ(pp_on_reg),
5271 I915_READ(pp_off_reg),
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305272 IS_BROXTON(dev) ?
5273 (I915_READ(pp_ctrl_reg) & BXT_POWER_CYCLE_DELAY_MASK) :
Jesse Barnes453c5422013-03-28 09:55:41 -07005274 I915_READ(pp_div_reg));
Zhenyu Wange3421a12010-04-08 09:43:27 +08005275}
5276
Vandana Kannanb33a2812015-02-13 15:33:03 +05305277/**
5278 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5279 * @dev: DRM device
5280 * @refresh_rate: RR to be programmed
5281 *
5282 * This function gets called when refresh rate (RR) has to be changed from
5283 * one frequency to another. Switches can be between high and low RR
5284 * supported by the panel or to any other RR based on media playback (in
5285 * this case, RR value needs to be passed from user space).
5286 *
5287 * The caller of this function needs to take a lock on dev_priv->drrs.
5288 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05305289static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305290{
5291 struct drm_i915_private *dev_priv = dev->dev_private;
5292 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305293 struct intel_digital_port *dig_port = NULL;
5294 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005295 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305296 struct intel_crtc *intel_crtc = NULL;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305297 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305298
5299 if (refresh_rate <= 0) {
5300 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5301 return;
5302 }
5303
Vandana Kannan96178ee2015-01-10 02:25:56 +05305304 if (intel_dp == NULL) {
5305 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305306 return;
5307 }
5308
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005309 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08005310 * FIXME: This needs proper synchronization with psr state for some
5311 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005312 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305313
Vandana Kannan96178ee2015-01-10 02:25:56 +05305314 dig_port = dp_to_dig_port(intel_dp);
5315 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02005316 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305317
5318 if (!intel_crtc) {
5319 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5320 return;
5321 }
5322
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005323 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305324
Vandana Kannan96178ee2015-01-10 02:25:56 +05305325 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305326 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5327 return;
5328 }
5329
Vandana Kannan96178ee2015-01-10 02:25:56 +05305330 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5331 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305332 index = DRRS_LOW_RR;
5333
Vandana Kannan96178ee2015-01-10 02:25:56 +05305334 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305335 DRM_DEBUG_KMS(
5336 "DRRS requested for previously set RR...ignoring\n");
5337 return;
5338 }
5339
5340 if (!intel_crtc->active) {
5341 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5342 return;
5343 }
5344
Durgadoss R44395bf2015-02-13 15:33:02 +05305345 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305346 switch (index) {
5347 case DRRS_HIGH_RR:
5348 intel_dp_set_m_n(intel_crtc, M1_N1);
5349 break;
5350 case DRRS_LOW_RR:
5351 intel_dp_set_m_n(intel_crtc, M2_N2);
5352 break;
5353 case DRRS_MAX_RR:
5354 default:
5355 DRM_ERROR("Unsupported refreshrate type\n");
5356 }
5357 } else if (INTEL_INFO(dev)->gen > 6) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005358 i915_reg_t reg = PIPECONF(intel_crtc->config->cpu_transcoder);
Ville Syrjälä649636e2015-09-22 19:50:01 +03005359 u32 val;
Vandana Kannana4c30b12015-02-13 15:33:00 +05305360
Ville Syrjälä649636e2015-09-22 19:50:01 +03005361 val = I915_READ(reg);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305362 if (index > DRRS_HIGH_RR) {
Wayne Boyer666a4532015-12-09 12:29:35 -08005363 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305364 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5365 else
5366 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305367 } else {
Wayne Boyer666a4532015-12-09 12:29:35 -08005368 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305369 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5370 else
5371 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305372 }
5373 I915_WRITE(reg, val);
5374 }
5375
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305376 dev_priv->drrs.refresh_rate_type = index;
5377
5378 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5379}
5380
Vandana Kannanb33a2812015-02-13 15:33:03 +05305381/**
5382 * intel_edp_drrs_enable - init drrs struct if supported
5383 * @intel_dp: DP struct
5384 *
5385 * Initializes frontbuffer_bits and drrs.dp
5386 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305387void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5388{
5389 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5390 struct drm_i915_private *dev_priv = dev->dev_private;
5391 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5392 struct drm_crtc *crtc = dig_port->base.base.crtc;
5393 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5394
5395 if (!intel_crtc->config->has_drrs) {
5396 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5397 return;
5398 }
5399
5400 mutex_lock(&dev_priv->drrs.mutex);
5401 if (WARN_ON(dev_priv->drrs.dp)) {
5402 DRM_ERROR("DRRS already enabled\n");
5403 goto unlock;
5404 }
5405
5406 dev_priv->drrs.busy_frontbuffer_bits = 0;
5407
5408 dev_priv->drrs.dp = intel_dp;
5409
5410unlock:
5411 mutex_unlock(&dev_priv->drrs.mutex);
5412}
5413
Vandana Kannanb33a2812015-02-13 15:33:03 +05305414/**
5415 * intel_edp_drrs_disable - Disable DRRS
5416 * @intel_dp: DP struct
5417 *
5418 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305419void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5420{
5421 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5422 struct drm_i915_private *dev_priv = dev->dev_private;
5423 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5424 struct drm_crtc *crtc = dig_port->base.base.crtc;
5425 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5426
5427 if (!intel_crtc->config->has_drrs)
5428 return;
5429
5430 mutex_lock(&dev_priv->drrs.mutex);
5431 if (!dev_priv->drrs.dp) {
5432 mutex_unlock(&dev_priv->drrs.mutex);
5433 return;
5434 }
5435
5436 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5437 intel_dp_set_drrs_state(dev_priv->dev,
5438 intel_dp->attached_connector->panel.
5439 fixed_mode->vrefresh);
5440
5441 dev_priv->drrs.dp = NULL;
5442 mutex_unlock(&dev_priv->drrs.mutex);
5443
5444 cancel_delayed_work_sync(&dev_priv->drrs.work);
5445}
5446
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305447static void intel_edp_drrs_downclock_work(struct work_struct *work)
5448{
5449 struct drm_i915_private *dev_priv =
5450 container_of(work, typeof(*dev_priv), drrs.work.work);
5451 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305452
Vandana Kannan96178ee2015-01-10 02:25:56 +05305453 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305454
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305455 intel_dp = dev_priv->drrs.dp;
5456
5457 if (!intel_dp)
5458 goto unlock;
5459
5460 /*
5461 * The delayed work can race with an invalidate hence we need to
5462 * recheck.
5463 */
5464
5465 if (dev_priv->drrs.busy_frontbuffer_bits)
5466 goto unlock;
5467
5468 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5469 intel_dp_set_drrs_state(dev_priv->dev,
5470 intel_dp->attached_connector->panel.
5471 downclock_mode->vrefresh);
5472
5473unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305474 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305475}
5476
Vandana Kannanb33a2812015-02-13 15:33:03 +05305477/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305478 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305479 * @dev: DRM device
5480 * @frontbuffer_bits: frontbuffer plane tracking bits
5481 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305482 * This function gets called everytime rendering on the given planes start.
5483 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305484 *
5485 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5486 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305487void intel_edp_drrs_invalidate(struct drm_device *dev,
5488 unsigned frontbuffer_bits)
5489{
5490 struct drm_i915_private *dev_priv = dev->dev_private;
5491 struct drm_crtc *crtc;
5492 enum pipe pipe;
5493
Daniel Vetter9da7d692015-04-09 16:44:15 +02005494 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305495 return;
5496
Daniel Vetter88f933a2015-04-09 16:44:16 +02005497 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305498
Vandana Kannana93fad02015-01-10 02:25:59 +05305499 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005500 if (!dev_priv->drrs.dp) {
5501 mutex_unlock(&dev_priv->drrs.mutex);
5502 return;
5503 }
5504
Vandana Kannana93fad02015-01-10 02:25:59 +05305505 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5506 pipe = to_intel_crtc(crtc)->pipe;
5507
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005508 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5509 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5510
Ramalingam C0ddfd202015-06-15 20:50:05 +05305511 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005512 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Vandana Kannana93fad02015-01-10 02:25:59 +05305513 intel_dp_set_drrs_state(dev_priv->dev,
5514 dev_priv->drrs.dp->attached_connector->panel.
5515 fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305516
Vandana Kannana93fad02015-01-10 02:25:59 +05305517 mutex_unlock(&dev_priv->drrs.mutex);
5518}
5519
Vandana Kannanb33a2812015-02-13 15:33:03 +05305520/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305521 * intel_edp_drrs_flush - Restart Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305522 * @dev: DRM device
5523 * @frontbuffer_bits: frontbuffer plane tracking bits
5524 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305525 * This function gets called every time rendering on the given planes has
5526 * completed or flip on a crtc is completed. So DRRS should be upclocked
5527 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5528 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305529 *
5530 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5531 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305532void intel_edp_drrs_flush(struct drm_device *dev,
5533 unsigned frontbuffer_bits)
5534{
5535 struct drm_i915_private *dev_priv = dev->dev_private;
5536 struct drm_crtc *crtc;
5537 enum pipe pipe;
5538
Daniel Vetter9da7d692015-04-09 16:44:15 +02005539 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305540 return;
5541
Daniel Vetter88f933a2015-04-09 16:44:16 +02005542 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305543
Vandana Kannana93fad02015-01-10 02:25:59 +05305544 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005545 if (!dev_priv->drrs.dp) {
5546 mutex_unlock(&dev_priv->drrs.mutex);
5547 return;
5548 }
5549
Vandana Kannana93fad02015-01-10 02:25:59 +05305550 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5551 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005552
5553 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05305554 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5555
Ramalingam C0ddfd202015-06-15 20:50:05 +05305556 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005557 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Ramalingam C0ddfd202015-06-15 20:50:05 +05305558 intel_dp_set_drrs_state(dev_priv->dev,
5559 dev_priv->drrs.dp->attached_connector->panel.
5560 fixed_mode->vrefresh);
5561
5562 /*
5563 * flush also means no more activity hence schedule downclock, if all
5564 * other fbs are quiescent too
5565 */
5566 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305567 schedule_delayed_work(&dev_priv->drrs.work,
5568 msecs_to_jiffies(1000));
5569 mutex_unlock(&dev_priv->drrs.mutex);
5570}
5571
Vandana Kannanb33a2812015-02-13 15:33:03 +05305572/**
5573 * DOC: Display Refresh Rate Switching (DRRS)
5574 *
5575 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5576 * which enables swtching between low and high refresh rates,
5577 * dynamically, based on the usage scenario. This feature is applicable
5578 * for internal panels.
5579 *
5580 * Indication that the panel supports DRRS is given by the panel EDID, which
5581 * would list multiple refresh rates for one resolution.
5582 *
5583 * DRRS is of 2 types - static and seamless.
5584 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5585 * (may appear as a blink on screen) and is used in dock-undock scenario.
5586 * Seamless DRRS involves changing RR without any visual effect to the user
5587 * and can be used during normal system usage. This is done by programming
5588 * certain registers.
5589 *
5590 * Support for static/seamless DRRS may be indicated in the VBT based on
5591 * inputs from the panel spec.
5592 *
5593 * DRRS saves power by switching to low RR based on usage scenarios.
5594 *
5595 * eDP DRRS:-
5596 * The implementation is based on frontbuffer tracking implementation.
5597 * When there is a disturbance on the screen triggered by user activity or a
5598 * periodic system activity, DRRS is disabled (RR is changed to high RR).
5599 * When there is no movement on screen, after a timeout of 1 second, a switch
5600 * to low RR is made.
5601 * For integration with frontbuffer tracking code,
5602 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
5603 *
5604 * DRRS can be further extended to support other internal panels and also
5605 * the scenario of video playback wherein RR is set based on the rate
5606 * requested by userspace.
5607 */
5608
5609/**
5610 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5611 * @intel_connector: eDP connector
5612 * @fixed_mode: preferred mode of panel
5613 *
5614 * This function is called only once at driver load to initialize basic
5615 * DRRS stuff.
5616 *
5617 * Returns:
5618 * Downclock mode if panel supports it, else return NULL.
5619 * DRRS support is determined by the presence of downclock mode (apart
5620 * from VBT setting).
5621 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305622static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305623intel_dp_drrs_init(struct intel_connector *intel_connector,
5624 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305625{
5626 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305627 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305628 struct drm_i915_private *dev_priv = dev->dev_private;
5629 struct drm_display_mode *downclock_mode = NULL;
5630
Daniel Vetter9da7d692015-04-09 16:44:15 +02005631 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5632 mutex_init(&dev_priv->drrs.mutex);
5633
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305634 if (INTEL_INFO(dev)->gen <= 6) {
5635 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5636 return NULL;
5637 }
5638
5639 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005640 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305641 return NULL;
5642 }
5643
5644 downclock_mode = intel_find_panel_downclock
5645 (dev, fixed_mode, connector);
5646
5647 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305648 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305649 return NULL;
5650 }
5651
Vandana Kannan96178ee2015-01-10 02:25:56 +05305652 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305653
Vandana Kannan96178ee2015-01-10 02:25:56 +05305654 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005655 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305656 return downclock_mode;
5657}
5658
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005659static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005660 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005661{
5662 struct drm_connector *connector = &intel_connector->base;
5663 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005664 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5665 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005666 struct drm_i915_private *dev_priv = dev->dev_private;
5667 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305668 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005669 bool has_dpcd;
5670 struct drm_display_mode *scan;
5671 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005672 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005673
5674 if (!is_edp(intel_dp))
5675 return true;
5676
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005677 pps_lock(intel_dp);
5678 intel_edp_panel_vdd_sanitize(intel_dp);
5679 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005680
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005681 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005682 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005683
5684 if (has_dpcd) {
5685 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5686 dev_priv->no_aux_handshake =
5687 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5688 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5689 } else {
5690 /* if this fails, presume the device is a ghost */
5691 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005692 return false;
5693 }
5694
5695 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005696 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005697 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005698 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005699
Daniel Vetter060c8772014-03-21 23:22:35 +01005700 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005701 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005702 if (edid) {
5703 if (drm_add_edid_modes(connector, edid)) {
5704 drm_mode_connector_update_edid_property(connector,
5705 edid);
5706 drm_edid_to_eld(connector, edid);
5707 } else {
5708 kfree(edid);
5709 edid = ERR_PTR(-EINVAL);
5710 }
5711 } else {
5712 edid = ERR_PTR(-ENOENT);
5713 }
5714 intel_connector->edid = edid;
5715
5716 /* prefer fixed mode from EDID if available */
5717 list_for_each_entry(scan, &connector->probed_modes, head) {
5718 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5719 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305720 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305721 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005722 break;
5723 }
5724 }
5725
5726 /* fallback to VBT if available for eDP */
5727 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5728 fixed_mode = drm_mode_duplicate(dev,
5729 dev_priv->vbt.lfp_lvds_vbt_mode);
5730 if (fixed_mode)
5731 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5732 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005733 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005734
Wayne Boyer666a4532015-12-09 12:29:35 -08005735 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Clint Taylor01527b32014-07-07 13:01:46 -07005736 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5737 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005738
5739 /*
5740 * Figure out the current pipe for the initial backlight setup.
5741 * If the current pipe isn't valid, try the PPS pipe, and if that
5742 * fails just assume pipe A.
5743 */
5744 if (IS_CHERRYVIEW(dev))
5745 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5746 else
5747 pipe = PORT_TO_PIPE(intel_dp->DP);
5748
5749 if (pipe != PIPE_A && pipe != PIPE_B)
5750 pipe = intel_dp->pps_pipe;
5751
5752 if (pipe != PIPE_A && pipe != PIPE_B)
5753 pipe = PIPE_A;
5754
5755 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5756 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005757 }
5758
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305759 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula5507fae2015-09-14 14:03:48 +03005760 intel_connector->panel.backlight.power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005761 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005762
5763 return true;
5764}
5765
Paulo Zanoni16c25532013-06-12 17:27:25 -03005766bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005767intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5768 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005769{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005770 struct drm_connector *connector = &intel_connector->base;
5771 struct intel_dp *intel_dp = &intel_dig_port->dp;
5772 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5773 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005774 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005775 enum port port = intel_dig_port->port;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005776 int type, ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005777
Ville Syrjäläccb1a832015-12-08 19:59:38 +02005778 if (WARN(intel_dig_port->max_lanes < 1,
5779 "Not enough lanes (%d) for DP on port %c\n",
5780 intel_dig_port->max_lanes, port_name(port)))
5781 return false;
5782
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005783 intel_dp->pps_pipe = INVALID_PIPE;
5784
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005785 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005786 if (INTEL_INFO(dev)->gen >= 9)
5787 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005788 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5789 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5790 else if (HAS_PCH_SPLIT(dev))
5791 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5792 else
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02005793 intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005794
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005795 if (INTEL_INFO(dev)->gen >= 9)
5796 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5797 else
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02005798 intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005799
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03005800 if (HAS_DDI(dev))
5801 intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;
5802
Daniel Vetter07679352012-09-06 22:15:42 +02005803 /* Preserve the current hw state. */
5804 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005805 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005806
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005807 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305808 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005809 else
5810 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005811
Imre Deakf7d24902013-05-08 13:14:05 +03005812 /*
5813 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5814 * for DP the encoder type can be set by the caller to
5815 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5816 */
5817 if (type == DRM_MODE_CONNECTOR_eDP)
5818 intel_encoder->type = INTEL_OUTPUT_EDP;
5819
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005820 /* eDP only on port B and/or C on vlv/chv */
Wayne Boyer666a4532015-12-09 12:29:35 -08005821 if (WARN_ON((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
5822 is_edp(intel_dp) && port != PORT_B && port != PORT_C))
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005823 return false;
5824
Imre Deake7281ea2013-05-08 13:14:08 +03005825 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5826 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5827 port_name(port));
5828
Adam Jacksonb3295302010-07-16 14:46:28 -04005829 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005830 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5831
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005832 connector->interlace_allowed = true;
5833 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005834
Daniel Vetter66a92782012-07-12 20:08:18 +02005835 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005836 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005837
Chris Wilsondf0e9242010-09-09 16:20:55 +01005838 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005839 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005840
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005841 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005842 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5843 else
5844 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005845 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005846
Jani Nikula0b998362014-03-14 16:51:17 +02005847 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005848 switch (port) {
5849 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005850 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005851 break;
5852 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005853 intel_encoder->hpd_pin = HPD_PORT_B;
Jani Nikulae87a0052015-10-20 15:22:02 +03005854 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Sonika Jindalcf1d5882015-08-10 10:35:36 +05305855 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005856 break;
5857 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005858 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005859 break;
5860 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005861 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005862 break;
Xiong Zhang26951ca2015-08-17 15:55:50 +08005863 case PORT_E:
5864 intel_encoder->hpd_pin = HPD_PORT_E;
5865 break;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005866 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005867 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005868 }
5869
Imre Deakdada1a92014-01-29 13:25:41 +02005870 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005871 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005872 intel_dp_init_panel_power_timestamps(intel_dp);
Wayne Boyer666a4532015-12-09 12:29:35 -08005873 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005874 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005875 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005876 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005877 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005878 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005879
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005880 ret = intel_dp_aux_init(intel_dp, intel_connector);
5881 if (ret)
5882 goto fail;
Dave Airliec1f05262012-08-30 11:06:18 +10005883
Dave Airlie0e32b392014-05-02 14:02:48 +10005884 /* init MST on ports that can support it */
Jani Nikula0c9b3712015-05-18 17:10:01 +03005885 if (HAS_DP_MST(dev) &&
5886 (port == PORT_B || port == PORT_C || port == PORT_D))
5887 intel_dp_mst_encoder_init(intel_dig_port,
5888 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005889
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005890 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005891 intel_dp_aux_fini(intel_dp);
5892 intel_dp_mst_encoder_cleanup(intel_dig_port);
5893 goto fail;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005894 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005895
Chris Wilsonf6849602010-09-19 09:29:33 +01005896 intel_dp_add_properties(intel_dp, connector);
5897
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005898 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5899 * 0xd. Failure to do so will result in spurious interrupts being
5900 * generated on the port when a cable is not attached.
5901 */
5902 if (IS_G4X(dev) && !IS_GM45(dev)) {
5903 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5904 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5905 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005906
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005907 i915_debugfs_connector_add(connector);
5908
Paulo Zanoni16c25532013-06-12 17:27:25 -03005909 return true;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005910
5911fail:
5912 if (is_edp(intel_dp)) {
5913 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5914 /*
5915 * vdd might still be enabled do to the delayed vdd off.
5916 * Make sure vdd is actually turned off here.
5917 */
5918 pps_lock(intel_dp);
5919 edp_panel_vdd_off_sync(intel_dp);
5920 pps_unlock(intel_dp);
5921 }
5922 drm_connector_unregister(connector);
5923 drm_connector_cleanup(connector);
5924
5925 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005926}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005927
5928void
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005929intel_dp_init(struct drm_device *dev,
5930 i915_reg_t output_reg, enum port port)
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005931{
Dave Airlie13cf5502014-06-18 11:29:35 +10005932 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005933 struct intel_digital_port *intel_dig_port;
5934 struct intel_encoder *intel_encoder;
5935 struct drm_encoder *encoder;
5936 struct intel_connector *intel_connector;
5937
Daniel Vetterb14c5672013-09-19 12:18:32 +02005938 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005939 if (!intel_dig_port)
5940 return;
5941
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005942 intel_connector = intel_connector_alloc();
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305943 if (!intel_connector)
5944 goto err_connector_alloc;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005945
5946 intel_encoder = &intel_dig_port->base;
5947 encoder = &intel_encoder->base;
5948
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05305949 if (drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
Dave Airlieade1ba72015-12-23 14:22:09 +10005950 DRM_MODE_ENCODER_TMDS, NULL))
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05305951 goto err_encoder_init;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005952
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005953 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005954 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005955 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005956 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005957 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005958 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005959 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005960 intel_encoder->pre_enable = chv_pre_enable_dp;
5961 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005962 intel_encoder->post_disable = chv_post_disable_dp;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03005963 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005964 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005965 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005966 intel_encoder->pre_enable = vlv_pre_enable_dp;
5967 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005968 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005969 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005970 intel_encoder->pre_enable = g4x_pre_enable_dp;
5971 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005972 if (INTEL_INFO(dev)->gen >= 5)
5973 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005974 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005975
Paulo Zanoni174edf12012-10-26 19:05:50 -02005976 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005977 intel_dig_port->dp.output_reg = output_reg;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02005978 intel_dig_port->max_lanes = 4;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005979
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005980 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005981 if (IS_CHERRYVIEW(dev)) {
5982 if (port == PORT_D)
5983 intel_encoder->crtc_mask = 1 << 2;
5984 else
5985 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5986 } else {
5987 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5988 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005989 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005990
Dave Airlie13cf5502014-06-18 11:29:35 +10005991 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03005992 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10005993
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305994 if (!intel_dp_init_connector(intel_dig_port, intel_connector))
5995 goto err_init_connector;
5996
5997 return;
5998
5999err_init_connector:
6000 drm_encoder_cleanup(encoder);
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05306001err_encoder_init:
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306002 kfree(intel_connector);
6003err_connector_alloc:
6004 kfree(intel_dig_port);
6005
6006 return;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006007}
Dave Airlie0e32b392014-05-02 14:02:48 +10006008
6009void intel_dp_mst_suspend(struct drm_device *dev)
6010{
6011 struct drm_i915_private *dev_priv = dev->dev_private;
6012 int i;
6013
6014 /* disable MST */
6015 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006016 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10006017 if (!intel_dig_port)
6018 continue;
6019
6020 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
6021 if (!intel_dig_port->dp.can_mst)
6022 continue;
6023 if (intel_dig_port->dp.is_mst)
6024 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
6025 }
6026 }
6027}
6028
6029void intel_dp_mst_resume(struct drm_device *dev)
6030{
6031 struct drm_i915_private *dev_priv = dev->dev_private;
6032 int i;
6033
6034 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006035 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10006036 if (!intel_dig_port)
6037 continue;
6038 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
6039 int ret;
6040
6041 if (!intel_dig_port->dp.can_mst)
6042 continue;
6043
6044 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
6045 if (ret != 0) {
6046 intel_dp_check_mst_status(&intel_dig_port->dp);
6047 }
6048 }
6049 }
6050}