blob: c9be57862613336e9ce69a2779d32cb7af1cf0ac [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Todd Previte559be302015-05-04 07:48:20 -070044/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080050struct dp_link_dpll {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030051 int clock;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080052 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030056 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080057 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030058 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080059 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030063 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080064 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030065 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080066 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080069static const struct dp_link_dpll vlv_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030070 { 162000,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080071 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030072 { 270000,
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080073 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
Ville Syrjälä840b32b2015-08-11 20:21:46 +030086 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030087 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030088 { 270000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030089 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030090 { 540000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030091 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
Sonika Jindal637a9c62015-05-07 09:52:08 +053093
Sonika Jindal64987fc2015-05-26 17:50:13 +053094static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
95 324000, 432000, 540000 };
Sonika Jindal637a9c62015-05-07 09:52:08 +053096static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +020097 324000, 432000, 540000 };
98static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +030099
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700100/**
101 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
102 * @intel_dp: DP struct
103 *
104 * If a CPU or PCH DP output is attached to an eDP panel, this function
105 * will return true, and false otherwise.
106 */
107static bool is_edp(struct intel_dp *intel_dp)
108{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200109 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
110
111 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700112}
113
Imre Deak68b4d822013-05-08 13:14:06 +0300114static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700115{
Imre Deak68b4d822013-05-08 13:14:06 +0300116 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
117
118 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700119}
120
Chris Wilsondf0e9242010-09-09 16:20:55 +0100121static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
122{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200123 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100124}
125
Chris Wilsonea5b2132010-08-04 13:50:23 +0100126static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300127static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100128static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300129static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300130static void vlv_steal_power_sequencer(struct drm_device *dev,
131 enum pipe pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700132
Ville Syrjäläe0fce782015-07-08 23:45:54 +0300133static unsigned int intel_dp_unused_lane_mask(int lane_count)
134{
135 return ~((1 << lane_count) - 1) & 0xf;
136}
137
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200138static int
139intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700140{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700141 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700142
143 switch (max_link_bw) {
144 case DP_LINK_BW_1_62:
145 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200146 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300147 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700148 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300149 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
150 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700151 max_link_bw = DP_LINK_BW_1_62;
152 break;
153 }
154 return max_link_bw;
155}
156
Paulo Zanonieeb63242014-05-06 14:56:50 +0300157static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
158{
159 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300160 u8 source_max, sink_max;
161
Ville Syrjäläccb1a832015-12-08 19:59:38 +0200162 source_max = intel_dig_port->max_lanes;
Paulo Zanonieeb63242014-05-06 14:56:50 +0300163 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
164
165 return min(source_max, sink_max);
166}
167
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400168/*
169 * The units on the numbers in the next two are... bizarre. Examples will
170 * make it clearer; this one parallels an example in the eDP spec.
171 *
172 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
173 *
174 * 270000 * 1 * 8 / 10 == 216000
175 *
176 * The actual data capacity of that configuration is 2.16Gbit/s, so the
177 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
178 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
179 * 119000. At 18bpp that's 2142000 kilobits per second.
180 *
181 * Thus the strange-looking division by 10 in intel_dp_link_required, to
182 * get the result in decakilobits instead of kilobits.
183 */
184
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700185static int
Keith Packardc8982612012-01-25 08:16:25 -0800186intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700187{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400188 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700189}
190
191static int
Dave Airliefe27d532010-06-30 11:46:17 +1000192intel_dp_max_data_rate(int max_link_clock, int max_lanes)
193{
194 return (max_link_clock * max_lanes * 8) / 10;
195}
196
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000197static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700198intel_dp_mode_valid(struct drm_connector *connector,
199 struct drm_display_mode *mode)
200{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100201 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300202 struct intel_connector *intel_connector = to_intel_connector(connector);
203 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100204 int target_clock = mode->clock;
205 int max_rate, mode_rate, max_lanes, max_link_clock;
Mika Kahola799487f2016-02-02 15:16:38 +0200206 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700207
Jani Nikuladd06f902012-10-19 14:51:50 +0300208 if (is_edp(intel_dp) && fixed_mode) {
209 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100210 return MODE_PANEL;
211
Jani Nikuladd06f902012-10-19 14:51:50 +0300212 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100213 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200214
215 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100216 }
217
Ville Syrjälä50fec212015-03-12 17:10:34 +0200218 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300219 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100220
221 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
222 mode_rate = intel_dp_link_required(target_clock, 18);
223
Mika Kahola799487f2016-02-02 15:16:38 +0200224 if (mode_rate > max_rate || target_clock > max_dotclk)
Daniel Vetterc4867932012-04-10 10:42:36 +0200225 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700226
227 if (mode->clock < 10000)
228 return MODE_CLOCK_LOW;
229
Daniel Vetter0af78a22012-05-23 11:30:55 +0200230 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
231 return MODE_H_ILLEGAL;
232
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700233 return MODE_OK;
234}
235
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800236uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700237{
238 int i;
239 uint32_t v = 0;
240
241 if (src_bytes > 4)
242 src_bytes = 4;
243 for (i = 0; i < src_bytes; i++)
244 v |= ((uint32_t) src[i]) << ((3-i) * 8);
245 return v;
246}
247
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000248static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700249{
250 int i;
251 if (dst_bytes > 4)
252 dst_bytes = 4;
253 for (i = 0; i < dst_bytes; i++)
254 dst[i] = src >> ((3-i) * 8);
255}
256
Jani Nikulabf13e812013-09-06 07:40:05 +0300257static void
258intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300259 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300260static void
261intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300262 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300263
Ville Syrjälä773538e82014-09-04 14:54:56 +0300264static void pps_lock(struct intel_dp *intel_dp)
265{
266 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
267 struct intel_encoder *encoder = &intel_dig_port->base;
268 struct drm_device *dev = encoder->base.dev;
269 struct drm_i915_private *dev_priv = dev->dev_private;
270 enum intel_display_power_domain power_domain;
271
272 /*
273 * See vlv_power_sequencer_reset() why we need
274 * a power domain reference here.
275 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100276 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300277 intel_display_power_get(dev_priv, power_domain);
278
279 mutex_lock(&dev_priv->pps_mutex);
280}
281
282static void pps_unlock(struct intel_dp *intel_dp)
283{
284 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
285 struct intel_encoder *encoder = &intel_dig_port->base;
286 struct drm_device *dev = encoder->base.dev;
287 struct drm_i915_private *dev_priv = dev->dev_private;
288 enum intel_display_power_domain power_domain;
289
290 mutex_unlock(&dev_priv->pps_mutex);
291
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100292 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300293 intel_display_power_put(dev_priv, power_domain);
294}
295
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300296static void
297vlv_power_sequencer_kick(struct intel_dp *intel_dp)
298{
299 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
300 struct drm_device *dev = intel_dig_port->base.base.dev;
301 struct drm_i915_private *dev_priv = dev->dev_private;
302 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300303 bool pll_enabled, release_cl_override = false;
304 enum dpio_phy phy = DPIO_PHY(pipe);
305 enum dpio_channel ch = vlv_pipe_to_channel(pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300306 uint32_t DP;
307
308 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
309 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
310 pipe_name(pipe), port_name(intel_dig_port->port)))
311 return;
312
313 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
314 pipe_name(pipe), port_name(intel_dig_port->port));
315
316 /* Preserve the BIOS-computed detected bit. This is
317 * supposed to be read-only.
318 */
319 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
320 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
321 DP |= DP_PORT_WIDTH(1);
322 DP |= DP_LINK_TRAIN_PAT_1;
323
324 if (IS_CHERRYVIEW(dev))
325 DP |= DP_PIPE_SELECT_CHV(pipe);
326 else if (pipe == PIPE_B)
327 DP |= DP_PIPEB_SELECT;
328
Ville Syrjäläd288f652014-10-28 13:20:22 +0200329 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
330
331 /*
332 * The DPLL for the pipe must be enabled for this to work.
333 * So enable temporarily it if it's not already enabled.
334 */
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300335 if (!pll_enabled) {
336 release_cl_override = IS_CHERRYVIEW(dev) &&
337 !chv_phy_powergate_ch(dev_priv, phy, ch, true);
338
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +0000339 if (vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
340 &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
341 DRM_ERROR("Failed to force on pll for pipe %c!\n",
342 pipe_name(pipe));
343 return;
344 }
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300345 }
Ville Syrjäläd288f652014-10-28 13:20:22 +0200346
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300347 /*
348 * Similar magic as in intel_dp_enable_port().
349 * We _must_ do this port enable + disable trick
350 * to make this power seqeuencer lock onto the port.
351 * Otherwise even VDD force bit won't work.
352 */
353 I915_WRITE(intel_dp->output_reg, DP);
354 POSTING_READ(intel_dp->output_reg);
355
356 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
357 POSTING_READ(intel_dp->output_reg);
358
359 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
360 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200361
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300362 if (!pll_enabled) {
Ville Syrjäläd288f652014-10-28 13:20:22 +0200363 vlv_force_pll_off(dev, pipe);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300364
365 if (release_cl_override)
366 chv_phy_powergate_ch(dev_priv, phy, ch, false);
367 }
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300368}
369
Jani Nikulabf13e812013-09-06 07:40:05 +0300370static enum pipe
371vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
372{
373 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300374 struct drm_device *dev = intel_dig_port->base.base.dev;
375 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300376 struct intel_encoder *encoder;
377 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300378 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300379
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300380 lockdep_assert_held(&dev_priv->pps_mutex);
381
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300382 /* We should never land here with regular DP ports */
383 WARN_ON(!is_edp(intel_dp));
384
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300385 if (intel_dp->pps_pipe != INVALID_PIPE)
386 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300387
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300388 /*
389 * We don't have power sequencer currently.
390 * Pick one that's not used by other ports.
391 */
Jani Nikula19c80542015-12-16 12:48:16 +0200392 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300393 struct intel_dp *tmp;
394
395 if (encoder->type != INTEL_OUTPUT_EDP)
396 continue;
397
398 tmp = enc_to_intel_dp(&encoder->base);
399
400 if (tmp->pps_pipe != INVALID_PIPE)
401 pipes &= ~(1 << tmp->pps_pipe);
402 }
403
404 /*
405 * Didn't find one. This should not happen since there
406 * are two power sequencers and up to two eDP ports.
407 */
408 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300409 pipe = PIPE_A;
410 else
411 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300412
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300413 vlv_steal_power_sequencer(dev, pipe);
414 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300415
416 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
417 pipe_name(intel_dp->pps_pipe),
418 port_name(intel_dig_port->port));
419
420 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300421 intel_dp_init_panel_power_sequencer(dev, intel_dp);
422 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300423
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300424 /*
425 * Even vdd force doesn't work until we've made
426 * the power sequencer lock in on the port.
427 */
428 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300429
430 return intel_dp->pps_pipe;
431}
432
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300433typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
434 enum pipe pipe);
435
436static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
437 enum pipe pipe)
438{
439 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
440}
441
442static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
443 enum pipe pipe)
444{
445 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
446}
447
448static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
449 enum pipe pipe)
450{
451 return true;
452}
453
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300454static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300455vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
456 enum port port,
457 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300458{
Jani Nikulabf13e812013-09-06 07:40:05 +0300459 enum pipe pipe;
460
Jani Nikulabf13e812013-09-06 07:40:05 +0300461 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
462 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
463 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300464
465 if (port_sel != PANEL_PORT_SELECT_VLV(port))
466 continue;
467
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300468 if (!pipe_check(dev_priv, pipe))
469 continue;
470
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300471 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300472 }
473
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300474 return INVALID_PIPE;
475}
476
477static void
478vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
479{
480 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
481 struct drm_device *dev = intel_dig_port->base.base.dev;
482 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300483 enum port port = intel_dig_port->port;
484
485 lockdep_assert_held(&dev_priv->pps_mutex);
486
487 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300488 /* first pick one where the panel is on */
489 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
490 vlv_pipe_has_pp_on);
491 /* didn't find one? pick one where vdd is on */
492 if (intel_dp->pps_pipe == INVALID_PIPE)
493 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
494 vlv_pipe_has_vdd_on);
495 /* didn't find one? pick one with just the correct port */
496 if (intel_dp->pps_pipe == INVALID_PIPE)
497 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
498 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300499
500 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
501 if (intel_dp->pps_pipe == INVALID_PIPE) {
502 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
503 port_name(port));
504 return;
505 }
506
507 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
508 port_name(port), pipe_name(intel_dp->pps_pipe));
509
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300510 intel_dp_init_panel_power_sequencer(dev, intel_dp);
511 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300512}
513
Ville Syrjälä773538e82014-09-04 14:54:56 +0300514void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
515{
516 struct drm_device *dev = dev_priv->dev;
517 struct intel_encoder *encoder;
518
Wayne Boyer666a4532015-12-09 12:29:35 -0800519 if (WARN_ON(!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)))
Ville Syrjälä773538e82014-09-04 14:54:56 +0300520 return;
521
522 /*
523 * We can't grab pps_mutex here due to deadlock with power_domain
524 * mutex when power_domain functions are called while holding pps_mutex.
525 * That also means that in order to use pps_pipe the code needs to
526 * hold both a power domain reference and pps_mutex, and the power domain
527 * reference get/put must be done while _not_ holding pps_mutex.
528 * pps_{lock,unlock}() do these steps in the correct order, so one
529 * should use them always.
530 */
531
Jani Nikula19c80542015-12-16 12:48:16 +0200532 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä773538e82014-09-04 14:54:56 +0300533 struct intel_dp *intel_dp;
534
535 if (encoder->type != INTEL_OUTPUT_EDP)
536 continue;
537
538 intel_dp = enc_to_intel_dp(&encoder->base);
539 intel_dp->pps_pipe = INVALID_PIPE;
540 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300541}
542
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200543static i915_reg_t
544_pp_ctrl_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300545{
546 struct drm_device *dev = intel_dp_to_dev(intel_dp);
547
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530548 if (IS_BROXTON(dev))
549 return BXT_PP_CONTROL(0);
550 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300551 return PCH_PP_CONTROL;
552 else
553 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
554}
555
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200556static i915_reg_t
557_pp_stat_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300558{
559 struct drm_device *dev = intel_dp_to_dev(intel_dp);
560
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530561 if (IS_BROXTON(dev))
562 return BXT_PP_STATUS(0);
563 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300564 return PCH_PP_STATUS;
565 else
566 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
567}
568
Clint Taylor01527b32014-07-07 13:01:46 -0700569/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
570 This function only applicable when panel PM state is not to be tracked */
571static int edp_notify_handler(struct notifier_block *this, unsigned long code,
572 void *unused)
573{
574 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
575 edp_notifier);
576 struct drm_device *dev = intel_dp_to_dev(intel_dp);
577 struct drm_i915_private *dev_priv = dev->dev_private;
Clint Taylor01527b32014-07-07 13:01:46 -0700578
579 if (!is_edp(intel_dp) || code != SYS_RESTART)
580 return 0;
581
Ville Syrjälä773538e82014-09-04 14:54:56 +0300582 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300583
Wayne Boyer666a4532015-12-09 12:29:35 -0800584 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300585 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200586 i915_reg_t pp_ctrl_reg, pp_div_reg;
Ville Syrjälä649636e2015-09-22 19:50:01 +0300587 u32 pp_div;
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300588
Clint Taylor01527b32014-07-07 13:01:46 -0700589 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
590 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
591 pp_div = I915_READ(pp_div_reg);
592 pp_div &= PP_REFERENCE_DIVIDER_MASK;
593
594 /* 0x1F write to PP_DIV_REG sets max cycle delay */
595 I915_WRITE(pp_div_reg, pp_div | 0x1F);
596 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
597 msleep(intel_dp->panel_power_cycle_delay);
598 }
599
Ville Syrjälä773538e82014-09-04 14:54:56 +0300600 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300601
Clint Taylor01527b32014-07-07 13:01:46 -0700602 return 0;
603}
604
Daniel Vetter4be73782014-01-17 14:39:48 +0100605static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700606{
Paulo Zanoni30add222012-10-26 19:05:45 -0200607 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700608 struct drm_i915_private *dev_priv = dev->dev_private;
609
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300610 lockdep_assert_held(&dev_priv->pps_mutex);
611
Wayne Boyer666a4532015-12-09 12:29:35 -0800612 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300613 intel_dp->pps_pipe == INVALID_PIPE)
614 return false;
615
Jani Nikulabf13e812013-09-06 07:40:05 +0300616 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700617}
618
Daniel Vetter4be73782014-01-17 14:39:48 +0100619static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700620{
Paulo Zanoni30add222012-10-26 19:05:45 -0200621 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700622 struct drm_i915_private *dev_priv = dev->dev_private;
623
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300624 lockdep_assert_held(&dev_priv->pps_mutex);
625
Wayne Boyer666a4532015-12-09 12:29:35 -0800626 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300627 intel_dp->pps_pipe == INVALID_PIPE)
628 return false;
629
Ville Syrjälä773538e82014-09-04 14:54:56 +0300630 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700631}
632
Keith Packard9b984da2011-09-19 13:54:47 -0700633static void
634intel_dp_check_edp(struct intel_dp *intel_dp)
635{
Paulo Zanoni30add222012-10-26 19:05:45 -0200636 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700637 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700638
Keith Packard9b984da2011-09-19 13:54:47 -0700639 if (!is_edp(intel_dp))
640 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700641
Daniel Vetter4be73782014-01-17 14:39:48 +0100642 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700643 WARN(1, "eDP powered off while attempting aux channel communication.\n");
644 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300645 I915_READ(_pp_stat_reg(intel_dp)),
646 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700647 }
648}
649
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100650static uint32_t
651intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
652{
653 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
654 struct drm_device *dev = intel_dig_port->base.base.dev;
655 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200656 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100657 uint32_t status;
658 bool done;
659
Daniel Vetteref04f002012-12-01 21:03:59 +0100660#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100661 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300662 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300663 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100664 else
665 done = wait_for_atomic(C, 10) == 0;
666 if (!done)
667 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
668 has_aux_irq);
669#undef C
670
671 return status;
672}
673
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200674static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000675{
676 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200677 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000678
679 /*
680 * The clock divider is based off the hrawclk, and would like to run at
681 * 2MHz. So, take the hrawclk value and divide by 2 and use that
682 */
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200683 return index ? 0 : DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000684}
685
686static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
687{
688 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
689 struct drm_device *dev = intel_dig_port->base.base.dev;
Ville Syrjälä469d4b22015-03-31 14:11:59 +0300690 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000691
692 if (index)
693 return 0;
694
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200695 if (intel_dig_port->port == PORT_A)
Ville Syrjäläfce18c42015-11-30 16:23:46 +0200696 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200697 else
698 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000699}
700
701static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300702{
703 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
704 struct drm_device *dev = intel_dig_port->base.base.dev;
705 struct drm_i915_private *dev_priv = dev->dev_private;
706
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000707 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100708 if (index)
709 return 0;
Ville Syrjälä05024da2015-06-03 15:45:08 +0300710 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
Ville Syrjälä56f5f702015-11-30 16:23:44 +0200711 } else if (HAS_PCH_LPT_H(dev_priv)) {
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300712 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100713 switch (index) {
714 case 0: return 63;
715 case 1: return 72;
716 default: return 0;
717 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000718 } else {
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200719 return index ? 0 : DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300720 }
721}
722
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000723static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
724{
725 return index ? 0 : 100;
726}
727
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000728static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
729{
730 /*
731 * SKL doesn't need us to program the AUX clock divider (Hardware will
732 * derive the clock from CDCLK automatically). We still implement the
733 * get_aux_clock_divider vfunc to plug-in into the existing code.
734 */
735 return index ? 0 : 1;
736}
737
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200738static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
739 bool has_aux_irq,
740 int send_bytes,
741 uint32_t aux_clock_divider)
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000742{
743 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
744 struct drm_device *dev = intel_dig_port->base.base.dev;
745 uint32_t precharge, timeout;
746
747 if (IS_GEN6(dev))
748 precharge = 3;
749 else
750 precharge = 5;
751
Ville Syrjäläf3c6a3a2015-11-11 20:34:10 +0200752 if (IS_BROADWELL(dev) && intel_dig_port->port == PORT_A)
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000753 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
754 else
755 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
756
757 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000758 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000759 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000760 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000761 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000762 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000763 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
764 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000765 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000766}
767
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000768static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
769 bool has_aux_irq,
770 int send_bytes,
771 uint32_t unused)
772{
773 return DP_AUX_CH_CTL_SEND_BUSY |
774 DP_AUX_CH_CTL_DONE |
775 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
776 DP_AUX_CH_CTL_TIME_OUT_ERROR |
777 DP_AUX_CH_CTL_TIME_OUT_1600us |
778 DP_AUX_CH_CTL_RECEIVE_ERROR |
779 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
780 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
781}
782
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700783static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100784intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200785 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700786 uint8_t *recv, int recv_size)
787{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200788 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
789 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700790 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200791 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Chris Wilsonbc866252013-07-21 16:00:03 +0100792 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100793 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700794 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000795 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100796 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200797 bool vdd;
798
Ville Syrjälä773538e82014-09-04 14:54:56 +0300799 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300800
Ville Syrjälä72c35002014-08-18 22:16:00 +0300801 /*
802 * We will be called with VDD already enabled for dpcd/edid/oui reads.
803 * In such cases we want to leave VDD enabled and it's up to upper layers
804 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
805 * ourselves.
806 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300807 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100808
809 /* dp aux is extremely sensitive to irq latency, hence request the
810 * lowest possible wakeup latency and so prevent the cpu from going into
811 * deep sleep states.
812 */
813 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700814
Keith Packard9b984da2011-09-19 13:54:47 -0700815 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800816
Jesse Barnes11bee432011-08-01 15:02:20 -0700817 /* Try to wait for any previous AUX channel activity */
818 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100819 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700820 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
821 break;
822 msleep(1);
823 }
824
825 if (try == 3) {
Mika Kuoppala02196c72015-08-06 16:48:58 +0300826 static u32 last_status = -1;
827 const u32 status = I915_READ(ch_ctl);
828
829 if (status != last_status) {
830 WARN(1, "dp_aux_ch not started status 0x%08x\n",
831 status);
832 last_status = status;
833 }
834
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100835 ret = -EBUSY;
836 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100837 }
838
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300839 /* Only 5 data registers! */
840 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
841 ret = -E2BIG;
842 goto out;
843 }
844
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000845 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000846 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
847 has_aux_irq,
848 send_bytes,
849 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000850
Chris Wilsonbc866252013-07-21 16:00:03 +0100851 /* Must try at least 3 times according to DP spec */
852 for (try = 0; try < 5; try++) {
853 /* Load the send data into the aux channel data registers */
854 for (i = 0; i < send_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +0200855 I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800856 intel_dp_pack_aux(send + i,
857 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400858
Chris Wilsonbc866252013-07-21 16:00:03 +0100859 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000860 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100861
Chris Wilsonbc866252013-07-21 16:00:03 +0100862 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400863
Chris Wilsonbc866252013-07-21 16:00:03 +0100864 /* Clear done status and any errors */
865 I915_WRITE(ch_ctl,
866 status |
867 DP_AUX_CH_CTL_DONE |
868 DP_AUX_CH_CTL_TIME_OUT_ERROR |
869 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400870
Todd Previte74ebf292015-04-15 08:38:41 -0700871 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +0100872 continue;
Todd Previte74ebf292015-04-15 08:38:41 -0700873
874 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
875 * 400us delay required for errors and timeouts
876 * Timeout errors from the HW already meet this
877 * requirement so skip to next iteration
878 */
879 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
880 usleep_range(400, 500);
881 continue;
882 }
Chris Wilsonbc866252013-07-21 16:00:03 +0100883 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -0700884 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +0100885 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700886 }
887
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700888 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700889 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100890 ret = -EBUSY;
891 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700892 }
893
Jim Bridee058c942015-05-27 10:21:48 -0700894done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700895 /* Check for timeout or receive error.
896 * Timeouts occur when the sink is not connected
897 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700898 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700899 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100900 ret = -EIO;
901 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700902 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700903
904 /* Timeouts occur when the device isn't connected, so they're
905 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700906 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800907 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100908 ret = -ETIMEDOUT;
909 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700910 }
911
912 /* Unload any bytes sent back from the other side */
913 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
914 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Rodrigo Vivi14e01882015-12-10 11:12:27 -0800915
916 /*
917 * By BSpec: "Message sizes of 0 or >20 are not allowed."
918 * We have no idea of what happened so we return -EBUSY so
919 * drm layer takes care for the necessary retries.
920 */
921 if (recv_bytes == 0 || recv_bytes > 20) {
922 DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
923 recv_bytes);
924 /*
925 * FIXME: This patch was created on top of a series that
926 * organize the retries at drm level. There EBUSY should
927 * also take care for 1ms wait before retrying.
928 * That aux retries re-org is still needed and after that is
929 * merged we remove this sleep from here.
930 */
931 usleep_range(1000, 1500);
932 ret = -EBUSY;
933 goto out;
934 }
935
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700936 if (recv_bytes > recv_size)
937 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400938
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100939 for (i = 0; i < recv_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +0200940 intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800941 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700942
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100943 ret = recv_bytes;
944out:
945 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
946
Jani Nikula884f19e2014-03-14 16:51:14 +0200947 if (vdd)
948 edp_panel_vdd_off(intel_dp, false);
949
Ville Syrjälä773538e82014-09-04 14:54:56 +0300950 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300951
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100952 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700953}
954
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300955#define BARE_ADDRESS_SIZE 3
956#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200957static ssize_t
958intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700959{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200960 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
961 uint8_t txbuf[20], rxbuf[20];
962 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700963 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700964
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +0200965 txbuf[0] = (msg->request << 4) |
966 ((msg->address >> 16) & 0xf);
967 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200968 txbuf[2] = msg->address & 0xff;
969 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300970
Jani Nikula9d1a1032014-03-14 16:51:15 +0200971 switch (msg->request & ~DP_AUX_I2C_MOT) {
972 case DP_AUX_NATIVE_WRITE:
973 case DP_AUX_I2C_WRITE:
Ville Syrjäläc1e741222015-08-27 17:23:27 +0300974 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300975 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200976 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200977
Jani Nikula9d1a1032014-03-14 16:51:15 +0200978 if (WARN_ON(txsize > 20))
979 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700980
Imre Deakd81a67c2016-01-29 14:52:26 +0200981 if (msg->buffer)
982 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
983 else
984 WARN_ON(msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700985
Jani Nikula9d1a1032014-03-14 16:51:15 +0200986 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
987 if (ret > 0) {
988 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700989
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200990 if (ret > 1) {
991 /* Number of bytes written in a short write. */
992 ret = clamp_t(int, rxbuf[1], 0, msg->size);
993 } else {
994 /* Return payload size. */
995 ret = msg->size;
996 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700997 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200998 break;
999
1000 case DP_AUX_NATIVE_READ:
1001 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001002 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001003 rxsize = msg->size + 1;
1004
1005 if (WARN_ON(rxsize > 20))
1006 return -E2BIG;
1007
1008 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1009 if (ret > 0) {
1010 msg->reply = rxbuf[0] >> 4;
1011 /*
1012 * Assume happy day, and copy the data. The caller is
1013 * expected to check msg->reply before touching it.
1014 *
1015 * Return payload size.
1016 */
1017 ret--;
1018 memcpy(msg->buffer, rxbuf + 1, ret);
1019 }
1020 break;
1021
1022 default:
1023 ret = -EINVAL;
1024 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001025 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001026
Jani Nikula9d1a1032014-03-14 16:51:15 +02001027 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001028}
1029
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001030static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
1031 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001032{
1033 switch (port) {
1034 case PORT_B:
1035 case PORT_C:
1036 case PORT_D:
1037 return DP_AUX_CH_CTL(port);
1038 default:
1039 MISSING_CASE(port);
1040 return DP_AUX_CH_CTL(PORT_B);
1041 }
1042}
1043
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001044static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
1045 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001046{
1047 switch (port) {
1048 case PORT_B:
1049 case PORT_C:
1050 case PORT_D:
1051 return DP_AUX_CH_DATA(port, index);
1052 default:
1053 MISSING_CASE(port);
1054 return DP_AUX_CH_DATA(PORT_B, index);
1055 }
1056}
1057
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001058static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
1059 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001060{
1061 switch (port) {
1062 case PORT_A:
1063 return DP_AUX_CH_CTL(port);
1064 case PORT_B:
1065 case PORT_C:
1066 case PORT_D:
1067 return PCH_DP_AUX_CH_CTL(port);
1068 default:
1069 MISSING_CASE(port);
1070 return DP_AUX_CH_CTL(PORT_A);
1071 }
1072}
1073
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001074static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
1075 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001076{
1077 switch (port) {
1078 case PORT_A:
1079 return DP_AUX_CH_DATA(port, index);
1080 case PORT_B:
1081 case PORT_C:
1082 case PORT_D:
1083 return PCH_DP_AUX_CH_DATA(port, index);
1084 default:
1085 MISSING_CASE(port);
1086 return DP_AUX_CH_DATA(PORT_A, index);
1087 }
1088}
1089
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001090/*
1091 * On SKL we don't have Aux for port E so we rely
1092 * on VBT to set a proper alternate aux channel.
1093 */
1094static enum port skl_porte_aux_port(struct drm_i915_private *dev_priv)
1095{
1096 const struct ddi_vbt_port_info *info =
1097 &dev_priv->vbt.ddi_port_info[PORT_E];
1098
1099 switch (info->alternate_aux_channel) {
1100 case DP_AUX_A:
1101 return PORT_A;
1102 case DP_AUX_B:
1103 return PORT_B;
1104 case DP_AUX_C:
1105 return PORT_C;
1106 case DP_AUX_D:
1107 return PORT_D;
1108 default:
1109 MISSING_CASE(info->alternate_aux_channel);
1110 return PORT_A;
1111 }
1112}
1113
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001114static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
1115 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001116{
1117 if (port == PORT_E)
1118 port = skl_porte_aux_port(dev_priv);
1119
1120 switch (port) {
1121 case PORT_A:
1122 case PORT_B:
1123 case PORT_C:
1124 case PORT_D:
1125 return DP_AUX_CH_CTL(port);
1126 default:
1127 MISSING_CASE(port);
1128 return DP_AUX_CH_CTL(PORT_A);
1129 }
1130}
1131
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001132static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
1133 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001134{
1135 if (port == PORT_E)
1136 port = skl_porte_aux_port(dev_priv);
1137
1138 switch (port) {
1139 case PORT_A:
1140 case PORT_B:
1141 case PORT_C:
1142 case PORT_D:
1143 return DP_AUX_CH_DATA(port, index);
1144 default:
1145 MISSING_CASE(port);
1146 return DP_AUX_CH_DATA(PORT_A, index);
1147 }
1148}
1149
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001150static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
1151 enum port port)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001152{
1153 if (INTEL_INFO(dev_priv)->gen >= 9)
1154 return skl_aux_ctl_reg(dev_priv, port);
1155 else if (HAS_PCH_SPLIT(dev_priv))
1156 return ilk_aux_ctl_reg(dev_priv, port);
1157 else
1158 return g4x_aux_ctl_reg(dev_priv, port);
1159}
1160
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001161static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
1162 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001163{
1164 if (INTEL_INFO(dev_priv)->gen >= 9)
1165 return skl_aux_data_reg(dev_priv, port, index);
1166 else if (HAS_PCH_SPLIT(dev_priv))
1167 return ilk_aux_data_reg(dev_priv, port, index);
1168 else
1169 return g4x_aux_data_reg(dev_priv, port, index);
1170}
1171
1172static void intel_aux_reg_init(struct intel_dp *intel_dp)
1173{
1174 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1175 enum port port = dp_to_dig_port(intel_dp)->port;
1176 int i;
1177
1178 intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
1179 for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
1180 intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
1181}
1182
Jani Nikula9d1a1032014-03-14 16:51:15 +02001183static void
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001184intel_dp_aux_fini(struct intel_dp *intel_dp)
1185{
1186 drm_dp_aux_unregister(&intel_dp->aux);
1187 kfree(intel_dp->aux.name);
1188}
1189
1190static int
Jani Nikula9d1a1032014-03-14 16:51:15 +02001191intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001192{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001193 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +02001194 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1195 enum port port = intel_dig_port->port;
Dave Airlieab2c0672009-12-04 10:55:24 +10001196 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001197
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001198 intel_aux_reg_init(intel_dp);
David Flynn8316f332010-12-08 16:10:21 +00001199
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001200 intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
1201 if (!intel_dp->aux.name)
1202 return -ENOMEM;
1203
Jani Nikula9d1a1032014-03-14 16:51:15 +02001204 intel_dp->aux.dev = dev->dev;
1205 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001206
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001207 DRM_DEBUG_KMS("registering %s bus for %s\n",
1208 intel_dp->aux.name,
Jani Nikula0b998362014-03-14 16:51:17 +02001209 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001210
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001211 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001212 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001213 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001214 intel_dp->aux.name, ret);
1215 kfree(intel_dp->aux.name);
1216 return ret;
Dave Airlieab2c0672009-12-04 10:55:24 +10001217 }
David Flynn8316f332010-12-08 16:10:21 +00001218
Jani Nikula0b998362014-03-14 16:51:17 +02001219 ret = sysfs_create_link(&connector->base.kdev->kobj,
1220 &intel_dp->aux.ddc.dev.kobj,
1221 intel_dp->aux.ddc.dev.kobj.name);
1222 if (ret < 0) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001223 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n",
1224 intel_dp->aux.name, ret);
1225 intel_dp_aux_fini(intel_dp);
1226 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001227 }
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001228
1229 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001230}
1231
Imre Deak80f65de2014-02-11 17:12:49 +02001232static void
1233intel_dp_connector_unregister(struct intel_connector *intel_connector)
1234{
1235 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1236
Dave Airlie0e32b392014-05-02 14:02:48 +10001237 if (!intel_connector->mst_port)
1238 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1239 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +02001240 intel_connector_unregister(intel_connector);
1241}
1242
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001243static void
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001244skl_edp_set_pll_config(struct intel_crtc_state *pipe_config)
Damien Lespiau5416d872014-11-14 17:24:33 +00001245{
1246 u32 ctrl1;
1247
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03001248 memset(&pipe_config->dpll_hw_state, 0,
1249 sizeof(pipe_config->dpll_hw_state));
1250
Damien Lespiau5416d872014-11-14 17:24:33 +00001251 pipe_config->ddi_pll_sel = SKL_DPLL0;
1252 pipe_config->dpll_hw_state.cfgcr1 = 0;
1253 pipe_config->dpll_hw_state.cfgcr2 = 0;
1254
1255 ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001256 switch (pipe_config->port_clock / 2) {
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301257 case 81000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001258 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
Damien Lespiau5416d872014-11-14 17:24:33 +00001259 SKL_DPLL0);
1260 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301261 case 135000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001262 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350,
Damien Lespiau5416d872014-11-14 17:24:33 +00001263 SKL_DPLL0);
1264 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301265 case 270000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001266 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700,
Damien Lespiau5416d872014-11-14 17:24:33 +00001267 SKL_DPLL0);
1268 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301269 case 162000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001270 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301271 SKL_DPLL0);
1272 break;
1273 /* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
1274 results in CDCLK change. Need to handle the change of CDCLK by
1275 disabling pipes and re-enabling them */
1276 case 108000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001277 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301278 SKL_DPLL0);
1279 break;
1280 case 216000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001281 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301282 SKL_DPLL0);
1283 break;
1284
Damien Lespiau5416d872014-11-14 17:24:33 +00001285 }
1286 pipe_config->dpll_hw_state.ctrl1 = ctrl1;
1287}
1288
Ander Conselvan de Oliveira6fa2d192015-08-31 11:23:28 +03001289void
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001290hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config)
Daniel Vetter0e503382014-07-04 11:26:04 -03001291{
Ander Conselvan de Oliveiraee46f3c72015-06-30 16:10:38 +03001292 memset(&pipe_config->dpll_hw_state, 0,
1293 sizeof(pipe_config->dpll_hw_state));
1294
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001295 switch (pipe_config->port_clock / 2) {
1296 case 81000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001297 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1298 break;
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001299 case 135000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001300 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1301 break;
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001302 case 270000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001303 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1304 break;
1305 }
1306}
1307
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301308static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001309intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301310{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001311 if (intel_dp->num_sink_rates) {
1312 *sink_rates = intel_dp->sink_rates;
1313 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301314 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001315
1316 *sink_rates = default_rates;
1317
1318 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301319}
1320
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001321bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301322{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001323 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1324 struct drm_device *dev = dig_port->base.base.dev;
1325
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301326 /* WaDisableHBR2:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001327 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0))
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301328 return false;
1329
1330 if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) ||
1331 (INTEL_INFO(dev)->gen >= 9))
1332 return true;
1333 else
1334 return false;
1335}
1336
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301337static int
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001338intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301339{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001340 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1341 struct drm_device *dev = dig_port->base.base.dev;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301342 int size;
1343
Sonika Jindal64987fc2015-05-26 17:50:13 +05301344 if (IS_BROXTON(dev)) {
1345 *source_rates = bxt_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301346 size = ARRAY_SIZE(bxt_rates);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001347 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Sonika Jindal637a9c62015-05-07 09:52:08 +05301348 *source_rates = skl_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301349 size = ARRAY_SIZE(skl_rates);
1350 } else {
1351 *source_rates = default_rates;
1352 size = ARRAY_SIZE(default_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301353 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001354
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301355 /* This depends on the fact that 5.4 is last value in the array */
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001356 if (!intel_dp_source_supports_hbr2(intel_dp))
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301357 size--;
Ville Syrjälä636280b2015-03-12 17:10:29 +02001358
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301359 return size;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301360}
1361
Daniel Vetter0e503382014-07-04 11:26:04 -03001362static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001363intel_dp_set_clock(struct intel_encoder *encoder,
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001364 struct intel_crtc_state *pipe_config)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001365{
1366 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001367 const struct dp_link_dpll *divisor = NULL;
1368 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001369
1370 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001371 divisor = gen4_dpll;
1372 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001373 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001374 divisor = pch_dpll;
1375 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001376 } else if (IS_CHERRYVIEW(dev)) {
1377 divisor = chv_dpll;
1378 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001379 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001380 divisor = vlv_dpll;
1381 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001382 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001383
1384 if (divisor && count) {
1385 for (i = 0; i < count; i++) {
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001386 if (pipe_config->port_clock == divisor[i].clock) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001387 pipe_config->dpll = divisor[i].dpll;
1388 pipe_config->clock_set = true;
1389 break;
1390 }
1391 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001392 }
1393}
1394
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001395static int intersect_rates(const int *source_rates, int source_len,
1396 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001397 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301398{
1399 int i = 0, j = 0, k = 0;
1400
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301401 while (i < source_len && j < sink_len) {
1402 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001403 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1404 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001405 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301406 ++k;
1407 ++i;
1408 ++j;
1409 } else if (source_rates[i] < sink_rates[j]) {
1410 ++i;
1411 } else {
1412 ++j;
1413 }
1414 }
1415 return k;
1416}
1417
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001418static int intel_dp_common_rates(struct intel_dp *intel_dp,
1419 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001420{
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001421 const int *source_rates, *sink_rates;
1422 int source_len, sink_len;
1423
1424 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001425 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001426
1427 return intersect_rates(source_rates, source_len,
1428 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001429 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001430}
1431
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001432static void snprintf_int_array(char *str, size_t len,
1433 const int *array, int nelem)
1434{
1435 int i;
1436
1437 str[0] = '\0';
1438
1439 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001440 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001441 if (r >= len)
1442 return;
1443 str += r;
1444 len -= r;
1445 }
1446}
1447
1448static void intel_dp_print_rates(struct intel_dp *intel_dp)
1449{
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001450 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001451 int source_len, sink_len, common_len;
1452 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001453 char str[128]; /* FIXME: too big for stack? */
1454
1455 if ((drm_debug & DRM_UT_KMS) == 0)
1456 return;
1457
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001458 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001459 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1460 DRM_DEBUG_KMS("source rates: %s\n", str);
1461
1462 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1463 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1464 DRM_DEBUG_KMS("sink rates: %s\n", str);
1465
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001466 common_len = intel_dp_common_rates(intel_dp, common_rates);
1467 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1468 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001469}
1470
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001471static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301472{
1473 int i = 0;
1474
1475 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1476 if (find == rates[i])
1477 break;
1478
1479 return i;
1480}
1481
Ville Syrjälä50fec212015-03-12 17:10:34 +02001482int
1483intel_dp_max_link_rate(struct intel_dp *intel_dp)
1484{
1485 int rates[DP_MAX_SUPPORTED_RATES] = {};
1486 int len;
1487
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001488 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001489 if (WARN_ON(len <= 0))
1490 return 162000;
1491
1492 return rates[rate_to_index(0, rates) - 1];
1493}
1494
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001495int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1496{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001497 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001498}
1499
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001500void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1501 uint8_t *link_bw, uint8_t *rate_select)
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001502{
1503 if (intel_dp->num_sink_rates) {
1504 *link_bw = 0;
1505 *rate_select =
1506 intel_dp_rate_select(intel_dp, port_clock);
1507 } else {
1508 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1509 *rate_select = 0;
1510 }
1511}
1512
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001513bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001514intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001515 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001516{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001517 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001518 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001519 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001520 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001521 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001522 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001523 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001524 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001525 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001526 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001527 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001528 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301529 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001530 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001531 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001532 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1533 int common_len;
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001534 uint8_t link_bw, rate_select;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301535
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001536 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301537
1538 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001539 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301540
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001541 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001542
Imre Deakbc7d38a2013-05-16 14:40:36 +03001543 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001544 pipe_config->has_pch_encoder = true;
1545
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001546 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001547 pipe_config->has_drrs = false;
Jani Nikula9fcb1702015-05-05 16:32:12 +03001548 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001549
Jani Nikuladd06f902012-10-19 14:51:50 +03001550 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1551 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1552 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001553
1554 if (INTEL_INFO(dev)->gen >= 9) {
1555 int ret;
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001556 ret = skl_update_scaler_crtc(pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001557 if (ret)
1558 return ret;
1559 }
1560
Matt Roperb56676272015-11-04 09:05:27 -08001561 if (HAS_GMCH_DISPLAY(dev))
Jesse Barnes2dd24552013-04-25 12:55:01 -07001562 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1563 intel_connector->panel.fitting_mode);
1564 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001565 intel_pch_panel_fitting(intel_crtc, pipe_config,
1566 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001567 }
1568
Daniel Vettercb1793c2012-06-04 18:39:21 +02001569 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001570 return false;
1571
Daniel Vetter083f9562012-04-20 20:23:49 +02001572 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301573 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001574 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001575 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001576
Daniel Vetter36008362013-03-27 00:44:59 +01001577 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1578 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001579 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001580 if (is_edp(intel_dp)) {
Thulasimani,Sivakumar22ce5622015-07-31 11:05:27 +05301581
1582 /* Get bpp from vbt only for panels that dont have bpp in edid */
1583 if (intel_connector->base.display_info.bpc == 0 &&
1584 (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp)) {
Jani Nikula56071a22014-05-06 14:56:52 +03001585 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1586 dev_priv->vbt.edp_bpp);
1587 bpp = dev_priv->vbt.edp_bpp;
1588 }
1589
Jani Nikula344c5bb2014-09-09 11:25:13 +03001590 /*
1591 * Use the maximum clock and number of lanes the eDP panel
1592 * advertizes being capable of. The panels are generally
1593 * designed to support only a single clock and lane
1594 * configuration, and typically these values correspond to the
1595 * native resolution of the panel.
1596 */
1597 min_lane_count = max_lane_count;
1598 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001599 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001600
Daniel Vetter36008362013-03-27 00:44:59 +01001601 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001602 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1603 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001604
Dave Airliec6930992014-07-14 11:04:39 +10001605 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301606 for (lane_count = min_lane_count;
1607 lane_count <= max_lane_count;
1608 lane_count <<= 1) {
1609
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001610 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001611 link_avail = intel_dp_max_data_rate(link_clock,
1612 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001613
Daniel Vetter36008362013-03-27 00:44:59 +01001614 if (mode_rate <= link_avail) {
1615 goto found;
1616 }
1617 }
1618 }
1619 }
1620
1621 return false;
1622
1623found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001624 if (intel_dp->color_range_auto) {
1625 /*
1626 * See:
1627 * CEA-861-E - 5.1 Default Encoding Parameters
1628 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1629 */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001630 pipe_config->limited_color_range =
1631 bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
1632 } else {
1633 pipe_config->limited_color_range =
1634 intel_dp->limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001635 }
1636
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001637 pipe_config->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301638
Daniel Vetter657445f2013-05-04 10:09:18 +02001639 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001640 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001641
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001642 intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
1643 &link_bw, &rate_select);
1644
1645 DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
1646 link_bw, rate_select, pipe_config->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001647 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001648 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1649 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001650
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001651 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001652 adjusted_mode->crtc_clock,
1653 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001654 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001655
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301656 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301657 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001658 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301659 intel_link_compute_m_n(bpp, lane_count,
1660 intel_connector->panel.downclock_mode->clock,
1661 pipe_config->port_clock,
1662 &pipe_config->dp_m2_n2);
1663 }
1664
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001665 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) && is_edp(intel_dp))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001666 skl_edp_set_pll_config(pipe_config);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301667 else if (IS_BROXTON(dev))
1668 /* handled in ddi */;
Damien Lespiau5416d872014-11-14 17:24:33 +00001669 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001670 hsw_dp_set_ddi_pll_sel(pipe_config);
Daniel Vetter0e503382014-07-04 11:26:04 -03001671 else
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001672 intel_dp_set_clock(encoder, pipe_config);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001673
Daniel Vetter36008362013-03-27 00:44:59 +01001674 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001675}
1676
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001677void intel_dp_set_link_params(struct intel_dp *intel_dp,
1678 const struct intel_crtc_state *pipe_config)
1679{
1680 intel_dp->link_rate = pipe_config->port_clock;
1681 intel_dp->lane_count = pipe_config->lane_count;
1682}
1683
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001684static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001685{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001686 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001687 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001688 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001689 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001690 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03001691 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001692
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001693 intel_dp_set_link_params(intel_dp, crtc->config);
1694
Keith Packard417e8222011-11-01 19:54:11 -07001695 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001696 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001697 *
1698 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001699 * SNB CPU
1700 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001701 * CPT PCH
1702 *
1703 * IBX PCH and CPU are the same for almost everything,
1704 * except that the CPU DP PLL is configured in this
1705 * register
1706 *
1707 * CPT PCH is quite different, having many bits moved
1708 * to the TRANS_DP_CTL register instead. That
1709 * configuration happens (oddly) in ironlake_pch_enable
1710 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001711
Keith Packard417e8222011-11-01 19:54:11 -07001712 /* Preserve the BIOS-computed detected bit. This is
1713 * supposed to be read-only.
1714 */
1715 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001716
Keith Packard417e8222011-11-01 19:54:11 -07001717 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001718 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001719 intel_dp->DP |= DP_PORT_WIDTH(crtc->config->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001720
Keith Packard417e8222011-11-01 19:54:11 -07001721 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001722
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001723 if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001724 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1725 intel_dp->DP |= DP_SYNC_HS_HIGH;
1726 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1727 intel_dp->DP |= DP_SYNC_VS_HIGH;
1728 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1729
Jani Nikula6aba5b62013-10-04 15:08:10 +03001730 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001731 intel_dp->DP |= DP_ENHANCED_FRAMING;
1732
Daniel Vetter7c62a162013-06-01 17:16:20 +02001733 intel_dp->DP |= crtc->pipe << 29;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001734 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001735 u32 trans_dp;
1736
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001737 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001738
1739 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1740 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1741 trans_dp |= TRANS_DP_ENH_FRAMING;
1742 else
1743 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1744 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001745 } else {
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001746 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08001747 !IS_CHERRYVIEW(dev) && crtc->config->limited_color_range)
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001748 intel_dp->DP |= DP_COLOR_RANGE_16_235;
Keith Packard417e8222011-11-01 19:54:11 -07001749
1750 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1751 intel_dp->DP |= DP_SYNC_HS_HIGH;
1752 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1753 intel_dp->DP |= DP_SYNC_VS_HIGH;
1754 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1755
Jani Nikula6aba5b62013-10-04 15:08:10 +03001756 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001757 intel_dp->DP |= DP_ENHANCED_FRAMING;
1758
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001759 if (IS_CHERRYVIEW(dev))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001760 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001761 else if (crtc->pipe == PIPE_B)
1762 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001763 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001764}
1765
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001766#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1767#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001768
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001769#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1770#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001771
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001772#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1773#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001774
Daniel Vetter4be73782014-01-17 14:39:48 +01001775static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001776 u32 mask,
1777 u32 value)
1778{
Paulo Zanoni30add222012-10-26 19:05:45 -02001779 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001780 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001781 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07001782
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001783 lockdep_assert_held(&dev_priv->pps_mutex);
1784
Jani Nikulabf13e812013-09-06 07:40:05 +03001785 pp_stat_reg = _pp_stat_reg(intel_dp);
1786 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001787
1788 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001789 mask, value,
1790 I915_READ(pp_stat_reg),
1791 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001792
Tvrtko Ursulin3f177622016-03-03 14:36:41 +00001793 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value,
1794 5 * USEC_PER_SEC, 10 * USEC_PER_MSEC))
Keith Packard99ea7122011-11-01 19:57:50 -07001795 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001796 I915_READ(pp_stat_reg),
1797 I915_READ(pp_ctrl_reg));
Chris Wilson54c136d2013-12-02 09:57:16 +00001798
1799 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001800}
1801
Daniel Vetter4be73782014-01-17 14:39:48 +01001802static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001803{
1804 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001805 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001806}
1807
Daniel Vetter4be73782014-01-17 14:39:48 +01001808static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001809{
Keith Packardbd943152011-09-18 23:09:52 -07001810 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001811 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001812}
Keith Packardbd943152011-09-18 23:09:52 -07001813
Daniel Vetter4be73782014-01-17 14:39:48 +01001814static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001815{
Abhay Kumard28d4732016-01-22 17:39:04 -08001816 ktime_t panel_power_on_time;
1817 s64 panel_power_off_duration;
1818
Keith Packard99ea7122011-11-01 19:57:50 -07001819 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001820
Abhay Kumard28d4732016-01-22 17:39:04 -08001821 /* take the difference of currrent time and panel power off time
1822 * and then make panel wait for t11_t12 if needed. */
1823 panel_power_on_time = ktime_get_boottime();
1824 panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);
1825
Paulo Zanonidce56b32013-12-19 14:29:40 -02001826 /* When we disable the VDD override bit last we have to do the manual
1827 * wait. */
Abhay Kumard28d4732016-01-22 17:39:04 -08001828 if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
1829 wait_remaining_ms_from_jiffies(jiffies,
1830 intel_dp->panel_power_cycle_delay - panel_power_off_duration);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001831
Daniel Vetter4be73782014-01-17 14:39:48 +01001832 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001833}
Keith Packardbd943152011-09-18 23:09:52 -07001834
Daniel Vetter4be73782014-01-17 14:39:48 +01001835static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001836{
1837 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1838 intel_dp->backlight_on_delay);
1839}
1840
Daniel Vetter4be73782014-01-17 14:39:48 +01001841static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001842{
1843 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1844 intel_dp->backlight_off_delay);
1845}
Keith Packard99ea7122011-11-01 19:57:50 -07001846
Keith Packard832dd3c2011-11-01 19:34:06 -07001847/* Read the current pp_control value, unlocking the register if it
1848 * is locked
1849 */
1850
Jesse Barnes453c5422013-03-28 09:55:41 -07001851static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001852{
Jesse Barnes453c5422013-03-28 09:55:41 -07001853 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1854 struct drm_i915_private *dev_priv = dev->dev_private;
1855 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001856
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001857 lockdep_assert_held(&dev_priv->pps_mutex);
1858
Jani Nikulabf13e812013-09-06 07:40:05 +03001859 control = I915_READ(_pp_ctrl_reg(intel_dp));
Vandana Kannanb0a08be2015-06-18 11:00:55 +05301860 if (!IS_BROXTON(dev)) {
1861 control &= ~PANEL_UNLOCK_MASK;
1862 control |= PANEL_UNLOCK_REGS;
1863 }
Keith Packard832dd3c2011-11-01 19:34:06 -07001864 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001865}
1866
Ville Syrjälä951468f2014-09-04 14:55:31 +03001867/*
1868 * Must be paired with edp_panel_vdd_off().
1869 * Must hold pps_mutex around the whole on/off sequence.
1870 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1871 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001872static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001873{
Paulo Zanoni30add222012-10-26 19:05:45 -02001874 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001875 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1876 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001877 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001878 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001879 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001880 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001881 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001882
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001883 lockdep_assert_held(&dev_priv->pps_mutex);
1884
Keith Packard97af61f572011-09-28 16:23:51 -07001885 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001886 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001887
Egbert Eich2c623c12014-11-25 12:54:57 +01001888 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001889 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001890
Daniel Vetter4be73782014-01-17 14:39:48 +01001891 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001892 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001893
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001894 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001895 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001896
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001897 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1898 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001899
Daniel Vetter4be73782014-01-17 14:39:48 +01001900 if (!edp_have_panel_power(intel_dp))
1901 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001902
Jesse Barnes453c5422013-03-28 09:55:41 -07001903 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001904 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001905
Jani Nikulabf13e812013-09-06 07:40:05 +03001906 pp_stat_reg = _pp_stat_reg(intel_dp);
1907 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001908
1909 I915_WRITE(pp_ctrl_reg, pp);
1910 POSTING_READ(pp_ctrl_reg);
1911 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1912 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001913 /*
1914 * If the panel wasn't on, delay before accessing aux channel
1915 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001916 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001917 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1918 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001919 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001920 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001921
1922 return need_to_disable;
1923}
1924
Ville Syrjälä951468f2014-09-04 14:55:31 +03001925/*
1926 * Must be paired with intel_edp_panel_vdd_off() or
1927 * intel_edp_panel_off().
1928 * Nested calls to these functions are not allowed since
1929 * we drop the lock. Caller must use some higher level
1930 * locking to prevent nested calls from other threads.
1931 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001932void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001933{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001934 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001935
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001936 if (!is_edp(intel_dp))
1937 return;
1938
Ville Syrjälä773538e82014-09-04 14:54:56 +03001939 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001940 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001941 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001942
Rob Clarke2c719b2014-12-15 13:56:32 -05001943 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001944 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001945}
1946
Daniel Vetter4be73782014-01-17 14:39:48 +01001947static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001948{
Paulo Zanoni30add222012-10-26 19:05:45 -02001949 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001950 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001951 struct intel_digital_port *intel_dig_port =
1952 dp_to_dig_port(intel_dp);
1953 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1954 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001955 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001956 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001957
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001958 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001959
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001960 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001961
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001962 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001963 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001964
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001965 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1966 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001967
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001968 pp = ironlake_get_pp_control(intel_dp);
1969 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001970
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001971 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1972 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001973
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001974 I915_WRITE(pp_ctrl_reg, pp);
1975 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001976
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001977 /* Make sure sequencer is idle before allowing subsequent activity */
1978 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1979 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001980
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001981 if ((pp & POWER_TARGET_ON) == 0)
Abhay Kumard28d4732016-01-22 17:39:04 -08001982 intel_dp->panel_power_off_time = ktime_get_boottime();
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001983
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001984 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001985 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001986}
1987
Daniel Vetter4be73782014-01-17 14:39:48 +01001988static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001989{
1990 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1991 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001992
Ville Syrjälä773538e82014-09-04 14:54:56 +03001993 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001994 if (!intel_dp->want_panel_vdd)
1995 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001996 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001997}
1998
Imre Deakaba86892014-07-30 15:57:31 +03001999static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
2000{
2001 unsigned long delay;
2002
2003 /*
2004 * Queue the timer to fire a long time from now (relative to the power
2005 * down delay) to keep the panel power up across a sequence of
2006 * operations.
2007 */
2008 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
2009 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
2010}
2011
Ville Syrjälä951468f2014-09-04 14:55:31 +03002012/*
2013 * Must be paired with edp_panel_vdd_on().
2014 * Must hold pps_mutex around the whole on/off sequence.
2015 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
2016 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002017static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07002018{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002019 struct drm_i915_private *dev_priv =
2020 intel_dp_to_dev(intel_dp)->dev_private;
2021
2022 lockdep_assert_held(&dev_priv->pps_mutex);
2023
Keith Packard97af61f572011-09-28 16:23:51 -07002024 if (!is_edp(intel_dp))
2025 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08002026
Rob Clarke2c719b2014-12-15 13:56:32 -05002027 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002028 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07002029
Keith Packardbd943152011-09-18 23:09:52 -07002030 intel_dp->want_panel_vdd = false;
2031
Imre Deakaba86892014-07-30 15:57:31 +03002032 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01002033 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03002034 else
2035 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002036}
2037
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002038static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002039{
Paulo Zanoni30add222012-10-26 19:05:45 -02002040 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002041 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07002042 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002043 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002044
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002045 lockdep_assert_held(&dev_priv->pps_mutex);
2046
Keith Packard97af61f572011-09-28 16:23:51 -07002047 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07002048 return;
Keith Packard99ea7122011-11-01 19:57:50 -07002049
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002050 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
2051 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07002052
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03002053 if (WARN(edp_have_panel_power(intel_dp),
2054 "eDP port %c panel power already on\n",
2055 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002056 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07002057
Daniel Vetter4be73782014-01-17 14:39:48 +01002058 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002059
Jani Nikulabf13e812013-09-06 07:40:05 +03002060 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002061 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07002062 if (IS_GEN5(dev)) {
2063 /* ILK workaround: disable reset around power sequence */
2064 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03002065 I915_WRITE(pp_ctrl_reg, pp);
2066 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002067 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002068
Keith Packard1c0ae802011-09-19 13:59:29 -07002069 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07002070 if (!IS_GEN5(dev))
2071 pp |= PANEL_POWER_RESET;
2072
Jesse Barnes453c5422013-03-28 09:55:41 -07002073 I915_WRITE(pp_ctrl_reg, pp);
2074 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002075
Daniel Vetter4be73782014-01-17 14:39:48 +01002076 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002077 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07002078
Keith Packard05ce1a42011-09-29 16:33:01 -07002079 if (IS_GEN5(dev)) {
2080 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03002081 I915_WRITE(pp_ctrl_reg, pp);
2082 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002083 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002084}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002085
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002086void intel_edp_panel_on(struct intel_dp *intel_dp)
2087{
2088 if (!is_edp(intel_dp))
2089 return;
2090
2091 pps_lock(intel_dp);
2092 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002093 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002094}
2095
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002096
2097static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002098{
Imre Deak4e6e1a52014-03-27 17:45:11 +02002099 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2100 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02002101 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002102 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02002103 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07002104 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002105 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002106
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002107 lockdep_assert_held(&dev_priv->pps_mutex);
2108
Keith Packard97af61f572011-09-28 16:23:51 -07002109 if (!is_edp(intel_dp))
2110 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002111
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002112 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2113 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002114
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002115 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2116 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02002117
Jesse Barnes453c5422013-03-28 09:55:41 -07002118 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02002119 /* We need to switch off panel power _and_ force vdd, for otherwise some
2120 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01002121 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2122 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07002123
Jani Nikulabf13e812013-09-06 07:40:05 +03002124 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002125
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002126 intel_dp->want_panel_vdd = false;
2127
Jesse Barnes453c5422013-03-28 09:55:41 -07002128 I915_WRITE(pp_ctrl_reg, pp);
2129 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002130
Abhay Kumard28d4732016-01-22 17:39:04 -08002131 intel_dp->panel_power_off_time = ktime_get_boottime();
Daniel Vetter4be73782014-01-17 14:39:48 +01002132 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002133
2134 /* We got a reference when we enabled the VDD. */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01002135 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02002136 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002137}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002138
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002139void intel_edp_panel_off(struct intel_dp *intel_dp)
2140{
2141 if (!is_edp(intel_dp))
2142 return;
2143
2144 pps_lock(intel_dp);
2145 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002146 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002147}
2148
Jani Nikula1250d102014-08-12 17:11:39 +03002149/* Enable backlight in the panel power control. */
2150static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002151{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002152 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2153 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002154 struct drm_i915_private *dev_priv = dev->dev_private;
2155 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002156 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002157
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002158 /*
2159 * If we enable the backlight right away following a panel power
2160 * on, we may see slight flicker as the panel syncs with the eDP
2161 * link. So delay a bit to make sure the image is solid before
2162 * allowing it to appear.
2163 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002164 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002165
Ville Syrjälä773538e82014-09-04 14:54:56 +03002166 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002167
Jesse Barnes453c5422013-03-28 09:55:41 -07002168 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002169 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002170
Jani Nikulabf13e812013-09-06 07:40:05 +03002171 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002172
2173 I915_WRITE(pp_ctrl_reg, pp);
2174 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002175
Ville Syrjälä773538e82014-09-04 14:54:56 +03002176 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002177}
2178
Jani Nikula1250d102014-08-12 17:11:39 +03002179/* Enable backlight PWM and backlight PP control. */
2180void intel_edp_backlight_on(struct intel_dp *intel_dp)
2181{
2182 if (!is_edp(intel_dp))
2183 return;
2184
2185 DRM_DEBUG_KMS("\n");
2186
2187 intel_panel_enable_backlight(intel_dp->attached_connector);
2188 _intel_edp_backlight_on(intel_dp);
2189}
2190
2191/* Disable backlight in the panel power control. */
2192static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002193{
Paulo Zanoni30add222012-10-26 19:05:45 -02002194 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002195 struct drm_i915_private *dev_priv = dev->dev_private;
2196 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002197 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002198
Keith Packardf01eca22011-09-28 16:48:10 -07002199 if (!is_edp(intel_dp))
2200 return;
2201
Ville Syrjälä773538e82014-09-04 14:54:56 +03002202 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002203
Jesse Barnes453c5422013-03-28 09:55:41 -07002204 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002205 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002206
Jani Nikulabf13e812013-09-06 07:40:05 +03002207 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002208
2209 I915_WRITE(pp_ctrl_reg, pp);
2210 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002211
Ville Syrjälä773538e82014-09-04 14:54:56 +03002212 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002213
Paulo Zanonidce56b32013-12-19 14:29:40 -02002214 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002215 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002216}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002217
Jani Nikula1250d102014-08-12 17:11:39 +03002218/* Disable backlight PP control and backlight PWM. */
2219void intel_edp_backlight_off(struct intel_dp *intel_dp)
2220{
2221 if (!is_edp(intel_dp))
2222 return;
2223
2224 DRM_DEBUG_KMS("\n");
2225
2226 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002227 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002228}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002229
Jani Nikula73580fb72014-08-12 17:11:41 +03002230/*
2231 * Hook for controlling the panel power control backlight through the bl_power
2232 * sysfs attribute. Take care to handle multiple calls.
2233 */
2234static void intel_edp_backlight_power(struct intel_connector *connector,
2235 bool enable)
2236{
2237 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002238 bool is_enabled;
2239
Ville Syrjälä773538e82014-09-04 14:54:56 +03002240 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002241 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002242 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002243
2244 if (is_enabled == enable)
2245 return;
2246
Jani Nikula23ba9372014-08-27 14:08:43 +03002247 DRM_DEBUG_KMS("panel power control backlight %s\n",
2248 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002249
2250 if (enable)
2251 _intel_edp_backlight_on(intel_dp);
2252 else
2253 _intel_edp_backlight_off(intel_dp);
2254}
2255
Ville Syrjälä64e10772015-10-29 21:26:01 +02002256static void assert_dp_port(struct intel_dp *intel_dp, bool state)
2257{
2258 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2259 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2260 bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;
2261
2262 I915_STATE_WARN(cur_state != state,
2263 "DP port %c state assertion failure (expected %s, current %s)\n",
2264 port_name(dig_port->port),
Jani Nikula87ad3212016-01-14 12:53:34 +02002265 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002266}
2267#define assert_dp_port_disabled(d) assert_dp_port((d), false)
2268
2269static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
2270{
2271 bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;
2272
2273 I915_STATE_WARN(cur_state != state,
2274 "eDP PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002275 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002276}
2277#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
2278#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)
2279
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002280static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002281{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002282 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002283 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2284 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002285
Ville Syrjälä64e10772015-10-29 21:26:01 +02002286 assert_pipe_disabled(dev_priv, crtc->pipe);
2287 assert_dp_port_disabled(intel_dp);
2288 assert_edp_pll_disabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002289
Ville Syrjäläabfce942015-10-29 21:26:03 +02002290 DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2291 crtc->config->port_clock);
2292
2293 intel_dp->DP &= ~DP_PLL_FREQ_MASK;
2294
2295 if (crtc->config->port_clock == 162000)
2296 intel_dp->DP |= DP_PLL_FREQ_162MHZ;
2297 else
2298 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
2299
2300 I915_WRITE(DP_A, intel_dp->DP);
2301 POSTING_READ(DP_A);
2302 udelay(500);
2303
Daniel Vetter07679352012-09-06 22:15:42 +02002304 intel_dp->DP |= DP_PLL_ENABLE;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002305
Daniel Vetter07679352012-09-06 22:15:42 +02002306 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002307 POSTING_READ(DP_A);
2308 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002309}
2310
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002311static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002312{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002313 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002314 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2315 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002316
Ville Syrjälä64e10772015-10-29 21:26:01 +02002317 assert_pipe_disabled(dev_priv, crtc->pipe);
2318 assert_dp_port_disabled(intel_dp);
2319 assert_edp_pll_enabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002320
Ville Syrjäläabfce942015-10-29 21:26:03 +02002321 DRM_DEBUG_KMS("disabling eDP PLL\n");
2322
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002323 intel_dp->DP &= ~DP_PLL_ENABLE;
Daniel Vetter07679352012-09-06 22:15:42 +02002324
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002325 I915_WRITE(DP_A, intel_dp->DP);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002326 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002327 udelay(200);
2328}
2329
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002330/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002331void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002332{
2333 int ret, i;
2334
2335 /* Should have a valid DPCD by this point */
2336 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2337 return;
2338
2339 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002340 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2341 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002342 } else {
2343 /*
2344 * When turning on, we need to retry for 1ms to give the sink
2345 * time to wake up.
2346 */
2347 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002348 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2349 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002350 if (ret == 1)
2351 break;
2352 msleep(1);
2353 }
2354 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002355
2356 if (ret != 1)
2357 DRM_DEBUG_KMS("failed to %s sink power state\n",
2358 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002359}
2360
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002361static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2362 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002363{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002364 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002365 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002366 struct drm_device *dev = encoder->base.dev;
2367 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02002368 enum intel_display_power_domain power_domain;
2369 u32 tmp;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002370 bool ret;
Imre Deak6d129be2014-03-05 16:20:54 +02002371
2372 power_domain = intel_display_port_power_domain(encoder);
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002373 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002374 return false;
2375
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002376 ret = false;
2377
Imre Deak6d129be2014-03-05 16:20:54 +02002378 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002379
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002380 if (!(tmp & DP_PORT_EN))
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002381 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002382
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002383 if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002384 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002385 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002386 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002387
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002388 for_each_pipe(dev_priv, p) {
2389 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2390 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2391 *pipe = p;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002392 ret = true;
2393
2394 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002395 }
2396 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002397
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002398 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002399 i915_mmio_reg_offset(intel_dp->output_reg));
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002400 } else if (IS_CHERRYVIEW(dev)) {
2401 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2402 } else {
2403 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002404 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002405
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002406 ret = true;
2407
2408out:
2409 intel_display_power_put(dev_priv, power_domain);
2410
2411 return ret;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002412}
2413
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002414static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002415 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002416{
2417 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002418 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002419 struct drm_device *dev = encoder->base.dev;
2420 struct drm_i915_private *dev_priv = dev->dev_private;
2421 enum port port = dp_to_dig_port(intel_dp)->port;
2422 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002423
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002424 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002425
2426 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002427
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002428 if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002429 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2430
2431 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002432 flags |= DRM_MODE_FLAG_PHSYNC;
2433 else
2434 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002435
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002436 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002437 flags |= DRM_MODE_FLAG_PVSYNC;
2438 else
2439 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002440 } else {
2441 if (tmp & DP_SYNC_HS_HIGH)
2442 flags |= DRM_MODE_FLAG_PHSYNC;
2443 else
2444 flags |= DRM_MODE_FLAG_NHSYNC;
2445
2446 if (tmp & DP_SYNC_VS_HIGH)
2447 flags |= DRM_MODE_FLAG_PVSYNC;
2448 else
2449 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002450 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002451
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002452 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002453
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002454 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08002455 !IS_CHERRYVIEW(dev) && tmp & DP_COLOR_RANGE_16_235)
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002456 pipe_config->limited_color_range = true;
2457
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002458 pipe_config->has_dp_encoder = true;
2459
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002460 pipe_config->lane_count =
2461 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2462
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002463 intel_dp_get_m_n(crtc, pipe_config);
2464
Ville Syrjälä18442d02013-09-13 16:00:08 +03002465 if (port == PORT_A) {
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02002466 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002467 pipe_config->port_clock = 162000;
2468 else
2469 pipe_config->port_clock = 270000;
2470 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002471
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02002472 pipe_config->base.adjusted_mode.crtc_clock =
2473 intel_dotclock_calculate(pipe_config->port_clock,
2474 &pipe_config->dp_m_n);
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002475
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002476 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2477 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2478 /*
2479 * This is a big fat ugly hack.
2480 *
2481 * Some machines in UEFI boot mode provide us a VBT that has 18
2482 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2483 * unknown we fail to light up. Yet the same BIOS boots up with
2484 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2485 * max, not what it tells us to use.
2486 *
2487 * Note: This will still be broken if the eDP panel is not lit
2488 * up by the BIOS, and thus we can't get the mode at module
2489 * load.
2490 */
2491 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2492 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2493 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2494 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002495}
2496
Daniel Vettere8cb4552012-07-01 13:05:48 +02002497static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002498{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002499 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002500 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002501 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2502
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002503 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002504 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002505
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002506 if (HAS_PSR(dev) && !HAS_DDI(dev))
2507 intel_psr_disable(intel_dp);
2508
Daniel Vetter6cb49832012-05-20 17:14:50 +02002509 /* Make sure the panel is off before trying to change the mode. But also
2510 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002511 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002512 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002513 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002514 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002515
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002516 /* disable the port before the pipe on g4x */
2517 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002518 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002519}
2520
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002521static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002522{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002523 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002524 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002525
Ville Syrjälä49277c32014-03-31 18:21:26 +03002526 intel_dp_link_down(intel_dp);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002527
2528 /* Only ilk+ has port A */
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002529 if (port == PORT_A)
2530 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002531}
2532
2533static void vlv_post_disable_dp(struct intel_encoder *encoder)
2534{
2535 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2536
2537 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002538}
2539
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002540static void chv_data_lane_soft_reset(struct intel_encoder *encoder,
2541 bool reset)
2542{
2543 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2544 enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
2545 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2546 enum pipe pipe = crtc->pipe;
2547 uint32_t val;
2548
2549 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
2550 if (reset)
2551 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2552 else
2553 val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
2554 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2555
2556 if (crtc->config->lane_count > 2) {
2557 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2558 if (reset)
2559 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2560 else
2561 val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
2562 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2563 }
2564
2565 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2566 val |= CHV_PCS_REQ_SOFTRESET_EN;
2567 if (reset)
2568 val &= ~DPIO_PCS_CLK_SOFT_RESET;
2569 else
2570 val |= DPIO_PCS_CLK_SOFT_RESET;
2571 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
2572
2573 if (crtc->config->lane_count > 2) {
2574 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2575 val |= CHV_PCS_REQ_SOFTRESET_EN;
2576 if (reset)
2577 val &= ~DPIO_PCS_CLK_SOFT_RESET;
2578 else
2579 val |= DPIO_PCS_CLK_SOFT_RESET;
2580 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2581 }
2582}
2583
Ville Syrjälä580d3812014-04-09 13:29:00 +03002584static void chv_post_disable_dp(struct intel_encoder *encoder)
2585{
2586 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002587 struct drm_device *dev = encoder->base.dev;
2588 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä580d3812014-04-09 13:29:00 +03002589
2590 intel_dp_link_down(intel_dp);
2591
Ville Syrjäläa5805162015-05-26 20:42:30 +03002592 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002593
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002594 /* Assert data lane reset */
2595 chv_data_lane_soft_reset(encoder, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002596
Ville Syrjäläa5805162015-05-26 20:42:30 +03002597 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002598}
2599
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002600static void
2601_intel_dp_set_link_train(struct intel_dp *intel_dp,
2602 uint32_t *DP,
2603 uint8_t dp_train_pat)
2604{
2605 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2606 struct drm_device *dev = intel_dig_port->base.base.dev;
2607 struct drm_i915_private *dev_priv = dev->dev_private;
2608 enum port port = intel_dig_port->port;
2609
2610 if (HAS_DDI(dev)) {
2611 uint32_t temp = I915_READ(DP_TP_CTL(port));
2612
2613 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2614 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2615 else
2616 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2617
2618 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2619 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2620 case DP_TRAINING_PATTERN_DISABLE:
2621 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2622
2623 break;
2624 case DP_TRAINING_PATTERN_1:
2625 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2626 break;
2627 case DP_TRAINING_PATTERN_2:
2628 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2629 break;
2630 case DP_TRAINING_PATTERN_3:
2631 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2632 break;
2633 }
2634 I915_WRITE(DP_TP_CTL(port), temp);
2635
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002636 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2637 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002638 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2639
2640 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2641 case DP_TRAINING_PATTERN_DISABLE:
2642 *DP |= DP_LINK_TRAIN_OFF_CPT;
2643 break;
2644 case DP_TRAINING_PATTERN_1:
2645 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2646 break;
2647 case DP_TRAINING_PATTERN_2:
2648 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2649 break;
2650 case DP_TRAINING_PATTERN_3:
2651 DRM_ERROR("DP training pattern 3 not supported\n");
2652 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2653 break;
2654 }
2655
2656 } else {
2657 if (IS_CHERRYVIEW(dev))
2658 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2659 else
2660 *DP &= ~DP_LINK_TRAIN_MASK;
2661
2662 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2663 case DP_TRAINING_PATTERN_DISABLE:
2664 *DP |= DP_LINK_TRAIN_OFF;
2665 break;
2666 case DP_TRAINING_PATTERN_1:
2667 *DP |= DP_LINK_TRAIN_PAT_1;
2668 break;
2669 case DP_TRAINING_PATTERN_2:
2670 *DP |= DP_LINK_TRAIN_PAT_2;
2671 break;
2672 case DP_TRAINING_PATTERN_3:
2673 if (IS_CHERRYVIEW(dev)) {
2674 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2675 } else {
2676 DRM_ERROR("DP training pattern 3 not supported\n");
2677 *DP |= DP_LINK_TRAIN_PAT_2;
2678 }
2679 break;
2680 }
2681 }
2682}
2683
2684static void intel_dp_enable_port(struct intel_dp *intel_dp)
2685{
2686 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2687 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002688 struct intel_crtc *crtc =
2689 to_intel_crtc(dp_to_dig_port(intel_dp)->base.base.crtc);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002690
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002691 /* enable with pattern 1 (as per spec) */
2692 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2693 DP_TRAINING_PATTERN_1);
2694
2695 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2696 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002697
2698 /*
2699 * Magic for VLV/CHV. We _must_ first set up the register
2700 * without actually enabling the port, and then do another
2701 * write to enable the port. Otherwise link training will
2702 * fail when the power sequencer is freshly used for this port.
2703 */
2704 intel_dp->DP |= DP_PORT_EN;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002705 if (crtc->config->has_audio)
2706 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002707
2708 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2709 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002710}
2711
Daniel Vettere8cb4552012-07-01 13:05:48 +02002712static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002713{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002714 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2715 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002716 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002717 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002718 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002719 enum port port = dp_to_dig_port(intel_dp)->port;
2720 enum pipe pipe = crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002721
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002722 if (WARN_ON(dp_reg & DP_PORT_EN))
2723 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002724
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002725 pps_lock(intel_dp);
2726
Wayne Boyer666a4532015-12-09 12:29:35 -08002727 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002728 vlv_init_panel_power_sequencer(intel_dp);
2729
Ville Syrjälä78645782015-11-20 22:09:19 +02002730 /*
2731 * We get an occasional spurious underrun between the port
2732 * enable and vdd enable, when enabling port A eDP.
2733 *
2734 * FIXME: Not sure if this applies to (PCH) port D eDP as well
2735 */
2736 if (port == PORT_A)
2737 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
2738
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002739 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002740
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002741 if (port == PORT_A && IS_GEN5(dev_priv)) {
2742 /*
2743 * Underrun reporting for the other pipe was disabled in
2744 * g4x_pre_enable_dp(). The eDP PLL and port have now been
2745 * enabled, so it's now safe to re-enable underrun reporting.
2746 */
2747 intel_wait_for_vblank_if_active(dev_priv->dev, !pipe);
2748 intel_set_cpu_fifo_underrun_reporting(dev_priv, !pipe, true);
2749 intel_set_pch_fifo_underrun_reporting(dev_priv, !pipe, true);
2750 }
2751
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002752 edp_panel_vdd_on(intel_dp);
2753 edp_panel_on(intel_dp);
2754 edp_panel_vdd_off(intel_dp, true);
2755
Ville Syrjälä78645782015-11-20 22:09:19 +02002756 if (port == PORT_A)
2757 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
2758
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002759 pps_unlock(intel_dp);
2760
Wayne Boyer666a4532015-12-09 12:29:35 -08002761 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002762 unsigned int lane_mask = 0x0;
2763
2764 if (IS_CHERRYVIEW(dev))
2765 lane_mask = intel_dp_unused_lane_mask(crtc->config->lane_count);
2766
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002767 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2768 lane_mask);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002769 }
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002770
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002771 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2772 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002773 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002774
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002775 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002776 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002777 pipe_name(pipe));
Jani Nikulac1dec792014-10-27 16:26:56 +02002778 intel_audio_codec_enable(encoder);
2779 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002780}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002781
Jani Nikulaecff4f32013-09-06 07:38:29 +03002782static void g4x_enable_dp(struct intel_encoder *encoder)
2783{
Jani Nikula828f5c62013-09-05 16:44:45 +03002784 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2785
Jani Nikulaecff4f32013-09-06 07:38:29 +03002786 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002787 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002788}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002789
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002790static void vlv_enable_dp(struct intel_encoder *encoder)
2791{
Jani Nikula828f5c62013-09-05 16:44:45 +03002792 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2793
Daniel Vetter4be73782014-01-17 14:39:48 +01002794 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002795 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002796}
2797
Jani Nikulaecff4f32013-09-06 07:38:29 +03002798static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002799{
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002800 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002801 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002802 enum port port = dp_to_dig_port(intel_dp)->port;
2803 enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002804
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002805 intel_dp_prepare(encoder);
2806
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002807 if (port == PORT_A && IS_GEN5(dev_priv)) {
2808 /*
2809 * We get FIFO underruns on the other pipe when
2810 * enabling the CPU eDP PLL, and when enabling CPU
2811 * eDP port. We could potentially avoid the PLL
2812 * underrun with a vblank wait just prior to enabling
2813 * the PLL, but that doesn't appear to help the port
2814 * enable case. Just sweep it all under the rug.
2815 */
2816 intel_set_cpu_fifo_underrun_reporting(dev_priv, !pipe, false);
2817 intel_set_pch_fifo_underrun_reporting(dev_priv, !pipe, false);
2818 }
2819
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002820 /* Only ilk+ has port A */
Ville Syrjäläabfce942015-10-29 21:26:03 +02002821 if (port == PORT_A)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002822 ironlake_edp_pll_on(intel_dp);
2823}
2824
Ville Syrjälä83b84592014-10-16 21:29:51 +03002825static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2826{
2827 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2828 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2829 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002830 i915_reg_t pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
Ville Syrjälä83b84592014-10-16 21:29:51 +03002831
2832 edp_panel_vdd_off_sync(intel_dp);
2833
2834 /*
2835 * VLV seems to get confused when multiple power seqeuencers
2836 * have the same port selected (even if only one has power/vdd
2837 * enabled). The failure manifests as vlv_wait_port_ready() failing
2838 * CHV on the other hand doesn't seem to mind having the same port
2839 * selected in multiple power seqeuencers, but let's clear the
2840 * port select always when logically disconnecting a power sequencer
2841 * from a port.
2842 */
2843 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2844 pipe_name(pipe), port_name(intel_dig_port->port));
2845 I915_WRITE(pp_on_reg, 0);
2846 POSTING_READ(pp_on_reg);
2847
2848 intel_dp->pps_pipe = INVALID_PIPE;
2849}
2850
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002851static void vlv_steal_power_sequencer(struct drm_device *dev,
2852 enum pipe pipe)
2853{
2854 struct drm_i915_private *dev_priv = dev->dev_private;
2855 struct intel_encoder *encoder;
2856
2857 lockdep_assert_held(&dev_priv->pps_mutex);
2858
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002859 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2860 return;
2861
Jani Nikula19c80542015-12-16 12:48:16 +02002862 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002863 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002864 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002865
2866 if (encoder->type != INTEL_OUTPUT_EDP)
2867 continue;
2868
2869 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002870 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002871
2872 if (intel_dp->pps_pipe != pipe)
2873 continue;
2874
2875 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002876 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002877
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02002878 WARN(encoder->base.crtc,
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002879 "stealing pipe %c power sequencer from active eDP port %c\n",
2880 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002881
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002882 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002883 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002884 }
2885}
2886
2887static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2888{
2889 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2890 struct intel_encoder *encoder = &intel_dig_port->base;
2891 struct drm_device *dev = encoder->base.dev;
2892 struct drm_i915_private *dev_priv = dev->dev_private;
2893 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002894
2895 lockdep_assert_held(&dev_priv->pps_mutex);
2896
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002897 if (!is_edp(intel_dp))
2898 return;
2899
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002900 if (intel_dp->pps_pipe == crtc->pipe)
2901 return;
2902
2903 /*
2904 * If another power sequencer was being used on this
2905 * port previously make sure to turn off vdd there while
2906 * we still have control of it.
2907 */
2908 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002909 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002910
2911 /*
2912 * We may be stealing the power
2913 * sequencer from another port.
2914 */
2915 vlv_steal_power_sequencer(dev, crtc->pipe);
2916
2917 /* now it's all ours */
2918 intel_dp->pps_pipe = crtc->pipe;
2919
2920 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2921 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2922
2923 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002924 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2925 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002926}
2927
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002928static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2929{
2930 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2931 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002932 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002933 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002934 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002935 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002936 int pipe = intel_crtc->pipe;
2937 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002938
Ville Syrjäläa5805162015-05-26 20:42:30 +03002939 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002940
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002941 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002942 val = 0;
2943 if (pipe)
2944 val |= (1<<21);
2945 else
2946 val &= ~(1<<21);
2947 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002948 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2949 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2950 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002951
Ville Syrjäläa5805162015-05-26 20:42:30 +03002952 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002953
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002954 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002955}
2956
Jani Nikulaecff4f32013-09-06 07:38:29 +03002957static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002958{
2959 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2960 struct drm_device *dev = encoder->base.dev;
2961 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002962 struct intel_crtc *intel_crtc =
2963 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002964 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002965 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002966
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002967 intel_dp_prepare(encoder);
2968
Jesse Barnes89b667f2013-04-18 14:51:36 -07002969 /* Program Tx lane resets to default */
Ville Syrjäläa5805162015-05-26 20:42:30 +03002970 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002971 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002972 DPIO_PCS_TX_LANE2_RESET |
2973 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002974 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002975 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2976 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2977 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2978 DPIO_PCS_CLK_SOFT_RESET);
2979
2980 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002981 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2982 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2983 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03002984 mutex_unlock(&dev_priv->sb_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002985}
2986
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002987static void chv_pre_enable_dp(struct intel_encoder *encoder)
2988{
2989 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2990 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2991 struct drm_device *dev = encoder->base.dev;
2992 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002993 struct intel_crtc *intel_crtc =
2994 to_intel_crtc(encoder->base.crtc);
2995 enum dpio_channel ch = vlv_dport_to_channel(dport);
2996 int pipe = intel_crtc->pipe;
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002997 int data, i, stagger;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002998 u32 val;
2999
Ville Syrjäläa5805162015-05-26 20:42:30 +03003000 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä949c1d42014-04-09 13:28:58 +03003001
Ville Syrjälä570e2a72014-08-18 14:42:46 +03003002 /* allow hardware to manage TX FIFO reset source */
3003 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
3004 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
3005 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
3006
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003007 if (intel_crtc->config->lane_count > 2) {
3008 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
3009 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
3010 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
3011 }
Ville Syrjälä570e2a72014-08-18 14:42:46 +03003012
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003013 /* Program Tx lane latency optimal setting*/
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003014 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003015 /* Set the upar bit */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003016 if (intel_crtc->config->lane_count == 1)
3017 data = 0x0;
3018 else
3019 data = (i == 1) ? 0x0 : 0x1;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003020 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
3021 data << DPIO_UPAR_SHIFT);
3022 }
3023
3024 /* Data lane stagger programming */
Ville Syrjälä2e523e92015-04-10 18:21:27 +03003025 if (intel_crtc->config->port_clock > 270000)
3026 stagger = 0x18;
3027 else if (intel_crtc->config->port_clock > 135000)
3028 stagger = 0xd;
3029 else if (intel_crtc->config->port_clock > 67500)
3030 stagger = 0x7;
3031 else if (intel_crtc->config->port_clock > 33750)
3032 stagger = 0x4;
3033 else
3034 stagger = 0x2;
3035
3036 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
3037 val |= DPIO_TX2_STAGGER_MASK(0x1f);
3038 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
3039
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003040 if (intel_crtc->config->lane_count > 2) {
3041 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
3042 val |= DPIO_TX2_STAGGER_MASK(0x1f);
3043 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
3044 }
Ville Syrjälä2e523e92015-04-10 18:21:27 +03003045
3046 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
3047 DPIO_LANESTAGGER_STRAP(stagger) |
3048 DPIO_LANESTAGGER_STRAP_OVRD |
3049 DPIO_TX1_STAGGER_MASK(0x1f) |
3050 DPIO_TX1_STAGGER_MULT(6) |
3051 DPIO_TX2_STAGGER_MULT(0));
3052
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003053 if (intel_crtc->config->lane_count > 2) {
3054 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
3055 DPIO_LANESTAGGER_STRAP(stagger) |
3056 DPIO_LANESTAGGER_STRAP_OVRD |
3057 DPIO_TX1_STAGGER_MASK(0x1f) |
3058 DPIO_TX1_STAGGER_MULT(7) |
3059 DPIO_TX2_STAGGER_MULT(5));
3060 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003061
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03003062 /* Deassert data lane reset */
3063 chv_data_lane_soft_reset(encoder, false);
3064
Ville Syrjäläa5805162015-05-26 20:42:30 +03003065 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003066
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003067 intel_enable_dp(encoder);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003068
3069 /* Second common lane will stay alive on its own now */
3070 if (dport->release_cl2_override) {
3071 chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, false);
3072 dport->release_cl2_override = false;
3073 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003074}
3075
Ville Syrjälä9197c882014-04-09 13:29:05 +03003076static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
3077{
3078 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
3079 struct drm_device *dev = encoder->base.dev;
3080 struct drm_i915_private *dev_priv = dev->dev_private;
3081 struct intel_crtc *intel_crtc =
3082 to_intel_crtc(encoder->base.crtc);
3083 enum dpio_channel ch = vlv_dport_to_channel(dport);
3084 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003085 unsigned int lane_mask =
3086 intel_dp_unused_lane_mask(intel_crtc->config->lane_count);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003087 u32 val;
3088
Ville Syrjälä625695f2014-06-28 02:04:02 +03003089 intel_dp_prepare(encoder);
3090
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003091 /*
3092 * Must trick the second common lane into life.
3093 * Otherwise we can't even access the PLL.
3094 */
3095 if (ch == DPIO_CH0 && pipe == PIPE_B)
3096 dport->release_cl2_override =
3097 !chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, true);
3098
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003099 chv_phy_powergate_lanes(encoder, true, lane_mask);
3100
Ville Syrjäläa5805162015-05-26 20:42:30 +03003101 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003102
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03003103 /* Assert data lane reset */
3104 chv_data_lane_soft_reset(encoder, true);
3105
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03003106 /* program left/right clock distribution */
3107 if (pipe != PIPE_B) {
3108 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
3109 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
3110 if (ch == DPIO_CH0)
3111 val |= CHV_BUFLEFTENA1_FORCE;
3112 if (ch == DPIO_CH1)
3113 val |= CHV_BUFRIGHTENA1_FORCE;
3114 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
3115 } else {
3116 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
3117 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
3118 if (ch == DPIO_CH0)
3119 val |= CHV_BUFLEFTENA2_FORCE;
3120 if (ch == DPIO_CH1)
3121 val |= CHV_BUFRIGHTENA2_FORCE;
3122 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
3123 }
3124
Ville Syrjälä9197c882014-04-09 13:29:05 +03003125 /* program clock channel usage */
3126 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
3127 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
3128 if (pipe != PIPE_B)
3129 val &= ~CHV_PCS_USEDCLKCHANNEL;
3130 else
3131 val |= CHV_PCS_USEDCLKCHANNEL;
3132 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
3133
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003134 if (intel_crtc->config->lane_count > 2) {
3135 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
3136 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
3137 if (pipe != PIPE_B)
3138 val &= ~CHV_PCS_USEDCLKCHANNEL;
3139 else
3140 val |= CHV_PCS_USEDCLKCHANNEL;
3141 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
3142 }
Ville Syrjälä9197c882014-04-09 13:29:05 +03003143
3144 /*
3145 * This a a bit weird since generally CL
3146 * matches the pipe, but here we need to
3147 * pick the CL based on the port.
3148 */
3149 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
3150 if (pipe != PIPE_B)
3151 val &= ~CHV_CMN_USEDCLKCHANNEL;
3152 else
3153 val |= CHV_CMN_USEDCLKCHANNEL;
3154 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
3155
Ville Syrjäläa5805162015-05-26 20:42:30 +03003156 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003157}
3158
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003159static void chv_dp_post_pll_disable(struct intel_encoder *encoder)
3160{
3161 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3162 enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
3163 u32 val;
3164
3165 mutex_lock(&dev_priv->sb_lock);
3166
3167 /* disable left/right clock distribution */
3168 if (pipe != PIPE_B) {
3169 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
3170 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
3171 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
3172 } else {
3173 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
3174 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
3175 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
3176 }
3177
3178 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003179
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003180 /*
3181 * Leave the power down bit cleared for at least one
3182 * lane so that chv_powergate_phy_ch() will power
3183 * on something when the channel is otherwise unused.
3184 * When the port is off and the override is removed
3185 * the lanes power down anyway, so otherwise it doesn't
3186 * really matter what the state of power down bits is
3187 * after this.
3188 */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003189 chv_phy_powergate_lanes(encoder, false, 0x0);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003190}
3191
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003192/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003193 * Native read with retry for link status and receiver capability reads for
3194 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02003195 *
3196 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
3197 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003198 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003199static ssize_t
3200intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
3201 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003202{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003203 ssize_t ret;
3204 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003205
Ville Syrjäläf6a19062014-10-16 20:46:09 +03003206 /*
3207 * Sometime we just get the same incorrect byte repeated
3208 * over the entire buffer. Doing just one throw away read
3209 * initially seems to "solve" it.
3210 */
3211 drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);
3212
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003213 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003214 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
3215 if (ret == size)
3216 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003217 msleep(1);
3218 }
3219
Jani Nikula9d1a1032014-03-14 16:51:15 +02003220 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003221}
3222
3223/*
3224 * Fetch AUX CH registers 0x202 - 0x207 which contain
3225 * link status information
3226 */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003227bool
Keith Packard93f62da2011-11-01 19:45:03 -07003228intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003229{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003230 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3231 DP_LANE0_1_STATUS,
3232 link_status,
3233 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003234}
3235
Paulo Zanoni11002442014-06-13 18:45:41 -03003236/* These are source-specific values. */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003237uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003238intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003239{
Paulo Zanoni30add222012-10-26 19:05:45 -02003240 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303241 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003242 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003243
Vandana Kannan93147262014-11-18 15:45:29 +05303244 if (IS_BROXTON(dev))
3245 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3246 else if (INTEL_INFO(dev)->gen >= 9) {
Sonika Jindal9e458032015-05-06 17:35:48 +05303247 if (dev_priv->edp_low_vswing && port == PORT_A)
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303248 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003249 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Wayne Boyer666a4532015-12-09 12:29:35 -08003250 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05303251 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003252 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303253 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003254 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303255 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08003256 else
Sonika Jindalbd600182014-08-08 16:23:41 +05303257 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08003258}
3259
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003260uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003261intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
3262{
Paulo Zanoni30add222012-10-26 19:05:45 -02003263 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003264 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003265
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003266 if (INTEL_INFO(dev)->gen >= 9) {
3267 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3268 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3269 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3270 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3271 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3272 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3273 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303274 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3275 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003276 default:
3277 return DP_TRAIN_PRE_EMPH_LEVEL_0;
3278 }
3279 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003280 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303281 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3282 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3283 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3284 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3285 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3286 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3287 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003288 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303289 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003290 }
Wayne Boyer666a4532015-12-09 12:29:35 -08003291 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003292 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303293 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3294 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3295 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3296 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3297 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3298 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3299 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003300 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303301 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003302 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03003303 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08003304 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303305 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3306 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3307 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3308 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3309 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08003310 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303311 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003312 }
3313 } else {
3314 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303315 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3316 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3317 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3318 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3319 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3320 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3321 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003322 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303323 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003324 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003325 }
3326}
3327
Daniel Vetter5829975c2015-04-16 11:36:52 +02003328static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003329{
3330 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3331 struct drm_i915_private *dev_priv = dev->dev_private;
3332 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003333 struct intel_crtc *intel_crtc =
3334 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003335 unsigned long demph_reg_value, preemph_reg_value,
3336 uniqtranscale_reg_value;
3337 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08003338 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003339 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003340
3341 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303342 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003343 preemph_reg_value = 0x0004000;
3344 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303345 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003346 demph_reg_value = 0x2B405555;
3347 uniqtranscale_reg_value = 0x552AB83A;
3348 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303349 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003350 demph_reg_value = 0x2B404040;
3351 uniqtranscale_reg_value = 0x5548B83A;
3352 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303353 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003354 demph_reg_value = 0x2B245555;
3355 uniqtranscale_reg_value = 0x5560B83A;
3356 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303357 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003358 demph_reg_value = 0x2B405555;
3359 uniqtranscale_reg_value = 0x5598DA3A;
3360 break;
3361 default:
3362 return 0;
3363 }
3364 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303365 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003366 preemph_reg_value = 0x0002000;
3367 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303368 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003369 demph_reg_value = 0x2B404040;
3370 uniqtranscale_reg_value = 0x5552B83A;
3371 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303372 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003373 demph_reg_value = 0x2B404848;
3374 uniqtranscale_reg_value = 0x5580B83A;
3375 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303376 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003377 demph_reg_value = 0x2B404040;
3378 uniqtranscale_reg_value = 0x55ADDA3A;
3379 break;
3380 default:
3381 return 0;
3382 }
3383 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303384 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003385 preemph_reg_value = 0x0000000;
3386 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303387 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003388 demph_reg_value = 0x2B305555;
3389 uniqtranscale_reg_value = 0x5570B83A;
3390 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303391 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003392 demph_reg_value = 0x2B2B4040;
3393 uniqtranscale_reg_value = 0x55ADDA3A;
3394 break;
3395 default:
3396 return 0;
3397 }
3398 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303399 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003400 preemph_reg_value = 0x0006000;
3401 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303402 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003403 demph_reg_value = 0x1B405555;
3404 uniqtranscale_reg_value = 0x55ADDA3A;
3405 break;
3406 default:
3407 return 0;
3408 }
3409 break;
3410 default:
3411 return 0;
3412 }
3413
Ville Syrjäläa5805162015-05-26 20:42:30 +03003414 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003415 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3416 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3417 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003418 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003419 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3420 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3421 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3422 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03003423 mutex_unlock(&dev_priv->sb_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003424
3425 return 0;
3426}
3427
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003428static bool chv_need_uniq_trans_scale(uint8_t train_set)
3429{
3430 return (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) == DP_TRAIN_PRE_EMPH_LEVEL_0 &&
3431 (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) == DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3432}
3433
Daniel Vetter5829975c2015-04-16 11:36:52 +02003434static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003435{
3436 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3437 struct drm_i915_private *dev_priv = dev->dev_private;
3438 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3439 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003440 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003441 uint8_t train_set = intel_dp->train_set[0];
3442 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003443 enum pipe pipe = intel_crtc->pipe;
3444 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003445
3446 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303447 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003448 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303449 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003450 deemph_reg_value = 128;
3451 margin_reg_value = 52;
3452 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303453 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003454 deemph_reg_value = 128;
3455 margin_reg_value = 77;
3456 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303457 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003458 deemph_reg_value = 128;
3459 margin_reg_value = 102;
3460 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303461 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003462 deemph_reg_value = 128;
3463 margin_reg_value = 154;
3464 /* FIXME extra to set for 1200 */
3465 break;
3466 default:
3467 return 0;
3468 }
3469 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303470 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003471 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303472 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003473 deemph_reg_value = 85;
3474 margin_reg_value = 78;
3475 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303476 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003477 deemph_reg_value = 85;
3478 margin_reg_value = 116;
3479 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303480 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003481 deemph_reg_value = 85;
3482 margin_reg_value = 154;
3483 break;
3484 default:
3485 return 0;
3486 }
3487 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303488 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003489 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303490 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003491 deemph_reg_value = 64;
3492 margin_reg_value = 104;
3493 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303494 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003495 deemph_reg_value = 64;
3496 margin_reg_value = 154;
3497 break;
3498 default:
3499 return 0;
3500 }
3501 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303502 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003503 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303504 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003505 deemph_reg_value = 43;
3506 margin_reg_value = 154;
3507 break;
3508 default:
3509 return 0;
3510 }
3511 break;
3512 default:
3513 return 0;
3514 }
3515
Ville Syrjäläa5805162015-05-26 20:42:30 +03003516 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003517
3518 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003519 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3520 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003521 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3522 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003523 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3524
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003525 if (intel_crtc->config->lane_count > 2) {
3526 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3527 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3528 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3529 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
3530 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3531 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003532
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003533 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3534 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3535 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3536 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3537
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003538 if (intel_crtc->config->lane_count > 2) {
3539 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3540 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3541 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3542 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3543 }
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003544
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003545 /* Program swing deemph */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003546 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003547 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3548 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3549 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3550 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3551 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003552
3553 /* Program swing margin */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003554 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003555 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003556
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003557 val &= ~DPIO_SWING_MARGIN000_MASK;
3558 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003559
3560 /*
3561 * Supposedly this value shouldn't matter when unique transition
3562 * scale is disabled, but in fact it does matter. Let's just
3563 * always program the same value and hope it's OK.
3564 */
3565 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3566 val |= 0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT;
3567
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003568 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3569 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003570
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003571 /*
3572 * The document said it needs to set bit 27 for ch0 and bit 26
3573 * for ch1. Might be a typo in the doc.
3574 * For now, for this unique transition scale selection, set bit
3575 * 27 for ch0 and ch1.
3576 */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003577 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003578 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003579 if (chv_need_uniq_trans_scale(train_set))
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003580 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003581 else
3582 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3583 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003584 }
3585
3586 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003587 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3588 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3589 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3590
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003591 if (intel_crtc->config->lane_count > 2) {
3592 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3593 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3594 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3595 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003596
Ville Syrjäläa5805162015-05-26 20:42:30 +03003597 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003598
3599 return 0;
3600}
3601
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003602static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003603gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003604{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003605 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003606
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003607 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303608 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003609 default:
3610 signal_levels |= DP_VOLTAGE_0_4;
3611 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303612 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003613 signal_levels |= DP_VOLTAGE_0_6;
3614 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303615 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003616 signal_levels |= DP_VOLTAGE_0_8;
3617 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303618 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003619 signal_levels |= DP_VOLTAGE_1_2;
3620 break;
3621 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003622 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303623 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003624 default:
3625 signal_levels |= DP_PRE_EMPHASIS_0;
3626 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303627 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003628 signal_levels |= DP_PRE_EMPHASIS_3_5;
3629 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303630 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003631 signal_levels |= DP_PRE_EMPHASIS_6;
3632 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303633 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003634 signal_levels |= DP_PRE_EMPHASIS_9_5;
3635 break;
3636 }
3637 return signal_levels;
3638}
3639
Zhenyu Wange3421a12010-04-08 09:43:27 +08003640/* Gen6's DP voltage swing and pre-emphasis control */
3641static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003642gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003643{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003644 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3645 DP_TRAIN_PRE_EMPHASIS_MASK);
3646 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303647 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3648 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003649 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303650 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003651 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303652 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3653 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003654 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303655 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3656 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003657 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303658 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3659 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003660 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003661 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003662 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3663 "0x%x\n", signal_levels);
3664 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003665 }
3666}
3667
Keith Packard1a2eb462011-11-16 16:26:07 -08003668/* Gen7's DP voltage swing and pre-emphasis control */
3669static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003670gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003671{
3672 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3673 DP_TRAIN_PRE_EMPHASIS_MASK);
3674 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303675 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003676 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303677 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003678 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303679 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003680 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3681
Sonika Jindalbd600182014-08-08 16:23:41 +05303682 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003683 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303684 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003685 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3686
Sonika Jindalbd600182014-08-08 16:23:41 +05303687 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003688 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303689 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003690 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3691
3692 default:
3693 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3694 "0x%x\n", signal_levels);
3695 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3696 }
3697}
3698
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003699void
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003700intel_dp_set_signal_levels(struct intel_dp *intel_dp)
Paulo Zanonif0a34242012-12-06 16:51:50 -02003701{
3702 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003703 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003704 struct drm_device *dev = intel_dig_port->base.base.dev;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003705 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehallf8896f52015-06-25 11:11:03 +03003706 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003707 uint8_t train_set = intel_dp->train_set[0];
3708
David Weinehallf8896f52015-06-25 11:11:03 +03003709 if (HAS_DDI(dev)) {
3710 signal_levels = ddi_signal_levels(intel_dp);
3711
3712 if (IS_BROXTON(dev))
3713 signal_levels = 0;
3714 else
3715 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003716 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003717 signal_levels = chv_signal_levels(intel_dp);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003718 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003719 signal_levels = vlv_signal_levels(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003720 } else if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003721 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003722 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003723 } else if (IS_GEN6(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003724 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003725 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3726 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003727 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003728 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3729 }
3730
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303731 if (mask)
3732 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3733
3734 DRM_DEBUG_KMS("Using vswing level %d\n",
3735 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3736 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3737 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3738 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003739
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003740 intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003741
3742 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
3743 POSTING_READ(intel_dp->output_reg);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003744}
3745
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003746void
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003747intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
3748 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003749{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003750 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003751 struct drm_i915_private *dev_priv =
3752 to_i915(intel_dig_port->base.base.dev);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003753
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003754 _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003755
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003756 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003757 POSTING_READ(intel_dp->output_reg);
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003758}
3759
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003760void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
Imre Deak3ab9c632013-05-03 12:57:41 +03003761{
3762 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3763 struct drm_device *dev = intel_dig_port->base.base.dev;
3764 struct drm_i915_private *dev_priv = dev->dev_private;
3765 enum port port = intel_dig_port->port;
3766 uint32_t val;
3767
3768 if (!HAS_DDI(dev))
3769 return;
3770
3771 val = I915_READ(DP_TP_CTL(port));
3772 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3773 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3774 I915_WRITE(DP_TP_CTL(port), val);
3775
3776 /*
3777 * On PORT_A we can have only eDP in SST mode. There the only reason
3778 * we need to set idle transmission mode is to work around a HW issue
3779 * where we enable the pipe while not in idle link-training mode.
3780 * In this case there is requirement to wait for a minimum number of
3781 * idle patterns to be sent.
3782 */
3783 if (port == PORT_A)
3784 return;
3785
3786 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3787 1))
3788 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3789}
3790
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003791static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003792intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003793{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003794 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003795 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003796 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003797 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003798 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003799 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003800
Daniel Vetterbc76e3202014-05-20 22:46:50 +02003801 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003802 return;
3803
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003804 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003805 return;
3806
Zhao Yakui28c97732009-10-09 11:39:41 +08003807 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003808
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03003809 if ((IS_GEN7(dev) && port == PORT_A) ||
3810 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003811 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003812 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003813 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003814 if (IS_CHERRYVIEW(dev))
3815 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3816 else
3817 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003818 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003819 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003820 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003821 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003822
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003823 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3824 I915_WRITE(intel_dp->output_reg, DP);
3825 POSTING_READ(intel_dp->output_reg);
3826
3827 /*
3828 * HW workaround for IBX, we need to move the port
3829 * to transcoder A after disabling it to allow the
3830 * matching HDMI port to be enabled on transcoder A.
3831 */
3832 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003833 /*
3834 * We get CPU/PCH FIFO underruns on the other pipe when
3835 * doing the workaround. Sweep them under the rug.
3836 */
3837 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3838 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3839
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003840 /* always enable with pattern 1 (as per spec) */
3841 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3842 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3843 I915_WRITE(intel_dp->output_reg, DP);
3844 POSTING_READ(intel_dp->output_reg);
3845
3846 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003847 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003848 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003849
3850 intel_wait_for_vblank_if_active(dev_priv->dev, PIPE_A);
3851 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3852 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Eric Anholt5bddd172010-11-18 09:32:59 +08003853 }
3854
Keith Packardf01eca22011-09-28 16:48:10 -07003855 msleep(intel_dp->panel_power_down_delay);
Ville Syrjälä6fec7662015-11-10 16:16:17 +02003856
3857 intel_dp->DP = DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003858}
3859
Keith Packard26d61aa2011-07-25 20:01:09 -07003860static bool
3861intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003862{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003863 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3864 struct drm_device *dev = dig_port->base.base.dev;
3865 struct drm_i915_private *dev_priv = dev->dev_private;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303866 uint8_t rev;
Rodrigo Vivia031d702013-10-03 16:15:06 -03003867
Jani Nikula9d1a1032014-03-14 16:51:15 +02003868 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3869 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003870 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003871
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003872 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003873
Adam Jacksonedb39242012-09-18 10:58:49 -04003874 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3875 return false; /* DPCD not present */
3876
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003877 /* Check if the panel supports PSR */
3878 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003879 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003880 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3881 intel_dp->psr_dpcd,
3882 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003883 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3884 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003885 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003886 }
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303887
3888 if (INTEL_INFO(dev)->gen >= 9 &&
3889 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3890 uint8_t frame_sync_cap;
3891
3892 dev_priv->psr.sink_support = true;
3893 intel_dp_dpcd_read_wake(&intel_dp->aux,
3894 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3895 &frame_sync_cap, 1);
3896 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3897 /* PSR2 needs frame sync as well */
3898 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3899 DRM_DEBUG_KMS("PSR2 %s on sink",
3900 dev_priv->psr.psr2_support ? "supported" : "not supported");
3901 }
Jani Nikula50003932013-09-20 16:42:17 +03003902 }
3903
Jani Nikulabc5133d2015-09-03 11:16:07 +03003904 DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03003905 yesno(intel_dp_source_supports_hbr2(intel_dp)),
Jani Nikula742f4912015-09-03 11:16:09 +03003906 yesno(drm_dp_tps3_supported(intel_dp->dpcd)));
Todd Previte06ea66b2014-01-20 10:19:39 -07003907
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303908 /* Intermediate frequency support */
3909 if (is_edp(intel_dp) &&
3910 (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3911 (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
3912 (rev >= 0x03)) { /* eDp v1.4 or higher */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003913 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003914 int i;
3915
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303916 intel_dp_dpcd_read_wake(&intel_dp->aux,
3917 DP_SUPPORTED_LINK_RATES,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003918 sink_rates,
3919 sizeof(sink_rates));
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003920
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003921 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3922 int val = le16_to_cpu(sink_rates[i]);
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003923
3924 if (val == 0)
3925 break;
3926
Sonika Jindalaf77b972015-05-07 13:59:28 +05303927 /* Value read is in kHz while drm clock is saved in deca-kHz */
3928 intel_dp->sink_rates[i] = (val * 200) / 10;
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003929 }
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003930 intel_dp->num_sink_rates = i;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303931 }
Ville Syrjälä0336400e2015-03-12 17:10:39 +02003932
3933 intel_dp_print_rates(intel_dp);
3934
Adam Jacksonedb39242012-09-18 10:58:49 -04003935 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3936 DP_DWN_STRM_PORT_PRESENT))
3937 return true; /* native DP sink */
3938
3939 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3940 return true; /* no per-port downstream info */
3941
Jani Nikula9d1a1032014-03-14 16:51:15 +02003942 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3943 intel_dp->downstream_ports,
3944 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003945 return false; /* downstream port status fetch failed */
3946
3947 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003948}
3949
Adam Jackson0d198322012-05-14 16:05:47 -04003950static void
3951intel_dp_probe_oui(struct intel_dp *intel_dp)
3952{
3953 u8 buf[3];
3954
3955 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3956 return;
3957
Jani Nikula9d1a1032014-03-14 16:51:15 +02003958 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003959 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3960 buf[0], buf[1], buf[2]);
3961
Jani Nikula9d1a1032014-03-14 16:51:15 +02003962 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003963 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3964 buf[0], buf[1], buf[2]);
3965}
3966
Dave Airlie0e32b392014-05-02 14:02:48 +10003967static bool
3968intel_dp_probe_mst(struct intel_dp *intel_dp)
3969{
3970 u8 buf[1];
3971
3972 if (!intel_dp->can_mst)
3973 return false;
3974
3975 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3976 return false;
3977
Dave Airlie0e32b392014-05-02 14:02:48 +10003978 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3979 if (buf[0] & DP_MST_CAP) {
3980 DRM_DEBUG_KMS("Sink is MST capable\n");
3981 intel_dp->is_mst = true;
3982 } else {
3983 DRM_DEBUG_KMS("Sink is not MST capable\n");
3984 intel_dp->is_mst = false;
3985 }
3986 }
Dave Airlie0e32b392014-05-02 14:02:48 +10003987
3988 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3989 return intel_dp->is_mst;
3990}
3991
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003992static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003993{
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003994 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003995 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003996 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003997 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003998 int ret = 0;
Rodrigo Vivic6297842015-11-05 10:50:20 -08003999 int count = 0;
4000 int attempts = 10;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004001
4002 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004003 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004004 ret = -EIO;
4005 goto out;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004006 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004007
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004008 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004009 buf & ~DP_TEST_SINK_START) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004010 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004011 ret = -EIO;
4012 goto out;
4013 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004014
Rodrigo Vivic6297842015-11-05 10:50:20 -08004015 do {
4016 intel_wait_for_vblank(dev, intel_crtc->pipe);
4017
4018 if (drm_dp_dpcd_readb(&intel_dp->aux,
4019 DP_TEST_SINK_MISC, &buf) < 0) {
4020 ret = -EIO;
4021 goto out;
4022 }
4023 count = buf & DP_TEST_COUNT_MASK;
4024 } while (--attempts && count);
4025
4026 if (attempts == 0) {
Rodrigo Vividc5a9032016-01-29 14:44:59 -08004027 DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
Rodrigo Vivic6297842015-11-05 10:50:20 -08004028 ret = -ETIMEDOUT;
4029 }
4030
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004031 out:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004032 hsw_enable_ips(intel_crtc);
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004033 return ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004034}
4035
4036static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
4037{
4038 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08004039 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004040 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
4041 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004042 int ret;
4043
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004044 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
4045 return -EIO;
4046
4047 if (!(buf & DP_TEST_CRC_SUPPORTED))
4048 return -ENOTTY;
4049
4050 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
4051 return -EIO;
4052
Rodrigo Vivi6d8175d2015-11-05 10:50:22 -08004053 if (buf & DP_TEST_SINK_START) {
4054 ret = intel_dp_sink_crc_stop(intel_dp);
4055 if (ret)
4056 return ret;
4057 }
4058
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004059 hsw_disable_ips(intel_crtc);
4060
4061 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
4062 buf | DP_TEST_SINK_START) < 0) {
4063 hsw_enable_ips(intel_crtc);
4064 return -EIO;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004065 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004066
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08004067 intel_wait_for_vblank(dev, intel_crtc->pipe);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004068 return 0;
4069}
4070
4071int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
4072{
4073 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
4074 struct drm_device *dev = dig_port->base.base.dev;
4075 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
4076 u8 buf;
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004077 int count, ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004078 int attempts = 6;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004079
4080 ret = intel_dp_sink_crc_start(intel_dp);
4081 if (ret)
4082 return ret;
4083
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004084 do {
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004085 intel_wait_for_vblank(dev, intel_crtc->pipe);
4086
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004087 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004088 DP_TEST_SINK_MISC, &buf) < 0) {
4089 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004090 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004091 }
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004092 count = buf & DP_TEST_COUNT_MASK;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07004093
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08004094 } while (--attempts && count == 0);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004095
4096 if (attempts == 0) {
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08004097 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
4098 ret = -ETIMEDOUT;
4099 goto stop;
4100 }
4101
4102 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
4103 ret = -EIO;
4104 goto stop;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004105 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004106
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004107stop:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004108 intel_dp_sink_crc_stop(intel_dp);
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004109 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004110}
4111
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004112static bool
4113intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4114{
Jani Nikula9d1a1032014-03-14 16:51:15 +02004115 return intel_dp_dpcd_read_wake(&intel_dp->aux,
4116 DP_DEVICE_SERVICE_IRQ_VECTOR,
4117 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004118}
4119
Dave Airlie0e32b392014-05-02 14:02:48 +10004120static bool
4121intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4122{
4123 int ret;
4124
4125 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
4126 DP_SINK_COUNT_ESI,
4127 sink_irq_vector, 14);
4128 if (ret != 14)
4129 return false;
4130
4131 return true;
4132}
4133
Todd Previtec5d5ab72015-04-15 08:38:38 -07004134static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004135{
Todd Previtec5d5ab72015-04-15 08:38:38 -07004136 uint8_t test_result = DP_TEST_ACK;
4137 return test_result;
4138}
4139
4140static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4141{
4142 uint8_t test_result = DP_TEST_NAK;
4143 return test_result;
4144}
4145
4146static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4147{
4148 uint8_t test_result = DP_TEST_NAK;
Todd Previte559be302015-05-04 07:48:20 -07004149 struct intel_connector *intel_connector = intel_dp->attached_connector;
4150 struct drm_connector *connector = &intel_connector->base;
4151
4152 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02004153 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07004154 intel_dp->aux.i2c_defer_count > 6) {
4155 /* Check EDID read for NACKs, DEFERs and corruption
4156 * (DP CTS 1.2 Core r1.1)
4157 * 4.2.2.4 : Failed EDID read, I2C_NAK
4158 * 4.2.2.5 : Failed EDID read, I2C_DEFER
4159 * 4.2.2.6 : EDID corruption detected
4160 * Use failsafe mode for all cases
4161 */
4162 if (intel_dp->aux.i2c_nack_count > 0 ||
4163 intel_dp->aux.i2c_defer_count > 0)
4164 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
4165 intel_dp->aux.i2c_nack_count,
4166 intel_dp->aux.i2c_defer_count);
4167 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
4168 } else {
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304169 struct edid *block = intel_connector->detect_edid;
4170
4171 /* We have to write the checksum
4172 * of the last block read
4173 */
4174 block += intel_connector->detect_edid->extensions;
4175
Todd Previte559be302015-05-04 07:48:20 -07004176 if (!drm_dp_dpcd_write(&intel_dp->aux,
4177 DP_TEST_EDID_CHECKSUM,
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304178 &block->checksum,
Dan Carpenter5a1cc652015-05-12 21:07:37 +03004179 1))
Todd Previte559be302015-05-04 07:48:20 -07004180 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
4181
4182 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4183 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
4184 }
4185
4186 /* Set test active flag here so userspace doesn't interrupt things */
4187 intel_dp->compliance_test_active = 1;
4188
Todd Previtec5d5ab72015-04-15 08:38:38 -07004189 return test_result;
4190}
4191
4192static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4193{
4194 uint8_t test_result = DP_TEST_NAK;
4195 return test_result;
4196}
4197
4198static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4199{
4200 uint8_t response = DP_TEST_NAK;
4201 uint8_t rxdata = 0;
4202 int status = 0;
4203
Todd Previtec5d5ab72015-04-15 08:38:38 -07004204 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
4205 if (status <= 0) {
4206 DRM_DEBUG_KMS("Could not read test request from sink\n");
4207 goto update_status;
4208 }
4209
4210 switch (rxdata) {
4211 case DP_TEST_LINK_TRAINING:
4212 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
4213 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
4214 response = intel_dp_autotest_link_training(intel_dp);
4215 break;
4216 case DP_TEST_LINK_VIDEO_PATTERN:
4217 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
4218 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
4219 response = intel_dp_autotest_video_pattern(intel_dp);
4220 break;
4221 case DP_TEST_LINK_EDID_READ:
4222 DRM_DEBUG_KMS("EDID test requested\n");
4223 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
4224 response = intel_dp_autotest_edid(intel_dp);
4225 break;
4226 case DP_TEST_LINK_PHY_TEST_PATTERN:
4227 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
4228 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
4229 response = intel_dp_autotest_phy_pattern(intel_dp);
4230 break;
4231 default:
4232 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
4233 break;
4234 }
4235
4236update_status:
4237 status = drm_dp_dpcd_write(&intel_dp->aux,
4238 DP_TEST_RESPONSE,
4239 &response, 1);
4240 if (status <= 0)
4241 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004242}
4243
Dave Airlie0e32b392014-05-02 14:02:48 +10004244static int
4245intel_dp_check_mst_status(struct intel_dp *intel_dp)
4246{
4247 bool bret;
4248
4249 if (intel_dp->is_mst) {
4250 u8 esi[16] = { 0 };
4251 int ret = 0;
4252 int retry;
4253 bool handled;
4254 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4255go_again:
4256 if (bret == true) {
4257
4258 /* check link status - esi[10] = 0x200c */
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03004259 if (intel_dp->active_mst_links &&
Ville Syrjälä901c2da2015-08-17 18:05:12 +03004260 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10004261 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4262 intel_dp_start_link_train(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004263 intel_dp_stop_link_train(intel_dp);
4264 }
4265
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004266 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004267 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4268
4269 if (handled) {
4270 for (retry = 0; retry < 3; retry++) {
4271 int wret;
4272 wret = drm_dp_dpcd_write(&intel_dp->aux,
4273 DP_SINK_COUNT_ESI+1,
4274 &esi[1], 3);
4275 if (wret == 3) {
4276 break;
4277 }
4278 }
4279
4280 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4281 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004282 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004283 goto go_again;
4284 }
4285 } else
4286 ret = 0;
4287
4288 return ret;
4289 } else {
4290 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4291 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4292 intel_dp->is_mst = false;
4293 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4294 /* send a hotplug event */
4295 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4296 }
4297 }
4298 return -EINVAL;
4299}
4300
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004301/*
4302 * According to DP spec
4303 * 5.1.2:
4304 * 1. Read DPCD
4305 * 2. Configure link according to Receiver Capabilities
4306 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4307 * 4. Check link status on receipt of hot-plug interrupt
4308 */
Damien Lespiaua5146202015-02-10 19:32:22 +00004309static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01004310intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004311{
Dave Airlie5b215bc2014-08-05 10:40:20 +10004312 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004313 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004314 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07004315 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004316
Dave Airlie5b215bc2014-08-05 10:40:20 +10004317 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4318
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304319 /*
4320 * Clearing compliance test variables to allow capturing
4321 * of values for next automated test request.
4322 */
4323 intel_dp->compliance_test_active = 0;
4324 intel_dp->compliance_test_type = 0;
4325 intel_dp->compliance_test_data = 0;
4326
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02004327 if (!intel_encoder->base.crtc)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004328 return;
4329
Imre Deak1a125d82014-08-18 14:42:46 +03004330 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4331 return;
4332
Keith Packard92fd8fd2011-07-25 19:50:10 -07004333 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07004334 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004335 return;
4336 }
4337
Keith Packard92fd8fd2011-07-25 19:50:10 -07004338 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07004339 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004340 return;
4341 }
4342
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004343 /* Try to read the source of the interrupt */
4344 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4345 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4346 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004347 drm_dp_dpcd_writeb(&intel_dp->aux,
4348 DP_DEVICE_SERVICE_IRQ_VECTOR,
4349 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004350
4351 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Todd Previte09b1eb12015-04-20 15:27:34 -07004352 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004353 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4354 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4355 }
4356
Shubhangi Shrivastava14631e92015-10-14 14:56:49 +05304357 /* if link training is requested we should perform it always */
4358 if ((intel_dp->compliance_test_type == DP_TEST_LINK_TRAINING) ||
4359 (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count))) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07004360 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03004361 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004362 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03004363 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004364 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004365}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004366
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004367/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004368static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004369intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004370{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004371 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004372 uint8_t type;
4373
4374 if (!intel_dp_get_dpcd(intel_dp))
4375 return connector_status_disconnected;
4376
4377 /* if there's no downstream port, we're done */
4378 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004379 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004380
4381 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004382 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4383 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04004384 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004385
4386 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4387 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004388 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004389
Adam Jackson23235172012-09-20 16:42:45 -04004390 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4391 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004392 }
4393
4394 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004395 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004396 return connector_status_connected;
4397
4398 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004399 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4400 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4401 if (type == DP_DS_PORT_TYPE_VGA ||
4402 type == DP_DS_PORT_TYPE_NON_EDID)
4403 return connector_status_unknown;
4404 } else {
4405 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4406 DP_DWN_STRM_PORT_TYPE_MASK;
4407 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4408 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4409 return connector_status_unknown;
4410 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004411
4412 /* Anything else is out of spec, warn and ignore */
4413 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004414 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004415}
4416
4417static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004418edp_detect(struct intel_dp *intel_dp)
4419{
4420 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4421 enum drm_connector_status status;
4422
4423 status = intel_panel_detect(dev);
4424 if (status == connector_status_unknown)
4425 status = connector_status_connected;
4426
4427 return status;
4428}
4429
Jani Nikulab93433c2015-08-20 10:47:36 +03004430static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
4431 struct intel_digital_port *port)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004432{
Jani Nikulab93433c2015-08-20 10:47:36 +03004433 u32 bit;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004434
Jani Nikula0df53b72015-08-20 10:47:40 +03004435 switch (port->port) {
4436 case PORT_A:
4437 return true;
4438 case PORT_B:
4439 bit = SDE_PORTB_HOTPLUG;
4440 break;
4441 case PORT_C:
4442 bit = SDE_PORTC_HOTPLUG;
4443 break;
4444 case PORT_D:
4445 bit = SDE_PORTD_HOTPLUG;
4446 break;
4447 default:
4448 MISSING_CASE(port->port);
4449 return false;
4450 }
4451
4452 return I915_READ(SDEISR) & bit;
4453}
4454
4455static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
4456 struct intel_digital_port *port)
4457{
4458 u32 bit;
4459
4460 switch (port->port) {
4461 case PORT_A:
4462 return true;
4463 case PORT_B:
4464 bit = SDE_PORTB_HOTPLUG_CPT;
4465 break;
4466 case PORT_C:
4467 bit = SDE_PORTC_HOTPLUG_CPT;
4468 break;
4469 case PORT_D:
4470 bit = SDE_PORTD_HOTPLUG_CPT;
4471 break;
Jani Nikulaa78695d2015-09-18 15:54:50 +03004472 case PORT_E:
4473 bit = SDE_PORTE_HOTPLUG_SPT;
4474 break;
Jani Nikula0df53b72015-08-20 10:47:40 +03004475 default:
4476 MISSING_CASE(port->port);
4477 return false;
Jani Nikulab93433c2015-08-20 10:47:36 +03004478 }
Damien Lespiau1b469632012-12-13 16:09:01 +00004479
Jani Nikulab93433c2015-08-20 10:47:36 +03004480 return I915_READ(SDEISR) & bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004481}
4482
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004483static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula1d245982015-08-20 10:47:37 +03004484 struct intel_digital_port *port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004485{
Jani Nikula9642c812015-08-20 10:47:41 +03004486 u32 bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004487
Jani Nikula9642c812015-08-20 10:47:41 +03004488 switch (port->port) {
4489 case PORT_B:
4490 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4491 break;
4492 case PORT_C:
4493 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4494 break;
4495 case PORT_D:
4496 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4497 break;
4498 default:
4499 MISSING_CASE(port->port);
4500 return false;
4501 }
4502
4503 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4504}
4505
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004506static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
4507 struct intel_digital_port *port)
Jani Nikula9642c812015-08-20 10:47:41 +03004508{
4509 u32 bit;
4510
4511 switch (port->port) {
4512 case PORT_B:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004513 bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004514 break;
4515 case PORT_C:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004516 bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004517 break;
4518 case PORT_D:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004519 bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004520 break;
4521 default:
4522 MISSING_CASE(port->port);
4523 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004524 }
4525
Jani Nikula1d245982015-08-20 10:47:37 +03004526 return I915_READ(PORT_HOTPLUG_STAT) & bit;
Dave Airlie2a592be2014-09-01 16:58:12 +10004527}
4528
Jani Nikulae464bfd2015-08-20 10:47:42 +03004529static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304530 struct intel_digital_port *intel_dig_port)
Jani Nikulae464bfd2015-08-20 10:47:42 +03004531{
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304532 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4533 enum port port;
Jani Nikulae464bfd2015-08-20 10:47:42 +03004534 u32 bit;
4535
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304536 intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
4537 switch (port) {
Jani Nikulae464bfd2015-08-20 10:47:42 +03004538 case PORT_A:
4539 bit = BXT_DE_PORT_HP_DDIA;
4540 break;
4541 case PORT_B:
4542 bit = BXT_DE_PORT_HP_DDIB;
4543 break;
4544 case PORT_C:
4545 bit = BXT_DE_PORT_HP_DDIC;
4546 break;
4547 default:
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304548 MISSING_CASE(port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004549 return false;
4550 }
4551
4552 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4553}
4554
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004555/*
4556 * intel_digital_port_connected - is the specified port connected?
4557 * @dev_priv: i915 private structure
4558 * @port: the port to test
4559 *
4560 * Return %true if @port is connected, %false otherwise.
4561 */
Sonika Jindal237ed862015-09-15 09:44:20 +05304562bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004563 struct intel_digital_port *port)
4564{
Jani Nikula0df53b72015-08-20 10:47:40 +03004565 if (HAS_PCH_IBX(dev_priv))
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004566 return ibx_digital_port_connected(dev_priv, port);
Ville Syrjälä22824fa2016-02-11 16:44:28 +02004567 else if (HAS_PCH_SPLIT(dev_priv))
Jani Nikula0df53b72015-08-20 10:47:40 +03004568 return cpt_digital_port_connected(dev_priv, port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004569 else if (IS_BROXTON(dev_priv))
4570 return bxt_digital_port_connected(dev_priv, port);
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004571 else if (IS_GM45(dev_priv))
4572 return gm45_digital_port_connected(dev_priv, port);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004573 else
4574 return g4x_digital_port_connected(dev_priv, port);
4575}
4576
Keith Packard8c241fe2011-09-28 16:38:44 -07004577static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004578intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004579{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004580 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004581
Jani Nikula9cd300e2012-10-19 14:51:52 +03004582 /* use cached edid if we have one */
4583 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004584 /* invalid edid */
4585 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004586 return NULL;
4587
Jani Nikula55e9ede2013-10-01 10:38:54 +03004588 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004589 } else
4590 return drm_get_edid(&intel_connector->base,
4591 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004592}
4593
Chris Wilsonbeb60602014-09-02 20:04:00 +01004594static void
4595intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004596{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004597 struct intel_connector *intel_connector = intel_dp->attached_connector;
4598 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004599
Chris Wilsonbeb60602014-09-02 20:04:00 +01004600 edid = intel_dp_get_edid(intel_dp);
4601 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004602
Chris Wilsonbeb60602014-09-02 20:04:00 +01004603 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4604 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4605 else
4606 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4607}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004608
Chris Wilsonbeb60602014-09-02 20:04:00 +01004609static void
4610intel_dp_unset_edid(struct intel_dp *intel_dp)
4611{
4612 struct intel_connector *intel_connector = intel_dp->attached_connector;
4613
4614 kfree(intel_connector->detect_edid);
4615 intel_connector->detect_edid = NULL;
4616
4617 intel_dp->has_audio = false;
4618}
4619
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004620static enum drm_connector_status
4621intel_dp_detect(struct drm_connector *connector, bool force)
4622{
4623 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004624 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4625 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004626 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004627 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004628 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004629 bool ret;
Todd Previte09b1eb12015-04-20 15:27:34 -07004630 u8 sink_irq_vector;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004631
Chris Wilson164c8592013-07-20 20:27:08 +01004632 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004633 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004634 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004635
Dave Airlie0e32b392014-05-02 14:02:48 +10004636 if (intel_dp->is_mst) {
4637 /* MST devices are disconnected from a monitor POV */
4638 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4639 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004640 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004641 }
4642
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004643 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4644 intel_display_power_get(to_i915(dev), power_domain);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004645
Chris Wilsond410b562014-09-02 20:03:59 +01004646 /* Can't disconnect eDP, but you can close the lid... */
4647 if (is_edp(intel_dp))
4648 status = edp_detect(intel_dp);
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004649 else if (intel_digital_port_connected(to_i915(dev),
4650 dp_to_dig_port(intel_dp)))
4651 status = intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004652 else
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004653 status = connector_status_disconnected;
4654
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304655 if (status != connector_status_connected) {
4656 intel_dp->compliance_test_active = 0;
4657 intel_dp->compliance_test_type = 0;
4658 intel_dp->compliance_test_data = 0;
4659
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004660 goto out;
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304661 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004662
Adam Jackson0d198322012-05-14 16:05:47 -04004663 intel_dp_probe_oui(intel_dp);
4664
Dave Airlie0e32b392014-05-02 14:02:48 +10004665 ret = intel_dp_probe_mst(intel_dp);
4666 if (ret) {
4667 /* if we are in MST mode then this connector
4668 won't appear connected or have anything with EDID on it */
4669 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4670 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4671 status = connector_status_disconnected;
4672 goto out;
4673 }
4674
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304675 /*
4676 * Clearing NACK and defer counts to get their exact values
4677 * while reading EDID which are required by Compliance tests
4678 * 4.2.2.4 and 4.2.2.5
4679 */
4680 intel_dp->aux.i2c_nack_count = 0;
4681 intel_dp->aux.i2c_defer_count = 0;
4682
Chris Wilsonbeb60602014-09-02 20:04:00 +01004683 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004684
Paulo Zanonid63885d2012-10-26 19:05:49 -02004685 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4686 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004687 status = connector_status_connected;
4688
Todd Previte09b1eb12015-04-20 15:27:34 -07004689 /* Try to read the source of the interrupt */
4690 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4691 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4692 /* Clear interrupt source */
4693 drm_dp_dpcd_writeb(&intel_dp->aux,
4694 DP_DEVICE_SERVICE_IRQ_VECTOR,
4695 sink_irq_vector);
4696
4697 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4698 intel_dp_handle_test_request(intel_dp);
4699 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4700 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4701 }
4702
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004703out:
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004704 intel_display_power_put(to_i915(dev), power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004705 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004706}
4707
Chris Wilsonbeb60602014-09-02 20:04:00 +01004708static void
4709intel_dp_force(struct drm_connector *connector)
4710{
4711 struct intel_dp *intel_dp = intel_attached_dp(connector);
4712 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004713 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004714 enum intel_display_power_domain power_domain;
4715
4716 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4717 connector->base.id, connector->name);
4718 intel_dp_unset_edid(intel_dp);
4719
4720 if (connector->status != connector_status_connected)
4721 return;
4722
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004723 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4724 intel_display_power_get(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004725
4726 intel_dp_set_edid(intel_dp);
4727
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004728 intel_display_power_put(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004729
4730 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4731 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4732}
4733
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004734static int intel_dp_get_modes(struct drm_connector *connector)
4735{
Jani Nikuladd06f902012-10-19 14:51:50 +03004736 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004737 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004738
Chris Wilsonbeb60602014-09-02 20:04:00 +01004739 edid = intel_connector->detect_edid;
4740 if (edid) {
4741 int ret = intel_connector_update_modes(connector, edid);
4742 if (ret)
4743 return ret;
4744 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004745
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004746 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004747 if (is_edp(intel_attached_dp(connector)) &&
4748 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004749 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004750
4751 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004752 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004753 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004754 drm_mode_probed_add(connector, mode);
4755 return 1;
4756 }
4757 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004758
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004759 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004760}
4761
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004762static bool
4763intel_dp_detect_audio(struct drm_connector *connector)
4764{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004765 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004766 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004767
Chris Wilsonbeb60602014-09-02 20:04:00 +01004768 edid = to_intel_connector(connector)->detect_edid;
4769 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004770 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004771
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004772 return has_audio;
4773}
4774
Chris Wilsonf6849602010-09-19 09:29:33 +01004775static int
4776intel_dp_set_property(struct drm_connector *connector,
4777 struct drm_property *property,
4778 uint64_t val)
4779{
Chris Wilsone953fd72011-02-21 22:23:52 +00004780 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004781 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004782 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4783 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004784 int ret;
4785
Rob Clark662595d2012-10-11 20:36:04 -05004786 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004787 if (ret)
4788 return ret;
4789
Chris Wilson3f43c482011-05-12 22:17:24 +01004790 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004791 int i = val;
4792 bool has_audio;
4793
4794 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004795 return 0;
4796
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004797 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004798
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004799 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004800 has_audio = intel_dp_detect_audio(connector);
4801 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004802 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004803
4804 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004805 return 0;
4806
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004807 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004808 goto done;
4809 }
4810
Chris Wilsone953fd72011-02-21 22:23:52 +00004811 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004812 bool old_auto = intel_dp->color_range_auto;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004813 bool old_range = intel_dp->limited_color_range;
Daniel Vetterae4edb82013-04-22 17:07:23 +02004814
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004815 switch (val) {
4816 case INTEL_BROADCAST_RGB_AUTO:
4817 intel_dp->color_range_auto = true;
4818 break;
4819 case INTEL_BROADCAST_RGB_FULL:
4820 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004821 intel_dp->limited_color_range = false;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004822 break;
4823 case INTEL_BROADCAST_RGB_LIMITED:
4824 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004825 intel_dp->limited_color_range = true;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004826 break;
4827 default:
4828 return -EINVAL;
4829 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004830
4831 if (old_auto == intel_dp->color_range_auto &&
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004832 old_range == intel_dp->limited_color_range)
Daniel Vetterae4edb82013-04-22 17:07:23 +02004833 return 0;
4834
Chris Wilsone953fd72011-02-21 22:23:52 +00004835 goto done;
4836 }
4837
Yuly Novikov53b41832012-10-26 12:04:00 +03004838 if (is_edp(intel_dp) &&
4839 property == connector->dev->mode_config.scaling_mode_property) {
4840 if (val == DRM_MODE_SCALE_NONE) {
4841 DRM_DEBUG_KMS("no scaling not supported\n");
4842 return -EINVAL;
4843 }
4844
4845 if (intel_connector->panel.fitting_mode == val) {
4846 /* the eDP scaling property is not changed */
4847 return 0;
4848 }
4849 intel_connector->panel.fitting_mode = val;
4850
4851 goto done;
4852 }
4853
Chris Wilsonf6849602010-09-19 09:29:33 +01004854 return -EINVAL;
4855
4856done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004857 if (intel_encoder->base.crtc)
4858 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004859
4860 return 0;
4861}
4862
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004863static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004864intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004865{
Jani Nikula1d508702012-10-19 14:51:49 +03004866 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004867
Chris Wilson10e972d2014-09-04 21:43:45 +01004868 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004869
Jani Nikula9cd300e2012-10-19 14:51:52 +03004870 if (!IS_ERR_OR_NULL(intel_connector->edid))
4871 kfree(intel_connector->edid);
4872
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004873 /* Can't call is_edp() since the encoder may have been destroyed
4874 * already. */
4875 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004876 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004877
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004878 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004879 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004880}
4881
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004882void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004883{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004884 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4885 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004886
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02004887 intel_dp_aux_fini(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004888 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004889 if (is_edp(intel_dp)) {
4890 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004891 /*
4892 * vdd might still be enabled do to the delayed vdd off.
4893 * Make sure vdd is actually turned off here.
4894 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004895 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004896 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004897 pps_unlock(intel_dp);
4898
Clint Taylor01527b32014-07-07 13:01:46 -07004899 if (intel_dp->edp_notifier.notifier_call) {
4900 unregister_reboot_notifier(&intel_dp->edp_notifier);
4901 intel_dp->edp_notifier.notifier_call = NULL;
4902 }
Keith Packardbd943152011-09-18 23:09:52 -07004903 }
Imre Deakc8bd0e42014-12-12 17:57:38 +02004904 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004905 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004906}
4907
Imre Deak07f9cd02014-08-18 14:42:45 +03004908static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4909{
4910 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4911
4912 if (!is_edp(intel_dp))
4913 return;
4914
Ville Syrjälä951468f2014-09-04 14:55:31 +03004915 /*
4916 * vdd might still be enabled do to the delayed vdd off.
4917 * Make sure vdd is actually turned off here.
4918 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004919 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004920 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004921 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004922 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004923}
4924
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004925static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4926{
4927 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4928 struct drm_device *dev = intel_dig_port->base.base.dev;
4929 struct drm_i915_private *dev_priv = dev->dev_private;
4930 enum intel_display_power_domain power_domain;
4931
4932 lockdep_assert_held(&dev_priv->pps_mutex);
4933
4934 if (!edp_have_panel_vdd(intel_dp))
4935 return;
4936
4937 /*
4938 * The VDD bit needs a power domain reference, so if the bit is
4939 * already enabled when we boot or resume, grab this reference and
4940 * schedule a vdd off, so we don't hold on to the reference
4941 * indefinitely.
4942 */
4943 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004944 power_domain = intel_display_port_aux_power_domain(&intel_dig_port->base);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004945 intel_display_power_get(dev_priv, power_domain);
4946
4947 edp_panel_vdd_schedule_off(intel_dp);
4948}
4949
Imre Deak6d93c0c2014-07-31 14:03:36 +03004950static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4951{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004952 struct intel_dp *intel_dp;
4953
4954 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4955 return;
4956
4957 intel_dp = enc_to_intel_dp(encoder);
4958
4959 pps_lock(intel_dp);
4960
4961 /*
4962 * Read out the current power sequencer assignment,
4963 * in case the BIOS did something with it.
4964 */
Wayne Boyer666a4532015-12-09 12:29:35 -08004965 if (IS_VALLEYVIEW(encoder->dev) || IS_CHERRYVIEW(encoder->dev))
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004966 vlv_initial_power_sequencer_setup(intel_dp);
4967
4968 intel_edp_panel_vdd_sanitize(intel_dp);
4969
4970 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004971}
4972
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004973static const struct drm_connector_funcs intel_dp_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02004974 .dpms = drm_atomic_helper_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004975 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004976 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004977 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004978 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004979 .atomic_get_property = intel_connector_atomic_get_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004980 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004981 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02004982 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004983};
4984
4985static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4986 .get_modes = intel_dp_get_modes,
4987 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004988 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004989};
4990
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004991static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004992 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004993 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004994};
4995
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004996enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004997intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4998{
4999 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03005000 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10005001 struct drm_device *dev = intel_dig_port->base.base.dev;
5002 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03005003 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005004 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03005005
Takashi Iwai25400582015-11-19 12:09:56 +01005006 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
5007 intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
Dave Airlie0e32b392014-05-02 14:02:48 +10005008 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10005009
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03005010 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
5011 /*
5012 * vdd off can generate a long pulse on eDP which
5013 * would require vdd on to handle it, and thus we
5014 * would end up in an endless cycle of
5015 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
5016 */
5017 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
5018 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02005019 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03005020 }
5021
Ville Syrjälä26fbb772014-08-11 18:37:37 +03005022 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
5023 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10005024 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10005025
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005026 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak1c767b32014-08-18 14:42:42 +03005027 intel_display_power_get(dev_priv, power_domain);
5028
Dave Airlie0e32b392014-05-02 14:02:48 +10005029 if (long_hpd) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03005030 /* indicate that we need to restart link training */
5031 intel_dp->train_set_valid = false;
Dave Airlie2a592be2014-09-01 16:58:12 +10005032
Jani Nikula7e66bcf2015-08-20 10:47:39 +03005033 if (!intel_digital_port_connected(dev_priv, intel_dig_port))
5034 goto mst_fail;
Dave Airlie0e32b392014-05-02 14:02:48 +10005035
5036 if (!intel_dp_get_dpcd(intel_dp)) {
5037 goto mst_fail;
5038 }
5039
5040 intel_dp_probe_oui(intel_dp);
5041
Ville Syrjäläd14e7b62015-08-20 19:37:29 +03005042 if (!intel_dp_probe_mst(intel_dp)) {
5043 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
5044 intel_dp_check_link_status(intel_dp);
5045 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10005046 goto mst_fail;
Ville Syrjäläd14e7b62015-08-20 19:37:29 +03005047 }
Dave Airlie0e32b392014-05-02 14:02:48 +10005048 } else {
5049 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03005050 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10005051 goto mst_fail;
5052 }
5053
5054 if (!intel_dp->is_mst) {
Dave Airlie5b215bc2014-08-05 10:40:20 +10005055 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10005056 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10005057 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10005058 }
5059 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005060
5061 ret = IRQ_HANDLED;
5062
Imre Deak1c767b32014-08-18 14:42:42 +03005063 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10005064mst_fail:
5065 /* if we were in MST mode, and device is not there get out of MST mode */
5066 if (intel_dp->is_mst) {
5067 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
5068 intel_dp->is_mst = false;
5069 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
5070 }
Imre Deak1c767b32014-08-18 14:42:42 +03005071put_power:
5072 intel_display_power_put(dev_priv, power_domain);
5073
5074 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10005075}
5076
Rodrigo Vivi477ec322015-08-06 15:51:39 +08005077/* check the VBT to see whether the eDP is on another port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005078bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005079{
5080 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03005081 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005082 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005083 static const short port_mapping[] = {
Rodrigo Vivi477ec322015-08-06 15:51:39 +08005084 [PORT_B] = DVO_PORT_DPB,
5085 [PORT_C] = DVO_PORT_DPC,
5086 [PORT_D] = DVO_PORT_DPD,
5087 [PORT_E] = DVO_PORT_DPE,
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005088 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08005089
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03005090 /*
5091 * eDP not supported on g4x. so bail out early just
5092 * for a bit extra safety in case the VBT is bonkers.
5093 */
5094 if (INTEL_INFO(dev)->gen < 5)
5095 return false;
5096
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005097 if (port == PORT_A)
5098 return true;
5099
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005100 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005101 return false;
5102
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005103 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
5104 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005105
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005106 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02005107 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
5108 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08005109 return true;
5110 }
5111 return false;
5112}
5113
Dave Airlie0e32b392014-05-02 14:02:48 +10005114void
Chris Wilsonf6849602010-09-19 09:29:33 +01005115intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
5116{
Yuly Novikov53b41832012-10-26 12:04:00 +03005117 struct intel_connector *intel_connector = to_intel_connector(connector);
5118
Chris Wilson3f43c482011-05-12 22:17:24 +01005119 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00005120 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02005121 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03005122
5123 if (is_edp(intel_dp)) {
5124 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05005125 drm_object_attach_property(
5126 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03005127 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03005128 DRM_MODE_SCALE_ASPECT);
5129 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03005130 }
Chris Wilsonf6849602010-09-19 09:29:33 +01005131}
5132
Imre Deakdada1a92014-01-29 13:25:41 +02005133static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
5134{
Abhay Kumard28d4732016-01-22 17:39:04 -08005135 intel_dp->panel_power_off_time = ktime_get_boottime();
Imre Deakdada1a92014-01-29 13:25:41 +02005136 intel_dp->last_power_on = jiffies;
5137 intel_dp->last_backlight_off = jiffies;
5138}
5139
Daniel Vetter67a54562012-10-20 20:57:45 +02005140static void
5141intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005142 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02005143{
5144 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005145 struct edp_power_seq cur, vbt, spec,
5146 *final = &intel_dp->pps_delays;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305147 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005148 i915_reg_t pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07005149
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005150 lockdep_assert_held(&dev_priv->pps_mutex);
5151
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03005152 /* already initialized? */
5153 if (final->t11_t12 != 0)
5154 return;
5155
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305156 if (IS_BROXTON(dev)) {
5157 /*
5158 * TODO: BXT has 2 sets of PPS registers.
5159 * Correct Register for Broxton need to be identified
5160 * using VBT. hardcoding for now
5161 */
5162 pp_ctrl_reg = BXT_PP_CONTROL(0);
5163 pp_on_reg = BXT_PP_ON_DELAYS(0);
5164 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5165 } else if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03005166 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07005167 pp_on_reg = PCH_PP_ON_DELAYS;
5168 pp_off_reg = PCH_PP_OFF_DELAYS;
5169 pp_div_reg = PCH_PP_DIVISOR;
5170 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005171 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5172
5173 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
5174 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5175 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5176 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005177 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005178
5179 /* Workaround: Need to write PP_CONTROL with the unlock key as
5180 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305181 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02005182
Jesse Barnes453c5422013-03-28 09:55:41 -07005183 pp_on = I915_READ(pp_on_reg);
5184 pp_off = I915_READ(pp_off_reg);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305185 if (!IS_BROXTON(dev)) {
5186 I915_WRITE(pp_ctrl_reg, pp_ctl);
5187 pp_div = I915_READ(pp_div_reg);
5188 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005189
5190 /* Pull timing values out of registers */
5191 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5192 PANEL_POWER_UP_DELAY_SHIFT;
5193
5194 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5195 PANEL_LIGHT_ON_DELAY_SHIFT;
5196
5197 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5198 PANEL_LIGHT_OFF_DELAY_SHIFT;
5199
5200 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5201 PANEL_POWER_DOWN_DELAY_SHIFT;
5202
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305203 if (IS_BROXTON(dev)) {
5204 u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
5205 BXT_POWER_CYCLE_DELAY_SHIFT;
5206 if (tmp > 0)
5207 cur.t11_t12 = (tmp - 1) * 1000;
5208 else
5209 cur.t11_t12 = 0;
5210 } else {
5211 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02005212 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305213 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005214
5215 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5216 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
5217
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005218 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02005219
5220 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5221 * our hw here, which are all in 100usec. */
5222 spec.t1_t3 = 210 * 10;
5223 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5224 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5225 spec.t10 = 500 * 10;
5226 /* This one is special and actually in units of 100ms, but zero
5227 * based in the hw (so we need to add 100 ms). But the sw vbt
5228 * table multiplies it with 1000 to make it in units of 100usec,
5229 * too. */
5230 spec.t11_t12 = (510 + 100) * 10;
5231
5232 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5233 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
5234
5235 /* Use the max of the register settings and vbt. If both are
5236 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005237#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02005238 spec.field : \
5239 max(cur.field, vbt.field))
5240 assign_final(t1_t3);
5241 assign_final(t8);
5242 assign_final(t9);
5243 assign_final(t10);
5244 assign_final(t11_t12);
5245#undef assign_final
5246
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005247#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02005248 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5249 intel_dp->backlight_on_delay = get_delay(t8);
5250 intel_dp->backlight_off_delay = get_delay(t9);
5251 intel_dp->panel_power_down_delay = get_delay(t10);
5252 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5253#undef get_delay
5254
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005255 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5256 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5257 intel_dp->panel_power_cycle_delay);
5258
5259 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5260 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005261}
5262
5263static void
5264intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005265 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005266{
5267 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07005268 u32 pp_on, pp_off, pp_div, port_sel = 0;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02005269 int div = dev_priv->rawclk_freq / 1000;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005270 i915_reg_t pp_on_reg, pp_off_reg, pp_div_reg, pp_ctrl_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03005271 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005272 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005273
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005274 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005275
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305276 if (IS_BROXTON(dev)) {
5277 /*
5278 * TODO: BXT has 2 sets of PPS registers.
5279 * Correct Register for Broxton need to be identified
5280 * using VBT. hardcoding for now
5281 */
5282 pp_ctrl_reg = BXT_PP_CONTROL(0);
5283 pp_on_reg = BXT_PP_ON_DELAYS(0);
5284 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5285
5286 } else if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes453c5422013-03-28 09:55:41 -07005287 pp_on_reg = PCH_PP_ON_DELAYS;
5288 pp_off_reg = PCH_PP_OFF_DELAYS;
5289 pp_div_reg = PCH_PP_DIVISOR;
5290 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005291 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5292
5293 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5294 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5295 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005296 }
5297
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005298 /*
5299 * And finally store the new values in the power sequencer. The
5300 * backlight delays are set to 1 because we do manual waits on them. For
5301 * T8, even BSpec recommends doing it. For T9, if we don't do this,
5302 * we'll end up waiting for the backlight off delay twice: once when we
5303 * do the manual sleep, and once when we disable the panel and wait for
5304 * the PP_STATUS bit to become zero.
5305 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005306 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005307 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
5308 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005309 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005310 /* Compute the divisor for the pp clock, simply match the Bspec
5311 * formula. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305312 if (IS_BROXTON(dev)) {
5313 pp_div = I915_READ(pp_ctrl_reg);
5314 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
5315 pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
5316 << BXT_POWER_CYCLE_DELAY_SHIFT);
5317 } else {
5318 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5319 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5320 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5321 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005322
5323 /* Haswell doesn't have any port selection bits for the panel
5324 * power sequencer any more. */
Wayne Boyer666a4532015-12-09 12:29:35 -08005325 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005326 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03005327 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005328 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005329 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005330 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005331 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005332 }
5333
Jesse Barnes453c5422013-03-28 09:55:41 -07005334 pp_on |= port_sel;
5335
5336 I915_WRITE(pp_on_reg, pp_on);
5337 I915_WRITE(pp_off_reg, pp_off);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305338 if (IS_BROXTON(dev))
5339 I915_WRITE(pp_ctrl_reg, pp_div);
5340 else
5341 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005342
Daniel Vetter67a54562012-10-20 20:57:45 +02005343 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07005344 I915_READ(pp_on_reg),
5345 I915_READ(pp_off_reg),
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305346 IS_BROXTON(dev) ?
5347 (I915_READ(pp_ctrl_reg) & BXT_POWER_CYCLE_DELAY_MASK) :
Jesse Barnes453c5422013-03-28 09:55:41 -07005348 I915_READ(pp_div_reg));
Zhenyu Wange3421a12010-04-08 09:43:27 +08005349}
5350
Vandana Kannanb33a2812015-02-13 15:33:03 +05305351/**
5352 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5353 * @dev: DRM device
5354 * @refresh_rate: RR to be programmed
5355 *
5356 * This function gets called when refresh rate (RR) has to be changed from
5357 * one frequency to another. Switches can be between high and low RR
5358 * supported by the panel or to any other RR based on media playback (in
5359 * this case, RR value needs to be passed from user space).
5360 *
5361 * The caller of this function needs to take a lock on dev_priv->drrs.
5362 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05305363static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305364{
5365 struct drm_i915_private *dev_priv = dev->dev_private;
5366 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305367 struct intel_digital_port *dig_port = NULL;
5368 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005369 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305370 struct intel_crtc *intel_crtc = NULL;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305371 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305372
5373 if (refresh_rate <= 0) {
5374 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5375 return;
5376 }
5377
Vandana Kannan96178ee2015-01-10 02:25:56 +05305378 if (intel_dp == NULL) {
5379 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305380 return;
5381 }
5382
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005383 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08005384 * FIXME: This needs proper synchronization with psr state for some
5385 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005386 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305387
Vandana Kannan96178ee2015-01-10 02:25:56 +05305388 dig_port = dp_to_dig_port(intel_dp);
5389 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02005390 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305391
5392 if (!intel_crtc) {
5393 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5394 return;
5395 }
5396
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005397 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305398
Vandana Kannan96178ee2015-01-10 02:25:56 +05305399 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305400 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5401 return;
5402 }
5403
Vandana Kannan96178ee2015-01-10 02:25:56 +05305404 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5405 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305406 index = DRRS_LOW_RR;
5407
Vandana Kannan96178ee2015-01-10 02:25:56 +05305408 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305409 DRM_DEBUG_KMS(
5410 "DRRS requested for previously set RR...ignoring\n");
5411 return;
5412 }
5413
5414 if (!intel_crtc->active) {
5415 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5416 return;
5417 }
5418
Durgadoss R44395bf2015-02-13 15:33:02 +05305419 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305420 switch (index) {
5421 case DRRS_HIGH_RR:
5422 intel_dp_set_m_n(intel_crtc, M1_N1);
5423 break;
5424 case DRRS_LOW_RR:
5425 intel_dp_set_m_n(intel_crtc, M2_N2);
5426 break;
5427 case DRRS_MAX_RR:
5428 default:
5429 DRM_ERROR("Unsupported refreshrate type\n");
5430 }
5431 } else if (INTEL_INFO(dev)->gen > 6) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005432 i915_reg_t reg = PIPECONF(intel_crtc->config->cpu_transcoder);
Ville Syrjälä649636e2015-09-22 19:50:01 +03005433 u32 val;
Vandana Kannana4c30b12015-02-13 15:33:00 +05305434
Ville Syrjälä649636e2015-09-22 19:50:01 +03005435 val = I915_READ(reg);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305436 if (index > DRRS_HIGH_RR) {
Wayne Boyer666a4532015-12-09 12:29:35 -08005437 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305438 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5439 else
5440 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305441 } else {
Wayne Boyer666a4532015-12-09 12:29:35 -08005442 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305443 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5444 else
5445 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305446 }
5447 I915_WRITE(reg, val);
5448 }
5449
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305450 dev_priv->drrs.refresh_rate_type = index;
5451
5452 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5453}
5454
Vandana Kannanb33a2812015-02-13 15:33:03 +05305455/**
5456 * intel_edp_drrs_enable - init drrs struct if supported
5457 * @intel_dp: DP struct
5458 *
5459 * Initializes frontbuffer_bits and drrs.dp
5460 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305461void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5462{
5463 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5464 struct drm_i915_private *dev_priv = dev->dev_private;
5465 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5466 struct drm_crtc *crtc = dig_port->base.base.crtc;
5467 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5468
5469 if (!intel_crtc->config->has_drrs) {
5470 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5471 return;
5472 }
5473
5474 mutex_lock(&dev_priv->drrs.mutex);
5475 if (WARN_ON(dev_priv->drrs.dp)) {
5476 DRM_ERROR("DRRS already enabled\n");
5477 goto unlock;
5478 }
5479
5480 dev_priv->drrs.busy_frontbuffer_bits = 0;
5481
5482 dev_priv->drrs.dp = intel_dp;
5483
5484unlock:
5485 mutex_unlock(&dev_priv->drrs.mutex);
5486}
5487
Vandana Kannanb33a2812015-02-13 15:33:03 +05305488/**
5489 * intel_edp_drrs_disable - Disable DRRS
5490 * @intel_dp: DP struct
5491 *
5492 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305493void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5494{
5495 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5496 struct drm_i915_private *dev_priv = dev->dev_private;
5497 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5498 struct drm_crtc *crtc = dig_port->base.base.crtc;
5499 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5500
5501 if (!intel_crtc->config->has_drrs)
5502 return;
5503
5504 mutex_lock(&dev_priv->drrs.mutex);
5505 if (!dev_priv->drrs.dp) {
5506 mutex_unlock(&dev_priv->drrs.mutex);
5507 return;
5508 }
5509
5510 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5511 intel_dp_set_drrs_state(dev_priv->dev,
5512 intel_dp->attached_connector->panel.
5513 fixed_mode->vrefresh);
5514
5515 dev_priv->drrs.dp = NULL;
5516 mutex_unlock(&dev_priv->drrs.mutex);
5517
5518 cancel_delayed_work_sync(&dev_priv->drrs.work);
5519}
5520
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305521static void intel_edp_drrs_downclock_work(struct work_struct *work)
5522{
5523 struct drm_i915_private *dev_priv =
5524 container_of(work, typeof(*dev_priv), drrs.work.work);
5525 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305526
Vandana Kannan96178ee2015-01-10 02:25:56 +05305527 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305528
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305529 intel_dp = dev_priv->drrs.dp;
5530
5531 if (!intel_dp)
5532 goto unlock;
5533
5534 /*
5535 * The delayed work can race with an invalidate hence we need to
5536 * recheck.
5537 */
5538
5539 if (dev_priv->drrs.busy_frontbuffer_bits)
5540 goto unlock;
5541
5542 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5543 intel_dp_set_drrs_state(dev_priv->dev,
5544 intel_dp->attached_connector->panel.
5545 downclock_mode->vrefresh);
5546
5547unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305548 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305549}
5550
Vandana Kannanb33a2812015-02-13 15:33:03 +05305551/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305552 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305553 * @dev: DRM device
5554 * @frontbuffer_bits: frontbuffer plane tracking bits
5555 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305556 * This function gets called everytime rendering on the given planes start.
5557 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305558 *
5559 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5560 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305561void intel_edp_drrs_invalidate(struct drm_device *dev,
5562 unsigned frontbuffer_bits)
5563{
5564 struct drm_i915_private *dev_priv = dev->dev_private;
5565 struct drm_crtc *crtc;
5566 enum pipe pipe;
5567
Daniel Vetter9da7d692015-04-09 16:44:15 +02005568 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305569 return;
5570
Daniel Vetter88f933a2015-04-09 16:44:16 +02005571 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305572
Vandana Kannana93fad02015-01-10 02:25:59 +05305573 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005574 if (!dev_priv->drrs.dp) {
5575 mutex_unlock(&dev_priv->drrs.mutex);
5576 return;
5577 }
5578
Vandana Kannana93fad02015-01-10 02:25:59 +05305579 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5580 pipe = to_intel_crtc(crtc)->pipe;
5581
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005582 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5583 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5584
Ramalingam C0ddfd202015-06-15 20:50:05 +05305585 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005586 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Vandana Kannana93fad02015-01-10 02:25:59 +05305587 intel_dp_set_drrs_state(dev_priv->dev,
5588 dev_priv->drrs.dp->attached_connector->panel.
5589 fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305590
Vandana Kannana93fad02015-01-10 02:25:59 +05305591 mutex_unlock(&dev_priv->drrs.mutex);
5592}
5593
Vandana Kannanb33a2812015-02-13 15:33:03 +05305594/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305595 * intel_edp_drrs_flush - Restart Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305596 * @dev: DRM device
5597 * @frontbuffer_bits: frontbuffer plane tracking bits
5598 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305599 * This function gets called every time rendering on the given planes has
5600 * completed or flip on a crtc is completed. So DRRS should be upclocked
5601 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5602 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305603 *
5604 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5605 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305606void intel_edp_drrs_flush(struct drm_device *dev,
5607 unsigned frontbuffer_bits)
5608{
5609 struct drm_i915_private *dev_priv = dev->dev_private;
5610 struct drm_crtc *crtc;
5611 enum pipe pipe;
5612
Daniel Vetter9da7d692015-04-09 16:44:15 +02005613 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305614 return;
5615
Daniel Vetter88f933a2015-04-09 16:44:16 +02005616 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305617
Vandana Kannana93fad02015-01-10 02:25:59 +05305618 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005619 if (!dev_priv->drrs.dp) {
5620 mutex_unlock(&dev_priv->drrs.mutex);
5621 return;
5622 }
5623
Vandana Kannana93fad02015-01-10 02:25:59 +05305624 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5625 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005626
5627 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05305628 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5629
Ramalingam C0ddfd202015-06-15 20:50:05 +05305630 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005631 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Ramalingam C0ddfd202015-06-15 20:50:05 +05305632 intel_dp_set_drrs_state(dev_priv->dev,
5633 dev_priv->drrs.dp->attached_connector->panel.
5634 fixed_mode->vrefresh);
5635
5636 /*
5637 * flush also means no more activity hence schedule downclock, if all
5638 * other fbs are quiescent too
5639 */
5640 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305641 schedule_delayed_work(&dev_priv->drrs.work,
5642 msecs_to_jiffies(1000));
5643 mutex_unlock(&dev_priv->drrs.mutex);
5644}
5645
Vandana Kannanb33a2812015-02-13 15:33:03 +05305646/**
5647 * DOC: Display Refresh Rate Switching (DRRS)
5648 *
5649 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5650 * which enables swtching between low and high refresh rates,
5651 * dynamically, based on the usage scenario. This feature is applicable
5652 * for internal panels.
5653 *
5654 * Indication that the panel supports DRRS is given by the panel EDID, which
5655 * would list multiple refresh rates for one resolution.
5656 *
5657 * DRRS is of 2 types - static and seamless.
5658 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5659 * (may appear as a blink on screen) and is used in dock-undock scenario.
5660 * Seamless DRRS involves changing RR without any visual effect to the user
5661 * and can be used during normal system usage. This is done by programming
5662 * certain registers.
5663 *
5664 * Support for static/seamless DRRS may be indicated in the VBT based on
5665 * inputs from the panel spec.
5666 *
5667 * DRRS saves power by switching to low RR based on usage scenarios.
5668 *
5669 * eDP DRRS:-
5670 * The implementation is based on frontbuffer tracking implementation.
5671 * When there is a disturbance on the screen triggered by user activity or a
5672 * periodic system activity, DRRS is disabled (RR is changed to high RR).
5673 * When there is no movement on screen, after a timeout of 1 second, a switch
5674 * to low RR is made.
5675 * For integration with frontbuffer tracking code,
5676 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
5677 *
5678 * DRRS can be further extended to support other internal panels and also
5679 * the scenario of video playback wherein RR is set based on the rate
5680 * requested by userspace.
5681 */
5682
5683/**
5684 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5685 * @intel_connector: eDP connector
5686 * @fixed_mode: preferred mode of panel
5687 *
5688 * This function is called only once at driver load to initialize basic
5689 * DRRS stuff.
5690 *
5691 * Returns:
5692 * Downclock mode if panel supports it, else return NULL.
5693 * DRRS support is determined by the presence of downclock mode (apart
5694 * from VBT setting).
5695 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305696static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305697intel_dp_drrs_init(struct intel_connector *intel_connector,
5698 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305699{
5700 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305701 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305702 struct drm_i915_private *dev_priv = dev->dev_private;
5703 struct drm_display_mode *downclock_mode = NULL;
5704
Daniel Vetter9da7d692015-04-09 16:44:15 +02005705 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5706 mutex_init(&dev_priv->drrs.mutex);
5707
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305708 if (INTEL_INFO(dev)->gen <= 6) {
5709 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5710 return NULL;
5711 }
5712
5713 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005714 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305715 return NULL;
5716 }
5717
5718 downclock_mode = intel_find_panel_downclock
5719 (dev, fixed_mode, connector);
5720
5721 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305722 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305723 return NULL;
5724 }
5725
Vandana Kannan96178ee2015-01-10 02:25:56 +05305726 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305727
Vandana Kannan96178ee2015-01-10 02:25:56 +05305728 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005729 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305730 return downclock_mode;
5731}
5732
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005733static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005734 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005735{
5736 struct drm_connector *connector = &intel_connector->base;
5737 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005738 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5739 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005740 struct drm_i915_private *dev_priv = dev->dev_private;
5741 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305742 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005743 bool has_dpcd;
5744 struct drm_display_mode *scan;
5745 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005746 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005747
5748 if (!is_edp(intel_dp))
5749 return true;
5750
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005751 pps_lock(intel_dp);
5752 intel_edp_panel_vdd_sanitize(intel_dp);
5753 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005754
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005755 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005756 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005757
5758 if (has_dpcd) {
5759 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5760 dev_priv->no_aux_handshake =
5761 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5762 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5763 } else {
5764 /* if this fails, presume the device is a ghost */
5765 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005766 return false;
5767 }
5768
5769 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005770 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005771 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005772 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005773
Daniel Vetter060c8772014-03-21 23:22:35 +01005774 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005775 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005776 if (edid) {
5777 if (drm_add_edid_modes(connector, edid)) {
5778 drm_mode_connector_update_edid_property(connector,
5779 edid);
5780 drm_edid_to_eld(connector, edid);
5781 } else {
5782 kfree(edid);
5783 edid = ERR_PTR(-EINVAL);
5784 }
5785 } else {
5786 edid = ERR_PTR(-ENOENT);
5787 }
5788 intel_connector->edid = edid;
5789
5790 /* prefer fixed mode from EDID if available */
5791 list_for_each_entry(scan, &connector->probed_modes, head) {
5792 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5793 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305794 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305795 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005796 break;
5797 }
5798 }
5799
5800 /* fallback to VBT if available for eDP */
5801 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5802 fixed_mode = drm_mode_duplicate(dev,
5803 dev_priv->vbt.lfp_lvds_vbt_mode);
5804 if (fixed_mode)
5805 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5806 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005807 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005808
Wayne Boyer666a4532015-12-09 12:29:35 -08005809 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Clint Taylor01527b32014-07-07 13:01:46 -07005810 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5811 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005812
5813 /*
5814 * Figure out the current pipe for the initial backlight setup.
5815 * If the current pipe isn't valid, try the PPS pipe, and if that
5816 * fails just assume pipe A.
5817 */
5818 if (IS_CHERRYVIEW(dev))
5819 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5820 else
5821 pipe = PORT_TO_PIPE(intel_dp->DP);
5822
5823 if (pipe != PIPE_A && pipe != PIPE_B)
5824 pipe = intel_dp->pps_pipe;
5825
5826 if (pipe != PIPE_A && pipe != PIPE_B)
5827 pipe = PIPE_A;
5828
5829 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5830 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005831 }
5832
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305833 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula5507fae2015-09-14 14:03:48 +03005834 intel_connector->panel.backlight.power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005835 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005836
5837 return true;
5838}
5839
Paulo Zanoni16c25532013-06-12 17:27:25 -03005840bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005841intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5842 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005843{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005844 struct drm_connector *connector = &intel_connector->base;
5845 struct intel_dp *intel_dp = &intel_dig_port->dp;
5846 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5847 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005848 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005849 enum port port = intel_dig_port->port;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005850 int type, ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005851
Ville Syrjäläccb1a832015-12-08 19:59:38 +02005852 if (WARN(intel_dig_port->max_lanes < 1,
5853 "Not enough lanes (%d) for DP on port %c\n",
5854 intel_dig_port->max_lanes, port_name(port)))
5855 return false;
5856
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005857 intel_dp->pps_pipe = INVALID_PIPE;
5858
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005859 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005860 if (INTEL_INFO(dev)->gen >= 9)
5861 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
Wayne Boyer666a4532015-12-09 12:29:35 -08005862 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005863 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5864 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5865 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5866 else if (HAS_PCH_SPLIT(dev))
5867 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5868 else
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02005869 intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005870
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005871 if (INTEL_INFO(dev)->gen >= 9)
5872 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5873 else
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02005874 intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005875
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03005876 if (HAS_DDI(dev))
5877 intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;
5878
Daniel Vetter07679352012-09-06 22:15:42 +02005879 /* Preserve the current hw state. */
5880 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005881 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005882
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005883 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305884 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005885 else
5886 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005887
Imre Deakf7d24902013-05-08 13:14:05 +03005888 /*
5889 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5890 * for DP the encoder type can be set by the caller to
5891 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5892 */
5893 if (type == DRM_MODE_CONNECTOR_eDP)
5894 intel_encoder->type = INTEL_OUTPUT_EDP;
5895
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005896 /* eDP only on port B and/or C on vlv/chv */
Wayne Boyer666a4532015-12-09 12:29:35 -08005897 if (WARN_ON((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
5898 is_edp(intel_dp) && port != PORT_B && port != PORT_C))
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005899 return false;
5900
Imre Deake7281ea2013-05-08 13:14:08 +03005901 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5902 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5903 port_name(port));
5904
Adam Jacksonb3295302010-07-16 14:46:28 -04005905 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005906 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5907
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005908 connector->interlace_allowed = true;
5909 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005910
Daniel Vetter66a92782012-07-12 20:08:18 +02005911 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005912 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005913
Chris Wilsondf0e9242010-09-09 16:20:55 +01005914 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005915 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005916
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005917 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005918 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5919 else
5920 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005921 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005922
Jani Nikula0b998362014-03-14 16:51:17 +02005923 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005924 switch (port) {
5925 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005926 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005927 break;
5928 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005929 intel_encoder->hpd_pin = HPD_PORT_B;
Jani Nikulae87a0052015-10-20 15:22:02 +03005930 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Sonika Jindalcf1d5882015-08-10 10:35:36 +05305931 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005932 break;
5933 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005934 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005935 break;
5936 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005937 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005938 break;
Xiong Zhang26951ca2015-08-17 15:55:50 +08005939 case PORT_E:
5940 intel_encoder->hpd_pin = HPD_PORT_E;
5941 break;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005942 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005943 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005944 }
5945
Imre Deakdada1a92014-01-29 13:25:41 +02005946 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005947 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005948 intel_dp_init_panel_power_timestamps(intel_dp);
Wayne Boyer666a4532015-12-09 12:29:35 -08005949 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005950 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005951 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005952 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005953 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005954 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005955
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005956 ret = intel_dp_aux_init(intel_dp, intel_connector);
5957 if (ret)
5958 goto fail;
Dave Airliec1f05262012-08-30 11:06:18 +10005959
Dave Airlie0e32b392014-05-02 14:02:48 +10005960 /* init MST on ports that can support it */
Jani Nikula0c9b3712015-05-18 17:10:01 +03005961 if (HAS_DP_MST(dev) &&
5962 (port == PORT_B || port == PORT_C || port == PORT_D))
5963 intel_dp_mst_encoder_init(intel_dig_port,
5964 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005965
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005966 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005967 intel_dp_aux_fini(intel_dp);
5968 intel_dp_mst_encoder_cleanup(intel_dig_port);
5969 goto fail;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005970 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005971
Chris Wilsonf6849602010-09-19 09:29:33 +01005972 intel_dp_add_properties(intel_dp, connector);
5973
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005974 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5975 * 0xd. Failure to do so will result in spurious interrupts being
5976 * generated on the port when a cable is not attached.
5977 */
5978 if (IS_G4X(dev) && !IS_GM45(dev)) {
5979 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5980 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5981 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005982
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005983 i915_debugfs_connector_add(connector);
5984
Paulo Zanoni16c25532013-06-12 17:27:25 -03005985 return true;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005986
5987fail:
5988 if (is_edp(intel_dp)) {
5989 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5990 /*
5991 * vdd might still be enabled do to the delayed vdd off.
5992 * Make sure vdd is actually turned off here.
5993 */
5994 pps_lock(intel_dp);
5995 edp_panel_vdd_off_sync(intel_dp);
5996 pps_unlock(intel_dp);
5997 }
5998 drm_connector_unregister(connector);
5999 drm_connector_cleanup(connector);
6000
6001 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006002}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006003
6004void
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006005intel_dp_init(struct drm_device *dev,
6006 i915_reg_t output_reg, enum port port)
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006007{
Dave Airlie13cf5502014-06-18 11:29:35 +10006008 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006009 struct intel_digital_port *intel_dig_port;
6010 struct intel_encoder *intel_encoder;
6011 struct drm_encoder *encoder;
6012 struct intel_connector *intel_connector;
6013
Daniel Vetterb14c5672013-09-19 12:18:32 +02006014 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006015 if (!intel_dig_port)
6016 return;
6017
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006018 intel_connector = intel_connector_alloc();
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306019 if (!intel_connector)
6020 goto err_connector_alloc;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006021
6022 intel_encoder = &intel_dig_port->base;
6023 encoder = &intel_encoder->base;
6024
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05306025 if (drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
Dave Airlieade1ba72015-12-23 14:22:09 +10006026 DRM_MODE_ENCODER_TMDS, NULL))
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05306027 goto err_encoder_init;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006028
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01006029 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006030 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006031 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07006032 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03006033 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006034 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03006035 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006036 intel_encoder->pre_enable = chv_pre_enable_dp;
6037 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03006038 intel_encoder->post_disable = chv_post_disable_dp;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006039 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006040 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006041 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006042 intel_encoder->pre_enable = vlv_pre_enable_dp;
6043 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03006044 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006045 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006046 intel_encoder->pre_enable = g4x_pre_enable_dp;
6047 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03006048 if (INTEL_INFO(dev)->gen >= 5)
6049 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006050 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006051
Paulo Zanoni174edf12012-10-26 19:05:50 -02006052 intel_dig_port->port = port;
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01006053 dev_priv->dig_port_map[port] = intel_encoder;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006054 intel_dig_port->dp.output_reg = output_reg;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02006055 intel_dig_port->max_lanes = 4;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006056
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006057 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03006058 if (IS_CHERRYVIEW(dev)) {
6059 if (port == PORT_D)
6060 intel_encoder->crtc_mask = 1 << 2;
6061 else
6062 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
6063 } else {
6064 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
6065 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02006066 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006067
Dave Airlie13cf5502014-06-18 11:29:35 +10006068 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03006069 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10006070
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306071 if (!intel_dp_init_connector(intel_dig_port, intel_connector))
6072 goto err_init_connector;
6073
6074 return;
6075
6076err_init_connector:
6077 drm_encoder_cleanup(encoder);
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05306078err_encoder_init:
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306079 kfree(intel_connector);
6080err_connector_alloc:
6081 kfree(intel_dig_port);
6082
6083 return;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006084}
Dave Airlie0e32b392014-05-02 14:02:48 +10006085
6086void intel_dp_mst_suspend(struct drm_device *dev)
6087{
6088 struct drm_i915_private *dev_priv = dev->dev_private;
6089 int i;
6090
6091 /* disable MST */
6092 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006093 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10006094 if (!intel_dig_port)
6095 continue;
6096
6097 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
6098 if (!intel_dig_port->dp.can_mst)
6099 continue;
6100 if (intel_dig_port->dp.is_mst)
6101 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
6102 }
6103 }
6104}
6105
6106void intel_dp_mst_resume(struct drm_device *dev)
6107{
6108 struct drm_i915_private *dev_priv = dev->dev_private;
6109 int i;
6110
6111 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006112 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10006113 if (!intel_dig_port)
6114 continue;
6115 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
6116 int ret;
6117
6118 if (!intel_dig_port->dp.can_mst)
6119 continue;
6120
6121 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
6122 if (ret != 0) {
6123 intel_dp_check_mst_status(&intel_dig_port->dp);
6124 }
6125 }
6126 }
6127}