blob: 5a1387954793794679d9e01722f0ac9ad1eba8cc [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Todd Previte559be302015-05-04 07:48:20 -070044/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080050struct dp_link_dpll {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030051 int clock;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080052 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030056 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080057 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030058 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080059 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030063 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080064 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030065 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080066 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080069static const struct dp_link_dpll vlv_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030070 { 162000,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080071 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030072 { 270000,
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080073 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
Ville Syrjälä840b32b2015-08-11 20:21:46 +030086 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030087 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030088 { 270000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030089 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030090 { 540000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030091 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
Sonika Jindal637a9c62015-05-07 09:52:08 +053093
Sonika Jindal64987fc2015-05-26 17:50:13 +053094static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
95 324000, 432000, 540000 };
Sonika Jindal637a9c62015-05-07 09:52:08 +053096static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +020097 324000, 432000, 540000 };
98static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +030099
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700100/**
101 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
102 * @intel_dp: DP struct
103 *
104 * If a CPU or PCH DP output is attached to an eDP panel, this function
105 * will return true, and false otherwise.
106 */
107static bool is_edp(struct intel_dp *intel_dp)
108{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200109 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
110
111 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700112}
113
Imre Deak68b4d822013-05-08 13:14:06 +0300114static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700115{
Imre Deak68b4d822013-05-08 13:14:06 +0300116 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
117
118 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700119}
120
Chris Wilsondf0e9242010-09-09 16:20:55 +0100121static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
122{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200123 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100124}
125
Chris Wilsonea5b2132010-08-04 13:50:23 +0100126static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300127static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100128static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300129static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300130static void vlv_steal_power_sequencer(struct drm_device *dev,
131 enum pipe pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700132
Ville Syrjäläe0fce782015-07-08 23:45:54 +0300133static unsigned int intel_dp_unused_lane_mask(int lane_count)
134{
135 return ~((1 << lane_count) - 1) & 0xf;
136}
137
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200138static int
139intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700140{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700141 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700142
143 switch (max_link_bw) {
144 case DP_LINK_BW_1_62:
145 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200146 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300147 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700148 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300149 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
150 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700151 max_link_bw = DP_LINK_BW_1_62;
152 break;
153 }
154 return max_link_bw;
155}
156
Paulo Zanonieeb63242014-05-06 14:56:50 +0300157static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
158{
159 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300160 u8 source_max, sink_max;
161
Ville Syrjäläccb1a832015-12-08 19:59:38 +0200162 source_max = intel_dig_port->max_lanes;
Paulo Zanonieeb63242014-05-06 14:56:50 +0300163 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
164
165 return min(source_max, sink_max);
166}
167
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400168/*
169 * The units on the numbers in the next two are... bizarre. Examples will
170 * make it clearer; this one parallels an example in the eDP spec.
171 *
172 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
173 *
174 * 270000 * 1 * 8 / 10 == 216000
175 *
176 * The actual data capacity of that configuration is 2.16Gbit/s, so the
177 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
178 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
179 * 119000. At 18bpp that's 2142000 kilobits per second.
180 *
181 * Thus the strange-looking division by 10 in intel_dp_link_required, to
182 * get the result in decakilobits instead of kilobits.
183 */
184
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700185static int
Keith Packardc8982612012-01-25 08:16:25 -0800186intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700187{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400188 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700189}
190
191static int
Dave Airliefe27d532010-06-30 11:46:17 +1000192intel_dp_max_data_rate(int max_link_clock, int max_lanes)
193{
194 return (max_link_clock * max_lanes * 8) / 10;
195}
196
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000197static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700198intel_dp_mode_valid(struct drm_connector *connector,
199 struct drm_display_mode *mode)
200{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100201 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300202 struct intel_connector *intel_connector = to_intel_connector(connector);
203 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100204 int target_clock = mode->clock;
205 int max_rate, mode_rate, max_lanes, max_link_clock;
Mika Kahola799487f2016-02-02 15:16:38 +0200206 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700207
Jani Nikuladd06f902012-10-19 14:51:50 +0300208 if (is_edp(intel_dp) && fixed_mode) {
209 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100210 return MODE_PANEL;
211
Jani Nikuladd06f902012-10-19 14:51:50 +0300212 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100213 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200214
215 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100216 }
217
Ville Syrjälä50fec212015-03-12 17:10:34 +0200218 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300219 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100220
221 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
222 mode_rate = intel_dp_link_required(target_clock, 18);
223
Mika Kahola799487f2016-02-02 15:16:38 +0200224 if (mode_rate > max_rate || target_clock > max_dotclk)
Daniel Vetterc4867932012-04-10 10:42:36 +0200225 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700226
227 if (mode->clock < 10000)
228 return MODE_CLOCK_LOW;
229
Daniel Vetter0af78a22012-05-23 11:30:55 +0200230 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
231 return MODE_H_ILLEGAL;
232
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700233 return MODE_OK;
234}
235
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800236uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700237{
238 int i;
239 uint32_t v = 0;
240
241 if (src_bytes > 4)
242 src_bytes = 4;
243 for (i = 0; i < src_bytes; i++)
244 v |= ((uint32_t) src[i]) << ((3-i) * 8);
245 return v;
246}
247
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000248static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700249{
250 int i;
251 if (dst_bytes > 4)
252 dst_bytes = 4;
253 for (i = 0; i < dst_bytes; i++)
254 dst[i] = src >> ((3-i) * 8);
255}
256
Jani Nikulabf13e812013-09-06 07:40:05 +0300257static void
258intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300259 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300260static void
261intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300262 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300263
Ville Syrjälä773538e82014-09-04 14:54:56 +0300264static void pps_lock(struct intel_dp *intel_dp)
265{
266 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
267 struct intel_encoder *encoder = &intel_dig_port->base;
268 struct drm_device *dev = encoder->base.dev;
269 struct drm_i915_private *dev_priv = dev->dev_private;
270 enum intel_display_power_domain power_domain;
271
272 /*
273 * See vlv_power_sequencer_reset() why we need
274 * a power domain reference here.
275 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100276 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300277 intel_display_power_get(dev_priv, power_domain);
278
279 mutex_lock(&dev_priv->pps_mutex);
280}
281
282static void pps_unlock(struct intel_dp *intel_dp)
283{
284 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
285 struct intel_encoder *encoder = &intel_dig_port->base;
286 struct drm_device *dev = encoder->base.dev;
287 struct drm_i915_private *dev_priv = dev->dev_private;
288 enum intel_display_power_domain power_domain;
289
290 mutex_unlock(&dev_priv->pps_mutex);
291
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100292 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300293 intel_display_power_put(dev_priv, power_domain);
294}
295
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300296static void
297vlv_power_sequencer_kick(struct intel_dp *intel_dp)
298{
299 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
300 struct drm_device *dev = intel_dig_port->base.base.dev;
301 struct drm_i915_private *dev_priv = dev->dev_private;
302 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300303 bool pll_enabled, release_cl_override = false;
304 enum dpio_phy phy = DPIO_PHY(pipe);
305 enum dpio_channel ch = vlv_pipe_to_channel(pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300306 uint32_t DP;
307
308 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
309 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
310 pipe_name(pipe), port_name(intel_dig_port->port)))
311 return;
312
313 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
314 pipe_name(pipe), port_name(intel_dig_port->port));
315
316 /* Preserve the BIOS-computed detected bit. This is
317 * supposed to be read-only.
318 */
319 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
320 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
321 DP |= DP_PORT_WIDTH(1);
322 DP |= DP_LINK_TRAIN_PAT_1;
323
324 if (IS_CHERRYVIEW(dev))
325 DP |= DP_PIPE_SELECT_CHV(pipe);
326 else if (pipe == PIPE_B)
327 DP |= DP_PIPEB_SELECT;
328
Ville Syrjäläd288f652014-10-28 13:20:22 +0200329 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
330
331 /*
332 * The DPLL for the pipe must be enabled for this to work.
333 * So enable temporarily it if it's not already enabled.
334 */
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300335 if (!pll_enabled) {
336 release_cl_override = IS_CHERRYVIEW(dev) &&
337 !chv_phy_powergate_ch(dev_priv, phy, ch, true);
338
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +0000339 if (vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
340 &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
341 DRM_ERROR("Failed to force on pll for pipe %c!\n",
342 pipe_name(pipe));
343 return;
344 }
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300345 }
Ville Syrjäläd288f652014-10-28 13:20:22 +0200346
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300347 /*
348 * Similar magic as in intel_dp_enable_port().
349 * We _must_ do this port enable + disable trick
350 * to make this power seqeuencer lock onto the port.
351 * Otherwise even VDD force bit won't work.
352 */
353 I915_WRITE(intel_dp->output_reg, DP);
354 POSTING_READ(intel_dp->output_reg);
355
356 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
357 POSTING_READ(intel_dp->output_reg);
358
359 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
360 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200361
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300362 if (!pll_enabled) {
Ville Syrjäläd288f652014-10-28 13:20:22 +0200363 vlv_force_pll_off(dev, pipe);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300364
365 if (release_cl_override)
366 chv_phy_powergate_ch(dev_priv, phy, ch, false);
367 }
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300368}
369
Jani Nikulabf13e812013-09-06 07:40:05 +0300370static enum pipe
371vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
372{
373 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300374 struct drm_device *dev = intel_dig_port->base.base.dev;
375 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300376 struct intel_encoder *encoder;
377 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300378 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300379
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300380 lockdep_assert_held(&dev_priv->pps_mutex);
381
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300382 /* We should never land here with regular DP ports */
383 WARN_ON(!is_edp(intel_dp));
384
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300385 if (intel_dp->pps_pipe != INVALID_PIPE)
386 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300387
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300388 /*
389 * We don't have power sequencer currently.
390 * Pick one that's not used by other ports.
391 */
Jani Nikula19c80542015-12-16 12:48:16 +0200392 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300393 struct intel_dp *tmp;
394
395 if (encoder->type != INTEL_OUTPUT_EDP)
396 continue;
397
398 tmp = enc_to_intel_dp(&encoder->base);
399
400 if (tmp->pps_pipe != INVALID_PIPE)
401 pipes &= ~(1 << tmp->pps_pipe);
402 }
403
404 /*
405 * Didn't find one. This should not happen since there
406 * are two power sequencers and up to two eDP ports.
407 */
408 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300409 pipe = PIPE_A;
410 else
411 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300412
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300413 vlv_steal_power_sequencer(dev, pipe);
414 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300415
416 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
417 pipe_name(intel_dp->pps_pipe),
418 port_name(intel_dig_port->port));
419
420 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300421 intel_dp_init_panel_power_sequencer(dev, intel_dp);
422 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300423
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300424 /*
425 * Even vdd force doesn't work until we've made
426 * the power sequencer lock in on the port.
427 */
428 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300429
430 return intel_dp->pps_pipe;
431}
432
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300433typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
434 enum pipe pipe);
435
436static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
437 enum pipe pipe)
438{
439 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
440}
441
442static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
443 enum pipe pipe)
444{
445 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
446}
447
448static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
449 enum pipe pipe)
450{
451 return true;
452}
453
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300454static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300455vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
456 enum port port,
457 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300458{
Jani Nikulabf13e812013-09-06 07:40:05 +0300459 enum pipe pipe;
460
Jani Nikulabf13e812013-09-06 07:40:05 +0300461 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
462 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
463 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300464
465 if (port_sel != PANEL_PORT_SELECT_VLV(port))
466 continue;
467
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300468 if (!pipe_check(dev_priv, pipe))
469 continue;
470
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300471 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300472 }
473
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300474 return INVALID_PIPE;
475}
476
477static void
478vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
479{
480 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
481 struct drm_device *dev = intel_dig_port->base.base.dev;
482 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300483 enum port port = intel_dig_port->port;
484
485 lockdep_assert_held(&dev_priv->pps_mutex);
486
487 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300488 /* first pick one where the panel is on */
489 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
490 vlv_pipe_has_pp_on);
491 /* didn't find one? pick one where vdd is on */
492 if (intel_dp->pps_pipe == INVALID_PIPE)
493 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
494 vlv_pipe_has_vdd_on);
495 /* didn't find one? pick one with just the correct port */
496 if (intel_dp->pps_pipe == INVALID_PIPE)
497 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
498 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300499
500 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
501 if (intel_dp->pps_pipe == INVALID_PIPE) {
502 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
503 port_name(port));
504 return;
505 }
506
507 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
508 port_name(port), pipe_name(intel_dp->pps_pipe));
509
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300510 intel_dp_init_panel_power_sequencer(dev, intel_dp);
511 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300512}
513
Ville Syrjälä773538e82014-09-04 14:54:56 +0300514void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
515{
516 struct drm_device *dev = dev_priv->dev;
517 struct intel_encoder *encoder;
518
Wayne Boyer666a4532015-12-09 12:29:35 -0800519 if (WARN_ON(!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)))
Ville Syrjälä773538e82014-09-04 14:54:56 +0300520 return;
521
522 /*
523 * We can't grab pps_mutex here due to deadlock with power_domain
524 * mutex when power_domain functions are called while holding pps_mutex.
525 * That also means that in order to use pps_pipe the code needs to
526 * hold both a power domain reference and pps_mutex, and the power domain
527 * reference get/put must be done while _not_ holding pps_mutex.
528 * pps_{lock,unlock}() do these steps in the correct order, so one
529 * should use them always.
530 */
531
Jani Nikula19c80542015-12-16 12:48:16 +0200532 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä773538e82014-09-04 14:54:56 +0300533 struct intel_dp *intel_dp;
534
535 if (encoder->type != INTEL_OUTPUT_EDP)
536 continue;
537
538 intel_dp = enc_to_intel_dp(&encoder->base);
539 intel_dp->pps_pipe = INVALID_PIPE;
540 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300541}
542
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200543static i915_reg_t
544_pp_ctrl_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300545{
546 struct drm_device *dev = intel_dp_to_dev(intel_dp);
547
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530548 if (IS_BROXTON(dev))
549 return BXT_PP_CONTROL(0);
550 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300551 return PCH_PP_CONTROL;
552 else
553 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
554}
555
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200556static i915_reg_t
557_pp_stat_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300558{
559 struct drm_device *dev = intel_dp_to_dev(intel_dp);
560
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530561 if (IS_BROXTON(dev))
562 return BXT_PP_STATUS(0);
563 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300564 return PCH_PP_STATUS;
565 else
566 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
567}
568
Clint Taylor01527b32014-07-07 13:01:46 -0700569/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
570 This function only applicable when panel PM state is not to be tracked */
571static int edp_notify_handler(struct notifier_block *this, unsigned long code,
572 void *unused)
573{
574 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
575 edp_notifier);
576 struct drm_device *dev = intel_dp_to_dev(intel_dp);
577 struct drm_i915_private *dev_priv = dev->dev_private;
Clint Taylor01527b32014-07-07 13:01:46 -0700578
579 if (!is_edp(intel_dp) || code != SYS_RESTART)
580 return 0;
581
Ville Syrjälä773538e82014-09-04 14:54:56 +0300582 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300583
Wayne Boyer666a4532015-12-09 12:29:35 -0800584 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300585 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200586 i915_reg_t pp_ctrl_reg, pp_div_reg;
Ville Syrjälä649636e2015-09-22 19:50:01 +0300587 u32 pp_div;
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300588
Clint Taylor01527b32014-07-07 13:01:46 -0700589 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
590 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
591 pp_div = I915_READ(pp_div_reg);
592 pp_div &= PP_REFERENCE_DIVIDER_MASK;
593
594 /* 0x1F write to PP_DIV_REG sets max cycle delay */
595 I915_WRITE(pp_div_reg, pp_div | 0x1F);
596 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
597 msleep(intel_dp->panel_power_cycle_delay);
598 }
599
Ville Syrjälä773538e82014-09-04 14:54:56 +0300600 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300601
Clint Taylor01527b32014-07-07 13:01:46 -0700602 return 0;
603}
604
Daniel Vetter4be73782014-01-17 14:39:48 +0100605static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700606{
Paulo Zanoni30add222012-10-26 19:05:45 -0200607 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700608 struct drm_i915_private *dev_priv = dev->dev_private;
609
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300610 lockdep_assert_held(&dev_priv->pps_mutex);
611
Wayne Boyer666a4532015-12-09 12:29:35 -0800612 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300613 intel_dp->pps_pipe == INVALID_PIPE)
614 return false;
615
Jani Nikulabf13e812013-09-06 07:40:05 +0300616 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700617}
618
Daniel Vetter4be73782014-01-17 14:39:48 +0100619static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700620{
Paulo Zanoni30add222012-10-26 19:05:45 -0200621 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700622 struct drm_i915_private *dev_priv = dev->dev_private;
623
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300624 lockdep_assert_held(&dev_priv->pps_mutex);
625
Wayne Boyer666a4532015-12-09 12:29:35 -0800626 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300627 intel_dp->pps_pipe == INVALID_PIPE)
628 return false;
629
Ville Syrjälä773538e82014-09-04 14:54:56 +0300630 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700631}
632
Keith Packard9b984da2011-09-19 13:54:47 -0700633static void
634intel_dp_check_edp(struct intel_dp *intel_dp)
635{
Paulo Zanoni30add222012-10-26 19:05:45 -0200636 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700637 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700638
Keith Packard9b984da2011-09-19 13:54:47 -0700639 if (!is_edp(intel_dp))
640 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700641
Daniel Vetter4be73782014-01-17 14:39:48 +0100642 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700643 WARN(1, "eDP powered off while attempting aux channel communication.\n");
644 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300645 I915_READ(_pp_stat_reg(intel_dp)),
646 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700647 }
648}
649
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100650static uint32_t
651intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
652{
653 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
654 struct drm_device *dev = intel_dig_port->base.base.dev;
655 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200656 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100657 uint32_t status;
658 bool done;
659
Daniel Vetteref04f002012-12-01 21:03:59 +0100660#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100661 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300662 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300663 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100664 else
665 done = wait_for_atomic(C, 10) == 0;
666 if (!done)
667 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
668 has_aux_irq);
669#undef C
670
671 return status;
672}
673
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000674static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
675{
676 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
677 struct drm_device *dev = intel_dig_port->base.base.dev;
678
679 /*
680 * The clock divider is based off the hrawclk, and would like to run at
681 * 2MHz. So, take the hrawclk value and divide by 2 and use that
682 */
Ville Syrjäläfce18c42015-11-30 16:23:46 +0200683 return index ? 0 : DIV_ROUND_CLOSEST(intel_hrawclk(dev), 2);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000684}
685
686static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
687{
688 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
689 struct drm_device *dev = intel_dig_port->base.base.dev;
Ville Syrjälä469d4b22015-03-31 14:11:59 +0300690 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000691
692 if (index)
693 return 0;
694
695 if (intel_dig_port->port == PORT_A) {
Ville Syrjäläfce18c42015-11-30 16:23:46 +0200696 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
Ville Syrjälä05024da2015-06-03 15:45:08 +0300697
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000698 } else {
Ville Syrjäläfce18c42015-11-30 16:23:46 +0200699 return DIV_ROUND_CLOSEST(intel_pch_rawclk(dev), 2);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000700 }
701}
702
703static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300704{
705 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
706 struct drm_device *dev = intel_dig_port->base.base.dev;
707 struct drm_i915_private *dev_priv = dev->dev_private;
708
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000709 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100710 if (index)
711 return 0;
Ville Syrjälä05024da2015-06-03 15:45:08 +0300712 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
Ville Syrjälä56f5f702015-11-30 16:23:44 +0200713 } else if (HAS_PCH_LPT_H(dev_priv)) {
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300714 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100715 switch (index) {
716 case 0: return 63;
717 case 1: return 72;
718 default: return 0;
719 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000720 } else {
Ville Syrjäläfce18c42015-11-30 16:23:46 +0200721 return index ? 0 : DIV_ROUND_CLOSEST(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300722 }
723}
724
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000725static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
726{
727 return index ? 0 : 100;
728}
729
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000730static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
731{
732 /*
733 * SKL doesn't need us to program the AUX clock divider (Hardware will
734 * derive the clock from CDCLK automatically). We still implement the
735 * get_aux_clock_divider vfunc to plug-in into the existing code.
736 */
737 return index ? 0 : 1;
738}
739
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000740static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
741 bool has_aux_irq,
742 int send_bytes,
743 uint32_t aux_clock_divider)
744{
745 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
746 struct drm_device *dev = intel_dig_port->base.base.dev;
747 uint32_t precharge, timeout;
748
749 if (IS_GEN6(dev))
750 precharge = 3;
751 else
752 precharge = 5;
753
Ville Syrjäläf3c6a3a2015-11-11 20:34:10 +0200754 if (IS_BROADWELL(dev) && intel_dig_port->port == PORT_A)
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000755 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
756 else
757 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
758
759 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000760 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000761 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000762 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000763 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000764 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000765 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
766 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000767 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000768}
769
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000770static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
771 bool has_aux_irq,
772 int send_bytes,
773 uint32_t unused)
774{
775 return DP_AUX_CH_CTL_SEND_BUSY |
776 DP_AUX_CH_CTL_DONE |
777 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
778 DP_AUX_CH_CTL_TIME_OUT_ERROR |
779 DP_AUX_CH_CTL_TIME_OUT_1600us |
780 DP_AUX_CH_CTL_RECEIVE_ERROR |
781 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
782 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
783}
784
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700785static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100786intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200787 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700788 uint8_t *recv, int recv_size)
789{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200790 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
791 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700792 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200793 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Chris Wilsonbc866252013-07-21 16:00:03 +0100794 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100795 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700796 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000797 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100798 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200799 bool vdd;
800
Ville Syrjälä773538e82014-09-04 14:54:56 +0300801 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300802
Ville Syrjälä72c35002014-08-18 22:16:00 +0300803 /*
804 * We will be called with VDD already enabled for dpcd/edid/oui reads.
805 * In such cases we want to leave VDD enabled and it's up to upper layers
806 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
807 * ourselves.
808 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300809 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100810
811 /* dp aux is extremely sensitive to irq latency, hence request the
812 * lowest possible wakeup latency and so prevent the cpu from going into
813 * deep sleep states.
814 */
815 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700816
Keith Packard9b984da2011-09-19 13:54:47 -0700817 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800818
Jesse Barnes11bee432011-08-01 15:02:20 -0700819 /* Try to wait for any previous AUX channel activity */
820 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100821 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700822 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
823 break;
824 msleep(1);
825 }
826
827 if (try == 3) {
Mika Kuoppala02196c72015-08-06 16:48:58 +0300828 static u32 last_status = -1;
829 const u32 status = I915_READ(ch_ctl);
830
831 if (status != last_status) {
832 WARN(1, "dp_aux_ch not started status 0x%08x\n",
833 status);
834 last_status = status;
835 }
836
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100837 ret = -EBUSY;
838 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100839 }
840
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300841 /* Only 5 data registers! */
842 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
843 ret = -E2BIG;
844 goto out;
845 }
846
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000847 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000848 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
849 has_aux_irq,
850 send_bytes,
851 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000852
Chris Wilsonbc866252013-07-21 16:00:03 +0100853 /* Must try at least 3 times according to DP spec */
854 for (try = 0; try < 5; try++) {
855 /* Load the send data into the aux channel data registers */
856 for (i = 0; i < send_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +0200857 I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800858 intel_dp_pack_aux(send + i,
859 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400860
Chris Wilsonbc866252013-07-21 16:00:03 +0100861 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000862 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100863
Chris Wilsonbc866252013-07-21 16:00:03 +0100864 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400865
Chris Wilsonbc866252013-07-21 16:00:03 +0100866 /* Clear done status and any errors */
867 I915_WRITE(ch_ctl,
868 status |
869 DP_AUX_CH_CTL_DONE |
870 DP_AUX_CH_CTL_TIME_OUT_ERROR |
871 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400872
Todd Previte74ebf292015-04-15 08:38:41 -0700873 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +0100874 continue;
Todd Previte74ebf292015-04-15 08:38:41 -0700875
876 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
877 * 400us delay required for errors and timeouts
878 * Timeout errors from the HW already meet this
879 * requirement so skip to next iteration
880 */
881 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
882 usleep_range(400, 500);
883 continue;
884 }
Chris Wilsonbc866252013-07-21 16:00:03 +0100885 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -0700886 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +0100887 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700888 }
889
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700890 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700891 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100892 ret = -EBUSY;
893 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700894 }
895
Jim Bridee058c942015-05-27 10:21:48 -0700896done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700897 /* Check for timeout or receive error.
898 * Timeouts occur when the sink is not connected
899 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700900 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700901 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100902 ret = -EIO;
903 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700904 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700905
906 /* Timeouts occur when the device isn't connected, so they're
907 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700908 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800909 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100910 ret = -ETIMEDOUT;
911 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700912 }
913
914 /* Unload any bytes sent back from the other side */
915 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
916 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Rodrigo Vivi14e01882015-12-10 11:12:27 -0800917
918 /*
919 * By BSpec: "Message sizes of 0 or >20 are not allowed."
920 * We have no idea of what happened so we return -EBUSY so
921 * drm layer takes care for the necessary retries.
922 */
923 if (recv_bytes == 0 || recv_bytes > 20) {
924 DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
925 recv_bytes);
926 /*
927 * FIXME: This patch was created on top of a series that
928 * organize the retries at drm level. There EBUSY should
929 * also take care for 1ms wait before retrying.
930 * That aux retries re-org is still needed and after that is
931 * merged we remove this sleep from here.
932 */
933 usleep_range(1000, 1500);
934 ret = -EBUSY;
935 goto out;
936 }
937
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700938 if (recv_bytes > recv_size)
939 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400940
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100941 for (i = 0; i < recv_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +0200942 intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800943 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700944
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100945 ret = recv_bytes;
946out:
947 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
948
Jani Nikula884f19e2014-03-14 16:51:14 +0200949 if (vdd)
950 edp_panel_vdd_off(intel_dp, false);
951
Ville Syrjälä773538e82014-09-04 14:54:56 +0300952 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300953
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100954 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700955}
956
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300957#define BARE_ADDRESS_SIZE 3
958#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200959static ssize_t
960intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700961{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200962 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
963 uint8_t txbuf[20], rxbuf[20];
964 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700965 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700966
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +0200967 txbuf[0] = (msg->request << 4) |
968 ((msg->address >> 16) & 0xf);
969 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200970 txbuf[2] = msg->address & 0xff;
971 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300972
Jani Nikula9d1a1032014-03-14 16:51:15 +0200973 switch (msg->request & ~DP_AUX_I2C_MOT) {
974 case DP_AUX_NATIVE_WRITE:
975 case DP_AUX_I2C_WRITE:
Ville Syrjäläc1e741222015-08-27 17:23:27 +0300976 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300977 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200978 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200979
Jani Nikula9d1a1032014-03-14 16:51:15 +0200980 if (WARN_ON(txsize > 20))
981 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700982
Imre Deakd81a67c2016-01-29 14:52:26 +0200983 if (msg->buffer)
984 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
985 else
986 WARN_ON(msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700987
Jani Nikula9d1a1032014-03-14 16:51:15 +0200988 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
989 if (ret > 0) {
990 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700991
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200992 if (ret > 1) {
993 /* Number of bytes written in a short write. */
994 ret = clamp_t(int, rxbuf[1], 0, msg->size);
995 } else {
996 /* Return payload size. */
997 ret = msg->size;
998 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700999 }
Jani Nikula9d1a1032014-03-14 16:51:15 +02001000 break;
1001
1002 case DP_AUX_NATIVE_READ:
1003 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001004 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001005 rxsize = msg->size + 1;
1006
1007 if (WARN_ON(rxsize > 20))
1008 return -E2BIG;
1009
1010 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1011 if (ret > 0) {
1012 msg->reply = rxbuf[0] >> 4;
1013 /*
1014 * Assume happy day, and copy the data. The caller is
1015 * expected to check msg->reply before touching it.
1016 *
1017 * Return payload size.
1018 */
1019 ret--;
1020 memcpy(msg->buffer, rxbuf + 1, ret);
1021 }
1022 break;
1023
1024 default:
1025 ret = -EINVAL;
1026 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001027 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001028
Jani Nikula9d1a1032014-03-14 16:51:15 +02001029 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001030}
1031
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001032static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
1033 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001034{
1035 switch (port) {
1036 case PORT_B:
1037 case PORT_C:
1038 case PORT_D:
1039 return DP_AUX_CH_CTL(port);
1040 default:
1041 MISSING_CASE(port);
1042 return DP_AUX_CH_CTL(PORT_B);
1043 }
1044}
1045
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001046static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
1047 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001048{
1049 switch (port) {
1050 case PORT_B:
1051 case PORT_C:
1052 case PORT_D:
1053 return DP_AUX_CH_DATA(port, index);
1054 default:
1055 MISSING_CASE(port);
1056 return DP_AUX_CH_DATA(PORT_B, index);
1057 }
1058}
1059
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001060static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
1061 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001062{
1063 switch (port) {
1064 case PORT_A:
1065 return DP_AUX_CH_CTL(port);
1066 case PORT_B:
1067 case PORT_C:
1068 case PORT_D:
1069 return PCH_DP_AUX_CH_CTL(port);
1070 default:
1071 MISSING_CASE(port);
1072 return DP_AUX_CH_CTL(PORT_A);
1073 }
1074}
1075
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001076static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
1077 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001078{
1079 switch (port) {
1080 case PORT_A:
1081 return DP_AUX_CH_DATA(port, index);
1082 case PORT_B:
1083 case PORT_C:
1084 case PORT_D:
1085 return PCH_DP_AUX_CH_DATA(port, index);
1086 default:
1087 MISSING_CASE(port);
1088 return DP_AUX_CH_DATA(PORT_A, index);
1089 }
1090}
1091
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001092/*
1093 * On SKL we don't have Aux for port E so we rely
1094 * on VBT to set a proper alternate aux channel.
1095 */
1096static enum port skl_porte_aux_port(struct drm_i915_private *dev_priv)
1097{
1098 const struct ddi_vbt_port_info *info =
1099 &dev_priv->vbt.ddi_port_info[PORT_E];
1100
1101 switch (info->alternate_aux_channel) {
1102 case DP_AUX_A:
1103 return PORT_A;
1104 case DP_AUX_B:
1105 return PORT_B;
1106 case DP_AUX_C:
1107 return PORT_C;
1108 case DP_AUX_D:
1109 return PORT_D;
1110 default:
1111 MISSING_CASE(info->alternate_aux_channel);
1112 return PORT_A;
1113 }
1114}
1115
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001116static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
1117 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001118{
1119 if (port == PORT_E)
1120 port = skl_porte_aux_port(dev_priv);
1121
1122 switch (port) {
1123 case PORT_A:
1124 case PORT_B:
1125 case PORT_C:
1126 case PORT_D:
1127 return DP_AUX_CH_CTL(port);
1128 default:
1129 MISSING_CASE(port);
1130 return DP_AUX_CH_CTL(PORT_A);
1131 }
1132}
1133
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001134static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
1135 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001136{
1137 if (port == PORT_E)
1138 port = skl_porte_aux_port(dev_priv);
1139
1140 switch (port) {
1141 case PORT_A:
1142 case PORT_B:
1143 case PORT_C:
1144 case PORT_D:
1145 return DP_AUX_CH_DATA(port, index);
1146 default:
1147 MISSING_CASE(port);
1148 return DP_AUX_CH_DATA(PORT_A, index);
1149 }
1150}
1151
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001152static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
1153 enum port port)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001154{
1155 if (INTEL_INFO(dev_priv)->gen >= 9)
1156 return skl_aux_ctl_reg(dev_priv, port);
1157 else if (HAS_PCH_SPLIT(dev_priv))
1158 return ilk_aux_ctl_reg(dev_priv, port);
1159 else
1160 return g4x_aux_ctl_reg(dev_priv, port);
1161}
1162
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001163static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
1164 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001165{
1166 if (INTEL_INFO(dev_priv)->gen >= 9)
1167 return skl_aux_data_reg(dev_priv, port, index);
1168 else if (HAS_PCH_SPLIT(dev_priv))
1169 return ilk_aux_data_reg(dev_priv, port, index);
1170 else
1171 return g4x_aux_data_reg(dev_priv, port, index);
1172}
1173
1174static void intel_aux_reg_init(struct intel_dp *intel_dp)
1175{
1176 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1177 enum port port = dp_to_dig_port(intel_dp)->port;
1178 int i;
1179
1180 intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
1181 for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
1182 intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
1183}
1184
Jani Nikula9d1a1032014-03-14 16:51:15 +02001185static void
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001186intel_dp_aux_fini(struct intel_dp *intel_dp)
1187{
1188 drm_dp_aux_unregister(&intel_dp->aux);
1189 kfree(intel_dp->aux.name);
1190}
1191
1192static int
Jani Nikula9d1a1032014-03-14 16:51:15 +02001193intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001194{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001195 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +02001196 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1197 enum port port = intel_dig_port->port;
Dave Airlieab2c0672009-12-04 10:55:24 +10001198 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001199
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001200 intel_aux_reg_init(intel_dp);
David Flynn8316f332010-12-08 16:10:21 +00001201
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001202 intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
1203 if (!intel_dp->aux.name)
1204 return -ENOMEM;
1205
Jani Nikula9d1a1032014-03-14 16:51:15 +02001206 intel_dp->aux.dev = dev->dev;
1207 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001208
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001209 DRM_DEBUG_KMS("registering %s bus for %s\n",
1210 intel_dp->aux.name,
Jani Nikula0b998362014-03-14 16:51:17 +02001211 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001212
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001213 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001214 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001215 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001216 intel_dp->aux.name, ret);
1217 kfree(intel_dp->aux.name);
1218 return ret;
Dave Airlieab2c0672009-12-04 10:55:24 +10001219 }
David Flynn8316f332010-12-08 16:10:21 +00001220
Jani Nikula0b998362014-03-14 16:51:17 +02001221 ret = sysfs_create_link(&connector->base.kdev->kobj,
1222 &intel_dp->aux.ddc.dev.kobj,
1223 intel_dp->aux.ddc.dev.kobj.name);
1224 if (ret < 0) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001225 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n",
1226 intel_dp->aux.name, ret);
1227 intel_dp_aux_fini(intel_dp);
1228 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001229 }
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001230
1231 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001232}
1233
Imre Deak80f65de2014-02-11 17:12:49 +02001234static void
1235intel_dp_connector_unregister(struct intel_connector *intel_connector)
1236{
1237 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1238
Dave Airlie0e32b392014-05-02 14:02:48 +10001239 if (!intel_connector->mst_port)
1240 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1241 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +02001242 intel_connector_unregister(intel_connector);
1243}
1244
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001245static void
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001246skl_edp_set_pll_config(struct intel_crtc_state *pipe_config)
Damien Lespiau5416d872014-11-14 17:24:33 +00001247{
1248 u32 ctrl1;
1249
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03001250 memset(&pipe_config->dpll_hw_state, 0,
1251 sizeof(pipe_config->dpll_hw_state));
1252
Damien Lespiau5416d872014-11-14 17:24:33 +00001253 pipe_config->ddi_pll_sel = SKL_DPLL0;
1254 pipe_config->dpll_hw_state.cfgcr1 = 0;
1255 pipe_config->dpll_hw_state.cfgcr2 = 0;
1256
1257 ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001258 switch (pipe_config->port_clock / 2) {
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301259 case 81000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001260 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
Damien Lespiau5416d872014-11-14 17:24:33 +00001261 SKL_DPLL0);
1262 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301263 case 135000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001264 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350,
Damien Lespiau5416d872014-11-14 17:24:33 +00001265 SKL_DPLL0);
1266 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301267 case 270000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001268 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700,
Damien Lespiau5416d872014-11-14 17:24:33 +00001269 SKL_DPLL0);
1270 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301271 case 162000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001272 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301273 SKL_DPLL0);
1274 break;
1275 /* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
1276 results in CDCLK change. Need to handle the change of CDCLK by
1277 disabling pipes and re-enabling them */
1278 case 108000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001279 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301280 SKL_DPLL0);
1281 break;
1282 case 216000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001283 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301284 SKL_DPLL0);
1285 break;
1286
Damien Lespiau5416d872014-11-14 17:24:33 +00001287 }
1288 pipe_config->dpll_hw_state.ctrl1 = ctrl1;
1289}
1290
Ander Conselvan de Oliveira6fa2d192015-08-31 11:23:28 +03001291void
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001292hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config)
Daniel Vetter0e503382014-07-04 11:26:04 -03001293{
Ander Conselvan de Oliveiraee46f3c72015-06-30 16:10:38 +03001294 memset(&pipe_config->dpll_hw_state, 0,
1295 sizeof(pipe_config->dpll_hw_state));
1296
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001297 switch (pipe_config->port_clock / 2) {
1298 case 81000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001299 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1300 break;
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001301 case 135000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001302 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1303 break;
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001304 case 270000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001305 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1306 break;
1307 }
1308}
1309
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301310static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001311intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301312{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001313 if (intel_dp->num_sink_rates) {
1314 *sink_rates = intel_dp->sink_rates;
1315 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301316 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001317
1318 *sink_rates = default_rates;
1319
1320 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301321}
1322
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001323bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301324{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001325 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1326 struct drm_device *dev = dig_port->base.base.dev;
1327
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301328 /* WaDisableHBR2:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001329 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0))
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301330 return false;
1331
1332 if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) ||
1333 (INTEL_INFO(dev)->gen >= 9))
1334 return true;
1335 else
1336 return false;
1337}
1338
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301339static int
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001340intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301341{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001342 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1343 struct drm_device *dev = dig_port->base.base.dev;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301344 int size;
1345
Sonika Jindal64987fc2015-05-26 17:50:13 +05301346 if (IS_BROXTON(dev)) {
1347 *source_rates = bxt_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301348 size = ARRAY_SIZE(bxt_rates);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001349 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Sonika Jindal637a9c62015-05-07 09:52:08 +05301350 *source_rates = skl_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301351 size = ARRAY_SIZE(skl_rates);
1352 } else {
1353 *source_rates = default_rates;
1354 size = ARRAY_SIZE(default_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301355 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001356
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301357 /* This depends on the fact that 5.4 is last value in the array */
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001358 if (!intel_dp_source_supports_hbr2(intel_dp))
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301359 size--;
Ville Syrjälä636280b2015-03-12 17:10:29 +02001360
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301361 return size;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301362}
1363
Daniel Vetter0e503382014-07-04 11:26:04 -03001364static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001365intel_dp_set_clock(struct intel_encoder *encoder,
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001366 struct intel_crtc_state *pipe_config)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001367{
1368 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001369 const struct dp_link_dpll *divisor = NULL;
1370 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001371
1372 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001373 divisor = gen4_dpll;
1374 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001375 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001376 divisor = pch_dpll;
1377 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001378 } else if (IS_CHERRYVIEW(dev)) {
1379 divisor = chv_dpll;
1380 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001381 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001382 divisor = vlv_dpll;
1383 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001384 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001385
1386 if (divisor && count) {
1387 for (i = 0; i < count; i++) {
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001388 if (pipe_config->port_clock == divisor[i].clock) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001389 pipe_config->dpll = divisor[i].dpll;
1390 pipe_config->clock_set = true;
1391 break;
1392 }
1393 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001394 }
1395}
1396
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001397static int intersect_rates(const int *source_rates, int source_len,
1398 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001399 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301400{
1401 int i = 0, j = 0, k = 0;
1402
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301403 while (i < source_len && j < sink_len) {
1404 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001405 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1406 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001407 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301408 ++k;
1409 ++i;
1410 ++j;
1411 } else if (source_rates[i] < sink_rates[j]) {
1412 ++i;
1413 } else {
1414 ++j;
1415 }
1416 }
1417 return k;
1418}
1419
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001420static int intel_dp_common_rates(struct intel_dp *intel_dp,
1421 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001422{
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001423 const int *source_rates, *sink_rates;
1424 int source_len, sink_len;
1425
1426 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001427 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001428
1429 return intersect_rates(source_rates, source_len,
1430 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001431 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001432}
1433
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001434static void snprintf_int_array(char *str, size_t len,
1435 const int *array, int nelem)
1436{
1437 int i;
1438
1439 str[0] = '\0';
1440
1441 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001442 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001443 if (r >= len)
1444 return;
1445 str += r;
1446 len -= r;
1447 }
1448}
1449
1450static void intel_dp_print_rates(struct intel_dp *intel_dp)
1451{
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001452 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001453 int source_len, sink_len, common_len;
1454 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001455 char str[128]; /* FIXME: too big for stack? */
1456
1457 if ((drm_debug & DRM_UT_KMS) == 0)
1458 return;
1459
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001460 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001461 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1462 DRM_DEBUG_KMS("source rates: %s\n", str);
1463
1464 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1465 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1466 DRM_DEBUG_KMS("sink rates: %s\n", str);
1467
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001468 common_len = intel_dp_common_rates(intel_dp, common_rates);
1469 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1470 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001471}
1472
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001473static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301474{
1475 int i = 0;
1476
1477 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1478 if (find == rates[i])
1479 break;
1480
1481 return i;
1482}
1483
Ville Syrjälä50fec212015-03-12 17:10:34 +02001484int
1485intel_dp_max_link_rate(struct intel_dp *intel_dp)
1486{
1487 int rates[DP_MAX_SUPPORTED_RATES] = {};
1488 int len;
1489
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001490 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001491 if (WARN_ON(len <= 0))
1492 return 162000;
1493
1494 return rates[rate_to_index(0, rates) - 1];
1495}
1496
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001497int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1498{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001499 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001500}
1501
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001502void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1503 uint8_t *link_bw, uint8_t *rate_select)
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001504{
1505 if (intel_dp->num_sink_rates) {
1506 *link_bw = 0;
1507 *rate_select =
1508 intel_dp_rate_select(intel_dp, port_clock);
1509 } else {
1510 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1511 *rate_select = 0;
1512 }
1513}
1514
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001515bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001516intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001517 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001518{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001519 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001520 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001521 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001522 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001523 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001524 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001525 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001526 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001527 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001528 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001529 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001530 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301531 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001532 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001533 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001534 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1535 int common_len;
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001536 uint8_t link_bw, rate_select;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301537
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001538 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301539
1540 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001541 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301542
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001543 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001544
Imre Deakbc7d38a2013-05-16 14:40:36 +03001545 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001546 pipe_config->has_pch_encoder = true;
1547
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001548 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001549 pipe_config->has_drrs = false;
Jani Nikula9fcb1702015-05-05 16:32:12 +03001550 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001551
Jani Nikuladd06f902012-10-19 14:51:50 +03001552 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1553 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1554 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001555
1556 if (INTEL_INFO(dev)->gen >= 9) {
1557 int ret;
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001558 ret = skl_update_scaler_crtc(pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001559 if (ret)
1560 return ret;
1561 }
1562
Matt Roperb56676272015-11-04 09:05:27 -08001563 if (HAS_GMCH_DISPLAY(dev))
Jesse Barnes2dd24552013-04-25 12:55:01 -07001564 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1565 intel_connector->panel.fitting_mode);
1566 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001567 intel_pch_panel_fitting(intel_crtc, pipe_config,
1568 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001569 }
1570
Daniel Vettercb1793c2012-06-04 18:39:21 +02001571 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001572 return false;
1573
Daniel Vetter083f9562012-04-20 20:23:49 +02001574 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301575 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001576 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001577 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001578
Daniel Vetter36008362013-03-27 00:44:59 +01001579 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1580 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001581 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001582 if (is_edp(intel_dp)) {
Thulasimani,Sivakumar22ce5622015-07-31 11:05:27 +05301583
1584 /* Get bpp from vbt only for panels that dont have bpp in edid */
1585 if (intel_connector->base.display_info.bpc == 0 &&
1586 (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp)) {
Jani Nikula56071a22014-05-06 14:56:52 +03001587 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1588 dev_priv->vbt.edp_bpp);
1589 bpp = dev_priv->vbt.edp_bpp;
1590 }
1591
Jani Nikula344c5bb2014-09-09 11:25:13 +03001592 /*
1593 * Use the maximum clock and number of lanes the eDP panel
1594 * advertizes being capable of. The panels are generally
1595 * designed to support only a single clock and lane
1596 * configuration, and typically these values correspond to the
1597 * native resolution of the panel.
1598 */
1599 min_lane_count = max_lane_count;
1600 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001601 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001602
Daniel Vetter36008362013-03-27 00:44:59 +01001603 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001604 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1605 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001606
Dave Airliec6930992014-07-14 11:04:39 +10001607 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301608 for (lane_count = min_lane_count;
1609 lane_count <= max_lane_count;
1610 lane_count <<= 1) {
1611
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001612 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001613 link_avail = intel_dp_max_data_rate(link_clock,
1614 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001615
Daniel Vetter36008362013-03-27 00:44:59 +01001616 if (mode_rate <= link_avail) {
1617 goto found;
1618 }
1619 }
1620 }
1621 }
1622
1623 return false;
1624
1625found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001626 if (intel_dp->color_range_auto) {
1627 /*
1628 * See:
1629 * CEA-861-E - 5.1 Default Encoding Parameters
1630 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1631 */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001632 pipe_config->limited_color_range =
1633 bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
1634 } else {
1635 pipe_config->limited_color_range =
1636 intel_dp->limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001637 }
1638
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001639 pipe_config->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301640
Daniel Vetter657445f2013-05-04 10:09:18 +02001641 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001642 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001643
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001644 intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
1645 &link_bw, &rate_select);
1646
1647 DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
1648 link_bw, rate_select, pipe_config->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001649 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001650 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1651 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001652
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001653 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001654 adjusted_mode->crtc_clock,
1655 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001656 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001657
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301658 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301659 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001660 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301661 intel_link_compute_m_n(bpp, lane_count,
1662 intel_connector->panel.downclock_mode->clock,
1663 pipe_config->port_clock,
1664 &pipe_config->dp_m2_n2);
1665 }
1666
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001667 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) && is_edp(intel_dp))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001668 skl_edp_set_pll_config(pipe_config);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301669 else if (IS_BROXTON(dev))
1670 /* handled in ddi */;
Damien Lespiau5416d872014-11-14 17:24:33 +00001671 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001672 hsw_dp_set_ddi_pll_sel(pipe_config);
Daniel Vetter0e503382014-07-04 11:26:04 -03001673 else
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001674 intel_dp_set_clock(encoder, pipe_config);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001675
Daniel Vetter36008362013-03-27 00:44:59 +01001676 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001677}
1678
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001679void intel_dp_set_link_params(struct intel_dp *intel_dp,
1680 const struct intel_crtc_state *pipe_config)
1681{
1682 intel_dp->link_rate = pipe_config->port_clock;
1683 intel_dp->lane_count = pipe_config->lane_count;
1684}
1685
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001686static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001687{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001688 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001689 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001690 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001691 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001692 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03001693 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001694
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001695 intel_dp_set_link_params(intel_dp, crtc->config);
1696
Keith Packard417e8222011-11-01 19:54:11 -07001697 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001698 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001699 *
1700 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001701 * SNB CPU
1702 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001703 * CPT PCH
1704 *
1705 * IBX PCH and CPU are the same for almost everything,
1706 * except that the CPU DP PLL is configured in this
1707 * register
1708 *
1709 * CPT PCH is quite different, having many bits moved
1710 * to the TRANS_DP_CTL register instead. That
1711 * configuration happens (oddly) in ironlake_pch_enable
1712 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001713
Keith Packard417e8222011-11-01 19:54:11 -07001714 /* Preserve the BIOS-computed detected bit. This is
1715 * supposed to be read-only.
1716 */
1717 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001718
Keith Packard417e8222011-11-01 19:54:11 -07001719 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001720 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001721 intel_dp->DP |= DP_PORT_WIDTH(crtc->config->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001722
Keith Packard417e8222011-11-01 19:54:11 -07001723 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001724
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001725 if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001726 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1727 intel_dp->DP |= DP_SYNC_HS_HIGH;
1728 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1729 intel_dp->DP |= DP_SYNC_VS_HIGH;
1730 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1731
Jani Nikula6aba5b62013-10-04 15:08:10 +03001732 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001733 intel_dp->DP |= DP_ENHANCED_FRAMING;
1734
Daniel Vetter7c62a162013-06-01 17:16:20 +02001735 intel_dp->DP |= crtc->pipe << 29;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001736 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001737 u32 trans_dp;
1738
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001739 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001740
1741 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1742 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1743 trans_dp |= TRANS_DP_ENH_FRAMING;
1744 else
1745 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1746 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001747 } else {
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001748 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08001749 !IS_CHERRYVIEW(dev) && crtc->config->limited_color_range)
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001750 intel_dp->DP |= DP_COLOR_RANGE_16_235;
Keith Packard417e8222011-11-01 19:54:11 -07001751
1752 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1753 intel_dp->DP |= DP_SYNC_HS_HIGH;
1754 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1755 intel_dp->DP |= DP_SYNC_VS_HIGH;
1756 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1757
Jani Nikula6aba5b62013-10-04 15:08:10 +03001758 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001759 intel_dp->DP |= DP_ENHANCED_FRAMING;
1760
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001761 if (IS_CHERRYVIEW(dev))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001762 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001763 else if (crtc->pipe == PIPE_B)
1764 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001765 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001766}
1767
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001768#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1769#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001770
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001771#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1772#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001773
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001774#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1775#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001776
Daniel Vetter4be73782014-01-17 14:39:48 +01001777static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001778 u32 mask,
1779 u32 value)
1780{
Paulo Zanoni30add222012-10-26 19:05:45 -02001781 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001782 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001783 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07001784
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001785 lockdep_assert_held(&dev_priv->pps_mutex);
1786
Jani Nikulabf13e812013-09-06 07:40:05 +03001787 pp_stat_reg = _pp_stat_reg(intel_dp);
1788 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001789
1790 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001791 mask, value,
1792 I915_READ(pp_stat_reg),
1793 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001794
Tvrtko Ursulin3f177622016-03-03 14:36:41 +00001795 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value,
1796 5 * USEC_PER_SEC, 10 * USEC_PER_MSEC))
Keith Packard99ea7122011-11-01 19:57:50 -07001797 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001798 I915_READ(pp_stat_reg),
1799 I915_READ(pp_ctrl_reg));
Chris Wilson54c136d2013-12-02 09:57:16 +00001800
1801 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001802}
1803
Daniel Vetter4be73782014-01-17 14:39:48 +01001804static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001805{
1806 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001807 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001808}
1809
Daniel Vetter4be73782014-01-17 14:39:48 +01001810static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001811{
Keith Packardbd943152011-09-18 23:09:52 -07001812 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001813 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001814}
Keith Packardbd943152011-09-18 23:09:52 -07001815
Daniel Vetter4be73782014-01-17 14:39:48 +01001816static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001817{
Abhay Kumard28d4732016-01-22 17:39:04 -08001818 ktime_t panel_power_on_time;
1819 s64 panel_power_off_duration;
1820
Keith Packard99ea7122011-11-01 19:57:50 -07001821 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001822
Abhay Kumard28d4732016-01-22 17:39:04 -08001823 /* take the difference of currrent time and panel power off time
1824 * and then make panel wait for t11_t12 if needed. */
1825 panel_power_on_time = ktime_get_boottime();
1826 panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);
1827
Paulo Zanonidce56b32013-12-19 14:29:40 -02001828 /* When we disable the VDD override bit last we have to do the manual
1829 * wait. */
Abhay Kumard28d4732016-01-22 17:39:04 -08001830 if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
1831 wait_remaining_ms_from_jiffies(jiffies,
1832 intel_dp->panel_power_cycle_delay - panel_power_off_duration);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001833
Daniel Vetter4be73782014-01-17 14:39:48 +01001834 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001835}
Keith Packardbd943152011-09-18 23:09:52 -07001836
Daniel Vetter4be73782014-01-17 14:39:48 +01001837static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001838{
1839 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1840 intel_dp->backlight_on_delay);
1841}
1842
Daniel Vetter4be73782014-01-17 14:39:48 +01001843static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001844{
1845 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1846 intel_dp->backlight_off_delay);
1847}
Keith Packard99ea7122011-11-01 19:57:50 -07001848
Keith Packard832dd3c2011-11-01 19:34:06 -07001849/* Read the current pp_control value, unlocking the register if it
1850 * is locked
1851 */
1852
Jesse Barnes453c5422013-03-28 09:55:41 -07001853static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001854{
Jesse Barnes453c5422013-03-28 09:55:41 -07001855 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1856 struct drm_i915_private *dev_priv = dev->dev_private;
1857 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001858
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001859 lockdep_assert_held(&dev_priv->pps_mutex);
1860
Jani Nikulabf13e812013-09-06 07:40:05 +03001861 control = I915_READ(_pp_ctrl_reg(intel_dp));
Vandana Kannanb0a08be2015-06-18 11:00:55 +05301862 if (!IS_BROXTON(dev)) {
1863 control &= ~PANEL_UNLOCK_MASK;
1864 control |= PANEL_UNLOCK_REGS;
1865 }
Keith Packard832dd3c2011-11-01 19:34:06 -07001866 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001867}
1868
Ville Syrjälä951468f2014-09-04 14:55:31 +03001869/*
1870 * Must be paired with edp_panel_vdd_off().
1871 * Must hold pps_mutex around the whole on/off sequence.
1872 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1873 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001874static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001875{
Paulo Zanoni30add222012-10-26 19:05:45 -02001876 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001877 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1878 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001879 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001880 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001881 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001882 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001883 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001884
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001885 lockdep_assert_held(&dev_priv->pps_mutex);
1886
Keith Packard97af61f572011-09-28 16:23:51 -07001887 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001888 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001889
Egbert Eich2c623c12014-11-25 12:54:57 +01001890 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001891 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001892
Daniel Vetter4be73782014-01-17 14:39:48 +01001893 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001894 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001895
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001896 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001897 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001898
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001899 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1900 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001901
Daniel Vetter4be73782014-01-17 14:39:48 +01001902 if (!edp_have_panel_power(intel_dp))
1903 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001904
Jesse Barnes453c5422013-03-28 09:55:41 -07001905 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001906 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001907
Jani Nikulabf13e812013-09-06 07:40:05 +03001908 pp_stat_reg = _pp_stat_reg(intel_dp);
1909 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001910
1911 I915_WRITE(pp_ctrl_reg, pp);
1912 POSTING_READ(pp_ctrl_reg);
1913 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1914 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001915 /*
1916 * If the panel wasn't on, delay before accessing aux channel
1917 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001918 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001919 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1920 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001921 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001922 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001923
1924 return need_to_disable;
1925}
1926
Ville Syrjälä951468f2014-09-04 14:55:31 +03001927/*
1928 * Must be paired with intel_edp_panel_vdd_off() or
1929 * intel_edp_panel_off().
1930 * Nested calls to these functions are not allowed since
1931 * we drop the lock. Caller must use some higher level
1932 * locking to prevent nested calls from other threads.
1933 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001934void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001935{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001936 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001937
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001938 if (!is_edp(intel_dp))
1939 return;
1940
Ville Syrjälä773538e82014-09-04 14:54:56 +03001941 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001942 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001943 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001944
Rob Clarke2c719b2014-12-15 13:56:32 -05001945 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001946 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001947}
1948
Daniel Vetter4be73782014-01-17 14:39:48 +01001949static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001950{
Paulo Zanoni30add222012-10-26 19:05:45 -02001951 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001952 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001953 struct intel_digital_port *intel_dig_port =
1954 dp_to_dig_port(intel_dp);
1955 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1956 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001957 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001958 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001959
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001960 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001961
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001962 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001963
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001964 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001965 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001966
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001967 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1968 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001969
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001970 pp = ironlake_get_pp_control(intel_dp);
1971 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001972
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001973 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1974 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001975
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001976 I915_WRITE(pp_ctrl_reg, pp);
1977 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001978
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001979 /* Make sure sequencer is idle before allowing subsequent activity */
1980 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1981 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001982
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001983 if ((pp & POWER_TARGET_ON) == 0)
Abhay Kumard28d4732016-01-22 17:39:04 -08001984 intel_dp->panel_power_off_time = ktime_get_boottime();
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001985
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001986 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001987 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001988}
1989
Daniel Vetter4be73782014-01-17 14:39:48 +01001990static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001991{
1992 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1993 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001994
Ville Syrjälä773538e82014-09-04 14:54:56 +03001995 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001996 if (!intel_dp->want_panel_vdd)
1997 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001998 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001999}
2000
Imre Deakaba86892014-07-30 15:57:31 +03002001static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
2002{
2003 unsigned long delay;
2004
2005 /*
2006 * Queue the timer to fire a long time from now (relative to the power
2007 * down delay) to keep the panel power up across a sequence of
2008 * operations.
2009 */
2010 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
2011 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
2012}
2013
Ville Syrjälä951468f2014-09-04 14:55:31 +03002014/*
2015 * Must be paired with edp_panel_vdd_on().
2016 * Must hold pps_mutex around the whole on/off sequence.
2017 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
2018 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002019static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07002020{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002021 struct drm_i915_private *dev_priv =
2022 intel_dp_to_dev(intel_dp)->dev_private;
2023
2024 lockdep_assert_held(&dev_priv->pps_mutex);
2025
Keith Packard97af61f572011-09-28 16:23:51 -07002026 if (!is_edp(intel_dp))
2027 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08002028
Rob Clarke2c719b2014-12-15 13:56:32 -05002029 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002030 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07002031
Keith Packardbd943152011-09-18 23:09:52 -07002032 intel_dp->want_panel_vdd = false;
2033
Imre Deakaba86892014-07-30 15:57:31 +03002034 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01002035 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03002036 else
2037 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002038}
2039
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002040static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002041{
Paulo Zanoni30add222012-10-26 19:05:45 -02002042 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002043 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07002044 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002045 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002046
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002047 lockdep_assert_held(&dev_priv->pps_mutex);
2048
Keith Packard97af61f572011-09-28 16:23:51 -07002049 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07002050 return;
Keith Packard99ea7122011-11-01 19:57:50 -07002051
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002052 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
2053 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07002054
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03002055 if (WARN(edp_have_panel_power(intel_dp),
2056 "eDP port %c panel power already on\n",
2057 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002058 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07002059
Daniel Vetter4be73782014-01-17 14:39:48 +01002060 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002061
Jani Nikulabf13e812013-09-06 07:40:05 +03002062 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002063 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07002064 if (IS_GEN5(dev)) {
2065 /* ILK workaround: disable reset around power sequence */
2066 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03002067 I915_WRITE(pp_ctrl_reg, pp);
2068 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002069 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002070
Keith Packard1c0ae802011-09-19 13:59:29 -07002071 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07002072 if (!IS_GEN5(dev))
2073 pp |= PANEL_POWER_RESET;
2074
Jesse Barnes453c5422013-03-28 09:55:41 -07002075 I915_WRITE(pp_ctrl_reg, pp);
2076 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002077
Daniel Vetter4be73782014-01-17 14:39:48 +01002078 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002079 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07002080
Keith Packard05ce1a42011-09-29 16:33:01 -07002081 if (IS_GEN5(dev)) {
2082 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03002083 I915_WRITE(pp_ctrl_reg, pp);
2084 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002085 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002086}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002087
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002088void intel_edp_panel_on(struct intel_dp *intel_dp)
2089{
2090 if (!is_edp(intel_dp))
2091 return;
2092
2093 pps_lock(intel_dp);
2094 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002095 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002096}
2097
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002098
2099static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002100{
Imre Deak4e6e1a52014-03-27 17:45:11 +02002101 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2102 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02002103 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002104 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02002105 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07002106 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002107 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002108
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002109 lockdep_assert_held(&dev_priv->pps_mutex);
2110
Keith Packard97af61f572011-09-28 16:23:51 -07002111 if (!is_edp(intel_dp))
2112 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002113
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002114 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2115 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002116
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002117 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2118 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02002119
Jesse Barnes453c5422013-03-28 09:55:41 -07002120 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02002121 /* We need to switch off panel power _and_ force vdd, for otherwise some
2122 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01002123 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2124 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07002125
Jani Nikulabf13e812013-09-06 07:40:05 +03002126 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002127
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002128 intel_dp->want_panel_vdd = false;
2129
Jesse Barnes453c5422013-03-28 09:55:41 -07002130 I915_WRITE(pp_ctrl_reg, pp);
2131 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002132
Abhay Kumard28d4732016-01-22 17:39:04 -08002133 intel_dp->panel_power_off_time = ktime_get_boottime();
Daniel Vetter4be73782014-01-17 14:39:48 +01002134 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002135
2136 /* We got a reference when we enabled the VDD. */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01002137 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02002138 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002139}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002140
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002141void intel_edp_panel_off(struct intel_dp *intel_dp)
2142{
2143 if (!is_edp(intel_dp))
2144 return;
2145
2146 pps_lock(intel_dp);
2147 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002148 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002149}
2150
Jani Nikula1250d102014-08-12 17:11:39 +03002151/* Enable backlight in the panel power control. */
2152static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002153{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002154 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2155 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002156 struct drm_i915_private *dev_priv = dev->dev_private;
2157 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002158 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002159
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002160 /*
2161 * If we enable the backlight right away following a panel power
2162 * on, we may see slight flicker as the panel syncs with the eDP
2163 * link. So delay a bit to make sure the image is solid before
2164 * allowing it to appear.
2165 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002166 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002167
Ville Syrjälä773538e82014-09-04 14:54:56 +03002168 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002169
Jesse Barnes453c5422013-03-28 09:55:41 -07002170 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002171 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002172
Jani Nikulabf13e812013-09-06 07:40:05 +03002173 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002174
2175 I915_WRITE(pp_ctrl_reg, pp);
2176 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002177
Ville Syrjälä773538e82014-09-04 14:54:56 +03002178 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002179}
2180
Jani Nikula1250d102014-08-12 17:11:39 +03002181/* Enable backlight PWM and backlight PP control. */
2182void intel_edp_backlight_on(struct intel_dp *intel_dp)
2183{
2184 if (!is_edp(intel_dp))
2185 return;
2186
2187 DRM_DEBUG_KMS("\n");
2188
2189 intel_panel_enable_backlight(intel_dp->attached_connector);
2190 _intel_edp_backlight_on(intel_dp);
2191}
2192
2193/* Disable backlight in the panel power control. */
2194static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002195{
Paulo Zanoni30add222012-10-26 19:05:45 -02002196 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002197 struct drm_i915_private *dev_priv = dev->dev_private;
2198 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002199 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002200
Keith Packardf01eca22011-09-28 16:48:10 -07002201 if (!is_edp(intel_dp))
2202 return;
2203
Ville Syrjälä773538e82014-09-04 14:54:56 +03002204 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002205
Jesse Barnes453c5422013-03-28 09:55:41 -07002206 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002207 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002208
Jani Nikulabf13e812013-09-06 07:40:05 +03002209 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002210
2211 I915_WRITE(pp_ctrl_reg, pp);
2212 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002213
Ville Syrjälä773538e82014-09-04 14:54:56 +03002214 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002215
Paulo Zanonidce56b32013-12-19 14:29:40 -02002216 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002217 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002218}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002219
Jani Nikula1250d102014-08-12 17:11:39 +03002220/* Disable backlight PP control and backlight PWM. */
2221void intel_edp_backlight_off(struct intel_dp *intel_dp)
2222{
2223 if (!is_edp(intel_dp))
2224 return;
2225
2226 DRM_DEBUG_KMS("\n");
2227
2228 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002229 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002230}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002231
Jani Nikula73580fb72014-08-12 17:11:41 +03002232/*
2233 * Hook for controlling the panel power control backlight through the bl_power
2234 * sysfs attribute. Take care to handle multiple calls.
2235 */
2236static void intel_edp_backlight_power(struct intel_connector *connector,
2237 bool enable)
2238{
2239 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002240 bool is_enabled;
2241
Ville Syrjälä773538e82014-09-04 14:54:56 +03002242 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002243 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002244 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002245
2246 if (is_enabled == enable)
2247 return;
2248
Jani Nikula23ba9372014-08-27 14:08:43 +03002249 DRM_DEBUG_KMS("panel power control backlight %s\n",
2250 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002251
2252 if (enable)
2253 _intel_edp_backlight_on(intel_dp);
2254 else
2255 _intel_edp_backlight_off(intel_dp);
2256}
2257
Ville Syrjälä64e10772015-10-29 21:26:01 +02002258static void assert_dp_port(struct intel_dp *intel_dp, bool state)
2259{
2260 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2261 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2262 bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;
2263
2264 I915_STATE_WARN(cur_state != state,
2265 "DP port %c state assertion failure (expected %s, current %s)\n",
2266 port_name(dig_port->port),
Jani Nikula87ad3212016-01-14 12:53:34 +02002267 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002268}
2269#define assert_dp_port_disabled(d) assert_dp_port((d), false)
2270
2271static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
2272{
2273 bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;
2274
2275 I915_STATE_WARN(cur_state != state,
2276 "eDP PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002277 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002278}
2279#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
2280#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)
2281
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002282static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002283{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002284 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002285 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2286 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002287
Ville Syrjälä64e10772015-10-29 21:26:01 +02002288 assert_pipe_disabled(dev_priv, crtc->pipe);
2289 assert_dp_port_disabled(intel_dp);
2290 assert_edp_pll_disabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002291
Ville Syrjäläabfce942015-10-29 21:26:03 +02002292 DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2293 crtc->config->port_clock);
2294
2295 intel_dp->DP &= ~DP_PLL_FREQ_MASK;
2296
2297 if (crtc->config->port_clock == 162000)
2298 intel_dp->DP |= DP_PLL_FREQ_162MHZ;
2299 else
2300 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
2301
2302 I915_WRITE(DP_A, intel_dp->DP);
2303 POSTING_READ(DP_A);
2304 udelay(500);
2305
Daniel Vetter07679352012-09-06 22:15:42 +02002306 intel_dp->DP |= DP_PLL_ENABLE;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002307
Daniel Vetter07679352012-09-06 22:15:42 +02002308 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002309 POSTING_READ(DP_A);
2310 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002311}
2312
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002313static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002314{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002315 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002316 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2317 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002318
Ville Syrjälä64e10772015-10-29 21:26:01 +02002319 assert_pipe_disabled(dev_priv, crtc->pipe);
2320 assert_dp_port_disabled(intel_dp);
2321 assert_edp_pll_enabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002322
Ville Syrjäläabfce942015-10-29 21:26:03 +02002323 DRM_DEBUG_KMS("disabling eDP PLL\n");
2324
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002325 intel_dp->DP &= ~DP_PLL_ENABLE;
Daniel Vetter07679352012-09-06 22:15:42 +02002326
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002327 I915_WRITE(DP_A, intel_dp->DP);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002328 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002329 udelay(200);
2330}
2331
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002332/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002333void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002334{
2335 int ret, i;
2336
2337 /* Should have a valid DPCD by this point */
2338 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2339 return;
2340
2341 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002342 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2343 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002344 } else {
2345 /*
2346 * When turning on, we need to retry for 1ms to give the sink
2347 * time to wake up.
2348 */
2349 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002350 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2351 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002352 if (ret == 1)
2353 break;
2354 msleep(1);
2355 }
2356 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002357
2358 if (ret != 1)
2359 DRM_DEBUG_KMS("failed to %s sink power state\n",
2360 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002361}
2362
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002363static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2364 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002365{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002366 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002367 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002368 struct drm_device *dev = encoder->base.dev;
2369 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02002370 enum intel_display_power_domain power_domain;
2371 u32 tmp;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002372 bool ret;
Imre Deak6d129be2014-03-05 16:20:54 +02002373
2374 power_domain = intel_display_port_power_domain(encoder);
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002375 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002376 return false;
2377
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002378 ret = false;
2379
Imre Deak6d129be2014-03-05 16:20:54 +02002380 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002381
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002382 if (!(tmp & DP_PORT_EN))
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002383 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002384
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002385 if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002386 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002387 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002388 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002389
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002390 for_each_pipe(dev_priv, p) {
2391 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2392 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2393 *pipe = p;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002394 ret = true;
2395
2396 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002397 }
2398 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002399
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002400 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002401 i915_mmio_reg_offset(intel_dp->output_reg));
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002402 } else if (IS_CHERRYVIEW(dev)) {
2403 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2404 } else {
2405 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002406 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002407
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002408 ret = true;
2409
2410out:
2411 intel_display_power_put(dev_priv, power_domain);
2412
2413 return ret;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002414}
2415
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002416static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002417 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002418{
2419 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002420 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002421 struct drm_device *dev = encoder->base.dev;
2422 struct drm_i915_private *dev_priv = dev->dev_private;
2423 enum port port = dp_to_dig_port(intel_dp)->port;
2424 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002425
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002426 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002427
2428 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002429
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002430 if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002431 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2432
2433 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002434 flags |= DRM_MODE_FLAG_PHSYNC;
2435 else
2436 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002437
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002438 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002439 flags |= DRM_MODE_FLAG_PVSYNC;
2440 else
2441 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002442 } else {
2443 if (tmp & DP_SYNC_HS_HIGH)
2444 flags |= DRM_MODE_FLAG_PHSYNC;
2445 else
2446 flags |= DRM_MODE_FLAG_NHSYNC;
2447
2448 if (tmp & DP_SYNC_VS_HIGH)
2449 flags |= DRM_MODE_FLAG_PVSYNC;
2450 else
2451 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002452 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002453
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002454 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002455
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002456 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08002457 !IS_CHERRYVIEW(dev) && tmp & DP_COLOR_RANGE_16_235)
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002458 pipe_config->limited_color_range = true;
2459
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002460 pipe_config->has_dp_encoder = true;
2461
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002462 pipe_config->lane_count =
2463 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2464
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002465 intel_dp_get_m_n(crtc, pipe_config);
2466
Ville Syrjälä18442d02013-09-13 16:00:08 +03002467 if (port == PORT_A) {
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02002468 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002469 pipe_config->port_clock = 162000;
2470 else
2471 pipe_config->port_clock = 270000;
2472 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002473
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02002474 pipe_config->base.adjusted_mode.crtc_clock =
2475 intel_dotclock_calculate(pipe_config->port_clock,
2476 &pipe_config->dp_m_n);
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002477
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002478 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2479 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2480 /*
2481 * This is a big fat ugly hack.
2482 *
2483 * Some machines in UEFI boot mode provide us a VBT that has 18
2484 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2485 * unknown we fail to light up. Yet the same BIOS boots up with
2486 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2487 * max, not what it tells us to use.
2488 *
2489 * Note: This will still be broken if the eDP panel is not lit
2490 * up by the BIOS, and thus we can't get the mode at module
2491 * load.
2492 */
2493 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2494 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2495 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2496 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002497}
2498
Daniel Vettere8cb4552012-07-01 13:05:48 +02002499static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002500{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002501 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002502 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002503 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2504
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002505 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002506 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002507
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002508 if (HAS_PSR(dev) && !HAS_DDI(dev))
2509 intel_psr_disable(intel_dp);
2510
Daniel Vetter6cb49832012-05-20 17:14:50 +02002511 /* Make sure the panel is off before trying to change the mode. But also
2512 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002513 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002514 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002515 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002516 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002517
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002518 /* disable the port before the pipe on g4x */
2519 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002520 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002521}
2522
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002523static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002524{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002525 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002526 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002527
Ville Syrjälä49277c32014-03-31 18:21:26 +03002528 intel_dp_link_down(intel_dp);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002529
2530 /* Only ilk+ has port A */
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002531 if (port == PORT_A)
2532 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002533}
2534
2535static void vlv_post_disable_dp(struct intel_encoder *encoder)
2536{
2537 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2538
2539 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002540}
2541
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002542static void chv_data_lane_soft_reset(struct intel_encoder *encoder,
2543 bool reset)
2544{
2545 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2546 enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
2547 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2548 enum pipe pipe = crtc->pipe;
2549 uint32_t val;
2550
2551 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
2552 if (reset)
2553 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2554 else
2555 val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
2556 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2557
2558 if (crtc->config->lane_count > 2) {
2559 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2560 if (reset)
2561 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2562 else
2563 val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
2564 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2565 }
2566
2567 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2568 val |= CHV_PCS_REQ_SOFTRESET_EN;
2569 if (reset)
2570 val &= ~DPIO_PCS_CLK_SOFT_RESET;
2571 else
2572 val |= DPIO_PCS_CLK_SOFT_RESET;
2573 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
2574
2575 if (crtc->config->lane_count > 2) {
2576 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2577 val |= CHV_PCS_REQ_SOFTRESET_EN;
2578 if (reset)
2579 val &= ~DPIO_PCS_CLK_SOFT_RESET;
2580 else
2581 val |= DPIO_PCS_CLK_SOFT_RESET;
2582 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2583 }
2584}
2585
Ville Syrjälä580d3812014-04-09 13:29:00 +03002586static void chv_post_disable_dp(struct intel_encoder *encoder)
2587{
2588 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002589 struct drm_device *dev = encoder->base.dev;
2590 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä580d3812014-04-09 13:29:00 +03002591
2592 intel_dp_link_down(intel_dp);
2593
Ville Syrjäläa5805162015-05-26 20:42:30 +03002594 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002595
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002596 /* Assert data lane reset */
2597 chv_data_lane_soft_reset(encoder, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002598
Ville Syrjäläa5805162015-05-26 20:42:30 +03002599 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002600}
2601
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002602static void
2603_intel_dp_set_link_train(struct intel_dp *intel_dp,
2604 uint32_t *DP,
2605 uint8_t dp_train_pat)
2606{
2607 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2608 struct drm_device *dev = intel_dig_port->base.base.dev;
2609 struct drm_i915_private *dev_priv = dev->dev_private;
2610 enum port port = intel_dig_port->port;
2611
2612 if (HAS_DDI(dev)) {
2613 uint32_t temp = I915_READ(DP_TP_CTL(port));
2614
2615 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2616 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2617 else
2618 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2619
2620 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2621 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2622 case DP_TRAINING_PATTERN_DISABLE:
2623 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2624
2625 break;
2626 case DP_TRAINING_PATTERN_1:
2627 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2628 break;
2629 case DP_TRAINING_PATTERN_2:
2630 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2631 break;
2632 case DP_TRAINING_PATTERN_3:
2633 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2634 break;
2635 }
2636 I915_WRITE(DP_TP_CTL(port), temp);
2637
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002638 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2639 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002640 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2641
2642 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2643 case DP_TRAINING_PATTERN_DISABLE:
2644 *DP |= DP_LINK_TRAIN_OFF_CPT;
2645 break;
2646 case DP_TRAINING_PATTERN_1:
2647 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2648 break;
2649 case DP_TRAINING_PATTERN_2:
2650 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2651 break;
2652 case DP_TRAINING_PATTERN_3:
2653 DRM_ERROR("DP training pattern 3 not supported\n");
2654 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2655 break;
2656 }
2657
2658 } else {
2659 if (IS_CHERRYVIEW(dev))
2660 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2661 else
2662 *DP &= ~DP_LINK_TRAIN_MASK;
2663
2664 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2665 case DP_TRAINING_PATTERN_DISABLE:
2666 *DP |= DP_LINK_TRAIN_OFF;
2667 break;
2668 case DP_TRAINING_PATTERN_1:
2669 *DP |= DP_LINK_TRAIN_PAT_1;
2670 break;
2671 case DP_TRAINING_PATTERN_2:
2672 *DP |= DP_LINK_TRAIN_PAT_2;
2673 break;
2674 case DP_TRAINING_PATTERN_3:
2675 if (IS_CHERRYVIEW(dev)) {
2676 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2677 } else {
2678 DRM_ERROR("DP training pattern 3 not supported\n");
2679 *DP |= DP_LINK_TRAIN_PAT_2;
2680 }
2681 break;
2682 }
2683 }
2684}
2685
2686static void intel_dp_enable_port(struct intel_dp *intel_dp)
2687{
2688 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2689 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002690 struct intel_crtc *crtc =
2691 to_intel_crtc(dp_to_dig_port(intel_dp)->base.base.crtc);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002692
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002693 /* enable with pattern 1 (as per spec) */
2694 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2695 DP_TRAINING_PATTERN_1);
2696
2697 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2698 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002699
2700 /*
2701 * Magic for VLV/CHV. We _must_ first set up the register
2702 * without actually enabling the port, and then do another
2703 * write to enable the port. Otherwise link training will
2704 * fail when the power sequencer is freshly used for this port.
2705 */
2706 intel_dp->DP |= DP_PORT_EN;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002707 if (crtc->config->has_audio)
2708 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002709
2710 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2711 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002712}
2713
Daniel Vettere8cb4552012-07-01 13:05:48 +02002714static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002715{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002716 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2717 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002718 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002719 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002720 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002721 enum port port = dp_to_dig_port(intel_dp)->port;
2722 enum pipe pipe = crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002723
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002724 if (WARN_ON(dp_reg & DP_PORT_EN))
2725 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002726
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002727 pps_lock(intel_dp);
2728
Wayne Boyer666a4532015-12-09 12:29:35 -08002729 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002730 vlv_init_panel_power_sequencer(intel_dp);
2731
Ville Syrjälä78645782015-11-20 22:09:19 +02002732 /*
2733 * We get an occasional spurious underrun between the port
2734 * enable and vdd enable, when enabling port A eDP.
2735 *
2736 * FIXME: Not sure if this applies to (PCH) port D eDP as well
2737 */
2738 if (port == PORT_A)
2739 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
2740
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002741 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002742
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002743 if (port == PORT_A && IS_GEN5(dev_priv)) {
2744 /*
2745 * Underrun reporting for the other pipe was disabled in
2746 * g4x_pre_enable_dp(). The eDP PLL and port have now been
2747 * enabled, so it's now safe to re-enable underrun reporting.
2748 */
2749 intel_wait_for_vblank_if_active(dev_priv->dev, !pipe);
2750 intel_set_cpu_fifo_underrun_reporting(dev_priv, !pipe, true);
2751 intel_set_pch_fifo_underrun_reporting(dev_priv, !pipe, true);
2752 }
2753
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002754 edp_panel_vdd_on(intel_dp);
2755 edp_panel_on(intel_dp);
2756 edp_panel_vdd_off(intel_dp, true);
2757
Ville Syrjälä78645782015-11-20 22:09:19 +02002758 if (port == PORT_A)
2759 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
2760
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002761 pps_unlock(intel_dp);
2762
Wayne Boyer666a4532015-12-09 12:29:35 -08002763 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002764 unsigned int lane_mask = 0x0;
2765
2766 if (IS_CHERRYVIEW(dev))
2767 lane_mask = intel_dp_unused_lane_mask(crtc->config->lane_count);
2768
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002769 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2770 lane_mask);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002771 }
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002772
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002773 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2774 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002775 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002776
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002777 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002778 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002779 pipe_name(pipe));
Jani Nikulac1dec792014-10-27 16:26:56 +02002780 intel_audio_codec_enable(encoder);
2781 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002782}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002783
Jani Nikulaecff4f32013-09-06 07:38:29 +03002784static void g4x_enable_dp(struct intel_encoder *encoder)
2785{
Jani Nikula828f5c62013-09-05 16:44:45 +03002786 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2787
Jani Nikulaecff4f32013-09-06 07:38:29 +03002788 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002789 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002790}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002791
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002792static void vlv_enable_dp(struct intel_encoder *encoder)
2793{
Jani Nikula828f5c62013-09-05 16:44:45 +03002794 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2795
Daniel Vetter4be73782014-01-17 14:39:48 +01002796 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002797 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002798}
2799
Jani Nikulaecff4f32013-09-06 07:38:29 +03002800static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002801{
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002802 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002803 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002804 enum port port = dp_to_dig_port(intel_dp)->port;
2805 enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002806
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002807 intel_dp_prepare(encoder);
2808
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002809 if (port == PORT_A && IS_GEN5(dev_priv)) {
2810 /*
2811 * We get FIFO underruns on the other pipe when
2812 * enabling the CPU eDP PLL, and when enabling CPU
2813 * eDP port. We could potentially avoid the PLL
2814 * underrun with a vblank wait just prior to enabling
2815 * the PLL, but that doesn't appear to help the port
2816 * enable case. Just sweep it all under the rug.
2817 */
2818 intel_set_cpu_fifo_underrun_reporting(dev_priv, !pipe, false);
2819 intel_set_pch_fifo_underrun_reporting(dev_priv, !pipe, false);
2820 }
2821
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002822 /* Only ilk+ has port A */
Ville Syrjäläabfce942015-10-29 21:26:03 +02002823 if (port == PORT_A)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002824 ironlake_edp_pll_on(intel_dp);
2825}
2826
Ville Syrjälä83b84592014-10-16 21:29:51 +03002827static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2828{
2829 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2830 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2831 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002832 i915_reg_t pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
Ville Syrjälä83b84592014-10-16 21:29:51 +03002833
2834 edp_panel_vdd_off_sync(intel_dp);
2835
2836 /*
2837 * VLV seems to get confused when multiple power seqeuencers
2838 * have the same port selected (even if only one has power/vdd
2839 * enabled). The failure manifests as vlv_wait_port_ready() failing
2840 * CHV on the other hand doesn't seem to mind having the same port
2841 * selected in multiple power seqeuencers, but let's clear the
2842 * port select always when logically disconnecting a power sequencer
2843 * from a port.
2844 */
2845 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2846 pipe_name(pipe), port_name(intel_dig_port->port));
2847 I915_WRITE(pp_on_reg, 0);
2848 POSTING_READ(pp_on_reg);
2849
2850 intel_dp->pps_pipe = INVALID_PIPE;
2851}
2852
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002853static void vlv_steal_power_sequencer(struct drm_device *dev,
2854 enum pipe pipe)
2855{
2856 struct drm_i915_private *dev_priv = dev->dev_private;
2857 struct intel_encoder *encoder;
2858
2859 lockdep_assert_held(&dev_priv->pps_mutex);
2860
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002861 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2862 return;
2863
Jani Nikula19c80542015-12-16 12:48:16 +02002864 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002865 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002866 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002867
2868 if (encoder->type != INTEL_OUTPUT_EDP)
2869 continue;
2870
2871 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002872 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002873
2874 if (intel_dp->pps_pipe != pipe)
2875 continue;
2876
2877 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002878 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002879
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02002880 WARN(encoder->base.crtc,
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002881 "stealing pipe %c power sequencer from active eDP port %c\n",
2882 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002883
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002884 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002885 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002886 }
2887}
2888
2889static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2890{
2891 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2892 struct intel_encoder *encoder = &intel_dig_port->base;
2893 struct drm_device *dev = encoder->base.dev;
2894 struct drm_i915_private *dev_priv = dev->dev_private;
2895 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002896
2897 lockdep_assert_held(&dev_priv->pps_mutex);
2898
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002899 if (!is_edp(intel_dp))
2900 return;
2901
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002902 if (intel_dp->pps_pipe == crtc->pipe)
2903 return;
2904
2905 /*
2906 * If another power sequencer was being used on this
2907 * port previously make sure to turn off vdd there while
2908 * we still have control of it.
2909 */
2910 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002911 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002912
2913 /*
2914 * We may be stealing the power
2915 * sequencer from another port.
2916 */
2917 vlv_steal_power_sequencer(dev, crtc->pipe);
2918
2919 /* now it's all ours */
2920 intel_dp->pps_pipe = crtc->pipe;
2921
2922 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2923 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2924
2925 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002926 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2927 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002928}
2929
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002930static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2931{
2932 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2933 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002934 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002935 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002936 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002937 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002938 int pipe = intel_crtc->pipe;
2939 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002940
Ville Syrjäläa5805162015-05-26 20:42:30 +03002941 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002942
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002943 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002944 val = 0;
2945 if (pipe)
2946 val |= (1<<21);
2947 else
2948 val &= ~(1<<21);
2949 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002950 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2951 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2952 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002953
Ville Syrjäläa5805162015-05-26 20:42:30 +03002954 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002955
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002956 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002957}
2958
Jani Nikulaecff4f32013-09-06 07:38:29 +03002959static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002960{
2961 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2962 struct drm_device *dev = encoder->base.dev;
2963 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002964 struct intel_crtc *intel_crtc =
2965 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002966 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002967 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002968
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002969 intel_dp_prepare(encoder);
2970
Jesse Barnes89b667f2013-04-18 14:51:36 -07002971 /* Program Tx lane resets to default */
Ville Syrjäläa5805162015-05-26 20:42:30 +03002972 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002973 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002974 DPIO_PCS_TX_LANE2_RESET |
2975 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002976 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002977 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2978 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2979 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2980 DPIO_PCS_CLK_SOFT_RESET);
2981
2982 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002983 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2984 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2985 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03002986 mutex_unlock(&dev_priv->sb_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002987}
2988
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002989static void chv_pre_enable_dp(struct intel_encoder *encoder)
2990{
2991 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2992 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2993 struct drm_device *dev = encoder->base.dev;
2994 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002995 struct intel_crtc *intel_crtc =
2996 to_intel_crtc(encoder->base.crtc);
2997 enum dpio_channel ch = vlv_dport_to_channel(dport);
2998 int pipe = intel_crtc->pipe;
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002999 int data, i, stagger;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03003000 u32 val;
3001
Ville Syrjäläa5805162015-05-26 20:42:30 +03003002 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä949c1d42014-04-09 13:28:58 +03003003
Ville Syrjälä570e2a72014-08-18 14:42:46 +03003004 /* allow hardware to manage TX FIFO reset source */
3005 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
3006 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
3007 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
3008
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003009 if (intel_crtc->config->lane_count > 2) {
3010 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
3011 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
3012 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
3013 }
Ville Syrjälä570e2a72014-08-18 14:42:46 +03003014
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003015 /* Program Tx lane latency optimal setting*/
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003016 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003017 /* Set the upar bit */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003018 if (intel_crtc->config->lane_count == 1)
3019 data = 0x0;
3020 else
3021 data = (i == 1) ? 0x0 : 0x1;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003022 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
3023 data << DPIO_UPAR_SHIFT);
3024 }
3025
3026 /* Data lane stagger programming */
Ville Syrjälä2e523e92015-04-10 18:21:27 +03003027 if (intel_crtc->config->port_clock > 270000)
3028 stagger = 0x18;
3029 else if (intel_crtc->config->port_clock > 135000)
3030 stagger = 0xd;
3031 else if (intel_crtc->config->port_clock > 67500)
3032 stagger = 0x7;
3033 else if (intel_crtc->config->port_clock > 33750)
3034 stagger = 0x4;
3035 else
3036 stagger = 0x2;
3037
3038 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
3039 val |= DPIO_TX2_STAGGER_MASK(0x1f);
3040 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
3041
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003042 if (intel_crtc->config->lane_count > 2) {
3043 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
3044 val |= DPIO_TX2_STAGGER_MASK(0x1f);
3045 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
3046 }
Ville Syrjälä2e523e92015-04-10 18:21:27 +03003047
3048 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
3049 DPIO_LANESTAGGER_STRAP(stagger) |
3050 DPIO_LANESTAGGER_STRAP_OVRD |
3051 DPIO_TX1_STAGGER_MASK(0x1f) |
3052 DPIO_TX1_STAGGER_MULT(6) |
3053 DPIO_TX2_STAGGER_MULT(0));
3054
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003055 if (intel_crtc->config->lane_count > 2) {
3056 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
3057 DPIO_LANESTAGGER_STRAP(stagger) |
3058 DPIO_LANESTAGGER_STRAP_OVRD |
3059 DPIO_TX1_STAGGER_MASK(0x1f) |
3060 DPIO_TX1_STAGGER_MULT(7) |
3061 DPIO_TX2_STAGGER_MULT(5));
3062 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003063
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03003064 /* Deassert data lane reset */
3065 chv_data_lane_soft_reset(encoder, false);
3066
Ville Syrjäläa5805162015-05-26 20:42:30 +03003067 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003068
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003069 intel_enable_dp(encoder);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003070
3071 /* Second common lane will stay alive on its own now */
3072 if (dport->release_cl2_override) {
3073 chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, false);
3074 dport->release_cl2_override = false;
3075 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003076}
3077
Ville Syrjälä9197c882014-04-09 13:29:05 +03003078static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
3079{
3080 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
3081 struct drm_device *dev = encoder->base.dev;
3082 struct drm_i915_private *dev_priv = dev->dev_private;
3083 struct intel_crtc *intel_crtc =
3084 to_intel_crtc(encoder->base.crtc);
3085 enum dpio_channel ch = vlv_dport_to_channel(dport);
3086 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003087 unsigned int lane_mask =
3088 intel_dp_unused_lane_mask(intel_crtc->config->lane_count);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003089 u32 val;
3090
Ville Syrjälä625695f2014-06-28 02:04:02 +03003091 intel_dp_prepare(encoder);
3092
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003093 /*
3094 * Must trick the second common lane into life.
3095 * Otherwise we can't even access the PLL.
3096 */
3097 if (ch == DPIO_CH0 && pipe == PIPE_B)
3098 dport->release_cl2_override =
3099 !chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, true);
3100
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003101 chv_phy_powergate_lanes(encoder, true, lane_mask);
3102
Ville Syrjäläa5805162015-05-26 20:42:30 +03003103 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003104
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03003105 /* Assert data lane reset */
3106 chv_data_lane_soft_reset(encoder, true);
3107
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03003108 /* program left/right clock distribution */
3109 if (pipe != PIPE_B) {
3110 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
3111 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
3112 if (ch == DPIO_CH0)
3113 val |= CHV_BUFLEFTENA1_FORCE;
3114 if (ch == DPIO_CH1)
3115 val |= CHV_BUFRIGHTENA1_FORCE;
3116 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
3117 } else {
3118 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
3119 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
3120 if (ch == DPIO_CH0)
3121 val |= CHV_BUFLEFTENA2_FORCE;
3122 if (ch == DPIO_CH1)
3123 val |= CHV_BUFRIGHTENA2_FORCE;
3124 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
3125 }
3126
Ville Syrjälä9197c882014-04-09 13:29:05 +03003127 /* program clock channel usage */
3128 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
3129 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
3130 if (pipe != PIPE_B)
3131 val &= ~CHV_PCS_USEDCLKCHANNEL;
3132 else
3133 val |= CHV_PCS_USEDCLKCHANNEL;
3134 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
3135
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003136 if (intel_crtc->config->lane_count > 2) {
3137 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
3138 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
3139 if (pipe != PIPE_B)
3140 val &= ~CHV_PCS_USEDCLKCHANNEL;
3141 else
3142 val |= CHV_PCS_USEDCLKCHANNEL;
3143 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
3144 }
Ville Syrjälä9197c882014-04-09 13:29:05 +03003145
3146 /*
3147 * This a a bit weird since generally CL
3148 * matches the pipe, but here we need to
3149 * pick the CL based on the port.
3150 */
3151 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
3152 if (pipe != PIPE_B)
3153 val &= ~CHV_CMN_USEDCLKCHANNEL;
3154 else
3155 val |= CHV_CMN_USEDCLKCHANNEL;
3156 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
3157
Ville Syrjäläa5805162015-05-26 20:42:30 +03003158 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003159}
3160
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003161static void chv_dp_post_pll_disable(struct intel_encoder *encoder)
3162{
3163 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3164 enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
3165 u32 val;
3166
3167 mutex_lock(&dev_priv->sb_lock);
3168
3169 /* disable left/right clock distribution */
3170 if (pipe != PIPE_B) {
3171 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
3172 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
3173 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
3174 } else {
3175 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
3176 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
3177 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
3178 }
3179
3180 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003181
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003182 /*
3183 * Leave the power down bit cleared for at least one
3184 * lane so that chv_powergate_phy_ch() will power
3185 * on something when the channel is otherwise unused.
3186 * When the port is off and the override is removed
3187 * the lanes power down anyway, so otherwise it doesn't
3188 * really matter what the state of power down bits is
3189 * after this.
3190 */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003191 chv_phy_powergate_lanes(encoder, false, 0x0);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003192}
3193
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003194/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003195 * Native read with retry for link status and receiver capability reads for
3196 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02003197 *
3198 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
3199 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003200 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003201static ssize_t
3202intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
3203 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003204{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003205 ssize_t ret;
3206 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003207
Ville Syrjäläf6a19062014-10-16 20:46:09 +03003208 /*
3209 * Sometime we just get the same incorrect byte repeated
3210 * over the entire buffer. Doing just one throw away read
3211 * initially seems to "solve" it.
3212 */
3213 drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);
3214
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003215 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003216 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
3217 if (ret == size)
3218 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003219 msleep(1);
3220 }
3221
Jani Nikula9d1a1032014-03-14 16:51:15 +02003222 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003223}
3224
3225/*
3226 * Fetch AUX CH registers 0x202 - 0x207 which contain
3227 * link status information
3228 */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003229bool
Keith Packard93f62da2011-11-01 19:45:03 -07003230intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003231{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003232 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3233 DP_LANE0_1_STATUS,
3234 link_status,
3235 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003236}
3237
Paulo Zanoni11002442014-06-13 18:45:41 -03003238/* These are source-specific values. */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003239uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003240intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003241{
Paulo Zanoni30add222012-10-26 19:05:45 -02003242 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303243 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003244 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003245
Vandana Kannan93147262014-11-18 15:45:29 +05303246 if (IS_BROXTON(dev))
3247 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3248 else if (INTEL_INFO(dev)->gen >= 9) {
Sonika Jindal9e458032015-05-06 17:35:48 +05303249 if (dev_priv->edp_low_vswing && port == PORT_A)
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303250 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003251 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Wayne Boyer666a4532015-12-09 12:29:35 -08003252 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05303253 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003254 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303255 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003256 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303257 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08003258 else
Sonika Jindalbd600182014-08-08 16:23:41 +05303259 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08003260}
3261
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003262uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003263intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
3264{
Paulo Zanoni30add222012-10-26 19:05:45 -02003265 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003266 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003267
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003268 if (INTEL_INFO(dev)->gen >= 9) {
3269 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3270 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3271 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3272 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3273 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3274 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3275 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303276 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3277 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003278 default:
3279 return DP_TRAIN_PRE_EMPH_LEVEL_0;
3280 }
3281 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003282 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303283 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3284 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3285 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3286 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3287 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3288 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3289 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003290 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303291 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003292 }
Wayne Boyer666a4532015-12-09 12:29:35 -08003293 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003294 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303295 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3296 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3297 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3298 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3299 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3300 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3301 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003302 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303303 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003304 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03003305 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08003306 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303307 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3308 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3309 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3310 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3311 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08003312 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303313 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003314 }
3315 } else {
3316 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303317 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3318 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3319 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3320 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3321 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3322 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3323 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003324 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303325 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003326 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003327 }
3328}
3329
Daniel Vetter5829975c2015-04-16 11:36:52 +02003330static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003331{
3332 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3333 struct drm_i915_private *dev_priv = dev->dev_private;
3334 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003335 struct intel_crtc *intel_crtc =
3336 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003337 unsigned long demph_reg_value, preemph_reg_value,
3338 uniqtranscale_reg_value;
3339 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08003340 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003341 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003342
3343 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303344 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003345 preemph_reg_value = 0x0004000;
3346 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303347 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003348 demph_reg_value = 0x2B405555;
3349 uniqtranscale_reg_value = 0x552AB83A;
3350 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303351 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003352 demph_reg_value = 0x2B404040;
3353 uniqtranscale_reg_value = 0x5548B83A;
3354 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303355 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003356 demph_reg_value = 0x2B245555;
3357 uniqtranscale_reg_value = 0x5560B83A;
3358 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303359 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003360 demph_reg_value = 0x2B405555;
3361 uniqtranscale_reg_value = 0x5598DA3A;
3362 break;
3363 default:
3364 return 0;
3365 }
3366 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303367 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003368 preemph_reg_value = 0x0002000;
3369 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303370 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003371 demph_reg_value = 0x2B404040;
3372 uniqtranscale_reg_value = 0x5552B83A;
3373 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303374 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003375 demph_reg_value = 0x2B404848;
3376 uniqtranscale_reg_value = 0x5580B83A;
3377 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303378 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003379 demph_reg_value = 0x2B404040;
3380 uniqtranscale_reg_value = 0x55ADDA3A;
3381 break;
3382 default:
3383 return 0;
3384 }
3385 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303386 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003387 preemph_reg_value = 0x0000000;
3388 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303389 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003390 demph_reg_value = 0x2B305555;
3391 uniqtranscale_reg_value = 0x5570B83A;
3392 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303393 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003394 demph_reg_value = 0x2B2B4040;
3395 uniqtranscale_reg_value = 0x55ADDA3A;
3396 break;
3397 default:
3398 return 0;
3399 }
3400 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303401 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003402 preemph_reg_value = 0x0006000;
3403 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303404 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003405 demph_reg_value = 0x1B405555;
3406 uniqtranscale_reg_value = 0x55ADDA3A;
3407 break;
3408 default:
3409 return 0;
3410 }
3411 break;
3412 default:
3413 return 0;
3414 }
3415
Ville Syrjäläa5805162015-05-26 20:42:30 +03003416 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003417 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3418 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3419 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003420 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003421 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3422 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3423 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3424 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03003425 mutex_unlock(&dev_priv->sb_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003426
3427 return 0;
3428}
3429
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003430static bool chv_need_uniq_trans_scale(uint8_t train_set)
3431{
3432 return (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) == DP_TRAIN_PRE_EMPH_LEVEL_0 &&
3433 (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) == DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3434}
3435
Daniel Vetter5829975c2015-04-16 11:36:52 +02003436static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003437{
3438 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3439 struct drm_i915_private *dev_priv = dev->dev_private;
3440 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3441 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003442 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003443 uint8_t train_set = intel_dp->train_set[0];
3444 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003445 enum pipe pipe = intel_crtc->pipe;
3446 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003447
3448 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303449 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003450 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303451 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003452 deemph_reg_value = 128;
3453 margin_reg_value = 52;
3454 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303455 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003456 deemph_reg_value = 128;
3457 margin_reg_value = 77;
3458 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303459 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003460 deemph_reg_value = 128;
3461 margin_reg_value = 102;
3462 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303463 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003464 deemph_reg_value = 128;
3465 margin_reg_value = 154;
3466 /* FIXME extra to set for 1200 */
3467 break;
3468 default:
3469 return 0;
3470 }
3471 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303472 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003473 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303474 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003475 deemph_reg_value = 85;
3476 margin_reg_value = 78;
3477 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303478 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003479 deemph_reg_value = 85;
3480 margin_reg_value = 116;
3481 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303482 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003483 deemph_reg_value = 85;
3484 margin_reg_value = 154;
3485 break;
3486 default:
3487 return 0;
3488 }
3489 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303490 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003491 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303492 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003493 deemph_reg_value = 64;
3494 margin_reg_value = 104;
3495 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303496 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003497 deemph_reg_value = 64;
3498 margin_reg_value = 154;
3499 break;
3500 default:
3501 return 0;
3502 }
3503 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303504 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003505 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303506 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003507 deemph_reg_value = 43;
3508 margin_reg_value = 154;
3509 break;
3510 default:
3511 return 0;
3512 }
3513 break;
3514 default:
3515 return 0;
3516 }
3517
Ville Syrjäläa5805162015-05-26 20:42:30 +03003518 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003519
3520 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003521 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3522 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003523 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3524 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003525 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3526
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003527 if (intel_crtc->config->lane_count > 2) {
3528 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3529 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3530 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3531 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
3532 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3533 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003534
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003535 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3536 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3537 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3538 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3539
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003540 if (intel_crtc->config->lane_count > 2) {
3541 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3542 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3543 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3544 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3545 }
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003546
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003547 /* Program swing deemph */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003548 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003549 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3550 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3551 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3552 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3553 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003554
3555 /* Program swing margin */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003556 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003557 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003558
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003559 val &= ~DPIO_SWING_MARGIN000_MASK;
3560 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003561
3562 /*
3563 * Supposedly this value shouldn't matter when unique transition
3564 * scale is disabled, but in fact it does matter. Let's just
3565 * always program the same value and hope it's OK.
3566 */
3567 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3568 val |= 0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT;
3569
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003570 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3571 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003572
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003573 /*
3574 * The document said it needs to set bit 27 for ch0 and bit 26
3575 * for ch1. Might be a typo in the doc.
3576 * For now, for this unique transition scale selection, set bit
3577 * 27 for ch0 and ch1.
3578 */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003579 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003580 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003581 if (chv_need_uniq_trans_scale(train_set))
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003582 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003583 else
3584 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3585 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003586 }
3587
3588 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003589 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3590 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3591 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3592
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003593 if (intel_crtc->config->lane_count > 2) {
3594 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3595 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3596 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3597 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003598
Ville Syrjäläa5805162015-05-26 20:42:30 +03003599 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003600
3601 return 0;
3602}
3603
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003604static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003605gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003606{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003607 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003608
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003609 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303610 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003611 default:
3612 signal_levels |= DP_VOLTAGE_0_4;
3613 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303614 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003615 signal_levels |= DP_VOLTAGE_0_6;
3616 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303617 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003618 signal_levels |= DP_VOLTAGE_0_8;
3619 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303620 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003621 signal_levels |= DP_VOLTAGE_1_2;
3622 break;
3623 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003624 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303625 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003626 default:
3627 signal_levels |= DP_PRE_EMPHASIS_0;
3628 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303629 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003630 signal_levels |= DP_PRE_EMPHASIS_3_5;
3631 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303632 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003633 signal_levels |= DP_PRE_EMPHASIS_6;
3634 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303635 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003636 signal_levels |= DP_PRE_EMPHASIS_9_5;
3637 break;
3638 }
3639 return signal_levels;
3640}
3641
Zhenyu Wange3421a12010-04-08 09:43:27 +08003642/* Gen6's DP voltage swing and pre-emphasis control */
3643static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003644gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003645{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003646 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3647 DP_TRAIN_PRE_EMPHASIS_MASK);
3648 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303649 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3650 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003651 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303652 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003653 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303654 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3655 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003656 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303657 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3658 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003659 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303660 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3661 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003662 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003663 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003664 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3665 "0x%x\n", signal_levels);
3666 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003667 }
3668}
3669
Keith Packard1a2eb462011-11-16 16:26:07 -08003670/* Gen7's DP voltage swing and pre-emphasis control */
3671static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003672gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003673{
3674 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3675 DP_TRAIN_PRE_EMPHASIS_MASK);
3676 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303677 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003678 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303679 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003680 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303681 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003682 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3683
Sonika Jindalbd600182014-08-08 16:23:41 +05303684 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003685 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303686 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003687 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3688
Sonika Jindalbd600182014-08-08 16:23:41 +05303689 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003690 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303691 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003692 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3693
3694 default:
3695 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3696 "0x%x\n", signal_levels);
3697 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3698 }
3699}
3700
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003701void
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003702intel_dp_set_signal_levels(struct intel_dp *intel_dp)
Paulo Zanonif0a34242012-12-06 16:51:50 -02003703{
3704 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003705 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003706 struct drm_device *dev = intel_dig_port->base.base.dev;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003707 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehallf8896f52015-06-25 11:11:03 +03003708 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003709 uint8_t train_set = intel_dp->train_set[0];
3710
David Weinehallf8896f52015-06-25 11:11:03 +03003711 if (HAS_DDI(dev)) {
3712 signal_levels = ddi_signal_levels(intel_dp);
3713
3714 if (IS_BROXTON(dev))
3715 signal_levels = 0;
3716 else
3717 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003718 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003719 signal_levels = chv_signal_levels(intel_dp);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003720 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003721 signal_levels = vlv_signal_levels(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003722 } else if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003723 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003724 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003725 } else if (IS_GEN6(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003726 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003727 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3728 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003729 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003730 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3731 }
3732
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303733 if (mask)
3734 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3735
3736 DRM_DEBUG_KMS("Using vswing level %d\n",
3737 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3738 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3739 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3740 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003741
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003742 intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003743
3744 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
3745 POSTING_READ(intel_dp->output_reg);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003746}
3747
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003748void
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003749intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
3750 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003751{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003752 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003753 struct drm_i915_private *dev_priv =
3754 to_i915(intel_dig_port->base.base.dev);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003755
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003756 _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003757
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003758 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003759 POSTING_READ(intel_dp->output_reg);
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003760}
3761
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003762void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
Imre Deak3ab9c632013-05-03 12:57:41 +03003763{
3764 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3765 struct drm_device *dev = intel_dig_port->base.base.dev;
3766 struct drm_i915_private *dev_priv = dev->dev_private;
3767 enum port port = intel_dig_port->port;
3768 uint32_t val;
3769
3770 if (!HAS_DDI(dev))
3771 return;
3772
3773 val = I915_READ(DP_TP_CTL(port));
3774 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3775 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3776 I915_WRITE(DP_TP_CTL(port), val);
3777
3778 /*
3779 * On PORT_A we can have only eDP in SST mode. There the only reason
3780 * we need to set idle transmission mode is to work around a HW issue
3781 * where we enable the pipe while not in idle link-training mode.
3782 * In this case there is requirement to wait for a minimum number of
3783 * idle patterns to be sent.
3784 */
3785 if (port == PORT_A)
3786 return;
3787
3788 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3789 1))
3790 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3791}
3792
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003793static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003794intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003795{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003796 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003797 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003798 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003799 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003800 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003801 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003802
Daniel Vetterbc76e3202014-05-20 22:46:50 +02003803 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003804 return;
3805
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003806 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003807 return;
3808
Zhao Yakui28c97732009-10-09 11:39:41 +08003809 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003810
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03003811 if ((IS_GEN7(dev) && port == PORT_A) ||
3812 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003813 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003814 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003815 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003816 if (IS_CHERRYVIEW(dev))
3817 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3818 else
3819 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003820 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003821 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003822 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003823 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003824
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003825 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3826 I915_WRITE(intel_dp->output_reg, DP);
3827 POSTING_READ(intel_dp->output_reg);
3828
3829 /*
3830 * HW workaround for IBX, we need to move the port
3831 * to transcoder A after disabling it to allow the
3832 * matching HDMI port to be enabled on transcoder A.
3833 */
3834 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003835 /*
3836 * We get CPU/PCH FIFO underruns on the other pipe when
3837 * doing the workaround. Sweep them under the rug.
3838 */
3839 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3840 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3841
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003842 /* always enable with pattern 1 (as per spec) */
3843 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3844 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3845 I915_WRITE(intel_dp->output_reg, DP);
3846 POSTING_READ(intel_dp->output_reg);
3847
3848 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003849 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003850 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003851
3852 intel_wait_for_vblank_if_active(dev_priv->dev, PIPE_A);
3853 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3854 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Eric Anholt5bddd172010-11-18 09:32:59 +08003855 }
3856
Keith Packardf01eca22011-09-28 16:48:10 -07003857 msleep(intel_dp->panel_power_down_delay);
Ville Syrjälä6fec7662015-11-10 16:16:17 +02003858
3859 intel_dp->DP = DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003860}
3861
Keith Packard26d61aa2011-07-25 20:01:09 -07003862static bool
3863intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003864{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003865 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3866 struct drm_device *dev = dig_port->base.base.dev;
3867 struct drm_i915_private *dev_priv = dev->dev_private;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303868 uint8_t rev;
Rodrigo Vivia031d702013-10-03 16:15:06 -03003869
Jani Nikula9d1a1032014-03-14 16:51:15 +02003870 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3871 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003872 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003873
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003874 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003875
Adam Jacksonedb39242012-09-18 10:58:49 -04003876 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3877 return false; /* DPCD not present */
3878
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003879 /* Check if the panel supports PSR */
3880 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003881 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003882 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3883 intel_dp->psr_dpcd,
3884 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003885 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3886 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003887 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003888 }
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303889
3890 if (INTEL_INFO(dev)->gen >= 9 &&
3891 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3892 uint8_t frame_sync_cap;
3893
3894 dev_priv->psr.sink_support = true;
3895 intel_dp_dpcd_read_wake(&intel_dp->aux,
3896 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3897 &frame_sync_cap, 1);
3898 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3899 /* PSR2 needs frame sync as well */
3900 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3901 DRM_DEBUG_KMS("PSR2 %s on sink",
3902 dev_priv->psr.psr2_support ? "supported" : "not supported");
3903 }
Jani Nikula50003932013-09-20 16:42:17 +03003904 }
3905
Jani Nikulabc5133d2015-09-03 11:16:07 +03003906 DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03003907 yesno(intel_dp_source_supports_hbr2(intel_dp)),
Jani Nikula742f4912015-09-03 11:16:09 +03003908 yesno(drm_dp_tps3_supported(intel_dp->dpcd)));
Todd Previte06ea66b2014-01-20 10:19:39 -07003909
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303910 /* Intermediate frequency support */
3911 if (is_edp(intel_dp) &&
3912 (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3913 (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
3914 (rev >= 0x03)) { /* eDp v1.4 or higher */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003915 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003916 int i;
3917
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303918 intel_dp_dpcd_read_wake(&intel_dp->aux,
3919 DP_SUPPORTED_LINK_RATES,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003920 sink_rates,
3921 sizeof(sink_rates));
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003922
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003923 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3924 int val = le16_to_cpu(sink_rates[i]);
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003925
3926 if (val == 0)
3927 break;
3928
Sonika Jindalaf77b972015-05-07 13:59:28 +05303929 /* Value read is in kHz while drm clock is saved in deca-kHz */
3930 intel_dp->sink_rates[i] = (val * 200) / 10;
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003931 }
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003932 intel_dp->num_sink_rates = i;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303933 }
Ville Syrjälä0336400e2015-03-12 17:10:39 +02003934
3935 intel_dp_print_rates(intel_dp);
3936
Adam Jacksonedb39242012-09-18 10:58:49 -04003937 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3938 DP_DWN_STRM_PORT_PRESENT))
3939 return true; /* native DP sink */
3940
3941 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3942 return true; /* no per-port downstream info */
3943
Jani Nikula9d1a1032014-03-14 16:51:15 +02003944 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3945 intel_dp->downstream_ports,
3946 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003947 return false; /* downstream port status fetch failed */
3948
3949 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003950}
3951
Adam Jackson0d198322012-05-14 16:05:47 -04003952static void
3953intel_dp_probe_oui(struct intel_dp *intel_dp)
3954{
3955 u8 buf[3];
3956
3957 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3958 return;
3959
Jani Nikula9d1a1032014-03-14 16:51:15 +02003960 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003961 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3962 buf[0], buf[1], buf[2]);
3963
Jani Nikula9d1a1032014-03-14 16:51:15 +02003964 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003965 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3966 buf[0], buf[1], buf[2]);
3967}
3968
Dave Airlie0e32b392014-05-02 14:02:48 +10003969static bool
3970intel_dp_probe_mst(struct intel_dp *intel_dp)
3971{
3972 u8 buf[1];
3973
3974 if (!intel_dp->can_mst)
3975 return false;
3976
3977 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3978 return false;
3979
Dave Airlie0e32b392014-05-02 14:02:48 +10003980 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3981 if (buf[0] & DP_MST_CAP) {
3982 DRM_DEBUG_KMS("Sink is MST capable\n");
3983 intel_dp->is_mst = true;
3984 } else {
3985 DRM_DEBUG_KMS("Sink is not MST capable\n");
3986 intel_dp->is_mst = false;
3987 }
3988 }
Dave Airlie0e32b392014-05-02 14:02:48 +10003989
3990 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3991 return intel_dp->is_mst;
3992}
3993
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003994static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003995{
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003996 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003997 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003998 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003999 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004000 int ret = 0;
Rodrigo Vivic6297842015-11-05 10:50:20 -08004001 int count = 0;
4002 int attempts = 10;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004003
4004 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004005 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004006 ret = -EIO;
4007 goto out;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004008 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004009
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004010 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004011 buf & ~DP_TEST_SINK_START) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004012 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004013 ret = -EIO;
4014 goto out;
4015 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004016
Rodrigo Vivic6297842015-11-05 10:50:20 -08004017 do {
4018 intel_wait_for_vblank(dev, intel_crtc->pipe);
4019
4020 if (drm_dp_dpcd_readb(&intel_dp->aux,
4021 DP_TEST_SINK_MISC, &buf) < 0) {
4022 ret = -EIO;
4023 goto out;
4024 }
4025 count = buf & DP_TEST_COUNT_MASK;
4026 } while (--attempts && count);
4027
4028 if (attempts == 0) {
Rodrigo Vividc5a9032016-01-29 14:44:59 -08004029 DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
Rodrigo Vivic6297842015-11-05 10:50:20 -08004030 ret = -ETIMEDOUT;
4031 }
4032
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004033 out:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004034 hsw_enable_ips(intel_crtc);
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004035 return ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004036}
4037
4038static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
4039{
4040 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08004041 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004042 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
4043 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004044 int ret;
4045
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004046 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
4047 return -EIO;
4048
4049 if (!(buf & DP_TEST_CRC_SUPPORTED))
4050 return -ENOTTY;
4051
4052 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
4053 return -EIO;
4054
Rodrigo Vivi6d8175d2015-11-05 10:50:22 -08004055 if (buf & DP_TEST_SINK_START) {
4056 ret = intel_dp_sink_crc_stop(intel_dp);
4057 if (ret)
4058 return ret;
4059 }
4060
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004061 hsw_disable_ips(intel_crtc);
4062
4063 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
4064 buf | DP_TEST_SINK_START) < 0) {
4065 hsw_enable_ips(intel_crtc);
4066 return -EIO;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004067 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004068
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08004069 intel_wait_for_vblank(dev, intel_crtc->pipe);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004070 return 0;
4071}
4072
4073int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
4074{
4075 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
4076 struct drm_device *dev = dig_port->base.base.dev;
4077 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
4078 u8 buf;
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004079 int count, ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004080 int attempts = 6;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004081
4082 ret = intel_dp_sink_crc_start(intel_dp);
4083 if (ret)
4084 return ret;
4085
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004086 do {
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004087 intel_wait_for_vblank(dev, intel_crtc->pipe);
4088
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004089 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004090 DP_TEST_SINK_MISC, &buf) < 0) {
4091 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004092 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004093 }
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004094 count = buf & DP_TEST_COUNT_MASK;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07004095
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08004096 } while (--attempts && count == 0);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004097
4098 if (attempts == 0) {
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08004099 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
4100 ret = -ETIMEDOUT;
4101 goto stop;
4102 }
4103
4104 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
4105 ret = -EIO;
4106 goto stop;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004107 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004108
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004109stop:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004110 intel_dp_sink_crc_stop(intel_dp);
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004111 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004112}
4113
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004114static bool
4115intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4116{
Jani Nikula9d1a1032014-03-14 16:51:15 +02004117 return intel_dp_dpcd_read_wake(&intel_dp->aux,
4118 DP_DEVICE_SERVICE_IRQ_VECTOR,
4119 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004120}
4121
Dave Airlie0e32b392014-05-02 14:02:48 +10004122static bool
4123intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4124{
4125 int ret;
4126
4127 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
4128 DP_SINK_COUNT_ESI,
4129 sink_irq_vector, 14);
4130 if (ret != 14)
4131 return false;
4132
4133 return true;
4134}
4135
Todd Previtec5d5ab72015-04-15 08:38:38 -07004136static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004137{
Todd Previtec5d5ab72015-04-15 08:38:38 -07004138 uint8_t test_result = DP_TEST_ACK;
4139 return test_result;
4140}
4141
4142static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4143{
4144 uint8_t test_result = DP_TEST_NAK;
4145 return test_result;
4146}
4147
4148static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4149{
4150 uint8_t test_result = DP_TEST_NAK;
Todd Previte559be302015-05-04 07:48:20 -07004151 struct intel_connector *intel_connector = intel_dp->attached_connector;
4152 struct drm_connector *connector = &intel_connector->base;
4153
4154 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02004155 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07004156 intel_dp->aux.i2c_defer_count > 6) {
4157 /* Check EDID read for NACKs, DEFERs and corruption
4158 * (DP CTS 1.2 Core r1.1)
4159 * 4.2.2.4 : Failed EDID read, I2C_NAK
4160 * 4.2.2.5 : Failed EDID read, I2C_DEFER
4161 * 4.2.2.6 : EDID corruption detected
4162 * Use failsafe mode for all cases
4163 */
4164 if (intel_dp->aux.i2c_nack_count > 0 ||
4165 intel_dp->aux.i2c_defer_count > 0)
4166 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
4167 intel_dp->aux.i2c_nack_count,
4168 intel_dp->aux.i2c_defer_count);
4169 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
4170 } else {
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304171 struct edid *block = intel_connector->detect_edid;
4172
4173 /* We have to write the checksum
4174 * of the last block read
4175 */
4176 block += intel_connector->detect_edid->extensions;
4177
Todd Previte559be302015-05-04 07:48:20 -07004178 if (!drm_dp_dpcd_write(&intel_dp->aux,
4179 DP_TEST_EDID_CHECKSUM,
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304180 &block->checksum,
Dan Carpenter5a1cc652015-05-12 21:07:37 +03004181 1))
Todd Previte559be302015-05-04 07:48:20 -07004182 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
4183
4184 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4185 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
4186 }
4187
4188 /* Set test active flag here so userspace doesn't interrupt things */
4189 intel_dp->compliance_test_active = 1;
4190
Todd Previtec5d5ab72015-04-15 08:38:38 -07004191 return test_result;
4192}
4193
4194static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4195{
4196 uint8_t test_result = DP_TEST_NAK;
4197 return test_result;
4198}
4199
4200static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4201{
4202 uint8_t response = DP_TEST_NAK;
4203 uint8_t rxdata = 0;
4204 int status = 0;
4205
Todd Previtec5d5ab72015-04-15 08:38:38 -07004206 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
4207 if (status <= 0) {
4208 DRM_DEBUG_KMS("Could not read test request from sink\n");
4209 goto update_status;
4210 }
4211
4212 switch (rxdata) {
4213 case DP_TEST_LINK_TRAINING:
4214 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
4215 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
4216 response = intel_dp_autotest_link_training(intel_dp);
4217 break;
4218 case DP_TEST_LINK_VIDEO_PATTERN:
4219 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
4220 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
4221 response = intel_dp_autotest_video_pattern(intel_dp);
4222 break;
4223 case DP_TEST_LINK_EDID_READ:
4224 DRM_DEBUG_KMS("EDID test requested\n");
4225 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
4226 response = intel_dp_autotest_edid(intel_dp);
4227 break;
4228 case DP_TEST_LINK_PHY_TEST_PATTERN:
4229 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
4230 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
4231 response = intel_dp_autotest_phy_pattern(intel_dp);
4232 break;
4233 default:
4234 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
4235 break;
4236 }
4237
4238update_status:
4239 status = drm_dp_dpcd_write(&intel_dp->aux,
4240 DP_TEST_RESPONSE,
4241 &response, 1);
4242 if (status <= 0)
4243 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004244}
4245
Dave Airlie0e32b392014-05-02 14:02:48 +10004246static int
4247intel_dp_check_mst_status(struct intel_dp *intel_dp)
4248{
4249 bool bret;
4250
4251 if (intel_dp->is_mst) {
4252 u8 esi[16] = { 0 };
4253 int ret = 0;
4254 int retry;
4255 bool handled;
4256 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4257go_again:
4258 if (bret == true) {
4259
4260 /* check link status - esi[10] = 0x200c */
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03004261 if (intel_dp->active_mst_links &&
Ville Syrjälä901c2da2015-08-17 18:05:12 +03004262 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10004263 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4264 intel_dp_start_link_train(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004265 intel_dp_stop_link_train(intel_dp);
4266 }
4267
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004268 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004269 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4270
4271 if (handled) {
4272 for (retry = 0; retry < 3; retry++) {
4273 int wret;
4274 wret = drm_dp_dpcd_write(&intel_dp->aux,
4275 DP_SINK_COUNT_ESI+1,
4276 &esi[1], 3);
4277 if (wret == 3) {
4278 break;
4279 }
4280 }
4281
4282 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4283 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004284 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004285 goto go_again;
4286 }
4287 } else
4288 ret = 0;
4289
4290 return ret;
4291 } else {
4292 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4293 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4294 intel_dp->is_mst = false;
4295 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4296 /* send a hotplug event */
4297 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4298 }
4299 }
4300 return -EINVAL;
4301}
4302
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004303/*
4304 * According to DP spec
4305 * 5.1.2:
4306 * 1. Read DPCD
4307 * 2. Configure link according to Receiver Capabilities
4308 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4309 * 4. Check link status on receipt of hot-plug interrupt
4310 */
Damien Lespiaua5146202015-02-10 19:32:22 +00004311static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01004312intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004313{
Dave Airlie5b215bc2014-08-05 10:40:20 +10004314 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004315 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004316 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07004317 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004318
Dave Airlie5b215bc2014-08-05 10:40:20 +10004319 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4320
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304321 /*
4322 * Clearing compliance test variables to allow capturing
4323 * of values for next automated test request.
4324 */
4325 intel_dp->compliance_test_active = 0;
4326 intel_dp->compliance_test_type = 0;
4327 intel_dp->compliance_test_data = 0;
4328
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02004329 if (!intel_encoder->base.crtc)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004330 return;
4331
Imre Deak1a125d82014-08-18 14:42:46 +03004332 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4333 return;
4334
Keith Packard92fd8fd2011-07-25 19:50:10 -07004335 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07004336 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004337 return;
4338 }
4339
Keith Packard92fd8fd2011-07-25 19:50:10 -07004340 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07004341 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004342 return;
4343 }
4344
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004345 /* Try to read the source of the interrupt */
4346 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4347 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4348 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004349 drm_dp_dpcd_writeb(&intel_dp->aux,
4350 DP_DEVICE_SERVICE_IRQ_VECTOR,
4351 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004352
4353 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Todd Previte09b1eb12015-04-20 15:27:34 -07004354 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004355 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4356 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4357 }
4358
Shubhangi Shrivastava14631e92015-10-14 14:56:49 +05304359 /* if link training is requested we should perform it always */
4360 if ((intel_dp->compliance_test_type == DP_TEST_LINK_TRAINING) ||
4361 (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count))) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07004362 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03004363 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004364 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03004365 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004366 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004367}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004368
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004369/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004370static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004371intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004372{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004373 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004374 uint8_t type;
4375
4376 if (!intel_dp_get_dpcd(intel_dp))
4377 return connector_status_disconnected;
4378
4379 /* if there's no downstream port, we're done */
4380 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004381 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004382
4383 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004384 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4385 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04004386 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004387
4388 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4389 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004390 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004391
Adam Jackson23235172012-09-20 16:42:45 -04004392 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4393 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004394 }
4395
4396 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004397 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004398 return connector_status_connected;
4399
4400 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004401 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4402 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4403 if (type == DP_DS_PORT_TYPE_VGA ||
4404 type == DP_DS_PORT_TYPE_NON_EDID)
4405 return connector_status_unknown;
4406 } else {
4407 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4408 DP_DWN_STRM_PORT_TYPE_MASK;
4409 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4410 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4411 return connector_status_unknown;
4412 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004413
4414 /* Anything else is out of spec, warn and ignore */
4415 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004416 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004417}
4418
4419static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004420edp_detect(struct intel_dp *intel_dp)
4421{
4422 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4423 enum drm_connector_status status;
4424
4425 status = intel_panel_detect(dev);
4426 if (status == connector_status_unknown)
4427 status = connector_status_connected;
4428
4429 return status;
4430}
4431
Jani Nikulab93433c2015-08-20 10:47:36 +03004432static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
4433 struct intel_digital_port *port)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004434{
Jani Nikulab93433c2015-08-20 10:47:36 +03004435 u32 bit;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004436
Jani Nikula0df53b72015-08-20 10:47:40 +03004437 switch (port->port) {
4438 case PORT_A:
4439 return true;
4440 case PORT_B:
4441 bit = SDE_PORTB_HOTPLUG;
4442 break;
4443 case PORT_C:
4444 bit = SDE_PORTC_HOTPLUG;
4445 break;
4446 case PORT_D:
4447 bit = SDE_PORTD_HOTPLUG;
4448 break;
4449 default:
4450 MISSING_CASE(port->port);
4451 return false;
4452 }
4453
4454 return I915_READ(SDEISR) & bit;
4455}
4456
4457static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
4458 struct intel_digital_port *port)
4459{
4460 u32 bit;
4461
4462 switch (port->port) {
4463 case PORT_A:
4464 return true;
4465 case PORT_B:
4466 bit = SDE_PORTB_HOTPLUG_CPT;
4467 break;
4468 case PORT_C:
4469 bit = SDE_PORTC_HOTPLUG_CPT;
4470 break;
4471 case PORT_D:
4472 bit = SDE_PORTD_HOTPLUG_CPT;
4473 break;
Jani Nikulaa78695d2015-09-18 15:54:50 +03004474 case PORT_E:
4475 bit = SDE_PORTE_HOTPLUG_SPT;
4476 break;
Jani Nikula0df53b72015-08-20 10:47:40 +03004477 default:
4478 MISSING_CASE(port->port);
4479 return false;
Jani Nikulab93433c2015-08-20 10:47:36 +03004480 }
Damien Lespiau1b469632012-12-13 16:09:01 +00004481
Jani Nikulab93433c2015-08-20 10:47:36 +03004482 return I915_READ(SDEISR) & bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004483}
4484
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004485static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula1d245982015-08-20 10:47:37 +03004486 struct intel_digital_port *port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004487{
Jani Nikula9642c812015-08-20 10:47:41 +03004488 u32 bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004489
Jani Nikula9642c812015-08-20 10:47:41 +03004490 switch (port->port) {
4491 case PORT_B:
4492 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4493 break;
4494 case PORT_C:
4495 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4496 break;
4497 case PORT_D:
4498 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4499 break;
4500 default:
4501 MISSING_CASE(port->port);
4502 return false;
4503 }
4504
4505 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4506}
4507
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004508static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
4509 struct intel_digital_port *port)
Jani Nikula9642c812015-08-20 10:47:41 +03004510{
4511 u32 bit;
4512
4513 switch (port->port) {
4514 case PORT_B:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004515 bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004516 break;
4517 case PORT_C:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004518 bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004519 break;
4520 case PORT_D:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004521 bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004522 break;
4523 default:
4524 MISSING_CASE(port->port);
4525 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004526 }
4527
Jani Nikula1d245982015-08-20 10:47:37 +03004528 return I915_READ(PORT_HOTPLUG_STAT) & bit;
Dave Airlie2a592be2014-09-01 16:58:12 +10004529}
4530
Jani Nikulae464bfd2015-08-20 10:47:42 +03004531static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304532 struct intel_digital_port *intel_dig_port)
Jani Nikulae464bfd2015-08-20 10:47:42 +03004533{
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304534 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4535 enum port port;
Jani Nikulae464bfd2015-08-20 10:47:42 +03004536 u32 bit;
4537
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304538 intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
4539 switch (port) {
Jani Nikulae464bfd2015-08-20 10:47:42 +03004540 case PORT_A:
4541 bit = BXT_DE_PORT_HP_DDIA;
4542 break;
4543 case PORT_B:
4544 bit = BXT_DE_PORT_HP_DDIB;
4545 break;
4546 case PORT_C:
4547 bit = BXT_DE_PORT_HP_DDIC;
4548 break;
4549 default:
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304550 MISSING_CASE(port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004551 return false;
4552 }
4553
4554 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4555}
4556
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004557/*
4558 * intel_digital_port_connected - is the specified port connected?
4559 * @dev_priv: i915 private structure
4560 * @port: the port to test
4561 *
4562 * Return %true if @port is connected, %false otherwise.
4563 */
Sonika Jindal237ed862015-09-15 09:44:20 +05304564bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004565 struct intel_digital_port *port)
4566{
Jani Nikula0df53b72015-08-20 10:47:40 +03004567 if (HAS_PCH_IBX(dev_priv))
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004568 return ibx_digital_port_connected(dev_priv, port);
Ville Syrjälä22824fa2016-02-11 16:44:28 +02004569 else if (HAS_PCH_SPLIT(dev_priv))
Jani Nikula0df53b72015-08-20 10:47:40 +03004570 return cpt_digital_port_connected(dev_priv, port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004571 else if (IS_BROXTON(dev_priv))
4572 return bxt_digital_port_connected(dev_priv, port);
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004573 else if (IS_GM45(dev_priv))
4574 return gm45_digital_port_connected(dev_priv, port);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004575 else
4576 return g4x_digital_port_connected(dev_priv, port);
4577}
4578
Keith Packard8c241fe2011-09-28 16:38:44 -07004579static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004580intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004581{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004582 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004583
Jani Nikula9cd300e2012-10-19 14:51:52 +03004584 /* use cached edid if we have one */
4585 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004586 /* invalid edid */
4587 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004588 return NULL;
4589
Jani Nikula55e9ede2013-10-01 10:38:54 +03004590 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004591 } else
4592 return drm_get_edid(&intel_connector->base,
4593 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004594}
4595
Chris Wilsonbeb60602014-09-02 20:04:00 +01004596static void
4597intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004598{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004599 struct intel_connector *intel_connector = intel_dp->attached_connector;
4600 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004601
Chris Wilsonbeb60602014-09-02 20:04:00 +01004602 edid = intel_dp_get_edid(intel_dp);
4603 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004604
Chris Wilsonbeb60602014-09-02 20:04:00 +01004605 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4606 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4607 else
4608 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4609}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004610
Chris Wilsonbeb60602014-09-02 20:04:00 +01004611static void
4612intel_dp_unset_edid(struct intel_dp *intel_dp)
4613{
4614 struct intel_connector *intel_connector = intel_dp->attached_connector;
4615
4616 kfree(intel_connector->detect_edid);
4617 intel_connector->detect_edid = NULL;
4618
4619 intel_dp->has_audio = false;
4620}
4621
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004622static enum drm_connector_status
4623intel_dp_detect(struct drm_connector *connector, bool force)
4624{
4625 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004626 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4627 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004628 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004629 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004630 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004631 bool ret;
Todd Previte09b1eb12015-04-20 15:27:34 -07004632 u8 sink_irq_vector;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004633
Chris Wilson164c8592013-07-20 20:27:08 +01004634 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004635 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004636 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004637
Dave Airlie0e32b392014-05-02 14:02:48 +10004638 if (intel_dp->is_mst) {
4639 /* MST devices are disconnected from a monitor POV */
4640 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4641 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004642 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004643 }
4644
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004645 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4646 intel_display_power_get(to_i915(dev), power_domain);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004647
Chris Wilsond410b562014-09-02 20:03:59 +01004648 /* Can't disconnect eDP, but you can close the lid... */
4649 if (is_edp(intel_dp))
4650 status = edp_detect(intel_dp);
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004651 else if (intel_digital_port_connected(to_i915(dev),
4652 dp_to_dig_port(intel_dp)))
4653 status = intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004654 else
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004655 status = connector_status_disconnected;
4656
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304657 if (status != connector_status_connected) {
4658 intel_dp->compliance_test_active = 0;
4659 intel_dp->compliance_test_type = 0;
4660 intel_dp->compliance_test_data = 0;
4661
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004662 goto out;
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304663 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004664
Adam Jackson0d198322012-05-14 16:05:47 -04004665 intel_dp_probe_oui(intel_dp);
4666
Dave Airlie0e32b392014-05-02 14:02:48 +10004667 ret = intel_dp_probe_mst(intel_dp);
4668 if (ret) {
4669 /* if we are in MST mode then this connector
4670 won't appear connected or have anything with EDID on it */
4671 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4672 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4673 status = connector_status_disconnected;
4674 goto out;
4675 }
4676
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304677 /*
4678 * Clearing NACK and defer counts to get their exact values
4679 * while reading EDID which are required by Compliance tests
4680 * 4.2.2.4 and 4.2.2.5
4681 */
4682 intel_dp->aux.i2c_nack_count = 0;
4683 intel_dp->aux.i2c_defer_count = 0;
4684
Chris Wilsonbeb60602014-09-02 20:04:00 +01004685 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004686
Paulo Zanonid63885d2012-10-26 19:05:49 -02004687 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4688 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004689 status = connector_status_connected;
4690
Todd Previte09b1eb12015-04-20 15:27:34 -07004691 /* Try to read the source of the interrupt */
4692 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4693 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4694 /* Clear interrupt source */
4695 drm_dp_dpcd_writeb(&intel_dp->aux,
4696 DP_DEVICE_SERVICE_IRQ_VECTOR,
4697 sink_irq_vector);
4698
4699 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4700 intel_dp_handle_test_request(intel_dp);
4701 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4702 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4703 }
4704
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004705out:
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004706 intel_display_power_put(to_i915(dev), power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004707 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004708}
4709
Chris Wilsonbeb60602014-09-02 20:04:00 +01004710static void
4711intel_dp_force(struct drm_connector *connector)
4712{
4713 struct intel_dp *intel_dp = intel_attached_dp(connector);
4714 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004715 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004716 enum intel_display_power_domain power_domain;
4717
4718 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4719 connector->base.id, connector->name);
4720 intel_dp_unset_edid(intel_dp);
4721
4722 if (connector->status != connector_status_connected)
4723 return;
4724
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004725 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4726 intel_display_power_get(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004727
4728 intel_dp_set_edid(intel_dp);
4729
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004730 intel_display_power_put(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004731
4732 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4733 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4734}
4735
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004736static int intel_dp_get_modes(struct drm_connector *connector)
4737{
Jani Nikuladd06f902012-10-19 14:51:50 +03004738 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004739 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004740
Chris Wilsonbeb60602014-09-02 20:04:00 +01004741 edid = intel_connector->detect_edid;
4742 if (edid) {
4743 int ret = intel_connector_update_modes(connector, edid);
4744 if (ret)
4745 return ret;
4746 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004747
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004748 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004749 if (is_edp(intel_attached_dp(connector)) &&
4750 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004751 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004752
4753 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004754 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004755 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004756 drm_mode_probed_add(connector, mode);
4757 return 1;
4758 }
4759 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004760
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004761 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004762}
4763
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004764static bool
4765intel_dp_detect_audio(struct drm_connector *connector)
4766{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004767 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004768 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004769
Chris Wilsonbeb60602014-09-02 20:04:00 +01004770 edid = to_intel_connector(connector)->detect_edid;
4771 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004772 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004773
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004774 return has_audio;
4775}
4776
Chris Wilsonf6849602010-09-19 09:29:33 +01004777static int
4778intel_dp_set_property(struct drm_connector *connector,
4779 struct drm_property *property,
4780 uint64_t val)
4781{
Chris Wilsone953fd72011-02-21 22:23:52 +00004782 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004783 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004784 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4785 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004786 int ret;
4787
Rob Clark662595d2012-10-11 20:36:04 -05004788 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004789 if (ret)
4790 return ret;
4791
Chris Wilson3f43c482011-05-12 22:17:24 +01004792 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004793 int i = val;
4794 bool has_audio;
4795
4796 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004797 return 0;
4798
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004799 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004800
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004801 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004802 has_audio = intel_dp_detect_audio(connector);
4803 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004804 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004805
4806 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004807 return 0;
4808
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004809 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004810 goto done;
4811 }
4812
Chris Wilsone953fd72011-02-21 22:23:52 +00004813 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004814 bool old_auto = intel_dp->color_range_auto;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004815 bool old_range = intel_dp->limited_color_range;
Daniel Vetterae4edb82013-04-22 17:07:23 +02004816
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004817 switch (val) {
4818 case INTEL_BROADCAST_RGB_AUTO:
4819 intel_dp->color_range_auto = true;
4820 break;
4821 case INTEL_BROADCAST_RGB_FULL:
4822 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004823 intel_dp->limited_color_range = false;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004824 break;
4825 case INTEL_BROADCAST_RGB_LIMITED:
4826 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004827 intel_dp->limited_color_range = true;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004828 break;
4829 default:
4830 return -EINVAL;
4831 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004832
4833 if (old_auto == intel_dp->color_range_auto &&
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004834 old_range == intel_dp->limited_color_range)
Daniel Vetterae4edb82013-04-22 17:07:23 +02004835 return 0;
4836
Chris Wilsone953fd72011-02-21 22:23:52 +00004837 goto done;
4838 }
4839
Yuly Novikov53b41832012-10-26 12:04:00 +03004840 if (is_edp(intel_dp) &&
4841 property == connector->dev->mode_config.scaling_mode_property) {
4842 if (val == DRM_MODE_SCALE_NONE) {
4843 DRM_DEBUG_KMS("no scaling not supported\n");
4844 return -EINVAL;
4845 }
4846
4847 if (intel_connector->panel.fitting_mode == val) {
4848 /* the eDP scaling property is not changed */
4849 return 0;
4850 }
4851 intel_connector->panel.fitting_mode = val;
4852
4853 goto done;
4854 }
4855
Chris Wilsonf6849602010-09-19 09:29:33 +01004856 return -EINVAL;
4857
4858done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004859 if (intel_encoder->base.crtc)
4860 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004861
4862 return 0;
4863}
4864
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004865static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004866intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004867{
Jani Nikula1d508702012-10-19 14:51:49 +03004868 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004869
Chris Wilson10e972d2014-09-04 21:43:45 +01004870 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004871
Jani Nikula9cd300e2012-10-19 14:51:52 +03004872 if (!IS_ERR_OR_NULL(intel_connector->edid))
4873 kfree(intel_connector->edid);
4874
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004875 /* Can't call is_edp() since the encoder may have been destroyed
4876 * already. */
4877 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004878 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004879
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004880 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004881 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004882}
4883
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004884void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004885{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004886 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4887 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004888
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02004889 intel_dp_aux_fini(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004890 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004891 if (is_edp(intel_dp)) {
4892 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004893 /*
4894 * vdd might still be enabled do to the delayed vdd off.
4895 * Make sure vdd is actually turned off here.
4896 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004897 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004898 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004899 pps_unlock(intel_dp);
4900
Clint Taylor01527b32014-07-07 13:01:46 -07004901 if (intel_dp->edp_notifier.notifier_call) {
4902 unregister_reboot_notifier(&intel_dp->edp_notifier);
4903 intel_dp->edp_notifier.notifier_call = NULL;
4904 }
Keith Packardbd943152011-09-18 23:09:52 -07004905 }
Imre Deakc8bd0e42014-12-12 17:57:38 +02004906 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004907 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004908}
4909
Imre Deak07f9cd02014-08-18 14:42:45 +03004910static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4911{
4912 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4913
4914 if (!is_edp(intel_dp))
4915 return;
4916
Ville Syrjälä951468f2014-09-04 14:55:31 +03004917 /*
4918 * vdd might still be enabled do to the delayed vdd off.
4919 * Make sure vdd is actually turned off here.
4920 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004921 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004922 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004923 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004924 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004925}
4926
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004927static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4928{
4929 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4930 struct drm_device *dev = intel_dig_port->base.base.dev;
4931 struct drm_i915_private *dev_priv = dev->dev_private;
4932 enum intel_display_power_domain power_domain;
4933
4934 lockdep_assert_held(&dev_priv->pps_mutex);
4935
4936 if (!edp_have_panel_vdd(intel_dp))
4937 return;
4938
4939 /*
4940 * The VDD bit needs a power domain reference, so if the bit is
4941 * already enabled when we boot or resume, grab this reference and
4942 * schedule a vdd off, so we don't hold on to the reference
4943 * indefinitely.
4944 */
4945 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004946 power_domain = intel_display_port_aux_power_domain(&intel_dig_port->base);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004947 intel_display_power_get(dev_priv, power_domain);
4948
4949 edp_panel_vdd_schedule_off(intel_dp);
4950}
4951
Imre Deak6d93c0c2014-07-31 14:03:36 +03004952static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4953{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004954 struct intel_dp *intel_dp;
4955
4956 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4957 return;
4958
4959 intel_dp = enc_to_intel_dp(encoder);
4960
4961 pps_lock(intel_dp);
4962
4963 /*
4964 * Read out the current power sequencer assignment,
4965 * in case the BIOS did something with it.
4966 */
Wayne Boyer666a4532015-12-09 12:29:35 -08004967 if (IS_VALLEYVIEW(encoder->dev) || IS_CHERRYVIEW(encoder->dev))
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004968 vlv_initial_power_sequencer_setup(intel_dp);
4969
4970 intel_edp_panel_vdd_sanitize(intel_dp);
4971
4972 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004973}
4974
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004975static const struct drm_connector_funcs intel_dp_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02004976 .dpms = drm_atomic_helper_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004977 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004978 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004979 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004980 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004981 .atomic_get_property = intel_connector_atomic_get_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004982 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004983 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02004984 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004985};
4986
4987static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4988 .get_modes = intel_dp_get_modes,
4989 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004990 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004991};
4992
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004993static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004994 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004995 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004996};
4997
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004998enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004999intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
5000{
5001 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03005002 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10005003 struct drm_device *dev = intel_dig_port->base.base.dev;
5004 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03005005 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005006 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03005007
Takashi Iwai25400582015-11-19 12:09:56 +01005008 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
5009 intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
Dave Airlie0e32b392014-05-02 14:02:48 +10005010 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10005011
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03005012 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
5013 /*
5014 * vdd off can generate a long pulse on eDP which
5015 * would require vdd on to handle it, and thus we
5016 * would end up in an endless cycle of
5017 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
5018 */
5019 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
5020 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02005021 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03005022 }
5023
Ville Syrjälä26fbb772014-08-11 18:37:37 +03005024 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
5025 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10005026 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10005027
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005028 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak1c767b32014-08-18 14:42:42 +03005029 intel_display_power_get(dev_priv, power_domain);
5030
Dave Airlie0e32b392014-05-02 14:02:48 +10005031 if (long_hpd) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03005032 /* indicate that we need to restart link training */
5033 intel_dp->train_set_valid = false;
Dave Airlie2a592be2014-09-01 16:58:12 +10005034
Jani Nikula7e66bcf2015-08-20 10:47:39 +03005035 if (!intel_digital_port_connected(dev_priv, intel_dig_port))
5036 goto mst_fail;
Dave Airlie0e32b392014-05-02 14:02:48 +10005037
5038 if (!intel_dp_get_dpcd(intel_dp)) {
5039 goto mst_fail;
5040 }
5041
5042 intel_dp_probe_oui(intel_dp);
5043
Ville Syrjäläd14e7b62015-08-20 19:37:29 +03005044 if (!intel_dp_probe_mst(intel_dp)) {
5045 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
5046 intel_dp_check_link_status(intel_dp);
5047 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10005048 goto mst_fail;
Ville Syrjäläd14e7b62015-08-20 19:37:29 +03005049 }
Dave Airlie0e32b392014-05-02 14:02:48 +10005050 } else {
5051 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03005052 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10005053 goto mst_fail;
5054 }
5055
5056 if (!intel_dp->is_mst) {
Dave Airlie5b215bc2014-08-05 10:40:20 +10005057 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10005058 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10005059 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10005060 }
5061 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005062
5063 ret = IRQ_HANDLED;
5064
Imre Deak1c767b32014-08-18 14:42:42 +03005065 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10005066mst_fail:
5067 /* if we were in MST mode, and device is not there get out of MST mode */
5068 if (intel_dp->is_mst) {
5069 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
5070 intel_dp->is_mst = false;
5071 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
5072 }
Imre Deak1c767b32014-08-18 14:42:42 +03005073put_power:
5074 intel_display_power_put(dev_priv, power_domain);
5075
5076 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10005077}
5078
Rodrigo Vivi477ec322015-08-06 15:51:39 +08005079/* check the VBT to see whether the eDP is on another port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005080bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005081{
5082 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03005083 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005084 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005085 static const short port_mapping[] = {
Rodrigo Vivi477ec322015-08-06 15:51:39 +08005086 [PORT_B] = DVO_PORT_DPB,
5087 [PORT_C] = DVO_PORT_DPC,
5088 [PORT_D] = DVO_PORT_DPD,
5089 [PORT_E] = DVO_PORT_DPE,
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005090 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08005091
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03005092 /*
5093 * eDP not supported on g4x. so bail out early just
5094 * for a bit extra safety in case the VBT is bonkers.
5095 */
5096 if (INTEL_INFO(dev)->gen < 5)
5097 return false;
5098
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005099 if (port == PORT_A)
5100 return true;
5101
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005102 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005103 return false;
5104
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005105 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
5106 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005107
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005108 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02005109 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
5110 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08005111 return true;
5112 }
5113 return false;
5114}
5115
Dave Airlie0e32b392014-05-02 14:02:48 +10005116void
Chris Wilsonf6849602010-09-19 09:29:33 +01005117intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
5118{
Yuly Novikov53b41832012-10-26 12:04:00 +03005119 struct intel_connector *intel_connector = to_intel_connector(connector);
5120
Chris Wilson3f43c482011-05-12 22:17:24 +01005121 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00005122 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02005123 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03005124
5125 if (is_edp(intel_dp)) {
5126 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05005127 drm_object_attach_property(
5128 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03005129 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03005130 DRM_MODE_SCALE_ASPECT);
5131 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03005132 }
Chris Wilsonf6849602010-09-19 09:29:33 +01005133}
5134
Imre Deakdada1a92014-01-29 13:25:41 +02005135static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
5136{
Abhay Kumard28d4732016-01-22 17:39:04 -08005137 intel_dp->panel_power_off_time = ktime_get_boottime();
Imre Deakdada1a92014-01-29 13:25:41 +02005138 intel_dp->last_power_on = jiffies;
5139 intel_dp->last_backlight_off = jiffies;
5140}
5141
Daniel Vetter67a54562012-10-20 20:57:45 +02005142static void
5143intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005144 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02005145{
5146 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005147 struct edp_power_seq cur, vbt, spec,
5148 *final = &intel_dp->pps_delays;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305149 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005150 i915_reg_t pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07005151
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005152 lockdep_assert_held(&dev_priv->pps_mutex);
5153
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03005154 /* already initialized? */
5155 if (final->t11_t12 != 0)
5156 return;
5157
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305158 if (IS_BROXTON(dev)) {
5159 /*
5160 * TODO: BXT has 2 sets of PPS registers.
5161 * Correct Register for Broxton need to be identified
5162 * using VBT. hardcoding for now
5163 */
5164 pp_ctrl_reg = BXT_PP_CONTROL(0);
5165 pp_on_reg = BXT_PP_ON_DELAYS(0);
5166 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5167 } else if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03005168 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07005169 pp_on_reg = PCH_PP_ON_DELAYS;
5170 pp_off_reg = PCH_PP_OFF_DELAYS;
5171 pp_div_reg = PCH_PP_DIVISOR;
5172 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005173 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5174
5175 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
5176 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5177 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5178 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005179 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005180
5181 /* Workaround: Need to write PP_CONTROL with the unlock key as
5182 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305183 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02005184
Jesse Barnes453c5422013-03-28 09:55:41 -07005185 pp_on = I915_READ(pp_on_reg);
5186 pp_off = I915_READ(pp_off_reg);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305187 if (!IS_BROXTON(dev)) {
5188 I915_WRITE(pp_ctrl_reg, pp_ctl);
5189 pp_div = I915_READ(pp_div_reg);
5190 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005191
5192 /* Pull timing values out of registers */
5193 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5194 PANEL_POWER_UP_DELAY_SHIFT;
5195
5196 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5197 PANEL_LIGHT_ON_DELAY_SHIFT;
5198
5199 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5200 PANEL_LIGHT_OFF_DELAY_SHIFT;
5201
5202 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5203 PANEL_POWER_DOWN_DELAY_SHIFT;
5204
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305205 if (IS_BROXTON(dev)) {
5206 u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
5207 BXT_POWER_CYCLE_DELAY_SHIFT;
5208 if (tmp > 0)
5209 cur.t11_t12 = (tmp - 1) * 1000;
5210 else
5211 cur.t11_t12 = 0;
5212 } else {
5213 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02005214 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305215 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005216
5217 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5218 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
5219
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005220 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02005221
5222 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5223 * our hw here, which are all in 100usec. */
5224 spec.t1_t3 = 210 * 10;
5225 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5226 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5227 spec.t10 = 500 * 10;
5228 /* This one is special and actually in units of 100ms, but zero
5229 * based in the hw (so we need to add 100 ms). But the sw vbt
5230 * table multiplies it with 1000 to make it in units of 100usec,
5231 * too. */
5232 spec.t11_t12 = (510 + 100) * 10;
5233
5234 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5235 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
5236
5237 /* Use the max of the register settings and vbt. If both are
5238 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005239#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02005240 spec.field : \
5241 max(cur.field, vbt.field))
5242 assign_final(t1_t3);
5243 assign_final(t8);
5244 assign_final(t9);
5245 assign_final(t10);
5246 assign_final(t11_t12);
5247#undef assign_final
5248
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005249#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02005250 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5251 intel_dp->backlight_on_delay = get_delay(t8);
5252 intel_dp->backlight_off_delay = get_delay(t9);
5253 intel_dp->panel_power_down_delay = get_delay(t10);
5254 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5255#undef get_delay
5256
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005257 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5258 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5259 intel_dp->panel_power_cycle_delay);
5260
5261 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5262 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005263}
5264
5265static void
5266intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005267 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005268{
5269 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07005270 u32 pp_on, pp_off, pp_div, port_sel = 0;
5271 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005272 i915_reg_t pp_on_reg, pp_off_reg, pp_div_reg, pp_ctrl_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03005273 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005274 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005275
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005276 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005277
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305278 if (IS_BROXTON(dev)) {
5279 /*
5280 * TODO: BXT has 2 sets of PPS registers.
5281 * Correct Register for Broxton need to be identified
5282 * using VBT. hardcoding for now
5283 */
5284 pp_ctrl_reg = BXT_PP_CONTROL(0);
5285 pp_on_reg = BXT_PP_ON_DELAYS(0);
5286 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5287
5288 } else if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes453c5422013-03-28 09:55:41 -07005289 pp_on_reg = PCH_PP_ON_DELAYS;
5290 pp_off_reg = PCH_PP_OFF_DELAYS;
5291 pp_div_reg = PCH_PP_DIVISOR;
5292 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005293 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5294
5295 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5296 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5297 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005298 }
5299
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005300 /*
5301 * And finally store the new values in the power sequencer. The
5302 * backlight delays are set to 1 because we do manual waits on them. For
5303 * T8, even BSpec recommends doing it. For T9, if we don't do this,
5304 * we'll end up waiting for the backlight off delay twice: once when we
5305 * do the manual sleep, and once when we disable the panel and wait for
5306 * the PP_STATUS bit to become zero.
5307 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005308 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005309 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
5310 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005311 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005312 /* Compute the divisor for the pp clock, simply match the Bspec
5313 * formula. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305314 if (IS_BROXTON(dev)) {
5315 pp_div = I915_READ(pp_ctrl_reg);
5316 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
5317 pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
5318 << BXT_POWER_CYCLE_DELAY_SHIFT);
5319 } else {
5320 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5321 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5322 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5323 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005324
5325 /* Haswell doesn't have any port selection bits for the panel
5326 * power sequencer any more. */
Wayne Boyer666a4532015-12-09 12:29:35 -08005327 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005328 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03005329 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005330 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005331 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005332 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005333 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005334 }
5335
Jesse Barnes453c5422013-03-28 09:55:41 -07005336 pp_on |= port_sel;
5337
5338 I915_WRITE(pp_on_reg, pp_on);
5339 I915_WRITE(pp_off_reg, pp_off);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305340 if (IS_BROXTON(dev))
5341 I915_WRITE(pp_ctrl_reg, pp_div);
5342 else
5343 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005344
Daniel Vetter67a54562012-10-20 20:57:45 +02005345 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07005346 I915_READ(pp_on_reg),
5347 I915_READ(pp_off_reg),
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305348 IS_BROXTON(dev) ?
5349 (I915_READ(pp_ctrl_reg) & BXT_POWER_CYCLE_DELAY_MASK) :
Jesse Barnes453c5422013-03-28 09:55:41 -07005350 I915_READ(pp_div_reg));
Zhenyu Wange3421a12010-04-08 09:43:27 +08005351}
5352
Vandana Kannanb33a2812015-02-13 15:33:03 +05305353/**
5354 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5355 * @dev: DRM device
5356 * @refresh_rate: RR to be programmed
5357 *
5358 * This function gets called when refresh rate (RR) has to be changed from
5359 * one frequency to another. Switches can be between high and low RR
5360 * supported by the panel or to any other RR based on media playback (in
5361 * this case, RR value needs to be passed from user space).
5362 *
5363 * The caller of this function needs to take a lock on dev_priv->drrs.
5364 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05305365static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305366{
5367 struct drm_i915_private *dev_priv = dev->dev_private;
5368 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305369 struct intel_digital_port *dig_port = NULL;
5370 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005371 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305372 struct intel_crtc *intel_crtc = NULL;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305373 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305374
5375 if (refresh_rate <= 0) {
5376 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5377 return;
5378 }
5379
Vandana Kannan96178ee2015-01-10 02:25:56 +05305380 if (intel_dp == NULL) {
5381 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305382 return;
5383 }
5384
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005385 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08005386 * FIXME: This needs proper synchronization with psr state for some
5387 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005388 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305389
Vandana Kannan96178ee2015-01-10 02:25:56 +05305390 dig_port = dp_to_dig_port(intel_dp);
5391 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02005392 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305393
5394 if (!intel_crtc) {
5395 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5396 return;
5397 }
5398
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005399 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305400
Vandana Kannan96178ee2015-01-10 02:25:56 +05305401 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305402 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5403 return;
5404 }
5405
Vandana Kannan96178ee2015-01-10 02:25:56 +05305406 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5407 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305408 index = DRRS_LOW_RR;
5409
Vandana Kannan96178ee2015-01-10 02:25:56 +05305410 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305411 DRM_DEBUG_KMS(
5412 "DRRS requested for previously set RR...ignoring\n");
5413 return;
5414 }
5415
5416 if (!intel_crtc->active) {
5417 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5418 return;
5419 }
5420
Durgadoss R44395bf2015-02-13 15:33:02 +05305421 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305422 switch (index) {
5423 case DRRS_HIGH_RR:
5424 intel_dp_set_m_n(intel_crtc, M1_N1);
5425 break;
5426 case DRRS_LOW_RR:
5427 intel_dp_set_m_n(intel_crtc, M2_N2);
5428 break;
5429 case DRRS_MAX_RR:
5430 default:
5431 DRM_ERROR("Unsupported refreshrate type\n");
5432 }
5433 } else if (INTEL_INFO(dev)->gen > 6) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005434 i915_reg_t reg = PIPECONF(intel_crtc->config->cpu_transcoder);
Ville Syrjälä649636e2015-09-22 19:50:01 +03005435 u32 val;
Vandana Kannana4c30b12015-02-13 15:33:00 +05305436
Ville Syrjälä649636e2015-09-22 19:50:01 +03005437 val = I915_READ(reg);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305438 if (index > DRRS_HIGH_RR) {
Wayne Boyer666a4532015-12-09 12:29:35 -08005439 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305440 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5441 else
5442 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305443 } else {
Wayne Boyer666a4532015-12-09 12:29:35 -08005444 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305445 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5446 else
5447 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305448 }
5449 I915_WRITE(reg, val);
5450 }
5451
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305452 dev_priv->drrs.refresh_rate_type = index;
5453
5454 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5455}
5456
Vandana Kannanb33a2812015-02-13 15:33:03 +05305457/**
5458 * intel_edp_drrs_enable - init drrs struct if supported
5459 * @intel_dp: DP struct
5460 *
5461 * Initializes frontbuffer_bits and drrs.dp
5462 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305463void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5464{
5465 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5466 struct drm_i915_private *dev_priv = dev->dev_private;
5467 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5468 struct drm_crtc *crtc = dig_port->base.base.crtc;
5469 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5470
5471 if (!intel_crtc->config->has_drrs) {
5472 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5473 return;
5474 }
5475
5476 mutex_lock(&dev_priv->drrs.mutex);
5477 if (WARN_ON(dev_priv->drrs.dp)) {
5478 DRM_ERROR("DRRS already enabled\n");
5479 goto unlock;
5480 }
5481
5482 dev_priv->drrs.busy_frontbuffer_bits = 0;
5483
5484 dev_priv->drrs.dp = intel_dp;
5485
5486unlock:
5487 mutex_unlock(&dev_priv->drrs.mutex);
5488}
5489
Vandana Kannanb33a2812015-02-13 15:33:03 +05305490/**
5491 * intel_edp_drrs_disable - Disable DRRS
5492 * @intel_dp: DP struct
5493 *
5494 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305495void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5496{
5497 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5498 struct drm_i915_private *dev_priv = dev->dev_private;
5499 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5500 struct drm_crtc *crtc = dig_port->base.base.crtc;
5501 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5502
5503 if (!intel_crtc->config->has_drrs)
5504 return;
5505
5506 mutex_lock(&dev_priv->drrs.mutex);
5507 if (!dev_priv->drrs.dp) {
5508 mutex_unlock(&dev_priv->drrs.mutex);
5509 return;
5510 }
5511
5512 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5513 intel_dp_set_drrs_state(dev_priv->dev,
5514 intel_dp->attached_connector->panel.
5515 fixed_mode->vrefresh);
5516
5517 dev_priv->drrs.dp = NULL;
5518 mutex_unlock(&dev_priv->drrs.mutex);
5519
5520 cancel_delayed_work_sync(&dev_priv->drrs.work);
5521}
5522
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305523static void intel_edp_drrs_downclock_work(struct work_struct *work)
5524{
5525 struct drm_i915_private *dev_priv =
5526 container_of(work, typeof(*dev_priv), drrs.work.work);
5527 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305528
Vandana Kannan96178ee2015-01-10 02:25:56 +05305529 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305530
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305531 intel_dp = dev_priv->drrs.dp;
5532
5533 if (!intel_dp)
5534 goto unlock;
5535
5536 /*
5537 * The delayed work can race with an invalidate hence we need to
5538 * recheck.
5539 */
5540
5541 if (dev_priv->drrs.busy_frontbuffer_bits)
5542 goto unlock;
5543
5544 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5545 intel_dp_set_drrs_state(dev_priv->dev,
5546 intel_dp->attached_connector->panel.
5547 downclock_mode->vrefresh);
5548
5549unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305550 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305551}
5552
Vandana Kannanb33a2812015-02-13 15:33:03 +05305553/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305554 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305555 * @dev: DRM device
5556 * @frontbuffer_bits: frontbuffer plane tracking bits
5557 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305558 * This function gets called everytime rendering on the given planes start.
5559 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305560 *
5561 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5562 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305563void intel_edp_drrs_invalidate(struct drm_device *dev,
5564 unsigned frontbuffer_bits)
5565{
5566 struct drm_i915_private *dev_priv = dev->dev_private;
5567 struct drm_crtc *crtc;
5568 enum pipe pipe;
5569
Daniel Vetter9da7d692015-04-09 16:44:15 +02005570 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305571 return;
5572
Daniel Vetter88f933a2015-04-09 16:44:16 +02005573 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305574
Vandana Kannana93fad02015-01-10 02:25:59 +05305575 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005576 if (!dev_priv->drrs.dp) {
5577 mutex_unlock(&dev_priv->drrs.mutex);
5578 return;
5579 }
5580
Vandana Kannana93fad02015-01-10 02:25:59 +05305581 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5582 pipe = to_intel_crtc(crtc)->pipe;
5583
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005584 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5585 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5586
Ramalingam C0ddfd202015-06-15 20:50:05 +05305587 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005588 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Vandana Kannana93fad02015-01-10 02:25:59 +05305589 intel_dp_set_drrs_state(dev_priv->dev,
5590 dev_priv->drrs.dp->attached_connector->panel.
5591 fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305592
Vandana Kannana93fad02015-01-10 02:25:59 +05305593 mutex_unlock(&dev_priv->drrs.mutex);
5594}
5595
Vandana Kannanb33a2812015-02-13 15:33:03 +05305596/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305597 * intel_edp_drrs_flush - Restart Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305598 * @dev: DRM device
5599 * @frontbuffer_bits: frontbuffer plane tracking bits
5600 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305601 * This function gets called every time rendering on the given planes has
5602 * completed or flip on a crtc is completed. So DRRS should be upclocked
5603 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5604 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305605 *
5606 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5607 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305608void intel_edp_drrs_flush(struct drm_device *dev,
5609 unsigned frontbuffer_bits)
5610{
5611 struct drm_i915_private *dev_priv = dev->dev_private;
5612 struct drm_crtc *crtc;
5613 enum pipe pipe;
5614
Daniel Vetter9da7d692015-04-09 16:44:15 +02005615 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305616 return;
5617
Daniel Vetter88f933a2015-04-09 16:44:16 +02005618 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305619
Vandana Kannana93fad02015-01-10 02:25:59 +05305620 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005621 if (!dev_priv->drrs.dp) {
5622 mutex_unlock(&dev_priv->drrs.mutex);
5623 return;
5624 }
5625
Vandana Kannana93fad02015-01-10 02:25:59 +05305626 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5627 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005628
5629 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05305630 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5631
Ramalingam C0ddfd202015-06-15 20:50:05 +05305632 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005633 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Ramalingam C0ddfd202015-06-15 20:50:05 +05305634 intel_dp_set_drrs_state(dev_priv->dev,
5635 dev_priv->drrs.dp->attached_connector->panel.
5636 fixed_mode->vrefresh);
5637
5638 /*
5639 * flush also means no more activity hence schedule downclock, if all
5640 * other fbs are quiescent too
5641 */
5642 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305643 schedule_delayed_work(&dev_priv->drrs.work,
5644 msecs_to_jiffies(1000));
5645 mutex_unlock(&dev_priv->drrs.mutex);
5646}
5647
Vandana Kannanb33a2812015-02-13 15:33:03 +05305648/**
5649 * DOC: Display Refresh Rate Switching (DRRS)
5650 *
5651 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5652 * which enables swtching between low and high refresh rates,
5653 * dynamically, based on the usage scenario. This feature is applicable
5654 * for internal panels.
5655 *
5656 * Indication that the panel supports DRRS is given by the panel EDID, which
5657 * would list multiple refresh rates for one resolution.
5658 *
5659 * DRRS is of 2 types - static and seamless.
5660 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5661 * (may appear as a blink on screen) and is used in dock-undock scenario.
5662 * Seamless DRRS involves changing RR without any visual effect to the user
5663 * and can be used during normal system usage. This is done by programming
5664 * certain registers.
5665 *
5666 * Support for static/seamless DRRS may be indicated in the VBT based on
5667 * inputs from the panel spec.
5668 *
5669 * DRRS saves power by switching to low RR based on usage scenarios.
5670 *
5671 * eDP DRRS:-
5672 * The implementation is based on frontbuffer tracking implementation.
5673 * When there is a disturbance on the screen triggered by user activity or a
5674 * periodic system activity, DRRS is disabled (RR is changed to high RR).
5675 * When there is no movement on screen, after a timeout of 1 second, a switch
5676 * to low RR is made.
5677 * For integration with frontbuffer tracking code,
5678 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
5679 *
5680 * DRRS can be further extended to support other internal panels and also
5681 * the scenario of video playback wherein RR is set based on the rate
5682 * requested by userspace.
5683 */
5684
5685/**
5686 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5687 * @intel_connector: eDP connector
5688 * @fixed_mode: preferred mode of panel
5689 *
5690 * This function is called only once at driver load to initialize basic
5691 * DRRS stuff.
5692 *
5693 * Returns:
5694 * Downclock mode if panel supports it, else return NULL.
5695 * DRRS support is determined by the presence of downclock mode (apart
5696 * from VBT setting).
5697 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305698static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305699intel_dp_drrs_init(struct intel_connector *intel_connector,
5700 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305701{
5702 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305703 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305704 struct drm_i915_private *dev_priv = dev->dev_private;
5705 struct drm_display_mode *downclock_mode = NULL;
5706
Daniel Vetter9da7d692015-04-09 16:44:15 +02005707 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5708 mutex_init(&dev_priv->drrs.mutex);
5709
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305710 if (INTEL_INFO(dev)->gen <= 6) {
5711 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5712 return NULL;
5713 }
5714
5715 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005716 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305717 return NULL;
5718 }
5719
5720 downclock_mode = intel_find_panel_downclock
5721 (dev, fixed_mode, connector);
5722
5723 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305724 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305725 return NULL;
5726 }
5727
Vandana Kannan96178ee2015-01-10 02:25:56 +05305728 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305729
Vandana Kannan96178ee2015-01-10 02:25:56 +05305730 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005731 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305732 return downclock_mode;
5733}
5734
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005735static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005736 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005737{
5738 struct drm_connector *connector = &intel_connector->base;
5739 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005740 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5741 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005742 struct drm_i915_private *dev_priv = dev->dev_private;
5743 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305744 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005745 bool has_dpcd;
5746 struct drm_display_mode *scan;
5747 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005748 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005749
5750 if (!is_edp(intel_dp))
5751 return true;
5752
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005753 pps_lock(intel_dp);
5754 intel_edp_panel_vdd_sanitize(intel_dp);
5755 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005756
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005757 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005758 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005759
5760 if (has_dpcd) {
5761 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5762 dev_priv->no_aux_handshake =
5763 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5764 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5765 } else {
5766 /* if this fails, presume the device is a ghost */
5767 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005768 return false;
5769 }
5770
5771 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005772 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005773 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005774 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005775
Daniel Vetter060c8772014-03-21 23:22:35 +01005776 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005777 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005778 if (edid) {
5779 if (drm_add_edid_modes(connector, edid)) {
5780 drm_mode_connector_update_edid_property(connector,
5781 edid);
5782 drm_edid_to_eld(connector, edid);
5783 } else {
5784 kfree(edid);
5785 edid = ERR_PTR(-EINVAL);
5786 }
5787 } else {
5788 edid = ERR_PTR(-ENOENT);
5789 }
5790 intel_connector->edid = edid;
5791
5792 /* prefer fixed mode from EDID if available */
5793 list_for_each_entry(scan, &connector->probed_modes, head) {
5794 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5795 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305796 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305797 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005798 break;
5799 }
5800 }
5801
5802 /* fallback to VBT if available for eDP */
5803 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5804 fixed_mode = drm_mode_duplicate(dev,
5805 dev_priv->vbt.lfp_lvds_vbt_mode);
5806 if (fixed_mode)
5807 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5808 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005809 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005810
Wayne Boyer666a4532015-12-09 12:29:35 -08005811 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Clint Taylor01527b32014-07-07 13:01:46 -07005812 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5813 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005814
5815 /*
5816 * Figure out the current pipe for the initial backlight setup.
5817 * If the current pipe isn't valid, try the PPS pipe, and if that
5818 * fails just assume pipe A.
5819 */
5820 if (IS_CHERRYVIEW(dev))
5821 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5822 else
5823 pipe = PORT_TO_PIPE(intel_dp->DP);
5824
5825 if (pipe != PIPE_A && pipe != PIPE_B)
5826 pipe = intel_dp->pps_pipe;
5827
5828 if (pipe != PIPE_A && pipe != PIPE_B)
5829 pipe = PIPE_A;
5830
5831 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5832 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005833 }
5834
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305835 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula5507fae2015-09-14 14:03:48 +03005836 intel_connector->panel.backlight.power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005837 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005838
5839 return true;
5840}
5841
Paulo Zanoni16c25532013-06-12 17:27:25 -03005842bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005843intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5844 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005845{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005846 struct drm_connector *connector = &intel_connector->base;
5847 struct intel_dp *intel_dp = &intel_dig_port->dp;
5848 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5849 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005850 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005851 enum port port = intel_dig_port->port;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005852 int type, ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005853
Ville Syrjäläccb1a832015-12-08 19:59:38 +02005854 if (WARN(intel_dig_port->max_lanes < 1,
5855 "Not enough lanes (%d) for DP on port %c\n",
5856 intel_dig_port->max_lanes, port_name(port)))
5857 return false;
5858
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005859 intel_dp->pps_pipe = INVALID_PIPE;
5860
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005861 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005862 if (INTEL_INFO(dev)->gen >= 9)
5863 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
Wayne Boyer666a4532015-12-09 12:29:35 -08005864 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005865 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5866 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5867 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5868 else if (HAS_PCH_SPLIT(dev))
5869 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5870 else
5871 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5872
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005873 if (INTEL_INFO(dev)->gen >= 9)
5874 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5875 else
5876 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005877
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03005878 if (HAS_DDI(dev))
5879 intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;
5880
Daniel Vetter07679352012-09-06 22:15:42 +02005881 /* Preserve the current hw state. */
5882 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005883 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005884
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005885 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305886 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005887 else
5888 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005889
Imre Deakf7d24902013-05-08 13:14:05 +03005890 /*
5891 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5892 * for DP the encoder type can be set by the caller to
5893 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5894 */
5895 if (type == DRM_MODE_CONNECTOR_eDP)
5896 intel_encoder->type = INTEL_OUTPUT_EDP;
5897
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005898 /* eDP only on port B and/or C on vlv/chv */
Wayne Boyer666a4532015-12-09 12:29:35 -08005899 if (WARN_ON((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
5900 is_edp(intel_dp) && port != PORT_B && port != PORT_C))
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005901 return false;
5902
Imre Deake7281ea2013-05-08 13:14:08 +03005903 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5904 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5905 port_name(port));
5906
Adam Jacksonb3295302010-07-16 14:46:28 -04005907 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005908 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5909
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005910 connector->interlace_allowed = true;
5911 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005912
Daniel Vetter66a92782012-07-12 20:08:18 +02005913 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005914 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005915
Chris Wilsondf0e9242010-09-09 16:20:55 +01005916 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005917 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005918
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005919 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005920 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5921 else
5922 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005923 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005924
Jani Nikula0b998362014-03-14 16:51:17 +02005925 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005926 switch (port) {
5927 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005928 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005929 break;
5930 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005931 intel_encoder->hpd_pin = HPD_PORT_B;
Jani Nikulae87a0052015-10-20 15:22:02 +03005932 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Sonika Jindalcf1d5882015-08-10 10:35:36 +05305933 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005934 break;
5935 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005936 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005937 break;
5938 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005939 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005940 break;
Xiong Zhang26951ca2015-08-17 15:55:50 +08005941 case PORT_E:
5942 intel_encoder->hpd_pin = HPD_PORT_E;
5943 break;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005944 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005945 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005946 }
5947
Imre Deakdada1a92014-01-29 13:25:41 +02005948 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005949 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005950 intel_dp_init_panel_power_timestamps(intel_dp);
Wayne Boyer666a4532015-12-09 12:29:35 -08005951 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005952 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005953 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005954 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005955 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005956 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005957
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005958 ret = intel_dp_aux_init(intel_dp, intel_connector);
5959 if (ret)
5960 goto fail;
Dave Airliec1f05262012-08-30 11:06:18 +10005961
Dave Airlie0e32b392014-05-02 14:02:48 +10005962 /* init MST on ports that can support it */
Jani Nikula0c9b3712015-05-18 17:10:01 +03005963 if (HAS_DP_MST(dev) &&
5964 (port == PORT_B || port == PORT_C || port == PORT_D))
5965 intel_dp_mst_encoder_init(intel_dig_port,
5966 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005967
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005968 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005969 intel_dp_aux_fini(intel_dp);
5970 intel_dp_mst_encoder_cleanup(intel_dig_port);
5971 goto fail;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005972 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005973
Chris Wilsonf6849602010-09-19 09:29:33 +01005974 intel_dp_add_properties(intel_dp, connector);
5975
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005976 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5977 * 0xd. Failure to do so will result in spurious interrupts being
5978 * generated on the port when a cable is not attached.
5979 */
5980 if (IS_G4X(dev) && !IS_GM45(dev)) {
5981 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5982 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5983 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005984
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005985 i915_debugfs_connector_add(connector);
5986
Paulo Zanoni16c25532013-06-12 17:27:25 -03005987 return true;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005988
5989fail:
5990 if (is_edp(intel_dp)) {
5991 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5992 /*
5993 * vdd might still be enabled do to the delayed vdd off.
5994 * Make sure vdd is actually turned off here.
5995 */
5996 pps_lock(intel_dp);
5997 edp_panel_vdd_off_sync(intel_dp);
5998 pps_unlock(intel_dp);
5999 }
6000 drm_connector_unregister(connector);
6001 drm_connector_cleanup(connector);
6002
6003 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006004}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006005
6006void
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006007intel_dp_init(struct drm_device *dev,
6008 i915_reg_t output_reg, enum port port)
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006009{
Dave Airlie13cf5502014-06-18 11:29:35 +10006010 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006011 struct intel_digital_port *intel_dig_port;
6012 struct intel_encoder *intel_encoder;
6013 struct drm_encoder *encoder;
6014 struct intel_connector *intel_connector;
6015
Daniel Vetterb14c5672013-09-19 12:18:32 +02006016 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006017 if (!intel_dig_port)
6018 return;
6019
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006020 intel_connector = intel_connector_alloc();
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306021 if (!intel_connector)
6022 goto err_connector_alloc;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006023
6024 intel_encoder = &intel_dig_port->base;
6025 encoder = &intel_encoder->base;
6026
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05306027 if (drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
Dave Airlieade1ba72015-12-23 14:22:09 +10006028 DRM_MODE_ENCODER_TMDS, NULL))
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05306029 goto err_encoder_init;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006030
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01006031 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006032 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006033 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07006034 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03006035 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006036 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03006037 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006038 intel_encoder->pre_enable = chv_pre_enable_dp;
6039 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03006040 intel_encoder->post_disable = chv_post_disable_dp;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006041 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006042 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006043 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006044 intel_encoder->pre_enable = vlv_pre_enable_dp;
6045 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03006046 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006047 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006048 intel_encoder->pre_enable = g4x_pre_enable_dp;
6049 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03006050 if (INTEL_INFO(dev)->gen >= 5)
6051 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006052 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006053
Paulo Zanoni174edf12012-10-26 19:05:50 -02006054 intel_dig_port->port = port;
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01006055 dev_priv->dig_port_map[port] = intel_encoder;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006056 intel_dig_port->dp.output_reg = output_reg;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02006057 intel_dig_port->max_lanes = 4;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006058
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006059 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03006060 if (IS_CHERRYVIEW(dev)) {
6061 if (port == PORT_D)
6062 intel_encoder->crtc_mask = 1 << 2;
6063 else
6064 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
6065 } else {
6066 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
6067 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02006068 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006069
Dave Airlie13cf5502014-06-18 11:29:35 +10006070 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03006071 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10006072
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306073 if (!intel_dp_init_connector(intel_dig_port, intel_connector))
6074 goto err_init_connector;
6075
6076 return;
6077
6078err_init_connector:
6079 drm_encoder_cleanup(encoder);
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05306080err_encoder_init:
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306081 kfree(intel_connector);
6082err_connector_alloc:
6083 kfree(intel_dig_port);
6084
6085 return;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006086}
Dave Airlie0e32b392014-05-02 14:02:48 +10006087
6088void intel_dp_mst_suspend(struct drm_device *dev)
6089{
6090 struct drm_i915_private *dev_priv = dev->dev_private;
6091 int i;
6092
6093 /* disable MST */
6094 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006095 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10006096 if (!intel_dig_port)
6097 continue;
6098
6099 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
6100 if (!intel_dig_port->dp.can_mst)
6101 continue;
6102 if (intel_dig_port->dp.is_mst)
6103 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
6104 }
6105 }
6106}
6107
6108void intel_dp_mst_resume(struct drm_device *dev)
6109{
6110 struct drm_i915_private *dev_priv = dev->dev_private;
6111 int i;
6112
6113 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006114 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10006115 if (!intel_dig_port)
6116 continue;
6117 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
6118 int ret;
6119
6120 if (!intel_dig_port->dp.can_mst)
6121 continue;
6122
6123 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
6124 if (ret != 0) {
6125 intel_dp_check_mst_status(&intel_dig_port->dp);
6126 }
6127 }
6128 }
6129}