blob: 6992915f86427ee63b2cb26fc39ccb8bf12f88d4 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Todd Previte559be302015-05-04 07:48:20 -070044/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080050struct dp_link_dpll {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030051 int clock;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080052 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030056 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080057 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030058 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080059 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030063 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080064 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030065 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080066 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080069static const struct dp_link_dpll vlv_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030070 { 162000,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080071 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030072 { 270000,
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080073 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
Ville Syrjälä840b32b2015-08-11 20:21:46 +030086 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030087 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030088 { 270000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030089 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030090 { 540000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030091 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
Sonika Jindal637a9c62015-05-07 09:52:08 +053093
Sonika Jindal64987fc2015-05-26 17:50:13 +053094static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
95 324000, 432000, 540000 };
Sonika Jindal637a9c62015-05-07 09:52:08 +053096static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +020097 324000, 432000, 540000 };
98static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +030099
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700100/**
101 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
102 * @intel_dp: DP struct
103 *
104 * If a CPU or PCH DP output is attached to an eDP panel, this function
105 * will return true, and false otherwise.
106 */
107static bool is_edp(struct intel_dp *intel_dp)
108{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200109 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
110
111 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700112}
113
Imre Deak68b4d822013-05-08 13:14:06 +0300114static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700115{
Imre Deak68b4d822013-05-08 13:14:06 +0300116 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
117
118 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700119}
120
Chris Wilsondf0e9242010-09-09 16:20:55 +0100121static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
122{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200123 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100124}
125
Chris Wilsonea5b2132010-08-04 13:50:23 +0100126static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300127static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100128static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300129static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300130static void vlv_steal_power_sequencer(struct drm_device *dev,
131 enum pipe pipe);
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +0530132static void intel_dp_unset_edid(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700133
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200134static int
135intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700136{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700137 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138
139 switch (max_link_bw) {
140 case DP_LINK_BW_1_62:
141 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200142 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300143 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700144 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300145 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
146 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700147 max_link_bw = DP_LINK_BW_1_62;
148 break;
149 }
150 return max_link_bw;
151}
152
Paulo Zanonieeb63242014-05-06 14:56:50 +0300153static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
154{
155 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300156 u8 source_max, sink_max;
157
Ville Syrjäläccb1a832015-12-08 19:59:38 +0200158 source_max = intel_dig_port->max_lanes;
Paulo Zanonieeb63242014-05-06 14:56:50 +0300159 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
160
161 return min(source_max, sink_max);
162}
163
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400164/*
165 * The units on the numbers in the next two are... bizarre. Examples will
166 * make it clearer; this one parallels an example in the eDP spec.
167 *
168 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
169 *
170 * 270000 * 1 * 8 / 10 == 216000
171 *
172 * The actual data capacity of that configuration is 2.16Gbit/s, so the
173 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
174 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
175 * 119000. At 18bpp that's 2142000 kilobits per second.
176 *
177 * Thus the strange-looking division by 10 in intel_dp_link_required, to
178 * get the result in decakilobits instead of kilobits.
179 */
180
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700181static int
Keith Packardc8982612012-01-25 08:16:25 -0800182intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700183{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400184 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700185}
186
187static int
Dave Airliefe27d532010-06-30 11:46:17 +1000188intel_dp_max_data_rate(int max_link_clock, int max_lanes)
189{
190 return (max_link_clock * max_lanes * 8) / 10;
191}
192
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000193static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700194intel_dp_mode_valid(struct drm_connector *connector,
195 struct drm_display_mode *mode)
196{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100197 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300198 struct intel_connector *intel_connector = to_intel_connector(connector);
199 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100200 int target_clock = mode->clock;
201 int max_rate, mode_rate, max_lanes, max_link_clock;
Mika Kahola799487f2016-02-02 15:16:38 +0200202 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700203
Jani Nikuladd06f902012-10-19 14:51:50 +0300204 if (is_edp(intel_dp) && fixed_mode) {
205 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100206 return MODE_PANEL;
207
Jani Nikuladd06f902012-10-19 14:51:50 +0300208 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100209 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200210
211 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100212 }
213
Ville Syrjälä50fec212015-03-12 17:10:34 +0200214 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300215 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100216
217 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
218 mode_rate = intel_dp_link_required(target_clock, 18);
219
Mika Kahola799487f2016-02-02 15:16:38 +0200220 if (mode_rate > max_rate || target_clock > max_dotclk)
Daniel Vetterc4867932012-04-10 10:42:36 +0200221 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700222
223 if (mode->clock < 10000)
224 return MODE_CLOCK_LOW;
225
Daniel Vetter0af78a22012-05-23 11:30:55 +0200226 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
227 return MODE_H_ILLEGAL;
228
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700229 return MODE_OK;
230}
231
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800232uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700233{
234 int i;
235 uint32_t v = 0;
236
237 if (src_bytes > 4)
238 src_bytes = 4;
239 for (i = 0; i < src_bytes; i++)
240 v |= ((uint32_t) src[i]) << ((3-i) * 8);
241 return v;
242}
243
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000244static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700245{
246 int i;
247 if (dst_bytes > 4)
248 dst_bytes = 4;
249 for (i = 0; i < dst_bytes; i++)
250 dst[i] = src >> ((3-i) * 8);
251}
252
Jani Nikulabf13e812013-09-06 07:40:05 +0300253static void
254intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300255 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300256static void
257intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300258 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300259
Ville Syrjälä773538e82014-09-04 14:54:56 +0300260static void pps_lock(struct intel_dp *intel_dp)
261{
262 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
263 struct intel_encoder *encoder = &intel_dig_port->base;
264 struct drm_device *dev = encoder->base.dev;
265 struct drm_i915_private *dev_priv = dev->dev_private;
266 enum intel_display_power_domain power_domain;
267
268 /*
269 * See vlv_power_sequencer_reset() why we need
270 * a power domain reference here.
271 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100272 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300273 intel_display_power_get(dev_priv, power_domain);
274
275 mutex_lock(&dev_priv->pps_mutex);
276}
277
278static void pps_unlock(struct intel_dp *intel_dp)
279{
280 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
281 struct intel_encoder *encoder = &intel_dig_port->base;
282 struct drm_device *dev = encoder->base.dev;
283 struct drm_i915_private *dev_priv = dev->dev_private;
284 enum intel_display_power_domain power_domain;
285
286 mutex_unlock(&dev_priv->pps_mutex);
287
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100288 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300289 intel_display_power_put(dev_priv, power_domain);
290}
291
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300292static void
293vlv_power_sequencer_kick(struct intel_dp *intel_dp)
294{
295 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
296 struct drm_device *dev = intel_dig_port->base.base.dev;
297 struct drm_i915_private *dev_priv = dev->dev_private;
298 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300299 bool pll_enabled, release_cl_override = false;
300 enum dpio_phy phy = DPIO_PHY(pipe);
301 enum dpio_channel ch = vlv_pipe_to_channel(pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300302 uint32_t DP;
303
304 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
305 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
306 pipe_name(pipe), port_name(intel_dig_port->port)))
307 return;
308
309 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
310 pipe_name(pipe), port_name(intel_dig_port->port));
311
312 /* Preserve the BIOS-computed detected bit. This is
313 * supposed to be read-only.
314 */
315 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
316 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
317 DP |= DP_PORT_WIDTH(1);
318 DP |= DP_LINK_TRAIN_PAT_1;
319
320 if (IS_CHERRYVIEW(dev))
321 DP |= DP_PIPE_SELECT_CHV(pipe);
322 else if (pipe == PIPE_B)
323 DP |= DP_PIPEB_SELECT;
324
Ville Syrjäläd288f652014-10-28 13:20:22 +0200325 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
326
327 /*
328 * The DPLL for the pipe must be enabled for this to work.
329 * So enable temporarily it if it's not already enabled.
330 */
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300331 if (!pll_enabled) {
332 release_cl_override = IS_CHERRYVIEW(dev) &&
333 !chv_phy_powergate_ch(dev_priv, phy, ch, true);
334
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +0000335 if (vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
336 &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
337 DRM_ERROR("Failed to force on pll for pipe %c!\n",
338 pipe_name(pipe));
339 return;
340 }
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300341 }
Ville Syrjäläd288f652014-10-28 13:20:22 +0200342
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300343 /*
344 * Similar magic as in intel_dp_enable_port().
345 * We _must_ do this port enable + disable trick
346 * to make this power seqeuencer lock onto the port.
347 * Otherwise even VDD force bit won't work.
348 */
349 I915_WRITE(intel_dp->output_reg, DP);
350 POSTING_READ(intel_dp->output_reg);
351
352 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
353 POSTING_READ(intel_dp->output_reg);
354
355 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
356 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200357
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300358 if (!pll_enabled) {
Ville Syrjäläd288f652014-10-28 13:20:22 +0200359 vlv_force_pll_off(dev, pipe);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300360
361 if (release_cl_override)
362 chv_phy_powergate_ch(dev_priv, phy, ch, false);
363 }
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300364}
365
Jani Nikulabf13e812013-09-06 07:40:05 +0300366static enum pipe
367vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
368{
369 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300370 struct drm_device *dev = intel_dig_port->base.base.dev;
371 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300372 struct intel_encoder *encoder;
373 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300374 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300375
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300376 lockdep_assert_held(&dev_priv->pps_mutex);
377
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300378 /* We should never land here with regular DP ports */
379 WARN_ON(!is_edp(intel_dp));
380
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300381 if (intel_dp->pps_pipe != INVALID_PIPE)
382 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300383
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300384 /*
385 * We don't have power sequencer currently.
386 * Pick one that's not used by other ports.
387 */
Jani Nikula19c80542015-12-16 12:48:16 +0200388 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300389 struct intel_dp *tmp;
390
391 if (encoder->type != INTEL_OUTPUT_EDP)
392 continue;
393
394 tmp = enc_to_intel_dp(&encoder->base);
395
396 if (tmp->pps_pipe != INVALID_PIPE)
397 pipes &= ~(1 << tmp->pps_pipe);
398 }
399
400 /*
401 * Didn't find one. This should not happen since there
402 * are two power sequencers and up to two eDP ports.
403 */
404 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300405 pipe = PIPE_A;
406 else
407 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300408
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300409 vlv_steal_power_sequencer(dev, pipe);
410 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300411
412 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
413 pipe_name(intel_dp->pps_pipe),
414 port_name(intel_dig_port->port));
415
416 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300417 intel_dp_init_panel_power_sequencer(dev, intel_dp);
418 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300419
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300420 /*
421 * Even vdd force doesn't work until we've made
422 * the power sequencer lock in on the port.
423 */
424 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300425
426 return intel_dp->pps_pipe;
427}
428
Imre Deak78597992016-06-16 16:37:20 +0300429static int
430bxt_power_sequencer_idx(struct intel_dp *intel_dp)
431{
432 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
433 struct drm_device *dev = intel_dig_port->base.base.dev;
434 struct drm_i915_private *dev_priv = dev->dev_private;
435
436 lockdep_assert_held(&dev_priv->pps_mutex);
437
438 /* We should never land here with regular DP ports */
439 WARN_ON(!is_edp(intel_dp));
440
441 /*
442 * TODO: BXT has 2 PPS instances. The correct port->PPS instance
443 * mapping needs to be retrieved from VBT, for now just hard-code to
444 * use instance #0 always.
445 */
446 if (!intel_dp->pps_reset)
447 return 0;
448
449 intel_dp->pps_reset = false;
450
451 /*
452 * Only the HW needs to be reprogrammed, the SW state is fixed and
453 * has been setup during connector init.
454 */
455 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
456
457 return 0;
458}
459
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300460typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
461 enum pipe pipe);
462
463static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
464 enum pipe pipe)
465{
466 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
467}
468
469static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
470 enum pipe pipe)
471{
472 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
473}
474
475static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
476 enum pipe pipe)
477{
478 return true;
479}
480
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300481static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300482vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
483 enum port port,
484 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300485{
Jani Nikulabf13e812013-09-06 07:40:05 +0300486 enum pipe pipe;
487
Jani Nikulabf13e812013-09-06 07:40:05 +0300488 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
489 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
490 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300491
492 if (port_sel != PANEL_PORT_SELECT_VLV(port))
493 continue;
494
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300495 if (!pipe_check(dev_priv, pipe))
496 continue;
497
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300498 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300499 }
500
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300501 return INVALID_PIPE;
502}
503
504static void
505vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
506{
507 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
508 struct drm_device *dev = intel_dig_port->base.base.dev;
509 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300510 enum port port = intel_dig_port->port;
511
512 lockdep_assert_held(&dev_priv->pps_mutex);
513
514 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300515 /* first pick one where the panel is on */
516 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
517 vlv_pipe_has_pp_on);
518 /* didn't find one? pick one where vdd is on */
519 if (intel_dp->pps_pipe == INVALID_PIPE)
520 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
521 vlv_pipe_has_vdd_on);
522 /* didn't find one? pick one with just the correct port */
523 if (intel_dp->pps_pipe == INVALID_PIPE)
524 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
525 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300526
527 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
528 if (intel_dp->pps_pipe == INVALID_PIPE) {
529 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
530 port_name(port));
531 return;
532 }
533
534 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
535 port_name(port), pipe_name(intel_dp->pps_pipe));
536
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300537 intel_dp_init_panel_power_sequencer(dev, intel_dp);
538 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300539}
540
Imre Deak78597992016-06-16 16:37:20 +0300541void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä773538e82014-09-04 14:54:56 +0300542{
543 struct drm_device *dev = dev_priv->dev;
544 struct intel_encoder *encoder;
545
Imre Deak78597992016-06-16 16:37:20 +0300546 if (WARN_ON(!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
547 !IS_BROXTON(dev)))
Ville Syrjälä773538e82014-09-04 14:54:56 +0300548 return;
549
550 /*
551 * We can't grab pps_mutex here due to deadlock with power_domain
552 * mutex when power_domain functions are called while holding pps_mutex.
553 * That also means that in order to use pps_pipe the code needs to
554 * hold both a power domain reference and pps_mutex, and the power domain
555 * reference get/put must be done while _not_ holding pps_mutex.
556 * pps_{lock,unlock}() do these steps in the correct order, so one
557 * should use them always.
558 */
559
Jani Nikula19c80542015-12-16 12:48:16 +0200560 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä773538e82014-09-04 14:54:56 +0300561 struct intel_dp *intel_dp;
562
563 if (encoder->type != INTEL_OUTPUT_EDP)
564 continue;
565
566 intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak78597992016-06-16 16:37:20 +0300567 if (IS_BROXTON(dev))
568 intel_dp->pps_reset = true;
569 else
570 intel_dp->pps_pipe = INVALID_PIPE;
Ville Syrjälä773538e82014-09-04 14:54:56 +0300571 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300572}
573
Imre Deak8e8232d2016-06-16 16:37:21 +0300574struct pps_registers {
575 i915_reg_t pp_ctrl;
576 i915_reg_t pp_stat;
577 i915_reg_t pp_on;
578 i915_reg_t pp_off;
579 i915_reg_t pp_div;
580};
581
582static void intel_pps_get_registers(struct drm_i915_private *dev_priv,
583 struct intel_dp *intel_dp,
584 struct pps_registers *regs)
585{
586 memset(regs, 0, sizeof(*regs));
587
588 if (IS_BROXTON(dev_priv)) {
589 int idx = bxt_power_sequencer_idx(intel_dp);
590
591 regs->pp_ctrl = BXT_PP_CONTROL(idx);
592 regs->pp_stat = BXT_PP_STATUS(idx);
593 regs->pp_on = BXT_PP_ON_DELAYS(idx);
594 regs->pp_off = BXT_PP_OFF_DELAYS(idx);
595 } else if (HAS_PCH_SPLIT(dev_priv)) {
596 regs->pp_ctrl = PCH_PP_CONTROL;
597 regs->pp_stat = PCH_PP_STATUS;
598 regs->pp_on = PCH_PP_ON_DELAYS;
599 regs->pp_off = PCH_PP_OFF_DELAYS;
600 regs->pp_div = PCH_PP_DIVISOR;
601 } else {
602 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
603
604 regs->pp_ctrl = VLV_PIPE_PP_CONTROL(pipe);
605 regs->pp_stat = VLV_PIPE_PP_STATUS(pipe);
606 regs->pp_on = VLV_PIPE_PP_ON_DELAYS(pipe);
607 regs->pp_off = VLV_PIPE_PP_OFF_DELAYS(pipe);
608 regs->pp_div = VLV_PIPE_PP_DIVISOR(pipe);
609 }
610}
611
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200612static i915_reg_t
613_pp_ctrl_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300614{
Imre Deak8e8232d2016-06-16 16:37:21 +0300615 struct pps_registers regs;
Jani Nikulabf13e812013-09-06 07:40:05 +0300616
Imre Deak8e8232d2016-06-16 16:37:21 +0300617 intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
618 &regs);
619
620 return regs.pp_ctrl;
Jani Nikulabf13e812013-09-06 07:40:05 +0300621}
622
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200623static i915_reg_t
624_pp_stat_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300625{
Imre Deak8e8232d2016-06-16 16:37:21 +0300626 struct pps_registers regs;
Jani Nikulabf13e812013-09-06 07:40:05 +0300627
Imre Deak8e8232d2016-06-16 16:37:21 +0300628 intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
629 &regs);
630
631 return regs.pp_stat;
Jani Nikulabf13e812013-09-06 07:40:05 +0300632}
633
Clint Taylor01527b32014-07-07 13:01:46 -0700634/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
635 This function only applicable when panel PM state is not to be tracked */
636static int edp_notify_handler(struct notifier_block *this, unsigned long code,
637 void *unused)
638{
639 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
640 edp_notifier);
641 struct drm_device *dev = intel_dp_to_dev(intel_dp);
642 struct drm_i915_private *dev_priv = dev->dev_private;
Clint Taylor01527b32014-07-07 13:01:46 -0700643
644 if (!is_edp(intel_dp) || code != SYS_RESTART)
645 return 0;
646
Ville Syrjälä773538e82014-09-04 14:54:56 +0300647 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300648
Wayne Boyer666a4532015-12-09 12:29:35 -0800649 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300650 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200651 i915_reg_t pp_ctrl_reg, pp_div_reg;
Ville Syrjälä649636e2015-09-22 19:50:01 +0300652 u32 pp_div;
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300653
Clint Taylor01527b32014-07-07 13:01:46 -0700654 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
655 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
656 pp_div = I915_READ(pp_div_reg);
657 pp_div &= PP_REFERENCE_DIVIDER_MASK;
658
659 /* 0x1F write to PP_DIV_REG sets max cycle delay */
660 I915_WRITE(pp_div_reg, pp_div | 0x1F);
661 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
662 msleep(intel_dp->panel_power_cycle_delay);
663 }
664
Ville Syrjälä773538e82014-09-04 14:54:56 +0300665 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300666
Clint Taylor01527b32014-07-07 13:01:46 -0700667 return 0;
668}
669
Daniel Vetter4be73782014-01-17 14:39:48 +0100670static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700671{
Paulo Zanoni30add222012-10-26 19:05:45 -0200672 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700673 struct drm_i915_private *dev_priv = dev->dev_private;
674
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300675 lockdep_assert_held(&dev_priv->pps_mutex);
676
Wayne Boyer666a4532015-12-09 12:29:35 -0800677 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300678 intel_dp->pps_pipe == INVALID_PIPE)
679 return false;
680
Jani Nikulabf13e812013-09-06 07:40:05 +0300681 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700682}
683
Daniel Vetter4be73782014-01-17 14:39:48 +0100684static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700685{
Paulo Zanoni30add222012-10-26 19:05:45 -0200686 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700687 struct drm_i915_private *dev_priv = dev->dev_private;
688
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300689 lockdep_assert_held(&dev_priv->pps_mutex);
690
Wayne Boyer666a4532015-12-09 12:29:35 -0800691 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300692 intel_dp->pps_pipe == INVALID_PIPE)
693 return false;
694
Ville Syrjälä773538e82014-09-04 14:54:56 +0300695 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700696}
697
Keith Packard9b984da2011-09-19 13:54:47 -0700698static void
699intel_dp_check_edp(struct intel_dp *intel_dp)
700{
Paulo Zanoni30add222012-10-26 19:05:45 -0200701 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700702 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700703
Keith Packard9b984da2011-09-19 13:54:47 -0700704 if (!is_edp(intel_dp))
705 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700706
Daniel Vetter4be73782014-01-17 14:39:48 +0100707 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700708 WARN(1, "eDP powered off while attempting aux channel communication.\n");
709 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300710 I915_READ(_pp_stat_reg(intel_dp)),
711 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700712 }
713}
714
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100715static uint32_t
716intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
717{
718 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
719 struct drm_device *dev = intel_dig_port->base.base.dev;
720 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200721 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100722 uint32_t status;
723 bool done;
724
Daniel Vetteref04f002012-12-01 21:03:59 +0100725#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100726 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300727 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300728 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100729 else
730 done = wait_for_atomic(C, 10) == 0;
731 if (!done)
732 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
733 has_aux_irq);
734#undef C
735
736 return status;
737}
738
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200739static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000740{
741 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200742 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000743
Ville Syrjäläa457f542016-03-02 17:22:17 +0200744 if (index)
745 return 0;
746
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000747 /*
748 * The clock divider is based off the hrawclk, and would like to run at
Ville Syrjäläa457f542016-03-02 17:22:17 +0200749 * 2MHz. So, take the hrawclk value and divide by 2000 and use that
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000750 */
Ville Syrjäläa457f542016-03-02 17:22:17 +0200751 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000752}
753
754static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
755{
756 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa457f542016-03-02 17:22:17 +0200757 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000758
759 if (index)
760 return 0;
761
Ville Syrjäläa457f542016-03-02 17:22:17 +0200762 /*
763 * The clock divider is based off the cdclk or PCH rawclk, and would
764 * like to run at 2MHz. So, take the cdclk or PCH rawclk value and
765 * divide by 2000 and use that
766 */
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200767 if (intel_dig_port->port == PORT_A)
Ville Syrjäläfce18c42015-11-30 16:23:46 +0200768 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200769 else
770 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000771}
772
773static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300774{
775 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa457f542016-03-02 17:22:17 +0200776 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300777
Ville Syrjäläa457f542016-03-02 17:22:17 +0200778 if (intel_dig_port->port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300779 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100780 switch (index) {
781 case 0: return 63;
782 case 1: return 72;
783 default: return 0;
784 }
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300785 }
Ville Syrjäläa457f542016-03-02 17:22:17 +0200786
787 return ilk_get_aux_clock_divider(intel_dp, index);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300788}
789
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000790static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
791{
792 /*
793 * SKL doesn't need us to program the AUX clock divider (Hardware will
794 * derive the clock from CDCLK automatically). We still implement the
795 * get_aux_clock_divider vfunc to plug-in into the existing code.
796 */
797 return index ? 0 : 1;
798}
799
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200800static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
801 bool has_aux_irq,
802 int send_bytes,
803 uint32_t aux_clock_divider)
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000804{
805 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
806 struct drm_device *dev = intel_dig_port->base.base.dev;
807 uint32_t precharge, timeout;
808
809 if (IS_GEN6(dev))
810 precharge = 3;
811 else
812 precharge = 5;
813
Ville Syrjäläf3c6a3a2015-11-11 20:34:10 +0200814 if (IS_BROADWELL(dev) && intel_dig_port->port == PORT_A)
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000815 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
816 else
817 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
818
819 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000820 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000821 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000822 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000823 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000824 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000825 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
826 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000827 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000828}
829
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000830static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
831 bool has_aux_irq,
832 int send_bytes,
833 uint32_t unused)
834{
835 return DP_AUX_CH_CTL_SEND_BUSY |
836 DP_AUX_CH_CTL_DONE |
837 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
838 DP_AUX_CH_CTL_TIME_OUT_ERROR |
839 DP_AUX_CH_CTL_TIME_OUT_1600us |
840 DP_AUX_CH_CTL_RECEIVE_ERROR |
841 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
Daniel Vetterd4dcbdc2016-05-18 18:47:15 +0200842 DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000843 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
844}
845
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700846static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100847intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200848 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700849 uint8_t *recv, int recv_size)
850{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200851 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
852 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700853 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200854 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Chris Wilsonbc866252013-07-21 16:00:03 +0100855 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100856 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700857 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000858 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100859 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200860 bool vdd;
861
Ville Syrjälä773538e82014-09-04 14:54:56 +0300862 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300863
Ville Syrjälä72c35002014-08-18 22:16:00 +0300864 /*
865 * We will be called with VDD already enabled for dpcd/edid/oui reads.
866 * In such cases we want to leave VDD enabled and it's up to upper layers
867 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
868 * ourselves.
869 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300870 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100871
872 /* dp aux is extremely sensitive to irq latency, hence request the
873 * lowest possible wakeup latency and so prevent the cpu from going into
874 * deep sleep states.
875 */
876 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700877
Keith Packard9b984da2011-09-19 13:54:47 -0700878 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800879
Jesse Barnes11bee432011-08-01 15:02:20 -0700880 /* Try to wait for any previous AUX channel activity */
881 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100882 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700883 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
884 break;
885 msleep(1);
886 }
887
888 if (try == 3) {
Mika Kuoppala02196c72015-08-06 16:48:58 +0300889 static u32 last_status = -1;
890 const u32 status = I915_READ(ch_ctl);
891
892 if (status != last_status) {
893 WARN(1, "dp_aux_ch not started status 0x%08x\n",
894 status);
895 last_status = status;
896 }
897
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100898 ret = -EBUSY;
899 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100900 }
901
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300902 /* Only 5 data registers! */
903 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
904 ret = -E2BIG;
905 goto out;
906 }
907
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000908 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000909 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
910 has_aux_irq,
911 send_bytes,
912 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000913
Chris Wilsonbc866252013-07-21 16:00:03 +0100914 /* Must try at least 3 times according to DP spec */
915 for (try = 0; try < 5; try++) {
916 /* Load the send data into the aux channel data registers */
917 for (i = 0; i < send_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +0200918 I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800919 intel_dp_pack_aux(send + i,
920 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400921
Chris Wilsonbc866252013-07-21 16:00:03 +0100922 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000923 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100924
Chris Wilsonbc866252013-07-21 16:00:03 +0100925 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400926
Chris Wilsonbc866252013-07-21 16:00:03 +0100927 /* Clear done status and any errors */
928 I915_WRITE(ch_ctl,
929 status |
930 DP_AUX_CH_CTL_DONE |
931 DP_AUX_CH_CTL_TIME_OUT_ERROR |
932 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400933
Todd Previte74ebf292015-04-15 08:38:41 -0700934 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +0100935 continue;
Todd Previte74ebf292015-04-15 08:38:41 -0700936
937 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
938 * 400us delay required for errors and timeouts
939 * Timeout errors from the HW already meet this
940 * requirement so skip to next iteration
941 */
942 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
943 usleep_range(400, 500);
944 continue;
945 }
Chris Wilsonbc866252013-07-21 16:00:03 +0100946 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -0700947 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +0100948 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700949 }
950
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700951 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700952 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100953 ret = -EBUSY;
954 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700955 }
956
Jim Bridee058c942015-05-27 10:21:48 -0700957done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700958 /* Check for timeout or receive error.
959 * Timeouts occur when the sink is not connected
960 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700961 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700962 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100963 ret = -EIO;
964 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700965 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700966
967 /* Timeouts occur when the device isn't connected, so they're
968 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700969 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800970 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100971 ret = -ETIMEDOUT;
972 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700973 }
974
975 /* Unload any bytes sent back from the other side */
976 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
977 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Rodrigo Vivi14e01882015-12-10 11:12:27 -0800978
979 /*
980 * By BSpec: "Message sizes of 0 or >20 are not allowed."
981 * We have no idea of what happened so we return -EBUSY so
982 * drm layer takes care for the necessary retries.
983 */
984 if (recv_bytes == 0 || recv_bytes > 20) {
985 DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
986 recv_bytes);
987 /*
988 * FIXME: This patch was created on top of a series that
989 * organize the retries at drm level. There EBUSY should
990 * also take care for 1ms wait before retrying.
991 * That aux retries re-org is still needed and after that is
992 * merged we remove this sleep from here.
993 */
994 usleep_range(1000, 1500);
995 ret = -EBUSY;
996 goto out;
997 }
998
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700999 if (recv_bytes > recv_size)
1000 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -04001001
Chris Wilson4f7f7b72010-08-18 18:12:56 +01001002 for (i = 0; i < recv_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001003 intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
Rodrigo Vivia4f12892014-11-14 08:52:27 -08001004 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001005
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001006 ret = recv_bytes;
1007out:
1008 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
1009
Jani Nikula884f19e2014-03-14 16:51:14 +02001010 if (vdd)
1011 edp_panel_vdd_off(intel_dp, false);
1012
Ville Syrjälä773538e82014-09-04 14:54:56 +03001013 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001014
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001015 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001016}
1017
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001018#define BARE_ADDRESS_SIZE 3
1019#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +02001020static ssize_t
1021intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001022{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001023 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
1024 uint8_t txbuf[20], rxbuf[20];
1025 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001026 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001027
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +02001028 txbuf[0] = (msg->request << 4) |
1029 ((msg->address >> 16) & 0xf);
1030 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001031 txbuf[2] = msg->address & 0xff;
1032 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -03001033
Jani Nikula9d1a1032014-03-14 16:51:15 +02001034 switch (msg->request & ~DP_AUX_I2C_MOT) {
1035 case DP_AUX_NATIVE_WRITE:
1036 case DP_AUX_I2C_WRITE:
Ville Syrjäläc1e741222015-08-27 17:23:27 +03001037 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001038 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +02001039 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001040
Jani Nikula9d1a1032014-03-14 16:51:15 +02001041 if (WARN_ON(txsize > 20))
1042 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001043
Imre Deakd81a67c2016-01-29 14:52:26 +02001044 if (msg->buffer)
1045 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
1046 else
1047 WARN_ON(msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001048
Jani Nikula9d1a1032014-03-14 16:51:15 +02001049 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1050 if (ret > 0) {
1051 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001052
Jani Nikulaa1ddefd2015-03-17 17:18:54 +02001053 if (ret > 1) {
1054 /* Number of bytes written in a short write. */
1055 ret = clamp_t(int, rxbuf[1], 0, msg->size);
1056 } else {
1057 /* Return payload size. */
1058 ret = msg->size;
1059 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001060 }
Jani Nikula9d1a1032014-03-14 16:51:15 +02001061 break;
1062
1063 case DP_AUX_NATIVE_READ:
1064 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001065 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001066 rxsize = msg->size + 1;
1067
1068 if (WARN_ON(rxsize > 20))
1069 return -E2BIG;
1070
1071 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1072 if (ret > 0) {
1073 msg->reply = rxbuf[0] >> 4;
1074 /*
1075 * Assume happy day, and copy the data. The caller is
1076 * expected to check msg->reply before touching it.
1077 *
1078 * Return payload size.
1079 */
1080 ret--;
1081 memcpy(msg->buffer, rxbuf + 1, ret);
1082 }
1083 break;
1084
1085 default:
1086 ret = -EINVAL;
1087 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001088 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001089
Jani Nikula9d1a1032014-03-14 16:51:15 +02001090 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001091}
1092
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001093static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
1094 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001095{
1096 switch (port) {
1097 case PORT_B:
1098 case PORT_C:
1099 case PORT_D:
1100 return DP_AUX_CH_CTL(port);
1101 default:
1102 MISSING_CASE(port);
1103 return DP_AUX_CH_CTL(PORT_B);
1104 }
1105}
1106
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001107static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
1108 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001109{
1110 switch (port) {
1111 case PORT_B:
1112 case PORT_C:
1113 case PORT_D:
1114 return DP_AUX_CH_DATA(port, index);
1115 default:
1116 MISSING_CASE(port);
1117 return DP_AUX_CH_DATA(PORT_B, index);
1118 }
1119}
1120
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001121static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
1122 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001123{
1124 switch (port) {
1125 case PORT_A:
1126 return DP_AUX_CH_CTL(port);
1127 case PORT_B:
1128 case PORT_C:
1129 case PORT_D:
1130 return PCH_DP_AUX_CH_CTL(port);
1131 default:
1132 MISSING_CASE(port);
1133 return DP_AUX_CH_CTL(PORT_A);
1134 }
1135}
1136
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001137static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
1138 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001139{
1140 switch (port) {
1141 case PORT_A:
1142 return DP_AUX_CH_DATA(port, index);
1143 case PORT_B:
1144 case PORT_C:
1145 case PORT_D:
1146 return PCH_DP_AUX_CH_DATA(port, index);
1147 default:
1148 MISSING_CASE(port);
1149 return DP_AUX_CH_DATA(PORT_A, index);
1150 }
1151}
1152
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001153/*
1154 * On SKL we don't have Aux for port E so we rely
1155 * on VBT to set a proper alternate aux channel.
1156 */
1157static enum port skl_porte_aux_port(struct drm_i915_private *dev_priv)
1158{
1159 const struct ddi_vbt_port_info *info =
1160 &dev_priv->vbt.ddi_port_info[PORT_E];
1161
1162 switch (info->alternate_aux_channel) {
1163 case DP_AUX_A:
1164 return PORT_A;
1165 case DP_AUX_B:
1166 return PORT_B;
1167 case DP_AUX_C:
1168 return PORT_C;
1169 case DP_AUX_D:
1170 return PORT_D;
1171 default:
1172 MISSING_CASE(info->alternate_aux_channel);
1173 return PORT_A;
1174 }
1175}
1176
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001177static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
1178 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001179{
1180 if (port == PORT_E)
1181 port = skl_porte_aux_port(dev_priv);
1182
1183 switch (port) {
1184 case PORT_A:
1185 case PORT_B:
1186 case PORT_C:
1187 case PORT_D:
1188 return DP_AUX_CH_CTL(port);
1189 default:
1190 MISSING_CASE(port);
1191 return DP_AUX_CH_CTL(PORT_A);
1192 }
1193}
1194
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001195static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
1196 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001197{
1198 if (port == PORT_E)
1199 port = skl_porte_aux_port(dev_priv);
1200
1201 switch (port) {
1202 case PORT_A:
1203 case PORT_B:
1204 case PORT_C:
1205 case PORT_D:
1206 return DP_AUX_CH_DATA(port, index);
1207 default:
1208 MISSING_CASE(port);
1209 return DP_AUX_CH_DATA(PORT_A, index);
1210 }
1211}
1212
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001213static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
1214 enum port port)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001215{
1216 if (INTEL_INFO(dev_priv)->gen >= 9)
1217 return skl_aux_ctl_reg(dev_priv, port);
1218 else if (HAS_PCH_SPLIT(dev_priv))
1219 return ilk_aux_ctl_reg(dev_priv, port);
1220 else
1221 return g4x_aux_ctl_reg(dev_priv, port);
1222}
1223
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001224static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
1225 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001226{
1227 if (INTEL_INFO(dev_priv)->gen >= 9)
1228 return skl_aux_data_reg(dev_priv, port, index);
1229 else if (HAS_PCH_SPLIT(dev_priv))
1230 return ilk_aux_data_reg(dev_priv, port, index);
1231 else
1232 return g4x_aux_data_reg(dev_priv, port, index);
1233}
1234
1235static void intel_aux_reg_init(struct intel_dp *intel_dp)
1236{
1237 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1238 enum port port = dp_to_dig_port(intel_dp)->port;
1239 int i;
1240
1241 intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
1242 for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
1243 intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
1244}
1245
Jani Nikula9d1a1032014-03-14 16:51:15 +02001246static void
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001247intel_dp_aux_fini(struct intel_dp *intel_dp)
1248{
1249 drm_dp_aux_unregister(&intel_dp->aux);
1250 kfree(intel_dp->aux.name);
1251}
1252
1253static int
Jani Nikula9d1a1032014-03-14 16:51:15 +02001254intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001255{
Jani Nikula33ad6622014-03-14 16:51:16 +02001256 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1257 enum port port = intel_dig_port->port;
Dave Airlieab2c0672009-12-04 10:55:24 +10001258 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001259
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001260 intel_aux_reg_init(intel_dp);
David Flynn8316f332010-12-08 16:10:21 +00001261
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001262 intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
1263 if (!intel_dp->aux.name)
1264 return -ENOMEM;
1265
Rafael Antognolli4d32c0d2016-01-21 15:10:20 -08001266 intel_dp->aux.dev = connector->base.kdev;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001267 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001268
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001269 DRM_DEBUG_KMS("registering %s bus for %s\n",
1270 intel_dp->aux.name,
Jani Nikula0b998362014-03-14 16:51:17 +02001271 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001272
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001273 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001274 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001275 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001276 intel_dp->aux.name, ret);
1277 kfree(intel_dp->aux.name);
1278 return ret;
Dave Airlieab2c0672009-12-04 10:55:24 +10001279 }
David Flynn8316f332010-12-08 16:10:21 +00001280
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001281 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001282}
1283
Imre Deak80f65de2014-02-11 17:12:49 +02001284static void
1285intel_dp_connector_unregister(struct intel_connector *intel_connector)
1286{
1287 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1288
Rafael Antognolli4d32c0d2016-01-21 15:10:20 -08001289 intel_dp_aux_fini(intel_dp);
Imre Deak80f65de2014-02-11 17:12:49 +02001290 intel_connector_unregister(intel_connector);
1291}
1292
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301293static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001294intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301295{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001296 if (intel_dp->num_sink_rates) {
1297 *sink_rates = intel_dp->sink_rates;
1298 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301299 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001300
1301 *sink_rates = default_rates;
1302
1303 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301304}
1305
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001306bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301307{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001308 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1309 struct drm_device *dev = dig_port->base.base.dev;
1310
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301311 /* WaDisableHBR2:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001312 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0))
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301313 return false;
1314
1315 if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) ||
1316 (INTEL_INFO(dev)->gen >= 9))
1317 return true;
1318 else
1319 return false;
1320}
1321
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301322static int
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001323intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301324{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001325 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1326 struct drm_device *dev = dig_port->base.base.dev;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301327 int size;
1328
Sonika Jindal64987fc2015-05-26 17:50:13 +05301329 if (IS_BROXTON(dev)) {
1330 *source_rates = bxt_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301331 size = ARRAY_SIZE(bxt_rates);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001332 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Sonika Jindal637a9c62015-05-07 09:52:08 +05301333 *source_rates = skl_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301334 size = ARRAY_SIZE(skl_rates);
1335 } else {
1336 *source_rates = default_rates;
1337 size = ARRAY_SIZE(default_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301338 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001339
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301340 /* This depends on the fact that 5.4 is last value in the array */
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001341 if (!intel_dp_source_supports_hbr2(intel_dp))
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301342 size--;
Ville Syrjälä636280b2015-03-12 17:10:29 +02001343
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301344 return size;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301345}
1346
Daniel Vetter0e503382014-07-04 11:26:04 -03001347static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001348intel_dp_set_clock(struct intel_encoder *encoder,
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001349 struct intel_crtc_state *pipe_config)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001350{
1351 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001352 const struct dp_link_dpll *divisor = NULL;
1353 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001354
1355 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001356 divisor = gen4_dpll;
1357 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001358 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001359 divisor = pch_dpll;
1360 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001361 } else if (IS_CHERRYVIEW(dev)) {
1362 divisor = chv_dpll;
1363 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001364 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001365 divisor = vlv_dpll;
1366 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001367 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001368
1369 if (divisor && count) {
1370 for (i = 0; i < count; i++) {
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001371 if (pipe_config->port_clock == divisor[i].clock) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001372 pipe_config->dpll = divisor[i].dpll;
1373 pipe_config->clock_set = true;
1374 break;
1375 }
1376 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001377 }
1378}
1379
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001380static int intersect_rates(const int *source_rates, int source_len,
1381 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001382 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301383{
1384 int i = 0, j = 0, k = 0;
1385
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301386 while (i < source_len && j < sink_len) {
1387 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001388 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1389 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001390 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301391 ++k;
1392 ++i;
1393 ++j;
1394 } else if (source_rates[i] < sink_rates[j]) {
1395 ++i;
1396 } else {
1397 ++j;
1398 }
1399 }
1400 return k;
1401}
1402
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001403static int intel_dp_common_rates(struct intel_dp *intel_dp,
1404 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001405{
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001406 const int *source_rates, *sink_rates;
1407 int source_len, sink_len;
1408
1409 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001410 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001411
1412 return intersect_rates(source_rates, source_len,
1413 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001414 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001415}
1416
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001417static void snprintf_int_array(char *str, size_t len,
1418 const int *array, int nelem)
1419{
1420 int i;
1421
1422 str[0] = '\0';
1423
1424 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001425 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001426 if (r >= len)
1427 return;
1428 str += r;
1429 len -= r;
1430 }
1431}
1432
1433static void intel_dp_print_rates(struct intel_dp *intel_dp)
1434{
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001435 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001436 int source_len, sink_len, common_len;
1437 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001438 char str[128]; /* FIXME: too big for stack? */
1439
1440 if ((drm_debug & DRM_UT_KMS) == 0)
1441 return;
1442
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001443 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001444 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1445 DRM_DEBUG_KMS("source rates: %s\n", str);
1446
1447 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1448 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1449 DRM_DEBUG_KMS("sink rates: %s\n", str);
1450
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001451 common_len = intel_dp_common_rates(intel_dp, common_rates);
1452 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1453 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001454}
1455
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001456static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301457{
1458 int i = 0;
1459
1460 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1461 if (find == rates[i])
1462 break;
1463
1464 return i;
1465}
1466
Ville Syrjälä50fec212015-03-12 17:10:34 +02001467int
1468intel_dp_max_link_rate(struct intel_dp *intel_dp)
1469{
1470 int rates[DP_MAX_SUPPORTED_RATES] = {};
1471 int len;
1472
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001473 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001474 if (WARN_ON(len <= 0))
1475 return 162000;
1476
1477 return rates[rate_to_index(0, rates) - 1];
1478}
1479
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001480int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1481{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001482 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001483}
1484
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001485void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1486 uint8_t *link_bw, uint8_t *rate_select)
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001487{
1488 if (intel_dp->num_sink_rates) {
1489 *link_bw = 0;
1490 *rate_select =
1491 intel_dp_rate_select(intel_dp, port_clock);
1492 } else {
1493 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1494 *rate_select = 0;
1495 }
1496}
1497
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001498bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001499intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001500 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001501{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001502 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001503 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001504 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001505 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001506 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001507 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001508 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001509 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001510 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001511 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001512 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001513 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301514 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001515 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001516 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001517 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1518 int common_len;
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001519 uint8_t link_bw, rate_select;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301520
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001521 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301522
1523 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001524 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301525
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001526 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001527
Imre Deakbc7d38a2013-05-16 14:40:36 +03001528 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001529 pipe_config->has_pch_encoder = true;
1530
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001531 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001532 pipe_config->has_drrs = false;
Jani Nikula9fcb1702015-05-05 16:32:12 +03001533 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001534
Jani Nikuladd06f902012-10-19 14:51:50 +03001535 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1536 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1537 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001538
1539 if (INTEL_INFO(dev)->gen >= 9) {
1540 int ret;
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001541 ret = skl_update_scaler_crtc(pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001542 if (ret)
1543 return ret;
1544 }
1545
Matt Roperb56676272015-11-04 09:05:27 -08001546 if (HAS_GMCH_DISPLAY(dev))
Jesse Barnes2dd24552013-04-25 12:55:01 -07001547 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1548 intel_connector->panel.fitting_mode);
1549 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001550 intel_pch_panel_fitting(intel_crtc, pipe_config,
1551 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001552 }
1553
Daniel Vettercb1793c2012-06-04 18:39:21 +02001554 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001555 return false;
1556
Daniel Vetter083f9562012-04-20 20:23:49 +02001557 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301558 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001559 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001560 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001561
Daniel Vetter36008362013-03-27 00:44:59 +01001562 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1563 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001564 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001565 if (is_edp(intel_dp)) {
Thulasimani,Sivakumar22ce5622015-07-31 11:05:27 +05301566
1567 /* Get bpp from vbt only for panels that dont have bpp in edid */
1568 if (intel_connector->base.display_info.bpc == 0 &&
Jani Nikula6aa23e62016-03-24 17:50:20 +02001569 (dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
Jani Nikula56071a22014-05-06 14:56:52 +03001570 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02001571 dev_priv->vbt.edp.bpp);
1572 bpp = dev_priv->vbt.edp.bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001573 }
1574
Jani Nikula344c5bb2014-09-09 11:25:13 +03001575 /*
1576 * Use the maximum clock and number of lanes the eDP panel
1577 * advertizes being capable of. The panels are generally
1578 * designed to support only a single clock and lane
1579 * configuration, and typically these values correspond to the
1580 * native resolution of the panel.
1581 */
1582 min_lane_count = max_lane_count;
1583 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001584 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001585
Daniel Vetter36008362013-03-27 00:44:59 +01001586 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001587 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1588 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001589
Dave Airliec6930992014-07-14 11:04:39 +10001590 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301591 for (lane_count = min_lane_count;
1592 lane_count <= max_lane_count;
1593 lane_count <<= 1) {
1594
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001595 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001596 link_avail = intel_dp_max_data_rate(link_clock,
1597 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001598
Daniel Vetter36008362013-03-27 00:44:59 +01001599 if (mode_rate <= link_avail) {
1600 goto found;
1601 }
1602 }
1603 }
1604 }
1605
1606 return false;
1607
1608found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001609 if (intel_dp->color_range_auto) {
1610 /*
1611 * See:
1612 * CEA-861-E - 5.1 Default Encoding Parameters
1613 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1614 */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001615 pipe_config->limited_color_range =
1616 bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
1617 } else {
1618 pipe_config->limited_color_range =
1619 intel_dp->limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001620 }
1621
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001622 pipe_config->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301623
Daniel Vetter657445f2013-05-04 10:09:18 +02001624 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001625 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001626
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001627 intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
1628 &link_bw, &rate_select);
1629
1630 DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
1631 link_bw, rate_select, pipe_config->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001632 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001633 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1634 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001635
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001636 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001637 adjusted_mode->crtc_clock,
1638 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001639 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001640
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301641 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301642 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001643 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301644 intel_link_compute_m_n(bpp, lane_count,
1645 intel_connector->panel.downclock_mode->clock,
1646 pipe_config->port_clock,
1647 &pipe_config->dp_m2_n2);
1648 }
1649
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001650 /*
1651 * DPLL0 VCO may need to be adjusted to get the correct
1652 * clock for eDP. This will affect cdclk as well.
1653 */
1654 if (is_edp(intel_dp) &&
1655 (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))) {
1656 int vco;
1657
1658 switch (pipe_config->port_clock / 2) {
1659 case 108000:
1660 case 216000:
Ville Syrjälä63911d72016-05-13 23:41:32 +03001661 vco = 8640000;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001662 break;
1663 default:
Ville Syrjälä63911d72016-05-13 23:41:32 +03001664 vco = 8100000;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001665 break;
1666 }
1667
1668 to_intel_atomic_state(pipe_config->base.state)->cdclk_pll_vco = vco;
1669 }
1670
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02001671 if (!HAS_DDI(dev))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001672 intel_dp_set_clock(encoder, pipe_config);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001673
Daniel Vetter36008362013-03-27 00:44:59 +01001674 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001675}
1676
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001677void intel_dp_set_link_params(struct intel_dp *intel_dp,
1678 const struct intel_crtc_state *pipe_config)
1679{
1680 intel_dp->link_rate = pipe_config->port_clock;
1681 intel_dp->lane_count = pipe_config->lane_count;
1682}
1683
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001684static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001685{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001686 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001687 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001688 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001689 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001690 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03001691 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001692
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001693 intel_dp_set_link_params(intel_dp, crtc->config);
1694
Keith Packard417e8222011-11-01 19:54:11 -07001695 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001696 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001697 *
1698 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001699 * SNB CPU
1700 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001701 * CPT PCH
1702 *
1703 * IBX PCH and CPU are the same for almost everything,
1704 * except that the CPU DP PLL is configured in this
1705 * register
1706 *
1707 * CPT PCH is quite different, having many bits moved
1708 * to the TRANS_DP_CTL register instead. That
1709 * configuration happens (oddly) in ironlake_pch_enable
1710 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001711
Keith Packard417e8222011-11-01 19:54:11 -07001712 /* Preserve the BIOS-computed detected bit. This is
1713 * supposed to be read-only.
1714 */
1715 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001716
Keith Packard417e8222011-11-01 19:54:11 -07001717 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001718 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001719 intel_dp->DP |= DP_PORT_WIDTH(crtc->config->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001720
Keith Packard417e8222011-11-01 19:54:11 -07001721 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001722
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001723 if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001724 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1725 intel_dp->DP |= DP_SYNC_HS_HIGH;
1726 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1727 intel_dp->DP |= DP_SYNC_VS_HIGH;
1728 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1729
Jani Nikula6aba5b62013-10-04 15:08:10 +03001730 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001731 intel_dp->DP |= DP_ENHANCED_FRAMING;
1732
Daniel Vetter7c62a162013-06-01 17:16:20 +02001733 intel_dp->DP |= crtc->pipe << 29;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001734 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001735 u32 trans_dp;
1736
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001737 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001738
1739 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1740 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1741 trans_dp |= TRANS_DP_ENH_FRAMING;
1742 else
1743 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1744 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001745 } else {
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001746 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08001747 !IS_CHERRYVIEW(dev) && crtc->config->limited_color_range)
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001748 intel_dp->DP |= DP_COLOR_RANGE_16_235;
Keith Packard417e8222011-11-01 19:54:11 -07001749
1750 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1751 intel_dp->DP |= DP_SYNC_HS_HIGH;
1752 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1753 intel_dp->DP |= DP_SYNC_VS_HIGH;
1754 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1755
Jani Nikula6aba5b62013-10-04 15:08:10 +03001756 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001757 intel_dp->DP |= DP_ENHANCED_FRAMING;
1758
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001759 if (IS_CHERRYVIEW(dev))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001760 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001761 else if (crtc->pipe == PIPE_B)
1762 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001763 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001764}
1765
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001766#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1767#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001768
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001769#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1770#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001771
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001772#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1773#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001774
Daniel Vetter4be73782014-01-17 14:39:48 +01001775static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001776 u32 mask,
1777 u32 value)
1778{
Paulo Zanoni30add222012-10-26 19:05:45 -02001779 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001780 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001781 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07001782
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001783 lockdep_assert_held(&dev_priv->pps_mutex);
1784
Jani Nikulabf13e812013-09-06 07:40:05 +03001785 pp_stat_reg = _pp_stat_reg(intel_dp);
1786 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001787
1788 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001789 mask, value,
1790 I915_READ(pp_stat_reg),
1791 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001792
Tvrtko Ursulin3f177622016-03-03 14:36:41 +00001793 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value,
1794 5 * USEC_PER_SEC, 10 * USEC_PER_MSEC))
Keith Packard99ea7122011-11-01 19:57:50 -07001795 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001796 I915_READ(pp_stat_reg),
1797 I915_READ(pp_ctrl_reg));
Chris Wilson54c136d2013-12-02 09:57:16 +00001798
1799 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001800}
1801
Daniel Vetter4be73782014-01-17 14:39:48 +01001802static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001803{
1804 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001805 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001806}
1807
Daniel Vetter4be73782014-01-17 14:39:48 +01001808static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001809{
Keith Packardbd943152011-09-18 23:09:52 -07001810 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001811 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001812}
Keith Packardbd943152011-09-18 23:09:52 -07001813
Daniel Vetter4be73782014-01-17 14:39:48 +01001814static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001815{
Abhay Kumard28d4732016-01-22 17:39:04 -08001816 ktime_t panel_power_on_time;
1817 s64 panel_power_off_duration;
1818
Keith Packard99ea7122011-11-01 19:57:50 -07001819 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001820
Abhay Kumard28d4732016-01-22 17:39:04 -08001821 /* take the difference of currrent time and panel power off time
1822 * and then make panel wait for t11_t12 if needed. */
1823 panel_power_on_time = ktime_get_boottime();
1824 panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);
1825
Paulo Zanonidce56b32013-12-19 14:29:40 -02001826 /* When we disable the VDD override bit last we have to do the manual
1827 * wait. */
Abhay Kumard28d4732016-01-22 17:39:04 -08001828 if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
1829 wait_remaining_ms_from_jiffies(jiffies,
1830 intel_dp->panel_power_cycle_delay - panel_power_off_duration);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001831
Daniel Vetter4be73782014-01-17 14:39:48 +01001832 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001833}
Keith Packardbd943152011-09-18 23:09:52 -07001834
Daniel Vetter4be73782014-01-17 14:39:48 +01001835static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001836{
1837 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1838 intel_dp->backlight_on_delay);
1839}
1840
Daniel Vetter4be73782014-01-17 14:39:48 +01001841static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001842{
1843 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1844 intel_dp->backlight_off_delay);
1845}
Keith Packard99ea7122011-11-01 19:57:50 -07001846
Keith Packard832dd3c2011-11-01 19:34:06 -07001847/* Read the current pp_control value, unlocking the register if it
1848 * is locked
1849 */
1850
Jesse Barnes453c5422013-03-28 09:55:41 -07001851static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001852{
Jesse Barnes453c5422013-03-28 09:55:41 -07001853 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1854 struct drm_i915_private *dev_priv = dev->dev_private;
1855 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001856
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001857 lockdep_assert_held(&dev_priv->pps_mutex);
1858
Jani Nikulabf13e812013-09-06 07:40:05 +03001859 control = I915_READ(_pp_ctrl_reg(intel_dp));
Vandana Kannanb0a08be2015-06-18 11:00:55 +05301860 if (!IS_BROXTON(dev)) {
1861 control &= ~PANEL_UNLOCK_MASK;
1862 control |= PANEL_UNLOCK_REGS;
1863 }
Keith Packard832dd3c2011-11-01 19:34:06 -07001864 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001865}
1866
Ville Syrjälä951468f2014-09-04 14:55:31 +03001867/*
1868 * Must be paired with edp_panel_vdd_off().
1869 * Must hold pps_mutex around the whole on/off sequence.
1870 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1871 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001872static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001873{
Paulo Zanoni30add222012-10-26 19:05:45 -02001874 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001875 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1876 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001877 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001878 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001879 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001880 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001881 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001882
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001883 lockdep_assert_held(&dev_priv->pps_mutex);
1884
Keith Packard97af61f572011-09-28 16:23:51 -07001885 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001886 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001887
Egbert Eich2c623c12014-11-25 12:54:57 +01001888 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001889 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001890
Daniel Vetter4be73782014-01-17 14:39:48 +01001891 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001892 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001893
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001894 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001895 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001896
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001897 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1898 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001899
Daniel Vetter4be73782014-01-17 14:39:48 +01001900 if (!edp_have_panel_power(intel_dp))
1901 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001902
Jesse Barnes453c5422013-03-28 09:55:41 -07001903 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001904 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001905
Jani Nikulabf13e812013-09-06 07:40:05 +03001906 pp_stat_reg = _pp_stat_reg(intel_dp);
1907 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001908
1909 I915_WRITE(pp_ctrl_reg, pp);
1910 POSTING_READ(pp_ctrl_reg);
1911 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1912 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001913 /*
1914 * If the panel wasn't on, delay before accessing aux channel
1915 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001916 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001917 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1918 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001919 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001920 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001921
1922 return need_to_disable;
1923}
1924
Ville Syrjälä951468f2014-09-04 14:55:31 +03001925/*
1926 * Must be paired with intel_edp_panel_vdd_off() or
1927 * intel_edp_panel_off().
1928 * Nested calls to these functions are not allowed since
1929 * we drop the lock. Caller must use some higher level
1930 * locking to prevent nested calls from other threads.
1931 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001932void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001933{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001934 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001935
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001936 if (!is_edp(intel_dp))
1937 return;
1938
Ville Syrjälä773538e82014-09-04 14:54:56 +03001939 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001940 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001941 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001942
Rob Clarke2c719b2014-12-15 13:56:32 -05001943 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001944 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001945}
1946
Daniel Vetter4be73782014-01-17 14:39:48 +01001947static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001948{
Paulo Zanoni30add222012-10-26 19:05:45 -02001949 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001950 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001951 struct intel_digital_port *intel_dig_port =
1952 dp_to_dig_port(intel_dp);
1953 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1954 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001955 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001956 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001957
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001958 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001959
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001960 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001961
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001962 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001963 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001964
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001965 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1966 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001967
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001968 pp = ironlake_get_pp_control(intel_dp);
1969 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001970
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001971 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1972 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001973
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001974 I915_WRITE(pp_ctrl_reg, pp);
1975 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001976
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001977 /* Make sure sequencer is idle before allowing subsequent activity */
1978 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1979 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001980
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001981 if ((pp & POWER_TARGET_ON) == 0)
Abhay Kumard28d4732016-01-22 17:39:04 -08001982 intel_dp->panel_power_off_time = ktime_get_boottime();
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001983
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001984 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001985 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001986}
1987
Daniel Vetter4be73782014-01-17 14:39:48 +01001988static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001989{
1990 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1991 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001992
Ville Syrjälä773538e82014-09-04 14:54:56 +03001993 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001994 if (!intel_dp->want_panel_vdd)
1995 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001996 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001997}
1998
Imre Deakaba86892014-07-30 15:57:31 +03001999static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
2000{
2001 unsigned long delay;
2002
2003 /*
2004 * Queue the timer to fire a long time from now (relative to the power
2005 * down delay) to keep the panel power up across a sequence of
2006 * operations.
2007 */
2008 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
2009 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
2010}
2011
Ville Syrjälä951468f2014-09-04 14:55:31 +03002012/*
2013 * Must be paired with edp_panel_vdd_on().
2014 * Must hold pps_mutex around the whole on/off sequence.
2015 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
2016 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002017static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07002018{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002019 struct drm_i915_private *dev_priv =
2020 intel_dp_to_dev(intel_dp)->dev_private;
2021
2022 lockdep_assert_held(&dev_priv->pps_mutex);
2023
Keith Packard97af61f572011-09-28 16:23:51 -07002024 if (!is_edp(intel_dp))
2025 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08002026
Rob Clarke2c719b2014-12-15 13:56:32 -05002027 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002028 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07002029
Keith Packardbd943152011-09-18 23:09:52 -07002030 intel_dp->want_panel_vdd = false;
2031
Imre Deakaba86892014-07-30 15:57:31 +03002032 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01002033 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03002034 else
2035 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002036}
2037
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002038static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002039{
Paulo Zanoni30add222012-10-26 19:05:45 -02002040 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002041 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07002042 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002043 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002044
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002045 lockdep_assert_held(&dev_priv->pps_mutex);
2046
Keith Packard97af61f572011-09-28 16:23:51 -07002047 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07002048 return;
Keith Packard99ea7122011-11-01 19:57:50 -07002049
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002050 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
2051 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07002052
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03002053 if (WARN(edp_have_panel_power(intel_dp),
2054 "eDP port %c panel power already on\n",
2055 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002056 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07002057
Daniel Vetter4be73782014-01-17 14:39:48 +01002058 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002059
Jani Nikulabf13e812013-09-06 07:40:05 +03002060 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002061 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07002062 if (IS_GEN5(dev)) {
2063 /* ILK workaround: disable reset around power sequence */
2064 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03002065 I915_WRITE(pp_ctrl_reg, pp);
2066 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002067 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002068
Keith Packard1c0ae802011-09-19 13:59:29 -07002069 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07002070 if (!IS_GEN5(dev))
2071 pp |= PANEL_POWER_RESET;
2072
Jesse Barnes453c5422013-03-28 09:55:41 -07002073 I915_WRITE(pp_ctrl_reg, pp);
2074 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002075
Daniel Vetter4be73782014-01-17 14:39:48 +01002076 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002077 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07002078
Keith Packard05ce1a42011-09-29 16:33:01 -07002079 if (IS_GEN5(dev)) {
2080 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03002081 I915_WRITE(pp_ctrl_reg, pp);
2082 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002083 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002084}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002085
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002086void intel_edp_panel_on(struct intel_dp *intel_dp)
2087{
2088 if (!is_edp(intel_dp))
2089 return;
2090
2091 pps_lock(intel_dp);
2092 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002093 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002094}
2095
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002096
2097static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002098{
Imre Deak4e6e1a52014-03-27 17:45:11 +02002099 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2100 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02002101 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002102 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02002103 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07002104 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002105 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002106
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002107 lockdep_assert_held(&dev_priv->pps_mutex);
2108
Keith Packard97af61f572011-09-28 16:23:51 -07002109 if (!is_edp(intel_dp))
2110 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002111
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002112 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2113 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002114
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002115 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2116 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02002117
Jesse Barnes453c5422013-03-28 09:55:41 -07002118 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02002119 /* We need to switch off panel power _and_ force vdd, for otherwise some
2120 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01002121 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2122 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07002123
Jani Nikulabf13e812013-09-06 07:40:05 +03002124 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002125
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002126 intel_dp->want_panel_vdd = false;
2127
Jesse Barnes453c5422013-03-28 09:55:41 -07002128 I915_WRITE(pp_ctrl_reg, pp);
2129 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002130
Abhay Kumard28d4732016-01-22 17:39:04 -08002131 intel_dp->panel_power_off_time = ktime_get_boottime();
Daniel Vetter4be73782014-01-17 14:39:48 +01002132 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002133
2134 /* We got a reference when we enabled the VDD. */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01002135 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02002136 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002137}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002138
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002139void intel_edp_panel_off(struct intel_dp *intel_dp)
2140{
2141 if (!is_edp(intel_dp))
2142 return;
2143
2144 pps_lock(intel_dp);
2145 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002146 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002147}
2148
Jani Nikula1250d102014-08-12 17:11:39 +03002149/* Enable backlight in the panel power control. */
2150static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002151{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002152 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2153 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002154 struct drm_i915_private *dev_priv = dev->dev_private;
2155 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002156 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002157
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002158 /*
2159 * If we enable the backlight right away following a panel power
2160 * on, we may see slight flicker as the panel syncs with the eDP
2161 * link. So delay a bit to make sure the image is solid before
2162 * allowing it to appear.
2163 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002164 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002165
Ville Syrjälä773538e82014-09-04 14:54:56 +03002166 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002167
Jesse Barnes453c5422013-03-28 09:55:41 -07002168 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002169 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002170
Jani Nikulabf13e812013-09-06 07:40:05 +03002171 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002172
2173 I915_WRITE(pp_ctrl_reg, pp);
2174 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002175
Ville Syrjälä773538e82014-09-04 14:54:56 +03002176 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002177}
2178
Jani Nikula1250d102014-08-12 17:11:39 +03002179/* Enable backlight PWM and backlight PP control. */
2180void intel_edp_backlight_on(struct intel_dp *intel_dp)
2181{
2182 if (!is_edp(intel_dp))
2183 return;
2184
2185 DRM_DEBUG_KMS("\n");
2186
2187 intel_panel_enable_backlight(intel_dp->attached_connector);
2188 _intel_edp_backlight_on(intel_dp);
2189}
2190
2191/* Disable backlight in the panel power control. */
2192static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002193{
Paulo Zanoni30add222012-10-26 19:05:45 -02002194 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002195 struct drm_i915_private *dev_priv = dev->dev_private;
2196 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002197 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002198
Keith Packardf01eca22011-09-28 16:48:10 -07002199 if (!is_edp(intel_dp))
2200 return;
2201
Ville Syrjälä773538e82014-09-04 14:54:56 +03002202 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002203
Jesse Barnes453c5422013-03-28 09:55:41 -07002204 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002205 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002206
Jani Nikulabf13e812013-09-06 07:40:05 +03002207 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002208
2209 I915_WRITE(pp_ctrl_reg, pp);
2210 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002211
Ville Syrjälä773538e82014-09-04 14:54:56 +03002212 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002213
Paulo Zanonidce56b32013-12-19 14:29:40 -02002214 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002215 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002216}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002217
Jani Nikula1250d102014-08-12 17:11:39 +03002218/* Disable backlight PP control and backlight PWM. */
2219void intel_edp_backlight_off(struct intel_dp *intel_dp)
2220{
2221 if (!is_edp(intel_dp))
2222 return;
2223
2224 DRM_DEBUG_KMS("\n");
2225
2226 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002227 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002228}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002229
Jani Nikula73580fb72014-08-12 17:11:41 +03002230/*
2231 * Hook for controlling the panel power control backlight through the bl_power
2232 * sysfs attribute. Take care to handle multiple calls.
2233 */
2234static void intel_edp_backlight_power(struct intel_connector *connector,
2235 bool enable)
2236{
2237 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002238 bool is_enabled;
2239
Ville Syrjälä773538e82014-09-04 14:54:56 +03002240 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002241 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002242 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002243
2244 if (is_enabled == enable)
2245 return;
2246
Jani Nikula23ba9372014-08-27 14:08:43 +03002247 DRM_DEBUG_KMS("panel power control backlight %s\n",
2248 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002249
2250 if (enable)
2251 _intel_edp_backlight_on(intel_dp);
2252 else
2253 _intel_edp_backlight_off(intel_dp);
2254}
2255
Ville Syrjälä64e10772015-10-29 21:26:01 +02002256static void assert_dp_port(struct intel_dp *intel_dp, bool state)
2257{
2258 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2259 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2260 bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;
2261
2262 I915_STATE_WARN(cur_state != state,
2263 "DP port %c state assertion failure (expected %s, current %s)\n",
2264 port_name(dig_port->port),
Jani Nikula87ad3212016-01-14 12:53:34 +02002265 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002266}
2267#define assert_dp_port_disabled(d) assert_dp_port((d), false)
2268
2269static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
2270{
2271 bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;
2272
2273 I915_STATE_WARN(cur_state != state,
2274 "eDP PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002275 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002276}
2277#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
2278#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)
2279
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002280static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002281{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002282 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002283 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2284 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002285
Ville Syrjälä64e10772015-10-29 21:26:01 +02002286 assert_pipe_disabled(dev_priv, crtc->pipe);
2287 assert_dp_port_disabled(intel_dp);
2288 assert_edp_pll_disabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002289
Ville Syrjäläabfce942015-10-29 21:26:03 +02002290 DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2291 crtc->config->port_clock);
2292
2293 intel_dp->DP &= ~DP_PLL_FREQ_MASK;
2294
2295 if (crtc->config->port_clock == 162000)
2296 intel_dp->DP |= DP_PLL_FREQ_162MHZ;
2297 else
2298 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
2299
2300 I915_WRITE(DP_A, intel_dp->DP);
2301 POSTING_READ(DP_A);
2302 udelay(500);
2303
Ville Syrjälä6b23f3e2016-04-01 21:53:19 +03002304 /*
2305 * [DevILK] Work around required when enabling DP PLL
2306 * while a pipe is enabled going to FDI:
2307 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
2308 * 2. Program DP PLL enable
2309 */
2310 if (IS_GEN5(dev_priv))
2311 intel_wait_for_vblank_if_active(dev_priv->dev, !crtc->pipe);
2312
Daniel Vetter07679352012-09-06 22:15:42 +02002313 intel_dp->DP |= DP_PLL_ENABLE;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002314
Daniel Vetter07679352012-09-06 22:15:42 +02002315 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002316 POSTING_READ(DP_A);
2317 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002318}
2319
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002320static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002321{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002322 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002323 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2324 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002325
Ville Syrjälä64e10772015-10-29 21:26:01 +02002326 assert_pipe_disabled(dev_priv, crtc->pipe);
2327 assert_dp_port_disabled(intel_dp);
2328 assert_edp_pll_enabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002329
Ville Syrjäläabfce942015-10-29 21:26:03 +02002330 DRM_DEBUG_KMS("disabling eDP PLL\n");
2331
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002332 intel_dp->DP &= ~DP_PLL_ENABLE;
Daniel Vetter07679352012-09-06 22:15:42 +02002333
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002334 I915_WRITE(DP_A, intel_dp->DP);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002335 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002336 udelay(200);
2337}
2338
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002339/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002340void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002341{
2342 int ret, i;
2343
2344 /* Should have a valid DPCD by this point */
2345 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2346 return;
2347
2348 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002349 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2350 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002351 } else {
2352 /*
2353 * When turning on, we need to retry for 1ms to give the sink
2354 * time to wake up.
2355 */
2356 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002357 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2358 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002359 if (ret == 1)
2360 break;
2361 msleep(1);
2362 }
2363 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002364
2365 if (ret != 1)
2366 DRM_DEBUG_KMS("failed to %s sink power state\n",
2367 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002368}
2369
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002370static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2371 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002372{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002373 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002374 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002375 struct drm_device *dev = encoder->base.dev;
2376 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02002377 enum intel_display_power_domain power_domain;
2378 u32 tmp;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002379 bool ret;
Imre Deak6d129be2014-03-05 16:20:54 +02002380
2381 power_domain = intel_display_port_power_domain(encoder);
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002382 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002383 return false;
2384
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002385 ret = false;
2386
Imre Deak6d129be2014-03-05 16:20:54 +02002387 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002388
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002389 if (!(tmp & DP_PORT_EN))
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002390 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002391
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002392 if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002393 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002394 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002395 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002396
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002397 for_each_pipe(dev_priv, p) {
2398 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2399 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2400 *pipe = p;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002401 ret = true;
2402
2403 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002404 }
2405 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002406
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002407 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002408 i915_mmio_reg_offset(intel_dp->output_reg));
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002409 } else if (IS_CHERRYVIEW(dev)) {
2410 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2411 } else {
2412 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002413 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002414
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002415 ret = true;
2416
2417out:
2418 intel_display_power_put(dev_priv, power_domain);
2419
2420 return ret;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002421}
2422
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002423static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002424 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002425{
2426 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002427 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002428 struct drm_device *dev = encoder->base.dev;
2429 struct drm_i915_private *dev_priv = dev->dev_private;
2430 enum port port = dp_to_dig_port(intel_dp)->port;
2431 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002432
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002433 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002434
2435 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002436
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002437 if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002438 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2439
2440 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002441 flags |= DRM_MODE_FLAG_PHSYNC;
2442 else
2443 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002444
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002445 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002446 flags |= DRM_MODE_FLAG_PVSYNC;
2447 else
2448 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002449 } else {
2450 if (tmp & DP_SYNC_HS_HIGH)
2451 flags |= DRM_MODE_FLAG_PHSYNC;
2452 else
2453 flags |= DRM_MODE_FLAG_NHSYNC;
2454
2455 if (tmp & DP_SYNC_VS_HIGH)
2456 flags |= DRM_MODE_FLAG_PVSYNC;
2457 else
2458 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002459 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002460
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002461 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002462
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002463 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08002464 !IS_CHERRYVIEW(dev) && tmp & DP_COLOR_RANGE_16_235)
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002465 pipe_config->limited_color_range = true;
2466
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002467 pipe_config->has_dp_encoder = true;
2468
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002469 pipe_config->lane_count =
2470 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2471
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002472 intel_dp_get_m_n(crtc, pipe_config);
2473
Ville Syrjälä18442d02013-09-13 16:00:08 +03002474 if (port == PORT_A) {
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02002475 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002476 pipe_config->port_clock = 162000;
2477 else
2478 pipe_config->port_clock = 270000;
2479 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002480
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02002481 pipe_config->base.adjusted_mode.crtc_clock =
2482 intel_dotclock_calculate(pipe_config->port_clock,
2483 &pipe_config->dp_m_n);
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002484
Jani Nikula6aa23e62016-03-24 17:50:20 +02002485 if (is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
2486 pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002487 /*
2488 * This is a big fat ugly hack.
2489 *
2490 * Some machines in UEFI boot mode provide us a VBT that has 18
2491 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2492 * unknown we fail to light up. Yet the same BIOS boots up with
2493 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2494 * max, not what it tells us to use.
2495 *
2496 * Note: This will still be broken if the eDP panel is not lit
2497 * up by the BIOS, and thus we can't get the mode at module
2498 * load.
2499 */
2500 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02002501 pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
2502 dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002503 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002504}
2505
Daniel Vettere8cb4552012-07-01 13:05:48 +02002506static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002507{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002508 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002509 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002510 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2511
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002512 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002513 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002514
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002515 if (HAS_PSR(dev) && !HAS_DDI(dev))
2516 intel_psr_disable(intel_dp);
2517
Daniel Vetter6cb49832012-05-20 17:14:50 +02002518 /* Make sure the panel is off before trying to change the mode. But also
2519 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002520 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002521 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002522 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002523 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002524
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002525 /* disable the port before the pipe on g4x */
2526 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002527 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002528}
2529
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002530static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002531{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002532 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002533 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002534
Ville Syrjälä49277c32014-03-31 18:21:26 +03002535 intel_dp_link_down(intel_dp);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002536
2537 /* Only ilk+ has port A */
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002538 if (port == PORT_A)
2539 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002540}
2541
2542static void vlv_post_disable_dp(struct intel_encoder *encoder)
2543{
2544 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2545
2546 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002547}
2548
Ville Syrjälä580d3812014-04-09 13:29:00 +03002549static void chv_post_disable_dp(struct intel_encoder *encoder)
2550{
2551 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002552 struct drm_device *dev = encoder->base.dev;
2553 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä580d3812014-04-09 13:29:00 +03002554
2555 intel_dp_link_down(intel_dp);
2556
Ville Syrjäläa5805162015-05-26 20:42:30 +03002557 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002558
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002559 /* Assert data lane reset */
2560 chv_data_lane_soft_reset(encoder, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002561
Ville Syrjäläa5805162015-05-26 20:42:30 +03002562 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002563}
2564
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002565static void
2566_intel_dp_set_link_train(struct intel_dp *intel_dp,
2567 uint32_t *DP,
2568 uint8_t dp_train_pat)
2569{
2570 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2571 struct drm_device *dev = intel_dig_port->base.base.dev;
2572 struct drm_i915_private *dev_priv = dev->dev_private;
2573 enum port port = intel_dig_port->port;
2574
2575 if (HAS_DDI(dev)) {
2576 uint32_t temp = I915_READ(DP_TP_CTL(port));
2577
2578 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2579 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2580 else
2581 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2582
2583 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2584 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2585 case DP_TRAINING_PATTERN_DISABLE:
2586 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2587
2588 break;
2589 case DP_TRAINING_PATTERN_1:
2590 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2591 break;
2592 case DP_TRAINING_PATTERN_2:
2593 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2594 break;
2595 case DP_TRAINING_PATTERN_3:
2596 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2597 break;
2598 }
2599 I915_WRITE(DP_TP_CTL(port), temp);
2600
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002601 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2602 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002603 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2604
2605 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2606 case DP_TRAINING_PATTERN_DISABLE:
2607 *DP |= DP_LINK_TRAIN_OFF_CPT;
2608 break;
2609 case DP_TRAINING_PATTERN_1:
2610 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2611 break;
2612 case DP_TRAINING_PATTERN_2:
2613 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2614 break;
2615 case DP_TRAINING_PATTERN_3:
2616 DRM_ERROR("DP training pattern 3 not supported\n");
2617 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2618 break;
2619 }
2620
2621 } else {
2622 if (IS_CHERRYVIEW(dev))
2623 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2624 else
2625 *DP &= ~DP_LINK_TRAIN_MASK;
2626
2627 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2628 case DP_TRAINING_PATTERN_DISABLE:
2629 *DP |= DP_LINK_TRAIN_OFF;
2630 break;
2631 case DP_TRAINING_PATTERN_1:
2632 *DP |= DP_LINK_TRAIN_PAT_1;
2633 break;
2634 case DP_TRAINING_PATTERN_2:
2635 *DP |= DP_LINK_TRAIN_PAT_2;
2636 break;
2637 case DP_TRAINING_PATTERN_3:
2638 if (IS_CHERRYVIEW(dev)) {
2639 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2640 } else {
2641 DRM_ERROR("DP training pattern 3 not supported\n");
2642 *DP |= DP_LINK_TRAIN_PAT_2;
2643 }
2644 break;
2645 }
2646 }
2647}
2648
2649static void intel_dp_enable_port(struct intel_dp *intel_dp)
2650{
2651 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2652 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002653 struct intel_crtc *crtc =
2654 to_intel_crtc(dp_to_dig_port(intel_dp)->base.base.crtc);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002655
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002656 /* enable with pattern 1 (as per spec) */
2657 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2658 DP_TRAINING_PATTERN_1);
2659
2660 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2661 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002662
2663 /*
2664 * Magic for VLV/CHV. We _must_ first set up the register
2665 * without actually enabling the port, and then do another
2666 * write to enable the port. Otherwise link training will
2667 * fail when the power sequencer is freshly used for this port.
2668 */
2669 intel_dp->DP |= DP_PORT_EN;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002670 if (crtc->config->has_audio)
2671 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002672
2673 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2674 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002675}
2676
Daniel Vettere8cb4552012-07-01 13:05:48 +02002677static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002678{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002679 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2680 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002681 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002682 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002683 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002684 enum pipe pipe = crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002685
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002686 if (WARN_ON(dp_reg & DP_PORT_EN))
2687 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002688
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002689 pps_lock(intel_dp);
2690
Wayne Boyer666a4532015-12-09 12:29:35 -08002691 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002692 vlv_init_panel_power_sequencer(intel_dp);
2693
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002694 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002695
2696 edp_panel_vdd_on(intel_dp);
2697 edp_panel_on(intel_dp);
2698 edp_panel_vdd_off(intel_dp, true);
2699
2700 pps_unlock(intel_dp);
2701
Wayne Boyer666a4532015-12-09 12:29:35 -08002702 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002703 unsigned int lane_mask = 0x0;
2704
2705 if (IS_CHERRYVIEW(dev))
2706 lane_mask = intel_dp_unused_lane_mask(crtc->config->lane_count);
2707
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002708 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2709 lane_mask);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002710 }
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002711
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002712 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2713 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002714 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002715
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002716 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002717 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002718 pipe_name(pipe));
Jani Nikulac1dec792014-10-27 16:26:56 +02002719 intel_audio_codec_enable(encoder);
2720 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002721}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002722
Jani Nikulaecff4f32013-09-06 07:38:29 +03002723static void g4x_enable_dp(struct intel_encoder *encoder)
2724{
Jani Nikula828f5c62013-09-05 16:44:45 +03002725 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2726
Jani Nikulaecff4f32013-09-06 07:38:29 +03002727 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002728 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002729}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002730
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002731static void vlv_enable_dp(struct intel_encoder *encoder)
2732{
Jani Nikula828f5c62013-09-05 16:44:45 +03002733 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2734
Daniel Vetter4be73782014-01-17 14:39:48 +01002735 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002736 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002737}
2738
Jani Nikulaecff4f32013-09-06 07:38:29 +03002739static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002740{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002741 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002742 enum port port = dp_to_dig_port(intel_dp)->port;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002743
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002744 intel_dp_prepare(encoder);
2745
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002746 /* Only ilk+ has port A */
Ville Syrjäläabfce942015-10-29 21:26:03 +02002747 if (port == PORT_A)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002748 ironlake_edp_pll_on(intel_dp);
2749}
2750
Ville Syrjälä83b84592014-10-16 21:29:51 +03002751static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2752{
2753 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2754 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2755 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002756 i915_reg_t pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
Ville Syrjälä83b84592014-10-16 21:29:51 +03002757
2758 edp_panel_vdd_off_sync(intel_dp);
2759
2760 /*
2761 * VLV seems to get confused when multiple power seqeuencers
2762 * have the same port selected (even if only one has power/vdd
2763 * enabled). The failure manifests as vlv_wait_port_ready() failing
2764 * CHV on the other hand doesn't seem to mind having the same port
2765 * selected in multiple power seqeuencers, but let's clear the
2766 * port select always when logically disconnecting a power sequencer
2767 * from a port.
2768 */
2769 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2770 pipe_name(pipe), port_name(intel_dig_port->port));
2771 I915_WRITE(pp_on_reg, 0);
2772 POSTING_READ(pp_on_reg);
2773
2774 intel_dp->pps_pipe = INVALID_PIPE;
2775}
2776
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002777static void vlv_steal_power_sequencer(struct drm_device *dev,
2778 enum pipe pipe)
2779{
2780 struct drm_i915_private *dev_priv = dev->dev_private;
2781 struct intel_encoder *encoder;
2782
2783 lockdep_assert_held(&dev_priv->pps_mutex);
2784
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002785 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2786 return;
2787
Jani Nikula19c80542015-12-16 12:48:16 +02002788 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002789 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002790 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002791
2792 if (encoder->type != INTEL_OUTPUT_EDP)
2793 continue;
2794
2795 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002796 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002797
2798 if (intel_dp->pps_pipe != pipe)
2799 continue;
2800
2801 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002802 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002803
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02002804 WARN(encoder->base.crtc,
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002805 "stealing pipe %c power sequencer from active eDP port %c\n",
2806 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002807
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002808 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002809 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002810 }
2811}
2812
2813static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2814{
2815 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2816 struct intel_encoder *encoder = &intel_dig_port->base;
2817 struct drm_device *dev = encoder->base.dev;
2818 struct drm_i915_private *dev_priv = dev->dev_private;
2819 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002820
2821 lockdep_assert_held(&dev_priv->pps_mutex);
2822
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002823 if (!is_edp(intel_dp))
2824 return;
2825
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002826 if (intel_dp->pps_pipe == crtc->pipe)
2827 return;
2828
2829 /*
2830 * If another power sequencer was being used on this
2831 * port previously make sure to turn off vdd there while
2832 * we still have control of it.
2833 */
2834 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002835 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002836
2837 /*
2838 * We may be stealing the power
2839 * sequencer from another port.
2840 */
2841 vlv_steal_power_sequencer(dev, crtc->pipe);
2842
2843 /* now it's all ours */
2844 intel_dp->pps_pipe = crtc->pipe;
2845
2846 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2847 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2848
2849 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002850 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2851 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002852}
2853
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002854static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2855{
Ander Conselvan de Oliveira5f68c272016-04-27 15:44:24 +03002856 vlv_phy_pre_encoder_enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002857
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002858 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002859}
2860
Jani Nikulaecff4f32013-09-06 07:38:29 +03002861static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002862{
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002863 intel_dp_prepare(encoder);
2864
Ander Conselvan de Oliveira6da2e612016-04-27 15:44:23 +03002865 vlv_phy_pre_pll_enable(encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002866}
2867
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002868static void chv_pre_enable_dp(struct intel_encoder *encoder)
2869{
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03002870 chv_phy_pre_encoder_enable(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002871
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002872 intel_enable_dp(encoder);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03002873
2874 /* Second common lane will stay alive on its own now */
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03002875 chv_phy_release_cl2_override(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002876}
2877
Ville Syrjälä9197c882014-04-09 13:29:05 +03002878static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2879{
Ville Syrjälä625695f2014-06-28 02:04:02 +03002880 intel_dp_prepare(encoder);
2881
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03002882 chv_phy_pre_pll_enable(encoder);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002883}
2884
Ville Syrjäläd6db9952015-07-08 23:45:49 +03002885static void chv_dp_post_pll_disable(struct intel_encoder *encoder)
2886{
Ander Conselvan de Oliveira204970b2016-04-27 15:44:21 +03002887 chv_phy_post_pll_disable(encoder);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03002888}
2889
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002890/*
2891 * Fetch AUX CH registers 0x202 - 0x207 which contain
2892 * link status information
2893 */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03002894bool
Keith Packard93f62da2011-11-01 19:45:03 -07002895intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002896{
Lyude9f085eb2016-04-13 10:58:33 -04002897 return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
2898 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002899}
2900
Paulo Zanoni11002442014-06-13 18:45:41 -03002901/* These are source-specific values. */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03002902uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002903intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002904{
Paulo Zanoni30add222012-10-26 19:05:45 -02002905 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302906 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002907 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002908
Vandana Kannan93147262014-11-18 15:45:29 +05302909 if (IS_BROXTON(dev))
2910 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2911 else if (INTEL_INFO(dev)->gen >= 9) {
Jani Nikula06411f02016-03-24 17:50:21 +02002912 if (dev_priv->vbt.edp.low_vswing && port == PORT_A)
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302913 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002914 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Wayne Boyer666a4532015-12-09 12:29:35 -08002915 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05302916 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002917 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302918 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002919 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302920 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08002921 else
Sonika Jindalbd600182014-08-08 16:23:41 +05302922 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08002923}
2924
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03002925uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002926intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2927{
Paulo Zanoni30add222012-10-26 19:05:45 -02002928 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002929 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002930
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002931 if (INTEL_INFO(dev)->gen >= 9) {
2932 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2933 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2934 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2935 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2936 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2937 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2938 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302939 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2940 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002941 default:
2942 return DP_TRAIN_PRE_EMPH_LEVEL_0;
2943 }
2944 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002945 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302946 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2947 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2948 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2949 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2950 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2951 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2952 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002953 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302954 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002955 }
Wayne Boyer666a4532015-12-09 12:29:35 -08002956 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002957 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302958 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2959 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2960 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2961 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2962 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2963 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2964 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002965 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302966 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002967 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002968 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002969 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302970 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2971 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2972 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2973 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2974 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08002975 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302976 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002977 }
2978 } else {
2979 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302980 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2981 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2982 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2983 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2984 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2985 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2986 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08002987 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302988 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002989 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002990 }
2991}
2992
Daniel Vetter5829975c2015-04-16 11:36:52 +02002993static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002994{
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03002995 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002996 unsigned long demph_reg_value, preemph_reg_value,
2997 uniqtranscale_reg_value;
2998 uint8_t train_set = intel_dp->train_set[0];
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002999
3000 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303001 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003002 preemph_reg_value = 0x0004000;
3003 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303004 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003005 demph_reg_value = 0x2B405555;
3006 uniqtranscale_reg_value = 0x552AB83A;
3007 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303008 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003009 demph_reg_value = 0x2B404040;
3010 uniqtranscale_reg_value = 0x5548B83A;
3011 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303012 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003013 demph_reg_value = 0x2B245555;
3014 uniqtranscale_reg_value = 0x5560B83A;
3015 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303016 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003017 demph_reg_value = 0x2B405555;
3018 uniqtranscale_reg_value = 0x5598DA3A;
3019 break;
3020 default:
3021 return 0;
3022 }
3023 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303024 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003025 preemph_reg_value = 0x0002000;
3026 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303027 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003028 demph_reg_value = 0x2B404040;
3029 uniqtranscale_reg_value = 0x5552B83A;
3030 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303031 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003032 demph_reg_value = 0x2B404848;
3033 uniqtranscale_reg_value = 0x5580B83A;
3034 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303035 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003036 demph_reg_value = 0x2B404040;
3037 uniqtranscale_reg_value = 0x55ADDA3A;
3038 break;
3039 default:
3040 return 0;
3041 }
3042 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303043 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003044 preemph_reg_value = 0x0000000;
3045 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303046 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003047 demph_reg_value = 0x2B305555;
3048 uniqtranscale_reg_value = 0x5570B83A;
3049 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303050 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003051 demph_reg_value = 0x2B2B4040;
3052 uniqtranscale_reg_value = 0x55ADDA3A;
3053 break;
3054 default:
3055 return 0;
3056 }
3057 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303058 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003059 preemph_reg_value = 0x0006000;
3060 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303061 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003062 demph_reg_value = 0x1B405555;
3063 uniqtranscale_reg_value = 0x55ADDA3A;
3064 break;
3065 default:
3066 return 0;
3067 }
3068 break;
3069 default:
3070 return 0;
3071 }
3072
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003073 vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
3074 uniqtranscale_reg_value, 0);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003075
3076 return 0;
3077}
3078
Daniel Vetter5829975c2015-04-16 11:36:52 +02003079static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003080{
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003081 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3082 u32 deemph_reg_value, margin_reg_value;
3083 bool uniq_trans_scale = false;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003084 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003085
3086 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303087 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003088 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303089 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003090 deemph_reg_value = 128;
3091 margin_reg_value = 52;
3092 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303093 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003094 deemph_reg_value = 128;
3095 margin_reg_value = 77;
3096 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303097 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003098 deemph_reg_value = 128;
3099 margin_reg_value = 102;
3100 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303101 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003102 deemph_reg_value = 128;
3103 margin_reg_value = 154;
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003104 uniq_trans_scale = true;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003105 break;
3106 default:
3107 return 0;
3108 }
3109 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303110 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003111 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303112 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003113 deemph_reg_value = 85;
3114 margin_reg_value = 78;
3115 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303116 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003117 deemph_reg_value = 85;
3118 margin_reg_value = 116;
3119 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303120 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003121 deemph_reg_value = 85;
3122 margin_reg_value = 154;
3123 break;
3124 default:
3125 return 0;
3126 }
3127 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303128 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003129 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303130 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003131 deemph_reg_value = 64;
3132 margin_reg_value = 104;
3133 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303134 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003135 deemph_reg_value = 64;
3136 margin_reg_value = 154;
3137 break;
3138 default:
3139 return 0;
3140 }
3141 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303142 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003143 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303144 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003145 deemph_reg_value = 43;
3146 margin_reg_value = 154;
3147 break;
3148 default:
3149 return 0;
3150 }
3151 break;
3152 default:
3153 return 0;
3154 }
3155
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003156 chv_set_phy_signal_level(encoder, deemph_reg_value,
3157 margin_reg_value, uniq_trans_scale);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003158
3159 return 0;
3160}
3161
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003162static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003163gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003164{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003165 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003166
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003167 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303168 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003169 default:
3170 signal_levels |= DP_VOLTAGE_0_4;
3171 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303172 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003173 signal_levels |= DP_VOLTAGE_0_6;
3174 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303175 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003176 signal_levels |= DP_VOLTAGE_0_8;
3177 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303178 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003179 signal_levels |= DP_VOLTAGE_1_2;
3180 break;
3181 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003182 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303183 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003184 default:
3185 signal_levels |= DP_PRE_EMPHASIS_0;
3186 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303187 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003188 signal_levels |= DP_PRE_EMPHASIS_3_5;
3189 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303190 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003191 signal_levels |= DP_PRE_EMPHASIS_6;
3192 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303193 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003194 signal_levels |= DP_PRE_EMPHASIS_9_5;
3195 break;
3196 }
3197 return signal_levels;
3198}
3199
Zhenyu Wange3421a12010-04-08 09:43:27 +08003200/* Gen6's DP voltage swing and pre-emphasis control */
3201static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003202gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003203{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003204 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3205 DP_TRAIN_PRE_EMPHASIS_MASK);
3206 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303207 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3208 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003209 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303210 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003211 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303212 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3213 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003214 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303215 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3216 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003217 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303218 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3219 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003220 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003221 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003222 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3223 "0x%x\n", signal_levels);
3224 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003225 }
3226}
3227
Keith Packard1a2eb462011-11-16 16:26:07 -08003228/* Gen7's DP voltage swing and pre-emphasis control */
3229static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003230gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003231{
3232 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3233 DP_TRAIN_PRE_EMPHASIS_MASK);
3234 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303235 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003236 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303237 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003238 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303239 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003240 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3241
Sonika Jindalbd600182014-08-08 16:23:41 +05303242 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003243 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303244 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003245 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3246
Sonika Jindalbd600182014-08-08 16:23:41 +05303247 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003248 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303249 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003250 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3251
3252 default:
3253 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3254 "0x%x\n", signal_levels);
3255 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3256 }
3257}
3258
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003259void
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003260intel_dp_set_signal_levels(struct intel_dp *intel_dp)
Paulo Zanonif0a34242012-12-06 16:51:50 -02003261{
3262 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003263 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003264 struct drm_device *dev = intel_dig_port->base.base.dev;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003265 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehallf8896f52015-06-25 11:11:03 +03003266 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003267 uint8_t train_set = intel_dp->train_set[0];
3268
David Weinehallf8896f52015-06-25 11:11:03 +03003269 if (HAS_DDI(dev)) {
3270 signal_levels = ddi_signal_levels(intel_dp);
3271
3272 if (IS_BROXTON(dev))
3273 signal_levels = 0;
3274 else
3275 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003276 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003277 signal_levels = chv_signal_levels(intel_dp);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003278 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003279 signal_levels = vlv_signal_levels(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003280 } else if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003281 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003282 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003283 } else if (IS_GEN6(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003284 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003285 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3286 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003287 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003288 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3289 }
3290
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303291 if (mask)
3292 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3293
3294 DRM_DEBUG_KMS("Using vswing level %d\n",
3295 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3296 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3297 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3298 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003299
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003300 intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003301
3302 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
3303 POSTING_READ(intel_dp->output_reg);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003304}
3305
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003306void
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003307intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
3308 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003309{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003310 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003311 struct drm_i915_private *dev_priv =
3312 to_i915(intel_dig_port->base.base.dev);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003313
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003314 _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003315
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003316 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003317 POSTING_READ(intel_dp->output_reg);
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003318}
3319
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003320void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
Imre Deak3ab9c632013-05-03 12:57:41 +03003321{
3322 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3323 struct drm_device *dev = intel_dig_port->base.base.dev;
3324 struct drm_i915_private *dev_priv = dev->dev_private;
3325 enum port port = intel_dig_port->port;
3326 uint32_t val;
3327
3328 if (!HAS_DDI(dev))
3329 return;
3330
3331 val = I915_READ(DP_TP_CTL(port));
3332 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3333 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3334 I915_WRITE(DP_TP_CTL(port), val);
3335
3336 /*
3337 * On PORT_A we can have only eDP in SST mode. There the only reason
3338 * we need to set idle transmission mode is to work around a HW issue
3339 * where we enable the pipe while not in idle link-training mode.
3340 * In this case there is requirement to wait for a minimum number of
3341 * idle patterns to be sent.
3342 */
3343 if (port == PORT_A)
3344 return;
3345
3346 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3347 1))
3348 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3349}
3350
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003351static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003352intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003353{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003354 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003355 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003356 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003357 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003358 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003359 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003360
Daniel Vetterbc76e3202014-05-20 22:46:50 +02003361 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003362 return;
3363
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003364 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003365 return;
3366
Zhao Yakui28c97732009-10-09 11:39:41 +08003367 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003368
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03003369 if ((IS_GEN7(dev) && port == PORT_A) ||
3370 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003371 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003372 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003373 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003374 if (IS_CHERRYVIEW(dev))
3375 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3376 else
3377 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003378 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003379 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003380 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003381 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003382
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003383 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3384 I915_WRITE(intel_dp->output_reg, DP);
3385 POSTING_READ(intel_dp->output_reg);
3386
3387 /*
3388 * HW workaround for IBX, we need to move the port
3389 * to transcoder A after disabling it to allow the
3390 * matching HDMI port to be enabled on transcoder A.
3391 */
3392 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003393 /*
3394 * We get CPU/PCH FIFO underruns on the other pipe when
3395 * doing the workaround. Sweep them under the rug.
3396 */
3397 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3398 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3399
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003400 /* always enable with pattern 1 (as per spec) */
3401 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3402 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3403 I915_WRITE(intel_dp->output_reg, DP);
3404 POSTING_READ(intel_dp->output_reg);
3405
3406 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003407 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003408 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003409
3410 intel_wait_for_vblank_if_active(dev_priv->dev, PIPE_A);
3411 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3412 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Eric Anholt5bddd172010-11-18 09:32:59 +08003413 }
3414
Keith Packardf01eca22011-09-28 16:48:10 -07003415 msleep(intel_dp->panel_power_down_delay);
Ville Syrjälä6fec7662015-11-10 16:16:17 +02003416
3417 intel_dp->DP = DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003418}
3419
Keith Packard26d61aa2011-07-25 20:01:09 -07003420static bool
3421intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003422{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003423 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3424 struct drm_device *dev = dig_port->base.base.dev;
3425 struct drm_i915_private *dev_priv = dev->dev_private;
3426
Lyude9f085eb2016-04-13 10:58:33 -04003427 if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
3428 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003429 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003430
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003431 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003432
Adam Jacksonedb39242012-09-18 10:58:49 -04003433 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3434 return false; /* DPCD not present */
3435
Lyude9f085eb2016-04-13 10:58:33 -04003436 if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT,
3437 &intel_dp->sink_count, 1) < 0)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303438 return false;
3439
3440 /*
3441 * Sink count can change between short pulse hpd hence
3442 * a member variable in intel_dp will track any changes
3443 * between short pulse interrupts.
3444 */
3445 intel_dp->sink_count = DP_GET_SINK_COUNT(intel_dp->sink_count);
3446
3447 /*
3448 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
3449 * a dongle is present but no display. Unless we require to know
3450 * if a dongle is present or not, we don't need to update
3451 * downstream port information. So, an early return here saves
3452 * time from performing other operations which are not required.
3453 */
Shubhangi Shrivastava1034ce72016-04-12 12:23:54 +05303454 if (!is_edp(intel_dp) && !intel_dp->sink_count)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303455 return false;
3456
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003457 /* Check if the panel supports PSR */
3458 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003459 if (is_edp(intel_dp)) {
Lyude9f085eb2016-04-13 10:58:33 -04003460 drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
3461 intel_dp->psr_dpcd,
3462 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003463 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3464 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003465 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003466 }
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303467
3468 if (INTEL_INFO(dev)->gen >= 9 &&
3469 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3470 uint8_t frame_sync_cap;
3471
3472 dev_priv->psr.sink_support = true;
Lyude9f085eb2016-04-13 10:58:33 -04003473 drm_dp_dpcd_read(&intel_dp->aux,
3474 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3475 &frame_sync_cap, 1);
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303476 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3477 /* PSR2 needs frame sync as well */
3478 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3479 DRM_DEBUG_KMS("PSR2 %s on sink",
3480 dev_priv->psr.psr2_support ? "supported" : "not supported");
3481 }
Yetunde Adebisi86ee27b2016-04-05 15:10:51 +01003482
3483 /* Read the eDP Display control capabilities registers */
3484 memset(intel_dp->edp_dpcd, 0, sizeof(intel_dp->edp_dpcd));
3485 if ((intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
Daniel Vetter9a652cc2016-05-17 12:15:49 +02003486 (drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
Yetunde Adebisi86ee27b2016-04-05 15:10:51 +01003487 intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
3488 sizeof(intel_dp->edp_dpcd)))
3489 DRM_DEBUG_KMS("EDP DPCD : %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
3490 intel_dp->edp_dpcd);
Jani Nikula50003932013-09-20 16:42:17 +03003491 }
3492
Jani Nikulabc5133d2015-09-03 11:16:07 +03003493 DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03003494 yesno(intel_dp_source_supports_hbr2(intel_dp)),
Jani Nikula742f4912015-09-03 11:16:09 +03003495 yesno(drm_dp_tps3_supported(intel_dp->dpcd)));
Todd Previte06ea66b2014-01-20 10:19:39 -07003496
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303497 /* Intermediate frequency support */
Yetunde Adebisi86ee27b2016-04-05 15:10:51 +01003498 if (is_edp(intel_dp) && (intel_dp->edp_dpcd[0] >= 0x03)) { /* eDp v1.4 or higher */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003499 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003500 int i;
3501
Lyude9f085eb2016-04-13 10:58:33 -04003502 drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
3503 sink_rates, sizeof(sink_rates));
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003504
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003505 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3506 int val = le16_to_cpu(sink_rates[i]);
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003507
3508 if (val == 0)
3509 break;
3510
Sonika Jindalaf77b972015-05-07 13:59:28 +05303511 /* Value read is in kHz while drm clock is saved in deca-kHz */
3512 intel_dp->sink_rates[i] = (val * 200) / 10;
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003513 }
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003514 intel_dp->num_sink_rates = i;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303515 }
Ville Syrjälä0336400e2015-03-12 17:10:39 +02003516
3517 intel_dp_print_rates(intel_dp);
3518
Adam Jacksonedb39242012-09-18 10:58:49 -04003519 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3520 DP_DWN_STRM_PORT_PRESENT))
3521 return true; /* native DP sink */
3522
3523 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3524 return true; /* no per-port downstream info */
3525
Lyude9f085eb2016-04-13 10:58:33 -04003526 if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3527 intel_dp->downstream_ports,
3528 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003529 return false; /* downstream port status fetch failed */
3530
3531 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003532}
3533
Adam Jackson0d198322012-05-14 16:05:47 -04003534static void
3535intel_dp_probe_oui(struct intel_dp *intel_dp)
3536{
3537 u8 buf[3];
3538
3539 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3540 return;
3541
Lyude9f085eb2016-04-13 10:58:33 -04003542 if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003543 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3544 buf[0], buf[1], buf[2]);
3545
Lyude9f085eb2016-04-13 10:58:33 -04003546 if (drm_dp_dpcd_read(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003547 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3548 buf[0], buf[1], buf[2]);
3549}
3550
Dave Airlie0e32b392014-05-02 14:02:48 +10003551static bool
3552intel_dp_probe_mst(struct intel_dp *intel_dp)
3553{
3554 u8 buf[1];
3555
Nathan Schulte7cc96132016-03-15 10:14:05 -05003556 if (!i915.enable_dp_mst)
3557 return false;
3558
Dave Airlie0e32b392014-05-02 14:02:48 +10003559 if (!intel_dp->can_mst)
3560 return false;
3561
3562 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3563 return false;
3564
Lyude9f085eb2016-04-13 10:58:33 -04003565 if (drm_dp_dpcd_read(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10003566 if (buf[0] & DP_MST_CAP) {
3567 DRM_DEBUG_KMS("Sink is MST capable\n");
3568 intel_dp->is_mst = true;
3569 } else {
3570 DRM_DEBUG_KMS("Sink is not MST capable\n");
3571 intel_dp->is_mst = false;
3572 }
3573 }
Dave Airlie0e32b392014-05-02 14:02:48 +10003574
3575 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3576 return intel_dp->is_mst;
3577}
3578
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003579static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003580{
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003581 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003582 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003583 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003584 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003585 int ret = 0;
Rodrigo Vivic6297842015-11-05 10:50:20 -08003586 int count = 0;
3587 int attempts = 10;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003588
3589 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003590 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003591 ret = -EIO;
3592 goto out;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003593 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003594
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003595 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003596 buf & ~DP_TEST_SINK_START) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003597 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003598 ret = -EIO;
3599 goto out;
3600 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003601
Rodrigo Vivic6297842015-11-05 10:50:20 -08003602 do {
3603 intel_wait_for_vblank(dev, intel_crtc->pipe);
3604
3605 if (drm_dp_dpcd_readb(&intel_dp->aux,
3606 DP_TEST_SINK_MISC, &buf) < 0) {
3607 ret = -EIO;
3608 goto out;
3609 }
3610 count = buf & DP_TEST_COUNT_MASK;
3611 } while (--attempts && count);
3612
3613 if (attempts == 0) {
Rodrigo Vividc5a9032016-01-29 14:44:59 -08003614 DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
Rodrigo Vivic6297842015-11-05 10:50:20 -08003615 ret = -ETIMEDOUT;
3616 }
3617
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003618 out:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003619 hsw_enable_ips(intel_crtc);
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003620 return ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003621}
3622
3623static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
3624{
3625 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003626 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003627 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3628 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003629 int ret;
3630
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003631 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3632 return -EIO;
3633
3634 if (!(buf & DP_TEST_CRC_SUPPORTED))
3635 return -ENOTTY;
3636
3637 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
3638 return -EIO;
3639
Rodrigo Vivi6d8175d2015-11-05 10:50:22 -08003640 if (buf & DP_TEST_SINK_START) {
3641 ret = intel_dp_sink_crc_stop(intel_dp);
3642 if (ret)
3643 return ret;
3644 }
3645
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003646 hsw_disable_ips(intel_crtc);
3647
3648 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3649 buf | DP_TEST_SINK_START) < 0) {
3650 hsw_enable_ips(intel_crtc);
3651 return -EIO;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003652 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003653
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003654 intel_wait_for_vblank(dev, intel_crtc->pipe);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003655 return 0;
3656}
3657
3658int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3659{
3660 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3661 struct drm_device *dev = dig_port->base.base.dev;
3662 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3663 u8 buf;
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003664 int count, ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003665 int attempts = 6;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003666
3667 ret = intel_dp_sink_crc_start(intel_dp);
3668 if (ret)
3669 return ret;
3670
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003671 do {
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003672 intel_wait_for_vblank(dev, intel_crtc->pipe);
3673
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003674 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003675 DP_TEST_SINK_MISC, &buf) < 0) {
3676 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07003677 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003678 }
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003679 count = buf & DP_TEST_COUNT_MASK;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07003680
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08003681 } while (--attempts && count == 0);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003682
3683 if (attempts == 0) {
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08003684 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
3685 ret = -ETIMEDOUT;
3686 goto stop;
3687 }
3688
3689 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
3690 ret = -EIO;
3691 goto stop;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003692 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003693
Rodrigo Viviafe0d672015-07-23 16:35:45 -07003694stop:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003695 intel_dp_sink_crc_stop(intel_dp);
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003696 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003697}
3698
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003699static bool
3700intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3701{
Lyude9f085eb2016-04-13 10:58:33 -04003702 return drm_dp_dpcd_read(&intel_dp->aux,
Jani Nikula9d1a1032014-03-14 16:51:15 +02003703 DP_DEVICE_SERVICE_IRQ_VECTOR,
3704 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003705}
3706
Dave Airlie0e32b392014-05-02 14:02:48 +10003707static bool
3708intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3709{
3710 int ret;
3711
Lyude9f085eb2016-04-13 10:58:33 -04003712 ret = drm_dp_dpcd_read(&intel_dp->aux,
Dave Airlie0e32b392014-05-02 14:02:48 +10003713 DP_SINK_COUNT_ESI,
3714 sink_irq_vector, 14);
3715 if (ret != 14)
3716 return false;
3717
3718 return true;
3719}
3720
Todd Previtec5d5ab72015-04-15 08:38:38 -07003721static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003722{
Todd Previtec5d5ab72015-04-15 08:38:38 -07003723 uint8_t test_result = DP_TEST_ACK;
3724 return test_result;
3725}
3726
3727static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
3728{
3729 uint8_t test_result = DP_TEST_NAK;
3730 return test_result;
3731}
3732
3733static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
3734{
3735 uint8_t test_result = DP_TEST_NAK;
Todd Previte559be302015-05-04 07:48:20 -07003736 struct intel_connector *intel_connector = intel_dp->attached_connector;
3737 struct drm_connector *connector = &intel_connector->base;
3738
3739 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02003740 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07003741 intel_dp->aux.i2c_defer_count > 6) {
3742 /* Check EDID read for NACKs, DEFERs and corruption
3743 * (DP CTS 1.2 Core r1.1)
3744 * 4.2.2.4 : Failed EDID read, I2C_NAK
3745 * 4.2.2.5 : Failed EDID read, I2C_DEFER
3746 * 4.2.2.6 : EDID corruption detected
3747 * Use failsafe mode for all cases
3748 */
3749 if (intel_dp->aux.i2c_nack_count > 0 ||
3750 intel_dp->aux.i2c_defer_count > 0)
3751 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
3752 intel_dp->aux.i2c_nack_count,
3753 intel_dp->aux.i2c_defer_count);
3754 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
3755 } else {
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05303756 struct edid *block = intel_connector->detect_edid;
3757
3758 /* We have to write the checksum
3759 * of the last block read
3760 */
3761 block += intel_connector->detect_edid->extensions;
3762
Todd Previte559be302015-05-04 07:48:20 -07003763 if (!drm_dp_dpcd_write(&intel_dp->aux,
3764 DP_TEST_EDID_CHECKSUM,
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05303765 &block->checksum,
Dan Carpenter5a1cc652015-05-12 21:07:37 +03003766 1))
Todd Previte559be302015-05-04 07:48:20 -07003767 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
3768
3769 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
3770 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
3771 }
3772
3773 /* Set test active flag here so userspace doesn't interrupt things */
3774 intel_dp->compliance_test_active = 1;
3775
Todd Previtec5d5ab72015-04-15 08:38:38 -07003776 return test_result;
3777}
3778
3779static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
3780{
3781 uint8_t test_result = DP_TEST_NAK;
3782 return test_result;
3783}
3784
3785static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
3786{
3787 uint8_t response = DP_TEST_NAK;
3788 uint8_t rxdata = 0;
3789 int status = 0;
3790
Todd Previtec5d5ab72015-04-15 08:38:38 -07003791 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
3792 if (status <= 0) {
3793 DRM_DEBUG_KMS("Could not read test request from sink\n");
3794 goto update_status;
3795 }
3796
3797 switch (rxdata) {
3798 case DP_TEST_LINK_TRAINING:
3799 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
3800 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
3801 response = intel_dp_autotest_link_training(intel_dp);
3802 break;
3803 case DP_TEST_LINK_VIDEO_PATTERN:
3804 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
3805 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
3806 response = intel_dp_autotest_video_pattern(intel_dp);
3807 break;
3808 case DP_TEST_LINK_EDID_READ:
3809 DRM_DEBUG_KMS("EDID test requested\n");
3810 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
3811 response = intel_dp_autotest_edid(intel_dp);
3812 break;
3813 case DP_TEST_LINK_PHY_TEST_PATTERN:
3814 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
3815 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
3816 response = intel_dp_autotest_phy_pattern(intel_dp);
3817 break;
3818 default:
3819 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
3820 break;
3821 }
3822
3823update_status:
3824 status = drm_dp_dpcd_write(&intel_dp->aux,
3825 DP_TEST_RESPONSE,
3826 &response, 1);
3827 if (status <= 0)
3828 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003829}
3830
Dave Airlie0e32b392014-05-02 14:02:48 +10003831static int
3832intel_dp_check_mst_status(struct intel_dp *intel_dp)
3833{
3834 bool bret;
3835
3836 if (intel_dp->is_mst) {
3837 u8 esi[16] = { 0 };
3838 int ret = 0;
3839 int retry;
3840 bool handled;
3841 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3842go_again:
3843 if (bret == true) {
3844
3845 /* check link status - esi[10] = 0x200c */
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003846 if (intel_dp->active_mst_links &&
Ville Syrjälä901c2da2015-08-17 18:05:12 +03003847 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10003848 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
3849 intel_dp_start_link_train(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10003850 intel_dp_stop_link_train(intel_dp);
3851 }
3852
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02003853 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10003854 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
3855
3856 if (handled) {
3857 for (retry = 0; retry < 3; retry++) {
3858 int wret;
3859 wret = drm_dp_dpcd_write(&intel_dp->aux,
3860 DP_SINK_COUNT_ESI+1,
3861 &esi[1], 3);
3862 if (wret == 3) {
3863 break;
3864 }
3865 }
3866
3867 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3868 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02003869 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10003870 goto go_again;
3871 }
3872 } else
3873 ret = 0;
3874
3875 return ret;
3876 } else {
3877 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3878 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
3879 intel_dp->is_mst = false;
3880 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3881 /* send a hotplug event */
3882 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
3883 }
3884 }
3885 return -EINVAL;
3886}
3887
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05303888static void
3889intel_dp_check_link_status(struct intel_dp *intel_dp)
3890{
3891 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
3892 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3893 u8 link_status[DP_LINK_STATUS_SIZE];
3894
3895 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
3896
3897 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3898 DRM_ERROR("Failed to get link status\n");
3899 return;
3900 }
3901
3902 if (!intel_encoder->base.crtc)
3903 return;
3904
3905 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
3906 return;
3907
3908 /* if link training is requested we should perform it always */
3909 if ((intel_dp->compliance_test_type == DP_TEST_LINK_TRAINING) ||
3910 (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count))) {
3911 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
3912 intel_encoder->base.name);
3913 intel_dp_start_link_train(intel_dp);
3914 intel_dp_stop_link_train(intel_dp);
3915 }
3916}
3917
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003918/*
3919 * According to DP spec
3920 * 5.1.2:
3921 * 1. Read DPCD
3922 * 2. Configure link according to Receiver Capabilities
3923 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
3924 * 4. Check link status on receipt of hot-plug interrupt
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303925 *
3926 * intel_dp_short_pulse - handles short pulse interrupts
3927 * when full detection is not required.
3928 * Returns %true if short pulse is handled and full detection
3929 * is NOT required and %false otherwise.
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003930 */
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303931static bool
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05303932intel_dp_short_pulse(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003933{
Dave Airlie5b215bc2014-08-05 10:40:20 +10003934 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003935 u8 sink_irq_vector;
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303936 u8 old_sink_count = intel_dp->sink_count;
3937 bool ret;
Dave Airlie5b215bc2014-08-05 10:40:20 +10003938
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05303939 /*
3940 * Clearing compliance test variables to allow capturing
3941 * of values for next automated test request.
3942 */
3943 intel_dp->compliance_test_active = 0;
3944 intel_dp->compliance_test_type = 0;
3945 intel_dp->compliance_test_data = 0;
3946
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303947 /*
3948 * Now read the DPCD to see if it's actually running
3949 * If the current value of sink count doesn't match with
3950 * the value that was stored earlier or dpcd read failed
3951 * we need to do full detection
3952 */
3953 ret = intel_dp_get_dpcd(intel_dp);
3954
3955 if ((old_sink_count != intel_dp->sink_count) || !ret) {
3956 /* No need to proceed if we are going to do full detect */
3957 return false;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003958 }
3959
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003960 /* Try to read the source of the interrupt */
3961 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3962 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
3963 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003964 drm_dp_dpcd_writeb(&intel_dp->aux,
3965 DP_DEVICE_SERVICE_IRQ_VECTOR,
3966 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003967
3968 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Todd Previte09b1eb12015-04-20 15:27:34 -07003969 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003970 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
3971 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
3972 }
3973
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05303974 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
3975 intel_dp_check_link_status(intel_dp);
3976 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303977
3978 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003979}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003980
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003981/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003982static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07003983intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04003984{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003985 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003986 uint8_t type;
3987
3988 if (!intel_dp_get_dpcd(intel_dp))
3989 return connector_status_disconnected;
3990
Shubhangi Shrivastava1034ce72016-04-12 12:23:54 +05303991 if (is_edp(intel_dp))
3992 return connector_status_connected;
3993
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003994 /* if there's no downstream port, we're done */
3995 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07003996 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003997
3998 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003999 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4000 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02004001
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05304002 return intel_dp->sink_count ?
4003 connector_status_connected : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004004 }
4005
4006 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004007 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004008 return connector_status_connected;
4009
4010 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004011 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4012 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4013 if (type == DP_DS_PORT_TYPE_VGA ||
4014 type == DP_DS_PORT_TYPE_NON_EDID)
4015 return connector_status_unknown;
4016 } else {
4017 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4018 DP_DWN_STRM_PORT_TYPE_MASK;
4019 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4020 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4021 return connector_status_unknown;
4022 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004023
4024 /* Anything else is out of spec, warn and ignore */
4025 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004026 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004027}
4028
4029static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004030edp_detect(struct intel_dp *intel_dp)
4031{
4032 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4033 enum drm_connector_status status;
4034
4035 status = intel_panel_detect(dev);
4036 if (status == connector_status_unknown)
4037 status = connector_status_connected;
4038
4039 return status;
4040}
4041
Jani Nikulab93433c2015-08-20 10:47:36 +03004042static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
4043 struct intel_digital_port *port)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004044{
Jani Nikulab93433c2015-08-20 10:47:36 +03004045 u32 bit;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004046
Jani Nikula0df53b72015-08-20 10:47:40 +03004047 switch (port->port) {
4048 case PORT_A:
4049 return true;
4050 case PORT_B:
4051 bit = SDE_PORTB_HOTPLUG;
4052 break;
4053 case PORT_C:
4054 bit = SDE_PORTC_HOTPLUG;
4055 break;
4056 case PORT_D:
4057 bit = SDE_PORTD_HOTPLUG;
4058 break;
4059 default:
4060 MISSING_CASE(port->port);
4061 return false;
4062 }
4063
4064 return I915_READ(SDEISR) & bit;
4065}
4066
4067static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
4068 struct intel_digital_port *port)
4069{
4070 u32 bit;
4071
4072 switch (port->port) {
4073 case PORT_A:
4074 return true;
4075 case PORT_B:
4076 bit = SDE_PORTB_HOTPLUG_CPT;
4077 break;
4078 case PORT_C:
4079 bit = SDE_PORTC_HOTPLUG_CPT;
4080 break;
4081 case PORT_D:
4082 bit = SDE_PORTD_HOTPLUG_CPT;
4083 break;
Jani Nikulaa78695d2015-09-18 15:54:50 +03004084 case PORT_E:
4085 bit = SDE_PORTE_HOTPLUG_SPT;
4086 break;
Jani Nikula0df53b72015-08-20 10:47:40 +03004087 default:
4088 MISSING_CASE(port->port);
4089 return false;
Jani Nikulab93433c2015-08-20 10:47:36 +03004090 }
Damien Lespiau1b469632012-12-13 16:09:01 +00004091
Jani Nikulab93433c2015-08-20 10:47:36 +03004092 return I915_READ(SDEISR) & bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004093}
4094
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004095static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula1d245982015-08-20 10:47:37 +03004096 struct intel_digital_port *port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004097{
Jani Nikula9642c812015-08-20 10:47:41 +03004098 u32 bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004099
Jani Nikula9642c812015-08-20 10:47:41 +03004100 switch (port->port) {
4101 case PORT_B:
4102 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4103 break;
4104 case PORT_C:
4105 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4106 break;
4107 case PORT_D:
4108 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4109 break;
4110 default:
4111 MISSING_CASE(port->port);
4112 return false;
4113 }
4114
4115 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4116}
4117
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004118static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
4119 struct intel_digital_port *port)
Jani Nikula9642c812015-08-20 10:47:41 +03004120{
4121 u32 bit;
4122
4123 switch (port->port) {
4124 case PORT_B:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004125 bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004126 break;
4127 case PORT_C:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004128 bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004129 break;
4130 case PORT_D:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004131 bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004132 break;
4133 default:
4134 MISSING_CASE(port->port);
4135 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004136 }
4137
Jani Nikula1d245982015-08-20 10:47:37 +03004138 return I915_READ(PORT_HOTPLUG_STAT) & bit;
Dave Airlie2a592be2014-09-01 16:58:12 +10004139}
4140
Jani Nikulae464bfd2015-08-20 10:47:42 +03004141static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304142 struct intel_digital_port *intel_dig_port)
Jani Nikulae464bfd2015-08-20 10:47:42 +03004143{
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304144 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4145 enum port port;
Jani Nikulae464bfd2015-08-20 10:47:42 +03004146 u32 bit;
4147
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304148 intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
4149 switch (port) {
Jani Nikulae464bfd2015-08-20 10:47:42 +03004150 case PORT_A:
4151 bit = BXT_DE_PORT_HP_DDIA;
4152 break;
4153 case PORT_B:
4154 bit = BXT_DE_PORT_HP_DDIB;
4155 break;
4156 case PORT_C:
4157 bit = BXT_DE_PORT_HP_DDIC;
4158 break;
4159 default:
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304160 MISSING_CASE(port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004161 return false;
4162 }
4163
4164 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4165}
4166
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004167/*
4168 * intel_digital_port_connected - is the specified port connected?
4169 * @dev_priv: i915 private structure
4170 * @port: the port to test
4171 *
4172 * Return %true if @port is connected, %false otherwise.
4173 */
Sonika Jindal237ed862015-09-15 09:44:20 +05304174bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004175 struct intel_digital_port *port)
4176{
Jani Nikula0df53b72015-08-20 10:47:40 +03004177 if (HAS_PCH_IBX(dev_priv))
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004178 return ibx_digital_port_connected(dev_priv, port);
Ville Syrjälä22824fa2016-02-11 16:44:28 +02004179 else if (HAS_PCH_SPLIT(dev_priv))
Jani Nikula0df53b72015-08-20 10:47:40 +03004180 return cpt_digital_port_connected(dev_priv, port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004181 else if (IS_BROXTON(dev_priv))
4182 return bxt_digital_port_connected(dev_priv, port);
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004183 else if (IS_GM45(dev_priv))
4184 return gm45_digital_port_connected(dev_priv, port);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004185 else
4186 return g4x_digital_port_connected(dev_priv, port);
4187}
4188
Keith Packard8c241fe2011-09-28 16:38:44 -07004189static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004190intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004191{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004192 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004193
Jani Nikula9cd300e2012-10-19 14:51:52 +03004194 /* use cached edid if we have one */
4195 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004196 /* invalid edid */
4197 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004198 return NULL;
4199
Jani Nikula55e9ede2013-10-01 10:38:54 +03004200 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004201 } else
4202 return drm_get_edid(&intel_connector->base,
4203 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004204}
4205
Chris Wilsonbeb60602014-09-02 20:04:00 +01004206static void
4207intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004208{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004209 struct intel_connector *intel_connector = intel_dp->attached_connector;
4210 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004211
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304212 intel_dp_unset_edid(intel_dp);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004213 edid = intel_dp_get_edid(intel_dp);
4214 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004215
Chris Wilsonbeb60602014-09-02 20:04:00 +01004216 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4217 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4218 else
4219 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4220}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004221
Chris Wilsonbeb60602014-09-02 20:04:00 +01004222static void
4223intel_dp_unset_edid(struct intel_dp *intel_dp)
4224{
4225 struct intel_connector *intel_connector = intel_dp->attached_connector;
4226
4227 kfree(intel_connector->detect_edid);
4228 intel_connector->detect_edid = NULL;
4229
4230 intel_dp->has_audio = false;
4231}
4232
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304233static void
4234intel_dp_long_pulse(struct intel_connector *intel_connector)
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004235{
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304236 struct drm_connector *connector = &intel_connector->base;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004237 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004238 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4239 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004240 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004241 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004242 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004243 bool ret;
Todd Previte09b1eb12015-04-20 15:27:34 -07004244 u8 sink_irq_vector;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004245
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004246 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4247 intel_display_power_get(to_i915(dev), power_domain);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004248
Chris Wilsond410b562014-09-02 20:03:59 +01004249 /* Can't disconnect eDP, but you can close the lid... */
4250 if (is_edp(intel_dp))
4251 status = edp_detect(intel_dp);
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004252 else if (intel_digital_port_connected(to_i915(dev),
4253 dp_to_dig_port(intel_dp)))
4254 status = intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004255 else
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004256 status = connector_status_disconnected;
4257
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304258 if (status != connector_status_connected) {
4259 intel_dp->compliance_test_active = 0;
4260 intel_dp->compliance_test_type = 0;
4261 intel_dp->compliance_test_data = 0;
4262
jim.bride@linux.intel.com0e505a02016-04-11 10:11:24 -07004263 if (intel_dp->is_mst) {
4264 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
4265 intel_dp->is_mst,
4266 intel_dp->mst_mgr.mst_state);
4267 intel_dp->is_mst = false;
4268 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4269 intel_dp->is_mst);
4270 }
4271
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004272 goto out;
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304273 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004274
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304275 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4276 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4277
Adam Jackson0d198322012-05-14 16:05:47 -04004278 intel_dp_probe_oui(intel_dp);
4279
Dave Airlie0e32b392014-05-02 14:02:48 +10004280 ret = intel_dp_probe_mst(intel_dp);
4281 if (ret) {
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304282 /*
4283 * If we are in MST mode then this connector
4284 * won't appear connected or have anything
4285 * with EDID on it
4286 */
Dave Airlie0e32b392014-05-02 14:02:48 +10004287 status = connector_status_disconnected;
4288 goto out;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304289 } else if (connector->status == connector_status_connected) {
4290 /*
4291 * If display was connected already and is still connected
4292 * check links status, there has been known issues of
4293 * link loss triggerring long pulse!!!!
4294 */
4295 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4296 intel_dp_check_link_status(intel_dp);
4297 drm_modeset_unlock(&dev->mode_config.connection_mutex);
4298 goto out;
Dave Airlie0e32b392014-05-02 14:02:48 +10004299 }
4300
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304301 /*
4302 * Clearing NACK and defer counts to get their exact values
4303 * while reading EDID which are required by Compliance tests
4304 * 4.2.2.4 and 4.2.2.5
4305 */
4306 intel_dp->aux.i2c_nack_count = 0;
4307 intel_dp->aux.i2c_defer_count = 0;
4308
Chris Wilsonbeb60602014-09-02 20:04:00 +01004309 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004310
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004311 status = connector_status_connected;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304312 intel_dp->detect_done = true;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004313
Todd Previte09b1eb12015-04-20 15:27:34 -07004314 /* Try to read the source of the interrupt */
4315 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4316 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4317 /* Clear interrupt source */
4318 drm_dp_dpcd_writeb(&intel_dp->aux,
4319 DP_DEVICE_SERVICE_IRQ_VECTOR,
4320 sink_irq_vector);
4321
4322 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4323 intel_dp_handle_test_request(intel_dp);
4324 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4325 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4326 }
4327
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004328out:
jim.bride@linux.intel.com0e505a02016-04-11 10:11:24 -07004329 if ((status != connector_status_connected) &&
4330 (intel_dp->is_mst == false))
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304331 intel_dp_unset_edid(intel_dp);
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304332
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004333 intel_display_power_put(to_i915(dev), power_domain);
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304334 return;
4335}
4336
4337static enum drm_connector_status
4338intel_dp_detect(struct drm_connector *connector, bool force)
4339{
4340 struct intel_dp *intel_dp = intel_attached_dp(connector);
4341 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4342 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4343 struct intel_connector *intel_connector = to_intel_connector(connector);
4344
4345 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4346 connector->base.id, connector->name);
4347
4348 if (intel_dp->is_mst) {
4349 /* MST devices are disconnected from a monitor POV */
4350 intel_dp_unset_edid(intel_dp);
4351 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4352 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4353 return connector_status_disconnected;
4354 }
4355
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304356 /* If full detect is not performed yet, do a full detect */
4357 if (!intel_dp->detect_done)
4358 intel_dp_long_pulse(intel_dp->attached_connector);
4359
4360 intel_dp->detect_done = false;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304361
4362 if (intel_connector->detect_edid)
4363 return connector_status_connected;
4364 else
4365 return connector_status_disconnected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004366}
4367
Chris Wilsonbeb60602014-09-02 20:04:00 +01004368static void
4369intel_dp_force(struct drm_connector *connector)
4370{
4371 struct intel_dp *intel_dp = intel_attached_dp(connector);
4372 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004373 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004374 enum intel_display_power_domain power_domain;
4375
4376 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4377 connector->base.id, connector->name);
4378 intel_dp_unset_edid(intel_dp);
4379
4380 if (connector->status != connector_status_connected)
4381 return;
4382
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004383 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4384 intel_display_power_get(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004385
4386 intel_dp_set_edid(intel_dp);
4387
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004388 intel_display_power_put(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004389
4390 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4391 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4392}
4393
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004394static int intel_dp_get_modes(struct drm_connector *connector)
4395{
Jani Nikuladd06f902012-10-19 14:51:50 +03004396 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004397 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004398
Chris Wilsonbeb60602014-09-02 20:04:00 +01004399 edid = intel_connector->detect_edid;
4400 if (edid) {
4401 int ret = intel_connector_update_modes(connector, edid);
4402 if (ret)
4403 return ret;
4404 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004405
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004406 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004407 if (is_edp(intel_attached_dp(connector)) &&
4408 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004409 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004410
4411 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004412 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004413 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004414 drm_mode_probed_add(connector, mode);
4415 return 1;
4416 }
4417 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004418
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004419 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004420}
4421
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004422static bool
4423intel_dp_detect_audio(struct drm_connector *connector)
4424{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004425 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004426 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004427
Chris Wilsonbeb60602014-09-02 20:04:00 +01004428 edid = to_intel_connector(connector)->detect_edid;
4429 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004430 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004431
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004432 return has_audio;
4433}
4434
Chris Wilsonf6849602010-09-19 09:29:33 +01004435static int
4436intel_dp_set_property(struct drm_connector *connector,
4437 struct drm_property *property,
4438 uint64_t val)
4439{
Chris Wilsone953fd72011-02-21 22:23:52 +00004440 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004441 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004442 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4443 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004444 int ret;
4445
Rob Clark662595d2012-10-11 20:36:04 -05004446 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004447 if (ret)
4448 return ret;
4449
Chris Wilson3f43c482011-05-12 22:17:24 +01004450 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004451 int i = val;
4452 bool has_audio;
4453
4454 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004455 return 0;
4456
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004457 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004458
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004459 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004460 has_audio = intel_dp_detect_audio(connector);
4461 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004462 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004463
4464 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004465 return 0;
4466
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004467 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004468 goto done;
4469 }
4470
Chris Wilsone953fd72011-02-21 22:23:52 +00004471 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004472 bool old_auto = intel_dp->color_range_auto;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004473 bool old_range = intel_dp->limited_color_range;
Daniel Vetterae4edb82013-04-22 17:07:23 +02004474
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004475 switch (val) {
4476 case INTEL_BROADCAST_RGB_AUTO:
4477 intel_dp->color_range_auto = true;
4478 break;
4479 case INTEL_BROADCAST_RGB_FULL:
4480 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004481 intel_dp->limited_color_range = false;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004482 break;
4483 case INTEL_BROADCAST_RGB_LIMITED:
4484 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004485 intel_dp->limited_color_range = true;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004486 break;
4487 default:
4488 return -EINVAL;
4489 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004490
4491 if (old_auto == intel_dp->color_range_auto &&
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004492 old_range == intel_dp->limited_color_range)
Daniel Vetterae4edb82013-04-22 17:07:23 +02004493 return 0;
4494
Chris Wilsone953fd72011-02-21 22:23:52 +00004495 goto done;
4496 }
4497
Yuly Novikov53b41832012-10-26 12:04:00 +03004498 if (is_edp(intel_dp) &&
4499 property == connector->dev->mode_config.scaling_mode_property) {
4500 if (val == DRM_MODE_SCALE_NONE) {
4501 DRM_DEBUG_KMS("no scaling not supported\n");
4502 return -EINVAL;
4503 }
Ville Syrjälä234126c2016-04-12 22:14:38 +03004504 if (HAS_GMCH_DISPLAY(dev_priv) &&
4505 val == DRM_MODE_SCALE_CENTER) {
4506 DRM_DEBUG_KMS("centering not supported\n");
4507 return -EINVAL;
4508 }
Yuly Novikov53b41832012-10-26 12:04:00 +03004509
4510 if (intel_connector->panel.fitting_mode == val) {
4511 /* the eDP scaling property is not changed */
4512 return 0;
4513 }
4514 intel_connector->panel.fitting_mode = val;
4515
4516 goto done;
4517 }
4518
Chris Wilsonf6849602010-09-19 09:29:33 +01004519 return -EINVAL;
4520
4521done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004522 if (intel_encoder->base.crtc)
4523 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004524
4525 return 0;
4526}
4527
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004528static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004529intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004530{
Jani Nikula1d508702012-10-19 14:51:49 +03004531 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004532
Chris Wilson10e972d2014-09-04 21:43:45 +01004533 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004534
Jani Nikula9cd300e2012-10-19 14:51:52 +03004535 if (!IS_ERR_OR_NULL(intel_connector->edid))
4536 kfree(intel_connector->edid);
4537
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004538 /* Can't call is_edp() since the encoder may have been destroyed
4539 * already. */
4540 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004541 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004542
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004543 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004544 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004545}
4546
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004547void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004548{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004549 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4550 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004551
Dave Airlie0e32b392014-05-02 14:02:48 +10004552 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004553 if (is_edp(intel_dp)) {
4554 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004555 /*
4556 * vdd might still be enabled do to the delayed vdd off.
4557 * Make sure vdd is actually turned off here.
4558 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004559 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004560 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004561 pps_unlock(intel_dp);
4562
Clint Taylor01527b32014-07-07 13:01:46 -07004563 if (intel_dp->edp_notifier.notifier_call) {
4564 unregister_reboot_notifier(&intel_dp->edp_notifier);
4565 intel_dp->edp_notifier.notifier_call = NULL;
4566 }
Keith Packardbd943152011-09-18 23:09:52 -07004567 }
Imre Deakc8bd0e42014-12-12 17:57:38 +02004568 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004569 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004570}
4571
Imre Deakbf93ba62016-04-18 10:04:21 +03004572void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
Imre Deak07f9cd02014-08-18 14:42:45 +03004573{
4574 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4575
4576 if (!is_edp(intel_dp))
4577 return;
4578
Ville Syrjälä951468f2014-09-04 14:55:31 +03004579 /*
4580 * vdd might still be enabled do to the delayed vdd off.
4581 * Make sure vdd is actually turned off here.
4582 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004583 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004584 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004585 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004586 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004587}
4588
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004589static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4590{
4591 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4592 struct drm_device *dev = intel_dig_port->base.base.dev;
4593 struct drm_i915_private *dev_priv = dev->dev_private;
4594 enum intel_display_power_domain power_domain;
4595
4596 lockdep_assert_held(&dev_priv->pps_mutex);
4597
4598 if (!edp_have_panel_vdd(intel_dp))
4599 return;
4600
4601 /*
4602 * The VDD bit needs a power domain reference, so if the bit is
4603 * already enabled when we boot or resume, grab this reference and
4604 * schedule a vdd off, so we don't hold on to the reference
4605 * indefinitely.
4606 */
4607 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004608 power_domain = intel_display_port_aux_power_domain(&intel_dig_port->base);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004609 intel_display_power_get(dev_priv, power_domain);
4610
4611 edp_panel_vdd_schedule_off(intel_dp);
4612}
4613
Imre Deakbf93ba62016-04-18 10:04:21 +03004614void intel_dp_encoder_reset(struct drm_encoder *encoder)
Imre Deak6d93c0c2014-07-31 14:03:36 +03004615{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004616 struct intel_dp *intel_dp;
4617
4618 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4619 return;
4620
4621 intel_dp = enc_to_intel_dp(encoder);
4622
4623 pps_lock(intel_dp);
4624
4625 /*
4626 * Read out the current power sequencer assignment,
4627 * in case the BIOS did something with it.
4628 */
Wayne Boyer666a4532015-12-09 12:29:35 -08004629 if (IS_VALLEYVIEW(encoder->dev) || IS_CHERRYVIEW(encoder->dev))
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004630 vlv_initial_power_sequencer_setup(intel_dp);
4631
4632 intel_edp_panel_vdd_sanitize(intel_dp);
4633
4634 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004635}
4636
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004637static const struct drm_connector_funcs intel_dp_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02004638 .dpms = drm_atomic_helper_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004639 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004640 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004641 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004642 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004643 .atomic_get_property = intel_connector_atomic_get_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004644 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004645 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02004646 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004647};
4648
4649static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4650 .get_modes = intel_dp_get_modes,
4651 .mode_valid = intel_dp_mode_valid,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004652};
4653
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004654static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004655 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004656 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004657};
4658
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004659enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004660intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4661{
4662 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004663 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004664 struct drm_device *dev = intel_dig_port->base.base.dev;
4665 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004666 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004667 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03004668
Takashi Iwai25400582015-11-19 12:09:56 +01004669 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
4670 intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
Dave Airlie0e32b392014-05-02 14:02:48 +10004671 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004672
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004673 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4674 /*
4675 * vdd off can generate a long pulse on eDP which
4676 * would require vdd on to handle it, and thus we
4677 * would end up in an endless cycle of
4678 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4679 */
4680 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4681 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02004682 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004683 }
4684
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004685 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4686 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004687 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004688
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004689 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak1c767b32014-08-18 14:42:42 +03004690 intel_display_power_get(dev_priv, power_domain);
4691
Dave Airlie0e32b392014-05-02 14:02:48 +10004692 if (long_hpd) {
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304693 intel_dp_long_pulse(intel_dp->attached_connector);
4694 if (intel_dp->is_mst)
4695 ret = IRQ_HANDLED;
4696 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004697
Dave Airlie0e32b392014-05-02 14:02:48 +10004698 } else {
4699 if (intel_dp->is_mst) {
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304700 if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
4701 /*
4702 * If we were in MST mode, and device is not
4703 * there, get out of MST mode
4704 */
4705 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
4706 intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4707 intel_dp->is_mst = false;
4708 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4709 intel_dp->is_mst);
4710 goto put_power;
4711 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004712 }
4713
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304714 if (!intel_dp->is_mst) {
4715 if (!intel_dp_short_pulse(intel_dp)) {
4716 intel_dp_long_pulse(intel_dp->attached_connector);
4717 goto put_power;
4718 }
4719 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004720 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004721
4722 ret = IRQ_HANDLED;
4723
Imre Deak1c767b32014-08-18 14:42:42 +03004724put_power:
4725 intel_display_power_put(dev_priv, power_domain);
4726
4727 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10004728}
4729
Rodrigo Vivi477ec322015-08-06 15:51:39 +08004730/* check the VBT to see whether the eDP is on another port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004731bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004732{
4733 struct drm_i915_private *dev_priv = dev->dev_private;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004734
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03004735 /*
4736 * eDP not supported on g4x. so bail out early just
4737 * for a bit extra safety in case the VBT is bonkers.
4738 */
4739 if (INTEL_INFO(dev)->gen < 5)
4740 return false;
4741
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004742 if (port == PORT_A)
4743 return true;
4744
Jani Nikula951d9ef2016-03-16 12:43:31 +02004745 return intel_bios_is_port_edp(dev_priv, port);
Zhao Yakui36e83a12010-06-12 14:32:21 +08004746}
4747
Dave Airlie0e32b392014-05-02 14:02:48 +10004748void
Chris Wilsonf6849602010-09-19 09:29:33 +01004749intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4750{
Yuly Novikov53b41832012-10-26 12:04:00 +03004751 struct intel_connector *intel_connector = to_intel_connector(connector);
4752
Chris Wilson3f43c482011-05-12 22:17:24 +01004753 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00004754 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004755 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03004756
4757 if (is_edp(intel_dp)) {
4758 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05004759 drm_object_attach_property(
4760 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03004761 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03004762 DRM_MODE_SCALE_ASPECT);
4763 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03004764 }
Chris Wilsonf6849602010-09-19 09:29:33 +01004765}
4766
Imre Deakdada1a92014-01-29 13:25:41 +02004767static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
4768{
Abhay Kumard28d4732016-01-22 17:39:04 -08004769 intel_dp->panel_power_off_time = ktime_get_boottime();
Imre Deakdada1a92014-01-29 13:25:41 +02004770 intel_dp->last_power_on = jiffies;
4771 intel_dp->last_backlight_off = jiffies;
4772}
4773
Daniel Vetter67a54562012-10-20 20:57:45 +02004774static void
Imre Deak54648612016-06-16 16:37:22 +03004775intel_pps_readout_hw_state(struct drm_i915_private *dev_priv,
4776 struct intel_dp *intel_dp, struct edp_power_seq *seq)
Daniel Vetter67a54562012-10-20 20:57:45 +02004777{
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304778 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
Imre Deak8e8232d2016-06-16 16:37:21 +03004779 struct pps_registers regs;
Jesse Barnes453c5422013-03-28 09:55:41 -07004780
Imre Deak8e8232d2016-06-16 16:37:21 +03004781 intel_pps_get_registers(dev_priv, intel_dp, &regs);
Daniel Vetter67a54562012-10-20 20:57:45 +02004782
4783 /* Workaround: Need to write PP_CONTROL with the unlock key as
4784 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304785 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02004786
Imre Deak8e8232d2016-06-16 16:37:21 +03004787 pp_on = I915_READ(regs.pp_on);
4788 pp_off = I915_READ(regs.pp_off);
Imre Deak54648612016-06-16 16:37:22 +03004789 if (!IS_BROXTON(dev_priv)) {
Imre Deak8e8232d2016-06-16 16:37:21 +03004790 I915_WRITE(regs.pp_ctrl, pp_ctl);
4791 pp_div = I915_READ(regs.pp_div);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304792 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004793
4794 /* Pull timing values out of registers */
Imre Deak54648612016-06-16 16:37:22 +03004795 seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
4796 PANEL_POWER_UP_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02004797
Imre Deak54648612016-06-16 16:37:22 +03004798 seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
4799 PANEL_LIGHT_ON_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02004800
Imre Deak54648612016-06-16 16:37:22 +03004801 seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
4802 PANEL_LIGHT_OFF_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02004803
Imre Deak54648612016-06-16 16:37:22 +03004804 seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
4805 PANEL_POWER_DOWN_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02004806
Imre Deak54648612016-06-16 16:37:22 +03004807 if (IS_BROXTON(dev_priv)) {
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304808 u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
4809 BXT_POWER_CYCLE_DELAY_SHIFT;
4810 if (tmp > 0)
Imre Deak54648612016-06-16 16:37:22 +03004811 seq->t11_t12 = (tmp - 1) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304812 else
Imre Deak54648612016-06-16 16:37:22 +03004813 seq->t11_t12 = 0;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304814 } else {
Imre Deak54648612016-06-16 16:37:22 +03004815 seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02004816 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304817 }
Imre Deak54648612016-06-16 16:37:22 +03004818}
4819
4820static void
4821intel_dp_init_panel_power_sequencer(struct drm_device *dev,
4822 struct intel_dp *intel_dp)
4823{
4824 struct drm_i915_private *dev_priv = dev->dev_private;
4825 struct edp_power_seq cur, vbt, spec,
4826 *final = &intel_dp->pps_delays;
4827
4828 lockdep_assert_held(&dev_priv->pps_mutex);
4829
4830 /* already initialized? */
4831 if (final->t11_t12 != 0)
4832 return;
4833
4834 intel_pps_readout_hw_state(dev_priv, intel_dp, &cur);
Daniel Vetter67a54562012-10-20 20:57:45 +02004835
4836 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4837 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
4838
Jani Nikula6aa23e62016-03-24 17:50:20 +02004839 vbt = dev_priv->vbt.edp.pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02004840
4841 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
4842 * our hw here, which are all in 100usec. */
4843 spec.t1_t3 = 210 * 10;
4844 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
4845 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
4846 spec.t10 = 500 * 10;
4847 /* This one is special and actually in units of 100ms, but zero
4848 * based in the hw (so we need to add 100 ms). But the sw vbt
4849 * table multiplies it with 1000 to make it in units of 100usec,
4850 * too. */
4851 spec.t11_t12 = (510 + 100) * 10;
4852
4853 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4854 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
4855
4856 /* Use the max of the register settings and vbt. If both are
4857 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004858#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02004859 spec.field : \
4860 max(cur.field, vbt.field))
4861 assign_final(t1_t3);
4862 assign_final(t8);
4863 assign_final(t9);
4864 assign_final(t10);
4865 assign_final(t11_t12);
4866#undef assign_final
4867
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004868#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02004869 intel_dp->panel_power_up_delay = get_delay(t1_t3);
4870 intel_dp->backlight_on_delay = get_delay(t8);
4871 intel_dp->backlight_off_delay = get_delay(t9);
4872 intel_dp->panel_power_down_delay = get_delay(t10);
4873 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
4874#undef get_delay
4875
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004876 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
4877 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
4878 intel_dp->panel_power_cycle_delay);
4879
4880 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
4881 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004882}
4883
4884static void
4885intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004886 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004887{
4888 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07004889 u32 pp_on, pp_off, pp_div, port_sel = 0;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02004890 int div = dev_priv->rawclk_freq / 1000;
Imre Deak8e8232d2016-06-16 16:37:21 +03004891 struct pps_registers regs;
Ville Syrjäläad933b52014-08-18 22:15:56 +03004892 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004893 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07004894
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004895 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07004896
Imre Deak8e8232d2016-06-16 16:37:21 +03004897 intel_pps_get_registers(dev_priv, intel_dp, &regs);
Jesse Barnes453c5422013-03-28 09:55:41 -07004898
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004899 /*
4900 * And finally store the new values in the power sequencer. The
4901 * backlight delays are set to 1 because we do manual waits on them. For
4902 * T8, even BSpec recommends doing it. For T9, if we don't do this,
4903 * we'll end up waiting for the backlight off delay twice: once when we
4904 * do the manual sleep, and once when we disable the panel and wait for
4905 * the PP_STATUS bit to become zero.
4906 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004907 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004908 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
4909 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004910 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02004911 /* Compute the divisor for the pp clock, simply match the Bspec
4912 * formula. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304913 if (IS_BROXTON(dev)) {
Imre Deak8e8232d2016-06-16 16:37:21 +03004914 pp_div = I915_READ(regs.pp_ctrl);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304915 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
4916 pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
4917 << BXT_POWER_CYCLE_DELAY_SHIFT);
4918 } else {
4919 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
4920 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
4921 << PANEL_POWER_CYCLE_DELAY_SHIFT);
4922 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004923
4924 /* Haswell doesn't have any port selection bits for the panel
4925 * power sequencer any more. */
Wayne Boyer666a4532015-12-09 12:29:35 -08004926 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004927 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03004928 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004929 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03004930 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02004931 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03004932 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02004933 }
4934
Jesse Barnes453c5422013-03-28 09:55:41 -07004935 pp_on |= port_sel;
4936
Imre Deak8e8232d2016-06-16 16:37:21 +03004937 I915_WRITE(regs.pp_on, pp_on);
4938 I915_WRITE(regs.pp_off, pp_off);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304939 if (IS_BROXTON(dev))
Imre Deak8e8232d2016-06-16 16:37:21 +03004940 I915_WRITE(regs.pp_ctrl, pp_div);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304941 else
Imre Deak8e8232d2016-06-16 16:37:21 +03004942 I915_WRITE(regs.pp_div, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02004943
Daniel Vetter67a54562012-10-20 20:57:45 +02004944 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Imre Deak8e8232d2016-06-16 16:37:21 +03004945 I915_READ(regs.pp_on),
4946 I915_READ(regs.pp_off),
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304947 IS_BROXTON(dev) ?
Imre Deak8e8232d2016-06-16 16:37:21 +03004948 (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
4949 I915_READ(regs.pp_div));
Zhenyu Wange3421a12010-04-08 09:43:27 +08004950}
4951
Vandana Kannanb33a2812015-02-13 15:33:03 +05304952/**
4953 * intel_dp_set_drrs_state - program registers for RR switch to take effect
4954 * @dev: DRM device
4955 * @refresh_rate: RR to be programmed
4956 *
4957 * This function gets called when refresh rate (RR) has to be changed from
4958 * one frequency to another. Switches can be between high and low RR
4959 * supported by the panel or to any other RR based on media playback (in
4960 * this case, RR value needs to be passed from user space).
4961 *
4962 * The caller of this function needs to take a lock on dev_priv->drrs.
4963 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05304964static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304965{
4966 struct drm_i915_private *dev_priv = dev->dev_private;
4967 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05304968 struct intel_digital_port *dig_port = NULL;
4969 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02004970 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304971 struct intel_crtc *intel_crtc = NULL;
Vandana Kannan96178ee2015-01-10 02:25:56 +05304972 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304973
4974 if (refresh_rate <= 0) {
4975 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
4976 return;
4977 }
4978
Vandana Kannan96178ee2015-01-10 02:25:56 +05304979 if (intel_dp == NULL) {
4980 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304981 return;
4982 }
4983
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07004984 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08004985 * FIXME: This needs proper synchronization with psr state for some
4986 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07004987 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304988
Vandana Kannan96178ee2015-01-10 02:25:56 +05304989 dig_port = dp_to_dig_port(intel_dp);
4990 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02004991 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304992
4993 if (!intel_crtc) {
4994 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
4995 return;
4996 }
4997
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004998 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304999
Vandana Kannan96178ee2015-01-10 02:25:56 +05305000 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305001 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5002 return;
5003 }
5004
Vandana Kannan96178ee2015-01-10 02:25:56 +05305005 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5006 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305007 index = DRRS_LOW_RR;
5008
Vandana Kannan96178ee2015-01-10 02:25:56 +05305009 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305010 DRM_DEBUG_KMS(
5011 "DRRS requested for previously set RR...ignoring\n");
5012 return;
5013 }
5014
5015 if (!intel_crtc->active) {
5016 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5017 return;
5018 }
5019
Durgadoss R44395bf2015-02-13 15:33:02 +05305020 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305021 switch (index) {
5022 case DRRS_HIGH_RR:
5023 intel_dp_set_m_n(intel_crtc, M1_N1);
5024 break;
5025 case DRRS_LOW_RR:
5026 intel_dp_set_m_n(intel_crtc, M2_N2);
5027 break;
5028 case DRRS_MAX_RR:
5029 default:
5030 DRM_ERROR("Unsupported refreshrate type\n");
5031 }
5032 } else if (INTEL_INFO(dev)->gen > 6) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005033 i915_reg_t reg = PIPECONF(intel_crtc->config->cpu_transcoder);
Ville Syrjälä649636e2015-09-22 19:50:01 +03005034 u32 val;
Vandana Kannana4c30b12015-02-13 15:33:00 +05305035
Ville Syrjälä649636e2015-09-22 19:50:01 +03005036 val = I915_READ(reg);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305037 if (index > DRRS_HIGH_RR) {
Wayne Boyer666a4532015-12-09 12:29:35 -08005038 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305039 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5040 else
5041 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305042 } else {
Wayne Boyer666a4532015-12-09 12:29:35 -08005043 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305044 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5045 else
5046 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305047 }
5048 I915_WRITE(reg, val);
5049 }
5050
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305051 dev_priv->drrs.refresh_rate_type = index;
5052
5053 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5054}
5055
Vandana Kannanb33a2812015-02-13 15:33:03 +05305056/**
5057 * intel_edp_drrs_enable - init drrs struct if supported
5058 * @intel_dp: DP struct
5059 *
5060 * Initializes frontbuffer_bits and drrs.dp
5061 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305062void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5063{
5064 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5065 struct drm_i915_private *dev_priv = dev->dev_private;
5066 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5067 struct drm_crtc *crtc = dig_port->base.base.crtc;
5068 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5069
5070 if (!intel_crtc->config->has_drrs) {
5071 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5072 return;
5073 }
5074
5075 mutex_lock(&dev_priv->drrs.mutex);
5076 if (WARN_ON(dev_priv->drrs.dp)) {
5077 DRM_ERROR("DRRS already enabled\n");
5078 goto unlock;
5079 }
5080
5081 dev_priv->drrs.busy_frontbuffer_bits = 0;
5082
5083 dev_priv->drrs.dp = intel_dp;
5084
5085unlock:
5086 mutex_unlock(&dev_priv->drrs.mutex);
5087}
5088
Vandana Kannanb33a2812015-02-13 15:33:03 +05305089/**
5090 * intel_edp_drrs_disable - Disable DRRS
5091 * @intel_dp: DP struct
5092 *
5093 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305094void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5095{
5096 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5097 struct drm_i915_private *dev_priv = dev->dev_private;
5098 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5099 struct drm_crtc *crtc = dig_port->base.base.crtc;
5100 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5101
5102 if (!intel_crtc->config->has_drrs)
5103 return;
5104
5105 mutex_lock(&dev_priv->drrs.mutex);
5106 if (!dev_priv->drrs.dp) {
5107 mutex_unlock(&dev_priv->drrs.mutex);
5108 return;
5109 }
5110
5111 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5112 intel_dp_set_drrs_state(dev_priv->dev,
5113 intel_dp->attached_connector->panel.
5114 fixed_mode->vrefresh);
5115
5116 dev_priv->drrs.dp = NULL;
5117 mutex_unlock(&dev_priv->drrs.mutex);
5118
5119 cancel_delayed_work_sync(&dev_priv->drrs.work);
5120}
5121
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305122static void intel_edp_drrs_downclock_work(struct work_struct *work)
5123{
5124 struct drm_i915_private *dev_priv =
5125 container_of(work, typeof(*dev_priv), drrs.work.work);
5126 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305127
Vandana Kannan96178ee2015-01-10 02:25:56 +05305128 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305129
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305130 intel_dp = dev_priv->drrs.dp;
5131
5132 if (!intel_dp)
5133 goto unlock;
5134
5135 /*
5136 * The delayed work can race with an invalidate hence we need to
5137 * recheck.
5138 */
5139
5140 if (dev_priv->drrs.busy_frontbuffer_bits)
5141 goto unlock;
5142
5143 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5144 intel_dp_set_drrs_state(dev_priv->dev,
5145 intel_dp->attached_connector->panel.
5146 downclock_mode->vrefresh);
5147
5148unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305149 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305150}
5151
Vandana Kannanb33a2812015-02-13 15:33:03 +05305152/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305153 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305154 * @dev: DRM device
5155 * @frontbuffer_bits: frontbuffer plane tracking bits
5156 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305157 * This function gets called everytime rendering on the given planes start.
5158 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305159 *
5160 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5161 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305162void intel_edp_drrs_invalidate(struct drm_device *dev,
5163 unsigned frontbuffer_bits)
5164{
5165 struct drm_i915_private *dev_priv = dev->dev_private;
5166 struct drm_crtc *crtc;
5167 enum pipe pipe;
5168
Daniel Vetter9da7d692015-04-09 16:44:15 +02005169 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305170 return;
5171
Daniel Vetter88f933a2015-04-09 16:44:16 +02005172 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305173
Vandana Kannana93fad02015-01-10 02:25:59 +05305174 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005175 if (!dev_priv->drrs.dp) {
5176 mutex_unlock(&dev_priv->drrs.mutex);
5177 return;
5178 }
5179
Vandana Kannana93fad02015-01-10 02:25:59 +05305180 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5181 pipe = to_intel_crtc(crtc)->pipe;
5182
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005183 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5184 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5185
Ramalingam C0ddfd202015-06-15 20:50:05 +05305186 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005187 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Vandana Kannana93fad02015-01-10 02:25:59 +05305188 intel_dp_set_drrs_state(dev_priv->dev,
5189 dev_priv->drrs.dp->attached_connector->panel.
5190 fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305191
Vandana Kannana93fad02015-01-10 02:25:59 +05305192 mutex_unlock(&dev_priv->drrs.mutex);
5193}
5194
Vandana Kannanb33a2812015-02-13 15:33:03 +05305195/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305196 * intel_edp_drrs_flush - Restart Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305197 * @dev: DRM device
5198 * @frontbuffer_bits: frontbuffer plane tracking bits
5199 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305200 * This function gets called every time rendering on the given planes has
5201 * completed or flip on a crtc is completed. So DRRS should be upclocked
5202 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5203 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305204 *
5205 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5206 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305207void intel_edp_drrs_flush(struct drm_device *dev,
5208 unsigned frontbuffer_bits)
5209{
5210 struct drm_i915_private *dev_priv = dev->dev_private;
5211 struct drm_crtc *crtc;
5212 enum pipe pipe;
5213
Daniel Vetter9da7d692015-04-09 16:44:15 +02005214 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305215 return;
5216
Daniel Vetter88f933a2015-04-09 16:44:16 +02005217 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305218
Vandana Kannana93fad02015-01-10 02:25:59 +05305219 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005220 if (!dev_priv->drrs.dp) {
5221 mutex_unlock(&dev_priv->drrs.mutex);
5222 return;
5223 }
5224
Vandana Kannana93fad02015-01-10 02:25:59 +05305225 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5226 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005227
5228 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05305229 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5230
Ramalingam C0ddfd202015-06-15 20:50:05 +05305231 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005232 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Ramalingam C0ddfd202015-06-15 20:50:05 +05305233 intel_dp_set_drrs_state(dev_priv->dev,
5234 dev_priv->drrs.dp->attached_connector->panel.
5235 fixed_mode->vrefresh);
5236
5237 /*
5238 * flush also means no more activity hence schedule downclock, if all
5239 * other fbs are quiescent too
5240 */
5241 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305242 schedule_delayed_work(&dev_priv->drrs.work,
5243 msecs_to_jiffies(1000));
5244 mutex_unlock(&dev_priv->drrs.mutex);
5245}
5246
Vandana Kannanb33a2812015-02-13 15:33:03 +05305247/**
5248 * DOC: Display Refresh Rate Switching (DRRS)
5249 *
5250 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5251 * which enables swtching between low and high refresh rates,
5252 * dynamically, based on the usage scenario. This feature is applicable
5253 * for internal panels.
5254 *
5255 * Indication that the panel supports DRRS is given by the panel EDID, which
5256 * would list multiple refresh rates for one resolution.
5257 *
5258 * DRRS is of 2 types - static and seamless.
5259 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5260 * (may appear as a blink on screen) and is used in dock-undock scenario.
5261 * Seamless DRRS involves changing RR without any visual effect to the user
5262 * and can be used during normal system usage. This is done by programming
5263 * certain registers.
5264 *
5265 * Support for static/seamless DRRS may be indicated in the VBT based on
5266 * inputs from the panel spec.
5267 *
5268 * DRRS saves power by switching to low RR based on usage scenarios.
5269 *
Daniel Vetter2e7a5702016-06-01 23:40:36 +02005270 * The implementation is based on frontbuffer tracking implementation. When
5271 * there is a disturbance on the screen triggered by user activity or a periodic
5272 * system activity, DRRS is disabled (RR is changed to high RR). When there is
5273 * no movement on screen, after a timeout of 1 second, a switch to low RR is
5274 * made.
5275 *
5276 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
5277 * and intel_edp_drrs_flush() are called.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305278 *
5279 * DRRS can be further extended to support other internal panels and also
5280 * the scenario of video playback wherein RR is set based on the rate
5281 * requested by userspace.
5282 */
5283
5284/**
5285 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5286 * @intel_connector: eDP connector
5287 * @fixed_mode: preferred mode of panel
5288 *
5289 * This function is called only once at driver load to initialize basic
5290 * DRRS stuff.
5291 *
5292 * Returns:
5293 * Downclock mode if panel supports it, else return NULL.
5294 * DRRS support is determined by the presence of downclock mode (apart
5295 * from VBT setting).
5296 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305297static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305298intel_dp_drrs_init(struct intel_connector *intel_connector,
5299 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305300{
5301 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305302 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305303 struct drm_i915_private *dev_priv = dev->dev_private;
5304 struct drm_display_mode *downclock_mode = NULL;
5305
Daniel Vetter9da7d692015-04-09 16:44:15 +02005306 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5307 mutex_init(&dev_priv->drrs.mutex);
5308
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305309 if (INTEL_INFO(dev)->gen <= 6) {
5310 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5311 return NULL;
5312 }
5313
5314 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005315 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305316 return NULL;
5317 }
5318
5319 downclock_mode = intel_find_panel_downclock
5320 (dev, fixed_mode, connector);
5321
5322 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305323 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305324 return NULL;
5325 }
5326
Vandana Kannan96178ee2015-01-10 02:25:56 +05305327 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305328
Vandana Kannan96178ee2015-01-10 02:25:56 +05305329 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005330 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305331 return downclock_mode;
5332}
5333
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005334static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005335 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005336{
5337 struct drm_connector *connector = &intel_connector->base;
5338 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005339 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5340 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005341 struct drm_i915_private *dev_priv = dev->dev_private;
5342 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305343 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005344 bool has_dpcd;
5345 struct drm_display_mode *scan;
5346 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005347 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005348
5349 if (!is_edp(intel_dp))
5350 return true;
5351
Imre Deak97a824e12016-06-21 11:51:47 +03005352 /*
5353 * On IBX/CPT we may get here with LVDS already registered. Since the
5354 * driver uses the only internal power sequencer available for both
5355 * eDP and LVDS bail out early in this case to prevent interfering
5356 * with an already powered-on LVDS power sequencer.
5357 */
5358 if (intel_get_lvds_encoder(dev)) {
5359 WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
5360 DRM_INFO("LVDS was detected, not registering eDP\n");
5361
5362 return false;
5363 }
5364
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005365 pps_lock(intel_dp);
Imre Deakb4d06ed2016-06-21 11:51:49 +03005366
5367 intel_dp_init_panel_power_timestamps(intel_dp);
5368
5369 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
5370 vlv_initial_power_sequencer_setup(intel_dp);
5371 } else {
5372 intel_dp_init_panel_power_sequencer(dev, intel_dp);
5373 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
5374 }
5375
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005376 intel_edp_panel_vdd_sanitize(intel_dp);
Imre Deakb4d06ed2016-06-21 11:51:49 +03005377
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005378 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005379
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005380 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005381 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005382
5383 if (has_dpcd) {
5384 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5385 dev_priv->no_aux_handshake =
5386 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5387 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5388 } else {
5389 /* if this fails, presume the device is a ghost */
5390 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Imre Deakb4d06ed2016-06-21 11:51:49 +03005391 goto out_vdd_off;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005392 }
5393
Daniel Vetter060c8772014-03-21 23:22:35 +01005394 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005395 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005396 if (edid) {
5397 if (drm_add_edid_modes(connector, edid)) {
5398 drm_mode_connector_update_edid_property(connector,
5399 edid);
5400 drm_edid_to_eld(connector, edid);
5401 } else {
5402 kfree(edid);
5403 edid = ERR_PTR(-EINVAL);
5404 }
5405 } else {
5406 edid = ERR_PTR(-ENOENT);
5407 }
5408 intel_connector->edid = edid;
5409
5410 /* prefer fixed mode from EDID if available */
5411 list_for_each_entry(scan, &connector->probed_modes, head) {
5412 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5413 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305414 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305415 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005416 break;
5417 }
5418 }
5419
5420 /* fallback to VBT if available for eDP */
5421 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5422 fixed_mode = drm_mode_duplicate(dev,
5423 dev_priv->vbt.lfp_lvds_vbt_mode);
Ville Syrjälädf457242016-05-31 12:08:34 +03005424 if (fixed_mode) {
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005425 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
Ville Syrjälädf457242016-05-31 12:08:34 +03005426 connector->display_info.width_mm = fixed_mode->width_mm;
5427 connector->display_info.height_mm = fixed_mode->height_mm;
5428 }
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005429 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005430 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005431
Wayne Boyer666a4532015-12-09 12:29:35 -08005432 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Clint Taylor01527b32014-07-07 13:01:46 -07005433 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5434 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005435
5436 /*
5437 * Figure out the current pipe for the initial backlight setup.
5438 * If the current pipe isn't valid, try the PPS pipe, and if that
5439 * fails just assume pipe A.
5440 */
5441 if (IS_CHERRYVIEW(dev))
5442 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5443 else
5444 pipe = PORT_TO_PIPE(intel_dp->DP);
5445
5446 if (pipe != PIPE_A && pipe != PIPE_B)
5447 pipe = intel_dp->pps_pipe;
5448
5449 if (pipe != PIPE_A && pipe != PIPE_B)
5450 pipe = PIPE_A;
5451
5452 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5453 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005454 }
5455
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305456 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula5507fae2015-09-14 14:03:48 +03005457 intel_connector->panel.backlight.power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005458 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005459
5460 return true;
Imre Deakb4d06ed2016-06-21 11:51:49 +03005461
5462out_vdd_off:
5463 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5464 /*
5465 * vdd might still be enabled do to the delayed vdd off.
5466 * Make sure vdd is actually turned off here.
5467 */
5468 pps_lock(intel_dp);
5469 edp_panel_vdd_off_sync(intel_dp);
5470 pps_unlock(intel_dp);
5471
5472 return false;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005473}
5474
Paulo Zanoni16c25532013-06-12 17:27:25 -03005475bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005476intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5477 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005478{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005479 struct drm_connector *connector = &intel_connector->base;
5480 struct intel_dp *intel_dp = &intel_dig_port->dp;
5481 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5482 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005483 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005484 enum port port = intel_dig_port->port;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005485 int type, ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005486
Ville Syrjäläccb1a832015-12-08 19:59:38 +02005487 if (WARN(intel_dig_port->max_lanes < 1,
5488 "Not enough lanes (%d) for DP on port %c\n",
5489 intel_dig_port->max_lanes, port_name(port)))
5490 return false;
5491
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005492 intel_dp->pps_pipe = INVALID_PIPE;
5493
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005494 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005495 if (INTEL_INFO(dev)->gen >= 9)
5496 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005497 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5498 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5499 else if (HAS_PCH_SPLIT(dev))
5500 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5501 else
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02005502 intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005503
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005504 if (INTEL_INFO(dev)->gen >= 9)
5505 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5506 else
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02005507 intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005508
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03005509 if (HAS_DDI(dev))
5510 intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;
5511
Daniel Vetter07679352012-09-06 22:15:42 +02005512 /* Preserve the current hw state. */
5513 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005514 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005515
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005516 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305517 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005518 else
5519 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005520
Imre Deakf7d24902013-05-08 13:14:05 +03005521 /*
5522 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5523 * for DP the encoder type can be set by the caller to
5524 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5525 */
5526 if (type == DRM_MODE_CONNECTOR_eDP)
5527 intel_encoder->type = INTEL_OUTPUT_EDP;
5528
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005529 /* eDP only on port B and/or C on vlv/chv */
Wayne Boyer666a4532015-12-09 12:29:35 -08005530 if (WARN_ON((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
5531 is_edp(intel_dp) && port != PORT_B && port != PORT_C))
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005532 return false;
5533
Imre Deake7281ea2013-05-08 13:14:08 +03005534 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5535 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5536 port_name(port));
5537
Adam Jacksonb3295302010-07-16 14:46:28 -04005538 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005539 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5540
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005541 connector->interlace_allowed = true;
5542 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005543
Daniel Vetter66a92782012-07-12 20:08:18 +02005544 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005545 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005546
Chris Wilsondf0e9242010-09-09 16:20:55 +01005547 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005548 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005549
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005550 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005551 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5552 else
5553 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005554 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005555
Jani Nikula0b998362014-03-14 16:51:17 +02005556 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005557 switch (port) {
5558 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005559 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005560 break;
5561 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005562 intel_encoder->hpd_pin = HPD_PORT_B;
Jani Nikulae87a0052015-10-20 15:22:02 +03005563 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Sonika Jindalcf1d5882015-08-10 10:35:36 +05305564 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005565 break;
5566 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005567 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005568 break;
5569 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005570 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005571 break;
Xiong Zhang26951ca2015-08-17 15:55:50 +08005572 case PORT_E:
5573 intel_encoder->hpd_pin = HPD_PORT_E;
5574 break;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005575 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005576 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005577 }
5578
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005579 ret = intel_dp_aux_init(intel_dp, intel_connector);
5580 if (ret)
5581 goto fail;
Dave Airliec1f05262012-08-30 11:06:18 +10005582
Dave Airlie0e32b392014-05-02 14:02:48 +10005583 /* init MST on ports that can support it */
Jani Nikula0c9b3712015-05-18 17:10:01 +03005584 if (HAS_DP_MST(dev) &&
5585 (port == PORT_B || port == PORT_C || port == PORT_D))
5586 intel_dp_mst_encoder_init(intel_dig_port,
5587 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005588
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005589 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005590 intel_dp_aux_fini(intel_dp);
5591 intel_dp_mst_encoder_cleanup(intel_dig_port);
5592 goto fail;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005593 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005594
Chris Wilsonf6849602010-09-19 09:29:33 +01005595 intel_dp_add_properties(intel_dp, connector);
5596
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005597 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5598 * 0xd. Failure to do so will result in spurious interrupts being
5599 * generated on the port when a cable is not attached.
5600 */
5601 if (IS_G4X(dev) && !IS_GM45(dev)) {
5602 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5603 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5604 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005605
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005606 i915_debugfs_connector_add(connector);
5607
Paulo Zanoni16c25532013-06-12 17:27:25 -03005608 return true;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005609
5610fail:
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005611 drm_connector_unregister(connector);
5612 drm_connector_cleanup(connector);
5613
5614 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005615}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005616
Chris Wilson457c52d2016-06-01 08:27:50 +01005617bool intel_dp_init(struct drm_device *dev,
5618 i915_reg_t output_reg,
5619 enum port port)
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005620{
Dave Airlie13cf5502014-06-18 11:29:35 +10005621 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005622 struct intel_digital_port *intel_dig_port;
5623 struct intel_encoder *intel_encoder;
5624 struct drm_encoder *encoder;
5625 struct intel_connector *intel_connector;
5626
Daniel Vetterb14c5672013-09-19 12:18:32 +02005627 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005628 if (!intel_dig_port)
Chris Wilson457c52d2016-06-01 08:27:50 +01005629 return false;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005630
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005631 intel_connector = intel_connector_alloc();
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305632 if (!intel_connector)
5633 goto err_connector_alloc;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005634
5635 intel_encoder = &intel_dig_port->base;
5636 encoder = &intel_encoder->base;
5637
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05305638 if (drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
Ville Syrjälä580d8ed2016-05-27 20:59:24 +03005639 DRM_MODE_ENCODER_TMDS, "DP %c", port_name(port)))
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05305640 goto err_encoder_init;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005641
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005642 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005643 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005644 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005645 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005646 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005647 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005648 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005649 intel_encoder->pre_enable = chv_pre_enable_dp;
5650 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005651 intel_encoder->post_disable = chv_post_disable_dp;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03005652 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005653 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005654 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005655 intel_encoder->pre_enable = vlv_pre_enable_dp;
5656 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005657 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005658 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005659 intel_encoder->pre_enable = g4x_pre_enable_dp;
5660 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005661 if (INTEL_INFO(dev)->gen >= 5)
5662 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005663 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005664
Paulo Zanoni174edf12012-10-26 19:05:50 -02005665 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005666 intel_dig_port->dp.output_reg = output_reg;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02005667 intel_dig_port->max_lanes = 4;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005668
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005669 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005670 if (IS_CHERRYVIEW(dev)) {
5671 if (port == PORT_D)
5672 intel_encoder->crtc_mask = 1 << 2;
5673 else
5674 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5675 } else {
5676 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5677 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005678 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005679
Dave Airlie13cf5502014-06-18 11:29:35 +10005680 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03005681 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10005682
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305683 if (!intel_dp_init_connector(intel_dig_port, intel_connector))
5684 goto err_init_connector;
5685
Chris Wilson457c52d2016-06-01 08:27:50 +01005686 return true;
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305687
5688err_init_connector:
5689 drm_encoder_cleanup(encoder);
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05305690err_encoder_init:
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305691 kfree(intel_connector);
5692err_connector_alloc:
5693 kfree(intel_dig_port);
Chris Wilson457c52d2016-06-01 08:27:50 +01005694 return false;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005695}
Dave Airlie0e32b392014-05-02 14:02:48 +10005696
5697void intel_dp_mst_suspend(struct drm_device *dev)
5698{
5699 struct drm_i915_private *dev_priv = dev->dev_private;
5700 int i;
5701
5702 /* disable MST */
5703 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03005704 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10005705 if (!intel_dig_port)
5706 continue;
5707
5708 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5709 if (!intel_dig_port->dp.can_mst)
5710 continue;
5711 if (intel_dig_port->dp.is_mst)
5712 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5713 }
5714 }
5715}
5716
5717void intel_dp_mst_resume(struct drm_device *dev)
5718{
5719 struct drm_i915_private *dev_priv = dev->dev_private;
5720 int i;
5721
5722 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03005723 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10005724 if (!intel_dig_port)
5725 continue;
5726 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5727 int ret;
5728
5729 if (!intel_dig_port->dp.can_mst)
5730 continue;
5731
5732 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5733 if (ret != 0) {
5734 intel_dp_check_mst_status(&intel_dig_port->dp);
5735 }
5736 }
5737 }
5738}