blob: cccf9bc7c7d66d9045f004188054ce0de0781c6c [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Todd Previte559be302015-05-04 07:48:20 -070044/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080050struct dp_link_dpll {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030051 int clock;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080052 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030056 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080057 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030058 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080059 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030063 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080064 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030065 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080066 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080069static const struct dp_link_dpll vlv_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030070 { 162000,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080071 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030072 { 270000,
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080073 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
Ville Syrjälä840b32b2015-08-11 20:21:46 +030086 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030087 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030088 { 270000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030089 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030090 { 540000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030091 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
Sonika Jindal637a9c62015-05-07 09:52:08 +053093
Sonika Jindal64987fc2015-05-26 17:50:13 +053094static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
95 324000, 432000, 540000 };
Sonika Jindal637a9c62015-05-07 09:52:08 +053096static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +020097 324000, 432000, 540000 };
98static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +030099
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700100/**
101 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
102 * @intel_dp: DP struct
103 *
104 * If a CPU or PCH DP output is attached to an eDP panel, this function
105 * will return true, and false otherwise.
106 */
107static bool is_edp(struct intel_dp *intel_dp)
108{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200109 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
110
111 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700112}
113
Imre Deak68b4d822013-05-08 13:14:06 +0300114static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700115{
Imre Deak68b4d822013-05-08 13:14:06 +0300116 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
117
118 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700119}
120
Chris Wilsondf0e9242010-09-09 16:20:55 +0100121static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
122{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200123 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100124}
125
Chris Wilsonea5b2132010-08-04 13:50:23 +0100126static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300127static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100128static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300129static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300130static void vlv_steal_power_sequencer(struct drm_device *dev,
131 enum pipe pipe);
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +0530132static void intel_dp_unset_edid(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700133
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200134static int
135intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700136{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700137 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138
139 switch (max_link_bw) {
140 case DP_LINK_BW_1_62:
141 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200142 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300143 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700144 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300145 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
146 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700147 max_link_bw = DP_LINK_BW_1_62;
148 break;
149 }
150 return max_link_bw;
151}
152
Paulo Zanonieeb63242014-05-06 14:56:50 +0300153static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
154{
155 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300156 u8 source_max, sink_max;
157
Ville Syrjäläccb1a832015-12-08 19:59:38 +0200158 source_max = intel_dig_port->max_lanes;
Paulo Zanonieeb63242014-05-06 14:56:50 +0300159 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
160
161 return min(source_max, sink_max);
162}
163
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400164/*
165 * The units on the numbers in the next two are... bizarre. Examples will
166 * make it clearer; this one parallels an example in the eDP spec.
167 *
168 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
169 *
170 * 270000 * 1 * 8 / 10 == 216000
171 *
172 * The actual data capacity of that configuration is 2.16Gbit/s, so the
173 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
174 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
175 * 119000. At 18bpp that's 2142000 kilobits per second.
176 *
177 * Thus the strange-looking division by 10 in intel_dp_link_required, to
178 * get the result in decakilobits instead of kilobits.
179 */
180
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700181static int
Keith Packardc8982612012-01-25 08:16:25 -0800182intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700183{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400184 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700185}
186
187static int
Dave Airliefe27d532010-06-30 11:46:17 +1000188intel_dp_max_data_rate(int max_link_clock, int max_lanes)
189{
190 return (max_link_clock * max_lanes * 8) / 10;
191}
192
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000193static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700194intel_dp_mode_valid(struct drm_connector *connector,
195 struct drm_display_mode *mode)
196{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100197 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300198 struct intel_connector *intel_connector = to_intel_connector(connector);
199 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100200 int target_clock = mode->clock;
201 int max_rate, mode_rate, max_lanes, max_link_clock;
Mika Kahola799487f2016-02-02 15:16:38 +0200202 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700203
Jani Nikuladd06f902012-10-19 14:51:50 +0300204 if (is_edp(intel_dp) && fixed_mode) {
205 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100206 return MODE_PANEL;
207
Jani Nikuladd06f902012-10-19 14:51:50 +0300208 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100209 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200210
211 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100212 }
213
Ville Syrjälä50fec212015-03-12 17:10:34 +0200214 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300215 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100216
217 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
218 mode_rate = intel_dp_link_required(target_clock, 18);
219
Mika Kahola799487f2016-02-02 15:16:38 +0200220 if (mode_rate > max_rate || target_clock > max_dotclk)
Daniel Vetterc4867932012-04-10 10:42:36 +0200221 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700222
223 if (mode->clock < 10000)
224 return MODE_CLOCK_LOW;
225
Daniel Vetter0af78a22012-05-23 11:30:55 +0200226 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
227 return MODE_H_ILLEGAL;
228
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700229 return MODE_OK;
230}
231
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800232uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700233{
234 int i;
235 uint32_t v = 0;
236
237 if (src_bytes > 4)
238 src_bytes = 4;
239 for (i = 0; i < src_bytes; i++)
240 v |= ((uint32_t) src[i]) << ((3-i) * 8);
241 return v;
242}
243
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000244static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700245{
246 int i;
247 if (dst_bytes > 4)
248 dst_bytes = 4;
249 for (i = 0; i < dst_bytes; i++)
250 dst[i] = src >> ((3-i) * 8);
251}
252
Jani Nikulabf13e812013-09-06 07:40:05 +0300253static void
254intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300255 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300256static void
257intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300258 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300259
Ville Syrjälä773538e82014-09-04 14:54:56 +0300260static void pps_lock(struct intel_dp *intel_dp)
261{
262 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
263 struct intel_encoder *encoder = &intel_dig_port->base;
264 struct drm_device *dev = encoder->base.dev;
265 struct drm_i915_private *dev_priv = dev->dev_private;
266 enum intel_display_power_domain power_domain;
267
268 /*
269 * See vlv_power_sequencer_reset() why we need
270 * a power domain reference here.
271 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100272 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300273 intel_display_power_get(dev_priv, power_domain);
274
275 mutex_lock(&dev_priv->pps_mutex);
276}
277
278static void pps_unlock(struct intel_dp *intel_dp)
279{
280 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
281 struct intel_encoder *encoder = &intel_dig_port->base;
282 struct drm_device *dev = encoder->base.dev;
283 struct drm_i915_private *dev_priv = dev->dev_private;
284 enum intel_display_power_domain power_domain;
285
286 mutex_unlock(&dev_priv->pps_mutex);
287
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100288 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300289 intel_display_power_put(dev_priv, power_domain);
290}
291
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300292static void
293vlv_power_sequencer_kick(struct intel_dp *intel_dp)
294{
295 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
296 struct drm_device *dev = intel_dig_port->base.base.dev;
297 struct drm_i915_private *dev_priv = dev->dev_private;
298 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300299 bool pll_enabled, release_cl_override = false;
300 enum dpio_phy phy = DPIO_PHY(pipe);
301 enum dpio_channel ch = vlv_pipe_to_channel(pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300302 uint32_t DP;
303
304 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
305 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
306 pipe_name(pipe), port_name(intel_dig_port->port)))
307 return;
308
309 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
310 pipe_name(pipe), port_name(intel_dig_port->port));
311
312 /* Preserve the BIOS-computed detected bit. This is
313 * supposed to be read-only.
314 */
315 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
316 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
317 DP |= DP_PORT_WIDTH(1);
318 DP |= DP_LINK_TRAIN_PAT_1;
319
320 if (IS_CHERRYVIEW(dev))
321 DP |= DP_PIPE_SELECT_CHV(pipe);
322 else if (pipe == PIPE_B)
323 DP |= DP_PIPEB_SELECT;
324
Ville Syrjäläd288f652014-10-28 13:20:22 +0200325 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
326
327 /*
328 * The DPLL for the pipe must be enabled for this to work.
329 * So enable temporarily it if it's not already enabled.
330 */
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300331 if (!pll_enabled) {
332 release_cl_override = IS_CHERRYVIEW(dev) &&
333 !chv_phy_powergate_ch(dev_priv, phy, ch, true);
334
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +0000335 if (vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
336 &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
337 DRM_ERROR("Failed to force on pll for pipe %c!\n",
338 pipe_name(pipe));
339 return;
340 }
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300341 }
Ville Syrjäläd288f652014-10-28 13:20:22 +0200342
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300343 /*
344 * Similar magic as in intel_dp_enable_port().
345 * We _must_ do this port enable + disable trick
346 * to make this power seqeuencer lock onto the port.
347 * Otherwise even VDD force bit won't work.
348 */
349 I915_WRITE(intel_dp->output_reg, DP);
350 POSTING_READ(intel_dp->output_reg);
351
352 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
353 POSTING_READ(intel_dp->output_reg);
354
355 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
356 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200357
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300358 if (!pll_enabled) {
Ville Syrjäläd288f652014-10-28 13:20:22 +0200359 vlv_force_pll_off(dev, pipe);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300360
361 if (release_cl_override)
362 chv_phy_powergate_ch(dev_priv, phy, ch, false);
363 }
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300364}
365
Jani Nikulabf13e812013-09-06 07:40:05 +0300366static enum pipe
367vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
368{
369 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300370 struct drm_device *dev = intel_dig_port->base.base.dev;
371 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300372 struct intel_encoder *encoder;
373 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300374 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300375
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300376 lockdep_assert_held(&dev_priv->pps_mutex);
377
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300378 /* We should never land here with regular DP ports */
379 WARN_ON(!is_edp(intel_dp));
380
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300381 if (intel_dp->pps_pipe != INVALID_PIPE)
382 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300383
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300384 /*
385 * We don't have power sequencer currently.
386 * Pick one that's not used by other ports.
387 */
Jani Nikula19c80542015-12-16 12:48:16 +0200388 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300389 struct intel_dp *tmp;
390
391 if (encoder->type != INTEL_OUTPUT_EDP)
392 continue;
393
394 tmp = enc_to_intel_dp(&encoder->base);
395
396 if (tmp->pps_pipe != INVALID_PIPE)
397 pipes &= ~(1 << tmp->pps_pipe);
398 }
399
400 /*
401 * Didn't find one. This should not happen since there
402 * are two power sequencers and up to two eDP ports.
403 */
404 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300405 pipe = PIPE_A;
406 else
407 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300408
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300409 vlv_steal_power_sequencer(dev, pipe);
410 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300411
412 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
413 pipe_name(intel_dp->pps_pipe),
414 port_name(intel_dig_port->port));
415
416 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300417 intel_dp_init_panel_power_sequencer(dev, intel_dp);
418 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300419
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300420 /*
421 * Even vdd force doesn't work until we've made
422 * the power sequencer lock in on the port.
423 */
424 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300425
426 return intel_dp->pps_pipe;
427}
428
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300429typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
430 enum pipe pipe);
431
432static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
433 enum pipe pipe)
434{
435 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
436}
437
438static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
439 enum pipe pipe)
440{
441 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
442}
443
444static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
445 enum pipe pipe)
446{
447 return true;
448}
449
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300450static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300451vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
452 enum port port,
453 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300454{
Jani Nikulabf13e812013-09-06 07:40:05 +0300455 enum pipe pipe;
456
Jani Nikulabf13e812013-09-06 07:40:05 +0300457 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
458 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
459 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300460
461 if (port_sel != PANEL_PORT_SELECT_VLV(port))
462 continue;
463
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300464 if (!pipe_check(dev_priv, pipe))
465 continue;
466
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300467 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300468 }
469
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300470 return INVALID_PIPE;
471}
472
473static void
474vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
475{
476 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
477 struct drm_device *dev = intel_dig_port->base.base.dev;
478 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300479 enum port port = intel_dig_port->port;
480
481 lockdep_assert_held(&dev_priv->pps_mutex);
482
483 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300484 /* first pick one where the panel is on */
485 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
486 vlv_pipe_has_pp_on);
487 /* didn't find one? pick one where vdd is on */
488 if (intel_dp->pps_pipe == INVALID_PIPE)
489 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
490 vlv_pipe_has_vdd_on);
491 /* didn't find one? pick one with just the correct port */
492 if (intel_dp->pps_pipe == INVALID_PIPE)
493 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
494 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300495
496 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
497 if (intel_dp->pps_pipe == INVALID_PIPE) {
498 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
499 port_name(port));
500 return;
501 }
502
503 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
504 port_name(port), pipe_name(intel_dp->pps_pipe));
505
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300506 intel_dp_init_panel_power_sequencer(dev, intel_dp);
507 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300508}
509
Ville Syrjälä773538e82014-09-04 14:54:56 +0300510void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
511{
512 struct drm_device *dev = dev_priv->dev;
513 struct intel_encoder *encoder;
514
Wayne Boyer666a4532015-12-09 12:29:35 -0800515 if (WARN_ON(!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)))
Ville Syrjälä773538e82014-09-04 14:54:56 +0300516 return;
517
518 /*
519 * We can't grab pps_mutex here due to deadlock with power_domain
520 * mutex when power_domain functions are called while holding pps_mutex.
521 * That also means that in order to use pps_pipe the code needs to
522 * hold both a power domain reference and pps_mutex, and the power domain
523 * reference get/put must be done while _not_ holding pps_mutex.
524 * pps_{lock,unlock}() do these steps in the correct order, so one
525 * should use them always.
526 */
527
Jani Nikula19c80542015-12-16 12:48:16 +0200528 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä773538e82014-09-04 14:54:56 +0300529 struct intel_dp *intel_dp;
530
531 if (encoder->type != INTEL_OUTPUT_EDP)
532 continue;
533
534 intel_dp = enc_to_intel_dp(&encoder->base);
535 intel_dp->pps_pipe = INVALID_PIPE;
536 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300537}
538
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200539static i915_reg_t
540_pp_ctrl_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300541{
542 struct drm_device *dev = intel_dp_to_dev(intel_dp);
543
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530544 if (IS_BROXTON(dev))
545 return BXT_PP_CONTROL(0);
546 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300547 return PCH_PP_CONTROL;
548 else
549 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
550}
551
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200552static i915_reg_t
553_pp_stat_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300554{
555 struct drm_device *dev = intel_dp_to_dev(intel_dp);
556
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530557 if (IS_BROXTON(dev))
558 return BXT_PP_STATUS(0);
559 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300560 return PCH_PP_STATUS;
561 else
562 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
563}
564
Clint Taylor01527b32014-07-07 13:01:46 -0700565/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
566 This function only applicable when panel PM state is not to be tracked */
567static int edp_notify_handler(struct notifier_block *this, unsigned long code,
568 void *unused)
569{
570 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
571 edp_notifier);
572 struct drm_device *dev = intel_dp_to_dev(intel_dp);
573 struct drm_i915_private *dev_priv = dev->dev_private;
Clint Taylor01527b32014-07-07 13:01:46 -0700574
575 if (!is_edp(intel_dp) || code != SYS_RESTART)
576 return 0;
577
Ville Syrjälä773538e82014-09-04 14:54:56 +0300578 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300579
Wayne Boyer666a4532015-12-09 12:29:35 -0800580 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300581 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200582 i915_reg_t pp_ctrl_reg, pp_div_reg;
Ville Syrjälä649636e2015-09-22 19:50:01 +0300583 u32 pp_div;
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300584
Clint Taylor01527b32014-07-07 13:01:46 -0700585 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
586 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
587 pp_div = I915_READ(pp_div_reg);
588 pp_div &= PP_REFERENCE_DIVIDER_MASK;
589
590 /* 0x1F write to PP_DIV_REG sets max cycle delay */
591 I915_WRITE(pp_div_reg, pp_div | 0x1F);
592 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
593 msleep(intel_dp->panel_power_cycle_delay);
594 }
595
Ville Syrjälä773538e82014-09-04 14:54:56 +0300596 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300597
Clint Taylor01527b32014-07-07 13:01:46 -0700598 return 0;
599}
600
Daniel Vetter4be73782014-01-17 14:39:48 +0100601static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700602{
Paulo Zanoni30add222012-10-26 19:05:45 -0200603 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700604 struct drm_i915_private *dev_priv = dev->dev_private;
605
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300606 lockdep_assert_held(&dev_priv->pps_mutex);
607
Wayne Boyer666a4532015-12-09 12:29:35 -0800608 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300609 intel_dp->pps_pipe == INVALID_PIPE)
610 return false;
611
Jani Nikulabf13e812013-09-06 07:40:05 +0300612 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700613}
614
Daniel Vetter4be73782014-01-17 14:39:48 +0100615static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700616{
Paulo Zanoni30add222012-10-26 19:05:45 -0200617 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700618 struct drm_i915_private *dev_priv = dev->dev_private;
619
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300620 lockdep_assert_held(&dev_priv->pps_mutex);
621
Wayne Boyer666a4532015-12-09 12:29:35 -0800622 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300623 intel_dp->pps_pipe == INVALID_PIPE)
624 return false;
625
Ville Syrjälä773538e82014-09-04 14:54:56 +0300626 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700627}
628
Keith Packard9b984da2011-09-19 13:54:47 -0700629static void
630intel_dp_check_edp(struct intel_dp *intel_dp)
631{
Paulo Zanoni30add222012-10-26 19:05:45 -0200632 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700633 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700634
Keith Packard9b984da2011-09-19 13:54:47 -0700635 if (!is_edp(intel_dp))
636 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700637
Daniel Vetter4be73782014-01-17 14:39:48 +0100638 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700639 WARN(1, "eDP powered off while attempting aux channel communication.\n");
640 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300641 I915_READ(_pp_stat_reg(intel_dp)),
642 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700643 }
644}
645
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100646static uint32_t
647intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
648{
649 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
650 struct drm_device *dev = intel_dig_port->base.base.dev;
651 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200652 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100653 uint32_t status;
654 bool done;
655
Daniel Vetteref04f002012-12-01 21:03:59 +0100656#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100657 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300658 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300659 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100660 else
661 done = wait_for_atomic(C, 10) == 0;
662 if (!done)
663 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
664 has_aux_irq);
665#undef C
666
667 return status;
668}
669
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200670static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000671{
672 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200673 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000674
Ville Syrjäläa457f542016-03-02 17:22:17 +0200675 if (index)
676 return 0;
677
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000678 /*
679 * The clock divider is based off the hrawclk, and would like to run at
Ville Syrjäläa457f542016-03-02 17:22:17 +0200680 * 2MHz. So, take the hrawclk value and divide by 2000 and use that
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000681 */
Ville Syrjäläa457f542016-03-02 17:22:17 +0200682 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000683}
684
685static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
686{
687 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa457f542016-03-02 17:22:17 +0200688 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000689
690 if (index)
691 return 0;
692
Ville Syrjäläa457f542016-03-02 17:22:17 +0200693 /*
694 * The clock divider is based off the cdclk or PCH rawclk, and would
695 * like to run at 2MHz. So, take the cdclk or PCH rawclk value and
696 * divide by 2000 and use that
697 */
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200698 if (intel_dig_port->port == PORT_A)
Ville Syrjäläfce18c42015-11-30 16:23:46 +0200699 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200700 else
701 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000702}
703
704static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300705{
706 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa457f542016-03-02 17:22:17 +0200707 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300708
Ville Syrjäläa457f542016-03-02 17:22:17 +0200709 if (intel_dig_port->port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300710 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100711 switch (index) {
712 case 0: return 63;
713 case 1: return 72;
714 default: return 0;
715 }
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300716 }
Ville Syrjäläa457f542016-03-02 17:22:17 +0200717
718 return ilk_get_aux_clock_divider(intel_dp, index);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300719}
720
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000721static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
722{
723 /*
724 * SKL doesn't need us to program the AUX clock divider (Hardware will
725 * derive the clock from CDCLK automatically). We still implement the
726 * get_aux_clock_divider vfunc to plug-in into the existing code.
727 */
728 return index ? 0 : 1;
729}
730
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200731static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
732 bool has_aux_irq,
733 int send_bytes,
734 uint32_t aux_clock_divider)
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000735{
736 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
737 struct drm_device *dev = intel_dig_port->base.base.dev;
738 uint32_t precharge, timeout;
739
740 if (IS_GEN6(dev))
741 precharge = 3;
742 else
743 precharge = 5;
744
Ville Syrjäläf3c6a3a2015-11-11 20:34:10 +0200745 if (IS_BROADWELL(dev) && intel_dig_port->port == PORT_A)
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000746 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
747 else
748 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
749
750 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000751 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000752 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000753 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000754 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000755 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000756 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
757 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000758 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000759}
760
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000761static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
762 bool has_aux_irq,
763 int send_bytes,
764 uint32_t unused)
765{
766 return DP_AUX_CH_CTL_SEND_BUSY |
767 DP_AUX_CH_CTL_DONE |
768 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
769 DP_AUX_CH_CTL_TIME_OUT_ERROR |
770 DP_AUX_CH_CTL_TIME_OUT_1600us |
771 DP_AUX_CH_CTL_RECEIVE_ERROR |
772 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
Daniel Vetterd4dcbdc2016-05-18 18:47:15 +0200773 DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000774 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
775}
776
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700777static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100778intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200779 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700780 uint8_t *recv, int recv_size)
781{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200782 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
783 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700784 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200785 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Chris Wilsonbc866252013-07-21 16:00:03 +0100786 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100787 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700788 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000789 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100790 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200791 bool vdd;
792
Ville Syrjälä773538e82014-09-04 14:54:56 +0300793 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300794
Ville Syrjälä72c35002014-08-18 22:16:00 +0300795 /*
796 * We will be called with VDD already enabled for dpcd/edid/oui reads.
797 * In such cases we want to leave VDD enabled and it's up to upper layers
798 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
799 * ourselves.
800 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300801 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100802
803 /* dp aux is extremely sensitive to irq latency, hence request the
804 * lowest possible wakeup latency and so prevent the cpu from going into
805 * deep sleep states.
806 */
807 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700808
Keith Packard9b984da2011-09-19 13:54:47 -0700809 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800810
Jesse Barnes11bee432011-08-01 15:02:20 -0700811 /* Try to wait for any previous AUX channel activity */
812 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100813 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700814 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
815 break;
816 msleep(1);
817 }
818
819 if (try == 3) {
Mika Kuoppala02196c72015-08-06 16:48:58 +0300820 static u32 last_status = -1;
821 const u32 status = I915_READ(ch_ctl);
822
823 if (status != last_status) {
824 WARN(1, "dp_aux_ch not started status 0x%08x\n",
825 status);
826 last_status = status;
827 }
828
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100829 ret = -EBUSY;
830 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100831 }
832
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300833 /* Only 5 data registers! */
834 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
835 ret = -E2BIG;
836 goto out;
837 }
838
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000839 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000840 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
841 has_aux_irq,
842 send_bytes,
843 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000844
Chris Wilsonbc866252013-07-21 16:00:03 +0100845 /* Must try at least 3 times according to DP spec */
846 for (try = 0; try < 5; try++) {
847 /* Load the send data into the aux channel data registers */
848 for (i = 0; i < send_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +0200849 I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800850 intel_dp_pack_aux(send + i,
851 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400852
Chris Wilsonbc866252013-07-21 16:00:03 +0100853 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000854 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100855
Chris Wilsonbc866252013-07-21 16:00:03 +0100856 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400857
Chris Wilsonbc866252013-07-21 16:00:03 +0100858 /* Clear done status and any errors */
859 I915_WRITE(ch_ctl,
860 status |
861 DP_AUX_CH_CTL_DONE |
862 DP_AUX_CH_CTL_TIME_OUT_ERROR |
863 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400864
Todd Previte74ebf292015-04-15 08:38:41 -0700865 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +0100866 continue;
Todd Previte74ebf292015-04-15 08:38:41 -0700867
868 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
869 * 400us delay required for errors and timeouts
870 * Timeout errors from the HW already meet this
871 * requirement so skip to next iteration
872 */
873 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
874 usleep_range(400, 500);
875 continue;
876 }
Chris Wilsonbc866252013-07-21 16:00:03 +0100877 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -0700878 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +0100879 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700880 }
881
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700882 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700883 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100884 ret = -EBUSY;
885 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700886 }
887
Jim Bridee058c942015-05-27 10:21:48 -0700888done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700889 /* Check for timeout or receive error.
890 * Timeouts occur when the sink is not connected
891 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700892 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700893 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100894 ret = -EIO;
895 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700896 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700897
898 /* Timeouts occur when the device isn't connected, so they're
899 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700900 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800901 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100902 ret = -ETIMEDOUT;
903 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700904 }
905
906 /* Unload any bytes sent back from the other side */
907 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
908 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Rodrigo Vivi14e01882015-12-10 11:12:27 -0800909
910 /*
911 * By BSpec: "Message sizes of 0 or >20 are not allowed."
912 * We have no idea of what happened so we return -EBUSY so
913 * drm layer takes care for the necessary retries.
914 */
915 if (recv_bytes == 0 || recv_bytes > 20) {
916 DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
917 recv_bytes);
918 /*
919 * FIXME: This patch was created on top of a series that
920 * organize the retries at drm level. There EBUSY should
921 * also take care for 1ms wait before retrying.
922 * That aux retries re-org is still needed and after that is
923 * merged we remove this sleep from here.
924 */
925 usleep_range(1000, 1500);
926 ret = -EBUSY;
927 goto out;
928 }
929
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700930 if (recv_bytes > recv_size)
931 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400932
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100933 for (i = 0; i < recv_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +0200934 intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800935 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700936
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100937 ret = recv_bytes;
938out:
939 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
940
Jani Nikula884f19e2014-03-14 16:51:14 +0200941 if (vdd)
942 edp_panel_vdd_off(intel_dp, false);
943
Ville Syrjälä773538e82014-09-04 14:54:56 +0300944 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300945
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100946 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700947}
948
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300949#define BARE_ADDRESS_SIZE 3
950#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200951static ssize_t
952intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700953{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200954 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
955 uint8_t txbuf[20], rxbuf[20];
956 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700957 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700958
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +0200959 txbuf[0] = (msg->request << 4) |
960 ((msg->address >> 16) & 0xf);
961 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200962 txbuf[2] = msg->address & 0xff;
963 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300964
Jani Nikula9d1a1032014-03-14 16:51:15 +0200965 switch (msg->request & ~DP_AUX_I2C_MOT) {
966 case DP_AUX_NATIVE_WRITE:
967 case DP_AUX_I2C_WRITE:
Ville Syrjäläc1e741222015-08-27 17:23:27 +0300968 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300969 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200970 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200971
Jani Nikula9d1a1032014-03-14 16:51:15 +0200972 if (WARN_ON(txsize > 20))
973 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700974
Imre Deakd81a67c2016-01-29 14:52:26 +0200975 if (msg->buffer)
976 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
977 else
978 WARN_ON(msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700979
Jani Nikula9d1a1032014-03-14 16:51:15 +0200980 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
981 if (ret > 0) {
982 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700983
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200984 if (ret > 1) {
985 /* Number of bytes written in a short write. */
986 ret = clamp_t(int, rxbuf[1], 0, msg->size);
987 } else {
988 /* Return payload size. */
989 ret = msg->size;
990 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700991 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200992 break;
993
994 case DP_AUX_NATIVE_READ:
995 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300996 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200997 rxsize = msg->size + 1;
998
999 if (WARN_ON(rxsize > 20))
1000 return -E2BIG;
1001
1002 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1003 if (ret > 0) {
1004 msg->reply = rxbuf[0] >> 4;
1005 /*
1006 * Assume happy day, and copy the data. The caller is
1007 * expected to check msg->reply before touching it.
1008 *
1009 * Return payload size.
1010 */
1011 ret--;
1012 memcpy(msg->buffer, rxbuf + 1, ret);
1013 }
1014 break;
1015
1016 default:
1017 ret = -EINVAL;
1018 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001019 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001020
Jani Nikula9d1a1032014-03-14 16:51:15 +02001021 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001022}
1023
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001024static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
1025 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001026{
1027 switch (port) {
1028 case PORT_B:
1029 case PORT_C:
1030 case PORT_D:
1031 return DP_AUX_CH_CTL(port);
1032 default:
1033 MISSING_CASE(port);
1034 return DP_AUX_CH_CTL(PORT_B);
1035 }
1036}
1037
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001038static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
1039 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001040{
1041 switch (port) {
1042 case PORT_B:
1043 case PORT_C:
1044 case PORT_D:
1045 return DP_AUX_CH_DATA(port, index);
1046 default:
1047 MISSING_CASE(port);
1048 return DP_AUX_CH_DATA(PORT_B, index);
1049 }
1050}
1051
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001052static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
1053 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001054{
1055 switch (port) {
1056 case PORT_A:
1057 return DP_AUX_CH_CTL(port);
1058 case PORT_B:
1059 case PORT_C:
1060 case PORT_D:
1061 return PCH_DP_AUX_CH_CTL(port);
1062 default:
1063 MISSING_CASE(port);
1064 return DP_AUX_CH_CTL(PORT_A);
1065 }
1066}
1067
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001068static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
1069 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001070{
1071 switch (port) {
1072 case PORT_A:
1073 return DP_AUX_CH_DATA(port, index);
1074 case PORT_B:
1075 case PORT_C:
1076 case PORT_D:
1077 return PCH_DP_AUX_CH_DATA(port, index);
1078 default:
1079 MISSING_CASE(port);
1080 return DP_AUX_CH_DATA(PORT_A, index);
1081 }
1082}
1083
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001084/*
1085 * On SKL we don't have Aux for port E so we rely
1086 * on VBT to set a proper alternate aux channel.
1087 */
1088static enum port skl_porte_aux_port(struct drm_i915_private *dev_priv)
1089{
1090 const struct ddi_vbt_port_info *info =
1091 &dev_priv->vbt.ddi_port_info[PORT_E];
1092
1093 switch (info->alternate_aux_channel) {
1094 case DP_AUX_A:
1095 return PORT_A;
1096 case DP_AUX_B:
1097 return PORT_B;
1098 case DP_AUX_C:
1099 return PORT_C;
1100 case DP_AUX_D:
1101 return PORT_D;
1102 default:
1103 MISSING_CASE(info->alternate_aux_channel);
1104 return PORT_A;
1105 }
1106}
1107
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001108static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
1109 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001110{
1111 if (port == PORT_E)
1112 port = skl_porte_aux_port(dev_priv);
1113
1114 switch (port) {
1115 case PORT_A:
1116 case PORT_B:
1117 case PORT_C:
1118 case PORT_D:
1119 return DP_AUX_CH_CTL(port);
1120 default:
1121 MISSING_CASE(port);
1122 return DP_AUX_CH_CTL(PORT_A);
1123 }
1124}
1125
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001126static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
1127 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001128{
1129 if (port == PORT_E)
1130 port = skl_porte_aux_port(dev_priv);
1131
1132 switch (port) {
1133 case PORT_A:
1134 case PORT_B:
1135 case PORT_C:
1136 case PORT_D:
1137 return DP_AUX_CH_DATA(port, index);
1138 default:
1139 MISSING_CASE(port);
1140 return DP_AUX_CH_DATA(PORT_A, index);
1141 }
1142}
1143
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001144static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
1145 enum port port)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001146{
1147 if (INTEL_INFO(dev_priv)->gen >= 9)
1148 return skl_aux_ctl_reg(dev_priv, port);
1149 else if (HAS_PCH_SPLIT(dev_priv))
1150 return ilk_aux_ctl_reg(dev_priv, port);
1151 else
1152 return g4x_aux_ctl_reg(dev_priv, port);
1153}
1154
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001155static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
1156 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001157{
1158 if (INTEL_INFO(dev_priv)->gen >= 9)
1159 return skl_aux_data_reg(dev_priv, port, index);
1160 else if (HAS_PCH_SPLIT(dev_priv))
1161 return ilk_aux_data_reg(dev_priv, port, index);
1162 else
1163 return g4x_aux_data_reg(dev_priv, port, index);
1164}
1165
1166static void intel_aux_reg_init(struct intel_dp *intel_dp)
1167{
1168 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1169 enum port port = dp_to_dig_port(intel_dp)->port;
1170 int i;
1171
1172 intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
1173 for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
1174 intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
1175}
1176
Jani Nikula9d1a1032014-03-14 16:51:15 +02001177static void
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001178intel_dp_aux_fini(struct intel_dp *intel_dp)
1179{
1180 drm_dp_aux_unregister(&intel_dp->aux);
1181 kfree(intel_dp->aux.name);
1182}
1183
1184static int
Jani Nikula9d1a1032014-03-14 16:51:15 +02001185intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001186{
Jani Nikula33ad6622014-03-14 16:51:16 +02001187 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1188 enum port port = intel_dig_port->port;
Dave Airlieab2c0672009-12-04 10:55:24 +10001189 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001190
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001191 intel_aux_reg_init(intel_dp);
David Flynn8316f332010-12-08 16:10:21 +00001192
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001193 intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
1194 if (!intel_dp->aux.name)
1195 return -ENOMEM;
1196
Rafael Antognolli4d32c0d2016-01-21 15:10:20 -08001197 intel_dp->aux.dev = connector->base.kdev;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001198 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001199
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001200 DRM_DEBUG_KMS("registering %s bus for %s\n",
1201 intel_dp->aux.name,
Jani Nikula0b998362014-03-14 16:51:17 +02001202 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001203
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001204 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001205 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001206 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001207 intel_dp->aux.name, ret);
1208 kfree(intel_dp->aux.name);
1209 return ret;
Dave Airlieab2c0672009-12-04 10:55:24 +10001210 }
David Flynn8316f332010-12-08 16:10:21 +00001211
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001212 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001213}
1214
Imre Deak80f65de2014-02-11 17:12:49 +02001215static void
1216intel_dp_connector_unregister(struct intel_connector *intel_connector)
1217{
1218 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1219
Rafael Antognolli4d32c0d2016-01-21 15:10:20 -08001220 intel_dp_aux_fini(intel_dp);
Imre Deak80f65de2014-02-11 17:12:49 +02001221 intel_connector_unregister(intel_connector);
1222}
1223
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301224static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001225intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301226{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001227 if (intel_dp->num_sink_rates) {
1228 *sink_rates = intel_dp->sink_rates;
1229 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301230 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001231
1232 *sink_rates = default_rates;
1233
1234 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301235}
1236
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001237bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301238{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001239 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1240 struct drm_device *dev = dig_port->base.base.dev;
1241
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301242 /* WaDisableHBR2:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001243 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0))
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301244 return false;
1245
1246 if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) ||
1247 (INTEL_INFO(dev)->gen >= 9))
1248 return true;
1249 else
1250 return false;
1251}
1252
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301253static int
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001254intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301255{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001256 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1257 struct drm_device *dev = dig_port->base.base.dev;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301258 int size;
1259
Sonika Jindal64987fc2015-05-26 17:50:13 +05301260 if (IS_BROXTON(dev)) {
1261 *source_rates = bxt_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301262 size = ARRAY_SIZE(bxt_rates);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001263 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Sonika Jindal637a9c62015-05-07 09:52:08 +05301264 *source_rates = skl_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301265 size = ARRAY_SIZE(skl_rates);
1266 } else {
1267 *source_rates = default_rates;
1268 size = ARRAY_SIZE(default_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301269 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001270
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301271 /* This depends on the fact that 5.4 is last value in the array */
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001272 if (!intel_dp_source_supports_hbr2(intel_dp))
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301273 size--;
Ville Syrjälä636280b2015-03-12 17:10:29 +02001274
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301275 return size;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301276}
1277
Daniel Vetter0e503382014-07-04 11:26:04 -03001278static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001279intel_dp_set_clock(struct intel_encoder *encoder,
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001280 struct intel_crtc_state *pipe_config)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001281{
1282 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001283 const struct dp_link_dpll *divisor = NULL;
1284 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001285
1286 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001287 divisor = gen4_dpll;
1288 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001289 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001290 divisor = pch_dpll;
1291 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001292 } else if (IS_CHERRYVIEW(dev)) {
1293 divisor = chv_dpll;
1294 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001295 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001296 divisor = vlv_dpll;
1297 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001298 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001299
1300 if (divisor && count) {
1301 for (i = 0; i < count; i++) {
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001302 if (pipe_config->port_clock == divisor[i].clock) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001303 pipe_config->dpll = divisor[i].dpll;
1304 pipe_config->clock_set = true;
1305 break;
1306 }
1307 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001308 }
1309}
1310
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001311static int intersect_rates(const int *source_rates, int source_len,
1312 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001313 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301314{
1315 int i = 0, j = 0, k = 0;
1316
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301317 while (i < source_len && j < sink_len) {
1318 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001319 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1320 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001321 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301322 ++k;
1323 ++i;
1324 ++j;
1325 } else if (source_rates[i] < sink_rates[j]) {
1326 ++i;
1327 } else {
1328 ++j;
1329 }
1330 }
1331 return k;
1332}
1333
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001334static int intel_dp_common_rates(struct intel_dp *intel_dp,
1335 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001336{
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001337 const int *source_rates, *sink_rates;
1338 int source_len, sink_len;
1339
1340 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001341 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001342
1343 return intersect_rates(source_rates, source_len,
1344 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001345 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001346}
1347
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001348static void snprintf_int_array(char *str, size_t len,
1349 const int *array, int nelem)
1350{
1351 int i;
1352
1353 str[0] = '\0';
1354
1355 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001356 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001357 if (r >= len)
1358 return;
1359 str += r;
1360 len -= r;
1361 }
1362}
1363
1364static void intel_dp_print_rates(struct intel_dp *intel_dp)
1365{
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001366 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001367 int source_len, sink_len, common_len;
1368 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001369 char str[128]; /* FIXME: too big for stack? */
1370
1371 if ((drm_debug & DRM_UT_KMS) == 0)
1372 return;
1373
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001374 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001375 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1376 DRM_DEBUG_KMS("source rates: %s\n", str);
1377
1378 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1379 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1380 DRM_DEBUG_KMS("sink rates: %s\n", str);
1381
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001382 common_len = intel_dp_common_rates(intel_dp, common_rates);
1383 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1384 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001385}
1386
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001387static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301388{
1389 int i = 0;
1390
1391 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1392 if (find == rates[i])
1393 break;
1394
1395 return i;
1396}
1397
Ville Syrjälä50fec212015-03-12 17:10:34 +02001398int
1399intel_dp_max_link_rate(struct intel_dp *intel_dp)
1400{
1401 int rates[DP_MAX_SUPPORTED_RATES] = {};
1402 int len;
1403
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001404 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001405 if (WARN_ON(len <= 0))
1406 return 162000;
1407
1408 return rates[rate_to_index(0, rates) - 1];
1409}
1410
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001411int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1412{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001413 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001414}
1415
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001416void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1417 uint8_t *link_bw, uint8_t *rate_select)
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001418{
1419 if (intel_dp->num_sink_rates) {
1420 *link_bw = 0;
1421 *rate_select =
1422 intel_dp_rate_select(intel_dp, port_clock);
1423 } else {
1424 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1425 *rate_select = 0;
1426 }
1427}
1428
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001429bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001430intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001431 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001432{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001433 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001434 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001435 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001436 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001437 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001438 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001439 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001440 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001441 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001442 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001443 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001444 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301445 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001446 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001447 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001448 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1449 int common_len;
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001450 uint8_t link_bw, rate_select;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301451
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001452 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301453
1454 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001455 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301456
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001457 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001458
Imre Deakbc7d38a2013-05-16 14:40:36 +03001459 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001460 pipe_config->has_pch_encoder = true;
1461
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001462 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001463 pipe_config->has_drrs = false;
Jani Nikula9fcb1702015-05-05 16:32:12 +03001464 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001465
Jani Nikuladd06f902012-10-19 14:51:50 +03001466 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1467 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1468 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001469
1470 if (INTEL_INFO(dev)->gen >= 9) {
1471 int ret;
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001472 ret = skl_update_scaler_crtc(pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001473 if (ret)
1474 return ret;
1475 }
1476
Matt Roperb56676272015-11-04 09:05:27 -08001477 if (HAS_GMCH_DISPLAY(dev))
Jesse Barnes2dd24552013-04-25 12:55:01 -07001478 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1479 intel_connector->panel.fitting_mode);
1480 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001481 intel_pch_panel_fitting(intel_crtc, pipe_config,
1482 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001483 }
1484
Daniel Vettercb1793c2012-06-04 18:39:21 +02001485 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001486 return false;
1487
Daniel Vetter083f9562012-04-20 20:23:49 +02001488 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301489 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001490 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001491 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001492
Daniel Vetter36008362013-03-27 00:44:59 +01001493 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1494 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001495 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001496 if (is_edp(intel_dp)) {
Thulasimani,Sivakumar22ce5622015-07-31 11:05:27 +05301497
1498 /* Get bpp from vbt only for panels that dont have bpp in edid */
1499 if (intel_connector->base.display_info.bpc == 0 &&
Jani Nikula6aa23e62016-03-24 17:50:20 +02001500 (dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
Jani Nikula56071a22014-05-06 14:56:52 +03001501 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02001502 dev_priv->vbt.edp.bpp);
1503 bpp = dev_priv->vbt.edp.bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001504 }
1505
Jani Nikula344c5bb2014-09-09 11:25:13 +03001506 /*
1507 * Use the maximum clock and number of lanes the eDP panel
1508 * advertizes being capable of. The panels are generally
1509 * designed to support only a single clock and lane
1510 * configuration, and typically these values correspond to the
1511 * native resolution of the panel.
1512 */
1513 min_lane_count = max_lane_count;
1514 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001515 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001516
Daniel Vetter36008362013-03-27 00:44:59 +01001517 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001518 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1519 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001520
Dave Airliec6930992014-07-14 11:04:39 +10001521 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301522 for (lane_count = min_lane_count;
1523 lane_count <= max_lane_count;
1524 lane_count <<= 1) {
1525
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001526 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001527 link_avail = intel_dp_max_data_rate(link_clock,
1528 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001529
Daniel Vetter36008362013-03-27 00:44:59 +01001530 if (mode_rate <= link_avail) {
1531 goto found;
1532 }
1533 }
1534 }
1535 }
1536
1537 return false;
1538
1539found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001540 if (intel_dp->color_range_auto) {
1541 /*
1542 * See:
1543 * CEA-861-E - 5.1 Default Encoding Parameters
1544 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1545 */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001546 pipe_config->limited_color_range =
1547 bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
1548 } else {
1549 pipe_config->limited_color_range =
1550 intel_dp->limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001551 }
1552
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001553 pipe_config->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301554
Daniel Vetter657445f2013-05-04 10:09:18 +02001555 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001556 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001557
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001558 intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
1559 &link_bw, &rate_select);
1560
1561 DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
1562 link_bw, rate_select, pipe_config->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001563 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001564 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1565 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001566
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001567 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001568 adjusted_mode->crtc_clock,
1569 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001570 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001571
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301572 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301573 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001574 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301575 intel_link_compute_m_n(bpp, lane_count,
1576 intel_connector->panel.downclock_mode->clock,
1577 pipe_config->port_clock,
1578 &pipe_config->dp_m2_n2);
1579 }
1580
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02001581 if (!HAS_DDI(dev))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001582 intel_dp_set_clock(encoder, pipe_config);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001583
Daniel Vetter36008362013-03-27 00:44:59 +01001584 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001585}
1586
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001587void intel_dp_set_link_params(struct intel_dp *intel_dp,
1588 const struct intel_crtc_state *pipe_config)
1589{
1590 intel_dp->link_rate = pipe_config->port_clock;
1591 intel_dp->lane_count = pipe_config->lane_count;
1592}
1593
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001594static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001595{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001596 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001597 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001598 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001599 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001600 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03001601 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001602
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001603 intel_dp_set_link_params(intel_dp, crtc->config);
1604
Keith Packard417e8222011-11-01 19:54:11 -07001605 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001606 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001607 *
1608 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001609 * SNB CPU
1610 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001611 * CPT PCH
1612 *
1613 * IBX PCH and CPU are the same for almost everything,
1614 * except that the CPU DP PLL is configured in this
1615 * register
1616 *
1617 * CPT PCH is quite different, having many bits moved
1618 * to the TRANS_DP_CTL register instead. That
1619 * configuration happens (oddly) in ironlake_pch_enable
1620 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001621
Keith Packard417e8222011-11-01 19:54:11 -07001622 /* Preserve the BIOS-computed detected bit. This is
1623 * supposed to be read-only.
1624 */
1625 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001626
Keith Packard417e8222011-11-01 19:54:11 -07001627 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001628 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001629 intel_dp->DP |= DP_PORT_WIDTH(crtc->config->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001630
Keith Packard417e8222011-11-01 19:54:11 -07001631 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001632
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001633 if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001634 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1635 intel_dp->DP |= DP_SYNC_HS_HIGH;
1636 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1637 intel_dp->DP |= DP_SYNC_VS_HIGH;
1638 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1639
Jani Nikula6aba5b62013-10-04 15:08:10 +03001640 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001641 intel_dp->DP |= DP_ENHANCED_FRAMING;
1642
Daniel Vetter7c62a162013-06-01 17:16:20 +02001643 intel_dp->DP |= crtc->pipe << 29;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001644 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001645 u32 trans_dp;
1646
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001647 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001648
1649 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1650 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1651 trans_dp |= TRANS_DP_ENH_FRAMING;
1652 else
1653 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1654 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001655 } else {
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001656 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08001657 !IS_CHERRYVIEW(dev) && crtc->config->limited_color_range)
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001658 intel_dp->DP |= DP_COLOR_RANGE_16_235;
Keith Packard417e8222011-11-01 19:54:11 -07001659
1660 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1661 intel_dp->DP |= DP_SYNC_HS_HIGH;
1662 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1663 intel_dp->DP |= DP_SYNC_VS_HIGH;
1664 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1665
Jani Nikula6aba5b62013-10-04 15:08:10 +03001666 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001667 intel_dp->DP |= DP_ENHANCED_FRAMING;
1668
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001669 if (IS_CHERRYVIEW(dev))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001670 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001671 else if (crtc->pipe == PIPE_B)
1672 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001673 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001674}
1675
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001676#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1677#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001678
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001679#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1680#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001681
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001682#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1683#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001684
Daniel Vetter4be73782014-01-17 14:39:48 +01001685static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001686 u32 mask,
1687 u32 value)
1688{
Paulo Zanoni30add222012-10-26 19:05:45 -02001689 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001690 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001691 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07001692
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001693 lockdep_assert_held(&dev_priv->pps_mutex);
1694
Jani Nikulabf13e812013-09-06 07:40:05 +03001695 pp_stat_reg = _pp_stat_reg(intel_dp);
1696 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001697
1698 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001699 mask, value,
1700 I915_READ(pp_stat_reg),
1701 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001702
Tvrtko Ursulin3f177622016-03-03 14:36:41 +00001703 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value,
1704 5 * USEC_PER_SEC, 10 * USEC_PER_MSEC))
Keith Packard99ea7122011-11-01 19:57:50 -07001705 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001706 I915_READ(pp_stat_reg),
1707 I915_READ(pp_ctrl_reg));
Chris Wilson54c136d2013-12-02 09:57:16 +00001708
1709 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001710}
1711
Daniel Vetter4be73782014-01-17 14:39:48 +01001712static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001713{
1714 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001715 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001716}
1717
Daniel Vetter4be73782014-01-17 14:39:48 +01001718static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001719{
Keith Packardbd943152011-09-18 23:09:52 -07001720 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001721 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001722}
Keith Packardbd943152011-09-18 23:09:52 -07001723
Daniel Vetter4be73782014-01-17 14:39:48 +01001724static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001725{
Abhay Kumard28d4732016-01-22 17:39:04 -08001726 ktime_t panel_power_on_time;
1727 s64 panel_power_off_duration;
1728
Keith Packard99ea7122011-11-01 19:57:50 -07001729 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001730
Abhay Kumard28d4732016-01-22 17:39:04 -08001731 /* take the difference of currrent time and panel power off time
1732 * and then make panel wait for t11_t12 if needed. */
1733 panel_power_on_time = ktime_get_boottime();
1734 panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);
1735
Paulo Zanonidce56b32013-12-19 14:29:40 -02001736 /* When we disable the VDD override bit last we have to do the manual
1737 * wait. */
Abhay Kumard28d4732016-01-22 17:39:04 -08001738 if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
1739 wait_remaining_ms_from_jiffies(jiffies,
1740 intel_dp->panel_power_cycle_delay - panel_power_off_duration);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001741
Daniel Vetter4be73782014-01-17 14:39:48 +01001742 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001743}
Keith Packardbd943152011-09-18 23:09:52 -07001744
Daniel Vetter4be73782014-01-17 14:39:48 +01001745static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001746{
1747 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1748 intel_dp->backlight_on_delay);
1749}
1750
Daniel Vetter4be73782014-01-17 14:39:48 +01001751static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001752{
1753 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1754 intel_dp->backlight_off_delay);
1755}
Keith Packard99ea7122011-11-01 19:57:50 -07001756
Keith Packard832dd3c2011-11-01 19:34:06 -07001757/* Read the current pp_control value, unlocking the register if it
1758 * is locked
1759 */
1760
Jesse Barnes453c5422013-03-28 09:55:41 -07001761static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001762{
Jesse Barnes453c5422013-03-28 09:55:41 -07001763 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1764 struct drm_i915_private *dev_priv = dev->dev_private;
1765 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001766
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001767 lockdep_assert_held(&dev_priv->pps_mutex);
1768
Jani Nikulabf13e812013-09-06 07:40:05 +03001769 control = I915_READ(_pp_ctrl_reg(intel_dp));
Vandana Kannanb0a08be2015-06-18 11:00:55 +05301770 if (!IS_BROXTON(dev)) {
1771 control &= ~PANEL_UNLOCK_MASK;
1772 control |= PANEL_UNLOCK_REGS;
1773 }
Keith Packard832dd3c2011-11-01 19:34:06 -07001774 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001775}
1776
Ville Syrjälä951468f2014-09-04 14:55:31 +03001777/*
1778 * Must be paired with edp_panel_vdd_off().
1779 * Must hold pps_mutex around the whole on/off sequence.
1780 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1781 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001782static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001783{
Paulo Zanoni30add222012-10-26 19:05:45 -02001784 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001785 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1786 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001787 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001788 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001789 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001790 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001791 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001792
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001793 lockdep_assert_held(&dev_priv->pps_mutex);
1794
Keith Packard97af61f572011-09-28 16:23:51 -07001795 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001796 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001797
Egbert Eich2c623c12014-11-25 12:54:57 +01001798 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001799 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001800
Daniel Vetter4be73782014-01-17 14:39:48 +01001801 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001802 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001803
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001804 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001805 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001806
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001807 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1808 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001809
Daniel Vetter4be73782014-01-17 14:39:48 +01001810 if (!edp_have_panel_power(intel_dp))
1811 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001812
Jesse Barnes453c5422013-03-28 09:55:41 -07001813 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001814 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001815
Jani Nikulabf13e812013-09-06 07:40:05 +03001816 pp_stat_reg = _pp_stat_reg(intel_dp);
1817 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001818
1819 I915_WRITE(pp_ctrl_reg, pp);
1820 POSTING_READ(pp_ctrl_reg);
1821 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1822 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001823 /*
1824 * If the panel wasn't on, delay before accessing aux channel
1825 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001826 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001827 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1828 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001829 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001830 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001831
1832 return need_to_disable;
1833}
1834
Ville Syrjälä951468f2014-09-04 14:55:31 +03001835/*
1836 * Must be paired with intel_edp_panel_vdd_off() or
1837 * intel_edp_panel_off().
1838 * Nested calls to these functions are not allowed since
1839 * we drop the lock. Caller must use some higher level
1840 * locking to prevent nested calls from other threads.
1841 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001842void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001843{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001844 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001845
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001846 if (!is_edp(intel_dp))
1847 return;
1848
Ville Syrjälä773538e82014-09-04 14:54:56 +03001849 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001850 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001851 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001852
Rob Clarke2c719b2014-12-15 13:56:32 -05001853 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001854 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001855}
1856
Daniel Vetter4be73782014-01-17 14:39:48 +01001857static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001858{
Paulo Zanoni30add222012-10-26 19:05:45 -02001859 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001860 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001861 struct intel_digital_port *intel_dig_port =
1862 dp_to_dig_port(intel_dp);
1863 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1864 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001865 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001866 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001867
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001868 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001869
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001870 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001871
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001872 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001873 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001874
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001875 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1876 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001877
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001878 pp = ironlake_get_pp_control(intel_dp);
1879 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001880
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001881 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1882 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001883
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001884 I915_WRITE(pp_ctrl_reg, pp);
1885 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001886
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001887 /* Make sure sequencer is idle before allowing subsequent activity */
1888 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1889 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001890
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001891 if ((pp & POWER_TARGET_ON) == 0)
Abhay Kumard28d4732016-01-22 17:39:04 -08001892 intel_dp->panel_power_off_time = ktime_get_boottime();
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001893
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001894 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001895 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001896}
1897
Daniel Vetter4be73782014-01-17 14:39:48 +01001898static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001899{
1900 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1901 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001902
Ville Syrjälä773538e82014-09-04 14:54:56 +03001903 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001904 if (!intel_dp->want_panel_vdd)
1905 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001906 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001907}
1908
Imre Deakaba86892014-07-30 15:57:31 +03001909static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1910{
1911 unsigned long delay;
1912
1913 /*
1914 * Queue the timer to fire a long time from now (relative to the power
1915 * down delay) to keep the panel power up across a sequence of
1916 * operations.
1917 */
1918 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1919 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1920}
1921
Ville Syrjälä951468f2014-09-04 14:55:31 +03001922/*
1923 * Must be paired with edp_panel_vdd_on().
1924 * Must hold pps_mutex around the whole on/off sequence.
1925 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1926 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001927static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001928{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001929 struct drm_i915_private *dev_priv =
1930 intel_dp_to_dev(intel_dp)->dev_private;
1931
1932 lockdep_assert_held(&dev_priv->pps_mutex);
1933
Keith Packard97af61f572011-09-28 16:23:51 -07001934 if (!is_edp(intel_dp))
1935 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001936
Rob Clarke2c719b2014-12-15 13:56:32 -05001937 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001938 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07001939
Keith Packardbd943152011-09-18 23:09:52 -07001940 intel_dp->want_panel_vdd = false;
1941
Imre Deakaba86892014-07-30 15:57:31 +03001942 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001943 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001944 else
1945 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001946}
1947
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001948static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001949{
Paulo Zanoni30add222012-10-26 19:05:45 -02001950 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001951 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001952 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001953 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001954
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001955 lockdep_assert_held(&dev_priv->pps_mutex);
1956
Keith Packard97af61f572011-09-28 16:23:51 -07001957 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001958 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001959
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001960 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
1961 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07001962
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03001963 if (WARN(edp_have_panel_power(intel_dp),
1964 "eDP port %c panel power already on\n",
1965 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001966 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07001967
Daniel Vetter4be73782014-01-17 14:39:48 +01001968 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001969
Jani Nikulabf13e812013-09-06 07:40:05 +03001970 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001971 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001972 if (IS_GEN5(dev)) {
1973 /* ILK workaround: disable reset around power sequence */
1974 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001975 I915_WRITE(pp_ctrl_reg, pp);
1976 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001977 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001978
Keith Packard1c0ae802011-09-19 13:59:29 -07001979 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001980 if (!IS_GEN5(dev))
1981 pp |= PANEL_POWER_RESET;
1982
Jesse Barnes453c5422013-03-28 09:55:41 -07001983 I915_WRITE(pp_ctrl_reg, pp);
1984 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001985
Daniel Vetter4be73782014-01-17 14:39:48 +01001986 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001987 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001988
Keith Packard05ce1a42011-09-29 16:33:01 -07001989 if (IS_GEN5(dev)) {
1990 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001991 I915_WRITE(pp_ctrl_reg, pp);
1992 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001993 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001994}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001995
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001996void intel_edp_panel_on(struct intel_dp *intel_dp)
1997{
1998 if (!is_edp(intel_dp))
1999 return;
2000
2001 pps_lock(intel_dp);
2002 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002003 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002004}
2005
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002006
2007static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002008{
Imre Deak4e6e1a52014-03-27 17:45:11 +02002009 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2010 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02002011 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002012 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02002013 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07002014 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002015 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002016
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002017 lockdep_assert_held(&dev_priv->pps_mutex);
2018
Keith Packard97af61f572011-09-28 16:23:51 -07002019 if (!is_edp(intel_dp))
2020 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002021
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002022 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2023 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002024
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002025 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2026 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02002027
Jesse Barnes453c5422013-03-28 09:55:41 -07002028 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02002029 /* We need to switch off panel power _and_ force vdd, for otherwise some
2030 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01002031 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2032 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07002033
Jani Nikulabf13e812013-09-06 07:40:05 +03002034 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002035
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002036 intel_dp->want_panel_vdd = false;
2037
Jesse Barnes453c5422013-03-28 09:55:41 -07002038 I915_WRITE(pp_ctrl_reg, pp);
2039 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002040
Abhay Kumard28d4732016-01-22 17:39:04 -08002041 intel_dp->panel_power_off_time = ktime_get_boottime();
Daniel Vetter4be73782014-01-17 14:39:48 +01002042 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002043
2044 /* We got a reference when we enabled the VDD. */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01002045 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02002046 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002047}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002048
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002049void intel_edp_panel_off(struct intel_dp *intel_dp)
2050{
2051 if (!is_edp(intel_dp))
2052 return;
2053
2054 pps_lock(intel_dp);
2055 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002056 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002057}
2058
Jani Nikula1250d102014-08-12 17:11:39 +03002059/* Enable backlight in the panel power control. */
2060static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002061{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002062 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2063 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002064 struct drm_i915_private *dev_priv = dev->dev_private;
2065 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002066 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002067
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002068 /*
2069 * If we enable the backlight right away following a panel power
2070 * on, we may see slight flicker as the panel syncs with the eDP
2071 * link. So delay a bit to make sure the image is solid before
2072 * allowing it to appear.
2073 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002074 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002075
Ville Syrjälä773538e82014-09-04 14:54:56 +03002076 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002077
Jesse Barnes453c5422013-03-28 09:55:41 -07002078 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002079 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002080
Jani Nikulabf13e812013-09-06 07:40:05 +03002081 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002082
2083 I915_WRITE(pp_ctrl_reg, pp);
2084 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002085
Ville Syrjälä773538e82014-09-04 14:54:56 +03002086 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002087}
2088
Jani Nikula1250d102014-08-12 17:11:39 +03002089/* Enable backlight PWM and backlight PP control. */
2090void intel_edp_backlight_on(struct intel_dp *intel_dp)
2091{
2092 if (!is_edp(intel_dp))
2093 return;
2094
2095 DRM_DEBUG_KMS("\n");
2096
2097 intel_panel_enable_backlight(intel_dp->attached_connector);
2098 _intel_edp_backlight_on(intel_dp);
2099}
2100
2101/* Disable backlight in the panel power control. */
2102static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002103{
Paulo Zanoni30add222012-10-26 19:05:45 -02002104 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002105 struct drm_i915_private *dev_priv = dev->dev_private;
2106 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002107 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002108
Keith Packardf01eca22011-09-28 16:48:10 -07002109 if (!is_edp(intel_dp))
2110 return;
2111
Ville Syrjälä773538e82014-09-04 14:54:56 +03002112 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002113
Jesse Barnes453c5422013-03-28 09:55:41 -07002114 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002115 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002116
Jani Nikulabf13e812013-09-06 07:40:05 +03002117 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002118
2119 I915_WRITE(pp_ctrl_reg, pp);
2120 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002121
Ville Syrjälä773538e82014-09-04 14:54:56 +03002122 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002123
Paulo Zanonidce56b32013-12-19 14:29:40 -02002124 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002125 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002126}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002127
Jani Nikula1250d102014-08-12 17:11:39 +03002128/* Disable backlight PP control and backlight PWM. */
2129void intel_edp_backlight_off(struct intel_dp *intel_dp)
2130{
2131 if (!is_edp(intel_dp))
2132 return;
2133
2134 DRM_DEBUG_KMS("\n");
2135
2136 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002137 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002138}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002139
Jani Nikula73580fb72014-08-12 17:11:41 +03002140/*
2141 * Hook for controlling the panel power control backlight through the bl_power
2142 * sysfs attribute. Take care to handle multiple calls.
2143 */
2144static void intel_edp_backlight_power(struct intel_connector *connector,
2145 bool enable)
2146{
2147 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002148 bool is_enabled;
2149
Ville Syrjälä773538e82014-09-04 14:54:56 +03002150 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002151 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002152 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002153
2154 if (is_enabled == enable)
2155 return;
2156
Jani Nikula23ba9372014-08-27 14:08:43 +03002157 DRM_DEBUG_KMS("panel power control backlight %s\n",
2158 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002159
2160 if (enable)
2161 _intel_edp_backlight_on(intel_dp);
2162 else
2163 _intel_edp_backlight_off(intel_dp);
2164}
2165
Ville Syrjälä64e10772015-10-29 21:26:01 +02002166static void assert_dp_port(struct intel_dp *intel_dp, bool state)
2167{
2168 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2169 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2170 bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;
2171
2172 I915_STATE_WARN(cur_state != state,
2173 "DP port %c state assertion failure (expected %s, current %s)\n",
2174 port_name(dig_port->port),
Jani Nikula87ad3212016-01-14 12:53:34 +02002175 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002176}
2177#define assert_dp_port_disabled(d) assert_dp_port((d), false)
2178
2179static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
2180{
2181 bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;
2182
2183 I915_STATE_WARN(cur_state != state,
2184 "eDP PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002185 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002186}
2187#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
2188#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)
2189
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002190static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002191{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002192 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002193 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2194 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002195
Ville Syrjälä64e10772015-10-29 21:26:01 +02002196 assert_pipe_disabled(dev_priv, crtc->pipe);
2197 assert_dp_port_disabled(intel_dp);
2198 assert_edp_pll_disabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002199
Ville Syrjäläabfce942015-10-29 21:26:03 +02002200 DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2201 crtc->config->port_clock);
2202
2203 intel_dp->DP &= ~DP_PLL_FREQ_MASK;
2204
2205 if (crtc->config->port_clock == 162000)
2206 intel_dp->DP |= DP_PLL_FREQ_162MHZ;
2207 else
2208 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
2209
2210 I915_WRITE(DP_A, intel_dp->DP);
2211 POSTING_READ(DP_A);
2212 udelay(500);
2213
Ville Syrjälä6b23f3e2016-04-01 21:53:19 +03002214 /*
2215 * [DevILK] Work around required when enabling DP PLL
2216 * while a pipe is enabled going to FDI:
2217 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
2218 * 2. Program DP PLL enable
2219 */
2220 if (IS_GEN5(dev_priv))
2221 intel_wait_for_vblank_if_active(dev_priv->dev, !crtc->pipe);
2222
Daniel Vetter07679352012-09-06 22:15:42 +02002223 intel_dp->DP |= DP_PLL_ENABLE;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002224
Daniel Vetter07679352012-09-06 22:15:42 +02002225 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002226 POSTING_READ(DP_A);
2227 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002228}
2229
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002230static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002231{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002232 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002233 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2234 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002235
Ville Syrjälä64e10772015-10-29 21:26:01 +02002236 assert_pipe_disabled(dev_priv, crtc->pipe);
2237 assert_dp_port_disabled(intel_dp);
2238 assert_edp_pll_enabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002239
Ville Syrjäläabfce942015-10-29 21:26:03 +02002240 DRM_DEBUG_KMS("disabling eDP PLL\n");
2241
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002242 intel_dp->DP &= ~DP_PLL_ENABLE;
Daniel Vetter07679352012-09-06 22:15:42 +02002243
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002244 I915_WRITE(DP_A, intel_dp->DP);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002245 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002246 udelay(200);
2247}
2248
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002249/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002250void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002251{
2252 int ret, i;
2253
2254 /* Should have a valid DPCD by this point */
2255 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2256 return;
2257
2258 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002259 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2260 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002261 } else {
2262 /*
2263 * When turning on, we need to retry for 1ms to give the sink
2264 * time to wake up.
2265 */
2266 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002267 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2268 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002269 if (ret == 1)
2270 break;
2271 msleep(1);
2272 }
2273 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002274
2275 if (ret != 1)
2276 DRM_DEBUG_KMS("failed to %s sink power state\n",
2277 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002278}
2279
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002280static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2281 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002282{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002283 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002284 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002285 struct drm_device *dev = encoder->base.dev;
2286 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02002287 enum intel_display_power_domain power_domain;
2288 u32 tmp;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002289 bool ret;
Imre Deak6d129be2014-03-05 16:20:54 +02002290
2291 power_domain = intel_display_port_power_domain(encoder);
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002292 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002293 return false;
2294
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002295 ret = false;
2296
Imre Deak6d129be2014-03-05 16:20:54 +02002297 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002298
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002299 if (!(tmp & DP_PORT_EN))
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002300 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002301
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002302 if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002303 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002304 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002305 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002306
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002307 for_each_pipe(dev_priv, p) {
2308 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2309 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2310 *pipe = p;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002311 ret = true;
2312
2313 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002314 }
2315 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002316
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002317 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002318 i915_mmio_reg_offset(intel_dp->output_reg));
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002319 } else if (IS_CHERRYVIEW(dev)) {
2320 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2321 } else {
2322 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002323 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002324
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002325 ret = true;
2326
2327out:
2328 intel_display_power_put(dev_priv, power_domain);
2329
2330 return ret;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002331}
2332
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002333static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002334 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002335{
2336 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002337 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002338 struct drm_device *dev = encoder->base.dev;
2339 struct drm_i915_private *dev_priv = dev->dev_private;
2340 enum port port = dp_to_dig_port(intel_dp)->port;
2341 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002342
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002343 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002344
2345 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002346
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002347 if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002348 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2349
2350 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002351 flags |= DRM_MODE_FLAG_PHSYNC;
2352 else
2353 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002354
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002355 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002356 flags |= DRM_MODE_FLAG_PVSYNC;
2357 else
2358 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002359 } else {
2360 if (tmp & DP_SYNC_HS_HIGH)
2361 flags |= DRM_MODE_FLAG_PHSYNC;
2362 else
2363 flags |= DRM_MODE_FLAG_NHSYNC;
2364
2365 if (tmp & DP_SYNC_VS_HIGH)
2366 flags |= DRM_MODE_FLAG_PVSYNC;
2367 else
2368 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002369 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002370
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002371 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002372
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002373 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08002374 !IS_CHERRYVIEW(dev) && tmp & DP_COLOR_RANGE_16_235)
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002375 pipe_config->limited_color_range = true;
2376
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002377 pipe_config->has_dp_encoder = true;
2378
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002379 pipe_config->lane_count =
2380 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2381
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002382 intel_dp_get_m_n(crtc, pipe_config);
2383
Ville Syrjälä18442d02013-09-13 16:00:08 +03002384 if (port == PORT_A) {
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02002385 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002386 pipe_config->port_clock = 162000;
2387 else
2388 pipe_config->port_clock = 270000;
2389 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002390
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02002391 pipe_config->base.adjusted_mode.crtc_clock =
2392 intel_dotclock_calculate(pipe_config->port_clock,
2393 &pipe_config->dp_m_n);
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002394
Jani Nikula6aa23e62016-03-24 17:50:20 +02002395 if (is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
2396 pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002397 /*
2398 * This is a big fat ugly hack.
2399 *
2400 * Some machines in UEFI boot mode provide us a VBT that has 18
2401 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2402 * unknown we fail to light up. Yet the same BIOS boots up with
2403 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2404 * max, not what it tells us to use.
2405 *
2406 * Note: This will still be broken if the eDP panel is not lit
2407 * up by the BIOS, and thus we can't get the mode at module
2408 * load.
2409 */
2410 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02002411 pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
2412 dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002413 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002414}
2415
Daniel Vettere8cb4552012-07-01 13:05:48 +02002416static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002417{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002418 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002419 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002420 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2421
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002422 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002423 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002424
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002425 if (HAS_PSR(dev) && !HAS_DDI(dev))
2426 intel_psr_disable(intel_dp);
2427
Daniel Vetter6cb49832012-05-20 17:14:50 +02002428 /* Make sure the panel is off before trying to change the mode. But also
2429 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002430 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002431 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002432 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002433 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002434
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002435 /* disable the port before the pipe on g4x */
2436 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002437 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002438}
2439
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002440static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002441{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002442 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002443 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002444
Ville Syrjälä49277c32014-03-31 18:21:26 +03002445 intel_dp_link_down(intel_dp);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002446
2447 /* Only ilk+ has port A */
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002448 if (port == PORT_A)
2449 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002450}
2451
2452static void vlv_post_disable_dp(struct intel_encoder *encoder)
2453{
2454 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2455
2456 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002457}
2458
Ville Syrjälä580d3812014-04-09 13:29:00 +03002459static void chv_post_disable_dp(struct intel_encoder *encoder)
2460{
2461 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002462 struct drm_device *dev = encoder->base.dev;
2463 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä580d3812014-04-09 13:29:00 +03002464
2465 intel_dp_link_down(intel_dp);
2466
Ville Syrjäläa5805162015-05-26 20:42:30 +03002467 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002468
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002469 /* Assert data lane reset */
2470 chv_data_lane_soft_reset(encoder, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002471
Ville Syrjäläa5805162015-05-26 20:42:30 +03002472 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002473}
2474
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002475static void
2476_intel_dp_set_link_train(struct intel_dp *intel_dp,
2477 uint32_t *DP,
2478 uint8_t dp_train_pat)
2479{
2480 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2481 struct drm_device *dev = intel_dig_port->base.base.dev;
2482 struct drm_i915_private *dev_priv = dev->dev_private;
2483 enum port port = intel_dig_port->port;
2484
2485 if (HAS_DDI(dev)) {
2486 uint32_t temp = I915_READ(DP_TP_CTL(port));
2487
2488 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2489 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2490 else
2491 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2492
2493 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2494 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2495 case DP_TRAINING_PATTERN_DISABLE:
2496 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2497
2498 break;
2499 case DP_TRAINING_PATTERN_1:
2500 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2501 break;
2502 case DP_TRAINING_PATTERN_2:
2503 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2504 break;
2505 case DP_TRAINING_PATTERN_3:
2506 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2507 break;
2508 }
2509 I915_WRITE(DP_TP_CTL(port), temp);
2510
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002511 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2512 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002513 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2514
2515 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2516 case DP_TRAINING_PATTERN_DISABLE:
2517 *DP |= DP_LINK_TRAIN_OFF_CPT;
2518 break;
2519 case DP_TRAINING_PATTERN_1:
2520 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2521 break;
2522 case DP_TRAINING_PATTERN_2:
2523 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2524 break;
2525 case DP_TRAINING_PATTERN_3:
2526 DRM_ERROR("DP training pattern 3 not supported\n");
2527 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2528 break;
2529 }
2530
2531 } else {
2532 if (IS_CHERRYVIEW(dev))
2533 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2534 else
2535 *DP &= ~DP_LINK_TRAIN_MASK;
2536
2537 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2538 case DP_TRAINING_PATTERN_DISABLE:
2539 *DP |= DP_LINK_TRAIN_OFF;
2540 break;
2541 case DP_TRAINING_PATTERN_1:
2542 *DP |= DP_LINK_TRAIN_PAT_1;
2543 break;
2544 case DP_TRAINING_PATTERN_2:
2545 *DP |= DP_LINK_TRAIN_PAT_2;
2546 break;
2547 case DP_TRAINING_PATTERN_3:
2548 if (IS_CHERRYVIEW(dev)) {
2549 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2550 } else {
2551 DRM_ERROR("DP training pattern 3 not supported\n");
2552 *DP |= DP_LINK_TRAIN_PAT_2;
2553 }
2554 break;
2555 }
2556 }
2557}
2558
2559static void intel_dp_enable_port(struct intel_dp *intel_dp)
2560{
2561 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2562 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002563 struct intel_crtc *crtc =
2564 to_intel_crtc(dp_to_dig_port(intel_dp)->base.base.crtc);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002565
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002566 /* enable with pattern 1 (as per spec) */
2567 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2568 DP_TRAINING_PATTERN_1);
2569
2570 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2571 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002572
2573 /*
2574 * Magic for VLV/CHV. We _must_ first set up the register
2575 * without actually enabling the port, and then do another
2576 * write to enable the port. Otherwise link training will
2577 * fail when the power sequencer is freshly used for this port.
2578 */
2579 intel_dp->DP |= DP_PORT_EN;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002580 if (crtc->config->has_audio)
2581 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002582
2583 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2584 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002585}
2586
Daniel Vettere8cb4552012-07-01 13:05:48 +02002587static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002588{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002589 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2590 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002591 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002592 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002593 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002594 enum pipe pipe = crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002595
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002596 if (WARN_ON(dp_reg & DP_PORT_EN))
2597 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002598
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002599 pps_lock(intel_dp);
2600
Wayne Boyer666a4532015-12-09 12:29:35 -08002601 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002602 vlv_init_panel_power_sequencer(intel_dp);
2603
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002604 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002605
2606 edp_panel_vdd_on(intel_dp);
2607 edp_panel_on(intel_dp);
2608 edp_panel_vdd_off(intel_dp, true);
2609
2610 pps_unlock(intel_dp);
2611
Wayne Boyer666a4532015-12-09 12:29:35 -08002612 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002613 unsigned int lane_mask = 0x0;
2614
2615 if (IS_CHERRYVIEW(dev))
2616 lane_mask = intel_dp_unused_lane_mask(crtc->config->lane_count);
2617
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002618 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2619 lane_mask);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002620 }
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002621
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002622 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2623 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002624 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002625
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002626 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002627 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002628 pipe_name(pipe));
Jani Nikulac1dec792014-10-27 16:26:56 +02002629 intel_audio_codec_enable(encoder);
2630 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002631}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002632
Jani Nikulaecff4f32013-09-06 07:38:29 +03002633static void g4x_enable_dp(struct intel_encoder *encoder)
2634{
Jani Nikula828f5c62013-09-05 16:44:45 +03002635 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2636
Jani Nikulaecff4f32013-09-06 07:38:29 +03002637 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002638 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002639}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002640
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002641static void vlv_enable_dp(struct intel_encoder *encoder)
2642{
Jani Nikula828f5c62013-09-05 16:44:45 +03002643 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2644
Daniel Vetter4be73782014-01-17 14:39:48 +01002645 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002646 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002647}
2648
Jani Nikulaecff4f32013-09-06 07:38:29 +03002649static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002650{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002651 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002652 enum port port = dp_to_dig_port(intel_dp)->port;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002653
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002654 intel_dp_prepare(encoder);
2655
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002656 /* Only ilk+ has port A */
Ville Syrjäläabfce942015-10-29 21:26:03 +02002657 if (port == PORT_A)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002658 ironlake_edp_pll_on(intel_dp);
2659}
2660
Ville Syrjälä83b84592014-10-16 21:29:51 +03002661static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2662{
2663 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2664 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2665 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002666 i915_reg_t pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
Ville Syrjälä83b84592014-10-16 21:29:51 +03002667
2668 edp_panel_vdd_off_sync(intel_dp);
2669
2670 /*
2671 * VLV seems to get confused when multiple power seqeuencers
2672 * have the same port selected (even if only one has power/vdd
2673 * enabled). The failure manifests as vlv_wait_port_ready() failing
2674 * CHV on the other hand doesn't seem to mind having the same port
2675 * selected in multiple power seqeuencers, but let's clear the
2676 * port select always when logically disconnecting a power sequencer
2677 * from a port.
2678 */
2679 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2680 pipe_name(pipe), port_name(intel_dig_port->port));
2681 I915_WRITE(pp_on_reg, 0);
2682 POSTING_READ(pp_on_reg);
2683
2684 intel_dp->pps_pipe = INVALID_PIPE;
2685}
2686
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002687static void vlv_steal_power_sequencer(struct drm_device *dev,
2688 enum pipe pipe)
2689{
2690 struct drm_i915_private *dev_priv = dev->dev_private;
2691 struct intel_encoder *encoder;
2692
2693 lockdep_assert_held(&dev_priv->pps_mutex);
2694
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002695 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2696 return;
2697
Jani Nikula19c80542015-12-16 12:48:16 +02002698 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002699 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002700 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002701
2702 if (encoder->type != INTEL_OUTPUT_EDP)
2703 continue;
2704
2705 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002706 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002707
2708 if (intel_dp->pps_pipe != pipe)
2709 continue;
2710
2711 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002712 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002713
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02002714 WARN(encoder->base.crtc,
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002715 "stealing pipe %c power sequencer from active eDP port %c\n",
2716 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002717
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002718 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002719 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002720 }
2721}
2722
2723static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2724{
2725 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2726 struct intel_encoder *encoder = &intel_dig_port->base;
2727 struct drm_device *dev = encoder->base.dev;
2728 struct drm_i915_private *dev_priv = dev->dev_private;
2729 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002730
2731 lockdep_assert_held(&dev_priv->pps_mutex);
2732
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002733 if (!is_edp(intel_dp))
2734 return;
2735
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002736 if (intel_dp->pps_pipe == crtc->pipe)
2737 return;
2738
2739 /*
2740 * If another power sequencer was being used on this
2741 * port previously make sure to turn off vdd there while
2742 * we still have control of it.
2743 */
2744 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002745 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002746
2747 /*
2748 * We may be stealing the power
2749 * sequencer from another port.
2750 */
2751 vlv_steal_power_sequencer(dev, crtc->pipe);
2752
2753 /* now it's all ours */
2754 intel_dp->pps_pipe = crtc->pipe;
2755
2756 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2757 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2758
2759 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002760 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2761 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002762}
2763
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002764static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2765{
Ander Conselvan de Oliveira5f68c272016-04-27 15:44:24 +03002766 vlv_phy_pre_encoder_enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002767
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002768 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002769}
2770
Jani Nikulaecff4f32013-09-06 07:38:29 +03002771static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002772{
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002773 intel_dp_prepare(encoder);
2774
Ander Conselvan de Oliveira6da2e612016-04-27 15:44:23 +03002775 vlv_phy_pre_pll_enable(encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002776}
2777
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002778static void chv_pre_enable_dp(struct intel_encoder *encoder)
2779{
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03002780 chv_phy_pre_encoder_enable(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002781
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002782 intel_enable_dp(encoder);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03002783
2784 /* Second common lane will stay alive on its own now */
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03002785 chv_phy_release_cl2_override(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002786}
2787
Ville Syrjälä9197c882014-04-09 13:29:05 +03002788static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2789{
Ville Syrjälä625695f2014-06-28 02:04:02 +03002790 intel_dp_prepare(encoder);
2791
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03002792 chv_phy_pre_pll_enable(encoder);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002793}
2794
Ville Syrjäläd6db9952015-07-08 23:45:49 +03002795static void chv_dp_post_pll_disable(struct intel_encoder *encoder)
2796{
Ander Conselvan de Oliveira204970b2016-04-27 15:44:21 +03002797 chv_phy_post_pll_disable(encoder);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03002798}
2799
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002800/*
2801 * Fetch AUX CH registers 0x202 - 0x207 which contain
2802 * link status information
2803 */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03002804bool
Keith Packard93f62da2011-11-01 19:45:03 -07002805intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002806{
Lyude9f085eb2016-04-13 10:58:33 -04002807 return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
2808 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002809}
2810
Paulo Zanoni11002442014-06-13 18:45:41 -03002811/* These are source-specific values. */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03002812uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002813intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002814{
Paulo Zanoni30add222012-10-26 19:05:45 -02002815 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302816 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002817 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002818
Vandana Kannan93147262014-11-18 15:45:29 +05302819 if (IS_BROXTON(dev))
2820 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2821 else if (INTEL_INFO(dev)->gen >= 9) {
Jani Nikula06411f02016-03-24 17:50:21 +02002822 if (dev_priv->vbt.edp.low_vswing && port == PORT_A)
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302823 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002824 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Wayne Boyer666a4532015-12-09 12:29:35 -08002825 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05302826 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002827 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302828 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002829 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302830 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08002831 else
Sonika Jindalbd600182014-08-08 16:23:41 +05302832 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08002833}
2834
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03002835uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002836intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2837{
Paulo Zanoni30add222012-10-26 19:05:45 -02002838 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002839 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002840
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002841 if (INTEL_INFO(dev)->gen >= 9) {
2842 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2843 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2844 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2845 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2846 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2847 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2848 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302849 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2850 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002851 default:
2852 return DP_TRAIN_PRE_EMPH_LEVEL_0;
2853 }
2854 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002855 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302856 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2857 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2858 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2859 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2860 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2861 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2862 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002863 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302864 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002865 }
Wayne Boyer666a4532015-12-09 12:29:35 -08002866 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002867 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302868 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2869 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2870 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2871 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2872 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2873 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2874 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002875 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302876 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002877 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002878 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002879 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302880 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2881 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2882 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2883 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2884 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08002885 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302886 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002887 }
2888 } else {
2889 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302890 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2891 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2892 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2893 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2894 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2895 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2896 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08002897 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302898 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002899 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002900 }
2901}
2902
Daniel Vetter5829975c2015-04-16 11:36:52 +02002903static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002904{
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03002905 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002906 unsigned long demph_reg_value, preemph_reg_value,
2907 uniqtranscale_reg_value;
2908 uint8_t train_set = intel_dp->train_set[0];
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002909
2910 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302911 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002912 preemph_reg_value = 0x0004000;
2913 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302914 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002915 demph_reg_value = 0x2B405555;
2916 uniqtranscale_reg_value = 0x552AB83A;
2917 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302918 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002919 demph_reg_value = 0x2B404040;
2920 uniqtranscale_reg_value = 0x5548B83A;
2921 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302922 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002923 demph_reg_value = 0x2B245555;
2924 uniqtranscale_reg_value = 0x5560B83A;
2925 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302926 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002927 demph_reg_value = 0x2B405555;
2928 uniqtranscale_reg_value = 0x5598DA3A;
2929 break;
2930 default:
2931 return 0;
2932 }
2933 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302934 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002935 preemph_reg_value = 0x0002000;
2936 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302937 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002938 demph_reg_value = 0x2B404040;
2939 uniqtranscale_reg_value = 0x5552B83A;
2940 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302941 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002942 demph_reg_value = 0x2B404848;
2943 uniqtranscale_reg_value = 0x5580B83A;
2944 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302945 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002946 demph_reg_value = 0x2B404040;
2947 uniqtranscale_reg_value = 0x55ADDA3A;
2948 break;
2949 default:
2950 return 0;
2951 }
2952 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302953 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002954 preemph_reg_value = 0x0000000;
2955 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302956 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002957 demph_reg_value = 0x2B305555;
2958 uniqtranscale_reg_value = 0x5570B83A;
2959 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302960 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002961 demph_reg_value = 0x2B2B4040;
2962 uniqtranscale_reg_value = 0x55ADDA3A;
2963 break;
2964 default:
2965 return 0;
2966 }
2967 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302968 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002969 preemph_reg_value = 0x0006000;
2970 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302971 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002972 demph_reg_value = 0x1B405555;
2973 uniqtranscale_reg_value = 0x55ADDA3A;
2974 break;
2975 default:
2976 return 0;
2977 }
2978 break;
2979 default:
2980 return 0;
2981 }
2982
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03002983 vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
2984 uniqtranscale_reg_value, 0);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002985
2986 return 0;
2987}
2988
Daniel Vetter5829975c2015-04-16 11:36:52 +02002989static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002990{
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03002991 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
2992 u32 deemph_reg_value, margin_reg_value;
2993 bool uniq_trans_scale = false;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002994 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002995
2996 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302997 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002998 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302999 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003000 deemph_reg_value = 128;
3001 margin_reg_value = 52;
3002 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303003 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003004 deemph_reg_value = 128;
3005 margin_reg_value = 77;
3006 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303007 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003008 deemph_reg_value = 128;
3009 margin_reg_value = 102;
3010 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303011 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003012 deemph_reg_value = 128;
3013 margin_reg_value = 154;
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003014 uniq_trans_scale = true;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003015 break;
3016 default:
3017 return 0;
3018 }
3019 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303020 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003021 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303022 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003023 deemph_reg_value = 85;
3024 margin_reg_value = 78;
3025 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303026 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003027 deemph_reg_value = 85;
3028 margin_reg_value = 116;
3029 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303030 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003031 deemph_reg_value = 85;
3032 margin_reg_value = 154;
3033 break;
3034 default:
3035 return 0;
3036 }
3037 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303038 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003039 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303040 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003041 deemph_reg_value = 64;
3042 margin_reg_value = 104;
3043 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303044 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003045 deemph_reg_value = 64;
3046 margin_reg_value = 154;
3047 break;
3048 default:
3049 return 0;
3050 }
3051 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303052 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003053 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303054 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003055 deemph_reg_value = 43;
3056 margin_reg_value = 154;
3057 break;
3058 default:
3059 return 0;
3060 }
3061 break;
3062 default:
3063 return 0;
3064 }
3065
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003066 chv_set_phy_signal_level(encoder, deemph_reg_value,
3067 margin_reg_value, uniq_trans_scale);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003068
3069 return 0;
3070}
3071
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003072static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003073gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003074{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003075 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003076
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003077 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303078 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003079 default:
3080 signal_levels |= DP_VOLTAGE_0_4;
3081 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303082 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003083 signal_levels |= DP_VOLTAGE_0_6;
3084 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303085 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003086 signal_levels |= DP_VOLTAGE_0_8;
3087 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303088 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003089 signal_levels |= DP_VOLTAGE_1_2;
3090 break;
3091 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003092 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303093 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003094 default:
3095 signal_levels |= DP_PRE_EMPHASIS_0;
3096 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303097 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003098 signal_levels |= DP_PRE_EMPHASIS_3_5;
3099 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303100 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003101 signal_levels |= DP_PRE_EMPHASIS_6;
3102 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303103 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003104 signal_levels |= DP_PRE_EMPHASIS_9_5;
3105 break;
3106 }
3107 return signal_levels;
3108}
3109
Zhenyu Wange3421a12010-04-08 09:43:27 +08003110/* Gen6's DP voltage swing and pre-emphasis control */
3111static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003112gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003113{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003114 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3115 DP_TRAIN_PRE_EMPHASIS_MASK);
3116 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303117 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3118 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003119 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303120 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003121 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303122 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3123 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003124 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303125 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3126 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003127 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303128 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3129 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003130 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003131 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003132 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3133 "0x%x\n", signal_levels);
3134 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003135 }
3136}
3137
Keith Packard1a2eb462011-11-16 16:26:07 -08003138/* Gen7's DP voltage swing and pre-emphasis control */
3139static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003140gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003141{
3142 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3143 DP_TRAIN_PRE_EMPHASIS_MASK);
3144 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303145 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003146 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303147 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003148 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303149 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003150 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3151
Sonika Jindalbd600182014-08-08 16:23:41 +05303152 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003153 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303154 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003155 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3156
Sonika Jindalbd600182014-08-08 16:23:41 +05303157 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003158 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303159 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003160 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3161
3162 default:
3163 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3164 "0x%x\n", signal_levels);
3165 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3166 }
3167}
3168
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003169void
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003170intel_dp_set_signal_levels(struct intel_dp *intel_dp)
Paulo Zanonif0a34242012-12-06 16:51:50 -02003171{
3172 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003173 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003174 struct drm_device *dev = intel_dig_port->base.base.dev;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003175 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehallf8896f52015-06-25 11:11:03 +03003176 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003177 uint8_t train_set = intel_dp->train_set[0];
3178
David Weinehallf8896f52015-06-25 11:11:03 +03003179 if (HAS_DDI(dev)) {
3180 signal_levels = ddi_signal_levels(intel_dp);
3181
3182 if (IS_BROXTON(dev))
3183 signal_levels = 0;
3184 else
3185 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003186 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003187 signal_levels = chv_signal_levels(intel_dp);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003188 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003189 signal_levels = vlv_signal_levels(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003190 } else if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003191 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003192 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003193 } else if (IS_GEN6(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003194 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003195 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3196 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003197 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003198 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3199 }
3200
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303201 if (mask)
3202 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3203
3204 DRM_DEBUG_KMS("Using vswing level %d\n",
3205 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3206 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3207 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3208 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003209
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003210 intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003211
3212 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
3213 POSTING_READ(intel_dp->output_reg);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003214}
3215
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003216void
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003217intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
3218 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003219{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003220 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003221 struct drm_i915_private *dev_priv =
3222 to_i915(intel_dig_port->base.base.dev);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003223
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003224 _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003225
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003226 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003227 POSTING_READ(intel_dp->output_reg);
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003228}
3229
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003230void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
Imre Deak3ab9c632013-05-03 12:57:41 +03003231{
3232 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3233 struct drm_device *dev = intel_dig_port->base.base.dev;
3234 struct drm_i915_private *dev_priv = dev->dev_private;
3235 enum port port = intel_dig_port->port;
3236 uint32_t val;
3237
3238 if (!HAS_DDI(dev))
3239 return;
3240
3241 val = I915_READ(DP_TP_CTL(port));
3242 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3243 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3244 I915_WRITE(DP_TP_CTL(port), val);
3245
3246 /*
3247 * On PORT_A we can have only eDP in SST mode. There the only reason
3248 * we need to set idle transmission mode is to work around a HW issue
3249 * where we enable the pipe while not in idle link-training mode.
3250 * In this case there is requirement to wait for a minimum number of
3251 * idle patterns to be sent.
3252 */
3253 if (port == PORT_A)
3254 return;
3255
3256 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3257 1))
3258 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3259}
3260
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003261static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003262intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003263{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003264 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003265 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003266 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003267 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003268 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003269 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003270
Daniel Vetterbc76e3202014-05-20 22:46:50 +02003271 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003272 return;
3273
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003274 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003275 return;
3276
Zhao Yakui28c97732009-10-09 11:39:41 +08003277 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003278
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03003279 if ((IS_GEN7(dev) && port == PORT_A) ||
3280 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003281 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003282 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003283 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003284 if (IS_CHERRYVIEW(dev))
3285 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3286 else
3287 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003288 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003289 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003290 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003291 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003292
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003293 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3294 I915_WRITE(intel_dp->output_reg, DP);
3295 POSTING_READ(intel_dp->output_reg);
3296
3297 /*
3298 * HW workaround for IBX, we need to move the port
3299 * to transcoder A after disabling it to allow the
3300 * matching HDMI port to be enabled on transcoder A.
3301 */
3302 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003303 /*
3304 * We get CPU/PCH FIFO underruns on the other pipe when
3305 * doing the workaround. Sweep them under the rug.
3306 */
3307 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3308 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3309
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003310 /* always enable with pattern 1 (as per spec) */
3311 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3312 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3313 I915_WRITE(intel_dp->output_reg, DP);
3314 POSTING_READ(intel_dp->output_reg);
3315
3316 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003317 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003318 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003319
3320 intel_wait_for_vblank_if_active(dev_priv->dev, PIPE_A);
3321 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3322 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Eric Anholt5bddd172010-11-18 09:32:59 +08003323 }
3324
Keith Packardf01eca22011-09-28 16:48:10 -07003325 msleep(intel_dp->panel_power_down_delay);
Ville Syrjälä6fec7662015-11-10 16:16:17 +02003326
3327 intel_dp->DP = DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003328}
3329
Keith Packard26d61aa2011-07-25 20:01:09 -07003330static bool
3331intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003332{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003333 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3334 struct drm_device *dev = dig_port->base.base.dev;
3335 struct drm_i915_private *dev_priv = dev->dev_private;
3336
Lyude9f085eb2016-04-13 10:58:33 -04003337 if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
3338 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003339 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003340
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003341 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003342
Adam Jacksonedb39242012-09-18 10:58:49 -04003343 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3344 return false; /* DPCD not present */
3345
Lyude9f085eb2016-04-13 10:58:33 -04003346 if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT,
3347 &intel_dp->sink_count, 1) < 0)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303348 return false;
3349
3350 /*
3351 * Sink count can change between short pulse hpd hence
3352 * a member variable in intel_dp will track any changes
3353 * between short pulse interrupts.
3354 */
3355 intel_dp->sink_count = DP_GET_SINK_COUNT(intel_dp->sink_count);
3356
3357 /*
3358 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
3359 * a dongle is present but no display. Unless we require to know
3360 * if a dongle is present or not, we don't need to update
3361 * downstream port information. So, an early return here saves
3362 * time from performing other operations which are not required.
3363 */
Shubhangi Shrivastava1034ce72016-04-12 12:23:54 +05303364 if (!is_edp(intel_dp) && !intel_dp->sink_count)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303365 return false;
3366
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003367 /* Check if the panel supports PSR */
3368 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003369 if (is_edp(intel_dp)) {
Lyude9f085eb2016-04-13 10:58:33 -04003370 drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
3371 intel_dp->psr_dpcd,
3372 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003373 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3374 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003375 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003376 }
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303377
3378 if (INTEL_INFO(dev)->gen >= 9 &&
3379 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3380 uint8_t frame_sync_cap;
3381
3382 dev_priv->psr.sink_support = true;
Lyude9f085eb2016-04-13 10:58:33 -04003383 drm_dp_dpcd_read(&intel_dp->aux,
3384 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3385 &frame_sync_cap, 1);
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303386 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3387 /* PSR2 needs frame sync as well */
3388 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3389 DRM_DEBUG_KMS("PSR2 %s on sink",
3390 dev_priv->psr.psr2_support ? "supported" : "not supported");
3391 }
Yetunde Adebisi86ee27b2016-04-05 15:10:51 +01003392
3393 /* Read the eDP Display control capabilities registers */
3394 memset(intel_dp->edp_dpcd, 0, sizeof(intel_dp->edp_dpcd));
3395 if ((intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
Daniel Vetter9a652cc2016-05-17 12:15:49 +02003396 (drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
Yetunde Adebisi86ee27b2016-04-05 15:10:51 +01003397 intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
3398 sizeof(intel_dp->edp_dpcd)))
3399 DRM_DEBUG_KMS("EDP DPCD : %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
3400 intel_dp->edp_dpcd);
Jani Nikula50003932013-09-20 16:42:17 +03003401 }
3402
Jani Nikulabc5133d2015-09-03 11:16:07 +03003403 DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03003404 yesno(intel_dp_source_supports_hbr2(intel_dp)),
Jani Nikula742f4912015-09-03 11:16:09 +03003405 yesno(drm_dp_tps3_supported(intel_dp->dpcd)));
Todd Previte06ea66b2014-01-20 10:19:39 -07003406
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303407 /* Intermediate frequency support */
Yetunde Adebisi86ee27b2016-04-05 15:10:51 +01003408 if (is_edp(intel_dp) && (intel_dp->edp_dpcd[0] >= 0x03)) { /* eDp v1.4 or higher */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003409 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003410 int i;
3411
Lyude9f085eb2016-04-13 10:58:33 -04003412 drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
3413 sink_rates, sizeof(sink_rates));
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003414
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003415 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3416 int val = le16_to_cpu(sink_rates[i]);
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003417
3418 if (val == 0)
3419 break;
3420
Sonika Jindalaf77b972015-05-07 13:59:28 +05303421 /* Value read is in kHz while drm clock is saved in deca-kHz */
3422 intel_dp->sink_rates[i] = (val * 200) / 10;
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003423 }
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003424 intel_dp->num_sink_rates = i;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303425 }
Ville Syrjälä0336400e2015-03-12 17:10:39 +02003426
3427 intel_dp_print_rates(intel_dp);
3428
Adam Jacksonedb39242012-09-18 10:58:49 -04003429 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3430 DP_DWN_STRM_PORT_PRESENT))
3431 return true; /* native DP sink */
3432
3433 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3434 return true; /* no per-port downstream info */
3435
Lyude9f085eb2016-04-13 10:58:33 -04003436 if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3437 intel_dp->downstream_ports,
3438 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003439 return false; /* downstream port status fetch failed */
3440
3441 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003442}
3443
Adam Jackson0d198322012-05-14 16:05:47 -04003444static void
3445intel_dp_probe_oui(struct intel_dp *intel_dp)
3446{
3447 u8 buf[3];
3448
3449 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3450 return;
3451
Lyude9f085eb2016-04-13 10:58:33 -04003452 if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003453 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3454 buf[0], buf[1], buf[2]);
3455
Lyude9f085eb2016-04-13 10:58:33 -04003456 if (drm_dp_dpcd_read(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003457 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3458 buf[0], buf[1], buf[2]);
3459}
3460
Dave Airlie0e32b392014-05-02 14:02:48 +10003461static bool
3462intel_dp_probe_mst(struct intel_dp *intel_dp)
3463{
3464 u8 buf[1];
3465
Nathan Schulte7cc96132016-03-15 10:14:05 -05003466 if (!i915.enable_dp_mst)
3467 return false;
3468
Dave Airlie0e32b392014-05-02 14:02:48 +10003469 if (!intel_dp->can_mst)
3470 return false;
3471
3472 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3473 return false;
3474
Lyude9f085eb2016-04-13 10:58:33 -04003475 if (drm_dp_dpcd_read(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10003476 if (buf[0] & DP_MST_CAP) {
3477 DRM_DEBUG_KMS("Sink is MST capable\n");
3478 intel_dp->is_mst = true;
3479 } else {
3480 DRM_DEBUG_KMS("Sink is not MST capable\n");
3481 intel_dp->is_mst = false;
3482 }
3483 }
Dave Airlie0e32b392014-05-02 14:02:48 +10003484
3485 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3486 return intel_dp->is_mst;
3487}
3488
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003489static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003490{
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003491 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003492 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003493 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003494 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003495 int ret = 0;
Rodrigo Vivic6297842015-11-05 10:50:20 -08003496 int count = 0;
3497 int attempts = 10;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003498
3499 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003500 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003501 ret = -EIO;
3502 goto out;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003503 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003504
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003505 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003506 buf & ~DP_TEST_SINK_START) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003507 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003508 ret = -EIO;
3509 goto out;
3510 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003511
Rodrigo Vivic6297842015-11-05 10:50:20 -08003512 do {
3513 intel_wait_for_vblank(dev, intel_crtc->pipe);
3514
3515 if (drm_dp_dpcd_readb(&intel_dp->aux,
3516 DP_TEST_SINK_MISC, &buf) < 0) {
3517 ret = -EIO;
3518 goto out;
3519 }
3520 count = buf & DP_TEST_COUNT_MASK;
3521 } while (--attempts && count);
3522
3523 if (attempts == 0) {
Rodrigo Vividc5a9032016-01-29 14:44:59 -08003524 DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
Rodrigo Vivic6297842015-11-05 10:50:20 -08003525 ret = -ETIMEDOUT;
3526 }
3527
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003528 out:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003529 hsw_enable_ips(intel_crtc);
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003530 return ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003531}
3532
3533static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
3534{
3535 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003536 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003537 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3538 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003539 int ret;
3540
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003541 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3542 return -EIO;
3543
3544 if (!(buf & DP_TEST_CRC_SUPPORTED))
3545 return -ENOTTY;
3546
3547 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
3548 return -EIO;
3549
Rodrigo Vivi6d8175d2015-11-05 10:50:22 -08003550 if (buf & DP_TEST_SINK_START) {
3551 ret = intel_dp_sink_crc_stop(intel_dp);
3552 if (ret)
3553 return ret;
3554 }
3555
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003556 hsw_disable_ips(intel_crtc);
3557
3558 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3559 buf | DP_TEST_SINK_START) < 0) {
3560 hsw_enable_ips(intel_crtc);
3561 return -EIO;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003562 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003563
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003564 intel_wait_for_vblank(dev, intel_crtc->pipe);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003565 return 0;
3566}
3567
3568int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3569{
3570 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3571 struct drm_device *dev = dig_port->base.base.dev;
3572 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3573 u8 buf;
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003574 int count, ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003575 int attempts = 6;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003576
3577 ret = intel_dp_sink_crc_start(intel_dp);
3578 if (ret)
3579 return ret;
3580
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003581 do {
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003582 intel_wait_for_vblank(dev, intel_crtc->pipe);
3583
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003584 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003585 DP_TEST_SINK_MISC, &buf) < 0) {
3586 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07003587 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003588 }
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003589 count = buf & DP_TEST_COUNT_MASK;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07003590
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08003591 } while (--attempts && count == 0);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003592
3593 if (attempts == 0) {
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08003594 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
3595 ret = -ETIMEDOUT;
3596 goto stop;
3597 }
3598
3599 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
3600 ret = -EIO;
3601 goto stop;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003602 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003603
Rodrigo Viviafe0d672015-07-23 16:35:45 -07003604stop:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003605 intel_dp_sink_crc_stop(intel_dp);
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003606 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003607}
3608
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003609static bool
3610intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3611{
Lyude9f085eb2016-04-13 10:58:33 -04003612 return drm_dp_dpcd_read(&intel_dp->aux,
Jani Nikula9d1a1032014-03-14 16:51:15 +02003613 DP_DEVICE_SERVICE_IRQ_VECTOR,
3614 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003615}
3616
Dave Airlie0e32b392014-05-02 14:02:48 +10003617static bool
3618intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3619{
3620 int ret;
3621
Lyude9f085eb2016-04-13 10:58:33 -04003622 ret = drm_dp_dpcd_read(&intel_dp->aux,
Dave Airlie0e32b392014-05-02 14:02:48 +10003623 DP_SINK_COUNT_ESI,
3624 sink_irq_vector, 14);
3625 if (ret != 14)
3626 return false;
3627
3628 return true;
3629}
3630
Todd Previtec5d5ab72015-04-15 08:38:38 -07003631static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003632{
Todd Previtec5d5ab72015-04-15 08:38:38 -07003633 uint8_t test_result = DP_TEST_ACK;
3634 return test_result;
3635}
3636
3637static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
3638{
3639 uint8_t test_result = DP_TEST_NAK;
3640 return test_result;
3641}
3642
3643static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
3644{
3645 uint8_t test_result = DP_TEST_NAK;
Todd Previte559be302015-05-04 07:48:20 -07003646 struct intel_connector *intel_connector = intel_dp->attached_connector;
3647 struct drm_connector *connector = &intel_connector->base;
3648
3649 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02003650 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07003651 intel_dp->aux.i2c_defer_count > 6) {
3652 /* Check EDID read for NACKs, DEFERs and corruption
3653 * (DP CTS 1.2 Core r1.1)
3654 * 4.2.2.4 : Failed EDID read, I2C_NAK
3655 * 4.2.2.5 : Failed EDID read, I2C_DEFER
3656 * 4.2.2.6 : EDID corruption detected
3657 * Use failsafe mode for all cases
3658 */
3659 if (intel_dp->aux.i2c_nack_count > 0 ||
3660 intel_dp->aux.i2c_defer_count > 0)
3661 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
3662 intel_dp->aux.i2c_nack_count,
3663 intel_dp->aux.i2c_defer_count);
3664 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
3665 } else {
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05303666 struct edid *block = intel_connector->detect_edid;
3667
3668 /* We have to write the checksum
3669 * of the last block read
3670 */
3671 block += intel_connector->detect_edid->extensions;
3672
Todd Previte559be302015-05-04 07:48:20 -07003673 if (!drm_dp_dpcd_write(&intel_dp->aux,
3674 DP_TEST_EDID_CHECKSUM,
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05303675 &block->checksum,
Dan Carpenter5a1cc652015-05-12 21:07:37 +03003676 1))
Todd Previte559be302015-05-04 07:48:20 -07003677 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
3678
3679 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
3680 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
3681 }
3682
3683 /* Set test active flag here so userspace doesn't interrupt things */
3684 intel_dp->compliance_test_active = 1;
3685
Todd Previtec5d5ab72015-04-15 08:38:38 -07003686 return test_result;
3687}
3688
3689static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
3690{
3691 uint8_t test_result = DP_TEST_NAK;
3692 return test_result;
3693}
3694
3695static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
3696{
3697 uint8_t response = DP_TEST_NAK;
3698 uint8_t rxdata = 0;
3699 int status = 0;
3700
Todd Previtec5d5ab72015-04-15 08:38:38 -07003701 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
3702 if (status <= 0) {
3703 DRM_DEBUG_KMS("Could not read test request from sink\n");
3704 goto update_status;
3705 }
3706
3707 switch (rxdata) {
3708 case DP_TEST_LINK_TRAINING:
3709 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
3710 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
3711 response = intel_dp_autotest_link_training(intel_dp);
3712 break;
3713 case DP_TEST_LINK_VIDEO_PATTERN:
3714 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
3715 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
3716 response = intel_dp_autotest_video_pattern(intel_dp);
3717 break;
3718 case DP_TEST_LINK_EDID_READ:
3719 DRM_DEBUG_KMS("EDID test requested\n");
3720 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
3721 response = intel_dp_autotest_edid(intel_dp);
3722 break;
3723 case DP_TEST_LINK_PHY_TEST_PATTERN:
3724 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
3725 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
3726 response = intel_dp_autotest_phy_pattern(intel_dp);
3727 break;
3728 default:
3729 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
3730 break;
3731 }
3732
3733update_status:
3734 status = drm_dp_dpcd_write(&intel_dp->aux,
3735 DP_TEST_RESPONSE,
3736 &response, 1);
3737 if (status <= 0)
3738 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003739}
3740
Dave Airlie0e32b392014-05-02 14:02:48 +10003741static int
3742intel_dp_check_mst_status(struct intel_dp *intel_dp)
3743{
3744 bool bret;
3745
3746 if (intel_dp->is_mst) {
3747 u8 esi[16] = { 0 };
3748 int ret = 0;
3749 int retry;
3750 bool handled;
3751 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3752go_again:
3753 if (bret == true) {
3754
3755 /* check link status - esi[10] = 0x200c */
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003756 if (intel_dp->active_mst_links &&
Ville Syrjälä901c2da2015-08-17 18:05:12 +03003757 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10003758 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
3759 intel_dp_start_link_train(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10003760 intel_dp_stop_link_train(intel_dp);
3761 }
3762
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02003763 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10003764 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
3765
3766 if (handled) {
3767 for (retry = 0; retry < 3; retry++) {
3768 int wret;
3769 wret = drm_dp_dpcd_write(&intel_dp->aux,
3770 DP_SINK_COUNT_ESI+1,
3771 &esi[1], 3);
3772 if (wret == 3) {
3773 break;
3774 }
3775 }
3776
3777 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3778 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02003779 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10003780 goto go_again;
3781 }
3782 } else
3783 ret = 0;
3784
3785 return ret;
3786 } else {
3787 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3788 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
3789 intel_dp->is_mst = false;
3790 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3791 /* send a hotplug event */
3792 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
3793 }
3794 }
3795 return -EINVAL;
3796}
3797
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05303798static void
3799intel_dp_check_link_status(struct intel_dp *intel_dp)
3800{
3801 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
3802 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3803 u8 link_status[DP_LINK_STATUS_SIZE];
3804
3805 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
3806
3807 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3808 DRM_ERROR("Failed to get link status\n");
3809 return;
3810 }
3811
3812 if (!intel_encoder->base.crtc)
3813 return;
3814
3815 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
3816 return;
3817
3818 /* if link training is requested we should perform it always */
3819 if ((intel_dp->compliance_test_type == DP_TEST_LINK_TRAINING) ||
3820 (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count))) {
3821 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
3822 intel_encoder->base.name);
3823 intel_dp_start_link_train(intel_dp);
3824 intel_dp_stop_link_train(intel_dp);
3825 }
3826}
3827
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003828/*
3829 * According to DP spec
3830 * 5.1.2:
3831 * 1. Read DPCD
3832 * 2. Configure link according to Receiver Capabilities
3833 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
3834 * 4. Check link status on receipt of hot-plug interrupt
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303835 *
3836 * intel_dp_short_pulse - handles short pulse interrupts
3837 * when full detection is not required.
3838 * Returns %true if short pulse is handled and full detection
3839 * is NOT required and %false otherwise.
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003840 */
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303841static bool
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05303842intel_dp_short_pulse(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003843{
Dave Airlie5b215bc2014-08-05 10:40:20 +10003844 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003845 u8 sink_irq_vector;
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303846 u8 old_sink_count = intel_dp->sink_count;
3847 bool ret;
Dave Airlie5b215bc2014-08-05 10:40:20 +10003848
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05303849 /*
3850 * Clearing compliance test variables to allow capturing
3851 * of values for next automated test request.
3852 */
3853 intel_dp->compliance_test_active = 0;
3854 intel_dp->compliance_test_type = 0;
3855 intel_dp->compliance_test_data = 0;
3856
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303857 /*
3858 * Now read the DPCD to see if it's actually running
3859 * If the current value of sink count doesn't match with
3860 * the value that was stored earlier or dpcd read failed
3861 * we need to do full detection
3862 */
3863 ret = intel_dp_get_dpcd(intel_dp);
3864
3865 if ((old_sink_count != intel_dp->sink_count) || !ret) {
3866 /* No need to proceed if we are going to do full detect */
3867 return false;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003868 }
3869
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003870 /* Try to read the source of the interrupt */
3871 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3872 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
3873 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003874 drm_dp_dpcd_writeb(&intel_dp->aux,
3875 DP_DEVICE_SERVICE_IRQ_VECTOR,
3876 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003877
3878 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Todd Previte09b1eb12015-04-20 15:27:34 -07003879 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003880 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
3881 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
3882 }
3883
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05303884 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
3885 intel_dp_check_link_status(intel_dp);
3886 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303887
3888 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003889}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003890
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003891/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003892static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07003893intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04003894{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003895 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003896 uint8_t type;
3897
3898 if (!intel_dp_get_dpcd(intel_dp))
3899 return connector_status_disconnected;
3900
Shubhangi Shrivastava1034ce72016-04-12 12:23:54 +05303901 if (is_edp(intel_dp))
3902 return connector_status_connected;
3903
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003904 /* if there's no downstream port, we're done */
3905 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07003906 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003907
3908 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003909 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3910 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003911
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303912 return intel_dp->sink_count ?
3913 connector_status_connected : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003914 }
3915
3916 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02003917 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003918 return connector_status_connected;
3919
3920 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003921 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
3922 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
3923 if (type == DP_DS_PORT_TYPE_VGA ||
3924 type == DP_DS_PORT_TYPE_NON_EDID)
3925 return connector_status_unknown;
3926 } else {
3927 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3928 DP_DWN_STRM_PORT_TYPE_MASK;
3929 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
3930 type == DP_DWN_STRM_PORT_TYPE_OTHER)
3931 return connector_status_unknown;
3932 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003933
3934 /* Anything else is out of spec, warn and ignore */
3935 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07003936 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04003937}
3938
3939static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01003940edp_detect(struct intel_dp *intel_dp)
3941{
3942 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3943 enum drm_connector_status status;
3944
3945 status = intel_panel_detect(dev);
3946 if (status == connector_status_unknown)
3947 status = connector_status_connected;
3948
3949 return status;
3950}
3951
Jani Nikulab93433c2015-08-20 10:47:36 +03003952static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
3953 struct intel_digital_port *port)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003954{
Jani Nikulab93433c2015-08-20 10:47:36 +03003955 u32 bit;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003956
Jani Nikula0df53b72015-08-20 10:47:40 +03003957 switch (port->port) {
3958 case PORT_A:
3959 return true;
3960 case PORT_B:
3961 bit = SDE_PORTB_HOTPLUG;
3962 break;
3963 case PORT_C:
3964 bit = SDE_PORTC_HOTPLUG;
3965 break;
3966 case PORT_D:
3967 bit = SDE_PORTD_HOTPLUG;
3968 break;
3969 default:
3970 MISSING_CASE(port->port);
3971 return false;
3972 }
3973
3974 return I915_READ(SDEISR) & bit;
3975}
3976
3977static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
3978 struct intel_digital_port *port)
3979{
3980 u32 bit;
3981
3982 switch (port->port) {
3983 case PORT_A:
3984 return true;
3985 case PORT_B:
3986 bit = SDE_PORTB_HOTPLUG_CPT;
3987 break;
3988 case PORT_C:
3989 bit = SDE_PORTC_HOTPLUG_CPT;
3990 break;
3991 case PORT_D:
3992 bit = SDE_PORTD_HOTPLUG_CPT;
3993 break;
Jani Nikulaa78695d2015-09-18 15:54:50 +03003994 case PORT_E:
3995 bit = SDE_PORTE_HOTPLUG_SPT;
3996 break;
Jani Nikula0df53b72015-08-20 10:47:40 +03003997 default:
3998 MISSING_CASE(port->port);
3999 return false;
Jani Nikulab93433c2015-08-20 10:47:36 +03004000 }
Damien Lespiau1b469632012-12-13 16:09:01 +00004001
Jani Nikulab93433c2015-08-20 10:47:36 +03004002 return I915_READ(SDEISR) & bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004003}
4004
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004005static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula1d245982015-08-20 10:47:37 +03004006 struct intel_digital_port *port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004007{
Jani Nikula9642c812015-08-20 10:47:41 +03004008 u32 bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004009
Jani Nikula9642c812015-08-20 10:47:41 +03004010 switch (port->port) {
4011 case PORT_B:
4012 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4013 break;
4014 case PORT_C:
4015 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4016 break;
4017 case PORT_D:
4018 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4019 break;
4020 default:
4021 MISSING_CASE(port->port);
4022 return false;
4023 }
4024
4025 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4026}
4027
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004028static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
4029 struct intel_digital_port *port)
Jani Nikula9642c812015-08-20 10:47:41 +03004030{
4031 u32 bit;
4032
4033 switch (port->port) {
4034 case PORT_B:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004035 bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004036 break;
4037 case PORT_C:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004038 bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004039 break;
4040 case PORT_D:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004041 bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004042 break;
4043 default:
4044 MISSING_CASE(port->port);
4045 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004046 }
4047
Jani Nikula1d245982015-08-20 10:47:37 +03004048 return I915_READ(PORT_HOTPLUG_STAT) & bit;
Dave Airlie2a592be2014-09-01 16:58:12 +10004049}
4050
Jani Nikulae464bfd2015-08-20 10:47:42 +03004051static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304052 struct intel_digital_port *intel_dig_port)
Jani Nikulae464bfd2015-08-20 10:47:42 +03004053{
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304054 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4055 enum port port;
Jani Nikulae464bfd2015-08-20 10:47:42 +03004056 u32 bit;
4057
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304058 intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
4059 switch (port) {
Jani Nikulae464bfd2015-08-20 10:47:42 +03004060 case PORT_A:
4061 bit = BXT_DE_PORT_HP_DDIA;
4062 break;
4063 case PORT_B:
4064 bit = BXT_DE_PORT_HP_DDIB;
4065 break;
4066 case PORT_C:
4067 bit = BXT_DE_PORT_HP_DDIC;
4068 break;
4069 default:
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304070 MISSING_CASE(port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004071 return false;
4072 }
4073
4074 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4075}
4076
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004077/*
4078 * intel_digital_port_connected - is the specified port connected?
4079 * @dev_priv: i915 private structure
4080 * @port: the port to test
4081 *
4082 * Return %true if @port is connected, %false otherwise.
4083 */
Sonika Jindal237ed862015-09-15 09:44:20 +05304084bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004085 struct intel_digital_port *port)
4086{
Jani Nikula0df53b72015-08-20 10:47:40 +03004087 if (HAS_PCH_IBX(dev_priv))
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004088 return ibx_digital_port_connected(dev_priv, port);
Ville Syrjälä22824fa2016-02-11 16:44:28 +02004089 else if (HAS_PCH_SPLIT(dev_priv))
Jani Nikula0df53b72015-08-20 10:47:40 +03004090 return cpt_digital_port_connected(dev_priv, port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004091 else if (IS_BROXTON(dev_priv))
4092 return bxt_digital_port_connected(dev_priv, port);
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004093 else if (IS_GM45(dev_priv))
4094 return gm45_digital_port_connected(dev_priv, port);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004095 else
4096 return g4x_digital_port_connected(dev_priv, port);
4097}
4098
Keith Packard8c241fe2011-09-28 16:38:44 -07004099static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004100intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004101{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004102 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004103
Jani Nikula9cd300e2012-10-19 14:51:52 +03004104 /* use cached edid if we have one */
4105 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004106 /* invalid edid */
4107 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004108 return NULL;
4109
Jani Nikula55e9ede2013-10-01 10:38:54 +03004110 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004111 } else
4112 return drm_get_edid(&intel_connector->base,
4113 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004114}
4115
Chris Wilsonbeb60602014-09-02 20:04:00 +01004116static void
4117intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004118{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004119 struct intel_connector *intel_connector = intel_dp->attached_connector;
4120 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004121
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304122 intel_dp_unset_edid(intel_dp);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004123 edid = intel_dp_get_edid(intel_dp);
4124 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004125
Chris Wilsonbeb60602014-09-02 20:04:00 +01004126 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4127 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4128 else
4129 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4130}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004131
Chris Wilsonbeb60602014-09-02 20:04:00 +01004132static void
4133intel_dp_unset_edid(struct intel_dp *intel_dp)
4134{
4135 struct intel_connector *intel_connector = intel_dp->attached_connector;
4136
4137 kfree(intel_connector->detect_edid);
4138 intel_connector->detect_edid = NULL;
4139
4140 intel_dp->has_audio = false;
4141}
4142
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304143static void
4144intel_dp_long_pulse(struct intel_connector *intel_connector)
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004145{
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304146 struct drm_connector *connector = &intel_connector->base;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004147 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004148 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4149 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004150 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004151 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004152 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004153 bool ret;
Todd Previte09b1eb12015-04-20 15:27:34 -07004154 u8 sink_irq_vector;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004155
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004156 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4157 intel_display_power_get(to_i915(dev), power_domain);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004158
Chris Wilsond410b562014-09-02 20:03:59 +01004159 /* Can't disconnect eDP, but you can close the lid... */
4160 if (is_edp(intel_dp))
4161 status = edp_detect(intel_dp);
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004162 else if (intel_digital_port_connected(to_i915(dev),
4163 dp_to_dig_port(intel_dp)))
4164 status = intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004165 else
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004166 status = connector_status_disconnected;
4167
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304168 if (status != connector_status_connected) {
4169 intel_dp->compliance_test_active = 0;
4170 intel_dp->compliance_test_type = 0;
4171 intel_dp->compliance_test_data = 0;
4172
jim.bride@linux.intel.com0e505a02016-04-11 10:11:24 -07004173 if (intel_dp->is_mst) {
4174 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
4175 intel_dp->is_mst,
4176 intel_dp->mst_mgr.mst_state);
4177 intel_dp->is_mst = false;
4178 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4179 intel_dp->is_mst);
4180 }
4181
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004182 goto out;
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304183 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004184
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304185 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4186 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4187
Adam Jackson0d198322012-05-14 16:05:47 -04004188 intel_dp_probe_oui(intel_dp);
4189
Dave Airlie0e32b392014-05-02 14:02:48 +10004190 ret = intel_dp_probe_mst(intel_dp);
4191 if (ret) {
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304192 /*
4193 * If we are in MST mode then this connector
4194 * won't appear connected or have anything
4195 * with EDID on it
4196 */
Dave Airlie0e32b392014-05-02 14:02:48 +10004197 status = connector_status_disconnected;
4198 goto out;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304199 } else if (connector->status == connector_status_connected) {
4200 /*
4201 * If display was connected already and is still connected
4202 * check links status, there has been known issues of
4203 * link loss triggerring long pulse!!!!
4204 */
4205 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4206 intel_dp_check_link_status(intel_dp);
4207 drm_modeset_unlock(&dev->mode_config.connection_mutex);
4208 goto out;
Dave Airlie0e32b392014-05-02 14:02:48 +10004209 }
4210
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304211 /*
4212 * Clearing NACK and defer counts to get their exact values
4213 * while reading EDID which are required by Compliance tests
4214 * 4.2.2.4 and 4.2.2.5
4215 */
4216 intel_dp->aux.i2c_nack_count = 0;
4217 intel_dp->aux.i2c_defer_count = 0;
4218
Chris Wilsonbeb60602014-09-02 20:04:00 +01004219 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004220
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004221 status = connector_status_connected;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304222 intel_dp->detect_done = true;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004223
Todd Previte09b1eb12015-04-20 15:27:34 -07004224 /* Try to read the source of the interrupt */
4225 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4226 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4227 /* Clear interrupt source */
4228 drm_dp_dpcd_writeb(&intel_dp->aux,
4229 DP_DEVICE_SERVICE_IRQ_VECTOR,
4230 sink_irq_vector);
4231
4232 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4233 intel_dp_handle_test_request(intel_dp);
4234 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4235 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4236 }
4237
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004238out:
jim.bride@linux.intel.com0e505a02016-04-11 10:11:24 -07004239 if ((status != connector_status_connected) &&
4240 (intel_dp->is_mst == false))
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304241 intel_dp_unset_edid(intel_dp);
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304242
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004243 intel_display_power_put(to_i915(dev), power_domain);
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304244 return;
4245}
4246
4247static enum drm_connector_status
4248intel_dp_detect(struct drm_connector *connector, bool force)
4249{
4250 struct intel_dp *intel_dp = intel_attached_dp(connector);
4251 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4252 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4253 struct intel_connector *intel_connector = to_intel_connector(connector);
4254
4255 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4256 connector->base.id, connector->name);
4257
4258 if (intel_dp->is_mst) {
4259 /* MST devices are disconnected from a monitor POV */
4260 intel_dp_unset_edid(intel_dp);
4261 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4262 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4263 return connector_status_disconnected;
4264 }
4265
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304266 /* If full detect is not performed yet, do a full detect */
4267 if (!intel_dp->detect_done)
4268 intel_dp_long_pulse(intel_dp->attached_connector);
4269
4270 intel_dp->detect_done = false;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304271
4272 if (intel_connector->detect_edid)
4273 return connector_status_connected;
4274 else
4275 return connector_status_disconnected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004276}
4277
Chris Wilsonbeb60602014-09-02 20:04:00 +01004278static void
4279intel_dp_force(struct drm_connector *connector)
4280{
4281 struct intel_dp *intel_dp = intel_attached_dp(connector);
4282 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004283 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004284 enum intel_display_power_domain power_domain;
4285
4286 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4287 connector->base.id, connector->name);
4288 intel_dp_unset_edid(intel_dp);
4289
4290 if (connector->status != connector_status_connected)
4291 return;
4292
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004293 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4294 intel_display_power_get(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004295
4296 intel_dp_set_edid(intel_dp);
4297
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004298 intel_display_power_put(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004299
4300 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4301 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4302}
4303
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004304static int intel_dp_get_modes(struct drm_connector *connector)
4305{
Jani Nikuladd06f902012-10-19 14:51:50 +03004306 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004307 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004308
Chris Wilsonbeb60602014-09-02 20:04:00 +01004309 edid = intel_connector->detect_edid;
4310 if (edid) {
4311 int ret = intel_connector_update_modes(connector, edid);
4312 if (ret)
4313 return ret;
4314 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004315
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004316 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004317 if (is_edp(intel_attached_dp(connector)) &&
4318 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004319 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004320
4321 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004322 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004323 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004324 drm_mode_probed_add(connector, mode);
4325 return 1;
4326 }
4327 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004328
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004329 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004330}
4331
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004332static bool
4333intel_dp_detect_audio(struct drm_connector *connector)
4334{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004335 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004336 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004337
Chris Wilsonbeb60602014-09-02 20:04:00 +01004338 edid = to_intel_connector(connector)->detect_edid;
4339 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004340 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004341
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004342 return has_audio;
4343}
4344
Chris Wilsonf6849602010-09-19 09:29:33 +01004345static int
4346intel_dp_set_property(struct drm_connector *connector,
4347 struct drm_property *property,
4348 uint64_t val)
4349{
Chris Wilsone953fd72011-02-21 22:23:52 +00004350 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004351 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004352 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4353 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004354 int ret;
4355
Rob Clark662595d2012-10-11 20:36:04 -05004356 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004357 if (ret)
4358 return ret;
4359
Chris Wilson3f43c482011-05-12 22:17:24 +01004360 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004361 int i = val;
4362 bool has_audio;
4363
4364 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004365 return 0;
4366
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004367 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004368
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004369 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004370 has_audio = intel_dp_detect_audio(connector);
4371 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004372 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004373
4374 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004375 return 0;
4376
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004377 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004378 goto done;
4379 }
4380
Chris Wilsone953fd72011-02-21 22:23:52 +00004381 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004382 bool old_auto = intel_dp->color_range_auto;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004383 bool old_range = intel_dp->limited_color_range;
Daniel Vetterae4edb82013-04-22 17:07:23 +02004384
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004385 switch (val) {
4386 case INTEL_BROADCAST_RGB_AUTO:
4387 intel_dp->color_range_auto = true;
4388 break;
4389 case INTEL_BROADCAST_RGB_FULL:
4390 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004391 intel_dp->limited_color_range = false;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004392 break;
4393 case INTEL_BROADCAST_RGB_LIMITED:
4394 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004395 intel_dp->limited_color_range = true;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004396 break;
4397 default:
4398 return -EINVAL;
4399 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004400
4401 if (old_auto == intel_dp->color_range_auto &&
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004402 old_range == intel_dp->limited_color_range)
Daniel Vetterae4edb82013-04-22 17:07:23 +02004403 return 0;
4404
Chris Wilsone953fd72011-02-21 22:23:52 +00004405 goto done;
4406 }
4407
Yuly Novikov53b41832012-10-26 12:04:00 +03004408 if (is_edp(intel_dp) &&
4409 property == connector->dev->mode_config.scaling_mode_property) {
4410 if (val == DRM_MODE_SCALE_NONE) {
4411 DRM_DEBUG_KMS("no scaling not supported\n");
4412 return -EINVAL;
4413 }
Ville Syrjälä234126c2016-04-12 22:14:38 +03004414 if (HAS_GMCH_DISPLAY(dev_priv) &&
4415 val == DRM_MODE_SCALE_CENTER) {
4416 DRM_DEBUG_KMS("centering not supported\n");
4417 return -EINVAL;
4418 }
Yuly Novikov53b41832012-10-26 12:04:00 +03004419
4420 if (intel_connector->panel.fitting_mode == val) {
4421 /* the eDP scaling property is not changed */
4422 return 0;
4423 }
4424 intel_connector->panel.fitting_mode = val;
4425
4426 goto done;
4427 }
4428
Chris Wilsonf6849602010-09-19 09:29:33 +01004429 return -EINVAL;
4430
4431done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004432 if (intel_encoder->base.crtc)
4433 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004434
4435 return 0;
4436}
4437
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004438static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004439intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004440{
Jani Nikula1d508702012-10-19 14:51:49 +03004441 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004442
Chris Wilson10e972d2014-09-04 21:43:45 +01004443 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004444
Jani Nikula9cd300e2012-10-19 14:51:52 +03004445 if (!IS_ERR_OR_NULL(intel_connector->edid))
4446 kfree(intel_connector->edid);
4447
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004448 /* Can't call is_edp() since the encoder may have been destroyed
4449 * already. */
4450 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004451 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004452
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004453 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004454 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004455}
4456
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004457void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004458{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004459 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4460 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004461
Dave Airlie0e32b392014-05-02 14:02:48 +10004462 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004463 if (is_edp(intel_dp)) {
4464 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004465 /*
4466 * vdd might still be enabled do to the delayed vdd off.
4467 * Make sure vdd is actually turned off here.
4468 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004469 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004470 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004471 pps_unlock(intel_dp);
4472
Clint Taylor01527b32014-07-07 13:01:46 -07004473 if (intel_dp->edp_notifier.notifier_call) {
4474 unregister_reboot_notifier(&intel_dp->edp_notifier);
4475 intel_dp->edp_notifier.notifier_call = NULL;
4476 }
Keith Packardbd943152011-09-18 23:09:52 -07004477 }
Imre Deakc8bd0e42014-12-12 17:57:38 +02004478 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004479 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004480}
4481
Imre Deakbf93ba62016-04-18 10:04:21 +03004482void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
Imre Deak07f9cd02014-08-18 14:42:45 +03004483{
4484 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4485
4486 if (!is_edp(intel_dp))
4487 return;
4488
Ville Syrjälä951468f2014-09-04 14:55:31 +03004489 /*
4490 * vdd might still be enabled do to the delayed vdd off.
4491 * Make sure vdd is actually turned off here.
4492 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004493 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004494 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004495 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004496 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004497}
4498
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004499static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4500{
4501 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4502 struct drm_device *dev = intel_dig_port->base.base.dev;
4503 struct drm_i915_private *dev_priv = dev->dev_private;
4504 enum intel_display_power_domain power_domain;
4505
4506 lockdep_assert_held(&dev_priv->pps_mutex);
4507
4508 if (!edp_have_panel_vdd(intel_dp))
4509 return;
4510
4511 /*
4512 * The VDD bit needs a power domain reference, so if the bit is
4513 * already enabled when we boot or resume, grab this reference and
4514 * schedule a vdd off, so we don't hold on to the reference
4515 * indefinitely.
4516 */
4517 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004518 power_domain = intel_display_port_aux_power_domain(&intel_dig_port->base);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004519 intel_display_power_get(dev_priv, power_domain);
4520
4521 edp_panel_vdd_schedule_off(intel_dp);
4522}
4523
Imre Deakbf93ba62016-04-18 10:04:21 +03004524void intel_dp_encoder_reset(struct drm_encoder *encoder)
Imre Deak6d93c0c2014-07-31 14:03:36 +03004525{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004526 struct intel_dp *intel_dp;
4527
4528 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4529 return;
4530
4531 intel_dp = enc_to_intel_dp(encoder);
4532
4533 pps_lock(intel_dp);
4534
4535 /*
4536 * Read out the current power sequencer assignment,
4537 * in case the BIOS did something with it.
4538 */
Wayne Boyer666a4532015-12-09 12:29:35 -08004539 if (IS_VALLEYVIEW(encoder->dev) || IS_CHERRYVIEW(encoder->dev))
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004540 vlv_initial_power_sequencer_setup(intel_dp);
4541
4542 intel_edp_panel_vdd_sanitize(intel_dp);
4543
4544 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004545}
4546
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004547static const struct drm_connector_funcs intel_dp_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02004548 .dpms = drm_atomic_helper_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004549 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004550 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004551 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004552 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004553 .atomic_get_property = intel_connector_atomic_get_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004554 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004555 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02004556 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004557};
4558
4559static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4560 .get_modes = intel_dp_get_modes,
4561 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004562 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004563};
4564
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004565static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004566 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004567 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004568};
4569
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004570enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004571intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4572{
4573 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004574 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004575 struct drm_device *dev = intel_dig_port->base.base.dev;
4576 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004577 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004578 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03004579
Takashi Iwai25400582015-11-19 12:09:56 +01004580 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
4581 intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
Dave Airlie0e32b392014-05-02 14:02:48 +10004582 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004583
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004584 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4585 /*
4586 * vdd off can generate a long pulse on eDP which
4587 * would require vdd on to handle it, and thus we
4588 * would end up in an endless cycle of
4589 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4590 */
4591 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4592 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02004593 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004594 }
4595
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004596 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4597 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004598 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004599
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004600 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak1c767b32014-08-18 14:42:42 +03004601 intel_display_power_get(dev_priv, power_domain);
4602
Dave Airlie0e32b392014-05-02 14:02:48 +10004603 if (long_hpd) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03004604 /* indicate that we need to restart link training */
4605 intel_dp->train_set_valid = false;
Dave Airlie2a592be2014-09-01 16:58:12 +10004606
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304607 intel_dp_long_pulse(intel_dp->attached_connector);
4608 if (intel_dp->is_mst)
4609 ret = IRQ_HANDLED;
4610 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004611
Dave Airlie0e32b392014-05-02 14:02:48 +10004612 } else {
4613 if (intel_dp->is_mst) {
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304614 if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
4615 /*
4616 * If we were in MST mode, and device is not
4617 * there, get out of MST mode
4618 */
4619 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
4620 intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4621 intel_dp->is_mst = false;
4622 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4623 intel_dp->is_mst);
4624 goto put_power;
4625 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004626 }
4627
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304628 if (!intel_dp->is_mst) {
4629 if (!intel_dp_short_pulse(intel_dp)) {
4630 intel_dp_long_pulse(intel_dp->attached_connector);
4631 goto put_power;
4632 }
4633 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004634 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004635
4636 ret = IRQ_HANDLED;
4637
Imre Deak1c767b32014-08-18 14:42:42 +03004638put_power:
4639 intel_display_power_put(dev_priv, power_domain);
4640
4641 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10004642}
4643
Rodrigo Vivi477ec322015-08-06 15:51:39 +08004644/* check the VBT to see whether the eDP is on another port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004645bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004646{
4647 struct drm_i915_private *dev_priv = dev->dev_private;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004648
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03004649 /*
4650 * eDP not supported on g4x. so bail out early just
4651 * for a bit extra safety in case the VBT is bonkers.
4652 */
4653 if (INTEL_INFO(dev)->gen < 5)
4654 return false;
4655
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004656 if (port == PORT_A)
4657 return true;
4658
Jani Nikula951d9ef2016-03-16 12:43:31 +02004659 return intel_bios_is_port_edp(dev_priv, port);
Zhao Yakui36e83a12010-06-12 14:32:21 +08004660}
4661
Dave Airlie0e32b392014-05-02 14:02:48 +10004662void
Chris Wilsonf6849602010-09-19 09:29:33 +01004663intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4664{
Yuly Novikov53b41832012-10-26 12:04:00 +03004665 struct intel_connector *intel_connector = to_intel_connector(connector);
4666
Chris Wilson3f43c482011-05-12 22:17:24 +01004667 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00004668 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004669 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03004670
4671 if (is_edp(intel_dp)) {
4672 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05004673 drm_object_attach_property(
4674 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03004675 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03004676 DRM_MODE_SCALE_ASPECT);
4677 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03004678 }
Chris Wilsonf6849602010-09-19 09:29:33 +01004679}
4680
Imre Deakdada1a92014-01-29 13:25:41 +02004681static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
4682{
Abhay Kumard28d4732016-01-22 17:39:04 -08004683 intel_dp->panel_power_off_time = ktime_get_boottime();
Imre Deakdada1a92014-01-29 13:25:41 +02004684 intel_dp->last_power_on = jiffies;
4685 intel_dp->last_backlight_off = jiffies;
4686}
4687
Daniel Vetter67a54562012-10-20 20:57:45 +02004688static void
4689intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004690 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02004691{
4692 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004693 struct edp_power_seq cur, vbt, spec,
4694 *final = &intel_dp->pps_delays;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304695 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004696 i915_reg_t pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07004697
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004698 lockdep_assert_held(&dev_priv->pps_mutex);
4699
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03004700 /* already initialized? */
4701 if (final->t11_t12 != 0)
4702 return;
4703
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304704 if (IS_BROXTON(dev)) {
4705 /*
4706 * TODO: BXT has 2 sets of PPS registers.
4707 * Correct Register for Broxton need to be identified
4708 * using VBT. hardcoding for now
4709 */
4710 pp_ctrl_reg = BXT_PP_CONTROL(0);
4711 pp_on_reg = BXT_PP_ON_DELAYS(0);
4712 pp_off_reg = BXT_PP_OFF_DELAYS(0);
4713 } else if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03004714 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07004715 pp_on_reg = PCH_PP_ON_DELAYS;
4716 pp_off_reg = PCH_PP_OFF_DELAYS;
4717 pp_div_reg = PCH_PP_DIVISOR;
4718 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004719 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4720
4721 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
4722 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4723 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4724 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004725 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004726
4727 /* Workaround: Need to write PP_CONTROL with the unlock key as
4728 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304729 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02004730
Jesse Barnes453c5422013-03-28 09:55:41 -07004731 pp_on = I915_READ(pp_on_reg);
4732 pp_off = I915_READ(pp_off_reg);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304733 if (!IS_BROXTON(dev)) {
4734 I915_WRITE(pp_ctrl_reg, pp_ctl);
4735 pp_div = I915_READ(pp_div_reg);
4736 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004737
4738 /* Pull timing values out of registers */
4739 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
4740 PANEL_POWER_UP_DELAY_SHIFT;
4741
4742 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
4743 PANEL_LIGHT_ON_DELAY_SHIFT;
4744
4745 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
4746 PANEL_LIGHT_OFF_DELAY_SHIFT;
4747
4748 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
4749 PANEL_POWER_DOWN_DELAY_SHIFT;
4750
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304751 if (IS_BROXTON(dev)) {
4752 u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
4753 BXT_POWER_CYCLE_DELAY_SHIFT;
4754 if (tmp > 0)
4755 cur.t11_t12 = (tmp - 1) * 1000;
4756 else
4757 cur.t11_t12 = 0;
4758 } else {
4759 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02004760 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304761 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004762
4763 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4764 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
4765
Jani Nikula6aa23e62016-03-24 17:50:20 +02004766 vbt = dev_priv->vbt.edp.pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02004767
4768 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
4769 * our hw here, which are all in 100usec. */
4770 spec.t1_t3 = 210 * 10;
4771 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
4772 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
4773 spec.t10 = 500 * 10;
4774 /* This one is special and actually in units of 100ms, but zero
4775 * based in the hw (so we need to add 100 ms). But the sw vbt
4776 * table multiplies it with 1000 to make it in units of 100usec,
4777 * too. */
4778 spec.t11_t12 = (510 + 100) * 10;
4779
4780 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4781 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
4782
4783 /* Use the max of the register settings and vbt. If both are
4784 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004785#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02004786 spec.field : \
4787 max(cur.field, vbt.field))
4788 assign_final(t1_t3);
4789 assign_final(t8);
4790 assign_final(t9);
4791 assign_final(t10);
4792 assign_final(t11_t12);
4793#undef assign_final
4794
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004795#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02004796 intel_dp->panel_power_up_delay = get_delay(t1_t3);
4797 intel_dp->backlight_on_delay = get_delay(t8);
4798 intel_dp->backlight_off_delay = get_delay(t9);
4799 intel_dp->panel_power_down_delay = get_delay(t10);
4800 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
4801#undef get_delay
4802
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004803 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
4804 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
4805 intel_dp->panel_power_cycle_delay);
4806
4807 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
4808 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004809}
4810
4811static void
4812intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004813 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004814{
4815 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07004816 u32 pp_on, pp_off, pp_div, port_sel = 0;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02004817 int div = dev_priv->rawclk_freq / 1000;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004818 i915_reg_t pp_on_reg, pp_off_reg, pp_div_reg, pp_ctrl_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03004819 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004820 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07004821
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004822 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07004823
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304824 if (IS_BROXTON(dev)) {
4825 /*
4826 * TODO: BXT has 2 sets of PPS registers.
4827 * Correct Register for Broxton need to be identified
4828 * using VBT. hardcoding for now
4829 */
4830 pp_ctrl_reg = BXT_PP_CONTROL(0);
4831 pp_on_reg = BXT_PP_ON_DELAYS(0);
4832 pp_off_reg = BXT_PP_OFF_DELAYS(0);
4833
4834 } else if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes453c5422013-03-28 09:55:41 -07004835 pp_on_reg = PCH_PP_ON_DELAYS;
4836 pp_off_reg = PCH_PP_OFF_DELAYS;
4837 pp_div_reg = PCH_PP_DIVISOR;
4838 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004839 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4840
4841 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4842 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4843 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004844 }
4845
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004846 /*
4847 * And finally store the new values in the power sequencer. The
4848 * backlight delays are set to 1 because we do manual waits on them. For
4849 * T8, even BSpec recommends doing it. For T9, if we don't do this,
4850 * we'll end up waiting for the backlight off delay twice: once when we
4851 * do the manual sleep, and once when we disable the panel and wait for
4852 * the PP_STATUS bit to become zero.
4853 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004854 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004855 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
4856 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004857 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02004858 /* Compute the divisor for the pp clock, simply match the Bspec
4859 * formula. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304860 if (IS_BROXTON(dev)) {
4861 pp_div = I915_READ(pp_ctrl_reg);
4862 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
4863 pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
4864 << BXT_POWER_CYCLE_DELAY_SHIFT);
4865 } else {
4866 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
4867 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
4868 << PANEL_POWER_CYCLE_DELAY_SHIFT);
4869 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004870
4871 /* Haswell doesn't have any port selection bits for the panel
4872 * power sequencer any more. */
Wayne Boyer666a4532015-12-09 12:29:35 -08004873 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004874 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03004875 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004876 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03004877 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02004878 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03004879 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02004880 }
4881
Jesse Barnes453c5422013-03-28 09:55:41 -07004882 pp_on |= port_sel;
4883
4884 I915_WRITE(pp_on_reg, pp_on);
4885 I915_WRITE(pp_off_reg, pp_off);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304886 if (IS_BROXTON(dev))
4887 I915_WRITE(pp_ctrl_reg, pp_div);
4888 else
4889 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02004890
Daniel Vetter67a54562012-10-20 20:57:45 +02004891 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07004892 I915_READ(pp_on_reg),
4893 I915_READ(pp_off_reg),
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304894 IS_BROXTON(dev) ?
4895 (I915_READ(pp_ctrl_reg) & BXT_POWER_CYCLE_DELAY_MASK) :
Jesse Barnes453c5422013-03-28 09:55:41 -07004896 I915_READ(pp_div_reg));
Zhenyu Wange3421a12010-04-08 09:43:27 +08004897}
4898
Vandana Kannanb33a2812015-02-13 15:33:03 +05304899/**
4900 * intel_dp_set_drrs_state - program registers for RR switch to take effect
4901 * @dev: DRM device
4902 * @refresh_rate: RR to be programmed
4903 *
4904 * This function gets called when refresh rate (RR) has to be changed from
4905 * one frequency to another. Switches can be between high and low RR
4906 * supported by the panel or to any other RR based on media playback (in
4907 * this case, RR value needs to be passed from user space).
4908 *
4909 * The caller of this function needs to take a lock on dev_priv->drrs.
4910 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05304911static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304912{
4913 struct drm_i915_private *dev_priv = dev->dev_private;
4914 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05304915 struct intel_digital_port *dig_port = NULL;
4916 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02004917 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304918 struct intel_crtc *intel_crtc = NULL;
Vandana Kannan96178ee2015-01-10 02:25:56 +05304919 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304920
4921 if (refresh_rate <= 0) {
4922 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
4923 return;
4924 }
4925
Vandana Kannan96178ee2015-01-10 02:25:56 +05304926 if (intel_dp == NULL) {
4927 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304928 return;
4929 }
4930
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07004931 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08004932 * FIXME: This needs proper synchronization with psr state for some
4933 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07004934 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304935
Vandana Kannan96178ee2015-01-10 02:25:56 +05304936 dig_port = dp_to_dig_port(intel_dp);
4937 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02004938 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304939
4940 if (!intel_crtc) {
4941 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
4942 return;
4943 }
4944
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004945 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304946
Vandana Kannan96178ee2015-01-10 02:25:56 +05304947 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304948 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
4949 return;
4950 }
4951
Vandana Kannan96178ee2015-01-10 02:25:56 +05304952 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
4953 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304954 index = DRRS_LOW_RR;
4955
Vandana Kannan96178ee2015-01-10 02:25:56 +05304956 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304957 DRM_DEBUG_KMS(
4958 "DRRS requested for previously set RR...ignoring\n");
4959 return;
4960 }
4961
4962 if (!intel_crtc->active) {
4963 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
4964 return;
4965 }
4966
Durgadoss R44395bf2015-02-13 15:33:02 +05304967 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05304968 switch (index) {
4969 case DRRS_HIGH_RR:
4970 intel_dp_set_m_n(intel_crtc, M1_N1);
4971 break;
4972 case DRRS_LOW_RR:
4973 intel_dp_set_m_n(intel_crtc, M2_N2);
4974 break;
4975 case DRRS_MAX_RR:
4976 default:
4977 DRM_ERROR("Unsupported refreshrate type\n");
4978 }
4979 } else if (INTEL_INFO(dev)->gen > 6) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004980 i915_reg_t reg = PIPECONF(intel_crtc->config->cpu_transcoder);
Ville Syrjälä649636e2015-09-22 19:50:01 +03004981 u32 val;
Vandana Kannana4c30b12015-02-13 15:33:00 +05304982
Ville Syrjälä649636e2015-09-22 19:50:01 +03004983 val = I915_READ(reg);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304984 if (index > DRRS_HIGH_RR) {
Wayne Boyer666a4532015-12-09 12:29:35 -08004985 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05304986 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
4987 else
4988 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304989 } else {
Wayne Boyer666a4532015-12-09 12:29:35 -08004990 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05304991 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
4992 else
4993 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304994 }
4995 I915_WRITE(reg, val);
4996 }
4997
Vandana Kannan4e9ac942015-01-22 15:14:45 +05304998 dev_priv->drrs.refresh_rate_type = index;
4999
5000 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5001}
5002
Vandana Kannanb33a2812015-02-13 15:33:03 +05305003/**
5004 * intel_edp_drrs_enable - init drrs struct if supported
5005 * @intel_dp: DP struct
5006 *
5007 * Initializes frontbuffer_bits and drrs.dp
5008 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305009void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5010{
5011 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5012 struct drm_i915_private *dev_priv = dev->dev_private;
5013 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5014 struct drm_crtc *crtc = dig_port->base.base.crtc;
5015 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5016
5017 if (!intel_crtc->config->has_drrs) {
5018 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5019 return;
5020 }
5021
5022 mutex_lock(&dev_priv->drrs.mutex);
5023 if (WARN_ON(dev_priv->drrs.dp)) {
5024 DRM_ERROR("DRRS already enabled\n");
5025 goto unlock;
5026 }
5027
5028 dev_priv->drrs.busy_frontbuffer_bits = 0;
5029
5030 dev_priv->drrs.dp = intel_dp;
5031
5032unlock:
5033 mutex_unlock(&dev_priv->drrs.mutex);
5034}
5035
Vandana Kannanb33a2812015-02-13 15:33:03 +05305036/**
5037 * intel_edp_drrs_disable - Disable DRRS
5038 * @intel_dp: DP struct
5039 *
5040 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305041void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5042{
5043 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5044 struct drm_i915_private *dev_priv = dev->dev_private;
5045 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5046 struct drm_crtc *crtc = dig_port->base.base.crtc;
5047 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5048
5049 if (!intel_crtc->config->has_drrs)
5050 return;
5051
5052 mutex_lock(&dev_priv->drrs.mutex);
5053 if (!dev_priv->drrs.dp) {
5054 mutex_unlock(&dev_priv->drrs.mutex);
5055 return;
5056 }
5057
5058 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5059 intel_dp_set_drrs_state(dev_priv->dev,
5060 intel_dp->attached_connector->panel.
5061 fixed_mode->vrefresh);
5062
5063 dev_priv->drrs.dp = NULL;
5064 mutex_unlock(&dev_priv->drrs.mutex);
5065
5066 cancel_delayed_work_sync(&dev_priv->drrs.work);
5067}
5068
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305069static void intel_edp_drrs_downclock_work(struct work_struct *work)
5070{
5071 struct drm_i915_private *dev_priv =
5072 container_of(work, typeof(*dev_priv), drrs.work.work);
5073 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305074
Vandana Kannan96178ee2015-01-10 02:25:56 +05305075 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305076
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305077 intel_dp = dev_priv->drrs.dp;
5078
5079 if (!intel_dp)
5080 goto unlock;
5081
5082 /*
5083 * The delayed work can race with an invalidate hence we need to
5084 * recheck.
5085 */
5086
5087 if (dev_priv->drrs.busy_frontbuffer_bits)
5088 goto unlock;
5089
5090 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5091 intel_dp_set_drrs_state(dev_priv->dev,
5092 intel_dp->attached_connector->panel.
5093 downclock_mode->vrefresh);
5094
5095unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305096 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305097}
5098
Vandana Kannanb33a2812015-02-13 15:33:03 +05305099/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305100 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305101 * @dev: DRM device
5102 * @frontbuffer_bits: frontbuffer plane tracking bits
5103 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305104 * This function gets called everytime rendering on the given planes start.
5105 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305106 *
5107 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5108 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305109void intel_edp_drrs_invalidate(struct drm_device *dev,
5110 unsigned frontbuffer_bits)
5111{
5112 struct drm_i915_private *dev_priv = dev->dev_private;
5113 struct drm_crtc *crtc;
5114 enum pipe pipe;
5115
Daniel Vetter9da7d692015-04-09 16:44:15 +02005116 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305117 return;
5118
Daniel Vetter88f933a2015-04-09 16:44:16 +02005119 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305120
Vandana Kannana93fad02015-01-10 02:25:59 +05305121 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005122 if (!dev_priv->drrs.dp) {
5123 mutex_unlock(&dev_priv->drrs.mutex);
5124 return;
5125 }
5126
Vandana Kannana93fad02015-01-10 02:25:59 +05305127 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5128 pipe = to_intel_crtc(crtc)->pipe;
5129
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005130 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5131 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5132
Ramalingam C0ddfd202015-06-15 20:50:05 +05305133 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005134 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Vandana Kannana93fad02015-01-10 02:25:59 +05305135 intel_dp_set_drrs_state(dev_priv->dev,
5136 dev_priv->drrs.dp->attached_connector->panel.
5137 fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305138
Vandana Kannana93fad02015-01-10 02:25:59 +05305139 mutex_unlock(&dev_priv->drrs.mutex);
5140}
5141
Vandana Kannanb33a2812015-02-13 15:33:03 +05305142/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305143 * intel_edp_drrs_flush - Restart Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305144 * @dev: DRM device
5145 * @frontbuffer_bits: frontbuffer plane tracking bits
5146 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305147 * This function gets called every time rendering on the given planes has
5148 * completed or flip on a crtc is completed. So DRRS should be upclocked
5149 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5150 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305151 *
5152 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5153 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305154void intel_edp_drrs_flush(struct drm_device *dev,
5155 unsigned frontbuffer_bits)
5156{
5157 struct drm_i915_private *dev_priv = dev->dev_private;
5158 struct drm_crtc *crtc;
5159 enum pipe pipe;
5160
Daniel Vetter9da7d692015-04-09 16:44:15 +02005161 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305162 return;
5163
Daniel Vetter88f933a2015-04-09 16:44:16 +02005164 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305165
Vandana Kannana93fad02015-01-10 02:25:59 +05305166 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005167 if (!dev_priv->drrs.dp) {
5168 mutex_unlock(&dev_priv->drrs.mutex);
5169 return;
5170 }
5171
Vandana Kannana93fad02015-01-10 02:25:59 +05305172 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5173 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005174
5175 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05305176 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5177
Ramalingam C0ddfd202015-06-15 20:50:05 +05305178 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005179 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Ramalingam C0ddfd202015-06-15 20:50:05 +05305180 intel_dp_set_drrs_state(dev_priv->dev,
5181 dev_priv->drrs.dp->attached_connector->panel.
5182 fixed_mode->vrefresh);
5183
5184 /*
5185 * flush also means no more activity hence schedule downclock, if all
5186 * other fbs are quiescent too
5187 */
5188 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305189 schedule_delayed_work(&dev_priv->drrs.work,
5190 msecs_to_jiffies(1000));
5191 mutex_unlock(&dev_priv->drrs.mutex);
5192}
5193
Vandana Kannanb33a2812015-02-13 15:33:03 +05305194/**
5195 * DOC: Display Refresh Rate Switching (DRRS)
5196 *
5197 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5198 * which enables swtching between low and high refresh rates,
5199 * dynamically, based on the usage scenario. This feature is applicable
5200 * for internal panels.
5201 *
5202 * Indication that the panel supports DRRS is given by the panel EDID, which
5203 * would list multiple refresh rates for one resolution.
5204 *
5205 * DRRS is of 2 types - static and seamless.
5206 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5207 * (may appear as a blink on screen) and is used in dock-undock scenario.
5208 * Seamless DRRS involves changing RR without any visual effect to the user
5209 * and can be used during normal system usage. This is done by programming
5210 * certain registers.
5211 *
5212 * Support for static/seamless DRRS may be indicated in the VBT based on
5213 * inputs from the panel spec.
5214 *
5215 * DRRS saves power by switching to low RR based on usage scenarios.
5216 *
5217 * eDP DRRS:-
5218 * The implementation is based on frontbuffer tracking implementation.
5219 * When there is a disturbance on the screen triggered by user activity or a
5220 * periodic system activity, DRRS is disabled (RR is changed to high RR).
5221 * When there is no movement on screen, after a timeout of 1 second, a switch
5222 * to low RR is made.
5223 * For integration with frontbuffer tracking code,
5224 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
5225 *
5226 * DRRS can be further extended to support other internal panels and also
5227 * the scenario of video playback wherein RR is set based on the rate
5228 * requested by userspace.
5229 */
5230
5231/**
5232 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5233 * @intel_connector: eDP connector
5234 * @fixed_mode: preferred mode of panel
5235 *
5236 * This function is called only once at driver load to initialize basic
5237 * DRRS stuff.
5238 *
5239 * Returns:
5240 * Downclock mode if panel supports it, else return NULL.
5241 * DRRS support is determined by the presence of downclock mode (apart
5242 * from VBT setting).
5243 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305244static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305245intel_dp_drrs_init(struct intel_connector *intel_connector,
5246 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305247{
5248 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305249 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305250 struct drm_i915_private *dev_priv = dev->dev_private;
5251 struct drm_display_mode *downclock_mode = NULL;
5252
Daniel Vetter9da7d692015-04-09 16:44:15 +02005253 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5254 mutex_init(&dev_priv->drrs.mutex);
5255
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305256 if (INTEL_INFO(dev)->gen <= 6) {
5257 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5258 return NULL;
5259 }
5260
5261 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005262 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305263 return NULL;
5264 }
5265
5266 downclock_mode = intel_find_panel_downclock
5267 (dev, fixed_mode, connector);
5268
5269 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305270 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305271 return NULL;
5272 }
5273
Vandana Kannan96178ee2015-01-10 02:25:56 +05305274 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305275
Vandana Kannan96178ee2015-01-10 02:25:56 +05305276 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005277 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305278 return downclock_mode;
5279}
5280
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005281static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005282 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005283{
5284 struct drm_connector *connector = &intel_connector->base;
5285 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005286 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5287 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005288 struct drm_i915_private *dev_priv = dev->dev_private;
5289 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305290 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005291 bool has_dpcd;
5292 struct drm_display_mode *scan;
5293 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005294 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005295
5296 if (!is_edp(intel_dp))
5297 return true;
5298
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005299 pps_lock(intel_dp);
5300 intel_edp_panel_vdd_sanitize(intel_dp);
5301 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005302
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005303 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005304 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005305
5306 if (has_dpcd) {
5307 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5308 dev_priv->no_aux_handshake =
5309 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5310 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5311 } else {
5312 /* if this fails, presume the device is a ghost */
5313 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005314 return false;
5315 }
5316
5317 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005318 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005319 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005320 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005321
Daniel Vetter060c8772014-03-21 23:22:35 +01005322 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005323 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005324 if (edid) {
5325 if (drm_add_edid_modes(connector, edid)) {
5326 drm_mode_connector_update_edid_property(connector,
5327 edid);
5328 drm_edid_to_eld(connector, edid);
5329 } else {
5330 kfree(edid);
5331 edid = ERR_PTR(-EINVAL);
5332 }
5333 } else {
5334 edid = ERR_PTR(-ENOENT);
5335 }
5336 intel_connector->edid = edid;
5337
5338 /* prefer fixed mode from EDID if available */
5339 list_for_each_entry(scan, &connector->probed_modes, head) {
5340 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5341 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305342 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305343 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005344 break;
5345 }
5346 }
5347
5348 /* fallback to VBT if available for eDP */
5349 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5350 fixed_mode = drm_mode_duplicate(dev,
5351 dev_priv->vbt.lfp_lvds_vbt_mode);
5352 if (fixed_mode)
5353 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5354 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005355 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005356
Wayne Boyer666a4532015-12-09 12:29:35 -08005357 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Clint Taylor01527b32014-07-07 13:01:46 -07005358 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5359 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005360
5361 /*
5362 * Figure out the current pipe for the initial backlight setup.
5363 * If the current pipe isn't valid, try the PPS pipe, and if that
5364 * fails just assume pipe A.
5365 */
5366 if (IS_CHERRYVIEW(dev))
5367 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5368 else
5369 pipe = PORT_TO_PIPE(intel_dp->DP);
5370
5371 if (pipe != PIPE_A && pipe != PIPE_B)
5372 pipe = intel_dp->pps_pipe;
5373
5374 if (pipe != PIPE_A && pipe != PIPE_B)
5375 pipe = PIPE_A;
5376
5377 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5378 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005379 }
5380
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305381 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula5507fae2015-09-14 14:03:48 +03005382 intel_connector->panel.backlight.power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005383 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005384
5385 return true;
5386}
5387
Paulo Zanoni16c25532013-06-12 17:27:25 -03005388bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005389intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5390 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005391{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005392 struct drm_connector *connector = &intel_connector->base;
5393 struct intel_dp *intel_dp = &intel_dig_port->dp;
5394 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5395 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005396 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005397 enum port port = intel_dig_port->port;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005398 int type, ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005399
Ville Syrjäläccb1a832015-12-08 19:59:38 +02005400 if (WARN(intel_dig_port->max_lanes < 1,
5401 "Not enough lanes (%d) for DP on port %c\n",
5402 intel_dig_port->max_lanes, port_name(port)))
5403 return false;
5404
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005405 intel_dp->pps_pipe = INVALID_PIPE;
5406
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005407 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005408 if (INTEL_INFO(dev)->gen >= 9)
5409 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005410 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5411 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5412 else if (HAS_PCH_SPLIT(dev))
5413 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5414 else
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02005415 intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005416
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005417 if (INTEL_INFO(dev)->gen >= 9)
5418 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5419 else
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02005420 intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005421
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03005422 if (HAS_DDI(dev))
5423 intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;
5424
Daniel Vetter07679352012-09-06 22:15:42 +02005425 /* Preserve the current hw state. */
5426 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005427 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005428
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005429 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305430 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005431 else
5432 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005433
Imre Deakf7d24902013-05-08 13:14:05 +03005434 /*
5435 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5436 * for DP the encoder type can be set by the caller to
5437 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5438 */
5439 if (type == DRM_MODE_CONNECTOR_eDP)
5440 intel_encoder->type = INTEL_OUTPUT_EDP;
5441
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005442 /* eDP only on port B and/or C on vlv/chv */
Wayne Boyer666a4532015-12-09 12:29:35 -08005443 if (WARN_ON((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
5444 is_edp(intel_dp) && port != PORT_B && port != PORT_C))
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005445 return false;
5446
Imre Deake7281ea2013-05-08 13:14:08 +03005447 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5448 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5449 port_name(port));
5450
Adam Jacksonb3295302010-07-16 14:46:28 -04005451 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005452 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5453
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005454 connector->interlace_allowed = true;
5455 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005456
Daniel Vetter66a92782012-07-12 20:08:18 +02005457 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005458 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005459
Chris Wilsondf0e9242010-09-09 16:20:55 +01005460 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005461 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005462
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005463 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005464 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5465 else
5466 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005467 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005468
Jani Nikula0b998362014-03-14 16:51:17 +02005469 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005470 switch (port) {
5471 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005472 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005473 break;
5474 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005475 intel_encoder->hpd_pin = HPD_PORT_B;
Jani Nikulae87a0052015-10-20 15:22:02 +03005476 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Sonika Jindalcf1d5882015-08-10 10:35:36 +05305477 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005478 break;
5479 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005480 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005481 break;
5482 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005483 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005484 break;
Xiong Zhang26951ca2015-08-17 15:55:50 +08005485 case PORT_E:
5486 intel_encoder->hpd_pin = HPD_PORT_E;
5487 break;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005488 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005489 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005490 }
5491
Imre Deakdada1a92014-01-29 13:25:41 +02005492 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005493 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005494 intel_dp_init_panel_power_timestamps(intel_dp);
Wayne Boyer666a4532015-12-09 12:29:35 -08005495 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005496 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005497 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005498 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005499 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005500 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005501
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005502 ret = intel_dp_aux_init(intel_dp, intel_connector);
5503 if (ret)
5504 goto fail;
Dave Airliec1f05262012-08-30 11:06:18 +10005505
Dave Airlie0e32b392014-05-02 14:02:48 +10005506 /* init MST on ports that can support it */
Jani Nikula0c9b3712015-05-18 17:10:01 +03005507 if (HAS_DP_MST(dev) &&
5508 (port == PORT_B || port == PORT_C || port == PORT_D))
5509 intel_dp_mst_encoder_init(intel_dig_port,
5510 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005511
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005512 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005513 intel_dp_aux_fini(intel_dp);
5514 intel_dp_mst_encoder_cleanup(intel_dig_port);
5515 goto fail;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005516 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005517
Chris Wilsonf6849602010-09-19 09:29:33 +01005518 intel_dp_add_properties(intel_dp, connector);
5519
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005520 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5521 * 0xd. Failure to do so will result in spurious interrupts being
5522 * generated on the port when a cable is not attached.
5523 */
5524 if (IS_G4X(dev) && !IS_GM45(dev)) {
5525 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5526 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5527 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005528
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005529 i915_debugfs_connector_add(connector);
5530
Paulo Zanoni16c25532013-06-12 17:27:25 -03005531 return true;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005532
5533fail:
5534 if (is_edp(intel_dp)) {
5535 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5536 /*
5537 * vdd might still be enabled do to the delayed vdd off.
5538 * Make sure vdd is actually turned off here.
5539 */
5540 pps_lock(intel_dp);
5541 edp_panel_vdd_off_sync(intel_dp);
5542 pps_unlock(intel_dp);
5543 }
5544 drm_connector_unregister(connector);
5545 drm_connector_cleanup(connector);
5546
5547 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005548}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005549
5550void
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005551intel_dp_init(struct drm_device *dev,
5552 i915_reg_t output_reg, enum port port)
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005553{
Dave Airlie13cf5502014-06-18 11:29:35 +10005554 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005555 struct intel_digital_port *intel_dig_port;
5556 struct intel_encoder *intel_encoder;
5557 struct drm_encoder *encoder;
5558 struct intel_connector *intel_connector;
5559
Daniel Vetterb14c5672013-09-19 12:18:32 +02005560 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005561 if (!intel_dig_port)
5562 return;
5563
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005564 intel_connector = intel_connector_alloc();
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305565 if (!intel_connector)
5566 goto err_connector_alloc;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005567
5568 intel_encoder = &intel_dig_port->base;
5569 encoder = &intel_encoder->base;
5570
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05305571 if (drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
Dave Airlieade1ba72015-12-23 14:22:09 +10005572 DRM_MODE_ENCODER_TMDS, NULL))
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05305573 goto err_encoder_init;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005574
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005575 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005576 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005577 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005578 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005579 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005580 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005581 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005582 intel_encoder->pre_enable = chv_pre_enable_dp;
5583 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005584 intel_encoder->post_disable = chv_post_disable_dp;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03005585 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005586 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005587 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005588 intel_encoder->pre_enable = vlv_pre_enable_dp;
5589 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005590 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005591 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005592 intel_encoder->pre_enable = g4x_pre_enable_dp;
5593 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005594 if (INTEL_INFO(dev)->gen >= 5)
5595 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005596 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005597
Paulo Zanoni174edf12012-10-26 19:05:50 -02005598 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005599 intel_dig_port->dp.output_reg = output_reg;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02005600 intel_dig_port->max_lanes = 4;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005601
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005602 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005603 if (IS_CHERRYVIEW(dev)) {
5604 if (port == PORT_D)
5605 intel_encoder->crtc_mask = 1 << 2;
5606 else
5607 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5608 } else {
5609 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5610 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005611 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005612
Dave Airlie13cf5502014-06-18 11:29:35 +10005613 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03005614 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10005615
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305616 if (!intel_dp_init_connector(intel_dig_port, intel_connector))
5617 goto err_init_connector;
5618
5619 return;
5620
5621err_init_connector:
5622 drm_encoder_cleanup(encoder);
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05305623err_encoder_init:
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305624 kfree(intel_connector);
5625err_connector_alloc:
5626 kfree(intel_dig_port);
5627
5628 return;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005629}
Dave Airlie0e32b392014-05-02 14:02:48 +10005630
5631void intel_dp_mst_suspend(struct drm_device *dev)
5632{
5633 struct drm_i915_private *dev_priv = dev->dev_private;
5634 int i;
5635
5636 /* disable MST */
5637 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03005638 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10005639 if (!intel_dig_port)
5640 continue;
5641
5642 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5643 if (!intel_dig_port->dp.can_mst)
5644 continue;
5645 if (intel_dig_port->dp.is_mst)
5646 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5647 }
5648 }
5649}
5650
5651void intel_dp_mst_resume(struct drm_device *dev)
5652{
5653 struct drm_i915_private *dev_priv = dev->dev_private;
5654 int i;
5655
5656 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03005657 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10005658 if (!intel_dig_port)
5659 continue;
5660 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5661 int ret;
5662
5663 if (!intel_dig_port->dp.can_mst)
5664 continue;
5665
5666 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5667 if (ret != 0) {
5668 intel_dp_check_mst_status(&intel_dig_port->dp);
5669 }
5670 }
5671 }
5672}