blob: f66699f1ba11bd040a9127de5e6f40581d1afe15 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070038#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070039#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010040#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020041#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020042#include <linux/backlight.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070043#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020044#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010045#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070046
Linus Torvalds1da177e2005-04-16 15:20:36 -070047/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070054#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Jesse Barnes317c35d2008-08-25 15:11:06 -070056enum pipe {
Jesse Barnes752aa882013-10-31 18:55:49 +020057 INVALID_PIPE = -1,
Jesse Barnes317c35d2008-08-25 15:11:06 -070058 PIPE_A = 0,
59 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080060 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020061 _PIPE_EDP,
62 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -070063};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080064#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070065
Paulo Zanonia5c961d2012-10-24 15:59:34 -020066enum transcoder {
67 TRANSCODER_A = 0,
68 TRANSCODER_B,
69 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020070 TRANSCODER_EDP,
71 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -020072};
73#define transcoder_name(t) ((t) + 'A')
74
Jesse Barnes80824002009-09-10 15:28:06 -070075enum plane {
76 PLANE_A = 0,
77 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080078 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070079};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080080#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080081
Ville Syrjälä06da8da2013-04-17 17:48:51 +030082#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
83
Eugeni Dodonov2b139522012-03-29 12:32:22 -030084enum port {
85 PORT_A = 0,
86 PORT_B,
87 PORT_C,
88 PORT_D,
89 PORT_E,
90 I915_MAX_PORTS
91};
92#define port_name(p) ((p) + 'A')
93
Chon Ming Leee4607fc2013-11-06 14:36:35 +080094#define I915_NUM_PHYS_VLV 1
95
96enum dpio_channel {
97 DPIO_CH0,
98 DPIO_CH1
99};
100
101enum dpio_phy {
102 DPIO_PHY0,
103 DPIO_PHY1
104};
105
Paulo Zanonib97186f2013-05-03 12:15:36 -0300106enum intel_display_power_domain {
107 POWER_DOMAIN_PIPE_A,
108 POWER_DOMAIN_PIPE_B,
109 POWER_DOMAIN_PIPE_C,
110 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
111 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
112 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
113 POWER_DOMAIN_TRANSCODER_A,
114 POWER_DOMAIN_TRANSCODER_B,
115 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300116 POWER_DOMAIN_TRANSCODER_EDP,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300117 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200118 POWER_DOMAIN_AUDIO,
Imre Deakbaa70702013-10-25 17:36:48 +0300119 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300120
121 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300122};
123
Imre Deakbddc7642013-10-16 17:25:49 +0300124#define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
125
Paulo Zanonib97186f2013-05-03 12:15:36 -0300126#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
127#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
128 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300129#define POWER_DOMAIN_TRANSCODER(tran) \
130 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
131 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300132
Imre Deakbddc7642013-10-16 17:25:49 +0300133#define HSW_ALWAYS_ON_POWER_DOMAINS ( \
134 BIT(POWER_DOMAIN_PIPE_A) | \
135 BIT(POWER_DOMAIN_TRANSCODER_EDP))
Paulo Zanoni6745a2c2013-11-02 21:07:34 -0700136#define BDW_ALWAYS_ON_POWER_DOMAINS ( \
137 BIT(POWER_DOMAIN_PIPE_A) | \
138 BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
139 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
Imre Deakbddc7642013-10-16 17:25:49 +0300140
Egbert Eich1d843f92013-02-25 12:06:49 -0500141enum hpd_pin {
142 HPD_NONE = 0,
143 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
144 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
145 HPD_CRT,
146 HPD_SDVO_B,
147 HPD_SDVO_C,
148 HPD_PORT_B,
149 HPD_PORT_C,
150 HPD_PORT_D,
151 HPD_NUM_PINS
152};
153
Chris Wilson2a2d5482012-12-03 11:49:06 +0000154#define I915_GEM_GPU_DOMAINS \
155 (I915_GEM_DOMAIN_RENDER | \
156 I915_GEM_DOMAIN_SAMPLER | \
157 I915_GEM_DOMAIN_COMMAND | \
158 I915_GEM_DOMAIN_INSTRUCTION | \
159 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700160
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700161#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800162
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200163#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
164 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
165 if ((intel_encoder)->base.crtc == (__crtc))
166
Daniel Vettere7b903d2013-06-05 13:34:14 +0200167struct drm_i915_private;
168
Daniel Vettere2b78262013-06-07 23:10:03 +0200169enum intel_dpll_id {
170 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
171 /* real shared dpll ids must be >= 0 */
172 DPLL_ID_PCH_PLL_A,
173 DPLL_ID_PCH_PLL_B,
174};
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100175#define I915_NUM_PLLS 2
176
Daniel Vetter53589012013-06-05 13:34:16 +0200177struct intel_dpll_hw_state {
Daniel Vetter66e985c2013-06-05 13:34:20 +0200178 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200179 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200180 uint32_t fp0;
181 uint32_t fp1;
Daniel Vetter53589012013-06-05 13:34:16 +0200182};
183
Daniel Vetter46edb022013-06-05 13:34:12 +0200184struct intel_shared_dpll {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185 int refcount; /* count of number of CRTCs sharing this PLL */
186 int active; /* count of number of active CRTCs (i.e. DPMS on) */
187 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200188 const char *name;
189 /* should match the index in the dev_priv->shared_dplls array */
190 enum intel_dpll_id id;
Daniel Vetter53589012013-06-05 13:34:16 +0200191 struct intel_dpll_hw_state hw_state;
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200192 void (*mode_set)(struct drm_i915_private *dev_priv,
193 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200194 void (*enable)(struct drm_i915_private *dev_priv,
195 struct intel_shared_dpll *pll);
196 void (*disable)(struct drm_i915_private *dev_priv,
197 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200198 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
199 struct intel_shared_dpll *pll,
200 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100203/* Used by dp and fdi links */
204struct intel_link_m_n {
205 uint32_t tu;
206 uint32_t gmch_m;
207 uint32_t gmch_n;
208 uint32_t link_m;
209 uint32_t link_n;
210};
211
212void intel_link_compute_m_n(int bpp, int nlanes,
213 int pixel_clock, int link_clock,
214 struct intel_link_m_n *m_n);
215
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300216struct intel_ddi_plls {
217 int spll_refcount;
218 int wrpll1_refcount;
219 int wrpll2_refcount;
220};
221
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222/* Interface history:
223 *
224 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100225 * 1.2: Add Power Management
226 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100227 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000228 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000229 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
230 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231 */
232#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000233#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234#define DRIVER_PATCHLEVEL 0
235
Chris Wilson23bc5982010-09-29 16:10:57 +0100236#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100237#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700238
Dave Airlie71acb5e2008-12-30 20:31:46 +1000239#define I915_GEM_PHYS_CURSOR_0 1
240#define I915_GEM_PHYS_CURSOR_1 2
241#define I915_GEM_PHYS_OVERLAY_REGS 3
242#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
243
244struct drm_i915_gem_phys_object {
245 int id;
246 struct page **page_list;
247 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +0000248 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000249};
250
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700251struct opregion_header;
252struct opregion_acpi;
253struct opregion_swsci;
254struct opregion_asle;
255
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100256struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700257 struct opregion_header __iomem *header;
258 struct opregion_acpi __iomem *acpi;
259 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300260 u32 swsci_gbda_sub_functions;
261 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700262 struct opregion_asle __iomem *asle;
263 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000264 u32 __iomem *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200265 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100266};
Chris Wilson44834a62010-08-19 16:09:23 +0100267#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100268
Chris Wilson6ef3d422010-08-04 20:26:07 +0100269struct intel_overlay;
270struct intel_overlay_error_state;
271
Dave Airlie7c1c2872008-11-28 14:22:24 +1000272struct drm_i915_master_private {
273 drm_local_map_t *sarea;
274 struct _drm_i915_sarea *sarea_priv;
275};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800276#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300277#define I915_MAX_NUM_FENCES 32
278/* 32 fences + sign bit for FENCE_REG_NONE */
279#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800280
281struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200282 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000283 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100284 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800285};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000286
yakui_zhao9b9d1722009-05-31 17:17:17 +0800287struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100288 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800289 u8 dvo_port;
290 u8 slave_addr;
291 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100292 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400293 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800294};
295
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000296struct intel_display_error_state;
297
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700298struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200299 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800300 struct timeval time;
301
302 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700303 u32 eir;
304 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700305 u32 ier;
Ben Widawskyb9a39062012-06-04 14:42:52 -0700306 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000307 u32 derrmr;
308 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800309 u32 error; /* gen6+ */
310 u32 err_int; /* gen7 */
311 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800312 u32 gac_eco;
313 u32 gam_ecochk;
314 u32 gab_ctl;
315 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800316 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800317 u32 pipestat[I915_MAX_PIPES];
Ben Widawsky585b0282014-01-30 00:19:37 -0800318 u64 fence[I915_MAX_NUM_FENCES];
319 struct intel_overlay_error_state *overlay;
320 struct intel_display_error_state *display;
321
Chris Wilson52d39a22012-02-15 11:25:37 +0000322 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000323 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800324 /* Software tracked state */
325 bool waiting;
326 int hangcheck_score;
327 enum intel_ring_hangcheck_action hangcheck_action;
328 int num_requests;
329
330 /* our own tracking of ring head and tail */
331 u32 cpu_ring_head;
332 u32 cpu_ring_tail;
333
334 u32 semaphore_seqno[I915_NUM_RINGS - 1];
335
336 /* Register state */
337 u32 tail;
338 u32 head;
339 u32 ctl;
340 u32 hws;
341 u32 ipeir;
342 u32 ipehr;
343 u32 instdone;
344 u32 acthd;
345 u32 bbstate;
346 u32 instpm;
347 u32 instps;
348 u32 seqno;
349 u64 bbaddr;
350 u32 fault_reg;
351 u32 faddr;
352 u32 rc_psmi; /* sleep state */
353 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
354
Chris Wilson52d39a22012-02-15 11:25:37 +0000355 struct drm_i915_error_object {
356 int page_count;
357 u32 gtt_offset;
358 u32 *pages[0];
Ben Widawsky362b8af2014-01-30 00:19:38 -0800359 } *ringbuffer, *batchbuffer, *ctx, *hws_page;
360
Chris Wilson52d39a22012-02-15 11:25:37 +0000361 struct drm_i915_error_request {
362 long jiffies;
363 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000364 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000365 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800366
367 struct {
368 u32 gfx_mode;
369 union {
370 u64 pdp[4];
371 u32 pp_dir_base;
372 };
373 } vm_info;
Chris Wilson52d39a22012-02-15 11:25:37 +0000374 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000375 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000376 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000377 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100378 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000379 u32 gtt_offset;
380 u32 read_domains;
381 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200382 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000383 s32 pinned:2;
384 u32 tiling:2;
385 u32 dirty:1;
386 u32 purgeable:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100387 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100388 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700389 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800390
Ben Widawsky95f53012013-07-31 17:00:15 -0700391 u32 *active_bo_count, *pinned_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700392};
393
Jani Nikula7bd688c2013-11-08 16:48:56 +0200394struct intel_connector;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100395struct intel_crtc_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100396struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200397struct intel_limit;
398struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100399
Jesse Barnese70236a2009-09-21 10:42:27 -0700400struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400401 bool (*fbc_enabled)(struct drm_device *dev);
Ville Syrjälä993495a2013-12-12 17:27:40 +0200402 void (*enable_fbc)(struct drm_crtc *crtc);
Jesse Barnese70236a2009-09-21 10:42:27 -0700403 void (*disable_fbc)(struct drm_device *dev);
404 int (*get_display_clock_speed)(struct drm_device *dev);
405 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200406 /**
407 * find_dpll() - Find the best values for the PLL
408 * @limit: limits for the PLL
409 * @crtc: current CRTC
410 * @target: target frequency in kHz
411 * @refclk: reference clock frequency in kHz
412 * @match_clock: if provided, @best_clock P divider must
413 * match the P divider from @match_clock
414 * used for LVDS downclocking
415 * @best_clock: best PLL values found
416 *
417 * Returns true on success, false on failure.
418 */
419 bool (*find_dpll)(const struct intel_limit *limit,
420 struct drm_crtc *crtc,
421 int target, int refclk,
422 struct dpll *match_clock,
423 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300424 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300425 void (*update_sprite_wm)(struct drm_plane *plane,
426 struct drm_crtc *crtc,
Paulo Zanoni4c4ff432013-05-24 11:59:17 -0300427 uint32_t sprite_width, int pixel_size,
Ville Syrjäläbdd57d02013-07-05 11:57:13 +0300428 bool enable, bool scaled);
Daniel Vetter47fab732012-10-26 10:58:18 +0200429 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100430 /* Returns the active state of the crtc, and if the crtc is active,
431 * fills out the pipe-config with the hw state. */
432 bool (*get_pipe_config)(struct intel_crtc *,
433 struct intel_crtc_config *);
Eric Anholtf564048e2011-03-30 13:01:02 -0700434 int (*crtc_mode_set)(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -0700435 int x, int y,
436 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200437 void (*crtc_enable)(struct drm_crtc *crtc);
438 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100439 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800440 void (*write_eld)(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +0300441 struct drm_crtc *crtc,
442 struct drm_display_mode *mode);
Jesse Barnes674cf962011-04-28 14:27:04 -0700443 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700444 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700445 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
446 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700447 struct drm_i915_gem_object *obj,
448 uint32_t flags);
Jesse Barnes17638cd2011-06-24 12:19:23 -0700449 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
450 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100451 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700452 /* clock updates for mode set */
453 /* cursor updates */
454 /* render clock increase/decrease */
455 /* display clock increase/decrease */
456 /* pll clock increase/decrease */
Jani Nikula7bd688c2013-11-08 16:48:56 +0200457
458 int (*setup_backlight)(struct intel_connector *connector);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200459 uint32_t (*get_backlight)(struct intel_connector *connector);
460 void (*set_backlight)(struct intel_connector *connector,
461 uint32_t level);
462 void (*disable_backlight)(struct intel_connector *connector);
463 void (*enable_backlight)(struct intel_connector *connector);
Jesse Barnese70236a2009-09-21 10:42:27 -0700464};
465
Chris Wilson907b28c2013-07-19 20:36:52 +0100466struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530467 void (*force_wake_get)(struct drm_i915_private *dev_priv,
468 int fw_engine);
469 void (*force_wake_put)(struct drm_i915_private *dev_priv,
470 int fw_engine);
Ben Widawsky0b274482013-10-04 21:22:51 -0700471
472 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
473 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
474 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
475 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
476
477 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
478 uint8_t val, bool trace);
479 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
480 uint16_t val, bool trace);
481 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
482 uint32_t val, bool trace);
483 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
484 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300485};
486
Chris Wilson907b28c2013-07-19 20:36:52 +0100487struct intel_uncore {
488 spinlock_t lock; /** lock is also taken in irq contexts. */
489
490 struct intel_uncore_funcs funcs;
491
492 unsigned fifo_count;
493 unsigned forcewake_count;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100494
Deepak S940aece2013-11-23 14:55:43 +0530495 unsigned fw_rendercount;
496 unsigned fw_mediacount;
497
Chris Wilsonaec347a2013-08-26 13:46:09 +0100498 struct delayed_work force_wake_work;
Chris Wilson907b28c2013-07-19 20:36:52 +0100499};
500
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100501#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
502 func(is_mobile) sep \
503 func(is_i85x) sep \
504 func(is_i915g) sep \
505 func(is_i945gm) sep \
506 func(is_g33) sep \
507 func(need_gfx_hws) sep \
508 func(is_g4x) sep \
509 func(is_pineview) sep \
510 func(is_broadwater) sep \
511 func(is_crestline) sep \
512 func(is_ivybridge) sep \
513 func(is_valleyview) sep \
514 func(is_haswell) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700515 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100516 func(has_fbc) sep \
517 func(has_pipe_cxsr) sep \
518 func(has_hotplug) sep \
519 func(cursor_needs_physical) sep \
520 func(has_overlay) sep \
521 func(overlay_needs_physical) sep \
522 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100523 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100524 func(has_ddi) sep \
525 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200526
Damien Lespiaua587f772013-04-22 18:40:38 +0100527#define DEFINE_FLAG(name) u8 name:1
528#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200529
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500530struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200531 u32 display_mmio_offset;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700532 u8 num_pipes:3;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000533 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700534 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100535 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200536 /* Register offsets for the various display pipes and transcoders */
537 int pipe_offsets[I915_MAX_TRANSCODERS];
538 int trans_offsets[I915_MAX_TRANSCODERS];
539 int dpll_offsets[I915_MAX_PIPES];
540 int dpll_md_offsets[I915_MAX_PIPES];
541 int palette_offsets[I915_MAX_PIPES];
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500542};
543
Damien Lespiaua587f772013-04-22 18:40:38 +0100544#undef DEFINE_FLAG
545#undef SEP_SEMICOLON
546
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800547enum i915_cache_level {
548 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100549 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
550 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
551 caches, eg sampler/render caches, and the
552 large Last-Level-Cache. LLC is coherent with
553 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100554 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800555};
556
Kenneth Graunke2d04bef2013-04-22 00:53:49 -0700557typedef uint32_t gen6_gtt_pte_t;
558
Ben Widawsky6f65e292013-12-06 14:10:56 -0800559/**
560 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
561 * VMA's presence cannot be guaranteed before binding, or after unbinding the
562 * object into/from the address space.
563 *
564 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
565 * will always be <= an objects lifetime. So object refcounting should cover us.
566 */
567struct i915_vma {
568 struct drm_mm_node node;
569 struct drm_i915_gem_object *obj;
570 struct i915_address_space *vm;
571
572 /** This object's place on the active/inactive lists */
573 struct list_head mm_list;
574
575 struct list_head vma_link; /* Link in the object's VMA list */
576
577 /** This vma's place in the batchbuffer or on the eviction list */
578 struct list_head exec_list;
579
580 /**
581 * Used for performing relocations during execbuffer insertion.
582 */
583 struct hlist_node exec_node;
584 unsigned long exec_handle;
585 struct drm_i915_gem_exec_object2 *exec_entry;
586
587 /**
588 * How many users have pinned this object in GTT space. The following
589 * users can each hold at most one reference: pwrite/pread, pin_ioctl
590 * (via user_pin_count), execbuffer (objects are not allowed multiple
591 * times for the same batchbuffer), and the framebuffer code. When
592 * switching/pageflipping, the framebuffer code has at most two buffers
593 * pinned per crtc.
594 *
595 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
596 * bits with absolutely no headroom. So use 4 bits. */
597 unsigned int pin_count:4;
598#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
599
600 /** Unmap an object from an address space. This usually consists of
601 * setting the valid PTE entries to a reserved scratch page. */
602 void (*unbind_vma)(struct i915_vma *vma);
603 /* Map an object into an address space with the given cache flags. */
604#define GLOBAL_BIND (1<<0)
605 void (*bind_vma)(struct i915_vma *vma,
606 enum i915_cache_level cache_level,
607 u32 flags);
608};
609
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700610struct i915_address_space {
Ben Widawsky93bd8642013-07-16 16:50:06 -0700611 struct drm_mm mm;
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700612 struct drm_device *dev;
Ben Widawskya7bbbd62013-07-16 16:50:07 -0700613 struct list_head global_link;
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700614 unsigned long start; /* Start offset always 0 for dri2 */
615 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
616
617 struct {
618 dma_addr_t addr;
619 struct page *page;
620 } scratch;
621
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700622 /**
623 * List of objects currently involved in rendering.
624 *
625 * Includes buffers having the contents of their GPU caches
626 * flushed, not necessarily primitives. last_rendering_seqno
627 * represents when the rendering involved will be completed.
628 *
629 * A reference is held on the buffer while on this list.
630 */
631 struct list_head active_list;
632
633 /**
634 * LRU list of objects which are not in the ringbuffer and
635 * are ready to unbind, but are still in the GTT.
636 *
637 * last_rendering_seqno is 0 while an object is in this list.
638 *
639 * A reference is not held on the buffer while on this list,
640 * as merely being GTT-bound shouldn't prevent its being
641 * freed, and we'll pull it off the list in the free path.
642 */
643 struct list_head inactive_list;
644
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700645 /* FIXME: Need a more generic return type */
646 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700647 enum i915_cache_level level,
648 bool valid); /* Create a valid PTE */
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700649 void (*clear_range)(struct i915_address_space *vm,
650 unsigned int first_entry,
Ben Widawsky828c7902013-10-16 09:21:30 -0700651 unsigned int num_entries,
652 bool use_scratch);
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700653 void (*insert_entries)(struct i915_address_space *vm,
654 struct sg_table *st,
655 unsigned int first_entry,
656 enum i915_cache_level cache_level);
657 void (*cleanup)(struct i915_address_space *vm);
658};
659
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800660/* The Graphics Translation Table is the way in which GEN hardware translates a
661 * Graphics Virtual Address into a Physical Address. In addition to the normal
662 * collateral associated with any va->pa translations GEN hardware also has a
663 * portion of the GTT which can be mapped by the CPU and remain both coherent
664 * and correct (in cases like swizzling). That region is referred to as GMADR in
665 * the spec.
666 */
667struct i915_gtt {
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700668 struct i915_address_space base;
Ben Widawskybaa09f52013-01-24 13:49:57 -0800669 size_t stolen_size; /* Total size of stolen memory */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800670
671 unsigned long mappable_end; /* End offset that we can CPU map */
672 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
673 phys_addr_t mappable_base; /* PA of our GMADR */
674
675 /** "Graphics Stolen Memory" holds the global PTEs */
676 void __iomem *gsm;
Ben Widawskya81cc002013-01-18 12:30:31 -0800677
678 bool do_idle_maps;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800679
Ben Widawsky911bdf02013-06-27 16:30:23 -0700680 int mtrr;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800681
682 /* global gtt ops */
Ben Widawskybaa09f52013-01-24 13:49:57 -0800683 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -0800684 size_t *stolen, phys_addr_t *mappable_base,
685 unsigned long *mappable_end);
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800686};
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700687#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800688
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100689struct i915_hw_ppgtt {
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700690 struct i915_address_space base;
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800691 struct kref ref;
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -0800692 struct drm_mm_node node;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100693 unsigned num_pd_entries;
Ben Widawsky37aca442013-11-04 20:47:32 -0800694 union {
695 struct page **pt_pages;
696 struct page *gen8_pt_pages;
697 };
698 struct page *pd_pages;
699 int num_pd_pages;
700 int num_pt_pages;
701 union {
702 uint32_t pd_offset;
703 dma_addr_t pd_dma_addr[4];
704 };
705 union {
706 dma_addr_t *pt_dma_addr;
707 dma_addr_t *gen8_pt_dma_addr[4];
708 };
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100709
Ben Widawskya3d67d22013-12-06 14:11:06 -0800710 int (*enable)(struct i915_hw_ppgtt *ppgtt);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800711 int (*switch_mm)(struct i915_hw_ppgtt *ppgtt,
712 struct intel_ring_buffer *ring,
713 bool synchronous);
Ben Widawsky87d60b62013-12-06 14:11:29 -0800714 void (*debug_dump)(struct i915_hw_ppgtt *ppgtt, struct seq_file *m);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200715};
716
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300717struct i915_ctx_hang_stats {
718 /* This context had batch pending when hang was declared */
719 unsigned batch_pending;
720
721 /* This context had batch active when hang was declared */
722 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300723
724 /* Time when this context was last blamed for a GPU reset */
725 unsigned long guilty_ts;
726
727 /* This context is banned to submit more work */
728 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300729};
Ben Widawsky40521052012-06-04 14:42:43 -0700730
731/* This must match up with the value previously used for execbuf2.rsvd1. */
732#define DEFAULT_CONTEXT_ID 0
733struct i915_hw_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300734 struct kref ref;
Ben Widawsky40521052012-06-04 14:42:43 -0700735 int id;
Ben Widawskye0556842012-06-04 14:42:46 -0700736 bool is_initialized;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700737 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700738 struct drm_i915_file_private *file_priv;
Ben Widawsky0009e462013-12-06 14:11:02 -0800739 struct intel_ring_buffer *last_ring;
Ben Widawsky40521052012-06-04 14:42:43 -0700740 struct drm_i915_gem_object *obj;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300741 struct i915_ctx_hang_stats hang_stats;
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800742 struct i915_address_space *vm;
Ben Widawskya33afea2013-09-17 21:12:45 -0700743
744 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700745};
746
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700747struct i915_fbc {
748 unsigned long size;
749 unsigned int fb_id;
750 enum plane plane;
751 int y;
752
753 struct drm_mm_node *compressed_fb;
754 struct drm_mm_node *compressed_llb;
755
756 struct intel_fbc_work {
757 struct delayed_work work;
758 struct drm_crtc *crtc;
759 struct drm_framebuffer *fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700760 } *fbc_work;
761
Chris Wilson29ebf902013-07-27 17:23:55 +0100762 enum no_fbc_reason {
763 FBC_OK, /* FBC is enabled */
764 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700765 FBC_NO_OUTPUT, /* no outputs enabled to compress */
766 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
767 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
768 FBC_MODE_TOO_LARGE, /* mode too large for compression */
769 FBC_BAD_PLANE, /* fbc not supported on plane */
770 FBC_NOT_TILED, /* buffer not tiled */
771 FBC_MULTIPLE_PIPES, /* more than one pipe active */
772 FBC_MODULE_PARAM,
773 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
774 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800775};
776
Rodrigo Vivia031d702013-10-03 16:15:06 -0300777struct i915_psr {
778 bool sink_support;
779 bool source_ok;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300780};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700781
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800782enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300783 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800784 PCH_IBX, /* Ibexpeak PCH */
785 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300786 PCH_LPT, /* Lynxpoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700787 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800788};
789
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200790enum intel_sbi_destination {
791 SBI_ICLK,
792 SBI_MPHY,
793};
794
Jesse Barnesb690e962010-07-19 13:53:12 -0700795#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700796#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100797#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Jesse Barnesb690e962010-07-19 13:53:12 -0700798
Dave Airlie8be48d92010-03-30 05:34:14 +0000799struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100800struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000801
Daniel Vetterc2b91522012-02-14 22:37:19 +0100802struct intel_gmbus {
803 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000804 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100805 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100806 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100807 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100808 struct drm_i915_private *dev_priv;
809};
810
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100811struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000812 u8 saveLBB;
813 u32 saveDSPACNTR;
814 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000815 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000816 u32 savePIPEACONF;
817 u32 savePIPEBCONF;
818 u32 savePIPEASRC;
819 u32 savePIPEBSRC;
820 u32 saveFPA0;
821 u32 saveFPA1;
822 u32 saveDPLL_A;
823 u32 saveDPLL_A_MD;
824 u32 saveHTOTAL_A;
825 u32 saveHBLANK_A;
826 u32 saveHSYNC_A;
827 u32 saveVTOTAL_A;
828 u32 saveVBLANK_A;
829 u32 saveVSYNC_A;
830 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000831 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800832 u32 saveTRANS_HTOTAL_A;
833 u32 saveTRANS_HBLANK_A;
834 u32 saveTRANS_HSYNC_A;
835 u32 saveTRANS_VTOTAL_A;
836 u32 saveTRANS_VBLANK_A;
837 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000838 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000839 u32 saveDSPASTRIDE;
840 u32 saveDSPASIZE;
841 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700842 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000843 u32 saveDSPASURF;
844 u32 saveDSPATILEOFF;
845 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700846 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000847 u32 saveBLC_PWM_CTL;
848 u32 saveBLC_PWM_CTL2;
Jesse Barnes07bf1392013-10-31 18:55:50 +0200849 u32 saveBLC_HIST_CTL_B;
Zhenyu Wang42048782009-10-21 15:27:01 +0800850 u32 saveBLC_CPU_PWM_CTL;
851 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000852 u32 saveFPB0;
853 u32 saveFPB1;
854 u32 saveDPLL_B;
855 u32 saveDPLL_B_MD;
856 u32 saveHTOTAL_B;
857 u32 saveHBLANK_B;
858 u32 saveHSYNC_B;
859 u32 saveVTOTAL_B;
860 u32 saveVBLANK_B;
861 u32 saveVSYNC_B;
862 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000863 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800864 u32 saveTRANS_HTOTAL_B;
865 u32 saveTRANS_HBLANK_B;
866 u32 saveTRANS_HSYNC_B;
867 u32 saveTRANS_VTOTAL_B;
868 u32 saveTRANS_VBLANK_B;
869 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000870 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000871 u32 saveDSPBSTRIDE;
872 u32 saveDSPBSIZE;
873 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700874 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000875 u32 saveDSPBSURF;
876 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700877 u32 saveVGA0;
878 u32 saveVGA1;
879 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000880 u32 saveVGACNTRL;
881 u32 saveADPA;
882 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700883 u32 savePP_ON_DELAYS;
884 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000885 u32 saveDVOA;
886 u32 saveDVOB;
887 u32 saveDVOC;
888 u32 savePP_ON;
889 u32 savePP_OFF;
890 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700891 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000892 u32 savePFIT_CONTROL;
893 u32 save_palette_a[256];
894 u32 save_palette_b[256];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000895 u32 saveFBC_CONTROL;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000896 u32 saveIER;
897 u32 saveIIR;
898 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800899 u32 saveDEIER;
900 u32 saveDEIMR;
901 u32 saveGTIER;
902 u32 saveGTIMR;
903 u32 saveFDI_RXA_IMR;
904 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800905 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800906 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000907 u32 saveSWF0[16];
908 u32 saveSWF1[16];
909 u32 saveSWF2[3];
910 u8 saveMSR;
911 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800912 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000913 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000914 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000915 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000916 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200917 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000918 u32 saveCURACNTR;
919 u32 saveCURAPOS;
920 u32 saveCURABASE;
921 u32 saveCURBCNTR;
922 u32 saveCURBPOS;
923 u32 saveCURBBASE;
924 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700925 u32 saveDP_B;
926 u32 saveDP_C;
927 u32 saveDP_D;
928 u32 savePIPEA_GMCH_DATA_M;
929 u32 savePIPEB_GMCH_DATA_M;
930 u32 savePIPEA_GMCH_DATA_N;
931 u32 savePIPEB_GMCH_DATA_N;
932 u32 savePIPEA_DP_LINK_M;
933 u32 savePIPEB_DP_LINK_M;
934 u32 savePIPEA_DP_LINK_N;
935 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800936 u32 saveFDI_RXA_CTL;
937 u32 saveFDI_TXA_CTL;
938 u32 saveFDI_RXB_CTL;
939 u32 saveFDI_TXB_CTL;
940 u32 savePFA_CTL_1;
941 u32 savePFB_CTL_1;
942 u32 savePFA_WIN_SZ;
943 u32 savePFB_WIN_SZ;
944 u32 savePFA_WIN_POS;
945 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000946 u32 savePCH_DREF_CONTROL;
947 u32 saveDISP_ARB_CTL;
948 u32 savePIPEA_DATA_M1;
949 u32 savePIPEA_DATA_N1;
950 u32 savePIPEA_LINK_M1;
951 u32 savePIPEA_LINK_N1;
952 u32 savePIPEB_DATA_M1;
953 u32 savePIPEB_DATA_N1;
954 u32 savePIPEB_LINK_M1;
955 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000956 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400957 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100958};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100959
960struct intel_gen6_power_mgmt {
Daniel Vetter59cdb632013-07-04 23:35:28 +0200961 /* work and pm_iir are protected by dev_priv->irq_lock */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100962 struct work_struct work;
963 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200964
Daniel Vetterc85aa882012-11-02 19:55:03 +0100965 u8 cur_delay;
966 u8 min_delay;
967 u8 max_delay;
Jesse Barnes52ceb902013-04-23 10:09:26 -0700968 u8 rpe_delay;
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100969 u8 rp1_delay;
970 u8 rp0_delay;
Ben Widawsky31c77382013-04-05 14:29:22 -0700971 u8 hw_max;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700972
Deepak S27544362014-01-27 21:35:05 +0530973 bool rp_up_masked;
974 bool rp_down_masked;
975
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100976 int last_adj;
977 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
978
Chris Wilsonc0951f02013-10-10 21:58:50 +0100979 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700980 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700981
982 /*
983 * Protects RPS/RC6 register access and PCU communication.
984 * Must be taken after struct_mutex if nested.
985 */
986 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100987};
988
Daniel Vetter1a240d42012-11-29 22:18:51 +0100989/* defined intel_pm.c */
990extern spinlock_t mchdev_lock;
991
Daniel Vetterc85aa882012-11-02 19:55:03 +0100992struct intel_ilk_power_mgmt {
993 u8 cur_delay;
994 u8 min_delay;
995 u8 max_delay;
996 u8 fmax;
997 u8 fstart;
998
999 u64 last_count1;
1000 unsigned long last_time1;
1001 unsigned long chipset_power;
1002 u64 last_count2;
1003 struct timespec last_time2;
1004 unsigned long gfx_power;
1005 u8 corr;
1006
1007 int c_m;
1008 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +01001009
1010 struct drm_i915_gem_object *pwrctx;
1011 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001012};
1013
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001014/* Power well structure for haswell */
1015struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001016 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001017 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001018 /* power well enable/disable usage count */
1019 int count;
Imre Deakc1ca7272013-11-25 17:15:29 +02001020 unsigned long domains;
1021 void *data;
1022 void (*set)(struct drm_device *dev, struct i915_power_well *power_well,
1023 bool enable);
1024 bool (*is_enabled)(struct drm_device *dev,
1025 struct i915_power_well *power_well);
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001026};
1027
Imre Deak83c00f552013-10-25 17:36:47 +03001028struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001029 /*
1030 * Power wells needed for initialization at driver init and suspend
1031 * time are on. They are kept on until after the first modeset.
1032 */
1033 bool init_power_on;
Imre Deakc1ca7272013-11-25 17:15:29 +02001034 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001035
Imre Deak83c00f552013-10-25 17:36:47 +03001036 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001037 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001038 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001039};
1040
Daniel Vetter231f42a2012-11-02 19:55:05 +01001041struct i915_dri1_state {
1042 unsigned allow_batchbuffer : 1;
1043 u32 __iomem *gfx_hws_cpu_addr;
1044
1045 unsigned int cpp;
1046 int back_offset;
1047 int front_offset;
1048 int current_page;
1049 int page_flipping;
1050
1051 uint32_t counter;
1052};
1053
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001054struct i915_ums_state {
1055 /**
1056 * Flag if the X Server, and thus DRM, is not currently in
1057 * control of the device.
1058 *
1059 * This is set between LeaveVT and EnterVT. It needs to be
1060 * replaced with a semaphore. It also needs to be
1061 * transitioned away from for kernel modesetting.
1062 */
1063 int mm_suspended;
1064};
1065
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001066#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001067struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001068 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001069 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001070 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001071};
1072
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001073struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001074 /** Memory allocator for GTT stolen memory */
1075 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001076 /** List of all objects in gtt_space. Used to restore gtt
1077 * mappings on resume */
1078 struct list_head bound_list;
1079 /**
1080 * List of objects which are not bound to the GTT (thus
1081 * are idle and not used by the GPU) but still have
1082 * (presumably uncached) pages still attached.
1083 */
1084 struct list_head unbound_list;
1085
1086 /** Usable portion of the GTT for GEM */
1087 unsigned long stolen_base; /* limited to low memory (32-bit) */
1088
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001089 /** PPGTT used for aliasing the PPGTT with the GTT */
1090 struct i915_hw_ppgtt *aliasing_ppgtt;
1091
1092 struct shrinker inactive_shrinker;
1093 bool shrinker_no_lock_stealing;
1094
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001095 /** LRU list of objects with fence regs on them. */
1096 struct list_head fence_list;
1097
1098 /**
1099 * We leave the user IRQ off as much as possible,
1100 * but this means that requests will finish and never
1101 * be retired once the system goes idle. Set a timer to
1102 * fire periodically while the ring is running. When it
1103 * fires, go retire requests.
1104 */
1105 struct delayed_work retire_work;
1106
1107 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001108 * When we detect an idle GPU, we want to turn on
1109 * powersaving features. So once we see that there
1110 * are no more requests outstanding and no more
1111 * arrive within a small period of time, we fire
1112 * off the idle_work.
1113 */
1114 struct delayed_work idle_work;
1115
1116 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001117 * Are we in a non-interruptible section of code like
1118 * modesetting?
1119 */
1120 bool interruptible;
1121
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001122 /** Bit 6 swizzling required for X tiling */
1123 uint32_t bit_6_swizzle_x;
1124 /** Bit 6 swizzling required for Y tiling */
1125 uint32_t bit_6_swizzle_y;
1126
1127 /* storage for physical objects */
1128 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
1129
1130 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001131 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001132 size_t object_memory;
1133 u32 object_count;
1134};
1135
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001136struct drm_i915_error_state_buf {
1137 unsigned bytes;
1138 unsigned size;
1139 int err;
1140 u8 *buf;
1141 loff_t start;
1142 loff_t pos;
1143};
1144
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001145struct i915_error_state_file_priv {
1146 struct drm_device *dev;
1147 struct drm_i915_error_state *error;
1148};
1149
Daniel Vetter99584db2012-11-14 17:14:04 +01001150struct i915_gpu_error {
1151 /* For hangcheck timer */
1152#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1153#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001154 /* Hang gpu twice in this window and your context gets banned */
1155#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1156
Daniel Vetter99584db2012-11-14 17:14:04 +01001157 struct timer_list hangcheck_timer;
Daniel Vetter99584db2012-11-14 17:14:04 +01001158
1159 /* For reset and error_state handling. */
1160 spinlock_t lock;
1161 /* Protected by the above dev->gpu_error.lock. */
1162 struct drm_i915_error_state *first_error;
1163 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001164
Chris Wilson094f9a52013-09-25 17:34:55 +01001165
1166 unsigned long missed_irq_rings;
1167
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001168 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001169 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001170 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001171 * This is a counter which gets incremented when reset is triggered,
1172 * and again when reset has been handled. So odd values (lowest bit set)
1173 * means that reset is in progress and even values that
1174 * (reset_counter >> 1):th reset was successfully completed.
1175 *
1176 * If reset is not completed succesfully, the I915_WEDGE bit is
1177 * set meaning that hardware is terminally sour and there is no
1178 * recovery. All waiters on the reset_queue will be woken when
1179 * that happens.
1180 *
1181 * This counter is used by the wait_seqno code to notice that reset
1182 * event happened and it needs to restart the entire ioctl (since most
1183 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001184 *
1185 * This is important for lock-free wait paths, where no contended lock
1186 * naturally enforces the correct ordering between the bail-out of the
1187 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001188 */
1189 atomic_t reset_counter;
1190
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001191#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001192#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001193
1194 /**
1195 * Waitqueue to signal when the reset has completed. Used by clients
1196 * that wait for dev_priv->mm.wedged to settle.
1197 */
1198 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001199
Daniel Vetter99584db2012-11-14 17:14:04 +01001200 /* For gpu hang simulation. */
1201 unsigned int stop_rings;
Chris Wilson094f9a52013-09-25 17:34:55 +01001202
1203 /* For missed irq/seqno simulation. */
1204 unsigned int test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001205};
1206
Zhang Ruib8efb172013-02-05 15:41:53 +08001207enum modeset_restore {
1208 MODESET_ON_LID_OPEN,
1209 MODESET_DONE,
1210 MODESET_SUSPENDED,
1211};
1212
Paulo Zanoni6acab152013-09-12 17:06:24 -03001213struct ddi_vbt_port_info {
1214 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001215
1216 uint8_t supports_dvi:1;
1217 uint8_t supports_hdmi:1;
1218 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001219};
1220
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001221struct intel_vbt_data {
1222 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1223 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1224
1225 /* Feature bits */
1226 unsigned int int_tv_support:1;
1227 unsigned int lvds_dither:1;
1228 unsigned int lvds_vbt:1;
1229 unsigned int int_crt_support:1;
1230 unsigned int lvds_use_ssc:1;
1231 unsigned int display_clock_mode:1;
1232 unsigned int fdi_rx_polarity_inverted:1;
1233 int lvds_ssc_freq;
1234 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1235
1236 /* eDP */
1237 int edp_rate;
1238 int edp_lanes;
1239 int edp_preemphasis;
1240 int edp_vswing;
1241 bool edp_initialized;
1242 bool edp_support;
1243 int edp_bpp;
1244 struct edp_power_seq edp_pps;
1245
Jani Nikulaf00076d2013-12-14 20:38:29 -02001246 struct {
1247 u16 pwm_freq_hz;
1248 bool active_low_pwm;
1249 } backlight;
1250
Shobhit Kumard17c5442013-08-27 15:12:25 +03001251 /* MIPI DSI */
1252 struct {
1253 u16 panel_id;
1254 } dsi;
1255
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001256 int crt_ddc_pin;
1257
1258 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001259 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001260
1261 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001262};
1263
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001264enum intel_ddb_partitioning {
1265 INTEL_DDB_PART_1_2,
1266 INTEL_DDB_PART_5_6, /* IVB+ */
1267};
1268
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001269struct intel_wm_level {
1270 bool enable;
1271 uint32_t pri_val;
1272 uint32_t spr_val;
1273 uint32_t cur_val;
1274 uint32_t fbc_val;
1275};
1276
Imre Deak820c1982013-12-17 14:46:36 +02001277struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001278 uint32_t wm_pipe[3];
1279 uint32_t wm_lp[3];
1280 uint32_t wm_lp_spr[3];
1281 uint32_t wm_linetime[3];
1282 bool enable_fbc_wm;
1283 enum intel_ddb_partitioning partitioning;
1284};
1285
Paulo Zanonic67a4702013-08-19 13:18:09 -03001286/*
1287 * This struct tracks the state needed for the Package C8+ feature.
1288 *
1289 * Package states C8 and deeper are really deep PC states that can only be
1290 * reached when all the devices on the system allow it, so even if the graphics
1291 * device allows PC8+, it doesn't mean the system will actually get to these
1292 * states.
1293 *
1294 * Our driver only allows PC8+ when all the outputs are disabled, the power well
1295 * is disabled and the GPU is idle. When these conditions are met, we manually
1296 * do the other conditions: disable the interrupts, clocks and switch LCPLL
1297 * refclk to Fclk.
1298 *
1299 * When we really reach PC8 or deeper states (not just when we allow it) we lose
1300 * the state of some registers, so when we come back from PC8+ we need to
1301 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1302 * need to take care of the registers kept by RC6.
1303 *
1304 * The interrupt disabling is part of the requirements. We can only leave the
1305 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
1306 * can lock the machine.
1307 *
1308 * Ideally every piece of our code that needs PC8+ disabled would call
1309 * hsw_disable_package_c8, which would increment disable_count and prevent the
1310 * system from reaching PC8+. But we don't have a symmetric way to do this for
1311 * everything, so we have the requirements_met and gpu_idle variables. When we
1312 * switch requirements_met or gpu_idle to true we decrease disable_count, and
1313 * increase it in the opposite case. The requirements_met variable is true when
1314 * all the CRTCs, encoders and the power well are disabled. The gpu_idle
1315 * variable is true when the GPU is idle.
1316 *
1317 * In addition to everything, we only actually enable PC8+ if disable_count
1318 * stays at zero for at least some seconds. This is implemented with the
1319 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
1320 * consecutive times when all screens are disabled and some background app
1321 * queries the state of our connectors, or we have some application constantly
1322 * waking up to use the GPU. Only after the enable_work function actually
1323 * enables PC8+ the "enable" variable will become true, which means that it can
1324 * be false even if disable_count is 0.
1325 *
1326 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1327 * goes back to false exactly before we reenable the IRQs. We use this variable
1328 * to check if someone is trying to enable/disable IRQs while they're supposed
1329 * to be disabled. This shouldn't happen and we'll print some error messages in
1330 * case it happens, but if it actually happens we'll also update the variables
1331 * inside struct regsave so when we restore the IRQs they will contain the
1332 * latest expected values.
1333 *
1334 * For more, read "Display Sequences for Package C8" on our documentation.
1335 */
1336struct i915_package_c8 {
1337 bool requirements_met;
1338 bool gpu_idle;
1339 bool irqs_disabled;
1340 /* Only true after the delayed work task actually enables it. */
1341 bool enabled;
1342 int disable_count;
1343 struct mutex lock;
1344 struct delayed_work enable_work;
1345
1346 struct {
1347 uint32_t deimr;
1348 uint32_t sdeimr;
1349 uint32_t gtimr;
1350 uint32_t gtier;
1351 uint32_t gen6_pmimr;
1352 } regsave;
1353};
1354
Paulo Zanoni8a187452013-12-06 20:32:13 -02001355struct i915_runtime_pm {
1356 bool suspended;
1357};
1358
Daniel Vetter926321d2013-10-16 13:30:34 +02001359enum intel_pipe_crc_source {
1360 INTEL_PIPE_CRC_SOURCE_NONE,
1361 INTEL_PIPE_CRC_SOURCE_PLANE1,
1362 INTEL_PIPE_CRC_SOURCE_PLANE2,
1363 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001364 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001365 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1366 INTEL_PIPE_CRC_SOURCE_TV,
1367 INTEL_PIPE_CRC_SOURCE_DP_B,
1368 INTEL_PIPE_CRC_SOURCE_DP_C,
1369 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001370 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001371 INTEL_PIPE_CRC_SOURCE_MAX,
1372};
1373
Shuang He8bf1e9f2013-10-15 18:55:27 +01001374struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001375 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001376 uint32_t crc[5];
1377};
1378
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001379#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001380struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001381 spinlock_t lock;
1382 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001383 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001384 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001385 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001386 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001387};
1388
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001389typedef struct drm_i915_private {
1390 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +00001391 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001392
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001393 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001394
1395 int relative_constants_mode;
1396
1397 void __iomem *regs;
1398
Chris Wilson907b28c2013-07-19 20:36:52 +01001399 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001400
1401 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1402
Daniel Vetter28c70f12012-12-01 13:53:45 +01001403
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001404 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1405 * controller on different i2c buses. */
1406 struct mutex gmbus_mutex;
1407
1408 /**
1409 * Base address of the gmbus and gpio block.
1410 */
1411 uint32_t gpio_mmio_base;
1412
Daniel Vetter28c70f12012-12-01 13:53:45 +01001413 wait_queue_head_t gmbus_wait_queue;
1414
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001415 struct pci_dev *bridge_dev;
1416 struct intel_ring_buffer ring[I915_NUM_RINGS];
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001417 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001418
1419 drm_dma_handle_t *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001420 struct resource mch_res;
1421
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001422 /* protects the irq masks */
1423 spinlock_t irq_lock;
1424
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001425 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1426 struct pm_qos_request pm_qos;
1427
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001428 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001429 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001430
1431 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001432 union {
1433 u32 irq_mask;
1434 u32 de_irq_mask[I915_MAX_PIPES];
1435 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001436 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001437 u32 pm_irq_mask;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001438
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001439 struct work_struct hotplug_work;
Daniel Vetter52d7ece2012-12-01 21:03:22 +01001440 bool enable_hotplug_processing;
Egbert Eichb543fb02013-04-16 13:36:54 +02001441 struct {
1442 unsigned long hpd_last_jiffies;
1443 int hpd_cnt;
1444 enum {
1445 HPD_ENABLED = 0,
1446 HPD_DISABLED = 1,
1447 HPD_MARK_DISABLED = 2
1448 } hpd_mark;
1449 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001450 u32 hpd_event_bits;
Egbert Eichac4c16c2013-04-16 13:36:58 +02001451 struct timer_list hotplug_reenable_timer;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001452
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001453 int num_plane;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001454
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001455 struct i915_fbc fbc;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001456 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001457 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001458
1459 /* overlay */
1460 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001461
Jani Nikula58c68772013-11-08 16:48:54 +02001462 /* backlight registers and fields in struct intel_panel */
1463 spinlock_t backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001464
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001465 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001466 bool no_aux_handshake;
1467
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001468 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1469 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1470 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1471
1472 unsigned int fsb_freq, mem_freq, is_ddr3;
1473
Daniel Vetter645416f2013-09-02 16:22:25 +02001474 /**
1475 * wq - Driver workqueue for GEM.
1476 *
1477 * NOTE: Work items scheduled here are not allowed to grab any modeset
1478 * locks, for otherwise the flushing done in the pageflip code will
1479 * result in deadlocks.
1480 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001481 struct workqueue_struct *wq;
1482
1483 /* Display functions */
1484 struct drm_i915_display_funcs display;
1485
1486 /* PCH chipset type */
1487 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001488 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001489
1490 unsigned long quirks;
1491
Zhang Ruib8efb172013-02-05 15:41:53 +08001492 enum modeset_restore modeset_restore;
1493 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001494
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001495 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001496 struct i915_gtt gtt; /* VMA representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001497
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001498 struct i915_gem_mm mm;
Daniel Vetter87813422012-05-02 11:49:32 +02001499
Daniel Vetter87813422012-05-02 11:49:32 +02001500 /* Kernel Modesetting */
1501
yakui_zhao9b9d1722009-05-31 17:17:17 +08001502 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001503
Jesse Barnes27f82272011-09-02 12:54:37 -07001504 struct drm_crtc *plane_to_crtc_mapping[3];
1505 struct drm_crtc *pipe_to_crtc_mapping[3];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001506 wait_queue_head_t pending_flip_queue;
1507
Daniel Vetterc4597872013-10-21 21:04:07 +02001508#ifdef CONFIG_DEBUG_FS
1509 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1510#endif
1511
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001512 int num_shared_dpll;
1513 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001514 struct intel_ddi_plls ddi_plls;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001515 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001516
Jesse Barnes652c3932009-08-17 13:31:43 -07001517 /* Reclocking support */
1518 bool render_reclock_avail;
1519 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001520 /* indicates the reduced downclock for LVDS*/
1521 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -07001522 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001523
Zhenyu Wangc48044112009-12-17 14:48:43 +08001524 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001525
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001526 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001527
Ben Widawsky59124502013-07-04 11:02:05 -07001528 /* Cannot be determined by PCIID. You must always read a register. */
1529 size_t ellc_size;
1530
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001531 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001532 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001533
Daniel Vetter20e4d402012-08-08 23:35:39 +02001534 /* ilk-only ips/rps state. Everything in here is protected by the global
1535 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001536 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001537
Imre Deak83c00f552013-10-25 17:36:47 +03001538 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001539
Rodrigo Vivia031d702013-10-03 16:15:06 -03001540 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001541
Daniel Vetter99584db2012-11-14 17:14:04 +01001542 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001543
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001544 struct drm_i915_gem_object *vlv_pctx;
1545
Daniel Vetter4520f532013-10-09 09:18:51 +02001546#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001547 /* list of fbdev register on this device */
1548 struct intel_fbdev *fbdev;
Daniel Vetter4520f532013-10-09 09:18:51 +02001549#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001550
Jesse Barnes073f34d2012-11-02 11:13:59 -07001551 /*
1552 * The console may be contended at resume, but we don't
1553 * want it to block on it.
1554 */
1555 struct work_struct console_resume_work;
1556
Chris Wilsone953fd72011-02-21 22:23:52 +00001557 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001558 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001559
Ben Widawsky254f9652012-06-04 14:42:42 -07001560 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001561 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001562
Damien Lespiau3e683202012-12-11 18:48:29 +00001563 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001564
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001565 struct i915_suspend_saved_registers regfile;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001566
Ville Syrjälä53615a52013-08-01 16:18:50 +03001567 struct {
1568 /*
1569 * Raw watermark latency values:
1570 * in 0.1us units for WM0,
1571 * in 0.5us units for WM1+.
1572 */
1573 /* primary */
1574 uint16_t pri_latency[5];
1575 /* sprite */
1576 uint16_t spr_latency[5];
1577 /* cursor */
1578 uint16_t cur_latency[5];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001579
1580 /* current hardware state */
Imre Deak820c1982013-12-17 14:46:36 +02001581 struct ilk_wm_values hw;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001582 } wm;
1583
Paulo Zanonic67a4702013-08-19 13:18:09 -03001584 struct i915_package_c8 pc8;
1585
Paulo Zanoni8a187452013-12-06 20:32:13 -02001586 struct i915_runtime_pm pm;
1587
Daniel Vetter231f42a2012-11-02 19:55:05 +01001588 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1589 * here! */
1590 struct i915_dri1_state dri1;
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001591 /* Old ums support infrastructure, same warning applies. */
1592 struct i915_ums_state ums;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001593} drm_i915_private_t;
1594
Chris Wilson2c1792a2013-08-01 18:39:55 +01001595static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1596{
1597 return dev->dev_private;
1598}
1599
Chris Wilsonb4519512012-05-11 14:29:30 +01001600/* Iterate over initialised rings */
1601#define for_each_ring(ring__, dev_priv__, i__) \
1602 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1603 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1604
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001605enum hdmi_force_audio {
1606 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1607 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1608 HDMI_AUDIO_AUTO, /* trust EDID */
1609 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1610};
1611
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001612#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001613
Chris Wilson37e680a2012-06-07 15:38:42 +01001614struct drm_i915_gem_object_ops {
1615 /* Interface between the GEM object and its backing storage.
1616 * get_pages() is called once prior to the use of the associated set
1617 * of pages before to binding them into the GTT, and put_pages() is
1618 * called after we no longer need them. As we expect there to be
1619 * associated cost with migrating pages between the backing storage
1620 * and making them available for the GPU (e.g. clflush), we may hold
1621 * onto the pages after they are no longer referenced by the GPU
1622 * in case they may be used again shortly (for example migrating the
1623 * pages to a different memory domain within the GTT). put_pages()
1624 * will therefore most likely be called when the object itself is
1625 * being released or under memory pressure (where we attempt to
1626 * reap pages for the shrinker).
1627 */
1628 int (*get_pages)(struct drm_i915_gem_object *);
1629 void (*put_pages)(struct drm_i915_gem_object *);
1630};
1631
Eric Anholt673a3942008-07-30 12:06:12 -07001632struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001633 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001634
Chris Wilson37e680a2012-06-07 15:38:42 +01001635 const struct drm_i915_gem_object_ops *ops;
1636
Ben Widawsky2f633152013-07-17 12:19:03 -07001637 /** List of VMAs backed by this object */
1638 struct list_head vma_list;
1639
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001640 /** Stolen memory for this object, instead of being backed by shmem. */
1641 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001642 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001643
Chris Wilson69dc4982010-10-19 10:36:51 +01001644 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001645 /** Used in execbuf to temporarily hold a ref */
1646 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001647
1648 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001649 * This is set if the object is on the active lists (has pending
1650 * rendering and so a non-zero seqno), and is not set if it i s on
1651 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001652 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001653 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001654
1655 /**
1656 * This is set if the object has been written to since last bound
1657 * to the GTT
1658 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001659 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001660
1661 /**
1662 * Fence register bits (if any) for this object. Will be set
1663 * as needed when mapped into the GTT.
1664 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001665 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001666 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001667
1668 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001669 * Advice: are the backing pages purgeable?
1670 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001671 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001672
1673 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001674 * Current tiling mode for the object.
1675 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001676 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001677 /**
1678 * Whether the tiling parameters for the currently associated fence
1679 * register have changed. Note that for the purposes of tracking
1680 * tiling changes we also treat the unfenced register, the register
1681 * slot that the object occupies whilst it executes a fenced
1682 * command (such as BLT on gen2/3), as a "fence".
1683 */
1684 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001685
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001686 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001687 * Is the object at the current location in the gtt mappable and
1688 * fenceable? Used to avoid costly recalculations.
1689 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001690 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001691
1692 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001693 * Whether the current gtt mapping needs to be mappable (and isn't just
1694 * mappable by accident). Track pin and fault separate for a more
1695 * accurate mappable working set.
1696 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001697 unsigned int fault_mappable:1;
1698 unsigned int pin_mappable:1;
Chris Wilsoncc98b412013-08-09 12:25:09 +01001699 unsigned int pin_display:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001700
Chris Wilsoncaea7472010-11-12 13:53:37 +00001701 /*
1702 * Is the GPU currently using a fence to access this buffer,
1703 */
1704 unsigned int pending_fenced_gpu_access:1;
1705 unsigned int fenced_gpu_access:1;
1706
Chris Wilson651d7942013-08-08 14:41:10 +01001707 unsigned int cache_level:3;
Chris Wilson93dfb402011-03-29 16:59:50 -07001708
Daniel Vetter7bddb012012-02-09 17:15:47 +01001709 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +01001710 unsigned int has_global_gtt_mapping:1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001711 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001712
Chris Wilson9da3da62012-06-01 15:20:22 +01001713 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001714 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001715
Daniel Vetter1286ff72012-05-10 15:25:09 +02001716 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001717 void *dma_buf_vmapping;
1718 int vmapping_count;
1719
Chris Wilsoncaea7472010-11-12 13:53:37 +00001720 struct intel_ring_buffer *ring;
1721
Chris Wilson1c293ea2012-04-17 15:31:27 +01001722 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001723 uint32_t last_read_seqno;
1724 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001725 /** Breadcrumb of last fenced GPU access to the buffer. */
1726 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001727
Daniel Vetter778c3542010-05-13 11:49:44 +02001728 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001729 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001730
Daniel Vetter80075d42013-10-09 21:23:52 +02001731 /** References from framebuffers, locks out tiling changes. */
1732 unsigned long framebuffer_references;
1733
Eric Anholt280b7132009-03-12 16:56:27 -07001734 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001735 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001736
Jesse Barnes79e53942008-11-07 14:24:08 -08001737 /** User space pin count and filp owning the pin */
Daniel Vetteraa5f8022013-10-10 14:46:37 +02001738 unsigned long user_pin_count;
Jesse Barnes79e53942008-11-07 14:24:08 -08001739 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001740
1741 /** for phy allocated objects */
1742 struct drm_i915_gem_phys_object *phys_obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001743};
Daniel Vetterb45305f2012-12-17 16:21:27 +01001744#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
Eric Anholt673a3942008-07-30 12:06:12 -07001745
Daniel Vetter62b8b212010-04-09 19:05:08 +00001746#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001747
Eric Anholt673a3942008-07-30 12:06:12 -07001748/**
1749 * Request queue structure.
1750 *
1751 * The request queue allows us to note sequence numbers that have been emitted
1752 * and may be associated with active buffers to be retired.
1753 *
1754 * By keeping this list, we can avoid having to do questionable
1755 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1756 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1757 */
1758struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001759 /** On Which ring this request was generated */
1760 struct intel_ring_buffer *ring;
1761
Eric Anholt673a3942008-07-30 12:06:12 -07001762 /** GEM sequence number associated with this request. */
1763 uint32_t seqno;
1764
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001765 /** Position in the ringbuffer of the start of the request */
1766 u32 head;
1767
1768 /** Position in the ringbuffer of the end of the request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001769 u32 tail;
1770
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001771 /** Context related to this request */
1772 struct i915_hw_context *ctx;
1773
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001774 /** Batch buffer related to this request if any */
1775 struct drm_i915_gem_object *batch_obj;
1776
Eric Anholt673a3942008-07-30 12:06:12 -07001777 /** Time at which this request was emitted, in jiffies. */
1778 unsigned long emitted_jiffies;
1779
Eric Anholtb9624422009-06-03 07:27:35 +00001780 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001781 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001782
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001783 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001784 /** file_priv list entry for this request */
1785 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001786};
1787
1788struct drm_i915_file_private {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001789 struct drm_i915_private *dev_priv;
1790
Eric Anholt673a3942008-07-30 12:06:12 -07001791 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08001792 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001793 struct list_head request_list;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001794 struct delayed_work idle_work;
Eric Anholt673a3942008-07-30 12:06:12 -07001795 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001796 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03001797
Ben Widawsky0eea67e2013-12-06 14:11:19 -08001798 struct i915_hw_context *private_default_ctx;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001799 atomic_t rps_wait_boost;
Eric Anholt673a3942008-07-30 12:06:12 -07001800};
1801
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001802#define INTEL_INFO(dev) (&to_i915(dev)->info)
Zou Nan haicae58522010-11-09 17:17:32 +08001803
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001804#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1805#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08001806#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001807#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08001808#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001809#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1810#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08001811#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1812#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1813#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001814#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08001815#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001816#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1817#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08001818#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1819#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001820#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07001821#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001822#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1823 (dev)->pdev->device == 0x0152 || \
1824 (dev)->pdev->device == 0x015a)
1825#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1826 (dev)->pdev->device == 0x0106 || \
1827 (dev)->pdev->device == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07001828#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03001829#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Paulo Zanoni4e8058a2013-11-02 21:07:31 -07001830#define IS_BROADWELL(dev) (INTEL_INFO(dev)->gen == 8)
Zou Nan haicae58522010-11-09 17:17:32 +08001831#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03001832#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001833 ((dev)->pdev->device & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08001834#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
1835 (((dev)->pdev->device & 0xf) == 0x2 || \
1836 ((dev)->pdev->device & 0xf) == 0x6 || \
1837 ((dev)->pdev->device & 0xf) == 0xe))
1838#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001839 ((dev)->pdev->device & 0xFF00) == 0x0A00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08001840#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Rodrigo Vivi94353732013-08-28 16:45:46 -03001841#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001842 ((dev)->pdev->device & 0x00F0) == 0x0020)
Ben Widawskyb833d682013-08-23 16:00:07 -07001843#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08001844
Jesse Barnes85436692011-04-06 12:11:14 -07001845/*
1846 * The genX designation typically refers to the render engine, so render
1847 * capability related checks should use IS_GEN, while display and other checks
1848 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1849 * chips, etc.).
1850 */
Zou Nan haicae58522010-11-09 17:17:32 +08001851#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1852#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1853#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1854#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1855#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07001856#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07001857#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Zou Nan haicae58522010-11-09 17:17:32 +08001858
Ben Widawsky73ae4782013-10-15 10:02:57 -07001859#define RENDER_RING (1<<RCS)
1860#define BSD_RING (1<<VCS)
1861#define BLT_RING (1<<BCS)
1862#define VEBOX_RING (1<<VECS)
1863#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
1864#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
1865#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02001866#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Chris Wilson651d7942013-08-08 14:41:10 +01001867#define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08001868#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1869
Ben Widawsky254f9652012-06-04 14:42:42 -07001870#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Ben Widawsky246cbfb2013-12-06 14:11:14 -08001871#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6 && !IS_VALLEYVIEW(dev))
Ben Widawskyc5dc5ce2014-01-27 23:07:00 -08001872#define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev) \
1873 && !IS_BROADWELL(dev))
1874#define USES_PPGTT(dev) intel_enable_ppgtt(dev, false)
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001875#define USES_FULL_PPGTT(dev) intel_enable_ppgtt(dev, true)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001876
Chris Wilson05394f32010-11-08 19:18:58 +00001877#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08001878#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1879
Daniel Vetterb45305f2012-12-17 16:21:27 +01001880/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1881#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1882
Zou Nan haicae58522010-11-09 17:17:32 +08001883/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1884 * rows, which changed the alignment requirements and fence programming.
1885 */
1886#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1887 IS_I915GM(dev)))
1888#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1889#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1890#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08001891#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1892#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08001893
1894#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1895#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01001896#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08001897
Ben Widawsky2a114cc2013-11-02 21:07:47 -07001898#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01001899
Damien Lespiaudd93be52013-04-22 18:40:39 +01001900#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01001901#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Ben Widawskyed8546a2013-11-04 22:45:05 -08001902#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
Chris Wilson7c6c2652013-11-18 18:32:37 -08001903#define HAS_PC8(dev) (IS_HASWELL(dev)) /* XXX HSW:ULX */
Paulo Zanonidf4547d2013-12-13 15:22:32 -02001904#define HAS_RUNTIME_PM(dev) (IS_HASWELL(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001905
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001906#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1907#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1908#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1909#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1910#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1911#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1912
Chris Wilson2c1792a2013-08-01 18:39:55 +01001913#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001914#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08001915#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1916#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001917#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03001918#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08001919
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001920/* DPF == dynamic parity feature */
1921#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1922#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07001923
Ben Widawskyc8735b02012-09-07 19:43:39 -07001924#define GT_FREQUENCY_MULTIPLIER 50
1925
Chris Wilson05394f32010-11-08 19:18:58 +00001926#include "i915_trace.h"
1927
Rob Clarkbaa70942013-08-02 13:27:49 -04001928extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10001929extern int i915_max_ioctl;
1930
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001931extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1932extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001933extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1934extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1935
Jani Nikulad330a952014-01-21 11:24:25 +02001936/* i915_params.c */
1937struct i915_params {
1938 int modeset;
1939 int panel_ignore_lid;
1940 unsigned int powersave;
1941 int semaphores;
1942 unsigned int lvds_downclock;
1943 int lvds_channel_mode;
1944 int panel_use_ssc;
1945 int vbt_sdvo_panel_type;
1946 int enable_rc6;
1947 int enable_fbc;
1948 bool enable_hangcheck;
1949 int enable_ppgtt;
1950 int enable_psr;
1951 unsigned int preliminary_hw_support;
1952 int disable_power_well;
1953 int enable_ips;
1954 bool fastboot;
1955 int enable_pc8;
1956 int pc8_timeout;
1957 bool prefault_disable;
1958 bool reset;
1959 int invert_brightness;
1960};
1961extern struct i915_params i915 __read_mostly;
1962
Linus Torvalds1da177e2005-04-16 15:20:36 -07001963 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02001964void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001965extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11001966extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001967extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -07001968extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001969extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10001970extern void i915_driver_preclose(struct drm_device *dev,
1971 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001972extern void i915_driver_postclose(struct drm_device *dev,
1973 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001974extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001975#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11001976extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1977 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001978#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001979extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001980 struct drm_clip_rect *box,
1981 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07001982extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02001983extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001984extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1985extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1986extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1987extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1988
Jesse Barnes073f34d2012-11-02 11:13:59 -07001989extern void intel_console_resume(struct work_struct *work);
Dave Airlieaf6061a2008-05-07 12:15:39 +10001990
Linus Torvalds1da177e2005-04-16 15:20:36 -07001991/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03001992void i915_queue_hangcheck(struct drm_device *dev);
Chris Wilson527f9e92010-11-11 01:16:58 +00001993void i915_handle_error(struct drm_device *dev, bool wedged);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001994
Deepak S76c3552f2014-01-30 23:08:16 +05301995void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
1996 int new_delay);
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001997extern void intel_irq_init(struct drm_device *dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01001998extern void intel_hpd_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01001999
2000extern void intel_uncore_sanitize(struct drm_device *dev);
2001extern void intel_uncore_early_sanitize(struct drm_device *dev);
2002extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002003extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002004extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002005
Keith Packard7c463582008-11-04 02:03:27 -08002006void
Daniel Vetter3b6c42e2013-10-21 18:04:35 +02002007i915_enable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask);
Keith Packard7c463582008-11-04 02:03:27 -08002008
2009void
Daniel Vetter3b6c42e2013-10-21 18:04:35 +02002010i915_disable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask);
Keith Packard7c463582008-11-04 02:03:27 -08002011
Eric Anholt673a3942008-07-30 12:06:12 -07002012/* i915_gem.c */
2013int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2014 struct drm_file *file_priv);
2015int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2016 struct drm_file *file_priv);
2017int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2018 struct drm_file *file_priv);
2019int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2020 struct drm_file *file_priv);
2021int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2022 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002023int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2024 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002025int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2026 struct drm_file *file_priv);
2027int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2028 struct drm_file *file_priv);
2029int i915_gem_execbuffer(struct drm_device *dev, void *data,
2030 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002031int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2032 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002033int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2034 struct drm_file *file_priv);
2035int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2036 struct drm_file *file_priv);
2037int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2038 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002039int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2040 struct drm_file *file);
2041int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2042 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002043int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2044 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002045int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2046 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002047int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2048 struct drm_file *file_priv);
2049int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2050 struct drm_file *file_priv);
2051int i915_gem_set_tiling(struct drm_device *dev, void *data,
2052 struct drm_file *file_priv);
2053int i915_gem_get_tiling(struct drm_device *dev, void *data,
2054 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07002055int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2056 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002057int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2058 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002059void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002060void *i915_gem_object_alloc(struct drm_device *dev);
2061void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002062void i915_gem_object_init(struct drm_i915_gem_object *obj,
2063 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002064struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2065 size_t size);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002066void i915_init_vm(struct drm_i915_private *dev_priv,
2067 struct i915_address_space *vm);
Eric Anholt673a3942008-07-30 12:06:12 -07002068void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002069void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002070
Chris Wilson20217462010-11-23 15:26:33 +00002071int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07002072 struct i915_address_space *vm,
Chris Wilson20217462010-11-23 15:26:33 +00002073 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002074 bool map_and_fenceable,
2075 bool nonblocking);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002076void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002077int __must_check i915_vma_unbind(struct i915_vma *vma);
2078int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
Chris Wilsondd624af2013-01-15 12:39:35 +00002079int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002080void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002081void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002082void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002083
Chris Wilson37e680a2012-06-07 15:38:42 +01002084int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01002085static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2086{
Imre Deak67d5a502013-02-18 19:28:02 +02002087 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01002088
Imre Deak67d5a502013-02-18 19:28:02 +02002089 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02002090 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02002091
2092 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01002093}
Chris Wilsona5570172012-09-04 21:02:54 +01002094static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2095{
2096 BUG_ON(obj->pages == NULL);
2097 obj->pages_pin_count++;
2098}
2099static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2100{
2101 BUG_ON(obj->pages_pin_count == 0);
2102 obj->pages_pin_count--;
2103}
2104
Chris Wilson54cf91d2010-11-25 18:00:26 +00002105int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002106int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2107 struct intel_ring_buffer *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002108void i915_vma_move_to_active(struct i915_vma *vma,
2109 struct intel_ring_buffer *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10002110int i915_gem_dumb_create(struct drm_file *file_priv,
2111 struct drm_device *dev,
2112 struct drm_mode_create_dumb *args);
2113int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2114 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002115/**
2116 * Returns true if seq1 is later than seq2.
2117 */
2118static inline bool
2119i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2120{
2121 return (int32_t)(seq1 - seq2) >= 0;
2122}
2123
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002124int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2125int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01002126int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002127int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00002128
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002129static inline bool
Chris Wilson1690e1e2011-12-14 13:57:08 +01002130i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
2131{
2132 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2133 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2134 dev_priv->fence_regs[obj->fence_reg].pin_count++;
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002135 return true;
2136 } else
2137 return false;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002138}
2139
2140static inline void
2141i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
2142{
2143 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2144 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonb8c3af72013-06-12 11:29:47 +01002145 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002146 dev_priv->fence_regs[obj->fence_reg].pin_count--;
2147 }
2148}
2149
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002150bool i915_gem_retire_requests(struct drm_device *dev);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002151void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002152int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002153 bool interruptible);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002154static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2155{
2156 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002157 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002158}
2159
2160static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2161{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002162 return atomic_read(&error->reset_counter) & I915_WEDGED;
2163}
2164
2165static inline u32 i915_reset_count(struct i915_gpu_error *error)
2166{
2167 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002168}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002169
Chris Wilson069efc12010-09-30 16:53:18 +01002170void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002171bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002172int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01002173int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002174int __must_check i915_gem_init_hw(struct drm_device *dev);
Ben Widawskyc3787e22013-09-17 21:12:44 -07002175int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002176void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002177void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002178int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002179int __must_check i915_gem_suspend(struct drm_device *dev);
Mika Kuoppala0025c072013-06-12 12:35:30 +03002180int __i915_add_request(struct intel_ring_buffer *ring,
2181 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002182 struct drm_i915_gem_object *batch_obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002183 u32 *seqno);
2184#define i915_add_request(ring, seqno) \
Dan Carpenter854c94a2013-06-18 10:29:58 +03002185 __i915_add_request(ring, NULL, NULL, seqno)
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002186int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
2187 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002188int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002189int __must_check
2190i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2191 bool write);
2192int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002193i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2194int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002195i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2196 u32 alignment,
Chris Wilson20217462010-11-23 15:26:33 +00002197 struct intel_ring_buffer *pipelined);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002198void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002199int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002200 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002201 int id,
2202 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002203void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002204 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002205void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002206int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002207void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002208
Chris Wilson467cffb2011-03-07 10:42:03 +00002209uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002210i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2211uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02002212i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2213 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002214
Chris Wilsone4ffd172011-04-04 09:44:39 +01002215int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2216 enum i915_cache_level cache_level);
2217
Daniel Vetter1286ff72012-05-10 15:25:09 +02002218struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2219 struct dma_buf *dma_buf);
2220
2221struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2222 struct drm_gem_object *gem_obj, int flags);
2223
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002224void i915_gem_restore_fences(struct drm_device *dev);
2225
Ben Widawskya70a3142013-07-31 16:59:56 -07002226unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2227 struct i915_address_space *vm);
2228bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2229bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2230 struct i915_address_space *vm);
2231unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2232 struct i915_address_space *vm);
2233struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2234 struct i915_address_space *vm);
Ben Widawskyaccfef22013-08-14 11:38:35 +02002235struct i915_vma *
2236i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2237 struct i915_address_space *vm);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002238
2239struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002240static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2241 struct i915_vma *vma;
2242 list_for_each_entry(vma, &obj->vma_list, vma_link)
2243 if (vma->pin_count > 0)
2244 return true;
2245 return false;
2246}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002247
Ben Widawskya70a3142013-07-31 16:59:56 -07002248/* Some GGTT VM helpers */
2249#define obj_to_ggtt(obj) \
2250 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2251static inline bool i915_is_ggtt(struct i915_address_space *vm)
2252{
2253 struct i915_address_space *ggtt =
2254 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2255 return vm == ggtt;
2256}
2257
2258static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2259{
2260 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2261}
2262
2263static inline unsigned long
2264i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2265{
2266 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2267}
2268
2269static inline unsigned long
2270i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2271{
2272 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2273}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002274
2275static inline int __must_check
2276i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2277 uint32_t alignment,
2278 bool map_and_fenceable,
2279 bool nonblocking)
2280{
2281 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
2282 map_and_fenceable, nonblocking);
2283}
Ben Widawskya70a3142013-07-31 16:59:56 -07002284
Ben Widawsky254f9652012-06-04 14:42:42 -07002285/* i915_gem_context.c */
Ben Widawsky0eea67e2013-12-06 14:11:19 -08002286#define ctx_to_ppgtt(ctx) container_of((ctx)->vm, struct i915_hw_ppgtt, base)
Ben Widawsky8245be32013-11-06 13:56:29 -02002287int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002288void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002289void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08002290int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08002291int i915_gem_context_enable(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07002292void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Ben Widawskye0556842012-06-04 14:42:46 -07002293int i915_switch_context(struct intel_ring_buffer *ring,
Ben Widawsky41bde552013-12-06 14:11:21 -08002294 struct drm_file *file, struct i915_hw_context *to);
2295struct i915_hw_context *
2296i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002297void i915_gem_context_free(struct kref *ctx_ref);
2298static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2299{
Ben Widawskyc4829722013-12-06 14:11:20 -08002300 if (ctx->obj && HAS_HW_CONTEXTS(ctx->obj->base.dev))
2301 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002302}
2303
2304static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2305{
Ben Widawskyc4829722013-12-06 14:11:20 -08002306 if (ctx->obj && HAS_HW_CONTEXTS(ctx->obj->base.dev))
2307 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002308}
2309
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002310static inline bool i915_gem_context_is_default(const struct i915_hw_context *c)
2311{
2312 return c->id == DEFAULT_CONTEXT_ID;
2313}
2314
Ben Widawsky84624812012-06-04 14:42:54 -07002315int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2316 struct drm_file *file);
2317int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2318 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002319
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002320/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07002321int __must_check i915_gem_evict_something(struct drm_device *dev,
2322 struct i915_address_space *vm,
2323 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002324 unsigned alignment,
2325 unsigned cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002326 bool mappable,
2327 bool nonblock);
Ben Widawsky68c8c172013-09-11 14:57:50 -07002328int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02002329int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002330
Chris Wilson05394f32010-11-08 19:18:58 +00002331/* i915_gem_gtt.c */
2332void i915_check_and_clear_faults(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002333void i915_gem_suspend_gtt_mappings(struct drm_device *dev);
2334void i915_gem_restore_gtt_mappings(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00002335int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002336void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
2337void i915_gem_init_global_gtt(struct drm_device *dev);
2338void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2339 unsigned long mappable_end, unsigned long end);
2340int i915_gem_gtt_init(struct drm_device *dev);
2341static inline void i915_gem_chipset_flush(struct drm_device *dev)
2342{
2343 if (INTEL_INFO(dev)->gen < 6)
2344 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01002345}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002346int i915_gem_init_ppgtt(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt);
2347static inline bool intel_enable_ppgtt(struct drm_device *dev, bool full)
2348{
Jani Nikulad330a952014-01-21 11:24:25 +02002349 if (i915.enable_ppgtt == 0 || !HAS_ALIASING_PPGTT(dev))
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002350 return false;
2351
Jani Nikulad330a952014-01-21 11:24:25 +02002352 if (i915.enable_ppgtt == 1 && full)
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002353 return false;
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002354
2355#ifdef CONFIG_INTEL_IOMMU
2356 /* Disable ppgtt on SNB if VT-d is on. */
2357 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
2358 DRM_INFO("Disabling PPGTT because VT-d is on\n");
2359 return false;
2360 }
2361#endif
2362
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002363 if (full)
2364 return HAS_PPGTT(dev);
2365 else
2366 return HAS_ALIASING_PPGTT(dev);
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002367}
2368
Ben Widawskyc7c48df2013-12-06 14:11:15 -08002369static inline void ppgtt_release(struct kref *kref)
2370{
2371 struct i915_hw_ppgtt *ppgtt = container_of(kref, struct i915_hw_ppgtt, ref);
Ben Widawsky679845e2013-12-06 14:11:23 -08002372 struct drm_device *dev = ppgtt->base.dev;
2373 struct drm_i915_private *dev_priv = dev->dev_private;
2374 struct i915_address_space *vm = &ppgtt->base;
2375
2376 if (ppgtt == dev_priv->mm.aliasing_ppgtt ||
2377 (list_empty(&vm->active_list) && list_empty(&vm->inactive_list))) {
2378 ppgtt->base.cleanup(&ppgtt->base);
2379 return;
2380 }
2381
2382 /*
2383 * Make sure vmas are unbound before we take down the drm_mm
2384 *
2385 * FIXME: Proper refcounting should take care of this, this shouldn't be
2386 * needed at all.
2387 */
2388 if (!list_empty(&vm->active_list)) {
2389 struct i915_vma *vma;
2390
2391 list_for_each_entry(vma, &vm->active_list, mm_list)
2392 if (WARN_ON(list_empty(&vma->vma_link) ||
2393 list_is_singular(&vma->vma_link)))
2394 break;
2395
2396 i915_gem_evict_vm(&ppgtt->base, true);
2397 } else {
2398 i915_gem_retire_requests(dev);
2399 i915_gem_evict_vm(&ppgtt->base, false);
2400 }
Ben Widawskyc7c48df2013-12-06 14:11:15 -08002401
2402 ppgtt->base.cleanup(&ppgtt->base);
2403}
Eric Anholt673a3942008-07-30 12:06:12 -07002404
Chris Wilson9797fbf2012-04-24 15:47:39 +01002405/* i915_gem_stolen.c */
2406int i915_gem_init_stolen(struct drm_device *dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00002407int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2408void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002409void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002410struct drm_i915_gem_object *
2411i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08002412struct drm_i915_gem_object *
2413i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2414 u32 stolen_offset,
2415 u32 gtt_offset,
2416 u32 size);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002417void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002418
Eric Anholt673a3942008-07-30 12:06:12 -07002419/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01002420static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00002421{
2422 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2423
2424 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2425 obj->tiling_mode != I915_TILING_NONE;
2426}
2427
Eric Anholt673a3942008-07-30 12:06:12 -07002428void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
2429void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2430void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
2431
2432/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01002433#if WATCH_LISTS
2434int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002435#else
Chris Wilson23bc5982010-09-29 16:10:57 +01002436#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07002437#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002438
Ben Gamari20172632009-02-17 20:08:50 -05002439/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04002440int i915_debugfs_init(struct drm_minor *minor);
2441void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002442#ifdef CONFIG_DEBUG_FS
Damien Lespiau07144422013-10-15 18:55:40 +01002443void intel_display_crc_init(struct drm_device *dev);
2444#else
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002445static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01002446#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03002447
2448/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002449__printf(2, 3)
2450void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03002451int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2452 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002453int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2454 size_t count, loff_t pos);
2455static inline void i915_error_state_buf_release(
2456 struct drm_i915_error_state_buf *eb)
2457{
2458 kfree(eb->buf);
2459}
Mika Kuoppala84734a02013-07-12 16:50:57 +03002460void i915_capture_error_state(struct drm_device *dev);
2461void i915_error_state_get(struct drm_device *dev,
2462 struct i915_error_state_file_priv *error_priv);
2463void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2464void i915_destroy_error_state(struct drm_device *dev);
2465
2466void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2467const char *i915_cache_level_str(int type);
Ben Gamari20172632009-02-17 20:08:50 -05002468
Jesse Barnes317c35d2008-08-25 15:11:06 -07002469/* i915_suspend.c */
2470extern int i915_save_state(struct drm_device *dev);
2471extern int i915_restore_state(struct drm_device *dev);
2472
Daniel Vetterd8157a32013-01-25 17:53:20 +01002473/* i915_ums.c */
2474void i915_save_display_reg(struct drm_device *dev);
2475void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002476
Ben Widawsky0136db582012-04-10 21:17:01 -07002477/* i915_sysfs.c */
2478void i915_setup_sysfs(struct drm_device *dev_priv);
2479void i915_teardown_sysfs(struct drm_device *dev_priv);
2480
Chris Wilsonf899fc62010-07-20 15:44:45 -07002481/* intel_i2c.c */
2482extern int intel_setup_gmbus(struct drm_device *dev);
2483extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002484static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002485{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08002486 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002487}
2488
2489extern struct i2c_adapter *intel_gmbus_get_adapter(
2490 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01002491extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2492extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002493static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01002494{
2495 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2496}
Chris Wilsonf899fc62010-07-20 15:44:45 -07002497extern void intel_i2c_reset(struct drm_device *dev);
2498
Chris Wilson3b617962010-08-24 09:02:58 +01002499/* intel_opregion.c */
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002500struct intel_encoder;
Chris Wilson44834a62010-08-19 16:09:23 +01002501extern int intel_opregion_setup(struct drm_device *dev);
2502#ifdef CONFIG_ACPI
2503extern void intel_opregion_init(struct drm_device *dev);
2504extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01002505extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002506extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2507 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002508extern int intel_opregion_notify_adapter(struct drm_device *dev,
2509 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04002510#else
Chris Wilson44834a62010-08-19 16:09:23 +01002511static inline void intel_opregion_init(struct drm_device *dev) { return; }
2512static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01002513static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002514static inline int
2515intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2516{
2517 return 0;
2518}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002519static inline int
2520intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2521{
2522 return 0;
2523}
Len Brown65e082c2008-10-24 17:18:10 -04002524#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002525
Jesse Barnes723bfd72010-10-07 16:01:13 -07002526/* intel_acpi.c */
2527#ifdef CONFIG_ACPI
2528extern void intel_register_dsm_handler(void);
2529extern void intel_unregister_dsm_handler(void);
2530#else
2531static inline void intel_register_dsm_handler(void) { return; }
2532static inline void intel_unregister_dsm_handler(void) { return; }
2533#endif /* CONFIG_ACPI */
2534
Jesse Barnes79e53942008-11-07 14:24:08 -08002535/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02002536extern void intel_modeset_init_hw(struct drm_device *dev);
Imre Deak7d708ee2013-04-17 14:04:50 +03002537extern void intel_modeset_suspend_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002538extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01002539extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002540extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10002541extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01002542extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2543 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01002544extern void i915_redisable_vga(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04002545extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01002546extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002547extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02002548extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002549extern void gen6_set_rps(struct drm_device *dev, u8 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002550extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2551extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2552extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
Akshay Joshi0206e352011-08-16 15:34:10 -04002553extern void intel_detect_pch(struct drm_device *dev);
2554extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07002555extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08002556
Ben Widawsky2911a352012-04-05 14:47:36 -07002557extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07002558int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2559 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02002560int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2561 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07002562
Chris Wilson6ef3d422010-08-04 20:26:07 +01002563/* overlay */
2564extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002565extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2566 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002567
2568extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002569extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002570 struct drm_device *dev,
2571 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01002572
Ben Widawskyb7287d82011-04-25 11:22:22 -07002573/* On SNB platform, before reading ring registers forcewake bit
2574 * must be set to prevent GT core from power down and stale values being
2575 * returned.
2576 */
Deepak Sc8d9a592013-11-23 14:55:42 +05302577void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2578void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
Ben Widawskyb7287d82011-04-25 11:22:22 -07002579
Ben Widawsky42c05262012-09-26 10:34:00 -07002580int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2581int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002582
2583/* intel_sideband.c */
Jani Nikula64936252013-05-22 15:36:20 +03002584u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2585void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2586u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002587u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2588void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2589u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2590void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2591u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2592void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08002593u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2594void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002595u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2596void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002597u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2598void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002599u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2600 enum intel_sbi_destination destination);
2601void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2602 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05302603u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2604void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002605
Ville Syrjälä2ec38152013-11-05 22:42:29 +02002606int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2607int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07002608
Deepak S940aece2013-11-23 14:55:43 +05302609void vlv_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2610void vlv_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
2611
2612#define FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg) \
2613 (((reg) >= 0x2000 && (reg) < 0x4000) ||\
2614 ((reg) >= 0x5000 && (reg) < 0x8000) ||\
2615 ((reg) >= 0xB000 && (reg) < 0x12000) ||\
2616 ((reg) >= 0x2E000 && (reg) < 0x30000))
2617
2618#define FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg)\
2619 (((reg) >= 0x12000 && (reg) < 0x14000) ||\
2620 ((reg) >= 0x22000 && (reg) < 0x24000) ||\
2621 ((reg) >= 0x30000 && (reg) < 0x40000))
2622
Deepak Sc8d9a592013-11-23 14:55:42 +05302623#define FORCEWAKE_RENDER (1 << 0)
2624#define FORCEWAKE_MEDIA (1 << 1)
2625#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2626
2627
Ben Widawsky0b274482013-10-04 21:22:51 -07002628#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2629#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00002630
Ben Widawsky0b274482013-10-04 21:22:51 -07002631#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2632#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2633#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2634#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002635
Ben Widawsky0b274482013-10-04 21:22:51 -07002636#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2637#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2638#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2639#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002640
Ben Widawsky0b274482013-10-04 21:22:51 -07002641#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2642#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08002643
2644#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2645#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2646
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002647/* "Broadcast RGB" property */
2648#define INTEL_BROADCAST_RGB_AUTO 0
2649#define INTEL_BROADCAST_RGB_FULL 1
2650#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08002651
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002652static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2653{
2654 if (HAS_PCH_SPLIT(dev))
2655 return CPU_VGACNTRL;
2656 else if (IS_VALLEYVIEW(dev))
2657 return VLV_VGACNTRL;
2658 else
2659 return VGACNTRL;
2660}
2661
Ville Syrjälä2bb46292013-02-22 16:12:51 +02002662static inline void __user *to_user_ptr(u64 address)
2663{
2664 return (void __user *)(uintptr_t)address;
2665}
2666
Imre Deakdf977292013-05-21 20:03:17 +03002667static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2668{
2669 unsigned long j = msecs_to_jiffies(m);
2670
2671 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2672}
2673
2674static inline unsigned long
2675timespec_to_jiffies_timeout(const struct timespec *value)
2676{
2677 unsigned long j = timespec_to_jiffies(value);
2678
2679 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2680}
2681
Paulo Zanonidce56b32013-12-19 14:29:40 -02002682/*
2683 * If you need to wait X milliseconds between events A and B, but event B
2684 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2685 * when event A happened, then just before event B you call this function and
2686 * pass the timestamp as the first argument, and X as the second argument.
2687 */
2688static inline void
2689wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2690{
Imre Deakec5e0cf2014-01-29 13:25:40 +02002691 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02002692
2693 /*
2694 * Don't re-read the value of "jiffies" every time since it may change
2695 * behind our back and break the math.
2696 */
2697 tmp_jiffies = jiffies;
2698 target_jiffies = timestamp_jiffies +
2699 msecs_to_jiffies_timeout(to_wait_ms);
2700
2701 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02002702 remaining_jiffies = target_jiffies - tmp_jiffies;
2703 while (remaining_jiffies)
2704 remaining_jiffies =
2705 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002706 }
2707}
2708
Linus Torvalds1da177e2005-04-16 15:20:36 -07002709#endif