blob: 289047e12ef260c9f6533659157ec7c851ce4f61 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Arun Sharma600634972011-07-26 16:09:06 -070063#include <linux/atomic.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
Thomas Hellstrom147666f2010-11-17 12:38:32 +000072#include <ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010073
Dave Airliec2142712009-09-22 08:50:10 +100074#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075#include "radeon_mode.h"
76#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020089extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100091extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040093extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040094extern int radeon_hw_i2c;
Alex Deucherd42dd572011-01-12 20:05:11 -050095extern int radeon_pcie_gen2;
Alex Deuchera18cee12011-11-01 14:20:30 -040096extern int radeon_msi;
Christian König3368ff02012-05-02 15:11:21 +020097extern int radeon_lockup_timeout;
Samuel Lia0a53aa2013-04-08 17:25:47 -040098extern int radeon_fastfb;
Alex Deucherda321c82013-04-12 13:55:22 -040099extern int radeon_dpm;
Alex Deucher1294d4a2013-07-16 15:58:50 -0400100extern int radeon_aspm;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200101
102/*
103 * Copy from radeon_drv.h so we don't have to include both and have conflicting
104 * symbol;
105 */
Jerome Glissebb635562012-05-09 15:34:46 +0200106#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
107#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100108/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glissebb635562012-05-09 15:34:46 +0200109#define RADEON_IB_POOL_SIZE 16
110#define RADEON_DEBUGFS_MAX_COMPONENTS 32
111#define RADEONFB_CONN_LIMIT 4
112#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200113
Alex Deucher1b370782011-11-17 20:13:28 -0500114/* max number of rings */
Christian Königf2ba57b2013-04-08 12:41:29 +0200115#define RADEON_NUM_RINGS 6
Jerome Glissebb635562012-05-09 15:34:46 +0200116
117/* fence seq are set to this number when signaled */
118#define RADEON_FENCE_SIGNALED_SEQ 0LL
Alex Deucher1b370782011-11-17 20:13:28 -0500119
120/* internal ring indices */
121/* r1xx+ has gfx CP ring */
Christian Königf2ba57b2013-04-08 12:41:29 +0200122#define RADEON_RING_TYPE_GFX_INDEX 0
Alex Deucher1b370782011-11-17 20:13:28 -0500123
124/* cayman has 2 compute CP rings */
Christian Königf2ba57b2013-04-08 12:41:29 +0200125#define CAYMAN_RING_TYPE_CP1_INDEX 1
126#define CAYMAN_RING_TYPE_CP2_INDEX 2
Alex Deucher1b370782011-11-17 20:13:28 -0500127
Alex Deucher4d756582012-09-27 15:08:35 -0400128/* R600+ has an async dma ring */
129#define R600_RING_TYPE_DMA_INDEX 3
Alex Deucherf60cbd12012-12-04 15:27:33 -0500130/* cayman add a second async dma ring */
131#define CAYMAN_RING_TYPE_DMA1_INDEX 4
Alex Deucher4d756582012-09-27 15:08:35 -0400132
Christian Königf2ba57b2013-04-08 12:41:29 +0200133/* R600+ */
134#define R600_RING_TYPE_UVD_INDEX 5
135
Jerome Glisse721604a2012-01-05 22:11:05 -0500136/* hardcode those limit for now */
Christian Königca19f212012-09-11 16:09:59 +0200137#define RADEON_VA_IB_OFFSET (1 << 20)
Jerome Glissebb635562012-05-09 15:34:46 +0200138#define RADEON_VA_RESERVED_SIZE (8 << 20)
139#define RADEON_IB_VM_MAX_SIZE (64 << 10)
Jerome Glisse721604a2012-01-05 22:11:05 -0500140
Alex Deucherec46c762013-01-03 12:07:30 -0500141/* reset flags */
142#define RADEON_RESET_GFX (1 << 0)
143#define RADEON_RESET_COMPUTE (1 << 1)
144#define RADEON_RESET_DMA (1 << 2)
Alex Deucher9ff07442013-01-18 12:18:17 -0500145#define RADEON_RESET_CP (1 << 3)
146#define RADEON_RESET_GRBM (1 << 4)
147#define RADEON_RESET_DMA1 (1 << 5)
148#define RADEON_RESET_RLC (1 << 6)
149#define RADEON_RESET_SEM (1 << 7)
150#define RADEON_RESET_IH (1 << 8)
151#define RADEON_RESET_VMC (1 << 9)
152#define RADEON_RESET_MC (1 << 10)
153#define RADEON_RESET_DISPLAY (1 << 11)
Alex Deucherec46c762013-01-03 12:07:30 -0500154
Alex Deucher22c775c2013-07-23 09:41:05 -0400155/* CG block flags */
156#define RADEON_CG_BLOCK_GFX (1 << 0)
157#define RADEON_CG_BLOCK_MC (1 << 1)
158#define RADEON_CG_BLOCK_SDMA (1 << 2)
159#define RADEON_CG_BLOCK_UVD (1 << 3)
160#define RADEON_CG_BLOCK_VCE (1 << 4)
161#define RADEON_CG_BLOCK_HDP (1 << 5)
162
Alex Deucher64d8a722013-08-08 16:31:25 -0400163/* CG flags */
164#define RADEON_CG_SUPPORT_GFX_MGCG (1 << 0)
165#define RADEON_CG_SUPPORT_GFX_MGLS (1 << 1)
166#define RADEON_CG_SUPPORT_GFX_CGCG (1 << 2)
167#define RADEON_CG_SUPPORT_GFX_CGLS (1 << 3)
168#define RADEON_CG_SUPPORT_GFX_CGTS (1 << 4)
169#define RADEON_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
170#define RADEON_CG_SUPPORT_GFX_CP_LS (1 << 6)
171#define RADEON_CG_SUPPORT_GFX_RLC_LS (1 << 7)
172#define RADEON_CG_SUPPORT_MC_LS (1 << 8)
173#define RADEON_CG_SUPPORT_MC_MGCG (1 << 9)
174#define RADEON_CG_SUPPORT_SDMA_LS (1 << 10)
175#define RADEON_CG_SUPPORT_SDMA_MGCG (1 << 11)
176#define RADEON_CG_SUPPORT_BIF_LS (1 << 12)
177#define RADEON_CG_SUPPORT_UVD_MGCG (1 << 13)
178#define RADEON_CG_SUPPORT_VCE_MGCG (1 << 14)
179#define RADEON_CG_SUPPORT_HDP_LS (1 << 15)
180#define RADEON_CG_SUPPORT_HDP_MGCG (1 << 16)
181
182/* PG flags */
183#define RADEON_PG_SUPPORT_GFX_CG (1 << 0)
184#define RADEON_PG_SUPPORT_GFX_SMG (1 << 1)
185#define RADEON_PG_SUPPORT_GFX_DMG (1 << 2)
186#define RADEON_PG_SUPPORT_UVD (1 << 3)
187#define RADEON_PG_SUPPORT_VCE (1 << 4)
188#define RADEON_PG_SUPPORT_CP (1 << 5)
189#define RADEON_PG_SUPPORT_GDS (1 << 6)
190#define RADEON_PG_SUPPORT_RLC_SMU_HS (1 << 7)
191#define RADEON_PG_SUPPORT_SDMA (1 << 8)
192#define RADEON_PG_SUPPORT_ACP (1 << 9)
193#define RADEON_PG_SUPPORT_SAMU (1 << 10)
194
Alex Deucher9e05fa12013-01-24 10:06:33 -0500195/* max cursor sizes (in pixels) */
196#define CURSOR_WIDTH 64
197#define CURSOR_HEIGHT 64
198
199#define CIK_CURSOR_WIDTH 128
200#define CIK_CURSOR_HEIGHT 128
201
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200202/*
203 * Errata workarounds.
204 */
205enum radeon_pll_errata {
206 CHIP_ERRATA_R300_CG = 0x00000001,
207 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
208 CHIP_ERRATA_PLL_DELAY = 0x00000004
209};
210
211
212struct radeon_device;
213
214
215/*
216 * BIOS.
217 */
218bool radeon_get_bios(struct radeon_device *rdev);
219
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500220/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000221 * Dummy page
222 */
223struct radeon_dummy_page {
224 struct page *page;
225 dma_addr_t addr;
226};
227int radeon_dummy_page_init(struct radeon_device *rdev);
228void radeon_dummy_page_fini(struct radeon_device *rdev);
229
230
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200231/*
232 * Clocks
233 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200234struct radeon_clock {
235 struct radeon_pll p1pll;
236 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500237 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200238 struct radeon_pll spll;
239 struct radeon_pll mpll;
240 /* 10 Khz units */
241 uint32_t default_mclk;
242 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500243 uint32_t default_dispclk;
Alex Deucher4489cd622013-03-22 15:59:10 -0400244 uint32_t current_dispclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500245 uint32_t dp_extclk;
Alex Deucherb20f9be2011-06-08 13:01:11 -0400246 uint32_t max_pixel_clock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200247};
248
Rafał Miłecki74338742009-11-03 00:53:02 +0100249/*
250 * Power management
251 */
252int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500253void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100254void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400255void radeon_pm_suspend(struct radeon_device *rdev);
256void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500257void radeon_combios_get_power_modes(struct radeon_device *rdev);
258void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Christian König7062ab62013-04-08 12:41:31 +0200259int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
260 u8 clock_type,
261 u32 clock,
262 bool strobe_mode,
263 struct atom_clock_dividers *dividers);
Alex Deuchereaa778a2013-02-13 16:38:25 -0500264int radeon_atom_get_memory_pll_dividers(struct radeon_device *rdev,
265 u32 clock,
266 bool strobe_mode,
267 struct atom_mpll_param *mpll_param);
Alex Deucher8a83ec52011-04-12 14:49:23 -0400268void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400269int radeon_atom_get_voltage_gpio_settings(struct radeon_device *rdev,
270 u16 voltage_level, u8 voltage_type,
271 u32 *gpio_value, u32 *gpio_mask);
272void radeon_atom_set_engine_dram_timings(struct radeon_device *rdev,
273 u32 eng_clock, u32 mem_clock);
274int radeon_atom_get_voltage_step(struct radeon_device *rdev,
275 u8 voltage_type, u16 *voltage_step);
Alex Deucher4a6369e2013-04-12 14:04:10 -0400276int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
277 u16 voltage_id, u16 *voltage);
Alex Deucherbeb79f42013-02-19 17:14:43 -0500278int radeon_atom_get_leakage_vddc_based_on_leakage_idx(struct radeon_device *rdev,
279 u16 *voltage,
280 u16 leakage_idx);
Alex Deuchercc8dbbb2013-08-14 01:03:41 -0400281int radeon_atom_get_leakage_id_from_vbios(struct radeon_device *rdev,
282 u16 *leakage_id);
283int radeon_atom_get_leakage_vddc_based_on_leakage_params(struct radeon_device *rdev,
284 u16 *vddc, u16 *vddci,
285 u16 virtual_voltage_id,
286 u16 vbios_voltage_id);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400287int radeon_atom_round_to_true_voltage(struct radeon_device *rdev,
288 u8 voltage_type,
289 u16 nominal_voltage,
290 u16 *true_voltage);
291int radeon_atom_get_min_voltage(struct radeon_device *rdev,
292 u8 voltage_type, u16 *min_voltage);
293int radeon_atom_get_max_voltage(struct radeon_device *rdev,
294 u8 voltage_type, u16 *max_voltage);
295int radeon_atom_get_voltage_table(struct radeon_device *rdev,
Alex Deucher65171942013-02-13 17:29:54 -0500296 u8 voltage_type, u8 voltage_mode,
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400297 struct atom_voltage_table *voltage_table);
Alex Deucher58653ab2013-02-13 17:04:59 -0500298bool radeon_atom_is_voltage_gpio(struct radeon_device *rdev,
299 u8 voltage_type, u8 voltage_mode);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400300void radeon_atom_update_memory_dll(struct radeon_device *rdev,
301 u32 mem_clock);
302void radeon_atom_set_ac_timing(struct radeon_device *rdev,
303 u32 mem_clock);
304int radeon_atom_init_mc_reg_table(struct radeon_device *rdev,
305 u8 module_index,
306 struct atom_mc_reg_table *reg_table);
307int radeon_atom_get_memory_info(struct radeon_device *rdev,
308 u8 module_index, struct atom_memory_info *mem_info);
309int radeon_atom_get_mclk_range_table(struct radeon_device *rdev,
310 bool gddr5, u8 module_index,
311 struct atom_memory_clock_range_table *mclk_range_table);
312int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
313 u16 voltage_id, u16 *voltage);
Alex Deucherf8920342010-06-30 12:02:03 -0400314void rs690_pm_info(struct radeon_device *rdev);
Jerome Glisse285484e2011-12-16 17:03:42 -0500315extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
316 unsigned *bankh, unsigned *mtaspect,
317 unsigned *tile_split);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000318
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200319/*
320 * Fences.
321 */
322struct radeon_fence_driver {
323 uint32_t scratch_reg;
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000324 uint64_t gpu_addr;
325 volatile uint32_t *cpu_addr;
Christian König68e250b2012-05-10 15:57:31 +0200326 /* sync_seq is protected by ring emission lock */
327 uint64_t sync_seq[RADEON_NUM_RINGS];
Jerome Glissebb635562012-05-09 15:34:46 +0200328 atomic64_t last_seq;
Christian König36abaca2012-05-02 15:11:13 +0200329 unsigned long last_activity;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100330 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200331};
332
333struct radeon_fence {
334 struct radeon_device *rdev;
335 struct kref kref;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200336 /* protected by radeon_fence.lock */
Jerome Glissebb635562012-05-09 15:34:46 +0200337 uint64_t seq;
Alex Deucher74652802011-08-25 13:39:48 -0400338 /* RB, DMA, etc. */
Jerome Glissebb635562012-05-09 15:34:46 +0200339 unsigned ring;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200340};
341
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000342int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
343int radeon_fence_driver_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200344void radeon_fence_driver_fini(struct radeon_device *rdev);
Jerome Glisse76903b92012-12-17 10:29:06 -0500345void radeon_fence_driver_force_completion(struct radeon_device *rdev);
Christian König876dc9f2012-05-08 14:24:01 +0200346int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
Alex Deucher74652802011-08-25 13:39:48 -0400347void radeon_fence_process(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200348bool radeon_fence_signaled(struct radeon_fence *fence);
349int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
Christian König8a47cc92012-05-09 15:34:48 +0200350int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring);
Jerome Glisse5f8f6352012-12-17 11:04:32 -0500351int radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring);
Jerome Glisse0085c9502012-05-09 15:34:55 +0200352int radeon_fence_wait_any(struct radeon_device *rdev,
353 struct radeon_fence **fences,
354 bool intr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200355struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
356void radeon_fence_unref(struct radeon_fence **fence);
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200357unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
Christian König68e250b2012-05-10 15:57:31 +0200358bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
359void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
360static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
361 struct radeon_fence *b)
362{
363 if (!a) {
364 return b;
365 }
366
367 if (!b) {
368 return a;
369 }
370
371 BUG_ON(a->ring != b->ring);
372
373 if (a->seq > b->seq) {
374 return a;
375 } else {
376 return b;
377 }
378}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200379
Christian Königee60e292012-08-09 16:21:08 +0200380static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
381 struct radeon_fence *b)
382{
383 if (!a) {
384 return false;
385 }
386
387 if (!b) {
388 return true;
389 }
390
391 BUG_ON(a->ring != b->ring);
392
393 return a->seq < b->seq;
394}
395
Dave Airliee024e112009-06-24 09:48:08 +1000396/*
397 * Tiling registers
398 */
399struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100400 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000401};
402
403#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200404
405/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100406 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200407 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100408struct radeon_mman {
409 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000410 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100411 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100412 bool mem_global_referenced;
413 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100414};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200415
Jerome Glisse721604a2012-01-05 22:11:05 -0500416/* bo virtual address in a specific vm */
417struct radeon_bo_va {
Christian Könige971bd52012-09-11 16:10:04 +0200418 /* protected by bo being reserved */
Jerome Glisse721604a2012-01-05 22:11:05 -0500419 struct list_head bo_list;
Jerome Glisse721604a2012-01-05 22:11:05 -0500420 uint64_t soffset;
421 uint64_t eoffset;
422 uint32_t flags;
423 bool valid;
Christian Könige971bd52012-09-11 16:10:04 +0200424 unsigned ref_count;
425
426 /* protected by vm mutex */
427 struct list_head vm_list;
428
429 /* constant after initialization */
430 struct radeon_vm *vm;
431 struct radeon_bo *bo;
Jerome Glisse721604a2012-01-05 22:11:05 -0500432};
433
Jerome Glisse4c788672009-11-20 14:29:23 +0100434struct radeon_bo {
435 /* Protected by gem.mutex */
436 struct list_head list;
437 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100438 u32 placements[3];
439 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100440 struct ttm_buffer_object tbo;
441 struct ttm_bo_kmap_obj kmap;
442 unsigned pin_count;
443 void *kptr;
444 u32 tiling_flags;
445 u32 pitch;
446 int surface_reg;
Jerome Glisse721604a2012-01-05 22:11:05 -0500447 /* list of all virtual address to which this bo
448 * is associated to
449 */
450 struct list_head va;
Jerome Glisse4c788672009-11-20 14:29:23 +0100451 /* Constant after initialization */
452 struct radeon_device *rdev;
Daniel Vetter441921d2011-02-18 17:59:16 +0100453 struct drm_gem_object gem_base;
Dave Airlie63bc6202012-05-31 13:52:53 +0100454
Jerome Glisse409851f2013-04-25 22:29:27 -0400455 struct ttm_bo_kmap_obj dma_buf_vmap;
456 pid_t pid;
Jerome Glisse4c788672009-11-20 14:29:23 +0100457};
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100458#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
Jerome Glisse4c788672009-11-20 14:29:23 +0100459
460struct radeon_bo_list {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000461 struct ttm_validate_buffer tv;
Jerome Glisse4c788672009-11-20 14:29:23 +0100462 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200463 uint64_t gpu_offset;
Christian König4474f3a2013-04-08 12:41:28 +0200464 bool written;
465 unsigned domain;
466 unsigned alt_domain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100467 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200468};
469
Jerome Glisse409851f2013-04-25 22:29:27 -0400470int radeon_gem_debugfs_init(struct radeon_device *rdev);
471
Jerome Glisseb15ba512011-11-15 11:48:34 -0500472/* sub-allocation manager, it has to be protected by another lock.
473 * By conception this is an helper for other part of the driver
474 * like the indirect buffer or semaphore, which both have their
475 * locking.
476 *
477 * Principe is simple, we keep a list of sub allocation in offset
478 * order (first entry has offset == 0, last entry has the highest
479 * offset).
480 *
481 * When allocating new object we first check if there is room at
482 * the end total_size - (last_object_offset + last_object_size) >=
483 * alloc_size. If so we allocate new object there.
484 *
485 * When there is not enough room at the end, we start waiting for
486 * each sub object until we reach object_offset+object_size >=
487 * alloc_size, this object then become the sub object we return.
488 *
489 * Alignment can't be bigger than page size.
490 *
491 * Hole are not considered for allocation to keep things simple.
492 * Assumption is that there won't be hole (all object on same
493 * alignment).
494 */
495struct radeon_sa_manager {
Christian Königbfb38d32012-07-11 21:07:57 +0200496 wait_queue_head_t wq;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500497 struct radeon_bo *bo;
Christian Königc3b7fe82012-05-09 15:34:56 +0200498 struct list_head *hole;
499 struct list_head flist[RADEON_NUM_RINGS];
500 struct list_head olist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500501 unsigned size;
502 uint64_t gpu_addr;
503 void *cpu_ptr;
504 uint32_t domain;
Alex Deucher6c4f9782013-07-12 15:46:09 -0400505 uint32_t align;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500506};
507
508struct radeon_sa_bo;
509
510/* sub-allocation buffer */
511struct radeon_sa_bo {
Christian Königc3b7fe82012-05-09 15:34:56 +0200512 struct list_head olist;
513 struct list_head flist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500514 struct radeon_sa_manager *manager;
Christian Könige6661a92012-05-09 15:34:52 +0200515 unsigned soffset;
516 unsigned eoffset;
Christian König557017a2012-05-09 15:34:54 +0200517 struct radeon_fence *fence;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500518};
519
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200520/*
521 * GEM objects.
522 */
523struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100524 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200525 struct list_head objects;
526};
527
528int radeon_gem_init(struct radeon_device *rdev);
529void radeon_gem_fini(struct radeon_device *rdev);
530int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100531 int alignment, int initial_domain,
532 bool discardable, bool kernel,
533 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200534
Dave Airlieff72145b2011-02-07 12:16:14 +1000535int radeon_mode_dumb_create(struct drm_file *file_priv,
536 struct drm_device *dev,
537 struct drm_mode_create_dumb *args);
538int radeon_mode_dumb_mmap(struct drm_file *filp,
539 struct drm_device *dev,
540 uint32_t handle, uint64_t *offset_p);
541int radeon_mode_dumb_destroy(struct drm_file *file_priv,
542 struct drm_device *dev,
543 uint32_t handle);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200544
545/*
Jerome Glissec1341e52011-12-21 12:13:47 -0500546 * Semaphores.
547 */
Jerome Glissec1341e52011-12-21 12:13:47 -0500548/* everything here is constant */
549struct radeon_semaphore {
Jerome Glissea8c05942012-05-09 15:34:57 +0200550 struct radeon_sa_bo *sa_bo;
551 signed waiters;
Jerome Glissec1341e52011-12-21 12:13:47 -0500552 uint64_t gpu_addr;
Jerome Glissec1341e52011-12-21 12:13:47 -0500553};
554
Jerome Glissec1341e52011-12-21 12:13:47 -0500555int radeon_semaphore_create(struct radeon_device *rdev,
556 struct radeon_semaphore **semaphore);
557void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
558 struct radeon_semaphore *semaphore);
559void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
560 struct radeon_semaphore *semaphore);
Christian König8f676c42012-05-02 15:11:18 +0200561int radeon_semaphore_sync_rings(struct radeon_device *rdev,
562 struct radeon_semaphore *semaphore,
Christian König220907d2012-05-10 16:46:43 +0200563 int signaler, int waiter);
Jerome Glissec1341e52011-12-21 12:13:47 -0500564void radeon_semaphore_free(struct radeon_device *rdev,
Christian König220907d2012-05-10 16:46:43 +0200565 struct radeon_semaphore **semaphore,
Jerome Glissea8c05942012-05-09 15:34:57 +0200566 struct radeon_fence *fence);
Jerome Glissec1341e52011-12-21 12:13:47 -0500567
568/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200569 * GART structures, functions & helpers
570 */
571struct radeon_mc;
572
Matt Turnera77f1712009-10-14 00:34:41 -0400573#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000574#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Alex Deucher003cefe2011-09-16 12:04:08 -0400575#define RADEON_GPU_PAGE_SHIFT 12
Jerome Glisse721604a2012-01-05 22:11:05 -0500576#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
Matt Turnera77f1712009-10-14 00:34:41 -0400577
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200578struct radeon_gart {
579 dma_addr_t table_addr;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400580 struct radeon_bo *robj;
581 void *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200582 unsigned num_gpu_pages;
583 unsigned num_cpu_pages;
584 unsigned table_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200585 struct page **pages;
586 dma_addr_t *pages_addr;
587 bool ready;
588};
589
590int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
591void radeon_gart_table_ram_free(struct radeon_device *rdev);
592int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
593void radeon_gart_table_vram_free(struct radeon_device *rdev);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400594int radeon_gart_table_vram_pin(struct radeon_device *rdev);
595void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200596int radeon_gart_init(struct radeon_device *rdev);
597void radeon_gart_fini(struct radeon_device *rdev);
598void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
599 int pages);
600int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500601 int pages, struct page **pagelist,
602 dma_addr_t *dma_addr);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400603void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200604
605
606/*
607 * GPU MC structures, functions & helpers
608 */
609struct radeon_mc {
610 resource_size_t aper_size;
611 resource_size_t aper_base;
612 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000613 /* for some chips with <= 32MB we need to lie
614 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000615 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000616 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000617 u64 gtt_size;
618 u64 gtt_start;
619 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000620 u64 vram_start;
621 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200622 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000623 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200624 int vram_mtrr;
625 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000626 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400627 u64 gtt_base_align;
Alex Deucher9ed8b1f2013-04-08 11:13:01 -0400628 u64 mc_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200629};
630
Alex Deucher06b64762010-01-05 11:27:29 -0500631bool radeon_combios_sideport_present(struct radeon_device *rdev);
632bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200633
634/*
635 * GPU scratch registers structures, functions & helpers
636 */
637struct radeon_scratch {
638 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400639 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200640 bool free[32];
641 uint32_t reg[32];
642};
643
644int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
645void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
646
Alex Deucher75efdee2013-03-04 12:47:46 -0500647/*
648 * GPU doorbell structures, functions & helpers
649 */
650struct radeon_doorbell {
651 u32 num_pages;
652 bool free[1024];
653 /* doorbell mmio */
654 resource_size_t base;
655 resource_size_t size;
656 void __iomem *ptr;
657};
658
659int radeon_doorbell_get(struct radeon_device *rdev, u32 *page);
660void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200661
662/*
663 * IRQS.
664 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500665
666struct radeon_unpin_work {
667 struct work_struct work;
668 struct radeon_device *rdev;
669 int crtc_id;
670 struct radeon_fence *fence;
671 struct drm_pending_vblank_event *event;
672 struct radeon_bo *old_rbo;
673 u64 new_crtc_base;
674};
675
676struct r500_irq_stat_regs {
677 u32 disp_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400678 u32 hdmi0_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500679};
680
681struct r600_irq_stat_regs {
682 u32 disp_int;
683 u32 disp_int_cont;
684 u32 disp_int_cont2;
685 u32 d1grph_int;
686 u32 d2grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400687 u32 hdmi0_status;
688 u32 hdmi1_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500689};
690
691struct evergreen_irq_stat_regs {
692 u32 disp_int;
693 u32 disp_int_cont;
694 u32 disp_int_cont2;
695 u32 disp_int_cont3;
696 u32 disp_int_cont4;
697 u32 disp_int_cont5;
698 u32 d1grph_int;
699 u32 d2grph_int;
700 u32 d3grph_int;
701 u32 d4grph_int;
702 u32 d5grph_int;
703 u32 d6grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400704 u32 afmt_status1;
705 u32 afmt_status2;
706 u32 afmt_status3;
707 u32 afmt_status4;
708 u32 afmt_status5;
709 u32 afmt_status6;
Alex Deucher6f34be52010-11-21 10:59:01 -0500710};
711
Alex Deuchera59781b2012-11-09 10:45:57 -0500712struct cik_irq_stat_regs {
713 u32 disp_int;
714 u32 disp_int_cont;
715 u32 disp_int_cont2;
716 u32 disp_int_cont3;
717 u32 disp_int_cont4;
718 u32 disp_int_cont5;
719 u32 disp_int_cont6;
720};
721
Alex Deucher6f34be52010-11-21 10:59:01 -0500722union radeon_irq_stat_regs {
723 struct r500_irq_stat_regs r500;
724 struct r600_irq_stat_regs r600;
725 struct evergreen_irq_stat_regs evergreen;
Alex Deuchera59781b2012-11-09 10:45:57 -0500726 struct cik_irq_stat_regs cik;
Alex Deucher6f34be52010-11-21 10:59:01 -0500727};
728
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400729#define RADEON_MAX_HPD_PINS 6
730#define RADEON_MAX_CRTCS 6
Alex Deucherb5306022013-07-31 16:51:33 -0400731#define RADEON_MAX_AFMT_BLOCKS 7
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400732
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200733struct radeon_irq {
Christian Koenigfb982572012-05-17 01:33:30 +0200734 bool installed;
735 spinlock_t lock;
Christian Koenig736fc372012-05-17 19:52:00 +0200736 atomic_t ring_int[RADEON_NUM_RINGS];
Christian Koenigfb982572012-05-17 01:33:30 +0200737 bool crtc_vblank_int[RADEON_MAX_CRTCS];
Christian Koenig736fc372012-05-17 19:52:00 +0200738 atomic_t pflip[RADEON_MAX_CRTCS];
Christian Koenigfb982572012-05-17 01:33:30 +0200739 wait_queue_head_t vblank_queue;
740 bool hpd[RADEON_MAX_HPD_PINS];
Christian Koenigfb982572012-05-17 01:33:30 +0200741 bool afmt[RADEON_MAX_AFMT_BLOCKS];
742 union radeon_irq_stat_regs stat_regs;
Alex Deucher4a6369e2013-04-12 14:04:10 -0400743 bool dpm_thermal;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200744};
745
746int radeon_irq_kms_init(struct radeon_device *rdev);
747void radeon_irq_kms_fini(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -0500748void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
749void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
Alex Deucher6f34be52010-11-21 10:59:01 -0500750void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
751void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Christian Koenigfb982572012-05-17 01:33:30 +0200752void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
753void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
754void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
755void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200756
757/*
Christian Könige32eb502011-10-23 12:56:27 +0200758 * CP & rings.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200759 */
Alex Deucher74652802011-08-25 13:39:48 -0400760
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200761struct radeon_ib {
Jerome Glisse68470ae2012-05-09 15:35:00 +0200762 struct radeon_sa_bo *sa_bo;
763 uint32_t length_dw;
764 uint64_t gpu_addr;
765 uint32_t *ptr;
Christian König876dc9f2012-05-08 14:24:01 +0200766 int ring;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200767 struct radeon_fence *fence;
Christian König4bf3dd92012-08-06 18:57:44 +0200768 struct radeon_vm *vm;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200769 bool is_const_ib;
Christian König220907d2012-05-10 16:46:43 +0200770 struct radeon_fence *sync_to[RADEON_NUM_RINGS];
Jerome Glisse68470ae2012-05-09 15:35:00 +0200771 struct radeon_semaphore *semaphore;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200772};
773
Christian Könige32eb502011-10-23 12:56:27 +0200774struct radeon_ring {
Jerome Glisse4c788672009-11-20 14:29:23 +0100775 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200776 volatile uint32_t *ring;
777 unsigned rptr;
Christian König5596a9d2011-10-13 12:48:45 +0200778 unsigned rptr_offs;
779 unsigned rptr_reg;
Christian König45df6802012-07-06 16:22:55 +0200780 unsigned rptr_save_reg;
Alex Deucher89d35802012-07-17 14:02:31 -0400781 u64 next_rptr_gpu_addr;
782 volatile u32 *next_rptr_cpu_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200783 unsigned wptr;
784 unsigned wptr_old;
Christian König5596a9d2011-10-13 12:48:45 +0200785 unsigned wptr_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200786 unsigned ring_size;
787 unsigned ring_free_dw;
788 int count_dw;
Christian König069211e2012-05-02 15:11:20 +0200789 unsigned long last_activity;
790 unsigned last_rptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200791 uint64_t gpu_addr;
792 uint32_t align_mask;
793 uint32_t ptr_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200794 bool ready;
Alex Deucher78c55602011-11-17 14:25:56 -0500795 u32 nop;
Alex Deucher8b25ed32012-07-17 14:02:30 -0400796 u32 idx;
Jerome Glisse5f0839c2013-01-11 15:19:43 -0500797 u64 last_semaphore_signal_addr;
798 u64 last_semaphore_wait_addr;
Alex Deucher963e81f2013-06-26 17:37:11 -0400799 /* for CIK queues */
800 u32 me;
801 u32 pipe;
802 u32 queue;
803 struct radeon_bo *mqd_obj;
804 u32 doorbell_page_num;
805 u32 doorbell_offset;
806 unsigned wptr_offs;
807};
808
809struct radeon_mec {
810 struct radeon_bo *hpd_eop_obj;
811 u64 hpd_eop_gpu_addr;
812 u32 num_pipe;
813 u32 num_mec;
814 u32 num_queue;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200815};
816
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500817/*
Jerome Glisse721604a2012-01-05 22:11:05 -0500818 * VM
819 */
Christian Königee60e292012-08-09 16:21:08 +0200820
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200821/* maximum number of VMIDs */
Christian Königee60e292012-08-09 16:21:08 +0200822#define RADEON_NUM_VM 16
823
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200824/* defines number of bits in page table versus page directory,
825 * a page is 4KB so we have 12 bits offset, 9 bits in the page
826 * table and the remaining 19 bits are in the page directory */
827#define RADEON_VM_BLOCK_SIZE 9
828
829/* number of entries in page table */
830#define RADEON_VM_PTE_COUNT (1 << RADEON_VM_BLOCK_SIZE)
831
Alex Deucher1c011032013-07-12 15:56:02 -0400832/* PTBs (Page Table Blocks) need to be aligned to 32K */
833#define RADEON_VM_PTB_ALIGN_SIZE 32768
834#define RADEON_VM_PTB_ALIGN_MASK (RADEON_VM_PTB_ALIGN_SIZE - 1)
835#define RADEON_VM_PTB_ALIGN(a) (((a) + RADEON_VM_PTB_ALIGN_MASK) & ~RADEON_VM_PTB_ALIGN_MASK)
836
Jerome Glisse721604a2012-01-05 22:11:05 -0500837struct radeon_vm {
838 struct list_head list;
839 struct list_head va;
Christian Königee60e292012-08-09 16:21:08 +0200840 unsigned id;
Christian König90a51a32012-10-09 13:31:17 +0200841
842 /* contains the page directory */
843 struct radeon_sa_bo *page_directory;
844 uint64_t pd_gpu_addr;
845
846 /* array of page tables, one for each page directory entry */
847 struct radeon_sa_bo **page_tables;
848
Jerome Glisse721604a2012-01-05 22:11:05 -0500849 struct mutex mutex;
850 /* last fence for cs using this vm */
851 struct radeon_fence *fence;
Christian König9b40e5d2012-08-08 12:22:43 +0200852 /* last flush or NULL if we still need to flush */
853 struct radeon_fence *last_flush;
Jerome Glisse721604a2012-01-05 22:11:05 -0500854};
855
Jerome Glisse721604a2012-01-05 22:11:05 -0500856struct radeon_vm_manager {
Christian König36ff39c2012-05-09 10:07:08 +0200857 struct mutex lock;
Jerome Glisse721604a2012-01-05 22:11:05 -0500858 struct list_head lru_vm;
Christian Königee60e292012-08-09 16:21:08 +0200859 struct radeon_fence *active[RADEON_NUM_VM];
Jerome Glisse721604a2012-01-05 22:11:05 -0500860 struct radeon_sa_manager sa_manager;
861 uint32_t max_pfn;
Jerome Glisse721604a2012-01-05 22:11:05 -0500862 /* number of VMIDs */
863 unsigned nvm;
864 /* vram base address for page table entry */
865 u64 vram_base_offset;
Alex Deucher67e915e2012-01-06 09:38:15 -0500866 /* is vm enabled? */
867 bool enabled;
Jerome Glisse721604a2012-01-05 22:11:05 -0500868};
869
870/*
871 * file private structure
872 */
873struct radeon_fpriv {
874 struct radeon_vm vm;
875};
876
877/*
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500878 * R6xx+ IH ring
879 */
880struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100881 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500882 volatile uint32_t *ring;
883 unsigned rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500884 unsigned ring_size;
885 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500886 uint32_t ptr_mask;
Christian Koenigc20dc362012-05-16 21:45:24 +0200887 atomic_t lock;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500888 bool enabled;
889};
890
Alex Deucher347e7592012-03-20 17:18:21 -0400891/*
Alex Deucher2948f5e2013-04-12 13:52:52 -0400892 * RLC stuff
Alex Deucher347e7592012-03-20 17:18:21 -0400893 */
Alex Deucher2948f5e2013-04-12 13:52:52 -0400894#include "clearstate_defs.h"
895
896struct radeon_rlc {
Alex Deucher347e7592012-03-20 17:18:21 -0400897 /* for power gating */
898 struct radeon_bo *save_restore_obj;
899 uint64_t save_restore_gpu_addr;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400900 volatile uint32_t *sr_ptr;
Alex Deucher1fd11772013-04-17 17:53:50 -0400901 const u32 *reg_list;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400902 u32 reg_list_size;
Alex Deucher347e7592012-03-20 17:18:21 -0400903 /* for clear state */
904 struct radeon_bo *clear_state_obj;
905 uint64_t clear_state_gpu_addr;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400906 volatile uint32_t *cs_ptr;
Alex Deucher1fd11772013-04-17 17:53:50 -0400907 const struct cs_section_def *cs_data;
Alex Deucher22c775c2013-07-23 09:41:05 -0400908 u32 clear_state_size;
909 /* for cp tables */
910 struct radeon_bo *cp_table_obj;
911 uint64_t cp_table_gpu_addr;
912 volatile uint32_t *cp_table_ptr;
913 u32 cp_table_size;
Alex Deucher347e7592012-03-20 17:18:21 -0400914};
915
Jerome Glisse69e130a2011-12-21 12:13:46 -0500916int radeon_ib_get(struct radeon_device *rdev, int ring,
Christian König4bf3dd92012-08-06 18:57:44 +0200917 struct radeon_ib *ib, struct radeon_vm *vm,
918 unsigned size);
Jerome Glissef2e39222012-05-09 15:35:02 +0200919void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
Alex Deucher43f12142013-02-01 17:32:42 +0100920void radeon_ib_sync_to(struct radeon_ib *ib, struct radeon_fence *fence);
Christian König4ef72562012-07-13 13:06:00 +0200921int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
922 struct radeon_ib *const_ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200923int radeon_ib_pool_init(struct radeon_device *rdev);
924void radeon_ib_pool_fini(struct radeon_device *rdev);
Christian König7bd560e2012-05-02 15:11:12 +0200925int radeon_ib_ring_tests(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200926/* Ring access between begin & end cannot sleep */
Alex Deucher89d35802012-07-17 14:02:31 -0400927bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
928 struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200929void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
930int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
931int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
932void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
933void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
Christian Königd6999bc2012-05-09 15:34:45 +0200934void radeon_ring_undo(struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200935void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
936int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König7b9ef162012-05-02 15:11:23 +0200937void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König069211e2012-05-02 15:11:20 +0200938void radeon_ring_lockup_update(struct radeon_ring *ring);
939bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König55d7c222012-07-09 11:52:44 +0200940unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
941 uint32_t **data);
942int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
943 unsigned size, uint32_t *data);
Christian Könige32eb502011-10-23 12:56:27 +0200944int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
Christian König2e1e6da2013-08-13 11:56:52 +0200945 unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg, u32 nop);
Christian Könige32eb502011-10-23 12:56:27 +0200946void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200947
948
Alex Deucher4d756582012-09-27 15:08:35 -0400949/* r600 async dma */
950void r600_dma_stop(struct radeon_device *rdev);
951int r600_dma_resume(struct radeon_device *rdev);
952void r600_dma_fini(struct radeon_device *rdev);
953
Alex Deucher8c5fd7e2012-12-04 15:28:18 -0500954void cayman_dma_stop(struct radeon_device *rdev);
955int cayman_dma_resume(struct radeon_device *rdev);
956void cayman_dma_fini(struct radeon_device *rdev);
957
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200958/*
959 * CS.
960 */
961struct radeon_cs_reloc {
962 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100963 struct radeon_bo *robj;
964 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200965 uint32_t handle;
966 uint32_t flags;
967};
968
969struct radeon_cs_chunk {
970 uint32_t chunk_id;
971 uint32_t length_dw;
Jerome Glisse721604a2012-01-05 22:11:05 -0500972 int kpage_idx[2];
973 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200974 uint32_t *kdata;
Jerome Glisse721604a2012-01-05 22:11:05 -0500975 void __user *user_ptr;
976 int last_copied_page;
977 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200978};
979
980struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100981 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200982 struct radeon_device *rdev;
983 struct drm_file *filp;
984 /* chunks */
985 unsigned nchunks;
986 struct radeon_cs_chunk *chunks;
987 uint64_t *chunks_array;
988 /* IB */
989 unsigned idx;
990 /* relocations */
991 unsigned nrelocs;
992 struct radeon_cs_reloc *relocs;
993 struct radeon_cs_reloc **relocs_ptr;
994 struct list_head validated;
Alex Deuchercf4ccd02011-11-18 10:19:47 -0500995 unsigned dma_reloc_idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200996 /* indices of various chunks */
997 int chunk_ib_idx;
998 int chunk_relocs_idx;
Jerome Glisse721604a2012-01-05 22:11:05 -0500999 int chunk_flags_idx;
Alex Deucherdfcf5f32012-03-20 17:18:14 -04001000 int chunk_const_ib_idx;
Jerome Glissef2e39222012-05-09 15:35:02 +02001001 struct radeon_ib ib;
1002 struct radeon_ib const_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001003 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001004 unsigned family;
Marek Olšáke70f2242011-10-25 01:38:45 +02001005 int parser_error;
Jerome Glisse721604a2012-01-05 22:11:05 -05001006 u32 cs_flags;
1007 u32 ring;
1008 s32 priority;
Maarten Lankhorstecff6652013-06-27 13:48:17 +02001009 struct ww_acquire_ctx ticket;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001010};
1011
Dave Airlie513bcb42009-09-23 16:56:27 +10001012extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
Andi Kleence580fa2011-10-13 16:08:47 -07001013extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
Dave Airlie513bcb42009-09-23 16:56:27 +10001014
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001015struct radeon_cs_packet {
1016 unsigned idx;
1017 unsigned type;
1018 unsigned reg;
1019 unsigned opcode;
1020 int count;
1021 unsigned one_reg_wr;
1022};
1023
1024typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
1025 struct radeon_cs_packet *pkt,
1026 unsigned idx, unsigned reg);
1027typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
1028 struct radeon_cs_packet *pkt);
1029
1030
1031/*
1032 * AGP
1033 */
1034int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +10001035void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +02001036void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001037void radeon_agp_fini(struct radeon_device *rdev);
1038
1039
1040/*
1041 * Writeback
1042 */
1043struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +01001044 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001045 volatile uint32_t *wb;
1046 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -04001047 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -04001048 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001049};
1050
Alex Deucher724c80e2010-08-27 18:25:25 -04001051#define RADEON_WB_SCRATCH_OFFSET 0
Alex Deucher89d35802012-07-17 14:02:31 -04001052#define RADEON_WB_RING0_NEXT_RPTR 256
Alex Deucher724c80e2010-08-27 18:25:25 -04001053#define RADEON_WB_CP_RPTR_OFFSET 1024
Alex Deucher0c88a022011-03-02 20:07:31 -05001054#define RADEON_WB_CP1_RPTR_OFFSET 1280
1055#define RADEON_WB_CP2_RPTR_OFFSET 1536
Alex Deucher4d756582012-09-27 15:08:35 -04001056#define R600_WB_DMA_RPTR_OFFSET 1792
Alex Deucher724c80e2010-08-27 18:25:25 -04001057#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherf60cbd12012-12-04 15:27:33 -05001058#define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
Alex Deucherd0f8a852010-09-04 05:04:34 -04001059#define R600_WB_EVENT_OFFSET 3072
Alex Deucher963e81f2013-06-26 17:37:11 -04001060#define CIK_WB_CP1_WPTR_OFFSET 3328
1061#define CIK_WB_CP2_WPTR_OFFSET 3584
Alex Deucher724c80e2010-08-27 18:25:25 -04001062
Jerome Glissec93bb852009-07-13 21:04:08 +02001063/**
1064 * struct radeon_pm - power management datas
1065 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
1066 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
1067 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
1068 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
1069 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
1070 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
1071 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
1072 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
1073 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001074 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
Jerome Glissec93bb852009-07-13 21:04:08 +02001075 * @needed_bandwidth: current bandwidth needs
1076 *
1077 * It keeps track of various data needed to take powermanagement decision.
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001078 * Bandwidth need is used to determine minimun clock of the GPU and memory.
Jerome Glissec93bb852009-07-13 21:04:08 +02001079 * Equation between gpu/memory clock and available bandwidth is hw dependent
1080 * (type of memory, bus size, efficiency, ...)
1081 */
Alex Deucherce8f5372010-05-07 15:10:16 -04001082
1083enum radeon_pm_method {
1084 PM_METHOD_PROFILE,
1085 PM_METHOD_DYNPM,
Alex Deucherda321c82013-04-12 13:55:22 -04001086 PM_METHOD_DPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +01001087};
Alex Deucherce8f5372010-05-07 15:10:16 -04001088
1089enum radeon_dynpm_state {
1090 DYNPM_STATE_DISABLED,
1091 DYNPM_STATE_MINIMUM,
1092 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +00001093 DYNPM_STATE_ACTIVE,
1094 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -04001095};
1096enum radeon_dynpm_action {
1097 DYNPM_ACTION_NONE,
1098 DYNPM_ACTION_MINIMUM,
1099 DYNPM_ACTION_DOWNCLOCK,
1100 DYNPM_ACTION_UPCLOCK,
1101 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +01001102};
Alex Deucher56278a82009-12-28 13:58:44 -05001103
1104enum radeon_voltage_type {
1105 VOLTAGE_NONE = 0,
1106 VOLTAGE_GPIO,
1107 VOLTAGE_VDDC,
1108 VOLTAGE_SW
1109};
1110
Alex Deucher0ec0e742009-12-23 13:21:58 -05001111enum radeon_pm_state_type {
Alex Deucherda321c82013-04-12 13:55:22 -04001112 /* not used for dpm */
Alex Deucher0ec0e742009-12-23 13:21:58 -05001113 POWER_STATE_TYPE_DEFAULT,
1114 POWER_STATE_TYPE_POWERSAVE,
Alex Deucherda321c82013-04-12 13:55:22 -04001115 /* user selectable states */
Alex Deucher0ec0e742009-12-23 13:21:58 -05001116 POWER_STATE_TYPE_BATTERY,
1117 POWER_STATE_TYPE_BALANCED,
1118 POWER_STATE_TYPE_PERFORMANCE,
Alex Deucherda321c82013-04-12 13:55:22 -04001119 /* internal states */
1120 POWER_STATE_TYPE_INTERNAL_UVD,
1121 POWER_STATE_TYPE_INTERNAL_UVD_SD,
1122 POWER_STATE_TYPE_INTERNAL_UVD_HD,
1123 POWER_STATE_TYPE_INTERNAL_UVD_HD2,
1124 POWER_STATE_TYPE_INTERNAL_UVD_MVC,
1125 POWER_STATE_TYPE_INTERNAL_BOOT,
1126 POWER_STATE_TYPE_INTERNAL_THERMAL,
1127 POWER_STATE_TYPE_INTERNAL_ACPI,
1128 POWER_STATE_TYPE_INTERNAL_ULV,
Alex Deucheredcaa5b2013-07-05 11:48:31 -04001129 POWER_STATE_TYPE_INTERNAL_3DPERF,
Alex Deucher0ec0e742009-12-23 13:21:58 -05001130};
1131
Alex Deucherce8f5372010-05-07 15:10:16 -04001132enum radeon_pm_profile_type {
1133 PM_PROFILE_DEFAULT,
1134 PM_PROFILE_AUTO,
1135 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -04001136 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -04001137 PM_PROFILE_HIGH,
1138};
1139
1140#define PM_PROFILE_DEFAULT_IDX 0
1141#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -04001142#define PM_PROFILE_MID_SH_IDX 2
1143#define PM_PROFILE_HIGH_SH_IDX 3
1144#define PM_PROFILE_LOW_MH_IDX 4
1145#define PM_PROFILE_MID_MH_IDX 5
1146#define PM_PROFILE_HIGH_MH_IDX 6
1147#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -04001148
1149struct radeon_pm_profile {
1150 int dpms_off_ps_idx;
1151 int dpms_on_ps_idx;
1152 int dpms_off_cm_idx;
1153 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -05001154};
1155
Alex Deucher21a81222010-07-02 12:58:16 -04001156enum radeon_int_thermal_type {
1157 THERMAL_TYPE_NONE,
Alex Deucherda321c82013-04-12 13:55:22 -04001158 THERMAL_TYPE_EXTERNAL,
1159 THERMAL_TYPE_EXTERNAL_GPIO,
Alex Deucher21a81222010-07-02 12:58:16 -04001160 THERMAL_TYPE_RV6XX,
1161 THERMAL_TYPE_RV770,
Alex Deucherda321c82013-04-12 13:55:22 -04001162 THERMAL_TYPE_ADT7473_WITH_INTERNAL,
Alex Deucher21a81222010-07-02 12:58:16 -04001163 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -05001164 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -05001165 THERMAL_TYPE_NI,
Alex Deucher14607d02012-03-20 17:18:09 -04001166 THERMAL_TYPE_SI,
Alex Deucherda321c82013-04-12 13:55:22 -04001167 THERMAL_TYPE_EMC2103_WITH_INTERNAL,
Alex Deucher51150202012-12-18 22:07:14 -05001168 THERMAL_TYPE_CI,
Alex Deucher16fbe002013-04-22 21:41:26 -04001169 THERMAL_TYPE_KV,
Alex Deucher21a81222010-07-02 12:58:16 -04001170};
1171
Alex Deucher56278a82009-12-28 13:58:44 -05001172struct radeon_voltage {
1173 enum radeon_voltage_type type;
1174 /* gpio voltage */
1175 struct radeon_gpio_rec gpio;
1176 u32 delay; /* delay in usec from voltage drop to sclk change */
1177 bool active_high; /* voltage drop is active when bit is high */
1178 /* VDDC voltage */
1179 u8 vddc_id; /* index into vddc voltage table */
1180 u8 vddci_id; /* index into vddci voltage table */
1181 bool vddci_enabled;
1182 /* r6xx+ sw */
Alex Deucher2feea492011-04-12 14:49:24 -04001183 u16 voltage;
1184 /* evergreen+ vddci */
1185 u16 vddci;
Alex Deucher56278a82009-12-28 13:58:44 -05001186};
1187
Alex Deucherd7311172010-05-03 01:13:14 -04001188/* clock mode flags */
1189#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
1190
Alex Deucher56278a82009-12-28 13:58:44 -05001191struct radeon_pm_clock_info {
1192 /* memory clock */
1193 u32 mclk;
1194 /* engine clock */
1195 u32 sclk;
1196 /* voltage info */
1197 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -04001198 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -05001199 u32 flags;
1200};
1201
Alex Deuchera48b9b42010-04-22 14:03:55 -04001202/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -04001203#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -04001204
Alex Deucher56278a82009-12-28 13:58:44 -05001205struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -05001206 enum radeon_pm_state_type type;
Alex Deucher8f3f1c92011-11-04 10:09:43 -04001207 struct radeon_pm_clock_info *clock_info;
Alex Deucher56278a82009-12-28 13:58:44 -05001208 /* number of valid clock modes in this power state */
1209 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -05001210 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001211 /* standardized state flags */
1212 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -04001213 u32 misc; /* vbios specific flags */
1214 u32 misc2; /* vbios specific flags */
1215 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -05001216};
1217
Rafał Miłecki27459322010-02-11 22:16:36 +00001218/*
1219 * Some modes are overclocked by very low value, accept them
1220 */
1221#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1222
Alex Deucher2e9d4c02013-04-12 13:58:03 -04001223enum radeon_dpm_auto_throttle_src {
1224 RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL,
1225 RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL
1226};
1227
1228enum radeon_dpm_event_src {
1229 RADEON_DPM_EVENT_SRC_ANALOG = 0,
1230 RADEON_DPM_EVENT_SRC_EXTERNAL = 1,
1231 RADEON_DPM_EVENT_SRC_DIGITAL = 2,
1232 RADEON_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
1233 RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
1234};
1235
Alex Deucherda321c82013-04-12 13:55:22 -04001236struct radeon_ps {
1237 u32 caps; /* vbios flags */
1238 u32 class; /* vbios flags */
1239 u32 class2; /* vbios flags */
1240 /* UVD clocks */
1241 u32 vclk;
1242 u32 dclk;
Alex Deucherc4453e62013-05-15 15:53:57 -04001243 /* VCE clocks */
1244 u32 evclk;
1245 u32 ecclk;
Alex Deucherda321c82013-04-12 13:55:22 -04001246 /* asic priv */
1247 void *ps_priv;
1248};
1249
1250struct radeon_dpm_thermal {
1251 /* thermal interrupt work */
1252 struct work_struct work;
1253 /* low temperature threshold */
1254 int min_temp;
1255 /* high temperature threshold */
1256 int max_temp;
1257 /* was interrupt low to high or high to low */
1258 bool high_to_low;
1259};
1260
Alex Deucherd22b7e42012-11-29 19:27:56 -05001261enum radeon_clk_action
1262{
1263 RADEON_SCLK_UP = 1,
1264 RADEON_SCLK_DOWN
1265};
1266
1267struct radeon_blacklist_clocks
1268{
1269 u32 sclk;
1270 u32 mclk;
1271 enum radeon_clk_action action;
1272};
1273
Alex Deucher61b7d602012-11-14 19:57:42 -05001274struct radeon_clock_and_voltage_limits {
1275 u32 sclk;
1276 u32 mclk;
1277 u32 vddc;
1278 u32 vddci;
1279};
1280
1281struct radeon_clock_array {
1282 u32 count;
1283 u32 *values;
1284};
1285
1286struct radeon_clock_voltage_dependency_entry {
1287 u32 clk;
1288 u16 v;
1289};
1290
1291struct radeon_clock_voltage_dependency_table {
1292 u32 count;
1293 struct radeon_clock_voltage_dependency_entry *entries;
1294};
1295
Alex Deucheref976ec2013-05-06 11:31:04 -04001296union radeon_cac_leakage_entry {
1297 struct {
1298 u16 vddc;
1299 u32 leakage;
1300 };
1301 struct {
1302 u16 vddc1;
1303 u16 vddc2;
1304 u16 vddc3;
1305 };
Alex Deucher61b7d602012-11-14 19:57:42 -05001306};
1307
1308struct radeon_cac_leakage_table {
1309 u32 count;
Alex Deucheref976ec2013-05-06 11:31:04 -04001310 union radeon_cac_leakage_entry *entries;
Alex Deucher61b7d602012-11-14 19:57:42 -05001311};
1312
Alex Deucher929ee7a2013-03-20 12:30:25 -04001313struct radeon_phase_shedding_limits_entry {
1314 u16 voltage;
1315 u32 sclk;
1316 u32 mclk;
1317};
1318
1319struct radeon_phase_shedding_limits_table {
1320 u32 count;
1321 struct radeon_phase_shedding_limits_entry *entries;
1322};
1323
Alex Deucher84a9d9e2013-04-19 19:11:37 -04001324struct radeon_uvd_clock_voltage_dependency_entry {
1325 u32 vclk;
1326 u32 dclk;
1327 u16 v;
1328};
1329
1330struct radeon_uvd_clock_voltage_dependency_table {
1331 u8 count;
1332 struct radeon_uvd_clock_voltage_dependency_entry *entries;
1333};
1334
Alex Deucherd29f0132013-05-09 16:37:28 -04001335struct radeon_vce_clock_voltage_dependency_entry {
1336 u32 ecclk;
1337 u32 evclk;
1338 u16 v;
1339};
1340
1341struct radeon_vce_clock_voltage_dependency_table {
1342 u8 count;
1343 struct radeon_vce_clock_voltage_dependency_entry *entries;
1344};
1345
Alex Deuchera5cb3182013-03-20 13:00:18 -04001346struct radeon_ppm_table {
1347 u8 ppm_design;
1348 u16 cpu_core_number;
1349 u32 platform_tdp;
1350 u32 small_ac_platform_tdp;
1351 u32 platform_tdc;
1352 u32 small_ac_platform_tdc;
1353 u32 apu_tdp;
1354 u32 dgpu_tdp;
1355 u32 dgpu_ulv_power;
1356 u32 tj_max;
1357};
1358
Alex Deucher58cb7632013-05-06 12:15:33 -04001359struct radeon_cac_tdp_table {
1360 u16 tdp;
1361 u16 configurable_tdp;
1362 u16 tdc;
1363 u16 battery_power_limit;
1364 u16 small_power_limit;
1365 u16 low_cac_leakage;
1366 u16 high_cac_leakage;
1367 u16 maximum_power_delivery_limit;
1368};
1369
Alex Deucher61b7d602012-11-14 19:57:42 -05001370struct radeon_dpm_dynamic_state {
1371 struct radeon_clock_voltage_dependency_table vddc_dependency_on_sclk;
1372 struct radeon_clock_voltage_dependency_table vddci_dependency_on_mclk;
1373 struct radeon_clock_voltage_dependency_table vddc_dependency_on_mclk;
Alex Deucherdd621a22013-05-06 14:37:56 -04001374 struct radeon_clock_voltage_dependency_table mvdd_dependency_on_mclk;
Alex Deucher4489cd622013-03-22 15:59:10 -04001375 struct radeon_clock_voltage_dependency_table vddc_dependency_on_dispclk;
Alex Deucher84a9d9e2013-04-19 19:11:37 -04001376 struct radeon_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
Alex Deucherd29f0132013-05-09 16:37:28 -04001377 struct radeon_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
Alex Deucher94a914f2013-05-09 16:42:33 -04001378 struct radeon_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
1379 struct radeon_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
Alex Deucher61b7d602012-11-14 19:57:42 -05001380 struct radeon_clock_array valid_sclk_values;
1381 struct radeon_clock_array valid_mclk_values;
1382 struct radeon_clock_and_voltage_limits max_clock_voltage_on_dc;
1383 struct radeon_clock_and_voltage_limits max_clock_voltage_on_ac;
1384 u32 mclk_sclk_ratio;
1385 u32 sclk_mclk_delta;
1386 u16 vddc_vddci_delta;
1387 u16 min_vddc_for_pcie_gen2;
1388 struct radeon_cac_leakage_table cac_leakage_table;
Alex Deucher929ee7a2013-03-20 12:30:25 -04001389 struct radeon_phase_shedding_limits_table phase_shedding_limits_table;
Alex Deuchera5cb3182013-03-20 13:00:18 -04001390 struct radeon_ppm_table *ppm_table;
Alex Deucher58cb7632013-05-06 12:15:33 -04001391 struct radeon_cac_tdp_table *cac_tdp_table;
Alex Deucher61b7d602012-11-14 19:57:42 -05001392};
1393
1394struct radeon_dpm_fan {
1395 u16 t_min;
1396 u16 t_med;
1397 u16 t_high;
1398 u16 pwm_min;
1399 u16 pwm_med;
1400 u16 pwm_high;
1401 u8 t_hyst;
1402 u32 cycle_delay;
1403 u16 t_max;
1404 bool ucode_fan_control;
1405};
1406
Alex Deucher32ce4652013-03-18 17:03:01 -04001407enum radeon_pcie_gen {
1408 RADEON_PCIE_GEN1 = 0,
1409 RADEON_PCIE_GEN2 = 1,
1410 RADEON_PCIE_GEN3 = 2,
1411 RADEON_PCIE_GEN_INVALID = 0xffff
1412};
1413
Alex Deucher70d01a52013-07-02 18:38:02 -04001414enum radeon_dpm_forced_level {
1415 RADEON_DPM_FORCED_LEVEL_AUTO = 0,
1416 RADEON_DPM_FORCED_LEVEL_LOW = 1,
1417 RADEON_DPM_FORCED_LEVEL_HIGH = 2,
1418};
1419
Alex Deucherda321c82013-04-12 13:55:22 -04001420struct radeon_dpm {
1421 struct radeon_ps *ps;
1422 /* number of valid power states */
1423 int num_ps;
1424 /* current power state that is active */
1425 struct radeon_ps *current_ps;
1426 /* requested power state */
1427 struct radeon_ps *requested_ps;
1428 /* boot up power state */
1429 struct radeon_ps *boot_ps;
1430 /* default uvd power state */
1431 struct radeon_ps *uvd_ps;
1432 enum radeon_pm_state_type state;
1433 enum radeon_pm_state_type user_state;
1434 u32 platform_caps;
1435 u32 voltage_response_time;
1436 u32 backbias_response_time;
1437 void *priv;
1438 u32 new_active_crtcs;
1439 int new_active_crtc_count;
1440 u32 current_active_crtcs;
1441 int current_active_crtc_count;
Alex Deucher61b7d602012-11-14 19:57:42 -05001442 struct radeon_dpm_dynamic_state dyn_state;
1443 struct radeon_dpm_fan fan;
1444 u32 tdp_limit;
1445 u32 near_tdp_limit;
Alex Deuchera9e61412013-06-25 17:56:16 -04001446 u32 near_tdp_limit_adjusted;
Alex Deucher61b7d602012-11-14 19:57:42 -05001447 u32 sq_ramping_threshold;
1448 u32 cac_leakage;
1449 u16 tdp_od_limit;
1450 u32 tdp_adjustment;
1451 u16 load_line_slope;
1452 bool power_control;
Alex Deucher5ca302f2012-11-30 10:56:57 -05001453 bool ac_power;
Alex Deucherda321c82013-04-12 13:55:22 -04001454 /* special states active */
1455 bool thermal_active;
Alex Deucher8a227552013-06-21 15:12:57 -04001456 bool uvd_active;
Alex Deucherda321c82013-04-12 13:55:22 -04001457 /* thermal handling */
1458 struct radeon_dpm_thermal thermal;
Alex Deucher70d01a52013-07-02 18:38:02 -04001459 /* forced levels */
1460 enum radeon_dpm_forced_level forced_level;
Alex Deucherce3537d2013-07-24 12:12:49 -04001461 /* track UVD streams */
1462 unsigned sd;
1463 unsigned hd;
Alex Deucherda321c82013-04-12 13:55:22 -04001464};
1465
Alex Deucherce3537d2013-07-24 12:12:49 -04001466void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable);
Alex Deucherda321c82013-04-12 13:55:22 -04001467
Jerome Glissec93bb852009-07-13 21:04:08 +02001468struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001469 struct mutex mutex;
Christian Königdb7fce32012-05-11 14:57:18 +02001470 /* write locked while reprogramming mclk */
1471 struct rw_semaphore mclk_lock;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001472 u32 active_crtcs;
1473 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001474 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +01001475 bool vblank_sync;
Jerome Glissec93bb852009-07-13 21:04:08 +02001476 fixed20_12 max_bandwidth;
1477 fixed20_12 igp_sideport_mclk;
1478 fixed20_12 igp_system_mclk;
1479 fixed20_12 igp_ht_link_clk;
1480 fixed20_12 igp_ht_link_width;
1481 fixed20_12 k8_bandwidth;
1482 fixed20_12 sideport_bandwidth;
1483 fixed20_12 ht_bandwidth;
1484 fixed20_12 core_bandwidth;
1485 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -04001486 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02001487 fixed20_12 needed_bandwidth;
Alex Deucher0975b162011-02-02 18:42:03 -05001488 struct radeon_power_state *power_state;
Alex Deucher56278a82009-12-28 13:58:44 -05001489 /* number of valid power states */
1490 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001491 int current_power_state_index;
1492 int current_clock_mode_index;
1493 int requested_power_state_index;
1494 int requested_clock_mode_index;
1495 int default_power_state_index;
1496 u32 current_sclk;
1497 u32 current_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001498 u16 current_vddc;
1499 u16 current_vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001500 u32 default_sclk;
1501 u32 default_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001502 u16 default_vddc;
1503 u16 default_vddci;
Alex Deucher29fb52c2010-03-11 10:01:17 -05001504 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -04001505 /* selected pm method */
1506 enum radeon_pm_method pm_method;
1507 /* dynpm power management */
1508 struct delayed_work dynpm_idle_work;
1509 enum radeon_dynpm_state dynpm_state;
1510 enum radeon_dynpm_action dynpm_planned_action;
1511 unsigned long dynpm_action_timeout;
1512 bool dynpm_can_upclock;
1513 bool dynpm_can_downclock;
1514 /* profile-based power management */
1515 enum radeon_pm_profile_type profile;
1516 int profile_index;
1517 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -04001518 /* internal thermal controller on rv6xx+ */
1519 enum radeon_int_thermal_type int_thermal_type;
1520 struct device *int_hwmon_dev;
Alex Deucherda321c82013-04-12 13:55:22 -04001521 /* dpm */
1522 bool dpm_enabled;
1523 struct radeon_dpm dpm;
Jerome Glissec93bb852009-07-13 21:04:08 +02001524};
1525
Alex Deuchera4c9e2e2011-11-04 10:09:41 -04001526int radeon_pm_get_type_index(struct radeon_device *rdev,
1527 enum radeon_pm_state_type ps_type,
1528 int instance);
Christian Königf2ba57b2013-04-08 12:41:29 +02001529/*
1530 * UVD
1531 */
1532#define RADEON_MAX_UVD_HANDLES 10
1533#define RADEON_UVD_STACK_SIZE (1024*1024)
1534#define RADEON_UVD_HEAP_SIZE (1024*1024)
1535
1536struct radeon_uvd {
1537 struct radeon_bo *vcpu_bo;
1538 void *cpu_addr;
1539 uint64_t gpu_addr;
Christian König9cc2e0e2013-07-12 10:18:09 -04001540 void *saved_bo;
Christian Königf2ba57b2013-04-08 12:41:29 +02001541 atomic_t handles[RADEON_MAX_UVD_HANDLES];
1542 struct drm_file *filp[RADEON_MAX_UVD_HANDLES];
Alex Deucher85a129c2013-08-05 12:41:20 -04001543 unsigned img_size[RADEON_MAX_UVD_HANDLES];
Christian König55b51c82013-04-18 15:25:59 +02001544 struct delayed_work idle_work;
Christian Königf2ba57b2013-04-08 12:41:29 +02001545};
1546
1547int radeon_uvd_init(struct radeon_device *rdev);
1548void radeon_uvd_fini(struct radeon_device *rdev);
1549int radeon_uvd_suspend(struct radeon_device *rdev);
1550int radeon_uvd_resume(struct radeon_device *rdev);
1551int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
1552 uint32_t handle, struct radeon_fence **fence);
1553int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
1554 uint32_t handle, struct radeon_fence **fence);
1555void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo);
1556void radeon_uvd_free_handles(struct radeon_device *rdev,
1557 struct drm_file *filp);
1558int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
Christian König55b51c82013-04-18 15:25:59 +02001559void radeon_uvd_note_usage(struct radeon_device *rdev);
Christian Königfacd1122013-04-29 11:55:02 +02001560int radeon_uvd_calc_upll_dividers(struct radeon_device *rdev,
1561 unsigned vclk, unsigned dclk,
1562 unsigned vco_min, unsigned vco_max,
1563 unsigned fb_factor, unsigned fb_mask,
1564 unsigned pd_min, unsigned pd_max,
1565 unsigned pd_even,
1566 unsigned *optimal_fb_div,
1567 unsigned *optimal_vclk_div,
1568 unsigned *optimal_dclk_div);
1569int radeon_uvd_send_upll_ctlreq(struct radeon_device *rdev,
1570 unsigned cg_upll_func_cntl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001571
Alex Deucherb5306022013-07-31 16:51:33 -04001572struct r600_audio_pin {
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001573 int channels;
1574 int rate;
1575 int bits_per_sample;
1576 u8 status_bits;
1577 u8 category_code;
Alex Deucherb5306022013-07-31 16:51:33 -04001578 u32 offset;
1579 bool connected;
1580 u32 id;
1581};
1582
1583struct r600_audio {
1584 bool enabled;
1585 struct r600_audio_pin pin[RADEON_MAX_AFMT_BLOCKS];
1586 int num_pins;
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001587};
1588
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001589/*
1590 * Benchmarking
1591 */
Ilija Hadzic638dd7d2011-10-12 23:29:39 -04001592void radeon_benchmark(struct radeon_device *rdev, int test_number);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001593
1594
1595/*
Michel Dänzerecc0b322009-07-21 11:23:57 +02001596 * Testing
1597 */
1598void radeon_test_moves(struct radeon_device *rdev);
Christian König60a7e392011-09-27 12:31:00 +02001599void radeon_test_ring_sync(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02001600 struct radeon_ring *cpA,
1601 struct radeon_ring *cpB);
Christian König60a7e392011-09-27 12:31:00 +02001602void radeon_test_syncing(struct radeon_device *rdev);
Michel Dänzerecc0b322009-07-21 11:23:57 +02001603
1604
1605/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001606 * Debugfs
1607 */
Christian König4d8bf9a2011-10-24 14:54:54 +02001608struct radeon_debugfs {
1609 struct drm_info_list *files;
1610 unsigned num_files;
1611};
1612
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001613int radeon_debugfs_add_files(struct radeon_device *rdev,
1614 struct drm_info_list *files,
1615 unsigned nfiles);
1616int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001617
Christian König76a0df82013-08-13 11:56:50 +02001618/*
1619 * ASIC ring specific functions.
1620 */
1621struct radeon_asic_ring {
1622 /* ring read/write ptr handling */
1623 u32 (*get_rptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1624 u32 (*get_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1625 void (*set_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1626
1627 /* validating and patching of IBs */
1628 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
1629 int (*cs_parse)(struct radeon_cs_parser *p);
1630
1631 /* command emmit functions */
1632 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
1633 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
1634 void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
1635 struct radeon_semaphore *semaphore, bool emit_wait);
1636 void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
1637
1638 /* testing functions */
1639 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1640 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1641 bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
1642
1643 /* deprecated */
1644 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1645};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001646
1647/*
1648 * ASIC specific functions.
1649 */
1650struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +02001651 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001652 void (*fini)(struct radeon_device *rdev);
1653 int (*resume)(struct radeon_device *rdev);
1654 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +10001655 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001656 int (*asic_reset)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001657 /* ioctl hw specific callback. Some hw might want to perform special
1658 * operation on specific ioctl. For instance on wait idle some hw
1659 * might want to perform and HDP flush through MMIO as it seems that
1660 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
1661 * through ring.
1662 */
1663 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
1664 /* check if 3D engine is idle */
1665 bool (*gui_idle)(struct radeon_device *rdev);
1666 /* wait for mc_idle */
1667 int (*mc_wait_for_idle)(struct radeon_device *rdev);
Alex Deucher454d2e22013-02-14 10:04:02 -05001668 /* get the reference clock */
1669 u32 (*get_xclk)(struct radeon_device *rdev);
Alex Deucherd0418892013-01-24 10:35:23 -05001670 /* get the gpu clock counter */
1671 uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001672 /* gart */
Alex Deucherc5b3b852012-02-23 17:53:46 -05001673 struct {
1674 void (*tlb_flush)(struct radeon_device *rdev);
1675 int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
1676 } gart;
Christian König05b07142012-08-06 20:21:10 +02001677 struct {
1678 int (*init)(struct radeon_device *rdev);
1679 void (*fini)(struct radeon_device *rdev);
Christian König2a6f1ab2012-08-11 15:00:30 +02001680
1681 u32 pt_ring_index;
Alex Deucher43f12142013-02-01 17:32:42 +01001682 void (*set_page)(struct radeon_device *rdev,
1683 struct radeon_ib *ib,
1684 uint64_t pe,
Christian Königdce34bf2012-09-17 19:36:18 +02001685 uint64_t addr, unsigned count,
1686 uint32_t incr, uint32_t flags);
Christian König05b07142012-08-06 20:21:10 +02001687 } vm;
Alex Deucher54e88e02012-02-23 18:10:29 -05001688 /* ring specific callbacks */
Christian König76a0df82013-08-13 11:56:50 +02001689 struct radeon_asic_ring *ring[RADEON_NUM_RINGS];
Alex Deucher54e88e02012-02-23 18:10:29 -05001690 /* irqs */
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001691 struct {
1692 int (*set)(struct radeon_device *rdev);
1693 int (*process)(struct radeon_device *rdev);
1694 } irq;
Alex Deucher54e88e02012-02-23 18:10:29 -05001695 /* displays */
Alex Deucherc79a49c2012-02-23 17:53:47 -05001696 struct {
1697 /* display watermarks */
1698 void (*bandwidth_update)(struct radeon_device *rdev);
1699 /* get frame count */
1700 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1701 /* wait for vblank */
1702 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001703 /* set backlight level */
1704 void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
Alex Deucher6d92f812012-09-14 09:59:26 -04001705 /* get backlight level */
1706 u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
Alex Deuchera973bea2013-04-18 11:32:16 -04001707 /* audio callbacks */
1708 void (*hdmi_enable)(struct drm_encoder *encoder, bool enable);
1709 void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucherc79a49c2012-02-23 17:53:47 -05001710 } display;
Alex Deucher54e88e02012-02-23 18:10:29 -05001711 /* copy functions for bo handling */
Alex Deucher27cd7762012-02-23 17:53:42 -05001712 struct {
1713 int (*blit)(struct radeon_device *rdev,
1714 uint64_t src_offset,
1715 uint64_t dst_offset,
1716 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001717 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001718 u32 blit_ring_index;
1719 int (*dma)(struct radeon_device *rdev,
1720 uint64_t src_offset,
1721 uint64_t dst_offset,
1722 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001723 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001724 u32 dma_ring_index;
1725 /* method used for bo copy */
1726 int (*copy)(struct radeon_device *rdev,
1727 uint64_t src_offset,
1728 uint64_t dst_offset,
1729 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001730 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001731 /* ring used for bo copies */
1732 u32 copy_ring_index;
1733 } copy;
Alex Deucher54e88e02012-02-23 18:10:29 -05001734 /* surfaces */
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001735 struct {
1736 int (*set_reg)(struct radeon_device *rdev, int reg,
1737 uint32_t tiling_flags, uint32_t pitch,
1738 uint32_t offset, uint32_t obj_size);
1739 void (*clear_reg)(struct radeon_device *rdev, int reg);
1740 } surface;
Alex Deucher54e88e02012-02-23 18:10:29 -05001741 /* hotplug detect */
Alex Deucher901ea572012-02-23 17:53:39 -05001742 struct {
1743 void (*init)(struct radeon_device *rdev);
1744 void (*fini)(struct radeon_device *rdev);
1745 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1746 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1747 } hpd;
Alex Deucherda321c82013-04-12 13:55:22 -04001748 /* static power management */
Alex Deuchera02fa392012-02-23 17:53:41 -05001749 struct {
1750 void (*misc)(struct radeon_device *rdev);
1751 void (*prepare)(struct radeon_device *rdev);
1752 void (*finish)(struct radeon_device *rdev);
1753 void (*init_profile)(struct radeon_device *rdev);
1754 void (*get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher798bcf72012-02-23 17:53:48 -05001755 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1756 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1757 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1758 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1759 int (*get_pcie_lanes)(struct radeon_device *rdev);
1760 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1761 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Alex Deucher73afc702013-04-08 12:41:30 +02001762 int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
Alex Deucher6bd1c382013-06-21 14:38:03 -04001763 int (*get_temperature)(struct radeon_device *rdev);
Alex Deuchera02fa392012-02-23 17:53:41 -05001764 } pm;
Alex Deucherda321c82013-04-12 13:55:22 -04001765 /* dynamic power management */
1766 struct {
1767 int (*init)(struct radeon_device *rdev);
1768 void (*setup_asic)(struct radeon_device *rdev);
1769 int (*enable)(struct radeon_device *rdev);
1770 void (*disable)(struct radeon_device *rdev);
Alex Deucher84dd1922013-01-16 12:52:04 -05001771 int (*pre_set_power_state)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001772 int (*set_power_state)(struct radeon_device *rdev);
Alex Deucher84dd1922013-01-16 12:52:04 -05001773 void (*post_set_power_state)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001774 void (*display_configuration_changed)(struct radeon_device *rdev);
1775 void (*fini)(struct radeon_device *rdev);
1776 u32 (*get_sclk)(struct radeon_device *rdev, bool low);
1777 u32 (*get_mclk)(struct radeon_device *rdev, bool low);
1778 void (*print_power_state)(struct radeon_device *rdev, struct radeon_ps *ps);
Alex Deucher1316b792013-06-28 09:28:39 -04001779 void (*debugfs_print_current_performance_level)(struct radeon_device *rdev, struct seq_file *m);
Alex Deucher70d01a52013-07-02 18:38:02 -04001780 int (*force_performance_level)(struct radeon_device *rdev, enum radeon_dpm_forced_level level);
Alex Deucher48783062013-07-08 11:35:06 -04001781 bool (*vblank_too_short)(struct radeon_device *rdev);
Alex Deucher9e9d9762013-07-31 18:13:23 -04001782 void (*powergate_uvd)(struct radeon_device *rdev, bool gate);
Alex Deucherda321c82013-04-12 13:55:22 -04001783 } dpm;
Alex Deucher6f34be52010-11-21 10:59:01 -05001784 /* pageflipping */
Alex Deucher0f9e0062012-02-23 17:53:40 -05001785 struct {
1786 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
1787 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1788 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
1789 } pflip;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001790};
1791
Jerome Glisse21f9a432009-09-11 15:55:33 +02001792/*
1793 * Asic structures
1794 */
Dave Airlie551ebd82009-09-01 15:25:57 +10001795struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001796 const unsigned *reg_safe_bm;
1797 unsigned reg_safe_bm_size;
1798 u32 hdp_cntl;
Dave Airlie551ebd82009-09-01 15:25:57 +10001799};
1800
Jerome Glisse21f9a432009-09-11 15:55:33 +02001801struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001802 const unsigned *reg_safe_bm;
1803 unsigned reg_safe_bm_size;
1804 u32 resync_scratch;
1805 u32 hdp_cntl;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001806};
1807
1808struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001809 unsigned max_pipes;
1810 unsigned max_tile_pipes;
1811 unsigned max_simds;
1812 unsigned max_backends;
1813 unsigned max_gprs;
1814 unsigned max_threads;
1815 unsigned max_stack_entries;
1816 unsigned max_hw_contexts;
1817 unsigned max_gs_threads;
1818 unsigned sx_max_export_size;
1819 unsigned sx_max_export_pos_size;
1820 unsigned sx_max_export_smx_size;
1821 unsigned sq_num_cf_insts;
1822 unsigned tiling_nbanks;
1823 unsigned tiling_npipes;
1824 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001825 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001826 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001827};
1828
1829struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001830 unsigned max_pipes;
1831 unsigned max_tile_pipes;
1832 unsigned max_simds;
1833 unsigned max_backends;
1834 unsigned max_gprs;
1835 unsigned max_threads;
1836 unsigned max_stack_entries;
1837 unsigned max_hw_contexts;
1838 unsigned max_gs_threads;
1839 unsigned sx_max_export_size;
1840 unsigned sx_max_export_pos_size;
1841 unsigned sx_max_export_smx_size;
1842 unsigned sq_num_cf_insts;
1843 unsigned sx_num_of_sets;
1844 unsigned sc_prim_fifo_size;
1845 unsigned sc_hiz_tile_fifo_size;
1846 unsigned sc_earlyz_tile_fifo_fize;
1847 unsigned tiling_nbanks;
1848 unsigned tiling_npipes;
1849 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001850 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001851 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001852};
1853
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001854struct evergreen_asic {
1855 unsigned num_ses;
1856 unsigned max_pipes;
1857 unsigned max_tile_pipes;
1858 unsigned max_simds;
1859 unsigned max_backends;
1860 unsigned max_gprs;
1861 unsigned max_threads;
1862 unsigned max_stack_entries;
1863 unsigned max_hw_contexts;
1864 unsigned max_gs_threads;
1865 unsigned sx_max_export_size;
1866 unsigned sx_max_export_pos_size;
1867 unsigned sx_max_export_smx_size;
1868 unsigned sq_num_cf_insts;
1869 unsigned sx_num_of_sets;
1870 unsigned sc_prim_fifo_size;
1871 unsigned sc_hiz_tile_fifo_size;
1872 unsigned sc_earlyz_tile_fifo_size;
1873 unsigned tiling_nbanks;
1874 unsigned tiling_npipes;
1875 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001876 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001877 unsigned backend_map;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001878};
1879
Alex Deucherfecf1d02011-03-02 20:07:29 -05001880struct cayman_asic {
1881 unsigned max_shader_engines;
1882 unsigned max_pipes_per_simd;
1883 unsigned max_tile_pipes;
1884 unsigned max_simds_per_se;
1885 unsigned max_backends_per_se;
1886 unsigned max_texture_channel_caches;
1887 unsigned max_gprs;
1888 unsigned max_threads;
1889 unsigned max_gs_threads;
1890 unsigned max_stack_entries;
1891 unsigned sx_num_of_sets;
1892 unsigned sx_max_export_size;
1893 unsigned sx_max_export_pos_size;
1894 unsigned sx_max_export_smx_size;
1895 unsigned max_hw_contexts;
1896 unsigned sq_num_cf_insts;
1897 unsigned sc_prim_fifo_size;
1898 unsigned sc_hiz_tile_fifo_size;
1899 unsigned sc_earlyz_tile_fifo_size;
1900
1901 unsigned num_shader_engines;
1902 unsigned num_shader_pipes_per_simd;
1903 unsigned num_tile_pipes;
1904 unsigned num_simds_per_se;
1905 unsigned num_backends_per_se;
1906 unsigned backend_disable_mask_per_asic;
1907 unsigned backend_map;
1908 unsigned num_texture_channel_caches;
1909 unsigned mem_max_burst_length_bytes;
1910 unsigned mem_row_size_in_kb;
1911 unsigned shader_engine_tile_size;
1912 unsigned num_gpus;
1913 unsigned multi_gpu_tile_size;
1914
1915 unsigned tile_config;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001916};
1917
Alex Deucher0a96d722012-03-20 17:18:11 -04001918struct si_asic {
1919 unsigned max_shader_engines;
Alex Deucher0a96d722012-03-20 17:18:11 -04001920 unsigned max_tile_pipes;
Alex Deucher1a8ca752012-06-01 18:58:22 -04001921 unsigned max_cu_per_sh;
1922 unsigned max_sh_per_se;
Alex Deucher0a96d722012-03-20 17:18:11 -04001923 unsigned max_backends_per_se;
1924 unsigned max_texture_channel_caches;
1925 unsigned max_gprs;
1926 unsigned max_gs_threads;
1927 unsigned max_hw_contexts;
1928 unsigned sc_prim_fifo_size_frontend;
1929 unsigned sc_prim_fifo_size_backend;
1930 unsigned sc_hiz_tile_fifo_size;
1931 unsigned sc_earlyz_tile_fifo_size;
1932
Alex Deucher0a96d722012-03-20 17:18:11 -04001933 unsigned num_tile_pipes;
1934 unsigned num_backends_per_se;
1935 unsigned backend_disable_mask_per_asic;
1936 unsigned backend_map;
1937 unsigned num_texture_channel_caches;
1938 unsigned mem_max_burst_length_bytes;
1939 unsigned mem_row_size_in_kb;
1940 unsigned shader_engine_tile_size;
1941 unsigned num_gpus;
1942 unsigned multi_gpu_tile_size;
1943
1944 unsigned tile_config;
Jerome Glisse64d7b8b2013-04-09 11:17:08 -04001945 uint32_t tile_mode_array[32];
Alex Deucher0a96d722012-03-20 17:18:11 -04001946};
1947
Alex Deucher8cc1a532013-04-09 12:41:24 -04001948struct cik_asic {
1949 unsigned max_shader_engines;
1950 unsigned max_tile_pipes;
1951 unsigned max_cu_per_sh;
1952 unsigned max_sh_per_se;
1953 unsigned max_backends_per_se;
1954 unsigned max_texture_channel_caches;
1955 unsigned max_gprs;
1956 unsigned max_gs_threads;
1957 unsigned max_hw_contexts;
1958 unsigned sc_prim_fifo_size_frontend;
1959 unsigned sc_prim_fifo_size_backend;
1960 unsigned sc_hiz_tile_fifo_size;
1961 unsigned sc_earlyz_tile_fifo_size;
1962
1963 unsigned num_tile_pipes;
1964 unsigned num_backends_per_se;
1965 unsigned backend_disable_mask_per_asic;
1966 unsigned backend_map;
1967 unsigned num_texture_channel_caches;
1968 unsigned mem_max_burst_length_bytes;
1969 unsigned mem_row_size_in_kb;
1970 unsigned shader_engine_tile_size;
1971 unsigned num_gpus;
1972 unsigned multi_gpu_tile_size;
1973
1974 unsigned tile_config;
Alex Deucher39aee492013-04-10 13:41:25 -04001975 uint32_t tile_mode_array[32];
Alex Deucher8cc1a532013-04-09 12:41:24 -04001976};
1977
Jerome Glisse068a1172009-06-17 13:28:30 +02001978union radeon_asic_config {
1979 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10001980 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001981 struct r600_asic r600;
1982 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001983 struct evergreen_asic evergreen;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001984 struct cayman_asic cayman;
Alex Deucher0a96d722012-03-20 17:18:11 -04001985 struct si_asic si;
Alex Deucher8cc1a532013-04-09 12:41:24 -04001986 struct cik_asic cik;
Jerome Glisse068a1172009-06-17 13:28:30 +02001987};
1988
Daniel Vetter0a10c852010-03-11 21:19:14 +00001989/*
1990 * asic initizalization from radeon_asic.c
1991 */
1992void radeon_agp_disable(struct radeon_device *rdev);
1993int radeon_asic_init(struct radeon_device *rdev);
1994
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001995
1996/*
1997 * IOCTL.
1998 */
1999int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
2000 struct drm_file *filp);
2001int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
2002 struct drm_file *filp);
2003int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
2004 struct drm_file *file_priv);
2005int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
2006 struct drm_file *file_priv);
2007int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2008 struct drm_file *file_priv);
2009int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
2010 struct drm_file *file_priv);
2011int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2012 struct drm_file *filp);
2013int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
2014 struct drm_file *filp);
2015int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
2016 struct drm_file *filp);
2017int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
2018 struct drm_file *filp);
Jerome Glisse721604a2012-01-05 22:11:05 -05002019int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
2020 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002021int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10002022int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
2023 struct drm_file *filp);
2024int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
2025 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002026
Alex Deucher16cdf042011-10-28 10:30:02 -04002027/* VRAM scratch page for HDP bug, default vram page */
2028struct r600_vram_scratch {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04002029 struct radeon_bo *robj;
2030 volatile uint32_t *ptr;
Alex Deucher16cdf042011-10-28 10:30:02 -04002031 u64 gpu_addr;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04002032};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002033
Luca Tettamantifd64ca82012-08-16 11:11:18 -04002034/*
2035 * ACPI
2036 */
2037struct radeon_atif_notification_cfg {
2038 bool enabled;
2039 int command_code;
2040};
2041
2042struct radeon_atif_notifications {
2043 bool display_switch;
2044 bool expansion_mode_change;
2045 bool thermal_state;
2046 bool forced_power_state;
2047 bool system_power_state;
2048 bool display_conf_change;
2049 bool px_gfx_switch;
2050 bool brightness_change;
2051 bool dgpu_display_event;
2052};
2053
2054struct radeon_atif_functions {
2055 bool system_params;
2056 bool sbios_requests;
2057 bool select_active_disp;
2058 bool lid_state;
2059 bool get_tv_standard;
2060 bool set_tv_standard;
2061 bool get_panel_expansion_mode;
2062 bool set_panel_expansion_mode;
2063 bool temperature_change;
2064 bool graphics_device_types;
2065};
2066
2067struct radeon_atif {
2068 struct radeon_atif_notifications notifications;
2069 struct radeon_atif_functions functions;
2070 struct radeon_atif_notification_cfg notification_cfg;
Alex Deucher37e9b6a2012-08-03 11:39:43 -04002071 struct radeon_encoder *encoder_for_bl;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04002072};
Michel Dänzer7a1619b2011-11-10 18:57:26 +01002073
Alex Deuchere3a15922012-08-16 11:13:43 -04002074struct radeon_atcs_functions {
2075 bool get_ext_state;
2076 bool pcie_perf_req;
2077 bool pcie_dev_rdy;
2078 bool pcie_bus_width;
2079};
2080
2081struct radeon_atcs {
2082 struct radeon_atcs_functions functions;
2083};
2084
Michel Dänzer7a1619b2011-11-10 18:57:26 +01002085/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002086 * Core structure, functions and helpers.
2087 */
2088typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
2089typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
2090
2091struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002092 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002093 struct drm_device *ddev;
2094 struct pci_dev *pdev;
Jerome Glissedee53e72012-07-02 12:45:19 -04002095 struct rw_semaphore exclusive_lock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002096 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02002097 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002098 enum radeon_family family;
2099 unsigned long flags;
2100 int usec_timeout;
2101 enum radeon_pll_errata pll_errata;
2102 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04002103 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002104 int disp_priority;
2105 /* BIOS */
2106 uint8_t *bios;
2107 bool is_atom_bios;
2108 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01002109 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002110 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10002111 resource_size_t rmmio_base;
2112 resource_size_t rmmio_size;
Daniel Vetter2c385152012-12-02 14:06:15 +01002113 /* protects concurrent MM_INDEX/DATA based register access */
2114 spinlock_t mmio_idx_lock;
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00002115 void __iomem *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002116 radeon_rreg_t mc_rreg;
2117 radeon_wreg_t mc_wreg;
2118 radeon_rreg_t pll_rreg;
2119 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10002120 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002121 radeon_rreg_t pciep_rreg;
2122 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04002123 /* io port */
2124 void __iomem *rio_mem;
2125 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002126 struct radeon_clock clock;
2127 struct radeon_mc mc;
2128 struct radeon_gart gart;
2129 struct radeon_mode_info mode_info;
2130 struct radeon_scratch scratch;
Alex Deucher75efdee2013-03-04 12:47:46 -05002131 struct radeon_doorbell doorbell;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002132 struct radeon_mman mman;
Alex Deucher74652802011-08-25 13:39:48 -04002133 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
Jerome Glisse0085c9502012-05-09 15:34:55 +02002134 wait_queue_head_t fence_queue;
Christian Königd6999bc2012-05-09 15:34:45 +02002135 struct mutex ring_lock;
Christian Könige32eb502011-10-23 12:56:27 +02002136 struct radeon_ring ring[RADEON_NUM_RINGS];
Jerome Glissec507f7e2012-05-09 15:34:58 +02002137 bool ib_pool_ready;
2138 struct radeon_sa_manager ring_tmp_bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002139 struct radeon_irq irq;
2140 struct radeon_asic *asic;
2141 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02002142 struct radeon_pm pm;
Christian Königf2ba57b2013-04-08 12:41:29 +02002143 struct radeon_uvd uvd;
Yang Zhaof657c2a2009-09-15 12:21:01 +10002144 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002145 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002146 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002147 bool shutdown;
2148 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10002149 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02002150 bool accel_working;
Samuel Lia0a53aa2013-04-08 17:25:47 -04002151 bool fastfb_working; /* IGP feature*/
Dave Airliee024e112009-06-24 09:48:08 +10002152 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002153 const struct firmware *me_fw; /* all family ME firmware */
2154 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002155 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Alex Deucher0af62b02011-01-06 21:19:31 -05002156 const struct firmware *mc_fw; /* NI MC firmware */
Alex Deucher0f0de062012-03-20 17:18:17 -04002157 const struct firmware *ce_fw; /* SI CE firmware */
Alex Deucher02c81322012-12-18 21:43:07 -05002158 const struct firmware *mec_fw; /* CIK MEC firmware */
Alex Deucher21a93e12013-04-09 12:47:11 -04002159 const struct firmware *sdma_fw; /* CIK SDMA firmware */
Alex Deucher66229b22013-06-26 00:11:19 -04002160 const struct firmware *smc_fw; /* SMC firmware */
Christian König4ad9c1c2013-08-05 14:10:55 +02002161 const struct firmware *uvd_fw; /* UVD firmware */
Alex Deucher16cdf042011-10-28 10:30:02 -04002162 struct r600_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04002163 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002164 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucher2948f5e2013-04-12 13:52:52 -04002165 struct radeon_rlc rlc;
Alex Deucher963e81f2013-06-26 17:37:11 -04002166 struct radeon_mec mec;
Alex Deucherd4877cf2009-12-04 16:56:37 -05002167 struct work_struct hotplug_work;
Alex Deucherf122c612012-03-30 08:59:57 -04002168 struct work_struct audio_work;
Alex Deucher8f61b342013-06-14 09:13:52 -04002169 struct work_struct reset_work;
Alex Deucher18917b62010-02-01 16:02:25 -05002170 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05002171 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Alex Deucher948bee32013-05-14 12:08:35 -04002172 bool has_uvd;
Alex Deucherb5306022013-07-31 16:51:33 -04002173 struct r600_audio audio; /* audio stuff */
Alex Deucherce8f5372010-05-07 15:10:16 -04002174 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01002175 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10002176 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01002177 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04002178 /* i2c buses */
2179 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Christian König4d8bf9a2011-10-24 14:54:54 +02002180 /* debugfs */
2181 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
2182 unsigned debugfs_count;
Jerome Glisse721604a2012-01-05 22:11:05 -05002183 /* virtual memory */
2184 struct radeon_vm_manager vm_manager;
Marek Olšák6759a0a2012-08-09 16:34:17 +02002185 struct mutex gpu_clock_mutex;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04002186 /* ACPI interface */
2187 struct radeon_atif atif;
Alex Deuchere3a15922012-08-16 11:13:43 -04002188 struct radeon_atcs atcs;
Alex Deucherf61d5b462013-08-06 12:40:16 -04002189 /* srbm instance registers */
2190 struct mutex srbm_mutex;
Alex Deucher64d8a722013-08-08 16:31:25 -04002191 /* clock, powergating flags */
2192 u32 cg_flags;
2193 u32 pg_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002194};
2195
2196int radeon_device_init(struct radeon_device *rdev,
2197 struct drm_device *ddev,
2198 struct pci_dev *pdev,
2199 uint32_t flags);
2200void radeon_device_fini(struct radeon_device *rdev);
2201int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
2202
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002203uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
2204 bool always_indirect);
2205void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
2206 bool always_indirect);
Andi Kleen6fcbef72011-10-13 16:08:42 -07002207u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
2208void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher351a52a2010-06-30 11:52:50 -04002209
Alex Deucher75efdee2013-03-04 12:47:46 -05002210u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 offset);
2211void cik_mm_wdoorbell(struct radeon_device *rdev, u32 offset, u32 v);
2212
Jerome Glisse4c788672009-11-20 14:29:23 +01002213/*
2214 * Cast helper
2215 */
2216#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002217
2218/*
2219 * Registers read & write functions.
2220 */
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00002221#define RREG8(reg) readb((rdev->rmmio) + (reg))
2222#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
2223#define RREG16(reg) readw((rdev->rmmio) + (reg))
2224#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002225#define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
2226#define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
2227#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
2228#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
2229#define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002230#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2231#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2232#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
2233#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
2234#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
2235#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10002236#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
2237#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Alex Deucher492d2b62012-10-25 16:06:59 -04002238#define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg))
2239#define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002240#define RREG32_SMC(reg) tn_smc_rreg(rdev, (reg))
2241#define WREG32_SMC(reg, v) tn_smc_wreg(rdev, (reg), (v))
Alex Deucherff82bbc2013-04-12 11:27:20 -04002242#define RREG32_RCU(reg) r600_rcu_rreg(rdev, (reg))
2243#define WREG32_RCU(reg, v) r600_rcu_wreg(rdev, (reg), (v))
Alex Deucher46f95642013-04-12 11:49:51 -04002244#define RREG32_CG(reg) eg_cg_rreg(rdev, (reg))
2245#define WREG32_CG(reg, v) eg_cg_wreg(rdev, (reg), (v))
Alex Deucher792edd62013-02-14 18:18:12 -05002246#define RREG32_PIF_PHY0(reg) eg_pif_phy0_rreg(rdev, (reg))
2247#define WREG32_PIF_PHY0(reg, v) eg_pif_phy0_wreg(rdev, (reg), (v))
2248#define RREG32_PIF_PHY1(reg) eg_pif_phy1_rreg(rdev, (reg))
2249#define WREG32_PIF_PHY1(reg, v) eg_pif_phy1_wreg(rdev, (reg), (v))
Alex Deucher93656cd2013-02-25 15:18:39 -05002250#define RREG32_UVD_CTX(reg) r600_uvd_ctx_rreg(rdev, (reg))
2251#define WREG32_UVD_CTX(reg, v) r600_uvd_ctx_wreg(rdev, (reg), (v))
Alex Deucher1d582342013-04-19 13:03:37 -04002252#define RREG32_DIDT(reg) cik_didt_rreg(rdev, (reg))
2253#define WREG32_DIDT(reg, v) cik_didt_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002254#define WREG32_P(reg, val, mask) \
2255 do { \
2256 uint32_t tmp_ = RREG32(reg); \
2257 tmp_ &= (mask); \
2258 tmp_ |= ((val) & ~(mask)); \
2259 WREG32(reg, tmp_); \
2260 } while (0)
Rafał Miłeckid5169fc2013-04-14 01:26:19 +02002261#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
Rafał Miłeckid43a93c2013-08-15 18:55:22 +02002262#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002263#define WREG32_PLL_P(reg, val, mask) \
2264 do { \
2265 uint32_t tmp_ = RREG32_PLL(reg); \
2266 tmp_ &= (mask); \
2267 tmp_ |= ((val) & ~(mask)); \
2268 WREG32_PLL(reg, tmp_); \
2269 } while (0)
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002270#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
Alex Deucher351a52a2010-06-30 11:52:50 -04002271#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
2272#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002273
Alex Deucher75efdee2013-03-04 12:47:46 -05002274#define RDOORBELL32(offset) cik_mm_rdoorbell(rdev, (offset))
2275#define WDOORBELL32(offset, v) cik_mm_wdoorbell(rdev, (offset), (v))
2276
Dave Airliede1b2892009-08-12 18:43:14 +10002277/*
2278 * Indirect registers accessor
2279 */
2280static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
2281{
2282 uint32_t r;
2283
2284 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
2285 r = RREG32(RADEON_PCIE_DATA);
2286 return r;
2287}
2288
2289static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
2290{
2291 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
2292 WREG32(RADEON_PCIE_DATA, (v));
2293}
2294
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002295static inline u32 tn_smc_rreg(struct radeon_device *rdev, u32 reg)
2296{
2297 u32 r;
2298
2299 WREG32(TN_SMC_IND_INDEX_0, (reg));
2300 r = RREG32(TN_SMC_IND_DATA_0);
2301 return r;
2302}
2303
2304static inline void tn_smc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2305{
2306 WREG32(TN_SMC_IND_INDEX_0, (reg));
2307 WREG32(TN_SMC_IND_DATA_0, (v));
2308}
2309
Alex Deucherff82bbc2013-04-12 11:27:20 -04002310static inline u32 r600_rcu_rreg(struct radeon_device *rdev, u32 reg)
2311{
2312 u32 r;
2313
2314 WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
2315 r = RREG32(R600_RCU_DATA);
2316 return r;
2317}
2318
2319static inline void r600_rcu_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2320{
2321 WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
2322 WREG32(R600_RCU_DATA, (v));
2323}
2324
Alex Deucher46f95642013-04-12 11:49:51 -04002325static inline u32 eg_cg_rreg(struct radeon_device *rdev, u32 reg)
2326{
2327 u32 r;
2328
2329 WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
2330 r = RREG32(EVERGREEN_CG_IND_DATA);
2331 return r;
2332}
2333
2334static inline void eg_cg_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2335{
2336 WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
2337 WREG32(EVERGREEN_CG_IND_DATA, (v));
2338}
2339
Alex Deucher792edd62013-02-14 18:18:12 -05002340static inline u32 eg_pif_phy0_rreg(struct radeon_device *rdev, u32 reg)
2341{
2342 u32 r;
2343
2344 WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
2345 r = RREG32(EVERGREEN_PIF_PHY0_DATA);
2346 return r;
2347}
2348
2349static inline void eg_pif_phy0_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2350{
2351 WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
2352 WREG32(EVERGREEN_PIF_PHY0_DATA, (v));
2353}
2354
2355static inline u32 eg_pif_phy1_rreg(struct radeon_device *rdev, u32 reg)
2356{
2357 u32 r;
2358
2359 WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
2360 r = RREG32(EVERGREEN_PIF_PHY1_DATA);
2361 return r;
2362}
2363
2364static inline void eg_pif_phy1_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2365{
2366 WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
2367 WREG32(EVERGREEN_PIF_PHY1_DATA, (v));
2368}
2369
Alex Deucher93656cd2013-02-25 15:18:39 -05002370static inline u32 r600_uvd_ctx_rreg(struct radeon_device *rdev, u32 reg)
2371{
2372 u32 r;
2373
2374 WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
2375 r = RREG32(R600_UVD_CTX_DATA);
2376 return r;
2377}
2378
2379static inline void r600_uvd_ctx_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2380{
2381 WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
2382 WREG32(R600_UVD_CTX_DATA, (v));
2383}
2384
Alex Deucher1d582342013-04-19 13:03:37 -04002385
2386static inline u32 cik_didt_rreg(struct radeon_device *rdev, u32 reg)
2387{
2388 u32 r;
2389
2390 WREG32(CIK_DIDT_IND_INDEX, (reg));
2391 r = RREG32(CIK_DIDT_IND_DATA);
2392 return r;
2393}
2394
2395static inline void cik_didt_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2396{
2397 WREG32(CIK_DIDT_IND_INDEX, (reg));
2398 WREG32(CIK_DIDT_IND_DATA, (v));
2399}
2400
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002401void r100_pll_errata_after_index(struct radeon_device *rdev);
2402
2403
2404/*
2405 * ASICs helpers.
2406 */
Dave Airlieb995e432009-07-14 02:02:32 +10002407#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
2408 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002409#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
2410 (rdev->family == CHIP_RV200) || \
2411 (rdev->family == CHIP_RS100) || \
2412 (rdev->family == CHIP_RS200) || \
2413 (rdev->family == CHIP_RV250) || \
2414 (rdev->family == CHIP_RV280) || \
2415 (rdev->family == CHIP_RS300))
2416#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
2417 (rdev->family == CHIP_RV350) || \
2418 (rdev->family == CHIP_R350) || \
2419 (rdev->family == CHIP_RV380) || \
2420 (rdev->family == CHIP_R420) || \
2421 (rdev->family == CHIP_R423) || \
2422 (rdev->family == CHIP_RV410) || \
2423 (rdev->family == CHIP_RS400) || \
2424 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05002425#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
2426 (rdev->ddev->pdev->device == 0x9443) || \
2427 (rdev->ddev->pdev->device == 0x944B) || \
2428 (rdev->ddev->pdev->device == 0x9506) || \
2429 (rdev->ddev->pdev->device == 0x9509) || \
2430 (rdev->ddev->pdev->device == 0x950F) || \
2431 (rdev->ddev->pdev->device == 0x689C) || \
2432 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002433#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05002434#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
2435 (rdev->family == CHIP_RS690) || \
2436 (rdev->family == CHIP_RS740) || \
2437 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002438#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
2439#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002440#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05002441#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
2442 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05002443#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Alex Deucher8848f752012-03-20 17:18:28 -04002444#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
2445#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
2446 (rdev->flags & RADEON_IS_IGP))
Alex Deucher624d3522012-12-18 17:01:35 -05002447#define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
Alex Deucherb5d9d722012-07-26 18:53:55 -04002448#define ASIC_IS_NODCE(rdev) ((rdev->family == CHIP_HAINAN))
Alex Deuchere2829172013-06-07 11:37:11 -04002449#define ASIC_IS_DCE8(rdev) ((rdev->family >= CHIP_BONAIRE))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002450
Alex Deucherdc50ba72013-06-26 00:33:35 -04002451#define ASIC_IS_LOMBOK(rdev) ((rdev->ddev->pdev->device == 0x6849) || \
2452 (rdev->ddev->pdev->device == 0x6850) || \
2453 (rdev->ddev->pdev->device == 0x6858) || \
2454 (rdev->ddev->pdev->device == 0x6859) || \
2455 (rdev->ddev->pdev->device == 0x6840) || \
2456 (rdev->ddev->pdev->device == 0x6841) || \
2457 (rdev->ddev->pdev->device == 0x6842) || \
2458 (rdev->ddev->pdev->device == 0x6843))
2459
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002460/*
2461 * BIOS helpers.
2462 */
2463#define RBIOS8(i) (rdev->bios[i])
2464#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2465#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2466
2467int radeon_combios_init(struct radeon_device *rdev);
2468void radeon_combios_fini(struct radeon_device *rdev);
2469int radeon_atombios_init(struct radeon_device *rdev);
2470void radeon_atombios_fini(struct radeon_device *rdev);
2471
2472
2473/*
2474 * RING helpers.
2475 */
Andi Kleence580fa2011-10-13 16:08:47 -07002476#if DRM_DEBUG_CODE == 0
Christian Könige32eb502011-10-23 12:56:27 +02002477static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002478{
Christian Könige32eb502011-10-23 12:56:27 +02002479 ring->ring[ring->wptr++] = v;
2480 ring->wptr &= ring->ptr_mask;
2481 ring->count_dw--;
2482 ring->ring_free_dw--;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002483}
Andi Kleence580fa2011-10-13 16:08:47 -07002484#else
2485/* With debugging this is just too big to inline */
Christian Könige32eb502011-10-23 12:56:27 +02002486void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
Andi Kleence580fa2011-10-13 16:08:47 -07002487#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002488
2489/*
2490 * ASICs macro.
2491 */
Jerome Glisse068a1172009-06-17 13:28:30 +02002492#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002493#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
2494#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
2495#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Christian König76a0df82013-08-13 11:56:50 +02002496#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)]->cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10002497#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glissea2d07b72010-03-09 14:45:11 +00002498#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Alex Deucherc5b3b852012-02-23 17:53:46 -05002499#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
2500#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
Christian König05b07142012-08-06 20:21:10 +02002501#define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
2502#define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
Alex Deucher43f12142013-02-01 17:32:42 +01002503#define radeon_asic_vm_set_page(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_page((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
Christian König76a0df82013-08-13 11:56:50 +02002504#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_start((rdev), (cp))
2505#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_test((rdev), (cp))
2506#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ib_test((rdev), (cp))
2507#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_execute((rdev), (ib))
2508#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_parse((rdev), (ib))
2509#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)]->is_lockup((rdev), (cp))
2510#define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)]->vm_flush((rdev), (r), (vm))
2511#define radeon_ring_get_rptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_rptr((rdev), (r))
2512#define radeon_ring_get_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_wptr((rdev), (r))
2513#define radeon_ring_set_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->set_wptr((rdev), (r))
Alex Deucherb35ea4a2012-02-23 17:53:43 -05002514#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
2515#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
Alex Deucherc79a49c2012-02-23 17:53:47 -05002516#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
Alex Deucher37e9b6a2012-08-03 11:39:43 -04002517#define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
Alex Deucher6d92f812012-09-14 09:59:26 -04002518#define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
Alex Deuchera973bea2013-04-18 11:32:16 -04002519#define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b))
2520#define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m))
Christian König76a0df82013-08-13 11:56:50 +02002521#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)]->emit_fence((rdev), (fence))
2522#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)]->emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
Alex Deucher27cd7762012-02-23 17:53:42 -05002523#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
2524#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
2525#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
2526#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
2527#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
2528#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
Alex Deucher798bcf72012-02-23 17:53:48 -05002529#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
2530#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
2531#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
2532#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
2533#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
2534#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
2535#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
Alex Deucher73afc702013-04-08 12:41:30 +02002536#define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
Alex Deucher6bd1c382013-06-21 14:38:03 -04002537#define radeon_get_temperature(rdev) (rdev)->asic->pm.get_temperature((rdev))
Alex Deucher9e6f3d02012-02-23 17:53:49 -05002538#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
2539#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
Alex Deucherc79a49c2012-02-23 17:53:47 -05002540#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
Alex Deucher901ea572012-02-23 17:53:39 -05002541#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
2542#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
2543#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
2544#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
Alex Deucherdef9ba92010-04-22 12:39:58 -04002545#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera02fa392012-02-23 17:53:41 -05002546#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
2547#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
2548#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
2549#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
2550#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
Alex Deucher69b62ad2012-08-03 11:50:54 -04002551#define radeon_pre_page_flip(rdev, crtc) (rdev)->asic->pflip.pre_page_flip((rdev), (crtc))
2552#define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
2553#define radeon_post_page_flip(rdev, crtc) (rdev)->asic->pflip.post_page_flip((rdev), (crtc))
2554#define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
2555#define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
Alex Deucher454d2e22013-02-14 10:04:02 -05002556#define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
Alex Deucherd0418892013-01-24 10:35:23 -05002557#define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002558#define radeon_dpm_init(rdev) rdev->asic->dpm.init((rdev))
2559#define radeon_dpm_setup_asic(rdev) rdev->asic->dpm.setup_asic((rdev))
2560#define radeon_dpm_enable(rdev) rdev->asic->dpm.enable((rdev))
2561#define radeon_dpm_disable(rdev) rdev->asic->dpm.disable((rdev))
Alex Deucher84dd1922013-01-16 12:52:04 -05002562#define radeon_dpm_pre_set_power_state(rdev) rdev->asic->dpm.pre_set_power_state((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002563#define radeon_dpm_set_power_state(rdev) rdev->asic->dpm.set_power_state((rdev))
Alex Deucher84dd1922013-01-16 12:52:04 -05002564#define radeon_dpm_post_set_power_state(rdev) rdev->asic->dpm.post_set_power_state((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002565#define radeon_dpm_display_configuration_changed(rdev) rdev->asic->dpm.display_configuration_changed((rdev))
2566#define radeon_dpm_fini(rdev) rdev->asic->dpm.fini((rdev))
2567#define radeon_dpm_get_sclk(rdev, l) rdev->asic->dpm.get_sclk((rdev), (l))
2568#define radeon_dpm_get_mclk(rdev, l) rdev->asic->dpm.get_mclk((rdev), (l))
2569#define radeon_dpm_print_power_state(rdev, ps) rdev->asic->dpm.print_power_state((rdev), (ps))
Alex Deucher1316b792013-06-28 09:28:39 -04002570#define radeon_dpm_debugfs_print_current_performance_level(rdev, m) rdev->asic->dpm.debugfs_print_current_performance_level((rdev), (m))
Alex Deucher70d01a52013-07-02 18:38:02 -04002571#define radeon_dpm_force_performance_level(rdev, l) rdev->asic->dpm.force_performance_level((rdev), (l))
Alex Deucher48783062013-07-08 11:35:06 -04002572#define radeon_dpm_vblank_too_short(rdev) rdev->asic->dpm.vblank_too_short((rdev))
Alex Deucher9e9d9762013-07-31 18:13:23 -04002573#define radeon_dpm_powergate_uvd(rdev, g) rdev->asic->dpm.powergate_uvd((rdev), (g))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002574
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02002575/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002576/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002577extern int radeon_gpu_reset(struct radeon_device *rdev);
Alex Deucher410a3412013-01-18 13:05:39 -05002578extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002579extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002580extern int radeon_modeset_init(struct radeon_device *rdev);
2581extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002582extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04002583extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04002584extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10002585extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002586extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002587extern void radeon_wb_fini(struct radeon_device *rdev);
2588extern int radeon_wb_init(struct radeon_device *rdev);
2589extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002590extern void radeon_surface_init(struct radeon_device *rdev);
2591extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02002592extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02002593extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01002594extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01002595extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00002596extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
2597extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10002598extern int radeon_resume_kms(struct drm_device *dev);
2599extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Dave Airlie53595332011-03-14 09:47:24 +10002600extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
Alex Deucher2e1b65f2013-02-26 11:26:51 -05002601extern void radeon_program_register_sequence(struct radeon_device *rdev,
2602 const u32 *registers,
2603 const u32 array_size);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02002604
Daniel Vetter3574dda2011-02-18 17:59:19 +01002605/*
Jerome Glisse721604a2012-01-05 22:11:05 -05002606 * vm
2607 */
2608int radeon_vm_manager_init(struct radeon_device *rdev);
2609void radeon_vm_manager_fini(struct radeon_device *rdev);
Christian Königd72d43c2012-10-09 13:31:18 +02002610void radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
Jerome Glisse721604a2012-01-05 22:11:05 -05002611void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königddf03f52012-08-09 20:02:28 +02002612int radeon_vm_alloc_pt(struct radeon_device *rdev, struct radeon_vm *vm);
Christian König13e55c32012-10-09 13:31:19 +02002613void radeon_vm_add_to_lru(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königee60e292012-08-09 16:21:08 +02002614struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
2615 struct radeon_vm *vm, int ring);
2616void radeon_vm_fence(struct radeon_device *rdev,
2617 struct radeon_vm *vm,
2618 struct radeon_fence *fence);
Christian Königdce34bf2012-09-17 19:36:18 +02002619uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
Jerome Glisse721604a2012-01-05 22:11:05 -05002620int radeon_vm_bo_update_pte(struct radeon_device *rdev,
2621 struct radeon_vm *vm,
2622 struct radeon_bo *bo,
2623 struct ttm_mem_reg *mem);
2624void radeon_vm_bo_invalidate(struct radeon_device *rdev,
2625 struct radeon_bo *bo);
Christian König421ca7a2012-09-11 16:10:00 +02002626struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
2627 struct radeon_bo *bo);
Christian Könige971bd52012-09-11 16:10:04 +02002628struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
2629 struct radeon_vm *vm,
2630 struct radeon_bo *bo);
2631int radeon_vm_bo_set_addr(struct radeon_device *rdev,
2632 struct radeon_bo_va *bo_va,
2633 uint64_t offset,
2634 uint32_t flags);
Jerome Glisse721604a2012-01-05 22:11:05 -05002635int radeon_vm_bo_rmv(struct radeon_device *rdev,
Christian Könige971bd52012-09-11 16:10:04 +02002636 struct radeon_bo_va *bo_va);
Jerome Glisse721604a2012-01-05 22:11:05 -05002637
Alex Deucherf122c612012-03-30 08:59:57 -04002638/* audio */
2639void r600_audio_update_hdmi(struct work_struct *work);
Alex Deucherb5306022013-07-31 16:51:33 -04002640struct r600_audio_pin *r600_audio_get_pin(struct radeon_device *rdev);
2641struct r600_audio_pin *dce6_audio_get_pin(struct radeon_device *rdev);
Jerome Glisse721604a2012-01-05 22:11:05 -05002642
2643/*
Alex Deucher16cdf042011-10-28 10:30:02 -04002644 * R600 vram scratch functions
2645 */
2646int r600_vram_scratch_init(struct radeon_device *rdev);
2647void r600_vram_scratch_fini(struct radeon_device *rdev);
2648
2649/*
Jerome Glisse285484e2011-12-16 17:03:42 -05002650 * r600 cs checking helper
2651 */
2652unsigned r600_mip_minify(unsigned size, unsigned level);
2653bool r600_fmt_is_valid_color(u32 format);
2654bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
2655int r600_fmt_get_blocksize(u32 format);
2656int r600_fmt_get_nblocksx(u32 format, u32 w);
2657int r600_fmt_get_nblocksy(u32 format, u32 h);
2658
2659/*
Daniel Vetter3574dda2011-02-18 17:59:19 +01002660 * r600 functions used by radeon_encoder.c
2661 */
Rafał Miłecki1b688d082012-04-30 15:44:54 +02002662struct radeon_hdmi_acr {
2663 u32 clock;
2664
2665 int n_32khz;
2666 int cts_32khz;
2667
2668 int n_44_1khz;
2669 int cts_44_1khz;
2670
2671 int n_48khz;
2672 int cts_48khz;
2673
2674};
2675
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002676extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
2677
Alex Deucher416a2bd2012-05-31 19:00:25 -04002678extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
2679 u32 tiling_pipe_num,
2680 u32 max_rb_num,
2681 u32 total_max_rb_num,
2682 u32 enabled_rb_mask);
Alex Deucherfe251e22010-03-24 13:36:43 -04002683
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002684/*
2685 * evergreen functions used by radeon_encoder.c
2686 */
2687
Alex Deucher0af62b02011-01-06 21:19:31 -05002688extern int ni_init_microcode(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002689extern int ni_mc_load_microcode(struct radeon_device *rdev);
Alex Deucher0af62b02011-01-06 21:19:31 -05002690
Alex Deucherc4917072012-07-31 17:14:35 -04002691/* radeon_acpi.c */
2692#if defined(CONFIG_ACPI)
2693extern int radeon_acpi_init(struct radeon_device *rdev);
2694extern void radeon_acpi_fini(struct radeon_device *rdev);
Alex Deucherdc50ba72013-06-26 00:33:35 -04002695extern bool radeon_acpi_is_pcie_performance_request_supported(struct radeon_device *rdev);
2696extern int radeon_acpi_pcie_performance_request(struct radeon_device *rdev,
Alex Deuchere37e6a02013-02-13 15:47:24 -05002697 u8 perf_req, bool advertise);
Alex Deucherdc50ba72013-06-26 00:33:35 -04002698extern int radeon_acpi_pcie_notify_device_ready(struct radeon_device *rdev);
Alex Deucherc4917072012-07-31 17:14:35 -04002699#else
2700static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
2701static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
2702#endif
Alberto Miloned7a29522010-07-06 11:40:24 -04002703
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002704int radeon_cs_packet_parse(struct radeon_cs_parser *p,
2705 struct radeon_cs_packet *pkt,
2706 unsigned idx);
Ilija Hadzic9ffb7a62013-01-02 18:27:42 -05002707bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05002708void radeon_cs_dump_packet(struct radeon_cs_parser *p,
2709 struct radeon_cs_packet *pkt);
Ilija Hadzice9716992013-01-02 18:27:46 -05002710int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
2711 struct radeon_cs_reloc **cs_reloc,
2712 int nomm);
Ilija Hadzic40592a12013-01-02 18:27:43 -05002713int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
2714 uint32_t *vline_start_end,
2715 uint32_t *vline_status);
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002716
Jerome Glisse4c788672009-11-20 14:29:23 +01002717#include "radeon_object.h"
2718
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002719#endif