blob: efe3fc671e1e56e24f127be58c24461a447a3714 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010036#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Egbert Eiche5868a32013-02-28 04:17:12 -050039static const u32 hpd_ibx[] = {
40 [HPD_CRT] = SDE_CRT_HOTPLUG,
41 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
42 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
43 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
44 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
45};
46
47static const u32 hpd_cpt[] = {
48 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010049 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050050 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
51 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
52 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
53};
54
55static const u32 hpd_mask_i915[] = {
56 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
57 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
58 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
59 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
60 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
61 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
62};
63
64static const u32 hpd_status_gen4[] = {
65 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
66 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
67 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
68 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
69 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
70 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
71};
72
Egbert Eiche5868a32013-02-28 04:17:12 -050073static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
74 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
76 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
77 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80};
81
Zhenyu Wang036a4a72009-06-08 14:40:19 +080082/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010083static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050084ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080085{
Daniel Vetter4bc9d432013-06-27 13:44:58 +020086 assert_spin_locked(&dev_priv->irq_lock);
87
Chris Wilson1ec14ad2010-12-04 11:30:53 +000088 if ((dev_priv->irq_mask & mask) != 0) {
89 dev_priv->irq_mask &= ~mask;
90 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000091 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080092 }
93}
94
Paulo Zanoni0ff98002013-02-22 17:05:31 -030095static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050096ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080097{
Daniel Vetter4bc9d432013-06-27 13:44:58 +020098 assert_spin_locked(&dev_priv->irq_lock);
99
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000100 if ((dev_priv->irq_mask & mask) != mask) {
101 dev_priv->irq_mask |= mask;
102 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000103 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800104 }
105}
106
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300107/**
108 * ilk_update_gt_irq - update GTIMR
109 * @dev_priv: driver private
110 * @interrupt_mask: mask of interrupt bits to update
111 * @enabled_irq_mask: mask of interrupt bits to enable
112 */
113static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
114 uint32_t interrupt_mask,
115 uint32_t enabled_irq_mask)
116{
117 assert_spin_locked(&dev_priv->irq_lock);
118
119 dev_priv->gt_irq_mask &= ~interrupt_mask;
120 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
121 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
122 POSTING_READ(GTIMR);
123}
124
125void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
126{
127 ilk_update_gt_irq(dev_priv, mask, mask);
128}
129
130void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
131{
132 ilk_update_gt_irq(dev_priv, mask, 0);
133}
134
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300135/**
136 * snb_update_pm_irq - update GEN6_PMIMR
137 * @dev_priv: driver private
138 * @interrupt_mask: mask of interrupt bits to update
139 * @enabled_irq_mask: mask of interrupt bits to enable
140 */
141static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
142 uint32_t interrupt_mask,
143 uint32_t enabled_irq_mask)
144{
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300145 uint32_t pmimr, new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300146
147 assert_spin_locked(&dev_priv->irq_lock);
148
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300149 pmimr = new_val = I915_READ(GEN6_PMIMR);
150 new_val &= ~interrupt_mask;
151 new_val |= (~enabled_irq_mask & interrupt_mask);
152
153 if (new_val != pmimr) {
154 I915_WRITE(GEN6_PMIMR, new_val);
155 POSTING_READ(GEN6_PMIMR);
156 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300157}
158
159void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
160{
161 snb_update_pm_irq(dev_priv, mask, mask);
162}
163
164void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
165{
166 snb_update_pm_irq(dev_priv, mask, 0);
167}
168
169static void snb_set_pm_irq(struct drm_i915_private *dev_priv, uint32_t val)
170{
171 snb_update_pm_irq(dev_priv, 0xffffffff, ~val);
172}
173
Paulo Zanoni86642812013-04-12 17:57:57 -0300174static bool ivb_can_enable_err_int(struct drm_device *dev)
175{
176 struct drm_i915_private *dev_priv = dev->dev_private;
177 struct intel_crtc *crtc;
178 enum pipe pipe;
179
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200180 assert_spin_locked(&dev_priv->irq_lock);
181
Paulo Zanoni86642812013-04-12 17:57:57 -0300182 for_each_pipe(pipe) {
183 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
184
185 if (crtc->cpu_fifo_underrun_disabled)
186 return false;
187 }
188
189 return true;
190}
191
192static bool cpt_can_enable_serr_int(struct drm_device *dev)
193{
194 struct drm_i915_private *dev_priv = dev->dev_private;
195 enum pipe pipe;
196 struct intel_crtc *crtc;
197
Daniel Vetterfee884e2013-07-04 23:35:21 +0200198 assert_spin_locked(&dev_priv->irq_lock);
199
Paulo Zanoni86642812013-04-12 17:57:57 -0300200 for_each_pipe(pipe) {
201 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
202
203 if (crtc->pch_fifo_underrun_disabled)
204 return false;
205 }
206
207 return true;
208}
209
210static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
211 enum pipe pipe, bool enable)
212{
213 struct drm_i915_private *dev_priv = dev->dev_private;
214 uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
215 DE_PIPEB_FIFO_UNDERRUN;
216
217 if (enable)
218 ironlake_enable_display_irq(dev_priv, bit);
219 else
220 ironlake_disable_display_irq(dev_priv, bit);
221}
222
223static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
Daniel Vetter7336df62013-07-09 22:59:16 +0200224 enum pipe pipe, bool enable)
Paulo Zanoni86642812013-04-12 17:57:57 -0300225{
226 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni86642812013-04-12 17:57:57 -0300227 if (enable) {
Daniel Vetter7336df62013-07-09 22:59:16 +0200228 I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
229
Paulo Zanoni86642812013-04-12 17:57:57 -0300230 if (!ivb_can_enable_err_int(dev))
231 return;
232
Paulo Zanoni86642812013-04-12 17:57:57 -0300233 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
234 } else {
Daniel Vetter7336df62013-07-09 22:59:16 +0200235 bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);
236
237 /* Change the state _after_ we've read out the current one. */
Paulo Zanoni86642812013-04-12 17:57:57 -0300238 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
Daniel Vetter7336df62013-07-09 22:59:16 +0200239
240 if (!was_enabled &&
241 (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
242 DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n",
243 pipe_name(pipe));
244 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300245 }
246}
247
Daniel Vetterfee884e2013-07-04 23:35:21 +0200248/**
249 * ibx_display_interrupt_update - update SDEIMR
250 * @dev_priv: driver private
251 * @interrupt_mask: mask of interrupt bits to update
252 * @enabled_irq_mask: mask of interrupt bits to enable
253 */
254static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
255 uint32_t interrupt_mask,
256 uint32_t enabled_irq_mask)
257{
258 uint32_t sdeimr = I915_READ(SDEIMR);
259 sdeimr &= ~interrupt_mask;
260 sdeimr |= (~enabled_irq_mask & interrupt_mask);
261
262 assert_spin_locked(&dev_priv->irq_lock);
263
264 I915_WRITE(SDEIMR, sdeimr);
265 POSTING_READ(SDEIMR);
266}
267#define ibx_enable_display_interrupt(dev_priv, bits) \
268 ibx_display_interrupt_update((dev_priv), (bits), (bits))
269#define ibx_disable_display_interrupt(dev_priv, bits) \
270 ibx_display_interrupt_update((dev_priv), (bits), 0)
271
Daniel Vetterde280752013-07-04 23:35:24 +0200272static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
273 enum transcoder pch_transcoder,
Paulo Zanoni86642812013-04-12 17:57:57 -0300274 bool enable)
275{
Paulo Zanoni86642812013-04-12 17:57:57 -0300276 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200277 uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
278 SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
Paulo Zanoni86642812013-04-12 17:57:57 -0300279
280 if (enable)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200281 ibx_enable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300282 else
Daniel Vetterfee884e2013-07-04 23:35:21 +0200283 ibx_disable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300284}
285
286static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
287 enum transcoder pch_transcoder,
288 bool enable)
289{
290 struct drm_i915_private *dev_priv = dev->dev_private;
291
292 if (enable) {
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200293 I915_WRITE(SERR_INT,
294 SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
295
Paulo Zanoni86642812013-04-12 17:57:57 -0300296 if (!cpt_can_enable_serr_int(dev))
297 return;
298
Daniel Vetterfee884e2013-07-04 23:35:21 +0200299 ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Paulo Zanoni86642812013-04-12 17:57:57 -0300300 } else {
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200301 uint32_t tmp = I915_READ(SERR_INT);
302 bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);
303
304 /* Change the state _after_ we've read out the current one. */
Daniel Vetterfee884e2013-07-04 23:35:21 +0200305 ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200306
307 if (!was_enabled &&
308 (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
309 DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n",
310 transcoder_name(pch_transcoder));
311 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300312 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300313}
314
315/**
316 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
317 * @dev: drm device
318 * @pipe: pipe
319 * @enable: true if we want to report FIFO underrun errors, false otherwise
320 *
321 * This function makes us disable or enable CPU fifo underruns for a specific
322 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
323 * reporting for one pipe may also disable all the other CPU error interruts for
324 * the other pipes, due to the fact that there's just one interrupt mask/enable
325 * bit for all the pipes.
326 *
327 * Returns the previous state of underrun reporting.
328 */
329bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
330 enum pipe pipe, bool enable)
331{
332 struct drm_i915_private *dev_priv = dev->dev_private;
333 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
334 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
335 unsigned long flags;
336 bool ret;
337
338 spin_lock_irqsave(&dev_priv->irq_lock, flags);
339
340 ret = !intel_crtc->cpu_fifo_underrun_disabled;
341
342 if (enable == ret)
343 goto done;
344
345 intel_crtc->cpu_fifo_underrun_disabled = !enable;
346
347 if (IS_GEN5(dev) || IS_GEN6(dev))
348 ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
349 else if (IS_GEN7(dev))
Daniel Vetter7336df62013-07-09 22:59:16 +0200350 ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300351
352done:
353 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
354 return ret;
355}
356
357/**
358 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
359 * @dev: drm device
360 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
361 * @enable: true if we want to report FIFO underrun errors, false otherwise
362 *
363 * This function makes us disable or enable PCH fifo underruns for a specific
364 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
365 * underrun reporting for one transcoder may also disable all the other PCH
366 * error interruts for the other transcoders, due to the fact that there's just
367 * one interrupt mask/enable bit for all the transcoders.
368 *
369 * Returns the previous state of underrun reporting.
370 */
371bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
372 enum transcoder pch_transcoder,
373 bool enable)
374{
375 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200376 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
377 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni86642812013-04-12 17:57:57 -0300378 unsigned long flags;
379 bool ret;
380
Daniel Vetterde280752013-07-04 23:35:24 +0200381 /*
382 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
383 * has only one pch transcoder A that all pipes can use. To avoid racy
384 * pch transcoder -> pipe lookups from interrupt code simply store the
385 * underrun statistics in crtc A. Since we never expose this anywhere
386 * nor use it outside of the fifo underrun code here using the "wrong"
387 * crtc on LPT won't cause issues.
388 */
Paulo Zanoni86642812013-04-12 17:57:57 -0300389
390 spin_lock_irqsave(&dev_priv->irq_lock, flags);
391
392 ret = !intel_crtc->pch_fifo_underrun_disabled;
393
394 if (enable == ret)
395 goto done;
396
397 intel_crtc->pch_fifo_underrun_disabled = !enable;
398
399 if (HAS_PCH_IBX(dev))
Daniel Vetterde280752013-07-04 23:35:24 +0200400 ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300401 else
402 cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
403
404done:
405 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
406 return ret;
407}
408
409
Keith Packard7c463582008-11-04 02:03:27 -0800410void
411i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
412{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200413 u32 reg = PIPESTAT(pipe);
414 u32 pipestat = I915_READ(reg) & 0x7fff0000;
Keith Packard7c463582008-11-04 02:03:27 -0800415
Daniel Vetterb79480b2013-06-27 17:52:10 +0200416 assert_spin_locked(&dev_priv->irq_lock);
417
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200418 if ((pipestat & mask) == mask)
419 return;
420
421 /* Enable the interrupt, clear any pending status */
422 pipestat |= mask | (mask >> 16);
423 I915_WRITE(reg, pipestat);
424 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800425}
426
427void
428i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
429{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200430 u32 reg = PIPESTAT(pipe);
431 u32 pipestat = I915_READ(reg) & 0x7fff0000;
Keith Packard7c463582008-11-04 02:03:27 -0800432
Daniel Vetterb79480b2013-06-27 17:52:10 +0200433 assert_spin_locked(&dev_priv->irq_lock);
434
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200435 if ((pipestat & mask) == 0)
436 return;
437
438 pipestat &= ~mask;
439 I915_WRITE(reg, pipestat);
440 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800441}
442
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000443/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300444 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000445 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300446static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000447{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000448 drm_i915_private_t *dev_priv = dev->dev_private;
449 unsigned long irqflags;
450
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300451 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
452 return;
453
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000454 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000455
Jani Nikulaf8987802013-04-29 13:02:53 +0300456 i915_enable_pipestat(dev_priv, 1, PIPE_LEGACY_BLC_EVENT_ENABLE);
457 if (INTEL_INFO(dev)->gen >= 4)
458 i915_enable_pipestat(dev_priv, 0, PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000459
460 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000461}
462
463/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700464 * i915_pipe_enabled - check if a pipe is enabled
465 * @dev: DRM device
466 * @pipe: pipe to check
467 *
468 * Reading certain registers when the pipe is disabled can hang the chip.
469 * Use this routine to make sure the PLL is running and the pipe is active
470 * before reading such registers if unsure.
471 */
472static int
473i915_pipe_enabled(struct drm_device *dev, int pipe)
474{
475 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200476
Daniel Vettera01025a2013-05-22 00:50:23 +0200477 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
478 /* Locking is horribly broken here, but whatever. */
479 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
480 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni71f8ba62013-05-03 12:15:39 -0300481
Daniel Vettera01025a2013-05-22 00:50:23 +0200482 return intel_crtc->active;
483 } else {
484 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
485 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700486}
487
Keith Packard42f52ef2008-10-18 19:39:29 -0700488/* Called from drm generic code, passed a 'crtc', which
489 * we use as a pipe index
490 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700491static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700492{
493 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
494 unsigned long high_frame;
495 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100496 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700497
498 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800499 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800500 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700501 return 0;
502 }
503
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800504 high_frame = PIPEFRAME(pipe);
505 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100506
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700507 /*
508 * High & low register fields aren't synchronized, so make sure
509 * we get a low value that's stable across two reads of the high
510 * register.
511 */
512 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100513 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
514 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
515 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700516 } while (high1 != high2);
517
Chris Wilson5eddb702010-09-11 13:48:45 +0100518 high1 >>= PIPE_FRAME_HIGH_SHIFT;
519 low >>= PIPE_FRAME_LOW_SHIFT;
520 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700521}
522
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700523static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800524{
525 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800526 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800527
528 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800529 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800530 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800531 return 0;
532 }
533
534 return I915_READ(reg);
535}
536
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700537static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100538 int *vpos, int *hpos)
539{
540 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
541 u32 vbl = 0, position = 0;
542 int vbl_start, vbl_end, htotal, vtotal;
543 bool in_vbl = true;
544 int ret = 0;
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200545 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
546 pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100547
548 if (!i915_pipe_enabled(dev, pipe)) {
549 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800550 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100551 return 0;
552 }
553
554 /* Get vtotal. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200555 vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100556
557 if (INTEL_INFO(dev)->gen >= 4) {
558 /* No obvious pixelcount register. Only query vertical
559 * scanout position from Display scan line register.
560 */
561 position = I915_READ(PIPEDSL(pipe));
562
563 /* Decode into vertical scanout position. Don't have
564 * horizontal scanout position.
565 */
566 *vpos = position & 0x1fff;
567 *hpos = 0;
568 } else {
569 /* Have access to pixelcount since start of frame.
570 * We can split this into vertical and horizontal
571 * scanout position.
572 */
573 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
574
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200575 htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100576 *vpos = position / htotal;
577 *hpos = position - (*vpos * htotal);
578 }
579
580 /* Query vblank area. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200581 vbl = I915_READ(VBLANK(cpu_transcoder));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100582
583 /* Test position against vblank region. */
584 vbl_start = vbl & 0x1fff;
585 vbl_end = (vbl >> 16) & 0x1fff;
586
587 if ((*vpos < vbl_start) || (*vpos > vbl_end))
588 in_vbl = false;
589
590 /* Inside "upper part" of vblank area? Apply corrective offset: */
591 if (in_vbl && (*vpos >= vbl_start))
592 *vpos = *vpos - vtotal;
593
594 /* Readouts valid? */
595 if (vbl > 0)
596 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
597
598 /* In vblank? */
599 if (in_vbl)
600 ret |= DRM_SCANOUTPOS_INVBL;
601
602 return ret;
603}
604
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700605static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100606 int *max_error,
607 struct timeval *vblank_time,
608 unsigned flags)
609{
Chris Wilson4041b852011-01-22 10:07:56 +0000610 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100611
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700612 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000613 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100614 return -EINVAL;
615 }
616
617 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000618 crtc = intel_get_crtc_for_pipe(dev, pipe);
619 if (crtc == NULL) {
620 DRM_ERROR("Invalid crtc %d\n", pipe);
621 return -EINVAL;
622 }
623
624 if (!crtc->enabled) {
625 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
626 return -EBUSY;
627 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100628
629 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000630 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
631 vblank_time, flags,
632 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100633}
634
Egbert Eich321a1b32013-04-11 16:00:26 +0200635static int intel_hpd_irq_event(struct drm_device *dev, struct drm_connector *connector)
636{
637 enum drm_connector_status old_status;
638
639 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
640 old_status = connector->status;
641
642 connector->status = connector->funcs->detect(connector, false);
643 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %d to %d\n",
644 connector->base.id,
645 drm_get_connector_name(connector),
646 old_status, connector->status);
647 return (old_status != connector->status);
648}
649
Jesse Barnes5ca58282009-03-31 14:11:15 -0700650/*
651 * Handle hotplug events outside the interrupt handler proper.
652 */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200653#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
654
Jesse Barnes5ca58282009-03-31 14:11:15 -0700655static void i915_hotplug_work_func(struct work_struct *work)
656{
657 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
658 hotplug_work);
659 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700660 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200661 struct intel_connector *intel_connector;
662 struct intel_encoder *intel_encoder;
663 struct drm_connector *connector;
664 unsigned long irqflags;
665 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +0200666 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +0200667 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700668
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100669 /* HPD irq before everything is fully set up. */
670 if (!dev_priv->enable_hotplug_processing)
671 return;
672
Keith Packarda65e34c2011-07-25 10:04:56 -0700673 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800674 DRM_DEBUG_KMS("running encoder hotplug functions\n");
675
Egbert Eichcd569ae2013-04-16 13:36:57 +0200676 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Egbert Eich142e2392013-04-11 15:57:57 +0200677
678 hpd_event_bits = dev_priv->hpd_event_bits;
679 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200680 list_for_each_entry(connector, &mode_config->connector_list, head) {
681 intel_connector = to_intel_connector(connector);
682 intel_encoder = intel_connector->encoder;
683 if (intel_encoder->hpd_pin > HPD_NONE &&
684 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
685 connector->polled == DRM_CONNECTOR_POLL_HPD) {
686 DRM_INFO("HPD interrupt storm detected on connector %s: "
687 "switching from hotplug detection to polling\n",
688 drm_get_connector_name(connector));
689 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
690 connector->polled = DRM_CONNECTOR_POLL_CONNECT
691 | DRM_CONNECTOR_POLL_DISCONNECT;
692 hpd_disabled = true;
693 }
Egbert Eich142e2392013-04-11 15:57:57 +0200694 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
695 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
696 drm_get_connector_name(connector), intel_encoder->hpd_pin);
697 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200698 }
699 /* if there were no outputs to poll, poll was disabled,
700 * therefore make sure it's enabled when disabling HPD on
701 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200702 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +0200703 drm_kms_helper_poll_enable(dev);
Egbert Eichac4c16c2013-04-16 13:36:58 +0200704 mod_timer(&dev_priv->hotplug_reenable_timer,
705 jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
706 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200707
708 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
709
Egbert Eich321a1b32013-04-11 16:00:26 +0200710 list_for_each_entry(connector, &mode_config->connector_list, head) {
711 intel_connector = to_intel_connector(connector);
712 intel_encoder = intel_connector->encoder;
713 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
714 if (intel_encoder->hot_plug)
715 intel_encoder->hot_plug(intel_encoder);
716 if (intel_hpd_irq_event(dev, connector))
717 changed = true;
718 }
719 }
Keith Packard40ee3382011-07-28 15:31:19 -0700720 mutex_unlock(&mode_config->mutex);
721
Egbert Eich321a1b32013-04-11 16:00:26 +0200722 if (changed)
723 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700724}
725
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200726static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800727{
728 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000729 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200730 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200731
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200732 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800733
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200734 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
735
Daniel Vetter20e4d402012-08-08 23:35:39 +0200736 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200737
Jesse Barnes7648fa92010-05-20 14:28:11 -0700738 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000739 busy_up = I915_READ(RCPREVBSYTUPAVG);
740 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800741 max_avg = I915_READ(RCBMAXAVG);
742 min_avg = I915_READ(RCBMINAVG);
743
744 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000745 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200746 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
747 new_delay = dev_priv->ips.cur_delay - 1;
748 if (new_delay < dev_priv->ips.max_delay)
749 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000750 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200751 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
752 new_delay = dev_priv->ips.cur_delay + 1;
753 if (new_delay > dev_priv->ips.min_delay)
754 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800755 }
756
Jesse Barnes7648fa92010-05-20 14:28:11 -0700757 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200758 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800759
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200760 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +0200761
Jesse Barnesf97108d2010-01-29 11:27:07 -0800762 return;
763}
764
Chris Wilson549f7362010-10-19 11:19:32 +0100765static void notify_ring(struct drm_device *dev,
766 struct intel_ring_buffer *ring)
767{
Chris Wilson475553d2011-01-20 09:52:56 +0000768 if (ring->obj == NULL)
769 return;
770
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100771 trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
Chris Wilson9862e602011-01-04 22:22:17 +0000772
Chris Wilson549f7362010-10-19 11:19:32 +0100773 wake_up_all(&ring->irq_queue);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +0300774 i915_queue_hangcheck(dev);
Chris Wilson549f7362010-10-19 11:19:32 +0100775}
776
Ben Widawsky4912d042011-04-25 11:25:20 -0700777static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800778{
Ben Widawsky4912d042011-04-25 11:25:20 -0700779 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200780 rps.work);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300781 u32 pm_iir;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100782 u8 new_delay;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800783
Daniel Vetter59cdb632013-07-04 23:35:28 +0200784 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200785 pm_iir = dev_priv->rps.pm_iir;
786 dev_priv->rps.pm_iir = 0;
Ben Widawsky48484052013-05-28 19:22:27 -0700787 /* Make sure not to corrupt PMIMR state used by ringbuffer code */
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300788 snb_enable_pm_irq(dev_priv, GEN6_PM_RPS_EVENTS);
Daniel Vetter59cdb632013-07-04 23:35:28 +0200789 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -0700790
Ben Widawsky48484052013-05-28 19:22:27 -0700791 if ((pm_iir & GEN6_PM_RPS_EVENTS) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800792 return;
793
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700794 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100795
Ville Syrjälä74250342013-06-25 21:38:11 +0300796 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200797 new_delay = dev_priv->rps.cur_delay + 1;
Ville Syrjälä74250342013-06-25 21:38:11 +0300798
799 /*
800 * For better performance, jump directly
801 * to RPe if we're below it.
802 */
803 if (IS_VALLEYVIEW(dev_priv->dev) &&
804 dev_priv->rps.cur_delay < dev_priv->rps.rpe_delay)
805 new_delay = dev_priv->rps.rpe_delay;
806 } else
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200807 new_delay = dev_priv->rps.cur_delay - 1;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800808
Ben Widawsky79249632012-09-07 19:43:42 -0700809 /* sysfs frequency interfaces may have snuck in while servicing the
810 * interrupt
811 */
Ville Syrjäläd8289c92013-06-25 19:21:05 +0300812 if (new_delay >= dev_priv->rps.min_delay &&
813 new_delay <= dev_priv->rps.max_delay) {
Jesse Barnes0a073b82013-04-17 15:54:58 -0700814 if (IS_VALLEYVIEW(dev_priv->dev))
815 valleyview_set_rps(dev_priv->dev, new_delay);
816 else
817 gen6_set_rps(dev_priv->dev, new_delay);
Ben Widawsky79249632012-09-07 19:43:42 -0700818 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800819
Jesse Barnes52ceb902013-04-23 10:09:26 -0700820 if (IS_VALLEYVIEW(dev_priv->dev)) {
821 /*
822 * On VLV, when we enter RC6 we may not be at the minimum
823 * voltage level, so arm a timer to check. It should only
824 * fire when there's activity or once after we've entered
825 * RC6, and then won't be re-armed until the next RPS interrupt.
826 */
827 mod_delayed_work(dev_priv->wq, &dev_priv->rps.vlv_work,
828 msecs_to_jiffies(100));
829 }
830
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700831 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800832}
833
Ben Widawskye3689192012-05-25 16:56:22 -0700834
835/**
836 * ivybridge_parity_work - Workqueue called when a parity error interrupt
837 * occurred.
838 * @work: workqueue struct
839 *
840 * Doesn't actually do anything except notify userspace. As a consequence of
841 * this event, userspace should try to remap the bad rows since statistically
842 * it is likely the same row is more likely to go bad again.
843 */
844static void ivybridge_parity_work(struct work_struct *work)
845{
846 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100847 l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700848 u32 error_status, row, bank, subbank;
849 char *parity_event[5];
850 uint32_t misccpctl;
851 unsigned long flags;
852
853 /* We must turn off DOP level clock gating to access the L3 registers.
854 * In order to prevent a get/put style interface, acquire struct mutex
855 * any time we access those registers.
856 */
857 mutex_lock(&dev_priv->dev->struct_mutex);
858
859 misccpctl = I915_READ(GEN7_MISCCPCTL);
860 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
861 POSTING_READ(GEN7_MISCCPCTL);
862
863 error_status = I915_READ(GEN7_L3CDERRST1);
864 row = GEN7_PARITY_ERROR_ROW(error_status);
865 bank = GEN7_PARITY_ERROR_BANK(error_status);
866 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
867
868 I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
869 GEN7_L3CDERRST1_ENABLE);
870 POSTING_READ(GEN7_L3CDERRST1);
871
872 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
873
874 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300875 ilk_enable_gt_irq(dev_priv, GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
Ben Widawskye3689192012-05-25 16:56:22 -0700876 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
877
878 mutex_unlock(&dev_priv->dev->struct_mutex);
879
Ben Widawskycce723e2013-07-19 09:16:42 -0700880 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
Ben Widawskye3689192012-05-25 16:56:22 -0700881 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
882 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
883 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
884 parity_event[4] = NULL;
885
886 kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
887 KOBJ_CHANGE, parity_event);
888
889 DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
890 row, bank, subbank);
891
892 kfree(parity_event[3]);
893 kfree(parity_event[2]);
894 kfree(parity_event[1]);
895}
896
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200897static void ivybridge_parity_error_irq_handler(struct drm_device *dev)
Ben Widawskye3689192012-05-25 16:56:22 -0700898{
899 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -0700900
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700901 if (!HAS_L3_GPU_CACHE(dev))
Ben Widawskye3689192012-05-25 16:56:22 -0700902 return;
903
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200904 spin_lock(&dev_priv->irq_lock);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300905 ilk_disable_gt_irq(dev_priv, GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200906 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -0700907
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100908 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700909}
910
Paulo Zanonif1af8fc2013-07-12 19:56:30 -0300911static void ilk_gt_irq_handler(struct drm_device *dev,
912 struct drm_i915_private *dev_priv,
913 u32 gt_iir)
914{
915 if (gt_iir &
916 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
917 notify_ring(dev, &dev_priv->ring[RCS]);
918 if (gt_iir & ILK_BSD_USER_INTERRUPT)
919 notify_ring(dev, &dev_priv->ring[VCS]);
920}
921
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200922static void snb_gt_irq_handler(struct drm_device *dev,
923 struct drm_i915_private *dev_priv,
924 u32 gt_iir)
925{
926
Ben Widawskycc609d52013-05-28 19:22:29 -0700927 if (gt_iir &
928 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200929 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -0700930 if (gt_iir & GT_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200931 notify_ring(dev, &dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -0700932 if (gt_iir & GT_BLT_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200933 notify_ring(dev, &dev_priv->ring[BCS]);
934
Ben Widawskycc609d52013-05-28 19:22:29 -0700935 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
936 GT_BSD_CS_ERROR_INTERRUPT |
937 GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200938 DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
939 i915_handle_error(dev, false);
940 }
Ben Widawskye3689192012-05-25 16:56:22 -0700941
Ben Widawskycc609d52013-05-28 19:22:29 -0700942 if (gt_iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200943 ivybridge_parity_error_irq_handler(dev);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200944}
945
Ben Widawskybaf02a12013-05-28 19:22:24 -0700946/* Legacy way of handling PM interrupts */
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200947static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv,
948 u32 pm_iir)
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100949{
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100950 /*
951 * IIR bits should never already be set because IMR should
952 * prevent an interrupt from being shown in IIR. The warning
953 * displays a case where we've unsafely cleared
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200954 * dev_priv->rps.pm_iir. Although missing an interrupt of the same
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100955 * type is not a problem, it displays a problem in the logic.
956 *
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200957 * The mask bit in IMR is cleared by dev_priv->rps.work.
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100958 */
959
Daniel Vetter59cdb632013-07-04 23:35:28 +0200960 spin_lock(&dev_priv->irq_lock);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200961 dev_priv->rps.pm_iir |= pm_iir;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300962 snb_set_pm_irq(dev_priv, dev_priv->rps.pm_iir);
Daniel Vetter59cdb632013-07-04 23:35:28 +0200963 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100964
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200965 queue_work(dev_priv->wq, &dev_priv->rps.work);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100966}
967
Egbert Eichb543fb02013-04-16 13:36:54 +0200968#define HPD_STORM_DETECT_PERIOD 1000
969#define HPD_STORM_THRESHOLD 5
970
Daniel Vetter10a504d2013-06-27 17:52:12 +0200971static inline void intel_hpd_irq_handler(struct drm_device *dev,
Daniel Vetter22062db2013-06-27 17:52:11 +0200972 u32 hotplug_trigger,
973 const u32 *hpd)
Egbert Eichb543fb02013-04-16 13:36:54 +0200974{
975 drm_i915_private_t *dev_priv = dev->dev_private;
Egbert Eichb543fb02013-04-16 13:36:54 +0200976 int i;
Daniel Vetter10a504d2013-06-27 17:52:12 +0200977 bool storm_detected = false;
Egbert Eichb543fb02013-04-16 13:36:54 +0200978
Daniel Vetter91d131d2013-06-27 17:52:14 +0200979 if (!hotplug_trigger)
980 return;
981
Daniel Vetterb5ea2d52013-06-27 17:52:15 +0200982 spin_lock(&dev_priv->irq_lock);
Egbert Eichb543fb02013-04-16 13:36:54 +0200983 for (i = 1; i < HPD_NUM_PINS; i++) {
Egbert Eich821450c2013-04-16 13:36:55 +0200984
Egbert Eichb8f102e2013-07-26 14:14:24 +0200985 WARN(((hpd[i] & hotplug_trigger) &&
986 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED),
987 "Received HPD interrupt although disabled\n");
988
Egbert Eichb543fb02013-04-16 13:36:54 +0200989 if (!(hpd[i] & hotplug_trigger) ||
990 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
991 continue;
992
Jani Nikulabc5ead8c2013-05-07 15:10:29 +0300993 dev_priv->hpd_event_bits |= (1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +0200994 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
995 dev_priv->hpd_stats[i].hpd_last_jiffies
996 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
997 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
998 dev_priv->hpd_stats[i].hpd_cnt = 0;
Egbert Eichb8f102e2013-07-26 14:14:24 +0200999 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001000 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1001 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +02001002 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001003 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Daniel Vetter10a504d2013-06-27 17:52:12 +02001004 storm_detected = true;
Egbert Eichb543fb02013-04-16 13:36:54 +02001005 } else {
1006 dev_priv->hpd_stats[i].hpd_cnt++;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001007 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1008 dev_priv->hpd_stats[i].hpd_cnt);
Egbert Eichb543fb02013-04-16 13:36:54 +02001009 }
1010 }
1011
Daniel Vetter10a504d2013-06-27 17:52:12 +02001012 if (storm_detected)
1013 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001014 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter5876fa02013-06-27 17:52:13 +02001015
1016 queue_work(dev_priv->wq,
1017 &dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001018}
1019
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001020static void gmbus_irq_handler(struct drm_device *dev)
1021{
Daniel Vetter28c70f12012-12-01 13:53:45 +01001022 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
1023
Daniel Vetter28c70f12012-12-01 13:53:45 +01001024 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001025}
1026
Daniel Vetterce99c252012-12-01 13:53:47 +01001027static void dp_aux_irq_handler(struct drm_device *dev)
1028{
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001029 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
1030
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001031 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001032}
1033
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001034/* Unlike gen6_rps_irq_handler() from which this function is originally derived,
Ben Widawskybaf02a12013-05-28 19:22:24 -07001035 * we must be able to deal with other PM interrupts. This is complicated because
1036 * of the way in which we use the masks to defer the RPS work (which for
1037 * posterity is necessary because of forcewake).
1038 */
1039static void hsw_pm_irq_handler(struct drm_i915_private *dev_priv,
1040 u32 pm_iir)
1041{
Daniel Vetter41a05a32013-07-04 23:35:26 +02001042 if (pm_iir & GEN6_PM_RPS_EVENTS) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001043 spin_lock(&dev_priv->irq_lock);
Daniel Vetter41a05a32013-07-04 23:35:26 +02001044 dev_priv->rps.pm_iir |= pm_iir & GEN6_PM_RPS_EVENTS;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001045 snb_set_pm_irq(dev_priv, dev_priv->rps.pm_iir);
1046 /* never want to mask useful interrupts. */
Ben Widawsky48484052013-05-28 19:22:27 -07001047 WARN_ON(I915_READ_NOTRACE(GEN6_PMIMR) & ~GEN6_PM_RPS_EVENTS);
Daniel Vetter59cdb632013-07-04 23:35:28 +02001048 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter2adbee62013-07-04 23:35:27 +02001049
1050 queue_work(dev_priv->wq, &dev_priv->rps.work);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001051 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001052
Daniel Vetter41a05a32013-07-04 23:35:26 +02001053 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1054 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001055
Daniel Vetter41a05a32013-07-04 23:35:26 +02001056 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
1057 DRM_ERROR("VEBOX CS error interrupt 0x%08x\n", pm_iir);
1058 i915_handle_error(dev_priv->dev, false);
Ben Widawsky12638c52013-05-28 19:22:31 -07001059 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001060}
1061
Daniel Vetterff1f5252012-10-02 15:10:55 +02001062static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001063{
1064 struct drm_device *dev = (struct drm_device *) arg;
1065 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1066 u32 iir, gt_iir, pm_iir;
1067 irqreturn_t ret = IRQ_NONE;
1068 unsigned long irqflags;
1069 int pipe;
1070 u32 pipe_stats[I915_MAX_PIPES];
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001071
1072 atomic_inc(&dev_priv->irq_received);
1073
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001074 while (true) {
1075 iir = I915_READ(VLV_IIR);
1076 gt_iir = I915_READ(GTIIR);
1077 pm_iir = I915_READ(GEN6_PMIIR);
1078
1079 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1080 goto out;
1081
1082 ret = IRQ_HANDLED;
1083
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001084 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001085
1086 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1087 for_each_pipe(pipe) {
1088 int reg = PIPESTAT(pipe);
1089 pipe_stats[pipe] = I915_READ(reg);
1090
1091 /*
1092 * Clear the PIPE*STAT regs before the IIR
1093 */
1094 if (pipe_stats[pipe] & 0x8000ffff) {
1095 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1096 DRM_DEBUG_DRIVER("pipe %c underrun\n",
1097 pipe_name(pipe));
1098 I915_WRITE(reg, pipe_stats[pipe]);
1099 }
1100 }
1101 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1102
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001103 for_each_pipe(pipe) {
1104 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1105 drm_handle_vblank(dev, pipe);
1106
1107 if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
1108 intel_prepare_page_flip(dev, pipe);
1109 intel_finish_page_flip(dev, pipe);
1110 }
1111 }
1112
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001113 /* Consume port. Then clear IIR or we'll miss events */
1114 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
1115 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02001116 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001117
1118 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1119 hotplug_status);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001120
1121 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
1122
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001123 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1124 I915_READ(PORT_HOTPLUG_STAT);
1125 }
1126
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001127 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1128 gmbus_irq_handler(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001129
Ben Widawsky48484052013-05-28 19:22:27 -07001130 if (pm_iir & GEN6_PM_RPS_EVENTS)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001131 gen6_rps_irq_handler(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001132
1133 I915_WRITE(GTIIR, gt_iir);
1134 I915_WRITE(GEN6_PMIIR, pm_iir);
1135 I915_WRITE(VLV_IIR, iir);
1136 }
1137
1138out:
1139 return ret;
1140}
1141
Adam Jackson23e81d62012-06-06 15:45:44 -04001142static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001143{
1144 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001145 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001146 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08001147
Daniel Vetter91d131d2013-06-27 17:52:14 +02001148 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
1149
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001150 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1151 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1152 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001153 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001154 port_name(port));
1155 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001156
Daniel Vetterce99c252012-12-01 13:53:47 +01001157 if (pch_iir & SDE_AUX_MASK)
1158 dp_aux_irq_handler(dev);
1159
Jesse Barnes776ad802011-01-04 15:09:39 -08001160 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001161 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001162
1163 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1164 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1165
1166 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1167 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1168
1169 if (pch_iir & SDE_POISON)
1170 DRM_ERROR("PCH poison interrupt\n");
1171
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001172 if (pch_iir & SDE_FDI_MASK)
1173 for_each_pipe(pipe)
1174 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1175 pipe_name(pipe),
1176 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001177
1178 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1179 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1180
1181 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1182 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1183
Jesse Barnes776ad802011-01-04 15:09:39 -08001184 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Paulo Zanoni86642812013-04-12 17:57:57 -03001185 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1186 false))
1187 DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
1188
1189 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1190 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1191 false))
1192 DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
1193}
1194
1195static void ivb_err_int_handler(struct drm_device *dev)
1196{
1197 struct drm_i915_private *dev_priv = dev->dev_private;
1198 u32 err_int = I915_READ(GEN7_ERR_INT);
1199
Paulo Zanonide032bf2013-04-12 17:57:58 -03001200 if (err_int & ERR_INT_POISON)
1201 DRM_ERROR("Poison interrupt\n");
1202
Paulo Zanoni86642812013-04-12 17:57:57 -03001203 if (err_int & ERR_INT_FIFO_UNDERRUN_A)
1204 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
1205 DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
1206
1207 if (err_int & ERR_INT_FIFO_UNDERRUN_B)
1208 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
1209 DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
1210
1211 if (err_int & ERR_INT_FIFO_UNDERRUN_C)
1212 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_C, false))
1213 DRM_DEBUG_DRIVER("Pipe C FIFO underrun\n");
1214
1215 I915_WRITE(GEN7_ERR_INT, err_int);
1216}
1217
1218static void cpt_serr_int_handler(struct drm_device *dev)
1219{
1220 struct drm_i915_private *dev_priv = dev->dev_private;
1221 u32 serr_int = I915_READ(SERR_INT);
1222
Paulo Zanonide032bf2013-04-12 17:57:58 -03001223 if (serr_int & SERR_INT_POISON)
1224 DRM_ERROR("PCH poison interrupt\n");
1225
Paulo Zanoni86642812013-04-12 17:57:57 -03001226 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
1227 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1228 false))
1229 DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
1230
1231 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
1232 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1233 false))
1234 DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
1235
1236 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
1237 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
1238 false))
1239 DRM_DEBUG_DRIVER("PCH transcoder C FIFO underrun\n");
1240
1241 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08001242}
1243
Adam Jackson23e81d62012-06-06 15:45:44 -04001244static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1245{
1246 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1247 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001248 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04001249
Daniel Vetter91d131d2013-06-27 17:52:14 +02001250 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
1251
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001252 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1253 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1254 SDE_AUDIO_POWER_SHIFT_CPT);
1255 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1256 port_name(port));
1257 }
Adam Jackson23e81d62012-06-06 15:45:44 -04001258
1259 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01001260 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001261
1262 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001263 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001264
1265 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1266 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1267
1268 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1269 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1270
1271 if (pch_iir & SDE_FDI_MASK_CPT)
1272 for_each_pipe(pipe)
1273 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1274 pipe_name(pipe),
1275 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03001276
1277 if (pch_iir & SDE_ERROR_CPT)
1278 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001279}
1280
Paulo Zanonic008bc62013-07-12 16:35:10 -03001281static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1282{
1283 struct drm_i915_private *dev_priv = dev->dev_private;
1284
1285 if (de_iir & DE_AUX_CHANNEL_A)
1286 dp_aux_irq_handler(dev);
1287
1288 if (de_iir & DE_GSE)
1289 intel_opregion_asle_intr(dev);
1290
1291 if (de_iir & DE_PIPEA_VBLANK)
1292 drm_handle_vblank(dev, 0);
1293
1294 if (de_iir & DE_PIPEB_VBLANK)
1295 drm_handle_vblank(dev, 1);
1296
1297 if (de_iir & DE_POISON)
1298 DRM_ERROR("Poison interrupt\n");
1299
1300 if (de_iir & DE_PIPEA_FIFO_UNDERRUN)
1301 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
1302 DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
1303
1304 if (de_iir & DE_PIPEB_FIFO_UNDERRUN)
1305 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
1306 DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
1307
1308 if (de_iir & DE_PLANEA_FLIP_DONE) {
1309 intel_prepare_page_flip(dev, 0);
1310 intel_finish_page_flip_plane(dev, 0);
1311 }
1312
1313 if (de_iir & DE_PLANEB_FLIP_DONE) {
1314 intel_prepare_page_flip(dev, 1);
1315 intel_finish_page_flip_plane(dev, 1);
1316 }
1317
1318 /* check event from PCH */
1319 if (de_iir & DE_PCH_EVENT) {
1320 u32 pch_iir = I915_READ(SDEIIR);
1321
1322 if (HAS_PCH_CPT(dev))
1323 cpt_irq_handler(dev, pch_iir);
1324 else
1325 ibx_irq_handler(dev, pch_iir);
1326
1327 /* should clear PCH hotplug event before clear CPU irq */
1328 I915_WRITE(SDEIIR, pch_iir);
1329 }
1330
1331 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1332 ironlake_rps_change_irq_handler(dev);
1333}
1334
Paulo Zanoni9719fb92013-07-12 16:35:11 -03001335static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
1336{
1337 struct drm_i915_private *dev_priv = dev->dev_private;
1338 int i;
1339
1340 if (de_iir & DE_ERR_INT_IVB)
1341 ivb_err_int_handler(dev);
1342
1343 if (de_iir & DE_AUX_CHANNEL_A_IVB)
1344 dp_aux_irq_handler(dev);
1345
1346 if (de_iir & DE_GSE_IVB)
1347 intel_opregion_asle_intr(dev);
1348
1349 for (i = 0; i < 3; i++) {
1350 if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
1351 drm_handle_vblank(dev, i);
1352 if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
1353 intel_prepare_page_flip(dev, i);
1354 intel_finish_page_flip_plane(dev, i);
1355 }
1356 }
1357
1358 /* check event from PCH */
1359 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
1360 u32 pch_iir = I915_READ(SDEIIR);
1361
1362 cpt_irq_handler(dev, pch_iir);
1363
1364 /* clear PCH hotplug event before clear CPU irq */
1365 I915_WRITE(SDEIIR, pch_iir);
1366 }
1367}
1368
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001369static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001370{
1371 struct drm_device *dev = (struct drm_device *) arg;
1372 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001373 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01001374 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001375
1376 atomic_inc(&dev_priv->irq_received);
1377
Paulo Zanoni86642812013-04-12 17:57:57 -03001378 /* We get interrupts on unclaimed registers, so check for this before we
1379 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01001380 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03001381
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001382 /* disable master interrupt before clearing iir */
1383 de_ier = I915_READ(DEIER);
1384 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03001385 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01001386
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001387 /* Disable south interrupts. We'll only write to SDEIIR once, so further
1388 * interrupts will will be stored on its back queue, and then we'll be
1389 * able to process them after we restore SDEIER (as soon as we restore
1390 * it, we'll get an interrupt if SDEIIR still has something to process
1391 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07001392 if (!HAS_PCH_NOP(dev)) {
1393 sde_ier = I915_READ(SDEIER);
1394 I915_WRITE(SDEIER, 0);
1395 POSTING_READ(SDEIER);
1396 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001397
Paulo Zanoni86642812013-04-12 17:57:57 -03001398 /* On Haswell, also mask ERR_INT because we don't want to risk
1399 * generating "unclaimed register" interrupts from inside the interrupt
1400 * handler. */
Daniel Vetter4bc9d432013-06-27 13:44:58 +02001401 if (IS_HASWELL(dev)) {
1402 spin_lock(&dev_priv->irq_lock);
Paulo Zanoni86642812013-04-12 17:57:57 -03001403 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
Daniel Vetter4bc9d432013-06-27 13:44:58 +02001404 spin_unlock(&dev_priv->irq_lock);
1405 }
Paulo Zanoni86642812013-04-12 17:57:57 -03001406
Chris Wilson0e434062012-05-09 21:45:44 +01001407 gt_iir = I915_READ(GTIIR);
1408 if (gt_iir) {
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03001409 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001410 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03001411 else
1412 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01001413 I915_WRITE(GTIIR, gt_iir);
1414 ret = IRQ_HANDLED;
1415 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001416
1417 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01001418 if (de_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001419 if (INTEL_INFO(dev)->gen >= 7)
1420 ivb_display_irq_handler(dev, de_iir);
1421 else
1422 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01001423 I915_WRITE(DEIIR, de_iir);
1424 ret = IRQ_HANDLED;
1425 }
1426
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001427 if (INTEL_INFO(dev)->gen >= 6) {
1428 u32 pm_iir = I915_READ(GEN6_PMIIR);
1429 if (pm_iir) {
1430 if (IS_HASWELL(dev))
1431 hsw_pm_irq_handler(dev_priv, pm_iir);
1432 else if (pm_iir & GEN6_PM_RPS_EVENTS)
1433 gen6_rps_irq_handler(dev_priv, pm_iir);
1434 I915_WRITE(GEN6_PMIIR, pm_iir);
1435 ret = IRQ_HANDLED;
1436 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001437 }
1438
Daniel Vetter4bc9d432013-06-27 13:44:58 +02001439 if (IS_HASWELL(dev)) {
1440 spin_lock(&dev_priv->irq_lock);
1441 if (ivb_can_enable_err_int(dev))
1442 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
1443 spin_unlock(&dev_priv->irq_lock);
1444 }
Paulo Zanoni86642812013-04-12 17:57:57 -03001445
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001446 I915_WRITE(DEIER, de_ier);
1447 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07001448 if (!HAS_PCH_NOP(dev)) {
1449 I915_WRITE(SDEIER, sde_ier);
1450 POSTING_READ(SDEIER);
1451 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001452
1453 return ret;
1454}
1455
Jesse Barnes8a905232009-07-11 16:48:03 -04001456/**
1457 * i915_error_work_func - do process context error handling work
1458 * @work: work struct
1459 *
1460 * Fire an error uevent so userspace can see that a hang or error
1461 * was detected.
1462 */
1463static void i915_error_work_func(struct work_struct *work)
1464{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001465 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
1466 work);
1467 drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
1468 gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -04001469 struct drm_device *dev = dev_priv->dev;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001470 struct intel_ring_buffer *ring;
Ben Widawskycce723e2013-07-19 09:16:42 -07001471 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
1472 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
1473 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetterf69061b2012-12-06 09:01:42 +01001474 int i, ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04001475
Ben Gamarif316a422009-09-14 17:48:46 -04001476 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04001477
Daniel Vetter7db0ba22012-12-06 16:23:37 +01001478 /*
1479 * Note that there's only one work item which does gpu resets, so we
1480 * need not worry about concurrent gpu resets potentially incrementing
1481 * error->reset_counter twice. We only need to take care of another
1482 * racing irq/hangcheck declaring the gpu dead for a second time. A
1483 * quick check for that is good enough: schedule_work ensures the
1484 * correct ordering between hang detection and this work item, and since
1485 * the reset in-progress bit is only ever set by code outside of this
1486 * work we don't need to worry about any other races.
1487 */
1488 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01001489 DRM_DEBUG_DRIVER("resetting chip\n");
Daniel Vetter7db0ba22012-12-06 16:23:37 +01001490 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
1491 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001492
Daniel Vetterf69061b2012-12-06 09:01:42 +01001493 ret = i915_reset(dev);
1494
1495 if (ret == 0) {
1496 /*
1497 * After all the gem state is reset, increment the reset
1498 * counter and wake up everyone waiting for the reset to
1499 * complete.
1500 *
1501 * Since unlock operations are a one-sided barrier only,
1502 * we need to insert a barrier here to order any seqno
1503 * updates before
1504 * the counter increment.
1505 */
1506 smp_mb__before_atomic_inc();
1507 atomic_inc(&dev_priv->gpu_error.reset_counter);
1508
1509 kobject_uevent_env(&dev->primary->kdev.kobj,
1510 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001511 } else {
1512 atomic_set(&error->reset_counter, I915_WEDGED);
Ben Gamarif316a422009-09-14 17:48:46 -04001513 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001514
Daniel Vetterf69061b2012-12-06 09:01:42 +01001515 for_each_ring(ring, dev_priv, i)
1516 wake_up_all(&ring->irq_queue);
1517
Ville Syrjälä96a02912013-02-18 19:08:49 +02001518 intel_display_handle_reset(dev);
1519
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001520 wake_up_all(&dev_priv->gpu_error.reset_queue);
Ben Gamarif316a422009-09-14 17:48:46 -04001521 }
Jesse Barnes8a905232009-07-11 16:48:03 -04001522}
1523
Chris Wilson35aed2e2010-05-27 13:18:12 +01001524static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04001525{
1526 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07001527 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04001528 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07001529 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04001530
Chris Wilson35aed2e2010-05-27 13:18:12 +01001531 if (!eir)
1532 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04001533
Joe Perchesa70491c2012-03-18 13:00:11 -07001534 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04001535
Ben Widawskybd9854f2012-08-23 15:18:09 -07001536 i915_get_extra_instdone(dev, instdone);
1537
Jesse Barnes8a905232009-07-11 16:48:03 -04001538 if (IS_G4X(dev)) {
1539 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
1540 u32 ipeir = I915_READ(IPEIR_I965);
1541
Joe Perchesa70491c2012-03-18 13:00:11 -07001542 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1543 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07001544 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1545 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07001546 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001547 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001548 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001549 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001550 }
1551 if (eir & GM45_ERROR_PAGE_TABLE) {
1552 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001553 pr_err("page table error\n");
1554 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001555 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001556 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001557 }
1558 }
1559
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001560 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001561 if (eir & I915_ERROR_PAGE_TABLE) {
1562 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001563 pr_err("page table error\n");
1564 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001565 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001566 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001567 }
1568 }
1569
1570 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001571 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001572 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07001573 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001574 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04001575 /* pipestat has already been acked */
1576 }
1577 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001578 pr_err("instruction error\n");
1579 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07001580 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1581 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001582 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001583 u32 ipeir = I915_READ(IPEIR);
1584
Joe Perchesa70491c2012-03-18 13:00:11 -07001585 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
1586 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07001587 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04001588 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001589 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001590 } else {
1591 u32 ipeir = I915_READ(IPEIR_I965);
1592
Joe Perchesa70491c2012-03-18 13:00:11 -07001593 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1594 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07001595 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001596 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001597 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001598 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001599 }
1600 }
1601
1602 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001603 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001604 eir = I915_READ(EIR);
1605 if (eir) {
1606 /*
1607 * some errors might have become stuck,
1608 * mask them.
1609 */
1610 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1611 I915_WRITE(EMR, I915_READ(EMR) | eir);
1612 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1613 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01001614}
1615
1616/**
1617 * i915_handle_error - handle an error interrupt
1618 * @dev: drm device
1619 *
1620 * Do some basic checking of regsiter state at error interrupt time and
1621 * dump it to the syslog. Also call i915_capture_error_state() to make
1622 * sure we get a record and make it available in debugfs. Fire a uevent
1623 * so userspace knows something bad happened (should trigger collection
1624 * of a ring dump etc.).
1625 */
Chris Wilson527f9e92010-11-11 01:16:58 +00001626void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01001627{
1628 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001629 struct intel_ring_buffer *ring;
1630 int i;
Chris Wilson35aed2e2010-05-27 13:18:12 +01001631
1632 i915_capture_error_state(dev);
1633 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04001634
Ben Gamariba1234d2009-09-14 17:48:47 -04001635 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01001636 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
1637 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04001638
Ben Gamari11ed50e2009-09-14 17:48:45 -04001639 /*
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001640 * Wakeup waiting processes so that the reset work item
1641 * doesn't deadlock trying to grab various locks.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001642 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001643 for_each_ring(ring, dev_priv, i)
1644 wake_up_all(&ring->irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001645 }
1646
Daniel Vetter99584db2012-11-14 17:14:04 +01001647 queue_work(dev_priv->wq, &dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04001648}
1649
Ville Syrjälä21ad8332013-02-19 15:16:39 +02001650static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001651{
1652 drm_i915_private_t *dev_priv = dev->dev_private;
1653 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1654 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00001655 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001656 struct intel_unpin_work *work;
1657 unsigned long flags;
1658 bool stall_detected;
1659
1660 /* Ignore early vblank irqs */
1661 if (intel_crtc == NULL)
1662 return;
1663
1664 spin_lock_irqsave(&dev->event_lock, flags);
1665 work = intel_crtc->unpin_work;
1666
Chris Wilsone7d841c2012-12-03 11:36:30 +00001667 if (work == NULL ||
1668 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
1669 !work->enable_stall_check) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001670 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1671 spin_unlock_irqrestore(&dev->event_lock, flags);
1672 return;
1673 }
1674
1675 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00001676 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001677 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001678 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07001679 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001680 i915_gem_obj_ggtt_offset(obj);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001681 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001682 int dspaddr = DSPADDR(intel_crtc->plane);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001683 stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001684 crtc->y * crtc->fb->pitches[0] +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001685 crtc->x * crtc->fb->bits_per_pixel/8);
1686 }
1687
1688 spin_unlock_irqrestore(&dev->event_lock, flags);
1689
1690 if (stall_detected) {
1691 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1692 intel_prepare_page_flip(dev, intel_crtc->plane);
1693 }
1694}
1695
Keith Packard42f52ef2008-10-18 19:39:29 -07001696/* Called from drm generic code, passed 'crtc' which
1697 * we use as a pipe index
1698 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001699static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001700{
1701 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001702 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001703
Chris Wilson5eddb702010-09-11 13:48:45 +01001704 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001705 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001706
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001707 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001708 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001709 i915_enable_pipestat(dev_priv, pipe,
1710 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001711 else
Keith Packard7c463582008-11-04 02:03:27 -08001712 i915_enable_pipestat(dev_priv, pipe,
1713 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001714
1715 /* maintain vblank delivery even in deep C-states */
1716 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001717 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001718 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001719
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001720 return 0;
1721}
1722
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001723static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001724{
1725 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1726 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03001727 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
1728 DE_PIPE_VBLANK_ILK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001729
1730 if (!i915_pipe_enabled(dev, pipe))
1731 return -EINVAL;
1732
1733 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03001734 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001735 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1736
1737 return 0;
1738}
1739
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001740static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
1741{
1742 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1743 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001744 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001745
1746 if (!i915_pipe_enabled(dev, pipe))
1747 return -EINVAL;
1748
1749 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001750 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001751 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001752 imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001753 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001754 imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001755 I915_WRITE(VLV_IMR, imr);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001756 i915_enable_pipestat(dev_priv, pipe,
1757 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001758 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1759
1760 return 0;
1761}
1762
Keith Packard42f52ef2008-10-18 19:39:29 -07001763/* Called from drm generic code, passed 'crtc' which
1764 * we use as a pipe index
1765 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001766static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001767{
1768 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001769 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001770
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001771 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001772 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001773 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00001774
Jesse Barnesf796cf82011-04-07 13:58:17 -07001775 i915_disable_pipestat(dev_priv, pipe,
1776 PIPE_VBLANK_INTERRUPT_ENABLE |
1777 PIPE_START_VBLANK_INTERRUPT_ENABLE);
1778 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1779}
1780
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001781static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001782{
1783 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1784 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03001785 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
1786 DE_PIPE_VBLANK_ILK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001787
1788 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03001789 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001790 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1791}
1792
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001793static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
1794{
1795 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1796 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001797 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001798
1799 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001800 i915_disable_pipestat(dev_priv, pipe,
1801 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001802 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001803 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001804 imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001805 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001806 imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001807 I915_WRITE(VLV_IMR, imr);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001808 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1809}
1810
Chris Wilson893eead2010-10-27 14:44:35 +01001811static u32
1812ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08001813{
Chris Wilson893eead2010-10-27 14:44:35 +01001814 return list_entry(ring->request_list.prev,
1815 struct drm_i915_gem_request, list)->seqno;
1816}
1817
Chris Wilson9107e9d2013-06-10 11:20:20 +01001818static bool
1819ring_idle(struct intel_ring_buffer *ring, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01001820{
Chris Wilson9107e9d2013-06-10 11:20:20 +01001821 return (list_empty(&ring->request_list) ||
1822 i915_seqno_passed(seqno, ring_last_seqno(ring)));
Ben Gamarif65d9422009-09-14 17:48:44 -04001823}
1824
Chris Wilson6274f212013-06-10 11:20:21 +01001825static struct intel_ring_buffer *
1826semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02001827{
1828 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6274f212013-06-10 11:20:21 +01001829 u32 cmd, ipehr, acthd, acthd_min;
Chris Wilsona24a11e2013-03-14 17:52:05 +02001830
1831 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
1832 if ((ipehr & ~(0x3 << 16)) !=
1833 (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
Chris Wilson6274f212013-06-10 11:20:21 +01001834 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02001835
1836 /* ACTHD is likely pointing to the dword after the actual command,
1837 * so scan backwards until we find the MBOX.
1838 */
Chris Wilson6274f212013-06-10 11:20:21 +01001839 acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
Chris Wilsona24a11e2013-03-14 17:52:05 +02001840 acthd_min = max((int)acthd - 3 * 4, 0);
1841 do {
1842 cmd = ioread32(ring->virtual_start + acthd);
1843 if (cmd == ipehr)
1844 break;
1845
1846 acthd -= 4;
1847 if (acthd < acthd_min)
Chris Wilson6274f212013-06-10 11:20:21 +01001848 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02001849 } while (1);
1850
Chris Wilson6274f212013-06-10 11:20:21 +01001851 *seqno = ioread32(ring->virtual_start+acthd+4)+1;
1852 return &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
Chris Wilsona24a11e2013-03-14 17:52:05 +02001853}
1854
Chris Wilson6274f212013-06-10 11:20:21 +01001855static int semaphore_passed(struct intel_ring_buffer *ring)
1856{
1857 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1858 struct intel_ring_buffer *signaller;
1859 u32 seqno, ctl;
1860
1861 ring->hangcheck.deadlock = true;
1862
1863 signaller = semaphore_waits_for(ring, &seqno);
1864 if (signaller == NULL || signaller->hangcheck.deadlock)
1865 return -1;
1866
1867 /* cursory check for an unkickable deadlock */
1868 ctl = I915_READ_CTL(signaller);
1869 if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
1870 return -1;
1871
1872 return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
1873}
1874
1875static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
1876{
1877 struct intel_ring_buffer *ring;
1878 int i;
1879
1880 for_each_ring(ring, dev_priv, i)
1881 ring->hangcheck.deadlock = false;
1882}
1883
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03001884static enum intel_ring_hangcheck_action
1885ring_stuck(struct intel_ring_buffer *ring, u32 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001886{
1887 struct drm_device *dev = ring->dev;
1888 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01001889 u32 tmp;
1890
Chris Wilson6274f212013-06-10 11:20:21 +01001891 if (ring->hangcheck.acthd != acthd)
Jani Nikulaf2f4d822013-08-11 12:44:01 +03001892 return HANGCHECK_ACTIVE;
Chris Wilson6274f212013-06-10 11:20:21 +01001893
Chris Wilson9107e9d2013-06-10 11:20:20 +01001894 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03001895 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01001896
1897 /* Is the chip hanging on a WAIT_FOR_EVENT?
1898 * If so we can simply poke the RB_WAIT bit
1899 * and break the hang. This should work on
1900 * all but the second generation chipsets.
1901 */
1902 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001903 if (tmp & RING_WAIT) {
1904 DRM_ERROR("Kicking stuck wait on %s\n",
1905 ring->name);
1906 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03001907 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001908 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02001909
Chris Wilson6274f212013-06-10 11:20:21 +01001910 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
1911 switch (semaphore_passed(ring)) {
1912 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03001913 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01001914 case 1:
1915 DRM_ERROR("Kicking stuck semaphore on %s\n",
1916 ring->name);
1917 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03001918 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01001919 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03001920 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01001921 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01001922 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03001923
Jani Nikulaf2f4d822013-08-11 12:44:01 +03001924 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03001925}
1926
Ben Gamarif65d9422009-09-14 17:48:44 -04001927/**
1928 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03001929 * batchbuffers in a long time. We keep track per ring seqno progress and
1930 * if there are no progress, hangcheck score for that ring is increased.
1931 * Further, acthd is inspected to see if the ring is stuck. On stuck case
1932 * we kick the ring. If we see no progress on three subsequent calls
1933 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04001934 */
Damien Lespiaua658b5d2013-08-08 22:28:56 +01001935static void i915_hangcheck_elapsed(unsigned long data)
Ben Gamarif65d9422009-09-14 17:48:44 -04001936{
1937 struct drm_device *dev = (struct drm_device *)data;
1938 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001939 struct intel_ring_buffer *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01001940 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03001941 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01001942 bool stuck[I915_NUM_RINGS] = { 0 };
1943#define BUSY 1
1944#define KICK 5
1945#define HUNG 20
1946#define FIRE 30
Chris Wilson893eead2010-10-27 14:44:35 +01001947
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001948 if (!i915_enable_hangcheck)
1949 return;
1950
Chris Wilsonb4519512012-05-11 14:29:30 +01001951 for_each_ring(ring, dev_priv, i) {
Mika Kuoppala05407ff2013-05-30 09:04:29 +03001952 u32 seqno, acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01001953 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01001954
Chris Wilson6274f212013-06-10 11:20:21 +01001955 semaphore_clear_deadlocks(dev_priv);
1956
Mika Kuoppala05407ff2013-05-30 09:04:29 +03001957 seqno = ring->get_seqno(ring, false);
1958 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01001959
Chris Wilson9107e9d2013-06-10 11:20:20 +01001960 if (ring->hangcheck.seqno == seqno) {
1961 if (ring_idle(ring, seqno)) {
1962 if (waitqueue_active(&ring->irq_queue)) {
1963 /* Issue a wake-up to catch stuck h/w. */
1964 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
1965 ring->name);
1966 wake_up_all(&ring->irq_queue);
1967 ring->hangcheck.score += HUNG;
1968 } else
1969 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03001970 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01001971 /* We always increment the hangcheck score
1972 * if the ring is busy and still processing
1973 * the same request, so that no single request
1974 * can run indefinitely (such as a chain of
1975 * batches). The only time we do not increment
1976 * the hangcheck score on this ring, if this
1977 * ring is in a legitimate wait for another
1978 * ring. In that case the waiting ring is a
1979 * victim and we want to be sure we catch the
1980 * right culprit. Then every time we do kick
1981 * the ring, add a small increment to the
1982 * score so that we can catch a batch that is
1983 * being repeatedly kicked and so responsible
1984 * for stalling the machine.
1985 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03001986 ring->hangcheck.action = ring_stuck(ring,
1987 acthd);
1988
1989 switch (ring->hangcheck.action) {
Jani Nikulaf2f4d822013-08-11 12:44:01 +03001990 case HANGCHECK_WAIT:
Chris Wilson6274f212013-06-10 11:20:21 +01001991 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03001992 case HANGCHECK_ACTIVE:
Jani Nikulaea04cb32013-08-11 12:44:02 +03001993 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01001994 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03001995 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03001996 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01001997 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03001998 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03001999 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002000 stuck[i] = true;
2001 break;
2002 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002003 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002004 } else {
2005 /* Gradually reduce the count so that we catch DoS
2006 * attempts across multiple batches.
2007 */
2008 if (ring->hangcheck.score > 0)
2009 ring->hangcheck.score--;
Chris Wilsond1e61e72012-04-10 17:00:41 +01002010 }
2011
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002012 ring->hangcheck.seqno = seqno;
2013 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002014 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01002015 }
Eric Anholtb9201c12010-01-08 14:25:16 -08002016
Mika Kuoppala92cab732013-05-24 17:16:07 +03002017 for_each_ring(ring, dev_priv, i) {
Chris Wilson9107e9d2013-06-10 11:20:20 +01002018 if (ring->hangcheck.score > FIRE) {
Ben Widawskyacd78c12013-06-13 21:33:33 -07002019 DRM_ERROR("%s on %s\n",
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002020 stuck[i] ? "stuck" : "no progress",
Chris Wilsona43adf02013-06-10 11:20:22 +01002021 ring->name);
2022 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03002023 }
2024 }
2025
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002026 if (rings_hung)
2027 return i915_handle_error(dev, true);
Ben Gamarif65d9422009-09-14 17:48:44 -04002028
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002029 if (busy_count)
2030 /* Reset timer case chip hangs without another request
2031 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002032 i915_queue_hangcheck(dev);
2033}
2034
2035void i915_queue_hangcheck(struct drm_device *dev)
2036{
2037 struct drm_i915_private *dev_priv = dev->dev_private;
2038 if (!i915_enable_hangcheck)
2039 return;
2040
2041 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
2042 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04002043}
2044
Paulo Zanoni91738a92013-06-05 14:21:51 -03002045static void ibx_irq_preinstall(struct drm_device *dev)
2046{
2047 struct drm_i915_private *dev_priv = dev->dev_private;
2048
2049 if (HAS_PCH_NOP(dev))
2050 return;
2051
2052 /* south display irq */
2053 I915_WRITE(SDEIMR, 0xffffffff);
2054 /*
2055 * SDEIER is also touched by the interrupt handler to work around missed
2056 * PCH interrupts. Hence we can't update it after the interrupt handler
2057 * is enabled - instead we unconditionally enable all PCH interrupt
2058 * sources here, but then only unmask them as needed with SDEIMR.
2059 */
2060 I915_WRITE(SDEIER, 0xffffffff);
2061 POSTING_READ(SDEIER);
2062}
2063
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002064static void gen5_gt_irq_preinstall(struct drm_device *dev)
2065{
2066 struct drm_i915_private *dev_priv = dev->dev_private;
2067
2068 /* and GT */
2069 I915_WRITE(GTIMR, 0xffffffff);
2070 I915_WRITE(GTIER, 0x0);
2071 POSTING_READ(GTIER);
2072
2073 if (INTEL_INFO(dev)->gen >= 6) {
2074 /* and PM */
2075 I915_WRITE(GEN6_PMIMR, 0xffffffff);
2076 I915_WRITE(GEN6_PMIER, 0x0);
2077 POSTING_READ(GEN6_PMIER);
2078 }
2079}
2080
Linus Torvalds1da177e2005-04-16 15:20:36 -07002081/* drm_dma.h hooks
2082*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002083static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002084{
2085 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2086
Jesse Barnes46979952011-04-07 13:53:55 -07002087 atomic_set(&dev_priv->irq_received, 0);
2088
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002089 I915_WRITE(HWSTAM, 0xeffe);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01002090
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002091 I915_WRITE(DEIMR, 0xffffffff);
2092 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002093 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002094
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002095 gen5_gt_irq_preinstall(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00002096
Paulo Zanoni91738a92013-06-05 14:21:51 -03002097 ibx_irq_preinstall(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07002098}
2099
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002100static void valleyview_irq_preinstall(struct drm_device *dev)
2101{
2102 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2103 int pipe;
2104
2105 atomic_set(&dev_priv->irq_received, 0);
2106
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002107 /* VLV magic */
2108 I915_WRITE(VLV_IMR, 0);
2109 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
2110 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
2111 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
2112
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002113 /* and GT */
2114 I915_WRITE(GTIIR, I915_READ(GTIIR));
2115 I915_WRITE(GTIIR, I915_READ(GTIIR));
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002116
2117 gen5_gt_irq_preinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002118
2119 I915_WRITE(DPINVGTT, 0xff);
2120
2121 I915_WRITE(PORT_HOTPLUG_EN, 0);
2122 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2123 for_each_pipe(pipe)
2124 I915_WRITE(PIPESTAT(pipe), 0xffff);
2125 I915_WRITE(VLV_IIR, 0xffffffff);
2126 I915_WRITE(VLV_IMR, 0xffffffff);
2127 I915_WRITE(VLV_IER, 0x0);
2128 POSTING_READ(VLV_IER);
2129}
2130
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002131static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07002132{
2133 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002134 struct drm_mode_config *mode_config = &dev->mode_config;
2135 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02002136 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07002137
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002138 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02002139 hotplug_irqs = SDE_HOTPLUG_MASK;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002140 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02002141 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02002142 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002143 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02002144 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002145 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02002146 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02002147 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002148 }
2149
Daniel Vetterfee884e2013-07-04 23:35:21 +02002150 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002151
2152 /*
2153 * Enable digital hotplug on the PCH, and configure the DP short pulse
2154 * duration to 2ms (which is the minimum in the Display Port spec)
2155 *
2156 * This register is the same on all known PCH chips.
2157 */
Keith Packard7fe0b972011-09-19 13:31:02 -07002158 hotplug = I915_READ(PCH_PORT_HOTPLUG);
2159 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
2160 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
2161 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
2162 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
2163 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
2164}
2165
Paulo Zanonid46da432013-02-08 17:35:15 -02002166static void ibx_irq_postinstall(struct drm_device *dev)
2167{
2168 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002169 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02002170
Daniel Vetter692a04c2013-05-29 21:43:05 +02002171 if (HAS_PCH_NOP(dev))
2172 return;
2173
Paulo Zanoni86642812013-04-12 17:57:57 -03002174 if (HAS_PCH_IBX(dev)) {
2175 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER |
Paulo Zanonide032bf2013-04-12 17:57:58 -03002176 SDE_TRANSA_FIFO_UNDER | SDE_POISON;
Paulo Zanoni86642812013-04-12 17:57:57 -03002177 } else {
2178 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT;
2179
2180 I915_WRITE(SERR_INT, I915_READ(SERR_INT));
2181 }
Ben Widawskyab5c6082013-04-05 13:12:41 -07002182
Paulo Zanonid46da432013-02-08 17:35:15 -02002183 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2184 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02002185}
2186
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002187static void gen5_gt_irq_postinstall(struct drm_device *dev)
2188{
2189 struct drm_i915_private *dev_priv = dev->dev_private;
2190 u32 pm_irqs, gt_irqs;
2191
2192 pm_irqs = gt_irqs = 0;
2193
2194 dev_priv->gt_irq_mask = ~0;
2195 if (HAS_L3_GPU_CACHE(dev)) {
2196 /* L3 parity interrupt is always unmasked. */
2197 dev_priv->gt_irq_mask = ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
2198 gt_irqs |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
2199 }
2200
2201 gt_irqs |= GT_RENDER_USER_INTERRUPT;
2202 if (IS_GEN5(dev)) {
2203 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
2204 ILK_BSD_USER_INTERRUPT;
2205 } else {
2206 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
2207 }
2208
2209 I915_WRITE(GTIIR, I915_READ(GTIIR));
2210 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2211 I915_WRITE(GTIER, gt_irqs);
2212 POSTING_READ(GTIER);
2213
2214 if (INTEL_INFO(dev)->gen >= 6) {
2215 pm_irqs |= GEN6_PM_RPS_EVENTS;
2216
2217 if (HAS_VEBOX(dev))
2218 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
2219
2220 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
2221 I915_WRITE(GEN6_PMIMR, 0xffffffff);
2222 I915_WRITE(GEN6_PMIER, pm_irqs);
2223 POSTING_READ(GEN6_PMIER);
2224 }
2225}
2226
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002227static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002228{
Daniel Vetter4bc9d432013-06-27 13:44:58 +02002229 unsigned long irqflags;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002230 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03002231 u32 display_mask, extra_mask;
2232
2233 if (INTEL_INFO(dev)->gen >= 7) {
2234 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
2235 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
2236 DE_PLANEB_FLIP_DONE_IVB |
2237 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB |
2238 DE_ERR_INT_IVB);
2239 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
2240 DE_PIPEA_VBLANK_IVB);
2241
2242 I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
2243 } else {
2244 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
2245 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
2246 DE_AUX_CHANNEL_A | DE_PIPEB_FIFO_UNDERRUN |
2247 DE_PIPEA_FIFO_UNDERRUN | DE_POISON);
2248 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT;
2249 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002250
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002251 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002252
2253 /* should always can generate irq */
2254 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002255 I915_WRITE(DEIMR, dev_priv->irq_mask);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03002256 I915_WRITE(DEIER, display_mask | extra_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002257 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002258
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002259 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002260
Paulo Zanonid46da432013-02-08 17:35:15 -02002261 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07002262
Jesse Barnesf97108d2010-01-29 11:27:07 -08002263 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02002264 /* Enable PCU event interrupts
2265 *
2266 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02002267 * setup is guaranteed to run in single-threaded context. But we
2268 * need it to make the assert_spin_locked happy. */
2269 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08002270 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetter4bc9d432013-06-27 13:44:58 +02002271 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08002272 }
2273
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002274 return 0;
2275}
2276
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002277static int valleyview_irq_postinstall(struct drm_device *dev)
2278{
2279 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002280 u32 enable_mask;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002281 u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
Daniel Vetterb79480b2013-06-27 17:52:10 +02002282 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002283
2284 enable_mask = I915_DISPLAY_PORT_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002285 enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2286 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2287 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002288 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
2289
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002290 /*
2291 *Leave vblank interrupts masked initially. enable/disable will
2292 * toggle them based on usage.
2293 */
2294 dev_priv->irq_mask = (~enable_mask) |
2295 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2296 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002297
Daniel Vetter20afbda2012-12-11 14:05:07 +01002298 I915_WRITE(PORT_HOTPLUG_EN, 0);
2299 POSTING_READ(PORT_HOTPLUG_EN);
2300
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002301 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
2302 I915_WRITE(VLV_IER, enable_mask);
2303 I915_WRITE(VLV_IIR, 0xffffffff);
2304 I915_WRITE(PIPESTAT(0), 0xffff);
2305 I915_WRITE(PIPESTAT(1), 0xffff);
2306 POSTING_READ(VLV_IER);
2307
Daniel Vetterb79480b2013-06-27 17:52:10 +02002308 /* Interrupt setup is already guaranteed to be single-threaded, this is
2309 * just to make the assert_spin_locked check happy. */
2310 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002311 i915_enable_pipestat(dev_priv, 0, pipestat_enable);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002312 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002313 i915_enable_pipestat(dev_priv, 1, pipestat_enable);
Daniel Vetterb79480b2013-06-27 17:52:10 +02002314 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002315
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002316 I915_WRITE(VLV_IIR, 0xffffffff);
2317 I915_WRITE(VLV_IIR, 0xffffffff);
2318
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002319 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002320
2321 /* ack & enable invalid PTE error interrupts */
2322#if 0 /* FIXME: add support to irq handler for checking these bits */
2323 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2324 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
2325#endif
2326
2327 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002328
2329 return 0;
2330}
2331
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002332static void valleyview_irq_uninstall(struct drm_device *dev)
2333{
2334 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2335 int pipe;
2336
2337 if (!dev_priv)
2338 return;
2339
Egbert Eichac4c16c2013-04-16 13:36:58 +02002340 del_timer_sync(&dev_priv->hotplug_reenable_timer);
2341
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002342 for_each_pipe(pipe)
2343 I915_WRITE(PIPESTAT(pipe), 0xffff);
2344
2345 I915_WRITE(HWSTAM, 0xffffffff);
2346 I915_WRITE(PORT_HOTPLUG_EN, 0);
2347 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2348 for_each_pipe(pipe)
2349 I915_WRITE(PIPESTAT(pipe), 0xffff);
2350 I915_WRITE(VLV_IIR, 0xffffffff);
2351 I915_WRITE(VLV_IMR, 0xffffffff);
2352 I915_WRITE(VLV_IER, 0x0);
2353 POSTING_READ(VLV_IER);
2354}
2355
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002356static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002357{
2358 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07002359
2360 if (!dev_priv)
2361 return;
2362
Egbert Eichac4c16c2013-04-16 13:36:58 +02002363 del_timer_sync(&dev_priv->hotplug_reenable_timer);
2364
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002365 I915_WRITE(HWSTAM, 0xffffffff);
2366
2367 I915_WRITE(DEIMR, 0xffffffff);
2368 I915_WRITE(DEIER, 0x0);
2369 I915_WRITE(DEIIR, I915_READ(DEIIR));
Paulo Zanoni86642812013-04-12 17:57:57 -03002370 if (IS_GEN7(dev))
2371 I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002372
2373 I915_WRITE(GTIMR, 0xffffffff);
2374 I915_WRITE(GTIER, 0x0);
2375 I915_WRITE(GTIIR, I915_READ(GTIIR));
Keith Packard192aac1f2011-09-20 10:12:44 -07002376
Ben Widawskyab5c6082013-04-05 13:12:41 -07002377 if (HAS_PCH_NOP(dev))
2378 return;
2379
Keith Packard192aac1f2011-09-20 10:12:44 -07002380 I915_WRITE(SDEIMR, 0xffffffff);
2381 I915_WRITE(SDEIER, 0x0);
2382 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Paulo Zanoni86642812013-04-12 17:57:57 -03002383 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
2384 I915_WRITE(SERR_INT, I915_READ(SERR_INT));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002385}
2386
Chris Wilsonc2798b12012-04-22 21:13:57 +01002387static void i8xx_irq_preinstall(struct drm_device * dev)
2388{
2389 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2390 int pipe;
2391
2392 atomic_set(&dev_priv->irq_received, 0);
2393
2394 for_each_pipe(pipe)
2395 I915_WRITE(PIPESTAT(pipe), 0);
2396 I915_WRITE16(IMR, 0xffff);
2397 I915_WRITE16(IER, 0x0);
2398 POSTING_READ16(IER);
2399}
2400
2401static int i8xx_irq_postinstall(struct drm_device *dev)
2402{
2403 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2404
Chris Wilsonc2798b12012-04-22 21:13:57 +01002405 I915_WRITE16(EMR,
2406 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2407
2408 /* Unmask the interrupts that we always want on. */
2409 dev_priv->irq_mask =
2410 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2411 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2412 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2413 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2414 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2415 I915_WRITE16(IMR, dev_priv->irq_mask);
2416
2417 I915_WRITE16(IER,
2418 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2419 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2420 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2421 I915_USER_INTERRUPT);
2422 POSTING_READ16(IER);
2423
2424 return 0;
2425}
2426
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002427/*
2428 * Returns true when a page flip has completed.
2429 */
2430static bool i8xx_handle_vblank(struct drm_device *dev,
2431 int pipe, u16 iir)
2432{
2433 drm_i915_private_t *dev_priv = dev->dev_private;
2434 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);
2435
2436 if (!drm_handle_vblank(dev, pipe))
2437 return false;
2438
2439 if ((iir & flip_pending) == 0)
2440 return false;
2441
2442 intel_prepare_page_flip(dev, pipe);
2443
2444 /* We detect FlipDone by looking for the change in PendingFlip from '1'
2445 * to '0' on the following vblank, i.e. IIR has the Pendingflip
2446 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
2447 * the flip is completed (no longer pending). Since this doesn't raise
2448 * an interrupt per se, we watch for the change at vblank.
2449 */
2450 if (I915_READ16(ISR) & flip_pending)
2451 return false;
2452
2453 intel_finish_page_flip(dev, pipe);
2454
2455 return true;
2456}
2457
Daniel Vetterff1f5252012-10-02 15:10:55 +02002458static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01002459{
2460 struct drm_device *dev = (struct drm_device *) arg;
2461 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002462 u16 iir, new_iir;
2463 u32 pipe_stats[2];
2464 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002465 int pipe;
2466 u16 flip_mask =
2467 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2468 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2469
2470 atomic_inc(&dev_priv->irq_received);
2471
2472 iir = I915_READ16(IIR);
2473 if (iir == 0)
2474 return IRQ_NONE;
2475
2476 while (iir & ~flip_mask) {
2477 /* Can't rely on pipestat interrupt bit in iir as it might
2478 * have been cleared after the pipestat interrupt was received.
2479 * It doesn't set the bit in iir again, but it still produces
2480 * interrupts (for non-MSI).
2481 */
2482 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2483 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2484 i915_handle_error(dev, false);
2485
2486 for_each_pipe(pipe) {
2487 int reg = PIPESTAT(pipe);
2488 pipe_stats[pipe] = I915_READ(reg);
2489
2490 /*
2491 * Clear the PIPE*STAT regs before the IIR
2492 */
2493 if (pipe_stats[pipe] & 0x8000ffff) {
2494 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2495 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2496 pipe_name(pipe));
2497 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002498 }
2499 }
2500 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2501
2502 I915_WRITE16(IIR, iir & ~flip_mask);
2503 new_iir = I915_READ16(IIR); /* Flush posted writes */
2504
Daniel Vetterd05c6172012-04-26 23:28:09 +02002505 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002506
2507 if (iir & I915_USER_INTERRUPT)
2508 notify_ring(dev, &dev_priv->ring[RCS]);
2509
2510 if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002511 i8xx_handle_vblank(dev, 0, iir))
2512 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002513
2514 if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002515 i8xx_handle_vblank(dev, 1, iir))
2516 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002517
2518 iir = new_iir;
2519 }
2520
2521 return IRQ_HANDLED;
2522}
2523
2524static void i8xx_irq_uninstall(struct drm_device * dev)
2525{
2526 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2527 int pipe;
2528
Chris Wilsonc2798b12012-04-22 21:13:57 +01002529 for_each_pipe(pipe) {
2530 /* Clear enable bits; then clear status bits */
2531 I915_WRITE(PIPESTAT(pipe), 0);
2532 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2533 }
2534 I915_WRITE16(IMR, 0xffff);
2535 I915_WRITE16(IER, 0x0);
2536 I915_WRITE16(IIR, I915_READ16(IIR));
2537}
2538
Chris Wilsona266c7d2012-04-24 22:59:44 +01002539static void i915_irq_preinstall(struct drm_device * dev)
2540{
2541 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2542 int pipe;
2543
2544 atomic_set(&dev_priv->irq_received, 0);
2545
2546 if (I915_HAS_HOTPLUG(dev)) {
2547 I915_WRITE(PORT_HOTPLUG_EN, 0);
2548 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2549 }
2550
Chris Wilson00d98eb2012-04-24 22:59:48 +01002551 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002552 for_each_pipe(pipe)
2553 I915_WRITE(PIPESTAT(pipe), 0);
2554 I915_WRITE(IMR, 0xffffffff);
2555 I915_WRITE(IER, 0x0);
2556 POSTING_READ(IER);
2557}
2558
2559static int i915_irq_postinstall(struct drm_device *dev)
2560{
2561 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01002562 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002563
Chris Wilson38bde182012-04-24 22:59:50 +01002564 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2565
2566 /* Unmask the interrupts that we always want on. */
2567 dev_priv->irq_mask =
2568 ~(I915_ASLE_INTERRUPT |
2569 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2570 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2571 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2572 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2573 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2574
2575 enable_mask =
2576 I915_ASLE_INTERRUPT |
2577 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2578 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2579 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2580 I915_USER_INTERRUPT;
2581
Chris Wilsona266c7d2012-04-24 22:59:44 +01002582 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01002583 I915_WRITE(PORT_HOTPLUG_EN, 0);
2584 POSTING_READ(PORT_HOTPLUG_EN);
2585
Chris Wilsona266c7d2012-04-24 22:59:44 +01002586 /* Enable in IER... */
2587 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2588 /* and unmask in IMR */
2589 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2590 }
2591
Chris Wilsona266c7d2012-04-24 22:59:44 +01002592 I915_WRITE(IMR, dev_priv->irq_mask);
2593 I915_WRITE(IER, enable_mask);
2594 POSTING_READ(IER);
2595
Jani Nikulaf49e38d2013-04-29 13:02:54 +03002596 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002597
2598 return 0;
2599}
2600
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002601/*
2602 * Returns true when a page flip has completed.
2603 */
2604static bool i915_handle_vblank(struct drm_device *dev,
2605 int plane, int pipe, u32 iir)
2606{
2607 drm_i915_private_t *dev_priv = dev->dev_private;
2608 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
2609
2610 if (!drm_handle_vblank(dev, pipe))
2611 return false;
2612
2613 if ((iir & flip_pending) == 0)
2614 return false;
2615
2616 intel_prepare_page_flip(dev, plane);
2617
2618 /* We detect FlipDone by looking for the change in PendingFlip from '1'
2619 * to '0' on the following vblank, i.e. IIR has the Pendingflip
2620 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
2621 * the flip is completed (no longer pending). Since this doesn't raise
2622 * an interrupt per se, we watch for the change at vblank.
2623 */
2624 if (I915_READ(ISR) & flip_pending)
2625 return false;
2626
2627 intel_finish_page_flip(dev, pipe);
2628
2629 return true;
2630}
2631
Daniel Vetterff1f5252012-10-02 15:10:55 +02002632static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002633{
2634 struct drm_device *dev = (struct drm_device *) arg;
2635 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01002636 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002637 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01002638 u32 flip_mask =
2639 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2640 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01002641 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002642
2643 atomic_inc(&dev_priv->irq_received);
2644
2645 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01002646 do {
2647 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01002648 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002649
2650 /* Can't rely on pipestat interrupt bit in iir as it might
2651 * have been cleared after the pipestat interrupt was received.
2652 * It doesn't set the bit in iir again, but it still produces
2653 * interrupts (for non-MSI).
2654 */
2655 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2656 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2657 i915_handle_error(dev, false);
2658
2659 for_each_pipe(pipe) {
2660 int reg = PIPESTAT(pipe);
2661 pipe_stats[pipe] = I915_READ(reg);
2662
Chris Wilson38bde182012-04-24 22:59:50 +01002663 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002664 if (pipe_stats[pipe] & 0x8000ffff) {
2665 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2666 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2667 pipe_name(pipe));
2668 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01002669 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002670 }
2671 }
2672 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2673
2674 if (!irq_received)
2675 break;
2676
Chris Wilsona266c7d2012-04-24 22:59:44 +01002677 /* Consume port. Then clear IIR or we'll miss events */
2678 if ((I915_HAS_HOTPLUG(dev)) &&
2679 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
2680 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02002681 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002682
2683 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2684 hotplug_status);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002685
2686 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
2687
Chris Wilsona266c7d2012-04-24 22:59:44 +01002688 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
Chris Wilson38bde182012-04-24 22:59:50 +01002689 POSTING_READ(PORT_HOTPLUG_STAT);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002690 }
2691
Chris Wilson38bde182012-04-24 22:59:50 +01002692 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002693 new_iir = I915_READ(IIR); /* Flush posted writes */
2694
Chris Wilsona266c7d2012-04-24 22:59:44 +01002695 if (iir & I915_USER_INTERRUPT)
2696 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002697
Chris Wilsona266c7d2012-04-24 22:59:44 +01002698 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01002699 int plane = pipe;
2700 if (IS_MOBILE(dev))
2701 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02002702
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002703 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
2704 i915_handle_vblank(dev, plane, pipe, iir))
2705 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002706
2707 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2708 blc_event = true;
2709 }
2710
Chris Wilsona266c7d2012-04-24 22:59:44 +01002711 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2712 intel_opregion_asle_intr(dev);
2713
2714 /* With MSI, interrupts are only generated when iir
2715 * transitions from zero to nonzero. If another bit got
2716 * set while we were handling the existing iir bits, then
2717 * we would never get another interrupt.
2718 *
2719 * This is fine on non-MSI as well, as if we hit this path
2720 * we avoid exiting the interrupt handler only to generate
2721 * another one.
2722 *
2723 * Note that for MSI this could cause a stray interrupt report
2724 * if an interrupt landed in the time between writing IIR and
2725 * the posting read. This should be rare enough to never
2726 * trigger the 99% of 100,000 interrupts test for disabling
2727 * stray interrupts.
2728 */
Chris Wilson38bde182012-04-24 22:59:50 +01002729 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002730 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01002731 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002732
Daniel Vetterd05c6172012-04-26 23:28:09 +02002733 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01002734
Chris Wilsona266c7d2012-04-24 22:59:44 +01002735 return ret;
2736}
2737
2738static void i915_irq_uninstall(struct drm_device * dev)
2739{
2740 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2741 int pipe;
2742
Egbert Eichac4c16c2013-04-16 13:36:58 +02002743 del_timer_sync(&dev_priv->hotplug_reenable_timer);
2744
Chris Wilsona266c7d2012-04-24 22:59:44 +01002745 if (I915_HAS_HOTPLUG(dev)) {
2746 I915_WRITE(PORT_HOTPLUG_EN, 0);
2747 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2748 }
2749
Chris Wilson00d98eb2012-04-24 22:59:48 +01002750 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01002751 for_each_pipe(pipe) {
2752 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002753 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01002754 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2755 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002756 I915_WRITE(IMR, 0xffffffff);
2757 I915_WRITE(IER, 0x0);
2758
Chris Wilsona266c7d2012-04-24 22:59:44 +01002759 I915_WRITE(IIR, I915_READ(IIR));
2760}
2761
2762static void i965_irq_preinstall(struct drm_device * dev)
2763{
2764 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2765 int pipe;
2766
2767 atomic_set(&dev_priv->irq_received, 0);
2768
Chris Wilsonadca4732012-05-11 18:01:31 +01002769 I915_WRITE(PORT_HOTPLUG_EN, 0);
2770 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002771
2772 I915_WRITE(HWSTAM, 0xeffe);
2773 for_each_pipe(pipe)
2774 I915_WRITE(PIPESTAT(pipe), 0);
2775 I915_WRITE(IMR, 0xffffffff);
2776 I915_WRITE(IER, 0x0);
2777 POSTING_READ(IER);
2778}
2779
2780static int i965_irq_postinstall(struct drm_device *dev)
2781{
2782 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002783 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002784 u32 error_mask;
Daniel Vetterb79480b2013-06-27 17:52:10 +02002785 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002786
Chris Wilsona266c7d2012-04-24 22:59:44 +01002787 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002788 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01002789 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002790 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2791 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2792 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2793 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2794 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2795
2796 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002797 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2798 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002799 enable_mask |= I915_USER_INTERRUPT;
2800
2801 if (IS_G4X(dev))
2802 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002803
Daniel Vetterb79480b2013-06-27 17:52:10 +02002804 /* Interrupt setup is already guaranteed to be single-threaded, this is
2805 * just to make the assert_spin_locked check happy. */
2806 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002807 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Daniel Vetterb79480b2013-06-27 17:52:10 +02002808 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002809
Chris Wilsona266c7d2012-04-24 22:59:44 +01002810 /*
2811 * Enable some error detection, note the instruction error mask
2812 * bit is reserved, so we leave it masked.
2813 */
2814 if (IS_G4X(dev)) {
2815 error_mask = ~(GM45_ERROR_PAGE_TABLE |
2816 GM45_ERROR_MEM_PRIV |
2817 GM45_ERROR_CP_PRIV |
2818 I915_ERROR_MEMORY_REFRESH);
2819 } else {
2820 error_mask = ~(I915_ERROR_PAGE_TABLE |
2821 I915_ERROR_MEMORY_REFRESH);
2822 }
2823 I915_WRITE(EMR, error_mask);
2824
2825 I915_WRITE(IMR, dev_priv->irq_mask);
2826 I915_WRITE(IER, enable_mask);
2827 POSTING_READ(IER);
2828
Daniel Vetter20afbda2012-12-11 14:05:07 +01002829 I915_WRITE(PORT_HOTPLUG_EN, 0);
2830 POSTING_READ(PORT_HOTPLUG_EN);
2831
Jani Nikulaf49e38d2013-04-29 13:02:54 +03002832 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002833
2834 return 0;
2835}
2836
Egbert Eichbac56d52013-02-25 12:06:51 -05002837static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01002838{
2839 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Egbert Eiche5868a32013-02-28 04:17:12 -05002840 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02002841 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01002842 u32 hotplug_en;
2843
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02002844 assert_spin_locked(&dev_priv->irq_lock);
2845
Egbert Eichbac56d52013-02-25 12:06:51 -05002846 if (I915_HAS_HOTPLUG(dev)) {
2847 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2848 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
2849 /* Note HDMI and DP share hotplug bits */
Egbert Eiche5868a32013-02-28 04:17:12 -05002850 /* enable bits are the same for all generations */
Egbert Eichcd569ae2013-04-16 13:36:57 +02002851 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2852 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2853 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
Egbert Eichbac56d52013-02-25 12:06:51 -05002854 /* Programming the CRT detection parameters tends
2855 to generate a spurious hotplug event about three
2856 seconds later. So just do it once.
2857 */
2858 if (IS_G4X(dev))
2859 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Daniel Vetter85fc95b2013-03-27 15:47:11 +01002860 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
Egbert Eichbac56d52013-02-25 12:06:51 -05002861 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002862
Egbert Eichbac56d52013-02-25 12:06:51 -05002863 /* Ignore TV since it's buggy */
2864 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2865 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002866}
2867
Daniel Vetterff1f5252012-10-02 15:10:55 +02002868static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002869{
2870 struct drm_device *dev = (struct drm_device *) arg;
2871 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002872 u32 iir, new_iir;
2873 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002874 unsigned long irqflags;
2875 int irq_received;
2876 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002877 u32 flip_mask =
2878 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2879 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002880
2881 atomic_inc(&dev_priv->irq_received);
2882
2883 iir = I915_READ(IIR);
2884
Chris Wilsona266c7d2012-04-24 22:59:44 +01002885 for (;;) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002886 bool blc_event = false;
2887
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002888 irq_received = (iir & ~flip_mask) != 0;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002889
2890 /* Can't rely on pipestat interrupt bit in iir as it might
2891 * have been cleared after the pipestat interrupt was received.
2892 * It doesn't set the bit in iir again, but it still produces
2893 * interrupts (for non-MSI).
2894 */
2895 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2896 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2897 i915_handle_error(dev, false);
2898
2899 for_each_pipe(pipe) {
2900 int reg = PIPESTAT(pipe);
2901 pipe_stats[pipe] = I915_READ(reg);
2902
2903 /*
2904 * Clear the PIPE*STAT regs before the IIR
2905 */
2906 if (pipe_stats[pipe] & 0x8000ffff) {
2907 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2908 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2909 pipe_name(pipe));
2910 I915_WRITE(reg, pipe_stats[pipe]);
2911 irq_received = 1;
2912 }
2913 }
2914 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2915
2916 if (!irq_received)
2917 break;
2918
2919 ret = IRQ_HANDLED;
2920
2921 /* Consume port. Then clear IIR or we'll miss events */
Chris Wilsonadca4732012-05-11 18:01:31 +01002922 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002923 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02002924 u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
2925 HOTPLUG_INT_STATUS_G4X :
Daniel Vetter4f7fd702013-06-24 21:33:28 +02002926 HOTPLUG_INT_STATUS_I915);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002927
2928 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2929 hotplug_status);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002930
2931 intel_hpd_irq_handler(dev, hotplug_trigger,
2932 IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i915);
2933
Chris Wilsona266c7d2012-04-24 22:59:44 +01002934 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2935 I915_READ(PORT_HOTPLUG_STAT);
2936 }
2937
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002938 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002939 new_iir = I915_READ(IIR); /* Flush posted writes */
2940
Chris Wilsona266c7d2012-04-24 22:59:44 +01002941 if (iir & I915_USER_INTERRUPT)
2942 notify_ring(dev, &dev_priv->ring[RCS]);
2943 if (iir & I915_BSD_USER_INTERRUPT)
2944 notify_ring(dev, &dev_priv->ring[VCS]);
2945
Chris Wilsona266c7d2012-04-24 22:59:44 +01002946 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002947 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002948 i915_handle_vblank(dev, pipe, pipe, iir))
2949 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002950
2951 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2952 blc_event = true;
2953 }
2954
2955
2956 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2957 intel_opregion_asle_intr(dev);
2958
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002959 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
2960 gmbus_irq_handler(dev);
2961
Chris Wilsona266c7d2012-04-24 22:59:44 +01002962 /* With MSI, interrupts are only generated when iir
2963 * transitions from zero to nonzero. If another bit got
2964 * set while we were handling the existing iir bits, then
2965 * we would never get another interrupt.
2966 *
2967 * This is fine on non-MSI as well, as if we hit this path
2968 * we avoid exiting the interrupt handler only to generate
2969 * another one.
2970 *
2971 * Note that for MSI this could cause a stray interrupt report
2972 * if an interrupt landed in the time between writing IIR and
2973 * the posting read. This should be rare enough to never
2974 * trigger the 99% of 100,000 interrupts test for disabling
2975 * stray interrupts.
2976 */
2977 iir = new_iir;
2978 }
2979
Daniel Vetterd05c6172012-04-26 23:28:09 +02002980 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01002981
Chris Wilsona266c7d2012-04-24 22:59:44 +01002982 return ret;
2983}
2984
2985static void i965_irq_uninstall(struct drm_device * dev)
2986{
2987 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2988 int pipe;
2989
2990 if (!dev_priv)
2991 return;
2992
Egbert Eichac4c16c2013-04-16 13:36:58 +02002993 del_timer_sync(&dev_priv->hotplug_reenable_timer);
2994
Chris Wilsonadca4732012-05-11 18:01:31 +01002995 I915_WRITE(PORT_HOTPLUG_EN, 0);
2996 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002997
2998 I915_WRITE(HWSTAM, 0xffffffff);
2999 for_each_pipe(pipe)
3000 I915_WRITE(PIPESTAT(pipe), 0);
3001 I915_WRITE(IMR, 0xffffffff);
3002 I915_WRITE(IER, 0x0);
3003
3004 for_each_pipe(pipe)
3005 I915_WRITE(PIPESTAT(pipe),
3006 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
3007 I915_WRITE(IIR, I915_READ(IIR));
3008}
3009
Egbert Eichac4c16c2013-04-16 13:36:58 +02003010static void i915_reenable_hotplug_timer_func(unsigned long data)
3011{
3012 drm_i915_private_t *dev_priv = (drm_i915_private_t *)data;
3013 struct drm_device *dev = dev_priv->dev;
3014 struct drm_mode_config *mode_config = &dev->mode_config;
3015 unsigned long irqflags;
3016 int i;
3017
3018 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3019 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
3020 struct drm_connector *connector;
3021
3022 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
3023 continue;
3024
3025 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3026
3027 list_for_each_entry(connector, &mode_config->connector_list, head) {
3028 struct intel_connector *intel_connector = to_intel_connector(connector);
3029
3030 if (intel_connector->encoder->hpd_pin == i) {
3031 if (connector->polled != intel_connector->polled)
3032 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
3033 drm_get_connector_name(connector));
3034 connector->polled = intel_connector->polled;
3035 if (!connector->polled)
3036 connector->polled = DRM_CONNECTOR_POLL_HPD;
3037 }
3038 }
3039 }
3040 if (dev_priv->display.hpd_irq_setup)
3041 dev_priv->display.hpd_irq_setup(dev);
3042 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3043}
3044
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003045void intel_irq_init(struct drm_device *dev)
3046{
Chris Wilson8b2e3262012-04-24 22:59:41 +01003047 struct drm_i915_private *dev_priv = dev->dev_private;
3048
3049 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01003050 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02003051 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003052 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01003053
Daniel Vetter99584db2012-11-14 17:14:04 +01003054 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
3055 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01003056 (unsigned long) dev);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003057 setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func,
3058 (unsigned long) dev_priv);
Daniel Vetter61bac782012-12-01 21:03:21 +01003059
Tomas Janousek97a19a22012-12-08 13:48:13 +01003060 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01003061
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003062 dev->driver->get_vblank_counter = i915_get_vblank_counter;
3063 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Eugeni Dodonov7d4e1462012-05-09 15:37:09 -03003064 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003065 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
3066 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
3067 }
3068
Keith Packardc3613de2011-08-12 17:05:54 -07003069 if (drm_core_check_feature(dev, DRIVER_MODESET))
3070 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
3071 else
3072 dev->driver->get_vblank_timestamp = NULL;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003073 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
3074
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003075 if (IS_VALLEYVIEW(dev)) {
3076 dev->driver->irq_handler = valleyview_irq_handler;
3077 dev->driver->irq_preinstall = valleyview_irq_preinstall;
3078 dev->driver->irq_postinstall = valleyview_irq_postinstall;
3079 dev->driver->irq_uninstall = valleyview_irq_uninstall;
3080 dev->driver->enable_vblank = valleyview_enable_vblank;
3081 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05003082 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003083 } else if (HAS_PCH_SPLIT(dev)) {
3084 dev->driver->irq_handler = ironlake_irq_handler;
3085 dev->driver->irq_preinstall = ironlake_irq_preinstall;
3086 dev->driver->irq_postinstall = ironlake_irq_postinstall;
3087 dev->driver->irq_uninstall = ironlake_irq_uninstall;
3088 dev->driver->enable_vblank = ironlake_enable_vblank;
3089 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003090 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003091 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003092 if (INTEL_INFO(dev)->gen == 2) {
3093 dev->driver->irq_preinstall = i8xx_irq_preinstall;
3094 dev->driver->irq_postinstall = i8xx_irq_postinstall;
3095 dev->driver->irq_handler = i8xx_irq_handler;
3096 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003097 } else if (INTEL_INFO(dev)->gen == 3) {
3098 dev->driver->irq_preinstall = i915_irq_preinstall;
3099 dev->driver->irq_postinstall = i915_irq_postinstall;
3100 dev->driver->irq_uninstall = i915_irq_uninstall;
3101 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003102 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003103 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003104 dev->driver->irq_preinstall = i965_irq_preinstall;
3105 dev->driver->irq_postinstall = i965_irq_postinstall;
3106 dev->driver->irq_uninstall = i965_irq_uninstall;
3107 dev->driver->irq_handler = i965_irq_handler;
Egbert Eichbac56d52013-02-25 12:06:51 -05003108 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003109 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003110 dev->driver->enable_vblank = i915_enable_vblank;
3111 dev->driver->disable_vblank = i915_disable_vblank;
3112 }
3113}
Daniel Vetter20afbda2012-12-11 14:05:07 +01003114
3115void intel_hpd_init(struct drm_device *dev)
3116{
3117 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eich821450c2013-04-16 13:36:55 +02003118 struct drm_mode_config *mode_config = &dev->mode_config;
3119 struct drm_connector *connector;
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02003120 unsigned long irqflags;
Egbert Eich821450c2013-04-16 13:36:55 +02003121 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003122
Egbert Eich821450c2013-04-16 13:36:55 +02003123 for (i = 1; i < HPD_NUM_PINS; i++) {
3124 dev_priv->hpd_stats[i].hpd_cnt = 0;
3125 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3126 }
3127 list_for_each_entry(connector, &mode_config->connector_list, head) {
3128 struct intel_connector *intel_connector = to_intel_connector(connector);
3129 connector->polled = intel_connector->polled;
3130 if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
3131 connector->polled = DRM_CONNECTOR_POLL_HPD;
3132 }
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02003133
3134 /* Interrupt setup is already guaranteed to be single-threaded, this is
3135 * just to make the assert_spin_locked checks happy. */
3136 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003137 if (dev_priv->display.hpd_irq_setup)
3138 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02003139 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003140}