blob: 031364242a9139446d911dd399f93aa74daef9b8 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010037#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
Chris Wilson57822dc2017-02-22 11:40:48 +000040#include "i915_gem_clflush.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020041#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070042#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080043#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080044#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010045#include <drm/drm_dp_helper.h>
46#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070047#include <drm/drm_plane_helper.h>
48#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080049#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080050#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080051
Daniel Vetter5a21b662016-05-24 17:13:53 +020052static bool is_mmio_work(struct intel_flip_work *work)
53{
54 return work->mmio_work.func;
55}
56
Matt Roper465c1202014-05-29 08:06:54 -070057/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010058static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010059 DRM_FORMAT_C8,
60 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010062 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070063};
64
65/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010066static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010067 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070070 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010071 DRM_FORMAT_XRGB2101010,
72 DRM_FORMAT_XBGR2101010,
73};
74
75static const uint32_t skl_primary_formats[] = {
76 DRM_FORMAT_C8,
77 DRM_FORMAT_RGB565,
78 DRM_FORMAT_XRGB8888,
79 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010080 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070081 DRM_FORMAT_ABGR8888,
82 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070083 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053084 DRM_FORMAT_YUYV,
85 DRM_FORMAT_YVYU,
86 DRM_FORMAT_UYVY,
87 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070088};
89
Matt Roper3d7d6512014-06-10 08:28:13 -070090/* Cursor formats */
91static const uint32_t intel_cursor_formats[] = {
92 DRM_FORMAT_ARGB8888,
93};
94
Jesse Barnesf1f644d2013-06-27 00:39:25 +030095static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020096 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030097static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020098 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030099
Chris Wilson24dbf512017-02-15 10:59:18 +0000100static int intel_framebuffer_init(struct intel_framebuffer *ifb,
101 struct drm_i915_gem_object *obj,
102 struct drm_mode_fb_cmd2 *mode_cmd);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200103static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
104static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200105static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200106static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700107 struct intel_link_m_n *m_n,
108 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200109static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200110static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200111static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200112static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200113 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200114static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200115 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200116static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
117static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530118static void intel_crtc_init_scalers(struct intel_crtc *crtc,
119 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200120static void skylake_pfit_enable(struct intel_crtc *crtc);
121static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
122static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200123static void intel_modeset_setup_hw_state(struct drm_device *dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200124static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100125
Ma Lingd4906092009-03-18 20:13:27 +0800126struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300127 struct {
128 int min, max;
129 } dot, vco, n, m, m1, m2, p, p1;
130
131 struct {
132 int dot_limit;
133 int p2_slow, p2_fast;
134 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800135};
Jesse Barnes79e53942008-11-07 14:24:08 -0800136
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300137/* returns HPLL frequency in kHz */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200138int vlv_get_hpll_vco(struct drm_i915_private *dev_priv)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300139{
140 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
141
142 /* Obtain SKU information */
143 mutex_lock(&dev_priv->sb_lock);
144 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
145 CCK_FUSE_HPLL_FREQ_MASK;
146 mutex_unlock(&dev_priv->sb_lock);
147
148 return vco_freq[hpll_freq] * 1000;
149}
150
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200151int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
152 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300153{
154 u32 val;
155 int divider;
156
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300157 mutex_lock(&dev_priv->sb_lock);
158 val = vlv_cck_read(dev_priv, reg);
159 mutex_unlock(&dev_priv->sb_lock);
160
161 divider = val & CCK_FREQUENCY_VALUES;
162
163 WARN((val & CCK_FREQUENCY_STATUS) !=
164 (divider << CCK_FREQUENCY_STATUS_SHIFT),
165 "%s change in progress\n", name);
166
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200167 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
168}
169
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200170int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
171 const char *name, u32 reg)
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200172{
173 if (dev_priv->hpll_freq == 0)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200174 dev_priv->hpll_freq = vlv_get_hpll_vco(dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200175
176 return vlv_get_cck_clock(dev_priv, name, reg,
177 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300178}
179
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300180static void intel_update_czclk(struct drm_i915_private *dev_priv)
181{
Wayne Boyer666a4532015-12-09 12:29:35 -0800182 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300183 return;
184
185 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
186 CCK_CZ_CLOCK_CONTROL);
187
188 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
189}
190
Chris Wilson021357a2010-09-07 20:54:59 +0100191static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200192intel_fdi_link_freq(struct drm_i915_private *dev_priv,
193 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100194{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200195 if (HAS_DDI(dev_priv))
196 return pipe_config->port_clock; /* SPLL */
197 else if (IS_GEN5(dev_priv))
198 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200199 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200200 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100201}
202
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300203static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400204 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200205 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200206 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400207 .m = { .min = 96, .max = 140 },
208 .m1 = { .min = 18, .max = 26 },
209 .m2 = { .min = 6, .max = 16 },
210 .p = { .min = 4, .max = 128 },
211 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700212 .p2 = { .dot_limit = 165000,
213 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700214};
215
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300216static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200217 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200218 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200219 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200220 .m = { .min = 96, .max = 140 },
221 .m1 = { .min = 18, .max = 26 },
222 .m2 = { .min = 6, .max = 16 },
223 .p = { .min = 4, .max = 128 },
224 .p1 = { .min = 2, .max = 33 },
225 .p2 = { .dot_limit = 165000,
226 .p2_slow = 4, .p2_fast = 4 },
227};
228
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300229static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400230 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200231 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200232 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400233 .m = { .min = 96, .max = 140 },
234 .m1 = { .min = 18, .max = 26 },
235 .m2 = { .min = 6, .max = 16 },
236 .p = { .min = 4, .max = 128 },
237 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700238 .p2 = { .dot_limit = 165000,
239 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
Eric Anholt273e27c2011-03-30 13:01:10 -0700241
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300242static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400243 .dot = { .min = 20000, .max = 400000 },
244 .vco = { .min = 1400000, .max = 2800000 },
245 .n = { .min = 1, .max = 6 },
246 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100247 .m1 = { .min = 8, .max = 18 },
248 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400249 .p = { .min = 5, .max = 80 },
250 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700251 .p2 = { .dot_limit = 200000,
252 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700253};
254
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300255static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400256 .dot = { .min = 20000, .max = 400000 },
257 .vco = { .min = 1400000, .max = 2800000 },
258 .n = { .min = 1, .max = 6 },
259 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100260 .m1 = { .min = 8, .max = 18 },
261 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400262 .p = { .min = 7, .max = 98 },
263 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700264 .p2 = { .dot_limit = 112000,
265 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700266};
267
Eric Anholt273e27c2011-03-30 13:01:10 -0700268
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300269static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 .dot = { .min = 25000, .max = 270000 },
271 .vco = { .min = 1750000, .max = 3500000},
272 .n = { .min = 1, .max = 4 },
273 .m = { .min = 104, .max = 138 },
274 .m1 = { .min = 17, .max = 23 },
275 .m2 = { .min = 5, .max = 11 },
276 .p = { .min = 10, .max = 30 },
277 .p1 = { .min = 1, .max = 3},
278 .p2 = { .dot_limit = 270000,
279 .p2_slow = 10,
280 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800281 },
Keith Packarde4b36692009-06-05 19:22:17 -0700282};
283
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300284static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700285 .dot = { .min = 22000, .max = 400000 },
286 .vco = { .min = 1750000, .max = 3500000},
287 .n = { .min = 1, .max = 4 },
288 .m = { .min = 104, .max = 138 },
289 .m1 = { .min = 16, .max = 23 },
290 .m2 = { .min = 5, .max = 11 },
291 .p = { .min = 5, .max = 80 },
292 .p1 = { .min = 1, .max = 8},
293 .p2 = { .dot_limit = 165000,
294 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700295};
296
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300297static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700298 .dot = { .min = 20000, .max = 115000 },
299 .vco = { .min = 1750000, .max = 3500000 },
300 .n = { .min = 1, .max = 3 },
301 .m = { .min = 104, .max = 138 },
302 .m1 = { .min = 17, .max = 23 },
303 .m2 = { .min = 5, .max = 11 },
304 .p = { .min = 28, .max = 112 },
305 .p1 = { .min = 2, .max = 8 },
306 .p2 = { .dot_limit = 0,
307 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800308 },
Keith Packarde4b36692009-06-05 19:22:17 -0700309};
310
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300311static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700312 .dot = { .min = 80000, .max = 224000 },
313 .vco = { .min = 1750000, .max = 3500000 },
314 .n = { .min = 1, .max = 3 },
315 .m = { .min = 104, .max = 138 },
316 .m1 = { .min = 17, .max = 23 },
317 .m2 = { .min = 5, .max = 11 },
318 .p = { .min = 14, .max = 42 },
319 .p1 = { .min = 2, .max = 6 },
320 .p2 = { .dot_limit = 0,
321 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800322 },
Keith Packarde4b36692009-06-05 19:22:17 -0700323};
324
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300325static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400326 .dot = { .min = 20000, .max = 400000},
327 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700328 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400329 .n = { .min = 3, .max = 6 },
330 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700331 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400332 .m1 = { .min = 0, .max = 0 },
333 .m2 = { .min = 0, .max = 254 },
334 .p = { .min = 5, .max = 80 },
335 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700336 .p2 = { .dot_limit = 200000,
337 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700338};
339
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300340static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400341 .dot = { .min = 20000, .max = 400000 },
342 .vco = { .min = 1700000, .max = 3500000 },
343 .n = { .min = 3, .max = 6 },
344 .m = { .min = 2, .max = 256 },
345 .m1 = { .min = 0, .max = 0 },
346 .m2 = { .min = 0, .max = 254 },
347 .p = { .min = 7, .max = 112 },
348 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700349 .p2 = { .dot_limit = 112000,
350 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700351};
352
Eric Anholt273e27c2011-03-30 13:01:10 -0700353/* Ironlake / Sandybridge
354 *
355 * We calculate clock using (register_value + 2) for N/M1/M2, so here
356 * the range value for them is (actual_value - 2).
357 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300358static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700359 .dot = { .min = 25000, .max = 350000 },
360 .vco = { .min = 1760000, .max = 3510000 },
361 .n = { .min = 1, .max = 5 },
362 .m = { .min = 79, .max = 127 },
363 .m1 = { .min = 12, .max = 22 },
364 .m2 = { .min = 5, .max = 9 },
365 .p = { .min = 5, .max = 80 },
366 .p1 = { .min = 1, .max = 8 },
367 .p2 = { .dot_limit = 225000,
368 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700369};
370
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300371static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700372 .dot = { .min = 25000, .max = 350000 },
373 .vco = { .min = 1760000, .max = 3510000 },
374 .n = { .min = 1, .max = 3 },
375 .m = { .min = 79, .max = 118 },
376 .m1 = { .min = 12, .max = 22 },
377 .m2 = { .min = 5, .max = 9 },
378 .p = { .min = 28, .max = 112 },
379 .p1 = { .min = 2, .max = 8 },
380 .p2 = { .dot_limit = 225000,
381 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800382};
383
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300384static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700385 .dot = { .min = 25000, .max = 350000 },
386 .vco = { .min = 1760000, .max = 3510000 },
387 .n = { .min = 1, .max = 3 },
388 .m = { .min = 79, .max = 127 },
389 .m1 = { .min = 12, .max = 22 },
390 .m2 = { .min = 5, .max = 9 },
391 .p = { .min = 14, .max = 56 },
392 .p1 = { .min = 2, .max = 8 },
393 .p2 = { .dot_limit = 225000,
394 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800395};
396
Eric Anholt273e27c2011-03-30 13:01:10 -0700397/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300398static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700399 .dot = { .min = 25000, .max = 350000 },
400 .vco = { .min = 1760000, .max = 3510000 },
401 .n = { .min = 1, .max = 2 },
402 .m = { .min = 79, .max = 126 },
403 .m1 = { .min = 12, .max = 22 },
404 .m2 = { .min = 5, .max = 9 },
405 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400406 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700407 .p2 = { .dot_limit = 225000,
408 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800409};
410
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300411static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700412 .dot = { .min = 25000, .max = 350000 },
413 .vco = { .min = 1760000, .max = 3510000 },
414 .n = { .min = 1, .max = 3 },
415 .m = { .min = 79, .max = 126 },
416 .m1 = { .min = 12, .max = 22 },
417 .m2 = { .min = 5, .max = 9 },
418 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400419 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700420 .p2 = { .dot_limit = 225000,
421 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800422};
423
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300424static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300425 /*
426 * These are the data rate limits (measured in fast clocks)
427 * since those are the strictest limits we have. The fast
428 * clock and actual rate limits are more relaxed, so checking
429 * them would make no difference.
430 */
431 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200432 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700433 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700434 .m1 = { .min = 2, .max = 3 },
435 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300436 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300437 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700438};
439
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300440static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300441 /*
442 * These are the data rate limits (measured in fast clocks)
443 * since those are the strictest limits we have. The fast
444 * clock and actual rate limits are more relaxed, so checking
445 * them would make no difference.
446 */
447 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200448 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300449 .n = { .min = 1, .max = 1 },
450 .m1 = { .min = 2, .max = 2 },
451 .m2 = { .min = 24 << 22, .max = 175 << 22 },
452 .p1 = { .min = 2, .max = 4 },
453 .p2 = { .p2_slow = 1, .p2_fast = 14 },
454};
455
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300456static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200457 /* FIXME: find real dot limits */
458 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530459 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200460 .n = { .min = 1, .max = 1 },
461 .m1 = { .min = 2, .max = 2 },
462 /* FIXME: find real m2 limits */
463 .m2 = { .min = 2 << 22, .max = 255 << 22 },
464 .p1 = { .min = 2, .max = 4 },
465 .p2 = { .p2_slow = 1, .p2_fast = 20 },
466};
467
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200468static bool
469needs_modeset(struct drm_crtc_state *state)
470{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200471 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200472}
473
Imre Deakdccbea32015-06-22 23:35:51 +0300474/*
475 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
476 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
477 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
478 * The helpers' return value is the rate of the clock that is fed to the
479 * display engine's pipe which can be the above fast dot clock rate or a
480 * divided-down version of it.
481 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500482/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300483static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800484{
Shaohua Li21778322009-02-23 15:19:16 +0800485 clock->m = clock->m2 + 2;
486 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200487 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300488 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300489 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
490 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300491
492 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800493}
494
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200495static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
496{
497 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
498}
499
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300500static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800501{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200502 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800503 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200504 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300505 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300506 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
507 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300508
509 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800510}
511
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300512static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300513{
514 clock->m = clock->m1 * clock->m2;
515 clock->p = clock->p1 * clock->p2;
516 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300517 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300518 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
519 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300520
521 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300522}
523
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300524int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300525{
526 clock->m = clock->m1 * clock->m2;
527 clock->p = clock->p1 * clock->p2;
528 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300529 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300530 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
531 clock->n << 22);
532 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300533
534 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300535}
536
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800537#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800538/**
539 * Returns whether the given set of divisors are valid for a given refclk with
540 * the given connectors.
541 */
542
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100543static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300544 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300545 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800546{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300547 if (clock->n < limit->n.min || limit->n.max < clock->n)
548 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800549 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400550 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800551 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400552 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800553 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400554 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300555
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100556 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200557 !IS_CHERRYVIEW(dev_priv) && !IS_GEN9_LP(dev_priv))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300558 if (clock->m1 <= clock->m2)
559 INTELPllInvalid("m1 <= m2\n");
560
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100561 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200562 !IS_GEN9_LP(dev_priv)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300563 if (clock->p < limit->p.min || limit->p.max < clock->p)
564 INTELPllInvalid("p out of range\n");
565 if (clock->m < limit->m.min || limit->m.max < clock->m)
566 INTELPllInvalid("m out of range\n");
567 }
568
Jesse Barnes79e53942008-11-07 14:24:08 -0800569 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400570 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800571 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
572 * connector, etc., rather than just a single range.
573 */
574 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400575 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800576
577 return true;
578}
579
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300580static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300581i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300582 const struct intel_crtc_state *crtc_state,
583 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800584{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300585 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800586
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300587 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100589 * For LVDS just rely on its current settings for dual-channel.
590 * We haven't figured out how to reliably set up different
591 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800592 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100593 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300594 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800595 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300596 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800597 } else {
598 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300599 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800600 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300601 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800602 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300603}
604
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200605/*
606 * Returns a set of divisors for the desired target clock with the given
607 * refclk, or FALSE. The returned values represent the clock equation:
608 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
609 *
610 * Target and reference clocks are specified in kHz.
611 *
612 * If match_clock is provided, then best_clock P divider must match the P
613 * divider from @match_clock used for LVDS downclocking.
614 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300615static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300616i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300617 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300618 int target, int refclk, struct dpll *match_clock,
619 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300620{
621 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300622 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300623 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800624
Akshay Joshi0206e352011-08-16 15:34:10 -0400625 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800626
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300627 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
628
Zhao Yakui42158662009-11-20 11:24:18 +0800629 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
630 clock.m1++) {
631 for (clock.m2 = limit->m2.min;
632 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200633 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800634 break;
635 for (clock.n = limit->n.min;
636 clock.n <= limit->n.max; clock.n++) {
637 for (clock.p1 = limit->p1.min;
638 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800639 int this_err;
640
Imre Deakdccbea32015-06-22 23:35:51 +0300641 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100642 if (!intel_PLL_is_valid(to_i915(dev),
643 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000644 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800645 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800646 if (match_clock &&
647 clock.p != match_clock->p)
648 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800649
650 this_err = abs(clock.dot - target);
651 if (this_err < err) {
652 *best_clock = clock;
653 err = this_err;
654 }
655 }
656 }
657 }
658 }
659
660 return (err != target);
661}
662
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200663/*
664 * Returns a set of divisors for the desired target clock with the given
665 * refclk, or FALSE. The returned values represent the clock equation:
666 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
667 *
668 * Target and reference clocks are specified in kHz.
669 *
670 * If match_clock is provided, then best_clock P divider must match the P
671 * divider from @match_clock used for LVDS downclocking.
672 */
Ma Lingd4906092009-03-18 20:13:27 +0800673static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300674pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200675 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300676 int target, int refclk, struct dpll *match_clock,
677 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200678{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300679 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300680 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200681 int err = target;
682
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200683 memset(best_clock, 0, sizeof(*best_clock));
684
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300685 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
686
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200687 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
688 clock.m1++) {
689 for (clock.m2 = limit->m2.min;
690 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200691 for (clock.n = limit->n.min;
692 clock.n <= limit->n.max; clock.n++) {
693 for (clock.p1 = limit->p1.min;
694 clock.p1 <= limit->p1.max; clock.p1++) {
695 int this_err;
696
Imre Deakdccbea32015-06-22 23:35:51 +0300697 pnv_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100698 if (!intel_PLL_is_valid(to_i915(dev),
699 limit,
Jesse Barnes79e53942008-11-07 14:24:08 -0800700 &clock))
701 continue;
702 if (match_clock &&
703 clock.p != match_clock->p)
704 continue;
705
706 this_err = abs(clock.dot - target);
707 if (this_err < err) {
708 *best_clock = clock;
709 err = this_err;
710 }
711 }
712 }
713 }
714 }
715
716 return (err != target);
717}
718
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200719/*
720 * Returns a set of divisors for the desired target clock with the given
721 * refclk, or FALSE. The returned values represent the clock equation:
722 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200723 *
724 * Target and reference clocks are specified in kHz.
725 *
726 * If match_clock is provided, then best_clock P divider must match the P
727 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200728 */
Ma Lingd4906092009-03-18 20:13:27 +0800729static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300730g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200731 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300732 int target, int refclk, struct dpll *match_clock,
733 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800734{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300735 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300736 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800737 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300738 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400739 /* approximately equals target * 0.00585 */
740 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800741
742 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300743
744 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
745
Ma Lingd4906092009-03-18 20:13:27 +0800746 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200747 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800748 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200749 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800750 for (clock.m1 = limit->m1.max;
751 clock.m1 >= limit->m1.min; clock.m1--) {
752 for (clock.m2 = limit->m2.max;
753 clock.m2 >= limit->m2.min; clock.m2--) {
754 for (clock.p1 = limit->p1.max;
755 clock.p1 >= limit->p1.min; clock.p1--) {
756 int this_err;
757
Imre Deakdccbea32015-06-22 23:35:51 +0300758 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100759 if (!intel_PLL_is_valid(to_i915(dev),
760 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000761 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800762 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000763
764 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800765 if (this_err < err_most) {
766 *best_clock = clock;
767 err_most = this_err;
768 max_n = clock.n;
769 found = true;
770 }
771 }
772 }
773 }
774 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800775 return found;
776}
Ma Lingd4906092009-03-18 20:13:27 +0800777
Imre Deakd5dd62b2015-03-17 11:40:03 +0200778/*
779 * Check if the calculated PLL configuration is more optimal compared to the
780 * best configuration and error found so far. Return the calculated error.
781 */
782static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300783 const struct dpll *calculated_clock,
784 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200785 unsigned int best_error_ppm,
786 unsigned int *error_ppm)
787{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200788 /*
789 * For CHV ignore the error and consider only the P value.
790 * Prefer a bigger P value based on HW requirements.
791 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100792 if (IS_CHERRYVIEW(to_i915(dev))) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200793 *error_ppm = 0;
794
795 return calculated_clock->p > best_clock->p;
796 }
797
Imre Deak24be4e42015-03-17 11:40:04 +0200798 if (WARN_ON_ONCE(!target_freq))
799 return false;
800
Imre Deakd5dd62b2015-03-17 11:40:03 +0200801 *error_ppm = div_u64(1000000ULL *
802 abs(target_freq - calculated_clock->dot),
803 target_freq);
804 /*
805 * Prefer a better P value over a better (smaller) error if the error
806 * is small. Ensure this preference for future configurations too by
807 * setting the error to 0.
808 */
809 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
810 *error_ppm = 0;
811
812 return true;
813 }
814
815 return *error_ppm + 10 < best_error_ppm;
816}
817
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200818/*
819 * Returns a set of divisors for the desired target clock with the given
820 * refclk, or FALSE. The returned values represent the clock equation:
821 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
822 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800823static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300824vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200825 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300826 int target, int refclk, struct dpll *match_clock,
827 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700828{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200829 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300830 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300831 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300832 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300833 /* min update 19.2 MHz */
834 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300835 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700836
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300837 target *= 5; /* fast clock */
838
839 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700840
841 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300842 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300843 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300844 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300845 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300846 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700847 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300848 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200849 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300850
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300851 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
852 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300853
Imre Deakdccbea32015-06-22 23:35:51 +0300854 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300855
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100856 if (!intel_PLL_is_valid(to_i915(dev),
857 limit,
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300858 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300859 continue;
860
Imre Deakd5dd62b2015-03-17 11:40:03 +0200861 if (!vlv_PLL_is_optimal(dev, target,
862 &clock,
863 best_clock,
864 bestppm, &ppm))
865 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300866
Imre Deakd5dd62b2015-03-17 11:40:03 +0200867 *best_clock = clock;
868 bestppm = ppm;
869 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700870 }
871 }
872 }
873 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700874
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300875 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700876}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700877
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200878/*
879 * Returns a set of divisors for the desired target clock with the given
880 * refclk, or FALSE. The returned values represent the clock equation:
881 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
882 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300883static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300884chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200885 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300886 int target, int refclk, struct dpll *match_clock,
887 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300888{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200889 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300890 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200891 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300892 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300893 uint64_t m2;
894 int found = false;
895
896 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200897 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300898
899 /*
900 * Based on hardware doc, the n always set to 1, and m1 always
901 * set to 2. If requires to support 200Mhz refclk, we need to
902 * revisit this because n may not 1 anymore.
903 */
904 clock.n = 1, clock.m1 = 2;
905 target *= 5; /* fast clock */
906
907 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
908 for (clock.p2 = limit->p2.p2_fast;
909 clock.p2 >= limit->p2.p2_slow;
910 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200911 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300912
913 clock.p = clock.p1 * clock.p2;
914
915 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
916 clock.n) << 22, refclk * clock.m1);
917
918 if (m2 > INT_MAX/clock.m1)
919 continue;
920
921 clock.m2 = m2;
922
Imre Deakdccbea32015-06-22 23:35:51 +0300923 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300924
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100925 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300926 continue;
927
Imre Deak9ca3ba02015-03-17 11:40:05 +0200928 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
929 best_error_ppm, &error_ppm))
930 continue;
931
932 *best_clock = clock;
933 best_error_ppm = error_ppm;
934 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300935 }
936 }
937
938 return found;
939}
940
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200941bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300942 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200943{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200944 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300945 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200946
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200947 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200948 target_clock, refclk, NULL, best_clock);
949}
950
Ville Syrjälä525b9312016-10-31 22:37:02 +0200951bool intel_crtc_active(struct intel_crtc *crtc)
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300952{
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300953 /* Be paranoid as we can arrive here with only partial
954 * state retrieved from the hardware during setup.
955 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100956 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300957 * as Haswell has gained clock readout/fastboot support.
958 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000959 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300960 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700961 *
962 * FIXME: The intel_crtc->active here should be switched to
963 * crtc->state->active once we have proper CRTC states wired up
964 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300965 */
Ville Syrjälä525b9312016-10-31 22:37:02 +0200966 return crtc->active && crtc->base.primary->state->fb &&
967 crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300968}
969
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200970enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
971 enum pipe pipe)
972{
Ville Syrjälä98187832016-10-31 22:37:10 +0200973 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200974
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200975 return crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200976}
977
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +0000978static bool pipe_dsl_stopped(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300979{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200980 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300981 u32 line1, line2;
982 u32 line_mask;
983
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100984 if (IS_GEN2(dev_priv))
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300985 line_mask = DSL_LINEMASK_GEN2;
986 else
987 line_mask = DSL_LINEMASK_GEN3;
988
989 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +0200990 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300991 line2 = I915_READ(reg) & line_mask;
992
993 return line1 == line2;
994}
995
Keith Packardab7ad7f2010-10-03 00:33:06 -0700996/*
997 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300998 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700999 *
1000 * After disabling a pipe, we can't wait for vblank in the usual way,
1001 * spinning on the vblank interrupt status bit, since we won't actually
1002 * see an interrupt when the pipe is disabled.
1003 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001004 * On Gen4 and above:
1005 * wait for the pipe register state bit to turn off
1006 *
1007 * Otherwise:
1008 * wait for the display line value to settle (it usually
1009 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001010 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001011 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001012static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001013{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001014 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001015 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001016 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001017
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001018 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001019 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001020
Keith Packardab7ad7f2010-10-03 00:33:06 -07001021 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001022 if (intel_wait_for_register(dev_priv,
1023 reg, I965_PIPECONF_ACTIVE, 0,
1024 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001025 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001026 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001027 /* Wait for the display line to settle */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001028 if (wait_for(pipe_dsl_stopped(dev_priv, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001029 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001030 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001031}
1032
Jesse Barnesb24e7172011-01-04 15:09:30 -08001033/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001034void assert_pll(struct drm_i915_private *dev_priv,
1035 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001036{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001037 u32 val;
1038 bool cur_state;
1039
Ville Syrjälä649636e2015-09-22 19:50:01 +03001040 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001041 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001042 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001043 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001044 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001045}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001046
Jani Nikula23538ef2013-08-27 15:12:22 +03001047/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001048void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001049{
1050 u32 val;
1051 bool cur_state;
1052
Ville Syrjäläa5805162015-05-26 20:42:30 +03001053 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001054 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001055 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001056
1057 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001058 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001059 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001060 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001061}
Jani Nikula23538ef2013-08-27 15:12:22 +03001062
Jesse Barnes040484a2011-01-03 12:14:26 -08001063static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1064 enum pipe pipe, bool state)
1065{
Jesse Barnes040484a2011-01-03 12:14:26 -08001066 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001067 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1068 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001069
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001070 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001071 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001072 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001073 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001074 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001075 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001076 cur_state = !!(val & FDI_TX_ENABLE);
1077 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001078 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001079 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001080 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001081}
1082#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1083#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1084
1085static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1086 enum pipe pipe, bool state)
1087{
Jesse Barnes040484a2011-01-03 12:14:26 -08001088 u32 val;
1089 bool cur_state;
1090
Ville Syrjälä649636e2015-09-22 19:50:01 +03001091 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001092 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001093 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001094 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001095 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001096}
1097#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1098#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1099
1100static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1101 enum pipe pipe)
1102{
Jesse Barnes040484a2011-01-03 12:14:26 -08001103 u32 val;
1104
1105 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001106 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001107 return;
1108
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001109 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001110 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001111 return;
1112
Ville Syrjälä649636e2015-09-22 19:50:01 +03001113 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001114 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001115}
1116
Daniel Vetter55607e82013-06-16 21:42:39 +02001117void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1118 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001119{
Jesse Barnes040484a2011-01-03 12:14:26 -08001120 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001121 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001122
Ville Syrjälä649636e2015-09-22 19:50:01 +03001123 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001124 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001125 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001126 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001127 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001128}
1129
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001130void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001131{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001132 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001133 u32 val;
1134 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001135 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001136
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001137 if (WARN_ON(HAS_DDI(dev_priv)))
Jani Nikulabedd4db2014-08-22 15:04:13 +03001138 return;
1139
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001140 if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001141 u32 port_sel;
1142
Imre Deak44cb7342016-08-10 14:07:29 +03001143 pp_reg = PP_CONTROL(0);
1144 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001145
1146 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1147 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1148 panel_pipe = PIPE_B;
1149 /* XXX: else fix for eDP */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001150 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001151 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001152 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001153 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001154 } else {
Imre Deak44cb7342016-08-10 14:07:29 +03001155 pp_reg = PP_CONTROL(0);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001156 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1157 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001158 }
1159
1160 val = I915_READ(pp_reg);
1161 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001162 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001163 locked = false;
1164
Rob Clarke2c719b2014-12-15 13:56:32 -05001165 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001166 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001167 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001168}
1169
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001170static void assert_cursor(struct drm_i915_private *dev_priv,
1171 enum pipe pipe, bool state)
1172{
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001173 bool cur_state;
1174
Jani Nikula2a307c22016-11-30 17:43:04 +02001175 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001176 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001177 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001178 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001179
Rob Clarke2c719b2014-12-15 13:56:32 -05001180 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001181 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001182 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001183}
1184#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1185#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1186
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001187void assert_pipe(struct drm_i915_private *dev_priv,
1188 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001189{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001190 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001191 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1192 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001193 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001194
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001195 /* if we need the pipe quirk it must be always on */
1196 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1197 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001198 state = true;
1199
Imre Deak4feed0e2016-02-12 18:55:14 +02001200 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1201 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001202 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001203 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001204
1205 intel_display_power_put(dev_priv, power_domain);
1206 } else {
1207 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001208 }
1209
Rob Clarke2c719b2014-12-15 13:56:32 -05001210 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001211 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001212 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001213}
1214
Chris Wilson931872f2012-01-16 23:01:13 +00001215static void assert_plane(struct drm_i915_private *dev_priv,
1216 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001217{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001218 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001219 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001220
Ville Syrjälä649636e2015-09-22 19:50:01 +03001221 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001222 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001223 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001224 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001225 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001226}
1227
Chris Wilson931872f2012-01-16 23:01:13 +00001228#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1229#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1230
Jesse Barnesb24e7172011-01-04 15:09:30 -08001231static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1232 enum pipe pipe)
1233{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001234 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001235
Ville Syrjälä653e1022013-06-04 13:49:05 +03001236 /* Primary planes are fixed to pipes on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001237 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001238 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001239 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001240 "plane %c assertion failure, should be disabled but not\n",
1241 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001242 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001243 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001244
Jesse Barnesb24e7172011-01-04 15:09:30 -08001245 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001246 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001247 u32 val = I915_READ(DSPCNTR(i));
1248 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001249 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001250 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001251 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1252 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001253 }
1254}
1255
Jesse Barnes19332d72013-03-28 09:55:38 -07001256static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1257 enum pipe pipe)
1258{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001259 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001260
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001261 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001262 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001263 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001264 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001265 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1266 sprite, pipe_name(pipe));
1267 }
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001268 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001269 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä83c04a62016-11-22 18:02:00 +02001270 u32 val = I915_READ(SPCNTR(pipe, PLANE_SPRITE0 + sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001271 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001272 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001273 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001274 }
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001275 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001276 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001277 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001278 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001279 plane_name(pipe), pipe_name(pipe));
Ville Syrjäläab330812017-04-21 21:14:32 +03001280 } else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001281 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001282 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001283 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1284 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001285 }
1286}
1287
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001288static void assert_vblank_disabled(struct drm_crtc *crtc)
1289{
Rob Clarke2c719b2014-12-15 13:56:32 -05001290 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001291 drm_crtc_vblank_put(crtc);
1292}
1293
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001294void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1295 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001296{
Jesse Barnes92f25842011-01-04 15:09:34 -08001297 u32 val;
1298 bool enabled;
1299
Ville Syrjälä649636e2015-09-22 19:50:01 +03001300 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001301 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001302 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001303 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1304 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001305}
1306
Keith Packard4e634382011-08-06 10:39:45 -07001307static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1308 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001309{
1310 if ((val & DP_PORT_EN) == 0)
1311 return false;
1312
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001313 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001314 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001315 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1316 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001317 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001318 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1319 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001320 } else {
1321 if ((val & DP_PIPE_MASK) != (pipe << 30))
1322 return false;
1323 }
1324 return true;
1325}
1326
Keith Packard1519b992011-08-06 10:35:34 -07001327static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1328 enum pipe pipe, u32 val)
1329{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001330 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001331 return false;
1332
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001333 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001334 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001335 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001336 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001337 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1338 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001339 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001340 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001341 return false;
1342 }
1343 return true;
1344}
1345
1346static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1347 enum pipe pipe, u32 val)
1348{
1349 if ((val & LVDS_PORT_EN) == 0)
1350 return false;
1351
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001352 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001353 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1354 return false;
1355 } else {
1356 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1357 return false;
1358 }
1359 return true;
1360}
1361
1362static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1363 enum pipe pipe, u32 val)
1364{
1365 if ((val & ADPA_DAC_ENABLE) == 0)
1366 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001367 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001368 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1369 return false;
1370 } else {
1371 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1372 return false;
1373 }
1374 return true;
1375}
1376
Jesse Barnes291906f2011-02-02 12:28:03 -08001377static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001378 enum pipe pipe, i915_reg_t reg,
1379 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001380{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001381 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001382 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001383 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001384 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001385
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001386 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001387 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001388 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001389}
1390
1391static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001392 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001393{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001394 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001395 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001396 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001397 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001398
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001399 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001400 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001401 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001402}
1403
1404static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1405 enum pipe pipe)
1406{
Jesse Barnes291906f2011-02-02 12:28:03 -08001407 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001408
Keith Packardf0575e92011-07-25 22:12:43 -07001409 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1410 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1411 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001412
Ville Syrjälä649636e2015-09-22 19:50:01 +03001413 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001414 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001415 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001416 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001417
Ville Syrjälä649636e2015-09-22 19:50:01 +03001418 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001419 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001420 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001421 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001422
Paulo Zanonie2debe92013-02-18 19:00:27 -03001423 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1424 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1425 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001426}
1427
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001428static void _vlv_enable_pll(struct intel_crtc *crtc,
1429 const struct intel_crtc_state *pipe_config)
1430{
1431 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1432 enum pipe pipe = crtc->pipe;
1433
1434 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1435 POSTING_READ(DPLL(pipe));
1436 udelay(150);
1437
Chris Wilson2c30b432016-06-30 15:32:54 +01001438 if (intel_wait_for_register(dev_priv,
1439 DPLL(pipe),
1440 DPLL_LOCK_VLV,
1441 DPLL_LOCK_VLV,
1442 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001443 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1444}
1445
Ville Syrjäläd288f652014-10-28 13:20:22 +02001446static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001447 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001448{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001449 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001450 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001451
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001452 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001453
Daniel Vetter87442f72013-06-06 00:52:17 +02001454 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001455 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001456
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001457 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1458 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001459
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001460 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1461 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001462}
1463
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001464
1465static void _chv_enable_pll(struct intel_crtc *crtc,
1466 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001467{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001468 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001469 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001470 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001471 u32 tmp;
1472
Ville Syrjäläa5805162015-05-26 20:42:30 +03001473 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001474
1475 /* Enable back the 10bit clock to display controller */
1476 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1477 tmp |= DPIO_DCLKP_EN;
1478 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1479
Ville Syrjälä54433e92015-05-26 20:42:31 +03001480 mutex_unlock(&dev_priv->sb_lock);
1481
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001482 /*
1483 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1484 */
1485 udelay(1);
1486
1487 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001488 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001489
1490 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001491 if (intel_wait_for_register(dev_priv,
1492 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1493 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001494 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001495}
1496
1497static void chv_enable_pll(struct intel_crtc *crtc,
1498 const struct intel_crtc_state *pipe_config)
1499{
1500 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1501 enum pipe pipe = crtc->pipe;
1502
1503 assert_pipe_disabled(dev_priv, pipe);
1504
1505 /* PLL is protected by panel, make sure we can write it */
1506 assert_panel_unlocked(dev_priv, pipe);
1507
1508 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1509 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001510
Ville Syrjäläc2317752016-03-15 16:39:56 +02001511 if (pipe != PIPE_A) {
1512 /*
1513 * WaPixelRepeatModeFixForC0:chv
1514 *
1515 * DPLLCMD is AWOL. Use chicken bits to propagate
1516 * the value from DPLLBMD to either pipe B or C.
1517 */
1518 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1519 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1520 I915_WRITE(CBR4_VLV, 0);
1521 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1522
1523 /*
1524 * DPLLB VGA mode also seems to cause problems.
1525 * We should always have it disabled.
1526 */
1527 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1528 } else {
1529 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1530 POSTING_READ(DPLL_MD(pipe));
1531 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001532}
1533
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001534static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001535{
1536 struct intel_crtc *crtc;
1537 int count = 0;
1538
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001539 for_each_intel_crtc(&dev_priv->drm, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001540 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001541 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1542 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001543
1544 return count;
1545}
1546
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001547static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001548{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001549 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001550 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001551 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001552
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001553 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001554
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001555 /* PLL is protected by panel, make sure we can write it */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001556 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001557 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001558
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001559 /* Enable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001560 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001561 /*
1562 * It appears to be important that we don't enable this
1563 * for the current pipe before otherwise configuring the
1564 * PLL. No idea how this should be handled if multiple
1565 * DVO outputs are enabled simultaneosly.
1566 */
1567 dpll |= DPLL_DVO_2X_MODE;
1568 I915_WRITE(DPLL(!crtc->pipe),
1569 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1570 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001571
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001572 /*
1573 * Apparently we need to have VGA mode enabled prior to changing
1574 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1575 * dividers, even though the register value does change.
1576 */
1577 I915_WRITE(reg, 0);
1578
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001579 I915_WRITE(reg, dpll);
1580
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001581 /* Wait for the clocks to stabilize. */
1582 POSTING_READ(reg);
1583 udelay(150);
1584
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001585 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001586 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001587 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001588 } else {
1589 /* The pixel multiplier can only be updated once the
1590 * DPLL is enabled and the clocks are stable.
1591 *
1592 * So write it again.
1593 */
1594 I915_WRITE(reg, dpll);
1595 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001596
1597 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001598 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001599 POSTING_READ(reg);
1600 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001601 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001602 POSTING_READ(reg);
1603 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001604 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001605 POSTING_READ(reg);
1606 udelay(150); /* wait for warmup */
1607}
1608
1609/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001610 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001611 * @dev_priv: i915 private structure
1612 * @pipe: pipe PLL to disable
1613 *
1614 * Disable the PLL for @pipe, making sure the pipe is off first.
1615 *
1616 * Note! This is for pre-ILK only.
1617 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001618static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001619{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001620 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001621 enum pipe pipe = crtc->pipe;
1622
1623 /* Disable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001624 if (IS_I830(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001625 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001626 !intel_num_dvo_pipes(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001627 I915_WRITE(DPLL(PIPE_B),
1628 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1629 I915_WRITE(DPLL(PIPE_A),
1630 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1631 }
1632
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001633 /* Don't disable pipe or pipe PLLs if needed */
1634 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1635 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001636 return;
1637
1638 /* Make sure the pipe isn't still relying on us */
1639 assert_pipe_disabled(dev_priv, pipe);
1640
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001641 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001642 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001643}
1644
Jesse Barnesf6071162013-10-01 10:41:38 -07001645static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1646{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001647 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001648
1649 /* Make sure the pipe isn't still relying on us */
1650 assert_pipe_disabled(dev_priv, pipe);
1651
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02001652 val = DPLL_INTEGRATED_REF_CLK_VLV |
1653 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1654 if (pipe != PIPE_A)
1655 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1656
Jesse Barnesf6071162013-10-01 10:41:38 -07001657 I915_WRITE(DPLL(pipe), val);
1658 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001659}
1660
1661static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1662{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001663 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001664 u32 val;
1665
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001666 /* Make sure the pipe isn't still relying on us */
1667 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001668
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001669 val = DPLL_SSC_REF_CLK_CHV |
1670 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001671 if (pipe != PIPE_A)
1672 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02001673
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001674 I915_WRITE(DPLL(pipe), val);
1675 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001676
Ville Syrjäläa5805162015-05-26 20:42:30 +03001677 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001678
1679 /* Disable 10bit clock to display controller */
1680 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1681 val &= ~DPIO_DCLKP_EN;
1682 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1683
Ville Syrjäläa5805162015-05-26 20:42:30 +03001684 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001685}
1686
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001687void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001688 struct intel_digital_port *dport,
1689 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001690{
1691 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001692 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001693
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001694 switch (dport->port) {
1695 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001696 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001697 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001698 break;
1699 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001700 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001701 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001702 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001703 break;
1704 case PORT_D:
1705 port_mask = DPLL_PORTD_READY_MASK;
1706 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001707 break;
1708 default:
1709 BUG();
1710 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001711
Chris Wilson370004d2016-06-30 15:32:56 +01001712 if (intel_wait_for_register(dev_priv,
1713 dpll_reg, port_mask, expected_mask,
1714 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001715 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1716 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001717}
1718
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001719static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1720 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001721{
Ville Syrjälä98187832016-10-31 22:37:10 +02001722 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1723 pipe);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001724 i915_reg_t reg;
1725 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001726
Jesse Barnes040484a2011-01-03 12:14:26 -08001727 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001728 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001729
1730 /* FDI must be feeding us bits for PCH ports */
1731 assert_fdi_tx_enabled(dev_priv, pipe);
1732 assert_fdi_rx_enabled(dev_priv, pipe);
1733
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001734 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001735 /* Workaround: Set the timing override bit before enabling the
1736 * pch transcoder. */
1737 reg = TRANS_CHICKEN2(pipe);
1738 val = I915_READ(reg);
1739 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1740 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001741 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001742
Daniel Vetterab9412b2013-05-03 11:49:46 +02001743 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001744 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001745 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001746
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001747 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001748 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001749 * Make the BPC in transcoder be consistent with
1750 * that in pipeconf reg. For HDMI we must use 8bpc
1751 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001752 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001753 val &= ~PIPECONF_BPC_MASK;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001754 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001755 val |= PIPECONF_8BPC;
1756 else
1757 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001758 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001759
1760 val &= ~TRANS_INTERLACE_MASK;
1761 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001762 if (HAS_PCH_IBX(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001763 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001764 val |= TRANS_LEGACY_INTERLACED_ILK;
1765 else
1766 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001767 else
1768 val |= TRANS_PROGRESSIVE;
1769
Jesse Barnes040484a2011-01-03 12:14:26 -08001770 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001771 if (intel_wait_for_register(dev_priv,
1772 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1773 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001774 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001775}
1776
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001777static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001778 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001779{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001780 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001781
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001782 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001783 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001784 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001785
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001786 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001787 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001788 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001789 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001790
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001791 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001792 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001793
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001794 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1795 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001796 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001797 else
1798 val |= TRANS_PROGRESSIVE;
1799
Daniel Vetterab9412b2013-05-03 11:49:46 +02001800 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001801 if (intel_wait_for_register(dev_priv,
1802 LPT_TRANSCONF,
1803 TRANS_STATE_ENABLE,
1804 TRANS_STATE_ENABLE,
1805 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001806 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001807}
1808
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001809static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1810 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001811{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001812 i915_reg_t reg;
1813 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001814
1815 /* FDI relies on the transcoder */
1816 assert_fdi_tx_disabled(dev_priv, pipe);
1817 assert_fdi_rx_disabled(dev_priv, pipe);
1818
Jesse Barnes291906f2011-02-02 12:28:03 -08001819 /* Ports must be off as well */
1820 assert_pch_ports_disabled(dev_priv, pipe);
1821
Daniel Vetterab9412b2013-05-03 11:49:46 +02001822 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001823 val = I915_READ(reg);
1824 val &= ~TRANS_ENABLE;
1825 I915_WRITE(reg, val);
1826 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001827 if (intel_wait_for_register(dev_priv,
1828 reg, TRANS_STATE_ENABLE, 0,
1829 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001830 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001831
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001832 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001833 /* Workaround: Clear the timing override chicken bit again. */
1834 reg = TRANS_CHICKEN2(pipe);
1835 val = I915_READ(reg);
1836 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1837 I915_WRITE(reg, val);
1838 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001839}
1840
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001841void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001842{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001843 u32 val;
1844
Daniel Vetterab9412b2013-05-03 11:49:46 +02001845 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001846 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001847 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001848 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001849 if (intel_wait_for_register(dev_priv,
1850 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1851 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001852 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001853
1854 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001855 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001856 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001857 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001858}
1859
Ville Syrjälä65f21302016-10-14 20:02:53 +03001860enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc)
1861{
1862 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1863
1864 WARN_ON(!crtc->config->has_pch_encoder);
1865
1866 if (HAS_PCH_LPT(dev_priv))
1867 return TRANSCODER_A;
1868 else
1869 return (enum transcoder) crtc->pipe;
1870}
1871
Jesse Barnes92f25842011-01-04 15:09:34 -08001872/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001873 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001874 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001875 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001876 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001877 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001878 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001879static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001880{
Paulo Zanoni03722642014-01-17 13:51:09 -02001881 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001882 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni03722642014-01-17 13:51:09 -02001883 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001884 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001885 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001886 u32 val;
1887
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001888 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1889
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001890 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001891 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001892 assert_sprites_disabled(dev_priv, pipe);
1893
Jesse Barnesb24e7172011-01-04 15:09:30 -08001894 /*
1895 * A pipe without a PLL won't actually be able to drive bits from
1896 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1897 * need the check.
1898 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001899 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03001900 if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001901 assert_dsi_pll_enabled(dev_priv);
1902 else
1903 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001904 } else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001905 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001906 /* if driving the PCH, we need FDI enabled */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001907 assert_fdi_rx_pll_enabled(dev_priv,
1908 (enum pipe) intel_crtc_pch_transcoder(crtc));
Daniel Vetter1a240d42012-11-29 22:18:51 +01001909 assert_fdi_tx_pll_enabled(dev_priv,
1910 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001911 }
1912 /* FIXME: assert CPU port conditions for SNB+ */
1913 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001914
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001915 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001916 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001917 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001918 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1919 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00001920 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001921 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001922
1923 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001924 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001925
1926 /*
1927 * Until the pipe starts DSL will read as 0, which would cause
1928 * an apparent vblank timestamp jump, which messes up also the
1929 * frame count when it's derived from the timestamps. So let's
1930 * wait for the pipe to start properly before we call
1931 * drm_crtc_vblank_on()
1932 */
1933 if (dev->max_vblank_count == 0 &&
1934 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
1935 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001936}
1937
1938/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001939 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001940 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08001941 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001942 * Disable the pipe of @crtc, making sure that various hardware
1943 * specific requirements are met, if applicable, e.g. plane
1944 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001945 *
1946 * Will wait until the pipe has shut down before returning.
1947 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001948static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001949{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001950 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001951 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001952 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001953 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001954 u32 val;
1955
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001956 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
1957
Jesse Barnesb24e7172011-01-04 15:09:30 -08001958 /*
1959 * Make sure planes won't keep trying to pump pixels to us,
1960 * or we might hang the display.
1961 */
1962 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001963 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001964 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001965
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001966 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001967 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001968 if ((val & PIPECONF_ENABLE) == 0)
1969 return;
1970
Ville Syrjälä67adc642014-08-15 01:21:57 +03001971 /*
1972 * Double wide has implications for planes
1973 * so best keep it disabled when not needed.
1974 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001975 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03001976 val &= ~PIPECONF_DOUBLE_WIDE;
1977
1978 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001979 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
1980 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03001981 val &= ~PIPECONF_ENABLE;
1982
1983 I915_WRITE(reg, val);
1984 if ((val & PIPECONF_ENABLE) == 0)
1985 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001986}
1987
Ville Syrjälä832be822016-01-12 21:08:33 +02001988static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
1989{
1990 return IS_GEN2(dev_priv) ? 2048 : 4096;
1991}
1992
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001993static unsigned int
1994intel_tile_width_bytes(const struct drm_framebuffer *fb, int plane)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001995{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001996 struct drm_i915_private *dev_priv = to_i915(fb->dev);
1997 unsigned int cpp = fb->format->cpp[plane];
1998
1999 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002000 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002001 return cpp;
2002 case I915_FORMAT_MOD_X_TILED:
2003 if (IS_GEN2(dev_priv))
2004 return 128;
2005 else
2006 return 512;
2007 case I915_FORMAT_MOD_Y_TILED:
2008 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2009 return 128;
2010 else
2011 return 512;
2012 case I915_FORMAT_MOD_Yf_TILED:
2013 switch (cpp) {
2014 case 1:
2015 return 64;
2016 case 2:
2017 case 4:
2018 return 128;
2019 case 8:
2020 case 16:
2021 return 256;
2022 default:
2023 MISSING_CASE(cpp);
2024 return cpp;
2025 }
2026 break;
2027 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002028 MISSING_CASE(fb->modifier);
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002029 return cpp;
2030 }
2031}
2032
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002033static unsigned int
2034intel_tile_height(const struct drm_framebuffer *fb, int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002035{
Ben Widawsky2f075562017-03-24 14:29:48 -07002036 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä832be822016-01-12 21:08:33 +02002037 return 1;
2038 else
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002039 return intel_tile_size(to_i915(fb->dev)) /
2040 intel_tile_width_bytes(fb, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002041}
2042
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002043/* Return the tile dimensions in pixel units */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002044static void intel_tile_dims(const struct drm_framebuffer *fb, int plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002045 unsigned int *tile_width,
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002046 unsigned int *tile_height)
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002047{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002048 unsigned int tile_width_bytes = intel_tile_width_bytes(fb, plane);
2049 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002050
2051 *tile_width = tile_width_bytes / cpp;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002052 *tile_height = intel_tile_size(to_i915(fb->dev)) / tile_width_bytes;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002053}
2054
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002055unsigned int
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002056intel_fb_align_height(const struct drm_framebuffer *fb,
2057 int plane, unsigned int height)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002058{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002059 unsigned int tile_height = intel_tile_height(fb, plane);
Ville Syrjälä832be822016-01-12 21:08:33 +02002060
2061 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002062}
2063
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002064unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2065{
2066 unsigned int size = 0;
2067 int i;
2068
2069 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2070 size += rot_info->plane[i].width * rot_info->plane[i].height;
2071
2072 return size;
2073}
2074
Daniel Vetter75c82a52015-10-14 16:51:04 +02002075static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002076intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2077 const struct drm_framebuffer *fb,
2078 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002079{
Chris Wilson7b92c042017-01-14 00:28:26 +00002080 view->type = I915_GGTT_VIEW_NORMAL;
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002081 if (drm_rotation_90_or_270(rotation)) {
Chris Wilson7b92c042017-01-14 00:28:26 +00002082 view->type = I915_GGTT_VIEW_ROTATED;
Chris Wilson8bab11932017-01-14 00:28:25 +00002083 view->rotated = to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002084 }
2085}
2086
Ville Syrjäläfabac482017-03-27 21:55:43 +03002087static unsigned int intel_cursor_alignment(const struct drm_i915_private *dev_priv)
2088{
2089 if (IS_I830(dev_priv))
2090 return 16 * 1024;
2091 else if (IS_I85X(dev_priv))
2092 return 256;
2093 else
2094 return 4 * 1024;
2095}
2096
Ville Syrjälä603525d2016-01-12 21:08:37 +02002097static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002098{
2099 if (INTEL_INFO(dev_priv)->gen >= 9)
2100 return 256 * 1024;
Jani Nikulac0f86832016-12-07 12:13:04 +02002101 else if (IS_I965G(dev_priv) || IS_I965GM(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002102 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002103 return 128 * 1024;
2104 else if (INTEL_INFO(dev_priv)->gen >= 4)
2105 return 4 * 1024;
2106 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002107 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002108}
2109
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002110static unsigned int intel_surf_alignment(const struct drm_framebuffer *fb,
2111 int plane)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002112{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002113 struct drm_i915_private *dev_priv = to_i915(fb->dev);
2114
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002115 /* AUX_DIST needs only 4K alignment */
2116 if (fb->format->format == DRM_FORMAT_NV12 && plane == 1)
2117 return 4096;
2118
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002119 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002120 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä603525d2016-01-12 21:08:37 +02002121 return intel_linear_alignment(dev_priv);
2122 case I915_FORMAT_MOD_X_TILED:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002123 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002124 return 256 * 1024;
2125 return 0;
2126 case I915_FORMAT_MOD_Y_TILED:
2127 case I915_FORMAT_MOD_Yf_TILED:
2128 return 1 * 1024 * 1024;
2129 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002130 MISSING_CASE(fb->modifier);
Ville Syrjälä603525d2016-01-12 21:08:37 +02002131 return 0;
2132 }
2133}
2134
Chris Wilson058d88c2016-08-15 10:49:06 +01002135struct i915_vma *
2136intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002137{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002138 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002139 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002140 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002141 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002142 struct i915_vma *vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002143 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002144
Matt Roperebcdd392014-07-09 16:22:11 -07002145 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2146
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002147 alignment = intel_surf_alignment(fb, 0);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002148
Ville Syrjälä3465c582016-02-15 22:54:43 +02002149 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002150
Chris Wilson693db182013-03-05 14:52:39 +00002151 /* Note that the w/a also requires 64 PTE of padding following the
2152 * bo. We currently fill all unused PTE with the shadow page and so
2153 * we should always have valid PTE following the scanout preventing
2154 * the VT-d warning.
2155 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002156 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002157 alignment = 256 * 1024;
2158
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002159 /*
2160 * Global gtt pte registers are special registers which actually forward
2161 * writes to a chunk of system memory. Which means that there is no risk
2162 * that the register values disappear as soon as we call
2163 * intel_runtime_pm_put(), so it is correct to wrap only the
2164 * pin/unpin/fence and not more.
2165 */
2166 intel_runtime_pm_get(dev_priv);
2167
Chris Wilson058d88c2016-08-15 10:49:06 +01002168 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
Chris Wilson49ef5292016-08-18 17:17:00 +01002169 if (IS_ERR(vma))
2170 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002171
Chris Wilson05a20d02016-08-18 17:16:55 +01002172 if (i915_vma_is_map_and_fenceable(vma)) {
Chris Wilson49ef5292016-08-18 17:17:00 +01002173 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2174 * fence, whereas 965+ only requires a fence if using
2175 * framebuffer compression. For simplicity, we always, when
2176 * possible, install a fence as the cost is not that onerous.
2177 *
2178 * If we fail to fence the tiled scanout, then either the
2179 * modeset will reject the change (which is highly unlikely as
2180 * the affected systems, all but one, do not have unmappable
2181 * space) or we will not be able to enable full powersaving
2182 * techniques (also likely not to apply due to various limits
2183 * FBC and the like impose on the size of the buffer, which
2184 * presumably we violated anyway with this unmappable buffer).
2185 * Anyway, it is presumably better to stumble onwards with
2186 * something and try to run the system in a "less than optimal"
2187 * mode that matches the user configuration.
2188 */
2189 if (i915_vma_get_fence(vma) == 0)
2190 i915_vma_pin_fence(vma);
Vivek Kasireddy98072162015-10-29 18:54:38 -07002191 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002192
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002193 i915_vma_get(vma);
Chris Wilson49ef5292016-08-18 17:17:00 +01002194err:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002195 intel_runtime_pm_put(dev_priv);
Chris Wilson058d88c2016-08-15 10:49:06 +01002196 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002197}
2198
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002199void intel_unpin_fb_vma(struct i915_vma *vma)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002200{
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002201 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002202
Chris Wilson49ef5292016-08-18 17:17:00 +01002203 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002204 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002205 i915_vma_put(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002206}
2207
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002208static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2209 unsigned int rotation)
2210{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002211 if (drm_rotation_90_or_270(rotation))
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002212 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2213 else
2214 return fb->pitches[plane];
2215}
2216
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002217/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002218 * Convert the x/y offsets into a linear offset.
2219 * Only valid with 0/180 degree rotation, which is fine since linear
2220 * offset is only used with linear buffers on pre-hsw and tiled buffers
2221 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2222 */
2223u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002224 const struct intel_plane_state *state,
2225 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002226{
Ville Syrjälä29490562016-01-20 18:02:50 +02002227 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002228 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002229 unsigned int pitch = fb->pitches[plane];
2230
2231 return y * pitch + x * cpp;
2232}
2233
2234/*
2235 * Add the x/y offsets derived from fb->offsets[] to the user
2236 * specified plane src x/y offsets. The resulting x/y offsets
2237 * specify the start of scanout from the beginning of the gtt mapping.
2238 */
2239void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002240 const struct intel_plane_state *state,
2241 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002242
2243{
Ville Syrjälä29490562016-01-20 18:02:50 +02002244 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2245 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002246
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002247 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002248 *x += intel_fb->rotated[plane].x;
2249 *y += intel_fb->rotated[plane].y;
2250 } else {
2251 *x += intel_fb->normal[plane].x;
2252 *y += intel_fb->normal[plane].y;
2253 }
2254}
2255
2256/*
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002257 * Input tile dimensions and pitch must already be
2258 * rotated to match x and y, and in pixel units.
2259 */
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002260static u32 _intel_adjust_tile_offset(int *x, int *y,
2261 unsigned int tile_width,
2262 unsigned int tile_height,
2263 unsigned int tile_size,
2264 unsigned int pitch_tiles,
2265 u32 old_offset,
2266 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002267{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002268 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002269 unsigned int tiles;
2270
2271 WARN_ON(old_offset & (tile_size - 1));
2272 WARN_ON(new_offset & (tile_size - 1));
2273 WARN_ON(new_offset > old_offset);
2274
2275 tiles = (old_offset - new_offset) / tile_size;
2276
2277 *y += tiles / pitch_tiles * tile_height;
2278 *x += tiles % pitch_tiles * tile_width;
2279
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002280 /* minimize x in case it got needlessly big */
2281 *y += *x / pitch_pixels * tile_height;
2282 *x %= pitch_pixels;
2283
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002284 return new_offset;
2285}
2286
2287/*
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002288 * Adjust the tile offset by moving the difference into
2289 * the x/y offsets.
2290 */
2291static u32 intel_adjust_tile_offset(int *x, int *y,
2292 const struct intel_plane_state *state, int plane,
2293 u32 old_offset, u32 new_offset)
2294{
2295 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2296 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002297 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002298 unsigned int rotation = state->base.rotation;
2299 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2300
2301 WARN_ON(new_offset > old_offset);
2302
Ben Widawsky2f075562017-03-24 14:29:48 -07002303 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002304 unsigned int tile_size, tile_width, tile_height;
2305 unsigned int pitch_tiles;
2306
2307 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002308 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002309
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002310 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002311 pitch_tiles = pitch / tile_height;
2312 swap(tile_width, tile_height);
2313 } else {
2314 pitch_tiles = pitch / (tile_width * cpp);
2315 }
2316
2317 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2318 tile_size, pitch_tiles,
2319 old_offset, new_offset);
2320 } else {
2321 old_offset += *y * pitch + *x * cpp;
2322
2323 *y = (old_offset - new_offset) / pitch;
2324 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2325 }
2326
2327 return new_offset;
2328}
2329
2330/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002331 * Computes the linear offset to the base tile and adjusts
2332 * x, y. bytes per pixel is assumed to be a power-of-two.
2333 *
2334 * In the 90/270 rotated case, x and y are assumed
2335 * to be already rotated to match the rotated GTT view, and
2336 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002337 *
2338 * This function is used when computing the derived information
2339 * under intel_framebuffer, so using any of that information
2340 * here is not allowed. Anything under drm_framebuffer can be
2341 * used. This is why the user has to pass in the pitch since it
2342 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002343 */
Ville Syrjälä6687c902015-09-15 13:16:41 +03002344static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2345 int *x, int *y,
2346 const struct drm_framebuffer *fb, int plane,
2347 unsigned int pitch,
2348 unsigned int rotation,
2349 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002350{
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002351 uint64_t fb_modifier = fb->modifier;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002352 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002353 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002354
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002355 if (alignment)
2356 alignment--;
2357
Ben Widawsky2f075562017-03-24 14:29:48 -07002358 if (fb_modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002359 unsigned int tile_size, tile_width, tile_height;
2360 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002361
Ville Syrjäläd8433102016-01-12 21:08:35 +02002362 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002363 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002364
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002365 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002366 pitch_tiles = pitch / tile_height;
2367 swap(tile_width, tile_height);
2368 } else {
2369 pitch_tiles = pitch / (tile_width * cpp);
2370 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002371
Ville Syrjäläd8433102016-01-12 21:08:35 +02002372 tile_rows = *y / tile_height;
2373 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002374
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002375 tiles = *x / tile_width;
2376 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002377
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002378 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2379 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002380
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002381 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2382 tile_size, pitch_tiles,
2383 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002384 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002385 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002386 offset_aligned = offset & ~alignment;
2387
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002388 *y = (offset & alignment) / pitch;
2389 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002390 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002391
2392 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002393}
2394
Ville Syrjälä6687c902015-09-15 13:16:41 +03002395u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002396 const struct intel_plane_state *state,
2397 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002398{
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03002399 struct intel_plane *intel_plane = to_intel_plane(state->base.plane);
2400 struct drm_i915_private *dev_priv = to_i915(intel_plane->base.dev);
Ville Syrjälä29490562016-01-20 18:02:50 +02002401 const struct drm_framebuffer *fb = state->base.fb;
2402 unsigned int rotation = state->base.rotation;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002403 int pitch = intel_fb_pitch(fb, plane, rotation);
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03002404 u32 alignment;
2405
2406 if (intel_plane->id == PLANE_CURSOR)
2407 alignment = intel_cursor_alignment(dev_priv);
2408 else
2409 alignment = intel_surf_alignment(fb, plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002410
2411 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2412 rotation, alignment);
2413}
2414
2415/* Convert the fb->offset[] linear offset into x/y offsets */
2416static void intel_fb_offset_to_xy(int *x, int *y,
2417 const struct drm_framebuffer *fb, int plane)
2418{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002419 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002420 unsigned int pitch = fb->pitches[plane];
2421 u32 linear_offset = fb->offsets[plane];
2422
2423 *y = linear_offset / pitch;
2424 *x = linear_offset % pitch / cpp;
2425}
2426
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002427static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2428{
2429 switch (fb_modifier) {
2430 case I915_FORMAT_MOD_X_TILED:
2431 return I915_TILING_X;
2432 case I915_FORMAT_MOD_Y_TILED:
2433 return I915_TILING_Y;
2434 default:
2435 return I915_TILING_NONE;
2436 }
2437}
2438
Ville Syrjälä6687c902015-09-15 13:16:41 +03002439static int
2440intel_fill_fb_info(struct drm_i915_private *dev_priv,
2441 struct drm_framebuffer *fb)
2442{
2443 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2444 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2445 u32 gtt_offset_rotated = 0;
2446 unsigned int max_size = 0;
Ville Syrjäläbcb0b462016-12-14 23:30:22 +02002447 int i, num_planes = fb->format->num_planes;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002448 unsigned int tile_size = intel_tile_size(dev_priv);
2449
2450 for (i = 0; i < num_planes; i++) {
2451 unsigned int width, height;
2452 unsigned int cpp, size;
2453 u32 offset;
2454 int x, y;
2455
Ville Syrjälä353c8592016-12-14 23:30:57 +02002456 cpp = fb->format->cpp[i];
Ville Syrjälä145fcb12016-11-18 21:53:06 +02002457 width = drm_framebuffer_plane_width(fb->width, fb, i);
2458 height = drm_framebuffer_plane_height(fb->height, fb, i);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002459
2460 intel_fb_offset_to_xy(&x, &y, fb, i);
2461
2462 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002463 * The fence (if used) is aligned to the start of the object
2464 * so having the framebuffer wrap around across the edge of the
2465 * fenced region doesn't really work. We have no API to configure
2466 * the fence start offset within the object (nor could we probably
2467 * on gen2/3). So it's just easier if we just require that the
2468 * fb layout agrees with the fence layout. We already check that the
2469 * fb stride matches the fence stride elsewhere.
2470 */
2471 if (i915_gem_object_is_tiled(intel_fb->obj) &&
2472 (x + width) * cpp > fb->pitches[i]) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002473 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2474 i, fb->offsets[i]);
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002475 return -EINVAL;
2476 }
2477
2478 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002479 * First pixel of the framebuffer from
2480 * the start of the normal gtt mapping.
2481 */
2482 intel_fb->normal[i].x = x;
2483 intel_fb->normal[i].y = y;
2484
2485 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
Ville Syrjälä3ca46c02017-03-07 21:42:09 +02002486 fb, i, fb->pitches[i],
Daniel Vettercc926382016-08-15 10:41:47 +02002487 DRM_ROTATE_0, tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002488 offset /= tile_size;
2489
Ben Widawsky2f075562017-03-24 14:29:48 -07002490 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002491 unsigned int tile_width, tile_height;
2492 unsigned int pitch_tiles;
2493 struct drm_rect r;
2494
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002495 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002496
2497 rot_info->plane[i].offset = offset;
2498 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2499 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2500 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2501
2502 intel_fb->rotated[i].pitch =
2503 rot_info->plane[i].height * tile_height;
2504
2505 /* how many tiles does this plane need */
2506 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2507 /*
2508 * If the plane isn't horizontally tile aligned,
2509 * we need one more tile.
2510 */
2511 if (x != 0)
2512 size++;
2513
2514 /* rotate the x/y offsets to match the GTT view */
2515 r.x1 = x;
2516 r.y1 = y;
2517 r.x2 = x + width;
2518 r.y2 = y + height;
2519 drm_rect_rotate(&r,
2520 rot_info->plane[i].width * tile_width,
2521 rot_info->plane[i].height * tile_height,
Daniel Vettercc926382016-08-15 10:41:47 +02002522 DRM_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002523 x = r.x1;
2524 y = r.y1;
2525
2526 /* rotate the tile dimensions to match the GTT view */
2527 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2528 swap(tile_width, tile_height);
2529
2530 /*
2531 * We only keep the x/y offsets, so push all of the
2532 * gtt offset into the x/y offsets.
2533 */
Ander Conselvan de Oliveira46a1bd22017-01-20 16:28:44 +02002534 _intel_adjust_tile_offset(&x, &y,
2535 tile_width, tile_height,
2536 tile_size, pitch_tiles,
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002537 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002538
2539 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2540
2541 /*
2542 * First pixel of the framebuffer from
2543 * the start of the rotated gtt mapping.
2544 */
2545 intel_fb->rotated[i].x = x;
2546 intel_fb->rotated[i].y = y;
2547 } else {
2548 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2549 x * cpp, tile_size);
2550 }
2551
2552 /* how many tiles in total needed in the bo */
2553 max_size = max(max_size, offset + size);
2554 }
2555
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002556 if (max_size * tile_size > intel_fb->obj->base.size) {
2557 DRM_DEBUG_KMS("fb too big for bo (need %u bytes, have %zu bytes)\n",
2558 max_size * tile_size, intel_fb->obj->base.size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002559 return -EINVAL;
2560 }
2561
2562 return 0;
2563}
2564
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002565static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002566{
2567 switch (format) {
2568 case DISPPLANE_8BPP:
2569 return DRM_FORMAT_C8;
2570 case DISPPLANE_BGRX555:
2571 return DRM_FORMAT_XRGB1555;
2572 case DISPPLANE_BGRX565:
2573 return DRM_FORMAT_RGB565;
2574 default:
2575 case DISPPLANE_BGRX888:
2576 return DRM_FORMAT_XRGB8888;
2577 case DISPPLANE_RGBX888:
2578 return DRM_FORMAT_XBGR8888;
2579 case DISPPLANE_BGRX101010:
2580 return DRM_FORMAT_XRGB2101010;
2581 case DISPPLANE_RGBX101010:
2582 return DRM_FORMAT_XBGR2101010;
2583 }
2584}
2585
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002586static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2587{
2588 switch (format) {
2589 case PLANE_CTL_FORMAT_RGB_565:
2590 return DRM_FORMAT_RGB565;
2591 default:
2592 case PLANE_CTL_FORMAT_XRGB_8888:
2593 if (rgb_order) {
2594 if (alpha)
2595 return DRM_FORMAT_ABGR8888;
2596 else
2597 return DRM_FORMAT_XBGR8888;
2598 } else {
2599 if (alpha)
2600 return DRM_FORMAT_ARGB8888;
2601 else
2602 return DRM_FORMAT_XRGB8888;
2603 }
2604 case PLANE_CTL_FORMAT_XRGB_2101010:
2605 if (rgb_order)
2606 return DRM_FORMAT_XBGR2101010;
2607 else
2608 return DRM_FORMAT_XRGB2101010;
2609 }
2610}
2611
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002612static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002613intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2614 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002615{
2616 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002617 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002618 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002619 struct drm_i915_gem_object *obj = NULL;
2620 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002621 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002622 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2623 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2624 PAGE_SIZE);
2625
2626 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002627
Chris Wilsonff2652e2014-03-10 08:07:02 +00002628 if (plane_config->size == 0)
2629 return false;
2630
Paulo Zanoni3badb492015-09-23 12:52:23 -03002631 /* If the FB is too big, just don't use it since fbdev is not very
2632 * important and we should probably use that space with FBC or other
2633 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002634 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002635 return false;
2636
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002637 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002638 obj = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002639 base_aligned,
2640 base_aligned,
2641 size_aligned);
Chris Wilson24dbf512017-02-15 10:59:18 +00002642 mutex_unlock(&dev->struct_mutex);
2643 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002644 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002645
Chris Wilson3e510a82016-08-05 10:14:23 +01002646 if (plane_config->tiling == I915_TILING_X)
2647 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002648
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002649 mode_cmd.pixel_format = fb->format->format;
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002650 mode_cmd.width = fb->width;
2651 mode_cmd.height = fb->height;
2652 mode_cmd.pitches[0] = fb->pitches[0];
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002653 mode_cmd.modifier[0] = fb->modifier;
Daniel Vetter18c52472015-02-10 17:16:09 +00002654 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002655
Chris Wilson24dbf512017-02-15 10:59:18 +00002656 if (intel_framebuffer_init(to_intel_framebuffer(fb), obj, &mode_cmd)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002657 DRM_DEBUG_KMS("intel fb init failed\n");
2658 goto out_unref_obj;
2659 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002660
Jesse Barnes484b41d2014-03-07 08:57:55 -08002661
Daniel Vetterf6936e22015-03-26 12:17:05 +01002662 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002663 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002664
2665out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002666 i915_gem_object_put(obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002667 return false;
2668}
2669
Daniel Vetter5a21b662016-05-24 17:13:53 +02002670/* Update plane->state->fb to match plane->fb after driver-internal updates */
2671static void
2672update_state_fb(struct drm_plane *plane)
2673{
2674 if (plane->fb == plane->state->fb)
2675 return;
2676
2677 if (plane->state->fb)
2678 drm_framebuffer_unreference(plane->state->fb);
2679 plane->state->fb = plane->fb;
2680 if (plane->state->fb)
2681 drm_framebuffer_reference(plane->state->fb);
2682}
2683
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002684static void
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002685intel_set_plane_visible(struct intel_crtc_state *crtc_state,
2686 struct intel_plane_state *plane_state,
2687 bool visible)
2688{
2689 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
2690
2691 plane_state->base.visible = visible;
2692
2693 /* FIXME pre-g4x don't work like this */
2694 if (visible) {
2695 crtc_state->base.plane_mask |= BIT(drm_plane_index(&plane->base));
2696 crtc_state->active_planes |= BIT(plane->id);
2697 } else {
2698 crtc_state->base.plane_mask &= ~BIT(drm_plane_index(&plane->base));
2699 crtc_state->active_planes &= ~BIT(plane->id);
2700 }
2701
2702 DRM_DEBUG_KMS("%s active planes 0x%x\n",
2703 crtc_state->base.crtc->name,
2704 crtc_state->active_planes);
2705}
2706
2707static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002708intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2709 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002710{
2711 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002712 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002713 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002714 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002715 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002716 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002717 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2718 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002719 struct intel_plane_state *intel_state =
2720 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002721 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002722
Damien Lespiau2d140302015-02-05 17:22:18 +00002723 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002724 return;
2725
Daniel Vetterf6936e22015-03-26 12:17:05 +01002726 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002727 fb = &plane_config->fb->base;
2728 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002729 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002730
Damien Lespiau2d140302015-02-05 17:22:18 +00002731 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002732
2733 /*
2734 * Failed to alloc the obj, check to see if we should share
2735 * an fb with another CRTC instead
2736 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002737 for_each_crtc(dev, c) {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002738 struct intel_plane_state *state;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002739
2740 if (c == &intel_crtc->base)
2741 continue;
2742
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002743 if (!to_intel_crtc(c)->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002744 continue;
2745
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002746 state = to_intel_plane_state(c->primary->state);
2747 if (!state->vma)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002748 continue;
2749
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002750 if (intel_plane_ggtt_offset(state) == plane_config->base) {
2751 fb = c->primary->fb;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002752 drm_framebuffer_reference(fb);
2753 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002754 }
2755 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002756
Matt Roper200757f2015-12-03 11:37:36 -08002757 /*
2758 * We've failed to reconstruct the BIOS FB. Current display state
2759 * indicates that the primary plane is visible, but has a NULL FB,
2760 * which will lead to problems later if we don't fix it up. The
2761 * simplest solution is to just disable the primary plane now and
2762 * pretend the BIOS never had it enabled.
2763 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002764 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2765 to_intel_plane_state(plane_state),
2766 false);
Ville Syrjälä2622a082016-03-09 19:07:26 +02002767 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Ville Syrjälä72259532017-03-02 19:15:05 +02002768 trace_intel_disable_plane(primary, intel_crtc);
Ville Syrjälä282dbf92017-03-27 21:55:33 +03002769 intel_plane->disable_plane(intel_plane, intel_crtc);
Matt Roper200757f2015-12-03 11:37:36 -08002770
Daniel Vetter88595ac2015-03-26 12:42:24 +01002771 return;
2772
2773valid_fb:
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002774 mutex_lock(&dev->struct_mutex);
2775 intel_state->vma =
2776 intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
2777 mutex_unlock(&dev->struct_mutex);
2778 if (IS_ERR(intel_state->vma)) {
2779 DRM_ERROR("failed to pin boot fb on pipe %d: %li\n",
2780 intel_crtc->pipe, PTR_ERR(intel_state->vma));
2781
2782 intel_state->vma = NULL;
2783 drm_framebuffer_unreference(fb);
2784 return;
2785 }
2786
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002787 plane_state->src_x = 0;
2788 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002789 plane_state->src_w = fb->width << 16;
2790 plane_state->src_h = fb->height << 16;
2791
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002792 plane_state->crtc_x = 0;
2793 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002794 plane_state->crtc_w = fb->width;
2795 plane_state->crtc_h = fb->height;
2796
Rob Clark1638d302016-11-05 11:08:08 -04002797 intel_state->base.src = drm_plane_state_src(plane_state);
2798 intel_state->base.dst = drm_plane_state_dest(plane_state);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002799
Daniel Vetter88595ac2015-03-26 12:42:24 +01002800 obj = intel_fb_obj(fb);
Chris Wilson3e510a82016-08-05 10:14:23 +01002801 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002802 dev_priv->preserve_bios_swizzle = true;
2803
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002804 drm_framebuffer_reference(fb);
2805 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002806 primary->crtc = primary->state->crtc = &intel_crtc->base;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002807
2808 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2809 to_intel_plane_state(plane_state),
2810 true);
2811
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002812 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2813 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002814}
2815
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002816static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2817 unsigned int rotation)
2818{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002819 int cpp = fb->format->cpp[plane];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002820
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002821 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002822 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002823 case I915_FORMAT_MOD_X_TILED:
2824 switch (cpp) {
2825 case 8:
2826 return 4096;
2827 case 4:
2828 case 2:
2829 case 1:
2830 return 8192;
2831 default:
2832 MISSING_CASE(cpp);
2833 break;
2834 }
2835 break;
2836 case I915_FORMAT_MOD_Y_TILED:
2837 case I915_FORMAT_MOD_Yf_TILED:
2838 switch (cpp) {
2839 case 8:
2840 return 2048;
2841 case 4:
2842 return 4096;
2843 case 2:
2844 case 1:
2845 return 8192;
2846 default:
2847 MISSING_CASE(cpp);
2848 break;
2849 }
2850 break;
2851 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002852 MISSING_CASE(fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002853 }
2854
2855 return 2048;
2856}
2857
2858static int skl_check_main_surface(struct intel_plane_state *plane_state)
2859{
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002860 const struct drm_framebuffer *fb = plane_state->base.fb;
2861 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02002862 int x = plane_state->base.src.x1 >> 16;
2863 int y = plane_state->base.src.y1 >> 16;
2864 int w = drm_rect_width(&plane_state->base.src) >> 16;
2865 int h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002866 int max_width = skl_max_plane_width(fb, 0, rotation);
2867 int max_height = 4096;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002868 u32 alignment, offset, aux_offset = plane_state->aux.offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002869
2870 if (w > max_width || h > max_height) {
2871 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2872 w, h, max_width, max_height);
2873 return -EINVAL;
2874 }
2875
2876 intel_add_fb_offsets(&x, &y, plane_state, 0);
2877 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002878 alignment = intel_surf_alignment(fb, 0);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002879
2880 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02002881 * AUX surface offset is specified as the distance from the
2882 * main surface offset, and it must be non-negative. Make
2883 * sure that is what we will get.
2884 */
2885 if (offset > aux_offset)
2886 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2887 offset, aux_offset & ~(alignment - 1));
2888
2889 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002890 * When using an X-tiled surface, the plane blows up
2891 * if the x offset + width exceed the stride.
2892 *
2893 * TODO: linear and Y-tiled seem fine, Yf untested,
2894 */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002895 if (fb->modifier == I915_FORMAT_MOD_X_TILED) {
Ville Syrjälä353c8592016-12-14 23:30:57 +02002896 int cpp = fb->format->cpp[0];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002897
2898 while ((x + w) * cpp > fb->pitches[0]) {
2899 if (offset == 0) {
2900 DRM_DEBUG_KMS("Unable to find suitable display surface offset\n");
2901 return -EINVAL;
2902 }
2903
2904 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2905 offset, offset - alignment);
2906 }
2907 }
2908
2909 plane_state->main.offset = offset;
2910 plane_state->main.x = x;
2911 plane_state->main.y = y;
2912
2913 return 0;
2914}
2915
Ville Syrjälä8d970652016-01-28 16:30:28 +02002916static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
2917{
2918 const struct drm_framebuffer *fb = plane_state->base.fb;
2919 unsigned int rotation = plane_state->base.rotation;
2920 int max_width = skl_max_plane_width(fb, 1, rotation);
2921 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02002922 int x = plane_state->base.src.x1 >> 17;
2923 int y = plane_state->base.src.y1 >> 17;
2924 int w = drm_rect_width(&plane_state->base.src) >> 17;
2925 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002926 u32 offset;
2927
2928 intel_add_fb_offsets(&x, &y, plane_state, 1);
2929 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
2930
2931 /* FIXME not quite sure how/if these apply to the chroma plane */
2932 if (w > max_width || h > max_height) {
2933 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
2934 w, h, max_width, max_height);
2935 return -EINVAL;
2936 }
2937
2938 plane_state->aux.offset = offset;
2939 plane_state->aux.x = x;
2940 plane_state->aux.y = y;
2941
2942 return 0;
2943}
2944
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002945int skl_check_plane_surface(struct intel_plane_state *plane_state)
2946{
2947 const struct drm_framebuffer *fb = plane_state->base.fb;
2948 unsigned int rotation = plane_state->base.rotation;
2949 int ret;
2950
Ville Syrjäläa5e4c7d2016-11-07 22:20:54 +02002951 if (!plane_state->base.visible)
2952 return 0;
2953
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002954 /* Rotate src coordinates to match rotated GTT view */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002955 if (drm_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02002956 drm_rect_rotate(&plane_state->base.src,
Ville Syrjäläda064b42016-10-24 19:13:04 +03002957 fb->width << 16, fb->height << 16,
2958 DRM_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002959
Ville Syrjälä8d970652016-01-28 16:30:28 +02002960 /*
2961 * Handle the AUX surface first since
2962 * the main surface setup depends on it.
2963 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002964 if (fb->format->format == DRM_FORMAT_NV12) {
Ville Syrjälä8d970652016-01-28 16:30:28 +02002965 ret = skl_check_nv12_aux_surface(plane_state);
2966 if (ret)
2967 return ret;
2968 } else {
2969 plane_state->aux.offset = ~0xfff;
2970 plane_state->aux.x = 0;
2971 plane_state->aux.y = 0;
2972 }
2973
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002974 ret = skl_check_main_surface(plane_state);
2975 if (ret)
2976 return ret;
2977
2978 return 0;
2979}
2980
Ville Syrjälä7145f602017-03-23 21:27:07 +02002981static u32 i9xx_plane_ctl(const struct intel_crtc_state *crtc_state,
2982 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07002983{
Ville Syrjälä7145f602017-03-23 21:27:07 +02002984 struct drm_i915_private *dev_priv =
2985 to_i915(plane_state->base.plane->dev);
2986 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
2987 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002988 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä7145f602017-03-23 21:27:07 +02002989 u32 dspcntr;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002990
Ville Syrjälä7145f602017-03-23 21:27:07 +02002991 dspcntr = DISPLAY_PLANE_ENABLE | DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002992
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02002993 if (IS_G4X(dev_priv) || IS_GEN5(dev_priv) ||
2994 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Ville Syrjälä7145f602017-03-23 21:27:07 +02002995 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002996
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02002997 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
2998 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2999
Ville Syrjäläd509e282017-03-27 21:55:32 +03003000 if (INTEL_GEN(dev_priv) < 4)
3001 dspcntr |= DISPPLANE_SEL_PIPE(crtc->pipe);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003002
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003003 switch (fb->format->format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02003004 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07003005 dspcntr |= DISPPLANE_8BPP;
3006 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003007 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003008 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07003009 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02003010 case DRM_FORMAT_RGB565:
3011 dspcntr |= DISPPLANE_BGRX565;
3012 break;
3013 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003014 dspcntr |= DISPPLANE_BGRX888;
3015 break;
3016 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003017 dspcntr |= DISPPLANE_RGBX888;
3018 break;
3019 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003020 dspcntr |= DISPPLANE_BGRX101010;
3021 break;
3022 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003023 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003024 break;
3025 default:
Ville Syrjälä7145f602017-03-23 21:27:07 +02003026 MISSING_CASE(fb->format->format);
3027 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003028 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003029
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003030 if (INTEL_GEN(dev_priv) >= 4 &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003031 fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003032 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003033
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003034 if (rotation & DRM_ROTATE_180)
3035 dspcntr |= DISPPLANE_ROTATE_180;
3036
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003037 if (rotation & DRM_REFLECT_X)
3038 dspcntr |= DISPPLANE_MIRROR;
3039
Ville Syrjälä7145f602017-03-23 21:27:07 +02003040 return dspcntr;
3041}
3042
Ville Syrjäläf9407ae2017-03-23 21:27:12 +02003043int i9xx_check_plane_surface(struct intel_plane_state *plane_state)
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003044{
3045 struct drm_i915_private *dev_priv =
3046 to_i915(plane_state->base.plane->dev);
3047 int src_x = plane_state->base.src.x1 >> 16;
3048 int src_y = plane_state->base.src.y1 >> 16;
3049 u32 offset;
3050
3051 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
3052
3053 if (INTEL_GEN(dev_priv) >= 4)
3054 offset = intel_compute_tile_offset(&src_x, &src_y,
3055 plane_state, 0);
3056 else
3057 offset = 0;
3058
3059 /* HSW/BDW do this automagically in hardware */
3060 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv)) {
3061 unsigned int rotation = plane_state->base.rotation;
3062 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3063 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3064
3065 if (rotation & DRM_ROTATE_180) {
3066 src_x += src_w - 1;
3067 src_y += src_h - 1;
3068 } else if (rotation & DRM_REFLECT_X) {
3069 src_x += src_w - 1;
3070 }
3071 }
3072
3073 plane_state->main.offset = offset;
3074 plane_state->main.x = src_x;
3075 plane_state->main.y = src_y;
3076
3077 return 0;
3078}
3079
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003080static void i9xx_update_primary_plane(struct intel_plane *primary,
Ville Syrjälä7145f602017-03-23 21:27:07 +02003081 const struct intel_crtc_state *crtc_state,
3082 const struct intel_plane_state *plane_state)
3083{
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003084 struct drm_i915_private *dev_priv = to_i915(primary->base.dev);
3085 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
3086 const struct drm_framebuffer *fb = plane_state->base.fb;
3087 enum plane plane = primary->plane;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003088 u32 linear_offset;
Ville Syrjäläa0864d52017-03-23 21:27:09 +02003089 u32 dspcntr = plane_state->ctl;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003090 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003091 int x = plane_state->main.x;
3092 int y = plane_state->main.y;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003093 unsigned long irqflags;
3094
Ville Syrjälä29490562016-01-20 18:02:50 +02003095 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003096
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003097 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003098 crtc->dspaddr_offset = plane_state->main.offset;
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003099 else
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003100 crtc->dspaddr_offset = linear_offset;
Ville Syrjälä6687c902015-09-15 13:16:41 +03003101
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003102 crtc->adjusted_x = x;
3103 crtc->adjusted_y = y;
Paulo Zanoni2db33662015-09-14 15:20:03 -03003104
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003105 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3106
Ville Syrjälä78587de2017-03-09 17:44:32 +02003107 if (INTEL_GEN(dev_priv) < 4) {
3108 /* pipesrc and dspsize control the size that is scaled from,
3109 * which should always be the user's requested size.
3110 */
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003111 I915_WRITE_FW(DSPSIZE(plane),
3112 ((crtc_state->pipe_src_h - 1) << 16) |
3113 (crtc_state->pipe_src_w - 1));
3114 I915_WRITE_FW(DSPPOS(plane), 0);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003115 } else if (IS_CHERRYVIEW(dev_priv) && plane == PLANE_B) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003116 I915_WRITE_FW(PRIMSIZE(plane),
3117 ((crtc_state->pipe_src_h - 1) << 16) |
3118 (crtc_state->pipe_src_w - 1));
3119 I915_WRITE_FW(PRIMPOS(plane), 0);
3120 I915_WRITE_FW(PRIMCNSTALPHA(plane), 0);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003121 }
3122
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003123 I915_WRITE_FW(reg, dspcntr);
Sonika Jindal48404c12014-08-22 14:06:04 +05303124
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003125 I915_WRITE_FW(DSPSTRIDE(plane), fb->pitches[0]);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003126 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3127 I915_WRITE_FW(DSPSURF(plane),
3128 intel_plane_ggtt_offset(plane_state) +
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003129 crtc->dspaddr_offset);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003130 I915_WRITE_FW(DSPOFFSET(plane), (y << 16) | x);
3131 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003132 I915_WRITE_FW(DSPSURF(plane),
3133 intel_plane_ggtt_offset(plane_state) +
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003134 crtc->dspaddr_offset);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003135 I915_WRITE_FW(DSPTILEOFF(plane), (y << 16) | x);
3136 I915_WRITE_FW(DSPLINOFF(plane), linear_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003137 } else {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003138 I915_WRITE_FW(DSPADDR(plane),
3139 intel_plane_ggtt_offset(plane_state) +
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003140 crtc->dspaddr_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003141 }
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003142 POSTING_READ_FW(reg);
3143
3144 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003145}
3146
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003147static void i9xx_disable_primary_plane(struct intel_plane *primary,
3148 struct intel_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003149{
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003150 struct drm_i915_private *dev_priv = to_i915(primary->base.dev);
3151 enum plane plane = primary->plane;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003152 unsigned long irqflags;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003153
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003154 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3155
3156 I915_WRITE_FW(DSPCNTR(plane), 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003157 if (INTEL_INFO(dev_priv)->gen >= 4)
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003158 I915_WRITE_FW(DSPSURF(plane), 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003159 else
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003160 I915_WRITE_FW(DSPADDR(plane), 0);
3161 POSTING_READ_FW(DSPCNTR(plane));
3162
3163 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003164}
3165
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003166static u32
3167intel_fb_stride_alignment(const struct drm_framebuffer *fb, int plane)
Damien Lespiaub3218032015-02-27 11:15:18 +00003168{
Ben Widawsky2f075562017-03-24 14:29:48 -07003169 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003170 return 64;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003171 else
3172 return intel_tile_width_bytes(fb, plane);
Damien Lespiaub3218032015-02-27 11:15:18 +00003173}
3174
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003175static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3176{
3177 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003178 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003179
3180 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3181 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3182 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003183}
3184
Chandra Kondurua1b22782015-04-07 15:28:45 -07003185/*
3186 * This function detaches (aka. unbinds) unused scalers in hardware
3187 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003188static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003189{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003190 struct intel_crtc_scaler_state *scaler_state;
3191 int i;
3192
Chandra Kondurua1b22782015-04-07 15:28:45 -07003193 scaler_state = &intel_crtc->config->scaler_state;
3194
3195 /* loop through and disable scalers that aren't in use */
3196 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003197 if (!scaler_state->scalers[i].in_use)
3198 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003199 }
3200}
3201
Ville Syrjäläd2196772016-01-28 18:33:11 +02003202u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3203 unsigned int rotation)
3204{
Ville Syrjälä1b500532017-03-07 21:42:08 +02003205 u32 stride;
3206
3207 if (plane >= fb->format->num_planes)
3208 return 0;
3209
3210 stride = intel_fb_pitch(fb, plane, rotation);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003211
3212 /*
3213 * The stride is either expressed as a multiple of 64 bytes chunks for
3214 * linear buffers or in number of tiles for tiled buffers.
3215 */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003216 if (drm_rotation_90_or_270(rotation))
3217 stride /= intel_tile_height(fb, plane);
3218 else
3219 stride /= intel_fb_stride_alignment(fb, plane);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003220
3221 return stride;
3222}
3223
Ville Syrjälä2e881262017-03-17 23:17:56 +02003224static u32 skl_plane_ctl_format(uint32_t pixel_format)
Chandra Konduru6156a452015-04-27 13:48:39 -07003225{
Chandra Konduru6156a452015-04-27 13:48:39 -07003226 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003227 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003228 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003229 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003230 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003231 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003232 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003233 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003234 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003235 /*
3236 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3237 * to be already pre-multiplied. We need to add a knob (or a different
3238 * DRM_FORMAT) for user-space to configure that.
3239 */
3240 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003241 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003242 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003243 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003244 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003245 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003246 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003247 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003248 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003249 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003250 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003251 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003252 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003253 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003254 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003255 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003256 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003257 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003258 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003259 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003260 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003261
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003262 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003263}
3264
Ville Syrjälä2e881262017-03-17 23:17:56 +02003265static u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
Chandra Konduru6156a452015-04-27 13:48:39 -07003266{
Chandra Konduru6156a452015-04-27 13:48:39 -07003267 switch (fb_modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07003268 case DRM_FORMAT_MOD_LINEAR:
Chandra Konduru6156a452015-04-27 13:48:39 -07003269 break;
3270 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003271 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003272 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003273 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003274 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003275 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003276 default:
3277 MISSING_CASE(fb_modifier);
3278 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003279
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003280 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003281}
3282
Ville Syrjälä2e881262017-03-17 23:17:56 +02003283static u32 skl_plane_ctl_rotation(unsigned int rotation)
Chandra Konduru6156a452015-04-27 13:48:39 -07003284{
Chandra Konduru6156a452015-04-27 13:48:39 -07003285 switch (rotation) {
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003286 case DRM_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003287 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303288 /*
3289 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3290 * while i915 HW rotation is clockwise, thats why this swapping.
3291 */
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003292 case DRM_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303293 return PLANE_CTL_ROTATE_270;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003294 case DRM_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003295 return PLANE_CTL_ROTATE_180;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003296 case DRM_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303297 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003298 default:
3299 MISSING_CASE(rotation);
3300 }
3301
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003302 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003303}
3304
Ville Syrjälä2e881262017-03-17 23:17:56 +02003305u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
3306 const struct intel_plane_state *plane_state)
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003307{
3308 struct drm_i915_private *dev_priv =
3309 to_i915(plane_state->base.plane->dev);
3310 const struct drm_framebuffer *fb = plane_state->base.fb;
3311 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä2e881262017-03-17 23:17:56 +02003312 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003313 u32 plane_ctl;
3314
3315 plane_ctl = PLANE_CTL_ENABLE;
3316
3317 if (!IS_GEMINILAKE(dev_priv)) {
3318 plane_ctl |=
3319 PLANE_CTL_PIPE_GAMMA_ENABLE |
3320 PLANE_CTL_PIPE_CSC_ENABLE |
3321 PLANE_CTL_PLANE_GAMMA_DISABLE;
3322 }
3323
3324 plane_ctl |= skl_plane_ctl_format(fb->format->format);
3325 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
3326 plane_ctl |= skl_plane_ctl_rotation(rotation);
3327
Ville Syrjälä2e881262017-03-17 23:17:56 +02003328 if (key->flags & I915_SET_COLORKEY_DESTINATION)
3329 plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
3330 else if (key->flags & I915_SET_COLORKEY_SOURCE)
3331 plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
3332
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003333 return plane_ctl;
3334}
3335
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003336static void skylake_update_primary_plane(struct intel_plane *plane,
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003337 const struct intel_crtc_state *crtc_state,
3338 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003339{
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003340 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
3341 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
3342 const struct drm_framebuffer *fb = plane_state->base.fb;
3343 enum plane_id plane_id = plane->id;
3344 enum pipe pipe = plane->pipe;
Ville Syrjäläa0864d52017-03-23 21:27:09 +02003345 u32 plane_ctl = plane_state->ctl;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003346 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003347 u32 stride = skl_plane_stride(fb, 0, rotation);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003348 u32 surf_addr = plane_state->main.offset;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003349 int scaler_id = plane_state->scaler_id;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003350 int src_x = plane_state->main.x;
3351 int src_y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003352 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3353 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3354 int dst_x = plane_state->base.dst.x1;
3355 int dst_y = plane_state->base.dst.y1;
3356 int dst_w = drm_rect_width(&plane_state->base.dst);
3357 int dst_h = drm_rect_height(&plane_state->base.dst);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003358 unsigned long irqflags;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003359
Ville Syrjälä6687c902015-09-15 13:16:41 +03003360 /* Sizes are 0 based */
3361 src_w--;
3362 src_h--;
3363 dst_w--;
3364 dst_h--;
3365
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003366 crtc->dspaddr_offset = surf_addr;
Paulo Zanoni4c0b8a82016-08-19 19:03:23 -03003367
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003368 crtc->adjusted_x = src_x;
3369 crtc->adjusted_y = src_y;
Paulo Zanoni2db33662015-09-14 15:20:03 -03003370
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003371 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3372
Ville Syrjälä78587de2017-03-09 17:44:32 +02003373 if (IS_GEMINILAKE(dev_priv)) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003374 I915_WRITE_FW(PLANE_COLOR_CTL(pipe, plane_id),
3375 PLANE_COLOR_PIPE_GAMMA_ENABLE |
3376 PLANE_COLOR_PIPE_CSC_ENABLE |
3377 PLANE_COLOR_PLANE_GAMMA_DISABLE);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003378 }
3379
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003380 I915_WRITE_FW(PLANE_CTL(pipe, plane_id), plane_ctl);
3381 I915_WRITE_FW(PLANE_OFFSET(pipe, plane_id), (src_y << 16) | src_x);
3382 I915_WRITE_FW(PLANE_STRIDE(pipe, plane_id), stride);
3383 I915_WRITE_FW(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w);
Chandra Konduru6156a452015-04-27 13:48:39 -07003384
3385 if (scaler_id >= 0) {
3386 uint32_t ps_ctrl = 0;
3387
3388 WARN_ON(!dst_w || !dst_h);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003389 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(plane_id) |
Chandra Konduru6156a452015-04-27 13:48:39 -07003390 crtc_state->scaler_state.scalers[scaler_id].mode;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003391 I915_WRITE_FW(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3392 I915_WRITE_FW(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3393 I915_WRITE_FW(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3394 I915_WRITE_FW(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3395 I915_WRITE_FW(PLANE_POS(pipe, plane_id), 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003396 } else {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003397 I915_WRITE_FW(PLANE_POS(pipe, plane_id), (dst_y << 16) | dst_x);
Chandra Konduru6156a452015-04-27 13:48:39 -07003398 }
3399
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003400 I915_WRITE_FW(PLANE_SURF(pipe, plane_id),
3401 intel_plane_ggtt_offset(plane_state) + surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003402
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003403 POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
3404
3405 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003406}
3407
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003408static void skylake_disable_primary_plane(struct intel_plane *primary,
3409 struct intel_crtc *crtc)
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003410{
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003411 struct drm_i915_private *dev_priv = to_i915(primary->base.dev);
3412 enum plane_id plane_id = primary->id;
3413 enum pipe pipe = primary->pipe;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003414 unsigned long irqflags;
Lyude62e0fb82016-08-22 12:50:08 -04003415
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003416 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3417
3418 I915_WRITE_FW(PLANE_CTL(pipe, plane_id), 0);
3419 I915_WRITE_FW(PLANE_SURF(pipe, plane_id), 0);
3420 POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
3421
3422 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003423}
3424
Daniel Vetter5a21b662016-05-24 17:13:53 +02003425static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
3426{
3427 struct intel_crtc *crtc;
3428
Chris Wilson91c8a322016-07-05 10:40:23 +01003429 for_each_intel_crtc(&dev_priv->drm, crtc)
Daniel Vetter5a21b662016-05-24 17:13:53 +02003430 intel_finish_page_flip_cs(dev_priv, crtc->pipe);
3431}
3432
Ville Syrjälä75147472014-11-24 18:28:11 +02003433static void intel_update_primary_planes(struct drm_device *dev)
3434{
Ville Syrjälä75147472014-11-24 18:28:11 +02003435 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003436
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003437 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003438 struct intel_plane *plane = to_intel_plane(crtc->primary);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003439 struct intel_plane_state *plane_state =
3440 to_intel_plane_state(plane->base.state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003441
Ville Syrjälä72259532017-03-02 19:15:05 +02003442 if (plane_state->base.visible) {
3443 trace_intel_update_plane(&plane->base,
3444 to_intel_crtc(crtc));
3445
Ville Syrjälä282dbf92017-03-27 21:55:33 +03003446 plane->update_plane(plane,
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003447 to_intel_crtc_state(crtc->state),
3448 plane_state);
Ville Syrjälä72259532017-03-02 19:15:05 +02003449 }
Ville Syrjälä96a02912013-02-18 19:08:49 +02003450 }
3451}
3452
Maarten Lankhorst73974892016-08-05 23:28:27 +03003453static int
3454__intel_display_resume(struct drm_device *dev,
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003455 struct drm_atomic_state *state,
3456 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorst73974892016-08-05 23:28:27 +03003457{
3458 struct drm_crtc_state *crtc_state;
3459 struct drm_crtc *crtc;
3460 int i, ret;
3461
3462 intel_modeset_setup_hw_state(dev);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003463 i915_redisable_vga(to_i915(dev));
Maarten Lankhorst73974892016-08-05 23:28:27 +03003464
3465 if (!state)
3466 return 0;
3467
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01003468 /*
3469 * We've duplicated the state, pointers to the old state are invalid.
3470 *
3471 * Don't attempt to use the old state until we commit the duplicated state.
3472 */
3473 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst73974892016-08-05 23:28:27 +03003474 /*
3475 * Force recalculation even if we restore
3476 * current state. With fast modeset this may not result
3477 * in a modeset when the state is compatible.
3478 */
3479 crtc_state->mode_changed = true;
3480 }
3481
3482 /* ignore any reset values/BIOS leftovers in the WM registers */
Ville Syrjälä602ae832017-03-02 19:15:02 +02003483 if (!HAS_GMCH_DISPLAY(to_i915(dev)))
3484 to_intel_atomic_state(state)->skip_intermediate_wm = true;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003485
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003486 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003487
3488 WARN_ON(ret == -EDEADLK);
3489 return ret;
3490}
3491
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003492static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3493{
Ville Syrjäläae981042016-08-05 23:28:30 +03003494 return intel_has_gpu_reset(dev_priv) &&
3495 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003496}
3497
Chris Wilsonc0336662016-05-06 15:40:21 +01003498void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003499{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003500 struct drm_device *dev = &dev_priv->drm;
3501 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3502 struct drm_atomic_state *state;
3503 int ret;
3504
Maarten Lankhorst73974892016-08-05 23:28:27 +03003505 /*
3506 * Need mode_config.mutex so that we don't
3507 * trample ongoing ->detect() and whatnot.
3508 */
3509 mutex_lock(&dev->mode_config.mutex);
3510 drm_modeset_acquire_init(ctx, 0);
3511 while (1) {
3512 ret = drm_modeset_lock_all_ctx(dev, ctx);
3513 if (ret != -EDEADLK)
3514 break;
3515
3516 drm_modeset_backoff(ctx);
3517 }
3518
3519 /* reset doesn't touch the display, but flips might get nuked anyway, */
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003520 if (!i915.force_reset_modeset_test &&
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003521 !gpu_reset_clobbers_display(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003522 return;
3523
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003524 /*
3525 * Disabling the crtcs gracefully seems nicer. Also the
3526 * g33 docs say we should at least disable all the planes.
3527 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003528 state = drm_atomic_helper_duplicate_state(dev, ctx);
3529 if (IS_ERR(state)) {
3530 ret = PTR_ERR(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003531 DRM_ERROR("Duplicating state failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003532 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003533 }
3534
3535 ret = drm_atomic_helper_disable_all(dev, ctx);
3536 if (ret) {
3537 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003538 drm_atomic_state_put(state);
3539 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003540 }
3541
3542 dev_priv->modeset_restore_state = state;
3543 state->acquire_ctx = ctx;
Ville Syrjälä75147472014-11-24 18:28:11 +02003544}
3545
Chris Wilsonc0336662016-05-06 15:40:21 +01003546void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003547{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003548 struct drm_device *dev = &dev_priv->drm;
3549 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3550 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3551 int ret;
3552
Daniel Vetter5a21b662016-05-24 17:13:53 +02003553 /*
3554 * Flips in the rings will be nuked by the reset,
3555 * so complete all pending flips so that user space
3556 * will get its events and not get stuck.
3557 */
3558 intel_complete_page_flips(dev_priv);
3559
Maarten Lankhorst73974892016-08-05 23:28:27 +03003560 dev_priv->modeset_restore_state = NULL;
3561
Ville Syrjälä75147472014-11-24 18:28:11 +02003562 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003563 if (!gpu_reset_clobbers_display(dev_priv)) {
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003564 if (!state) {
3565 /*
3566 * Flips in the rings have been nuked by the reset,
3567 * so update the base address of all primary
3568 * planes to the the last fb to make sure we're
3569 * showing the correct fb after a reset.
3570 *
3571 * FIXME: Atomic will make this obsolete since we won't schedule
3572 * CS-based flips (which might get lost in gpu resets) any more.
3573 */
3574 intel_update_primary_planes(dev);
3575 } else {
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003576 ret = __intel_display_resume(dev, state, ctx);
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003577 if (ret)
3578 DRM_ERROR("Restoring old state failed with %i\n", ret);
3579 }
Maarten Lankhorst73974892016-08-05 23:28:27 +03003580 } else {
3581 /*
3582 * The display has been reset as well,
3583 * so need a full re-initialization.
3584 */
3585 intel_runtime_pm_disable_interrupts(dev_priv);
3586 intel_runtime_pm_enable_interrupts(dev_priv);
3587
Imre Deak51f59202016-09-14 13:04:13 +03003588 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003589 intel_modeset_init_hw(dev);
3590
3591 spin_lock_irq(&dev_priv->irq_lock);
3592 if (dev_priv->display.hpd_irq_setup)
3593 dev_priv->display.hpd_irq_setup(dev_priv);
3594 spin_unlock_irq(&dev_priv->irq_lock);
3595
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003596 ret = __intel_display_resume(dev, state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003597 if (ret)
3598 DRM_ERROR("Restoring old state failed with %i\n", ret);
3599
3600 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003601 }
3602
Chris Wilson08536952016-10-14 13:18:18 +01003603 if (state)
3604 drm_atomic_state_put(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003605 drm_modeset_drop_locks(ctx);
3606 drm_modeset_acquire_fini(ctx);
3607 mutex_unlock(&dev->mode_config.mutex);
Ville Syrjälä75147472014-11-24 18:28:11 +02003608}
3609
Chris Wilson8af29b02016-09-09 14:11:47 +01003610static bool abort_flip_on_reset(struct intel_crtc *crtc)
3611{
3612 struct i915_gpu_error *error = &to_i915(crtc->base.dev)->gpu_error;
3613
Chris Wilson8c185ec2017-03-16 17:13:02 +00003614 if (i915_reset_backoff(error))
Chris Wilson8af29b02016-09-09 14:11:47 +01003615 return true;
3616
3617 if (crtc->reset_count != i915_reset_count(error))
3618 return true;
3619
3620 return false;
3621}
3622
Chris Wilson7d5e3792014-03-04 13:15:08 +00003623static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3624{
Daniel Vetter5a21b662016-05-24 17:13:53 +02003625 struct drm_device *dev = crtc->dev;
3626 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02003627 bool pending;
3628
Chris Wilson8af29b02016-09-09 14:11:47 +01003629 if (abort_flip_on_reset(intel_crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +02003630 return false;
3631
3632 spin_lock_irq(&dev->event_lock);
3633 pending = to_intel_crtc(crtc)->flip_work != NULL;
3634 spin_unlock_irq(&dev->event_lock);
3635
3636 return pending;
Chris Wilson7d5e3792014-03-04 13:15:08 +00003637}
3638
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003639static void intel_update_pipe_config(struct intel_crtc *crtc,
3640 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003641{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003642 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003643 struct intel_crtc_state *pipe_config =
3644 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003645
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003646 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3647 crtc->base.mode = crtc->base.state->mode;
3648
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003649 /*
3650 * Update pipe size and adjust fitter if needed: the reason for this is
3651 * that in compute_mode_changes we check the native mode (not the pfit
3652 * mode) to see if we can flip rather than do a full mode set. In the
3653 * fastboot case, we'll flip, but if we don't update the pipesrc and
3654 * pfit state, we'll end up with a big fb scanned out into the wrong
3655 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003656 */
3657
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003658 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003659 ((pipe_config->pipe_src_w - 1) << 16) |
3660 (pipe_config->pipe_src_h - 1));
3661
3662 /* on skylake this is done by detaching scalers */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003663 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003664 skl_detach_scalers(crtc);
3665
3666 if (pipe_config->pch_pfit.enabled)
3667 skylake_pfit_enable(crtc);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003668 } else if (HAS_PCH_SPLIT(dev_priv)) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003669 if (pipe_config->pch_pfit.enabled)
3670 ironlake_pfit_enable(crtc);
3671 else if (old_crtc_state->pch_pfit.enabled)
3672 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003673 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003674}
3675
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003676static void intel_fdi_normal_train(struct intel_crtc *crtc)
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003677{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003678 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003679 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003680 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003681 i915_reg_t reg;
3682 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003683
3684 /* enable normal train */
3685 reg = FDI_TX_CTL(pipe);
3686 temp = I915_READ(reg);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003687 if (IS_IVYBRIDGE(dev_priv)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003688 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3689 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003690 } else {
3691 temp &= ~FDI_LINK_TRAIN_NONE;
3692 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003693 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003694 I915_WRITE(reg, temp);
3695
3696 reg = FDI_RX_CTL(pipe);
3697 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003698 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003699 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3700 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3701 } else {
3702 temp &= ~FDI_LINK_TRAIN_NONE;
3703 temp |= FDI_LINK_TRAIN_NONE;
3704 }
3705 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3706
3707 /* wait one idle pattern time */
3708 POSTING_READ(reg);
3709 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003710
3711 /* IVB wants error correction enabled */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003712 if (IS_IVYBRIDGE(dev_priv))
Jesse Barnes357555c2011-04-28 15:09:55 -07003713 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3714 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003715}
3716
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003717/* The FDI link training functions for ILK/Ibexpeak. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003718static void ironlake_fdi_link_train(struct intel_crtc *crtc,
3719 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003720{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003721 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003722 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003723 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003724 i915_reg_t reg;
3725 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003726
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003727 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003728 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003729
Adam Jacksone1a44742010-06-25 15:32:14 -04003730 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3731 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003732 reg = FDI_RX_IMR(pipe);
3733 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003734 temp &= ~FDI_RX_SYMBOL_LOCK;
3735 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003736 I915_WRITE(reg, temp);
3737 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003738 udelay(150);
3739
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003740 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003741 reg = FDI_TX_CTL(pipe);
3742 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003743 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003744 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003745 temp &= ~FDI_LINK_TRAIN_NONE;
3746 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003747 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003748
Chris Wilson5eddb702010-09-11 13:48:45 +01003749 reg = FDI_RX_CTL(pipe);
3750 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003751 temp &= ~FDI_LINK_TRAIN_NONE;
3752 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003753 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3754
3755 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003756 udelay(150);
3757
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003758 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003759 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3760 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3761 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003762
Chris Wilson5eddb702010-09-11 13:48:45 +01003763 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003764 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003765 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003766 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3767
3768 if ((temp & FDI_RX_BIT_LOCK)) {
3769 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003770 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003771 break;
3772 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003773 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003774 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003775 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003776
3777 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003778 reg = FDI_TX_CTL(pipe);
3779 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003780 temp &= ~FDI_LINK_TRAIN_NONE;
3781 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003782 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003783
Chris Wilson5eddb702010-09-11 13:48:45 +01003784 reg = FDI_RX_CTL(pipe);
3785 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003786 temp &= ~FDI_LINK_TRAIN_NONE;
3787 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003788 I915_WRITE(reg, temp);
3789
3790 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003791 udelay(150);
3792
Chris Wilson5eddb702010-09-11 13:48:45 +01003793 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003794 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003795 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003796 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3797
3798 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003799 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003800 DRM_DEBUG_KMS("FDI train 2 done.\n");
3801 break;
3802 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003803 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003804 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003805 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003806
3807 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003808
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003809}
3810
Akshay Joshi0206e352011-08-16 15:34:10 -04003811static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003812 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3813 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3814 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3815 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3816};
3817
3818/* The FDI link training functions for SNB/Cougarpoint. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003819static void gen6_fdi_link_train(struct intel_crtc *crtc,
3820 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003821{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003822 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003823 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003824 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003825 i915_reg_t reg;
3826 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003827
Adam Jacksone1a44742010-06-25 15:32:14 -04003828 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3829 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003830 reg = FDI_RX_IMR(pipe);
3831 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003832 temp &= ~FDI_RX_SYMBOL_LOCK;
3833 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003834 I915_WRITE(reg, temp);
3835
3836 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003837 udelay(150);
3838
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003839 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003840 reg = FDI_TX_CTL(pipe);
3841 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003842 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003843 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003844 temp &= ~FDI_LINK_TRAIN_NONE;
3845 temp |= FDI_LINK_TRAIN_PATTERN_1;
3846 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3847 /* SNB-B */
3848 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003849 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003850
Daniel Vetterd74cf322012-10-26 10:58:13 +02003851 I915_WRITE(FDI_RX_MISC(pipe),
3852 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3853
Chris Wilson5eddb702010-09-11 13:48:45 +01003854 reg = FDI_RX_CTL(pipe);
3855 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003856 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003857 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3858 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3859 } else {
3860 temp &= ~FDI_LINK_TRAIN_NONE;
3861 temp |= FDI_LINK_TRAIN_PATTERN_1;
3862 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003863 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3864
3865 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003866 udelay(150);
3867
Akshay Joshi0206e352011-08-16 15:34:10 -04003868 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003869 reg = FDI_TX_CTL(pipe);
3870 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003871 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3872 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003873 I915_WRITE(reg, temp);
3874
3875 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003876 udelay(500);
3877
Sean Paulfa37d392012-03-02 12:53:39 -05003878 for (retry = 0; retry < 5; retry++) {
3879 reg = FDI_RX_IIR(pipe);
3880 temp = I915_READ(reg);
3881 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3882 if (temp & FDI_RX_BIT_LOCK) {
3883 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3884 DRM_DEBUG_KMS("FDI train 1 done.\n");
3885 break;
3886 }
3887 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003888 }
Sean Paulfa37d392012-03-02 12:53:39 -05003889 if (retry < 5)
3890 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003891 }
3892 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003893 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003894
3895 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003896 reg = FDI_TX_CTL(pipe);
3897 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003898 temp &= ~FDI_LINK_TRAIN_NONE;
3899 temp |= FDI_LINK_TRAIN_PATTERN_2;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003900 if (IS_GEN6(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003901 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3902 /* SNB-B */
3903 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3904 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003905 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003906
Chris Wilson5eddb702010-09-11 13:48:45 +01003907 reg = FDI_RX_CTL(pipe);
3908 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003909 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003910 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3911 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3912 } else {
3913 temp &= ~FDI_LINK_TRAIN_NONE;
3914 temp |= FDI_LINK_TRAIN_PATTERN_2;
3915 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003916 I915_WRITE(reg, temp);
3917
3918 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003919 udelay(150);
3920
Akshay Joshi0206e352011-08-16 15:34:10 -04003921 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003922 reg = FDI_TX_CTL(pipe);
3923 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003924 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3925 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003926 I915_WRITE(reg, temp);
3927
3928 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003929 udelay(500);
3930
Sean Paulfa37d392012-03-02 12:53:39 -05003931 for (retry = 0; retry < 5; retry++) {
3932 reg = FDI_RX_IIR(pipe);
3933 temp = I915_READ(reg);
3934 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3935 if (temp & FDI_RX_SYMBOL_LOCK) {
3936 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3937 DRM_DEBUG_KMS("FDI train 2 done.\n");
3938 break;
3939 }
3940 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003941 }
Sean Paulfa37d392012-03-02 12:53:39 -05003942 if (retry < 5)
3943 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003944 }
3945 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003946 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003947
3948 DRM_DEBUG_KMS("FDI train done.\n");
3949}
3950
Jesse Barnes357555c2011-04-28 15:09:55 -07003951/* Manual link training for Ivy Bridge A0 parts */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003952static void ivb_manual_fdi_link_train(struct intel_crtc *crtc,
3953 const struct intel_crtc_state *crtc_state)
Jesse Barnes357555c2011-04-28 15:09:55 -07003954{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003955 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003956 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003957 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003958 i915_reg_t reg;
3959 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003960
3961 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3962 for train result */
3963 reg = FDI_RX_IMR(pipe);
3964 temp = I915_READ(reg);
3965 temp &= ~FDI_RX_SYMBOL_LOCK;
3966 temp &= ~FDI_RX_BIT_LOCK;
3967 I915_WRITE(reg, temp);
3968
3969 POSTING_READ(reg);
3970 udelay(150);
3971
Daniel Vetter01a415f2012-10-27 15:58:40 +02003972 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3973 I915_READ(FDI_RX_IIR(pipe)));
3974
Jesse Barnes139ccd32013-08-19 11:04:55 -07003975 /* Try each vswing and preemphasis setting twice before moving on */
3976 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3977 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003978 reg = FDI_TX_CTL(pipe);
3979 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003980 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3981 temp &= ~FDI_TX_ENABLE;
3982 I915_WRITE(reg, temp);
3983
3984 reg = FDI_RX_CTL(pipe);
3985 temp = I915_READ(reg);
3986 temp &= ~FDI_LINK_TRAIN_AUTO;
3987 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3988 temp &= ~FDI_RX_ENABLE;
3989 I915_WRITE(reg, temp);
3990
3991 /* enable CPU FDI TX and PCH FDI RX */
3992 reg = FDI_TX_CTL(pipe);
3993 temp = I915_READ(reg);
3994 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003995 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003996 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003997 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003998 temp |= snb_b_fdi_train_param[j/2];
3999 temp |= FDI_COMPOSITE_SYNC;
4000 I915_WRITE(reg, temp | FDI_TX_ENABLE);
4001
4002 I915_WRITE(FDI_RX_MISC(pipe),
4003 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4004
4005 reg = FDI_RX_CTL(pipe);
4006 temp = I915_READ(reg);
4007 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4008 temp |= FDI_COMPOSITE_SYNC;
4009 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4010
4011 POSTING_READ(reg);
4012 udelay(1); /* should be 0.5us */
4013
4014 for (i = 0; i < 4; i++) {
4015 reg = FDI_RX_IIR(pipe);
4016 temp = I915_READ(reg);
4017 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4018
4019 if (temp & FDI_RX_BIT_LOCK ||
4020 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4021 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4022 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4023 i);
4024 break;
4025 }
4026 udelay(1); /* should be 0.5us */
4027 }
4028 if (i == 4) {
4029 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4030 continue;
4031 }
4032
4033 /* Train 2 */
4034 reg = FDI_TX_CTL(pipe);
4035 temp = I915_READ(reg);
4036 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4037 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4038 I915_WRITE(reg, temp);
4039
4040 reg = FDI_RX_CTL(pipe);
4041 temp = I915_READ(reg);
4042 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4043 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004044 I915_WRITE(reg, temp);
4045
4046 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004047 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004048
Jesse Barnes139ccd32013-08-19 11:04:55 -07004049 for (i = 0; i < 4; i++) {
4050 reg = FDI_RX_IIR(pipe);
4051 temp = I915_READ(reg);
4052 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004053
Jesse Barnes139ccd32013-08-19 11:04:55 -07004054 if (temp & FDI_RX_SYMBOL_LOCK ||
4055 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4056 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4057 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4058 i);
4059 goto train_done;
4060 }
4061 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004062 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004063 if (i == 4)
4064 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004065 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004066
Jesse Barnes139ccd32013-08-19 11:04:55 -07004067train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004068 DRM_DEBUG_KMS("FDI train done.\n");
4069}
4070
Daniel Vetter88cefb62012-08-12 19:27:14 +02004071static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004072{
Daniel Vetter88cefb62012-08-12 19:27:14 +02004073 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004074 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004075 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004076 i915_reg_t reg;
4077 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004078
Jesse Barnes0e23b992010-09-10 11:10:00 -07004079 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004080 reg = FDI_RX_CTL(pipe);
4081 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004082 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004083 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004084 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004085 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4086
4087 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004088 udelay(200);
4089
4090 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004091 temp = I915_READ(reg);
4092 I915_WRITE(reg, temp | FDI_PCDCLK);
4093
4094 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004095 udelay(200);
4096
Paulo Zanoni20749732012-11-23 15:30:38 -02004097 /* Enable CPU FDI TX PLL, always on for Ironlake */
4098 reg = FDI_TX_CTL(pipe);
4099 temp = I915_READ(reg);
4100 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4101 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004102
Paulo Zanoni20749732012-11-23 15:30:38 -02004103 POSTING_READ(reg);
4104 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004105 }
4106}
4107
Daniel Vetter88cefb62012-08-12 19:27:14 +02004108static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4109{
4110 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004111 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004112 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004113 i915_reg_t reg;
4114 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004115
4116 /* Switch from PCDclk to Rawclk */
4117 reg = FDI_RX_CTL(pipe);
4118 temp = I915_READ(reg);
4119 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4120
4121 /* Disable CPU FDI TX PLL */
4122 reg = FDI_TX_CTL(pipe);
4123 temp = I915_READ(reg);
4124 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4125
4126 POSTING_READ(reg);
4127 udelay(100);
4128
4129 reg = FDI_RX_CTL(pipe);
4130 temp = I915_READ(reg);
4131 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4132
4133 /* Wait for the clocks to turn off. */
4134 POSTING_READ(reg);
4135 udelay(100);
4136}
4137
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004138static void ironlake_fdi_disable(struct drm_crtc *crtc)
4139{
4140 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004141 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004142 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4143 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004144 i915_reg_t reg;
4145 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004146
4147 /* disable CPU FDI tx and PCH FDI rx */
4148 reg = FDI_TX_CTL(pipe);
4149 temp = I915_READ(reg);
4150 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4151 POSTING_READ(reg);
4152
4153 reg = FDI_RX_CTL(pipe);
4154 temp = I915_READ(reg);
4155 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004156 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004157 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4158
4159 POSTING_READ(reg);
4160 udelay(100);
4161
4162 /* Ironlake workaround, disable clock pointer after downing FDI */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004163 if (HAS_PCH_IBX(dev_priv))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004164 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004165
4166 /* still set train pattern 1 */
4167 reg = FDI_TX_CTL(pipe);
4168 temp = I915_READ(reg);
4169 temp &= ~FDI_LINK_TRAIN_NONE;
4170 temp |= FDI_LINK_TRAIN_PATTERN_1;
4171 I915_WRITE(reg, temp);
4172
4173 reg = FDI_RX_CTL(pipe);
4174 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004175 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004176 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4177 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4178 } else {
4179 temp &= ~FDI_LINK_TRAIN_NONE;
4180 temp |= FDI_LINK_TRAIN_PATTERN_1;
4181 }
4182 /* BPC in FDI rx is consistent with that in PIPECONF */
4183 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004184 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004185 I915_WRITE(reg, temp);
4186
4187 POSTING_READ(reg);
4188 udelay(100);
4189}
4190
Chris Wilson49d73912016-11-29 09:50:08 +00004191bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004192{
4193 struct intel_crtc *crtc;
4194
4195 /* Note that we don't need to be called with mode_config.lock here
4196 * as our list of CRTC objects is static for the lifetime of the
4197 * device and so cannot disappear as we iterate. Similarly, we can
4198 * happily treat the predicates as racy, atomic checks as userspace
4199 * cannot claim and pin a new fb without at least acquring the
4200 * struct_mutex and so serialising with us.
4201 */
Chris Wilson49d73912016-11-29 09:50:08 +00004202 for_each_intel_crtc(&dev_priv->drm, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00004203 if (atomic_read(&crtc->unpin_work_count) == 0)
4204 continue;
4205
Daniel Vetter5a21b662016-05-24 17:13:53 +02004206 if (crtc->flip_work)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004207 intel_wait_for_vblank(dev_priv, crtc->pipe);
Chris Wilson5dce5b932014-01-20 10:17:36 +00004208
4209 return true;
4210 }
4211
4212 return false;
4213}
4214
Daniel Vetter5a21b662016-05-24 17:13:53 +02004215static void page_flip_completed(struct intel_crtc *intel_crtc)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004216{
4217 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004218 struct intel_flip_work *work = intel_crtc->flip_work;
4219
4220 intel_crtc->flip_work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004221
4222 if (work->event)
Gustavo Padovan560ce1d2016-04-14 10:48:15 -07004223 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004224
4225 drm_crtc_vblank_put(&intel_crtc->base);
4226
Daniel Vetter5a21b662016-05-24 17:13:53 +02004227 wake_up_all(&dev_priv->pending_flip_queue);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004228 trace_i915_flip_complete(intel_crtc->plane,
4229 work->pending_flip_obj);
Andrey Ryabinin05c41f92017-01-26 17:32:11 +03004230
4231 queue_work(dev_priv->wq, &work->unpin_work);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004232}
4233
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004234static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004235{
Chris Wilson0f911282012-04-17 10:05:38 +01004236 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004237 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004238 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004239
Daniel Vetter2c10d572012-12-20 21:24:07 +01004240 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004241
4242 ret = wait_event_interruptible_timeout(
4243 dev_priv->pending_flip_queue,
4244 !intel_crtc_has_pending_flip(crtc),
4245 60*HZ);
4246
4247 if (ret < 0)
4248 return ret;
4249
Daniel Vetter5a21b662016-05-24 17:13:53 +02004250 if (ret == 0) {
4251 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4252 struct intel_flip_work *work;
4253
4254 spin_lock_irq(&dev->event_lock);
4255 work = intel_crtc->flip_work;
4256 if (work && !is_mmio_work(work)) {
4257 WARN_ONCE(1, "Removing stuck page flip\n");
4258 page_flip_completed(intel_crtc);
4259 }
4260 spin_unlock_irq(&dev->event_lock);
4261 }
Chris Wilson5bb61642012-09-27 21:25:58 +01004262
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004263 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004264}
4265
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004266void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004267{
4268 u32 temp;
4269
4270 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4271
4272 mutex_lock(&dev_priv->sb_lock);
4273
4274 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4275 temp |= SBI_SSCCTL_DISABLE;
4276 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4277
4278 mutex_unlock(&dev_priv->sb_lock);
4279}
4280
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004281/* Program iCLKIP clock to the desired frequency */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004282static void lpt_program_iclkip(struct intel_crtc *crtc)
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004283{
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004284 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4285 int clock = crtc->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004286 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4287 u32 temp;
4288
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004289 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004290
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004291 /* The iCLK virtual clock root frequency is in MHz,
4292 * but the adjusted_mode->crtc_clock in in KHz. To get the
4293 * divisors, it is necessary to divide one by another, so we
4294 * convert the virtual clock precision to KHz here for higher
4295 * precision.
4296 */
4297 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004298 u32 iclk_virtual_root_freq = 172800 * 1000;
4299 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004300 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004301
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004302 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4303 clock << auxdiv);
4304 divsel = (desired_divisor / iclk_pi_range) - 2;
4305 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004306
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004307 /*
4308 * Near 20MHz is a corner case which is
4309 * out of range for the 7-bit divisor
4310 */
4311 if (divsel <= 0x7f)
4312 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004313 }
4314
4315 /* This should not happen with any sane values */
4316 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4317 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4318 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4319 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4320
4321 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004322 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004323 auxdiv,
4324 divsel,
4325 phasedir,
4326 phaseinc);
4327
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004328 mutex_lock(&dev_priv->sb_lock);
4329
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004330 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004331 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004332 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4333 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4334 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4335 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4336 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4337 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004338 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004339
4340 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004341 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004342 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4343 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004344 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004345
4346 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004347 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004348 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004349 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004350
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004351 mutex_unlock(&dev_priv->sb_lock);
4352
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004353 /* Wait for initialization time */
4354 udelay(24);
4355
4356 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4357}
4358
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004359int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4360{
4361 u32 divsel, phaseinc, auxdiv;
4362 u32 iclk_virtual_root_freq = 172800 * 1000;
4363 u32 iclk_pi_range = 64;
4364 u32 desired_divisor;
4365 u32 temp;
4366
4367 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4368 return 0;
4369
4370 mutex_lock(&dev_priv->sb_lock);
4371
4372 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4373 if (temp & SBI_SSCCTL_DISABLE) {
4374 mutex_unlock(&dev_priv->sb_lock);
4375 return 0;
4376 }
4377
4378 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4379 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4380 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4381 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4382 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4383
4384 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4385 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4386 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4387
4388 mutex_unlock(&dev_priv->sb_lock);
4389
4390 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4391
4392 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4393 desired_divisor << auxdiv);
4394}
4395
Daniel Vetter275f01b22013-05-03 11:49:47 +02004396static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4397 enum pipe pch_transcoder)
4398{
4399 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004400 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004401 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004402
4403 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4404 I915_READ(HTOTAL(cpu_transcoder)));
4405 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4406 I915_READ(HBLANK(cpu_transcoder)));
4407 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4408 I915_READ(HSYNC(cpu_transcoder)));
4409
4410 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4411 I915_READ(VTOTAL(cpu_transcoder)));
4412 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4413 I915_READ(VBLANK(cpu_transcoder)));
4414 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4415 I915_READ(VSYNC(cpu_transcoder)));
4416 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4417 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4418}
4419
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004420static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004421{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004422 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004423 uint32_t temp;
4424
4425 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004426 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004427 return;
4428
4429 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4430 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4431
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004432 temp &= ~FDI_BC_BIFURCATION_SELECT;
4433 if (enable)
4434 temp |= FDI_BC_BIFURCATION_SELECT;
4435
4436 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004437 I915_WRITE(SOUTH_CHICKEN1, temp);
4438 POSTING_READ(SOUTH_CHICKEN1);
4439}
4440
4441static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4442{
4443 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004444
4445 switch (intel_crtc->pipe) {
4446 case PIPE_A:
4447 break;
4448 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004449 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004450 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004451 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004452 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004453
4454 break;
4455 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004456 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004457
4458 break;
4459 default:
4460 BUG();
4461 }
4462}
4463
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004464/* Return which DP Port should be selected for Transcoder DP control */
4465static enum port
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004466intel_trans_dp_port_sel(struct intel_crtc *crtc)
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004467{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004468 struct drm_device *dev = crtc->base.dev;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004469 struct intel_encoder *encoder;
4470
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004471 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
Ville Syrjäläcca05022016-06-22 21:57:06 +03004472 if (encoder->type == INTEL_OUTPUT_DP ||
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004473 encoder->type == INTEL_OUTPUT_EDP)
4474 return enc_to_dig_port(&encoder->base)->port;
4475 }
4476
4477 return -1;
4478}
4479
Jesse Barnesf67a5592011-01-05 10:31:48 -08004480/*
4481 * Enable PCH resources required for PCH ports:
4482 * - PCH PLLs
4483 * - FDI training & RX/TX
4484 * - update transcoder timings
4485 * - DP transcoding bits
4486 * - transcoder
4487 */
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004488static void ironlake_pch_enable(const struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08004489{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004490 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004491 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004492 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004493 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004494 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004495
Daniel Vetterab9412b2013-05-03 11:49:46 +02004496 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004497
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004498 if (IS_IVYBRIDGE(dev_priv))
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004499 ivybridge_update_fdi_bc_bifurcation(crtc);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004500
Daniel Vettercd986ab2012-10-26 10:58:12 +02004501 /* Write the TU size bits before fdi link training, so that error
4502 * detection works. */
4503 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4504 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4505
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004506 /* For PCH output, training FDI link */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004507 dev_priv->display.fdi_link_train(crtc, crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004508
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004509 /* We need to program the right clock selection before writing the pixel
4510 * mutliplier into the DPLL. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004511 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004512 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004513
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004514 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004515 temp |= TRANS_DPLL_ENABLE(pipe);
4516 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004517 if (crtc_state->shared_dpll ==
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004518 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004519 temp |= sel;
4520 else
4521 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004522 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004523 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004524
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004525 /* XXX: pch pll's can be enabled any time before we enable the PCH
4526 * transcoder, and we actually should do this to not upset any PCH
4527 * transcoder that already use the clock when we share it.
4528 *
4529 * Note that enable_shared_dpll tries to do the right thing, but
4530 * get_shared_dpll unconditionally resets the pll - we need that to have
4531 * the right LVDS enable sequence. */
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004532 intel_enable_shared_dpll(crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004533
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004534 /* set transcoder timing, panel must allow it */
4535 assert_panel_unlocked(dev_priv, pipe);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004536 ironlake_pch_transcoder_set_timings(crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004537
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004538 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004539
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004540 /* For PCH DP, enable TRANS_DP_CTL */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004541 if (HAS_PCH_CPT(dev_priv) &&
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004542 intel_crtc_has_dp_encoder(crtc_state)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004543 const struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004544 &crtc_state->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004545 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004546 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004547 temp = I915_READ(reg);
4548 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004549 TRANS_DP_SYNC_MASK |
4550 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004551 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004552 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004553
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004554 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004555 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004556 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004557 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004558
4559 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004560 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004561 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004562 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004563 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004564 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004565 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004566 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004567 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004568 break;
4569 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004570 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004571 }
4572
Chris Wilson5eddb702010-09-11 13:48:45 +01004573 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004574 }
4575
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004576 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004577}
4578
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004579static void lpt_pch_enable(const struct intel_crtc_state *crtc_state)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004580{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004581 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004582 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004583 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004584
Daniel Vetterab9412b2013-05-03 11:49:46 +02004585 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004586
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004587 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004588
Paulo Zanoni0540e482012-10-31 18:12:40 -02004589 /* Set transcoder timing. */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004590 ironlake_pch_transcoder_set_timings(crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004591
Paulo Zanoni937bb612012-10-31 18:12:47 -02004592 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004593}
4594
Daniel Vettera1520312013-05-03 11:49:50 +02004595static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004596{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004597 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004598 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004599 u32 temp;
4600
4601 temp = I915_READ(dslreg);
4602 udelay(500);
4603 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004604 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004605 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004606 }
4607}
4608
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004609static int
4610skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4611 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4612 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004613{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004614 struct intel_crtc_scaler_state *scaler_state =
4615 &crtc_state->scaler_state;
4616 struct intel_crtc *intel_crtc =
4617 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004618 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004619
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03004620 need_scaling = drm_rotation_90_or_270(rotation) ?
Chandra Konduru6156a452015-04-27 13:48:39 -07004621 (src_h != dst_w || src_w != dst_h):
4622 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004623
4624 /*
4625 * if plane is being disabled or scaler is no more required or force detach
4626 * - free scaler binded to this plane/crtc
4627 * - in order to do this, update crtc->scaler_usage
4628 *
4629 * Here scaler state in crtc_state is set free so that
4630 * scaler can be assigned to other user. Actual register
4631 * update to free the scaler is done in plane/panel-fit programming.
4632 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4633 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004634 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004635 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004636 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004637 scaler_state->scalers[*scaler_id].in_use = 0;
4638
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004639 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4640 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4641 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004642 scaler_state->scaler_users);
4643 *scaler_id = -1;
4644 }
4645 return 0;
4646 }
4647
4648 /* range checks */
4649 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4650 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4651
4652 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4653 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004654 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004655 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004656 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004657 return -EINVAL;
4658 }
4659
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004660 /* mark this plane as a scaler user in crtc_state */
4661 scaler_state->scaler_users |= (1 << scaler_user);
4662 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4663 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4664 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4665 scaler_state->scaler_users);
4666
4667 return 0;
4668}
4669
4670/**
4671 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4672 *
4673 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004674 *
4675 * Return
4676 * 0 - scaler_usage updated successfully
4677 * error - requested scaling cannot be supported or other error condition
4678 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004679int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004680{
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004681 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004682
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004683 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03004684 &state->scaler_state.scaler_id, DRM_ROTATE_0,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004685 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004686 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004687}
4688
4689/**
4690 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4691 *
4692 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004693 * @plane_state: atomic plane state to update
4694 *
4695 * Return
4696 * 0 - scaler_usage updated successfully
4697 * error - requested scaling cannot be supported or other error condition
4698 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004699static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4700 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004701{
4702
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004703 struct intel_plane *intel_plane =
4704 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004705 struct drm_framebuffer *fb = plane_state->base.fb;
4706 int ret;
4707
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004708 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004709
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004710 ret = skl_update_scaler(crtc_state, force_detach,
4711 drm_plane_index(&intel_plane->base),
4712 &plane_state->scaler_id,
4713 plane_state->base.rotation,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004714 drm_rect_width(&plane_state->base.src) >> 16,
4715 drm_rect_height(&plane_state->base.src) >> 16,
4716 drm_rect_width(&plane_state->base.dst),
4717 drm_rect_height(&plane_state->base.dst));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004718
4719 if (ret || plane_state->scaler_id < 0)
4720 return ret;
4721
Chandra Kondurua1b22782015-04-07 15:28:45 -07004722 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004723 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004724 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4725 intel_plane->base.base.id,
4726 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004727 return -EINVAL;
4728 }
4729
4730 /* Check src format */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004731 switch (fb->format->format) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004732 case DRM_FORMAT_RGB565:
4733 case DRM_FORMAT_XBGR8888:
4734 case DRM_FORMAT_XRGB8888:
4735 case DRM_FORMAT_ABGR8888:
4736 case DRM_FORMAT_ARGB8888:
4737 case DRM_FORMAT_XRGB2101010:
4738 case DRM_FORMAT_XBGR2101010:
4739 case DRM_FORMAT_YUYV:
4740 case DRM_FORMAT_YVYU:
4741 case DRM_FORMAT_UYVY:
4742 case DRM_FORMAT_VYUY:
4743 break;
4744 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004745 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4746 intel_plane->base.base.id, intel_plane->base.name,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004747 fb->base.id, fb->format->format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004748 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004749 }
4750
Chandra Kondurua1b22782015-04-07 15:28:45 -07004751 return 0;
4752}
4753
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004754static void skylake_scaler_disable(struct intel_crtc *crtc)
4755{
4756 int i;
4757
4758 for (i = 0; i < crtc->num_scalers; i++)
4759 skl_detach_scaler(crtc, i);
4760}
4761
4762static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004763{
4764 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004765 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004766 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004767 struct intel_crtc_scaler_state *scaler_state =
4768 &crtc->config->scaler_state;
4769
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004770 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004771 int id;
4772
Ville Syrjäläc3f8ad52017-03-07 22:54:19 +02004773 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0))
Chandra Kondurua1b22782015-04-07 15:28:45 -07004774 return;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004775
4776 id = scaler_state->scaler_id;
4777 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4778 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4779 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4780 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004781 }
4782}
4783
Jesse Barnesb074cec2013-04-25 12:55:02 -07004784static void ironlake_pfit_enable(struct intel_crtc *crtc)
4785{
4786 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004787 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07004788 int pipe = crtc->pipe;
4789
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004790 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004791 /* Force use of hard-coded filter coefficients
4792 * as some pre-programmed values are broken,
4793 * e.g. x201.
4794 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004795 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
Jesse Barnesb074cec2013-04-25 12:55:02 -07004796 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4797 PF_PIPE_SEL_IVB(pipe));
4798 else
4799 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004800 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4801 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004802 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004803}
4804
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004805void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004806{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004807 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004808 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004809
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004810 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004811 return;
4812
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004813 /*
4814 * We can only enable IPS after we enable a plane and wait for a vblank
4815 * This function is called from post_plane_update, which is run after
4816 * a vblank wait.
4817 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004818
Paulo Zanonid77e4532013-09-24 13:52:55 -03004819 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004820 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004821 mutex_lock(&dev_priv->rps.hw_lock);
4822 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4823 mutex_unlock(&dev_priv->rps.hw_lock);
4824 /* Quoting Art Runyan: "its not safe to expect any particular
4825 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004826 * mailbox." Moreover, the mailbox may return a bogus state,
4827 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004828 */
4829 } else {
4830 I915_WRITE(IPS_CTL, IPS_ENABLE);
4831 /* The bit only becomes 1 in the next vblank, so this wait here
4832 * is essentially intel_wait_for_vblank. If we don't have this
4833 * and don't wait for vblanks until the end of crtc_enable, then
4834 * the HW state readout code will complain that the expected
4835 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01004836 if (intel_wait_for_register(dev_priv,
4837 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4838 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004839 DRM_ERROR("Timed out waiting for IPS enable\n");
4840 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004841}
4842
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004843void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004844{
4845 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004846 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004847
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004848 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004849 return;
4850
4851 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004852 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004853 mutex_lock(&dev_priv->rps.hw_lock);
4854 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4855 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004856 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01004857 if (intel_wait_for_register(dev_priv,
4858 IPS_CTL, IPS_ENABLE, 0,
4859 42))
Ben Widawsky23d0b132014-04-10 14:32:41 -07004860 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004861 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004862 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004863 POSTING_READ(IPS_CTL);
4864 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004865
4866 /* We need to wait for a vblank before we can disable the plane. */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004867 intel_wait_for_vblank(dev_priv, crtc->pipe);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004868}
4869
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004870static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004871{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004872 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004873 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004874
4875 mutex_lock(&dev->struct_mutex);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004876 (void) intel_overlay_switch_off(intel_crtc->overlay);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004877 mutex_unlock(&dev->struct_mutex);
4878 }
4879
4880 /* Let userspace switch the overlay on again. In most cases userspace
4881 * has to recompute where to put it anyway.
4882 */
4883}
4884
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004885/**
4886 * intel_post_enable_primary - Perform operations after enabling primary plane
4887 * @crtc: the CRTC whose primary plane was just enabled
4888 *
4889 * Performs potentially sleeping operations that must be done after the primary
4890 * plane is enabled, such as updating FBC and IPS. Note that this may be
4891 * called due to an explicit primary plane update, or due to an implicit
4892 * re-enable that is caused when a sprite plane is updated to no longer
4893 * completely hide the primary plane.
4894 */
4895static void
4896intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004897{
4898 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004899 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004900 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4901 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004902
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004903 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004904 * FIXME IPS should be fine as long as one plane is
4905 * enabled, but in practice it seems to have problems
4906 * when going from primary only to sprite only and vice
4907 * versa.
4908 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004909 hsw_enable_ips(intel_crtc);
4910
Daniel Vetterf99d7062014-06-19 16:01:59 +02004911 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004912 * Gen2 reports pipe underruns whenever all planes are disabled.
4913 * So don't enable underrun reporting before at least some planes
4914 * are enabled.
4915 * FIXME: Need to fix the logic to work when we turn off all planes
4916 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004917 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004918 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004919 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4920
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004921 /* Underruns don't always raise interrupts, so check manually. */
4922 intel_check_cpu_fifo_underruns(dev_priv);
4923 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004924}
4925
Ville Syrjälä2622a082016-03-09 19:07:26 +02004926/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004927static void
4928intel_pre_disable_primary(struct drm_crtc *crtc)
4929{
4930 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004931 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004932 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4933 int pipe = intel_crtc->pipe;
4934
4935 /*
4936 * Gen2 reports pipe underruns whenever all planes are disabled.
4937 * So diasble underrun reporting before all the planes get disabled.
4938 * FIXME: Need to fix the logic to work when we turn off all planes
4939 * but leave the pipe running.
4940 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004941 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004942 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4943
4944 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02004945 * FIXME IPS should be fine as long as one plane is
4946 * enabled, but in practice it seems to have problems
4947 * when going from primary only to sprite only and vice
4948 * versa.
4949 */
4950 hsw_disable_ips(intel_crtc);
4951}
4952
4953/* FIXME get rid of this and use pre_plane_update */
4954static void
4955intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4956{
4957 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004958 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02004959 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4960 int pipe = intel_crtc->pipe;
4961
4962 intel_pre_disable_primary(crtc);
4963
4964 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004965 * Vblank time updates from the shadow to live plane control register
4966 * are blocked if the memory self-refresh mode is active at that
4967 * moment. So to make sure the plane gets truly disabled, disable
4968 * first the self-refresh mode. The self-refresh enable bit in turn
4969 * will be checked/applied by the HW only at the next frame start
4970 * event which is after the vblank start event, so we need to have a
4971 * wait-for-vblank between disabling the plane and the pipe.
4972 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +02004973 if (HAS_GMCH_DISPLAY(dev_priv) &&
4974 intel_set_memory_cxsr(dev_priv, false))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004975 intel_wait_for_vblank(dev_priv, pipe);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004976}
4977
Daniel Vetter5a21b662016-05-24 17:13:53 +02004978static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
4979{
4980 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
4981 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4982 struct intel_crtc_state *pipe_config =
4983 to_intel_crtc_state(crtc->base.state);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004984 struct drm_plane *primary = crtc->base.primary;
4985 struct drm_plane_state *old_pri_state =
4986 drm_atomic_get_existing_plane_state(old_state, primary);
4987
Chris Wilson5748b6a2016-08-04 16:32:38 +01004988 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004989
Daniel Vetter5a21b662016-05-24 17:13:53 +02004990 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjälä432081b2016-10-31 22:37:03 +02004991 intel_update_watermarks(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004992
4993 if (old_pri_state) {
4994 struct intel_plane_state *primary_state =
4995 to_intel_plane_state(primary->state);
4996 struct intel_plane_state *old_primary_state =
4997 to_intel_plane_state(old_pri_state);
4998
4999 intel_fbc_post_update(crtc);
5000
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005001 if (primary_state->base.visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02005002 (needs_modeset(&pipe_config->base) ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005003 !old_primary_state->base.visible))
Daniel Vetter5a21b662016-05-24 17:13:53 +02005004 intel_post_enable_primary(&crtc->base);
5005 }
5006}
5007
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005008static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state,
5009 struct intel_crtc_state *pipe_config)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005010{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005011 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005012 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005013 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005014 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5015 struct drm_plane *primary = crtc->base.primary;
5016 struct drm_plane_state *old_pri_state =
5017 drm_atomic_get_existing_plane_state(old_state, primary);
5018 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005019 struct intel_atomic_state *old_intel_state =
5020 to_intel_atomic_state(old_state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005021
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005022 if (old_pri_state) {
5023 struct intel_plane_state *primary_state =
5024 to_intel_plane_state(primary->state);
5025 struct intel_plane_state *old_primary_state =
5026 to_intel_plane_state(old_pri_state);
5027
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02005028 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01005029
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005030 if (old_primary_state->base.visible &&
5031 (modeset || !primary_state->base.visible))
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005032 intel_pre_disable_primary(&crtc->base);
5033 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005034
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02005035 /*
5036 * Vblank time updates from the shadow to live plane control register
5037 * are blocked if the memory self-refresh mode is active at that
5038 * moment. So to make sure the plane gets truly disabled, disable
5039 * first the self-refresh mode. The self-refresh enable bit in turn
5040 * will be checked/applied by the HW only at the next frame start
5041 * event which is after the vblank start event, so we need to have a
5042 * wait-for-vblank between disabling the plane and the pipe.
5043 */
5044 if (HAS_GMCH_DISPLAY(dev_priv) && old_crtc_state->base.active &&
5045 pipe_config->disable_cxsr && intel_set_memory_cxsr(dev_priv, false))
5046 intel_wait_for_vblank(dev_priv, crtc->pipe);
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005047
Matt Ropered4a6a72016-02-23 17:20:13 -08005048 /*
5049 * IVB workaround: must disable low power watermarks for at least
5050 * one frame before enabling scaling. LP watermarks can be re-enabled
5051 * when scaling is disabled.
5052 *
5053 * WaCxSRDisabledForSpriteScaling:ivb
5054 */
Ville Syrjäläddd2b792016-11-28 19:37:04 +02005055 if (pipe_config->disable_lp_wm && ilk_disable_lp_wm(dev))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005056 intel_wait_for_vblank(dev_priv, crtc->pipe);
Matt Ropered4a6a72016-02-23 17:20:13 -08005057
5058 /*
5059 * If we're doing a modeset, we're done. No need to do any pre-vblank
5060 * watermark programming here.
5061 */
5062 if (needs_modeset(&pipe_config->base))
5063 return;
5064
5065 /*
5066 * For platforms that support atomic watermarks, program the
5067 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5068 * will be the intermediate values that are safe for both pre- and
5069 * post- vblank; when vblank happens, the 'active' values will be set
5070 * to the final 'target' values and we'll do this again to get the
5071 * optimal watermarks. For gen9+ platforms, the values we program here
5072 * will be the final target values which will get automatically latched
5073 * at vblank time; no further programming will be necessary.
5074 *
5075 * If a platform hasn't been transitioned to atomic watermarks yet,
5076 * we'll continue to update watermarks the old way, if flags tell
5077 * us to.
5078 */
5079 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005080 dev_priv->display.initial_watermarks(old_intel_state,
5081 pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005082 else if (pipe_config->update_wm_pre)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005083 intel_update_watermarks(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005084}
5085
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005086static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005087{
5088 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005089 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005090 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005091 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005092
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005093 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005094
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005095 drm_for_each_plane_mask(p, dev, plane_mask)
Ville Syrjälä282dbf92017-03-27 21:55:33 +03005096 to_intel_plane(p)->disable_plane(to_intel_plane(p), intel_crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005097
Daniel Vetterf99d7062014-06-19 16:01:59 +02005098 /*
5099 * FIXME: Once we grow proper nuclear flip support out of this we need
5100 * to compute the mask of flip planes precisely. For the time being
5101 * consider this a flip to a NULL plane.
5102 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005103 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005104}
5105
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005106static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005107 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005108 struct drm_atomic_state *old_state)
5109{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005110 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005111 struct drm_connector *conn;
5112 int i;
5113
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005114 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005115 struct intel_encoder *encoder =
5116 to_intel_encoder(conn_state->best_encoder);
5117
5118 if (conn_state->crtc != crtc)
5119 continue;
5120
5121 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005122 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005123 }
5124}
5125
5126static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005127 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005128 struct drm_atomic_state *old_state)
5129{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005130 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005131 struct drm_connector *conn;
5132 int i;
5133
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005134 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005135 struct intel_encoder *encoder =
5136 to_intel_encoder(conn_state->best_encoder);
5137
5138 if (conn_state->crtc != crtc)
5139 continue;
5140
5141 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005142 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005143 }
5144}
5145
5146static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005147 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005148 struct drm_atomic_state *old_state)
5149{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005150 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005151 struct drm_connector *conn;
5152 int i;
5153
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005154 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005155 struct intel_encoder *encoder =
5156 to_intel_encoder(conn_state->best_encoder);
5157
5158 if (conn_state->crtc != crtc)
5159 continue;
5160
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005161 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005162 intel_opregion_notify_encoder(encoder, true);
5163 }
5164}
5165
5166static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005167 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005168 struct drm_atomic_state *old_state)
5169{
5170 struct drm_connector_state *old_conn_state;
5171 struct drm_connector *conn;
5172 int i;
5173
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005174 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005175 struct intel_encoder *encoder =
5176 to_intel_encoder(old_conn_state->best_encoder);
5177
5178 if (old_conn_state->crtc != crtc)
5179 continue;
5180
5181 intel_opregion_notify_encoder(encoder, false);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005182 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005183 }
5184}
5185
5186static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005187 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005188 struct drm_atomic_state *old_state)
5189{
5190 struct drm_connector_state *old_conn_state;
5191 struct drm_connector *conn;
5192 int i;
5193
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005194 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005195 struct intel_encoder *encoder =
5196 to_intel_encoder(old_conn_state->best_encoder);
5197
5198 if (old_conn_state->crtc != crtc)
5199 continue;
5200
5201 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005202 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005203 }
5204}
5205
5206static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005207 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005208 struct drm_atomic_state *old_state)
5209{
5210 struct drm_connector_state *old_conn_state;
5211 struct drm_connector *conn;
5212 int i;
5213
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005214 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005215 struct intel_encoder *encoder =
5216 to_intel_encoder(old_conn_state->best_encoder);
5217
5218 if (old_conn_state->crtc != crtc)
5219 continue;
5220
5221 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005222 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005223 }
5224}
5225
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005226static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5227 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005228{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005229 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005230 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005231 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005232 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5233 int pipe = intel_crtc->pipe;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005234 struct intel_atomic_state *old_intel_state =
5235 to_intel_atomic_state(old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005236
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005237 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005238 return;
5239
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005240 /*
5241 * Sometimes spurious CPU pipe underruns happen during FDI
5242 * training, at least with VGA+HDMI cloning. Suppress them.
5243 *
5244 * On ILK we get an occasional spurious CPU pipe underruns
5245 * between eDP port A enable and vdd enable. Also PCH port
5246 * enable seems to result in the occasional CPU pipe underrun.
5247 *
5248 * Spurious PCH underruns also occur during PCH enabling.
5249 */
5250 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5251 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005252 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005253 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5254
5255 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02005256 intel_prepare_shared_dpll(intel_crtc);
5257
Ville Syrjälä37a56502016-06-22 21:57:04 +03005258 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305259 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005260
5261 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005262 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005263
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005264 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02005265 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005266 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005267 }
5268
5269 ironlake_set_pipeconf(crtc);
5270
Jesse Barnesf67a5592011-01-05 10:31:48 -08005271 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005272
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005273 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005274
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005275 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005276 /* Note: FDI PLL enabling _must_ be done before we enable the
5277 * cpu pipes, hence this is separate from all the other fdi/pch
5278 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02005279 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005280 } else {
5281 assert_fdi_tx_disabled(dev_priv, pipe);
5282 assert_fdi_rx_disabled(dev_priv, pipe);
5283 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005284
Jesse Barnesb074cec2013-04-25 12:55:02 -07005285 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005286
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005287 /*
5288 * On ILK+ LUT must be loaded before the pipe is running but with
5289 * clocks enabled
5290 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005291 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005292
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005293 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005294 dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005295 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005296
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005297 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005298 ironlake_pch_enable(pipe_config);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005299
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005300 assert_vblank_disabled(crtc);
5301 drm_crtc_vblank_on(crtc);
5302
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005303 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005304
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005305 if (HAS_PCH_CPT(dev_priv))
Daniel Vettera1520312013-05-03 11:49:50 +02005306 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005307
5308 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5309 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005310 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005311 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005312 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005313}
5314
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005315/* IPS only exists on ULT machines and is tied to pipe A. */
5316static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5317{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005318 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005319}
5320
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005321static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5322 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005323{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005324 struct drm_crtc *crtc = pipe_config->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005325 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005326 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005327 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02005328 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005329 struct intel_atomic_state *old_intel_state =
5330 to_intel_atomic_state(old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005331
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005332 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005333 return;
5334
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005335 if (intel_crtc->config->has_pch_encoder)
5336 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5337 false);
5338
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005339 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005340
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02005341 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005342 intel_enable_shared_dpll(intel_crtc);
5343
Ville Syrjälä37a56502016-06-22 21:57:04 +03005344 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305345 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005346
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005347 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005348 intel_set_pipe_timings(intel_crtc);
5349
Jani Nikulabc58be62016-03-18 17:05:39 +02005350 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005351
Jani Nikula4d1de972016-03-18 17:05:42 +02005352 if (cpu_transcoder != TRANSCODER_EDP &&
5353 !transcoder_is_dsi(cpu_transcoder)) {
5354 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005355 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005356 }
5357
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005358 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005359 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005360 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005361 }
5362
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005363 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005364 haswell_set_pipeconf(crtc);
5365
Jani Nikula391bf042016-03-18 17:05:40 +02005366 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005367
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005368 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005369
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005370 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005371
Daniel Vetter6b698512015-11-28 11:05:39 +01005372 if (intel_crtc->config->has_pch_encoder)
5373 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5374 else
5375 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5376
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005377 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005378
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005379 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02005380 dev_priv->display.fdi_link_train(intel_crtc, pipe_config);
Imre Deak4fe94672014-06-25 22:01:49 +03005381
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005382 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005383 intel_ddi_enable_pipe_clock(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005384
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005385 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005386 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005387 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005388 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005389
5390 /*
5391 * On ILK+ LUT must be loaded before the pipe is running but with
5392 * clocks enabled
5393 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005394 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005395
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005396 intel_ddi_set_pipe_settings(pipe_config);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005397 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005398 intel_ddi_enable_transcoder_func(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005399
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005400 if (dev_priv->display.initial_watermarks != NULL)
Ville Syrjälä3125d392016-11-28 19:37:03 +02005401 dev_priv->display.initial_watermarks(old_intel_state, pipe_config);
Jani Nikula4d1de972016-03-18 17:05:42 +02005402
5403 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005404 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005405 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005406
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005407 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005408 lpt_pch_enable(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005409
Ville Syrjälä00370712016-11-14 19:44:06 +02005410 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005411 intel_ddi_set_vc_payload_alloc(pipe_config, true);
Dave Airlie0e32b392014-05-02 14:02:48 +10005412
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005413 assert_vblank_disabled(crtc);
5414 drm_crtc_vblank_on(crtc);
5415
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005416 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005417
Daniel Vetter6b698512015-11-28 11:05:39 +01005418 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005419 intel_wait_for_vblank(dev_priv, pipe);
5420 intel_wait_for_vblank(dev_priv, pipe);
Daniel Vetter6b698512015-11-28 11:05:39 +01005421 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005422 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5423 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005424 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005425
Paulo Zanonie4916942013-09-20 16:21:19 -03005426 /* If we change the relative order between pipe/planes enabling, we need
5427 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005428 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01005429 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005430 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5431 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005432 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005433}
5434
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005435static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005436{
5437 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005438 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005439 int pipe = crtc->pipe;
5440
5441 /* To avoid upsetting the power well on haswell only disable the pfit if
5442 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005443 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005444 I915_WRITE(PF_CTL(pipe), 0);
5445 I915_WRITE(PF_WIN_POS(pipe), 0);
5446 I915_WRITE(PF_WIN_SZ(pipe), 0);
5447 }
5448}
5449
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005450static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5451 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005452{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005453 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005454 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005455 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005456 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5457 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005458
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005459 /*
5460 * Sometimes spurious CPU pipe underruns happen when the
5461 * pipe is already disabled, but FDI RX/TX is still enabled.
5462 * Happens at least with VGA+HDMI cloning. Suppress them.
5463 */
5464 if (intel_crtc->config->has_pch_encoder) {
5465 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005466 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005467 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005468
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005469 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005470
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005471 drm_crtc_vblank_off(crtc);
5472 assert_vblank_disabled(crtc);
5473
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005474 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005475
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005476 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005477
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005478 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005479 ironlake_fdi_disable(crtc);
5480
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005481 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005482
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005483 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005484 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005485
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005486 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005487 i915_reg_t reg;
5488 u32 temp;
5489
Daniel Vetterd925c592013-06-05 13:34:04 +02005490 /* disable TRANS_DP_CTL */
5491 reg = TRANS_DP_CTL(pipe);
5492 temp = I915_READ(reg);
5493 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5494 TRANS_DP_PORT_SEL_MASK);
5495 temp |= TRANS_DP_PORT_SEL_NONE;
5496 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005497
Daniel Vetterd925c592013-06-05 13:34:04 +02005498 /* disable DPLL_SEL */
5499 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005500 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005501 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005502 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005503
Daniel Vetterd925c592013-06-05 13:34:04 +02005504 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005505 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005506
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005507 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005508 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005509}
5510
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005511static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5512 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005513{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005514 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005515 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005516 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005517 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005518
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005519 if (intel_crtc->config->has_pch_encoder)
5520 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5521 false);
5522
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005523 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005524
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005525 drm_crtc_vblank_off(crtc);
5526 assert_vblank_disabled(crtc);
5527
Jani Nikula4d1de972016-03-18 17:05:42 +02005528 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005529 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005530 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005531
Ville Syrjälä00370712016-11-14 19:44:06 +02005532 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005533 intel_ddi_set_vc_payload_alloc(intel_crtc->config, false);
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005534
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005535 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305536 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005537
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005538 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005539 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005540 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005541 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005542
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005543 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005544 intel_ddi_disable_pipe_clock(intel_crtc->config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005545
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005546 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005547
Maarten Lankhorstb7076542016-08-23 16:18:08 +02005548 if (old_crtc_state->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005549 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5550 true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005551}
5552
Jesse Barnes2dd24552013-04-25 12:55:01 -07005553static void i9xx_pfit_enable(struct intel_crtc *crtc)
5554{
5555 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005556 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005557 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005558
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005559 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005560 return;
5561
Daniel Vetterc0b03412013-05-28 12:05:54 +02005562 /*
5563 * The panel fitter should only be adjusted whilst the pipe is disabled,
5564 * according to register description and PRM.
5565 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005566 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5567 assert_pipe_disabled(dev_priv, crtc->pipe);
5568
Jesse Barnesb074cec2013-04-25 12:55:02 -07005569 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5570 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005571
5572 /* Border color in case we don't scale up to the full screen. Black by
5573 * default, change to something else for debugging. */
5574 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005575}
5576
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005577enum intel_display_power_domain intel_port_to_power_domain(enum port port)
Dave Airlied05410f2014-06-05 13:22:59 +10005578{
5579 switch (port) {
5580 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005581 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005582 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005583 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005584 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005585 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005586 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005587 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005588 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005589 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005590 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005591 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005592 return POWER_DOMAIN_PORT_OTHER;
5593 }
5594}
5595
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005596static u64 get_crtc_power_domains(struct drm_crtc *crtc,
5597 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005598{
5599 struct drm_device *dev = crtc->dev;
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005600 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005601 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005602 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5603 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005604 u64 mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005605 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005606
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005607 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005608 return 0;
5609
Imre Deak77d22dc2014-03-05 16:20:52 +02005610 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5611 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005612 if (crtc_state->pch_pfit.enabled ||
5613 crtc_state->pch_pfit.force_thru)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005614 mask |= BIT_ULL(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
Imre Deak77d22dc2014-03-05 16:20:52 +02005615
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005616 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5617 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5618
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005619 mask |= BIT_ULL(intel_encoder->power_domain);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005620 }
Imre Deak319be8a2014-03-04 19:22:57 +02005621
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005622 if (HAS_DDI(dev_priv) && crtc_state->has_audio)
5623 mask |= BIT(POWER_DOMAIN_AUDIO);
5624
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005625 if (crtc_state->shared_dpll)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005626 mask |= BIT_ULL(POWER_DOMAIN_PLLS);
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005627
Imre Deak77d22dc2014-03-05 16:20:52 +02005628 return mask;
5629}
5630
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005631static u64
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005632modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5633 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005634{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005635 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005636 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5637 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005638 u64 domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005639
5640 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005641 intel_crtc->enabled_power_domains = new_domains =
5642 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005643
Daniel Vetter5a21b662016-05-24 17:13:53 +02005644 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005645
5646 for_each_power_domain(domain, domains)
5647 intel_display_power_get(dev_priv, domain);
5648
Daniel Vetter5a21b662016-05-24 17:13:53 +02005649 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005650}
5651
5652static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005653 u64 domains)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005654{
5655 enum intel_display_power_domain domain;
5656
5657 for_each_power_domain(domain, domains)
5658 intel_display_power_put(dev_priv, domain);
5659}
5660
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005661static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
5662 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005663{
Ville Syrjäläff32c542017-03-02 19:14:57 +02005664 struct intel_atomic_state *old_intel_state =
5665 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005666 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005667 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005668 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005669 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005670 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005671
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005672 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005673 return;
5674
Ville Syrjälä37a56502016-06-22 21:57:04 +03005675 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305676 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005677
5678 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005679 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005680
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005681 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Chris Wilsonfac5e232016-07-04 11:34:36 +01005682 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005683
5684 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5685 I915_WRITE(CHV_CANVAS(pipe), 0);
5686 }
5687
Daniel Vetter5b18e572014-04-24 23:55:06 +02005688 i9xx_set_pipeconf(intel_crtc);
5689
Jesse Barnes89b667f2013-04-18 14:51:36 -07005690 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005691
Daniel Vettera72e4c92014-09-30 10:56:47 +02005692 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005693
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005694 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005695
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005696 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005697 chv_prepare_pll(intel_crtc, intel_crtc->config);
5698 chv_enable_pll(intel_crtc, intel_crtc->config);
5699 } else {
5700 vlv_prepare_pll(intel_crtc, intel_crtc->config);
5701 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005702 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005703
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005704 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005705
Jesse Barnes2dd24552013-04-25 12:55:01 -07005706 i9xx_pfit_enable(intel_crtc);
5707
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005708 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005709
Ville Syrjäläff32c542017-03-02 19:14:57 +02005710 dev_priv->display.initial_watermarks(old_intel_state,
5711 pipe_config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005712 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005713
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005714 assert_vblank_disabled(crtc);
5715 drm_crtc_vblank_on(crtc);
5716
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005717 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005718}
5719
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005720static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5721{
5722 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005723 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005724
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005725 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5726 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005727}
5728
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005729static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
5730 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005731{
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005732 struct intel_atomic_state *old_intel_state =
5733 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005734 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005735 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005736 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005737 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005738 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005739
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005740 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005741 return;
5742
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005743 i9xx_set_pll_dividers(intel_crtc);
5744
Ville Syrjälä37a56502016-06-22 21:57:04 +03005745 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305746 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005747
5748 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005749 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005750
Daniel Vetter5b18e572014-04-24 23:55:06 +02005751 i9xx_set_pipeconf(intel_crtc);
5752
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005753 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005754
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005755 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005756 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005757
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005758 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005759
Daniel Vetterf6736a12013-06-05 13:34:30 +02005760 i9xx_enable_pll(intel_crtc);
5761
Jesse Barnes2dd24552013-04-25 12:55:01 -07005762 i9xx_pfit_enable(intel_crtc);
5763
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005764 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005765
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005766 if (dev_priv->display.initial_watermarks != NULL)
5767 dev_priv->display.initial_watermarks(old_intel_state,
5768 intel_crtc->config);
5769 else
5770 intel_update_watermarks(intel_crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005771 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005772
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005773 assert_vblank_disabled(crtc);
5774 drm_crtc_vblank_on(crtc);
5775
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005776 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005777}
5778
Daniel Vetter87476d62013-04-11 16:29:06 +02005779static void i9xx_pfit_disable(struct intel_crtc *crtc)
5780{
5781 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005782 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02005783
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005784 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005785 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005786
5787 assert_pipe_disabled(dev_priv, crtc->pipe);
5788
Daniel Vetter328d8e82013-05-08 10:36:31 +02005789 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5790 I915_READ(PFIT_CONTROL));
5791 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005792}
5793
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005794static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
5795 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005796{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005797 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005798 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005799 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005800 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5801 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005802
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005803 /*
5804 * On gen2 planes are double buffered but the pipe isn't, so we must
5805 * wait for planes to fully turn off before disabling the pipe.
5806 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005807 if (IS_GEN2(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005808 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005809
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005810 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005811
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005812 drm_crtc_vblank_off(crtc);
5813 assert_vblank_disabled(crtc);
5814
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005815 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005816
Daniel Vetter87476d62013-04-11 16:29:06 +02005817 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005818
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005819 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005820
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005821 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005822 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005823 chv_disable_pll(dev_priv, pipe);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01005824 else if (IS_VALLEYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005825 vlv_disable_pll(dev_priv, pipe);
5826 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005827 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005828 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005829
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005830 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03005831
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005832 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005833 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläff32c542017-03-02 19:14:57 +02005834
5835 if (!dev_priv->display.initial_watermarks)
5836 intel_update_watermarks(intel_crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005837}
5838
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005839static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005840{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005841 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005842 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005843 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005844 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005845 u64 domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005846 struct drm_atomic_state *state;
5847 struct intel_crtc_state *crtc_state;
5848 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005849
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005850 if (!intel_crtc->active)
5851 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005852
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01005853 if (crtc->primary->state->visible) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02005854 WARN_ON(intel_crtc->flip_work);
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02005855
Ville Syrjälä2622a082016-03-09 19:07:26 +02005856 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01005857
5858 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01005859 crtc->primary->state->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02005860 }
5861
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005862 state = drm_atomic_state_alloc(crtc->dev);
Ander Conselvan de Oliveira31bb2ef2017-01-20 16:28:45 +02005863 if (!state) {
5864 DRM_DEBUG_KMS("failed to disable [CRTC:%d:%s], out of memory",
5865 crtc->base.id, crtc->name);
5866 return;
5867 }
5868
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005869 state->acquire_ctx = crtc->dev->mode_config.acquire_ctx;
5870
5871 /* Everything's already locked, -EDEADLK can't happen. */
5872 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
5873 ret = drm_atomic_add_affected_connectors(state, crtc);
5874
5875 WARN_ON(IS_ERR(crtc_state) || ret);
5876
5877 dev_priv->display.crtc_disable(crtc_state, state);
5878
Chris Wilson08536952016-10-14 13:18:18 +01005879 drm_atomic_state_put(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005880
Ville Syrjälä78108b72016-05-27 20:59:19 +03005881 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
5882 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005883
5884 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
5885 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07005886 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005887 crtc->enabled = false;
5888 crtc->state->connector_mask = 0;
5889 crtc->state->encoder_mask = 0;
5890
5891 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
5892 encoder->base.crtc = NULL;
5893
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02005894 intel_fbc_disable(intel_crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02005895 intel_update_watermarks(intel_crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02005896 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005897
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005898 domains = intel_crtc->enabled_power_domains;
5899 for_each_power_domain(domain, domains)
5900 intel_display_power_put(dev_priv, domain);
5901 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005902
5903 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
5904 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005905}
5906
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005907/*
5908 * turn all crtc's off, but do not adjust state
5909 * This has to be paired with a call to intel_modeset_setup_hw_state.
5910 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005911int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005912{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005913 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005914 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005915 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005916
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005917 state = drm_atomic_helper_suspend(dev);
5918 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005919 if (ret)
5920 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005921 else
5922 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005923 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005924}
5925
Chris Wilsonea5b2132010-08-04 13:50:23 +01005926void intel_encoder_destroy(struct drm_encoder *encoder)
5927{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005928 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005929
Chris Wilsonea5b2132010-08-04 13:50:23 +01005930 drm_encoder_cleanup(encoder);
5931 kfree(intel_encoder);
5932}
5933
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005934/* Cross check the actual hw state with our own modeset state tracking (and it's
5935 * internal consistency). */
Daniel Vetter5a21b662016-05-24 17:13:53 +02005936static void intel_connector_verify_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005937{
Daniel Vetter5a21b662016-05-24 17:13:53 +02005938 struct drm_crtc *crtc = connector->base.state->crtc;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005939
5940 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5941 connector->base.base.id,
5942 connector->base.name);
5943
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005944 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005945 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter5a21b662016-05-24 17:13:53 +02005946 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005947
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005948 I915_STATE_WARN(!crtc,
5949 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005950
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005951 if (!crtc)
5952 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005953
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005954 I915_STATE_WARN(!crtc->state->active,
5955 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005956
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005957 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005958 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005959
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005960 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005961 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10005962
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005963 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005964 "attached encoder crtc differs from connector crtc\n");
5965 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02005966 I915_STATE_WARN(crtc && crtc->state->active,
5967 "attached crtc is active, but connector isn't\n");
Daniel Vetter5a21b662016-05-24 17:13:53 +02005968 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005969 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005970 }
5971}
5972
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005973int intel_connector_init(struct intel_connector *connector)
5974{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01005975 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005976
Maarten Lankhorst5350a032016-01-04 12:53:15 +01005977 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005978 return -ENOMEM;
5979
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005980 return 0;
5981}
5982
5983struct intel_connector *intel_connector_alloc(void)
5984{
5985 struct intel_connector *connector;
5986
5987 connector = kzalloc(sizeof *connector, GFP_KERNEL);
5988 if (!connector)
5989 return NULL;
5990
5991 if (intel_connector_init(connector) < 0) {
5992 kfree(connector);
5993 return NULL;
5994 }
5995
5996 return connector;
5997}
5998
Daniel Vetterf0947c32012-07-02 13:10:34 +02005999/* Simple connector->get_hw_state implementation for encoders that support only
6000 * one connector and no cloning and hence the encoder state determines the state
6001 * of the connector. */
6002bool intel_connector_get_hw_state(struct intel_connector *connector)
6003{
Daniel Vetter24929352012-07-02 20:28:59 +02006004 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006005 struct intel_encoder *encoder = connector->encoder;
6006
6007 return encoder->get_hw_state(encoder, &pipe);
6008}
6009
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006010static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006011{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006012 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6013 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006014
6015 return 0;
6016}
6017
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006018static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006019 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006020{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006021 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006022 struct drm_atomic_state *state = pipe_config->base.state;
6023 struct intel_crtc *other_crtc;
6024 struct intel_crtc_state *other_crtc_state;
6025
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006026 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6027 pipe_name(pipe), pipe_config->fdi_lanes);
6028 if (pipe_config->fdi_lanes > 4) {
6029 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6030 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006031 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006032 }
6033
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006034 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006035 if (pipe_config->fdi_lanes > 2) {
6036 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6037 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006038 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006039 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006040 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006041 }
6042 }
6043
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00006044 if (INTEL_INFO(dev_priv)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006045 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006046
6047 /* Ivybridge 3 pipe is really complicated */
6048 switch (pipe) {
6049 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006050 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006051 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006052 if (pipe_config->fdi_lanes <= 2)
6053 return 0;
6054
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006055 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006056 other_crtc_state =
6057 intel_atomic_get_crtc_state(state, other_crtc);
6058 if (IS_ERR(other_crtc_state))
6059 return PTR_ERR(other_crtc_state);
6060
6061 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006062 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6063 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006064 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006065 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006066 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006067 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006068 if (pipe_config->fdi_lanes > 2) {
6069 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6070 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006071 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006072 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006073
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006074 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006075 other_crtc_state =
6076 intel_atomic_get_crtc_state(state, other_crtc);
6077 if (IS_ERR(other_crtc_state))
6078 return PTR_ERR(other_crtc_state);
6079
6080 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006081 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006082 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006083 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006084 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006085 default:
6086 BUG();
6087 }
6088}
6089
Daniel Vettere29c22c2013-02-21 00:00:16 +01006090#define RETRY 1
6091static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006092 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006093{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006094 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006095 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006096 int lane, link_bw, fdi_dotclock, ret;
6097 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006098
Daniel Vettere29c22c2013-02-21 00:00:16 +01006099retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006100 /* FDI is a binary signal running at ~2.7GHz, encoding
6101 * each output octet as 10 bits. The actual frequency
6102 * is stored as a divider into a 100MHz clock, and the
6103 * mode pixel clock is stored in units of 1KHz.
6104 * Hence the bw of each lane in terms of the mode signal
6105 * is:
6106 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006107 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006108
Damien Lespiau241bfc32013-09-25 16:45:37 +01006109 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006110
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006111 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006112 pipe_config->pipe_bpp);
6113
6114 pipe_config->fdi_lanes = lane;
6115
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006116 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006117 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006118
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006119 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006120 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006121 pipe_config->pipe_bpp -= 2*3;
6122 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6123 pipe_config->pipe_bpp);
6124 needs_recompute = true;
6125 pipe_config->bw_constrained = true;
6126
6127 goto retry;
6128 }
6129
6130 if (needs_recompute)
6131 return RETRY;
6132
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006133 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006134}
6135
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006136static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6137 struct intel_crtc_state *pipe_config)
6138{
6139 if (pipe_config->pipe_bpp > 24)
6140 return false;
6141
6142 /* HSW can handle pixel rate up to cdclk? */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03006143 if (IS_HASWELL(dev_priv))
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006144 return true;
6145
6146 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006147 * We compare against max which means we must take
6148 * the increased cdclk requirement into account when
6149 * calculating the new cdclk.
6150 *
6151 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006152 */
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006153 return pipe_config->pixel_rate <=
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006154 dev_priv->max_cdclk_freq * 95 / 100;
6155}
6156
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006157static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006158 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006159{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006160 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006161 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006162
Jani Nikulad330a952014-01-21 11:24:25 +02006163 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006164 hsw_crtc_supports_ips(crtc) &&
6165 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006166}
6167
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006168static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6169{
6170 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6171
6172 /* GDG double wide on either pipe, otherwise pipe A only */
6173 return INTEL_INFO(dev_priv)->gen < 4 &&
6174 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6175}
6176
Ville Syrjäläceb99322017-01-20 20:22:05 +02006177static uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
6178{
6179 uint32_t pixel_rate;
6180
6181 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
6182
6183 /*
6184 * We only use IF-ID interlacing. If we ever use
6185 * PF-ID we'll need to adjust the pixel_rate here.
6186 */
6187
6188 if (pipe_config->pch_pfit.enabled) {
6189 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
6190 uint32_t pfit_size = pipe_config->pch_pfit.size;
6191
6192 pipe_w = pipe_config->pipe_src_w;
6193 pipe_h = pipe_config->pipe_src_h;
6194
6195 pfit_w = (pfit_size >> 16) & 0xFFFF;
6196 pfit_h = pfit_size & 0xFFFF;
6197 if (pipe_w < pfit_w)
6198 pipe_w = pfit_w;
6199 if (pipe_h < pfit_h)
6200 pipe_h = pfit_h;
6201
6202 if (WARN_ON(!pfit_w || !pfit_h))
6203 return pixel_rate;
6204
6205 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
6206 pfit_w * pfit_h);
6207 }
6208
6209 return pixel_rate;
6210}
6211
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006212static void intel_crtc_compute_pixel_rate(struct intel_crtc_state *crtc_state)
6213{
6214 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
6215
6216 if (HAS_GMCH_DISPLAY(dev_priv))
6217 /* FIXME calculate proper pipe pixel rate for GMCH pfit */
6218 crtc_state->pixel_rate =
6219 crtc_state->base.adjusted_mode.crtc_clock;
6220 else
6221 crtc_state->pixel_rate =
6222 ilk_pipe_pixel_rate(crtc_state);
6223}
6224
Daniel Vettera43f6e02013-06-07 23:10:32 +02006225static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006226 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006227{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006228 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006229 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006230 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03006231 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01006232
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006233 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006234 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006235
6236 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006237 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006238 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006239 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006240 if (intel_crtc_supports_double_wide(crtc) &&
6241 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006242 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006243 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006244 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03006245 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006246
Ville Syrjäläf3261152016-05-24 21:34:18 +03006247 if (adjusted_mode->crtc_clock > clock_limit) {
6248 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6249 adjusted_mode->crtc_clock, clock_limit,
6250 yesno(pipe_config->double_wide));
6251 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006252 }
Chris Wilson89749352010-09-12 18:25:19 +01006253
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006254 /*
6255 * Pipe horizontal size must be even in:
6256 * - DVO ganged mode
6257 * - LVDS dual channel mode
6258 * - Double wide pipe
6259 */
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006260 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006261 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6262 pipe_config->pipe_src_w &= ~1;
6263
Damien Lespiau8693a822013-05-03 18:48:11 +01006264 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6265 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006266 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006267 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006268 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006269 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006270
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006271 intel_crtc_compute_pixel_rate(pipe_config);
6272
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006273 if (HAS_IPS(dev_priv))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006274 hsw_compute_ips_config(crtc, pipe_config);
6275
Daniel Vetter877d48d2013-04-19 11:24:43 +02006276 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006277 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006278
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006279 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006280}
6281
Zhenyu Wang2c072452009-06-05 15:38:42 +08006282static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006283intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006284{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006285 while (*num > DATA_LINK_M_N_MASK ||
6286 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08006287 *num >>= 1;
6288 *den >>= 1;
6289 }
6290}
6291
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006292static void compute_m_n(unsigned int m, unsigned int n,
6293 uint32_t *ret_m, uint32_t *ret_n)
6294{
Jani Nikula9a86cda2017-03-27 14:33:25 +03006295 /*
6296 * Reduce M/N as much as possible without loss in precision. Several DP
6297 * dongles in particular seem to be fussy about too large *link* M/N
6298 * values. The passed in values are more likely to have the least
6299 * significant bits zero than M after rounding below, so do this first.
6300 */
6301 while ((m & 1) == 0 && (n & 1) == 0) {
6302 m >>= 1;
6303 n >>= 1;
6304 }
6305
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006306 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
6307 *ret_m = div_u64((uint64_t) m * *ret_n, n);
6308 intel_reduce_m_n_ratio(ret_m, ret_n);
6309}
6310
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006311void
6312intel_link_compute_m_n(int bits_per_pixel, int nlanes,
6313 int pixel_clock, int link_clock,
6314 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006315{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006316 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006317
6318 compute_m_n(bits_per_pixel * pixel_clock,
6319 link_clock * nlanes * 8,
6320 &m_n->gmch_m, &m_n->gmch_n);
6321
6322 compute_m_n(pixel_clock, link_clock,
6323 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006324}
6325
Chris Wilsona7615032011-01-12 17:04:08 +00006326static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6327{
Jani Nikulad330a952014-01-21 11:24:25 +02006328 if (i915.panel_use_ssc >= 0)
6329 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006330 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07006331 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00006332}
6333
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006334static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006335{
Daniel Vetter7df00d72013-05-21 21:54:55 +02006336 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006337}
Daniel Vetterf47709a2013-03-28 10:42:02 +01006338
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006339static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6340{
6341 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006342}
6343
Daniel Vetterf47709a2013-03-28 10:42:02 +01006344static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006345 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006346 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08006347{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006348 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006349 u32 fp, fp2 = 0;
6350
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006351 if (IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006352 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006353 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006354 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006355 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006356 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006357 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006358 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006359 }
6360
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006361 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006362
Daniel Vetterf47709a2013-03-28 10:42:02 +01006363 crtc->lowfreq_avail = false;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006364 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07006365 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006366 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006367 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006368 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006369 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006370 }
6371}
6372
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006373static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6374 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006375{
6376 u32 reg_val;
6377
6378 /*
6379 * PLLB opamp always calibrates to max value of 0x3f, force enable it
6380 * and set it to a reasonable value instead.
6381 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006382 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006383 reg_val &= 0xffffff00;
6384 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006385 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006386
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006387 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Imre Deaked585702017-05-10 12:21:47 +03006388 reg_val &= 0x00ffffff;
6389 reg_val |= 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006390 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006391
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006392 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006393 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006394 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006395
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006396 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006397 reg_val &= 0x00ffffff;
6398 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006399 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006400}
6401
Daniel Vetterb5518422013-05-03 11:49:48 +02006402static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
6403 struct intel_link_m_n *m_n)
6404{
6405 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006406 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006407 int pipe = crtc->pipe;
6408
Daniel Vettere3b95f12013-05-03 11:49:49 +02006409 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6410 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6411 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6412 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006413}
6414
6415static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07006416 struct intel_link_m_n *m_n,
6417 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02006418{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006419 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006420 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006421 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02006422
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006423 if (INTEL_GEN(dev_priv) >= 5) {
Daniel Vetterb5518422013-05-03 11:49:48 +02006424 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6425 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6426 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6427 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07006428 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
6429 * for gen < 8) and if DRRS is supported (to make sure the
6430 * registers are not unnecessarily accessed).
6431 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006432 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
6433 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07006434 I915_WRITE(PIPE_DATA_M2(transcoder),
6435 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6436 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6437 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6438 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6439 }
Daniel Vetterb5518422013-05-03 11:49:48 +02006440 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02006441 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6442 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6443 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6444 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006445 }
6446}
6447
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306448void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006449{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306450 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6451
6452 if (m_n == M1_N1) {
6453 dp_m_n = &crtc->config->dp_m_n;
6454 dp_m2_n2 = &crtc->config->dp_m2_n2;
6455 } else if (m_n == M2_N2) {
6456
6457 /*
6458 * M2_N2 registers are not supported. Hence m2_n2 divider value
6459 * needs to be programmed into M1_N1.
6460 */
6461 dp_m_n = &crtc->config->dp_m2_n2;
6462 } else {
6463 DRM_ERROR("Unsupported divider value\n");
6464 return;
6465 }
6466
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006467 if (crtc->config->has_pch_encoder)
6468 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006469 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306470 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006471}
6472
Daniel Vetter251ac862015-06-18 10:30:24 +02006473static void vlv_compute_dpll(struct intel_crtc *crtc,
6474 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006475{
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02006476 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006477 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02006478 if (crtc->pipe != PIPE_A)
6479 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006480
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006481 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006482 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006483 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
6484 DPLL_EXT_BUFFER_ENABLE_VLV;
6485
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02006486 pipe_config->dpll_hw_state.dpll_md =
6487 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
6488}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006489
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02006490static void chv_compute_dpll(struct intel_crtc *crtc,
6491 struct intel_crtc_state *pipe_config)
6492{
6493 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006494 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02006495 if (crtc->pipe != PIPE_A)
6496 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6497
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006498 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006499 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006500 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
6501
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02006502 pipe_config->dpll_hw_state.dpll_md =
6503 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006504}
6505
Ville Syrjäläd288f652014-10-28 13:20:22 +02006506static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006507 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006508{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006509 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006510 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006511 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006512 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006513 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006514 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006515
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006516 /* Enable Refclk */
6517 I915_WRITE(DPLL(pipe),
6518 pipe_config->dpll_hw_state.dpll &
6519 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
6520
6521 /* No need to actually set up the DPLL with DSI */
6522 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6523 return;
6524
Ville Syrjäläa5805162015-05-26 20:42:30 +03006525 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01006526
Ville Syrjäläd288f652014-10-28 13:20:22 +02006527 bestn = pipe_config->dpll.n;
6528 bestm1 = pipe_config->dpll.m1;
6529 bestm2 = pipe_config->dpll.m2;
6530 bestp1 = pipe_config->dpll.p1;
6531 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006532
Jesse Barnes89b667f2013-04-18 14:51:36 -07006533 /* See eDP HDMI DPIO driver vbios notes doc */
6534
6535 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006536 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006537 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006538
6539 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006540 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006541
6542 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006543 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006544 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006545 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006546
6547 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006548 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006549
6550 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006551 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6552 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6553 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006554 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07006555
6556 /*
6557 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6558 * but we don't support that).
6559 * Note: don't use the DAC post divider as it seems unstable.
6560 */
6561 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006562 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006563
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006564 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006565 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006566
Jesse Barnes89b667f2013-04-18 14:51:36 -07006567 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02006568 if (pipe_config->port_clock == 162000 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006569 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
6570 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006571 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03006572 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006573 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006574 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006575 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006576
Ville Syrjälä37a56502016-06-22 21:57:04 +03006577 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07006578 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006579 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006580 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006581 0x0df40000);
6582 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006583 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006584 0x0df70000);
6585 } else { /* HDMI or VGA */
6586 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006587 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006588 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006589 0x0df70000);
6590 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006591 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006592 0x0df40000);
6593 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006594
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006595 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006596 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ville Syrjälä2210ce72016-06-22 21:57:05 +03006597 if (intel_crtc_has_dp_encoder(crtc->config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006598 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006599 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006600
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006601 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006602 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006603}
6604
Ville Syrjäläd288f652014-10-28 13:20:22 +02006605static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006606 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006607{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006608 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006609 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006610 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006611 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306612 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006613 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306614 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306615 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006616
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006617 /* Enable Refclk and SSC */
6618 I915_WRITE(DPLL(pipe),
6619 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
6620
6621 /* No need to actually set up the DPLL with DSI */
6622 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6623 return;
6624
Ville Syrjäläd288f652014-10-28 13:20:22 +02006625 bestn = pipe_config->dpll.n;
6626 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6627 bestm1 = pipe_config->dpll.m1;
6628 bestm2 = pipe_config->dpll.m2 >> 22;
6629 bestp1 = pipe_config->dpll.p1;
6630 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306631 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306632 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306633 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006634
Ville Syrjäläa5805162015-05-26 20:42:30 +03006635 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006636
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006637 /* p1 and p2 divider */
6638 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6639 5 << DPIO_CHV_S1_DIV_SHIFT |
6640 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6641 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6642 1 << DPIO_CHV_K_DIV_SHIFT);
6643
6644 /* Feedback post-divider - m2 */
6645 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6646
6647 /* Feedback refclk divider - n and m1 */
6648 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6649 DPIO_CHV_M1_DIV_BY_2 |
6650 1 << DPIO_CHV_N_DIV_SHIFT);
6651
6652 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03006653 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006654
6655 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306656 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
6657 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
6658 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
6659 if (bestm2_frac)
6660 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
6661 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006662
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05306663 /* Program digital lock detect threshold */
6664 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
6665 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
6666 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
6667 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
6668 if (!bestm2_frac)
6669 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
6670 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
6671
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006672 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306673 if (vco == 5400000) {
6674 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
6675 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
6676 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
6677 tribuf_calcntr = 0x9;
6678 } else if (vco <= 6200000) {
6679 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
6680 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
6681 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6682 tribuf_calcntr = 0x9;
6683 } else if (vco <= 6480000) {
6684 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6685 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6686 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6687 tribuf_calcntr = 0x8;
6688 } else {
6689 /* Not supported. Apply the same limits as in the max case */
6690 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6691 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6692 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6693 tribuf_calcntr = 0;
6694 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006695 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6696
Ville Syrjälä968040b2015-03-11 22:52:08 +02006697 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306698 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
6699 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
6700 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
6701
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006702 /* AFC Recal */
6703 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6704 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6705 DPIO_AFC_RECAL);
6706
Ville Syrjäläa5805162015-05-26 20:42:30 +03006707 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006708}
6709
Ville Syrjäläd288f652014-10-28 13:20:22 +02006710/**
6711 * vlv_force_pll_on - forcibly enable just the PLL
6712 * @dev_priv: i915 private structure
6713 * @pipe: pipe PLL to enable
6714 * @dpll: PLL configuration
6715 *
6716 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6717 * in cases where we need the PLL enabled even when @pipe is not going to
6718 * be enabled.
6719 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006720int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006721 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006722{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006723 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006724 struct intel_crtc_state *pipe_config;
6725
6726 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
6727 if (!pipe_config)
6728 return -ENOMEM;
6729
6730 pipe_config->base.crtc = &crtc->base;
6731 pipe_config->pixel_multiplier = 1;
6732 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006733
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006734 if (IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006735 chv_compute_dpll(crtc, pipe_config);
6736 chv_prepare_pll(crtc, pipe_config);
6737 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006738 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006739 vlv_compute_dpll(crtc, pipe_config);
6740 vlv_prepare_pll(crtc, pipe_config);
6741 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006742 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006743
6744 kfree(pipe_config);
6745
6746 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006747}
6748
6749/**
6750 * vlv_force_pll_off - forcibly disable just the PLL
6751 * @dev_priv: i915 private structure
6752 * @pipe: pipe PLL to disable
6753 *
6754 * Disable the PLL for @pipe. To be used in cases where we need
6755 * the PLL enabled even when @pipe is not going to be enabled.
6756 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006757void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006758{
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006759 if (IS_CHERRYVIEW(dev_priv))
6760 chv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006761 else
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006762 vlv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006763}
6764
Daniel Vetter251ac862015-06-18 10:30:24 +02006765static void i9xx_compute_dpll(struct intel_crtc *crtc,
6766 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006767 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006768{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006769 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006770 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006771 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006772
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006773 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306774
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006775 dpll = DPLL_VGA_MODE_DIS;
6776
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006777 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006778 dpll |= DPLLB_MODE_LVDS;
6779 else
6780 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006781
Jani Nikula73f67aa2016-12-07 22:48:09 +02006782 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
6783 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006784 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006785 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006786 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006787
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03006788 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
6789 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006790 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006791
Ville Syrjälä37a56502016-06-22 21:57:04 +03006792 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006793 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006794
6795 /* compute bitmask from p1 value */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006796 if (IS_PINEVIEW(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006797 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6798 else {
6799 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006800 if (IS_G4X(dev_priv) && reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006801 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6802 }
6803 switch (clock->p2) {
6804 case 5:
6805 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6806 break;
6807 case 7:
6808 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6809 break;
6810 case 10:
6811 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6812 break;
6813 case 14:
6814 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6815 break;
6816 }
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006817 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006818 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6819
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006820 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006821 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006822 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02006823 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006824 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6825 else
6826 dpll |= PLL_REF_INPUT_DREFCLK;
6827
6828 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006829 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006830
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006831 if (INTEL_GEN(dev_priv) >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006832 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006833 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006834 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006835 }
6836}
6837
Daniel Vetter251ac862015-06-18 10:30:24 +02006838static void i8xx_compute_dpll(struct intel_crtc *crtc,
6839 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006840 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006841{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006842 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006843 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006844 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006845 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006846
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006847 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306848
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006849 dpll = DPLL_VGA_MODE_DIS;
6850
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006851 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006852 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6853 } else {
6854 if (clock->p1 == 2)
6855 dpll |= PLL_P1_DIVIDE_BY_TWO;
6856 else
6857 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6858 if (clock->p2 == 4)
6859 dpll |= PLL_P2_DIVIDE_BY_4;
6860 }
6861
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006862 if (!IS_I830(dev_priv) &&
6863 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006864 dpll |= DPLL_DVO_2X_MODE;
6865
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006866 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02006867 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006868 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6869 else
6870 dpll |= PLL_REF_INPUT_DREFCLK;
6871
6872 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006873 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006874}
6875
Daniel Vetter8a654f32013-06-01 17:16:22 +02006876static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006877{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006878 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006879 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006880 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006881 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006882 uint32_t crtc_vtotal, crtc_vblank_end;
6883 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006884
6885 /* We need to be careful not to changed the adjusted mode, for otherwise
6886 * the hw state checker will get angry at the mismatch. */
6887 crtc_vtotal = adjusted_mode->crtc_vtotal;
6888 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006889
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006890 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006891 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006892 crtc_vtotal -= 1;
6893 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006894
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006895 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006896 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6897 else
6898 vsyncshift = adjusted_mode->crtc_hsync_start -
6899 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006900 if (vsyncshift < 0)
6901 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006902 }
6903
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006904 if (INTEL_GEN(dev_priv) > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006905 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006906
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006907 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006908 (adjusted_mode->crtc_hdisplay - 1) |
6909 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006910 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006911 (adjusted_mode->crtc_hblank_start - 1) |
6912 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006913 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006914 (adjusted_mode->crtc_hsync_start - 1) |
6915 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6916
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006917 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006918 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006919 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006920 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006921 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006922 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006923 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006924 (adjusted_mode->crtc_vsync_start - 1) |
6925 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6926
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006927 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6928 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6929 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6930 * bits. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01006931 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006932 (pipe == PIPE_B || pipe == PIPE_C))
6933 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6934
Jani Nikulabc58be62016-03-18 17:05:39 +02006935}
6936
6937static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
6938{
6939 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006940 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02006941 enum pipe pipe = intel_crtc->pipe;
6942
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006943 /* pipesrc controls the size that is scaled from, which should
6944 * always be the user's requested size.
6945 */
6946 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006947 ((intel_crtc->config->pipe_src_w - 1) << 16) |
6948 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006949}
6950
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006951static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006952 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006953{
6954 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006955 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006956 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6957 uint32_t tmp;
6958
6959 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006960 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6961 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006962 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006963 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6964 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006965 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006966 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6967 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006968
6969 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006970 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6971 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006972 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006973 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6974 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006975 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006976 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6977 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006978
6979 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006980 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6981 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
6982 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006983 }
Jani Nikulabc58be62016-03-18 17:05:39 +02006984}
6985
6986static void intel_get_pipe_src_size(struct intel_crtc *crtc,
6987 struct intel_crtc_state *pipe_config)
6988{
6989 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006990 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02006991 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006992
6993 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006994 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6995 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6996
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006997 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
6998 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006999}
7000
Daniel Vetterf6a83282014-02-11 15:28:57 -08007001void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007002 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007003{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007004 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7005 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7006 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7007 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007008
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007009 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7010 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7011 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7012 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007013
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007014 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007015 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007016
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007017 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007018
7019 mode->hsync = drm_mode_hsync(mode);
7020 mode->vrefresh = drm_mode_vrefresh(mode);
7021 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007022}
7023
Daniel Vetter84b046f2013-02-19 18:48:54 +01007024static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7025{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007026 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01007027 uint32_t pipeconf;
7028
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007029 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007030
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007031 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7032 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7033 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007034
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007035 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007036 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007037
Daniel Vetterff9ce462013-04-24 14:57:17 +02007038 /* only g4x and later have fancy bpc/dither controls */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007039 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7040 IS_CHERRYVIEW(dev_priv)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007041 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007042 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007043 pipeconf |= PIPECONF_DITHER_EN |
7044 PIPECONF_DITHER_TYPE_SP;
7045
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007046 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007047 case 18:
7048 pipeconf |= PIPECONF_6BPC;
7049 break;
7050 case 24:
7051 pipeconf |= PIPECONF_8BPC;
7052 break;
7053 case 30:
7054 pipeconf |= PIPECONF_10BPC;
7055 break;
7056 default:
7057 /* Case prevented by intel_choose_pipe_bpp_dither. */
7058 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007059 }
7060 }
7061
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00007062 if (HAS_PIPE_CXSR(dev_priv)) {
Daniel Vetter84b046f2013-02-19 18:48:54 +01007063 if (intel_crtc->lowfreq_avail) {
7064 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7065 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7066 } else {
7067 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007068 }
7069 }
7070
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007071 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007072 if (INTEL_GEN(dev_priv) < 4 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007073 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007074 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7075 else
7076 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7077 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007078 pipeconf |= PIPECONF_PROGRESSIVE;
7079
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007080 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007081 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007082 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007083
Daniel Vetter84b046f2013-02-19 18:48:54 +01007084 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7085 POSTING_READ(PIPECONF(intel_crtc->pipe));
7086}
7087
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007088static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7089 struct intel_crtc_state *crtc_state)
7090{
7091 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007092 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007093 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007094 int refclk = 48000;
7095
7096 memset(&crtc_state->dpll_hw_state, 0,
7097 sizeof(crtc_state->dpll_hw_state));
7098
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007099 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007100 if (intel_panel_use_ssc(dev_priv)) {
7101 refclk = dev_priv->vbt.lvds_ssc_freq;
7102 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7103 }
7104
7105 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007106 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007107 limit = &intel_limits_i8xx_dvo;
7108 } else {
7109 limit = &intel_limits_i8xx_dac;
7110 }
7111
7112 if (!crtc_state->clock_set &&
7113 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7114 refclk, NULL, &crtc_state->dpll)) {
7115 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7116 return -EINVAL;
7117 }
7118
7119 i8xx_compute_dpll(crtc, crtc_state, NULL);
7120
7121 return 0;
7122}
7123
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007124static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7125 struct intel_crtc_state *crtc_state)
7126{
7127 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007128 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007129 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007130 int refclk = 96000;
7131
7132 memset(&crtc_state->dpll_hw_state, 0,
7133 sizeof(crtc_state->dpll_hw_state));
7134
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007135 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007136 if (intel_panel_use_ssc(dev_priv)) {
7137 refclk = dev_priv->vbt.lvds_ssc_freq;
7138 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7139 }
7140
7141 if (intel_is_dual_link_lvds(dev))
7142 limit = &intel_limits_g4x_dual_channel_lvds;
7143 else
7144 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007145 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7146 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007147 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007148 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007149 limit = &intel_limits_g4x_sdvo;
7150 } else {
7151 /* The option is for other outputs */
7152 limit = &intel_limits_i9xx_sdvo;
7153 }
7154
7155 if (!crtc_state->clock_set &&
7156 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7157 refclk, NULL, &crtc_state->dpll)) {
7158 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7159 return -EINVAL;
7160 }
7161
7162 i9xx_compute_dpll(crtc, crtc_state, NULL);
7163
7164 return 0;
7165}
7166
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007167static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7168 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007169{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007170 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007171 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007172 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007173 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007174
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007175 memset(&crtc_state->dpll_hw_state, 0,
7176 sizeof(crtc_state->dpll_hw_state));
7177
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007178 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007179 if (intel_panel_use_ssc(dev_priv)) {
7180 refclk = dev_priv->vbt.lvds_ssc_freq;
7181 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7182 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007183
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007184 limit = &intel_limits_pineview_lvds;
7185 } else {
7186 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007187 }
Jani Nikulaf2335332013-09-13 11:03:09 +03007188
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007189 if (!crtc_state->clock_set &&
7190 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7191 refclk, NULL, &crtc_state->dpll)) {
7192 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7193 return -EINVAL;
7194 }
7195
7196 i9xx_compute_dpll(crtc, crtc_state, NULL);
7197
7198 return 0;
7199}
7200
7201static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7202 struct intel_crtc_state *crtc_state)
7203{
7204 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007205 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007206 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007207 int refclk = 96000;
7208
7209 memset(&crtc_state->dpll_hw_state, 0,
7210 sizeof(crtc_state->dpll_hw_state));
7211
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007212 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007213 if (intel_panel_use_ssc(dev_priv)) {
7214 refclk = dev_priv->vbt.lvds_ssc_freq;
7215 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007216 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007217
7218 limit = &intel_limits_i9xx_lvds;
7219 } else {
7220 limit = &intel_limits_i9xx_sdvo;
7221 }
7222
7223 if (!crtc_state->clock_set &&
7224 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7225 refclk, NULL, &crtc_state->dpll)) {
7226 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7227 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007228 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007229
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007230 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07007231
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007232 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007233}
7234
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007235static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7236 struct intel_crtc_state *crtc_state)
7237{
7238 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007239 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007240
7241 memset(&crtc_state->dpll_hw_state, 0,
7242 sizeof(crtc_state->dpll_hw_state));
7243
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007244 if (!crtc_state->clock_set &&
7245 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7246 refclk, NULL, &crtc_state->dpll)) {
7247 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7248 return -EINVAL;
7249 }
7250
7251 chv_compute_dpll(crtc, crtc_state);
7252
7253 return 0;
7254}
7255
7256static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7257 struct intel_crtc_state *crtc_state)
7258{
7259 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007260 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007261
7262 memset(&crtc_state->dpll_hw_state, 0,
7263 sizeof(crtc_state->dpll_hw_state));
7264
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007265 if (!crtc_state->clock_set &&
7266 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7267 refclk, NULL, &crtc_state->dpll)) {
7268 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7269 return -EINVAL;
7270 }
7271
7272 vlv_compute_dpll(crtc, crtc_state);
7273
7274 return 0;
7275}
7276
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007277static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007278 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007279{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007280 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007281 uint32_t tmp;
7282
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007283 if (INTEL_GEN(dev_priv) <= 3 &&
7284 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007285 return;
7286
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007287 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007288 if (!(tmp & PFIT_ENABLE))
7289 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007290
Daniel Vetter06922822013-07-11 13:35:40 +02007291 /* Check whether the pfit is attached to our pipe. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007292 if (INTEL_GEN(dev_priv) < 4) {
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007293 if (crtc->pipe != PIPE_B)
7294 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007295 } else {
7296 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7297 return;
7298 }
7299
Daniel Vetter06922822013-07-11 13:35:40 +02007300 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007301 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007302}
7303
Jesse Barnesacbec812013-09-20 11:29:32 -07007304static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007305 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007306{
7307 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007308 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07007309 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007310 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07007311 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007312 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007313
Ville Syrjäläb5219732016-03-15 16:40:01 +02007314 /* In case of DSI, DPLL will not be used */
7315 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05307316 return;
7317
Ville Syrjäläa5805162015-05-26 20:42:30 +03007318 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007319 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007320 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007321
7322 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7323 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7324 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7325 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7326 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7327
Imre Deakdccbea32015-06-22 23:35:51 +03007328 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007329}
7330
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007331static void
7332i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7333 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007334{
7335 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007336 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007337 u32 val, base, offset;
7338 int pipe = crtc->pipe, plane = crtc->plane;
7339 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007340 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007341 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007342 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007343
Damien Lespiau42a7b082015-02-05 19:35:13 +00007344 val = I915_READ(DSPCNTR(plane));
7345 if (!(val & DISPLAY_PLANE_ENABLE))
7346 return;
7347
Damien Lespiaud9806c92015-01-21 14:07:19 +00007348 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007349 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007350 DRM_DEBUG_KMS("failed to alloc fb\n");
7351 return;
7352 }
7353
Damien Lespiau1b842c82015-01-21 13:50:54 +00007354 fb = &intel_fb->base;
7355
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02007356 fb->dev = dev;
7357
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007358 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00007359 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007360 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02007361 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00007362 }
7363 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007364
7365 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007366 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02007367 fb->format = drm_format_info(fourcc);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007368
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007369 if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007370 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007371 offset = I915_READ(DSPTILEOFF(plane));
7372 else
7373 offset = I915_READ(DSPLINOFF(plane));
7374 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7375 } else {
7376 base = I915_READ(DSPADDR(plane));
7377 }
7378 plane_config->base = base;
7379
7380 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007381 fb->width = ((val >> 16) & 0xfff) + 1;
7382 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007383
7384 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007385 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007386
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02007387 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007388
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007389 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007390
Damien Lespiau2844a922015-01-20 12:51:48 +00007391 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7392 pipe_name(pipe), plane, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02007393 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00007394 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007395
Damien Lespiau2d140302015-02-05 17:22:18 +00007396 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007397}
7398
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007399static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007400 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007401{
7402 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007403 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007404 int pipe = pipe_config->cpu_transcoder;
7405 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007406 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007407 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007408 int refclk = 100000;
7409
Ville Syrjäläb5219732016-03-15 16:40:01 +02007410 /* In case of DSI, DPLL will not be used */
7411 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7412 return;
7413
Ville Syrjäläa5805162015-05-26 20:42:30 +03007414 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007415 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
7416 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
7417 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
7418 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03007419 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007420 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007421
7422 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007423 clock.m2 = (pll_dw0 & 0xff) << 22;
7424 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
7425 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007426 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
7427 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
7428 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
7429
Imre Deakdccbea32015-06-22 23:35:51 +03007430 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007431}
7432
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007433static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007434 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007435{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007436 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02007437 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007438 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02007439 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007440
Imre Deak17290502016-02-12 18:55:11 +02007441 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
7442 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02007443 return false;
7444
Daniel Vettere143a212013-07-04 12:01:15 +02007445 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02007446 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02007447
Imre Deak17290502016-02-12 18:55:11 +02007448 ret = false;
7449
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007450 tmp = I915_READ(PIPECONF(crtc->pipe));
7451 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02007452 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007453
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007454 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7455 IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007456 switch (tmp & PIPECONF_BPC_MASK) {
7457 case PIPECONF_6BPC:
7458 pipe_config->pipe_bpp = 18;
7459 break;
7460 case PIPECONF_8BPC:
7461 pipe_config->pipe_bpp = 24;
7462 break;
7463 case PIPECONF_10BPC:
7464 pipe_config->pipe_bpp = 30;
7465 break;
7466 default:
7467 break;
7468 }
7469 }
7470
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007471 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007472 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007473 pipe_config->limited_color_range = true;
7474
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007475 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä282740f2013-09-04 18:30:03 +03007476 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
7477
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007478 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02007479 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007480
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007481 i9xx_get_pfit_config(crtc, pipe_config);
7482
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007483 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02007484 /* No way to read it out on pipes B and C */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007485 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
Ville Syrjäläc2317752016-03-15 16:39:56 +02007486 tmp = dev_priv->chv_dpll_md[crtc->pipe];
7487 else
7488 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02007489 pipe_config->pixel_multiplier =
7490 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
7491 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007492 pipe_config->dpll_hw_state.dpll_md = tmp;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007493 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
Jani Nikula73f67aa2016-12-07 22:48:09 +02007494 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02007495 tmp = I915_READ(DPLL(crtc->pipe));
7496 pipe_config->pixel_multiplier =
7497 ((tmp & SDVO_MULTIPLIER_MASK)
7498 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
7499 } else {
7500 /* Note that on i915G/GM the pixel multiplier is in the sdvo
7501 * port and will be fixed up in the encoder->get_config
7502 * function. */
7503 pipe_config->pixel_multiplier = 1;
7504 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007505 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007506 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007507 /*
7508 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
7509 * on 830. Filter it out here so that we don't
7510 * report errors due to that.
7511 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007512 if (IS_I830(dev_priv))
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007513 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
7514
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007515 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
7516 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03007517 } else {
7518 /* Mask out read-only status bits. */
7519 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
7520 DPLL_PORTC_READY_MASK |
7521 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007522 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02007523
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007524 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007525 chv_crtc_clock_get(crtc, pipe_config);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01007526 else if (IS_VALLEYVIEW(dev_priv))
Jesse Barnesacbec812013-09-20 11:29:32 -07007527 vlv_crtc_clock_get(crtc, pipe_config);
7528 else
7529 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03007530
Ville Syrjälä0f646142015-08-26 19:39:18 +03007531 /*
7532 * Normally the dotclock is filled in by the encoder .get_config()
7533 * but in case the pipe is enabled w/o any ports we need a sane
7534 * default.
7535 */
7536 pipe_config->base.adjusted_mode.crtc_clock =
7537 pipe_config->port_clock / pipe_config->pixel_multiplier;
7538
Imre Deak17290502016-02-12 18:55:11 +02007539 ret = true;
7540
7541out:
7542 intel_display_power_put(dev_priv, power_domain);
7543
7544 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007545}
7546
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007547static void ironlake_init_pch_refclk(struct drm_i915_private *dev_priv)
Jesse Barnes13d83a62011-08-03 12:59:20 -07007548{
Jesse Barnes13d83a62011-08-03 12:59:20 -07007549 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04007550 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007551 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007552 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007553 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007554 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07007555 bool has_ck505 = false;
7556 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04007557 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007558
7559 /* We need to take the global config into account */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007560 for_each_intel_encoder(&dev_priv->drm, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07007561 switch (encoder->type) {
7562 case INTEL_OUTPUT_LVDS:
7563 has_panel = true;
7564 has_lvds = true;
7565 break;
7566 case INTEL_OUTPUT_EDP:
7567 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03007568 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07007569 has_cpu_edp = true;
7570 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007571 default:
7572 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007573 }
7574 }
7575
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007576 if (HAS_PCH_IBX(dev_priv)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007577 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07007578 can_ssc = has_ck505;
7579 } else {
7580 has_ck505 = false;
7581 can_ssc = true;
7582 }
7583
Lyude1c1a24d2016-06-14 11:04:09 -04007584 /* Check if any DPLLs are using the SSC source */
7585 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
7586 u32 temp = I915_READ(PCH_DPLL(i));
7587
7588 if (!(temp & DPLL_VCO_ENABLE))
7589 continue;
7590
7591 if ((temp & PLL_REF_INPUT_MASK) ==
7592 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
7593 using_ssc_source = true;
7594 break;
7595 }
7596 }
7597
7598 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
7599 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007600
7601 /* Ironlake: try to setup display ref clock before DPLL
7602 * enabling. This is only under driver's control after
7603 * PCH B stepping, previous chipset stepping should be
7604 * ignoring this setting.
7605 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007606 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007607
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007608 /* As we must carefully and slowly disable/enable each source in turn,
7609 * compute the final state we want first and check if we need to
7610 * make any changes at all.
7611 */
7612 final = val;
7613 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07007614 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007615 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07007616 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007617 final |= DREF_NONSPREAD_SOURCE_ENABLE;
7618
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007619 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007620 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007621 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007622
Keith Packard199e5d72011-09-22 12:01:57 -07007623 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007624 final |= DREF_SSC_SOURCE_ENABLE;
7625
7626 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7627 final |= DREF_SSC1_ENABLE;
7628
7629 if (has_cpu_edp) {
7630 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7631 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
7632 else
7633 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
7634 } else
7635 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04007636 } else if (using_ssc_source) {
7637 final |= DREF_SSC_SOURCE_ENABLE;
7638 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007639 }
7640
7641 if (final == val)
7642 return;
7643
7644 /* Always enable nonspread source */
7645 val &= ~DREF_NONSPREAD_SOURCE_MASK;
7646
7647 if (has_ck505)
7648 val |= DREF_NONSPREAD_CK505_ENABLE;
7649 else
7650 val |= DREF_NONSPREAD_SOURCE_ENABLE;
7651
7652 if (has_panel) {
7653 val &= ~DREF_SSC_SOURCE_MASK;
7654 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007655
Keith Packard199e5d72011-09-22 12:01:57 -07007656 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07007657 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007658 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007659 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02007660 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007661 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007662
7663 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007664 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007665 POSTING_READ(PCH_DREF_CONTROL);
7666 udelay(200);
7667
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007668 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007669
7670 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07007671 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07007672 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007673 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007674 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02007675 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007676 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07007677 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007678 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007679
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007680 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007681 POSTING_READ(PCH_DREF_CONTROL);
7682 udelay(200);
7683 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04007684 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007685
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007686 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07007687
7688 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007689 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007690
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007691 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007692 POSTING_READ(PCH_DREF_CONTROL);
7693 udelay(200);
7694
Lyude1c1a24d2016-06-14 11:04:09 -04007695 if (!using_ssc_source) {
7696 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007697
Lyude1c1a24d2016-06-14 11:04:09 -04007698 /* Turn off the SSC source */
7699 val &= ~DREF_SSC_SOURCE_MASK;
7700 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007701
Lyude1c1a24d2016-06-14 11:04:09 -04007702 /* Turn off SSC1 */
7703 val &= ~DREF_SSC1_ENABLE;
7704
7705 I915_WRITE(PCH_DREF_CONTROL, val);
7706 POSTING_READ(PCH_DREF_CONTROL);
7707 udelay(200);
7708 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07007709 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007710
7711 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007712}
7713
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007714static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007715{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007716 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007717
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007718 tmp = I915_READ(SOUTH_CHICKEN2);
7719 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
7720 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007721
Imre Deakcf3598c2016-06-28 13:37:31 +03007722 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
7723 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007724 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02007725
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007726 tmp = I915_READ(SOUTH_CHICKEN2);
7727 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
7728 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007729
Imre Deakcf3598c2016-06-28 13:37:31 +03007730 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
7731 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007732 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007733}
7734
7735/* WaMPhyProgramming:hsw */
7736static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
7737{
7738 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007739
7740 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
7741 tmp &= ~(0xFF << 24);
7742 tmp |= (0x12 << 24);
7743 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
7744
Paulo Zanonidde86e22012-12-01 12:04:25 -02007745 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
7746 tmp |= (1 << 11);
7747 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
7748
7749 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
7750 tmp |= (1 << 11);
7751 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
7752
Paulo Zanonidde86e22012-12-01 12:04:25 -02007753 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
7754 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7755 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
7756
7757 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
7758 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7759 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
7760
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007761 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
7762 tmp &= ~(7 << 13);
7763 tmp |= (5 << 13);
7764 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007765
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007766 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
7767 tmp &= ~(7 << 13);
7768 tmp |= (5 << 13);
7769 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007770
7771 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
7772 tmp &= ~0xFF;
7773 tmp |= 0x1C;
7774 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
7775
7776 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
7777 tmp &= ~0xFF;
7778 tmp |= 0x1C;
7779 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7780
7781 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7782 tmp &= ~(0xFF << 16);
7783 tmp |= (0x1C << 16);
7784 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7785
7786 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7787 tmp &= ~(0xFF << 16);
7788 tmp |= (0x1C << 16);
7789 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7790
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007791 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7792 tmp |= (1 << 27);
7793 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007794
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007795 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7796 tmp |= (1 << 27);
7797 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007798
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007799 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7800 tmp &= ~(0xF << 28);
7801 tmp |= (4 << 28);
7802 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007803
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007804 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7805 tmp &= ~(0xF << 28);
7806 tmp |= (4 << 28);
7807 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007808}
7809
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007810/* Implements 3 different sequences from BSpec chapter "Display iCLK
7811 * Programming" based on the parameters passed:
7812 * - Sequence to enable CLKOUT_DP
7813 * - Sequence to enable CLKOUT_DP without spread
7814 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7815 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007816static void lpt_enable_clkout_dp(struct drm_i915_private *dev_priv,
7817 bool with_spread, bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007818{
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007819 uint32_t reg, tmp;
7820
7821 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7822 with_spread = true;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007823 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
7824 with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007825 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007826
Ville Syrjäläa5805162015-05-26 20:42:30 +03007827 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007828
7829 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7830 tmp &= ~SBI_SSCCTL_DISABLE;
7831 tmp |= SBI_SSCCTL_PATHALT;
7832 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7833
7834 udelay(24);
7835
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007836 if (with_spread) {
7837 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7838 tmp &= ~SBI_SSCCTL_PATHALT;
7839 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007840
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007841 if (with_fdi) {
7842 lpt_reset_fdi_mphy(dev_priv);
7843 lpt_program_fdi_mphy(dev_priv);
7844 }
7845 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02007846
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007847 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007848 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7849 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7850 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01007851
Ville Syrjäläa5805162015-05-26 20:42:30 +03007852 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007853}
7854
Paulo Zanoni47701c32013-07-23 11:19:25 -03007855/* Sequence to disable CLKOUT_DP */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007856static void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv)
Paulo Zanoni47701c32013-07-23 11:19:25 -03007857{
Paulo Zanoni47701c32013-07-23 11:19:25 -03007858 uint32_t reg, tmp;
7859
Ville Syrjäläa5805162015-05-26 20:42:30 +03007860 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03007861
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007862 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03007863 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7864 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7865 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7866
7867 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7868 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7869 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7870 tmp |= SBI_SSCCTL_PATHALT;
7871 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7872 udelay(32);
7873 }
7874 tmp |= SBI_SSCCTL_DISABLE;
7875 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7876 }
7877
Ville Syrjäläa5805162015-05-26 20:42:30 +03007878 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03007879}
7880
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007881#define BEND_IDX(steps) ((50 + (steps)) / 5)
7882
7883static const uint16_t sscdivintphase[] = {
7884 [BEND_IDX( 50)] = 0x3B23,
7885 [BEND_IDX( 45)] = 0x3B23,
7886 [BEND_IDX( 40)] = 0x3C23,
7887 [BEND_IDX( 35)] = 0x3C23,
7888 [BEND_IDX( 30)] = 0x3D23,
7889 [BEND_IDX( 25)] = 0x3D23,
7890 [BEND_IDX( 20)] = 0x3E23,
7891 [BEND_IDX( 15)] = 0x3E23,
7892 [BEND_IDX( 10)] = 0x3F23,
7893 [BEND_IDX( 5)] = 0x3F23,
7894 [BEND_IDX( 0)] = 0x0025,
7895 [BEND_IDX( -5)] = 0x0025,
7896 [BEND_IDX(-10)] = 0x0125,
7897 [BEND_IDX(-15)] = 0x0125,
7898 [BEND_IDX(-20)] = 0x0225,
7899 [BEND_IDX(-25)] = 0x0225,
7900 [BEND_IDX(-30)] = 0x0325,
7901 [BEND_IDX(-35)] = 0x0325,
7902 [BEND_IDX(-40)] = 0x0425,
7903 [BEND_IDX(-45)] = 0x0425,
7904 [BEND_IDX(-50)] = 0x0525,
7905};
7906
7907/*
7908 * Bend CLKOUT_DP
7909 * steps -50 to 50 inclusive, in steps of 5
7910 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
7911 * change in clock period = -(steps / 10) * 5.787 ps
7912 */
7913static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
7914{
7915 uint32_t tmp;
7916 int idx = BEND_IDX(steps);
7917
7918 if (WARN_ON(steps % 5 != 0))
7919 return;
7920
7921 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
7922 return;
7923
7924 mutex_lock(&dev_priv->sb_lock);
7925
7926 if (steps % 10 != 0)
7927 tmp = 0xAAAAAAAB;
7928 else
7929 tmp = 0x00000000;
7930 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
7931
7932 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
7933 tmp &= 0xffff0000;
7934 tmp |= sscdivintphase[idx];
7935 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
7936
7937 mutex_unlock(&dev_priv->sb_lock);
7938}
7939
7940#undef BEND_IDX
7941
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007942static void lpt_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007943{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007944 struct intel_encoder *encoder;
7945 bool has_vga = false;
7946
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007947 for_each_intel_encoder(&dev_priv->drm, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007948 switch (encoder->type) {
7949 case INTEL_OUTPUT_ANALOG:
7950 has_vga = true;
7951 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007952 default:
7953 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007954 }
7955 }
7956
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007957 if (has_vga) {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007958 lpt_bend_clkout_dp(dev_priv, 0);
7959 lpt_enable_clkout_dp(dev_priv, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007960 } else {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007961 lpt_disable_clkout_dp(dev_priv);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007962 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007963}
7964
Paulo Zanonidde86e22012-12-01 12:04:25 -02007965/*
7966 * Initialize reference clocks when the driver loads
7967 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007968void intel_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007969{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007970 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007971 ironlake_init_pch_refclk(dev_priv);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007972 else if (HAS_PCH_LPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007973 lpt_init_pch_refclk(dev_priv);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007974}
7975
Daniel Vetter6ff93602013-04-19 11:24:36 +02007976static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03007977{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007978 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonic8203562012-09-12 10:06:29 -03007979 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7980 int pipe = intel_crtc->pipe;
7981 uint32_t val;
7982
Daniel Vetter78114072013-06-13 00:54:57 +02007983 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03007984
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007985 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03007986 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007987 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007988 break;
7989 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007990 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007991 break;
7992 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007993 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007994 break;
7995 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007996 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007997 break;
7998 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03007999 /* Case prevented by intel_choose_pipe_bpp_dither. */
8000 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008001 }
8002
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008003 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008004 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8005
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008006 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008007 val |= PIPECONF_INTERLACED_ILK;
8008 else
8009 val |= PIPECONF_PROGRESSIVE;
8010
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008011 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008012 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008013
Paulo Zanonic8203562012-09-12 10:06:29 -03008014 I915_WRITE(PIPECONF(pipe), val);
8015 POSTING_READ(PIPECONF(pipe));
8016}
8017
Daniel Vetter6ff93602013-04-19 11:24:36 +02008018static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008019{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008020 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008021 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008022 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02008023 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008024
Jani Nikula391bf042016-03-18 17:05:40 +02008025 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008026 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8027
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008028 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008029 val |= PIPECONF_INTERLACED_ILK;
8030 else
8031 val |= PIPECONF_PROGRESSIVE;
8032
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008033 I915_WRITE(PIPECONF(cpu_transcoder), val);
8034 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02008035}
8036
Jani Nikula391bf042016-03-18 17:05:40 +02008037static void haswell_set_pipemisc(struct drm_crtc *crtc)
8038{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008039 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Jani Nikula391bf042016-03-18 17:05:40 +02008040 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8041
8042 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
8043 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008044
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008045 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008046 case 18:
8047 val |= PIPEMISC_DITHER_6_BPC;
8048 break;
8049 case 24:
8050 val |= PIPEMISC_DITHER_8_BPC;
8051 break;
8052 case 30:
8053 val |= PIPEMISC_DITHER_10_BPC;
8054 break;
8055 case 36:
8056 val |= PIPEMISC_DITHER_12_BPC;
8057 break;
8058 default:
8059 /* Case prevented by pipe_config_set_bpp. */
8060 BUG();
8061 }
8062
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008063 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008064 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8065
Jani Nikula391bf042016-03-18 17:05:40 +02008066 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008067 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008068}
8069
Paulo Zanonid4b19312012-11-29 11:29:32 -02008070int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8071{
8072 /*
8073 * Account for spread spectrum to avoid
8074 * oversubscribing the link. Max center spread
8075 * is 2.5%; use 5% for safety's sake.
8076 */
8077 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008078 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008079}
8080
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008081static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008082{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008083 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008084}
8085
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008086static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8087 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008088 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008089{
8090 struct drm_crtc *crtc = &intel_crtc->base;
8091 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008092 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008093 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008094 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08008095
Chris Wilsonc1858122010-12-03 21:35:48 +00008096 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008097 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008098 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07008099 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008100 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008101 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008102 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008103 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008104 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008105
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008106 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00008107
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008108 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
8109 fp |= FP_CB_TUNE;
8110
8111 if (reduced_clock) {
8112 fp2 = i9xx_dpll_compute_fp(reduced_clock);
8113
8114 if (reduced_clock->m < factor * reduced_clock->n)
8115 fp2 |= FP_CB_TUNE;
8116 } else {
8117 fp2 = fp;
8118 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008119
Chris Wilson5eddb702010-09-11 13:48:45 +01008120 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008121
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008122 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07008123 dpll |= DPLLB_MODE_LVDS;
8124 else
8125 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008126
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008127 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008128 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008129
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008130 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8131 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008132 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008133
Ville Syrjälä37a56502016-06-22 21:57:04 +03008134 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008135 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008136
Ville Syrjälä7d7f8632016-09-26 11:30:46 +03008137 /*
8138 * The high speed IO clock is only really required for
8139 * SDVO/HDMI/DP, but we also enable it for CRT to make it
8140 * possible to share the DPLL between CRT and HDMI. Enabling
8141 * the clock needlessly does no real harm, except use up a
8142 * bit of power potentially.
8143 *
8144 * We'll limit this to IVB with 3 pipes, since it has only two
8145 * DPLLs and so DPLL sharing is the only way to get three pipes
8146 * driving PCH ports at the same time. On SNB we could do this,
8147 * and potentially avoid enabling the second DPLL, but it's not
8148 * clear if it''s a win or loss power wise. No point in doing
8149 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
8150 */
8151 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
8152 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
8153 dpll |= DPLL_SDVO_HIGH_SPEED;
8154
Eric Anholta07d6782011-03-30 13:01:08 -07008155 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008156 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008157 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008158 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008159
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008160 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008161 case 5:
8162 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8163 break;
8164 case 7:
8165 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8166 break;
8167 case 10:
8168 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8169 break;
8170 case 14:
8171 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8172 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008173 }
8174
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008175 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8176 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008177 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008178 else
8179 dpll |= PLL_REF_INPUT_DREFCLK;
8180
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008181 dpll |= DPLL_VCO_ENABLE;
8182
8183 crtc_state->dpll_hw_state.dpll = dpll;
8184 crtc_state->dpll_hw_state.fp0 = fp;
8185 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008186}
8187
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008188static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8189 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008190{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008191 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008192 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008193 struct dpll reduced_clock;
Ander Conselvan de Oliveira7ed9f892016-03-21 18:00:07 +02008194 bool has_reduced_clock = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008195 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008196 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008197 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008198
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008199 memset(&crtc_state->dpll_hw_state, 0,
8200 sizeof(crtc_state->dpll_hw_state));
8201
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008202 crtc->lowfreq_avail = false;
8203
8204 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8205 if (!crtc_state->has_pch_encoder)
8206 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008207
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008208 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008209 if (intel_panel_use_ssc(dev_priv)) {
8210 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8211 dev_priv->vbt.lvds_ssc_freq);
8212 refclk = dev_priv->vbt.lvds_ssc_freq;
8213 }
8214
8215 if (intel_is_dual_link_lvds(dev)) {
8216 if (refclk == 100000)
8217 limit = &intel_limits_ironlake_dual_lvds_100m;
8218 else
8219 limit = &intel_limits_ironlake_dual_lvds;
8220 } else {
8221 if (refclk == 100000)
8222 limit = &intel_limits_ironlake_single_lvds_100m;
8223 else
8224 limit = &intel_limits_ironlake_single_lvds;
8225 }
8226 } else {
8227 limit = &intel_limits_ironlake_dac;
8228 }
8229
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008230 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008231 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8232 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008233 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8234 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008235 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008236
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008237 ironlake_compute_dpll(crtc, crtc_state,
8238 has_reduced_clock ? &reduced_clock : NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008239
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008240 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
8241 if (pll == NULL) {
8242 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8243 pipe_name(crtc->pipe));
8244 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008245 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008246
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008247 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008248 has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008249 crtc->lowfreq_avail = true;
Daniel Vettere2b78262013-06-07 23:10:03 +02008250
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008251 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008252}
8253
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008254static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8255 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008256{
8257 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008258 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008259 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008260
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008261 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8262 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8263 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8264 & ~TU_SIZE_MASK;
8265 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8266 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8267 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8268}
8269
8270static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8271 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008272 struct intel_link_m_n *m_n,
8273 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008274{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008275 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008276 enum pipe pipe = crtc->pipe;
8277
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008278 if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008279 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8280 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8281 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8282 & ~TU_SIZE_MASK;
8283 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8284 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8285 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008286 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8287 * gen < 8) and if DRRS is supported (to make sure the
8288 * registers are not unnecessarily read).
8289 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008290 if (m2_n2 && INTEL_GEN(dev_priv) < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008291 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008292 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8293 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8294 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8295 & ~TU_SIZE_MASK;
8296 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8297 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8298 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8299 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008300 } else {
8301 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8302 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8303 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8304 & ~TU_SIZE_MASK;
8305 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8306 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8307 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8308 }
8309}
8310
8311void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008312 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008313{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008314 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008315 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8316 else
8317 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008318 &pipe_config->dp_m_n,
8319 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008320}
8321
Daniel Vetter72419202013-04-04 13:28:53 +02008322static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008323 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008324{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008325 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008326 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008327}
8328
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008329static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008330 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008331{
8332 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008333 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07008334 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8335 uint32_t ps_ctrl = 0;
8336 int id = -1;
8337 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008338
Chandra Kondurua1b22782015-04-07 15:28:45 -07008339 /* find scaler attached to this pipe */
8340 for (i = 0; i < crtc->num_scalers; i++) {
8341 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8342 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8343 id = i;
8344 pipe_config->pch_pfit.enabled = true;
8345 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8346 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8347 break;
8348 }
8349 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008350
Chandra Kondurua1b22782015-04-07 15:28:45 -07008351 scaler_state->scaler_id = id;
8352 if (id >= 0) {
8353 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8354 } else {
8355 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008356 }
8357}
8358
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008359static void
8360skylake_get_initial_plane_config(struct intel_crtc *crtc,
8361 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008362{
8363 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008364 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau40f46282015-02-27 11:15:21 +00008365 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008366 int pipe = crtc->pipe;
8367 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008368 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008369 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008370 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008371
Damien Lespiaud9806c92015-01-21 14:07:19 +00008372 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008373 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008374 DRM_DEBUG_KMS("failed to alloc fb\n");
8375 return;
8376 }
8377
Damien Lespiau1b842c82015-01-21 13:50:54 +00008378 fb = &intel_fb->base;
8379
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008380 fb->dev = dev;
8381
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008382 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00008383 if (!(val & PLANE_CTL_ENABLE))
8384 goto error;
8385
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008386 pixel_format = val & PLANE_CTL_FORMAT_MASK;
8387 fourcc = skl_format_to_fourcc(pixel_format,
8388 val & PLANE_CTL_ORDER_RGBX,
8389 val & PLANE_CTL_ALPHA_MASK);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008390 fb->format = drm_format_info(fourcc);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008391
Damien Lespiau40f46282015-02-27 11:15:21 +00008392 tiling = val & PLANE_CTL_TILED_MASK;
8393 switch (tiling) {
8394 case PLANE_CTL_TILED_LINEAR:
Ben Widawsky2f075562017-03-24 14:29:48 -07008395 fb->modifier = DRM_FORMAT_MOD_LINEAR;
Damien Lespiau40f46282015-02-27 11:15:21 +00008396 break;
8397 case PLANE_CTL_TILED_X:
8398 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008399 fb->modifier = I915_FORMAT_MOD_X_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008400 break;
8401 case PLANE_CTL_TILED_Y:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008402 fb->modifier = I915_FORMAT_MOD_Y_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008403 break;
8404 case PLANE_CTL_TILED_YF:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008405 fb->modifier = I915_FORMAT_MOD_Yf_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008406 break;
8407 default:
8408 MISSING_CASE(tiling);
8409 goto error;
8410 }
8411
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008412 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
8413 plane_config->base = base;
8414
8415 offset = I915_READ(PLANE_OFFSET(pipe, 0));
8416
8417 val = I915_READ(PLANE_SIZE(pipe, 0));
8418 fb->height = ((val >> 16) & 0xfff) + 1;
8419 fb->width = ((val >> 0) & 0x1fff) + 1;
8420
8421 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008422 stride_mult = intel_fb_stride_alignment(fb, 0);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008423 fb->pitches[0] = (val & 0x3ff) * stride_mult;
8424
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008425 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008426
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008427 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008428
8429 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8430 pipe_name(pipe), fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008431 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008432 plane_config->size);
8433
Damien Lespiau2d140302015-02-05 17:22:18 +00008434 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008435 return;
8436
8437error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01008438 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008439}
8440
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008441static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008442 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008443{
8444 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008445 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008446 uint32_t tmp;
8447
8448 tmp = I915_READ(PF_CTL(crtc->pipe));
8449
8450 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008451 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008452 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
8453 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008454
8455 /* We currently do not free assignements of panel fitters on
8456 * ivb/hsw (since we don't use the higher upscaling modes which
8457 * differentiates them) so just WARN about this case for now. */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008458 if (IS_GEN7(dev_priv)) {
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008459 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
8460 PF_PIPE_SEL_IVB(crtc->pipe));
8461 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008462 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008463}
8464
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008465static void
8466ironlake_get_initial_plane_config(struct intel_crtc *crtc,
8467 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008468{
8469 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008470 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008471 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008472 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008473 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008474 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008475 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008476 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008477
Damien Lespiau42a7b082015-02-05 19:35:13 +00008478 val = I915_READ(DSPCNTR(pipe));
8479 if (!(val & DISPLAY_PLANE_ENABLE))
8480 return;
8481
Damien Lespiaud9806c92015-01-21 14:07:19 +00008482 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008483 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008484 DRM_DEBUG_KMS("failed to alloc fb\n");
8485 return;
8486 }
8487
Damien Lespiau1b842c82015-01-21 13:50:54 +00008488 fb = &intel_fb->base;
8489
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008490 fb->dev = dev;
8491
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008492 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00008493 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008494 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008495 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00008496 }
8497 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008498
8499 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008500 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008501 fb->format = drm_format_info(fourcc);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008502
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008503 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01008504 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008505 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008506 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00008507 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008508 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008509 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008510 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008511 }
8512 plane_config->base = base;
8513
8514 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008515 fb->width = ((val >> 16) & 0xfff) + 1;
8516 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008517
8518 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008519 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008520
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008521 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008522
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008523 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008524
Damien Lespiau2844a922015-01-20 12:51:48 +00008525 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8526 pipe_name(pipe), fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008527 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00008528 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008529
Damien Lespiau2d140302015-02-05 17:22:18 +00008530 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008531}
8532
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008533static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008534 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008535{
8536 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008537 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02008538 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008539 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008540 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008541
Imre Deak17290502016-02-12 18:55:11 +02008542 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8543 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03008544 return false;
8545
Daniel Vettere143a212013-07-04 12:01:15 +02008546 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008547 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008548
Imre Deak17290502016-02-12 18:55:11 +02008549 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008550 tmp = I915_READ(PIPECONF(crtc->pipe));
8551 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008552 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008553
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008554 switch (tmp & PIPECONF_BPC_MASK) {
8555 case PIPECONF_6BPC:
8556 pipe_config->pipe_bpp = 18;
8557 break;
8558 case PIPECONF_8BPC:
8559 pipe_config->pipe_bpp = 24;
8560 break;
8561 case PIPECONF_10BPC:
8562 pipe_config->pipe_bpp = 30;
8563 break;
8564 case PIPECONF_12BPC:
8565 pipe_config->pipe_bpp = 36;
8566 break;
8567 default:
8568 break;
8569 }
8570
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008571 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8572 pipe_config->limited_color_range = true;
8573
Daniel Vetterab9412b2013-05-03 11:49:46 +02008574 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02008575 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008576 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008577
Daniel Vetter88adfff2013-03-28 10:42:01 +01008578 pipe_config->has_pch_encoder = true;
8579
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008580 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8581 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8582 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02008583
8584 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008585
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008586 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03008587 /*
8588 * The pipe->pch transcoder and pch transcoder->pll
8589 * mapping is fixed.
8590 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008591 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008592 } else {
8593 tmp = I915_READ(PCH_DPLL_SEL);
8594 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008595 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008596 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008597 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008598 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02008599
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008600 pipe_config->shared_dpll =
8601 intel_get_shared_dpll_by_id(dev_priv, pll_id);
8602 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008603
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02008604 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
8605 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008606
8607 tmp = pipe_config->dpll_hw_state.dpll;
8608 pipe_config->pixel_multiplier =
8609 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
8610 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008611
8612 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008613 } else {
8614 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008615 }
8616
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008617 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008618 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008619
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008620 ironlake_get_pfit_config(crtc, pipe_config);
8621
Imre Deak17290502016-02-12 18:55:11 +02008622 ret = true;
8623
8624out:
8625 intel_display_power_put(dev_priv, power_domain);
8626
8627 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008628}
8629
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008630static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
8631{
Chris Wilson91c8a322016-07-05 10:40:23 +01008632 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008633 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008634
Damien Lespiaud3fcc802014-05-13 23:32:22 +01008635 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05008636 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008637 pipe_name(crtc->pipe));
8638
Rob Clarke2c719b2014-12-15 13:56:32 -05008639 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
8640 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03008641 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
8642 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +03008643 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008644 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008645 "CPU PWM1 enabled\n");
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008646 if (IS_HASWELL(dev_priv))
Rob Clarke2c719b2014-12-15 13:56:32 -05008647 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03008648 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008649 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008650 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008651 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008652 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008653 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008654
Paulo Zanoni9926ada2014-04-01 19:39:47 -03008655 /*
8656 * In theory we can still leave IRQs enabled, as long as only the HPD
8657 * interrupts remain enabled. We used to check for that, but since it's
8658 * gen-specific and since we only disable LCPLL after we fully disable
8659 * the interrupts, the check below should be enough.
8660 */
Rob Clarke2c719b2014-12-15 13:56:32 -05008661 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008662}
8663
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008664static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
8665{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008666 if (IS_HASWELL(dev_priv))
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008667 return I915_READ(D_COMP_HSW);
8668 else
8669 return I915_READ(D_COMP_BDW);
8670}
8671
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008672static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
8673{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008674 if (IS_HASWELL(dev_priv)) {
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008675 mutex_lock(&dev_priv->rps.hw_lock);
8676 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
8677 val))
Chris Wilson79cf2192016-08-24 11:16:07 +01008678 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008679 mutex_unlock(&dev_priv->rps.hw_lock);
8680 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008681 I915_WRITE(D_COMP_BDW, val);
8682 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008683 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008684}
8685
8686/*
8687 * This function implements pieces of two sequences from BSpec:
8688 * - Sequence for display software to disable LCPLL
8689 * - Sequence for display software to allow package C8+
8690 * The steps implemented here are just the steps that actually touch the LCPLL
8691 * register. Callers should take care of disabling all the display engine
8692 * functions, doing the mode unset, fixing interrupts, etc.
8693 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008694static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
8695 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008696{
8697 uint32_t val;
8698
8699 assert_can_disable_lcpll(dev_priv);
8700
8701 val = I915_READ(LCPLL_CTL);
8702
8703 if (switch_to_fclk) {
8704 val |= LCPLL_CD_SOURCE_FCLK;
8705 I915_WRITE(LCPLL_CTL, val);
8706
Imre Deakf53dd632016-06-28 13:37:32 +03008707 if (wait_for_us(I915_READ(LCPLL_CTL) &
8708 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008709 DRM_ERROR("Switching to FCLK failed\n");
8710
8711 val = I915_READ(LCPLL_CTL);
8712 }
8713
8714 val |= LCPLL_PLL_DISABLE;
8715 I915_WRITE(LCPLL_CTL, val);
8716 POSTING_READ(LCPLL_CTL);
8717
Chris Wilson24d84412016-06-30 15:33:07 +01008718 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008719 DRM_ERROR("LCPLL still locked\n");
8720
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008721 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008722 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008723 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008724 ndelay(100);
8725
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008726 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
8727 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008728 DRM_ERROR("D_COMP RCOMP still in progress\n");
8729
8730 if (allow_power_down) {
8731 val = I915_READ(LCPLL_CTL);
8732 val |= LCPLL_POWER_DOWN_ALLOW;
8733 I915_WRITE(LCPLL_CTL, val);
8734 POSTING_READ(LCPLL_CTL);
8735 }
8736}
8737
8738/*
8739 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
8740 * source.
8741 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008742static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008743{
8744 uint32_t val;
8745
8746 val = I915_READ(LCPLL_CTL);
8747
8748 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
8749 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
8750 return;
8751
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008752 /*
8753 * Make sure we're not on PC8 state before disabling PC8, otherwise
8754 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008755 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02008756 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03008757
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008758 if (val & LCPLL_POWER_DOWN_ALLOW) {
8759 val &= ~LCPLL_POWER_DOWN_ALLOW;
8760 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02008761 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008762 }
8763
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008764 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008765 val |= D_COMP_COMP_FORCE;
8766 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008767 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008768
8769 val = I915_READ(LCPLL_CTL);
8770 val &= ~LCPLL_PLL_DISABLE;
8771 I915_WRITE(LCPLL_CTL, val);
8772
Chris Wilson93220c02016-06-30 15:33:08 +01008773 if (intel_wait_for_register(dev_priv,
8774 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
8775 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008776 DRM_ERROR("LCPLL not locked yet\n");
8777
8778 if (val & LCPLL_CD_SOURCE_FCLK) {
8779 val = I915_READ(LCPLL_CTL);
8780 val &= ~LCPLL_CD_SOURCE_FCLK;
8781 I915_WRITE(LCPLL_CTL, val);
8782
Imre Deakf53dd632016-06-28 13:37:32 +03008783 if (wait_for_us((I915_READ(LCPLL_CTL) &
8784 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008785 DRM_ERROR("Switching back to LCPLL failed\n");
8786 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03008787
Mika Kuoppala59bad942015-01-16 11:34:40 +02008788 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjälä4c75b942016-10-31 22:37:12 +02008789 intel_update_cdclk(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008790}
8791
Paulo Zanoni765dab672014-03-07 20:08:18 -03008792/*
8793 * Package states C8 and deeper are really deep PC states that can only be
8794 * reached when all the devices on the system allow it, so even if the graphics
8795 * device allows PC8+, it doesn't mean the system will actually get to these
8796 * states. Our driver only allows PC8+ when going into runtime PM.
8797 *
8798 * The requirements for PC8+ are that all the outputs are disabled, the power
8799 * well is disabled and most interrupts are disabled, and these are also
8800 * requirements for runtime PM. When these conditions are met, we manually do
8801 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8802 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8803 * hang the machine.
8804 *
8805 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8806 * the state of some registers, so when we come back from PC8+ we need to
8807 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8808 * need to take care of the registers kept by RC6. Notice that this happens even
8809 * if we don't put the device in PCI D3 state (which is what currently happens
8810 * because of the runtime PM support).
8811 *
8812 * For more, read "Display Sequences for Package C8" on the hardware
8813 * documentation.
8814 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008815void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008816{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008817 uint32_t val;
8818
Paulo Zanonic67a4702013-08-19 13:18:09 -03008819 DRM_DEBUG_KMS("Enabling package C8+\n");
8820
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008821 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008822 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8823 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8824 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8825 }
8826
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008827 lpt_disable_clkout_dp(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008828 hsw_disable_lcpll(dev_priv, true, true);
8829}
8830
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008831void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008832{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008833 uint32_t val;
8834
Paulo Zanonic67a4702013-08-19 13:18:09 -03008835 DRM_DEBUG_KMS("Disabling package C8+\n");
8836
8837 hsw_restore_lcpll(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008838 lpt_init_pch_refclk(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008839
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008840 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008841 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8842 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8843 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8844 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03008845}
8846
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008847static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
8848 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008849{
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03008850 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Paulo Zanoni44a126b2017-03-22 15:58:45 -03008851 struct intel_encoder *encoder =
8852 intel_ddi_get_crtc_new_encoder(crtc_state);
8853
8854 if (!intel_get_shared_dpll(crtc, crtc_state, encoder)) {
8855 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8856 pipe_name(crtc->pipe));
Mika Kaholaaf3997b2016-02-05 13:29:28 +02008857 return -EINVAL;
Paulo Zanoni44a126b2017-03-22 15:58:45 -03008858 }
Mika Kaholaaf3997b2016-02-05 13:29:28 +02008859 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03008860
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008861 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02008862
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008863 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008864}
8865
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308866static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
8867 enum port port,
8868 struct intel_crtc_state *pipe_config)
8869{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008870 enum intel_dpll_id id;
8871
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308872 switch (port) {
8873 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +02008874 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308875 break;
8876 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +02008877 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308878 break;
8879 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +02008880 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308881 break;
8882 default:
8883 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008884 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308885 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008886
8887 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308888}
8889
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008890static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
8891 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008892 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008893{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008894 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02008895 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008896
8897 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008898 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008899
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008900 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008901 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008902
8903 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008904}
8905
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008906static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8907 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008908 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008909{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008910 enum intel_dpll_id id;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008911 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008912
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008913 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008914 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008915 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008916 break;
8917 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008918 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008919 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01008920 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008921 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02008922 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02008923 case PORT_CLK_SEL_LCPLL_810:
8924 id = DPLL_ID_LCPLL_810;
8925 break;
8926 case PORT_CLK_SEL_LCPLL_1350:
8927 id = DPLL_ID_LCPLL_1350;
8928 break;
8929 case PORT_CLK_SEL_LCPLL_2700:
8930 id = DPLL_ID_LCPLL_2700;
8931 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008932 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008933 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008934 /* fall through */
8935 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008936 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008937 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008938
8939 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008940}
8941
Jani Nikulacf304292016-03-18 17:05:41 +02008942static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
8943 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02008944 u64 *power_domain_mask)
Jani Nikulacf304292016-03-18 17:05:41 +02008945{
8946 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008947 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +02008948 enum intel_display_power_domain power_domain;
8949 u32 tmp;
8950
Imre Deakd9a7bc62016-05-12 16:18:50 +03008951 /*
8952 * The pipe->transcoder mapping is fixed with the exception of the eDP
8953 * transcoder handled below.
8954 */
Jani Nikulacf304292016-03-18 17:05:41 +02008955 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8956
8957 /*
8958 * XXX: Do intel_display_power_get_if_enabled before reading this (for
8959 * consistency and less surprising code; it's in always on power).
8960 */
8961 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8962 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8963 enum pipe trans_edp_pipe;
8964 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8965 default:
8966 WARN(1, "unknown pipe linked to edp transcoder\n");
8967 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8968 case TRANS_DDI_EDP_INPUT_A_ON:
8969 trans_edp_pipe = PIPE_A;
8970 break;
8971 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8972 trans_edp_pipe = PIPE_B;
8973 break;
8974 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8975 trans_edp_pipe = PIPE_C;
8976 break;
8977 }
8978
8979 if (trans_edp_pipe == crtc->pipe)
8980 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8981 }
8982
8983 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
8984 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
8985 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02008986 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikulacf304292016-03-18 17:05:41 +02008987
8988 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
8989
8990 return tmp & PIPECONF_ENABLE;
8991}
8992
Jani Nikula4d1de972016-03-18 17:05:42 +02008993static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
8994 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02008995 u64 *power_domain_mask)
Jani Nikula4d1de972016-03-18 17:05:42 +02008996{
8997 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008998 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +02008999 enum intel_display_power_domain power_domain;
9000 enum port port;
9001 enum transcoder cpu_transcoder;
9002 u32 tmp;
9003
Jani Nikula4d1de972016-03-18 17:05:42 +02009004 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
9005 if (port == PORT_A)
9006 cpu_transcoder = TRANSCODER_DSI_A;
9007 else
9008 cpu_transcoder = TRANSCODER_DSI_C;
9009
9010 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
9011 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9012 continue;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009013 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikula4d1de972016-03-18 17:05:42 +02009014
Imre Deakdb18b6a2016-03-24 12:41:40 +02009015 /*
9016 * The PLL needs to be enabled with a valid divider
9017 * configuration, otherwise accessing DSI registers will hang
9018 * the machine. See BSpec North Display Engine
9019 * registers/MIPI[BXT]. We can break out here early, since we
9020 * need the same DSI PLL to be enabled for both DSI ports.
9021 */
9022 if (!intel_dsi_pll_is_enabled(dev_priv))
9023 break;
9024
Jani Nikula4d1de972016-03-18 17:05:42 +02009025 /* XXX: this works for video mode only */
9026 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9027 if (!(tmp & DPI_ENABLE))
9028 continue;
9029
9030 tmp = I915_READ(MIPI_CTRL(port));
9031 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9032 continue;
9033
9034 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +02009035 break;
9036 }
9037
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009038 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +02009039}
9040
Daniel Vetter26804af2014-06-25 22:01:55 +03009041static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009042 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009043{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009044 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009045 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009046 enum port port;
9047 uint32_t tmp;
9048
9049 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9050
9051 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9052
Rodrigo Vivib976dc52017-01-23 10:32:37 -08009053 if (IS_GEN9_BC(dev_priv))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009054 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009055 else if (IS_GEN9_LP(dev_priv))
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309056 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009057 else
9058 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009059
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009060 pll = pipe_config->shared_dpll;
9061 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009062 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9063 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009064 }
9065
Daniel Vetter26804af2014-06-25 22:01:55 +03009066 /*
9067 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9068 * DDI E. So just check whether this pipe is wired to DDI E and whether
9069 * the PCH transcoder is on.
9070 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009071 if (INTEL_GEN(dev_priv) < 9 &&
Damien Lespiauca370452013-12-03 13:56:24 +00009072 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009073 pipe_config->has_pch_encoder = true;
9074
9075 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9076 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9077 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9078
9079 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9080 }
9081}
9082
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009083static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009084 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009085{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009086 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02009087 enum intel_display_power_domain power_domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009088 u64 power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +02009089 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009090
Imre Deak17290502016-02-12 18:55:11 +02009091 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9092 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009093 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009094 power_domain_mask = BIT_ULL(power_domain);
Imre Deak17290502016-02-12 18:55:11 +02009095
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009096 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009097
Jani Nikulacf304292016-03-18 17:05:41 +02009098 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +02009099
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009100 if (IS_GEN9_LP(dev_priv) &&
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009101 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
9102 WARN_ON(active);
9103 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +02009104 }
9105
Jani Nikulacf304292016-03-18 17:05:41 +02009106 if (!active)
Imre Deak17290502016-02-12 18:55:11 +02009107 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009108
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009109 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +02009110 haswell_get_ddi_port_state(crtc, pipe_config);
9111 intel_get_pipe_timings(crtc, pipe_config);
9112 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009113
Jani Nikulabc58be62016-03-18 17:05:39 +02009114 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009115
Lionel Landwerlin05dc6982016-03-16 10:57:15 +00009116 pipe_config->gamma_mode =
9117 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
9118
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009119 if (INTEL_GEN(dev_priv) >= 9) {
Nabendu Maiti1c74eea2016-11-29 11:23:14 +05309120 intel_crtc_init_scalers(crtc, pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07009121
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009122 pipe_config->scaler_state.scaler_id = -1;
9123 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9124 }
9125
Imre Deak17290502016-02-12 18:55:11 +02009126 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
9127 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009128 power_domain_mask |= BIT_ULL(power_domain);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009129 if (INTEL_GEN(dev_priv) >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009130 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009131 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009132 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009133 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009134
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01009135 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -08009136 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9137 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009138
Jani Nikula4d1de972016-03-18 17:05:42 +02009139 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
9140 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -07009141 pipe_config->pixel_multiplier =
9142 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9143 } else {
9144 pipe_config->pixel_multiplier = 1;
9145 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009146
Imre Deak17290502016-02-12 18:55:11 +02009147out:
9148 for_each_power_domain(power_domain, power_domain_mask)
9149 intel_display_power_put(dev_priv, power_domain);
9150
Jani Nikulacf304292016-03-18 17:05:41 +02009151 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009152}
9153
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009154static u32 intel_cursor_base(const struct intel_plane_state *plane_state)
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009155{
9156 struct drm_i915_private *dev_priv =
9157 to_i915(plane_state->base.plane->dev);
9158 const struct drm_framebuffer *fb = plane_state->base.fb;
9159 const struct drm_i915_gem_object *obj = intel_fb_obj(fb);
9160 u32 base;
9161
9162 if (INTEL_INFO(dev_priv)->cursor_needs_physical)
9163 base = obj->phys_handle->busaddr;
9164 else
9165 base = intel_plane_ggtt_offset(plane_state);
9166
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009167 base += plane_state->main.offset;
9168
Ville Syrjälä1cecc832017-03-27 21:55:34 +03009169 /* ILK+ do this automagically */
9170 if (HAS_GMCH_DISPLAY(dev_priv) &&
9171 plane_state->base.rotation & DRM_ROTATE_180)
9172 base += (plane_state->base.crtc_h *
9173 plane_state->base.crtc_w - 1) * fb->format->cpp[0];
9174
9175 return base;
9176}
9177
Ville Syrjäläed270222017-03-27 21:55:36 +03009178static u32 intel_cursor_position(const struct intel_plane_state *plane_state)
9179{
9180 int x = plane_state->base.crtc_x;
9181 int y = plane_state->base.crtc_y;
9182 u32 pos = 0;
9183
9184 if (x < 0) {
9185 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9186 x = -x;
9187 }
9188 pos |= x << CURSOR_X_SHIFT;
9189
9190 if (y < 0) {
9191 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9192 y = -y;
9193 }
9194 pos |= y << CURSOR_Y_SHIFT;
9195
9196 return pos;
9197}
9198
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009199static bool intel_cursor_size_ok(const struct intel_plane_state *plane_state)
9200{
9201 const struct drm_mode_config *config =
9202 &plane_state->base.plane->dev->mode_config;
9203 int width = plane_state->base.crtc_w;
9204 int height = plane_state->base.crtc_h;
9205
9206 return width > 0 && width <= config->cursor_width &&
9207 height > 0 && height <= config->cursor_height;
9208}
9209
Ville Syrjälä659056f2017-03-27 21:55:39 +03009210static int intel_check_cursor(struct intel_crtc_state *crtc_state,
9211 struct intel_plane_state *plane_state)
9212{
9213 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009214 int src_x, src_y;
9215 u32 offset;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009216 int ret;
9217
9218 ret = drm_plane_helper_check_state(&plane_state->base,
9219 &plane_state->clip,
9220 DRM_PLANE_HELPER_NO_SCALING,
9221 DRM_PLANE_HELPER_NO_SCALING,
9222 true, true);
9223 if (ret)
9224 return ret;
9225
9226 if (!fb)
9227 return 0;
9228
9229 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
9230 DRM_DEBUG_KMS("cursor cannot be tiled\n");
9231 return -EINVAL;
9232 }
9233
Ville Syrjälä1e7b4fd2017-03-27 21:55:44 +03009234 src_x = plane_state->base.src_x >> 16;
9235 src_y = plane_state->base.src_y >> 16;
9236
9237 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
9238 offset = intel_compute_tile_offset(&src_x, &src_y, plane_state, 0);
9239
9240 if (src_x != 0 || src_y != 0) {
9241 DRM_DEBUG_KMS("Arbitrary cursor panning not supported\n");
9242 return -EINVAL;
9243 }
9244
9245 plane_state->main.offset = offset;
9246
Ville Syrjälä659056f2017-03-27 21:55:39 +03009247 return 0;
9248}
9249
Ville Syrjälä292889e2017-03-17 23:18:01 +02009250static u32 i845_cursor_ctl(const struct intel_crtc_state *crtc_state,
9251 const struct intel_plane_state *plane_state)
9252{
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009253 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä292889e2017-03-17 23:18:01 +02009254
9255 return CURSOR_ENABLE |
9256 CURSOR_GAMMA_ENABLE |
9257 CURSOR_FORMAT_ARGB |
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009258 CURSOR_STRIDE(fb->pitches[0]);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009259}
9260
Ville Syrjälä659056f2017-03-27 21:55:39 +03009261static bool i845_cursor_size_ok(const struct intel_plane_state *plane_state)
9262{
Ville Syrjälä659056f2017-03-27 21:55:39 +03009263 int width = plane_state->base.crtc_w;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009264
9265 /*
9266 * 845g/865g are only limited by the width of their cursors,
9267 * the height is arbitrary up to the precision of the register.
9268 */
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009269 return intel_cursor_size_ok(plane_state) && IS_ALIGNED(width, 64);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009270}
9271
9272static int i845_check_cursor(struct intel_plane *plane,
9273 struct intel_crtc_state *crtc_state,
9274 struct intel_plane_state *plane_state)
9275{
9276 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009277 int ret;
9278
9279 ret = intel_check_cursor(crtc_state, plane_state);
9280 if (ret)
9281 return ret;
9282
9283 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009284 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009285 return 0;
9286
9287 /* Check for which cursor types we support */
9288 if (!i845_cursor_size_ok(plane_state)) {
9289 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9290 plane_state->base.crtc_w,
9291 plane_state->base.crtc_h);
9292 return -EINVAL;
9293 }
9294
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009295 switch (fb->pitches[0]) {
9296 case 256:
9297 case 512:
9298 case 1024:
9299 case 2048:
9300 break;
9301 default:
9302 DRM_DEBUG_KMS("Invalid cursor stride (%u)\n",
9303 fb->pitches[0]);
9304 return -EINVAL;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009305 }
9306
9307 plane_state->ctl = i845_cursor_ctl(crtc_state, plane_state);
9308
9309 return 0;
9310}
9311
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009312static void i845_update_cursor(struct intel_plane *plane,
9313 const struct intel_crtc_state *crtc_state,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009314 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +01009315{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009316 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009317 u32 cntl = 0, base = 0, pos = 0, size = 0;
9318 unsigned long irqflags;
Chris Wilson560b85b2010-08-07 11:01:38 +01009319
Ville Syrjälä936e71e2016-07-26 19:06:59 +03009320 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009321 unsigned int width = plane_state->base.crtc_w;
9322 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009323
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009324 cntl = plane_state->ctl;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009325 size = (height << 12) | width;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009326
9327 base = intel_cursor_base(plane_state);
9328 pos = intel_cursor_position(plane_state);
Chris Wilson4b0e3332014-05-30 16:35:26 +03009329 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009330
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009331 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9332
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009333 if (plane->cursor.cntl != 0 &&
9334 (plane->cursor.base != base ||
9335 plane->cursor.size != size ||
9336 plane->cursor.cntl != cntl)) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03009337 /* On these chipsets we can only modify the base/size/stride
9338 * whilst the cursor is disabled.
9339 */
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009340 I915_WRITE_FW(CURCNTR(PIPE_A), 0);
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009341 plane->cursor.cntl = 0;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009342 }
9343
Ville Syrjälä75343a42017-03-27 21:55:38 +03009344 if (plane->cursor.base != base)
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009345 I915_WRITE_FW(CURBASE(PIPE_A), base);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009346
Ville Syrjälä75343a42017-03-27 21:55:38 +03009347 if (plane->cursor.size != size)
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009348 I915_WRITE_FW(CURSIZE, size);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009349
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009350 if (cntl)
9351 I915_WRITE_FW(CURPOS(PIPE_A), pos);
9352
Ville Syrjälä75343a42017-03-27 21:55:38 +03009353 if (plane->cursor.cntl != cntl)
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009354 I915_WRITE_FW(CURCNTR(PIPE_A), cntl);
Ville Syrjälä75343a42017-03-27 21:55:38 +03009355
9356 POSTING_READ_FW(CURCNTR(PIPE_A));
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009357
9358 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä75343a42017-03-27 21:55:38 +03009359
9360 plane->cursor.cntl = cntl;
9361 plane->cursor.base = base;
9362 plane->cursor.size = size;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009363}
9364
9365static void i845_disable_cursor(struct intel_plane *plane,
9366 struct intel_crtc *crtc)
9367{
9368 i845_update_cursor(plane, NULL, NULL);
Chris Wilson560b85b2010-08-07 11:01:38 +01009369}
9370
Ville Syrjälä292889e2017-03-17 23:18:01 +02009371static u32 i9xx_cursor_ctl(const struct intel_crtc_state *crtc_state,
9372 const struct intel_plane_state *plane_state)
9373{
9374 struct drm_i915_private *dev_priv =
9375 to_i915(plane_state->base.plane->dev);
9376 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009377 u32 cntl;
9378
9379 cntl = MCURSOR_GAMMA_ENABLE;
9380
9381 if (HAS_DDI(dev_priv))
9382 cntl |= CURSOR_PIPE_CSC_ENABLE;
9383
Ville Syrjäläd509e282017-03-27 21:55:32 +03009384 cntl |= MCURSOR_PIPE_SELECT(crtc->pipe);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009385
9386 switch (plane_state->base.crtc_w) {
9387 case 64:
9388 cntl |= CURSOR_MODE_64_ARGB_AX;
9389 break;
9390 case 128:
9391 cntl |= CURSOR_MODE_128_ARGB_AX;
9392 break;
9393 case 256:
9394 cntl |= CURSOR_MODE_256_ARGB_AX;
9395 break;
9396 default:
9397 MISSING_CASE(plane_state->base.crtc_w);
9398 return 0;
9399 }
9400
9401 if (plane_state->base.rotation & DRM_ROTATE_180)
9402 cntl |= CURSOR_ROTATE_180;
9403
9404 return cntl;
9405}
9406
Ville Syrjälä659056f2017-03-27 21:55:39 +03009407static bool i9xx_cursor_size_ok(const struct intel_plane_state *plane_state)
9408{
Ville Syrjälä024faac2017-03-27 21:55:42 +03009409 struct drm_i915_private *dev_priv =
9410 to_i915(plane_state->base.plane->dev);
Ville Syrjälä659056f2017-03-27 21:55:39 +03009411 int width = plane_state->base.crtc_w;
9412 int height = plane_state->base.crtc_h;
9413
Ville Syrjälä3637ecf2017-03-27 21:55:40 +03009414 if (!intel_cursor_size_ok(plane_state))
Ville Syrjälä659056f2017-03-27 21:55:39 +03009415 return false;
9416
Ville Syrjälä024faac2017-03-27 21:55:42 +03009417 /* Cursor width is limited to a few power-of-two sizes */
9418 switch (width) {
Ville Syrjälä659056f2017-03-27 21:55:39 +03009419 case 256:
9420 case 128:
Ville Syrjälä659056f2017-03-27 21:55:39 +03009421 case 64:
9422 break;
9423 default:
9424 return false;
9425 }
9426
Ville Syrjälä024faac2017-03-27 21:55:42 +03009427 /*
9428 * IVB+ have CUR_FBC_CTL which allows an arbitrary cursor
9429 * height from 8 lines up to the cursor width, when the
9430 * cursor is not rotated. Everything else requires square
9431 * cursors.
9432 */
9433 if (HAS_CUR_FBC(dev_priv) &&
9434 plane_state->base.rotation & DRM_ROTATE_0) {
9435 if (height < 8 || height > width)
9436 return false;
9437 } else {
9438 if (height != width)
9439 return false;
9440 }
9441
Ville Syrjälä659056f2017-03-27 21:55:39 +03009442 return true;
9443}
9444
9445static int i9xx_check_cursor(struct intel_plane *plane,
9446 struct intel_crtc_state *crtc_state,
9447 struct intel_plane_state *plane_state)
9448{
9449 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9450 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009451 enum pipe pipe = plane->pipe;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009452 int ret;
9453
9454 ret = intel_check_cursor(crtc_state, plane_state);
9455 if (ret)
9456 return ret;
9457
9458 /* if we want to turn off the cursor ignore width and height */
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009459 if (!fb)
Ville Syrjälä659056f2017-03-27 21:55:39 +03009460 return 0;
9461
9462 /* Check for which cursor types we support */
9463 if (!i9xx_cursor_size_ok(plane_state)) {
9464 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9465 plane_state->base.crtc_w,
9466 plane_state->base.crtc_h);
9467 return -EINVAL;
9468 }
9469
Ville Syrjälä1e1bb872017-03-27 21:55:41 +03009470 if (fb->pitches[0] != plane_state->base.crtc_w * fb->format->cpp[0]) {
9471 DRM_DEBUG_KMS("Invalid cursor stride (%u) (cursor width %d)\n",
9472 fb->pitches[0], plane_state->base.crtc_w);
9473 return -EINVAL;
Ville Syrjälä659056f2017-03-27 21:55:39 +03009474 }
9475
9476 /*
9477 * There's something wrong with the cursor on CHV pipe C.
9478 * If it straddles the left edge of the screen then
9479 * moving it away from the edge or disabling it often
9480 * results in a pipe underrun, and often that can lead to
9481 * dead pipe (constant underrun reported, and it scans
9482 * out just a solid color). To recover from that, the
9483 * display power well must be turned off and on again.
9484 * Refuse the put the cursor into that compromised position.
9485 */
9486 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_C &&
9487 plane_state->base.visible && plane_state->base.crtc_x < 0) {
9488 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
9489 return -EINVAL;
9490 }
9491
9492 plane_state->ctl = i9xx_cursor_ctl(crtc_state, plane_state);
9493
9494 return 0;
9495}
9496
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009497static void i9xx_update_cursor(struct intel_plane *plane,
9498 const struct intel_crtc_state *crtc_state,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009499 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +01009500{
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009501 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9502 enum pipe pipe = plane->pipe;
Ville Syrjälä024faac2017-03-27 21:55:42 +03009503 u32 cntl = 0, base = 0, pos = 0, fbc_ctl = 0;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009504 unsigned long irqflags;
Chris Wilson560b85b2010-08-07 11:01:38 +01009505
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009506 if (plane_state && plane_state->base.visible) {
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009507 cntl = plane_state->ctl;
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009508
Ville Syrjälä024faac2017-03-27 21:55:42 +03009509 if (plane_state->base.crtc_h != plane_state->base.crtc_w)
9510 fbc_ctl = CUR_FBC_CTL_EN | (plane_state->base.crtc_h - 1);
9511
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009512 base = intel_cursor_base(plane_state);
9513 pos = intel_cursor_position(plane_state);
9514 }
9515
9516 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9517
Ville Syrjälä75343a42017-03-27 21:55:38 +03009518 if (plane->cursor.cntl != cntl)
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009519 I915_WRITE_FW(CURCNTR(pipe), cntl);
Chris Wilson4b0e3332014-05-30 16:35:26 +03009520
Ville Syrjälä024faac2017-03-27 21:55:42 +03009521 if (plane->cursor.size != fbc_ctl)
9522 I915_WRITE_FW(CUR_FBC_CTL(pipe), fbc_ctl);
9523
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009524 if (cntl)
9525 I915_WRITE_FW(CURPOS(pipe), pos);
9526
Ville Syrjälä75343a42017-03-27 21:55:38 +03009527 if (plane->cursor.cntl != cntl ||
Ville Syrjälä024faac2017-03-27 21:55:42 +03009528 plane->cursor.size != fbc_ctl ||
Ville Syrjälä75343a42017-03-27 21:55:38 +03009529 plane->cursor.base != base)
9530 I915_WRITE_FW(CURBASE(pipe), base);
9531
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009532 POSTING_READ_FW(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009533
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009534 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
9535
Ville Syrjälä75343a42017-03-27 21:55:38 +03009536 plane->cursor.cntl = cntl;
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03009537 plane->cursor.base = base;
Ville Syrjälä024faac2017-03-27 21:55:42 +03009538 plane->cursor.size = fbc_ctl;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009539}
9540
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009541static void i9xx_disable_cursor(struct intel_plane *plane,
9542 struct intel_crtc *crtc)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009543{
Ville Syrjäläb2d03b02017-03-27 21:55:37 +03009544 i9xx_update_cursor(plane, NULL, NULL);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009545}
9546
Ville Syrjälädc41c152014-08-13 11:57:05 +03009547
Jesse Barnes79e53942008-11-07 14:24:08 -08009548/* VESA 640x480x72Hz mode to set on the pipe */
9549static struct drm_display_mode load_detect_mode = {
9550 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
9551 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
9552};
9553
Daniel Vettera8bb6812014-02-10 18:00:39 +01009554struct drm_framebuffer *
Chris Wilson24dbf512017-02-15 10:59:18 +00009555intel_framebuffer_create(struct drm_i915_gem_object *obj,
9556 struct drm_mode_fb_cmd2 *mode_cmd)
Chris Wilsond2dff872011-04-19 08:36:26 +01009557{
9558 struct intel_framebuffer *intel_fb;
9559 int ret;
9560
9561 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009562 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009563 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +01009564
Chris Wilson24dbf512017-02-15 10:59:18 +00009565 ret = intel_framebuffer_init(intel_fb, obj, mode_cmd);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009566 if (ret)
9567 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01009568
9569 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009570
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009571err:
9572 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009573 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01009574}
9575
9576static u32
9577intel_framebuffer_pitch_for_width(int width, int bpp)
9578{
9579 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
9580 return ALIGN(pitch, 64);
9581}
9582
9583static u32
9584intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
9585{
9586 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02009587 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01009588}
9589
9590static struct drm_framebuffer *
9591intel_framebuffer_create_for_mode(struct drm_device *dev,
9592 struct drm_display_mode *mode,
9593 int depth, int bpp)
9594{
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009595 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01009596 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00009597 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01009598
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00009599 obj = i915_gem_object_create(to_i915(dev),
Chris Wilsond2dff872011-04-19 08:36:26 +01009600 intel_framebuffer_size_for_mode(mode, bpp));
Chris Wilsonfe3db792016-04-25 13:32:13 +01009601 if (IS_ERR(obj))
9602 return ERR_CAST(obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01009603
9604 mode_cmd.width = mode->hdisplay;
9605 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009606 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
9607 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00009608 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01009609
Chris Wilson24dbf512017-02-15 10:59:18 +00009610 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009611 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +01009612 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009613
9614 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01009615}
9616
9617static struct drm_framebuffer *
9618mode_fits_in_fbdev(struct drm_device *dev,
9619 struct drm_display_mode *mode)
9620{
Daniel Vetter06957262015-08-10 13:34:08 +02009621#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsonfac5e232016-07-04 11:34:36 +01009622 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +01009623 struct drm_i915_gem_object *obj;
9624 struct drm_framebuffer *fb;
9625
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009626 if (!dev_priv->fbdev)
9627 return NULL;
9628
9629 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009630 return NULL;
9631
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009632 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009633 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01009634
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009635 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009636 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
Ville Syrjälä272725c2016-12-14 23:32:20 +02009637 fb->format->cpp[0] * 8))
Chris Wilsond2dff872011-04-19 08:36:26 +01009638 return NULL;
9639
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009640 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01009641 return NULL;
9642
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009643 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +01009644 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02009645#else
9646 return NULL;
9647#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01009648}
9649
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009650static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
9651 struct drm_crtc *crtc,
9652 struct drm_display_mode *mode,
9653 struct drm_framebuffer *fb,
9654 int x, int y)
9655{
9656 struct drm_plane_state *plane_state;
9657 int hdisplay, vdisplay;
9658 int ret;
9659
9660 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
9661 if (IS_ERR(plane_state))
9662 return PTR_ERR(plane_state);
9663
9664 if (mode)
Daniel Vetter196cd5d2017-01-25 07:26:56 +01009665 drm_mode_get_hv_timing(mode, &hdisplay, &vdisplay);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009666 else
9667 hdisplay = vdisplay = 0;
9668
9669 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
9670 if (ret)
9671 return ret;
9672 drm_atomic_set_fb_for_plane(plane_state, fb);
9673 plane_state->crtc_x = 0;
9674 plane_state->crtc_y = 0;
9675 plane_state->crtc_w = hdisplay;
9676 plane_state->crtc_h = vdisplay;
9677 plane_state->src_x = x << 16;
9678 plane_state->src_y = y << 16;
9679 plane_state->src_w = hdisplay << 16;
9680 plane_state->src_h = vdisplay << 16;
9681
9682 return 0;
9683}
9684
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009685int intel_get_load_detect_pipe(struct drm_connector *connector,
9686 struct drm_display_mode *mode,
9687 struct intel_load_detect_pipe *old,
9688 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009689{
9690 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009691 struct intel_encoder *intel_encoder =
9692 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08009693 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009694 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009695 struct drm_crtc *crtc = NULL;
9696 struct drm_device *dev = encoder->dev;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009697 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94352cf2012-07-05 22:51:56 +02009698 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05009699 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009700 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009701 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009702 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -05009703 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009704
Chris Wilsond2dff872011-04-19 08:36:26 +01009705 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009706 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009707 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009708
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009709 old->restore_state = NULL;
9710
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009711 WARN_ON(!drm_modeset_is_locked(&config->connection_mutex));
Daniel Vetter6e9f7982014-05-29 23:54:47 +02009712
Jesse Barnes79e53942008-11-07 14:24:08 -08009713 /*
9714 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01009715 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009716 * - if the connector already has an assigned crtc, use it (but make
9717 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01009718 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009719 * - try to find the first unused crtc that can drive this connector,
9720 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08009721 */
9722
9723 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009724 if (connector->state->crtc) {
9725 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01009726
Rob Clark51fd3712013-11-19 12:10:12 -05009727 ret = drm_modeset_lock(&crtc->mutex, ctx);
9728 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009729 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +01009730
9731 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009732 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -08009733 }
9734
9735 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009736 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009737 i++;
9738 if (!(encoder->possible_crtcs & (1 << i)))
9739 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009740
9741 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
9742 if (ret)
9743 goto fail;
9744
9745 if (possible_crtc->state->enable) {
9746 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +03009747 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009748 }
Ville Syrjäläa4592492014-08-11 13:15:36 +03009749
9750 crtc = possible_crtc;
9751 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009752 }
9753
9754 /*
9755 * If we didn't find an unused CRTC, don't use any.
9756 */
9757 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01009758 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Dan Carpenterf4bf77b2017-04-14 22:54:25 +03009759 ret = -ENODEV;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009760 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009761 }
9762
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009763found:
9764 intel_crtc = to_intel_crtc(crtc);
9765
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01009766 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
9767 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009768 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009769
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009770 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009771 restore_state = drm_atomic_state_alloc(dev);
9772 if (!state || !restore_state) {
9773 ret = -ENOMEM;
9774 goto fail;
9775 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009776
9777 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009778 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009779
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009780 connector_state = drm_atomic_get_connector_state(state, connector);
9781 if (IS_ERR(connector_state)) {
9782 ret = PTR_ERR(connector_state);
9783 goto fail;
9784 }
9785
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009786 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
9787 if (ret)
9788 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009789
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009790 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9791 if (IS_ERR(crtc_state)) {
9792 ret = PTR_ERR(crtc_state);
9793 goto fail;
9794 }
9795
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +02009796 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009797
Chris Wilson64927112011-04-20 07:25:26 +01009798 if (!mode)
9799 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08009800
Chris Wilsond2dff872011-04-19 08:36:26 +01009801 /* We need a framebuffer large enough to accommodate all accesses
9802 * that the plane may generate whilst we perform load detection.
9803 * We can not rely on the fbcon either being present (we get called
9804 * during its initialisation to detect all boot displays, or it may
9805 * not even exist) or that it is large enough to satisfy the
9806 * requested mode.
9807 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02009808 fb = mode_fits_in_fbdev(dev, mode);
9809 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009810 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009811 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +01009812 } else
9813 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009814 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009815 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Dan Carpenterf4bf77b2017-04-14 22:54:25 +03009816 ret = PTR_ERR(fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009817 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009818 }
Chris Wilsond2dff872011-04-19 08:36:26 +01009819
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009820 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
9821 if (ret)
9822 goto fail;
9823
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009824 drm_framebuffer_unreference(fb);
9825
9826 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
9827 if (ret)
9828 goto fail;
9829
9830 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
9831 if (!ret)
9832 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
9833 if (!ret)
9834 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
9835 if (ret) {
9836 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
9837 goto fail;
9838 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +03009839
Maarten Lankhorst3ba86072016-02-29 09:18:57 +01009840 ret = drm_atomic_commit(state);
9841 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +01009842 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009843 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009844 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009845
9846 old->restore_state = restore_state;
Chris Wilson7abbd112017-01-19 11:37:49 +00009847 drm_atomic_state_put(state);
Chris Wilson71731882011-04-19 23:10:58 +01009848
Jesse Barnes79e53942008-11-07 14:24:08 -08009849 /* let the connector get through one full cycle before testing */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009850 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01009851 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009852
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009853fail:
Chris Wilson7fb71c82016-10-19 12:37:43 +01009854 if (state) {
9855 drm_atomic_state_put(state);
9856 state = NULL;
9857 }
9858 if (restore_state) {
9859 drm_atomic_state_put(restore_state);
9860 restore_state = NULL;
9861 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009862
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009863 if (ret == -EDEADLK)
9864 return ret;
Rob Clark51fd3712013-11-19 12:10:12 -05009865
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009866 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08009867}
9868
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009869void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02009870 struct intel_load_detect_pipe *old,
9871 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009872{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009873 struct intel_encoder *intel_encoder =
9874 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01009875 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009876 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009877 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009878
Chris Wilsond2dff872011-04-19 08:36:26 +01009879 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009880 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009881 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009882
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009883 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +01009884 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009885
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01009886 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Chris Wilson08536952016-10-14 13:18:18 +01009887 if (ret)
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009888 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +01009889 drm_atomic_state_put(state);
Jesse Barnes79e53942008-11-07 14:24:08 -08009890}
9891
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009892static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009893 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009894{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009895 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009896 u32 dpll = pipe_config->dpll_hw_state.dpll;
9897
9898 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02009899 return dev_priv->vbt.lvds_ssc_freq;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009900 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009901 return 120000;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009902 else if (!IS_GEN2(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009903 return 96000;
9904 else
9905 return 48000;
9906}
9907
Jesse Barnes79e53942008-11-07 14:24:08 -08009908/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009909static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009910 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08009911{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009912 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009913 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009914 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03009915 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08009916 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009917 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +03009918 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009919 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08009920
9921 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03009922 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009923 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03009924 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009925
9926 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009927 if (IS_PINEVIEW(dev_priv)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009928 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
9929 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08009930 } else {
9931 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
9932 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
9933 }
9934
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009935 if (!IS_GEN2(dev_priv)) {
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009936 if (IS_PINEVIEW(dev_priv))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009937 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
9938 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08009939 else
9940 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08009941 DPLL_FPA01_P1_POST_DIV_SHIFT);
9942
9943 switch (dpll & DPLL_MODE_MASK) {
9944 case DPLLB_MODE_DAC_SERIAL:
9945 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
9946 5 : 10;
9947 break;
9948 case DPLLB_MODE_LVDS:
9949 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
9950 7 : 14;
9951 break;
9952 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08009953 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08009954 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009955 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08009956 }
9957
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009958 if (IS_PINEVIEW(dev_priv))
Imre Deakdccbea32015-06-22 23:35:51 +03009959 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02009960 else
Imre Deakdccbea32015-06-22 23:35:51 +03009961 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08009962 } else {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009963 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02009964 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08009965
9966 if (is_lvds) {
9967 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
9968 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02009969
9970 if (lvds & LVDS_CLKB_POWER_UP)
9971 clock.p2 = 7;
9972 else
9973 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08009974 } else {
9975 if (dpll & PLL_P1_DIVIDE_BY_TWO)
9976 clock.p1 = 2;
9977 else {
9978 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
9979 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
9980 }
9981 if (dpll & PLL_P2_DIVIDE_BY_4)
9982 clock.p2 = 4;
9983 else
9984 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08009985 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009986
Imre Deakdccbea32015-06-22 23:35:51 +03009987 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08009988 }
9989
Ville Syrjälä18442d02013-09-13 16:00:08 +03009990 /*
9991 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01009992 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03009993 * encoder's get_config() function.
9994 */
Imre Deakdccbea32015-06-22 23:35:51 +03009995 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009996}
9997
Ville Syrjälä6878da02013-09-13 15:59:11 +03009998int intel_dotclock_calculate(int link_freq,
9999 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010000{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010001 /*
10002 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010003 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010004 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010005 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010006 *
10007 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010008 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010009 */
10010
Ville Syrjälä6878da02013-09-13 15:59:11 +030010011 if (!m_n->link_n)
10012 return 0;
10013
10014 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10015}
10016
Ville Syrjälä18442d02013-09-13 16:00:08 +030010017static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010018 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010019{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010020 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010021
10022 /* read out port_clock from the DPLL */
10023 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010024
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010025 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010026 * In case there is an active pipe without active ports,
10027 * we may need some idea for the dotclock anyway.
10028 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010029 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010030 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020010031 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010032 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010033}
10034
10035/** Returns the currently programmed mode of the given pipe. */
10036struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10037 struct drm_crtc *crtc)
10038{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010039 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010040 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010041 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010042 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010043 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010044 int htot = I915_READ(HTOTAL(cpu_transcoder));
10045 int hsync = I915_READ(HSYNC(cpu_transcoder));
10046 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10047 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010048 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010049
10050 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10051 if (!mode)
10052 return NULL;
10053
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010054 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10055 if (!pipe_config) {
10056 kfree(mode);
10057 return NULL;
10058 }
10059
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010060 /*
10061 * Construct a pipe_config sufficient for getting the clock info
10062 * back out of crtc_clock_get.
10063 *
10064 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10065 * to use a real value here instead.
10066 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010067 pipe_config->cpu_transcoder = (enum transcoder) pipe;
10068 pipe_config->pixel_multiplier = 1;
10069 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10070 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10071 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
10072 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010073
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010074 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010075 mode->hdisplay = (htot & 0xffff) + 1;
10076 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10077 mode->hsync_start = (hsync & 0xffff) + 1;
10078 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10079 mode->vdisplay = (vtot & 0xffff) + 1;
10080 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10081 mode->vsync_start = (vsync & 0xffff) + 1;
10082 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10083
10084 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010085
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010086 kfree(pipe_config);
10087
Jesse Barnes79e53942008-11-07 14:24:08 -080010088 return mode;
10089}
10090
10091static void intel_crtc_destroy(struct drm_crtc *crtc)
10092{
10093 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010094 struct drm_device *dev = crtc->dev;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010095 struct intel_flip_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010096
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010097 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010098 work = intel_crtc->flip_work;
10099 intel_crtc->flip_work = NULL;
10100 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010101
Daniel Vetter5a21b662016-05-24 17:13:53 +020010102 if (work) {
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010103 cancel_work_sync(&work->mmio_work);
10104 cancel_work_sync(&work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010105 kfree(work);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010106 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010107
10108 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010109
Jesse Barnes79e53942008-11-07 14:24:08 -080010110 kfree(intel_crtc);
10111}
10112
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010113static void intel_unpin_work_fn(struct work_struct *__work)
10114{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010115 struct intel_flip_work *work =
10116 container_of(__work, struct intel_flip_work, unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010117 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10118 struct drm_device *dev = crtc->base.dev;
10119 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010120
Daniel Vetter5a21b662016-05-24 17:13:53 +020010121 if (is_mmio_work(work))
10122 flush_work(&work->mmio_work);
10123
10124 mutex_lock(&dev->struct_mutex);
Chris Wilsonbe1e3412017-01-16 15:21:27 +000010125 intel_unpin_fb_vma(work->old_vma);
Chris Wilsonf8c417c2016-07-20 13:31:53 +010010126 i915_gem_object_put(work->pending_flip_obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010127 mutex_unlock(&dev->struct_mutex);
10128
Chris Wilsone8a261e2016-07-20 13:31:49 +010010129 i915_gem_request_put(work->flip_queued_req);
10130
Chris Wilson5748b6a2016-08-04 16:32:38 +010010131 intel_frontbuffer_flip_complete(to_i915(dev),
10132 to_intel_plane(primary)->frontbuffer_bit);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010133 intel_fbc_post_update(crtc);
10134 drm_framebuffer_unreference(work->old_fb);
10135
10136 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10137 atomic_dec(&crtc->unpin_work_count);
10138
10139 kfree(work);
10140}
10141
10142/* Is 'a' after or equal to 'b'? */
10143static bool g4x_flip_count_after_eq(u32 a, u32 b)
10144{
10145 return !((a - b) & 0x80000000);
10146}
10147
10148static bool __pageflip_finished_cs(struct intel_crtc *crtc,
10149 struct intel_flip_work *work)
10150{
10151 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010152 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010153
Chris Wilson8af29b02016-09-09 14:11:47 +010010154 if (abort_flip_on_reset(crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010155 return true;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010156
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010157 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020010158 * The relevant registers doen't exist on pre-ctg.
10159 * As the flip done interrupt doesn't trigger for mmio
10160 * flips on gmch platforms, a flip count check isn't
10161 * really needed there. But since ctg has the registers,
10162 * include it in the check anyway.
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010163 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010164 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010165 return true;
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010166
Daniel Vetter5a21b662016-05-24 17:13:53 +020010167 /*
10168 * BDW signals flip done immediately if the plane
10169 * is disabled, even if the plane enable is already
10170 * armed to occur at the next vblank :(
10171 */
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020010172
Daniel Vetter5a21b662016-05-24 17:13:53 +020010173 /*
10174 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10175 * used the same base address. In that case the mmio flip might
10176 * have completed, but the CS hasn't even executed the flip yet.
10177 *
10178 * A flip count check isn't enough as the CS might have updated
10179 * the base address just after start of vblank, but before we
10180 * managed to process the interrupt. This means we'd complete the
10181 * CS flip too soon.
10182 *
10183 * Combining both checks should get us a good enough result. It may
10184 * still happen that the CS flip has been executed, but has not
10185 * yet actually completed. But in case the base address is the same
10186 * anyway, we don't really care.
10187 */
10188 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10189 crtc->flip_work->gtt_offset &&
10190 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
10191 crtc->flip_work->flip_count);
10192}
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010193
Daniel Vetter5a21b662016-05-24 17:13:53 +020010194static bool
10195__pageflip_finished_mmio(struct intel_crtc *crtc,
10196 struct intel_flip_work *work)
10197{
10198 /*
10199 * MMIO work completes when vblank is different from
10200 * flip_queued_vblank.
10201 *
10202 * Reset counter value doesn't matter, this is handled by
10203 * i915_wait_request finishing early, so no need to handle
10204 * reset here.
10205 */
10206 return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010207}
10208
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010209
10210static bool pageflip_finished(struct intel_crtc *crtc,
10211 struct intel_flip_work *work)
10212{
10213 if (!atomic_read(&work->pending))
10214 return false;
10215
10216 smp_rmb();
10217
Daniel Vetter5a21b662016-05-24 17:13:53 +020010218 if (is_mmio_work(work))
10219 return __pageflip_finished_mmio(crtc, work);
10220 else
10221 return __pageflip_finished_cs(crtc, work);
10222}
10223
10224void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe)
10225{
Chris Wilson91c8a322016-07-05 10:40:23 +010010226 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020010227 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010228 struct intel_flip_work *work;
10229 unsigned long flags;
10230
10231 /* Ignore early vblank irqs */
10232 if (!crtc)
10233 return;
10234
Daniel Vetterf3260382014-09-15 14:55:23 +020010235 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020010236 * This is called both by irq handlers and the reset code (to complete
10237 * lost pageflips) so needs the full irqsave spinlocks.
Chris Wilsone7d841c2012-12-03 11:36:30 +000010238 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020010239 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010240 work = crtc->flip_work;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010241
10242 if (work != NULL &&
10243 !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010244 pageflip_finished(crtc, work))
10245 page_flip_completed(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010246
10247 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010248}
10249
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010250void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010251{
Chris Wilson91c8a322016-07-05 10:40:23 +010010252 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020010253 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010254 struct intel_flip_work *work;
10255 unsigned long flags;
10256
10257 /* Ignore early vblank irqs */
10258 if (!crtc)
10259 return;
10260
10261 /*
10262 * This is called both by irq handlers and the reset code (to complete
10263 * lost pageflips) so needs the full irqsave spinlocks.
10264 */
10265 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010266 work = crtc->flip_work;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010267
Daniel Vetter5a21b662016-05-24 17:13:53 +020010268 if (work != NULL &&
10269 is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010270 pageflip_finished(crtc, work))
10271 page_flip_completed(crtc);
Maarten Lankhorst68858432016-05-17 15:07:52 +020010272
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010273 spin_unlock_irqrestore(&dev->event_lock, flags);
10274}
10275
Daniel Vetter5a21b662016-05-24 17:13:53 +020010276static inline void intel_mark_page_flip_active(struct intel_crtc *crtc,
10277 struct intel_flip_work *work)
10278{
10279 work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc);
10280
10281 /* Ensure that the work item is consistent when activating it ... */
10282 smp_mb__before_atomic();
10283 atomic_set(&work->pending, 1);
10284}
10285
10286static int intel_gen2_queue_flip(struct drm_device *dev,
10287 struct drm_crtc *crtc,
10288 struct drm_framebuffer *fb,
10289 struct drm_i915_gem_object *obj,
10290 struct drm_i915_gem_request *req,
10291 uint32_t flags)
10292{
Daniel Vetter5a21b662016-05-24 17:13:53 +020010293 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010294 u32 flip_mask, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010295
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010296 cs = intel_ring_begin(req, 6);
10297 if (IS_ERR(cs))
10298 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010299
10300 /* Can't queue multiple flips, so wait for the previous
10301 * one to finish before executing the next.
10302 */
10303 if (intel_crtc->plane)
10304 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10305 else
10306 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010307 *cs++ = MI_WAIT_FOR_EVENT | flip_mask;
10308 *cs++ = MI_NOOP;
10309 *cs++ = MI_DISPLAY_FLIP | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10310 *cs++ = fb->pitches[0];
10311 *cs++ = intel_crtc->flip_work->gtt_offset;
10312 *cs++ = 0; /* aux display base address, unused */
Daniel Vetter5a21b662016-05-24 17:13:53 +020010313
10314 return 0;
10315}
10316
10317static int intel_gen3_queue_flip(struct drm_device *dev,
10318 struct drm_crtc *crtc,
10319 struct drm_framebuffer *fb,
10320 struct drm_i915_gem_object *obj,
10321 struct drm_i915_gem_request *req,
10322 uint32_t flags)
10323{
Daniel Vetter5a21b662016-05-24 17:13:53 +020010324 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010325 u32 flip_mask, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010326
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010327 cs = intel_ring_begin(req, 6);
10328 if (IS_ERR(cs))
10329 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010330
10331 if (intel_crtc->plane)
10332 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10333 else
10334 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010335 *cs++ = MI_WAIT_FOR_EVENT | flip_mask;
10336 *cs++ = MI_NOOP;
10337 *cs++ = MI_DISPLAY_FLIP_I915 | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10338 *cs++ = fb->pitches[0];
10339 *cs++ = intel_crtc->flip_work->gtt_offset;
10340 *cs++ = MI_NOOP;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010341
10342 return 0;
10343}
10344
10345static int intel_gen4_queue_flip(struct drm_device *dev,
10346 struct drm_crtc *crtc,
10347 struct drm_framebuffer *fb,
10348 struct drm_i915_gem_object *obj,
10349 struct drm_i915_gem_request *req,
10350 uint32_t flags)
10351{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010352 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010353 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010354 u32 pf, pipesrc, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010355
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010356 cs = intel_ring_begin(req, 4);
10357 if (IS_ERR(cs))
10358 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010359
10360 /* i965+ uses the linear or tiled offsets from the
10361 * Display Registers (which do not change across a page-flip)
10362 * so we need only reprogram the base address.
10363 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010364 *cs++ = MI_DISPLAY_FLIP | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10365 *cs++ = fb->pitches[0];
10366 *cs++ = intel_crtc->flip_work->gtt_offset |
10367 intel_fb_modifier_to_tiling(fb->modifier);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010368
10369 /* XXX Enabling the panel-fitter across page-flip is so far
10370 * untested on non-native modes, so ignore it for now.
10371 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10372 */
10373 pf = 0;
10374 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010375 *cs++ = pf | pipesrc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010376
10377 return 0;
10378}
10379
10380static int intel_gen6_queue_flip(struct drm_device *dev,
10381 struct drm_crtc *crtc,
10382 struct drm_framebuffer *fb,
10383 struct drm_i915_gem_object *obj,
10384 struct drm_i915_gem_request *req,
10385 uint32_t flags)
10386{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010387 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010388 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010389 u32 pf, pipesrc, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010390
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010391 cs = intel_ring_begin(req, 4);
10392 if (IS_ERR(cs))
10393 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010394
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010395 *cs++ = MI_DISPLAY_FLIP | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10396 *cs++ = fb->pitches[0] | intel_fb_modifier_to_tiling(fb->modifier);
10397 *cs++ = intel_crtc->flip_work->gtt_offset;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010398
10399 /* Contrary to the suggestions in the documentation,
10400 * "Enable Panel Fitter" does not seem to be required when page
10401 * flipping with a non-native mode, and worse causes a normal
10402 * modeset to fail.
10403 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10404 */
10405 pf = 0;
10406 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010407 *cs++ = pf | pipesrc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010408
10409 return 0;
10410}
10411
10412static int intel_gen7_queue_flip(struct drm_device *dev,
10413 struct drm_crtc *crtc,
10414 struct drm_framebuffer *fb,
10415 struct drm_i915_gem_object *obj,
10416 struct drm_i915_gem_request *req,
10417 uint32_t flags)
10418{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010419 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010420 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010421 u32 *cs, plane_bit = 0;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010422 int len, ret;
10423
10424 switch (intel_crtc->plane) {
10425 case PLANE_A:
10426 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
10427 break;
10428 case PLANE_B:
10429 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
10430 break;
10431 case PLANE_C:
10432 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
10433 break;
10434 default:
10435 WARN_ONCE(1, "unknown plane in flip command\n");
10436 return -ENODEV;
10437 }
10438
10439 len = 4;
Chris Wilsonb5321f32016-08-02 22:50:18 +010010440 if (req->engine->id == RCS) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010441 len += 6;
10442 /*
10443 * On Gen 8, SRM is now taking an extra dword to accommodate
10444 * 48bits addresses, and we need a NOOP for the batch size to
10445 * stay even.
10446 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010447 if (IS_GEN8(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010448 len += 2;
10449 }
10450
10451 /*
10452 * BSpec MI_DISPLAY_FLIP for IVB:
10453 * "The full packet must be contained within the same cache line."
10454 *
10455 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
10456 * cacheline, if we ever start emitting more commands before
10457 * the MI_DISPLAY_FLIP we may need to first emit everything else,
10458 * then do the cacheline alignment, and finally emit the
10459 * MI_DISPLAY_FLIP.
10460 */
10461 ret = intel_ring_cacheline_align(req);
10462 if (ret)
10463 return ret;
10464
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010465 cs = intel_ring_begin(req, len);
10466 if (IS_ERR(cs))
10467 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010468
10469 /* Unmask the flip-done completion message. Note that the bspec says that
10470 * we should do this for both the BCS and RCS, and that we must not unmask
10471 * more than one flip event at any time (or ensure that one flip message
10472 * can be sent by waiting for flip-done prior to queueing new flips).
10473 * Experimentation says that BCS works despite DERRMR masking all
10474 * flip-done completion events and that unmasking all planes at once
10475 * for the RCS also doesn't appear to drop events. Setting the DERRMR
10476 * to zero does lead to lockups within MI_DISPLAY_FLIP.
10477 */
Chris Wilsonb5321f32016-08-02 22:50:18 +010010478 if (req->engine->id == RCS) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010479 *cs++ = MI_LOAD_REGISTER_IMM(1);
10480 *cs++ = i915_mmio_reg_offset(DERRMR);
10481 *cs++ = ~(DERRMR_PIPEA_PRI_FLIP_DONE |
10482 DERRMR_PIPEB_PRI_FLIP_DONE |
10483 DERRMR_PIPEC_PRI_FLIP_DONE);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010484 if (IS_GEN8(dev_priv))
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010485 *cs++ = MI_STORE_REGISTER_MEM_GEN8 |
10486 MI_SRM_LRM_GLOBAL_GTT;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010487 else
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010488 *cs++ = MI_STORE_REGISTER_MEM | MI_SRM_LRM_GLOBAL_GTT;
10489 *cs++ = i915_mmio_reg_offset(DERRMR);
10490 *cs++ = i915_ggtt_offset(req->engine->scratch) + 256;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010491 if (IS_GEN8(dev_priv)) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010492 *cs++ = 0;
10493 *cs++ = MI_NOOP;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010494 }
10495 }
10496
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010497 *cs++ = MI_DISPLAY_FLIP_I915 | plane_bit;
10498 *cs++ = fb->pitches[0] | intel_fb_modifier_to_tiling(fb->modifier);
10499 *cs++ = intel_crtc->flip_work->gtt_offset;
10500 *cs++ = MI_NOOP;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010501
10502 return 0;
10503}
10504
10505static bool use_mmio_flip(struct intel_engine_cs *engine,
10506 struct drm_i915_gem_object *obj)
10507{
10508 /*
10509 * This is not being used for older platforms, because
10510 * non-availability of flip done interrupt forces us to use
10511 * CS flips. Older platforms derive flip done using some clever
10512 * tricks involving the flip_pending status bits and vblank irqs.
10513 * So using MMIO flips there would disrupt this mechanism.
10514 */
10515
10516 if (engine == NULL)
10517 return true;
10518
10519 if (INTEL_GEN(engine->i915) < 5)
10520 return false;
10521
10522 if (i915.use_mmio_flip < 0)
10523 return false;
10524 else if (i915.use_mmio_flip > 0)
10525 return true;
10526 else if (i915.enable_execlists)
10527 return true;
Chris Wilsonc37efb92016-06-17 08:28:47 +010010528
Chris Wilsond07f0e52016-10-28 13:58:44 +010010529 return engine != i915_gem_object_last_write_engine(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010530}
10531
10532static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
10533 unsigned int rotation,
10534 struct intel_flip_work *work)
10535{
10536 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010537 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010538 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
10539 const enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +020010540 u32 ctl, stride = skl_plane_stride(fb, 0, rotation);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010541
10542 ctl = I915_READ(PLANE_CTL(pipe, 0));
10543 ctl &= ~PLANE_CTL_TILED_MASK;
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010544 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -070010545 case DRM_FORMAT_MOD_LINEAR:
Daniel Vetter5a21b662016-05-24 17:13:53 +020010546 break;
10547 case I915_FORMAT_MOD_X_TILED:
10548 ctl |= PLANE_CTL_TILED_X;
10549 break;
10550 case I915_FORMAT_MOD_Y_TILED:
10551 ctl |= PLANE_CTL_TILED_Y;
10552 break;
10553 case I915_FORMAT_MOD_Yf_TILED:
10554 ctl |= PLANE_CTL_TILED_YF;
10555 break;
10556 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010557 MISSING_CASE(fb->modifier);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010558 }
10559
10560 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020010561 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
10562 * PLANE_SURF updates, the update is then guaranteed to be atomic.
10563 */
10564 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
10565 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
10566
10567 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
10568 POSTING_READ(PLANE_SURF(pipe, 0));
10569}
10570
10571static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
10572 struct intel_flip_work *work)
10573{
10574 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010575 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä72618eb2016-02-04 20:38:20 +020010576 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010577 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
10578 u32 dspcntr;
10579
10580 dspcntr = I915_READ(reg);
10581
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010582 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010583 dspcntr |= DISPPLANE_TILED;
10584 else
10585 dspcntr &= ~DISPPLANE_TILED;
10586
10587 I915_WRITE(reg, dspcntr);
10588
10589 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
10590 POSTING_READ(DSPSURF(intel_crtc->plane));
10591}
10592
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010593static void intel_mmio_flip_work_func(struct work_struct *w)
Damien Lespiauff944562014-11-20 14:58:16 +000010594{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010595 struct intel_flip_work *work =
10596 container_of(w, struct intel_flip_work, mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010597 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10598 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
10599 struct intel_framebuffer *intel_fb =
10600 to_intel_framebuffer(crtc->base.primary->fb);
10601 struct drm_i915_gem_object *obj = intel_fb->obj;
10602
Chris Wilsond07f0e52016-10-28 13:58:44 +010010603 WARN_ON(i915_gem_object_wait(obj, 0, MAX_SCHEDULE_TIMEOUT, NULL) < 0);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010604
10605 intel_pipe_update_start(crtc);
10606
10607 if (INTEL_GEN(dev_priv) >= 9)
10608 skl_do_mmio_flip(crtc, work->rotation, work);
10609 else
10610 /* use_mmio_flip() retricts MMIO flips to ilk+ */
10611 ilk_do_mmio_flip(crtc, work);
10612
10613 intel_pipe_update_end(crtc, work);
10614}
10615
10616static int intel_default_queue_flip(struct drm_device *dev,
10617 struct drm_crtc *crtc,
10618 struct drm_framebuffer *fb,
10619 struct drm_i915_gem_object *obj,
10620 struct drm_i915_gem_request *req,
10621 uint32_t flags)
10622{
10623 return -ENODEV;
10624}
10625
10626static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv,
10627 struct intel_crtc *intel_crtc,
10628 struct intel_flip_work *work)
10629{
10630 u32 addr, vblank;
10631
10632 if (!atomic_read(&work->pending))
10633 return false;
10634
10635 smp_rmb();
10636
10637 vblank = intel_crtc_get_vblank_counter(intel_crtc);
10638 if (work->flip_ready_vblank == 0) {
10639 if (work->flip_queued_req &&
Chris Wilsonf69a02c2016-07-01 17:23:16 +010010640 !i915_gem_request_completed(work->flip_queued_req))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010641 return false;
10642
10643 work->flip_ready_vblank = vblank;
10644 }
10645
10646 if (vblank - work->flip_ready_vblank < 3)
10647 return false;
10648
10649 /* Potential stall - if we see that the flip has happened,
10650 * assume a missed interrupt. */
10651 if (INTEL_GEN(dev_priv) >= 4)
10652 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
10653 else
10654 addr = I915_READ(DSPADDR(intel_crtc->plane));
10655
10656 /* There is a potential issue here with a false positive after a flip
10657 * to the same address. We could address this by checking for a
10658 * non-incrementing frame counter.
10659 */
10660 return addr == work->gtt_offset;
10661}
10662
10663void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
10664{
Chris Wilson91c8a322016-07-05 10:40:23 +010010665 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020010666 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010667 struct intel_flip_work *work;
10668
10669 WARN_ON(!in_interrupt());
10670
10671 if (crtc == NULL)
10672 return;
10673
10674 spin_lock(&dev->event_lock);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010675 work = crtc->flip_work;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010676
10677 if (work != NULL && !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010678 __pageflip_stall_check_cs(dev_priv, crtc, work)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010679 WARN_ONCE(1,
10680 "Kicking stuck page flip: queued at %d, now %d\n",
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010681 work->flip_queued_vblank, intel_crtc_get_vblank_counter(crtc));
10682 page_flip_completed(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010683 work = NULL;
10684 }
10685
10686 if (work != NULL && !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010687 intel_crtc_get_vblank_counter(crtc) - work->flip_queued_vblank > 1)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010688 intel_queue_rps_boost_for_request(work->flip_queued_req);
10689 spin_unlock(&dev->event_lock);
10690}
10691
Maarten Lankhorst4c01ded2016-12-22 11:33:23 +010010692__maybe_unused
Daniel Vetter5a21b662016-05-24 17:13:53 +020010693static int intel_crtc_page_flip(struct drm_crtc *crtc,
10694 struct drm_framebuffer *fb,
10695 struct drm_pending_vblank_event *event,
10696 uint32_t page_flip_flags)
10697{
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010698 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010699 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010700 struct drm_framebuffer *old_fb = crtc->primary->fb;
10701 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
10702 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10703 struct drm_plane *primary = crtc->primary;
10704 enum pipe pipe = intel_crtc->pipe;
10705 struct intel_flip_work *work;
10706 struct intel_engine_cs *engine;
10707 bool mmio_flip;
Chris Wilson8e637172016-08-02 22:50:26 +010010708 struct drm_i915_gem_request *request;
Chris Wilson058d88c2016-08-15 10:49:06 +010010709 struct i915_vma *vma;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010710 int ret;
Sourab Gupta84c33a62014-06-02 16:47:17 +053010711
Daniel Vetter5a21b662016-05-24 17:13:53 +020010712 /*
10713 * drm_mode_page_flip_ioctl() should already catch this, but double
10714 * check to be safe. In the future we may enable pageflipping from
10715 * a disabled primary plane.
10716 */
10717 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
10718 return -EBUSY;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020010719
Daniel Vetter5a21b662016-05-24 17:13:53 +020010720 /* Can't change pixel format via MI display flips. */
Ville Syrjälädbd4d572016-11-18 21:53:10 +020010721 if (fb->format != crtc->primary->fb->format)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010722 return -EINVAL;
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010723
Daniel Vetter5a21b662016-05-24 17:13:53 +020010724 /*
10725 * TILEOFF/LINOFF registers can't be changed via MI display flips.
10726 * Note that pitch changes could also affect these register.
10727 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010728 if (INTEL_GEN(dev_priv) > 3 &&
Daniel Vetter5a21b662016-05-24 17:13:53 +020010729 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
10730 fb->pitches[0] != crtc->primary->fb->pitches[0]))
10731 return -EINVAL;
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010732
Daniel Vetter5a21b662016-05-24 17:13:53 +020010733 if (i915_terminally_wedged(&dev_priv->gpu_error))
10734 goto out_hang;
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010735
Daniel Vetter5a21b662016-05-24 17:13:53 +020010736 work = kzalloc(sizeof(*work), GFP_KERNEL);
10737 if (work == NULL)
10738 return -ENOMEM;
10739
10740 work->event = event;
10741 work->crtc = crtc;
10742 work->old_fb = old_fb;
10743 INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
Sourab Gupta84c33a62014-06-02 16:47:17 +053010744
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020010745 ret = drm_crtc_vblank_get(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010746 if (ret)
10747 goto free_work;
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020010748
Daniel Vetter5a21b662016-05-24 17:13:53 +020010749 /* We borrow the event spin lock for protecting flip_work */
10750 spin_lock_irq(&dev->event_lock);
10751 if (intel_crtc->flip_work) {
10752 /* Before declaring the flip queue wedged, check if
10753 * the hardware completed the operation behind our backs.
10754 */
10755 if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) {
10756 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
10757 page_flip_completed(intel_crtc);
10758 } else {
10759 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
10760 spin_unlock_irq(&dev->event_lock);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020010761
Daniel Vetter5a21b662016-05-24 17:13:53 +020010762 drm_crtc_vblank_put(crtc);
10763 kfree(work);
10764 return -EBUSY;
10765 }
10766 }
10767 intel_crtc->flip_work = work;
10768 spin_unlock_irq(&dev->event_lock);
Alex Goinsfd8e0582015-11-25 18:43:38 -080010769
Daniel Vetter5a21b662016-05-24 17:13:53 +020010770 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
10771 flush_workqueue(dev_priv->wq);
10772
10773 /* Reference the objects for the scheduled work. */
10774 drm_framebuffer_reference(work->old_fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010775
10776 crtc->primary->fb = fb;
10777 update_state_fb(crtc->primary);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +020010778
Chris Wilson25dc5562016-07-20 13:31:52 +010010779 work->pending_flip_obj = i915_gem_object_get(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010780
10781 ret = i915_mutex_lock_interruptible(dev);
10782 if (ret)
10783 goto cleanup;
10784
Chris Wilson8af29b02016-09-09 14:11:47 +010010785 intel_crtc->reset_count = i915_reset_count(&dev_priv->gpu_error);
Chris Wilson8c185ec2017-03-16 17:13:02 +000010786 if (i915_reset_backoff_or_wedged(&dev_priv->gpu_error)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010787 ret = -EIO;
Matthew Auldddbb2712016-11-28 10:36:48 +000010788 goto unlock;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010789 }
10790
10791 atomic_inc(&intel_crtc->unpin_work_count);
10792
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010793 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010794 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
10795
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010010796 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053010797 engine = dev_priv->engine[BCS];
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010798 if (fb->modifier != old_fb->modifier)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010799 /* vlv: DISPLAY_FLIP fails to change tiling */
10800 engine = NULL;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +010010801 } else if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053010802 engine = dev_priv->engine[BCS];
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010803 } else if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilsond07f0e52016-10-28 13:58:44 +010010804 engine = i915_gem_object_last_write_engine(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010805 if (engine == NULL || engine->id != RCS)
Akash Goel3b3f1652016-10-13 22:44:48 +053010806 engine = dev_priv->engine[BCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020010807 } else {
Akash Goel3b3f1652016-10-13 22:44:48 +053010808 engine = dev_priv->engine[RCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020010809 }
10810
10811 mmio_flip = use_mmio_flip(engine, obj);
10812
Chris Wilson058d88c2016-08-15 10:49:06 +010010813 vma = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
10814 if (IS_ERR(vma)) {
10815 ret = PTR_ERR(vma);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010816 goto cleanup_pending;
Chris Wilson058d88c2016-08-15 10:49:06 +010010817 }
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010818
Chris Wilsonbe1e3412017-01-16 15:21:27 +000010819 work->old_vma = to_intel_plane_state(primary->state)->vma;
10820 to_intel_plane_state(primary->state)->vma = vma;
10821
10822 work->gtt_offset = i915_ggtt_offset(vma) + intel_crtc->dspaddr_offset;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010823 work->rotation = crtc->primary->state->rotation;
10824
Paulo Zanoni1f0613162016-08-17 16:41:44 -030010825 /*
10826 * There's the potential that the next frame will not be compatible with
10827 * FBC, so we want to call pre_update() before the actual page flip.
10828 * The problem is that pre_update() caches some information about the fb
10829 * object, so we want to do this only after the object is pinned. Let's
10830 * be on the safe side and do this immediately before scheduling the
10831 * flip.
10832 */
10833 intel_fbc_pre_update(intel_crtc, intel_crtc->config,
10834 to_intel_plane_state(primary->state));
10835
Daniel Vetter5a21b662016-05-24 17:13:53 +020010836 if (mmio_flip) {
10837 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
Imre Deak6277c8d2016-09-20 14:58:19 +030010838 queue_work(system_unbound_wq, &work->mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010839 } else {
Chris Wilsone8a9c582016-12-18 15:37:20 +000010840 request = i915_gem_request_alloc(engine,
10841 dev_priv->kernel_context);
Chris Wilson8e637172016-08-02 22:50:26 +010010842 if (IS_ERR(request)) {
10843 ret = PTR_ERR(request);
10844 goto cleanup_unpin;
10845 }
10846
Chris Wilsona2bc4692016-09-09 14:11:56 +010010847 ret = i915_gem_request_await_object(request, obj, false);
Chris Wilson8e637172016-08-02 22:50:26 +010010848 if (ret)
10849 goto cleanup_request;
10850
Daniel Vetter5a21b662016-05-24 17:13:53 +020010851 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
10852 page_flip_flags);
10853 if (ret)
Chris Wilson8e637172016-08-02 22:50:26 +010010854 goto cleanup_request;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010855
10856 intel_mark_page_flip_active(intel_crtc, work);
10857
Chris Wilson8e637172016-08-02 22:50:26 +010010858 work->flip_queued_req = i915_gem_request_get(request);
Chris Wilsone642c852017-03-17 11:47:09 +000010859 i915_add_request(request);
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010860 }
10861
Chris Wilson92117f02016-11-28 14:36:48 +000010862 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010863 i915_gem_track_fb(intel_fb_obj(old_fb), obj,
10864 to_intel_plane(primary)->frontbuffer_bit);
10865 mutex_unlock(&dev->struct_mutex);
10866
Chris Wilson5748b6a2016-08-04 16:32:38 +010010867 intel_frontbuffer_flip_prepare(to_i915(dev),
Daniel Vetter5a21b662016-05-24 17:13:53 +020010868 to_intel_plane(primary)->frontbuffer_bit);
10869
10870 trace_i915_flip_request(intel_crtc->plane, obj);
10871
10872 return 0;
10873
Chris Wilson8e637172016-08-02 22:50:26 +010010874cleanup_request:
Chris Wilsone642c852017-03-17 11:47:09 +000010875 i915_add_request(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010876cleanup_unpin:
Chris Wilsonbe1e3412017-01-16 15:21:27 +000010877 to_intel_plane_state(primary->state)->vma = work->old_vma;
10878 intel_unpin_fb_vma(vma);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010879cleanup_pending:
Daniel Vetter5a21b662016-05-24 17:13:53 +020010880 atomic_dec(&intel_crtc->unpin_work_count);
Matthew Auldddbb2712016-11-28 10:36:48 +000010881unlock:
Daniel Vetter5a21b662016-05-24 17:13:53 +020010882 mutex_unlock(&dev->struct_mutex);
10883cleanup:
10884 crtc->primary->fb = old_fb;
10885 update_state_fb(crtc->primary);
10886
Chris Wilsonf0cd5182016-10-28 13:58:43 +010010887 i915_gem_object_put(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010888 drm_framebuffer_unreference(work->old_fb);
10889
10890 spin_lock_irq(&dev->event_lock);
10891 intel_crtc->flip_work = NULL;
10892 spin_unlock_irq(&dev->event_lock);
10893
10894 drm_crtc_vblank_put(crtc);
10895free_work:
10896 kfree(work);
10897
10898 if (ret == -EIO) {
10899 struct drm_atomic_state *state;
10900 struct drm_plane_state *plane_state;
10901
10902out_hang:
10903 state = drm_atomic_state_alloc(dev);
10904 if (!state)
10905 return -ENOMEM;
Daniel Vetterb260ac32017-04-03 10:32:52 +020010906 state->acquire_ctx = dev->mode_config.acquire_ctx;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010907
10908retry:
10909 plane_state = drm_atomic_get_plane_state(state, primary);
10910 ret = PTR_ERR_OR_ZERO(plane_state);
10911 if (!ret) {
10912 drm_atomic_set_fb_for_plane(plane_state, fb);
10913
10914 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
10915 if (!ret)
10916 ret = drm_atomic_commit(state);
10917 }
10918
10919 if (ret == -EDEADLK) {
10920 drm_modeset_backoff(state->acquire_ctx);
10921 drm_atomic_state_clear(state);
10922 goto retry;
10923 }
10924
Chris Wilson08536952016-10-14 13:18:18 +010010925 drm_atomic_state_put(state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010926
10927 if (ret == 0 && event) {
10928 spin_lock_irq(&dev->event_lock);
10929 drm_crtc_send_vblank_event(crtc, event);
10930 spin_unlock_irq(&dev->event_lock);
10931 }
10932 }
10933 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010934}
10935
Daniel Vetter5a21b662016-05-24 17:13:53 +020010936
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010937/**
10938 * intel_wm_need_update - Check whether watermarks need updating
10939 * @plane: drm plane
10940 * @state: new plane state
10941 *
10942 * Check current plane state versus the new one to determine whether
10943 * watermarks need to be recalculated.
10944 *
10945 * Returns true or false.
10946 */
10947static bool intel_wm_need_update(struct drm_plane *plane,
10948 struct drm_plane_state *state)
10949{
Matt Roperd21fbe82015-09-24 15:53:12 -070010950 struct intel_plane_state *new = to_intel_plane_state(state);
10951 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
10952
10953 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010954 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010955 return true;
10956
10957 if (!cur->base.fb || !new->base.fb)
10958 return false;
10959
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010960 if (cur->base.fb->modifier != new->base.fb->modifier ||
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010961 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010962 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
10963 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
10964 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
10965 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010966 return true;
10967
10968 return false;
10969}
10970
Matt Roperd21fbe82015-09-24 15:53:12 -070010971static bool needs_scaling(struct intel_plane_state *state)
10972{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010973 int src_w = drm_rect_width(&state->base.src) >> 16;
10974 int src_h = drm_rect_height(&state->base.src) >> 16;
10975 int dst_w = drm_rect_width(&state->base.dst);
10976 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070010977
10978 return (src_w != dst_w || src_h != dst_h);
10979}
10980
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010981int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
10982 struct drm_plane_state *plane_state)
10983{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010984 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010985 struct drm_crtc *crtc = crtc_state->crtc;
10986 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010987 struct intel_plane *plane = to_intel_plane(plane_state->plane);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010988 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080010989 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010990 struct intel_plane_state *old_plane_state =
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010991 to_intel_plane_state(plane->base.state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010992 bool mode_changed = needs_modeset(crtc_state);
10993 bool was_crtc_enabled = crtc->state->active;
10994 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010995 bool turn_off, turn_on, visible, was_visible;
10996 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030010997 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010998
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010999 if (INTEL_GEN(dev_priv) >= 9 && plane->id != PLANE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011000 ret = skl_update_scaler_plane(
11001 to_intel_crtc_state(crtc_state),
11002 to_intel_plane_state(plane_state));
11003 if (ret)
11004 return ret;
11005 }
11006
Ville Syrjälä936e71e2016-07-26 19:06:59 +030011007 was_visible = old_plane_state->base.visible;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010011008 visible = plane_state->visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011009
11010 if (!was_crtc_enabled && WARN_ON(was_visible))
11011 was_visible = false;
11012
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010011013 /*
11014 * Visibility is calculated as if the crtc was on, but
11015 * after scaler setup everything depends on it being off
11016 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030011017 *
11018 * FIXME this is wrong for watermarks. Watermarks should also
11019 * be computed as if the pipe would be active. Perhaps move
11020 * per-plane wm computation to the .check_plane() hook, and
11021 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010011022 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020011023 if (!is_crtc_enabled) {
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010011024 plane_state->visible = visible = false;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020011025 to_intel_crtc_state(crtc_state)->active_planes &= ~BIT(plane->id);
11026 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011027
11028 if (!was_visible && !visible)
11029 return 0;
11030
Maarten Lankhorste8861672016-02-24 11:24:26 +010011031 if (fb != old_plane_state->base.fb)
11032 pipe_config->fb_changed = true;
11033
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011034 turn_off = was_visible && (!visible || mode_changed);
11035 turn_on = visible && (!was_visible || mode_changed);
11036
Ville Syrjälä72660ce2016-05-27 20:59:20 +030011037 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020011038 intel_crtc->base.base.id, intel_crtc->base.name,
11039 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030011040 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011041
Ville Syrjälä72660ce2016-05-27 20:59:20 +030011042 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020011043 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030011044 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011045 turn_off, turn_on, mode_changed);
11046
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011047 if (turn_on) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030011048 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020011049 pipe_config->update_wm_pre = true;
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011050
11051 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020011052 if (plane->id != PLANE_CURSOR)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011053 pipe_config->disable_cxsr = true;
11054 } else if (turn_off) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030011055 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020011056 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011057
Ville Syrjälä852eb002015-06-24 22:00:07 +030011058 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020011059 if (plane->id != PLANE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011060 pipe_config->disable_cxsr = true;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020011061 } else if (intel_wm_need_update(&plane->base, plane_state)) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030011062 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020011063 /* FIXME bollocks */
11064 pipe_config->update_wm_pre = true;
11065 pipe_config->update_wm_post = true;
11066 }
Ville Syrjälä852eb002015-06-24 22:00:07 +030011067 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011068
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011069 if (visible || was_visible)
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020011070 pipe_config->fb_bits |= plane->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011071
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010011072 /*
11073 * WaCxSRDisabledForSpriteScaling:ivb
11074 *
11075 * cstate->update_wm was already set above, so this flag will
11076 * take effect when we commit and program watermarks.
11077 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020011078 if (plane->id == PLANE_SPRITE0 && IS_IVYBRIDGE(dev_priv) &&
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010011079 needs_scaling(to_intel_plane_state(plane_state)) &&
11080 !needs_scaling(old_plane_state))
11081 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011082
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011083 return 0;
11084}
11085
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011086static bool encoders_cloneable(const struct intel_encoder *a,
11087 const struct intel_encoder *b)
11088{
11089 /* masks could be asymmetric, so check both ways */
11090 return a == b || (a->cloneable & (1 << b->type) &&
11091 b->cloneable & (1 << a->type));
11092}
11093
11094static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11095 struct intel_crtc *crtc,
11096 struct intel_encoder *encoder)
11097{
11098 struct intel_encoder *source_encoder;
11099 struct drm_connector *connector;
11100 struct drm_connector_state *connector_state;
11101 int i;
11102
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011103 for_each_new_connector_in_state(state, connector, connector_state, i) {
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011104 if (connector_state->crtc != &crtc->base)
11105 continue;
11106
11107 source_encoder =
11108 to_intel_encoder(connector_state->best_encoder);
11109 if (!encoders_cloneable(encoder, source_encoder))
11110 return false;
11111 }
11112
11113 return true;
11114}
11115
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011116static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11117 struct drm_crtc_state *crtc_state)
11118{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011119 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010011120 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011121 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011122 struct intel_crtc_state *pipe_config =
11123 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011124 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011125 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011126 bool mode_changed = needs_modeset(crtc_state);
11127
Ville Syrjälä852eb002015-06-24 22:00:07 +030011128 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011129 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011130
Maarten Lankhorstad421372015-06-15 12:33:42 +020011131 if (mode_changed && crtc_state->enable &&
11132 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011133 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020011134 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11135 pipe_config);
11136 if (ret)
11137 return ret;
11138 }
11139
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000011140 if (crtc_state->color_mgmt_changed) {
11141 ret = intel_color_check(crtc, crtc_state);
11142 if (ret)
11143 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010011144
11145 /*
11146 * Changing color management on Intel hardware is
11147 * handled as part of planes update.
11148 */
11149 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000011150 }
11151
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011152 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070011153 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010011154 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080011155 if (ret) {
11156 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070011157 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080011158 }
11159 }
11160
11161 if (dev_priv->display.compute_intermediate_wm &&
11162 !to_intel_atomic_state(state)->skip_intermediate_wm) {
11163 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
11164 return 0;
11165
11166 /*
11167 * Calculate 'intermediate' watermarks that satisfy both the
11168 * old state and the new state. We can program these
11169 * immediately.
11170 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011171 ret = dev_priv->display.compute_intermediate_wm(dev,
Matt Ropered4a6a72016-02-23 17:20:13 -080011172 intel_crtc,
11173 pipe_config);
11174 if (ret) {
11175 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
11176 return ret;
11177 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070011178 } else if (dev_priv->display.compute_intermediate_wm) {
11179 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
11180 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070011181 }
11182
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011183 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011184 if (mode_changed)
11185 ret = skl_update_scaler_crtc(pipe_config);
11186
11187 if (!ret)
Ander Conselvan de Oliveira6ebc6922017-02-23 09:15:59 +020011188 ret = intel_atomic_setup_scalers(dev_priv, intel_crtc,
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011189 pipe_config);
11190 }
11191
11192 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011193}
11194
Jani Nikula65b38e02015-04-13 11:26:56 +030011195static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Daniel Vetter5a21b662016-05-24 17:13:53 +020011196 .atomic_begin = intel_begin_crtc_commit,
11197 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011198 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011199};
11200
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011201static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11202{
11203 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010011204 struct drm_connector_list_iter conn_iter;
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011205
Daniel Vetterf9e905c2017-03-01 10:52:25 +010011206 drm_connector_list_iter_begin(dev, &conn_iter);
11207 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020011208 if (connector->base.state->crtc)
11209 drm_connector_unreference(&connector->base);
11210
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011211 if (connector->base.encoder) {
11212 connector->base.state->best_encoder =
11213 connector->base.encoder;
11214 connector->base.state->crtc =
11215 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020011216
11217 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011218 } else {
11219 connector->base.state->best_encoder = NULL;
11220 connector->base.state->crtc = NULL;
11221 }
11222 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010011223 drm_connector_list_iter_end(&conn_iter);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011224}
11225
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011226static void
Robin Schroereba905b2014-05-18 02:24:50 +020011227connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011228 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011229{
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011230 const struct drm_display_info *info = &connector->base.display_info;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011231 int bpp = pipe_config->pipe_bpp;
11232
11233 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011234 connector->base.base.id,
11235 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011236
11237 /* Don't use an invalid EDID bpc value */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011238 if (info->bpc != 0 && info->bpc * 3 < bpp) {
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011239 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011240 bpp, info->bpc * 3);
11241 pipe_config->pipe_bpp = info->bpc * 3;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011242 }
11243
Mario Kleiner196f9542016-07-06 12:05:45 +020011244 /* Clamp bpp to 8 on screens without EDID 1.4 */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011245 if (info->bpc == 0 && bpp > 24) {
Mario Kleiner196f9542016-07-06 12:05:45 +020011246 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11247 bpp);
11248 pipe_config->pipe_bpp = 24;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011249 }
11250}
11251
11252static int
11253compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011254 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011255{
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011256 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011257 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011258 struct drm_connector *connector;
11259 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011260 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011261
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011262 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
11263 IS_CHERRYVIEW(dev_priv)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011264 bpp = 10*3;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011265 else if (INTEL_GEN(dev_priv) >= 5)
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011266 bpp = 12*3;
11267 else
11268 bpp = 8*3;
11269
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011270
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011271 pipe_config->pipe_bpp = bpp;
11272
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011273 state = pipe_config->base.state;
11274
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011275 /* Clamp display bpp to EDID value */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011276 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011277 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011278 continue;
11279
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011280 connected_sink_compute_bpp(to_intel_connector(connector),
11281 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011282 }
11283
11284 return bpp;
11285}
11286
Daniel Vetter644db712013-09-19 14:53:58 +020011287static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11288{
11289 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11290 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011291 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011292 mode->crtc_hdisplay, mode->crtc_hsync_start,
11293 mode->crtc_hsync_end, mode->crtc_htotal,
11294 mode->crtc_vdisplay, mode->crtc_vsync_start,
11295 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11296}
11297
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011298static inline void
11299intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011300 unsigned int lane_count, struct intel_link_m_n *m_n)
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011301{
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011302 DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11303 id, lane_count,
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011304 m_n->gmch_m, m_n->gmch_n,
11305 m_n->link_m, m_n->link_n, m_n->tu);
11306}
11307
Daniel Vetterc0b03412013-05-28 12:05:54 +020011308static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011309 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011310 const char *context)
11311{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011312 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011313 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011314 struct drm_plane *plane;
11315 struct intel_plane *intel_plane;
11316 struct intel_plane_state *state;
11317 struct drm_framebuffer *fb;
11318
Tvrtko Ursulin66766e42016-11-17 12:30:10 +000011319 DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
11320 crtc->base.base.id, crtc->base.name, context);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011321
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011322 DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
11323 transcoder_name(pipe_config->cpu_transcoder),
Daniel Vetterc0b03412013-05-28 12:05:54 +020011324 pipe_config->pipe_bpp, pipe_config->dither);
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011325
11326 if (pipe_config->has_pch_encoder)
11327 intel_dump_m_n_config(pipe_config, "fdi",
11328 pipe_config->fdi_lanes,
11329 &pipe_config->fdi_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011330
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011331 if (intel_crtc_has_dp_encoder(pipe_config)) {
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011332 intel_dump_m_n_config(pipe_config, "dp m_n",
11333 pipe_config->lane_count, &pipe_config->dp_m_n);
Tvrtko Ursulind806e682016-11-17 15:44:09 +000011334 if (pipe_config->has_drrs)
11335 intel_dump_m_n_config(pipe_config, "dp m2_n2",
11336 pipe_config->lane_count,
11337 &pipe_config->dp_m2_n2);
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011338 }
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011339
Daniel Vetter55072d12014-11-20 16:10:28 +010011340 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011341 pipe_config->has_audio, pipe_config->has_infoframe);
Daniel Vetter55072d12014-11-20 16:10:28 +010011342
Daniel Vetterc0b03412013-05-28 12:05:54 +020011343 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011344 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011345 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011346 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11347 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011348 DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d, pixel rate %d\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011349 pipe_config->port_clock,
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011350 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
11351 pipe_config->pixel_rate);
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011352
11353 if (INTEL_GEN(dev_priv) >= 9)
11354 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11355 crtc->num_scalers,
11356 pipe_config->scaler_state.scaler_users,
11357 pipe_config->scaler_state.scaler_id);
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000011358
11359 if (HAS_GMCH_DISPLAY(dev_priv))
11360 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11361 pipe_config->gmch_pfit.control,
11362 pipe_config->gmch_pfit.pgm_ratios,
11363 pipe_config->gmch_pfit.lvds_border_bits);
11364 else
11365 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
11366 pipe_config->pch_pfit.pos,
11367 pipe_config->pch_pfit.size,
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000011368 enableddisabled(pipe_config->pch_pfit.enabled));
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000011369
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011370 DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
11371 pipe_config->ips_enabled, pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011372
Ander Conselvan de Oliveiraf50b79f2016-12-29 17:22:12 +020011373 intel_dpll_dump_hw_state(dev_priv, &pipe_config->dpll_hw_state);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011374
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011375 DRM_DEBUG_KMS("planes on this crtc\n");
11376 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000011377 struct drm_format_name_buf format_name;
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011378 intel_plane = to_intel_plane(plane);
11379 if (intel_plane->pipe != crtc->pipe)
11380 continue;
11381
11382 state = to_intel_plane_state(plane->state);
11383 fb = state->base.fb;
11384 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030011385 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
11386 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011387 continue;
11388 }
11389
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011390 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
11391 plane->base.id, plane->name,
Eric Engestromb3c11ac2016-11-12 01:12:56 +000011392 fb->base.id, fb->width, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +020011393 drm_get_format_name(fb->format->format, &format_name));
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011394 if (INTEL_GEN(dev_priv) >= 9)
11395 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
11396 state->scaler_id,
11397 state->base.src.x1 >> 16,
11398 state->base.src.y1 >> 16,
11399 drm_rect_width(&state->base.src) >> 16,
11400 drm_rect_height(&state->base.src) >> 16,
11401 state->base.dst.x1, state->base.dst.y1,
11402 drm_rect_width(&state->base.dst),
11403 drm_rect_height(&state->base.dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011404 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020011405}
11406
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011407static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011408{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011409 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011410 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011411 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030011412 unsigned int used_mst_ports = 0;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011413
11414 /*
11415 * Walk the connector list instead of the encoder
11416 * list to detect the problem on ddi platforms
11417 * where there's just one encoder per digital port.
11418 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020011419 drm_for_each_connector(connector, dev) {
11420 struct drm_connector_state *connector_state;
11421 struct intel_encoder *encoder;
11422
11423 connector_state = drm_atomic_get_existing_connector_state(state, connector);
11424 if (!connector_state)
11425 connector_state = connector->state;
11426
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011427 if (!connector_state->best_encoder)
11428 continue;
11429
11430 encoder = to_intel_encoder(connector_state->best_encoder);
11431
11432 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011433
11434 switch (encoder->type) {
11435 unsigned int port_mask;
11436 case INTEL_OUTPUT_UNKNOWN:
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011437 if (WARN_ON(!HAS_DDI(to_i915(dev))))
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011438 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +030011439 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011440 case INTEL_OUTPUT_HDMI:
11441 case INTEL_OUTPUT_EDP:
11442 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
11443
11444 /* the same port mustn't appear more than once */
11445 if (used_ports & port_mask)
11446 return false;
11447
11448 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030011449 break;
11450 case INTEL_OUTPUT_DP_MST:
11451 used_mst_ports |=
11452 1 << enc_to_mst(&encoder->base)->primary->port;
11453 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011454 default:
11455 break;
11456 }
11457 }
11458
Ville Syrjälä477321e2016-07-28 17:50:40 +030011459 /* can't mix MST and SST/HDMI on the same port */
11460 if (used_ports & used_mst_ports)
11461 return false;
11462
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011463 return true;
11464}
11465
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011466static void
11467clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
11468{
Ville Syrjäläff32c542017-03-02 19:14:57 +020011469 struct drm_i915_private *dev_priv =
11470 to_i915(crtc_state->base.crtc->dev);
Chandra Konduru663a3642015-04-07 15:28:41 -070011471 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011472 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011473 struct intel_shared_dpll *shared_dpll;
Ville Syrjäläff32c542017-03-02 19:14:57 +020011474 struct intel_crtc_wm_state wm_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011475 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011476
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030011477 /* FIXME: before the switch to atomic started, a new pipe_config was
11478 * kzalloc'd. Code that depends on any field being zero should be
11479 * fixed, so that the crtc_state can be safely duplicated. For now,
11480 * only fields that are know to not cause problems are preserved. */
11481
Chandra Konduru663a3642015-04-07 15:28:41 -070011482 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011483 shared_dpll = crtc_state->shared_dpll;
11484 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011485 force_thru = crtc_state->pch_pfit.force_thru;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030011486 if (IS_G4X(dev_priv) ||
11487 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020011488 wm_state = crtc_state->wm;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011489
Chris Wilsond2fa80a2017-03-03 15:46:44 +000011490 /* Keep base drm_crtc_state intact, only clear our extended struct */
11491 BUILD_BUG_ON(offsetof(struct intel_crtc_state, base));
11492 memset(&crtc_state->base + 1, 0,
11493 sizeof(*crtc_state) - sizeof(crtc_state->base));
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011494
Chandra Konduru663a3642015-04-07 15:28:41 -070011495 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011496 crtc_state->shared_dpll = shared_dpll;
11497 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011498 crtc_state->pch_pfit.force_thru = force_thru;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030011499 if (IS_G4X(dev_priv) ||
11500 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020011501 crtc_state->wm = wm_state;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011502}
11503
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011504static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011505intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011506 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020011507{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011508 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020011509 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011510 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011511 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011512 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011513 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010011514 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020011515
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011516 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020011517
Daniel Vettere143a212013-07-04 12:01:15 +020011518 pipe_config->cpu_transcoder =
11519 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011520
Imre Deak2960bc92013-07-30 13:36:32 +030011521 /*
11522 * Sanitize sync polarity flags based on requested ones. If neither
11523 * positive or negative polarity is requested, treat this as meaning
11524 * negative polarity.
11525 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011526 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011527 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011528 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011529
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011530 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011531 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011532 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011533
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011534 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
11535 pipe_config);
11536 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011537 goto fail;
11538
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011539 /*
11540 * Determine the real pipe dimensions. Note that stereo modes can
11541 * increase the actual pipe size due to the frame doubling and
11542 * insertion of additional space for blanks between the frame. This
11543 * is stored in the crtc timings. We use the requested mode to do this
11544 * computation to clearly distinguish it from the adjusted mode, which
11545 * can be changed by the connectors in the below retry loop.
11546 */
Daniel Vetter196cd5d2017-01-25 07:26:56 +010011547 drm_mode_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080011548 &pipe_config->pipe_src_w,
11549 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011550
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011551 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011552 if (connector_state->crtc != crtc)
11553 continue;
11554
11555 encoder = to_intel_encoder(connector_state->best_encoder);
11556
Ville Syrjäläe25148d2016-06-22 21:57:09 +030011557 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
11558 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11559 goto fail;
11560 }
11561
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011562 /*
11563 * Determine output_types before calling the .compute_config()
11564 * hooks so that the hooks can use this information safely.
11565 */
11566 pipe_config->output_types |= 1 << encoder->type;
11567 }
11568
Daniel Vettere29c22c2013-02-21 00:00:16 +010011569encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020011570 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020011571 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020011572 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011573
Daniel Vetter135c81b2013-07-21 21:37:09 +020011574 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011575 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
11576 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020011577
Daniel Vetter7758a112012-07-08 19:40:39 +020011578 /* Pass our mode to the connectors and the CRTC to give them a chance to
11579 * adjust it according to limitations or connector properties, and also
11580 * a chance to reject the mode entirely.
11581 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011582 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011583 if (connector_state->crtc != crtc)
11584 continue;
11585
11586 encoder = to_intel_encoder(connector_state->best_encoder);
11587
Maarten Lankhorst0a478c22016-08-09 17:04:05 +020011588 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
Daniel Vetterefea6e82013-07-21 21:36:59 +020011589 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020011590 goto fail;
11591 }
11592 }
11593
Daniel Vetterff9a6752013-06-01 17:16:21 +020011594 /* Set default port clock if not overwritten by the encoder. Needs to be
11595 * done afterwards in case the encoder adjusts the mode. */
11596 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011597 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010011598 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011599
Daniel Vettera43f6e02013-06-07 23:10:32 +020011600 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010011601 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020011602 DRM_DEBUG_KMS("CRTC fixup failed\n");
11603 goto fail;
11604 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010011605
11606 if (ret == RETRY) {
11607 if (WARN(!retry, "loop in pipe configuration computation\n")) {
11608 ret = -EINVAL;
11609 goto fail;
11610 }
11611
11612 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
11613 retry = false;
11614 goto encoder_retry;
11615 }
11616
Daniel Vettere8fa4272015-08-12 11:43:34 +020011617 /* Dithering seems to not pass-through bits correctly when it should, so
Manasi Navare611032b2017-01-24 08:21:49 -080011618 * only enable it on 6bpc panels and when its not a compliance
11619 * test requesting 6bpc video pattern.
11620 */
11621 pipe_config->dither = (pipe_config->pipe_bpp == 6*3) &&
11622 !pipe_config->dither_force_disable;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020011623 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011624 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011625
Daniel Vetter7758a112012-07-08 19:40:39 +020011626fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011627 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020011628}
11629
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011630static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020011631intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011632{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011633 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011634 struct drm_crtc_state *new_crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020011635 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020011636
Ville Syrjälä76688512014-01-10 11:28:06 +020011637 /* Double check state. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011638 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
11639 to_intel_crtc(crtc)->config = to_intel_crtc_state(new_crtc_state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020011640
11641 /* Update hwmode for vblank functions */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011642 if (new_crtc_state->active)
11643 crtc->hwmode = new_crtc_state->adjusted_mode;
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020011644 else
11645 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020011646
11647 /*
11648 * Update legacy state to satisfy fbc code. This can
11649 * be removed when fbc uses the atomic state.
11650 */
11651 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
11652 struct drm_plane_state *plane_state = crtc->primary->state;
11653
11654 crtc->primary->fb = plane_state->fb;
11655 crtc->x = plane_state->src_x >> 16;
11656 crtc->y = plane_state->src_y >> 16;
11657 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020011658 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020011659}
11660
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011661static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011662{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011663 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011664
11665 if (clock1 == clock2)
11666 return true;
11667
11668 if (!clock1 || !clock2)
11669 return false;
11670
11671 diff = abs(clock1 - clock2);
11672
11673 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
11674 return true;
11675
11676 return false;
11677}
11678
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011679static bool
11680intel_compare_m_n(unsigned int m, unsigned int n,
11681 unsigned int m2, unsigned int n2,
11682 bool exact)
11683{
11684 if (m == m2 && n == n2)
11685 return true;
11686
11687 if (exact || !m || !n || !m2 || !n2)
11688 return false;
11689
11690 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
11691
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011692 if (n > n2) {
11693 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011694 m2 <<= 1;
11695 n2 <<= 1;
11696 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011697 } else if (n < n2) {
11698 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011699 m <<= 1;
11700 n <<= 1;
11701 }
11702 }
11703
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011704 if (n != n2)
11705 return false;
11706
11707 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011708}
11709
11710static bool
11711intel_compare_link_m_n(const struct intel_link_m_n *m_n,
11712 struct intel_link_m_n *m2_n2,
11713 bool adjust)
11714{
11715 if (m_n->tu == m2_n2->tu &&
11716 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
11717 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
11718 intel_compare_m_n(m_n->link_m, m_n->link_n,
11719 m2_n2->link_m, m2_n2->link_n, !adjust)) {
11720 if (adjust)
11721 *m2_n2 = *m_n;
11722
11723 return true;
11724 }
11725
11726 return false;
11727}
11728
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011729static void __printf(3, 4)
11730pipe_config_err(bool adjust, const char *name, const char *format, ...)
11731{
11732 char *level;
11733 unsigned int category;
11734 struct va_format vaf;
11735 va_list args;
11736
11737 if (adjust) {
11738 level = KERN_DEBUG;
11739 category = DRM_UT_KMS;
11740 } else {
11741 level = KERN_ERR;
11742 category = DRM_UT_NONE;
11743 }
11744
11745 va_start(args, format);
11746 vaf.fmt = format;
11747 vaf.va = &args;
11748
11749 drm_printk(level, category, "mismatch in %s %pV", name, &vaf);
11750
11751 va_end(args);
11752}
11753
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011754static bool
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011755intel_pipe_config_compare(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011756 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011757 struct intel_crtc_state *pipe_config,
11758 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011759{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011760 bool ret = true;
11761
Daniel Vetter66e985c2013-06-05 13:34:20 +020011762#define PIPE_CONF_CHECK_X(name) \
11763 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011764 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011765 "(expected 0x%08x, found 0x%08x)\n", \
11766 current_config->name, \
11767 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011768 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011769 }
11770
Daniel Vetter08a24032013-04-19 11:25:34 +020011771#define PIPE_CONF_CHECK_I(name) \
11772 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011773 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter08a24032013-04-19 11:25:34 +020011774 "(expected %i, found %i)\n", \
11775 current_config->name, \
11776 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011777 ret = false; \
11778 }
11779
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011780#define PIPE_CONF_CHECK_P(name) \
11781 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011782 pipe_config_err(adjust, __stringify(name), \
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011783 "(expected %p, found %p)\n", \
11784 current_config->name, \
11785 pipe_config->name); \
11786 ret = false; \
11787 }
11788
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011789#define PIPE_CONF_CHECK_M_N(name) \
11790 if (!intel_compare_link_m_n(&current_config->name, \
11791 &pipe_config->name,\
11792 adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011793 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011794 "(expected tu %i gmch %i/%i link %i/%i, " \
11795 "found tu %i, gmch %i/%i link %i/%i)\n", \
11796 current_config->name.tu, \
11797 current_config->name.gmch_m, \
11798 current_config->name.gmch_n, \
11799 current_config->name.link_m, \
11800 current_config->name.link_n, \
11801 pipe_config->name.tu, \
11802 pipe_config->name.gmch_m, \
11803 pipe_config->name.gmch_n, \
11804 pipe_config->name.link_m, \
11805 pipe_config->name.link_n); \
11806 ret = false; \
11807 }
11808
Daniel Vetter55c561a2016-03-30 11:34:36 +020011809/* This is required for BDW+ where there is only one set of registers for
11810 * switching between high and low RR.
11811 * This macro can be used whenever a comparison has to be made between one
11812 * hw state and multiple sw state variables.
11813 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011814#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
11815 if (!intel_compare_link_m_n(&current_config->name, \
11816 &pipe_config->name, adjust) && \
11817 !intel_compare_link_m_n(&current_config->alt_name, \
11818 &pipe_config->name, adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011819 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011820 "(expected tu %i gmch %i/%i link %i/%i, " \
11821 "or tu %i gmch %i/%i link %i/%i, " \
11822 "found tu %i, gmch %i/%i link %i/%i)\n", \
11823 current_config->name.tu, \
11824 current_config->name.gmch_m, \
11825 current_config->name.gmch_n, \
11826 current_config->name.link_m, \
11827 current_config->name.link_n, \
11828 current_config->alt_name.tu, \
11829 current_config->alt_name.gmch_m, \
11830 current_config->alt_name.gmch_n, \
11831 current_config->alt_name.link_m, \
11832 current_config->alt_name.link_n, \
11833 pipe_config->name.tu, \
11834 pipe_config->name.gmch_m, \
11835 pipe_config->name.gmch_n, \
11836 pipe_config->name.link_m, \
11837 pipe_config->name.link_n); \
11838 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010011839 }
11840
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011841#define PIPE_CONF_CHECK_FLAGS(name, mask) \
11842 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011843 pipe_config_err(adjust, __stringify(name), \
11844 "(%x) (expected %i, found %i)\n", \
11845 (mask), \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011846 current_config->name & (mask), \
11847 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011848 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011849 }
11850
Ville Syrjälä5e550652013-09-06 23:29:07 +030011851#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
11852 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011853 pipe_config_err(adjust, __stringify(name), \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011854 "(expected %i, found %i)\n", \
11855 current_config->name, \
11856 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011857 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011858 }
11859
Daniel Vetterbb760062013-06-06 14:55:52 +020011860#define PIPE_CONF_QUIRK(quirk) \
11861 ((current_config->quirks | pipe_config->quirks) & (quirk))
11862
Daniel Vettereccb1402013-05-22 00:50:22 +020011863 PIPE_CONF_CHECK_I(cpu_transcoder);
11864
Daniel Vetter08a24032013-04-19 11:25:34 +020011865 PIPE_CONF_CHECK_I(has_pch_encoder);
11866 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011867 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020011868
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011869 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030011870 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011871
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011872 if (INTEL_GEN(dev_priv) < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011873 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011874
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011875 if (current_config->has_drrs)
11876 PIPE_CONF_CHECK_M_N(dp_m2_n2);
11877 } else
11878 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011879
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011880 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020011881
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011882 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
11883 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
11884 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
11885 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
11886 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
11887 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011888
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011889 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
11890 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
11891 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
11892 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
11893 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
11894 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011895
Daniel Vetterc93f54c2013-06-27 19:47:19 +020011896 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020011897 PIPE_CONF_CHECK_I(has_hdmi_sink);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011898 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010011899 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020011900 PIPE_CONF_CHECK_I(limited_color_range);
Shashank Sharma15953632017-03-13 16:54:03 +053011901
11902 PIPE_CONF_CHECK_I(hdmi_scrambling);
11903 PIPE_CONF_CHECK_I(hdmi_high_tmds_clock_ratio);
Jesse Barnese43823e2014-11-05 14:26:08 -080011904 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020011905
Daniel Vetter9ed109a2014-04-24 23:54:52 +020011906 PIPE_CONF_CHECK_I(has_audio);
11907
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011908 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011909 DRM_MODE_FLAG_INTERLACE);
11910
Daniel Vetterbb760062013-06-06 14:55:52 +020011911 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011912 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011913 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011914 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011915 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011916 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011917 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011918 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011919 DRM_MODE_FLAG_NVSYNC);
11920 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011921
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011922 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020011923 /* pfit ratios are autocomputed by the hw on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011924 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020011925 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011926 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020011927
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011928 if (!adjust) {
11929 PIPE_CONF_CHECK_I(pipe_src_w);
11930 PIPE_CONF_CHECK_I(pipe_src_h);
11931
11932 PIPE_CONF_CHECK_I(pch_pfit.enabled);
11933 if (current_config->pch_pfit.enabled) {
11934 PIPE_CONF_CHECK_X(pch_pfit.pos);
11935 PIPE_CONF_CHECK_X(pch_pfit.size);
11936 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020011937
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011938 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011939 PIPE_CONF_CHECK_CLOCK_FUZZY(pixel_rate);
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011940 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070011941
Jesse Barnese59150d2014-01-07 13:30:45 -080011942 /* BDW+ don't expose a synchronous way to read the state */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011943 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -080011944 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011945
Ville Syrjälä282740f2013-09-04 18:30:03 +030011946 PIPE_CONF_CHECK_I(double_wide);
11947
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011948 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011949 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020011950 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011951 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
11952 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030011953 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010011954 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000011955 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
11956 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
11957 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020011958
Ville Syrjälä47eacba2016-04-12 22:14:35 +030011959 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
11960 PIPE_CONF_CHECK_X(dsi_pll.div);
11961
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011962 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
Ville Syrjälä42571ae2013-09-06 23:29:00 +030011963 PIPE_CONF_CHECK_I(pipe_bpp);
11964
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011965 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080011966 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030011967
Daniel Vetter66e985c2013-06-05 13:34:20 +020011968#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020011969#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011970#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011971#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030011972#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020011973#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020011974
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011975 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011976}
11977
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011978static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
11979 const struct intel_crtc_state *pipe_config)
11980{
11981 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020011982 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011983 &pipe_config->fdi_m_n);
11984 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
11985
11986 /*
11987 * FDI already provided one idea for the dotclock.
11988 * Yell if the encoder disagrees.
11989 */
11990 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
11991 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
11992 fdi_dotclock, dotclock);
11993 }
11994}
11995
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011996static void verify_wm_state(struct drm_crtc *crtc,
11997 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000011998{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011999 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000012000 struct skl_ddb_allocation hw_ddb, *sw_ddb;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012001 struct skl_pipe_wm hw_wm, *sw_wm;
12002 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
12003 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012004 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12005 const enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012006 int plane, level, max_level = ilk_wm_max_level(dev_priv);
Damien Lespiau08db6652014-11-04 17:06:52 +000012007
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012008 if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000012009 return;
12010
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012011 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +020012012 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012013
Damien Lespiau08db6652014-11-04 17:06:52 +000012014 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12015 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12016
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012017 /* planes */
Matt Roper8b364b42016-10-26 15:51:28 -070012018 for_each_universal_plane(dev_priv, pipe, plane) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012019 hw_plane_wm = &hw_wm.planes[plane];
12020 sw_plane_wm = &sw_wm->planes[plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000012021
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012022 /* Watermarks */
12023 for (level = 0; level <= max_level; level++) {
12024 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
12025 &sw_plane_wm->wm[level]))
12026 continue;
Damien Lespiau08db6652014-11-04 17:06:52 +000012027
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012028 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
12029 pipe_name(pipe), plane + 1, level,
12030 sw_plane_wm->wm[level].plane_en,
12031 sw_plane_wm->wm[level].plane_res_b,
12032 sw_plane_wm->wm[level].plane_res_l,
12033 hw_plane_wm->wm[level].plane_en,
12034 hw_plane_wm->wm[level].plane_res_b,
12035 hw_plane_wm->wm[level].plane_res_l);
12036 }
12037
12038 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
12039 &sw_plane_wm->trans_wm)) {
12040 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
12041 pipe_name(pipe), plane + 1,
12042 sw_plane_wm->trans_wm.plane_en,
12043 sw_plane_wm->trans_wm.plane_res_b,
12044 sw_plane_wm->trans_wm.plane_res_l,
12045 hw_plane_wm->trans_wm.plane_en,
12046 hw_plane_wm->trans_wm.plane_res_b,
12047 hw_plane_wm->trans_wm.plane_res_l);
12048 }
12049
12050 /* DDB */
12051 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
12052 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
12053
12054 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040012055 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012056 pipe_name(pipe), plane + 1,
12057 sw_ddb_entry->start, sw_ddb_entry->end,
12058 hw_ddb_entry->start, hw_ddb_entry->end);
12059 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012060 }
12061
Lyude27082492016-08-24 07:48:10 +020012062 /*
12063 * cursor
12064 * If the cursor plane isn't active, we may not have updated it's ddb
12065 * allocation. In that case since the ddb allocation will be updated
12066 * once the plane becomes visible, we can skip this check
12067 */
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030012068 if (1) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012069 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
12070 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012071
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012072 /* Watermarks */
12073 for (level = 0; level <= max_level; level++) {
12074 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
12075 &sw_plane_wm->wm[level]))
12076 continue;
12077
12078 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
12079 pipe_name(pipe), level,
12080 sw_plane_wm->wm[level].plane_en,
12081 sw_plane_wm->wm[level].plane_res_b,
12082 sw_plane_wm->wm[level].plane_res_l,
12083 hw_plane_wm->wm[level].plane_en,
12084 hw_plane_wm->wm[level].plane_res_b,
12085 hw_plane_wm->wm[level].plane_res_l);
12086 }
12087
12088 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
12089 &sw_plane_wm->trans_wm)) {
12090 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
12091 pipe_name(pipe),
12092 sw_plane_wm->trans_wm.plane_en,
12093 sw_plane_wm->trans_wm.plane_res_b,
12094 sw_plane_wm->trans_wm.plane_res_l,
12095 hw_plane_wm->trans_wm.plane_en,
12096 hw_plane_wm->trans_wm.plane_res_b,
12097 hw_plane_wm->trans_wm.plane_res_l);
12098 }
12099
12100 /* DDB */
12101 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12102 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
12103
12104 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040012105 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
Lyude27082492016-08-24 07:48:10 +020012106 pipe_name(pipe),
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040012107 sw_ddb_entry->start, sw_ddb_entry->end,
12108 hw_ddb_entry->start, hw_ddb_entry->end);
Lyude27082492016-08-24 07:48:10 +020012109 }
Damien Lespiau08db6652014-11-04 17:06:52 +000012110 }
12111}
12112
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012113static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012114verify_connector_state(struct drm_device *dev,
12115 struct drm_atomic_state *state,
12116 struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012117{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012118 struct drm_connector *connector;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012119 struct drm_connector_state *new_conn_state;
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012120 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012121
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012122 for_each_new_connector_in_state(state, connector, new_conn_state, i) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012123 struct drm_encoder *encoder = connector->encoder;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012124
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012125 if (new_conn_state->crtc != crtc)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012126 continue;
12127
Daniel Vetter5a21b662016-05-24 17:13:53 +020012128 intel_connector_verify_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012129
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012130 I915_STATE_WARN(new_conn_state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012131 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012132 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012133}
12134
12135static void
Daniel Vetter86b04262017-03-01 10:52:26 +010012136verify_encoder_state(struct drm_device *dev, struct drm_atomic_state *state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012137{
12138 struct intel_encoder *encoder;
Daniel Vetter86b04262017-03-01 10:52:26 +010012139 struct drm_connector *connector;
12140 struct drm_connector_state *old_conn_state, *new_conn_state;
12141 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012142
Damien Lespiaub2784e12014-08-05 11:29:37 +010012143 for_each_intel_encoder(dev, encoder) {
Daniel Vetter86b04262017-03-01 10:52:26 +010012144 bool enabled = false, found = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012145 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012146
12147 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12148 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012149 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012150
Daniel Vetter86b04262017-03-01 10:52:26 +010012151 for_each_oldnew_connector_in_state(state, connector, old_conn_state,
12152 new_conn_state, i) {
12153 if (old_conn_state->best_encoder == &encoder->base)
12154 found = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012155
Daniel Vetter86b04262017-03-01 10:52:26 +010012156 if (new_conn_state->best_encoder != &encoder->base)
12157 continue;
12158 found = enabled = true;
12159
12160 I915_STATE_WARN(new_conn_state->crtc !=
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012161 encoder->base.crtc,
12162 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012163 }
Daniel Vetter86b04262017-03-01 10:52:26 +010012164
12165 if (!found)
12166 continue;
Dave Airlie0e32b392014-05-02 14:02:48 +100012167
Rob Clarke2c719b2014-12-15 13:56:32 -050012168 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012169 "encoder's enabled state mismatch "
12170 "(expected %i, found %i)\n",
12171 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012172
12173 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012174 bool active;
12175
12176 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012177 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012178 "encoder detached but still enabled on pipe %c.\n",
12179 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012180 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012181 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012182}
12183
12184static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012185verify_crtc_state(struct drm_crtc *crtc,
12186 struct drm_crtc_state *old_crtc_state,
12187 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012188{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012189 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012190 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012191 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012192 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12193 struct intel_crtc_state *pipe_config, *sw_config;
12194 struct drm_atomic_state *old_state;
12195 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012196
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012197 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020012198 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012199 pipe_config = to_intel_crtc_state(old_crtc_state);
12200 memset(pipe_config, 0, sizeof(*pipe_config));
12201 pipe_config->base.crtc = crtc;
12202 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012203
Ville Syrjälä78108b72016-05-27 20:59:19 +030012204 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012205
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012206 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012207
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012208 /* hw state is inconsistent with the pipe quirk */
12209 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12210 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12211 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012212
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012213 I915_STATE_WARN(new_crtc_state->active != active,
12214 "crtc active state doesn't match with hw state "
12215 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012216
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012217 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
12218 "transitional active state does not match atomic hw state "
12219 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012220
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012221 for_each_encoder_on_crtc(dev, crtc, encoder) {
12222 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012223
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012224 active = encoder->get_hw_state(encoder, &pipe);
12225 I915_STATE_WARN(active != new_crtc_state->active,
12226 "[ENCODER:%i] active %i with crtc active %i\n",
12227 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012228
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012229 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12230 "Encoder connected to wrong pipe %c\n",
12231 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012232
Ville Syrjälä253c84c2016-06-22 21:57:01 +030012233 if (active) {
12234 pipe_config->output_types |= 1 << encoder->type;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012235 encoder->get_config(encoder, pipe_config);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030012236 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012237 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012238
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020012239 intel_crtc_compute_pixel_rate(pipe_config);
12240
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012241 if (!new_crtc_state->active)
12242 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012243
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012244 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012245
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012246 sw_config = to_intel_crtc_state(crtc->state);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012247 if (!intel_pipe_config_compare(dev_priv, sw_config,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012248 pipe_config, false)) {
12249 I915_STATE_WARN(1, "pipe state doesn't match!\n");
12250 intel_dump_pipe_config(intel_crtc, pipe_config,
12251 "[hw state]");
12252 intel_dump_pipe_config(intel_crtc, sw_config,
12253 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012254 }
12255}
12256
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012257static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012258verify_single_dpll_state(struct drm_i915_private *dev_priv,
12259 struct intel_shared_dpll *pll,
12260 struct drm_crtc *crtc,
12261 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012262{
12263 struct intel_dpll_hw_state dpll_hw_state;
12264 unsigned crtc_mask;
12265 bool active;
12266
12267 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12268
12269 DRM_DEBUG_KMS("%s\n", pll->name);
12270
12271 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
12272
12273 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
12274 I915_STATE_WARN(!pll->on && pll->active_mask,
12275 "pll in active use but not on in sw tracking\n");
12276 I915_STATE_WARN(pll->on && !pll->active_mask,
12277 "pll is on but not used by any active crtc\n");
12278 I915_STATE_WARN(pll->on != active,
12279 "pll on state mismatch (expected %i, found %i)\n",
12280 pll->on, active);
12281 }
12282
12283 if (!crtc) {
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012284 I915_STATE_WARN(pll->active_mask & ~pll->state.crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012285 "more active pll users than references: %x vs %x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012286 pll->active_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012287
12288 return;
12289 }
12290
12291 crtc_mask = 1 << drm_crtc_index(crtc);
12292
12293 if (new_state->active)
12294 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
12295 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
12296 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12297 else
12298 I915_STATE_WARN(pll->active_mask & crtc_mask,
12299 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
12300 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12301
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012302 I915_STATE_WARN(!(pll->state.crtc_mask & crtc_mask),
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012303 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012304 crtc_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012305
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012306 I915_STATE_WARN(pll->on && memcmp(&pll->state.hw_state,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012307 &dpll_hw_state,
12308 sizeof(dpll_hw_state)),
12309 "pll hw state mismatch\n");
12310}
12311
12312static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012313verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
12314 struct drm_crtc_state *old_crtc_state,
12315 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012316{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012317 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012318 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
12319 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
12320
12321 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012322 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012323
12324 if (old_state->shared_dpll &&
12325 old_state->shared_dpll != new_state->shared_dpll) {
12326 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
12327 struct intel_shared_dpll *pll = old_state->shared_dpll;
12328
12329 I915_STATE_WARN(pll->active_mask & crtc_mask,
12330 "pll active mismatch (didn't expect pipe %c in active mask)\n",
12331 pipe_name(drm_crtc_index(crtc)));
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012332 I915_STATE_WARN(pll->state.crtc_mask & crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012333 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
12334 pipe_name(drm_crtc_index(crtc)));
12335 }
12336}
12337
12338static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012339intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012340 struct drm_atomic_state *state,
12341 struct drm_crtc_state *old_state,
12342 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012343{
Daniel Vetter5a21b662016-05-24 17:13:53 +020012344 if (!needs_modeset(new_state) &&
12345 !to_intel_crtc_state(new_state)->update_pipe)
12346 return;
12347
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012348 verify_wm_state(crtc, new_state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012349 verify_connector_state(crtc->dev, state, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012350 verify_crtc_state(crtc, old_state, new_state);
12351 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012352}
12353
12354static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012355verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012356{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012357 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012358 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012359
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012360 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012361 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012362}
Daniel Vetter53589012013-06-05 13:34:16 +020012363
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012364static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012365intel_modeset_verify_disabled(struct drm_device *dev,
12366 struct drm_atomic_state *state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012367{
Daniel Vetter86b04262017-03-01 10:52:26 +010012368 verify_encoder_state(dev, state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012369 verify_connector_state(dev, state, NULL);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012370 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020012371}
12372
Ville Syrjälä80715b22014-05-15 20:23:23 +030012373static void update_scanline_offset(struct intel_crtc *crtc)
12374{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012375 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä80715b22014-05-15 20:23:23 +030012376
12377 /*
12378 * The scanline counter increments at the leading edge of hsync.
12379 *
12380 * On most platforms it starts counting from vtotal-1 on the
12381 * first active line. That means the scanline counter value is
12382 * always one less than what we would expect. Ie. just after
12383 * start of vblank, which also occurs at start of hsync (on the
12384 * last active line), the scanline counter will read vblank_start-1.
12385 *
12386 * On gen2 the scanline counter starts counting from 1 instead
12387 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12388 * to keep the value positive), instead of adding one.
12389 *
12390 * On HSW+ the behaviour of the scanline counter depends on the output
12391 * type. For DP ports it behaves like most other platforms, but on HDMI
12392 * there's an extra 1 line difference. So we need to add two instead of
12393 * one to the value.
12394 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012395 if (IS_GEN2(dev_priv)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030012396 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012397 int vtotal;
12398
Ville Syrjälä124abe02015-09-08 13:40:45 +030012399 vtotal = adjusted_mode->crtc_vtotal;
12400 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030012401 vtotal /= 2;
12402
12403 crtc->scanline_offset = vtotal - 1;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012404 } else if (HAS_DDI(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +030012405 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012406 crtc->scanline_offset = 2;
12407 } else
12408 crtc->scanline_offset = 1;
12409}
12410
Maarten Lankhorstad421372015-06-15 12:33:42 +020012411static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012412{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012413 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012414 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012415 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012416 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012417 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012418
12419 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012420 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012421
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012422 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012423 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012424 struct intel_shared_dpll *old_dpll =
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012425 to_intel_crtc_state(old_crtc_state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020012426
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012427 if (!needs_modeset(new_crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012428 continue;
12429
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012430 to_intel_crtc_state(new_crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012431
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012432 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012433 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012434
Ander Conselvan de Oliveiraa1c414e2016-12-29 17:22:07 +020012435 intel_release_shared_dpll(old_dpll, intel_crtc, state);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012436 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012437}
12438
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012439/*
12440 * This implements the workaround described in the "notes" section of the mode
12441 * set sequence documentation. When going from no pipes or single pipe to
12442 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12443 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12444 */
12445static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12446{
12447 struct drm_crtc_state *crtc_state;
12448 struct intel_crtc *intel_crtc;
12449 struct drm_crtc *crtc;
12450 struct intel_crtc_state *first_crtc_state = NULL;
12451 struct intel_crtc_state *other_crtc_state = NULL;
12452 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12453 int i;
12454
12455 /* look at all crtc's that are going to be enabled in during modeset */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012456 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012457 intel_crtc = to_intel_crtc(crtc);
12458
12459 if (!crtc_state->active || !needs_modeset(crtc_state))
12460 continue;
12461
12462 if (first_crtc_state) {
12463 other_crtc_state = to_intel_crtc_state(crtc_state);
12464 break;
12465 } else {
12466 first_crtc_state = to_intel_crtc_state(crtc_state);
12467 first_pipe = intel_crtc->pipe;
12468 }
12469 }
12470
12471 /* No workaround needed? */
12472 if (!first_crtc_state)
12473 return 0;
12474
12475 /* w/a possibly needed, check how many crtc's are already enabled. */
12476 for_each_intel_crtc(state->dev, intel_crtc) {
12477 struct intel_crtc_state *pipe_config;
12478
12479 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12480 if (IS_ERR(pipe_config))
12481 return PTR_ERR(pipe_config);
12482
12483 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12484
12485 if (!pipe_config->base.active ||
12486 needs_modeset(&pipe_config->base))
12487 continue;
12488
12489 /* 2 or more enabled crtcs means no need for w/a */
12490 if (enabled_pipe != INVALID_PIPE)
12491 return 0;
12492
12493 enabled_pipe = intel_crtc->pipe;
12494 }
12495
12496 if (enabled_pipe != INVALID_PIPE)
12497 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12498 else if (other_crtc_state)
12499 other_crtc_state->hsw_workaround_pipe = first_pipe;
12500
12501 return 0;
12502}
12503
Ville Syrjälä8d965612016-11-14 18:35:10 +020012504static int intel_lock_all_pipes(struct drm_atomic_state *state)
12505{
12506 struct drm_crtc *crtc;
12507
12508 /* Add all pipes to the state */
12509 for_each_crtc(state->dev, crtc) {
12510 struct drm_crtc_state *crtc_state;
12511
12512 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12513 if (IS_ERR(crtc_state))
12514 return PTR_ERR(crtc_state);
12515 }
12516
12517 return 0;
12518}
12519
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012520static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12521{
12522 struct drm_crtc *crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012523
Ville Syrjälä8d965612016-11-14 18:35:10 +020012524 /*
12525 * Add all pipes to the state, and force
12526 * a modeset on all the active ones.
12527 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012528 for_each_crtc(state->dev, crtc) {
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012529 struct drm_crtc_state *crtc_state;
12530 int ret;
12531
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012532 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12533 if (IS_ERR(crtc_state))
12534 return PTR_ERR(crtc_state);
12535
12536 if (!crtc_state->active || needs_modeset(crtc_state))
12537 continue;
12538
12539 crtc_state->mode_changed = true;
12540
12541 ret = drm_atomic_add_affected_connectors(state, crtc);
12542 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012543 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012544
12545 ret = drm_atomic_add_affected_planes(state, crtc);
12546 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012547 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012548 }
12549
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012550 return 0;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012551}
12552
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012553static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012554{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012555 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012556 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012557 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012558 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012559 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012560
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012561 if (!check_digital_port_conflicts(state)) {
12562 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
12563 return -EINVAL;
12564 }
12565
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012566 intel_state->modeset = true;
12567 intel_state->active_crtcs = dev_priv->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012568 intel_state->cdclk.logical = dev_priv->cdclk.logical;
12569 intel_state->cdclk.actual = dev_priv->cdclk.actual;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012570
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012571 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12572 if (new_crtc_state->active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012573 intel_state->active_crtcs |= 1 << i;
12574 else
12575 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070012576
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012577 if (old_crtc_state->active != new_crtc_state->active)
Matt Roper8b4a7d02016-05-12 07:06:00 -070012578 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012579 }
12580
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012581 /*
12582 * See if the config requires any additional preparation, e.g.
12583 * to adjust global state with pipes off. We need to do this
12584 * here so we can get the modeset_pipe updated config for the new
12585 * mode set on this crtc. For other crtcs we need to use the
12586 * adjusted_mode bits in the crtc directly.
12587 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012588 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030012589 ret = dev_priv->display.modeset_calc_cdclk(state);
12590 if (ret < 0)
12591 return ret;
12592
Ville Syrjälä8d965612016-11-14 18:35:10 +020012593 /*
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012594 * Writes to dev_priv->cdclk.logical must protected by
Ville Syrjälä8d965612016-11-14 18:35:10 +020012595 * holding all the crtc locks, even if we don't end up
12596 * touching the hardware
12597 */
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012598 if (!intel_cdclk_state_compare(&dev_priv->cdclk.logical,
12599 &intel_state->cdclk.logical)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020012600 ret = intel_lock_all_pipes(state);
12601 if (ret < 0)
12602 return ret;
12603 }
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012604
Ville Syrjälä8d965612016-11-14 18:35:10 +020012605 /* All pipes must be switched off while we change the cdclk. */
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012606 if (!intel_cdclk_state_compare(&dev_priv->cdclk.actual,
12607 &intel_state->cdclk.actual)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020012608 ret = intel_modeset_all_pipes(state);
12609 if (ret < 0)
12610 return ret;
12611 }
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010012612
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012613 DRM_DEBUG_KMS("New cdclk calculated to be logical %u kHz, actual %u kHz\n",
12614 intel_state->cdclk.logical.cdclk,
12615 intel_state->cdclk.actual.cdclk);
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012616 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012617 to_intel_atomic_state(state)->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012618 }
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012619
Maarten Lankhorstad421372015-06-15 12:33:42 +020012620 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012621
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012622 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020012623 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012624
Maarten Lankhorstad421372015-06-15 12:33:42 +020012625 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012626}
12627
Matt Roperaa363132015-09-24 15:53:18 -070012628/*
12629 * Handle calculation of various watermark data at the end of the atomic check
12630 * phase. The code here should be run after the per-crtc and per-plane 'check'
12631 * handlers to ensure that all derived state has been updated.
12632 */
Matt Roper55994c22016-05-12 07:06:08 -070012633static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070012634{
12635 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070012636 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070012637
12638 /* Is there platform-specific watermark information to calculate? */
12639 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070012640 return dev_priv->display.compute_global_watermarks(state);
12641
12642 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070012643}
12644
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012645/**
12646 * intel_atomic_check - validate state object
12647 * @dev: drm device
12648 * @state: state to validate
12649 */
12650static int intel_atomic_check(struct drm_device *dev,
12651 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012652{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012653 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070012654 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012655 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012656 struct drm_crtc_state *old_crtc_state, *crtc_state;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012657 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012658 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012659
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012660 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012661 if (ret)
12662 return ret;
12663
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012664 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012665 struct intel_crtc_state *pipe_config =
12666 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012667
12668 /* Catch I915_MODE_FLAG_INHERITED */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012669 if (crtc_state->mode.private_flags != old_crtc_state->mode.private_flags)
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012670 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012671
Daniel Vetter26495482015-07-15 14:15:52 +020012672 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012673 continue;
12674
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012675 if (!crtc_state->enable) {
12676 any_ms = true;
12677 continue;
12678 }
12679
Daniel Vetter26495482015-07-15 14:15:52 +020012680 /* FIXME: For only active_changed we shouldn't need to do any
12681 * state recomputation at all. */
12682
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012683 ret = drm_atomic_add_affected_connectors(state, crtc);
12684 if (ret)
12685 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012686
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012687 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012688 if (ret) {
12689 intel_dump_pipe_config(to_intel_crtc(crtc),
12690 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012691 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012692 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012693
Jani Nikula73831232015-11-19 10:26:30 +020012694 if (i915.fastboot &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012695 intel_pipe_config_compare(dev_priv,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012696 to_intel_crtc_state(old_crtc_state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012697 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020012698 crtc_state->mode_changed = false;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012699 pipe_config->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020012700 }
12701
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012702 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020012703 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012704
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012705 ret = drm_atomic_add_affected_planes(state, crtc);
12706 if (ret)
12707 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012708
Daniel Vetter26495482015-07-15 14:15:52 +020012709 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
12710 needs_modeset(crtc_state) ?
12711 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012712 }
12713
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012714 if (any_ms) {
12715 ret = intel_modeset_checks(state);
12716
12717 if (ret)
12718 return ret;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012719 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012720 intel_state->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012721 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012722
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012723 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070012724 if (ret)
12725 return ret;
12726
Paulo Zanonif51be2e2016-01-19 11:35:50 -020012727 intel_fbc_choose_crtc(dev_priv, state);
Matt Roper55994c22016-05-12 07:06:08 -070012728 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012729}
12730
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012731static int intel_atomic_prepare_commit(struct drm_device *dev,
Chris Wilsond07f0e52016-10-28 13:58:44 +010012732 struct drm_atomic_state *state)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012733{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012734 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012735 struct drm_crtc_state *crtc_state;
12736 struct drm_crtc *crtc;
12737 int i, ret;
12738
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012739 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012740 if (state->legacy_cursor_update)
12741 continue;
12742
12743 ret = intel_crtc_wait_for_pending_flips(crtc);
12744 if (ret)
12745 return ret;
12746
12747 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
12748 flush_workqueue(dev_priv->wq);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012749 }
12750
Maarten Lankhorstf9356752015-08-18 13:40:05 +020012751 ret = mutex_lock_interruptible(&dev->struct_mutex);
12752 if (ret)
12753 return ret;
12754
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012755 ret = drm_atomic_helper_prepare_planes(dev, state);
Chris Wilsonf7e58382016-04-13 17:35:07 +010012756 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012757
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012758 return ret;
12759}
12760
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012761u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
12762{
12763 struct drm_device *dev = crtc->base.dev;
12764
12765 if (!dev->max_vblank_count)
12766 return drm_accurate_vblank_count(&crtc->base);
12767
12768 return dev->driver->get_vblank_counter(dev, crtc->pipe);
12769}
12770
Daniel Vetter5a21b662016-05-24 17:13:53 +020012771static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
12772 struct drm_i915_private *dev_priv,
12773 unsigned crtc_mask)
Maarten Lankhorste8861672016-02-24 11:24:26 +010012774{
Daniel Vetter5a21b662016-05-24 17:13:53 +020012775 unsigned last_vblank_count[I915_MAX_PIPES];
12776 enum pipe pipe;
12777 int ret;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012778
Daniel Vetter5a21b662016-05-24 17:13:53 +020012779 if (!crtc_mask)
12780 return;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012781
Daniel Vetter5a21b662016-05-24 17:13:53 +020012782 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020012783 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
12784 pipe);
Maarten Lankhorste8861672016-02-24 11:24:26 +010012785
Daniel Vetter5a21b662016-05-24 17:13:53 +020012786 if (!((1 << pipe) & crtc_mask))
Maarten Lankhorste8861672016-02-24 11:24:26 +010012787 continue;
12788
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012789 ret = drm_crtc_vblank_get(&crtc->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012790 if (WARN_ON(ret != 0)) {
12791 crtc_mask &= ~(1 << pipe);
12792 continue;
12793 }
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012794
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012795 last_vblank_count[pipe] = drm_crtc_vblank_count(&crtc->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012796 }
12797
12798 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020012799 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
12800 pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012801 long lret;
12802
12803 if (!((1 << pipe) & crtc_mask))
12804 continue;
12805
12806 lret = wait_event_timeout(dev->vblank[pipe].queue,
12807 last_vblank_count[pipe] !=
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012808 drm_crtc_vblank_count(&crtc->base),
Daniel Vetter5a21b662016-05-24 17:13:53 +020012809 msecs_to_jiffies(50));
12810
12811 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
12812
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012813 drm_crtc_vblank_put(&crtc->base);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012814 }
12815}
12816
Daniel Vetter5a21b662016-05-24 17:13:53 +020012817static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012818{
Daniel Vetter5a21b662016-05-24 17:13:53 +020012819 /* fb updated, need to unpin old fb */
12820 if (crtc_state->fb_changed)
12821 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012822
Daniel Vetter5a21b662016-05-24 17:13:53 +020012823 /* wm changes, need vblank before final wm's */
12824 if (crtc_state->update_wm_post)
12825 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012826
Ville Syrjälä5eeb7982017-03-02 19:15:00 +020012827 if (crtc_state->wm.need_postvbl_update)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012828 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012829
Daniel Vetter5a21b662016-05-24 17:13:53 +020012830 return false;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012831}
12832
Lyude896e5bb2016-08-24 07:48:09 +020012833static void intel_update_crtc(struct drm_crtc *crtc,
12834 struct drm_atomic_state *state,
12835 struct drm_crtc_state *old_crtc_state,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012836 struct drm_crtc_state *new_crtc_state,
Lyude896e5bb2016-08-24 07:48:09 +020012837 unsigned int *crtc_vblank_mask)
12838{
12839 struct drm_device *dev = crtc->dev;
12840 struct drm_i915_private *dev_priv = to_i915(dev);
12841 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012842 struct intel_crtc_state *pipe_config = to_intel_crtc_state(new_crtc_state);
12843 bool modeset = needs_modeset(new_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012844
12845 if (modeset) {
12846 update_scanline_offset(intel_crtc);
12847 dev_priv->display.crtc_enable(pipe_config, state);
12848 } else {
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012849 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12850 pipe_config);
Lyude896e5bb2016-08-24 07:48:09 +020012851 }
12852
12853 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12854 intel_fbc_enable(
12855 intel_crtc, pipe_config,
12856 to_intel_plane_state(crtc->primary->state));
12857 }
12858
12859 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
12860
12861 if (needs_vblank_wait(pipe_config))
12862 *crtc_vblank_mask |= drm_crtc_mask(crtc);
12863}
12864
12865static void intel_update_crtcs(struct drm_atomic_state *state,
12866 unsigned int *crtc_vblank_mask)
12867{
12868 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012869 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyude896e5bb2016-08-24 07:48:09 +020012870 int i;
12871
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012872 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12873 if (!new_crtc_state->active)
Lyude896e5bb2016-08-24 07:48:09 +020012874 continue;
12875
12876 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012877 new_crtc_state, crtc_vblank_mask);
Lyude896e5bb2016-08-24 07:48:09 +020012878 }
12879}
12880
Lyude27082492016-08-24 07:48:10 +020012881static void skl_update_crtcs(struct drm_atomic_state *state,
12882 unsigned int *crtc_vblank_mask)
12883{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012884 struct drm_i915_private *dev_priv = to_i915(state->dev);
Lyude27082492016-08-24 07:48:10 +020012885 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
12886 struct drm_crtc *crtc;
Lyudece0ba282016-09-15 10:46:35 -040012887 struct intel_crtc *intel_crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012888 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyudece0ba282016-09-15 10:46:35 -040012889 struct intel_crtc_state *cstate;
Lyude27082492016-08-24 07:48:10 +020012890 unsigned int updated = 0;
12891 bool progress;
12892 enum pipe pipe;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012893 int i;
12894
12895 const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {};
12896
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012897 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012898 /* ignore allocations for crtc's that have been turned off. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012899 if (new_crtc_state->active)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012900 entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012901
12902 /*
12903 * Whenever the number of active pipes changes, we need to make sure we
12904 * update the pipes in the right order so that their ddb allocations
12905 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
12906 * cause pipe underruns and other bad stuff.
12907 */
12908 do {
Lyude27082492016-08-24 07:48:10 +020012909 progress = false;
12910
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012911 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Lyude27082492016-08-24 07:48:10 +020012912 bool vbl_wait = false;
12913 unsigned int cmask = drm_crtc_mask(crtc);
Lyudece0ba282016-09-15 10:46:35 -040012914
12915 intel_crtc = to_intel_crtc(crtc);
12916 cstate = to_intel_crtc_state(crtc->state);
12917 pipe = intel_crtc->pipe;
Lyude27082492016-08-24 07:48:10 +020012918
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012919 if (updated & cmask || !cstate->base.active)
Lyude27082492016-08-24 07:48:10 +020012920 continue;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012921
12922 if (skl_ddb_allocation_overlaps(entries, &cstate->wm.skl.ddb, i))
Lyude27082492016-08-24 07:48:10 +020012923 continue;
12924
12925 updated |= cmask;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012926 entries[i] = &cstate->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012927
12928 /*
12929 * If this is an already active pipe, it's DDB changed,
12930 * and this isn't the last pipe that needs updating
12931 * then we need to wait for a vblank to pass for the
12932 * new ddb allocation to take effect.
12933 */
Lyudece0ba282016-09-15 10:46:35 -040012934 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
Maarten Lankhorst512b5522016-11-08 13:55:34 +010012935 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012936 !new_crtc_state->active_changed &&
Lyude27082492016-08-24 07:48:10 +020012937 intel_state->wm_results.dirty_pipes != updated)
12938 vbl_wait = true;
12939
12940 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012941 new_crtc_state, crtc_vblank_mask);
Lyude27082492016-08-24 07:48:10 +020012942
12943 if (vbl_wait)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012944 intel_wait_for_vblank(dev_priv, pipe);
Lyude27082492016-08-24 07:48:10 +020012945
12946 progress = true;
12947 }
12948 } while (progress);
12949}
12950
Chris Wilsonba318c62017-02-02 20:47:41 +000012951static void intel_atomic_helper_free_state(struct drm_i915_private *dev_priv)
12952{
12953 struct intel_atomic_state *state, *next;
12954 struct llist_node *freed;
12955
12956 freed = llist_del_all(&dev_priv->atomic_helper.free_list);
12957 llist_for_each_entry_safe(state, next, freed, freed)
12958 drm_atomic_state_put(&state->base);
12959}
12960
12961static void intel_atomic_helper_free_state_worker(struct work_struct *work)
12962{
12963 struct drm_i915_private *dev_priv =
12964 container_of(work, typeof(*dev_priv), atomic_helper.free_work);
12965
12966 intel_atomic_helper_free_state(dev_priv);
12967}
12968
Daniel Vetter94f05022016-06-14 18:01:00 +020012969static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012970{
Daniel Vetter94f05022016-06-14 18:01:00 +020012971 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012972 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012973 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012974 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012975 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012976 struct intel_crtc_state *intel_cstate;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012977 bool hw_check = intel_state->modeset;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020012978 u64 put_domains[I915_MAX_PIPES] = {};
Daniel Vetter5a21b662016-05-24 17:13:53 +020012979 unsigned crtc_vblank_mask = 0;
Chris Wilsone95433c2016-10-28 13:58:27 +010012980 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020012981
Daniel Vetterea0000f2016-06-13 16:13:46 +020012982 drm_atomic_helper_wait_for_dependencies(state);
12983
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012984 if (intel_state->modeset)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012985 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012986
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012987 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012988 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12989
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012990 if (needs_modeset(new_crtc_state) ||
12991 to_intel_crtc_state(new_crtc_state)->update_pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012992 hw_check = true;
12993
12994 put_domains[to_intel_crtc(crtc)->pipe] =
12995 modeset_get_crtc_power_domains(crtc,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012996 to_intel_crtc_state(new_crtc_state));
Daniel Vetter5a21b662016-05-24 17:13:53 +020012997 }
12998
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012999 if (!needs_modeset(new_crtc_state))
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013000 continue;
13001
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013002 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
13003 to_intel_crtc_state(new_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010013004
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013005 if (old_crtc_state->active) {
13006 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorst4a806552016-08-09 17:04:01 +020013007 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013008 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020013009 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013010 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020013011
13012 /*
13013 * Underruns don't always raise
13014 * interrupts, so check manually.
13015 */
13016 intel_check_cpu_fifo_underruns(dev_priv);
13017 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010013018
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013019 if (!crtc->state->active) {
13020 /*
13021 * Make sure we don't call initial_watermarks
13022 * for ILK-style watermark updates.
Ville Syrjäläff32c542017-03-02 19:14:57 +020013023 *
13024 * No clue what this is supposed to achieve.
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013025 */
Ville Syrjäläff32c542017-03-02 19:14:57 +020013026 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013027 dev_priv->display.initial_watermarks(intel_state,
13028 to_intel_crtc_state(crtc->state));
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013029 }
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013030 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013031 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013032
Daniel Vetterea9d7582012-07-10 10:42:52 +020013033 /* Only after disabling all output pipelines that will be changed can we
13034 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013035 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013036
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013037 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013038 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013039
Ville Syrjäläb0587e42017-01-26 21:52:01 +020013040 intel_set_cdclk(dev_priv, &dev_priv->cdclk.actual);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010013041
Lyude656d1b82016-08-17 15:55:54 -040013042 /*
13043 * SKL workaround: bspec recommends we disable the SAGV when we
13044 * have more then one pipe enabled
13045 */
Paulo Zanoni56feca92016-09-22 18:00:28 -030013046 if (!intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030013047 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040013048
Maarten Lankhorst677100c2016-11-08 13:55:41 +010013049 intel_modeset_verify_disabled(dev, state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013050 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013051
Lyude896e5bb2016-08-24 07:48:09 +020013052 /* Complete the events for pipes that have now been disabled */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013053 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
13054 bool modeset = needs_modeset(new_crtc_state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013055
Daniel Vetter1f7528c2016-06-13 16:13:45 +020013056 /* Complete events for now disable pipes here. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013057 if (modeset && !new_crtc_state->active && new_crtc_state->event) {
Daniel Vetter1f7528c2016-06-13 16:13:45 +020013058 spin_lock_irq(&dev->event_lock);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013059 drm_crtc_send_vblank_event(crtc, new_crtc_state->event);
Daniel Vetter1f7528c2016-06-13 16:13:45 +020013060 spin_unlock_irq(&dev->event_lock);
13061
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013062 new_crtc_state->event = NULL;
Daniel Vetter1f7528c2016-06-13 16:13:45 +020013063 }
Matt Ropered4a6a72016-02-23 17:20:13 -080013064 }
13065
Lyude896e5bb2016-08-24 07:48:09 +020013066 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
13067 dev_priv->display.update_crtcs(state, &crtc_vblank_mask);
13068
Daniel Vetter94f05022016-06-14 18:01:00 +020013069 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
13070 * already, but still need the state for the delayed optimization. To
13071 * fix this:
13072 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
13073 * - schedule that vblank worker _before_ calling hw_done
13074 * - at the start of commit_tail, cancel it _synchrously
13075 * - switch over to the vblank wait helper in the core after that since
13076 * we don't need out special handling any more.
13077 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020013078 if (!state->legacy_cursor_update)
13079 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
13080
13081 /*
13082 * Now that the vblank has passed, we can go ahead and program the
13083 * optimal watermarks on platforms that need two-step watermark
13084 * programming.
13085 *
13086 * TODO: Move this (and other cleanup) to an async worker eventually.
13087 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013088 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
13089 intel_cstate = to_intel_crtc_state(new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013090
13091 if (dev_priv->display.optimize_watermarks)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013092 dev_priv->display.optimize_watermarks(intel_state,
13093 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013094 }
13095
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013096 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020013097 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
13098
13099 if (put_domains[i])
13100 modeset_put_power_domains(dev_priv, put_domains[i]);
13101
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013102 intel_modeset_verify_crtc(crtc, state, old_crtc_state, new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013103 }
13104
Paulo Zanoni56feca92016-09-22 18:00:28 -030013105 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030013106 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040013107
Daniel Vetter94f05022016-06-14 18:01:00 +020013108 drm_atomic_helper_commit_hw_done(state);
13109
Daniel Vetter5a21b662016-05-24 17:13:53 +020013110 if (intel_state->modeset)
13111 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
13112
13113 mutex_lock(&dev->struct_mutex);
13114 drm_atomic_helper_cleanup_planes(dev, state);
13115 mutex_unlock(&dev->struct_mutex);
13116
Daniel Vetterea0000f2016-06-13 16:13:46 +020013117 drm_atomic_helper_commit_cleanup_done(state);
13118
Chris Wilson08536952016-10-14 13:18:18 +010013119 drm_atomic_state_put(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013120
Mika Kuoppala75714942015-12-16 09:26:48 +020013121 /* As one of the primary mmio accessors, KMS has a high likelihood
13122 * of triggering bugs in unclaimed access. After we finish
13123 * modesetting, see if an error has been flagged, and if so
13124 * enable debugging for the next modeset - and hope we catch
13125 * the culprit.
13126 *
13127 * XXX note that we assume display power is on at this point.
13128 * This might hold true now but we need to add pm helper to check
13129 * unclaimed only when the hardware is on, as atomic commits
13130 * can happen also when the device is completely off.
13131 */
13132 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Chris Wilsonba318c62017-02-02 20:47:41 +000013133
13134 intel_atomic_helper_free_state(dev_priv);
Daniel Vetter94f05022016-06-14 18:01:00 +020013135}
13136
13137static void intel_atomic_commit_work(struct work_struct *work)
13138{
Chris Wilsonc004a902016-10-28 13:58:45 +010013139 struct drm_atomic_state *state =
13140 container_of(work, struct drm_atomic_state, commit_work);
13141
Daniel Vetter94f05022016-06-14 18:01:00 +020013142 intel_atomic_commit_tail(state);
13143}
13144
Chris Wilsonc004a902016-10-28 13:58:45 +010013145static int __i915_sw_fence_call
13146intel_atomic_commit_ready(struct i915_sw_fence *fence,
13147 enum i915_sw_fence_notify notify)
13148{
13149 struct intel_atomic_state *state =
13150 container_of(fence, struct intel_atomic_state, commit_ready);
13151
13152 switch (notify) {
13153 case FENCE_COMPLETE:
13154 if (state->base.commit_work.func)
13155 queue_work(system_unbound_wq, &state->base.commit_work);
13156 break;
13157
13158 case FENCE_FREE:
Chris Wilsoneb955ee2017-01-23 21:29:39 +000013159 {
13160 struct intel_atomic_helper *helper =
13161 &to_i915(state->base.dev)->atomic_helper;
13162
13163 if (llist_add(&state->freed, &helper->free_list))
13164 schedule_work(&helper->free_work);
13165 break;
13166 }
Chris Wilsonc004a902016-10-28 13:58:45 +010013167 }
13168
13169 return NOTIFY_DONE;
13170}
13171
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013172static void intel_atomic_track_fbs(struct drm_atomic_state *state)
13173{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013174 struct drm_plane_state *old_plane_state, *new_plane_state;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013175 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013176 int i;
13177
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013178 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i)
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010013179 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010013180 intel_fb_obj(new_plane_state->fb),
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010013181 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013182}
13183
Daniel Vetter94f05022016-06-14 18:01:00 +020013184/**
13185 * intel_atomic_commit - commit validated state object
13186 * @dev: DRM device
13187 * @state: the top-level driver state object
13188 * @nonblock: nonblocking commit
13189 *
13190 * This function commits a top-level state object that has been validated
13191 * with drm_atomic_helper_check().
13192 *
Daniel Vetter94f05022016-06-14 18:01:00 +020013193 * RETURNS
13194 * Zero for success or -errno.
13195 */
13196static int intel_atomic_commit(struct drm_device *dev,
13197 struct drm_atomic_state *state,
13198 bool nonblock)
13199{
13200 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010013201 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020013202 int ret = 0;
13203
Daniel Vetter94f05022016-06-14 18:01:00 +020013204 ret = drm_atomic_helper_setup_commit(state, nonblock);
13205 if (ret)
13206 return ret;
13207
Chris Wilsonc004a902016-10-28 13:58:45 +010013208 drm_atomic_state_get(state);
13209 i915_sw_fence_init(&intel_state->commit_ready,
13210 intel_atomic_commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020013211
Chris Wilsond07f0e52016-10-28 13:58:44 +010013212 ret = intel_atomic_prepare_commit(dev, state);
Daniel Vetter94f05022016-06-14 18:01:00 +020013213 if (ret) {
13214 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Chris Wilsonc004a902016-10-28 13:58:45 +010013215 i915_sw_fence_commit(&intel_state->commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020013216 return ret;
13217 }
13218
Ville Syrjälä89520302017-03-29 17:21:23 +030013219 /*
13220 * The intel_legacy_cursor_update() fast path takes care
13221 * of avoiding the vblank waits for simple cursor
13222 * movement and flips. For cursor on/off and size changes,
13223 * we want to perform the vblank waits so that watermark
13224 * updates happen during the correct frames. Gen9+ have
13225 * double buffered watermarks and so shouldn't need this.
13226 *
13227 * Do this after drm_atomic_helper_setup_commit() and
13228 * intel_atomic_prepare_commit() because we still want
13229 * to skip the flip and fb cleanup waits. Although that
13230 * does risk yanking the mapping from under the display
13231 * engine.
13232 *
13233 * FIXME doing watermarks and fb cleanup from a vblank worker
13234 * (assuming we had any) would solve these problems.
13235 */
13236 if (INTEL_GEN(dev_priv) < 9)
13237 state->legacy_cursor_update = false;
13238
Daniel Vetter94f05022016-06-14 18:01:00 +020013239 drm_atomic_helper_swap_state(state, true);
13240 dev_priv->wm.distrust_bios_wm = false;
Ander Conselvan de Oliveira3c0fb582016-12-29 17:22:08 +020013241 intel_shared_dpll_swap_state(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013242 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020013243
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010013244 if (intel_state->modeset) {
13245 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13246 sizeof(intel_state->min_pixclk));
13247 dev_priv->active_crtcs = intel_state->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020013248 dev_priv->cdclk.logical = intel_state->cdclk.logical;
13249 dev_priv->cdclk.actual = intel_state->cdclk.actual;
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010013250 }
13251
Chris Wilson08536952016-10-14 13:18:18 +010013252 drm_atomic_state_get(state);
Chris Wilsonc004a902016-10-28 13:58:45 +010013253 INIT_WORK(&state->commit_work,
13254 nonblock ? intel_atomic_commit_work : NULL);
13255
13256 i915_sw_fence_commit(&intel_state->commit_ready);
13257 if (!nonblock) {
13258 i915_sw_fence_wait(&intel_state->commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020013259 intel_atomic_commit_tail(state);
Chris Wilsonc004a902016-10-28 13:58:45 +010013260 }
Mika Kuoppala75714942015-12-16 09:26:48 +020013261
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013262 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013263}
13264
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013265void intel_crtc_restore_mode(struct drm_crtc *crtc)
13266{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013267 struct drm_device *dev = crtc->dev;
13268 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013269 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013270 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013271
13272 state = drm_atomic_state_alloc(dev);
13273 if (!state) {
Ville Syrjälä78108b72016-05-27 20:59:19 +030013274 DRM_DEBUG_KMS("[CRTC:%d:%s] crtc restore failed, out of memory",
13275 crtc->base.id, crtc->name);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013276 return;
13277 }
13278
Daniel Vetterb260ac32017-04-03 10:32:52 +020013279 state->acquire_ctx = crtc->dev->mode_config.acquire_ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013280
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013281retry:
13282 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13283 ret = PTR_ERR_OR_ZERO(crtc_state);
13284 if (!ret) {
13285 if (!crtc_state->active)
13286 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013287
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013288 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013289 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013290 }
13291
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013292 if (ret == -EDEADLK) {
13293 drm_atomic_state_clear(state);
13294 drm_modeset_backoff(state->acquire_ctx);
13295 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013296 }
13297
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013298out:
Chris Wilson08536952016-10-14 13:18:18 +010013299 drm_atomic_state_put(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013300}
13301
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013302static const struct drm_crtc_funcs intel_crtc_funcs = {
Daniel Vetter3fab2f02017-04-03 10:32:57 +020013303 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013304 .set_config = drm_atomic_helper_set_config,
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000013305 .set_property = drm_atomic_helper_crtc_set_property,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013306 .destroy = intel_crtc_destroy,
Maarten Lankhorst4c01ded2016-12-22 11:33:23 +010013307 .page_flip = drm_atomic_helper_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013308 .atomic_duplicate_state = intel_crtc_duplicate_state,
13309 .atomic_destroy_state = intel_crtc_destroy_state,
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +010013310 .set_crc_source = intel_crtc_set_crc_source,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013311};
13312
Matt Roper6beb8c232014-12-01 15:40:14 -080013313/**
13314 * intel_prepare_plane_fb - Prepare fb for usage on plane
13315 * @plane: drm plane to prepare for
13316 * @fb: framebuffer to prepare for presentation
13317 *
13318 * Prepares a framebuffer for usage on a display plane. Generally this
13319 * involves pinning the underlying object and updating the frontbuffer tracking
13320 * bits. Some older platforms need special physical address handling for
13321 * cursor planes.
13322 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013323 * Must be called with struct_mutex held.
13324 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013325 * Returns 0 on success, negative error code on failure.
13326 */
13327int
13328intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010013329 struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013330{
Chris Wilsonc004a902016-10-28 13:58:45 +010013331 struct intel_atomic_state *intel_state =
13332 to_intel_atomic_state(new_state->state);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000013333 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013334 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013335 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013336 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc004a902016-10-28 13:58:45 +010013337 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013338
Chris Wilson57822dc2017-02-22 11:40:48 +000013339 if (obj) {
13340 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13341 INTEL_INFO(dev_priv)->cursor_needs_physical) {
Ville Syrjäläfabac482017-03-27 21:55:43 +030013342 const int align = intel_cursor_alignment(dev_priv);
Chris Wilson57822dc2017-02-22 11:40:48 +000013343
13344 ret = i915_gem_object_attach_phys(obj, align);
13345 if (ret) {
13346 DRM_DEBUG_KMS("failed to attach phys object\n");
13347 return ret;
13348 }
13349 } else {
13350 struct i915_vma *vma;
13351
13352 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
13353 if (IS_ERR(vma)) {
13354 DRM_DEBUG_KMS("failed to pin object\n");
13355 return PTR_ERR(vma);
13356 }
13357
13358 to_intel_plane_state(new_state)->vma = vma;
13359 }
13360 }
13361
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013362 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013363 return 0;
13364
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013365 if (old_obj) {
13366 struct drm_crtc_state *crtc_state =
Chris Wilsonc004a902016-10-28 13:58:45 +010013367 drm_atomic_get_existing_crtc_state(new_state->state,
13368 plane->state->crtc);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013369
13370 /* Big Hammer, we also need to ensure that any pending
13371 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13372 * current scanout is retired before unpinning the old
13373 * framebuffer. Note that we rely on userspace rendering
13374 * into the buffer attached to the pipe they are waiting
13375 * on. If not, userspace generates a GPU hang with IPEHR
13376 * point to the MI_WAIT_FOR_EVENT.
13377 *
13378 * This should only fail upon a hung GPU, in which case we
13379 * can safely continue.
13380 */
Chris Wilsonc004a902016-10-28 13:58:45 +010013381 if (needs_modeset(crtc_state)) {
13382 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
13383 old_obj->resv, NULL,
13384 false, 0,
13385 GFP_KERNEL);
13386 if (ret < 0)
13387 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010013388 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013389 }
13390
Chris Wilsonc004a902016-10-28 13:58:45 +010013391 if (new_state->fence) { /* explicit fencing */
13392 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
13393 new_state->fence,
13394 I915_FENCE_TIMEOUT,
13395 GFP_KERNEL);
13396 if (ret < 0)
13397 return ret;
13398 }
13399
Chris Wilsonc37efb92016-06-17 08:28:47 +010013400 if (!obj)
13401 return 0;
13402
Chris Wilsonc004a902016-10-28 13:58:45 +010013403 if (!new_state->fence) { /* implicit fencing */
13404 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
13405 obj->resv, NULL,
13406 false, I915_FENCE_TIMEOUT,
13407 GFP_KERNEL);
13408 if (ret < 0)
13409 return ret;
Chris Wilson6b5e90f2016-11-14 20:41:05 +000013410
13411 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
Chris Wilsonc004a902016-10-28 13:58:45 +010013412 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020013413
Chris Wilsond07f0e52016-10-28 13:58:44 +010013414 return 0;
Matt Roper6beb8c232014-12-01 15:40:14 -080013415}
13416
Matt Roper38f3ce32014-12-02 07:45:25 -080013417/**
13418 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13419 * @plane: drm plane to clean up for
13420 * @fb: old framebuffer that was on plane
13421 *
13422 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013423 *
13424 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013425 */
13426void
13427intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010013428 struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013429{
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013430 struct i915_vma *vma;
Matt Roper38f3ce32014-12-02 07:45:25 -080013431
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013432 /* Should only be called after a successful intel_prepare_plane_fb()! */
13433 vma = fetch_and_zero(&to_intel_plane_state(old_state)->vma);
13434 if (vma)
13435 intel_unpin_fb_vma(vma);
Matt Roper465c1202014-05-29 08:06:54 -070013436}
13437
Chandra Konduru6156a452015-04-27 13:48:39 -070013438int
13439skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13440{
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013441 struct drm_i915_private *dev_priv;
Chandra Konduru6156a452015-04-27 13:48:39 -070013442 int max_scale;
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013443 int crtc_clock, max_dotclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013444
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010013445 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070013446 return DRM_PLANE_HELPER_NO_SCALING;
13447
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013448 dev_priv = to_i915(intel_crtc->base.dev);
Chandra Konduru6156a452015-04-27 13:48:39 -070013449
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013450 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
13451 max_dotclk = to_intel_atomic_state(crtc_state->base.state)->cdclk.logical.cdclk;
13452
13453 if (IS_GEMINILAKE(dev_priv))
13454 max_dotclk *= 2;
13455
13456 if (WARN_ON_ONCE(!crtc_clock || max_dotclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013457 return DRM_PLANE_HELPER_NO_SCALING;
13458
13459 /*
13460 * skl max scale is lower of:
13461 * close to 3 but not 3, -1 is for that purpose
13462 * or
13463 * cdclk/crtc_clock
13464 */
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013465 max_scale = min((1 << 16) * 3 - 1,
13466 (1 << 8) * ((max_dotclk << 8) / crtc_clock));
Chandra Konduru6156a452015-04-27 13:48:39 -070013467
13468 return max_scale;
13469}
13470
Matt Roper465c1202014-05-29 08:06:54 -070013471static int
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013472intel_check_primary_plane(struct intel_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013473 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013474 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013475{
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013476 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Matt Roper2b875c22014-12-01 15:40:13 -080013477 struct drm_crtc *crtc = state->base.crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070013478 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013479 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13480 bool can_position = false;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013481 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013482
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013483 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020013484 /* use scaler when colorkey is not required */
13485 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
13486 min_scale = 1;
13487 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
13488 }
Sonika Jindald8106362015-04-10 14:37:28 +053013489 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013490 }
Sonika Jindald8106362015-04-10 14:37:28 +053013491
Daniel Vettercc926382016-08-15 10:41:47 +020013492 ret = drm_plane_helper_check_state(&state->base,
13493 &state->clip,
13494 min_scale, max_scale,
13495 can_position, true);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013496 if (ret)
13497 return ret;
13498
Daniel Vettercc926382016-08-15 10:41:47 +020013499 if (!state->base.fb)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013500 return 0;
13501
13502 if (INTEL_GEN(dev_priv) >= 9) {
13503 ret = skl_check_plane_surface(state);
13504 if (ret)
13505 return ret;
Ville Syrjäläa0864d52017-03-23 21:27:09 +020013506
13507 state->ctl = skl_plane_ctl(crtc_state, state);
13508 } else {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +020013509 ret = i9xx_check_plane_surface(state);
13510 if (ret)
13511 return ret;
13512
Ville Syrjäläa0864d52017-03-23 21:27:09 +020013513 state->ctl = i9xx_plane_ctl(crtc_state, state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013514 }
13515
13516 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070013517}
13518
Daniel Vetter5a21b662016-05-24 17:13:53 +020013519static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13520 struct drm_crtc_state *old_crtc_state)
13521{
13522 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040013523 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013524 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Lyudeb707aa52016-09-15 10:56:06 -040013525 struct intel_crtc_state *intel_cstate =
13526 to_intel_crtc_state(crtc->state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013527 struct intel_crtc_state *old_intel_cstate =
Daniel Vetter5a21b662016-05-24 17:13:53 +020013528 to_intel_crtc_state(old_crtc_state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013529 struct intel_atomic_state *old_intel_state =
13530 to_intel_atomic_state(old_crtc_state->state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013531 bool modeset = needs_modeset(crtc->state);
13532
Maarten Lankhorst567f0792017-02-28 15:28:47 +010013533 if (!modeset &&
13534 (intel_cstate->base.color_mgmt_changed ||
13535 intel_cstate->update_pipe)) {
13536 intel_color_set_csc(crtc->state);
13537 intel_color_load_luts(crtc->state);
13538 }
13539
Daniel Vetter5a21b662016-05-24 17:13:53 +020013540 /* Perform vblank evasion around commit operation */
13541 intel_pipe_update_start(intel_crtc);
13542
13543 if (modeset)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013544 goto out;
Daniel Vetter5a21b662016-05-24 17:13:53 +020013545
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013546 if (intel_cstate->update_pipe)
13547 intel_update_pipe_config(intel_crtc, old_intel_cstate);
13548 else if (INTEL_GEN(dev_priv) >= 9)
Daniel Vetter5a21b662016-05-24 17:13:53 +020013549 skl_detach_scalers(intel_crtc);
Lyude62e0fb82016-08-22 12:50:08 -040013550
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013551out:
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013552 if (dev_priv->display.atomic_update_watermarks)
13553 dev_priv->display.atomic_update_watermarks(old_intel_state,
13554 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013555}
13556
13557static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13558 struct drm_crtc_state *old_crtc_state)
13559{
13560 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13561
13562 intel_pipe_update_end(intel_crtc, NULL);
13563}
13564
Matt Ropercf4c7c12014-12-04 10:27:42 -080013565/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013566 * intel_plane_destroy - destroy a plane
13567 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013568 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013569 * Common destruction function for all types of planes (primary, cursor,
13570 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013571 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013572void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013573{
Matt Roper465c1202014-05-29 08:06:54 -070013574 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030013575 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070013576}
13577
Matt Roper65a3fea2015-01-21 16:35:42 -080013578const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013579 .update_plane = drm_atomic_helper_update_plane,
13580 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013581 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013582 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013583 .atomic_get_property = intel_plane_atomic_get_property,
13584 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013585 .atomic_duplicate_state = intel_plane_duplicate_state,
13586 .atomic_destroy_state = intel_plane_destroy_state,
Matt Roper465c1202014-05-29 08:06:54 -070013587};
13588
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013589static int
13590intel_legacy_cursor_update(struct drm_plane *plane,
13591 struct drm_crtc *crtc,
13592 struct drm_framebuffer *fb,
13593 int crtc_x, int crtc_y,
13594 unsigned int crtc_w, unsigned int crtc_h,
13595 uint32_t src_x, uint32_t src_y,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013596 uint32_t src_w, uint32_t src_h,
13597 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013598{
13599 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
13600 int ret;
13601 struct drm_plane_state *old_plane_state, *new_plane_state;
13602 struct intel_plane *intel_plane = to_intel_plane(plane);
13603 struct drm_framebuffer *old_fb;
13604 struct drm_crtc_state *crtc_state = crtc->state;
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013605 struct i915_vma *old_vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013606
13607 /*
13608 * When crtc is inactive or there is a modeset pending,
13609 * wait for it to complete in the slowpath
13610 */
13611 if (!crtc_state->active || needs_modeset(crtc_state) ||
13612 to_intel_crtc_state(crtc_state)->update_pipe)
13613 goto slow;
13614
13615 old_plane_state = plane->state;
13616
13617 /*
13618 * If any parameters change that may affect watermarks,
13619 * take the slowpath. Only changing fb or position should be
13620 * in the fastpath.
13621 */
13622 if (old_plane_state->crtc != crtc ||
13623 old_plane_state->src_w != src_w ||
13624 old_plane_state->src_h != src_h ||
13625 old_plane_state->crtc_w != crtc_w ||
13626 old_plane_state->crtc_h != crtc_h ||
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013627 !old_plane_state->fb != !fb)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013628 goto slow;
13629
13630 new_plane_state = intel_plane_duplicate_state(plane);
13631 if (!new_plane_state)
13632 return -ENOMEM;
13633
13634 drm_atomic_set_fb_for_plane(new_plane_state, fb);
13635
13636 new_plane_state->src_x = src_x;
13637 new_plane_state->src_y = src_y;
13638 new_plane_state->src_w = src_w;
13639 new_plane_state->src_h = src_h;
13640 new_plane_state->crtc_x = crtc_x;
13641 new_plane_state->crtc_y = crtc_y;
13642 new_plane_state->crtc_w = crtc_w;
13643 new_plane_state->crtc_h = crtc_h;
13644
13645 ret = intel_plane_atomic_check_with_state(to_intel_crtc_state(crtc->state),
13646 to_intel_plane_state(new_plane_state));
13647 if (ret)
13648 goto out_free;
13649
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013650 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
13651 if (ret)
13652 goto out_free;
13653
13654 if (INTEL_INFO(dev_priv)->cursor_needs_physical) {
Ville Syrjäläfabac482017-03-27 21:55:43 +030013655 int align = intel_cursor_alignment(dev_priv);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013656
13657 ret = i915_gem_object_attach_phys(intel_fb_obj(fb), align);
13658 if (ret) {
13659 DRM_DEBUG_KMS("failed to attach phys object\n");
13660 goto out_unlock;
13661 }
13662 } else {
13663 struct i915_vma *vma;
13664
13665 vma = intel_pin_and_fence_fb_obj(fb, new_plane_state->rotation);
13666 if (IS_ERR(vma)) {
13667 DRM_DEBUG_KMS("failed to pin object\n");
13668
13669 ret = PTR_ERR(vma);
13670 goto out_unlock;
13671 }
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013672
13673 to_intel_plane_state(new_plane_state)->vma = vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013674 }
13675
13676 old_fb = old_plane_state->fb;
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013677 old_vma = to_intel_plane_state(old_plane_state)->vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013678
13679 i915_gem_track_fb(intel_fb_obj(old_fb), intel_fb_obj(fb),
13680 intel_plane->frontbuffer_bit);
13681
13682 /* Swap plane state */
13683 new_plane_state->fence = old_plane_state->fence;
13684 *to_intel_plane_state(old_plane_state) = *to_intel_plane_state(new_plane_state);
13685 new_plane_state->fence = NULL;
13686 new_plane_state->fb = old_fb;
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013687 to_intel_plane_state(new_plane_state)->vma = old_vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013688
Ville Syrjälä72259532017-03-02 19:15:05 +020013689 if (plane->state->visible) {
13690 trace_intel_update_plane(plane, to_intel_crtc(crtc));
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013691 intel_plane->update_plane(intel_plane,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013692 to_intel_crtc_state(crtc->state),
13693 to_intel_plane_state(plane->state));
Ville Syrjälä72259532017-03-02 19:15:05 +020013694 } else {
13695 trace_intel_disable_plane(plane, to_intel_crtc(crtc));
Ville Syrjälä282dbf92017-03-27 21:55:33 +030013696 intel_plane->disable_plane(intel_plane, to_intel_crtc(crtc));
Ville Syrjälä72259532017-03-02 19:15:05 +020013697 }
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013698
13699 intel_cleanup_plane_fb(plane, new_plane_state);
13700
13701out_unlock:
13702 mutex_unlock(&dev_priv->drm.struct_mutex);
13703out_free:
13704 intel_plane_destroy_state(plane, new_plane_state);
13705 return ret;
13706
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013707slow:
13708 return drm_atomic_helper_update_plane(plane, crtc, fb,
13709 crtc_x, crtc_y, crtc_w, crtc_h,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013710 src_x, src_y, src_w, src_h, ctx);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013711}
13712
13713static const struct drm_plane_funcs intel_cursor_plane_funcs = {
13714 .update_plane = intel_legacy_cursor_update,
13715 .disable_plane = drm_atomic_helper_disable_plane,
13716 .destroy = intel_plane_destroy,
13717 .set_property = drm_atomic_helper_plane_set_property,
13718 .atomic_get_property = intel_plane_atomic_get_property,
13719 .atomic_set_property = intel_plane_atomic_set_property,
13720 .atomic_duplicate_state = intel_plane_duplicate_state,
13721 .atomic_destroy_state = intel_plane_destroy_state,
13722};
13723
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013724static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020013725intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper465c1202014-05-29 08:06:54 -070013726{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013727 struct intel_plane *primary = NULL;
13728 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013729 const uint32_t *intel_primary_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013730 unsigned int supported_rotations;
Thierry Reding45e37432015-08-12 16:54:28 +020013731 unsigned int num_formats;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013732 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013733
13734 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013735 if (!primary) {
13736 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013737 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013738 }
Matt Roper465c1202014-05-29 08:06:54 -070013739
Matt Roper8e7d6882015-01-21 16:35:41 -080013740 state = intel_create_plane_state(&primary->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013741 if (!state) {
13742 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013743 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013744 }
13745
Matt Roper8e7d6882015-01-21 16:35:41 -080013746 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013747
Matt Roper465c1202014-05-29 08:06:54 -070013748 primary->can_scale = false;
13749 primary->max_downscale = 1;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013750 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru6156a452015-04-27 13:48:39 -070013751 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013752 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013753 }
Matt Roper465c1202014-05-29 08:06:54 -070013754 primary->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013755 /*
13756 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
13757 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
13758 */
13759 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
13760 primary->plane = (enum plane) !pipe;
13761 else
13762 primary->plane = (enum plane) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013763 primary->id = PLANE_PRIMARY;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013764 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013765 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013766
Ville Syrjälä580503c2016-10-31 22:37:00 +020013767 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013768 intel_primary_formats = skl_primary_formats;
13769 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013770
13771 primary->update_plane = skylake_update_primary_plane;
13772 primary->disable_plane = skylake_disable_primary_plane;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013773 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013774 intel_primary_formats = i965_primary_formats;
13775 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013776
13777 primary->update_plane = i9xx_update_primary_plane;
13778 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013779 } else {
13780 intel_primary_formats = i8xx_primary_formats;
13781 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013782
13783 primary->update_plane = i9xx_update_primary_plane;
13784 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013785 }
13786
Ville Syrjälä580503c2016-10-31 22:37:00 +020013787 if (INTEL_GEN(dev_priv) >= 9)
13788 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13789 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013790 intel_primary_formats, num_formats,
13791 DRM_PLANE_TYPE_PRIMARY,
13792 "plane 1%c", pipe_name(pipe));
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013793 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä580503c2016-10-31 22:37:00 +020013794 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13795 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013796 intel_primary_formats, num_formats,
13797 DRM_PLANE_TYPE_PRIMARY,
13798 "primary %c", pipe_name(pipe));
13799 else
Ville Syrjälä580503c2016-10-31 22:37:00 +020013800 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13801 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013802 intel_primary_formats, num_formats,
13803 DRM_PLANE_TYPE_PRIMARY,
13804 "plane %c", plane_name(primary->plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013805 if (ret)
13806 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053013807
Dave Airlie5481e272016-10-25 16:36:13 +100013808 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013809 supported_rotations =
13810 DRM_ROTATE_0 | DRM_ROTATE_90 |
13811 DRM_ROTATE_180 | DRM_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +020013812 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
13813 supported_rotations =
13814 DRM_ROTATE_0 | DRM_ROTATE_180 |
13815 DRM_REFLECT_X;
Dave Airlie5481e272016-10-25 16:36:13 +100013816 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013817 supported_rotations =
13818 DRM_ROTATE_0 | DRM_ROTATE_180;
13819 } else {
13820 supported_rotations = DRM_ROTATE_0;
13821 }
13822
Dave Airlie5481e272016-10-25 16:36:13 +100013823 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013824 drm_plane_create_rotation_property(&primary->base,
13825 DRM_ROTATE_0,
13826 supported_rotations);
Sonika Jindal48404c12014-08-22 14:06:04 +053013827
Matt Roperea2c67b2014-12-23 10:41:52 -080013828 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13829
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013830 return primary;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013831
13832fail:
13833 kfree(state);
13834 kfree(primary);
13835
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013836 return ERR_PTR(ret);
Matt Roper465c1202014-05-29 08:06:54 -070013837}
13838
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013839static struct intel_plane *
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013840intel_cursor_plane_create(struct drm_i915_private *dev_priv,
13841 enum pipe pipe)
Matt Roper3d7d6512014-06-10 08:28:13 -070013842{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013843 struct intel_plane *cursor = NULL;
13844 struct intel_plane_state *state = NULL;
13845 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070013846
13847 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013848 if (!cursor) {
13849 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013850 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013851 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013852
Matt Roper8e7d6882015-01-21 16:35:41 -080013853 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013854 if (!state) {
13855 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013856 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013857 }
13858
Matt Roper8e7d6882015-01-21 16:35:41 -080013859 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013860
Matt Roper3d7d6512014-06-10 08:28:13 -070013861 cursor->can_scale = false;
13862 cursor->max_downscale = 1;
13863 cursor->pipe = pipe;
13864 cursor->plane = pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013865 cursor->id = PLANE_CURSOR;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013866 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013867
13868 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
13869 cursor->update_plane = i845_update_cursor;
13870 cursor->disable_plane = i845_disable_cursor;
Ville Syrjälä659056f2017-03-27 21:55:39 +030013871 cursor->check_plane = i845_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013872 } else {
13873 cursor->update_plane = i9xx_update_cursor;
13874 cursor->disable_plane = i9xx_disable_cursor;
Ville Syrjälä659056f2017-03-27 21:55:39 +030013875 cursor->check_plane = i9xx_check_cursor;
Ville Syrjäläb2d03b02017-03-27 21:55:37 +030013876 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013877
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030013878 cursor->cursor.base = ~0;
13879 cursor->cursor.cntl = ~0;
Ville Syrjälä024faac2017-03-27 21:55:42 +030013880
13881 if (IS_I845G(dev_priv) || IS_I865G(dev_priv) || HAS_CUR_FBC(dev_priv))
13882 cursor->cursor.size = ~0;
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +030013883
Ville Syrjälä580503c2016-10-31 22:37:00 +020013884 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013885 0, &intel_cursor_plane_funcs,
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013886 intel_cursor_formats,
13887 ARRAY_SIZE(intel_cursor_formats),
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013888 DRM_PLANE_TYPE_CURSOR,
13889 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013890 if (ret)
13891 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013892
Dave Airlie5481e272016-10-25 16:36:13 +100013893 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013894 drm_plane_create_rotation_property(&cursor->base,
13895 DRM_ROTATE_0,
13896 DRM_ROTATE_0 |
13897 DRM_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013898
Ville Syrjälä580503c2016-10-31 22:37:00 +020013899 if (INTEL_GEN(dev_priv) >= 9)
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013900 state->scaler_id = -1;
13901
Matt Roperea2c67b2014-12-23 10:41:52 -080013902 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13903
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013904 return cursor;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013905
13906fail:
13907 kfree(state);
13908 kfree(cursor);
13909
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013910 return ERR_PTR(ret);
Matt Roper3d7d6512014-06-10 08:28:13 -070013911}
13912
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013913static void intel_crtc_init_scalers(struct intel_crtc *crtc,
13914 struct intel_crtc_state *crtc_state)
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013915{
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013916 struct intel_crtc_scaler_state *scaler_state =
13917 &crtc_state->scaler_state;
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013918 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013919 int i;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013920
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013921 crtc->num_scalers = dev_priv->info.num_scalers[crtc->pipe];
13922 if (!crtc->num_scalers)
13923 return;
13924
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013925 for (i = 0; i < crtc->num_scalers; i++) {
13926 struct intel_scaler *scaler = &scaler_state->scalers[i];
13927
13928 scaler->in_use = 0;
13929 scaler->mode = PS_SCALER_MODE_DYN;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013930 }
13931
13932 scaler_state->scaler_id = -1;
13933}
13934
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013935static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013936{
13937 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013938 struct intel_crtc_state *crtc_state = NULL;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013939 struct intel_plane *primary = NULL;
13940 struct intel_plane *cursor = NULL;
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013941 int sprite, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013942
Daniel Vetter955382f2013-09-19 14:05:45 +020013943 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013944 if (!intel_crtc)
13945 return -ENOMEM;
Jesse Barnes79e53942008-11-07 14:24:08 -080013946
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013947 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013948 if (!crtc_state) {
13949 ret = -ENOMEM;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013950 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013951 }
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013952 intel_crtc->config = crtc_state;
13953 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013954 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013955
Ville Syrjälä580503c2016-10-31 22:37:00 +020013956 primary = intel_primary_plane_create(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013957 if (IS_ERR(primary)) {
13958 ret = PTR_ERR(primary);
Matt Roper3d7d6512014-06-10 08:28:13 -070013959 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013960 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013961 intel_crtc->plane_ids_mask |= BIT(primary->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013962
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013963 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013964 struct intel_plane *plane;
13965
Ville Syrjälä580503c2016-10-31 22:37:00 +020013966 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013967 if (IS_ERR(plane)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013968 ret = PTR_ERR(plane);
13969 goto fail;
13970 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013971 intel_crtc->plane_ids_mask |= BIT(plane->id);
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013972 }
13973
Ville Syrjälä580503c2016-10-31 22:37:00 +020013974 cursor = intel_cursor_plane_create(dev_priv, pipe);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013975 if (IS_ERR(cursor)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013976 ret = PTR_ERR(cursor);
Matt Roper3d7d6512014-06-10 08:28:13 -070013977 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013978 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013979 intel_crtc->plane_ids_mask |= BIT(cursor->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013980
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013981 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013982 &primary->base, &cursor->base,
13983 &intel_crtc_funcs,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030013984 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070013985 if (ret)
13986 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013987
Jesse Barnes80824002009-09-10 15:28:06 -070013988 intel_crtc->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013989 intel_crtc->plane = primary->plane;
Jesse Barnes80824002009-09-10 15:28:06 -070013990
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013991 /* initialize shared scalers */
13992 intel_crtc_init_scalers(intel_crtc, crtc_state);
13993
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013994 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13995 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020013996 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = intel_crtc;
13997 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = intel_crtc;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013998
Jesse Barnes79e53942008-11-07 14:24:08 -080013999 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014000
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000014001 intel_color_init(&intel_crtc->base);
14002
Daniel Vetter87b6b102014-05-15 15:33:46 +020014003 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014004
14005 return 0;
Matt Roper3d7d6512014-06-10 08:28:13 -070014006
14007fail:
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014008 /*
14009 * drm_mode_config_cleanup() will free up any
14010 * crtcs/planes already initialized.
14011 */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014012 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014013 kfree(intel_crtc);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014014
14015 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014016}
14017
Jesse Barnes752aa882013-10-31 18:55:49 +020014018enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14019{
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014020 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014021
Rob Clark51fd3712013-11-19 12:10:12 -050014022 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014023
Daniel Vetter51ec53d2017-03-01 10:52:24 +010014024 if (!connector->base.state->crtc)
Jesse Barnes752aa882013-10-31 18:55:49 +020014025 return INVALID_PIPE;
14026
Daniel Vetter51ec53d2017-03-01 10:52:24 +010014027 return to_intel_crtc(connector->base.state->crtc)->pipe;
Jesse Barnes752aa882013-10-31 18:55:49 +020014028}
14029
Carl Worth08d7b3d2009-04-29 14:43:54 -070014030int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014031 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014032{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014033 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014034 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014035 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014036
Rob Clark7707e652014-07-17 23:30:04 -040014037 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010014038 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014039 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014040
Rob Clark7707e652014-07-17 23:30:04 -040014041 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014042 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014043
Daniel Vetterc05422d2009-08-11 16:05:30 +020014044 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014045}
14046
Daniel Vetter66a92782012-07-12 20:08:18 +020014047static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014048{
Daniel Vetter66a92782012-07-12 20:08:18 +020014049 struct drm_device *dev = encoder->base.dev;
14050 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014051 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014052 int entry = 0;
14053
Damien Lespiaub2784e12014-08-05 11:29:37 +010014054 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014055 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014056 index_mask |= (1 << entry);
14057
Jesse Barnes79e53942008-11-07 14:24:08 -080014058 entry++;
14059 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014060
Jesse Barnes79e53942008-11-07 14:24:08 -080014061 return index_mask;
14062}
14063
Ville Syrjälä646d5772016-10-31 22:37:14 +020014064static bool has_edp_a(struct drm_i915_private *dev_priv)
Chris Wilson4d302442010-12-14 19:21:29 +000014065{
Ville Syrjälä646d5772016-10-31 22:37:14 +020014066 if (!IS_MOBILE(dev_priv))
Chris Wilson4d302442010-12-14 19:21:29 +000014067 return false;
14068
14069 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14070 return false;
14071
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014072 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014073 return false;
14074
14075 return true;
14076}
14077
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014078static bool intel_crt_present(struct drm_i915_private *dev_priv)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014079{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014080 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau884497e2013-12-03 13:56:23 +000014081 return false;
14082
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010014083 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014084 return false;
14085
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014086 if (IS_CHERRYVIEW(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014087 return false;
14088
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010014089 if (HAS_PCH_LPT_H(dev_priv) &&
14090 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
Ville Syrjälä65e472e2015-12-01 23:28:55 +020014091 return false;
14092
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014093 /* DDI E can't be used if DDI A requires 4 lanes */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010014094 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014095 return false;
14096
Ville Syrjäläe4abb732015-12-01 23:31:33 +020014097 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014098 return false;
14099
14100 return true;
14101}
14102
Imre Deak8090ba82016-08-10 14:07:33 +030014103void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
14104{
14105 int pps_num;
14106 int pps_idx;
14107
14108 if (HAS_DDI(dev_priv))
14109 return;
14110 /*
14111 * This w/a is needed at least on CPT/PPT, but to be sure apply it
14112 * everywhere where registers can be write protected.
14113 */
14114 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14115 pps_num = 2;
14116 else
14117 pps_num = 1;
14118
14119 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
14120 u32 val = I915_READ(PP_CONTROL(pps_idx));
14121
14122 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
14123 I915_WRITE(PP_CONTROL(pps_idx), val);
14124 }
14125}
14126
Imre Deak44cb7342016-08-10 14:07:29 +030014127static void intel_pps_init(struct drm_i915_private *dev_priv)
14128{
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020014129 if (HAS_PCH_SPLIT(dev_priv) || IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +030014130 dev_priv->pps_mmio_base = PCH_PPS_BASE;
14131 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14132 dev_priv->pps_mmio_base = VLV_PPS_BASE;
14133 else
14134 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030014135
14136 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030014137}
14138
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014139static void intel_setup_outputs(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -080014140{
Chris Wilson4ef69c72010-09-09 15:14:28 +010014141 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014142 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014143
Imre Deak44cb7342016-08-10 14:07:29 +030014144 intel_pps_init(dev_priv);
14145
Imre Deak97a824e12016-06-21 11:51:47 +030014146 /*
14147 * intel_edp_init_connector() depends on this completing first, to
14148 * prevent the registeration of both eDP and LVDS and the incorrect
14149 * sharing of the PPS.
14150 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014151 intel_lvds_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014152
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014153 if (intel_crt_present(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014154 intel_crt_init(dev_priv);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014155
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020014156 if (IS_GEN9_LP(dev_priv)) {
Vandana Kannanc776eb22014-08-19 12:05:01 +053014157 /*
14158 * FIXME: Broxton doesn't support port detection via the
14159 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14160 * detect the ports.
14161 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014162 intel_ddi_init(dev_priv, PORT_A);
14163 intel_ddi_init(dev_priv, PORT_B);
14164 intel_ddi_init(dev_priv, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020014165
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014166 intel_dsi_init(dev_priv);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010014167 } else if (HAS_DDI(dev_priv)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014168 int found;
14169
Jesse Barnesde31fac2015-03-06 15:53:32 -080014170 /*
14171 * Haswell uses DDI functions to detect digital outputs.
14172 * On SKL pre-D0 the strap isn't connected, so we assume
14173 * it's there.
14174 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014175 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014176 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080014177 if (found || IS_GEN9_BC(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014178 intel_ddi_init(dev_priv, PORT_A);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014179
14180 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14181 * register */
14182 found = I915_READ(SFUSE_STRAP);
14183
14184 if (found & SFUSE_STRAP_DDIB_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014185 intel_ddi_init(dev_priv, PORT_B);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014186 if (found & SFUSE_STRAP_DDIC_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014187 intel_ddi_init(dev_priv, PORT_C);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014188 if (found & SFUSE_STRAP_DDID_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014189 intel_ddi_init(dev_priv, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014190 /*
14191 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14192 */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080014193 if (IS_GEN9_BC(dev_priv) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014194 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14195 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14196 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014197 intel_ddi_init(dev_priv, PORT_E);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014198
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010014199 } else if (HAS_PCH_SPLIT(dev_priv)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014200 int found;
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000014201 dpd_is_edp = intel_dp_is_edp(dev_priv, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014202
Ville Syrjälä646d5772016-10-31 22:37:14 +020014203 if (has_edp_a(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014204 intel_dp_init(dev_priv, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014205
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014206 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014207 /* PCH SDVOB multiplex with HDMIB */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014208 found = intel_sdvo_init(dev_priv, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014209 if (!found)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014210 intel_hdmi_init(dev_priv, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014211 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014212 intel_dp_init(dev_priv, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014213 }
14214
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014215 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014216 intel_hdmi_init(dev_priv, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014217
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014218 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014219 intel_hdmi_init(dev_priv, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014220
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014221 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014222 intel_dp_init(dev_priv, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014223
Daniel Vetter270b3042012-10-27 15:52:05 +020014224 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014225 intel_dp_init(dev_priv, PCH_DP_D, PORT_D);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014226 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014227 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010014228
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014229 /*
14230 * The DP_DETECTED bit is the latched state of the DDC
14231 * SDA pin at boot. However since eDP doesn't require DDC
14232 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14233 * eDP ports may have been muxed to an alternate function.
14234 * Thus we can't rely on the DP_DETECTED bit alone to detect
14235 * eDP ports. Consult the VBT as well as DP_DETECTED to
14236 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030014237 *
14238 * Sadly the straps seem to be missing sometimes even for HDMI
14239 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
14240 * and VBT for the presence of the port. Additionally we can't
14241 * trust the port type the VBT declares as we've seen at least
14242 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014243 */
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000014244 has_edp = intel_dp_is_edp(dev_priv, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014245 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
14246 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014247 has_edp &= intel_dp_init(dev_priv, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014248 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014249 intel_hdmi_init(dev_priv, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014250
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000014251 has_edp = intel_dp_is_edp(dev_priv, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014252 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
14253 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014254 has_edp &= intel_dp_init(dev_priv, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014255 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014256 intel_hdmi_init(dev_priv, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014257
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014258 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014259 /*
14260 * eDP not supported on port D,
14261 * so no need to worry about it
14262 */
14263 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
14264 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014265 intel_dp_init(dev_priv, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014266 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014267 intel_hdmi_init(dev_priv, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014268 }
14269
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014270 intel_dsi_init(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014271 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014272 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014273
Paulo Zanonie2debe92013-02-18 19:00:27 -030014274 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014275 DRM_DEBUG_KMS("probing SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014276 found = intel_sdvo_init(dev_priv, GEN3_SDVOB, PORT_B);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014277 if (!found && IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014278 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014279 intel_hdmi_init(dev_priv, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014280 }
Ma Ling27185ae2009-08-24 13:50:23 +080014281
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014282 if (!found && IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014283 intel_dp_init(dev_priv, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014284 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014285
14286 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014287
Paulo Zanonie2debe92013-02-18 19:00:27 -030014288 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014289 DRM_DEBUG_KMS("probing SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014290 found = intel_sdvo_init(dev_priv, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014291 }
Ma Ling27185ae2009-08-24 13:50:23 +080014292
Paulo Zanonie2debe92013-02-18 19:00:27 -030014293 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014294
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014295 if (IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014296 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014297 intel_hdmi_init(dev_priv, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014298 }
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014299 if (IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014300 intel_dp_init(dev_priv, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014301 }
Ma Ling27185ae2009-08-24 13:50:23 +080014302
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014303 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014304 intel_dp_init(dev_priv, DP_D, PORT_D);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014305 } else if (IS_GEN2(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014306 intel_dvo_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014307
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +000014308 if (SUPPORTS_TV(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014309 intel_tv_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014310
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014311 intel_psr_init(dev_priv);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014312
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014313 for_each_intel_encoder(&dev_priv->drm, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014314 encoder->base.possible_crtcs = encoder->crtc_mask;
14315 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014316 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014317 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014318
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014319 intel_init_pch_refclk(dev_priv);
Daniel Vetter270b3042012-10-27 15:52:05 +020014320
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014321 drm_helper_move_panel_connectors_to_head(&dev_priv->drm);
Jesse Barnes79e53942008-11-07 14:24:08 -080014322}
14323
14324static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14325{
14326 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014327
Daniel Vetteref2d6332014-02-10 18:00:38 +010014328 drm_framebuffer_cleanup(fb);
Chris Wilson70001cd2017-02-16 09:46:21 +000014329
Chris Wilsondd689282017-03-01 15:41:28 +000014330 i915_gem_object_lock(intel_fb->obj);
14331 WARN_ON(!intel_fb->obj->framebuffer_references--);
14332 i915_gem_object_unlock(intel_fb->obj);
14333
Chris Wilsonf8c417c2016-07-20 13:31:53 +010014334 i915_gem_object_put(intel_fb->obj);
Chris Wilson70001cd2017-02-16 09:46:21 +000014335
Jesse Barnes79e53942008-11-07 14:24:08 -080014336 kfree(intel_fb);
14337}
14338
14339static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014340 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014341 unsigned int *handle)
14342{
14343 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014344 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014345
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014346 if (obj->userptr.mm) {
14347 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14348 return -EINVAL;
14349 }
14350
Chris Wilson05394f32010-11-08 19:18:58 +000014351 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014352}
14353
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014354static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14355 struct drm_file *file,
14356 unsigned flags, unsigned color,
14357 struct drm_clip_rect *clips,
14358 unsigned num_clips)
14359{
Chris Wilson5a97bcc2017-02-22 11:40:46 +000014360 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014361
Chris Wilson5a97bcc2017-02-22 11:40:46 +000014362 i915_gem_object_flush_if_display(obj);
Chris Wilsond59b21e2017-02-22 11:40:49 +000014363 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014364
14365 return 0;
14366}
14367
Jesse Barnes79e53942008-11-07 14:24:08 -080014368static const struct drm_framebuffer_funcs intel_fb_funcs = {
14369 .destroy = intel_user_framebuffer_destroy,
14370 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014371 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014372};
14373
Damien Lespiaub3218032015-02-27 11:15:18 +000014374static
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014375u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
14376 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +000014377{
Chris Wilson24dbf512017-02-15 10:59:18 +000014378 u32 gen = INTEL_GEN(dev_priv);
Damien Lespiaub3218032015-02-27 11:15:18 +000014379
14380 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020014381 int cpp = drm_format_plane_cpp(pixel_format, 0);
14382
Damien Lespiaub3218032015-02-27 11:15:18 +000014383 /* "The stride in bytes must not exceed the of the size of 8K
14384 * pixels and 32K bytes."
14385 */
Ville Syrjäläac484962016-01-20 21:05:26 +020014386 return min(8192 * cpp, 32768);
Ville Syrjälä6401c372017-02-08 19:53:28 +020014387 } else if (gen >= 5 && !HAS_GMCH_DISPLAY(dev_priv)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014388 return 32*1024;
14389 } else if (gen >= 4) {
14390 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14391 return 16*1024;
14392 else
14393 return 32*1024;
14394 } else if (gen >= 3) {
14395 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14396 return 8*1024;
14397 else
14398 return 16*1024;
14399 } else {
14400 /* XXX DSPC is limited to 4k tiled */
14401 return 8*1024;
14402 }
14403}
14404
Chris Wilson24dbf512017-02-15 10:59:18 +000014405static int intel_framebuffer_init(struct intel_framebuffer *intel_fb,
14406 struct drm_i915_gem_object *obj,
14407 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014408{
Chris Wilson24dbf512017-02-15 10:59:18 +000014409 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Eric Engestromb3c11ac2016-11-12 01:12:56 +000014410 struct drm_format_name_buf format_name;
Chris Wilsondd689282017-03-01 15:41:28 +000014411 u32 pitch_limit, stride_alignment;
14412 unsigned int tiling, stride;
Chris Wilson24dbf512017-02-15 10:59:18 +000014413 int ret = -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -080014414
Chris Wilsondd689282017-03-01 15:41:28 +000014415 i915_gem_object_lock(obj);
14416 obj->framebuffer_references++;
14417 tiling = i915_gem_object_get_tiling(obj);
14418 stride = i915_gem_object_get_stride(obj);
14419 i915_gem_object_unlock(obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014420
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014421 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014422 /*
14423 * If there's a fence, enforce that
14424 * the fb modifier and tiling mode match.
14425 */
14426 if (tiling != I915_TILING_NONE &&
14427 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014428 DRM_DEBUG_KMS("tiling_mode doesn't match fb modifier\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000014429 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014430 }
14431 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014432 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014433 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014434 } else if (tiling == I915_TILING_Y) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014435 DRM_DEBUG_KMS("No Y tiling for legacy addfb\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000014436 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014437 }
14438 }
14439
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014440 /* Passed in modifier sanity checking. */
14441 switch (mode_cmd->modifier[0]) {
14442 case I915_FORMAT_MOD_Y_TILED:
14443 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014444 if (INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014445 DRM_DEBUG_KMS("Unsupported tiling 0x%llx!\n",
14446 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000014447 goto err;
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014448 }
Ben Widawsky2f075562017-03-24 14:29:48 -070014449 case DRM_FORMAT_MOD_LINEAR:
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014450 case I915_FORMAT_MOD_X_TILED:
14451 break;
14452 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014453 DRM_DEBUG_KMS("Unsupported fb modifier 0x%llx!\n",
14454 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000014455 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014456 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014457
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014458 /*
14459 * gen2/3 display engine uses the fence if present,
14460 * so the tiling mode must match the fb modifier exactly.
14461 */
14462 if (INTEL_INFO(dev_priv)->gen < 4 &&
14463 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014464 DRM_DEBUG_KMS("tiling_mode must match fb modifier exactly on gen2/3\n");
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014465 goto err;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014466 }
14467
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014468 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000014469 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014470 if (mode_cmd->pitches[0] > pitch_limit) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014471 DRM_DEBUG_KMS("%s pitch (%u) must be at most %d\n",
Ben Widawsky2f075562017-03-24 14:29:48 -070014472 mode_cmd->modifier[0] != DRM_FORMAT_MOD_LINEAR ?
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014473 "tiled" : "linear",
14474 mode_cmd->pitches[0], pitch_limit);
Chris Wilson24dbf512017-02-15 10:59:18 +000014475 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014476 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014477
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014478 /*
14479 * If there's a fence, enforce that
14480 * the fb pitch and fence stride match.
14481 */
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014482 if (tiling != I915_TILING_NONE && mode_cmd->pitches[0] != stride) {
14483 DRM_DEBUG_KMS("pitch (%d) must match tiling stride (%d)\n",
14484 mode_cmd->pitches[0], stride);
Chris Wilson24dbf512017-02-15 10:59:18 +000014485 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014486 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014487
Ville Syrjälä57779d02012-10-31 17:50:14 +020014488 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014489 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014490 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014491 case DRM_FORMAT_RGB565:
14492 case DRM_FORMAT_XRGB8888:
14493 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014494 break;
14495 case DRM_FORMAT_XRGB1555:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014496 if (INTEL_GEN(dev_priv) > 3) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014497 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14498 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014499 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014500 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014501 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014502 case DRM_FORMAT_ABGR8888:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014503 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014504 INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014505 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14506 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014507 goto err;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014508 }
14509 break;
14510 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014511 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014512 case DRM_FORMAT_XBGR2101010:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014513 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014514 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14515 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014516 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014517 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014518 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014519 case DRM_FORMAT_ABGR2101010:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014520 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014521 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14522 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014523 goto err;
Damien Lespiau75312082015-05-15 19:06:01 +010014524 }
14525 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014526 case DRM_FORMAT_YUYV:
14527 case DRM_FORMAT_UYVY:
14528 case DRM_FORMAT_YVYU:
14529 case DRM_FORMAT_VYUY:
Ville Syrjäläab330812017-04-21 21:14:32 +030014530 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014531 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14532 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014533 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014534 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014535 break;
14536 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014537 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14538 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014539 goto err;
Chris Wilson57cd6502010-08-08 12:34:44 +010014540 }
14541
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014542 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14543 if (mode_cmd->offsets[0] != 0)
Chris Wilson24dbf512017-02-15 10:59:18 +000014544 goto err;
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014545
Chris Wilson24dbf512017-02-15 10:59:18 +000014546 drm_helper_mode_fill_fb_struct(&dev_priv->drm,
14547 &intel_fb->base, mode_cmd);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014548
14549 stride_alignment = intel_fb_stride_alignment(&intel_fb->base, 0);
14550 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014551 DRM_DEBUG_KMS("pitch (%d) must be at least %u byte aligned\n",
14552 mode_cmd->pitches[0], stride_alignment);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014553 goto err;
14554 }
14555
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014556 intel_fb->obj = obj;
14557
Ville Syrjälä6687c902015-09-15 13:16:41 +030014558 ret = intel_fill_fb_info(dev_priv, &intel_fb->base);
14559 if (ret)
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014560 goto err;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020014561
Chris Wilson24dbf512017-02-15 10:59:18 +000014562 ret = drm_framebuffer_init(obj->base.dev,
14563 &intel_fb->base,
14564 &intel_fb_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080014565 if (ret) {
14566 DRM_ERROR("framebuffer init failed %d\n", ret);
Chris Wilson24dbf512017-02-15 10:59:18 +000014567 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -080014568 }
14569
Jesse Barnes79e53942008-11-07 14:24:08 -080014570 return 0;
Chris Wilson24dbf512017-02-15 10:59:18 +000014571
14572err:
Chris Wilsondd689282017-03-01 15:41:28 +000014573 i915_gem_object_lock(obj);
14574 obj->framebuffer_references--;
14575 i915_gem_object_unlock(obj);
Chris Wilson24dbf512017-02-15 10:59:18 +000014576 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014577}
14578
Jesse Barnes79e53942008-11-07 14:24:08 -080014579static struct drm_framebuffer *
14580intel_user_framebuffer_create(struct drm_device *dev,
14581 struct drm_file *filp,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020014582 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014583{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014584 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014585 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014586 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014587
Chris Wilson03ac0642016-07-20 13:31:51 +010014588 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
14589 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014590 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014591
Chris Wilson24dbf512017-02-15 10:59:18 +000014592 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014593 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010014594 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014595
14596 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014597}
14598
Chris Wilson778e23a2016-12-05 14:29:39 +000014599static void intel_atomic_state_free(struct drm_atomic_state *state)
14600{
14601 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14602
14603 drm_atomic_state_default_release(state);
14604
14605 i915_sw_fence_fini(&intel_state->commit_ready);
14606
14607 kfree(state);
14608}
14609
Jesse Barnes79e53942008-11-07 14:24:08 -080014610static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014611 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014612 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014613 .atomic_check = intel_atomic_check,
14614 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014615 .atomic_state_alloc = intel_atomic_state_alloc,
14616 .atomic_state_clear = intel_atomic_state_clear,
Chris Wilson778e23a2016-12-05 14:29:39 +000014617 .atomic_state_free = intel_atomic_state_free,
Jesse Barnes79e53942008-11-07 14:24:08 -080014618};
14619
Imre Deak88212942016-03-16 13:38:53 +020014620/**
14621 * intel_init_display_hooks - initialize the display modesetting hooks
14622 * @dev_priv: device private
14623 */
14624void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070014625{
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020014626 intel_init_cdclk_hooks(dev_priv);
14627
Imre Deak88212942016-03-16 13:38:53 +020014628 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014629 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014630 dev_priv->display.get_initial_plane_config =
14631 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014632 dev_priv->display.crtc_compute_clock =
14633 haswell_crtc_compute_clock;
14634 dev_priv->display.crtc_enable = haswell_crtc_enable;
14635 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014636 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014637 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014638 dev_priv->display.get_initial_plane_config =
14639 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014640 dev_priv->display.crtc_compute_clock =
14641 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014642 dev_priv->display.crtc_enable = haswell_crtc_enable;
14643 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014644 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014645 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014646 dev_priv->display.get_initial_plane_config =
14647 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014648 dev_priv->display.crtc_compute_clock =
14649 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014650 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14651 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014652 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014653 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014654 dev_priv->display.get_initial_plane_config =
14655 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014656 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14657 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14658 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14659 } else if (IS_VALLEYVIEW(dev_priv)) {
14660 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14661 dev_priv->display.get_initial_plane_config =
14662 i9xx_get_initial_plane_config;
14663 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014664 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14665 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020014666 } else if (IS_G4X(dev_priv)) {
14667 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14668 dev_priv->display.get_initial_plane_config =
14669 i9xx_get_initial_plane_config;
14670 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14671 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14672 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020014673 } else if (IS_PINEVIEW(dev_priv)) {
14674 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14675 dev_priv->display.get_initial_plane_config =
14676 i9xx_get_initial_plane_config;
14677 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14678 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14679 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014680 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014681 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014682 dev_priv->display.get_initial_plane_config =
14683 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014684 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014685 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14686 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014687 } else {
14688 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14689 dev_priv->display.get_initial_plane_config =
14690 i9xx_get_initial_plane_config;
14691 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14692 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14693 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014694 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014695
Imre Deak88212942016-03-16 13:38:53 +020014696 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014697 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014698 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014699 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014700 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014701 /* FIXME: detect B0+ stepping and use auto training */
14702 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014703 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014704 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030014705 }
14706
Lyude27082492016-08-24 07:48:10 +020014707 if (dev_priv->info.gen >= 9)
14708 dev_priv->display.update_crtcs = skl_update_crtcs;
14709 else
14710 dev_priv->display.update_crtcs = intel_update_crtcs;
14711
Daniel Vetter5a21b662016-05-24 17:13:53 +020014712 switch (INTEL_INFO(dev_priv)->gen) {
14713 case 2:
14714 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14715 break;
14716
14717 case 3:
14718 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14719 break;
14720
14721 case 4:
14722 case 5:
14723 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14724 break;
14725
14726 case 6:
14727 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14728 break;
14729 case 7:
14730 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
14731 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14732 break;
14733 case 9:
14734 /* Drop through - unsupported since execlist only. */
14735 default:
14736 /* Default just returns -ENODEV to indicate unsupported */
14737 dev_priv->display.queue_flip = intel_default_queue_flip;
14738 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014739}
14740
Jesse Barnesb690e962010-07-19 13:53:12 -070014741/*
14742 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14743 * resume, or other times. This quirk makes sure that's the case for
14744 * affected systems.
14745 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014746static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014747{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014748 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb690e962010-07-19 13:53:12 -070014749
14750 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014751 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014752}
14753
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014754static void quirk_pipeb_force(struct drm_device *dev)
14755{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014756 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014757
14758 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14759 DRM_INFO("applying pipe b force quirk\n");
14760}
14761
Keith Packard435793d2011-07-12 14:56:22 -070014762/*
14763 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14764 */
14765static void quirk_ssc_force_disable(struct drm_device *dev)
14766{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014767 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard435793d2011-07-12 14:56:22 -070014768 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014769 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014770}
14771
Carsten Emde4dca20e2012-03-15 15:56:26 +010014772/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014773 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14774 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014775 */
14776static void quirk_invert_brightness(struct drm_device *dev)
14777{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014778 struct drm_i915_private *dev_priv = to_i915(dev);
Carsten Emde4dca20e2012-03-15 15:56:26 +010014779 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014780 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014781}
14782
Scot Doyle9c72cc62014-07-03 23:27:50 +000014783/* Some VBT's incorrectly indicate no backlight is present */
14784static void quirk_backlight_present(struct drm_device *dev)
14785{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014786 struct drm_i915_private *dev_priv = to_i915(dev);
Scot Doyle9c72cc62014-07-03 23:27:50 +000014787 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14788 DRM_INFO("applying backlight present quirk\n");
14789}
14790
Jesse Barnesb690e962010-07-19 13:53:12 -070014791struct intel_quirk {
14792 int device;
14793 int subsystem_vendor;
14794 int subsystem_device;
14795 void (*hook)(struct drm_device *dev);
14796};
14797
Egbert Eich5f85f172012-10-14 15:46:38 +020014798/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14799struct intel_dmi_quirk {
14800 void (*hook)(struct drm_device *dev);
14801 const struct dmi_system_id (*dmi_id_list)[];
14802};
14803
14804static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14805{
14806 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14807 return 1;
14808}
14809
14810static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14811 {
14812 .dmi_id_list = &(const struct dmi_system_id[]) {
14813 {
14814 .callback = intel_dmi_reverse_brightness,
14815 .ident = "NCR Corporation",
14816 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14817 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14818 },
14819 },
14820 { } /* terminating entry */
14821 },
14822 .hook = quirk_invert_brightness,
14823 },
14824};
14825
Ben Widawskyc43b5632012-04-16 14:07:40 -070014826static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014827 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14828 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14829
Jesse Barnesb690e962010-07-19 13:53:12 -070014830 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14831 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14832
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014833 /* 830 needs to leave pipe A & dpll A up */
14834 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14835
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014836 /* 830 needs to leave pipe B & dpll B up */
14837 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14838
Keith Packard435793d2011-07-12 14:56:22 -070014839 /* Lenovo U160 cannot use SSC on LVDS */
14840 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014841
14842 /* Sony Vaio Y cannot use SSC on LVDS */
14843 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014844
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014845 /* Acer Aspire 5734Z must invert backlight brightness */
14846 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14847
14848 /* Acer/eMachines G725 */
14849 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14850
14851 /* Acer/eMachines e725 */
14852 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14853
14854 /* Acer/Packard Bell NCL20 */
14855 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14856
14857 /* Acer Aspire 4736Z */
14858 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014859
14860 /* Acer Aspire 5336 */
14861 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014862
14863 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14864 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014865
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014866 /* Acer C720 Chromebook (Core i3 4005U) */
14867 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14868
jens steinb2a96012014-10-28 20:25:53 +010014869 /* Apple Macbook 2,1 (Core 2 T7400) */
14870 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14871
Jani Nikula1b9448b2015-11-05 11:49:59 +020014872 /* Apple Macbook 4,1 */
14873 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
14874
Scot Doyled4967d82014-07-03 23:27:52 +000014875 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14876 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014877
14878 /* HP Chromebook 14 (Celeron 2955U) */
14879 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014880
14881 /* Dell Chromebook 11 */
14882 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020014883
14884 /* Dell Chromebook 11 (2015 version) */
14885 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014886};
14887
14888static void intel_init_quirks(struct drm_device *dev)
14889{
14890 struct pci_dev *d = dev->pdev;
14891 int i;
14892
14893 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14894 struct intel_quirk *q = &intel_quirks[i];
14895
14896 if (d->device == q->device &&
14897 (d->subsystem_vendor == q->subsystem_vendor ||
14898 q->subsystem_vendor == PCI_ANY_ID) &&
14899 (d->subsystem_device == q->subsystem_device ||
14900 q->subsystem_device == PCI_ANY_ID))
14901 q->hook(dev);
14902 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014903 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14904 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14905 intel_dmi_quirks[i].hook(dev);
14906 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014907}
14908
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014909/* Disable the VGA plane that we never use */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014910static void i915_disable_vga(struct drm_i915_private *dev_priv)
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014911{
David Weinehall52a05c32016-08-22 13:32:44 +030014912 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014913 u8 sr1;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014914 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014915
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014916 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030014917 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014918 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014919 sr1 = inb(VGA_SR_DATA);
14920 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030014921 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014922 udelay(300);
14923
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014924 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014925 POSTING_READ(vga_reg);
14926}
14927
Daniel Vetterf8175862012-04-10 15:50:11 +020014928void intel_modeset_init_hw(struct drm_device *dev)
14929{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014930 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014931
Ville Syrjälä4c75b942016-10-31 22:37:12 +020014932 intel_update_cdclk(dev_priv);
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020014933 dev_priv->cdclk.logical = dev_priv->cdclk.actual = dev_priv->cdclk.hw;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014934
Ville Syrjälä46f16e62016-10-31 22:37:22 +020014935 intel_init_clock_gating(dev_priv);
Daniel Vetterf8175862012-04-10 15:50:11 +020014936}
14937
Matt Roperd93c0372015-12-03 11:37:41 -080014938/*
14939 * Calculate what we think the watermarks should be for the state we've read
14940 * out of the hardware and then immediately program those watermarks so that
14941 * we ensure the hardware settings match our internal state.
14942 *
14943 * We can calculate what we think WM's should be by creating a duplicate of the
14944 * current state (which was constructed during hardware readout) and running it
14945 * through the atomic check code to calculate new watermark values in the
14946 * state object.
14947 */
14948static void sanitize_watermarks(struct drm_device *dev)
14949{
14950 struct drm_i915_private *dev_priv = to_i915(dev);
14951 struct drm_atomic_state *state;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014952 struct intel_atomic_state *intel_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014953 struct drm_crtc *crtc;
14954 struct drm_crtc_state *cstate;
14955 struct drm_modeset_acquire_ctx ctx;
14956 int ret;
14957 int i;
14958
14959 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080014960 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080014961 return;
14962
14963 /*
14964 * We need to hold connection_mutex before calling duplicate_state so
14965 * that the connector loop is protected.
14966 */
14967 drm_modeset_acquire_init(&ctx, 0);
14968retry:
Matt Roper0cd12622016-01-12 07:13:37 -080014969 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080014970 if (ret == -EDEADLK) {
14971 drm_modeset_backoff(&ctx);
14972 goto retry;
14973 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080014974 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014975 }
14976
14977 state = drm_atomic_helper_duplicate_state(dev, &ctx);
14978 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080014979 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014980
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014981 intel_state = to_intel_atomic_state(state);
14982
Matt Ropered4a6a72016-02-23 17:20:13 -080014983 /*
14984 * Hardware readout is the only time we don't want to calculate
14985 * intermediate watermarks (since we don't trust the current
14986 * watermarks).
14987 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020014988 if (!HAS_GMCH_DISPLAY(dev_priv))
14989 intel_state->skip_intermediate_wm = true;
Matt Ropered4a6a72016-02-23 17:20:13 -080014990
Matt Roperd93c0372015-12-03 11:37:41 -080014991 ret = intel_atomic_check(dev, state);
14992 if (ret) {
14993 /*
14994 * If we fail here, it means that the hardware appears to be
14995 * programmed in a way that shouldn't be possible, given our
14996 * understanding of watermark requirements. This might mean a
14997 * mistake in the hardware readout code or a mistake in the
14998 * watermark calculations for a given platform. Raise a WARN
14999 * so that this is noticeable.
15000 *
15001 * If this actually happens, we'll have to just leave the
15002 * BIOS-programmed watermarks untouched and hope for the best.
15003 */
15004 WARN(true, "Could not determine valid watermarks for inherited state\n");
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020015005 goto put_state;
Matt Roperd93c0372015-12-03 11:37:41 -080015006 }
15007
15008 /* Write calculated watermark values back */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010015009 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Matt Roperd93c0372015-12-03 11:37:41 -080015010 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15011
Matt Ropered4a6a72016-02-23 17:20:13 -080015012 cs->wm.need_postvbl_update = true;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010015013 dev_priv->display.optimize_watermarks(intel_state, cs);
Matt Roperd93c0372015-12-03 11:37:41 -080015014 }
15015
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020015016put_state:
Chris Wilson08536952016-10-14 13:18:18 +010015017 drm_atomic_state_put(state);
Matt Roper0cd12622016-01-12 07:13:37 -080015018fail:
Matt Roperd93c0372015-12-03 11:37:41 -080015019 drm_modeset_drop_locks(&ctx);
15020 drm_modeset_acquire_fini(&ctx);
15021}
15022
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015023int intel_modeset_init(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -080015024{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030015025 struct drm_i915_private *dev_priv = to_i915(dev);
15026 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015027 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015028 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080015029
15030 drm_mode_config_init(dev);
15031
15032 dev->mode_config.min_width = 0;
15033 dev->mode_config.min_height = 0;
15034
Dave Airlie019d96c2011-09-29 16:20:42 +010015035 dev->mode_config.preferred_depth = 24;
15036 dev->mode_config.prefer_shadow = 1;
15037
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015038 dev->mode_config.allow_fb_modifiers = true;
15039
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015040 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015041
Andrea Arcangeli400c19d2017-04-07 01:23:45 +020015042 init_llist_head(&dev_priv->atomic_helper.free_list);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015043 INIT_WORK(&dev_priv->atomic_helper.free_work,
Chris Wilsonba318c62017-02-02 20:47:41 +000015044 intel_atomic_helper_free_state_worker);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015045
Jesse Barnesb690e962010-07-19 13:53:12 -070015046 intel_init_quirks(dev);
15047
Ville Syrjälä62d75df2016-10-31 22:37:25 +020015048 intel_init_pm(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015049
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015050 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015051 return 0;
Ben Widawskye3c74752013-04-05 13:12:39 -070015052
Lukas Wunner69f92f62015-07-15 13:57:35 +020015053 /*
15054 * There may be no VBT; and if the BIOS enabled SSC we can
15055 * just keep using it to avoid unnecessary flicker. Whereas if the
15056 * BIOS isn't using it, don't assume it will work even if the VBT
15057 * indicates as much.
15058 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010015059 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Lukas Wunner69f92f62015-07-15 13:57:35 +020015060 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15061 DREF_SSC1_ENABLE);
15062
15063 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15064 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15065 bios_lvds_use_ssc ? "en" : "dis",
15066 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15067 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15068 }
15069 }
15070
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015071 if (IS_GEN2(dev_priv)) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015072 dev->mode_config.max_width = 2048;
15073 dev->mode_config.max_height = 2048;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015074 } else if (IS_GEN3(dev_priv)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015075 dev->mode_config.max_width = 4096;
15076 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015077 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015078 dev->mode_config.max_width = 8192;
15079 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015080 }
Damien Lespiau068be562014-03-28 14:17:49 +000015081
Jani Nikula2a307c22016-11-30 17:43:04 +020015082 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
15083 dev->mode_config.cursor_width = IS_I845G(dev_priv) ? 64 : 512;
Ville Syrjälädc41c152014-08-13 11:57:05 +030015084 dev->mode_config.cursor_height = 1023;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010015085 } else if (IS_GEN2(dev_priv)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015086 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15087 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15088 } else {
15089 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15090 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15091 }
15092
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030015093 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015094
Zhao Yakui28c97732009-10-09 11:39:41 +080015095 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015096 INTEL_INFO(dev_priv)->num_pipes,
15097 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015098
Damien Lespiau055e3932014-08-18 13:49:10 +010015099 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015100 int ret;
15101
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020015102 ret = intel_crtc_init(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015103 if (ret) {
15104 drm_mode_config_cleanup(dev);
15105 return ret;
15106 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015107 }
15108
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015109 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015110
Ville Syrjälä5be6e332017-02-20 16:04:43 +020015111 intel_update_czclk(dev_priv);
15112 intel_modeset_init_hw(dev);
15113
Ville Syrjäläb2045352016-05-13 23:41:27 +030015114 if (dev_priv->max_cdclk_freq == 0)
Ville Syrjälä4c75b942016-10-31 22:37:12 +020015115 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +030015116
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015117 /* Just disable it once at startup */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015118 i915_disable_vga(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015119 intel_setup_outputs(dev_priv);
Chris Wilson11be49e2012-11-15 11:32:20 +000015120
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015121 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015122 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015123 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015124
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015125 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015126 struct intel_initial_plane_config plane_config = {};
15127
Jesse Barnes46f297f2014-03-07 08:57:48 -080015128 if (!crtc->active)
15129 continue;
15130
Jesse Barnes46f297f2014-03-07 08:57:48 -080015131 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015132 * Note that reserving the BIOS fb up front prevents us
15133 * from stuffing other stolen allocations like the ring
15134 * on top. This prevents some ugliness at boot time, and
15135 * can even allow for smooth boot transitions if the BIOS
15136 * fb is large enough for the active pipe configuration.
15137 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015138 dev_priv->display.get_initial_plane_config(crtc,
15139 &plane_config);
15140
15141 /*
15142 * If the fb is shared between multiple heads, we'll
15143 * just get the first one.
15144 */
15145 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015146 }
Matt Roperd93c0372015-12-03 11:37:41 -080015147
15148 /*
15149 * Make sure hardware watermarks really match the state we read out.
15150 * Note that we need to do this after reconstructing the BIOS fb's
15151 * since the watermark calculation done here will use pstate->fb.
15152 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020015153 if (!HAS_GMCH_DISPLAY(dev_priv))
15154 sanitize_watermarks(dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015155
15156 return 0;
Chris Wilson2c7111d2011-03-29 10:40:27 +010015157}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015158
Daniel Vetter7fad7982012-07-04 17:51:47 +020015159static void intel_enable_pipe_a(struct drm_device *dev)
15160{
15161 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015162 struct drm_connector_list_iter conn_iter;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015163 struct drm_connector *crt = NULL;
15164 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015165 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +020015166 int ret;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015167
15168 /* We can't just switch on the pipe A, we need to set things up with a
15169 * proper mode and output configuration. As a gross hack, enable pipe A
15170 * by enabling the load detect pipe once. */
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015171 drm_connector_list_iter_begin(dev, &conn_iter);
15172 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015173 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15174 crt = &connector->base;
15175 break;
15176 }
15177 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015178 drm_connector_list_iter_end(&conn_iter);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015179
15180 if (!crt)
15181 return;
15182
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +020015183 ret = intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx);
15184 WARN(ret < 0, "All modeset mutexes are locked, but intel_get_load_detect_pipe failed\n");
15185
15186 if (ret > 0)
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015187 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015188}
15189
Daniel Vetterfa555832012-10-10 23:14:00 +020015190static bool
15191intel_check_plane_mapping(struct intel_crtc *crtc)
15192{
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015193 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä649636e2015-09-22 19:50:01 +030015194 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015195
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015196 if (INTEL_INFO(dev_priv)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015197 return true;
15198
Ville Syrjälä649636e2015-09-22 19:50:01 +030015199 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015200
15201 if ((val & DISPLAY_PLANE_ENABLE) &&
15202 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15203 return false;
15204
15205 return true;
15206}
15207
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015208static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15209{
15210 struct drm_device *dev = crtc->base.dev;
15211 struct intel_encoder *encoder;
15212
15213 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15214 return true;
15215
15216 return false;
15217}
15218
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020015219static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
15220{
15221 struct drm_device *dev = encoder->base.dev;
15222 struct intel_connector *connector;
15223
15224 for_each_connector_on_encoder(dev, &encoder->base, connector)
15225 return connector;
15226
15227 return NULL;
15228}
15229
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015230static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
15231 enum transcoder pch_transcoder)
15232{
15233 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
15234 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == TRANSCODER_A);
15235}
15236
Daniel Vetter24929352012-07-02 20:28:59 +020015237static void intel_sanitize_crtc(struct intel_crtc *crtc)
15238{
15239 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010015240 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020015241 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015242
Daniel Vetter24929352012-07-02 20:28:59 +020015243 /* Clear any frame start delays used for debugging left by the BIOS */
Jani Nikula4d1de972016-03-18 17:05:42 +020015244 if (!transcoder_is_dsi(cpu_transcoder)) {
15245 i915_reg_t reg = PIPECONF(cpu_transcoder);
15246
15247 I915_WRITE(reg,
15248 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15249 }
Daniel Vetter24929352012-07-02 20:28:59 +020015250
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015251 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015252 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015253 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015254 struct intel_plane *plane;
15255
Daniel Vetter96256042015-02-13 21:03:42 +010015256 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015257
15258 /* Disable everything but the primary plane */
15259 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15260 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15261 continue;
15262
Ville Syrjälä72259532017-03-02 19:15:05 +020015263 trace_intel_disable_plane(&plane->base, crtc);
Ville Syrjälä282dbf92017-03-27 21:55:33 +030015264 plane->disable_plane(plane, crtc);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015265 }
Daniel Vetter96256042015-02-13 21:03:42 +010015266 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015267
Daniel Vetter24929352012-07-02 20:28:59 +020015268 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015269 * disable the crtc (and hence change the state) if it is wrong. Note
15270 * that gen4+ has a fixed plane -> pipe mapping. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015271 if (INTEL_GEN(dev_priv) < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015272 bool plane;
15273
Ville Syrjälä78108b72016-05-27 20:59:19 +030015274 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
15275 crtc->base.base.id, crtc->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015276
15277 /* Pipe has the wrong plane attached and the plane is active.
15278 * Temporarily change the plane mapping and disable everything
15279 * ... */
15280 plane = crtc->plane;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010015281 crtc->base.primary->state->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015282 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015283 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015284 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015285 }
Daniel Vetter24929352012-07-02 20:28:59 +020015286
Daniel Vetter7fad7982012-07-04 17:51:47 +020015287 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15288 crtc->pipe == PIPE_A && !crtc->active) {
15289 /* BIOS forgot to enable pipe A, this mostly happens after
15290 * resume. Force-enable the pipe to fix this, the update_dpms
15291 * call below we restore the pipe to the right state, but leave
15292 * the required bits on. */
15293 intel_enable_pipe_a(dev);
15294 }
15295
Daniel Vetter24929352012-07-02 20:28:59 +020015296 /* Adjust the state of the output pipe according to whether we
15297 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010015298 if (crtc->active && !intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015299 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015300
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010015301 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015302 /*
15303 * We start out with underrun reporting disabled to avoid races.
15304 * For correct bookkeeping mark this on active crtcs.
15305 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015306 * Also on gmch platforms we dont have any hardware bits to
15307 * disable the underrun reporting. Which means we need to start
15308 * out with underrun reporting disabled also on inactive pipes,
15309 * since otherwise we'll complain about the garbage we read when
15310 * e.g. coming up after runtime pm.
15311 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015312 * No protection against concurrent access is required - at
15313 * worst a fifo underrun happens which also sets this to false.
15314 */
15315 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015316 /*
15317 * We track the PCH trancoder underrun reporting state
15318 * within the crtc. With crtc for pipe A housing the underrun
15319 * reporting state for PCH transcoder A, crtc for pipe B housing
15320 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
15321 * and marking underrun reporting as disabled for the non-existing
15322 * PCH transcoders B and C would prevent enabling the south
15323 * error interrupt (see cpt_can_enable_serr_int()).
15324 */
15325 if (has_pch_trancoder(dev_priv, (enum transcoder)crtc->pipe))
15326 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010015327 }
Daniel Vetter24929352012-07-02 20:28:59 +020015328}
15329
15330static void intel_sanitize_encoder(struct intel_encoder *encoder)
15331{
15332 struct intel_connector *connector;
Daniel Vetter24929352012-07-02 20:28:59 +020015333
15334 /* We need to check both for a crtc link (meaning that the
15335 * encoder is active and trying to read from a pipe) and the
15336 * pipe itself being active. */
15337 bool has_active_crtc = encoder->base.crtc &&
15338 to_intel_crtc(encoder->base.crtc)->active;
15339
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020015340 connector = intel_encoder_find_connector(encoder);
15341 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015342 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15343 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015344 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015345
15346 /* Connector is active, but has no active pipe. This is
15347 * fallout from our resume register restoring. Disable
15348 * the encoder manually again. */
15349 if (encoder->base.crtc) {
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015350 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
15351
Daniel Vetter24929352012-07-02 20:28:59 +020015352 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15353 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015354 encoder->base.name);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015355 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015356 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015357 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Daniel Vetter24929352012-07-02 20:28:59 +020015358 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015359 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015360
15361 /* Inconsistent output/port/pipe state happens presumably due to
15362 * a bug in one of the get_hw_state functions. Or someplace else
15363 * in our code, like the register restore mess on resume. Clamp
15364 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015365
15366 connector->base.dpms = DRM_MODE_DPMS_OFF;
15367 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015368 }
15369 /* Enabled encoders without active connectors will be fixed in
15370 * the crtc fixup. */
15371}
15372
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015373void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015374{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015375 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015376
Imre Deak04098752014-02-18 00:02:16 +020015377 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15378 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015379 i915_disable_vga(dev_priv);
Imre Deak04098752014-02-18 00:02:16 +020015380 }
15381}
15382
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015383void i915_redisable_vga(struct drm_i915_private *dev_priv)
Imre Deak04098752014-02-18 00:02:16 +020015384{
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015385 /* This function can be called both from intel_modeset_setup_hw_state or
15386 * at a very early point in our resume sequence, where the power well
15387 * structures are not yet restored. Since this function is at a very
15388 * paranoid "someone might have enabled VGA while we were not looking"
15389 * level, just check if the power well is enabled instead of trying to
15390 * follow the "don't touch the power well if we don't need it" policy
15391 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020015392 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015393 return;
15394
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015395 i915_redisable_vga_power_on(dev_priv);
Imre Deak6392f842016-02-12 18:55:13 +020015396
15397 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015398}
15399
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015400static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015401{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015402 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015403
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015404 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015405}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015406
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015407/* FIXME read out full plane state for all planes */
15408static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015409{
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020015410 struct intel_plane *primary = to_intel_plane(crtc->base.primary);
15411 bool visible;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015412
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020015413 visible = crtc->active && primary_get_hw_state(primary);
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015414
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020015415 intel_set_plane_visible(to_intel_crtc_state(crtc->base.state),
15416 to_intel_plane_state(primary->base.state),
15417 visible);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015418}
15419
Daniel Vetter30e984d2013-06-05 13:34:17 +020015420static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015421{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015422 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015423 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015424 struct intel_crtc *crtc;
15425 struct intel_encoder *encoder;
15426 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015427 struct drm_connector_list_iter conn_iter;
Daniel Vetter53589012013-06-05 13:34:16 +020015428 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015429
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015430 dev_priv->active_crtcs = 0;
15431
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015432 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015433 struct intel_crtc_state *crtc_state =
15434 to_intel_crtc_state(crtc->base.state);
Daniel Vetter3b117c82013-04-17 20:15:07 +020015435
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020015436 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015437 memset(crtc_state, 0, sizeof(*crtc_state));
15438 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015439
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015440 crtc_state->base.active = crtc_state->base.enable =
15441 dev_priv->display.get_pipe_config(crtc, crtc_state);
15442
15443 crtc->base.enabled = crtc_state->base.enable;
15444 crtc->active = crtc_state->base.active;
15445
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015446 if (crtc_state->base.active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015447 dev_priv->active_crtcs |= 1 << crtc->pipe;
15448
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015449 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015450
Ville Syrjälä78108b72016-05-27 20:59:19 +030015451 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
15452 crtc->base.base.id, crtc->base.name,
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015453 enableddisabled(crtc_state->base.active));
Daniel Vetter24929352012-07-02 20:28:59 +020015454 }
15455
Daniel Vetter53589012013-06-05 13:34:16 +020015456 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15457 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15458
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015459 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015460 &pll->state.hw_state);
15461 pll->state.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015462 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015463 struct intel_crtc_state *crtc_state =
15464 to_intel_crtc_state(crtc->base.state);
15465
15466 if (crtc_state->base.active &&
15467 crtc_state->shared_dpll == pll)
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015468 pll->state.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020015469 }
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015470 pll->active_mask = pll->state.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020015471
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015472 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015473 pll->name, pll->state.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020015474 }
15475
Damien Lespiaub2784e12014-08-05 11:29:37 +010015476 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015477 pipe = 0;
15478
15479 if (encoder->get_hw_state(encoder, &pipe)) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015480 struct intel_crtc_state *crtc_state;
15481
Ville Syrjälä98187832016-10-31 22:37:10 +020015482 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015483 crtc_state = to_intel_crtc_state(crtc->base.state);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015484
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015485 encoder->base.crtc = &crtc->base;
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015486 crtc_state->output_types |= 1 << encoder->type;
15487 encoder->get_config(encoder, crtc_state);
Daniel Vetter24929352012-07-02 20:28:59 +020015488 } else {
15489 encoder->base.crtc = NULL;
15490 }
15491
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015492 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015493 encoder->base.base.id, encoder->base.name,
15494 enableddisabled(encoder->base.crtc),
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015495 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015496 }
15497
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015498 drm_connector_list_iter_begin(dev, &conn_iter);
15499 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter24929352012-07-02 20:28:59 +020015500 if (connector->get_hw_state(connector)) {
15501 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015502
15503 encoder = connector->encoder;
15504 connector->base.encoder = &encoder->base;
15505
15506 if (encoder->base.crtc &&
15507 encoder->base.crtc->state->active) {
15508 /*
15509 * This has to be done during hardware readout
15510 * because anything calling .crtc_disable may
15511 * rely on the connector_mask being accurate.
15512 */
15513 encoder->base.crtc->state->connector_mask |=
15514 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015515 encoder->base.crtc->state->encoder_mask |=
15516 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015517 }
15518
Daniel Vetter24929352012-07-02 20:28:59 +020015519 } else {
15520 connector->base.dpms = DRM_MODE_DPMS_OFF;
15521 connector->base.encoder = NULL;
15522 }
15523 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015524 connector->base.base.id, connector->base.name,
15525 enableddisabled(connector->base.encoder));
Daniel Vetter24929352012-07-02 20:28:59 +020015526 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015527 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015528
15529 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015530 struct intel_crtc_state *crtc_state =
15531 to_intel_crtc_state(crtc->base.state);
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015532 int pixclk = 0;
15533
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015534 crtc->base.hwmode = crtc_state->base.adjusted_mode;
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015535
15536 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015537 if (crtc_state->base.active) {
15538 intel_mode_from_pipe_config(&crtc->base.mode, crtc_state);
15539 intel_mode_from_pipe_config(&crtc_state->base.adjusted_mode, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015540 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15541
15542 /*
15543 * The initial mode needs to be set in order to keep
15544 * the atomic core happy. It wants a valid mode if the
15545 * crtc's enabled, so we do the above call.
15546 *
Daniel Vetter7800fb62016-12-19 09:24:23 +010015547 * But we don't set all the derived state fully, hence
15548 * set a flag to indicate that a full recalculation is
15549 * needed on the next commit.
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015550 */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015551 crtc_state->base.mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015552
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020015553 intel_crtc_compute_pixel_rate(crtc_state);
15554
15555 if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv) ||
15556 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15557 pixclk = crtc_state->pixel_rate;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015558 else
15559 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15560
15561 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015562 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015563 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15564
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015565 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15566 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015567 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020015568
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015569 dev_priv->min_pixclk[crtc->pipe] = pixclk;
15570
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015571 intel_pipe_config_sanity_check(dev_priv, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015572 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015573}
15574
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015575static void
15576get_encoder_power_domains(struct drm_i915_private *dev_priv)
15577{
15578 struct intel_encoder *encoder;
15579
15580 for_each_intel_encoder(&dev_priv->drm, encoder) {
15581 u64 get_domains;
15582 enum intel_display_power_domain domain;
15583
15584 if (!encoder->get_power_domains)
15585 continue;
15586
15587 get_domains = encoder->get_power_domains(encoder);
15588 for_each_power_domain(domain, get_domains)
15589 intel_display_power_get(dev_priv, domain);
15590 }
15591}
15592
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015593/* Scan out the current hw modeset state,
15594 * and sanitizes it to the current state
15595 */
15596static void
15597intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015598{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015599 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020015600 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015601 struct intel_crtc *crtc;
15602 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015603 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015604
15605 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015606
15607 /* HW state is read out, now we need to sanitize this mess. */
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015608 get_encoder_power_domains(dev_priv);
15609
Damien Lespiaub2784e12014-08-05 11:29:37 +010015610 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015611 intel_sanitize_encoder(encoder);
15612 }
15613
Damien Lespiau055e3932014-08-18 13:49:10 +010015614 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020015615 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015616
Daniel Vetter24929352012-07-02 20:28:59 +020015617 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015618 intel_dump_pipe_config(crtc, crtc->config,
15619 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015620 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015621
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015622 intel_modeset_update_connector_atomic_state(dev);
15623
Daniel Vetter35c95372013-07-17 06:55:04 +020015624 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15625 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15626
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015627 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020015628 continue;
15629
15630 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15631
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015632 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020015633 pll->on = false;
15634 }
15635
Ville Syrjälä04548cb2017-04-21 21:14:29 +030015636 if (IS_G4X(dev_priv)) {
15637 g4x_wm_get_hw_state(dev);
15638 g4x_wm_sanitize(dev_priv);
15639 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015640 vlv_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015641 vlv_wm_sanitize(dev_priv);
15642 } else if (IS_GEN9(dev_priv)) {
Pradeep Bhat30789992014-11-04 17:06:45 +000015643 skl_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015644 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015645 ilk_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015646 }
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015647
15648 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020015649 u64 put_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015650
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010015651 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015652 if (WARN_ON(put_domains))
15653 modeset_put_power_domains(dev_priv, put_domains);
15654 }
15655 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020015656
Imre Deak8d8c3862017-02-17 17:39:46 +020015657 intel_power_domains_verify_state(dev_priv);
15658
Paulo Zanoni010cf732016-01-19 11:35:48 -020015659 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015660}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015661
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015662void intel_display_resume(struct drm_device *dev)
15663{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015664 struct drm_i915_private *dev_priv = to_i915(dev);
15665 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15666 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015667 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015668
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015669 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030015670 if (state)
15671 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015672
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015673 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015674
Maarten Lankhorst73974892016-08-05 23:28:27 +030015675 while (1) {
15676 ret = drm_modeset_lock_all_ctx(dev, &ctx);
15677 if (ret != -EDEADLK)
15678 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015679
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015680 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015681 }
15682
Maarten Lankhorst73974892016-08-05 23:28:27 +030015683 if (!ret)
Maarten Lankhorst581e49f2017-01-16 10:37:38 +010015684 ret = __intel_display_resume(dev, state, &ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +030015685
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015686 drm_modeset_drop_locks(&ctx);
15687 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015688
Chris Wilson08536952016-10-14 13:18:18 +010015689 if (ret)
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015690 DRM_ERROR("Restoring old state failed with %i\n", ret);
Chris Wilson3c5e37f2017-01-15 12:58:25 +000015691 if (state)
15692 drm_atomic_state_put(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015693}
15694
15695void intel_modeset_gem_init(struct drm_device *dev)
15696{
Chris Wilsondc979972016-05-10 14:10:04 +010015697 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015698
Chris Wilsondc979972016-05-10 14:10:04 +010015699 intel_init_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015700
Chris Wilson1ee8da62016-05-12 12:43:23 +010015701 intel_setup_overlay(dev_priv);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010015702}
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015703
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010015704int intel_connector_register(struct drm_connector *connector)
15705{
15706 struct intel_connector *intel_connector = to_intel_connector(connector);
15707 int ret;
15708
15709 ret = intel_backlight_device_register(intel_connector);
15710 if (ret)
15711 goto err;
15712
15713 return 0;
15714
15715err:
15716 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015717}
15718
Chris Wilsonc191eca2016-06-17 11:40:33 +010015719void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020015720{
Chris Wilsone63d87c2016-06-17 11:40:34 +010015721 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015722
Chris Wilsone63d87c2016-06-17 11:40:34 +010015723 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015724 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015725}
15726
Jesse Barnes79e53942008-11-07 14:24:08 -080015727void intel_modeset_cleanup(struct drm_device *dev)
15728{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015729 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070015730
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015731 flush_work(&dev_priv->atomic_helper.free_work);
15732 WARN_ON(!llist_empty(&dev_priv->atomic_helper.free_list));
15733
Chris Wilsondc979972016-05-10 14:10:04 +010015734 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020015735
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015736 /*
15737 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015738 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015739 * experience fancy races otherwise.
15740 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015741 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015742
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015743 /*
15744 * Due to the hpd irq storm handling the hotplug work can re-arm the
15745 * poll handlers. Hence disable polling after hpd handling is shut down.
15746 */
Keith Packardf87ea762010-10-03 19:36:26 -070015747 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015748
Jesse Barnes723bfd72010-10-07 16:01:13 -070015749 intel_unregister_dsm_handler();
15750
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020015751 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015752
Chris Wilson1630fe72011-07-08 12:22:42 +010015753 /* flush any delayed tasks or pending work */
15754 flush_scheduled_work();
15755
Jesse Barnes79e53942008-11-07 14:24:08 -080015756 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015757
Chris Wilson1ee8da62016-05-12 12:43:23 +010015758 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015759
Chris Wilsondc979972016-05-10 14:10:04 +010015760 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010015761
Tvrtko Ursulin40196442016-12-01 14:16:42 +000015762 intel_teardown_gmbus(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080015763}
15764
Chris Wilsondf0e9242010-09-09 16:20:55 +010015765void intel_connector_attach_encoder(struct intel_connector *connector,
15766 struct intel_encoder *encoder)
15767{
15768 connector->encoder = encoder;
15769 drm_mode_connector_attach_encoder(&connector->base,
15770 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015771}
Dave Airlie28d52042009-09-21 14:33:58 +100015772
15773/*
15774 * set vga decode state - true == enable VGA decode
15775 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015776int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
Dave Airlie28d52042009-09-21 14:33:58 +100015777{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015778 unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015779 u16 gmch_ctrl;
15780
Chris Wilson75fa0412014-02-07 18:37:02 -020015781 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15782 DRM_ERROR("failed to read control word\n");
15783 return -EIO;
15784 }
15785
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015786 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15787 return 0;
15788
Dave Airlie28d52042009-09-21 14:33:58 +100015789 if (state)
15790 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15791 else
15792 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015793
15794 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15795 DRM_ERROR("failed to write control word\n");
15796 return -EIO;
15797 }
15798
Dave Airlie28d52042009-09-21 14:33:58 +100015799 return 0;
15800}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015801
Chris Wilson98a2f412016-10-12 10:05:18 +010015802#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
15803
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015804struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015805
15806 u32 power_well_driver;
15807
Chris Wilson63b66e52013-08-08 15:12:06 +020015808 int num_transcoders;
15809
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015810 struct intel_cursor_error_state {
15811 u32 control;
15812 u32 position;
15813 u32 base;
15814 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015815 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015816
15817 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015818 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015819 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030015820 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015821 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015822
15823 struct intel_plane_error_state {
15824 u32 control;
15825 u32 stride;
15826 u32 size;
15827 u32 pos;
15828 u32 addr;
15829 u32 surface;
15830 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015831 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015832
15833 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015834 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015835 enum transcoder cpu_transcoder;
15836
15837 u32 conf;
15838
15839 u32 htotal;
15840 u32 hblank;
15841 u32 hsync;
15842 u32 vtotal;
15843 u32 vblank;
15844 u32 vsync;
15845 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015846};
15847
15848struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010015849intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015850{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015851 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015852 int transcoders[] = {
15853 TRANSCODER_A,
15854 TRANSCODER_B,
15855 TRANSCODER_C,
15856 TRANSCODER_EDP,
15857 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015858 int i;
15859
Chris Wilsonc0336662016-05-06 15:40:21 +010015860 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020015861 return NULL;
15862
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015863 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015864 if (error == NULL)
15865 return NULL;
15866
Chris Wilsonc0336662016-05-06 15:40:21 +010015867 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015868 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15869
Damien Lespiau055e3932014-08-18 13:49:10 +010015870 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015871 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015872 __intel_display_power_is_enabled(dev_priv,
15873 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015874 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015875 continue;
15876
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015877 error->cursor[i].control = I915_READ(CURCNTR(i));
15878 error->cursor[i].position = I915_READ(CURPOS(i));
15879 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015880
15881 error->plane[i].control = I915_READ(DSPCNTR(i));
15882 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015883 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015884 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015885 error->plane[i].pos = I915_READ(DSPPOS(i));
15886 }
Chris Wilsonc0336662016-05-06 15:40:21 +010015887 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030015888 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015889 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015890 error->plane[i].surface = I915_READ(DSPSURF(i));
15891 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15892 }
15893
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015894 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030015895
Chris Wilsonc0336662016-05-06 15:40:21 +010015896 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e2014-04-18 15:55:04 +030015897 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015898 }
15899
Jani Nikula4d1de972016-03-18 17:05:42 +020015900 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010015901 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030015902 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020015903 error->num_transcoders++; /* Account for eDP. */
15904
15905 for (i = 0; i < error->num_transcoders; i++) {
15906 enum transcoder cpu_transcoder = transcoders[i];
15907
Imre Deakddf9c532013-11-27 22:02:02 +020015908 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015909 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015910 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015911 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015912 continue;
15913
Chris Wilson63b66e52013-08-08 15:12:06 +020015914 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15915
15916 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15917 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15918 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15919 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15920 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15921 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15922 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015923 }
15924
15925 return error;
15926}
15927
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015928#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15929
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015930void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015931intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015932 struct intel_display_error_state *error)
15933{
Chris Wilson5a4c6f12017-02-14 16:46:11 +000015934 struct drm_i915_private *dev_priv = m->i915;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015935 int i;
15936
Chris Wilson63b66e52013-08-08 15:12:06 +020015937 if (!error)
15938 return;
15939
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015940 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
Tvrtko Ursulin86527442016-10-13 11:03:00 +010015941 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015942 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015943 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015944 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015945 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015946 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015947 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015948 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030015949 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015950
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015951 err_printf(m, "Plane [%d]:\n", i);
15952 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15953 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015954 if (INTEL_GEN(dev_priv) <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015955 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15956 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015957 }
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010015958 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015959 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015960 if (INTEL_GEN(dev_priv) >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015961 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15962 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015963 }
15964
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015965 err_printf(m, "Cursor [%d]:\n", i);
15966 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15967 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15968 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015969 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015970
15971 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020015972 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015973 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015974 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015975 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020015976 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15977 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15978 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15979 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15980 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15981 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15982 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15983 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015984}
Chris Wilson98a2f412016-10-12 10:05:18 +010015985
15986#endif