blob: e5eb341c6ca3362d03479765e4dc810696243da8 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080047#include <linux/reservation.h>
48#include <linux/dma-buf.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080049
Matt Roper465c1202014-05-29 08:06:54 -070050/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010051static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010052 DRM_FORMAT_C8,
53 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070054 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010055 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070056};
57
58/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010059static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010060 DRM_FORMAT_C8,
61 DRM_FORMAT_RGB565,
62 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070063 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010064 DRM_FORMAT_XRGB2101010,
65 DRM_FORMAT_XBGR2101010,
66};
67
68static const uint32_t skl_primary_formats[] = {
69 DRM_FORMAT_C8,
70 DRM_FORMAT_RGB565,
71 DRM_FORMAT_XRGB8888,
72 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010073 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_ABGR8888,
75 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070076 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053077 DRM_FORMAT_YUYV,
78 DRM_FORMAT_YVYU,
79 DRM_FORMAT_UYVY,
80 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070081};
82
Matt Roper3d7d6512014-06-10 08:28:13 -070083/* Cursor formats */
84static const uint32_t intel_cursor_formats[] = {
85 DRM_FORMAT_ARGB8888,
86};
87
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020089 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030090static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020091 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030092
Jesse Barneseb1bfe82014-02-12 12:26:25 -080093static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020097static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200105static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200106 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200107static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200108 const struct intel_crtc_state *pipe_config);
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200118static void intel_modeset_setup_hw_state(struct drm_device *dev);
Matt Roper200757f2015-12-03 11:37:36 -0800119static void intel_pre_disable_primary(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100120
Jesse Barnes79e53942008-11-07 14:24:08 -0800121typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400122 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800123} intel_range_t;
124
125typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400126 int dot_limit;
127 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800128} intel_p2_t;
129
Ma Lingd4906092009-03-18 20:13:27 +0800130typedef struct intel_limit intel_limit_t;
131struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400132 intel_range_t dot, vco, n, m, m1, m2, p, p1;
133 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800134};
Jesse Barnes79e53942008-11-07 14:24:08 -0800135
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300136/* returns HPLL frequency in kHz */
137static int valleyview_get_vco(struct drm_i915_private *dev_priv)
138{
139 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
140
141 /* Obtain SKU information */
142 mutex_lock(&dev_priv->sb_lock);
143 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
144 CCK_FUSE_HPLL_FREQ_MASK;
145 mutex_unlock(&dev_priv->sb_lock);
146
147 return vco_freq[hpll_freq] * 1000;
148}
149
150static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
151 const char *name, u32 reg)
152{
153 u32 val;
154 int divider;
155
156 if (dev_priv->hpll_freq == 0)
157 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
158
159 mutex_lock(&dev_priv->sb_lock);
160 val = vlv_cck_read(dev_priv, reg);
161 mutex_unlock(&dev_priv->sb_lock);
162
163 divider = val & CCK_FREQUENCY_VALUES;
164
165 WARN((val & CCK_FREQUENCY_STATUS) !=
166 (divider << CCK_FREQUENCY_STATUS_SHIFT),
167 "%s change in progress\n", name);
168
169 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
170}
171
Daniel Vetterd2acd212012-10-20 20:57:43 +0200172int
173intel_pch_rawclk(struct drm_device *dev)
174{
175 struct drm_i915_private *dev_priv = dev->dev_private;
176
177 WARN_ON(!HAS_PCH_SPLIT(dev));
178
179 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
180}
181
Jani Nikula79e50a42015-08-26 10:58:20 +0300182/* hrawclock is 1/4 the FSB frequency */
183int intel_hrawclk(struct drm_device *dev)
184{
185 struct drm_i915_private *dev_priv = dev->dev_private;
186 uint32_t clkcfg;
187
188 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
Wayne Boyer666a4532015-12-09 12:29:35 -0800189 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Jani Nikula79e50a42015-08-26 10:58:20 +0300190 return 200;
191
192 clkcfg = I915_READ(CLKCFG);
193 switch (clkcfg & CLKCFG_FSB_MASK) {
194 case CLKCFG_FSB_400:
195 return 100;
196 case CLKCFG_FSB_533:
197 return 133;
198 case CLKCFG_FSB_667:
199 return 166;
200 case CLKCFG_FSB_800:
201 return 200;
202 case CLKCFG_FSB_1067:
203 return 266;
204 case CLKCFG_FSB_1333:
205 return 333;
206 /* these two are just a guess; one of them might be right */
207 case CLKCFG_FSB_1600:
208 case CLKCFG_FSB_1600_ALT:
209 return 400;
210 default:
211 return 133;
212 }
213}
214
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300215static void intel_update_czclk(struct drm_i915_private *dev_priv)
216{
Wayne Boyer666a4532015-12-09 12:29:35 -0800217 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300218 return;
219
220 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
221 CCK_CZ_CLOCK_CONTROL);
222
223 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
224}
225
Chris Wilson021357a2010-09-07 20:54:59 +0100226static inline u32 /* units of 100MHz */
227intel_fdi_link_freq(struct drm_device *dev)
228{
Chris Wilson8b99e682010-10-13 09:59:17 +0100229 if (IS_GEN5(dev)) {
230 struct drm_i915_private *dev_priv = dev->dev_private;
231 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
232 } else
233 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100234}
235
Daniel Vetter5d536e22013-07-06 12:52:06 +0200236static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400237 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200238 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200239 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400240 .m = { .min = 96, .max = 140 },
241 .m1 = { .min = 18, .max = 26 },
242 .m2 = { .min = 6, .max = 16 },
243 .p = { .min = 4, .max = 128 },
244 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700245 .p2 = { .dot_limit = 165000,
246 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700247};
248
Daniel Vetter5d536e22013-07-06 12:52:06 +0200249static const intel_limit_t intel_limits_i8xx_dvo = {
250 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200251 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200252 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200253 .m = { .min = 96, .max = 140 },
254 .m1 = { .min = 18, .max = 26 },
255 .m2 = { .min = 6, .max = 16 },
256 .p = { .min = 4, .max = 128 },
257 .p1 = { .min = 2, .max = 33 },
258 .p2 = { .dot_limit = 165000,
259 .p2_slow = 4, .p2_fast = 4 },
260};
261
Keith Packarde4b36692009-06-05 19:22:17 -0700262static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400263 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200264 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200265 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400266 .m = { .min = 96, .max = 140 },
267 .m1 = { .min = 18, .max = 26 },
268 .m2 = { .min = 6, .max = 16 },
269 .p = { .min = 4, .max = 128 },
270 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700271 .p2 = { .dot_limit = 165000,
272 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700273};
Eric Anholt273e27c2011-03-30 13:01:10 -0700274
Keith Packarde4b36692009-06-05 19:22:17 -0700275static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400276 .dot = { .min = 20000, .max = 400000 },
277 .vco = { .min = 1400000, .max = 2800000 },
278 .n = { .min = 1, .max = 6 },
279 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100280 .m1 = { .min = 8, .max = 18 },
281 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400282 .p = { .min = 5, .max = 80 },
283 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700284 .p2 = { .dot_limit = 200000,
285 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700286};
287
288static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400289 .dot = { .min = 20000, .max = 400000 },
290 .vco = { .min = 1400000, .max = 2800000 },
291 .n = { .min = 1, .max = 6 },
292 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100293 .m1 = { .min = 8, .max = 18 },
294 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400295 .p = { .min = 7, .max = 98 },
296 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700297 .p2 = { .dot_limit = 112000,
298 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700299};
300
Eric Anholt273e27c2011-03-30 13:01:10 -0700301
Keith Packarde4b36692009-06-05 19:22:17 -0700302static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700303 .dot = { .min = 25000, .max = 270000 },
304 .vco = { .min = 1750000, .max = 3500000},
305 .n = { .min = 1, .max = 4 },
306 .m = { .min = 104, .max = 138 },
307 .m1 = { .min = 17, .max = 23 },
308 .m2 = { .min = 5, .max = 11 },
309 .p = { .min = 10, .max = 30 },
310 .p1 = { .min = 1, .max = 3},
311 .p2 = { .dot_limit = 270000,
312 .p2_slow = 10,
313 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800314 },
Keith Packarde4b36692009-06-05 19:22:17 -0700315};
316
317static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700318 .dot = { .min = 22000, .max = 400000 },
319 .vco = { .min = 1750000, .max = 3500000},
320 .n = { .min = 1, .max = 4 },
321 .m = { .min = 104, .max = 138 },
322 .m1 = { .min = 16, .max = 23 },
323 .m2 = { .min = 5, .max = 11 },
324 .p = { .min = 5, .max = 80 },
325 .p1 = { .min = 1, .max = 8},
326 .p2 = { .dot_limit = 165000,
327 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700328};
329
330static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700331 .dot = { .min = 20000, .max = 115000 },
332 .vco = { .min = 1750000, .max = 3500000 },
333 .n = { .min = 1, .max = 3 },
334 .m = { .min = 104, .max = 138 },
335 .m1 = { .min = 17, .max = 23 },
336 .m2 = { .min = 5, .max = 11 },
337 .p = { .min = 28, .max = 112 },
338 .p1 = { .min = 2, .max = 8 },
339 .p2 = { .dot_limit = 0,
340 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800341 },
Keith Packarde4b36692009-06-05 19:22:17 -0700342};
343
344static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700345 .dot = { .min = 80000, .max = 224000 },
346 .vco = { .min = 1750000, .max = 3500000 },
347 .n = { .min = 1, .max = 3 },
348 .m = { .min = 104, .max = 138 },
349 .m1 = { .min = 17, .max = 23 },
350 .m2 = { .min = 5, .max = 11 },
351 .p = { .min = 14, .max = 42 },
352 .p1 = { .min = 2, .max = 6 },
353 .p2 = { .dot_limit = 0,
354 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800355 },
Keith Packarde4b36692009-06-05 19:22:17 -0700356};
357
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500358static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400359 .dot = { .min = 20000, .max = 400000},
360 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700361 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400362 .n = { .min = 3, .max = 6 },
363 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700364 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400365 .m1 = { .min = 0, .max = 0 },
366 .m2 = { .min = 0, .max = 254 },
367 .p = { .min = 5, .max = 80 },
368 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700369 .p2 = { .dot_limit = 200000,
370 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700371};
372
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500373static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400374 .dot = { .min = 20000, .max = 400000 },
375 .vco = { .min = 1700000, .max = 3500000 },
376 .n = { .min = 3, .max = 6 },
377 .m = { .min = 2, .max = 256 },
378 .m1 = { .min = 0, .max = 0 },
379 .m2 = { .min = 0, .max = 254 },
380 .p = { .min = 7, .max = 112 },
381 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700382 .p2 = { .dot_limit = 112000,
383 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700384};
385
Eric Anholt273e27c2011-03-30 13:01:10 -0700386/* Ironlake / Sandybridge
387 *
388 * We calculate clock using (register_value + 2) for N/M1/M2, so here
389 * the range value for them is (actual_value - 2).
390 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800391static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700392 .dot = { .min = 25000, .max = 350000 },
393 .vco = { .min = 1760000, .max = 3510000 },
394 .n = { .min = 1, .max = 5 },
395 .m = { .min = 79, .max = 127 },
396 .m1 = { .min = 12, .max = 22 },
397 .m2 = { .min = 5, .max = 9 },
398 .p = { .min = 5, .max = 80 },
399 .p1 = { .min = 1, .max = 8 },
400 .p2 = { .dot_limit = 225000,
401 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700402};
403
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800404static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700405 .dot = { .min = 25000, .max = 350000 },
406 .vco = { .min = 1760000, .max = 3510000 },
407 .n = { .min = 1, .max = 3 },
408 .m = { .min = 79, .max = 118 },
409 .m1 = { .min = 12, .max = 22 },
410 .m2 = { .min = 5, .max = 9 },
411 .p = { .min = 28, .max = 112 },
412 .p1 = { .min = 2, .max = 8 },
413 .p2 = { .dot_limit = 225000,
414 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800415};
416
417static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700418 .dot = { .min = 25000, .max = 350000 },
419 .vco = { .min = 1760000, .max = 3510000 },
420 .n = { .min = 1, .max = 3 },
421 .m = { .min = 79, .max = 127 },
422 .m1 = { .min = 12, .max = 22 },
423 .m2 = { .min = 5, .max = 9 },
424 .p = { .min = 14, .max = 56 },
425 .p1 = { .min = 2, .max = 8 },
426 .p2 = { .dot_limit = 225000,
427 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800428};
429
Eric Anholt273e27c2011-03-30 13:01:10 -0700430/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800431static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700432 .dot = { .min = 25000, .max = 350000 },
433 .vco = { .min = 1760000, .max = 3510000 },
434 .n = { .min = 1, .max = 2 },
435 .m = { .min = 79, .max = 126 },
436 .m1 = { .min = 12, .max = 22 },
437 .m2 = { .min = 5, .max = 9 },
438 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400439 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700440 .p2 = { .dot_limit = 225000,
441 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800442};
443
444static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700445 .dot = { .min = 25000, .max = 350000 },
446 .vco = { .min = 1760000, .max = 3510000 },
447 .n = { .min = 1, .max = 3 },
448 .m = { .min = 79, .max = 126 },
449 .m1 = { .min = 12, .max = 22 },
450 .m2 = { .min = 5, .max = 9 },
451 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400452 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700453 .p2 = { .dot_limit = 225000,
454 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800455};
456
Ville Syrjälädc730512013-09-24 21:26:30 +0300457static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300458 /*
459 * These are the data rate limits (measured in fast clocks)
460 * since those are the strictest limits we have. The fast
461 * clock and actual rate limits are more relaxed, so checking
462 * them would make no difference.
463 */
464 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200465 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700466 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700467 .m1 = { .min = 2, .max = 3 },
468 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300469 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300470 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700471};
472
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300473static const intel_limit_t intel_limits_chv = {
474 /*
475 * These are the data rate limits (measured in fast clocks)
476 * since those are the strictest limits we have. The fast
477 * clock and actual rate limits are more relaxed, so checking
478 * them would make no difference.
479 */
480 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200481 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300482 .n = { .min = 1, .max = 1 },
483 .m1 = { .min = 2, .max = 2 },
484 .m2 = { .min = 24 << 22, .max = 175 << 22 },
485 .p1 = { .min = 2, .max = 4 },
486 .p2 = { .p2_slow = 1, .p2_fast = 14 },
487};
488
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200489static const intel_limit_t intel_limits_bxt = {
490 /* FIXME: find real dot limits */
491 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530492 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200493 .n = { .min = 1, .max = 1 },
494 .m1 = { .min = 2, .max = 2 },
495 /* FIXME: find real m2 limits */
496 .m2 = { .min = 2 << 22, .max = 255 << 22 },
497 .p1 = { .min = 2, .max = 4 },
498 .p2 = { .p2_slow = 1, .p2_fast = 20 },
499};
500
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200501static bool
502needs_modeset(struct drm_crtc_state *state)
503{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200504 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200505}
506
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300507/**
508 * Returns whether any output on the specified pipe is of the specified type
509 */
Damien Lespiau40935612014-10-29 11:16:59 +0000510bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300511{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300512 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300513 struct intel_encoder *encoder;
514
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300515 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300516 if (encoder->type == type)
517 return true;
518
519 return false;
520}
521
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200522/**
523 * Returns whether any output on the specified pipe will have the specified
524 * type after a staged modeset is complete, i.e., the same as
525 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
526 * encoder->crtc.
527 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200528static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
529 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200530{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200531 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300532 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200533 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200534 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200535 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200536
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300537 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200538 if (connector_state->crtc != crtc_state->base.crtc)
539 continue;
540
541 num_connectors++;
542
543 encoder = to_intel_encoder(connector_state->best_encoder);
544 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200545 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200546 }
547
548 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200549
550 return false;
551}
552
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200553static const intel_limit_t *
554intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800555{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200556 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800557 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800558
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200559 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100560 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000561 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800562 limit = &intel_limits_ironlake_dual_lvds_100m;
563 else
564 limit = &intel_limits_ironlake_dual_lvds;
565 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000566 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800567 limit = &intel_limits_ironlake_single_lvds_100m;
568 else
569 limit = &intel_limits_ironlake_single_lvds;
570 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200571 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800572 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800573
574 return limit;
575}
576
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200577static const intel_limit_t *
578intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800579{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200580 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800581 const intel_limit_t *limit;
582
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200583 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100584 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700585 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800586 else
Keith Packarde4b36692009-06-05 19:22:17 -0700587 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200588 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
589 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700590 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200591 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700592 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800593 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700594 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800595
596 return limit;
597}
598
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200599static const intel_limit_t *
600intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800601{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200602 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800603 const intel_limit_t *limit;
604
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200605 if (IS_BROXTON(dev))
606 limit = &intel_limits_bxt;
607 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200608 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800609 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200610 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500611 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200612 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500613 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800614 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500615 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300616 } else if (IS_CHERRYVIEW(dev)) {
617 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700618 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300619 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100620 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200621 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100622 limit = &intel_limits_i9xx_lvds;
623 else
624 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800625 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200626 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700627 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200628 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700629 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200630 else
631 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800632 }
633 return limit;
634}
635
Imre Deakdccbea32015-06-22 23:35:51 +0300636/*
637 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
638 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
639 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
640 * The helpers' return value is the rate of the clock that is fed to the
641 * display engine's pipe which can be the above fast dot clock rate or a
642 * divided-down version of it.
643 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500644/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300645static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800646{
Shaohua Li21778322009-02-23 15:19:16 +0800647 clock->m = clock->m2 + 2;
648 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200649 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300650 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300651 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
652 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300653
654 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800655}
656
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200657static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
658{
659 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
660}
661
Imre Deakdccbea32015-06-22 23:35:51 +0300662static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800663{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200664 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800665 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200666 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300667 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300668 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
669 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300670
671 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800672}
673
Imre Deakdccbea32015-06-22 23:35:51 +0300674static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300675{
676 clock->m = clock->m1 * clock->m2;
677 clock->p = clock->p1 * clock->p2;
678 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300679 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300680 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
681 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300682
683 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300684}
685
Imre Deakdccbea32015-06-22 23:35:51 +0300686int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300687{
688 clock->m = clock->m1 * clock->m2;
689 clock->p = clock->p1 * clock->p2;
690 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300691 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300692 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
693 clock->n << 22);
694 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300695
696 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300697}
698
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800699#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800700/**
701 * Returns whether the given set of divisors are valid for a given refclk with
702 * the given connectors.
703 */
704
Chris Wilson1b894b52010-12-14 20:04:54 +0000705static bool intel_PLL_is_valid(struct drm_device *dev,
706 const intel_limit_t *limit,
707 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800708{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300709 if (clock->n < limit->n.min || limit->n.max < clock->n)
710 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800711 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400712 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800713 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400714 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800715 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400716 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300717
Wayne Boyer666a4532015-12-09 12:29:35 -0800718 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
719 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300720 if (clock->m1 <= clock->m2)
721 INTELPllInvalid("m1 <= m2\n");
722
Wayne Boyer666a4532015-12-09 12:29:35 -0800723 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300724 if (clock->p < limit->p.min || limit->p.max < clock->p)
725 INTELPllInvalid("p out of range\n");
726 if (clock->m < limit->m.min || limit->m.max < clock->m)
727 INTELPllInvalid("m out of range\n");
728 }
729
Jesse Barnes79e53942008-11-07 14:24:08 -0800730 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400731 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800732 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
733 * connector, etc., rather than just a single range.
734 */
735 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400736 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800737
738 return true;
739}
740
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300741static int
742i9xx_select_p2_div(const intel_limit_t *limit,
743 const struct intel_crtc_state *crtc_state,
744 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800745{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300746 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800747
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200748 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800749 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100750 * For LVDS just rely on its current settings for dual-channel.
751 * We haven't figured out how to reliably set up different
752 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800753 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100754 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300755 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800756 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300757 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800758 } else {
759 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300760 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800761 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300762 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800763 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300764}
765
766static bool
767i9xx_find_best_dpll(const intel_limit_t *limit,
768 struct intel_crtc_state *crtc_state,
769 int target, int refclk, intel_clock_t *match_clock,
770 intel_clock_t *best_clock)
771{
772 struct drm_device *dev = crtc_state->base.crtc->dev;
773 intel_clock_t clock;
774 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800775
Akshay Joshi0206e352011-08-16 15:34:10 -0400776 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800777
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300778 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
779
Zhao Yakui42158662009-11-20 11:24:18 +0800780 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
781 clock.m1++) {
782 for (clock.m2 = limit->m2.min;
783 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200784 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800785 break;
786 for (clock.n = limit->n.min;
787 clock.n <= limit->n.max; clock.n++) {
788 for (clock.p1 = limit->p1.min;
789 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800790 int this_err;
791
Imre Deakdccbea32015-06-22 23:35:51 +0300792 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000793 if (!intel_PLL_is_valid(dev, limit,
794 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800795 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800796 if (match_clock &&
797 clock.p != match_clock->p)
798 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800799
800 this_err = abs(clock.dot - target);
801 if (this_err < err) {
802 *best_clock = clock;
803 err = this_err;
804 }
805 }
806 }
807 }
808 }
809
810 return (err != target);
811}
812
Ma Lingd4906092009-03-18 20:13:27 +0800813static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200814pnv_find_best_dpll(const intel_limit_t *limit,
815 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200816 int target, int refclk, intel_clock_t *match_clock,
817 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200818{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300819 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200820 intel_clock_t clock;
821 int err = target;
822
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200823 memset(best_clock, 0, sizeof(*best_clock));
824
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300825 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
826
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200827 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
828 clock.m1++) {
829 for (clock.m2 = limit->m2.min;
830 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200831 for (clock.n = limit->n.min;
832 clock.n <= limit->n.max; clock.n++) {
833 for (clock.p1 = limit->p1.min;
834 clock.p1 <= limit->p1.max; clock.p1++) {
835 int this_err;
836
Imre Deakdccbea32015-06-22 23:35:51 +0300837 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800838 if (!intel_PLL_is_valid(dev, limit,
839 &clock))
840 continue;
841 if (match_clock &&
842 clock.p != match_clock->p)
843 continue;
844
845 this_err = abs(clock.dot - target);
846 if (this_err < err) {
847 *best_clock = clock;
848 err = this_err;
849 }
850 }
851 }
852 }
853 }
854
855 return (err != target);
856}
857
Ma Lingd4906092009-03-18 20:13:27 +0800858static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200859g4x_find_best_dpll(const intel_limit_t *limit,
860 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200861 int target, int refclk, intel_clock_t *match_clock,
862 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800863{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300864 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800865 intel_clock_t clock;
866 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300867 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400868 /* approximately equals target * 0.00585 */
869 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800870
871 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300872
873 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
874
Ma Lingd4906092009-03-18 20:13:27 +0800875 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200876 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800877 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200878 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800879 for (clock.m1 = limit->m1.max;
880 clock.m1 >= limit->m1.min; clock.m1--) {
881 for (clock.m2 = limit->m2.max;
882 clock.m2 >= limit->m2.min; clock.m2--) {
883 for (clock.p1 = limit->p1.max;
884 clock.p1 >= limit->p1.min; clock.p1--) {
885 int this_err;
886
Imre Deakdccbea32015-06-22 23:35:51 +0300887 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000888 if (!intel_PLL_is_valid(dev, limit,
889 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800890 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000891
892 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800893 if (this_err < err_most) {
894 *best_clock = clock;
895 err_most = this_err;
896 max_n = clock.n;
897 found = true;
898 }
899 }
900 }
901 }
902 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800903 return found;
904}
Ma Lingd4906092009-03-18 20:13:27 +0800905
Imre Deakd5dd62b2015-03-17 11:40:03 +0200906/*
907 * Check if the calculated PLL configuration is more optimal compared to the
908 * best configuration and error found so far. Return the calculated error.
909 */
910static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
911 const intel_clock_t *calculated_clock,
912 const intel_clock_t *best_clock,
913 unsigned int best_error_ppm,
914 unsigned int *error_ppm)
915{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200916 /*
917 * For CHV ignore the error and consider only the P value.
918 * Prefer a bigger P value based on HW requirements.
919 */
920 if (IS_CHERRYVIEW(dev)) {
921 *error_ppm = 0;
922
923 return calculated_clock->p > best_clock->p;
924 }
925
Imre Deak24be4e42015-03-17 11:40:04 +0200926 if (WARN_ON_ONCE(!target_freq))
927 return false;
928
Imre Deakd5dd62b2015-03-17 11:40:03 +0200929 *error_ppm = div_u64(1000000ULL *
930 abs(target_freq - calculated_clock->dot),
931 target_freq);
932 /*
933 * Prefer a better P value over a better (smaller) error if the error
934 * is small. Ensure this preference for future configurations too by
935 * setting the error to 0.
936 */
937 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
938 *error_ppm = 0;
939
940 return true;
941 }
942
943 return *error_ppm + 10 < best_error_ppm;
944}
945
Zhenyu Wang2c072452009-06-05 15:38:42 +0800946static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200947vlv_find_best_dpll(const intel_limit_t *limit,
948 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200949 int target, int refclk, intel_clock_t *match_clock,
950 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700951{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200952 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300953 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300954 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300955 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300956 /* min update 19.2 MHz */
957 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300958 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700959
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300960 target *= 5; /* fast clock */
961
962 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700963
964 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300965 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300966 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300967 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300968 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300969 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700970 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300971 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200972 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300973
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300974 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
975 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300976
Imre Deakdccbea32015-06-22 23:35:51 +0300977 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300978
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300979 if (!intel_PLL_is_valid(dev, limit,
980 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300981 continue;
982
Imre Deakd5dd62b2015-03-17 11:40:03 +0200983 if (!vlv_PLL_is_optimal(dev, target,
984 &clock,
985 best_clock,
986 bestppm, &ppm))
987 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300988
Imre Deakd5dd62b2015-03-17 11:40:03 +0200989 *best_clock = clock;
990 bestppm = ppm;
991 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700992 }
993 }
994 }
995 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700996
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300997 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700998}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700999
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001000static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001001chv_find_best_dpll(const intel_limit_t *limit,
1002 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001003 int target, int refclk, intel_clock_t *match_clock,
1004 intel_clock_t *best_clock)
1005{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001006 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03001007 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +02001008 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001009 intel_clock_t clock;
1010 uint64_t m2;
1011 int found = false;
1012
1013 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +02001014 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001015
1016 /*
1017 * Based on hardware doc, the n always set to 1, and m1 always
1018 * set to 2. If requires to support 200Mhz refclk, we need to
1019 * revisit this because n may not 1 anymore.
1020 */
1021 clock.n = 1, clock.m1 = 2;
1022 target *= 5; /* fast clock */
1023
1024 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1025 for (clock.p2 = limit->p2.p2_fast;
1026 clock.p2 >= limit->p2.p2_slow;
1027 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +02001028 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001029
1030 clock.p = clock.p1 * clock.p2;
1031
1032 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1033 clock.n) << 22, refclk * clock.m1);
1034
1035 if (m2 > INT_MAX/clock.m1)
1036 continue;
1037
1038 clock.m2 = m2;
1039
Imre Deakdccbea32015-06-22 23:35:51 +03001040 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001041
1042 if (!intel_PLL_is_valid(dev, limit, &clock))
1043 continue;
1044
Imre Deak9ca3ba02015-03-17 11:40:05 +02001045 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1046 best_error_ppm, &error_ppm))
1047 continue;
1048
1049 *best_clock = clock;
1050 best_error_ppm = error_ppm;
1051 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001052 }
1053 }
1054
1055 return found;
1056}
1057
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001058bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1059 intel_clock_t *best_clock)
1060{
1061 int refclk = i9xx_get_refclk(crtc_state, 0);
1062
1063 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1064 target_clock, refclk, NULL, best_clock);
1065}
1066
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001067bool intel_crtc_active(struct drm_crtc *crtc)
1068{
1069 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1070
1071 /* Be paranoid as we can arrive here with only partial
1072 * state retrieved from the hardware during setup.
1073 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001074 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001075 * as Haswell has gained clock readout/fastboot support.
1076 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001077 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001078 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001079 *
1080 * FIXME: The intel_crtc->active here should be switched to
1081 * crtc->state->active once we have proper CRTC states wired up
1082 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001083 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001084 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001085 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001086}
1087
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001088enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1089 enum pipe pipe)
1090{
1091 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1092 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1093
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001094 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001095}
1096
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001097static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1098{
1099 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001100 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001101 u32 line1, line2;
1102 u32 line_mask;
1103
1104 if (IS_GEN2(dev))
1105 line_mask = DSL_LINEMASK_GEN2;
1106 else
1107 line_mask = DSL_LINEMASK_GEN3;
1108
1109 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001110 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001111 line2 = I915_READ(reg) & line_mask;
1112
1113 return line1 == line2;
1114}
1115
Keith Packardab7ad7f2010-10-03 00:33:06 -07001116/*
1117 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001118 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001119 *
1120 * After disabling a pipe, we can't wait for vblank in the usual way,
1121 * spinning on the vblank interrupt status bit, since we won't actually
1122 * see an interrupt when the pipe is disabled.
1123 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001124 * On Gen4 and above:
1125 * wait for the pipe register state bit to turn off
1126 *
1127 * Otherwise:
1128 * wait for the display line value to settle (it usually
1129 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001130 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001131 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001132static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001133{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001134 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001135 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001136 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001137 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001138
Keith Packardab7ad7f2010-10-03 00:33:06 -07001139 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001140 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001141
Keith Packardab7ad7f2010-10-03 00:33:06 -07001142 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001143 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1144 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001145 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001146 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001147 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001148 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001149 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001150 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001151}
1152
Jesse Barnesb24e7172011-01-04 15:09:30 -08001153static const char *state_string(bool enabled)
1154{
1155 return enabled ? "on" : "off";
1156}
1157
1158/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001159void assert_pll(struct drm_i915_private *dev_priv,
1160 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001161{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001162 u32 val;
1163 bool cur_state;
1164
Ville Syrjälä649636e2015-09-22 19:50:01 +03001165 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001166 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001167 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001168 "PLL state assertion failure (expected %s, current %s)\n",
1169 state_string(state), state_string(cur_state));
1170}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001171
Jani Nikula23538ef2013-08-27 15:12:22 +03001172/* XXX: the dsi pll is shared between MIPI DSI ports */
1173static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1174{
1175 u32 val;
1176 bool cur_state;
1177
Ville Syrjäläa5805162015-05-26 20:42:30 +03001178 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001179 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001180 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001181
1182 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001183 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001184 "DSI PLL state assertion failure (expected %s, current %s)\n",
1185 state_string(state), state_string(cur_state));
1186}
1187#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1188#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1189
Daniel Vetter55607e82013-06-16 21:42:39 +02001190struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001191intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001192{
Daniel Vettere2b78262013-06-07 23:10:03 +02001193 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1194
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001195 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001196 return NULL;
1197
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001198 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001199}
1200
Jesse Barnesb24e7172011-01-04 15:09:30 -08001201/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001202void assert_shared_dpll(struct drm_i915_private *dev_priv,
1203 struct intel_shared_dpll *pll,
1204 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001205{
Jesse Barnes040484a2011-01-03 12:14:26 -08001206 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001207 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001208
Chris Wilson92b27b02012-05-20 18:10:50 +01001209 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001210 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001211 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001212
Daniel Vetter53589012013-06-05 13:34:16 +02001213 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001214 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001215 "%s assertion failure (expected %s, current %s)\n",
1216 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001217}
Jesse Barnes040484a2011-01-03 12:14:26 -08001218
1219static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1220 enum pipe pipe, bool state)
1221{
Jesse Barnes040484a2011-01-03 12:14:26 -08001222 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001223 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1224 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001225
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001226 if (HAS_DDI(dev_priv->dev)) {
1227 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001228 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001229 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001230 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001231 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001232 cur_state = !!(val & FDI_TX_ENABLE);
1233 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001234 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001235 "FDI TX state assertion failure (expected %s, current %s)\n",
1236 state_string(state), state_string(cur_state));
1237}
1238#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1239#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1240
1241static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1242 enum pipe pipe, bool state)
1243{
Jesse Barnes040484a2011-01-03 12:14:26 -08001244 u32 val;
1245 bool cur_state;
1246
Ville Syrjälä649636e2015-09-22 19:50:01 +03001247 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001248 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001249 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001250 "FDI RX state assertion failure (expected %s, current %s)\n",
1251 state_string(state), state_string(cur_state));
1252}
1253#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1254#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1255
1256static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1257 enum pipe pipe)
1258{
Jesse Barnes040484a2011-01-03 12:14:26 -08001259 u32 val;
1260
1261 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001262 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001263 return;
1264
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001265 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001266 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001267 return;
1268
Ville Syrjälä649636e2015-09-22 19:50:01 +03001269 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001270 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001271}
1272
Daniel Vetter55607e82013-06-16 21:42:39 +02001273void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1274 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001275{
Jesse Barnes040484a2011-01-03 12:14:26 -08001276 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001277 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001278
Ville Syrjälä649636e2015-09-22 19:50:01 +03001279 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001280 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001281 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001282 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1283 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001284}
1285
Daniel Vetterb680c372014-09-19 18:27:27 +02001286void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1287 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001288{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001289 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001290 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001291 u32 val;
1292 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001293 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001294
Jani Nikulabedd4db2014-08-22 15:04:13 +03001295 if (WARN_ON(HAS_DDI(dev)))
1296 return;
1297
1298 if (HAS_PCH_SPLIT(dev)) {
1299 u32 port_sel;
1300
Jesse Barnesea0760c2011-01-04 15:09:32 -08001301 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001302 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1303
1304 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1305 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1306 panel_pipe = PIPE_B;
1307 /* XXX: else fix for eDP */
Wayne Boyer666a4532015-12-09 12:29:35 -08001308 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001309 /* presumably write lock depends on pipe, not port select */
1310 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1311 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001312 } else {
1313 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001314 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1315 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001316 }
1317
1318 val = I915_READ(pp_reg);
1319 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001320 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001321 locked = false;
1322
Rob Clarke2c719b2014-12-15 13:56:32 -05001323 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001324 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001325 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001326}
1327
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001328static void assert_cursor(struct drm_i915_private *dev_priv,
1329 enum pipe pipe, bool state)
1330{
1331 struct drm_device *dev = dev_priv->dev;
1332 bool cur_state;
1333
Paulo Zanonid9d82082014-02-27 16:30:56 -03001334 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001335 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001336 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001337 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001338
Rob Clarke2c719b2014-12-15 13:56:32 -05001339 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001340 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1341 pipe_name(pipe), state_string(state), state_string(cur_state));
1342}
1343#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1344#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1345
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001346void assert_pipe(struct drm_i915_private *dev_priv,
1347 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001348{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001349 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001350 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1351 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001352
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001353 /* if we need the pipe quirk it must be always on */
1354 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1355 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001356 state = true;
1357
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001358 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001359 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001360 cur_state = false;
1361 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001362 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001363 cur_state = !!(val & PIPECONF_ENABLE);
1364 }
1365
Rob Clarke2c719b2014-12-15 13:56:32 -05001366 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001367 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001368 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001369}
1370
Chris Wilson931872f2012-01-16 23:01:13 +00001371static void assert_plane(struct drm_i915_private *dev_priv,
1372 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001373{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001374 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001375 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001376
Ville Syrjälä649636e2015-09-22 19:50:01 +03001377 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001378 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001379 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001380 "plane %c assertion failure (expected %s, current %s)\n",
1381 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001382}
1383
Chris Wilson931872f2012-01-16 23:01:13 +00001384#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1385#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1386
Jesse Barnesb24e7172011-01-04 15:09:30 -08001387static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1388 enum pipe pipe)
1389{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001390 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001391 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001392
Ville Syrjälä653e1022013-06-04 13:49:05 +03001393 /* Primary planes are fixed to pipes on gen4+ */
1394 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001395 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001396 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001397 "plane %c assertion failure, should be disabled but not\n",
1398 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001399 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001400 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001401
Jesse Barnesb24e7172011-01-04 15:09:30 -08001402 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001403 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001404 u32 val = I915_READ(DSPCNTR(i));
1405 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001406 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001407 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001408 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1409 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001410 }
1411}
1412
Jesse Barnes19332d72013-03-28 09:55:38 -07001413static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1414 enum pipe pipe)
1415{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001416 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001417 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001418
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001419 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001420 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001421 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001422 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001423 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1424 sprite, pipe_name(pipe));
1425 }
Wayne Boyer666a4532015-12-09 12:29:35 -08001426 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001427 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001428 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001429 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001430 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001431 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001432 }
1433 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001434 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001435 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001436 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001437 plane_name(pipe), pipe_name(pipe));
1438 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001439 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001440 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001441 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1442 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001443 }
1444}
1445
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001446static void assert_vblank_disabled(struct drm_crtc *crtc)
1447{
Rob Clarke2c719b2014-12-15 13:56:32 -05001448 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001449 drm_crtc_vblank_put(crtc);
1450}
1451
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001452static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001453{
1454 u32 val;
1455 bool enabled;
1456
Rob Clarke2c719b2014-12-15 13:56:32 -05001457 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001458
Jesse Barnes92f25842011-01-04 15:09:34 -08001459 val = I915_READ(PCH_DREF_CONTROL);
1460 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1461 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001462 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001463}
1464
Daniel Vetterab9412b2013-05-03 11:49:46 +02001465static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1466 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001467{
Jesse Barnes92f25842011-01-04 15:09:34 -08001468 u32 val;
1469 bool enabled;
1470
Ville Syrjälä649636e2015-09-22 19:50:01 +03001471 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001472 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001473 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001474 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1475 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001476}
1477
Keith Packard4e634382011-08-06 10:39:45 -07001478static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1479 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001480{
1481 if ((val & DP_PORT_EN) == 0)
1482 return false;
1483
1484 if (HAS_PCH_CPT(dev_priv->dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001485 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001486 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1487 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001488 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1489 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1490 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001491 } else {
1492 if ((val & DP_PIPE_MASK) != (pipe << 30))
1493 return false;
1494 }
1495 return true;
1496}
1497
Keith Packard1519b992011-08-06 10:35:34 -07001498static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1499 enum pipe pipe, u32 val)
1500{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001501 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001502 return false;
1503
1504 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001505 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001506 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001507 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1508 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1509 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001510 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001511 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001512 return false;
1513 }
1514 return true;
1515}
1516
1517static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1518 enum pipe pipe, u32 val)
1519{
1520 if ((val & LVDS_PORT_EN) == 0)
1521 return false;
1522
1523 if (HAS_PCH_CPT(dev_priv->dev)) {
1524 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1525 return false;
1526 } else {
1527 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1528 return false;
1529 }
1530 return true;
1531}
1532
1533static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1534 enum pipe pipe, u32 val)
1535{
1536 if ((val & ADPA_DAC_ENABLE) == 0)
1537 return false;
1538 if (HAS_PCH_CPT(dev_priv->dev)) {
1539 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1540 return false;
1541 } else {
1542 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1543 return false;
1544 }
1545 return true;
1546}
1547
Jesse Barnes291906f2011-02-02 12:28:03 -08001548static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001549 enum pipe pipe, i915_reg_t reg,
1550 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001551{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001552 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001553 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001554 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001555 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001556
Rob Clarke2c719b2014-12-15 13:56:32 -05001557 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001558 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001559 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001560}
1561
1562static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001563 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001564{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001565 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001566 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001567 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001568 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001569
Rob Clarke2c719b2014-12-15 13:56:32 -05001570 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001571 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001572 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001573}
1574
1575static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1576 enum pipe pipe)
1577{
Jesse Barnes291906f2011-02-02 12:28:03 -08001578 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001579
Keith Packardf0575e92011-07-25 22:12:43 -07001580 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1581 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1582 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001583
Ville Syrjälä649636e2015-09-22 19:50:01 +03001584 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001585 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001586 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001587 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001588
Ville Syrjälä649636e2015-09-22 19:50:01 +03001589 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001590 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001591 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001592 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001593
Paulo Zanonie2debe92013-02-18 19:00:27 -03001594 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1595 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1596 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001597}
1598
Ville Syrjäläd288f652014-10-28 13:20:22 +02001599static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001600 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001601{
Daniel Vetter426115c2013-07-11 22:13:42 +02001602 struct drm_device *dev = crtc->base.dev;
1603 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001604 i915_reg_t reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001605 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001606
Daniel Vetter426115c2013-07-11 22:13:42 +02001607 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001608
Daniel Vetter87442f72013-06-06 00:52:17 +02001609 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001610 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001611 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001612
Daniel Vetter426115c2013-07-11 22:13:42 +02001613 I915_WRITE(reg, dpll);
1614 POSTING_READ(reg);
1615 udelay(150);
1616
1617 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1618 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1619
Ville Syrjäläd288f652014-10-28 13:20:22 +02001620 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001621 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001622
1623 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001624 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001625 POSTING_READ(reg);
1626 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001627 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001628 POSTING_READ(reg);
1629 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001630 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001631 POSTING_READ(reg);
1632 udelay(150); /* wait for warmup */
1633}
1634
Ville Syrjäläd288f652014-10-28 13:20:22 +02001635static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001636 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001637{
1638 struct drm_device *dev = crtc->base.dev;
1639 struct drm_i915_private *dev_priv = dev->dev_private;
1640 int pipe = crtc->pipe;
1641 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001642 u32 tmp;
1643
1644 assert_pipe_disabled(dev_priv, crtc->pipe);
1645
Ville Syrjäläa5805162015-05-26 20:42:30 +03001646 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001647
1648 /* Enable back the 10bit clock to display controller */
1649 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1650 tmp |= DPIO_DCLKP_EN;
1651 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1652
Ville Syrjälä54433e92015-05-26 20:42:31 +03001653 mutex_unlock(&dev_priv->sb_lock);
1654
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001655 /*
1656 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1657 */
1658 udelay(1);
1659
1660 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001661 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001662
1663 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001664 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001665 DRM_ERROR("PLL %d failed to lock\n", pipe);
1666
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001667 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001668 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001669 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001670}
1671
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001672static int intel_num_dvo_pipes(struct drm_device *dev)
1673{
1674 struct intel_crtc *crtc;
1675 int count = 0;
1676
1677 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001678 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001679 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001680
1681 return count;
1682}
1683
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001684static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001685{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001686 struct drm_device *dev = crtc->base.dev;
1687 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001688 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001689 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001690
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001691 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001692
1693 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001694 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001695
1696 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001697 if (IS_MOBILE(dev) && !IS_I830(dev))
1698 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001699
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001700 /* Enable DVO 2x clock on both PLLs if necessary */
1701 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1702 /*
1703 * It appears to be important that we don't enable this
1704 * for the current pipe before otherwise configuring the
1705 * PLL. No idea how this should be handled if multiple
1706 * DVO outputs are enabled simultaneosly.
1707 */
1708 dpll |= DPLL_DVO_2X_MODE;
1709 I915_WRITE(DPLL(!crtc->pipe),
1710 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1711 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001712
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001713 /*
1714 * Apparently we need to have VGA mode enabled prior to changing
1715 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1716 * dividers, even though the register value does change.
1717 */
1718 I915_WRITE(reg, 0);
1719
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001720 I915_WRITE(reg, dpll);
1721
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001722 /* Wait for the clocks to stabilize. */
1723 POSTING_READ(reg);
1724 udelay(150);
1725
1726 if (INTEL_INFO(dev)->gen >= 4) {
1727 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001728 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001729 } else {
1730 /* The pixel multiplier can only be updated once the
1731 * DPLL is enabled and the clocks are stable.
1732 *
1733 * So write it again.
1734 */
1735 I915_WRITE(reg, dpll);
1736 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001737
1738 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001739 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001740 POSTING_READ(reg);
1741 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001742 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001743 POSTING_READ(reg);
1744 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001745 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001746 POSTING_READ(reg);
1747 udelay(150); /* wait for warmup */
1748}
1749
1750/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001751 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001752 * @dev_priv: i915 private structure
1753 * @pipe: pipe PLL to disable
1754 *
1755 * Disable the PLL for @pipe, making sure the pipe is off first.
1756 *
1757 * Note! This is for pre-ILK only.
1758 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001759static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001760{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001761 struct drm_device *dev = crtc->base.dev;
1762 struct drm_i915_private *dev_priv = dev->dev_private;
1763 enum pipe pipe = crtc->pipe;
1764
1765 /* Disable DVO 2x clock on both PLLs if necessary */
1766 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001767 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001768 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001769 I915_WRITE(DPLL(PIPE_B),
1770 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1771 I915_WRITE(DPLL(PIPE_A),
1772 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1773 }
1774
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001775 /* Don't disable pipe or pipe PLLs if needed */
1776 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1777 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001778 return;
1779
1780 /* Make sure the pipe isn't still relying on us */
1781 assert_pipe_disabled(dev_priv, pipe);
1782
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001783 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001784 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001785}
1786
Jesse Barnesf6071162013-10-01 10:41:38 -07001787static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1788{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001789 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001790
1791 /* Make sure the pipe isn't still relying on us */
1792 assert_pipe_disabled(dev_priv, pipe);
1793
Imre Deake5cbfbf2014-01-09 17:08:16 +02001794 /*
1795 * Leave integrated clock source and reference clock enabled for pipe B.
1796 * The latter is needed for VGA hotplug / manual detection.
1797 */
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001798 val = DPLL_VGA_MODE_DIS;
Jesse Barnesf6071162013-10-01 10:41:38 -07001799 if (pipe == PIPE_B)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001800 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001801 I915_WRITE(DPLL(pipe), val);
1802 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001803
1804}
1805
1806static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1807{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001808 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001809 u32 val;
1810
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001811 /* Make sure the pipe isn't still relying on us */
1812 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001813
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001814 /* Set PLL en = 0 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001815 val = DPLL_SSC_REF_CLK_CHV |
1816 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001817 if (pipe != PIPE_A)
1818 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1819 I915_WRITE(DPLL(pipe), val);
1820 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001821
Ville Syrjäläa5805162015-05-26 20:42:30 +03001822 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001823
1824 /* Disable 10bit clock to display controller */
1825 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1826 val &= ~DPIO_DCLKP_EN;
1827 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1828
Ville Syrjäläa5805162015-05-26 20:42:30 +03001829 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001830}
1831
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001832void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001833 struct intel_digital_port *dport,
1834 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001835{
1836 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001837 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001838
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001839 switch (dport->port) {
1840 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001841 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001842 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001843 break;
1844 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001845 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001846 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001847 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001848 break;
1849 case PORT_D:
1850 port_mask = DPLL_PORTD_READY_MASK;
1851 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001852 break;
1853 default:
1854 BUG();
1855 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001856
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001857 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1858 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1859 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001860}
1861
Daniel Vetterb14b1052014-04-24 23:55:13 +02001862static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1863{
1864 struct drm_device *dev = crtc->base.dev;
1865 struct drm_i915_private *dev_priv = dev->dev_private;
1866 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1867
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001868 if (WARN_ON(pll == NULL))
1869 return;
1870
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001871 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001872 if (pll->active == 0) {
1873 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1874 WARN_ON(pll->on);
1875 assert_shared_dpll_disabled(dev_priv, pll);
1876
1877 pll->mode_set(dev_priv, pll);
1878 }
1879}
1880
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001881/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001882 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001883 * @dev_priv: i915 private structure
1884 * @pipe: pipe PLL to enable
1885 *
1886 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1887 * drives the transcoder clock.
1888 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001889static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001890{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001891 struct drm_device *dev = crtc->base.dev;
1892 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001893 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001894
Daniel Vetter87a875b2013-06-05 13:34:19 +02001895 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001896 return;
1897
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001898 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001899 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001900
Damien Lespiau74dd6922014-07-29 18:06:17 +01001901 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001902 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001903 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001904
Daniel Vettercdbd2312013-06-05 13:34:03 +02001905 if (pll->active++) {
1906 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001907 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001908 return;
1909 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001910 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001911
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001912 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1913
Daniel Vetter46edb022013-06-05 13:34:12 +02001914 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001915 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001916 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001917}
1918
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001919static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001920{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001921 struct drm_device *dev = crtc->base.dev;
1922 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001923 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001924
Jesse Barnes92f25842011-01-04 15:09:34 -08001925 /* PCH only available on ILK+ */
Jesse Barnes80aa9312015-08-03 13:09:11 -07001926 if (INTEL_INFO(dev)->gen < 5)
1927 return;
1928
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001929 if (pll == NULL)
1930 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001931
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001932 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
Chris Wilson48da64a2012-05-13 20:16:12 +01001933 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001934
Daniel Vetter46edb022013-06-05 13:34:12 +02001935 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1936 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001937 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001938
Chris Wilson48da64a2012-05-13 20:16:12 +01001939 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001940 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001941 return;
1942 }
1943
Daniel Vettere9d69442013-06-05 13:34:15 +02001944 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001945 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001946 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001947 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001948
Daniel Vetter46edb022013-06-05 13:34:12 +02001949 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001950 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001951 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001952
1953 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001954}
1955
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001956static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1957 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001958{
Daniel Vetter23670b322012-11-01 09:15:30 +01001959 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001960 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001961 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001962 i915_reg_t reg;
1963 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001964
1965 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001966 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001967
1968 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001969 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001970 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001971
1972 /* FDI must be feeding us bits for PCH ports */
1973 assert_fdi_tx_enabled(dev_priv, pipe);
1974 assert_fdi_rx_enabled(dev_priv, pipe);
1975
Daniel Vetter23670b322012-11-01 09:15:30 +01001976 if (HAS_PCH_CPT(dev)) {
1977 /* Workaround: Set the timing override bit before enabling the
1978 * pch transcoder. */
1979 reg = TRANS_CHICKEN2(pipe);
1980 val = I915_READ(reg);
1981 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1982 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001983 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001984
Daniel Vetterab9412b2013-05-03 11:49:46 +02001985 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001986 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001987 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001988
1989 if (HAS_PCH_IBX(dev_priv->dev)) {
1990 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001991 * Make the BPC in transcoder be consistent with
1992 * that in pipeconf reg. For HDMI we must use 8bpc
1993 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001994 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001995 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001996 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1997 val |= PIPECONF_8BPC;
1998 else
1999 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07002000 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002001
2002 val &= ~TRANS_INTERLACE_MASK;
2003 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002004 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002005 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002006 val |= TRANS_LEGACY_INTERLACED_ILK;
2007 else
2008 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002009 else
2010 val |= TRANS_PROGRESSIVE;
2011
Jesse Barnes040484a2011-01-03 12:14:26 -08002012 I915_WRITE(reg, val | TRANS_ENABLE);
2013 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002014 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002015}
2016
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002017static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002018 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002019{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002020 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002021
2022 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002023 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002024
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002025 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002026 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002027 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002028
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002029 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002030 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002031 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002032 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002033
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002034 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002035 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002036
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002037 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2038 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002039 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002040 else
2041 val |= TRANS_PROGRESSIVE;
2042
Daniel Vetterab9412b2013-05-03 11:49:46 +02002043 I915_WRITE(LPT_TRANSCONF, val);
2044 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002045 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002046}
2047
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002048static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2049 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002050{
Daniel Vetter23670b322012-11-01 09:15:30 +01002051 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002052 i915_reg_t reg;
2053 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002054
2055 /* FDI relies on the transcoder */
2056 assert_fdi_tx_disabled(dev_priv, pipe);
2057 assert_fdi_rx_disabled(dev_priv, pipe);
2058
Jesse Barnes291906f2011-02-02 12:28:03 -08002059 /* Ports must be off as well */
2060 assert_pch_ports_disabled(dev_priv, pipe);
2061
Daniel Vetterab9412b2013-05-03 11:49:46 +02002062 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002063 val = I915_READ(reg);
2064 val &= ~TRANS_ENABLE;
2065 I915_WRITE(reg, val);
2066 /* wait for PCH transcoder off, transcoder state */
2067 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002068 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002069
Ville Syrjäläc4656132015-10-29 21:25:56 +02002070 if (HAS_PCH_CPT(dev)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01002071 /* Workaround: Clear the timing override chicken bit again. */
2072 reg = TRANS_CHICKEN2(pipe);
2073 val = I915_READ(reg);
2074 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2075 I915_WRITE(reg, val);
2076 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002077}
2078
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002079static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002080{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002081 u32 val;
2082
Daniel Vetterab9412b2013-05-03 11:49:46 +02002083 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002084 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002085 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002086 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002087 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002088 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002089
2090 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002091 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002092 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002093 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002094}
2095
2096/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002097 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002098 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002099 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002100 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002101 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002102 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002103static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002104{
Paulo Zanoni03722642014-01-17 13:51:09 -02002105 struct drm_device *dev = crtc->base.dev;
2106 struct drm_i915_private *dev_priv = dev->dev_private;
2107 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02002108 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter1a240d42012-11-29 22:18:51 +01002109 enum pipe pch_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002110 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002111 u32 val;
2112
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002113 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2114
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002115 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002116 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002117 assert_sprites_disabled(dev_priv, pipe);
2118
Paulo Zanoni681e5812012-12-06 11:12:38 -02002119 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002120 pch_transcoder = TRANSCODER_A;
2121 else
2122 pch_transcoder = pipe;
2123
Jesse Barnesb24e7172011-01-04 15:09:30 -08002124 /*
2125 * A pipe without a PLL won't actually be able to drive bits from
2126 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2127 * need the check.
2128 */
Imre Deak50360402015-01-16 00:55:16 -08002129 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Jani Nikulaa65347b2015-11-27 12:21:46 +02002130 if (crtc->config->has_dsi_encoder)
Jani Nikula23538ef2013-08-27 15:12:22 +03002131 assert_dsi_pll_enabled(dev_priv);
2132 else
2133 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002134 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002135 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002136 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002137 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002138 assert_fdi_tx_pll_enabled(dev_priv,
2139 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002140 }
2141 /* FIXME: assert CPU port conditions for SNB+ */
2142 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002143
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002144 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002145 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002146 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002147 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2148 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002149 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002150 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002151
2152 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002153 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02002154
2155 /*
2156 * Until the pipe starts DSL will read as 0, which would cause
2157 * an apparent vblank timestamp jump, which messes up also the
2158 * frame count when it's derived from the timestamps. So let's
2159 * wait for the pipe to start properly before we call
2160 * drm_crtc_vblank_on()
2161 */
2162 if (dev->max_vblank_count == 0 &&
2163 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2164 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08002165}
2166
2167/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002168 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002169 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002170 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002171 * Disable the pipe of @crtc, making sure that various hardware
2172 * specific requirements are met, if applicable, e.g. plane
2173 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002174 *
2175 * Will wait until the pipe has shut down before returning.
2176 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002177static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002178{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002179 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002180 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002181 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002182 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002183 u32 val;
2184
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002185 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2186
Jesse Barnesb24e7172011-01-04 15:09:30 -08002187 /*
2188 * Make sure planes won't keep trying to pump pixels to us,
2189 * or we might hang the display.
2190 */
2191 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002192 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002193 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002194
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002195 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002196 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002197 if ((val & PIPECONF_ENABLE) == 0)
2198 return;
2199
Ville Syrjälä67adc642014-08-15 01:21:57 +03002200 /*
2201 * Double wide has implications for planes
2202 * so best keep it disabled when not needed.
2203 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002204 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002205 val &= ~PIPECONF_DOUBLE_WIDE;
2206
2207 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002208 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2209 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002210 val &= ~PIPECONF_ENABLE;
2211
2212 I915_WRITE(reg, val);
2213 if ((val & PIPECONF_ENABLE) == 0)
2214 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002215}
2216
Chris Wilson693db182013-03-05 14:52:39 +00002217static bool need_vtd_wa(struct drm_device *dev)
2218{
2219#ifdef CONFIG_INTEL_IOMMU
2220 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2221 return true;
2222#endif
2223 return false;
2224}
2225
Ville Syrjälä832be822016-01-12 21:08:33 +02002226static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2227{
2228 return IS_GEN2(dev_priv) ? 2048 : 4096;
2229}
2230
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002231static unsigned int intel_tile_width(const struct drm_i915_private *dev_priv,
2232 uint64_t fb_modifier, unsigned int cpp)
2233{
2234 switch (fb_modifier) {
2235 case DRM_FORMAT_MOD_NONE:
2236 return cpp;
2237 case I915_FORMAT_MOD_X_TILED:
2238 if (IS_GEN2(dev_priv))
2239 return 128;
2240 else
2241 return 512;
2242 case I915_FORMAT_MOD_Y_TILED:
2243 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2244 return 128;
2245 else
2246 return 512;
2247 case I915_FORMAT_MOD_Yf_TILED:
2248 switch (cpp) {
2249 case 1:
2250 return 64;
2251 case 2:
2252 case 4:
2253 return 128;
2254 case 8:
2255 case 16:
2256 return 256;
2257 default:
2258 MISSING_CASE(cpp);
2259 return cpp;
2260 }
2261 break;
2262 default:
2263 MISSING_CASE(fb_modifier);
2264 return cpp;
2265 }
2266}
2267
Ville Syrjälä832be822016-01-12 21:08:33 +02002268unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2269 uint64_t fb_modifier, unsigned int cpp)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002270{
Ville Syrjälä832be822016-01-12 21:08:33 +02002271 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2272 return 1;
2273 else
2274 return intel_tile_size(dev_priv) /
2275 intel_tile_width(dev_priv, fb_modifier, cpp);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002276}
2277
2278unsigned int
2279intel_fb_align_height(struct drm_device *dev, unsigned int height,
Ville Syrjälä832be822016-01-12 21:08:33 +02002280 uint32_t pixel_format, uint64_t fb_modifier)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002281{
Ville Syrjälä832be822016-01-12 21:08:33 +02002282 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2283 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2284
2285 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002286}
2287
Daniel Vetter75c82a52015-10-14 16:51:04 +02002288static void
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002289intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2290 const struct drm_plane_state *plane_state)
2291{
Ville Syrjälä832be822016-01-12 21:08:33 +02002292 struct drm_i915_private *dev_priv = to_i915(fb->dev);
Daniel Vettera6d09182015-10-14 16:51:05 +02002293 struct intel_rotation_info *info = &view->params.rotation_info;
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002294 unsigned int tile_size, tile_width, tile_height, cpp;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002295
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002296 *view = i915_ggtt_view_normal;
2297
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002298 if (!plane_state)
Daniel Vetter75c82a52015-10-14 16:51:04 +02002299 return;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002300
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002301 if (!intel_rotation_90_or_270(plane_state->rotation))
Daniel Vetter75c82a52015-10-14 16:51:04 +02002302 return;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002303
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002304 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002305
2306 info->height = fb->height;
2307 info->pixel_format = fb->pixel_format;
2308 info->pitch = fb->pitches[0];
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002309 info->uv_offset = fb->offsets[1];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002310 info->fb_modifier = fb->modifier[0];
2311
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002312 tile_size = intel_tile_size(dev_priv);
2313
2314 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
2315 tile_width = intel_tile_width(dev_priv, cpp, fb->modifier[0]);
2316 tile_height = tile_size / tile_width;
2317
2318 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_width);
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002319 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002320 info->size = info->width_pages * info->height_pages * tile_size;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002321
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002322 if (info->pixel_format == DRM_FORMAT_NV12) {
Ville Syrjälä832be822016-01-12 21:08:33 +02002323 cpp = drm_format_plane_cpp(fb->pixel_format, 1);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002324 tile_width = intel_tile_width(dev_priv, fb->modifier[1], cpp);
2325 tile_height = tile_size / tile_width;
2326
2327 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[1], tile_width);
Ville Syrjälä832be822016-01-12 21:08:33 +02002328 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2, tile_height);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002329 info->size_uv = info->width_pages_uv * info->height_pages_uv * tile_size;
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002330 }
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002331}
2332
Ville Syrjälä603525d2016-01-12 21:08:37 +02002333static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002334{
2335 if (INTEL_INFO(dev_priv)->gen >= 9)
2336 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002337 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002338 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002339 return 128 * 1024;
2340 else if (INTEL_INFO(dev_priv)->gen >= 4)
2341 return 4 * 1024;
2342 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002343 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002344}
2345
Ville Syrjälä603525d2016-01-12 21:08:37 +02002346static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2347 uint64_t fb_modifier)
2348{
2349 switch (fb_modifier) {
2350 case DRM_FORMAT_MOD_NONE:
2351 return intel_linear_alignment(dev_priv);
2352 case I915_FORMAT_MOD_X_TILED:
2353 if (INTEL_INFO(dev_priv)->gen >= 9)
2354 return 256 * 1024;
2355 return 0;
2356 case I915_FORMAT_MOD_Y_TILED:
2357 case I915_FORMAT_MOD_Yf_TILED:
2358 return 1 * 1024 * 1024;
2359 default:
2360 MISSING_CASE(fb_modifier);
2361 return 0;
2362 }
2363}
2364
Chris Wilson127bd2a2010-07-23 23:32:05 +01002365int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002366intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2367 struct drm_framebuffer *fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002368 const struct drm_plane_state *plane_state)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002369{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002370 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002371 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002372 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002373 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002374 u32 alignment;
2375 int ret;
2376
Matt Roperebcdd392014-07-09 16:22:11 -07002377 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2378
Ville Syrjälä603525d2016-01-12 21:08:37 +02002379 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002380
Daniel Vetter75c82a52015-10-14 16:51:04 +02002381 intel_fill_fb_ggtt_view(&view, fb, plane_state);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002382
Chris Wilson693db182013-03-05 14:52:39 +00002383 /* Note that the w/a also requires 64 PTE of padding following the
2384 * bo. We currently fill all unused PTE with the shadow page and so
2385 * we should always have valid PTE following the scanout preventing
2386 * the VT-d warning.
2387 */
2388 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2389 alignment = 256 * 1024;
2390
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002391 /*
2392 * Global gtt pte registers are special registers which actually forward
2393 * writes to a chunk of system memory. Which means that there is no risk
2394 * that the register values disappear as soon as we call
2395 * intel_runtime_pm_put(), so it is correct to wrap only the
2396 * pin/unpin/fence and not more.
2397 */
2398 intel_runtime_pm_get(dev_priv);
2399
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002400 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2401 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002402 if (ret)
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002403 goto err_pm;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002404
2405 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2406 * fence, whereas 965+ only requires a fence if using
2407 * framebuffer compression. For simplicity, we always install
2408 * a fence as the cost is not that onerous.
2409 */
Vivek Kasireddy98072162015-10-29 18:54:38 -07002410 if (view.type == I915_GGTT_VIEW_NORMAL) {
2411 ret = i915_gem_object_get_fence(obj);
2412 if (ret == -EDEADLK) {
2413 /*
2414 * -EDEADLK means there are no free fences
2415 * no pending flips.
2416 *
2417 * This is propagated to atomic, but it uses
2418 * -EDEADLK to force a locking recovery, so
2419 * change the returned error to -EBUSY.
2420 */
2421 ret = -EBUSY;
2422 goto err_unpin;
2423 } else if (ret)
2424 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002425
Vivek Kasireddy98072162015-10-29 18:54:38 -07002426 i915_gem_object_pin_fence(obj);
2427 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002428
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002429 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002430 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002431
2432err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002433 i915_gem_object_unpin_from_display_plane(obj, &view);
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002434err_pm:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002435 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002436 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002437}
2438
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002439static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2440 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002441{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002442 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002443 struct i915_ggtt_view view;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002444
Matt Roperebcdd392014-07-09 16:22:11 -07002445 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2446
Daniel Vetter75c82a52015-10-14 16:51:04 +02002447 intel_fill_fb_ggtt_view(&view, fb, plane_state);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002448
Vivek Kasireddy98072162015-10-29 18:54:38 -07002449 if (view.type == I915_GGTT_VIEW_NORMAL)
2450 i915_gem_object_unpin_fence(obj);
2451
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002452 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002453}
2454
Daniel Vetterc2c75132012-07-05 12:17:30 +02002455/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2456 * is assumed to be a power-of-two. */
Ville Syrjäläce1e5c12016-01-12 21:08:36 +02002457unsigned long intel_compute_tile_offset(struct drm_i915_private *dev_priv,
2458 int *x, int *y,
2459 uint64_t fb_modifier,
2460 unsigned int cpp,
2461 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002462{
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002463 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjäläd8433102016-01-12 21:08:35 +02002464 unsigned int tile_size, tile_width, tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002465 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002466
Ville Syrjäläd8433102016-01-12 21:08:35 +02002467 tile_size = intel_tile_size(dev_priv);
2468 tile_width = intel_tile_width(dev_priv, fb_modifier, cpp);
2469 tile_height = tile_size / tile_width;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002470
Ville Syrjäläd8433102016-01-12 21:08:35 +02002471 tile_rows = *y / tile_height;
2472 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002473
Ville Syrjäläd8433102016-01-12 21:08:35 +02002474 tiles = *x / (tile_width/cpp);
2475 *x %= tile_width/cpp;
2476
2477 return tile_rows * pitch * tile_height + tiles * tile_size;
Chris Wilsonbc752862013-02-21 20:04:31 +00002478 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002479 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002480 unsigned int offset;
2481
2482 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002483 *y = (offset & alignment) / pitch;
2484 *x = ((offset & alignment) - *y * pitch) / cpp;
2485 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002486 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002487}
2488
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002489static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002490{
2491 switch (format) {
2492 case DISPPLANE_8BPP:
2493 return DRM_FORMAT_C8;
2494 case DISPPLANE_BGRX555:
2495 return DRM_FORMAT_XRGB1555;
2496 case DISPPLANE_BGRX565:
2497 return DRM_FORMAT_RGB565;
2498 default:
2499 case DISPPLANE_BGRX888:
2500 return DRM_FORMAT_XRGB8888;
2501 case DISPPLANE_RGBX888:
2502 return DRM_FORMAT_XBGR8888;
2503 case DISPPLANE_BGRX101010:
2504 return DRM_FORMAT_XRGB2101010;
2505 case DISPPLANE_RGBX101010:
2506 return DRM_FORMAT_XBGR2101010;
2507 }
2508}
2509
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002510static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2511{
2512 switch (format) {
2513 case PLANE_CTL_FORMAT_RGB_565:
2514 return DRM_FORMAT_RGB565;
2515 default:
2516 case PLANE_CTL_FORMAT_XRGB_8888:
2517 if (rgb_order) {
2518 if (alpha)
2519 return DRM_FORMAT_ABGR8888;
2520 else
2521 return DRM_FORMAT_XBGR8888;
2522 } else {
2523 if (alpha)
2524 return DRM_FORMAT_ARGB8888;
2525 else
2526 return DRM_FORMAT_XRGB8888;
2527 }
2528 case PLANE_CTL_FORMAT_XRGB_2101010:
2529 if (rgb_order)
2530 return DRM_FORMAT_XBGR2101010;
2531 else
2532 return DRM_FORMAT_XRGB2101010;
2533 }
2534}
2535
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002536static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002537intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2538 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002539{
2540 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002541 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002542 struct drm_i915_gem_object *obj = NULL;
2543 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002544 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002545 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2546 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2547 PAGE_SIZE);
2548
2549 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002550
Chris Wilsonff2652e2014-03-10 08:07:02 +00002551 if (plane_config->size == 0)
2552 return false;
2553
Paulo Zanoni3badb492015-09-23 12:52:23 -03002554 /* If the FB is too big, just don't use it since fbdev is not very
2555 * important and we should probably use that space with FBC or other
2556 * features. */
2557 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2558 return false;
2559
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002560 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2561 base_aligned,
2562 base_aligned,
2563 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002564 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002565 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002566
Damien Lespiau49af4492015-01-20 12:51:44 +00002567 obj->tiling_mode = plane_config->tiling;
2568 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002569 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002570
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002571 mode_cmd.pixel_format = fb->pixel_format;
2572 mode_cmd.width = fb->width;
2573 mode_cmd.height = fb->height;
2574 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002575 mode_cmd.modifier[0] = fb->modifier[0];
2576 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002577
2578 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002579 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002580 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002581 DRM_DEBUG_KMS("intel fb init failed\n");
2582 goto out_unref_obj;
2583 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002584 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002585
Daniel Vetterf6936e22015-03-26 12:17:05 +01002586 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002587 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002588
2589out_unref_obj:
2590 drm_gem_object_unreference(&obj->base);
2591 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002592 return false;
2593}
2594
Matt Roperafd65eb2015-02-03 13:10:04 -08002595/* Update plane->state->fb to match plane->fb after driver-internal updates */
2596static void
2597update_state_fb(struct drm_plane *plane)
2598{
2599 if (plane->fb == plane->state->fb)
2600 return;
2601
2602 if (plane->state->fb)
2603 drm_framebuffer_unreference(plane->state->fb);
2604 plane->state->fb = plane->fb;
2605 if (plane->state->fb)
2606 drm_framebuffer_reference(plane->state->fb);
2607}
2608
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002609static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002610intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2611 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002612{
2613 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002614 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002615 struct drm_crtc *c;
2616 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002617 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002618 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002619 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002620 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2621 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002622 struct intel_plane_state *intel_state =
2623 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002624 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002625
Damien Lespiau2d140302015-02-05 17:22:18 +00002626 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002627 return;
2628
Daniel Vetterf6936e22015-03-26 12:17:05 +01002629 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002630 fb = &plane_config->fb->base;
2631 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002632 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002633
Damien Lespiau2d140302015-02-05 17:22:18 +00002634 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002635
2636 /*
2637 * Failed to alloc the obj, check to see if we should share
2638 * an fb with another CRTC instead
2639 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002640 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002641 i = to_intel_crtc(c);
2642
2643 if (c == &intel_crtc->base)
2644 continue;
2645
Matt Roper2ff8fde2014-07-08 07:50:07 -07002646 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002647 continue;
2648
Daniel Vetter88595ac2015-03-26 12:42:24 +01002649 fb = c->primary->fb;
2650 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002651 continue;
2652
Daniel Vetter88595ac2015-03-26 12:42:24 +01002653 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002654 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002655 drm_framebuffer_reference(fb);
2656 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002657 }
2658 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002659
Matt Roper200757f2015-12-03 11:37:36 -08002660 /*
2661 * We've failed to reconstruct the BIOS FB. Current display state
2662 * indicates that the primary plane is visible, but has a NULL FB,
2663 * which will lead to problems later if we don't fix it up. The
2664 * simplest solution is to just disable the primary plane now and
2665 * pretend the BIOS never had it enabled.
2666 */
2667 to_intel_plane_state(plane_state)->visible = false;
2668 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
2669 intel_pre_disable_primary(&intel_crtc->base);
2670 intel_plane->disable_plane(primary, &intel_crtc->base);
2671
Daniel Vetter88595ac2015-03-26 12:42:24 +01002672 return;
2673
2674valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002675 plane_state->src_x = 0;
2676 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002677 plane_state->src_w = fb->width << 16;
2678 plane_state->src_h = fb->height << 16;
2679
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002680 plane_state->crtc_x = 0;
2681 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002682 plane_state->crtc_w = fb->width;
2683 plane_state->crtc_h = fb->height;
2684
Matt Roper0a8d8a82015-12-03 11:37:38 -08002685 intel_state->src.x1 = plane_state->src_x;
2686 intel_state->src.y1 = plane_state->src_y;
2687 intel_state->src.x2 = plane_state->src_x + plane_state->src_w;
2688 intel_state->src.y2 = plane_state->src_y + plane_state->src_h;
2689 intel_state->dst.x1 = plane_state->crtc_x;
2690 intel_state->dst.y1 = plane_state->crtc_y;
2691 intel_state->dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2692 intel_state->dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
2693
Daniel Vetter88595ac2015-03-26 12:42:24 +01002694 obj = intel_fb_obj(fb);
2695 if (obj->tiling_mode != I915_TILING_NONE)
2696 dev_priv->preserve_bios_swizzle = true;
2697
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002698 drm_framebuffer_reference(fb);
2699 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002700 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002701 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002702 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002703}
2704
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002705static void i9xx_update_primary_plane(struct drm_plane *primary,
2706 const struct intel_crtc_state *crtc_state,
2707 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07002708{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002709 struct drm_device *dev = primary->dev;
Jesse Barnes81255562010-08-02 12:07:50 -07002710 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002711 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2712 struct drm_framebuffer *fb = plane_state->base.fb;
2713 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes81255562010-08-02 12:07:50 -07002714 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002715 unsigned long linear_offset;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002716 int x = plane_state->src.x1 >> 16;
2717 int y = plane_state->src.y1 >> 16;
Jesse Barnes81255562010-08-02 12:07:50 -07002718 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002719 i915_reg_t reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302720 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002721
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002722 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2723
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002724 dspcntr = DISPPLANE_GAMMA_ENABLE;
2725
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002726 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002727
2728 if (INTEL_INFO(dev)->gen < 4) {
2729 if (intel_crtc->pipe == PIPE_B)
2730 dspcntr |= DISPPLANE_SEL_PIPE_B;
2731
2732 /* pipesrc and dspsize control the size that is scaled from,
2733 * which should always be the user's requested size.
2734 */
2735 I915_WRITE(DSPSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002736 ((crtc_state->pipe_src_h - 1) << 16) |
2737 (crtc_state->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002738 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002739 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2740 I915_WRITE(PRIMSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002741 ((crtc_state->pipe_src_h - 1) << 16) |
2742 (crtc_state->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002743 I915_WRITE(PRIMPOS(plane), 0);
2744 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002745 }
2746
Ville Syrjälä57779d02012-10-31 17:50:14 +02002747 switch (fb->pixel_format) {
2748 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002749 dspcntr |= DISPPLANE_8BPP;
2750 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002751 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002752 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002753 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002754 case DRM_FORMAT_RGB565:
2755 dspcntr |= DISPPLANE_BGRX565;
2756 break;
2757 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002758 dspcntr |= DISPPLANE_BGRX888;
2759 break;
2760 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002761 dspcntr |= DISPPLANE_RGBX888;
2762 break;
2763 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002764 dspcntr |= DISPPLANE_BGRX101010;
2765 break;
2766 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002767 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002768 break;
2769 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002770 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002771 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002772
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002773 if (INTEL_INFO(dev)->gen >= 4 &&
2774 obj->tiling_mode != I915_TILING_NONE)
2775 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002776
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002777 if (IS_G4X(dev))
2778 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2779
Ville Syrjäläb98971272014-08-27 16:51:22 +03002780 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002781
Daniel Vetterc2c75132012-07-05 12:17:30 +02002782 if (INTEL_INFO(dev)->gen >= 4) {
2783 intel_crtc->dspaddr_offset =
Ville Syrjäläce1e5c12016-01-12 21:08:36 +02002784 intel_compute_tile_offset(dev_priv, &x, &y,
2785 fb->modifier[0],
2786 pixel_size,
2787 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002788 linear_offset -= intel_crtc->dspaddr_offset;
2789 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002790 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002791 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002792
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002793 if (plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302794 dspcntr |= DISPPLANE_ROTATE_180;
2795
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002796 x += (crtc_state->pipe_src_w - 1);
2797 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302798
2799 /* Finding the last pixel of the last line of the display
2800 data and adding to linear_offset*/
2801 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002802 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
2803 (crtc_state->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302804 }
2805
Paulo Zanoni2db33662015-09-14 15:20:03 -03002806 intel_crtc->adjusted_x = x;
2807 intel_crtc->adjusted_y = y;
2808
Sonika Jindal48404c12014-08-22 14:06:04 +05302809 I915_WRITE(reg, dspcntr);
2810
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002811 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002812 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002813 I915_WRITE(DSPSURF(plane),
2814 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002815 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002816 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002817 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002818 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002819 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002820}
2821
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002822static void i9xx_disable_primary_plane(struct drm_plane *primary,
2823 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002824{
2825 struct drm_device *dev = crtc->dev;
2826 struct drm_i915_private *dev_priv = dev->dev_private;
2827 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002828 int plane = intel_crtc->plane;
2829
2830 I915_WRITE(DSPCNTR(plane), 0);
2831 if (INTEL_INFO(dev_priv)->gen >= 4)
2832 I915_WRITE(DSPSURF(plane), 0);
2833 else
2834 I915_WRITE(DSPADDR(plane), 0);
2835 POSTING_READ(DSPCNTR(plane));
2836}
2837
2838static void ironlake_update_primary_plane(struct drm_plane *primary,
2839 const struct intel_crtc_state *crtc_state,
2840 const struct intel_plane_state *plane_state)
2841{
2842 struct drm_device *dev = primary->dev;
2843 struct drm_i915_private *dev_priv = dev->dev_private;
2844 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2845 struct drm_framebuffer *fb = plane_state->base.fb;
2846 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002847 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002848 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002849 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002850 i915_reg_t reg = DSPCNTR(plane);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002851 int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2852 int x = plane_state->src.x1 >> 16;
2853 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002854
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002855 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002856 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002857
2858 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2859 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2860
Ville Syrjälä57779d02012-10-31 17:50:14 +02002861 switch (fb->pixel_format) {
2862 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002863 dspcntr |= DISPPLANE_8BPP;
2864 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002865 case DRM_FORMAT_RGB565:
2866 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002867 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002868 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002869 dspcntr |= DISPPLANE_BGRX888;
2870 break;
2871 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002872 dspcntr |= DISPPLANE_RGBX888;
2873 break;
2874 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002875 dspcntr |= DISPPLANE_BGRX101010;
2876 break;
2877 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002878 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002879 break;
2880 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002881 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002882 }
2883
2884 if (obj->tiling_mode != I915_TILING_NONE)
2885 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002886
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002887 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002888 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002889
Ville Syrjäläb98971272014-08-27 16:51:22 +03002890 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002891 intel_crtc->dspaddr_offset =
Ville Syrjäläce1e5c12016-01-12 21:08:36 +02002892 intel_compute_tile_offset(dev_priv, &x, &y,
2893 fb->modifier[0],
2894 pixel_size,
2895 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002896 linear_offset -= intel_crtc->dspaddr_offset;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002897 if (plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302898 dspcntr |= DISPPLANE_ROTATE_180;
2899
2900 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002901 x += (crtc_state->pipe_src_w - 1);
2902 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302903
2904 /* Finding the last pixel of the last line of the display
2905 data and adding to linear_offset*/
2906 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002907 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
2908 (crtc_state->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302909 }
2910 }
2911
Paulo Zanoni2db33662015-09-14 15:20:03 -03002912 intel_crtc->adjusted_x = x;
2913 intel_crtc->adjusted_y = y;
2914
Sonika Jindal48404c12014-08-22 14:06:04 +05302915 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002916
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002917 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002918 I915_WRITE(DSPSURF(plane),
2919 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002920 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002921 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2922 } else {
2923 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2924 I915_WRITE(DSPLINOFF(plane), linear_offset);
2925 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002926 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002927}
2928
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002929u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
2930 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +00002931{
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002932 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
2933 return 64;
2934 } else {
2935 int cpp = drm_format_plane_cpp(pixel_format, 0);
Damien Lespiaub3218032015-02-27 11:15:18 +00002936
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002937 return intel_tile_width(dev_priv, fb_modifier, cpp);
Damien Lespiaub3218032015-02-27 11:15:18 +00002938 }
2939}
2940
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002941u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2942 struct drm_i915_gem_object *obj,
2943 unsigned int plane)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002944{
Daniel Vetterce7f1722015-10-14 16:51:06 +02002945 struct i915_ggtt_view view;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002946 struct i915_vma *vma;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002947 u64 offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002948
Daniel Vetterce7f1722015-10-14 16:51:06 +02002949 intel_fill_fb_ggtt_view(&view, intel_plane->base.fb,
2950 intel_plane->base.state);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002951
Daniel Vetterce7f1722015-10-14 16:51:06 +02002952 vma = i915_gem_obj_to_ggtt_view(obj, &view);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002953 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
Daniel Vetterce7f1722015-10-14 16:51:06 +02002954 view.type))
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002955 return -1;
2956
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002957 offset = vma->node.start;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002958
2959 if (plane == 1) {
Daniel Vettera6d09182015-10-14 16:51:05 +02002960 offset += vma->ggtt_view.params.rotation_info.uv_start_page *
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002961 PAGE_SIZE;
2962 }
2963
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002964 WARN_ON(upper_32_bits(offset));
2965
2966 return lower_32_bits(offset);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002967}
2968
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002969static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2970{
2971 struct drm_device *dev = intel_crtc->base.dev;
2972 struct drm_i915_private *dev_priv = dev->dev_private;
2973
2974 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2975 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2976 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002977}
2978
Chandra Kondurua1b22782015-04-07 15:28:45 -07002979/*
2980 * This function detaches (aka. unbinds) unused scalers in hardware
2981 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002982static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002983{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002984 struct intel_crtc_scaler_state *scaler_state;
2985 int i;
2986
Chandra Kondurua1b22782015-04-07 15:28:45 -07002987 scaler_state = &intel_crtc->config->scaler_state;
2988
2989 /* loop through and disable scalers that aren't in use */
2990 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002991 if (!scaler_state->scalers[i].in_use)
2992 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002993 }
2994}
2995
Chandra Konduru6156a452015-04-27 13:48:39 -07002996u32 skl_plane_ctl_format(uint32_t pixel_format)
2997{
Chandra Konduru6156a452015-04-27 13:48:39 -07002998 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002999 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003000 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003001 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003002 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003003 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003004 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003005 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003006 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003007 /*
3008 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3009 * to be already pre-multiplied. We need to add a knob (or a different
3010 * DRM_FORMAT) for user-space to configure that.
3011 */
3012 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003013 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003014 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003015 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003016 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003017 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003018 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003019 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003020 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003021 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003022 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003023 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003024 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003025 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003026 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003027 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003028 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003029 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003030 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003031 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003032 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003033
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003034 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003035}
3036
3037u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3038{
Chandra Konduru6156a452015-04-27 13:48:39 -07003039 switch (fb_modifier) {
3040 case DRM_FORMAT_MOD_NONE:
3041 break;
3042 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003043 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003044 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003045 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003046 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003047 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003048 default:
3049 MISSING_CASE(fb_modifier);
3050 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003051
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003052 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003053}
3054
3055u32 skl_plane_ctl_rotation(unsigned int rotation)
3056{
Chandra Konduru6156a452015-04-27 13:48:39 -07003057 switch (rotation) {
3058 case BIT(DRM_ROTATE_0):
3059 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303060 /*
3061 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3062 * while i915 HW rotation is clockwise, thats why this swapping.
3063 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003064 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303065 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003066 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003067 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003068 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303069 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003070 default:
3071 MISSING_CASE(rotation);
3072 }
3073
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003074 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003075}
3076
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003077static void skylake_update_primary_plane(struct drm_plane *plane,
3078 const struct intel_crtc_state *crtc_state,
3079 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003080{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003081 struct drm_device *dev = plane->dev;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003082 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003083 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3084 struct drm_framebuffer *fb = plane_state->base.fb;
3085 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003086 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303087 u32 plane_ctl, stride_div, stride;
3088 u32 tile_height, plane_offset, plane_size;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003089 unsigned int rotation = plane_state->base.rotation;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303090 int x_offset, y_offset;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02003091 u32 surf_addr;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003092 int scaler_id = plane_state->scaler_id;
3093 int src_x = plane_state->src.x1 >> 16;
3094 int src_y = plane_state->src.y1 >> 16;
3095 int src_w = drm_rect_width(&plane_state->src) >> 16;
3096 int src_h = drm_rect_height(&plane_state->src) >> 16;
3097 int dst_x = plane_state->dst.x1;
3098 int dst_y = plane_state->dst.y1;
3099 int dst_w = drm_rect_width(&plane_state->dst);
3100 int dst_h = drm_rect_height(&plane_state->dst);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003101
3102 plane_ctl = PLANE_CTL_ENABLE |
3103 PLANE_CTL_PIPE_GAMMA_ENABLE |
3104 PLANE_CTL_PIPE_CSC_ENABLE;
3105
Chandra Konduru6156a452015-04-27 13:48:39 -07003106 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3107 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003108 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003109 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003110
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003111 stride_div = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +00003112 fb->pixel_format);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003113 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303114
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003115 WARN_ON(drm_rect_width(&plane_state->src) == 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003116
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303117 if (intel_rotation_90_or_270(rotation)) {
Ville Syrjälä832be822016-01-12 21:08:33 +02003118 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
3119
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303120 /* stride = Surface height in tiles */
Ville Syrjälä832be822016-01-12 21:08:33 +02003121 tile_height = intel_tile_height(dev_priv, fb->modifier[0], cpp);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303122 stride = DIV_ROUND_UP(fb->height, tile_height);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003123 x_offset = stride * tile_height - src_y - src_h;
3124 y_offset = src_x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003125 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303126 } else {
3127 stride = fb->pitches[0] / stride_div;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003128 x_offset = src_x;
3129 y_offset = src_y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003130 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303131 }
3132 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003133
Paulo Zanoni2db33662015-09-14 15:20:03 -03003134 intel_crtc->adjusted_x = x_offset;
3135 intel_crtc->adjusted_y = y_offset;
3136
Damien Lespiau70d21f02013-07-03 21:06:04 +01003137 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303138 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3139 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3140 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003141
3142 if (scaler_id >= 0) {
3143 uint32_t ps_ctrl = 0;
3144
3145 WARN_ON(!dst_w || !dst_h);
3146 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3147 crtc_state->scaler_state.scalers[scaler_id].mode;
3148 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3149 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3150 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3151 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3152 I915_WRITE(PLANE_POS(pipe, 0), 0);
3153 } else {
3154 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3155 }
3156
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003157 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003158
3159 POSTING_READ(PLANE_SURF(pipe, 0));
3160}
3161
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003162static void skylake_disable_primary_plane(struct drm_plane *primary,
3163 struct drm_crtc *crtc)
3164{
3165 struct drm_device *dev = crtc->dev;
3166 struct drm_i915_private *dev_priv = dev->dev_private;
3167 int pipe = to_intel_crtc(crtc)->pipe;
3168
3169 if (dev_priv->fbc.deactivate)
3170 dev_priv->fbc.deactivate(dev_priv);
3171
3172 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3173 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3174 POSTING_READ(PLANE_SURF(pipe, 0));
3175}
3176
Jesse Barnes17638cd2011-06-24 12:19:23 -07003177/* Assume fb object is pinned & idle & fenced and just update base pointers */
3178static int
3179intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3180 int x, int y, enum mode_set_atomic state)
3181{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003182 /* Support for kgdboc is disabled, this needs a major rework. */
3183 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003184
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003185 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003186}
3187
Ville Syrjälä75147472014-11-24 18:28:11 +02003188static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003189{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003190 struct drm_crtc *crtc;
3191
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003192 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003193 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3194 enum plane plane = intel_crtc->plane;
3195
3196 intel_prepare_page_flip(dev, plane);
3197 intel_finish_page_flip_plane(dev, plane);
3198 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003199}
3200
3201static void intel_update_primary_planes(struct drm_device *dev)
3202{
Ville Syrjälä75147472014-11-24 18:28:11 +02003203 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003204
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003205 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003206 struct intel_plane *plane = to_intel_plane(crtc->primary);
3207 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003208
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003209 drm_modeset_lock_crtc(crtc, &plane->base);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003210 plane_state = to_intel_plane_state(plane->base.state);
3211
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003212 if (plane_state->visible)
3213 plane->update_plane(&plane->base,
3214 to_intel_crtc_state(crtc->state),
3215 plane_state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003216
3217 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003218 }
3219}
3220
Ville Syrjälä75147472014-11-24 18:28:11 +02003221void intel_prepare_reset(struct drm_device *dev)
3222{
3223 /* no reset support for gen2 */
3224 if (IS_GEN2(dev))
3225 return;
3226
3227 /* reset doesn't touch the display */
3228 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3229 return;
3230
3231 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003232 /*
3233 * Disabling the crtcs gracefully seems nicer. Also the
3234 * g33 docs say we should at least disable all the planes.
3235 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003236 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003237}
3238
3239void intel_finish_reset(struct drm_device *dev)
3240{
3241 struct drm_i915_private *dev_priv = to_i915(dev);
3242
3243 /*
3244 * Flips in the rings will be nuked by the reset,
3245 * so complete all pending flips so that user space
3246 * will get its events and not get stuck.
3247 */
3248 intel_complete_page_flips(dev);
3249
3250 /* no reset support for gen2 */
3251 if (IS_GEN2(dev))
3252 return;
3253
3254 /* reset doesn't touch the display */
3255 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3256 /*
3257 * Flips in the rings have been nuked by the reset,
3258 * so update the base address of all primary
3259 * planes to the the last fb to make sure we're
3260 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003261 *
3262 * FIXME: Atomic will make this obsolete since we won't schedule
3263 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003264 */
3265 intel_update_primary_planes(dev);
3266 return;
3267 }
3268
3269 /*
3270 * The display has been reset as well,
3271 * so need a full re-initialization.
3272 */
3273 intel_runtime_pm_disable_interrupts(dev_priv);
3274 intel_runtime_pm_enable_interrupts(dev_priv);
3275
3276 intel_modeset_init_hw(dev);
3277
3278 spin_lock_irq(&dev_priv->irq_lock);
3279 if (dev_priv->display.hpd_irq_setup)
3280 dev_priv->display.hpd_irq_setup(dev);
3281 spin_unlock_irq(&dev_priv->irq_lock);
3282
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003283 intel_display_resume(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003284
3285 intel_hpd_init(dev_priv);
3286
3287 drm_modeset_unlock_all(dev);
3288}
3289
Chris Wilson7d5e3792014-03-04 13:15:08 +00003290static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3291{
3292 struct drm_device *dev = crtc->dev;
3293 struct drm_i915_private *dev_priv = dev->dev_private;
3294 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003295 bool pending;
3296
3297 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3298 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3299 return false;
3300
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003301 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003302 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003303 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003304
3305 return pending;
3306}
3307
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003308static void intel_update_pipe_config(struct intel_crtc *crtc,
3309 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003310{
3311 struct drm_device *dev = crtc->base.dev;
3312 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003313 struct intel_crtc_state *pipe_config =
3314 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003315
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003316 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3317 crtc->base.mode = crtc->base.state->mode;
3318
3319 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3320 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3321 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003322
Maarten Lankhorst44522d82015-08-27 15:44:02 +02003323 if (HAS_DDI(dev))
3324 intel_set_pipe_csc(&crtc->base);
3325
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003326 /*
3327 * Update pipe size and adjust fitter if needed: the reason for this is
3328 * that in compute_mode_changes we check the native mode (not the pfit
3329 * mode) to see if we can flip rather than do a full mode set. In the
3330 * fastboot case, we'll flip, but if we don't update the pipesrc and
3331 * pfit state, we'll end up with a big fb scanned out into the wrong
3332 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003333 */
3334
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003335 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003336 ((pipe_config->pipe_src_w - 1) << 16) |
3337 (pipe_config->pipe_src_h - 1));
3338
3339 /* on skylake this is done by detaching scalers */
3340 if (INTEL_INFO(dev)->gen >= 9) {
3341 skl_detach_scalers(crtc);
3342
3343 if (pipe_config->pch_pfit.enabled)
3344 skylake_pfit_enable(crtc);
3345 } else if (HAS_PCH_SPLIT(dev)) {
3346 if (pipe_config->pch_pfit.enabled)
3347 ironlake_pfit_enable(crtc);
3348 else if (old_crtc_state->pch_pfit.enabled)
3349 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003350 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003351}
3352
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003353static void intel_fdi_normal_train(struct drm_crtc *crtc)
3354{
3355 struct drm_device *dev = crtc->dev;
3356 struct drm_i915_private *dev_priv = dev->dev_private;
3357 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3358 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003359 i915_reg_t reg;
3360 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003361
3362 /* enable normal train */
3363 reg = FDI_TX_CTL(pipe);
3364 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003365 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003366 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3367 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003368 } else {
3369 temp &= ~FDI_LINK_TRAIN_NONE;
3370 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003371 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003372 I915_WRITE(reg, temp);
3373
3374 reg = FDI_RX_CTL(pipe);
3375 temp = I915_READ(reg);
3376 if (HAS_PCH_CPT(dev)) {
3377 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3378 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3379 } else {
3380 temp &= ~FDI_LINK_TRAIN_NONE;
3381 temp |= FDI_LINK_TRAIN_NONE;
3382 }
3383 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3384
3385 /* wait one idle pattern time */
3386 POSTING_READ(reg);
3387 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003388
3389 /* IVB wants error correction enabled */
3390 if (IS_IVYBRIDGE(dev))
3391 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3392 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003393}
3394
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003395/* The FDI link training functions for ILK/Ibexpeak. */
3396static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3397{
3398 struct drm_device *dev = crtc->dev;
3399 struct drm_i915_private *dev_priv = dev->dev_private;
3400 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3401 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003402 i915_reg_t reg;
3403 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003404
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003405 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003406 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003407
Adam Jacksone1a44742010-06-25 15:32:14 -04003408 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3409 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003410 reg = FDI_RX_IMR(pipe);
3411 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003412 temp &= ~FDI_RX_SYMBOL_LOCK;
3413 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003414 I915_WRITE(reg, temp);
3415 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003416 udelay(150);
3417
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003418 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003419 reg = FDI_TX_CTL(pipe);
3420 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003421 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003422 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003423 temp &= ~FDI_LINK_TRAIN_NONE;
3424 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003425 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003426
Chris Wilson5eddb702010-09-11 13:48:45 +01003427 reg = FDI_RX_CTL(pipe);
3428 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003429 temp &= ~FDI_LINK_TRAIN_NONE;
3430 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003431 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3432
3433 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003434 udelay(150);
3435
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003436 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003437 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3438 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3439 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003440
Chris Wilson5eddb702010-09-11 13:48:45 +01003441 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003442 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003443 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003444 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3445
3446 if ((temp & FDI_RX_BIT_LOCK)) {
3447 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003448 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003449 break;
3450 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003451 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003452 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003453 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003454
3455 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003456 reg = FDI_TX_CTL(pipe);
3457 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003458 temp &= ~FDI_LINK_TRAIN_NONE;
3459 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003460 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003461
Chris Wilson5eddb702010-09-11 13:48:45 +01003462 reg = FDI_RX_CTL(pipe);
3463 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003464 temp &= ~FDI_LINK_TRAIN_NONE;
3465 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003466 I915_WRITE(reg, temp);
3467
3468 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003469 udelay(150);
3470
Chris Wilson5eddb702010-09-11 13:48:45 +01003471 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003472 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003473 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003474 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3475
3476 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003477 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003478 DRM_DEBUG_KMS("FDI train 2 done.\n");
3479 break;
3480 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003481 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003482 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003483 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003484
3485 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003486
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003487}
3488
Akshay Joshi0206e352011-08-16 15:34:10 -04003489static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003490 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3491 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3492 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3493 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3494};
3495
3496/* The FDI link training functions for SNB/Cougarpoint. */
3497static void gen6_fdi_link_train(struct drm_crtc *crtc)
3498{
3499 struct drm_device *dev = crtc->dev;
3500 struct drm_i915_private *dev_priv = dev->dev_private;
3501 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3502 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003503 i915_reg_t reg;
3504 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003505
Adam Jacksone1a44742010-06-25 15:32:14 -04003506 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3507 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003508 reg = FDI_RX_IMR(pipe);
3509 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003510 temp &= ~FDI_RX_SYMBOL_LOCK;
3511 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003512 I915_WRITE(reg, temp);
3513
3514 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003515 udelay(150);
3516
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003517 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003518 reg = FDI_TX_CTL(pipe);
3519 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003520 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003521 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003522 temp &= ~FDI_LINK_TRAIN_NONE;
3523 temp |= FDI_LINK_TRAIN_PATTERN_1;
3524 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3525 /* SNB-B */
3526 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003527 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003528
Daniel Vetterd74cf322012-10-26 10:58:13 +02003529 I915_WRITE(FDI_RX_MISC(pipe),
3530 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3531
Chris Wilson5eddb702010-09-11 13:48:45 +01003532 reg = FDI_RX_CTL(pipe);
3533 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003534 if (HAS_PCH_CPT(dev)) {
3535 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3536 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3537 } else {
3538 temp &= ~FDI_LINK_TRAIN_NONE;
3539 temp |= FDI_LINK_TRAIN_PATTERN_1;
3540 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003541 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3542
3543 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003544 udelay(150);
3545
Akshay Joshi0206e352011-08-16 15:34:10 -04003546 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003547 reg = FDI_TX_CTL(pipe);
3548 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003549 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3550 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003551 I915_WRITE(reg, temp);
3552
3553 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003554 udelay(500);
3555
Sean Paulfa37d392012-03-02 12:53:39 -05003556 for (retry = 0; retry < 5; retry++) {
3557 reg = FDI_RX_IIR(pipe);
3558 temp = I915_READ(reg);
3559 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3560 if (temp & FDI_RX_BIT_LOCK) {
3561 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3562 DRM_DEBUG_KMS("FDI train 1 done.\n");
3563 break;
3564 }
3565 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003566 }
Sean Paulfa37d392012-03-02 12:53:39 -05003567 if (retry < 5)
3568 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003569 }
3570 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003571 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003572
3573 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003574 reg = FDI_TX_CTL(pipe);
3575 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003576 temp &= ~FDI_LINK_TRAIN_NONE;
3577 temp |= FDI_LINK_TRAIN_PATTERN_2;
3578 if (IS_GEN6(dev)) {
3579 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3580 /* SNB-B */
3581 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3582 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003583 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003584
Chris Wilson5eddb702010-09-11 13:48:45 +01003585 reg = FDI_RX_CTL(pipe);
3586 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003587 if (HAS_PCH_CPT(dev)) {
3588 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3589 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3590 } else {
3591 temp &= ~FDI_LINK_TRAIN_NONE;
3592 temp |= FDI_LINK_TRAIN_PATTERN_2;
3593 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003594 I915_WRITE(reg, temp);
3595
3596 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003597 udelay(150);
3598
Akshay Joshi0206e352011-08-16 15:34:10 -04003599 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003600 reg = FDI_TX_CTL(pipe);
3601 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003602 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3603 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003604 I915_WRITE(reg, temp);
3605
3606 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003607 udelay(500);
3608
Sean Paulfa37d392012-03-02 12:53:39 -05003609 for (retry = 0; retry < 5; retry++) {
3610 reg = FDI_RX_IIR(pipe);
3611 temp = I915_READ(reg);
3612 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3613 if (temp & FDI_RX_SYMBOL_LOCK) {
3614 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3615 DRM_DEBUG_KMS("FDI train 2 done.\n");
3616 break;
3617 }
3618 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003619 }
Sean Paulfa37d392012-03-02 12:53:39 -05003620 if (retry < 5)
3621 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003622 }
3623 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003624 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003625
3626 DRM_DEBUG_KMS("FDI train done.\n");
3627}
3628
Jesse Barnes357555c2011-04-28 15:09:55 -07003629/* Manual link training for Ivy Bridge A0 parts */
3630static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3631{
3632 struct drm_device *dev = crtc->dev;
3633 struct drm_i915_private *dev_priv = dev->dev_private;
3634 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3635 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003636 i915_reg_t reg;
3637 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003638
3639 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3640 for train result */
3641 reg = FDI_RX_IMR(pipe);
3642 temp = I915_READ(reg);
3643 temp &= ~FDI_RX_SYMBOL_LOCK;
3644 temp &= ~FDI_RX_BIT_LOCK;
3645 I915_WRITE(reg, temp);
3646
3647 POSTING_READ(reg);
3648 udelay(150);
3649
Daniel Vetter01a415f2012-10-27 15:58:40 +02003650 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3651 I915_READ(FDI_RX_IIR(pipe)));
3652
Jesse Barnes139ccd32013-08-19 11:04:55 -07003653 /* Try each vswing and preemphasis setting twice before moving on */
3654 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3655 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003656 reg = FDI_TX_CTL(pipe);
3657 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003658 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3659 temp &= ~FDI_TX_ENABLE;
3660 I915_WRITE(reg, temp);
3661
3662 reg = FDI_RX_CTL(pipe);
3663 temp = I915_READ(reg);
3664 temp &= ~FDI_LINK_TRAIN_AUTO;
3665 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3666 temp &= ~FDI_RX_ENABLE;
3667 I915_WRITE(reg, temp);
3668
3669 /* enable CPU FDI TX and PCH FDI RX */
3670 reg = FDI_TX_CTL(pipe);
3671 temp = I915_READ(reg);
3672 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003673 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003674 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003675 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003676 temp |= snb_b_fdi_train_param[j/2];
3677 temp |= FDI_COMPOSITE_SYNC;
3678 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3679
3680 I915_WRITE(FDI_RX_MISC(pipe),
3681 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3682
3683 reg = FDI_RX_CTL(pipe);
3684 temp = I915_READ(reg);
3685 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3686 temp |= FDI_COMPOSITE_SYNC;
3687 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3688
3689 POSTING_READ(reg);
3690 udelay(1); /* should be 0.5us */
3691
3692 for (i = 0; i < 4; i++) {
3693 reg = FDI_RX_IIR(pipe);
3694 temp = I915_READ(reg);
3695 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3696
3697 if (temp & FDI_RX_BIT_LOCK ||
3698 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3699 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3700 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3701 i);
3702 break;
3703 }
3704 udelay(1); /* should be 0.5us */
3705 }
3706 if (i == 4) {
3707 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3708 continue;
3709 }
3710
3711 /* Train 2 */
3712 reg = FDI_TX_CTL(pipe);
3713 temp = I915_READ(reg);
3714 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3715 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3716 I915_WRITE(reg, temp);
3717
3718 reg = FDI_RX_CTL(pipe);
3719 temp = I915_READ(reg);
3720 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3721 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003722 I915_WRITE(reg, temp);
3723
3724 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003725 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003726
Jesse Barnes139ccd32013-08-19 11:04:55 -07003727 for (i = 0; i < 4; i++) {
3728 reg = FDI_RX_IIR(pipe);
3729 temp = I915_READ(reg);
3730 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003731
Jesse Barnes139ccd32013-08-19 11:04:55 -07003732 if (temp & FDI_RX_SYMBOL_LOCK ||
3733 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3734 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3735 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3736 i);
3737 goto train_done;
3738 }
3739 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003740 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003741 if (i == 4)
3742 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003743 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003744
Jesse Barnes139ccd32013-08-19 11:04:55 -07003745train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003746 DRM_DEBUG_KMS("FDI train done.\n");
3747}
3748
Daniel Vetter88cefb62012-08-12 19:27:14 +02003749static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003750{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003751 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003752 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003753 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003754 i915_reg_t reg;
3755 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07003756
Jesse Barnes0e23b992010-09-10 11:10:00 -07003757 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003758 reg = FDI_RX_CTL(pipe);
3759 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003760 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003761 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003762 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003763 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3764
3765 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003766 udelay(200);
3767
3768 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003769 temp = I915_READ(reg);
3770 I915_WRITE(reg, temp | FDI_PCDCLK);
3771
3772 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003773 udelay(200);
3774
Paulo Zanoni20749732012-11-23 15:30:38 -02003775 /* Enable CPU FDI TX PLL, always on for Ironlake */
3776 reg = FDI_TX_CTL(pipe);
3777 temp = I915_READ(reg);
3778 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3779 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003780
Paulo Zanoni20749732012-11-23 15:30:38 -02003781 POSTING_READ(reg);
3782 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003783 }
3784}
3785
Daniel Vetter88cefb62012-08-12 19:27:14 +02003786static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3787{
3788 struct drm_device *dev = intel_crtc->base.dev;
3789 struct drm_i915_private *dev_priv = dev->dev_private;
3790 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003791 i915_reg_t reg;
3792 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02003793
3794 /* Switch from PCDclk to Rawclk */
3795 reg = FDI_RX_CTL(pipe);
3796 temp = I915_READ(reg);
3797 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3798
3799 /* Disable CPU FDI TX PLL */
3800 reg = FDI_TX_CTL(pipe);
3801 temp = I915_READ(reg);
3802 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3803
3804 POSTING_READ(reg);
3805 udelay(100);
3806
3807 reg = FDI_RX_CTL(pipe);
3808 temp = I915_READ(reg);
3809 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3810
3811 /* Wait for the clocks to turn off. */
3812 POSTING_READ(reg);
3813 udelay(100);
3814}
3815
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003816static void ironlake_fdi_disable(struct drm_crtc *crtc)
3817{
3818 struct drm_device *dev = crtc->dev;
3819 struct drm_i915_private *dev_priv = dev->dev_private;
3820 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3821 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003822 i915_reg_t reg;
3823 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003824
3825 /* disable CPU FDI tx and PCH FDI rx */
3826 reg = FDI_TX_CTL(pipe);
3827 temp = I915_READ(reg);
3828 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3829 POSTING_READ(reg);
3830
3831 reg = FDI_RX_CTL(pipe);
3832 temp = I915_READ(reg);
3833 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003834 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003835 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3836
3837 POSTING_READ(reg);
3838 udelay(100);
3839
3840 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003841 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003842 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003843
3844 /* still set train pattern 1 */
3845 reg = FDI_TX_CTL(pipe);
3846 temp = I915_READ(reg);
3847 temp &= ~FDI_LINK_TRAIN_NONE;
3848 temp |= FDI_LINK_TRAIN_PATTERN_1;
3849 I915_WRITE(reg, temp);
3850
3851 reg = FDI_RX_CTL(pipe);
3852 temp = I915_READ(reg);
3853 if (HAS_PCH_CPT(dev)) {
3854 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3855 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3856 } else {
3857 temp &= ~FDI_LINK_TRAIN_NONE;
3858 temp |= FDI_LINK_TRAIN_PATTERN_1;
3859 }
3860 /* BPC in FDI rx is consistent with that in PIPECONF */
3861 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003862 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003863 I915_WRITE(reg, temp);
3864
3865 POSTING_READ(reg);
3866 udelay(100);
3867}
3868
Chris Wilson5dce5b932014-01-20 10:17:36 +00003869bool intel_has_pending_fb_unpin(struct drm_device *dev)
3870{
3871 struct intel_crtc *crtc;
3872
3873 /* Note that we don't need to be called with mode_config.lock here
3874 * as our list of CRTC objects is static for the lifetime of the
3875 * device and so cannot disappear as we iterate. Similarly, we can
3876 * happily treat the predicates as racy, atomic checks as userspace
3877 * cannot claim and pin a new fb without at least acquring the
3878 * struct_mutex and so serialising with us.
3879 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003880 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003881 if (atomic_read(&crtc->unpin_work_count) == 0)
3882 continue;
3883
3884 if (crtc->unpin_work)
3885 intel_wait_for_vblank(dev, crtc->pipe);
3886
3887 return true;
3888 }
3889
3890 return false;
3891}
3892
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003893static void page_flip_completed(struct intel_crtc *intel_crtc)
3894{
3895 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3896 struct intel_unpin_work *work = intel_crtc->unpin_work;
3897
3898 /* ensure that the unpin work is consistent wrt ->pending. */
3899 smp_rmb();
3900 intel_crtc->unpin_work = NULL;
3901
3902 if (work->event)
3903 drm_send_vblank_event(intel_crtc->base.dev,
3904 intel_crtc->pipe,
3905 work->event);
3906
3907 drm_crtc_vblank_put(&intel_crtc->base);
3908
3909 wake_up_all(&dev_priv->pending_flip_queue);
3910 queue_work(dev_priv->wq, &work->work);
3911
3912 trace_i915_flip_complete(intel_crtc->plane,
3913 work->pending_flip_obj);
3914}
3915
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003916static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003917{
Chris Wilson0f911282012-04-17 10:05:38 +01003918 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003919 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003920 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003921
Daniel Vetter2c10d572012-12-20 21:24:07 +01003922 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003923
3924 ret = wait_event_interruptible_timeout(
3925 dev_priv->pending_flip_queue,
3926 !intel_crtc_has_pending_flip(crtc),
3927 60*HZ);
3928
3929 if (ret < 0)
3930 return ret;
3931
3932 if (ret == 0) {
Chris Wilson9c787942014-09-05 07:13:25 +01003933 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003934
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003935 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003936 if (intel_crtc->unpin_work) {
3937 WARN_ONCE(1, "Removing stuck page flip\n");
3938 page_flip_completed(intel_crtc);
3939 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003940 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003941 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003942
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003943 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003944}
3945
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003946static void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
3947{
3948 u32 temp;
3949
3950 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3951
3952 mutex_lock(&dev_priv->sb_lock);
3953
3954 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3955 temp |= SBI_SSCCTL_DISABLE;
3956 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3957
3958 mutex_unlock(&dev_priv->sb_lock);
3959}
3960
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003961/* Program iCLKIP clock to the desired frequency */
3962static void lpt_program_iclkip(struct drm_crtc *crtc)
3963{
3964 struct drm_device *dev = crtc->dev;
3965 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003966 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003967 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3968 u32 temp;
3969
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003970 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003971
3972 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003973 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003974 auxdiv = 1;
3975 divsel = 0x41;
3976 phaseinc = 0x20;
3977 } else {
3978 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003979 * but the adjusted_mode->crtc_clock in in KHz. To get the
3980 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003981 * convert the virtual clock precision to KHz here for higher
3982 * precision.
3983 */
3984 u32 iclk_virtual_root_freq = 172800 * 1000;
3985 u32 iclk_pi_range = 64;
3986 u32 desired_divisor, msb_divisor_value, pi_value;
3987
Ville Syrjäläa2572f52015-12-04 22:20:21 +02003988 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq, clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003989 msb_divisor_value = desired_divisor / iclk_pi_range;
3990 pi_value = desired_divisor % iclk_pi_range;
3991
3992 auxdiv = 0;
3993 divsel = msb_divisor_value - 2;
3994 phaseinc = pi_value;
3995 }
3996
3997 /* This should not happen with any sane values */
3998 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3999 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4000 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4001 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4002
4003 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004004 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004005 auxdiv,
4006 divsel,
4007 phasedir,
4008 phaseinc);
4009
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004010 mutex_lock(&dev_priv->sb_lock);
4011
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004012 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004013 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004014 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4015 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4016 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4017 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4018 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4019 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004020 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004021
4022 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004023 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004024 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4025 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004026 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004027
4028 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004029 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004030 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004031 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004032
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004033 mutex_unlock(&dev_priv->sb_lock);
4034
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004035 /* Wait for initialization time */
4036 udelay(24);
4037
4038 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4039}
4040
Daniel Vetter275f01b22013-05-03 11:49:47 +02004041static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4042 enum pipe pch_transcoder)
4043{
4044 struct drm_device *dev = crtc->base.dev;
4045 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004046 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004047
4048 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4049 I915_READ(HTOTAL(cpu_transcoder)));
4050 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4051 I915_READ(HBLANK(cpu_transcoder)));
4052 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4053 I915_READ(HSYNC(cpu_transcoder)));
4054
4055 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4056 I915_READ(VTOTAL(cpu_transcoder)));
4057 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4058 I915_READ(VBLANK(cpu_transcoder)));
4059 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4060 I915_READ(VSYNC(cpu_transcoder)));
4061 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4062 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4063}
4064
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004065static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004066{
4067 struct drm_i915_private *dev_priv = dev->dev_private;
4068 uint32_t temp;
4069
4070 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004071 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004072 return;
4073
4074 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4075 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4076
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004077 temp &= ~FDI_BC_BIFURCATION_SELECT;
4078 if (enable)
4079 temp |= FDI_BC_BIFURCATION_SELECT;
4080
4081 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004082 I915_WRITE(SOUTH_CHICKEN1, temp);
4083 POSTING_READ(SOUTH_CHICKEN1);
4084}
4085
4086static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4087{
4088 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004089
4090 switch (intel_crtc->pipe) {
4091 case PIPE_A:
4092 break;
4093 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004094 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004095 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004096 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004097 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004098
4099 break;
4100 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004101 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004102
4103 break;
4104 default:
4105 BUG();
4106 }
4107}
4108
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004109/* Return which DP Port should be selected for Transcoder DP control */
4110static enum port
4111intel_trans_dp_port_sel(struct drm_crtc *crtc)
4112{
4113 struct drm_device *dev = crtc->dev;
4114 struct intel_encoder *encoder;
4115
4116 for_each_encoder_on_crtc(dev, crtc, encoder) {
4117 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4118 encoder->type == INTEL_OUTPUT_EDP)
4119 return enc_to_dig_port(&encoder->base)->port;
4120 }
4121
4122 return -1;
4123}
4124
Jesse Barnesf67a5592011-01-05 10:31:48 -08004125/*
4126 * Enable PCH resources required for PCH ports:
4127 * - PCH PLLs
4128 * - FDI training & RX/TX
4129 * - update transcoder timings
4130 * - DP transcoding bits
4131 * - transcoder
4132 */
4133static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004134{
4135 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004136 struct drm_i915_private *dev_priv = dev->dev_private;
4137 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4138 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004139 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004140
Daniel Vetterab9412b2013-05-03 11:49:46 +02004141 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004142
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004143 if (IS_IVYBRIDGE(dev))
4144 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4145
Daniel Vettercd986ab2012-10-26 10:58:12 +02004146 /* Write the TU size bits before fdi link training, so that error
4147 * detection works. */
4148 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4149 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4150
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004151 /*
4152 * Sometimes spurious CPU pipe underruns happen during FDI
4153 * training, at least with VGA+HDMI cloning. Suppress them.
4154 */
4155 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4156
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004157 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004158 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004159
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004160 /* We need to program the right clock selection before writing the pixel
4161 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004162 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004163 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004164
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004165 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004166 temp |= TRANS_DPLL_ENABLE(pipe);
4167 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004168 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004169 temp |= sel;
4170 else
4171 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004172 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004173 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004174
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004175 /* XXX: pch pll's can be enabled any time before we enable the PCH
4176 * transcoder, and we actually should do this to not upset any PCH
4177 * transcoder that already use the clock when we share it.
4178 *
4179 * Note that enable_shared_dpll tries to do the right thing, but
4180 * get_shared_dpll unconditionally resets the pll - we need that to have
4181 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004182 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004183
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004184 /* set transcoder timing, panel must allow it */
4185 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004186 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004187
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004188 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004189
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004190 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4191
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004192 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004193 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004194 const struct drm_display_mode *adjusted_mode =
4195 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004196 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004197 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004198 temp = I915_READ(reg);
4199 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004200 TRANS_DP_SYNC_MASK |
4201 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004202 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004203 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004204
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004205 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004206 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004207 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004208 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004209
4210 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004211 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004212 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004213 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004214 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004215 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004216 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004217 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004218 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004219 break;
4220 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004221 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004222 }
4223
Chris Wilson5eddb702010-09-11 13:48:45 +01004224 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004225 }
4226
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004227 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004228}
4229
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004230static void lpt_pch_enable(struct drm_crtc *crtc)
4231{
4232 struct drm_device *dev = crtc->dev;
4233 struct drm_i915_private *dev_priv = dev->dev_private;
4234 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004235 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004236
Daniel Vetterab9412b2013-05-03 11:49:46 +02004237 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004238
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004239 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004240
Paulo Zanoni0540e482012-10-31 18:12:40 -02004241 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004242 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004243
Paulo Zanoni937bb612012-10-31 18:12:47 -02004244 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004245}
4246
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004247struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4248 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004249{
Daniel Vettere2b78262013-06-07 23:10:03 +02004250 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004251 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004252 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004253 enum intel_dpll_id i;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004254 int max = dev_priv->num_shared_dpll;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004255
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004256 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4257
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004258 if (HAS_PCH_IBX(dev_priv->dev)) {
4259 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004260 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004261 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004262
Daniel Vetter46edb022013-06-05 13:34:12 +02004263 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4264 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004265
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004266 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004267
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004268 goto found;
4269 }
4270
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304271 if (IS_BROXTON(dev_priv->dev)) {
4272 /* PLL is attached to port in bxt */
4273 struct intel_encoder *encoder;
4274 struct intel_digital_port *intel_dig_port;
4275
4276 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4277 if (WARN_ON(!encoder))
4278 return NULL;
4279
4280 intel_dig_port = enc_to_dig_port(&encoder->base);
4281 /* 1:1 mapping between ports and PLLs */
4282 i = (enum intel_dpll_id)intel_dig_port->port;
4283 pll = &dev_priv->shared_dplls[i];
4284 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4285 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004286 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304287
4288 goto found;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004289 } else if (INTEL_INFO(dev_priv)->gen < 9 && HAS_DDI(dev_priv))
4290 /* Do not consider SPLL */
4291 max = 2;
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304292
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004293 for (i = 0; i < max; i++) {
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004294 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004295
4296 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004297 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004298 continue;
4299
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004300 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004301 &shared_dpll[i].hw_state,
4302 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004303 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004304 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004305 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004306 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004307 goto found;
4308 }
4309 }
4310
4311 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004312 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4313 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004314 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004315 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4316 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004317 goto found;
4318 }
4319 }
4320
4321 return NULL;
4322
4323found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004324 if (shared_dpll[i].crtc_mask == 0)
4325 shared_dpll[i].hw_state =
4326 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004327
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004328 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004329 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4330 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004331
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004332 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004333
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004334 return pll;
4335}
4336
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004337static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004338{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004339 struct drm_i915_private *dev_priv = to_i915(state->dev);
4340 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004341 struct intel_shared_dpll *pll;
4342 enum intel_dpll_id i;
4343
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004344 if (!to_intel_atomic_state(state)->dpll_set)
4345 return;
4346
4347 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004348 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4349 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004350 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004351 }
4352}
4353
Daniel Vettera1520312013-05-03 11:49:50 +02004354static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004355{
4356 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004357 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004358 u32 temp;
4359
4360 temp = I915_READ(dslreg);
4361 udelay(500);
4362 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004363 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004364 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004365 }
4366}
4367
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004368static int
4369skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4370 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4371 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004372{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004373 struct intel_crtc_scaler_state *scaler_state =
4374 &crtc_state->scaler_state;
4375 struct intel_crtc *intel_crtc =
4376 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004377 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004378
4379 need_scaling = intel_rotation_90_or_270(rotation) ?
4380 (src_h != dst_w || src_w != dst_h):
4381 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004382
4383 /*
4384 * if plane is being disabled or scaler is no more required or force detach
4385 * - free scaler binded to this plane/crtc
4386 * - in order to do this, update crtc->scaler_usage
4387 *
4388 * Here scaler state in crtc_state is set free so that
4389 * scaler can be assigned to other user. Actual register
4390 * update to free the scaler is done in plane/panel-fit programming.
4391 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4392 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004393 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004394 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004395 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004396 scaler_state->scalers[*scaler_id].in_use = 0;
4397
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004398 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4399 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4400 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004401 scaler_state->scaler_users);
4402 *scaler_id = -1;
4403 }
4404 return 0;
4405 }
4406
4407 /* range checks */
4408 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4409 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4410
4411 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4412 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004413 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004414 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004415 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004416 return -EINVAL;
4417 }
4418
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004419 /* mark this plane as a scaler user in crtc_state */
4420 scaler_state->scaler_users |= (1 << scaler_user);
4421 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4422 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4423 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4424 scaler_state->scaler_users);
4425
4426 return 0;
4427}
4428
4429/**
4430 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4431 *
4432 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004433 *
4434 * Return
4435 * 0 - scaler_usage updated successfully
4436 * error - requested scaling cannot be supported or other error condition
4437 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004438int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004439{
4440 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004441 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004442
4443 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4444 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4445
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004446 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004447 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4448 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004449 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004450}
4451
4452/**
4453 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4454 *
4455 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004456 * @plane_state: atomic plane state to update
4457 *
4458 * Return
4459 * 0 - scaler_usage updated successfully
4460 * error - requested scaling cannot be supported or other error condition
4461 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004462static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4463 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004464{
4465
4466 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004467 struct intel_plane *intel_plane =
4468 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004469 struct drm_framebuffer *fb = plane_state->base.fb;
4470 int ret;
4471
4472 bool force_detach = !fb || !plane_state->visible;
4473
4474 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4475 intel_plane->base.base.id, intel_crtc->pipe,
4476 drm_plane_index(&intel_plane->base));
4477
4478 ret = skl_update_scaler(crtc_state, force_detach,
4479 drm_plane_index(&intel_plane->base),
4480 &plane_state->scaler_id,
4481 plane_state->base.rotation,
4482 drm_rect_width(&plane_state->src) >> 16,
4483 drm_rect_height(&plane_state->src) >> 16,
4484 drm_rect_width(&plane_state->dst),
4485 drm_rect_height(&plane_state->dst));
4486
4487 if (ret || plane_state->scaler_id < 0)
4488 return ret;
4489
Chandra Kondurua1b22782015-04-07 15:28:45 -07004490 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004491 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004492 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004493 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004494 return -EINVAL;
4495 }
4496
4497 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004498 switch (fb->pixel_format) {
4499 case DRM_FORMAT_RGB565:
4500 case DRM_FORMAT_XBGR8888:
4501 case DRM_FORMAT_XRGB8888:
4502 case DRM_FORMAT_ABGR8888:
4503 case DRM_FORMAT_ARGB8888:
4504 case DRM_FORMAT_XRGB2101010:
4505 case DRM_FORMAT_XBGR2101010:
4506 case DRM_FORMAT_YUYV:
4507 case DRM_FORMAT_YVYU:
4508 case DRM_FORMAT_UYVY:
4509 case DRM_FORMAT_VYUY:
4510 break;
4511 default:
4512 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4513 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4514 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004515 }
4516
Chandra Kondurua1b22782015-04-07 15:28:45 -07004517 return 0;
4518}
4519
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004520static void skylake_scaler_disable(struct intel_crtc *crtc)
4521{
4522 int i;
4523
4524 for (i = 0; i < crtc->num_scalers; i++)
4525 skl_detach_scaler(crtc, i);
4526}
4527
4528static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004529{
4530 struct drm_device *dev = crtc->base.dev;
4531 struct drm_i915_private *dev_priv = dev->dev_private;
4532 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004533 struct intel_crtc_scaler_state *scaler_state =
4534 &crtc->config->scaler_state;
4535
4536 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4537
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004538 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004539 int id;
4540
4541 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4542 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4543 return;
4544 }
4545
4546 id = scaler_state->scaler_id;
4547 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4548 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4549 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4550 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4551
4552 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004553 }
4554}
4555
Jesse Barnesb074cec2013-04-25 12:55:02 -07004556static void ironlake_pfit_enable(struct intel_crtc *crtc)
4557{
4558 struct drm_device *dev = crtc->base.dev;
4559 struct drm_i915_private *dev_priv = dev->dev_private;
4560 int pipe = crtc->pipe;
4561
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004562 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004563 /* Force use of hard-coded filter coefficients
4564 * as some pre-programmed values are broken,
4565 * e.g. x201.
4566 */
4567 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4568 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4569 PF_PIPE_SEL_IVB(pipe));
4570 else
4571 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004572 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4573 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004574 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004575}
4576
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004577void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004578{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004579 struct drm_device *dev = crtc->base.dev;
4580 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004581
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004582 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004583 return;
4584
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004585 /* We can only enable IPS after we enable a plane and wait for a vblank */
4586 intel_wait_for_vblank(dev, crtc->pipe);
4587
Paulo Zanonid77e4532013-09-24 13:52:55 -03004588 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004589 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004590 mutex_lock(&dev_priv->rps.hw_lock);
4591 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4592 mutex_unlock(&dev_priv->rps.hw_lock);
4593 /* Quoting Art Runyan: "its not safe to expect any particular
4594 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004595 * mailbox." Moreover, the mailbox may return a bogus state,
4596 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004597 */
4598 } else {
4599 I915_WRITE(IPS_CTL, IPS_ENABLE);
4600 /* The bit only becomes 1 in the next vblank, so this wait here
4601 * is essentially intel_wait_for_vblank. If we don't have this
4602 * and don't wait for vblanks until the end of crtc_enable, then
4603 * the HW state readout code will complain that the expected
4604 * IPS_CTL value is not the one we read. */
4605 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4606 DRM_ERROR("Timed out waiting for IPS enable\n");
4607 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004608}
4609
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004610void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004611{
4612 struct drm_device *dev = crtc->base.dev;
4613 struct drm_i915_private *dev_priv = dev->dev_private;
4614
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004615 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004616 return;
4617
4618 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004619 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004620 mutex_lock(&dev_priv->rps.hw_lock);
4621 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4622 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004623 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4624 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4625 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004626 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004627 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004628 POSTING_READ(IPS_CTL);
4629 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004630
4631 /* We need to wait for a vblank before we can disable the plane. */
4632 intel_wait_for_vblank(dev, crtc->pipe);
4633}
4634
4635/** Loads the palette/gamma unit for the CRTC with the prepared values */
4636static void intel_crtc_load_lut(struct drm_crtc *crtc)
4637{
4638 struct drm_device *dev = crtc->dev;
4639 struct drm_i915_private *dev_priv = dev->dev_private;
4640 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4641 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004642 int i;
4643 bool reenable_ips = false;
4644
4645 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004646 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004647 return;
4648
Imre Deak50360402015-01-16 00:55:16 -08004649 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Jani Nikulaa65347b2015-11-27 12:21:46 +02004650 if (intel_crtc->config->has_dsi_encoder)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004651 assert_dsi_pll_enabled(dev_priv);
4652 else
4653 assert_pll_enabled(dev_priv, pipe);
4654 }
4655
Paulo Zanonid77e4532013-09-24 13:52:55 -03004656 /* Workaround : Do not read or write the pipe palette/gamma data while
4657 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4658 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004659 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004660 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4661 GAMMA_MODE_MODE_SPLIT)) {
4662 hsw_disable_ips(intel_crtc);
4663 reenable_ips = true;
4664 }
4665
4666 for (i = 0; i < 256; i++) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004667 i915_reg_t palreg;
Ville Syrjäläf65a9c52015-09-18 20:03:28 +03004668
4669 if (HAS_GMCH_DISPLAY(dev))
4670 palreg = PALETTE(pipe, i);
4671 else
4672 palreg = LGC_PALETTE(pipe, i);
4673
4674 I915_WRITE(palreg,
Paulo Zanonid77e4532013-09-24 13:52:55 -03004675 (intel_crtc->lut_r[i] << 16) |
4676 (intel_crtc->lut_g[i] << 8) |
4677 intel_crtc->lut_b[i]);
4678 }
4679
4680 if (reenable_ips)
4681 hsw_enable_ips(intel_crtc);
4682}
4683
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004684static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004685{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004686 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004687 struct drm_device *dev = intel_crtc->base.dev;
4688 struct drm_i915_private *dev_priv = dev->dev_private;
4689
4690 mutex_lock(&dev->struct_mutex);
4691 dev_priv->mm.interruptible = false;
4692 (void) intel_overlay_switch_off(intel_crtc->overlay);
4693 dev_priv->mm.interruptible = true;
4694 mutex_unlock(&dev->struct_mutex);
4695 }
4696
4697 /* Let userspace switch the overlay on again. In most cases userspace
4698 * has to recompute where to put it anyway.
4699 */
4700}
4701
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004702/**
4703 * intel_post_enable_primary - Perform operations after enabling primary plane
4704 * @crtc: the CRTC whose primary plane was just enabled
4705 *
4706 * Performs potentially sleeping operations that must be done after the primary
4707 * plane is enabled, such as updating FBC and IPS. Note that this may be
4708 * called due to an explicit primary plane update, or due to an implicit
4709 * re-enable that is caused when a sprite plane is updated to no longer
4710 * completely hide the primary plane.
4711 */
4712static void
4713intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004714{
4715 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004716 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004717 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4718 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004719
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004720 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004721 * FIXME IPS should be fine as long as one plane is
4722 * enabled, but in practice it seems to have problems
4723 * when going from primary only to sprite only and vice
4724 * versa.
4725 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004726 hsw_enable_ips(intel_crtc);
4727
Daniel Vetterf99d7062014-06-19 16:01:59 +02004728 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004729 * Gen2 reports pipe underruns whenever all planes are disabled.
4730 * So don't enable underrun reporting before at least some planes
4731 * are enabled.
4732 * FIXME: Need to fix the logic to work when we turn off all planes
4733 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004734 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004735 if (IS_GEN2(dev))
4736 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4737
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004738 /* Underruns don't always raise interrupts, so check manually. */
4739 intel_check_cpu_fifo_underruns(dev_priv);
4740 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004741}
4742
4743/**
4744 * intel_pre_disable_primary - Perform operations before disabling primary plane
4745 * @crtc: the CRTC whose primary plane is to be disabled
4746 *
4747 * Performs potentially sleeping operations that must be done before the
4748 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4749 * be called due to an explicit primary plane update, or due to an implicit
4750 * disable that is caused when a sprite plane completely hides the primary
4751 * plane.
4752 */
4753static void
4754intel_pre_disable_primary(struct drm_crtc *crtc)
4755{
4756 struct drm_device *dev = crtc->dev;
4757 struct drm_i915_private *dev_priv = dev->dev_private;
4758 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4759 int pipe = intel_crtc->pipe;
4760
4761 /*
4762 * Gen2 reports pipe underruns whenever all planes are disabled.
4763 * So diasble underrun reporting before all the planes get disabled.
4764 * FIXME: Need to fix the logic to work when we turn off all planes
4765 * but leave the pipe running.
4766 */
4767 if (IS_GEN2(dev))
4768 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4769
4770 /*
4771 * Vblank time updates from the shadow to live plane control register
4772 * are blocked if the memory self-refresh mode is active at that
4773 * moment. So to make sure the plane gets truly disabled, disable
4774 * first the self-refresh mode. The self-refresh enable bit in turn
4775 * will be checked/applied by the HW only at the next frame start
4776 * event which is after the vblank start event, so we need to have a
4777 * wait-for-vblank between disabling the plane and the pipe.
4778 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004779 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004780 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004781 dev_priv->wm.vlv.cxsr = false;
4782 intel_wait_for_vblank(dev, pipe);
4783 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004784
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004785 /*
4786 * FIXME IPS should be fine as long as one plane is
4787 * enabled, but in practice it seems to have problems
4788 * when going from primary only to sprite only and vice
4789 * versa.
4790 */
4791 hsw_disable_ips(intel_crtc);
4792}
4793
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004794static void intel_post_plane_update(struct intel_crtc *crtc)
4795{
4796 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004797 struct intel_crtc_state *pipe_config =
4798 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004799 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004800
4801 if (atomic->wait_vblank)
4802 intel_wait_for_vblank(dev, crtc->pipe);
4803
4804 intel_frontbuffer_flip(dev, atomic->fb_bits);
4805
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004806 crtc->wm.cxsr_allowed = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +03004807
Maarten Lankhorstb9001112015-11-19 16:07:16 +01004808 if (pipe_config->wm_changed && pipe_config->base.active)
Ville Syrjäläf015c552015-06-24 22:00:02 +03004809 intel_update_watermarks(&crtc->base);
4810
Paulo Zanonic80ac852015-07-02 19:25:13 -03004811 if (atomic->update_fbc)
Paulo Zanoni754d1132015-10-13 19:13:25 -03004812 intel_fbc_update(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004813
4814 if (atomic->post_enable_primary)
4815 intel_post_enable_primary(&crtc->base);
4816
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004817 memset(atomic, 0, sizeof(*atomic));
4818}
4819
4820static void intel_pre_plane_update(struct intel_crtc *crtc)
4821{
4822 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004823 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004824 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004825 struct intel_crtc_state *pipe_config =
4826 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004827
Paulo Zanonic80ac852015-07-02 19:25:13 -03004828 if (atomic->disable_fbc)
Paulo Zanonid029bca2015-10-15 10:44:46 -03004829 intel_fbc_deactivate(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004830
Rodrigo Vivi066cf552015-06-26 13:55:54 -07004831 if (crtc->atomic.disable_ips)
4832 hsw_disable_ips(crtc);
4833
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004834 if (atomic->pre_disable_primary)
4835 intel_pre_disable_primary(&crtc->base);
Ville Syrjälä852eb002015-06-24 22:00:07 +03004836
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004837 if (pipe_config->disable_cxsr) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03004838 crtc->wm.cxsr_allowed = false;
4839 intel_set_memory_cxsr(dev_priv, false);
4840 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004841
Matt Roper396e33a2016-01-06 11:34:30 -08004842 /*
4843 * IVB workaround: must disable low power watermarks for at least
4844 * one frame before enabling scaling. LP watermarks can be re-enabled
4845 * when scaling is disabled.
4846 *
4847 * WaCxSRDisabledForSpriteScaling:ivb
4848 */
4849 if (pipe_config->disable_lp_wm) {
4850 ilk_disable_lp_wm(dev);
4851 intel_wait_for_vblank(dev, crtc->pipe);
4852 }
4853
4854 /*
4855 * If we're doing a modeset, we're done. No need to do any pre-vblank
4856 * watermark programming here.
4857 */
4858 if (needs_modeset(&pipe_config->base))
4859 return;
4860
4861 /*
4862 * For platforms that support atomic watermarks, program the
4863 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
4864 * will be the intermediate values that are safe for both pre- and
4865 * post- vblank; when vblank happens, the 'active' values will be set
4866 * to the final 'target' values and we'll do this again to get the
4867 * optimal watermarks. For gen9+ platforms, the values we program here
4868 * will be the final target values which will get automatically latched
4869 * at vblank time; no further programming will be necessary.
4870 *
4871 * If a platform hasn't been transitioned to atomic watermarks yet,
4872 * we'll continue to update watermarks the old way, if flags tell
4873 * us to.
4874 */
4875 if (dev_priv->display.initial_watermarks != NULL)
4876 dev_priv->display.initial_watermarks(pipe_config);
4877 else if (pipe_config->wm_changed)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004878 intel_update_watermarks(&crtc->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004879}
4880
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004881static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004882{
4883 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004884 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004885 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004886 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004887
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004888 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004889
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004890 drm_for_each_plane_mask(p, dev, plane_mask)
4891 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004892
Daniel Vetterf99d7062014-06-19 16:01:59 +02004893 /*
4894 * FIXME: Once we grow proper nuclear flip support out of this we need
4895 * to compute the mask of flip planes precisely. For the time being
4896 * consider this a flip to a NULL plane.
4897 */
4898 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004899}
4900
Jesse Barnesf67a5592011-01-05 10:31:48 -08004901static void ironlake_crtc_enable(struct drm_crtc *crtc)
4902{
4903 struct drm_device *dev = crtc->dev;
4904 struct drm_i915_private *dev_priv = dev->dev_private;
4905 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004906 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004907 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004908
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004909 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004910 return;
4911
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004912 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004913 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4914
4915 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004916 intel_prepare_shared_dpll(intel_crtc);
4917
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004918 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304919 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004920
4921 intel_set_pipe_timings(intel_crtc);
4922
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004923 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004924 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004925 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004926 }
4927
4928 ironlake_set_pipeconf(crtc);
4929
Jesse Barnesf67a5592011-01-05 10:31:48 -08004930 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004931
Daniel Vettera72e4c92014-09-30 10:56:47 +02004932 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004933
Daniel Vetterf6736a12013-06-05 13:34:30 +02004934 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004935 if (encoder->pre_enable)
4936 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004937
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004938 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004939 /* Note: FDI PLL enabling _must_ be done before we enable the
4940 * cpu pipes, hence this is separate from all the other fdi/pch
4941 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004942 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004943 } else {
4944 assert_fdi_tx_disabled(dev_priv, pipe);
4945 assert_fdi_rx_disabled(dev_priv, pipe);
4946 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004947
Jesse Barnesb074cec2013-04-25 12:55:02 -07004948 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004949
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004950 /*
4951 * On ILK+ LUT must be loaded before the pipe is running but with
4952 * clocks enabled
4953 */
4954 intel_crtc_load_lut(crtc);
4955
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004956 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004957 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004958
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004959 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004960 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004961
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004962 assert_vblank_disabled(crtc);
4963 drm_crtc_vblank_on(crtc);
4964
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004965 for_each_encoder_on_crtc(dev, crtc, encoder)
4966 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004967
4968 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004969 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004970
4971 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4972 if (intel_crtc->config->has_pch_encoder)
4973 intel_wait_for_vblank(dev, pipe);
4974 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanonid029bca2015-10-15 10:44:46 -03004975
4976 intel_fbc_enable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004977}
4978
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004979/* IPS only exists on ULT machines and is tied to pipe A. */
4980static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4981{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004982 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004983}
4984
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004985static void haswell_crtc_enable(struct drm_crtc *crtc)
4986{
4987 struct drm_device *dev = crtc->dev;
4988 struct drm_i915_private *dev_priv = dev->dev_private;
4989 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4990 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004991 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4992 struct intel_crtc_state *pipe_config =
4993 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004994
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004995 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004996 return;
4997
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004998 if (intel_crtc->config->has_pch_encoder)
4999 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5000 false);
5001
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005002 if (intel_crtc_to_shared_dpll(intel_crtc))
5003 intel_enable_shared_dpll(intel_crtc);
5004
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005005 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305006 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005007
5008 intel_set_pipe_timings(intel_crtc);
5009
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005010 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
5011 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
5012 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005013 }
5014
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005015 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005016 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005017 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005018 }
5019
5020 haswell_set_pipeconf(crtc);
5021
5022 intel_set_pipe_csc(crtc);
5023
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005024 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005025
Daniel Vetter6b698512015-11-28 11:05:39 +01005026 if (intel_crtc->config->has_pch_encoder)
5027 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5028 else
5029 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5030
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305031 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005032 if (encoder->pre_enable)
5033 encoder->pre_enable(encoder);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305034 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005035
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005036 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03005037 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03005038
Jani Nikulaa65347b2015-11-27 12:21:46 +02005039 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305040 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005041
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005042 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005043 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005044 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005045 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005046
5047 /*
5048 * On ILK+ LUT must be loaded before the pipe is running but with
5049 * clocks enabled
5050 */
5051 intel_crtc_load_lut(crtc);
5052
Paulo Zanoni1f544382012-10-24 11:32:00 -02005053 intel_ddi_set_pipe_settings(crtc);
Jani Nikulaa65347b2015-11-27 12:21:46 +02005054 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305055 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005056
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005057 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005058 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005059
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005060 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005061 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005062
Jani Nikulaa65347b2015-11-27 12:21:46 +02005063 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10005064 intel_ddi_set_vc_payload_alloc(crtc, true);
5065
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005066 assert_vblank_disabled(crtc);
5067 drm_crtc_vblank_on(crtc);
5068
Jani Nikula8807e552013-08-30 19:40:32 +03005069 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005070 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005071 intel_opregion_notify_encoder(encoder, true);
5072 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005073
Daniel Vetter6b698512015-11-28 11:05:39 +01005074 if (intel_crtc->config->has_pch_encoder) {
5075 intel_wait_for_vblank(dev, pipe);
5076 intel_wait_for_vblank(dev, pipe);
5077 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005078 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5079 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005080 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005081
Paulo Zanonie4916942013-09-20 16:21:19 -03005082 /* If we change the relative order between pipe/planes enabling, we need
5083 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005084 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5085 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5086 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5087 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5088 }
Paulo Zanonid029bca2015-10-15 10:44:46 -03005089
5090 intel_fbc_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005091}
5092
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005093static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005094{
5095 struct drm_device *dev = crtc->base.dev;
5096 struct drm_i915_private *dev_priv = dev->dev_private;
5097 int pipe = crtc->pipe;
5098
5099 /* To avoid upsetting the power well on haswell only disable the pfit if
5100 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005101 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005102 I915_WRITE(PF_CTL(pipe), 0);
5103 I915_WRITE(PF_WIN_POS(pipe), 0);
5104 I915_WRITE(PF_WIN_SZ(pipe), 0);
5105 }
5106}
5107
Jesse Barnes6be4a602010-09-10 10:26:01 -07005108static void ironlake_crtc_disable(struct drm_crtc *crtc)
5109{
5110 struct drm_device *dev = crtc->dev;
5111 struct drm_i915_private *dev_priv = dev->dev_private;
5112 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005113 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005114 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005115
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005116 if (intel_crtc->config->has_pch_encoder)
5117 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5118
Daniel Vetterea9d7582012-07-10 10:42:52 +02005119 for_each_encoder_on_crtc(dev, crtc, encoder)
5120 encoder->disable(encoder);
5121
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005122 drm_crtc_vblank_off(crtc);
5123 assert_vblank_disabled(crtc);
5124
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005125 /*
5126 * Sometimes spurious CPU pipe underruns happen when the
5127 * pipe is already disabled, but FDI RX/TX is still enabled.
5128 * Happens at least with VGA+HDMI cloning. Suppress them.
5129 */
5130 if (intel_crtc->config->has_pch_encoder)
5131 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5132
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005133 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005134
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005135 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005136
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005137 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005138 ironlake_fdi_disable(crtc);
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005139 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5140 }
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005141
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005142 for_each_encoder_on_crtc(dev, crtc, encoder)
5143 if (encoder->post_disable)
5144 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005145
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005146 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005147 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005148
Daniel Vetterd925c592013-06-05 13:34:04 +02005149 if (HAS_PCH_CPT(dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005150 i915_reg_t reg;
5151 u32 temp;
5152
Daniel Vetterd925c592013-06-05 13:34:04 +02005153 /* disable TRANS_DP_CTL */
5154 reg = TRANS_DP_CTL(pipe);
5155 temp = I915_READ(reg);
5156 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5157 TRANS_DP_PORT_SEL_MASK);
5158 temp |= TRANS_DP_PORT_SEL_NONE;
5159 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005160
Daniel Vetterd925c592013-06-05 13:34:04 +02005161 /* disable DPLL_SEL */
5162 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005163 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005164 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005165 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005166
Daniel Vetterd925c592013-06-05 13:34:04 +02005167 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005168 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005169
5170 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanonid029bca2015-10-15 10:44:46 -03005171
5172 intel_fbc_disable_crtc(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005173}
5174
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005175static void haswell_crtc_disable(struct drm_crtc *crtc)
5176{
5177 struct drm_device *dev = crtc->dev;
5178 struct drm_i915_private *dev_priv = dev->dev_private;
5179 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5180 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005181 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005182
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005183 if (intel_crtc->config->has_pch_encoder)
5184 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5185 false);
5186
Jani Nikula8807e552013-08-30 19:40:32 +03005187 for_each_encoder_on_crtc(dev, crtc, encoder) {
5188 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005189 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005190 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005191
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005192 drm_crtc_vblank_off(crtc);
5193 assert_vblank_disabled(crtc);
5194
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005195 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005196
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005197 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005198 intel_ddi_set_vc_payload_alloc(crtc, false);
5199
Jani Nikulaa65347b2015-11-27 12:21:46 +02005200 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305201 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005202
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005203 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005204 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005205 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005206 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005207
Jani Nikulaa65347b2015-11-27 12:21:46 +02005208 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305209 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005210
Imre Deak97b040a2014-06-25 22:01:50 +03005211 for_each_encoder_on_crtc(dev, crtc, encoder)
5212 if (encoder->post_disable)
5213 encoder->post_disable(encoder);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005214
Ville Syrjälä92966a32015-12-08 16:05:48 +02005215 if (intel_crtc->config->has_pch_encoder) {
5216 lpt_disable_pch_transcoder(dev_priv);
Ville Syrjälä503a74e2015-12-04 22:22:14 +02005217 lpt_disable_iclkip(dev_priv);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005218 intel_ddi_fdi_disable(crtc);
5219
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005220 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5221 true);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005222 }
Paulo Zanonid029bca2015-10-15 10:44:46 -03005223
5224 intel_fbc_disable_crtc(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005225}
5226
Jesse Barnes2dd24552013-04-25 12:55:01 -07005227static void i9xx_pfit_enable(struct intel_crtc *crtc)
5228{
5229 struct drm_device *dev = crtc->base.dev;
5230 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005231 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005232
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005233 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005234 return;
5235
Daniel Vetterc0b03412013-05-28 12:05:54 +02005236 /*
5237 * The panel fitter should only be adjusted whilst the pipe is disabled,
5238 * according to register description and PRM.
5239 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005240 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5241 assert_pipe_disabled(dev_priv, crtc->pipe);
5242
Jesse Barnesb074cec2013-04-25 12:55:02 -07005243 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5244 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005245
5246 /* Border color in case we don't scale up to the full screen. Black by
5247 * default, change to something else for debugging. */
5248 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005249}
5250
Dave Airlied05410f2014-06-05 13:22:59 +10005251static enum intel_display_power_domain port_to_power_domain(enum port port)
5252{
5253 switch (port) {
5254 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005255 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005256 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005257 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005258 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005259 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005260 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005261 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005262 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005263 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005264 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005265 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005266 return POWER_DOMAIN_PORT_OTHER;
5267 }
5268}
5269
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005270static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5271{
5272 switch (port) {
5273 case PORT_A:
5274 return POWER_DOMAIN_AUX_A;
5275 case PORT_B:
5276 return POWER_DOMAIN_AUX_B;
5277 case PORT_C:
5278 return POWER_DOMAIN_AUX_C;
5279 case PORT_D:
5280 return POWER_DOMAIN_AUX_D;
5281 case PORT_E:
5282 /* FIXME: Check VBT for actual wiring of PORT E */
5283 return POWER_DOMAIN_AUX_D;
5284 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005285 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005286 return POWER_DOMAIN_AUX_A;
5287 }
5288}
5289
Imre Deak319be8a2014-03-04 19:22:57 +02005290enum intel_display_power_domain
5291intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005292{
Imre Deak319be8a2014-03-04 19:22:57 +02005293 struct drm_device *dev = intel_encoder->base.dev;
5294 struct intel_digital_port *intel_dig_port;
5295
5296 switch (intel_encoder->type) {
5297 case INTEL_OUTPUT_UNKNOWN:
5298 /* Only DDI platforms should ever use this output type */
5299 WARN_ON_ONCE(!HAS_DDI(dev));
5300 case INTEL_OUTPUT_DISPLAYPORT:
5301 case INTEL_OUTPUT_HDMI:
5302 case INTEL_OUTPUT_EDP:
5303 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005304 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005305 case INTEL_OUTPUT_DP_MST:
5306 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5307 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005308 case INTEL_OUTPUT_ANALOG:
5309 return POWER_DOMAIN_PORT_CRT;
5310 case INTEL_OUTPUT_DSI:
5311 return POWER_DOMAIN_PORT_DSI;
5312 default:
5313 return POWER_DOMAIN_PORT_OTHER;
5314 }
5315}
5316
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005317enum intel_display_power_domain
5318intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5319{
5320 struct drm_device *dev = intel_encoder->base.dev;
5321 struct intel_digital_port *intel_dig_port;
5322
5323 switch (intel_encoder->type) {
5324 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005325 case INTEL_OUTPUT_HDMI:
5326 /*
5327 * Only DDI platforms should ever use these output types.
5328 * We can get here after the HDMI detect code has already set
5329 * the type of the shared encoder. Since we can't be sure
5330 * what's the status of the given connectors, play safe and
5331 * run the DP detection too.
5332 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005333 WARN_ON_ONCE(!HAS_DDI(dev));
5334 case INTEL_OUTPUT_DISPLAYPORT:
5335 case INTEL_OUTPUT_EDP:
5336 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5337 return port_to_aux_power_domain(intel_dig_port->port);
5338 case INTEL_OUTPUT_DP_MST:
5339 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5340 return port_to_aux_power_domain(intel_dig_port->port);
5341 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005342 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005343 return POWER_DOMAIN_AUX_A;
5344 }
5345}
5346
Imre Deak319be8a2014-03-04 19:22:57 +02005347static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5348{
5349 struct drm_device *dev = crtc->dev;
5350 struct intel_encoder *intel_encoder;
5351 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5352 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005353 unsigned long mask;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02005354 enum transcoder transcoder = intel_crtc->config->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005355
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005356 if (!crtc->state->active)
5357 return 0;
5358
Imre Deak77d22dc2014-03-05 16:20:52 +02005359 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5360 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005361 if (intel_crtc->config->pch_pfit.enabled ||
5362 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005363 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5364
Imre Deak319be8a2014-03-04 19:22:57 +02005365 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5366 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5367
Imre Deak77d22dc2014-03-05 16:20:52 +02005368 return mask;
5369}
5370
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005371static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
5372{
5373 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5374 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5375 enum intel_display_power_domain domain;
5376 unsigned long domains, new_domains, old_domains;
5377
5378 old_domains = intel_crtc->enabled_power_domains;
5379 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
5380
5381 domains = new_domains & ~old_domains;
5382
5383 for_each_power_domain(domain, domains)
5384 intel_display_power_get(dev_priv, domain);
5385
5386 return old_domains & ~new_domains;
5387}
5388
5389static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5390 unsigned long domains)
5391{
5392 enum intel_display_power_domain domain;
5393
5394 for_each_power_domain(domain, domains)
5395 intel_display_power_put(dev_priv, domain);
5396}
5397
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005398static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005399{
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005400 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005401 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005402 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005403 unsigned long put_domains[I915_MAX_PIPES] = {};
5404 struct drm_crtc_state *crtc_state;
5405 struct drm_crtc *crtc;
5406 int i;
Imre Deak77d22dc2014-03-05 16:20:52 +02005407
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005408 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5409 if (needs_modeset(crtc->state))
5410 put_domains[to_intel_crtc(crtc)->pipe] =
5411 modeset_get_crtc_power_domains(crtc);
Imre Deak77d22dc2014-03-05 16:20:52 +02005412 }
5413
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005414 if (dev_priv->display.modeset_commit_cdclk &&
5415 intel_state->dev_cdclk != dev_priv->cdclk_freq)
5416 dev_priv->display.modeset_commit_cdclk(state);
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005417
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005418 for (i = 0; i < I915_MAX_PIPES; i++)
5419 if (put_domains[i])
5420 modeset_put_power_domains(dev_priv, put_domains[i]);
Imre Deak77d22dc2014-03-05 16:20:52 +02005421}
5422
Mika Kaholaadafdc62015-08-18 14:36:59 +03005423static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5424{
5425 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5426
5427 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5428 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5429 return max_cdclk_freq;
5430 else if (IS_CHERRYVIEW(dev_priv))
5431 return max_cdclk_freq*95/100;
5432 else if (INTEL_INFO(dev_priv)->gen < 4)
5433 return 2*max_cdclk_freq*90/100;
5434 else
5435 return max_cdclk_freq*90/100;
5436}
5437
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005438static void intel_update_max_cdclk(struct drm_device *dev)
5439{
5440 struct drm_i915_private *dev_priv = dev->dev_private;
5441
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005442 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005443 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5444
5445 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5446 dev_priv->max_cdclk_freq = 675000;
5447 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5448 dev_priv->max_cdclk_freq = 540000;
5449 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5450 dev_priv->max_cdclk_freq = 450000;
5451 else
5452 dev_priv->max_cdclk_freq = 337500;
5453 } else if (IS_BROADWELL(dev)) {
5454 /*
5455 * FIXME with extra cooling we can allow
5456 * 540 MHz for ULX and 675 Mhz for ULT.
5457 * How can we know if extra cooling is
5458 * available? PCI ID, VTB, something else?
5459 */
5460 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5461 dev_priv->max_cdclk_freq = 450000;
5462 else if (IS_BDW_ULX(dev))
5463 dev_priv->max_cdclk_freq = 450000;
5464 else if (IS_BDW_ULT(dev))
5465 dev_priv->max_cdclk_freq = 540000;
5466 else
5467 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005468 } else if (IS_CHERRYVIEW(dev)) {
5469 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005470 } else if (IS_VALLEYVIEW(dev)) {
5471 dev_priv->max_cdclk_freq = 400000;
5472 } else {
5473 /* otherwise assume cdclk is fixed */
5474 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5475 }
5476
Mika Kaholaadafdc62015-08-18 14:36:59 +03005477 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5478
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005479 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5480 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005481
5482 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5483 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005484}
5485
5486static void intel_update_cdclk(struct drm_device *dev)
5487{
5488 struct drm_i915_private *dev_priv = dev->dev_private;
5489
5490 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5491 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5492 dev_priv->cdclk_freq);
5493
5494 /*
5495 * Program the gmbus_freq based on the cdclk frequency.
5496 * BSpec erroneously claims we should aim for 4MHz, but
5497 * in fact 1MHz is the correct frequency.
5498 */
Wayne Boyer666a4532015-12-09 12:29:35 -08005499 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005500 /*
5501 * Program the gmbus_freq based on the cdclk frequency.
5502 * BSpec erroneously claims we should aim for 4MHz, but
5503 * in fact 1MHz is the correct frequency.
5504 */
5505 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5506 }
5507
5508 if (dev_priv->max_cdclk_freq == 0)
5509 intel_update_max_cdclk(dev);
5510}
5511
Damien Lespiau70d0c572015-06-04 18:21:29 +01005512static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305513{
5514 struct drm_i915_private *dev_priv = dev->dev_private;
5515 uint32_t divider;
5516 uint32_t ratio;
5517 uint32_t current_freq;
5518 int ret;
5519
5520 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5521 switch (frequency) {
5522 case 144000:
5523 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5524 ratio = BXT_DE_PLL_RATIO(60);
5525 break;
5526 case 288000:
5527 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5528 ratio = BXT_DE_PLL_RATIO(60);
5529 break;
5530 case 384000:
5531 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5532 ratio = BXT_DE_PLL_RATIO(60);
5533 break;
5534 case 576000:
5535 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5536 ratio = BXT_DE_PLL_RATIO(60);
5537 break;
5538 case 624000:
5539 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5540 ratio = BXT_DE_PLL_RATIO(65);
5541 break;
5542 case 19200:
5543 /*
5544 * Bypass frequency with DE PLL disabled. Init ratio, divider
5545 * to suppress GCC warning.
5546 */
5547 ratio = 0;
5548 divider = 0;
5549 break;
5550 default:
5551 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5552
5553 return;
5554 }
5555
5556 mutex_lock(&dev_priv->rps.hw_lock);
5557 /* Inform power controller of upcoming frequency change */
5558 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5559 0x80000000);
5560 mutex_unlock(&dev_priv->rps.hw_lock);
5561
5562 if (ret) {
5563 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5564 ret, frequency);
5565 return;
5566 }
5567
5568 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5569 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5570 current_freq = current_freq * 500 + 1000;
5571
5572 /*
5573 * DE PLL has to be disabled when
5574 * - setting to 19.2MHz (bypass, PLL isn't used)
5575 * - before setting to 624MHz (PLL needs toggling)
5576 * - before setting to any frequency from 624MHz (PLL needs toggling)
5577 */
5578 if (frequency == 19200 || frequency == 624000 ||
5579 current_freq == 624000) {
5580 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5581 /* Timeout 200us */
5582 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5583 1))
5584 DRM_ERROR("timout waiting for DE PLL unlock\n");
5585 }
5586
5587 if (frequency != 19200) {
5588 uint32_t val;
5589
5590 val = I915_READ(BXT_DE_PLL_CTL);
5591 val &= ~BXT_DE_PLL_RATIO_MASK;
5592 val |= ratio;
5593 I915_WRITE(BXT_DE_PLL_CTL, val);
5594
5595 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5596 /* Timeout 200us */
5597 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5598 DRM_ERROR("timeout waiting for DE PLL lock\n");
5599
5600 val = I915_READ(CDCLK_CTL);
5601 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5602 val |= divider;
5603 /*
5604 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5605 * enable otherwise.
5606 */
5607 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5608 if (frequency >= 500000)
5609 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5610
5611 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5612 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5613 val |= (frequency - 1000) / 500;
5614 I915_WRITE(CDCLK_CTL, val);
5615 }
5616
5617 mutex_lock(&dev_priv->rps.hw_lock);
5618 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5619 DIV_ROUND_UP(frequency, 25000));
5620 mutex_unlock(&dev_priv->rps.hw_lock);
5621
5622 if (ret) {
5623 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5624 ret, frequency);
5625 return;
5626 }
5627
Damien Lespiaua47871b2015-06-04 18:21:34 +01005628 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305629}
5630
5631void broxton_init_cdclk(struct drm_device *dev)
5632{
5633 struct drm_i915_private *dev_priv = dev->dev_private;
5634 uint32_t val;
5635
5636 /*
5637 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5638 * or else the reset will hang because there is no PCH to respond.
5639 * Move the handshake programming to initialization sequence.
5640 * Previously was left up to BIOS.
5641 */
5642 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5643 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5644 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5645
5646 /* Enable PG1 for cdclk */
5647 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5648
5649 /* check if cd clock is enabled */
5650 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5651 DRM_DEBUG_KMS("Display already initialized\n");
5652 return;
5653 }
5654
5655 /*
5656 * FIXME:
5657 * - The initial CDCLK needs to be read from VBT.
5658 * Need to make this change after VBT has changes for BXT.
5659 * - check if setting the max (or any) cdclk freq is really necessary
5660 * here, it belongs to modeset time
5661 */
5662 broxton_set_cdclk(dev, 624000);
5663
5664 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005665 POSTING_READ(DBUF_CTL);
5666
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305667 udelay(10);
5668
5669 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5670 DRM_ERROR("DBuf power enable timeout!\n");
5671}
5672
5673void broxton_uninit_cdclk(struct drm_device *dev)
5674{
5675 struct drm_i915_private *dev_priv = dev->dev_private;
5676
5677 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005678 POSTING_READ(DBUF_CTL);
5679
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305680 udelay(10);
5681
5682 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5683 DRM_ERROR("DBuf power disable timeout!\n");
5684
5685 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5686 broxton_set_cdclk(dev, 19200);
5687
5688 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5689}
5690
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005691static const struct skl_cdclk_entry {
5692 unsigned int freq;
5693 unsigned int vco;
5694} skl_cdclk_frequencies[] = {
5695 { .freq = 308570, .vco = 8640 },
5696 { .freq = 337500, .vco = 8100 },
5697 { .freq = 432000, .vco = 8640 },
5698 { .freq = 450000, .vco = 8100 },
5699 { .freq = 540000, .vco = 8100 },
5700 { .freq = 617140, .vco = 8640 },
5701 { .freq = 675000, .vco = 8100 },
5702};
5703
5704static unsigned int skl_cdclk_decimal(unsigned int freq)
5705{
5706 return (freq - 1000) / 500;
5707}
5708
5709static unsigned int skl_cdclk_get_vco(unsigned int freq)
5710{
5711 unsigned int i;
5712
5713 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5714 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5715
5716 if (e->freq == freq)
5717 return e->vco;
5718 }
5719
5720 return 8100;
5721}
5722
5723static void
5724skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5725{
5726 unsigned int min_freq;
5727 u32 val;
5728
5729 /* select the minimum CDCLK before enabling DPLL 0 */
5730 val = I915_READ(CDCLK_CTL);
5731 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5732 val |= CDCLK_FREQ_337_308;
5733
5734 if (required_vco == 8640)
5735 min_freq = 308570;
5736 else
5737 min_freq = 337500;
5738
5739 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5740
5741 I915_WRITE(CDCLK_CTL, val);
5742 POSTING_READ(CDCLK_CTL);
5743
5744 /*
5745 * We always enable DPLL0 with the lowest link rate possible, but still
5746 * taking into account the VCO required to operate the eDP panel at the
5747 * desired frequency. The usual DP link rates operate with a VCO of
5748 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5749 * The modeset code is responsible for the selection of the exact link
5750 * rate later on, with the constraint of choosing a frequency that
5751 * works with required_vco.
5752 */
5753 val = I915_READ(DPLL_CTRL1);
5754
5755 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5756 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5757 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5758 if (required_vco == 8640)
5759 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5760 SKL_DPLL0);
5761 else
5762 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5763 SKL_DPLL0);
5764
5765 I915_WRITE(DPLL_CTRL1, val);
5766 POSTING_READ(DPLL_CTRL1);
5767
5768 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5769
5770 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5771 DRM_ERROR("DPLL0 not locked\n");
5772}
5773
5774static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5775{
5776 int ret;
5777 u32 val;
5778
5779 /* inform PCU we want to change CDCLK */
5780 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5781 mutex_lock(&dev_priv->rps.hw_lock);
5782 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5783 mutex_unlock(&dev_priv->rps.hw_lock);
5784
5785 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5786}
5787
5788static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5789{
5790 unsigned int i;
5791
5792 for (i = 0; i < 15; i++) {
5793 if (skl_cdclk_pcu_ready(dev_priv))
5794 return true;
5795 udelay(10);
5796 }
5797
5798 return false;
5799}
5800
5801static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5802{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005803 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005804 u32 freq_select, pcu_ack;
5805
5806 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5807
5808 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5809 DRM_ERROR("failed to inform PCU about cdclk change\n");
5810 return;
5811 }
5812
5813 /* set CDCLK_CTL */
5814 switch(freq) {
5815 case 450000:
5816 case 432000:
5817 freq_select = CDCLK_FREQ_450_432;
5818 pcu_ack = 1;
5819 break;
5820 case 540000:
5821 freq_select = CDCLK_FREQ_540;
5822 pcu_ack = 2;
5823 break;
5824 case 308570:
5825 case 337500:
5826 default:
5827 freq_select = CDCLK_FREQ_337_308;
5828 pcu_ack = 0;
5829 break;
5830 case 617140:
5831 case 675000:
5832 freq_select = CDCLK_FREQ_675_617;
5833 pcu_ack = 3;
5834 break;
5835 }
5836
5837 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5838 POSTING_READ(CDCLK_CTL);
5839
5840 /* inform PCU of the change */
5841 mutex_lock(&dev_priv->rps.hw_lock);
5842 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5843 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005844
5845 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005846}
5847
5848void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5849{
5850 /* disable DBUF power */
5851 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5852 POSTING_READ(DBUF_CTL);
5853
5854 udelay(10);
5855
5856 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5857 DRM_ERROR("DBuf power disable timeout\n");
5858
Imre Deakab96c1ee2015-11-04 19:24:18 +02005859 /* disable DPLL0 */
5860 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5861 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5862 DRM_ERROR("Couldn't disable DPLL0\n");
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005863}
5864
5865void skl_init_cdclk(struct drm_i915_private *dev_priv)
5866{
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005867 unsigned int required_vco;
5868
Gary Wang39d9b852015-08-28 16:40:34 +08005869 /* DPLL0 not enabled (happens on early BIOS versions) */
5870 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5871 /* enable DPLL0 */
5872 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5873 skl_dpll0_enable(dev_priv, required_vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005874 }
5875
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005876 /* set CDCLK to the frequency the BIOS chose */
5877 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5878
5879 /* enable DBUF power */
5880 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5881 POSTING_READ(DBUF_CTL);
5882
5883 udelay(10);
5884
5885 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5886 DRM_ERROR("DBuf power enable timeout\n");
5887}
5888
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305889int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5890{
5891 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5892 uint32_t cdctl = I915_READ(CDCLK_CTL);
5893 int freq = dev_priv->skl_boot_cdclk;
5894
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05305895 /*
5896 * check if the pre-os intialized the display
5897 * There is SWF18 scratchpad register defined which is set by the
5898 * pre-os which can be used by the OS drivers to check the status
5899 */
5900 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5901 goto sanitize;
5902
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305903 /* Is PLL enabled and locked ? */
5904 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5905 goto sanitize;
5906
5907 /* DPLL okay; verify the cdclock
5908 *
5909 * Noticed in some instances that the freq selection is correct but
5910 * decimal part is programmed wrong from BIOS where pre-os does not
5911 * enable display. Verify the same as well.
5912 */
5913 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5914 /* All well; nothing to sanitize */
5915 return false;
5916sanitize:
5917 /*
5918 * As of now initialize with max cdclk till
5919 * we get dynamic cdclk support
5920 * */
5921 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5922 skl_init_cdclk(dev_priv);
5923
5924 /* we did have to sanitize */
5925 return true;
5926}
5927
Jesse Barnes30a970c2013-11-04 13:48:12 -08005928/* Adjust CDclk dividers to allow high res or save power if possible */
5929static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5930{
5931 struct drm_i915_private *dev_priv = dev->dev_private;
5932 u32 val, cmd;
5933
Vandana Kannan164dfd22014-11-24 13:37:41 +05305934 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5935 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005936
Ville Syrjälädfcab172014-06-13 13:37:47 +03005937 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005938 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005939 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005940 cmd = 1;
5941 else
5942 cmd = 0;
5943
5944 mutex_lock(&dev_priv->rps.hw_lock);
5945 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5946 val &= ~DSPFREQGUAR_MASK;
5947 val |= (cmd << DSPFREQGUAR_SHIFT);
5948 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5949 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5950 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5951 50)) {
5952 DRM_ERROR("timed out waiting for CDclk change\n");
5953 }
5954 mutex_unlock(&dev_priv->rps.hw_lock);
5955
Ville Syrjälä54433e92015-05-26 20:42:31 +03005956 mutex_lock(&dev_priv->sb_lock);
5957
Ville Syrjälädfcab172014-06-13 13:37:47 +03005958 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005959 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005960
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005961 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005962
Jesse Barnes30a970c2013-11-04 13:48:12 -08005963 /* adjust cdclk divider */
5964 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03005965 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005966 val |= divider;
5967 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005968
5969 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03005970 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03005971 50))
5972 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005973 }
5974
Jesse Barnes30a970c2013-11-04 13:48:12 -08005975 /* adjust self-refresh exit latency value */
5976 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5977 val &= ~0x7f;
5978
5979 /*
5980 * For high bandwidth configs, we set a higher latency in the bunit
5981 * so that the core display fetch happens in time to avoid underruns.
5982 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005983 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005984 val |= 4500 / 250; /* 4.5 usec */
5985 else
5986 val |= 3000 / 250; /* 3.0 usec */
5987 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005988
Ville Syrjäläa5805162015-05-26 20:42:30 +03005989 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005990
Ville Syrjäläb6283052015-06-03 15:45:07 +03005991 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005992}
5993
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005994static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5995{
5996 struct drm_i915_private *dev_priv = dev->dev_private;
5997 u32 val, cmd;
5998
Vandana Kannan164dfd22014-11-24 13:37:41 +05305999 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
6000 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006001
6002 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006003 case 333333:
6004 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006005 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006006 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006007 break;
6008 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01006009 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006010 return;
6011 }
6012
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02006013 /*
6014 * Specs are full of misinformation, but testing on actual
6015 * hardware has shown that we just need to write the desired
6016 * CCK divider into the Punit register.
6017 */
6018 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
6019
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006020 mutex_lock(&dev_priv->rps.hw_lock);
6021 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6022 val &= ~DSPFREQGUAR_MASK_CHV;
6023 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
6024 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6025 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6026 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
6027 50)) {
6028 DRM_ERROR("timed out waiting for CDclk change\n");
6029 }
6030 mutex_unlock(&dev_priv->rps.hw_lock);
6031
Ville Syrjäläb6283052015-06-03 15:45:07 +03006032 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006033}
6034
Jesse Barnes30a970c2013-11-04 13:48:12 -08006035static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
6036 int max_pixclk)
6037{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006038 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006039 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006040
Jesse Barnes30a970c2013-11-04 13:48:12 -08006041 /*
6042 * Really only a few cases to deal with, as only 4 CDclks are supported:
6043 * 200MHz
6044 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006045 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006046 * 400MHz (VLV only)
6047 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6048 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006049 *
6050 * We seem to get an unstable or solid color picture at 200MHz.
6051 * Not sure what's wrong. For now use 200MHz only when all pipes
6052 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08006053 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006054 if (!IS_CHERRYVIEW(dev_priv) &&
6055 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006056 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006057 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006058 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006059 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006060 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006061 else
6062 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006063}
6064
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306065static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
6066 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006067{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306068 /*
6069 * FIXME:
6070 * - remove the guardband, it's not needed on BXT
6071 * - set 19.2MHz bypass frequency if there are no active pipes
6072 */
6073 if (max_pixclk > 576000*9/10)
6074 return 624000;
6075 else if (max_pixclk > 384000*9/10)
6076 return 576000;
6077 else if (max_pixclk > 288000*9/10)
6078 return 384000;
6079 else if (max_pixclk > 144000*9/10)
6080 return 288000;
6081 else
6082 return 144000;
6083}
6084
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006085/* Compute the max pixel clock for new configuration. Uses atomic state if
6086 * that's non-NULL, look at current state otherwise. */
6087static int intel_mode_max_pixclk(struct drm_device *dev,
6088 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006089{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006090 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
6091 struct drm_i915_private *dev_priv = dev->dev_private;
6092 struct drm_crtc *crtc;
6093 struct drm_crtc_state *crtc_state;
6094 unsigned max_pixclk = 0, i;
6095 enum pipe pipe;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006096
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006097 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6098 sizeof(intel_state->min_pixclk));
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006099
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006100 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6101 int pixclk = 0;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006102
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006103 if (crtc_state->enable)
6104 pixclk = crtc_state->adjusted_mode.crtc_clock;
6105
6106 intel_state->min_pixclk[i] = pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006107 }
6108
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006109 if (!intel_state->active_crtcs)
6110 return 0;
6111
6112 for_each_pipe(dev_priv, pipe)
6113 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6114
Jesse Barnes30a970c2013-11-04 13:48:12 -08006115 return max_pixclk;
6116}
6117
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006118static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006119{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006120 struct drm_device *dev = state->dev;
6121 struct drm_i915_private *dev_priv = dev->dev_private;
6122 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006123 struct intel_atomic_state *intel_state =
6124 to_intel_atomic_state(state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006125
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006126 if (max_pixclk < 0)
6127 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006128
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006129 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006130 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306131
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006132 if (!intel_state->active_crtcs)
6133 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6134
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006135 return 0;
6136}
Jesse Barnes30a970c2013-11-04 13:48:12 -08006137
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006138static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
6139{
6140 struct drm_device *dev = state->dev;
6141 struct drm_i915_private *dev_priv = dev->dev_private;
6142 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006143 struct intel_atomic_state *intel_state =
6144 to_intel_atomic_state(state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006145
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006146 if (max_pixclk < 0)
6147 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006148
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006149 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006150 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006151
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006152 if (!intel_state->active_crtcs)
6153 intel_state->dev_cdclk = broxton_calc_cdclk(dev_priv, 0);
6154
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006155 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006156}
6157
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006158static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6159{
6160 unsigned int credits, default_credits;
6161
6162 if (IS_CHERRYVIEW(dev_priv))
6163 default_credits = PFI_CREDIT(12);
6164 else
6165 default_credits = PFI_CREDIT(8);
6166
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006167 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006168 /* CHV suggested value is 31 or 63 */
6169 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006170 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006171 else
6172 credits = PFI_CREDIT(15);
6173 } else {
6174 credits = default_credits;
6175 }
6176
6177 /*
6178 * WA - write default credits before re-programming
6179 * FIXME: should we also set the resend bit here?
6180 */
6181 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6182 default_credits);
6183
6184 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6185 credits | PFI_CREDIT_RESEND);
6186
6187 /*
6188 * FIXME is this guaranteed to clear
6189 * immediately or should we poll for it?
6190 */
6191 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6192}
6193
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006194static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006195{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006196 struct drm_device *dev = old_state->dev;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006197 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006198 struct intel_atomic_state *old_intel_state =
6199 to_intel_atomic_state(old_state);
6200 unsigned req_cdclk = old_intel_state->dev_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006201
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006202 /*
6203 * FIXME: We can end up here with all power domains off, yet
6204 * with a CDCLK frequency other than the minimum. To account
6205 * for this take the PIPE-A power domain, which covers the HW
6206 * blocks needed for the following programming. This can be
6207 * removed once it's guaranteed that we get here either with
6208 * the minimum CDCLK set, or the required power domains
6209 * enabled.
6210 */
6211 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006212
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006213 if (IS_CHERRYVIEW(dev))
6214 cherryview_set_cdclk(dev, req_cdclk);
6215 else
6216 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006217
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006218 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006219
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006220 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006221}
6222
Jesse Barnes89b667f2013-04-18 14:51:36 -07006223static void valleyview_crtc_enable(struct drm_crtc *crtc)
6224{
6225 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006226 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006227 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6228 struct intel_encoder *encoder;
6229 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006230
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006231 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006232 return;
6233
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006234 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306235 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006236
6237 intel_set_pipe_timings(intel_crtc);
6238
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006239 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6240 struct drm_i915_private *dev_priv = dev->dev_private;
6241
6242 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6243 I915_WRITE(CHV_CANVAS(pipe), 0);
6244 }
6245
Daniel Vetter5b18e572014-04-24 23:55:06 +02006246 i9xx_set_pipeconf(intel_crtc);
6247
Jesse Barnes89b667f2013-04-18 14:51:36 -07006248 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006249
Daniel Vettera72e4c92014-09-30 10:56:47 +02006250 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006251
Jesse Barnes89b667f2013-04-18 14:51:36 -07006252 for_each_encoder_on_crtc(dev, crtc, encoder)
6253 if (encoder->pre_pll_enable)
6254 encoder->pre_pll_enable(encoder);
6255
Jani Nikulaa65347b2015-11-27 12:21:46 +02006256 if (!intel_crtc->config->has_dsi_encoder) {
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006257 if (IS_CHERRYVIEW(dev)) {
6258 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006259 chv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006260 } else {
6261 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006262 vlv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006263 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006264 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006265
6266 for_each_encoder_on_crtc(dev, crtc, encoder)
6267 if (encoder->pre_enable)
6268 encoder->pre_enable(encoder);
6269
Jesse Barnes2dd24552013-04-25 12:55:01 -07006270 i9xx_pfit_enable(intel_crtc);
6271
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006272 intel_crtc_load_lut(crtc);
6273
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006274 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006275
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006276 assert_vblank_disabled(crtc);
6277 drm_crtc_vblank_on(crtc);
6278
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006279 for_each_encoder_on_crtc(dev, crtc, encoder)
6280 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006281}
6282
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006283static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6284{
6285 struct drm_device *dev = crtc->base.dev;
6286 struct drm_i915_private *dev_priv = dev->dev_private;
6287
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006288 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6289 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006290}
6291
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006292static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006293{
6294 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006295 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006296 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006297 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006298 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006299
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006300 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006301 return;
6302
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006303 i9xx_set_pll_dividers(intel_crtc);
6304
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006305 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306306 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006307
6308 intel_set_pipe_timings(intel_crtc);
6309
Daniel Vetter5b18e572014-04-24 23:55:06 +02006310 i9xx_set_pipeconf(intel_crtc);
6311
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006312 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006313
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006314 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006315 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006316
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006317 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006318 if (encoder->pre_enable)
6319 encoder->pre_enable(encoder);
6320
Daniel Vetterf6736a12013-06-05 13:34:30 +02006321 i9xx_enable_pll(intel_crtc);
6322
Jesse Barnes2dd24552013-04-25 12:55:01 -07006323 i9xx_pfit_enable(intel_crtc);
6324
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006325 intel_crtc_load_lut(crtc);
6326
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006327 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006328 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006329
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006330 assert_vblank_disabled(crtc);
6331 drm_crtc_vblank_on(crtc);
6332
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006333 for_each_encoder_on_crtc(dev, crtc, encoder)
6334 encoder->enable(encoder);
Paulo Zanonid029bca2015-10-15 10:44:46 -03006335
6336 intel_fbc_enable(intel_crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006337}
6338
Daniel Vetter87476d62013-04-11 16:29:06 +02006339static void i9xx_pfit_disable(struct intel_crtc *crtc)
6340{
6341 struct drm_device *dev = crtc->base.dev;
6342 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006343
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006344 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006345 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006346
6347 assert_pipe_disabled(dev_priv, crtc->pipe);
6348
Daniel Vetter328d8e82013-05-08 10:36:31 +02006349 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6350 I915_READ(PFIT_CONTROL));
6351 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006352}
6353
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006354static void i9xx_crtc_disable(struct drm_crtc *crtc)
6355{
6356 struct drm_device *dev = crtc->dev;
6357 struct drm_i915_private *dev_priv = dev->dev_private;
6358 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006359 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006360 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006361
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006362 /*
6363 * On gen2 planes are double buffered but the pipe isn't, so we must
6364 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006365 * We also need to wait on all gmch platforms because of the
6366 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006367 */
Imre Deak564ed192014-06-13 14:54:21 +03006368 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006369
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006370 for_each_encoder_on_crtc(dev, crtc, encoder)
6371 encoder->disable(encoder);
6372
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006373 drm_crtc_vblank_off(crtc);
6374 assert_vblank_disabled(crtc);
6375
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006376 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006377
Daniel Vetter87476d62013-04-11 16:29:06 +02006378 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006379
Jesse Barnes89b667f2013-04-18 14:51:36 -07006380 for_each_encoder_on_crtc(dev, crtc, encoder)
6381 if (encoder->post_disable)
6382 encoder->post_disable(encoder);
6383
Jani Nikulaa65347b2015-11-27 12:21:46 +02006384 if (!intel_crtc->config->has_dsi_encoder) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006385 if (IS_CHERRYVIEW(dev))
6386 chv_disable_pll(dev_priv, pipe);
6387 else if (IS_VALLEYVIEW(dev))
6388 vlv_disable_pll(dev_priv, pipe);
6389 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006390 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006391 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006392
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006393 for_each_encoder_on_crtc(dev, crtc, encoder)
6394 if (encoder->post_pll_disable)
6395 encoder->post_pll_disable(encoder);
6396
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006397 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006398 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Paulo Zanonid029bca2015-10-15 10:44:46 -03006399
6400 intel_fbc_disable_crtc(intel_crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006401}
6402
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006403static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006404{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006405 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006406 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006407 enum intel_display_power_domain domain;
6408 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006409
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006410 if (!intel_crtc->active)
6411 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006412
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006413 if (to_intel_plane_state(crtc->primary->state)->visible) {
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006414 WARN_ON(intel_crtc->unpin_work);
6415
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006416 intel_pre_disable_primary(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006417
6418 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
6419 to_intel_plane_state(crtc->primary->state)->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006420 }
6421
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006422 dev_priv->display.crtc_disable(crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006423 intel_crtc->active = false;
6424 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006425 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006426
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006427 domains = intel_crtc->enabled_power_domains;
6428 for_each_power_domain(domain, domains)
6429 intel_display_power_put(dev_priv, domain);
6430 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006431
6432 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6433 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006434}
6435
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006436/*
6437 * turn all crtc's off, but do not adjust state
6438 * This has to be paired with a call to intel_modeset_setup_hw_state.
6439 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006440int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006441{
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006442 struct drm_mode_config *config = &dev->mode_config;
6443 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6444 struct drm_atomic_state *state;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006445 struct drm_crtc *crtc;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006446 unsigned crtc_mask = 0;
6447 int ret = 0;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006448
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006449 if (WARN_ON(!ctx))
6450 return 0;
6451
6452 lockdep_assert_held(&ctx->ww_ctx);
6453 state = drm_atomic_state_alloc(dev);
6454 if (WARN_ON(!state))
6455 return -ENOMEM;
6456
6457 state->acquire_ctx = ctx;
6458 state->allow_modeset = true;
6459
6460 for_each_crtc(dev, crtc) {
6461 struct drm_crtc_state *crtc_state =
6462 drm_atomic_get_crtc_state(state, crtc);
6463
6464 ret = PTR_ERR_OR_ZERO(crtc_state);
6465 if (ret)
6466 goto free;
6467
6468 if (!crtc_state->active)
6469 continue;
6470
6471 crtc_state->active = false;
6472 crtc_mask |= 1 << drm_crtc_index(crtc);
6473 }
6474
6475 if (crtc_mask) {
Maarten Lankhorst74c090b2015-07-13 16:30:30 +02006476 ret = drm_atomic_commit(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006477
6478 if (!ret) {
6479 for_each_crtc(dev, crtc)
6480 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6481 crtc->state->active = true;
6482
6483 return ret;
6484 }
6485 }
6486
6487free:
6488 if (ret)
6489 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6490 drm_atomic_state_free(state);
6491 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006492}
6493
Chris Wilsonea5b2132010-08-04 13:50:23 +01006494void intel_encoder_destroy(struct drm_encoder *encoder)
6495{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006496 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006497
Chris Wilsonea5b2132010-08-04 13:50:23 +01006498 drm_encoder_cleanup(encoder);
6499 kfree(intel_encoder);
6500}
6501
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006502/* Cross check the actual hw state with our own modeset state tracking (and it's
6503 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006504static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006505{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006506 struct drm_crtc *crtc = connector->base.state->crtc;
6507
6508 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6509 connector->base.base.id,
6510 connector->base.name);
6511
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006512 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006513 struct intel_encoder *encoder = connector->encoder;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006514 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006515
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006516 I915_STATE_WARN(!crtc,
6517 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006518
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006519 if (!crtc)
6520 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006521
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006522 I915_STATE_WARN(!crtc->state->active,
6523 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006524
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006525 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006526 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006527
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006528 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006529 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006530
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006531 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006532 "attached encoder crtc differs from connector crtc\n");
6533 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006534 I915_STATE_WARN(crtc && crtc->state->active,
6535 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006536 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6537 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006538 }
6539}
6540
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006541int intel_connector_init(struct intel_connector *connector)
6542{
6543 struct drm_connector_state *connector_state;
6544
6545 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6546 if (!connector_state)
6547 return -ENOMEM;
6548
6549 connector->base.state = connector_state;
6550 return 0;
6551}
6552
6553struct intel_connector *intel_connector_alloc(void)
6554{
6555 struct intel_connector *connector;
6556
6557 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6558 if (!connector)
6559 return NULL;
6560
6561 if (intel_connector_init(connector) < 0) {
6562 kfree(connector);
6563 return NULL;
6564 }
6565
6566 return connector;
6567}
6568
Daniel Vetterf0947c32012-07-02 13:10:34 +02006569/* Simple connector->get_hw_state implementation for encoders that support only
6570 * one connector and no cloning and hence the encoder state determines the state
6571 * of the connector. */
6572bool intel_connector_get_hw_state(struct intel_connector *connector)
6573{
Daniel Vetter24929352012-07-02 20:28:59 +02006574 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006575 struct intel_encoder *encoder = connector->encoder;
6576
6577 return encoder->get_hw_state(encoder, &pipe);
6578}
6579
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006580static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006581{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006582 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6583 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006584
6585 return 0;
6586}
6587
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006588static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006589 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006590{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006591 struct drm_atomic_state *state = pipe_config->base.state;
6592 struct intel_crtc *other_crtc;
6593 struct intel_crtc_state *other_crtc_state;
6594
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006595 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6596 pipe_name(pipe), pipe_config->fdi_lanes);
6597 if (pipe_config->fdi_lanes > 4) {
6598 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6599 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006600 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006601 }
6602
Paulo Zanonibafb6552013-11-02 21:07:44 -07006603 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006604 if (pipe_config->fdi_lanes > 2) {
6605 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6606 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006607 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006608 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006609 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006610 }
6611 }
6612
6613 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006614 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006615
6616 /* Ivybridge 3 pipe is really complicated */
6617 switch (pipe) {
6618 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006619 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006620 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006621 if (pipe_config->fdi_lanes <= 2)
6622 return 0;
6623
6624 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6625 other_crtc_state =
6626 intel_atomic_get_crtc_state(state, other_crtc);
6627 if (IS_ERR(other_crtc_state))
6628 return PTR_ERR(other_crtc_state);
6629
6630 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006631 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6632 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006633 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006634 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006635 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006636 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006637 if (pipe_config->fdi_lanes > 2) {
6638 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6639 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006640 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006641 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006642
6643 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6644 other_crtc_state =
6645 intel_atomic_get_crtc_state(state, other_crtc);
6646 if (IS_ERR(other_crtc_state))
6647 return PTR_ERR(other_crtc_state);
6648
6649 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006650 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006651 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006652 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006653 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006654 default:
6655 BUG();
6656 }
6657}
6658
Daniel Vettere29c22c2013-02-21 00:00:16 +01006659#define RETRY 1
6660static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006661 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006662{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006663 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006664 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006665 int lane, link_bw, fdi_dotclock, ret;
6666 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006667
Daniel Vettere29c22c2013-02-21 00:00:16 +01006668retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006669 /* FDI is a binary signal running at ~2.7GHz, encoding
6670 * each output octet as 10 bits. The actual frequency
6671 * is stored as a divider into a 100MHz clock, and the
6672 * mode pixel clock is stored in units of 1KHz.
6673 * Hence the bw of each lane in terms of the mode signal
6674 * is:
6675 */
6676 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6677
Damien Lespiau241bfc32013-09-25 16:45:37 +01006678 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006679
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006680 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006681 pipe_config->pipe_bpp);
6682
6683 pipe_config->fdi_lanes = lane;
6684
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006685 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006686 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006687
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006688 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6689 intel_crtc->pipe, pipe_config);
6690 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006691 pipe_config->pipe_bpp -= 2*3;
6692 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6693 pipe_config->pipe_bpp);
6694 needs_recompute = true;
6695 pipe_config->bw_constrained = true;
6696
6697 goto retry;
6698 }
6699
6700 if (needs_recompute)
6701 return RETRY;
6702
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006703 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006704}
6705
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006706static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6707 struct intel_crtc_state *pipe_config)
6708{
6709 if (pipe_config->pipe_bpp > 24)
6710 return false;
6711
6712 /* HSW can handle pixel rate up to cdclk? */
6713 if (IS_HASWELL(dev_priv->dev))
6714 return true;
6715
6716 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006717 * We compare against max which means we must take
6718 * the increased cdclk requirement into account when
6719 * calculating the new cdclk.
6720 *
6721 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006722 */
6723 return ilk_pipe_pixel_rate(pipe_config) <=
6724 dev_priv->max_cdclk_freq * 95 / 100;
6725}
6726
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006727static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006728 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006729{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006730 struct drm_device *dev = crtc->base.dev;
6731 struct drm_i915_private *dev_priv = dev->dev_private;
6732
Jani Nikulad330a952014-01-21 11:24:25 +02006733 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006734 hsw_crtc_supports_ips(crtc) &&
6735 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006736}
6737
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006738static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6739{
6740 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6741
6742 /* GDG double wide on either pipe, otherwise pipe A only */
6743 return INTEL_INFO(dev_priv)->gen < 4 &&
6744 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6745}
6746
Daniel Vettera43f6e02013-06-07 23:10:32 +02006747static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006748 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006749{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006750 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006751 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006752 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006753
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006754 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006755 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006756 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006757
6758 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006759 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006760 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006761 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006762 if (intel_crtc_supports_double_wide(crtc) &&
6763 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006764 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006765 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006766 }
6767
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006768 if (adjusted_mode->crtc_clock > clock_limit) {
6769 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6770 adjusted_mode->crtc_clock, clock_limit,
6771 yesno(pipe_config->double_wide));
Daniel Vettere29c22c2013-02-21 00:00:16 +01006772 return -EINVAL;
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006773 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006774 }
Chris Wilson89749352010-09-12 18:25:19 +01006775
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006776 /*
6777 * Pipe horizontal size must be even in:
6778 * - DVO ganged mode
6779 * - LVDS dual channel mode
6780 * - Double wide pipe
6781 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006782 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006783 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6784 pipe_config->pipe_src_w &= ~1;
6785
Damien Lespiau8693a822013-05-03 18:48:11 +01006786 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6787 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006788 */
6789 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006790 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006791 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006792
Damien Lespiauf5adf942013-06-24 18:29:34 +01006793 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006794 hsw_compute_ips_config(crtc, pipe_config);
6795
Daniel Vetter877d48d2013-04-19 11:24:43 +02006796 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006797 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006798
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006799 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006800}
6801
Ville Syrjälä1652d192015-03-31 14:12:01 +03006802static int skylake_get_display_clock_speed(struct drm_device *dev)
6803{
6804 struct drm_i915_private *dev_priv = to_i915(dev);
6805 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6806 uint32_t cdctl = I915_READ(CDCLK_CTL);
6807 uint32_t linkrate;
6808
Damien Lespiau414355a2015-06-04 18:21:31 +01006809 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006810 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006811
6812 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6813 return 540000;
6814
6815 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006816 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006817
Damien Lespiau71cd8422015-04-30 16:39:17 +01006818 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6819 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006820 /* vco 8640 */
6821 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6822 case CDCLK_FREQ_450_432:
6823 return 432000;
6824 case CDCLK_FREQ_337_308:
6825 return 308570;
6826 case CDCLK_FREQ_675_617:
6827 return 617140;
6828 default:
6829 WARN(1, "Unknown cd freq selection\n");
6830 }
6831 } else {
6832 /* vco 8100 */
6833 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6834 case CDCLK_FREQ_450_432:
6835 return 450000;
6836 case CDCLK_FREQ_337_308:
6837 return 337500;
6838 case CDCLK_FREQ_675_617:
6839 return 675000;
6840 default:
6841 WARN(1, "Unknown cd freq selection\n");
6842 }
6843 }
6844
6845 /* error case, do as if DPLL0 isn't enabled */
6846 return 24000;
6847}
6848
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006849static int broxton_get_display_clock_speed(struct drm_device *dev)
6850{
6851 struct drm_i915_private *dev_priv = to_i915(dev);
6852 uint32_t cdctl = I915_READ(CDCLK_CTL);
6853 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6854 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6855 int cdclk;
6856
6857 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6858 return 19200;
6859
6860 cdclk = 19200 * pll_ratio / 2;
6861
6862 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6863 case BXT_CDCLK_CD2X_DIV_SEL_1:
6864 return cdclk; /* 576MHz or 624MHz */
6865 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6866 return cdclk * 2 / 3; /* 384MHz */
6867 case BXT_CDCLK_CD2X_DIV_SEL_2:
6868 return cdclk / 2; /* 288MHz */
6869 case BXT_CDCLK_CD2X_DIV_SEL_4:
6870 return cdclk / 4; /* 144MHz */
6871 }
6872
6873 /* error case, do as if DE PLL isn't enabled */
6874 return 19200;
6875}
6876
Ville Syrjälä1652d192015-03-31 14:12:01 +03006877static int broadwell_get_display_clock_speed(struct drm_device *dev)
6878{
6879 struct drm_i915_private *dev_priv = dev->dev_private;
6880 uint32_t lcpll = I915_READ(LCPLL_CTL);
6881 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6882
6883 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6884 return 800000;
6885 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6886 return 450000;
6887 else if (freq == LCPLL_CLK_FREQ_450)
6888 return 450000;
6889 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6890 return 540000;
6891 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6892 return 337500;
6893 else
6894 return 675000;
6895}
6896
6897static int haswell_get_display_clock_speed(struct drm_device *dev)
6898{
6899 struct drm_i915_private *dev_priv = dev->dev_private;
6900 uint32_t lcpll = I915_READ(LCPLL_CTL);
6901 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6902
6903 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6904 return 800000;
6905 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6906 return 450000;
6907 else if (freq == LCPLL_CLK_FREQ_450)
6908 return 450000;
6909 else if (IS_HSW_ULT(dev))
6910 return 337500;
6911 else
6912 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006913}
6914
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006915static int valleyview_get_display_clock_speed(struct drm_device *dev)
6916{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006917 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6918 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006919}
6920
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006921static int ilk_get_display_clock_speed(struct drm_device *dev)
6922{
6923 return 450000;
6924}
6925
Jesse Barnese70236a2009-09-21 10:42:27 -07006926static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006927{
Jesse Barnese70236a2009-09-21 10:42:27 -07006928 return 400000;
6929}
Jesse Barnes79e53942008-11-07 14:24:08 -08006930
Jesse Barnese70236a2009-09-21 10:42:27 -07006931static int i915_get_display_clock_speed(struct drm_device *dev)
6932{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006933 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006934}
Jesse Barnes79e53942008-11-07 14:24:08 -08006935
Jesse Barnese70236a2009-09-21 10:42:27 -07006936static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6937{
6938 return 200000;
6939}
Jesse Barnes79e53942008-11-07 14:24:08 -08006940
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006941static int pnv_get_display_clock_speed(struct drm_device *dev)
6942{
6943 u16 gcfgc = 0;
6944
6945 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6946
6947 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6948 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006949 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006950 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006951 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006952 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006953 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006954 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6955 return 200000;
6956 default:
6957 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6958 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006959 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006960 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006961 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006962 }
6963}
6964
Jesse Barnese70236a2009-09-21 10:42:27 -07006965static int i915gm_get_display_clock_speed(struct drm_device *dev)
6966{
6967 u16 gcfgc = 0;
6968
6969 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6970
6971 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006972 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006973 else {
6974 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6975 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006976 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006977 default:
6978 case GC_DISPLAY_CLOCK_190_200_MHZ:
6979 return 190000;
6980 }
6981 }
6982}
Jesse Barnes79e53942008-11-07 14:24:08 -08006983
Jesse Barnese70236a2009-09-21 10:42:27 -07006984static int i865_get_display_clock_speed(struct drm_device *dev)
6985{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006986 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006987}
6988
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006989static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006990{
6991 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006992
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006993 /*
6994 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6995 * encoding is different :(
6996 * FIXME is this the right way to detect 852GM/852GMV?
6997 */
6998 if (dev->pdev->revision == 0x1)
6999 return 133333;
7000
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007001 pci_bus_read_config_word(dev->pdev->bus,
7002 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
7003
Jesse Barnese70236a2009-09-21 10:42:27 -07007004 /* Assume that the hardware is in the high speed state. This
7005 * should be the default.
7006 */
7007 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
7008 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007009 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07007010 case GC_CLOCK_100_200:
7011 return 200000;
7012 case GC_CLOCK_166_250:
7013 return 250000;
7014 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007015 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007016 case GC_CLOCK_133_266:
7017 case GC_CLOCK_133_266_2:
7018 case GC_CLOCK_166_266:
7019 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07007020 }
7021
7022 /* Shouldn't happen */
7023 return 0;
7024}
7025
7026static int i830_get_display_clock_speed(struct drm_device *dev)
7027{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007028 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08007029}
7030
Ville Syrjälä34edce22015-05-22 11:22:33 +03007031static unsigned int intel_hpll_vco(struct drm_device *dev)
7032{
7033 struct drm_i915_private *dev_priv = dev->dev_private;
7034 static const unsigned int blb_vco[8] = {
7035 [0] = 3200000,
7036 [1] = 4000000,
7037 [2] = 5333333,
7038 [3] = 4800000,
7039 [4] = 6400000,
7040 };
7041 static const unsigned int pnv_vco[8] = {
7042 [0] = 3200000,
7043 [1] = 4000000,
7044 [2] = 5333333,
7045 [3] = 4800000,
7046 [4] = 2666667,
7047 };
7048 static const unsigned int cl_vco[8] = {
7049 [0] = 3200000,
7050 [1] = 4000000,
7051 [2] = 5333333,
7052 [3] = 6400000,
7053 [4] = 3333333,
7054 [5] = 3566667,
7055 [6] = 4266667,
7056 };
7057 static const unsigned int elk_vco[8] = {
7058 [0] = 3200000,
7059 [1] = 4000000,
7060 [2] = 5333333,
7061 [3] = 4800000,
7062 };
7063 static const unsigned int ctg_vco[8] = {
7064 [0] = 3200000,
7065 [1] = 4000000,
7066 [2] = 5333333,
7067 [3] = 6400000,
7068 [4] = 2666667,
7069 [5] = 4266667,
7070 };
7071 const unsigned int *vco_table;
7072 unsigned int vco;
7073 uint8_t tmp = 0;
7074
7075 /* FIXME other chipsets? */
7076 if (IS_GM45(dev))
7077 vco_table = ctg_vco;
7078 else if (IS_G4X(dev))
7079 vco_table = elk_vco;
7080 else if (IS_CRESTLINE(dev))
7081 vco_table = cl_vco;
7082 else if (IS_PINEVIEW(dev))
7083 vco_table = pnv_vco;
7084 else if (IS_G33(dev))
7085 vco_table = blb_vco;
7086 else
7087 return 0;
7088
7089 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
7090
7091 vco = vco_table[tmp & 0x7];
7092 if (vco == 0)
7093 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7094 else
7095 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7096
7097 return vco;
7098}
7099
7100static int gm45_get_display_clock_speed(struct drm_device *dev)
7101{
7102 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7103 uint16_t tmp = 0;
7104
7105 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7106
7107 cdclk_sel = (tmp >> 12) & 0x1;
7108
7109 switch (vco) {
7110 case 2666667:
7111 case 4000000:
7112 case 5333333:
7113 return cdclk_sel ? 333333 : 222222;
7114 case 3200000:
7115 return cdclk_sel ? 320000 : 228571;
7116 default:
7117 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7118 return 222222;
7119 }
7120}
7121
7122static int i965gm_get_display_clock_speed(struct drm_device *dev)
7123{
7124 static const uint8_t div_3200[] = { 16, 10, 8 };
7125 static const uint8_t div_4000[] = { 20, 12, 10 };
7126 static const uint8_t div_5333[] = { 24, 16, 14 };
7127 const uint8_t *div_table;
7128 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7129 uint16_t tmp = 0;
7130
7131 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7132
7133 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7134
7135 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7136 goto fail;
7137
7138 switch (vco) {
7139 case 3200000:
7140 div_table = div_3200;
7141 break;
7142 case 4000000:
7143 div_table = div_4000;
7144 break;
7145 case 5333333:
7146 div_table = div_5333;
7147 break;
7148 default:
7149 goto fail;
7150 }
7151
7152 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7153
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007154fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007155 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7156 return 200000;
7157}
7158
7159static int g33_get_display_clock_speed(struct drm_device *dev)
7160{
7161 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7162 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7163 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7164 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7165 const uint8_t *div_table;
7166 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7167 uint16_t tmp = 0;
7168
7169 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7170
7171 cdclk_sel = (tmp >> 4) & 0x7;
7172
7173 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7174 goto fail;
7175
7176 switch (vco) {
7177 case 3200000:
7178 div_table = div_3200;
7179 break;
7180 case 4000000:
7181 div_table = div_4000;
7182 break;
7183 case 4800000:
7184 div_table = div_4800;
7185 break;
7186 case 5333333:
7187 div_table = div_5333;
7188 break;
7189 default:
7190 goto fail;
7191 }
7192
7193 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7194
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007195fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007196 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7197 return 190476;
7198}
7199
Zhenyu Wang2c072452009-06-05 15:38:42 +08007200static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007201intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007202{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007203 while (*num > DATA_LINK_M_N_MASK ||
7204 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007205 *num >>= 1;
7206 *den >>= 1;
7207 }
7208}
7209
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007210static void compute_m_n(unsigned int m, unsigned int n,
7211 uint32_t *ret_m, uint32_t *ret_n)
7212{
7213 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7214 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7215 intel_reduce_m_n_ratio(ret_m, ret_n);
7216}
7217
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007218void
7219intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7220 int pixel_clock, int link_clock,
7221 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007222{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007223 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007224
7225 compute_m_n(bits_per_pixel * pixel_clock,
7226 link_clock * nlanes * 8,
7227 &m_n->gmch_m, &m_n->gmch_n);
7228
7229 compute_m_n(pixel_clock, link_clock,
7230 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007231}
7232
Chris Wilsona7615032011-01-12 17:04:08 +00007233static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7234{
Jani Nikulad330a952014-01-21 11:24:25 +02007235 if (i915.panel_use_ssc >= 0)
7236 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007237 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007238 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007239}
7240
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007241static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7242 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007243{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007244 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007245 struct drm_i915_private *dev_priv = dev->dev_private;
7246 int refclk;
7247
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007248 WARN_ON(!crtc_state->base.state);
7249
Wayne Boyer666a4532015-12-09 12:29:35 -08007250 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007251 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007252 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007253 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007254 refclk = dev_priv->vbt.lvds_ssc_freq;
7255 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007256 } else if (!IS_GEN2(dev)) {
7257 refclk = 96000;
7258 } else {
7259 refclk = 48000;
7260 }
7261
7262 return refclk;
7263}
7264
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007265static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007266{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007267 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007268}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007269
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007270static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7271{
7272 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007273}
7274
Daniel Vetterf47709a2013-03-28 10:42:02 +01007275static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007276 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007277 intel_clock_t *reduced_clock)
7278{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007279 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007280 u32 fp, fp2 = 0;
7281
7282 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007283 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007284 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007285 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007286 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007287 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007288 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007289 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007290 }
7291
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007292 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007293
Daniel Vetterf47709a2013-03-28 10:42:02 +01007294 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007295 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007296 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007297 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007298 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007299 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007300 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007301 }
7302}
7303
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007304static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7305 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007306{
7307 u32 reg_val;
7308
7309 /*
7310 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7311 * and set it to a reasonable value instead.
7312 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007313 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007314 reg_val &= 0xffffff00;
7315 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007316 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007317
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007318 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007319 reg_val &= 0x8cffffff;
7320 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007321 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007322
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007323 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007324 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007325 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007326
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007327 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007328 reg_val &= 0x00ffffff;
7329 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007330 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007331}
7332
Daniel Vetterb5518422013-05-03 11:49:48 +02007333static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7334 struct intel_link_m_n *m_n)
7335{
7336 struct drm_device *dev = crtc->base.dev;
7337 struct drm_i915_private *dev_priv = dev->dev_private;
7338 int pipe = crtc->pipe;
7339
Daniel Vettere3b95f12013-05-03 11:49:49 +02007340 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7341 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7342 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7343 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007344}
7345
7346static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007347 struct intel_link_m_n *m_n,
7348 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007349{
7350 struct drm_device *dev = crtc->base.dev;
7351 struct drm_i915_private *dev_priv = dev->dev_private;
7352 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007353 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007354
7355 if (INTEL_INFO(dev)->gen >= 5) {
7356 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7357 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7358 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7359 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007360 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7361 * for gen < 8) and if DRRS is supported (to make sure the
7362 * registers are not unnecessarily accessed).
7363 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307364 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007365 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007366 I915_WRITE(PIPE_DATA_M2(transcoder),
7367 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7368 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7369 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7370 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7371 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007372 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007373 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7374 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7375 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7376 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007377 }
7378}
7379
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307380void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007381{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307382 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7383
7384 if (m_n == M1_N1) {
7385 dp_m_n = &crtc->config->dp_m_n;
7386 dp_m2_n2 = &crtc->config->dp_m2_n2;
7387 } else if (m_n == M2_N2) {
7388
7389 /*
7390 * M2_N2 registers are not supported. Hence m2_n2 divider value
7391 * needs to be programmed into M1_N1.
7392 */
7393 dp_m_n = &crtc->config->dp_m2_n2;
7394 } else {
7395 DRM_ERROR("Unsupported divider value\n");
7396 return;
7397 }
7398
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007399 if (crtc->config->has_pch_encoder)
7400 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007401 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307402 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007403}
7404
Daniel Vetter251ac862015-06-18 10:30:24 +02007405static void vlv_compute_dpll(struct intel_crtc *crtc,
7406 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007407{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007408 u32 dpll, dpll_md;
7409
7410 /*
7411 * Enable DPIO clock input. We should never disable the reference
7412 * clock for pipe B, since VGA hotplug / manual detection depends
7413 * on it.
7414 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007415 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7416 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007417 /* We should never disable this, set it here for state tracking */
7418 if (crtc->pipe == PIPE_B)
7419 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7420 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007421 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007422
Ville Syrjäläd288f652014-10-28 13:20:22 +02007423 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007424 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007425 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007426}
7427
Ville Syrjäläd288f652014-10-28 13:20:22 +02007428static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007429 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007430{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007431 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007432 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007433 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007434 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007435 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007436 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007437
Ville Syrjäläa5805162015-05-26 20:42:30 +03007438 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007439
Ville Syrjäläd288f652014-10-28 13:20:22 +02007440 bestn = pipe_config->dpll.n;
7441 bestm1 = pipe_config->dpll.m1;
7442 bestm2 = pipe_config->dpll.m2;
7443 bestp1 = pipe_config->dpll.p1;
7444 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007445
Jesse Barnes89b667f2013-04-18 14:51:36 -07007446 /* See eDP HDMI DPIO driver vbios notes doc */
7447
7448 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007449 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007450 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007451
7452 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007453 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007454
7455 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007456 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007457 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007458 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007459
7460 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007461 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007462
7463 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007464 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7465 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7466 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007467 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007468
7469 /*
7470 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7471 * but we don't support that).
7472 * Note: don't use the DAC post divider as it seems unstable.
7473 */
7474 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007475 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007476
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007477 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007478 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007479
Jesse Barnes89b667f2013-04-18 14:51:36 -07007480 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007481 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007482 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7483 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007484 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03007485 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007486 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007487 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007488 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007489
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007490 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007491 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007492 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007493 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007494 0x0df40000);
7495 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007496 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007497 0x0df70000);
7498 } else { /* HDMI or VGA */
7499 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007500 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007501 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007502 0x0df70000);
7503 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007504 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007505 0x0df40000);
7506 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007507
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007508 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007509 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007510 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7511 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007512 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007513 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007514
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007515 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007516 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007517}
7518
Daniel Vetter251ac862015-06-18 10:30:24 +02007519static void chv_compute_dpll(struct intel_crtc *crtc,
7520 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007521{
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007522 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7523 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007524 DPLL_VCO_ENABLE;
7525 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007526 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007527
Ville Syrjäläd288f652014-10-28 13:20:22 +02007528 pipe_config->dpll_hw_state.dpll_md =
7529 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007530}
7531
Ville Syrjäläd288f652014-10-28 13:20:22 +02007532static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007533 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007534{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007535 struct drm_device *dev = crtc->base.dev;
7536 struct drm_i915_private *dev_priv = dev->dev_private;
7537 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007538 i915_reg_t dpll_reg = DPLL(crtc->pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007539 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307540 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007541 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307542 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307543 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007544
Ville Syrjäläd288f652014-10-28 13:20:22 +02007545 bestn = pipe_config->dpll.n;
7546 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7547 bestm1 = pipe_config->dpll.m1;
7548 bestm2 = pipe_config->dpll.m2 >> 22;
7549 bestp1 = pipe_config->dpll.p1;
7550 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307551 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307552 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307553 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007554
7555 /*
7556 * Enable Refclk and SSC
7557 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007558 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007559 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007560
Ville Syrjäläa5805162015-05-26 20:42:30 +03007561 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007562
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007563 /* p1 and p2 divider */
7564 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7565 5 << DPIO_CHV_S1_DIV_SHIFT |
7566 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7567 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7568 1 << DPIO_CHV_K_DIV_SHIFT);
7569
7570 /* Feedback post-divider - m2 */
7571 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7572
7573 /* Feedback refclk divider - n and m1 */
7574 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7575 DPIO_CHV_M1_DIV_BY_2 |
7576 1 << DPIO_CHV_N_DIV_SHIFT);
7577
7578 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007579 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007580
7581 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307582 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7583 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7584 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7585 if (bestm2_frac)
7586 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7587 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007588
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307589 /* Program digital lock detect threshold */
7590 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7591 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7592 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7593 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7594 if (!bestm2_frac)
7595 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7596 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7597
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007598 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307599 if (vco == 5400000) {
7600 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7601 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7602 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7603 tribuf_calcntr = 0x9;
7604 } else if (vco <= 6200000) {
7605 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7606 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7607 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7608 tribuf_calcntr = 0x9;
7609 } else if (vco <= 6480000) {
7610 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7611 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7612 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7613 tribuf_calcntr = 0x8;
7614 } else {
7615 /* Not supported. Apply the same limits as in the max case */
7616 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7617 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7618 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7619 tribuf_calcntr = 0;
7620 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007621 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7622
Ville Syrjälä968040b2015-03-11 22:52:08 +02007623 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307624 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7625 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7626 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7627
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007628 /* AFC Recal */
7629 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7630 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7631 DPIO_AFC_RECAL);
7632
Ville Syrjäläa5805162015-05-26 20:42:30 +03007633 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007634}
7635
Ville Syrjäläd288f652014-10-28 13:20:22 +02007636/**
7637 * vlv_force_pll_on - forcibly enable just the PLL
7638 * @dev_priv: i915 private structure
7639 * @pipe: pipe PLL to enable
7640 * @dpll: PLL configuration
7641 *
7642 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7643 * in cases where we need the PLL enabled even when @pipe is not going to
7644 * be enabled.
7645 */
7646void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7647 const struct dpll *dpll)
7648{
7649 struct intel_crtc *crtc =
7650 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007651 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007652 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007653 .pixel_multiplier = 1,
7654 .dpll = *dpll,
7655 };
7656
7657 if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007658 chv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007659 chv_prepare_pll(crtc, &pipe_config);
7660 chv_enable_pll(crtc, &pipe_config);
7661 } else {
Daniel Vetter251ac862015-06-18 10:30:24 +02007662 vlv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007663 vlv_prepare_pll(crtc, &pipe_config);
7664 vlv_enable_pll(crtc, &pipe_config);
7665 }
7666}
7667
7668/**
7669 * vlv_force_pll_off - forcibly disable just the PLL
7670 * @dev_priv: i915 private structure
7671 * @pipe: pipe PLL to disable
7672 *
7673 * Disable the PLL for @pipe. To be used in cases where we need
7674 * the PLL enabled even when @pipe is not going to be enabled.
7675 */
7676void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7677{
7678 if (IS_CHERRYVIEW(dev))
7679 chv_disable_pll(to_i915(dev), pipe);
7680 else
7681 vlv_disable_pll(to_i915(dev), pipe);
7682}
7683
Daniel Vetter251ac862015-06-18 10:30:24 +02007684static void i9xx_compute_dpll(struct intel_crtc *crtc,
7685 struct intel_crtc_state *crtc_state,
7686 intel_clock_t *reduced_clock,
7687 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007688{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007689 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007690 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007691 u32 dpll;
7692 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007693 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007694
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007695 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307696
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007697 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7698 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007699
7700 dpll = DPLL_VGA_MODE_DIS;
7701
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007702 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007703 dpll |= DPLLB_MODE_LVDS;
7704 else
7705 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007706
Daniel Vetteref1b4602013-06-01 17:17:04 +02007707 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007708 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007709 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007710 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007711
7712 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007713 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007714
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007715 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007716 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007717
7718 /* compute bitmask from p1 value */
7719 if (IS_PINEVIEW(dev))
7720 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7721 else {
7722 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7723 if (IS_G4X(dev) && reduced_clock)
7724 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7725 }
7726 switch (clock->p2) {
7727 case 5:
7728 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7729 break;
7730 case 7:
7731 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7732 break;
7733 case 10:
7734 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7735 break;
7736 case 14:
7737 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7738 break;
7739 }
7740 if (INTEL_INFO(dev)->gen >= 4)
7741 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7742
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007743 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007744 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007745 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007746 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7747 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7748 else
7749 dpll |= PLL_REF_INPUT_DREFCLK;
7750
7751 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007752 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007753
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007754 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007755 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007756 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007757 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007758 }
7759}
7760
Daniel Vetter251ac862015-06-18 10:30:24 +02007761static void i8xx_compute_dpll(struct intel_crtc *crtc,
7762 struct intel_crtc_state *crtc_state,
7763 intel_clock_t *reduced_clock,
7764 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007765{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007766 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007767 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007768 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007769 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007770
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007771 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307772
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007773 dpll = DPLL_VGA_MODE_DIS;
7774
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007775 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007776 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7777 } else {
7778 if (clock->p1 == 2)
7779 dpll |= PLL_P1_DIVIDE_BY_TWO;
7780 else
7781 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7782 if (clock->p2 == 4)
7783 dpll |= PLL_P2_DIVIDE_BY_4;
7784 }
7785
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007786 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007787 dpll |= DPLL_DVO_2X_MODE;
7788
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007789 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007790 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7791 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7792 else
7793 dpll |= PLL_REF_INPUT_DREFCLK;
7794
7795 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007796 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007797}
7798
Daniel Vetter8a654f32013-06-01 17:16:22 +02007799static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007800{
7801 struct drm_device *dev = intel_crtc->base.dev;
7802 struct drm_i915_private *dev_priv = dev->dev_private;
7803 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007804 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007805 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007806 uint32_t crtc_vtotal, crtc_vblank_end;
7807 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007808
7809 /* We need to be careful not to changed the adjusted mode, for otherwise
7810 * the hw state checker will get angry at the mismatch. */
7811 crtc_vtotal = adjusted_mode->crtc_vtotal;
7812 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007813
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007814 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007815 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007816 crtc_vtotal -= 1;
7817 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007818
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007819 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007820 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7821 else
7822 vsyncshift = adjusted_mode->crtc_hsync_start -
7823 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007824 if (vsyncshift < 0)
7825 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007826 }
7827
7828 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007829 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007830
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007831 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007832 (adjusted_mode->crtc_hdisplay - 1) |
7833 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007834 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007835 (adjusted_mode->crtc_hblank_start - 1) |
7836 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007837 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007838 (adjusted_mode->crtc_hsync_start - 1) |
7839 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7840
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007841 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007842 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007843 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007844 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007845 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007846 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007847 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007848 (adjusted_mode->crtc_vsync_start - 1) |
7849 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7850
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007851 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7852 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7853 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7854 * bits. */
7855 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7856 (pipe == PIPE_B || pipe == PIPE_C))
7857 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7858
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007859 /* pipesrc controls the size that is scaled from, which should
7860 * always be the user's requested size.
7861 */
7862 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007863 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7864 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007865}
7866
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007867static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007868 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007869{
7870 struct drm_device *dev = crtc->base.dev;
7871 struct drm_i915_private *dev_priv = dev->dev_private;
7872 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7873 uint32_t tmp;
7874
7875 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007876 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7877 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007878 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007879 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7880 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007881 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007882 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7883 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007884
7885 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007886 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7887 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007888 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007889 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7890 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007891 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007892 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7893 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007894
7895 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007896 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7897 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7898 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007899 }
7900
7901 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007902 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7903 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7904
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007905 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7906 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007907}
7908
Daniel Vetterf6a83282014-02-11 15:28:57 -08007909void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007910 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007911{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007912 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7913 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7914 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7915 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007916
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007917 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7918 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7919 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7920 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007921
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007922 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007923 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007924
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007925 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7926 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007927
7928 mode->hsync = drm_mode_hsync(mode);
7929 mode->vrefresh = drm_mode_vrefresh(mode);
7930 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007931}
7932
Daniel Vetter84b046f2013-02-19 18:48:54 +01007933static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7934{
7935 struct drm_device *dev = intel_crtc->base.dev;
7936 struct drm_i915_private *dev_priv = dev->dev_private;
7937 uint32_t pipeconf;
7938
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007939 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007940
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007941 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7942 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7943 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007944
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007945 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007946 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007947
Daniel Vetterff9ce462013-04-24 14:57:17 +02007948 /* only g4x and later have fancy bpc/dither controls */
Wayne Boyer666a4532015-12-09 12:29:35 -08007949 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007950 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007951 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007952 pipeconf |= PIPECONF_DITHER_EN |
7953 PIPECONF_DITHER_TYPE_SP;
7954
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007955 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007956 case 18:
7957 pipeconf |= PIPECONF_6BPC;
7958 break;
7959 case 24:
7960 pipeconf |= PIPECONF_8BPC;
7961 break;
7962 case 30:
7963 pipeconf |= PIPECONF_10BPC;
7964 break;
7965 default:
7966 /* Case prevented by intel_choose_pipe_bpp_dither. */
7967 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007968 }
7969 }
7970
7971 if (HAS_PIPE_CXSR(dev)) {
7972 if (intel_crtc->lowfreq_avail) {
7973 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7974 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7975 } else {
7976 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007977 }
7978 }
7979
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007980 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007981 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007982 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007983 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7984 else
7985 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7986 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007987 pipeconf |= PIPECONF_PROGRESSIVE;
7988
Wayne Boyer666a4532015-12-09 12:29:35 -08007989 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
7990 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007991 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007992
Daniel Vetter84b046f2013-02-19 18:48:54 +01007993 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7994 POSTING_READ(PIPECONF(intel_crtc->pipe));
7995}
7996
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007997static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7998 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007999{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008000 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008001 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07008002 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008003 intel_clock_t clock;
8004 bool ok;
Ma Lingd4906092009-03-18 20:13:27 +08008005 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008006 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008007 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008008 struct drm_connector_state *connector_state;
8009 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008010
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008011 memset(&crtc_state->dpll_hw_state, 0,
8012 sizeof(crtc_state->dpll_hw_state));
8013
Jani Nikulaa65347b2015-11-27 12:21:46 +02008014 if (crtc_state->has_dsi_encoder)
Daniel Vetter5b18e572014-04-24 23:55:06 +02008015 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008016
Jani Nikulaa65347b2015-11-27 12:21:46 +02008017 for_each_connector_in_state(state, connector, connector_state, i) {
8018 if (connector_state->crtc == &crtc->base)
8019 num_connectors++;
8020 }
8021
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008022 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008023 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03008024
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008025 /*
8026 * Returns a set of divisors for the desired target clock with
8027 * the given refclk, or FALSE. The returned values represent
8028 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
8029 * 2) / p1 / p2.
8030 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008031 limit = intel_limit(crtc_state, refclk);
8032 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008033 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008034 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03008035 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008036 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8037 return -EINVAL;
8038 }
Eric Anholtf564048e2011-03-30 13:01:02 -07008039
Jani Nikulaf2335332013-09-13 11:03:09 +03008040 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008041 crtc_state->dpll.n = clock.n;
8042 crtc_state->dpll.m1 = clock.m1;
8043 crtc_state->dpll.m2 = clock.m2;
8044 crtc_state->dpll.p1 = clock.p1;
8045 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008046 }
Eric Anholtf564048e2011-03-30 13:01:02 -07008047
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008048 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008049 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02008050 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008051 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02008052 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008053 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02008054 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008055 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008056 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02008057 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008058 }
Eric Anholtf564048e2011-03-30 13:01:02 -07008059
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008060 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07008061}
8062
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008063static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008064 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008065{
8066 struct drm_device *dev = crtc->base.dev;
8067 struct drm_i915_private *dev_priv = dev->dev_private;
8068 uint32_t tmp;
8069
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02008070 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
8071 return;
8072
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008073 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02008074 if (!(tmp & PFIT_ENABLE))
8075 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008076
Daniel Vetter06922822013-07-11 13:35:40 +02008077 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008078 if (INTEL_INFO(dev)->gen < 4) {
8079 if (crtc->pipe != PIPE_B)
8080 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008081 } else {
8082 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8083 return;
8084 }
8085
Daniel Vetter06922822013-07-11 13:35:40 +02008086 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008087 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
8088 if (INTEL_INFO(dev)->gen < 5)
8089 pipe_config->gmch_pfit.lvds_border_bits =
8090 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
8091}
8092
Jesse Barnesacbec812013-09-20 11:29:32 -07008093static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008094 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07008095{
8096 struct drm_device *dev = crtc->base.dev;
8097 struct drm_i915_private *dev_priv = dev->dev_private;
8098 int pipe = pipe_config->cpu_transcoder;
8099 intel_clock_t clock;
8100 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008101 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008102
Shobhit Kumarf573de52014-07-30 20:32:37 +05308103 /* In case of MIPI DPLL will not even be used */
8104 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
8105 return;
8106
Ville Syrjäläa5805162015-05-26 20:42:30 +03008107 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008108 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008109 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008110
8111 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8112 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8113 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8114 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8115 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8116
Imre Deakdccbea32015-06-22 23:35:51 +03008117 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008118}
8119
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008120static void
8121i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8122 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008123{
8124 struct drm_device *dev = crtc->base.dev;
8125 struct drm_i915_private *dev_priv = dev->dev_private;
8126 u32 val, base, offset;
8127 int pipe = crtc->pipe, plane = crtc->plane;
8128 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008129 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008130 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008131 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008132
Damien Lespiau42a7b082015-02-05 19:35:13 +00008133 val = I915_READ(DSPCNTR(plane));
8134 if (!(val & DISPLAY_PLANE_ENABLE))
8135 return;
8136
Damien Lespiaud9806c92015-01-21 14:07:19 +00008137 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008138 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008139 DRM_DEBUG_KMS("failed to alloc fb\n");
8140 return;
8141 }
8142
Damien Lespiau1b842c82015-01-21 13:50:54 +00008143 fb = &intel_fb->base;
8144
Daniel Vetter18c52472015-02-10 17:16:09 +00008145 if (INTEL_INFO(dev)->gen >= 4) {
8146 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008147 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008148 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8149 }
8150 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008151
8152 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008153 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008154 fb->pixel_format = fourcc;
8155 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008156
8157 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008158 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008159 offset = I915_READ(DSPTILEOFF(plane));
8160 else
8161 offset = I915_READ(DSPLINOFF(plane));
8162 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8163 } else {
8164 base = I915_READ(DSPADDR(plane));
8165 }
8166 plane_config->base = base;
8167
8168 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008169 fb->width = ((val >> 16) & 0xfff) + 1;
8170 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008171
8172 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008173 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008174
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008175 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008176 fb->pixel_format,
8177 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008178
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008179 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008180
Damien Lespiau2844a922015-01-20 12:51:48 +00008181 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8182 pipe_name(pipe), plane, fb->width, fb->height,
8183 fb->bits_per_pixel, base, fb->pitches[0],
8184 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008185
Damien Lespiau2d140302015-02-05 17:22:18 +00008186 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008187}
8188
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008189static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008190 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008191{
8192 struct drm_device *dev = crtc->base.dev;
8193 struct drm_i915_private *dev_priv = dev->dev_private;
8194 int pipe = pipe_config->cpu_transcoder;
8195 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8196 intel_clock_t clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008197 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008198 int refclk = 100000;
8199
Ville Syrjäläa5805162015-05-26 20:42:30 +03008200 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008201 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8202 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8203 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8204 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008205 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008206 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008207
8208 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008209 clock.m2 = (pll_dw0 & 0xff) << 22;
8210 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8211 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008212 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8213 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8214 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8215
Imre Deakdccbea32015-06-22 23:35:51 +03008216 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008217}
8218
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008219static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008220 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008221{
8222 struct drm_device *dev = crtc->base.dev;
8223 struct drm_i915_private *dev_priv = dev->dev_private;
8224 uint32_t tmp;
8225
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008226 if (!intel_display_power_is_enabled(dev_priv,
8227 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008228 return false;
8229
Daniel Vettere143a212013-07-04 12:01:15 +02008230 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008231 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008232
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008233 tmp = I915_READ(PIPECONF(crtc->pipe));
8234 if (!(tmp & PIPECONF_ENABLE))
8235 return false;
8236
Wayne Boyer666a4532015-12-09 12:29:35 -08008237 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008238 switch (tmp & PIPECONF_BPC_MASK) {
8239 case PIPECONF_6BPC:
8240 pipe_config->pipe_bpp = 18;
8241 break;
8242 case PIPECONF_8BPC:
8243 pipe_config->pipe_bpp = 24;
8244 break;
8245 case PIPECONF_10BPC:
8246 pipe_config->pipe_bpp = 30;
8247 break;
8248 default:
8249 break;
8250 }
8251 }
8252
Wayne Boyer666a4532015-12-09 12:29:35 -08008253 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8254 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008255 pipe_config->limited_color_range = true;
8256
Ville Syrjälä282740f2013-09-04 18:30:03 +03008257 if (INTEL_INFO(dev)->gen < 4)
8258 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8259
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008260 intel_get_pipe_timings(crtc, pipe_config);
8261
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008262 i9xx_get_pfit_config(crtc, pipe_config);
8263
Daniel Vetter6c49f242013-06-06 12:45:25 +02008264 if (INTEL_INFO(dev)->gen >= 4) {
8265 tmp = I915_READ(DPLL_MD(crtc->pipe));
8266 pipe_config->pixel_multiplier =
8267 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8268 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008269 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008270 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8271 tmp = I915_READ(DPLL(crtc->pipe));
8272 pipe_config->pixel_multiplier =
8273 ((tmp & SDVO_MULTIPLIER_MASK)
8274 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8275 } else {
8276 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8277 * port and will be fixed up in the encoder->get_config
8278 * function. */
8279 pipe_config->pixel_multiplier = 1;
8280 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008281 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Wayne Boyer666a4532015-12-09 12:29:35 -08008282 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008283 /*
8284 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8285 * on 830. Filter it out here so that we don't
8286 * report errors due to that.
8287 */
8288 if (IS_I830(dev))
8289 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8290
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008291 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8292 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008293 } else {
8294 /* Mask out read-only status bits. */
8295 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8296 DPLL_PORTC_READY_MASK |
8297 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008298 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008299
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008300 if (IS_CHERRYVIEW(dev))
8301 chv_crtc_clock_get(crtc, pipe_config);
8302 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008303 vlv_crtc_clock_get(crtc, pipe_config);
8304 else
8305 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008306
Ville Syrjälä0f646142015-08-26 19:39:18 +03008307 /*
8308 * Normally the dotclock is filled in by the encoder .get_config()
8309 * but in case the pipe is enabled w/o any ports we need a sane
8310 * default.
8311 */
8312 pipe_config->base.adjusted_mode.crtc_clock =
8313 pipe_config->port_clock / pipe_config->pixel_multiplier;
8314
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008315 return true;
8316}
8317
Paulo Zanonidde86e22012-12-01 12:04:25 -02008318static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008319{
8320 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008321 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008322 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008323 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008324 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008325 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008326 bool has_ck505 = false;
8327 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008328
8329 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008330 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008331 switch (encoder->type) {
8332 case INTEL_OUTPUT_LVDS:
8333 has_panel = true;
8334 has_lvds = true;
8335 break;
8336 case INTEL_OUTPUT_EDP:
8337 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008338 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008339 has_cpu_edp = true;
8340 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008341 default:
8342 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008343 }
8344 }
8345
Keith Packard99eb6a02011-09-26 14:29:12 -07008346 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008347 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008348 can_ssc = has_ck505;
8349 } else {
8350 has_ck505 = false;
8351 can_ssc = true;
8352 }
8353
Imre Deak2de69052013-05-08 13:14:04 +03008354 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8355 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008356
8357 /* Ironlake: try to setup display ref clock before DPLL
8358 * enabling. This is only under driver's control after
8359 * PCH B stepping, previous chipset stepping should be
8360 * ignoring this setting.
8361 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008362 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008363
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008364 /* As we must carefully and slowly disable/enable each source in turn,
8365 * compute the final state we want first and check if we need to
8366 * make any changes at all.
8367 */
8368 final = val;
8369 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008370 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008371 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008372 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008373 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8374
8375 final &= ~DREF_SSC_SOURCE_MASK;
8376 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8377 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008378
Keith Packard199e5d72011-09-22 12:01:57 -07008379 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008380 final |= DREF_SSC_SOURCE_ENABLE;
8381
8382 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8383 final |= DREF_SSC1_ENABLE;
8384
8385 if (has_cpu_edp) {
8386 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8387 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8388 else
8389 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8390 } else
8391 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8392 } else {
8393 final |= DREF_SSC_SOURCE_DISABLE;
8394 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8395 }
8396
8397 if (final == val)
8398 return;
8399
8400 /* Always enable nonspread source */
8401 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8402
8403 if (has_ck505)
8404 val |= DREF_NONSPREAD_CK505_ENABLE;
8405 else
8406 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8407
8408 if (has_panel) {
8409 val &= ~DREF_SSC_SOURCE_MASK;
8410 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008411
Keith Packard199e5d72011-09-22 12:01:57 -07008412 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008413 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008414 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008415 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008416 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008417 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008418
8419 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008420 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008421 POSTING_READ(PCH_DREF_CONTROL);
8422 udelay(200);
8423
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008424 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008425
8426 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008427 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008428 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008429 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008430 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008431 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008432 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008433 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008434 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008435
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008436 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008437 POSTING_READ(PCH_DREF_CONTROL);
8438 udelay(200);
8439 } else {
8440 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8441
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008442 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008443
8444 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008445 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008446
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008447 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008448 POSTING_READ(PCH_DREF_CONTROL);
8449 udelay(200);
8450
8451 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008452 val &= ~DREF_SSC_SOURCE_MASK;
8453 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008454
8455 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008456 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008457
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008458 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008459 POSTING_READ(PCH_DREF_CONTROL);
8460 udelay(200);
8461 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008462
8463 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008464}
8465
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008466static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008467{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008468 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008469
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008470 tmp = I915_READ(SOUTH_CHICKEN2);
8471 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8472 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008473
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008474 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8475 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8476 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008477
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008478 tmp = I915_READ(SOUTH_CHICKEN2);
8479 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8480 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008481
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008482 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8483 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8484 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008485}
8486
8487/* WaMPhyProgramming:hsw */
8488static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8489{
8490 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008491
8492 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8493 tmp &= ~(0xFF << 24);
8494 tmp |= (0x12 << 24);
8495 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8496
Paulo Zanonidde86e22012-12-01 12:04:25 -02008497 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8498 tmp |= (1 << 11);
8499 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8500
8501 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8502 tmp |= (1 << 11);
8503 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8504
Paulo Zanonidde86e22012-12-01 12:04:25 -02008505 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8506 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8507 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8508
8509 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8510 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8511 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8512
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008513 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8514 tmp &= ~(7 << 13);
8515 tmp |= (5 << 13);
8516 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008517
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008518 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8519 tmp &= ~(7 << 13);
8520 tmp |= (5 << 13);
8521 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008522
8523 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8524 tmp &= ~0xFF;
8525 tmp |= 0x1C;
8526 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8527
8528 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8529 tmp &= ~0xFF;
8530 tmp |= 0x1C;
8531 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8532
8533 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8534 tmp &= ~(0xFF << 16);
8535 tmp |= (0x1C << 16);
8536 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8537
8538 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8539 tmp &= ~(0xFF << 16);
8540 tmp |= (0x1C << 16);
8541 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8542
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008543 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8544 tmp |= (1 << 27);
8545 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008546
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008547 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8548 tmp |= (1 << 27);
8549 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008550
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008551 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8552 tmp &= ~(0xF << 28);
8553 tmp |= (4 << 28);
8554 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008555
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008556 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8557 tmp &= ~(0xF << 28);
8558 tmp |= (4 << 28);
8559 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008560}
8561
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008562/* Implements 3 different sequences from BSpec chapter "Display iCLK
8563 * Programming" based on the parameters passed:
8564 * - Sequence to enable CLKOUT_DP
8565 * - Sequence to enable CLKOUT_DP without spread
8566 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8567 */
8568static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8569 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008570{
8571 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008572 uint32_t reg, tmp;
8573
8574 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8575 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008576 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008577 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008578
Ville Syrjäläa5805162015-05-26 20:42:30 +03008579 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008580
8581 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8582 tmp &= ~SBI_SSCCTL_DISABLE;
8583 tmp |= SBI_SSCCTL_PATHALT;
8584 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8585
8586 udelay(24);
8587
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008588 if (with_spread) {
8589 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8590 tmp &= ~SBI_SSCCTL_PATHALT;
8591 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008592
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008593 if (with_fdi) {
8594 lpt_reset_fdi_mphy(dev_priv);
8595 lpt_program_fdi_mphy(dev_priv);
8596 }
8597 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008598
Ville Syrjäläc2699522015-08-27 23:55:59 +03008599 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008600 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8601 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8602 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008603
Ville Syrjäläa5805162015-05-26 20:42:30 +03008604 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008605}
8606
Paulo Zanoni47701c32013-07-23 11:19:25 -03008607/* Sequence to disable CLKOUT_DP */
8608static void lpt_disable_clkout_dp(struct drm_device *dev)
8609{
8610 struct drm_i915_private *dev_priv = dev->dev_private;
8611 uint32_t reg, tmp;
8612
Ville Syrjäläa5805162015-05-26 20:42:30 +03008613 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008614
Ville Syrjäläc2699522015-08-27 23:55:59 +03008615 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008616 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8617 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8618 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8619
8620 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8621 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8622 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8623 tmp |= SBI_SSCCTL_PATHALT;
8624 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8625 udelay(32);
8626 }
8627 tmp |= SBI_SSCCTL_DISABLE;
8628 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8629 }
8630
Ville Syrjäläa5805162015-05-26 20:42:30 +03008631 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008632}
8633
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008634#define BEND_IDX(steps) ((50 + (steps)) / 5)
8635
8636static const uint16_t sscdivintphase[] = {
8637 [BEND_IDX( 50)] = 0x3B23,
8638 [BEND_IDX( 45)] = 0x3B23,
8639 [BEND_IDX( 40)] = 0x3C23,
8640 [BEND_IDX( 35)] = 0x3C23,
8641 [BEND_IDX( 30)] = 0x3D23,
8642 [BEND_IDX( 25)] = 0x3D23,
8643 [BEND_IDX( 20)] = 0x3E23,
8644 [BEND_IDX( 15)] = 0x3E23,
8645 [BEND_IDX( 10)] = 0x3F23,
8646 [BEND_IDX( 5)] = 0x3F23,
8647 [BEND_IDX( 0)] = 0x0025,
8648 [BEND_IDX( -5)] = 0x0025,
8649 [BEND_IDX(-10)] = 0x0125,
8650 [BEND_IDX(-15)] = 0x0125,
8651 [BEND_IDX(-20)] = 0x0225,
8652 [BEND_IDX(-25)] = 0x0225,
8653 [BEND_IDX(-30)] = 0x0325,
8654 [BEND_IDX(-35)] = 0x0325,
8655 [BEND_IDX(-40)] = 0x0425,
8656 [BEND_IDX(-45)] = 0x0425,
8657 [BEND_IDX(-50)] = 0x0525,
8658};
8659
8660/*
8661 * Bend CLKOUT_DP
8662 * steps -50 to 50 inclusive, in steps of 5
8663 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8664 * change in clock period = -(steps / 10) * 5.787 ps
8665 */
8666static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8667{
8668 uint32_t tmp;
8669 int idx = BEND_IDX(steps);
8670
8671 if (WARN_ON(steps % 5 != 0))
8672 return;
8673
8674 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8675 return;
8676
8677 mutex_lock(&dev_priv->sb_lock);
8678
8679 if (steps % 10 != 0)
8680 tmp = 0xAAAAAAAB;
8681 else
8682 tmp = 0x00000000;
8683 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8684
8685 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8686 tmp &= 0xffff0000;
8687 tmp |= sscdivintphase[idx];
8688 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8689
8690 mutex_unlock(&dev_priv->sb_lock);
8691}
8692
8693#undef BEND_IDX
8694
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008695static void lpt_init_pch_refclk(struct drm_device *dev)
8696{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008697 struct intel_encoder *encoder;
8698 bool has_vga = false;
8699
Damien Lespiaub2784e12014-08-05 11:29:37 +01008700 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008701 switch (encoder->type) {
8702 case INTEL_OUTPUT_ANALOG:
8703 has_vga = true;
8704 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008705 default:
8706 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008707 }
8708 }
8709
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008710 if (has_vga) {
8711 lpt_bend_clkout_dp(to_i915(dev), 0);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008712 lpt_enable_clkout_dp(dev, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008713 } else {
Paulo Zanoni47701c32013-07-23 11:19:25 -03008714 lpt_disable_clkout_dp(dev);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008715 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008716}
8717
Paulo Zanonidde86e22012-12-01 12:04:25 -02008718/*
8719 * Initialize reference clocks when the driver loads
8720 */
8721void intel_init_pch_refclk(struct drm_device *dev)
8722{
8723 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8724 ironlake_init_pch_refclk(dev);
8725 else if (HAS_PCH_LPT(dev))
8726 lpt_init_pch_refclk(dev);
8727}
8728
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008729static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008730{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008731 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008732 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008733 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008734 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008735 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008736 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008737 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008738 bool is_lvds = false;
8739
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008740 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008741 if (connector_state->crtc != crtc_state->base.crtc)
8742 continue;
8743
8744 encoder = to_intel_encoder(connector_state->best_encoder);
8745
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008746 switch (encoder->type) {
8747 case INTEL_OUTPUT_LVDS:
8748 is_lvds = true;
8749 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008750 default:
8751 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008752 }
8753 num_connectors++;
8754 }
8755
8756 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008757 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008758 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008759 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008760 }
8761
8762 return 120000;
8763}
8764
Daniel Vetter6ff93602013-04-19 11:24:36 +02008765static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008766{
8767 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8768 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8769 int pipe = intel_crtc->pipe;
8770 uint32_t val;
8771
Daniel Vetter78114072013-06-13 00:54:57 +02008772 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008773
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008774 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008775 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008776 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008777 break;
8778 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008779 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008780 break;
8781 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008782 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008783 break;
8784 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008785 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008786 break;
8787 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008788 /* Case prevented by intel_choose_pipe_bpp_dither. */
8789 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008790 }
8791
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008792 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008793 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8794
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008795 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008796 val |= PIPECONF_INTERLACED_ILK;
8797 else
8798 val |= PIPECONF_PROGRESSIVE;
8799
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008800 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008801 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008802
Paulo Zanonic8203562012-09-12 10:06:29 -03008803 I915_WRITE(PIPECONF(pipe), val);
8804 POSTING_READ(PIPECONF(pipe));
8805}
8806
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008807/*
8808 * Set up the pipe CSC unit.
8809 *
8810 * Currently only full range RGB to limited range RGB conversion
8811 * is supported, but eventually this should handle various
8812 * RGB<->YCbCr scenarios as well.
8813 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008814static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008815{
8816 struct drm_device *dev = crtc->dev;
8817 struct drm_i915_private *dev_priv = dev->dev_private;
8818 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8819 int pipe = intel_crtc->pipe;
8820 uint16_t coeff = 0x7800; /* 1.0 */
8821
8822 /*
8823 * TODO: Check what kind of values actually come out of the pipe
8824 * with these coeff/postoff values and adjust to get the best
8825 * accuracy. Perhaps we even need to take the bpc value into
8826 * consideration.
8827 */
8828
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008829 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008830 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8831
8832 /*
8833 * GY/GU and RY/RU should be the other way around according
8834 * to BSpec, but reality doesn't agree. Just set them up in
8835 * a way that results in the correct picture.
8836 */
8837 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8838 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8839
8840 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8841 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8842
8843 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8844 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8845
8846 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8847 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8848 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8849
8850 if (INTEL_INFO(dev)->gen > 6) {
8851 uint16_t postoff = 0;
8852
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008853 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008854 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008855
8856 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8857 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8858 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8859
8860 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8861 } else {
8862 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8863
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008864 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008865 mode |= CSC_BLACK_SCREEN_OFFSET;
8866
8867 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8868 }
8869}
8870
Daniel Vetter6ff93602013-04-19 11:24:36 +02008871static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008872{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008873 struct drm_device *dev = crtc->dev;
8874 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008875 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008876 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008877 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008878 uint32_t val;
8879
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008880 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008881
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008882 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008883 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8884
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008885 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008886 val |= PIPECONF_INTERLACED_ILK;
8887 else
8888 val |= PIPECONF_PROGRESSIVE;
8889
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008890 I915_WRITE(PIPECONF(cpu_transcoder), val);
8891 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008892
8893 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8894 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008895
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05308896 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008897 val = 0;
8898
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008899 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008900 case 18:
8901 val |= PIPEMISC_DITHER_6_BPC;
8902 break;
8903 case 24:
8904 val |= PIPEMISC_DITHER_8_BPC;
8905 break;
8906 case 30:
8907 val |= PIPEMISC_DITHER_10_BPC;
8908 break;
8909 case 36:
8910 val |= PIPEMISC_DITHER_12_BPC;
8911 break;
8912 default:
8913 /* Case prevented by pipe_config_set_bpp. */
8914 BUG();
8915 }
8916
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008917 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008918 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8919
8920 I915_WRITE(PIPEMISC(pipe), val);
8921 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008922}
8923
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008924static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008925 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008926 intel_clock_t *clock,
8927 bool *has_reduced_clock,
8928 intel_clock_t *reduced_clock)
8929{
8930 struct drm_device *dev = crtc->dev;
8931 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008932 int refclk;
8933 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008934 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008935
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008936 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008937
8938 /*
8939 * Returns a set of divisors for the desired target clock with the given
8940 * refclk, or FALSE. The returned values represent the clock equation:
8941 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8942 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008943 limit = intel_limit(crtc_state, refclk);
8944 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008945 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008946 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008947 if (!ret)
8948 return false;
8949
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008950 return true;
8951}
8952
Paulo Zanonid4b19312012-11-29 11:29:32 -02008953int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8954{
8955 /*
8956 * Account for spread spectrum to avoid
8957 * oversubscribing the link. Max center spread
8958 * is 2.5%; use 5% for safety's sake.
8959 */
8960 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008961 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008962}
8963
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008964static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008965{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008966 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008967}
8968
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008969static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008970 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008971 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008972 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008973{
8974 struct drm_crtc *crtc = &intel_crtc->base;
8975 struct drm_device *dev = crtc->dev;
8976 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008977 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008978 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008979 struct drm_connector_state *connector_state;
8980 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008981 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008982 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008983 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008984
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008985 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008986 if (connector_state->crtc != crtc_state->base.crtc)
8987 continue;
8988
8989 encoder = to_intel_encoder(connector_state->best_encoder);
8990
8991 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008992 case INTEL_OUTPUT_LVDS:
8993 is_lvds = true;
8994 break;
8995 case INTEL_OUTPUT_SDVO:
8996 case INTEL_OUTPUT_HDMI:
8997 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008998 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008999 default:
9000 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009001 }
9002
9003 num_connectors++;
9004 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009005
Chris Wilsonc1858122010-12-03 21:35:48 +00009006 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07009007 factor = 21;
9008 if (is_lvds) {
9009 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02009010 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02009011 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07009012 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009013 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07009014 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00009015
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009016 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02009017 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00009018
Daniel Vetter9a7c7892013-04-04 22:20:34 +02009019 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
9020 *fp2 |= FP_CB_TUNE;
9021
Chris Wilson5eddb702010-09-11 13:48:45 +01009022 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08009023
Eric Anholta07d6782011-03-30 13:01:08 -07009024 if (is_lvds)
9025 dpll |= DPLLB_MODE_LVDS;
9026 else
9027 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02009028
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009029 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02009030 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02009031
9032 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02009033 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009034 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02009035 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08009036
Eric Anholta07d6782011-03-30 13:01:08 -07009037 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009038 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009039 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009040 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009041
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009042 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07009043 case 5:
9044 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
9045 break;
9046 case 7:
9047 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
9048 break;
9049 case 10:
9050 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
9051 break;
9052 case 14:
9053 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
9054 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009055 }
9056
Daniel Vetterb4c09f32013-04-30 14:01:42 +02009057 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05009058 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08009059 else
9060 dpll |= PLL_REF_INPUT_DREFCLK;
9061
Daniel Vetter959e16d2013-06-05 13:34:21 +02009062 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009063}
9064
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009065static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9066 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08009067{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009068 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08009069 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009070 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03009071 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01009072 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009073 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08009074
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03009075 memset(&crtc_state->dpll_hw_state, 0,
9076 sizeof(crtc_state->dpll_hw_state));
9077
Ville Syrjälä7905df22015-11-25 16:35:30 +02009078 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08009079
Paulo Zanoni5dc52982012-10-05 12:05:56 -03009080 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
9081 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
9082
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009083 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03009084 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009085 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009086 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9087 return -EINVAL;
9088 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01009089 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009090 if (!crtc_state->clock_set) {
9091 crtc_state->dpll.n = clock.n;
9092 crtc_state->dpll.m1 = clock.m1;
9093 crtc_state->dpll.m2 = clock.m2;
9094 crtc_state->dpll.p1 = clock.p1;
9095 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01009096 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009097
Paulo Zanoni5dc52982012-10-05 12:05:56 -03009098 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009099 if (crtc_state->has_pch_encoder) {
9100 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009101 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009102 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009103
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009104 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009105 &fp, &reduced_clock,
9106 has_reduced_clock ? &fp2 : NULL);
9107
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009108 crtc_state->dpll_hw_state.dpll = dpll;
9109 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009110 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009111 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009112 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009113 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009114
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009115 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009116 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03009117 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009118 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07009119 return -EINVAL;
9120 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02009121 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009122
Rodrigo Viviab585de2015-03-24 12:40:09 -07009123 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009124 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02009125 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009126 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009127
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009128 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009129}
9130
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009131static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9132 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02009133{
9134 struct drm_device *dev = crtc->base.dev;
9135 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009136 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02009137
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009138 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9139 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9140 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9141 & ~TU_SIZE_MASK;
9142 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9143 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9144 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9145}
9146
9147static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9148 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009149 struct intel_link_m_n *m_n,
9150 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009151{
9152 struct drm_device *dev = crtc->base.dev;
9153 struct drm_i915_private *dev_priv = dev->dev_private;
9154 enum pipe pipe = crtc->pipe;
9155
9156 if (INTEL_INFO(dev)->gen >= 5) {
9157 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9158 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9159 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9160 & ~TU_SIZE_MASK;
9161 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9162 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9163 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009164 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9165 * gen < 8) and if DRRS is supported (to make sure the
9166 * registers are not unnecessarily read).
9167 */
9168 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009169 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009170 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9171 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9172 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9173 & ~TU_SIZE_MASK;
9174 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9175 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9176 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9177 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009178 } else {
9179 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9180 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9181 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9182 & ~TU_SIZE_MASK;
9183 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9184 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9185 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9186 }
9187}
9188
9189void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009190 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009191{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009192 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009193 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9194 else
9195 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009196 &pipe_config->dp_m_n,
9197 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009198}
9199
Daniel Vetter72419202013-04-04 13:28:53 +02009200static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009201 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009202{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009203 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009204 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009205}
9206
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009207static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009208 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009209{
9210 struct drm_device *dev = crtc->base.dev;
9211 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07009212 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9213 uint32_t ps_ctrl = 0;
9214 int id = -1;
9215 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009216
Chandra Kondurua1b22782015-04-07 15:28:45 -07009217 /* find scaler attached to this pipe */
9218 for (i = 0; i < crtc->num_scalers; i++) {
9219 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9220 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9221 id = i;
9222 pipe_config->pch_pfit.enabled = true;
9223 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9224 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9225 break;
9226 }
9227 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009228
Chandra Kondurua1b22782015-04-07 15:28:45 -07009229 scaler_state->scaler_id = id;
9230 if (id >= 0) {
9231 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9232 } else {
9233 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009234 }
9235}
9236
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009237static void
9238skylake_get_initial_plane_config(struct intel_crtc *crtc,
9239 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009240{
9241 struct drm_device *dev = crtc->base.dev;
9242 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009243 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009244 int pipe = crtc->pipe;
9245 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009246 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009247 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009248 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009249
Damien Lespiaud9806c92015-01-21 14:07:19 +00009250 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009251 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009252 DRM_DEBUG_KMS("failed to alloc fb\n");
9253 return;
9254 }
9255
Damien Lespiau1b842c82015-01-21 13:50:54 +00009256 fb = &intel_fb->base;
9257
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009258 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009259 if (!(val & PLANE_CTL_ENABLE))
9260 goto error;
9261
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009262 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9263 fourcc = skl_format_to_fourcc(pixel_format,
9264 val & PLANE_CTL_ORDER_RGBX,
9265 val & PLANE_CTL_ALPHA_MASK);
9266 fb->pixel_format = fourcc;
9267 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9268
Damien Lespiau40f46282015-02-27 11:15:21 +00009269 tiling = val & PLANE_CTL_TILED_MASK;
9270 switch (tiling) {
9271 case PLANE_CTL_TILED_LINEAR:
9272 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9273 break;
9274 case PLANE_CTL_TILED_X:
9275 plane_config->tiling = I915_TILING_X;
9276 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9277 break;
9278 case PLANE_CTL_TILED_Y:
9279 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9280 break;
9281 case PLANE_CTL_TILED_YF:
9282 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9283 break;
9284 default:
9285 MISSING_CASE(tiling);
9286 goto error;
9287 }
9288
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009289 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9290 plane_config->base = base;
9291
9292 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9293
9294 val = I915_READ(PLANE_SIZE(pipe, 0));
9295 fb->height = ((val >> 16) & 0xfff) + 1;
9296 fb->width = ((val >> 0) & 0x1fff) + 1;
9297
9298 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjälä7b49f942016-01-12 21:08:32 +02009299 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiau40f46282015-02-27 11:15:21 +00009300 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009301 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9302
9303 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009304 fb->pixel_format,
9305 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009306
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009307 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009308
9309 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9310 pipe_name(pipe), fb->width, fb->height,
9311 fb->bits_per_pixel, base, fb->pitches[0],
9312 plane_config->size);
9313
Damien Lespiau2d140302015-02-05 17:22:18 +00009314 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009315 return;
9316
9317error:
9318 kfree(fb);
9319}
9320
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009321static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009322 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009323{
9324 struct drm_device *dev = crtc->base.dev;
9325 struct drm_i915_private *dev_priv = dev->dev_private;
9326 uint32_t tmp;
9327
9328 tmp = I915_READ(PF_CTL(crtc->pipe));
9329
9330 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009331 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009332 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9333 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009334
9335 /* We currently do not free assignements of panel fitters on
9336 * ivb/hsw (since we don't use the higher upscaling modes which
9337 * differentiates them) so just WARN about this case for now. */
9338 if (IS_GEN7(dev)) {
9339 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9340 PF_PIPE_SEL_IVB(crtc->pipe));
9341 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009342 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009343}
9344
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009345static void
9346ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9347 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009348{
9349 struct drm_device *dev = crtc->base.dev;
9350 struct drm_i915_private *dev_priv = dev->dev_private;
9351 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009352 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009353 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009354 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009355 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009356 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009357
Damien Lespiau42a7b082015-02-05 19:35:13 +00009358 val = I915_READ(DSPCNTR(pipe));
9359 if (!(val & DISPLAY_PLANE_ENABLE))
9360 return;
9361
Damien Lespiaud9806c92015-01-21 14:07:19 +00009362 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009363 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009364 DRM_DEBUG_KMS("failed to alloc fb\n");
9365 return;
9366 }
9367
Damien Lespiau1b842c82015-01-21 13:50:54 +00009368 fb = &intel_fb->base;
9369
Daniel Vetter18c52472015-02-10 17:16:09 +00009370 if (INTEL_INFO(dev)->gen >= 4) {
9371 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009372 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009373 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9374 }
9375 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009376
9377 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009378 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009379 fb->pixel_format = fourcc;
9380 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009381
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009382 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009383 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009384 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009385 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009386 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009387 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009388 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009389 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009390 }
9391 plane_config->base = base;
9392
9393 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009394 fb->width = ((val >> 16) & 0xfff) + 1;
9395 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009396
9397 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009398 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009399
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009400 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009401 fb->pixel_format,
9402 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009403
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009404 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009405
Damien Lespiau2844a922015-01-20 12:51:48 +00009406 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9407 pipe_name(pipe), fb->width, fb->height,
9408 fb->bits_per_pixel, base, fb->pitches[0],
9409 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009410
Damien Lespiau2d140302015-02-05 17:22:18 +00009411 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009412}
9413
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009414static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009415 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009416{
9417 struct drm_device *dev = crtc->base.dev;
9418 struct drm_i915_private *dev_priv = dev->dev_private;
9419 uint32_t tmp;
9420
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009421 if (!intel_display_power_is_enabled(dev_priv,
9422 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009423 return false;
9424
Daniel Vettere143a212013-07-04 12:01:15 +02009425 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009426 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009427
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009428 tmp = I915_READ(PIPECONF(crtc->pipe));
9429 if (!(tmp & PIPECONF_ENABLE))
9430 return false;
9431
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009432 switch (tmp & PIPECONF_BPC_MASK) {
9433 case PIPECONF_6BPC:
9434 pipe_config->pipe_bpp = 18;
9435 break;
9436 case PIPECONF_8BPC:
9437 pipe_config->pipe_bpp = 24;
9438 break;
9439 case PIPECONF_10BPC:
9440 pipe_config->pipe_bpp = 30;
9441 break;
9442 case PIPECONF_12BPC:
9443 pipe_config->pipe_bpp = 36;
9444 break;
9445 default:
9446 break;
9447 }
9448
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009449 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9450 pipe_config->limited_color_range = true;
9451
Daniel Vetterab9412b2013-05-03 11:49:46 +02009452 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009453 struct intel_shared_dpll *pll;
9454
Daniel Vetter88adfff2013-03-28 10:42:01 +01009455 pipe_config->has_pch_encoder = true;
9456
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009457 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9458 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9459 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009460
9461 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009462
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009463 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009464 pipe_config->shared_dpll =
9465 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009466 } else {
9467 tmp = I915_READ(PCH_DPLL_SEL);
9468 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9469 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9470 else
9471 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9472 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009473
9474 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9475
9476 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9477 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009478
9479 tmp = pipe_config->dpll_hw_state.dpll;
9480 pipe_config->pixel_multiplier =
9481 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9482 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009483
9484 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009485 } else {
9486 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009487 }
9488
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009489 intel_get_pipe_timings(crtc, pipe_config);
9490
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009491 ironlake_get_pfit_config(crtc, pipe_config);
9492
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009493 return true;
9494}
9495
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009496static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9497{
9498 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009499 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009500
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009501 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009502 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009503 pipe_name(crtc->pipe));
9504
Rob Clarke2c719b2014-12-15 13:56:32 -05009505 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9506 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03009507 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9508 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009509 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9510 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009511 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009512 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009513 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009514 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009515 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009516 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009517 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009518 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009519 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009520
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009521 /*
9522 * In theory we can still leave IRQs enabled, as long as only the HPD
9523 * interrupts remain enabled. We used to check for that, but since it's
9524 * gen-specific and since we only disable LCPLL after we fully disable
9525 * the interrupts, the check below should be enough.
9526 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009527 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009528}
9529
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009530static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9531{
9532 struct drm_device *dev = dev_priv->dev;
9533
9534 if (IS_HASWELL(dev))
9535 return I915_READ(D_COMP_HSW);
9536 else
9537 return I915_READ(D_COMP_BDW);
9538}
9539
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009540static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9541{
9542 struct drm_device *dev = dev_priv->dev;
9543
9544 if (IS_HASWELL(dev)) {
9545 mutex_lock(&dev_priv->rps.hw_lock);
9546 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9547 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009548 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009549 mutex_unlock(&dev_priv->rps.hw_lock);
9550 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009551 I915_WRITE(D_COMP_BDW, val);
9552 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009553 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009554}
9555
9556/*
9557 * This function implements pieces of two sequences from BSpec:
9558 * - Sequence for display software to disable LCPLL
9559 * - Sequence for display software to allow package C8+
9560 * The steps implemented here are just the steps that actually touch the LCPLL
9561 * register. Callers should take care of disabling all the display engine
9562 * functions, doing the mode unset, fixing interrupts, etc.
9563 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009564static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9565 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009566{
9567 uint32_t val;
9568
9569 assert_can_disable_lcpll(dev_priv);
9570
9571 val = I915_READ(LCPLL_CTL);
9572
9573 if (switch_to_fclk) {
9574 val |= LCPLL_CD_SOURCE_FCLK;
9575 I915_WRITE(LCPLL_CTL, val);
9576
9577 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9578 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9579 DRM_ERROR("Switching to FCLK failed\n");
9580
9581 val = I915_READ(LCPLL_CTL);
9582 }
9583
9584 val |= LCPLL_PLL_DISABLE;
9585 I915_WRITE(LCPLL_CTL, val);
9586 POSTING_READ(LCPLL_CTL);
9587
9588 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9589 DRM_ERROR("LCPLL still locked\n");
9590
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009591 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009592 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009593 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009594 ndelay(100);
9595
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009596 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9597 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009598 DRM_ERROR("D_COMP RCOMP still in progress\n");
9599
9600 if (allow_power_down) {
9601 val = I915_READ(LCPLL_CTL);
9602 val |= LCPLL_POWER_DOWN_ALLOW;
9603 I915_WRITE(LCPLL_CTL, val);
9604 POSTING_READ(LCPLL_CTL);
9605 }
9606}
9607
9608/*
9609 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9610 * source.
9611 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009612static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009613{
9614 uint32_t val;
9615
9616 val = I915_READ(LCPLL_CTL);
9617
9618 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9619 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9620 return;
9621
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009622 /*
9623 * Make sure we're not on PC8 state before disabling PC8, otherwise
9624 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009625 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009626 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009627
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009628 if (val & LCPLL_POWER_DOWN_ALLOW) {
9629 val &= ~LCPLL_POWER_DOWN_ALLOW;
9630 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009631 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009632 }
9633
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009634 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009635 val |= D_COMP_COMP_FORCE;
9636 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009637 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009638
9639 val = I915_READ(LCPLL_CTL);
9640 val &= ~LCPLL_PLL_DISABLE;
9641 I915_WRITE(LCPLL_CTL, val);
9642
9643 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9644 DRM_ERROR("LCPLL not locked yet\n");
9645
9646 if (val & LCPLL_CD_SOURCE_FCLK) {
9647 val = I915_READ(LCPLL_CTL);
9648 val &= ~LCPLL_CD_SOURCE_FCLK;
9649 I915_WRITE(LCPLL_CTL, val);
9650
9651 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9652 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9653 DRM_ERROR("Switching back to LCPLL failed\n");
9654 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009655
Mika Kuoppala59bad942015-01-16 11:34:40 +02009656 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009657 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009658}
9659
Paulo Zanoni765dab672014-03-07 20:08:18 -03009660/*
9661 * Package states C8 and deeper are really deep PC states that can only be
9662 * reached when all the devices on the system allow it, so even if the graphics
9663 * device allows PC8+, it doesn't mean the system will actually get to these
9664 * states. Our driver only allows PC8+ when going into runtime PM.
9665 *
9666 * The requirements for PC8+ are that all the outputs are disabled, the power
9667 * well is disabled and most interrupts are disabled, and these are also
9668 * requirements for runtime PM. When these conditions are met, we manually do
9669 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9670 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9671 * hang the machine.
9672 *
9673 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9674 * the state of some registers, so when we come back from PC8+ we need to
9675 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9676 * need to take care of the registers kept by RC6. Notice that this happens even
9677 * if we don't put the device in PCI D3 state (which is what currently happens
9678 * because of the runtime PM support).
9679 *
9680 * For more, read "Display Sequences for Package C8" on the hardware
9681 * documentation.
9682 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009683void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009684{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009685 struct drm_device *dev = dev_priv->dev;
9686 uint32_t val;
9687
Paulo Zanonic67a4702013-08-19 13:18:09 -03009688 DRM_DEBUG_KMS("Enabling package C8+\n");
9689
Ville Syrjäläc2699522015-08-27 23:55:59 +03009690 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009691 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9692 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9693 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9694 }
9695
9696 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009697 hsw_disable_lcpll(dev_priv, true, true);
9698}
9699
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009700void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009701{
9702 struct drm_device *dev = dev_priv->dev;
9703 uint32_t val;
9704
Paulo Zanonic67a4702013-08-19 13:18:09 -03009705 DRM_DEBUG_KMS("Disabling package C8+\n");
9706
9707 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009708 lpt_init_pch_refclk(dev);
9709
Ville Syrjäläc2699522015-08-27 23:55:59 +03009710 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009711 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9712 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9713 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9714 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03009715}
9716
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009717static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309718{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009719 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009720 struct intel_atomic_state *old_intel_state =
9721 to_intel_atomic_state(old_state);
9722 unsigned int req_cdclk = old_intel_state->dev_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309723
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009724 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309725}
9726
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009727/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009728static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009729{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009730 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9731 struct drm_i915_private *dev_priv = state->dev->dev_private;
9732 struct drm_crtc *crtc;
9733 struct drm_crtc_state *cstate;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009734 struct intel_crtc_state *crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009735 unsigned max_pixel_rate = 0, i;
9736 enum pipe pipe;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009737
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009738 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
9739 sizeof(intel_state->min_pixclk));
9740
9741 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009742 int pixel_rate;
9743
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009744 crtc_state = to_intel_crtc_state(cstate);
9745 if (!crtc_state->base.enable) {
9746 intel_state->min_pixclk[i] = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009747 continue;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009748 }
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009749
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009750 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009751
9752 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009753 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009754 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9755
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009756 intel_state->min_pixclk[i] = pixel_rate;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009757 }
9758
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009759 if (!intel_state->active_crtcs)
9760 return 0;
9761
9762 for_each_pipe(dev_priv, pipe)
9763 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
9764
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009765 return max_pixel_rate;
9766}
9767
9768static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9769{
9770 struct drm_i915_private *dev_priv = dev->dev_private;
9771 uint32_t val, data;
9772 int ret;
9773
9774 if (WARN((I915_READ(LCPLL_CTL) &
9775 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9776 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9777 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9778 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9779 "trying to change cdclk frequency with cdclk not enabled\n"))
9780 return;
9781
9782 mutex_lock(&dev_priv->rps.hw_lock);
9783 ret = sandybridge_pcode_write(dev_priv,
9784 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9785 mutex_unlock(&dev_priv->rps.hw_lock);
9786 if (ret) {
9787 DRM_ERROR("failed to inform pcode about cdclk change\n");
9788 return;
9789 }
9790
9791 val = I915_READ(LCPLL_CTL);
9792 val |= LCPLL_CD_SOURCE_FCLK;
9793 I915_WRITE(LCPLL_CTL, val);
9794
9795 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9796 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9797 DRM_ERROR("Switching to FCLK failed\n");
9798
9799 val = I915_READ(LCPLL_CTL);
9800 val &= ~LCPLL_CLK_FREQ_MASK;
9801
9802 switch (cdclk) {
9803 case 450000:
9804 val |= LCPLL_CLK_FREQ_450;
9805 data = 0;
9806 break;
9807 case 540000:
9808 val |= LCPLL_CLK_FREQ_54O_BDW;
9809 data = 1;
9810 break;
9811 case 337500:
9812 val |= LCPLL_CLK_FREQ_337_5_BDW;
9813 data = 2;
9814 break;
9815 case 675000:
9816 val |= LCPLL_CLK_FREQ_675_BDW;
9817 data = 3;
9818 break;
9819 default:
9820 WARN(1, "invalid cdclk frequency\n");
9821 return;
9822 }
9823
9824 I915_WRITE(LCPLL_CTL, val);
9825
9826 val = I915_READ(LCPLL_CTL);
9827 val &= ~LCPLL_CD_SOURCE_FCLK;
9828 I915_WRITE(LCPLL_CTL, val);
9829
9830 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9831 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9832 DRM_ERROR("Switching back to LCPLL failed\n");
9833
9834 mutex_lock(&dev_priv->rps.hw_lock);
9835 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9836 mutex_unlock(&dev_priv->rps.hw_lock);
9837
9838 intel_update_cdclk(dev);
9839
9840 WARN(cdclk != dev_priv->cdclk_freq,
9841 "cdclk requested %d kHz but got %d kHz\n",
9842 cdclk, dev_priv->cdclk_freq);
9843}
9844
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009845static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009846{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009847 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009848 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009849 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009850 int cdclk;
9851
9852 /*
9853 * FIXME should also account for plane ratio
9854 * once 64bpp pixel formats are supported.
9855 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009856 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009857 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009858 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009859 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009860 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009861 cdclk = 450000;
9862 else
9863 cdclk = 337500;
9864
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009865 if (cdclk > dev_priv->max_cdclk_freq) {
Maarten Lankhorst63ba5342015-11-24 11:29:03 +01009866 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9867 cdclk, dev_priv->max_cdclk_freq);
9868 return -EINVAL;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009869 }
9870
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009871 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9872 if (!intel_state->active_crtcs)
9873 intel_state->dev_cdclk = 337500;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009874
9875 return 0;
9876}
9877
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009878static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009879{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009880 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009881 struct intel_atomic_state *old_intel_state =
9882 to_intel_atomic_state(old_state);
9883 unsigned req_cdclk = old_intel_state->dev_cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009884
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009885 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009886}
9887
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009888static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9889 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009890{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009891 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009892 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009893
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009894 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009895
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009896 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009897}
9898
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309899static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9900 enum port port,
9901 struct intel_crtc_state *pipe_config)
9902{
9903 switch (port) {
9904 case PORT_A:
9905 pipe_config->ddi_pll_sel = SKL_DPLL0;
9906 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9907 break;
9908 case PORT_B:
9909 pipe_config->ddi_pll_sel = SKL_DPLL1;
9910 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9911 break;
9912 case PORT_C:
9913 pipe_config->ddi_pll_sel = SKL_DPLL2;
9914 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9915 break;
9916 default:
9917 DRM_ERROR("Incorrect port type\n");
9918 }
9919}
9920
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009921static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9922 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009923 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009924{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009925 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009926
9927 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9928 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9929
9930 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009931 case SKL_DPLL0:
9932 /*
9933 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9934 * of the shared DPLL framework and thus needs to be read out
9935 * separately
9936 */
9937 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9938 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9939 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009940 case SKL_DPLL1:
9941 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9942 break;
9943 case SKL_DPLL2:
9944 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9945 break;
9946 case SKL_DPLL3:
9947 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9948 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009949 }
9950}
9951
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009952static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9953 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009954 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009955{
9956 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9957
9958 switch (pipe_config->ddi_pll_sel) {
9959 case PORT_CLK_SEL_WRPLL1:
9960 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9961 break;
9962 case PORT_CLK_SEL_WRPLL2:
9963 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9964 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009965 case PORT_CLK_SEL_SPLL:
9966 pipe_config->shared_dpll = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02009967 break;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009968 }
9969}
9970
Daniel Vetter26804af2014-06-25 22:01:55 +03009971static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009972 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009973{
9974 struct drm_device *dev = crtc->base.dev;
9975 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009976 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009977 enum port port;
9978 uint32_t tmp;
9979
9980 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9981
9982 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9983
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07009984 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009985 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309986 else if (IS_BROXTON(dev))
9987 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009988 else
9989 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009990
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009991 if (pipe_config->shared_dpll >= 0) {
9992 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9993
9994 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9995 &pipe_config->dpll_hw_state));
9996 }
9997
Daniel Vetter26804af2014-06-25 22:01:55 +03009998 /*
9999 * Haswell has only FDI/PCH transcoder A. It is which is connected to
10000 * DDI E. So just check whether this pipe is wired to DDI E and whether
10001 * the PCH transcoder is on.
10002 */
Damien Lespiauca370452013-12-03 13:56:24 +000010003 if (INTEL_INFO(dev)->gen < 9 &&
10004 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +030010005 pipe_config->has_pch_encoder = true;
10006
10007 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
10008 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
10009 FDI_DP_PORT_WIDTH_SHIFT) + 1;
10010
10011 ironlake_get_fdi_m_n_config(crtc, pipe_config);
10012 }
10013}
10014
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010015static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010016 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010017{
10018 struct drm_device *dev = crtc->base.dev;
10019 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010020 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010021 uint32_t tmp;
10022
Daniel Vetterf458ebb2014-09-30 10:56:39 +020010023 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +020010024 POWER_DOMAIN_PIPE(crtc->pipe)))
10025 return false;
10026
Daniel Vettere143a212013-07-04 12:01:15 +020010027 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010028 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
10029
Daniel Vettereccb1402013-05-22 00:50:22 +020010030 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
10031 if (tmp & TRANS_DDI_FUNC_ENABLE) {
10032 enum pipe trans_edp_pipe;
10033 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
10034 default:
10035 WARN(1, "unknown pipe linked to edp transcoder\n");
10036 case TRANS_DDI_EDP_INPUT_A_ONOFF:
10037 case TRANS_DDI_EDP_INPUT_A_ON:
10038 trans_edp_pipe = PIPE_A;
10039 break;
10040 case TRANS_DDI_EDP_INPUT_B_ONOFF:
10041 trans_edp_pipe = PIPE_B;
10042 break;
10043 case TRANS_DDI_EDP_INPUT_C_ONOFF:
10044 trans_edp_pipe = PIPE_C;
10045 break;
10046 }
10047
10048 if (trans_edp_pipe == crtc->pipe)
10049 pipe_config->cpu_transcoder = TRANSCODER_EDP;
10050 }
10051
Daniel Vetterf458ebb2014-09-30 10:56:39 +020010052 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +020010053 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -030010054 return false;
10055
Daniel Vettereccb1402013-05-22 00:50:22 +020010056 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010057 if (!(tmp & PIPECONF_ENABLE))
10058 return false;
10059
Daniel Vetter26804af2014-06-25 22:01:55 +030010060 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010061
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010062 intel_get_pipe_timings(crtc, pipe_config);
10063
Chandra Kondurua1b22782015-04-07 15:28:45 -070010064 if (INTEL_INFO(dev)->gen >= 9) {
10065 skl_init_scalers(dev, crtc, pipe_config);
10066 }
10067
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010068 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ced2015-05-11 14:35:47 -070010069
10070 if (INTEL_INFO(dev)->gen >= 9) {
10071 pipe_config->scaler_state.scaler_id = -1;
10072 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10073 }
10074
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010075 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010076 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010077 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -080010078 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010079 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010080 }
Daniel Vetter88adfff2013-03-28 10:42:01 +010010081
Jesse Barnese59150d2014-01-07 13:30:45 -080010082 if (IS_HASWELL(dev))
10083 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10084 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010085
Clint Taylorebb69c92014-09-30 10:30:22 -070010086 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
10087 pipe_config->pixel_multiplier =
10088 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10089 } else {
10090 pipe_config->pixel_multiplier = 1;
10091 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010092
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010093 return true;
10094}
10095
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010096static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10097 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010098{
10099 struct drm_device *dev = crtc->dev;
10100 struct drm_i915_private *dev_priv = dev->dev_private;
10101 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +030010102 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010103
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010104 if (plane_state && plane_state->visible) {
10105 unsigned int width = plane_state->base.crtc_w;
10106 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010107 unsigned int stride = roundup_pow_of_two(width) * 4;
10108
10109 switch (stride) {
10110 default:
10111 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10112 width, stride);
10113 stride = 256;
10114 /* fallthrough */
10115 case 256:
10116 case 512:
10117 case 1024:
10118 case 2048:
10119 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010120 }
10121
Ville Syrjälädc41c152014-08-13 11:57:05 +030010122 cntl |= CURSOR_ENABLE |
10123 CURSOR_GAMMA_ENABLE |
10124 CURSOR_FORMAT_ARGB |
10125 CURSOR_STRIDE(stride);
10126
10127 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010128 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010129
Ville Syrjälädc41c152014-08-13 11:57:05 +030010130 if (intel_crtc->cursor_cntl != 0 &&
10131 (intel_crtc->cursor_base != base ||
10132 intel_crtc->cursor_size != size ||
10133 intel_crtc->cursor_cntl != cntl)) {
10134 /* On these chipsets we can only modify the base/size/stride
10135 * whilst the cursor is disabled.
10136 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010137 I915_WRITE(CURCNTR(PIPE_A), 0);
10138 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +030010139 intel_crtc->cursor_cntl = 0;
10140 }
10141
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010142 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010143 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010144 intel_crtc->cursor_base = base;
10145 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010146
10147 if (intel_crtc->cursor_size != size) {
10148 I915_WRITE(CURSIZE, size);
10149 intel_crtc->cursor_size = size;
10150 }
10151
Chris Wilson4b0e3332014-05-30 16:35:26 +030010152 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010153 I915_WRITE(CURCNTR(PIPE_A), cntl);
10154 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010155 intel_crtc->cursor_cntl = cntl;
10156 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010157}
10158
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010159static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10160 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010161{
10162 struct drm_device *dev = crtc->dev;
10163 struct drm_i915_private *dev_priv = dev->dev_private;
10164 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10165 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +020010166 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010167
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010168 if (plane_state && plane_state->visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +030010169 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010170 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010171 case 64:
10172 cntl |= CURSOR_MODE_64_ARGB_AX;
10173 break;
10174 case 128:
10175 cntl |= CURSOR_MODE_128_ARGB_AX;
10176 break;
10177 case 256:
10178 cntl |= CURSOR_MODE_256_ARGB_AX;
10179 break;
10180 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010181 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010182 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010183 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010184 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010185
Bob Paauwefc6f93b2015-08-31 14:03:30 -070010186 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010187 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010188
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010189 if (plane_state->base.rotation == BIT(DRM_ROTATE_180))
10190 cntl |= CURSOR_ROTATE_180;
10191 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010192
Chris Wilson4b0e3332014-05-30 16:35:26 +030010193 if (intel_crtc->cursor_cntl != cntl) {
10194 I915_WRITE(CURCNTR(pipe), cntl);
10195 POSTING_READ(CURCNTR(pipe));
10196 intel_crtc->cursor_cntl = cntl;
10197 }
10198
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010199 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010200 I915_WRITE(CURBASE(pipe), base);
10201 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010202
10203 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010204}
10205
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010206/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010207static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010208 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010209{
10210 struct drm_device *dev = crtc->dev;
10211 struct drm_i915_private *dev_priv = dev->dev_private;
10212 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10213 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010214 u32 base = intel_crtc->cursor_addr;
10215 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010216
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010217 if (plane_state) {
10218 int x = plane_state->base.crtc_x;
10219 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010220
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010221 if (x < 0) {
10222 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10223 x = -x;
10224 }
10225 pos |= x << CURSOR_X_SHIFT;
10226
10227 if (y < 0) {
10228 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10229 y = -y;
10230 }
10231 pos |= y << CURSOR_Y_SHIFT;
10232
10233 /* ILK+ do this automagically */
10234 if (HAS_GMCH_DISPLAY(dev) &&
10235 plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
10236 base += (plane_state->base.crtc_h *
10237 plane_state->base.crtc_w - 1) * 4;
10238 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010239 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010240
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010241 I915_WRITE(CURPOS(pipe), pos);
10242
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010243 if (IS_845G(dev) || IS_I865G(dev))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010244 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010245 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010246 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010247}
10248
Ville Syrjälädc41c152014-08-13 11:57:05 +030010249static bool cursor_size_ok(struct drm_device *dev,
10250 uint32_t width, uint32_t height)
10251{
10252 if (width == 0 || height == 0)
10253 return false;
10254
10255 /*
10256 * 845g/865g are special in that they are only limited by
10257 * the width of their cursors, the height is arbitrary up to
10258 * the precision of the register. Everything else requires
10259 * square cursors, limited to a few power-of-two sizes.
10260 */
10261 if (IS_845G(dev) || IS_I865G(dev)) {
10262 if ((width & 63) != 0)
10263 return false;
10264
10265 if (width > (IS_845G(dev) ? 64 : 512))
10266 return false;
10267
10268 if (height > 1023)
10269 return false;
10270 } else {
10271 switch (width | height) {
10272 case 256:
10273 case 128:
10274 if (IS_GEN2(dev))
10275 return false;
10276 case 64:
10277 break;
10278 default:
10279 return false;
10280 }
10281 }
10282
10283 return true;
10284}
10285
Jesse Barnes79e53942008-11-07 14:24:08 -080010286static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010287 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010288{
James Simmons72034252010-08-03 01:33:19 +010010289 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010290 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010291
James Simmons72034252010-08-03 01:33:19 +010010292 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010293 intel_crtc->lut_r[i] = red[i] >> 8;
10294 intel_crtc->lut_g[i] = green[i] >> 8;
10295 intel_crtc->lut_b[i] = blue[i] >> 8;
10296 }
10297
10298 intel_crtc_load_lut(crtc);
10299}
10300
Jesse Barnes79e53942008-11-07 14:24:08 -080010301/* VESA 640x480x72Hz mode to set on the pipe */
10302static struct drm_display_mode load_detect_mode = {
10303 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10304 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10305};
10306
Daniel Vettera8bb6812014-02-10 18:00:39 +010010307struct drm_framebuffer *
10308__intel_framebuffer_create(struct drm_device *dev,
10309 struct drm_mode_fb_cmd2 *mode_cmd,
10310 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010311{
10312 struct intel_framebuffer *intel_fb;
10313 int ret;
10314
10315 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010316 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010317 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010318
10319 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010320 if (ret)
10321 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010322
10323 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010324
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010325err:
10326 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010327 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010328}
10329
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010330static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010331intel_framebuffer_create(struct drm_device *dev,
10332 struct drm_mode_fb_cmd2 *mode_cmd,
10333 struct drm_i915_gem_object *obj)
10334{
10335 struct drm_framebuffer *fb;
10336 int ret;
10337
10338 ret = i915_mutex_lock_interruptible(dev);
10339 if (ret)
10340 return ERR_PTR(ret);
10341 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10342 mutex_unlock(&dev->struct_mutex);
10343
10344 return fb;
10345}
10346
Chris Wilsond2dff872011-04-19 08:36:26 +010010347static u32
10348intel_framebuffer_pitch_for_width(int width, int bpp)
10349{
10350 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10351 return ALIGN(pitch, 64);
10352}
10353
10354static u32
10355intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10356{
10357 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010358 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010359}
10360
10361static struct drm_framebuffer *
10362intel_framebuffer_create_for_mode(struct drm_device *dev,
10363 struct drm_display_mode *mode,
10364 int depth, int bpp)
10365{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010366 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010367 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010368 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010369
10370 obj = i915_gem_alloc_object(dev,
10371 intel_framebuffer_size_for_mode(mode, bpp));
10372 if (obj == NULL)
10373 return ERR_PTR(-ENOMEM);
10374
10375 mode_cmd.width = mode->hdisplay;
10376 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010377 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10378 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010379 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010380
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010381 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10382 if (IS_ERR(fb))
10383 drm_gem_object_unreference_unlocked(&obj->base);
10384
10385 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010386}
10387
10388static struct drm_framebuffer *
10389mode_fits_in_fbdev(struct drm_device *dev,
10390 struct drm_display_mode *mode)
10391{
Daniel Vetter06957262015-08-10 13:34:08 +020010392#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010393 struct drm_i915_private *dev_priv = dev->dev_private;
10394 struct drm_i915_gem_object *obj;
10395 struct drm_framebuffer *fb;
10396
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010397 if (!dev_priv->fbdev)
10398 return NULL;
10399
10400 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010401 return NULL;
10402
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010403 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010404 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010405
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010406 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010407 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10408 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010409 return NULL;
10410
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010411 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010412 return NULL;
10413
10414 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010415#else
10416 return NULL;
10417#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010418}
10419
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010420static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10421 struct drm_crtc *crtc,
10422 struct drm_display_mode *mode,
10423 struct drm_framebuffer *fb,
10424 int x, int y)
10425{
10426 struct drm_plane_state *plane_state;
10427 int hdisplay, vdisplay;
10428 int ret;
10429
10430 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10431 if (IS_ERR(plane_state))
10432 return PTR_ERR(plane_state);
10433
10434 if (mode)
10435 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10436 else
10437 hdisplay = vdisplay = 0;
10438
10439 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10440 if (ret)
10441 return ret;
10442 drm_atomic_set_fb_for_plane(plane_state, fb);
10443 plane_state->crtc_x = 0;
10444 plane_state->crtc_y = 0;
10445 plane_state->crtc_w = hdisplay;
10446 plane_state->crtc_h = vdisplay;
10447 plane_state->src_x = x << 16;
10448 plane_state->src_y = y << 16;
10449 plane_state->src_w = hdisplay << 16;
10450 plane_state->src_h = vdisplay << 16;
10451
10452 return 0;
10453}
10454
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010455bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010456 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010457 struct intel_load_detect_pipe *old,
10458 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010459{
10460 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010461 struct intel_encoder *intel_encoder =
10462 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010463 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010464 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010465 struct drm_crtc *crtc = NULL;
10466 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010467 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010468 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010469 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010470 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010471 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010472 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010473
Chris Wilsond2dff872011-04-19 08:36:26 +010010474 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010475 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010476 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010477
Rob Clark51fd3712013-11-19 12:10:12 -050010478retry:
10479 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10480 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010481 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010482
Jesse Barnes79e53942008-11-07 14:24:08 -080010483 /*
10484 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010485 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010486 * - if the connector already has an assigned crtc, use it (but make
10487 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010488 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010489 * - try to find the first unused crtc that can drive this connector,
10490 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010491 */
10492
10493 /* See if we already have a CRTC for this connector */
10494 if (encoder->crtc) {
10495 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010496
Rob Clark51fd3712013-11-19 12:10:12 -050010497 ret = drm_modeset_lock(&crtc->mutex, ctx);
10498 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010499 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010500 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10501 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010502 goto fail;
Daniel Vetter7b240562012-12-12 00:35:33 +010010503
Daniel Vetter24218aa2012-08-12 19:27:11 +020010504 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010505 old->load_detect_temp = false;
10506
10507 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010508 if (connector->dpms != DRM_MODE_DPMS_ON)
10509 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010510
Chris Wilson71731882011-04-19 23:10:58 +010010511 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010512 }
10513
10514 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010515 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010516 i++;
10517 if (!(encoder->possible_crtcs & (1 << i)))
10518 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010519 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010520 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +030010521
10522 crtc = possible_crtc;
10523 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010524 }
10525
10526 /*
10527 * If we didn't find an unused CRTC, don't use any.
10528 */
10529 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010530 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010531 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010532 }
10533
Rob Clark51fd3712013-11-19 12:10:12 -050010534 ret = drm_modeset_lock(&crtc->mutex, ctx);
10535 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010536 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010537 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10538 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010539 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010540
10541 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +020010542 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010543 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010544 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010545
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010546 state = drm_atomic_state_alloc(dev);
10547 if (!state)
10548 return false;
10549
10550 state->acquire_ctx = ctx;
10551
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010552 connector_state = drm_atomic_get_connector_state(state, connector);
10553 if (IS_ERR(connector_state)) {
10554 ret = PTR_ERR(connector_state);
10555 goto fail;
10556 }
10557
10558 connector_state->crtc = crtc;
10559 connector_state->best_encoder = &intel_encoder->base;
10560
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010561 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10562 if (IS_ERR(crtc_state)) {
10563 ret = PTR_ERR(crtc_state);
10564 goto fail;
10565 }
10566
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010567 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010568
Chris Wilson64927112011-04-20 07:25:26 +010010569 if (!mode)
10570 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010571
Chris Wilsond2dff872011-04-19 08:36:26 +010010572 /* We need a framebuffer large enough to accommodate all accesses
10573 * that the plane may generate whilst we perform load detection.
10574 * We can not rely on the fbcon either being present (we get called
10575 * during its initialisation to detect all boot displays, or it may
10576 * not even exist) or that it is large enough to satisfy the
10577 * requested mode.
10578 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010579 fb = mode_fits_in_fbdev(dev, mode);
10580 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010581 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010582 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10583 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010584 } else
10585 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010586 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010587 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010588 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010589 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010590
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010591 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10592 if (ret)
10593 goto fail;
10594
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010595 drm_mode_copy(&crtc_state->base.mode, mode);
10596
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010597 if (drm_atomic_commit(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010598 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010599 if (old->release_fb)
10600 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010601 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010602 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010603 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010604
Jesse Barnes79e53942008-11-07 14:24:08 -080010605 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010606 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010607 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010608
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010609fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010610 drm_atomic_state_free(state);
10611 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010612
Rob Clark51fd3712013-11-19 12:10:12 -050010613 if (ret == -EDEADLK) {
10614 drm_modeset_backoff(ctx);
10615 goto retry;
10616 }
10617
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010618 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010619}
10620
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010621void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010622 struct intel_load_detect_pipe *old,
10623 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010624{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010625 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010626 struct intel_encoder *intel_encoder =
10627 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010628 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010629 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010630 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010631 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010632 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010633 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010634 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010635
Chris Wilsond2dff872011-04-19 08:36:26 +010010636 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010637 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010638 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010639
Chris Wilson8261b192011-04-19 23:18:09 +010010640 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010641 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010642 if (!state)
10643 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010644
10645 state->acquire_ctx = ctx;
10646
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010647 connector_state = drm_atomic_get_connector_state(state, connector);
10648 if (IS_ERR(connector_state))
10649 goto fail;
10650
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010651 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10652 if (IS_ERR(crtc_state))
10653 goto fail;
10654
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010655 connector_state->best_encoder = NULL;
10656 connector_state->crtc = NULL;
10657
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010658 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010659
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010660 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10661 0, 0);
10662 if (ret)
10663 goto fail;
10664
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010665 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010666 if (ret)
10667 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010668
Daniel Vetter36206362012-12-10 20:42:17 +010010669 if (old->release_fb) {
10670 drm_framebuffer_unregister_private(old->release_fb);
10671 drm_framebuffer_unreference(old->release_fb);
10672 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010673
Chris Wilson0622a532011-04-21 09:32:11 +010010674 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010675 }
10676
Eric Anholtc751ce42010-03-25 11:48:48 -070010677 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010678 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10679 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010680
10681 return;
10682fail:
10683 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10684 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010685}
10686
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010687static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010688 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010689{
10690 struct drm_i915_private *dev_priv = dev->dev_private;
10691 u32 dpll = pipe_config->dpll_hw_state.dpll;
10692
10693 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010694 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010695 else if (HAS_PCH_SPLIT(dev))
10696 return 120000;
10697 else if (!IS_GEN2(dev))
10698 return 96000;
10699 else
10700 return 48000;
10701}
10702
Jesse Barnes79e53942008-11-07 14:24:08 -080010703/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010704static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010705 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010706{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010707 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010708 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010709 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010710 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010711 u32 fp;
10712 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010713 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010714 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010715
10716 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010717 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010718 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010719 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010720
10721 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010722 if (IS_PINEVIEW(dev)) {
10723 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10724 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010725 } else {
10726 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10727 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10728 }
10729
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010730 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010731 if (IS_PINEVIEW(dev))
10732 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10733 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010734 else
10735 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010736 DPLL_FPA01_P1_POST_DIV_SHIFT);
10737
10738 switch (dpll & DPLL_MODE_MASK) {
10739 case DPLLB_MODE_DAC_SERIAL:
10740 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10741 5 : 10;
10742 break;
10743 case DPLLB_MODE_LVDS:
10744 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10745 7 : 14;
10746 break;
10747 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010748 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010749 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010750 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010751 }
10752
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010753 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010754 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010755 else
Imre Deakdccbea32015-06-22 23:35:51 +030010756 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010757 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010758 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010759 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010760
10761 if (is_lvds) {
10762 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10763 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010764
10765 if (lvds & LVDS_CLKB_POWER_UP)
10766 clock.p2 = 7;
10767 else
10768 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010769 } else {
10770 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10771 clock.p1 = 2;
10772 else {
10773 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10774 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10775 }
10776 if (dpll & PLL_P2_DIVIDE_BY_4)
10777 clock.p2 = 4;
10778 else
10779 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010780 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010781
Imre Deakdccbea32015-06-22 23:35:51 +030010782 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010783 }
10784
Ville Syrjälä18442d02013-09-13 16:00:08 +030010785 /*
10786 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010787 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010788 * encoder's get_config() function.
10789 */
Imre Deakdccbea32015-06-22 23:35:51 +030010790 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010791}
10792
Ville Syrjälä6878da02013-09-13 15:59:11 +030010793int intel_dotclock_calculate(int link_freq,
10794 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010795{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010796 /*
10797 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010798 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010799 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010800 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010801 *
10802 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010803 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010804 */
10805
Ville Syrjälä6878da02013-09-13 15:59:11 +030010806 if (!m_n->link_n)
10807 return 0;
10808
10809 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10810}
10811
Ville Syrjälä18442d02013-09-13 16:00:08 +030010812static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010813 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010814{
10815 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010816
10817 /* read out port_clock from the DPLL */
10818 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010819
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010820 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010821 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010822 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010823 * agree once we know their relationship in the encoder's
10824 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010825 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010826 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010827 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10828 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010829}
10830
10831/** Returns the currently programmed mode of the given pipe. */
10832struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10833 struct drm_crtc *crtc)
10834{
Jesse Barnes548f2452011-02-17 10:40:53 -080010835 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010836 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010837 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010838 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010839 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010840 int htot = I915_READ(HTOTAL(cpu_transcoder));
10841 int hsync = I915_READ(HSYNC(cpu_transcoder));
10842 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10843 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010844 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010845
10846 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10847 if (!mode)
10848 return NULL;
10849
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010850 /*
10851 * Construct a pipe_config sufficient for getting the clock info
10852 * back out of crtc_clock_get.
10853 *
10854 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10855 * to use a real value here instead.
10856 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010857 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010858 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010859 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10860 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10861 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010862 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10863
Ville Syrjälä773ae032013-09-23 17:48:20 +030010864 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010865 mode->hdisplay = (htot & 0xffff) + 1;
10866 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10867 mode->hsync_start = (hsync & 0xffff) + 1;
10868 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10869 mode->vdisplay = (vtot & 0xffff) + 1;
10870 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10871 mode->vsync_start = (vsync & 0xffff) + 1;
10872 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10873
10874 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010875
10876 return mode;
10877}
10878
Chris Wilsonf047e392012-07-21 12:31:41 +010010879void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010880{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010881 struct drm_i915_private *dev_priv = dev->dev_private;
10882
Chris Wilsonf62a0072014-02-21 17:55:39 +000010883 if (dev_priv->mm.busy)
10884 return;
10885
Paulo Zanoni43694d62014-03-07 20:08:08 -030010886 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010887 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010888 if (INTEL_INFO(dev)->gen >= 6)
10889 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010890 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010891}
10892
10893void intel_mark_idle(struct drm_device *dev)
10894{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010895 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010896
Chris Wilsonf62a0072014-02-21 17:55:39 +000010897 if (!dev_priv->mm.busy)
10898 return;
10899
10900 dev_priv->mm.busy = false;
10901
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010902 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010903 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010904
Paulo Zanoni43694d62014-03-07 20:08:08 -030010905 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010906}
10907
Jesse Barnes79e53942008-11-07 14:24:08 -080010908static void intel_crtc_destroy(struct drm_crtc *crtc)
10909{
10910 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010911 struct drm_device *dev = crtc->dev;
10912 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010913
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010914 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010915 work = intel_crtc->unpin_work;
10916 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010917 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010918
10919 if (work) {
10920 cancel_work_sync(&work->work);
10921 kfree(work);
10922 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010923
10924 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010925
Jesse Barnes79e53942008-11-07 14:24:08 -080010926 kfree(intel_crtc);
10927}
10928
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010929static void intel_unpin_work_fn(struct work_struct *__work)
10930{
10931 struct intel_unpin_work *work =
10932 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010933 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10934 struct drm_device *dev = crtc->base.dev;
10935 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010936
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010937 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010938 intel_unpin_fb_obj(work->old_fb, primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010939 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010940
John Harrisonf06cc1b2014-11-24 18:49:37 +000010941 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010942 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010943 mutex_unlock(&dev->struct_mutex);
10944
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010945 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010946 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010947
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010948 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10949 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010950
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010951 kfree(work);
10952}
10953
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010954static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010955 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010956{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010957 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10958 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010959 unsigned long flags;
10960
10961 /* Ignore early vblank irqs */
10962 if (intel_crtc == NULL)
10963 return;
10964
Daniel Vetterf3260382014-09-15 14:55:23 +020010965 /*
10966 * This is called both by irq handlers and the reset code (to complete
10967 * lost pageflips) so needs the full irqsave spinlocks.
10968 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010969 spin_lock_irqsave(&dev->event_lock, flags);
10970 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010971
10972 /* Ensure we don't miss a work->pending update ... */
10973 smp_rmb();
10974
10975 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010976 spin_unlock_irqrestore(&dev->event_lock, flags);
10977 return;
10978 }
10979
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010980 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010981
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010982 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010983}
10984
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010985void intel_finish_page_flip(struct drm_device *dev, int pipe)
10986{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010987 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010988 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10989
Mario Kleiner49b14a52010-12-09 07:00:07 +010010990 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010991}
10992
10993void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10994{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010995 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010996 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10997
Mario Kleiner49b14a52010-12-09 07:00:07 +010010998 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010999}
11000
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011001/* Is 'a' after or equal to 'b'? */
11002static bool g4x_flip_count_after_eq(u32 a, u32 b)
11003{
11004 return !((a - b) & 0x80000000);
11005}
11006
11007static bool page_flip_finished(struct intel_crtc *crtc)
11008{
11009 struct drm_device *dev = crtc->base.dev;
11010 struct drm_i915_private *dev_priv = dev->dev_private;
11011
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030011012 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
11013 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
11014 return true;
11015
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011016 /*
11017 * The relevant registers doen't exist on pre-ctg.
11018 * As the flip done interrupt doesn't trigger for mmio
11019 * flips on gmch platforms, a flip count check isn't
11020 * really needed there. But since ctg has the registers,
11021 * include it in the check anyway.
11022 */
11023 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
11024 return true;
11025
11026 /*
11027 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
11028 * used the same base address. In that case the mmio flip might
11029 * have completed, but the CS hasn't even executed the flip yet.
11030 *
11031 * A flip count check isn't enough as the CS might have updated
11032 * the base address just after start of vblank, but before we
11033 * managed to process the interrupt. This means we'd complete the
11034 * CS flip too soon.
11035 *
11036 * Combining both checks should get us a good enough result. It may
11037 * still happen that the CS flip has been executed, but has not
11038 * yet actually completed. But in case the base address is the same
11039 * anyway, we don't really care.
11040 */
11041 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
11042 crtc->unpin_work->gtt_offset &&
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030011043 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011044 crtc->unpin_work->flip_count);
11045}
11046
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011047void intel_prepare_page_flip(struct drm_device *dev, int plane)
11048{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011049 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011050 struct intel_crtc *intel_crtc =
11051 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
11052 unsigned long flags;
11053
Daniel Vetterf3260382014-09-15 14:55:23 +020011054
11055 /*
11056 * This is called both by irq handlers and the reset code (to complete
11057 * lost pageflips) so needs the full irqsave spinlocks.
11058 *
11059 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000011060 * generate a page-flip completion irq, i.e. every modeset
11061 * is also accompanied by a spurious intel_prepare_page_flip().
11062 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011063 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011064 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000011065 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011066 spin_unlock_irqrestore(&dev->event_lock, flags);
11067}
11068
Chris Wilson60426392015-10-10 10:44:32 +010011069static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
Chris Wilsone7d841c2012-12-03 11:36:30 +000011070{
11071 /* Ensure that the work item is consistent when activating it ... */
11072 smp_wmb();
Chris Wilson60426392015-10-10 10:44:32 +010011073 atomic_set(&work->pending, INTEL_FLIP_PENDING);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011074 /* and that it is marked active as soon as the irq could fire. */
11075 smp_wmb();
11076}
11077
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011078static int intel_gen2_queue_flip(struct drm_device *dev,
11079 struct drm_crtc *crtc,
11080 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011081 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011082 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011083 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011084{
John Harrison6258fbe2015-05-29 17:43:48 +010011085 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011086 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011087 u32 flip_mask;
11088 int ret;
11089
John Harrison5fb9de12015-05-29 17:44:07 +010011090 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011091 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011092 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011093
11094 /* Can't queue multiple flips, so wait for the previous
11095 * one to finish before executing the next.
11096 */
11097 if (intel_crtc->plane)
11098 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11099 else
11100 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011101 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11102 intel_ring_emit(ring, MI_NOOP);
11103 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11104 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11105 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011106 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011107 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000011108
Chris Wilson60426392015-10-10 10:44:32 +010011109 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011110 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011111}
11112
11113static int intel_gen3_queue_flip(struct drm_device *dev,
11114 struct drm_crtc *crtc,
11115 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011116 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011117 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011118 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011119{
John Harrison6258fbe2015-05-29 17:43:48 +010011120 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011121 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011122 u32 flip_mask;
11123 int ret;
11124
John Harrison5fb9de12015-05-29 17:44:07 +010011125 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011126 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011127 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011128
11129 if (intel_crtc->plane)
11130 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11131 else
11132 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011133 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11134 intel_ring_emit(ring, MI_NOOP);
11135 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
11136 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11137 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011138 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011139 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011140
Chris Wilson60426392015-10-10 10:44:32 +010011141 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011142 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011143}
11144
11145static int intel_gen4_queue_flip(struct drm_device *dev,
11146 struct drm_crtc *crtc,
11147 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011148 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011149 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011150 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011151{
John Harrison6258fbe2015-05-29 17:43:48 +010011152 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011153 struct drm_i915_private *dev_priv = dev->dev_private;
11154 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11155 uint32_t pf, pipesrc;
11156 int ret;
11157
John Harrison5fb9de12015-05-29 17:44:07 +010011158 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011159 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011160 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011161
11162 /* i965+ uses the linear or tiled offsets from the
11163 * Display Registers (which do not change across a page-flip)
11164 * so we need only reprogram the base address.
11165 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020011166 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11167 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11168 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011169 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020011170 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011171
11172 /* XXX Enabling the panel-fitter across page-flip is so far
11173 * untested on non-native modes, so ignore it for now.
11174 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11175 */
11176 pf = 0;
11177 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011178 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011179
Chris Wilson60426392015-10-10 10:44:32 +010011180 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011181 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011182}
11183
11184static int intel_gen6_queue_flip(struct drm_device *dev,
11185 struct drm_crtc *crtc,
11186 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011187 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011188 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011189 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011190{
John Harrison6258fbe2015-05-29 17:43:48 +010011191 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011192 struct drm_i915_private *dev_priv = dev->dev_private;
11193 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11194 uint32_t pf, pipesrc;
11195 int ret;
11196
John Harrison5fb9de12015-05-29 17:44:07 +010011197 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011198 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011199 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011200
Daniel Vetter6d90c952012-04-26 23:28:05 +020011201 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11202 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11203 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011204 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011205
Chris Wilson99d9acd2012-04-17 20:37:00 +010011206 /* Contrary to the suggestions in the documentation,
11207 * "Enable Panel Fitter" does not seem to be required when page
11208 * flipping with a non-native mode, and worse causes a normal
11209 * modeset to fail.
11210 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11211 */
11212 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011213 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011214 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011215
Chris Wilson60426392015-10-10 10:44:32 +010011216 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011217 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011218}
11219
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011220static int intel_gen7_queue_flip(struct drm_device *dev,
11221 struct drm_crtc *crtc,
11222 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011223 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011224 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011225 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011226{
John Harrison6258fbe2015-05-29 17:43:48 +010011227 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011228 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011229 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010011230 int len, ret;
11231
Robin Schroereba905b2014-05-18 02:24:50 +020011232 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011233 case PLANE_A:
11234 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11235 break;
11236 case PLANE_B:
11237 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11238 break;
11239 case PLANE_C:
11240 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11241 break;
11242 default:
11243 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011244 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011245 }
11246
Chris Wilsonffe74d72013-08-26 20:58:12 +010011247 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011248 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011249 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011250 /*
11251 * On Gen 8, SRM is now taking an extra dword to accommodate
11252 * 48bits addresses, and we need a NOOP for the batch size to
11253 * stay even.
11254 */
11255 if (IS_GEN8(dev))
11256 len += 2;
11257 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011258
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011259 /*
11260 * BSpec MI_DISPLAY_FLIP for IVB:
11261 * "The full packet must be contained within the same cache line."
11262 *
11263 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11264 * cacheline, if we ever start emitting more commands before
11265 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11266 * then do the cacheline alignment, and finally emit the
11267 * MI_DISPLAY_FLIP.
11268 */
John Harrisonbba09b12015-05-29 17:44:06 +010011269 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011270 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011271 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011272
John Harrison5fb9de12015-05-29 17:44:07 +010011273 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011274 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011275 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011276
Chris Wilsonffe74d72013-08-26 20:58:12 +010011277 /* Unmask the flip-done completion message. Note that the bspec says that
11278 * we should do this for both the BCS and RCS, and that we must not unmask
11279 * more than one flip event at any time (or ensure that one flip message
11280 * can be sent by waiting for flip-done prior to queueing new flips).
11281 * Experimentation says that BCS works despite DERRMR masking all
11282 * flip-done completion events and that unmasking all planes at once
11283 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11284 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11285 */
11286 if (ring->id == RCS) {
11287 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011288 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011289 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11290 DERRMR_PIPEB_PRI_FLIP_DONE |
11291 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011292 if (IS_GEN8(dev))
Arun Siluveryf1afe242015-08-04 16:22:20 +010011293 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Damien Lespiauf4768282014-04-07 20:24:34 +010011294 MI_SRM_LRM_GLOBAL_GTT);
11295 else
Arun Siluveryf1afe242015-08-04 16:22:20 +010011296 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Damien Lespiauf4768282014-04-07 20:24:34 +010011297 MI_SRM_LRM_GLOBAL_GTT);
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011298 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011299 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011300 if (IS_GEN8(dev)) {
11301 intel_ring_emit(ring, 0);
11302 intel_ring_emit(ring, MI_NOOP);
11303 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011304 }
11305
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011306 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011307 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011308 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011309 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011310
Chris Wilson60426392015-10-10 10:44:32 +010011311 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011312 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011313}
11314
Sourab Gupta84c33a62014-06-02 16:47:17 +053011315static bool use_mmio_flip(struct intel_engine_cs *ring,
11316 struct drm_i915_gem_object *obj)
11317{
11318 /*
11319 * This is not being used for older platforms, because
11320 * non-availability of flip done interrupt forces us to use
11321 * CS flips. Older platforms derive flip done using some clever
11322 * tricks involving the flip_pending status bits and vblank irqs.
11323 * So using MMIO flips there would disrupt this mechanism.
11324 */
11325
Chris Wilson8e09bf82014-07-08 10:40:30 +010011326 if (ring == NULL)
11327 return true;
11328
Sourab Gupta84c33a62014-06-02 16:47:17 +053011329 if (INTEL_INFO(ring->dev)->gen < 5)
11330 return false;
11331
11332 if (i915.use_mmio_flip < 0)
11333 return false;
11334 else if (i915.use_mmio_flip > 0)
11335 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011336 else if (i915.enable_execlists)
11337 return true;
Alex Goinsfd8e0582015-11-25 18:43:38 -080011338 else if (obj->base.dma_buf &&
11339 !reservation_object_test_signaled_rcu(obj->base.dma_buf->resv,
11340 false))
11341 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011342 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011343 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011344}
11345
Chris Wilson60426392015-10-10 10:44:32 +010011346static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011347 unsigned int rotation,
Chris Wilson60426392015-10-10 10:44:32 +010011348 struct intel_unpin_work *work)
Damien Lespiauff944562014-11-20 14:58:16 +000011349{
11350 struct drm_device *dev = intel_crtc->base.dev;
11351 struct drm_i915_private *dev_priv = dev->dev_private;
11352 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011353 const enum pipe pipe = intel_crtc->pipe;
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011354 u32 ctl, stride, tile_height;
Damien Lespiauff944562014-11-20 14:58:16 +000011355
11356 ctl = I915_READ(PLANE_CTL(pipe, 0));
11357 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011358 switch (fb->modifier[0]) {
11359 case DRM_FORMAT_MOD_NONE:
11360 break;
11361 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011362 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011363 break;
11364 case I915_FORMAT_MOD_Y_TILED:
11365 ctl |= PLANE_CTL_TILED_Y;
11366 break;
11367 case I915_FORMAT_MOD_Yf_TILED:
11368 ctl |= PLANE_CTL_TILED_YF;
11369 break;
11370 default:
11371 MISSING_CASE(fb->modifier[0]);
11372 }
Damien Lespiauff944562014-11-20 14:58:16 +000011373
11374 /*
11375 * The stride is either expressed as a multiple of 64 bytes chunks for
11376 * linear buffers or in number of tiles for tiled buffers.
11377 */
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011378 if (intel_rotation_90_or_270(rotation)) {
11379 /* stride = Surface height in tiles */
Ville Syrjälä832be822016-01-12 21:08:33 +020011380 tile_height = intel_tile_height(dev_priv, fb->modifier[0], 0);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011381 stride = DIV_ROUND_UP(fb->height, tile_height);
11382 } else {
11383 stride = fb->pitches[0] /
Ville Syrjälä7b49f942016-01-12 21:08:32 +020011384 intel_fb_stride_alignment(dev_priv, fb->modifier[0],
11385 fb->pixel_format);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011386 }
Damien Lespiauff944562014-11-20 14:58:16 +000011387
11388 /*
11389 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11390 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11391 */
11392 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11393 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11394
Chris Wilson60426392015-10-10 10:44:32 +010011395 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
Damien Lespiauff944562014-11-20 14:58:16 +000011396 POSTING_READ(PLANE_SURF(pipe, 0));
11397}
11398
Chris Wilson60426392015-10-10 10:44:32 +010011399static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11400 struct intel_unpin_work *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011401{
11402 struct drm_device *dev = intel_crtc->base.dev;
11403 struct drm_i915_private *dev_priv = dev->dev_private;
11404 struct intel_framebuffer *intel_fb =
11405 to_intel_framebuffer(intel_crtc->base.primary->fb);
11406 struct drm_i915_gem_object *obj = intel_fb->obj;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011407 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011408 u32 dspcntr;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011409
Sourab Gupta84c33a62014-06-02 16:47:17 +053011410 dspcntr = I915_READ(reg);
11411
Damien Lespiauc5d97472014-10-25 00:11:11 +010011412 if (obj->tiling_mode != I915_TILING_NONE)
11413 dspcntr |= DISPPLANE_TILED;
11414 else
11415 dspcntr &= ~DISPPLANE_TILED;
11416
Sourab Gupta84c33a62014-06-02 16:47:17 +053011417 I915_WRITE(reg, dspcntr);
11418
Chris Wilson60426392015-10-10 10:44:32 +010011419 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011420 POSTING_READ(DSPSURF(intel_crtc->plane));
Damien Lespiauff944562014-11-20 14:58:16 +000011421}
11422
11423/*
11424 * XXX: This is the temporary way to update the plane registers until we get
11425 * around to using the usual plane update functions for MMIO flips
11426 */
Chris Wilson60426392015-10-10 10:44:32 +010011427static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
Damien Lespiauff944562014-11-20 14:58:16 +000011428{
Chris Wilson60426392015-10-10 10:44:32 +010011429 struct intel_crtc *crtc = mmio_flip->crtc;
11430 struct intel_unpin_work *work;
Damien Lespiauff944562014-11-20 14:58:16 +000011431
Chris Wilson60426392015-10-10 10:44:32 +010011432 spin_lock_irq(&crtc->base.dev->event_lock);
11433 work = crtc->unpin_work;
11434 spin_unlock_irq(&crtc->base.dev->event_lock);
11435 if (work == NULL)
11436 return;
Damien Lespiauff944562014-11-20 14:58:16 +000011437
Chris Wilson60426392015-10-10 10:44:32 +010011438 intel_mark_page_flip_active(work);
Damien Lespiauff944562014-11-20 14:58:16 +000011439
Chris Wilson60426392015-10-10 10:44:32 +010011440 intel_pipe_update_start(crtc);
11441
11442 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011443 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011444 else
11445 /* use_mmio_flip() retricts MMIO flips to ilk+ */
Chris Wilson60426392015-10-10 10:44:32 +010011446 ilk_do_mmio_flip(crtc, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011447
Chris Wilson60426392015-10-10 10:44:32 +010011448 intel_pipe_update_end(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011449}
11450
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011451static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011452{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011453 struct intel_mmio_flip *mmio_flip =
11454 container_of(work, struct intel_mmio_flip, work);
Alex Goinsfd8e0582015-11-25 18:43:38 -080011455 struct intel_framebuffer *intel_fb =
11456 to_intel_framebuffer(mmio_flip->crtc->base.primary->fb);
11457 struct drm_i915_gem_object *obj = intel_fb->obj;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011458
Chris Wilson60426392015-10-10 10:44:32 +010011459 if (mmio_flip->req) {
Daniel Vettereed29a52015-05-21 14:21:25 +020011460 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011461 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011462 false, NULL,
11463 &mmio_flip->i915->rps.mmioflips));
Chris Wilson60426392015-10-10 10:44:32 +010011464 i915_gem_request_unreference__unlocked(mmio_flip->req);
11465 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011466
Alex Goinsfd8e0582015-11-25 18:43:38 -080011467 /* For framebuffer backed by dmabuf, wait for fence */
11468 if (obj->base.dma_buf)
11469 WARN_ON(reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
11470 false, false,
11471 MAX_SCHEDULE_TIMEOUT) < 0);
11472
Chris Wilson60426392015-10-10 10:44:32 +010011473 intel_do_mmio_flip(mmio_flip);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011474 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011475}
11476
11477static int intel_queue_mmio_flip(struct drm_device *dev,
11478 struct drm_crtc *crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011479 struct drm_i915_gem_object *obj)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011480{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011481 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011482
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011483 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11484 if (mmio_flip == NULL)
11485 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011486
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011487 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011488 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011489 mmio_flip->crtc = to_intel_crtc(crtc);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011490 mmio_flip->rotation = crtc->primary->state->rotation;
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011491
11492 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11493 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011494
Sourab Gupta84c33a62014-06-02 16:47:17 +053011495 return 0;
11496}
11497
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011498static int intel_default_queue_flip(struct drm_device *dev,
11499 struct drm_crtc *crtc,
11500 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011501 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011502 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011503 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011504{
11505 return -ENODEV;
11506}
11507
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011508static bool __intel_pageflip_stall_check(struct drm_device *dev,
11509 struct drm_crtc *crtc)
11510{
11511 struct drm_i915_private *dev_priv = dev->dev_private;
11512 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11513 struct intel_unpin_work *work = intel_crtc->unpin_work;
11514 u32 addr;
11515
11516 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11517 return true;
11518
Chris Wilson908565c2015-08-12 13:08:22 +010011519 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11520 return false;
11521
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011522 if (!work->enable_stall_check)
11523 return false;
11524
11525 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011526 if (work->flip_queued_req &&
11527 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011528 return false;
11529
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011530 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011531 }
11532
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011533 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011534 return false;
11535
11536 /* Potential stall - if we see that the flip has happened,
11537 * assume a missed interrupt. */
11538 if (INTEL_INFO(dev)->gen >= 4)
11539 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11540 else
11541 addr = I915_READ(DSPADDR(intel_crtc->plane));
11542
11543 /* There is a potential issue here with a false positive after a flip
11544 * to the same address. We could address this by checking for a
11545 * non-incrementing frame counter.
11546 */
11547 return addr == work->gtt_offset;
11548}
11549
11550void intel_check_page_flip(struct drm_device *dev, int pipe)
11551{
11552 struct drm_i915_private *dev_priv = dev->dev_private;
11553 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11554 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011555 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011556
Dave Gordon6c51d462015-03-06 15:34:26 +000011557 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011558
11559 if (crtc == NULL)
11560 return;
11561
Daniel Vetterf3260382014-09-15 14:55:23 +020011562 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011563 work = intel_crtc->unpin_work;
11564 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011565 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011566 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011567 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011568 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011569 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011570 if (work != NULL &&
11571 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11572 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011573 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011574}
11575
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011576static int intel_crtc_page_flip(struct drm_crtc *crtc,
11577 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011578 struct drm_pending_vblank_event *event,
11579 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011580{
11581 struct drm_device *dev = crtc->dev;
11582 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011583 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011584 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011585 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011586 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011587 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011588 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011589 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011590 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011591 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011592 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011593
Matt Roper2ff8fde2014-07-08 07:50:07 -070011594 /*
11595 * drm_mode_page_flip_ioctl() should already catch this, but double
11596 * check to be safe. In the future we may enable pageflipping from
11597 * a disabled primary plane.
11598 */
11599 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11600 return -EBUSY;
11601
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011602 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011603 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011604 return -EINVAL;
11605
11606 /*
11607 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11608 * Note that pitch changes could also affect these register.
11609 */
11610 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011611 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11612 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011613 return -EINVAL;
11614
Chris Wilsonf900db42014-02-20 09:26:13 +000011615 if (i915_terminally_wedged(&dev_priv->gpu_error))
11616 goto out_hang;
11617
Daniel Vetterb14c5672013-09-19 12:18:32 +020011618 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011619 if (work == NULL)
11620 return -ENOMEM;
11621
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011622 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011623 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011624 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011625 INIT_WORK(&work->work, intel_unpin_work_fn);
11626
Daniel Vetter87b6b102014-05-15 15:33:46 +020011627 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011628 if (ret)
11629 goto free_work;
11630
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011631 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011632 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011633 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011634 /* Before declaring the flip queue wedged, check if
11635 * the hardware completed the operation behind our backs.
11636 */
11637 if (__intel_pageflip_stall_check(dev, crtc)) {
11638 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11639 page_flip_completed(intel_crtc);
11640 } else {
11641 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011642 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011643
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011644 drm_crtc_vblank_put(crtc);
11645 kfree(work);
11646 return -EBUSY;
11647 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011648 }
11649 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011650 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011651
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011652 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11653 flush_workqueue(dev_priv->wq);
11654
Jesse Barnes75dfca82010-02-10 15:09:44 -080011655 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011656 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011657 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011658
Matt Roperf4510a22014-04-01 15:22:40 -070011659 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011660 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011661
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011662 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011663
Chris Wilson89ed88b2015-02-16 14:31:49 +000011664 ret = i915_mutex_lock_interruptible(dev);
11665 if (ret)
11666 goto cleanup;
11667
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011668 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011669 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011670
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011671 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030011672 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011673
Wayne Boyer666a4532015-12-09 12:29:35 -080011674 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011675 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011676 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011677 /* vlv: DISPLAY_FLIP fails to change tiling */
11678 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011679 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011680 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011681 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011682 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011683 if (ring == NULL || ring->id != RCS)
11684 ring = &dev_priv->ring[BCS];
11685 } else {
11686 ring = &dev_priv->ring[RCS];
11687 }
11688
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011689 mmio_flip = use_mmio_flip(ring, obj);
11690
11691 /* When using CS flips, we want to emit semaphores between rings.
11692 * However, when using mmio flips we will create a task to do the
11693 * synchronisation, so all we want here is to pin the framebuffer
11694 * into the display plane and skip any waits.
11695 */
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011696 if (!mmio_flip) {
11697 ret = i915_gem_object_sync(obj, ring, &request);
11698 if (ret)
11699 goto cleanup_pending;
11700 }
11701
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011702 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011703 crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011704 if (ret)
11705 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011706
Tvrtko Ursulindedf2782015-09-21 10:45:35 +010011707 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11708 obj, 0);
11709 work->gtt_offset += intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011710
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011711 if (mmio_flip) {
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011712 ret = intel_queue_mmio_flip(dev, crtc, obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011713 if (ret)
11714 goto cleanup_unpin;
11715
John Harrisonf06cc1b2014-11-24 18:49:37 +000011716 i915_gem_request_assign(&work->flip_queued_req,
11717 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011718 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011719 if (!request) {
11720 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11721 if (ret)
11722 goto cleanup_unpin;
11723 }
11724
11725 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011726 page_flip_flags);
11727 if (ret)
11728 goto cleanup_unpin;
11729
John Harrison6258fbe2015-05-29 17:43:48 +010011730 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011731 }
11732
John Harrison91af1272015-06-18 13:14:56 +010011733 if (request)
John Harrison75289872015-05-29 17:43:49 +010011734 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011735
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011736 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011737 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011738
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011739 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011740 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011741 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011742
Paulo Zanonid029bca2015-10-15 10:44:46 -030011743 intel_fbc_deactivate(intel_crtc);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011744 intel_frontbuffer_flip_prepare(dev,
11745 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011746
Jesse Barnese5510fa2010-07-01 16:48:37 -070011747 trace_i915_flip_request(intel_crtc->plane, obj);
11748
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011749 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011750
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011751cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011752 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011753cleanup_pending:
John Harrison91af1272015-06-18 13:14:56 +010011754 if (request)
11755 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011756 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011757 mutex_unlock(&dev->struct_mutex);
11758cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011759 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011760 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011761
Chris Wilson89ed88b2015-02-16 14:31:49 +000011762 drm_gem_object_unreference_unlocked(&obj->base);
11763 drm_framebuffer_unreference(work->old_fb);
11764
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011765 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011766 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011767 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011768
Daniel Vetter87b6b102014-05-15 15:33:46 +020011769 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011770free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011771 kfree(work);
11772
Chris Wilsonf900db42014-02-20 09:26:13 +000011773 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011774 struct drm_atomic_state *state;
11775 struct drm_plane_state *plane_state;
11776
Chris Wilsonf900db42014-02-20 09:26:13 +000011777out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011778 state = drm_atomic_state_alloc(dev);
11779 if (!state)
11780 return -ENOMEM;
11781 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11782
11783retry:
11784 plane_state = drm_atomic_get_plane_state(state, primary);
11785 ret = PTR_ERR_OR_ZERO(plane_state);
11786 if (!ret) {
11787 drm_atomic_set_fb_for_plane(plane_state, fb);
11788
11789 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11790 if (!ret)
11791 ret = drm_atomic_commit(state);
11792 }
11793
11794 if (ret == -EDEADLK) {
11795 drm_modeset_backoff(state->acquire_ctx);
11796 drm_atomic_state_clear(state);
11797 goto retry;
11798 }
11799
11800 if (ret)
11801 drm_atomic_state_free(state);
11802
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011803 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011804 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011805 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011806 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011807 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011808 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011809 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011810}
11811
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011812
11813/**
11814 * intel_wm_need_update - Check whether watermarks need updating
11815 * @plane: drm plane
11816 * @state: new plane state
11817 *
11818 * Check current plane state versus the new one to determine whether
11819 * watermarks need to be recalculated.
11820 *
11821 * Returns true or false.
11822 */
11823static bool intel_wm_need_update(struct drm_plane *plane,
11824 struct drm_plane_state *state)
11825{
Matt Roperd21fbe82015-09-24 15:53:12 -070011826 struct intel_plane_state *new = to_intel_plane_state(state);
11827 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11828
11829 /* Update watermarks on tiling or size changes. */
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011830 if (new->visible != cur->visible)
11831 return true;
11832
11833 if (!cur->base.fb || !new->base.fb)
11834 return false;
11835
11836 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11837 cur->base.rotation != new->base.rotation ||
Matt Roperd21fbe82015-09-24 15:53:12 -070011838 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11839 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11840 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11841 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011842 return true;
11843
11844 return false;
11845}
11846
Matt Roperd21fbe82015-09-24 15:53:12 -070011847static bool needs_scaling(struct intel_plane_state *state)
11848{
11849 int src_w = drm_rect_width(&state->src) >> 16;
11850 int src_h = drm_rect_height(&state->src) >> 16;
11851 int dst_w = drm_rect_width(&state->dst);
11852 int dst_h = drm_rect_height(&state->dst);
11853
11854 return (src_w != dst_w || src_h != dst_h);
11855}
11856
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011857int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11858 struct drm_plane_state *plane_state)
11859{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011860 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011861 struct drm_crtc *crtc = crtc_state->crtc;
11862 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11863 struct drm_plane *plane = plane_state->plane;
11864 struct drm_device *dev = crtc->dev;
11865 struct drm_i915_private *dev_priv = dev->dev_private;
11866 struct intel_plane_state *old_plane_state =
11867 to_intel_plane_state(plane->state);
11868 int idx = intel_crtc->base.base.id, ret;
11869 int i = drm_plane_index(plane);
11870 bool mode_changed = needs_modeset(crtc_state);
11871 bool was_crtc_enabled = crtc->state->active;
11872 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011873 bool turn_off, turn_on, visible, was_visible;
11874 struct drm_framebuffer *fb = plane_state->fb;
11875
11876 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11877 plane->type != DRM_PLANE_TYPE_CURSOR) {
11878 ret = skl_update_scaler_plane(
11879 to_intel_crtc_state(crtc_state),
11880 to_intel_plane_state(plane_state));
11881 if (ret)
11882 return ret;
11883 }
11884
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011885 was_visible = old_plane_state->visible;
11886 visible = to_intel_plane_state(plane_state)->visible;
11887
11888 if (!was_crtc_enabled && WARN_ON(was_visible))
11889 was_visible = false;
11890
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010011891 /*
11892 * Visibility is calculated as if the crtc was on, but
11893 * after scaler setup everything depends on it being off
11894 * when the crtc isn't active.
11895 */
11896 if (!is_crtc_enabled)
11897 to_intel_plane_state(plane_state)->visible = visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011898
11899 if (!was_visible && !visible)
11900 return 0;
11901
11902 turn_off = was_visible && (!visible || mode_changed);
11903 turn_on = visible && (!was_visible || mode_changed);
11904
11905 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11906 plane->base.id, fb ? fb->base.id : -1);
11907
11908 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11909 plane->base.id, was_visible, visible,
11910 turn_off, turn_on, mode_changed);
11911
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011912 if (turn_on || turn_off) {
11913 pipe_config->wm_changed = true;
11914
Ville Syrjälä852eb002015-06-24 22:00:07 +030011915 /* must disable cxsr around plane enable/disable */
11916 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11917 if (is_crtc_enabled)
11918 intel_crtc->atomic.wait_vblank = true;
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011919 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011920 }
11921 } else if (intel_wm_need_update(plane, plane_state)) {
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011922 pipe_config->wm_changed = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011923 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011924
Matt Roper396e33a2016-01-06 11:34:30 -080011925 /* Pre-gen9 platforms need two-step watermark updates */
11926 if (pipe_config->wm_changed && INTEL_INFO(dev)->gen < 9 &&
11927 dev_priv->display.optimize_watermarks)
11928 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
11929
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011930 if (visible || was_visible)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011931 intel_crtc->atomic.fb_bits |=
11932 to_intel_plane(plane)->frontbuffer_bit;
11933
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011934 switch (plane->type) {
11935 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011936 intel_crtc->atomic.pre_disable_primary = turn_off;
11937 intel_crtc->atomic.post_enable_primary = turn_on;
11938
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011939 if (turn_off) {
11940 /*
11941 * FIXME: Actually if we will still have any other
11942 * plane enabled on the pipe we could let IPS enabled
11943 * still, but for now lets consider that when we make
11944 * primary invisible by setting DSPCNTR to 0 on
11945 * update_primary_plane function IPS needs to be
11946 * disable.
11947 */
11948 intel_crtc->atomic.disable_ips = true;
11949
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011950 intel_crtc->atomic.disable_fbc = true;
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011951 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011952
11953 /*
11954 * FBC does not work on some platforms for rotated
11955 * planes, so disable it when rotation is not 0 and
11956 * update it when rotation is set back to 0.
11957 *
11958 * FIXME: This is redundant with the fbc update done in
11959 * the primary plane enable function except that that
11960 * one is done too late. We eventually need to unify
11961 * this.
11962 */
11963
11964 if (visible &&
11965 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11966 dev_priv->fbc.crtc == intel_crtc &&
11967 plane_state->rotation != BIT(DRM_ROTATE_0))
11968 intel_crtc->atomic.disable_fbc = true;
11969
11970 /*
11971 * BDW signals flip done immediately if the plane
11972 * is disabled, even if the plane enable is already
11973 * armed to occur at the next vblank :(
11974 */
11975 if (turn_on && IS_BROADWELL(dev))
11976 intel_crtc->atomic.wait_vblank = true;
11977
11978 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11979 break;
11980 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011981 break;
11982 case DRM_PLANE_TYPE_OVERLAY:
Matt Roperd21fbe82015-09-24 15:53:12 -070011983 /*
11984 * WaCxSRDisabledForSpriteScaling:ivb
11985 *
11986 * cstate->update_wm was already set above, so this flag will
11987 * take effect when we commit and program watermarks.
11988 */
11989 if (IS_IVYBRIDGE(dev) &&
11990 needs_scaling(to_intel_plane_state(plane_state)) &&
11991 !needs_scaling(old_plane_state)) {
11992 to_intel_crtc_state(crtc_state)->disable_lp_wm = true;
11993 } else if (turn_off && !mode_changed) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011994 intel_crtc->atomic.wait_vblank = true;
11995 intel_crtc->atomic.update_sprite_watermarks |=
11996 1 << i;
11997 }
Matt Roperd21fbe82015-09-24 15:53:12 -070011998
11999 break;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012000 }
12001 return 0;
12002}
12003
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012004static bool encoders_cloneable(const struct intel_encoder *a,
12005 const struct intel_encoder *b)
12006{
12007 /* masks could be asymmetric, so check both ways */
12008 return a == b || (a->cloneable & (1 << b->type) &&
12009 b->cloneable & (1 << a->type));
12010}
12011
12012static bool check_single_encoder_cloning(struct drm_atomic_state *state,
12013 struct intel_crtc *crtc,
12014 struct intel_encoder *encoder)
12015{
12016 struct intel_encoder *source_encoder;
12017 struct drm_connector *connector;
12018 struct drm_connector_state *connector_state;
12019 int i;
12020
12021 for_each_connector_in_state(state, connector, connector_state, i) {
12022 if (connector_state->crtc != &crtc->base)
12023 continue;
12024
12025 source_encoder =
12026 to_intel_encoder(connector_state->best_encoder);
12027 if (!encoders_cloneable(encoder, source_encoder))
12028 return false;
12029 }
12030
12031 return true;
12032}
12033
12034static bool check_encoder_cloning(struct drm_atomic_state *state,
12035 struct intel_crtc *crtc)
12036{
12037 struct intel_encoder *encoder;
12038 struct drm_connector *connector;
12039 struct drm_connector_state *connector_state;
12040 int i;
12041
12042 for_each_connector_in_state(state, connector, connector_state, i) {
12043 if (connector_state->crtc != &crtc->base)
12044 continue;
12045
12046 encoder = to_intel_encoder(connector_state->best_encoder);
12047 if (!check_single_encoder_cloning(state, crtc, encoder))
12048 return false;
12049 }
12050
12051 return true;
12052}
12053
12054static int intel_crtc_atomic_check(struct drm_crtc *crtc,
12055 struct drm_crtc_state *crtc_state)
12056{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012057 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020012058 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012059 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012060 struct intel_crtc_state *pipe_config =
12061 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012062 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012063 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012064 bool mode_changed = needs_modeset(crtc_state);
12065
12066 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
12067 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
12068 return -EINVAL;
12069 }
12070
Ville Syrjälä852eb002015-06-24 22:00:07 +030012071 if (mode_changed && !crtc_state->active)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012072 pipe_config->wm_changed = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012073
Maarten Lankhorstad421372015-06-15 12:33:42 +020012074 if (mode_changed && crtc_state->enable &&
12075 dev_priv->display.crtc_compute_clock &&
12076 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
12077 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
12078 pipe_config);
12079 if (ret)
12080 return ret;
12081 }
12082
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012083 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012084 if (dev_priv->display.compute_pipe_wm) {
12085 ret = dev_priv->display.compute_pipe_wm(intel_crtc, state);
Matt Roper396e33a2016-01-06 11:34:30 -080012086 if (ret) {
12087 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070012088 return ret;
Matt Roper396e33a2016-01-06 11:34:30 -080012089 }
12090 }
12091
12092 if (dev_priv->display.compute_intermediate_wm &&
12093 !to_intel_atomic_state(state)->skip_intermediate_wm) {
12094 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
12095 return 0;
12096
12097 /*
12098 * Calculate 'intermediate' watermarks that satisfy both the
12099 * old state and the new state. We can program these
12100 * immediately.
12101 */
12102 ret = dev_priv->display.compute_intermediate_wm(crtc->dev,
12103 intel_crtc,
12104 pipe_config);
12105 if (ret) {
12106 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
12107 return ret;
12108 }
Matt Roper86c8bbb2015-09-24 15:53:16 -070012109 }
12110
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012111 if (INTEL_INFO(dev)->gen >= 9) {
12112 if (mode_changed)
12113 ret = skl_update_scaler_crtc(pipe_config);
12114
12115 if (!ret)
12116 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12117 pipe_config);
12118 }
12119
12120 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012121}
12122
Jani Nikula65b38e02015-04-13 11:26:56 +030012123static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012124 .mode_set_base_atomic = intel_pipe_set_base_atomic,
12125 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080012126 .atomic_begin = intel_begin_crtc_commit,
12127 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012128 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012129};
12130
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012131static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12132{
12133 struct intel_connector *connector;
12134
12135 for_each_intel_connector(dev, connector) {
12136 if (connector->base.encoder) {
12137 connector->base.state->best_encoder =
12138 connector->base.encoder;
12139 connector->base.state->crtc =
12140 connector->base.encoder->crtc;
12141 } else {
12142 connector->base.state->best_encoder = NULL;
12143 connector->base.state->crtc = NULL;
12144 }
12145 }
12146}
12147
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012148static void
Robin Schroereba905b2014-05-18 02:24:50 +020012149connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012150 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012151{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012152 int bpp = pipe_config->pipe_bpp;
12153
12154 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
12155 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012156 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012157
12158 /* Don't use an invalid EDID bpc value */
12159 if (connector->base.display_info.bpc &&
12160 connector->base.display_info.bpc * 3 < bpp) {
12161 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12162 bpp, connector->base.display_info.bpc*3);
12163 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12164 }
12165
12166 /* Clamp bpp to 8 on screens without EDID 1.4 */
12167 if (connector->base.display_info.bpc == 0 && bpp > 24) {
12168 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
12169 bpp);
12170 pipe_config->pipe_bpp = 24;
12171 }
12172}
12173
12174static int
12175compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012176 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012177{
12178 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012179 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012180 struct drm_connector *connector;
12181 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012182 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012183
Wayne Boyer666a4532015-12-09 12:29:35 -080012184 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012185 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012186 else if (INTEL_INFO(dev)->gen >= 5)
12187 bpp = 12*3;
12188 else
12189 bpp = 8*3;
12190
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012191
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012192 pipe_config->pipe_bpp = bpp;
12193
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012194 state = pipe_config->base.state;
12195
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012196 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012197 for_each_connector_in_state(state, connector, connector_state, i) {
12198 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012199 continue;
12200
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012201 connected_sink_compute_bpp(to_intel_connector(connector),
12202 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012203 }
12204
12205 return bpp;
12206}
12207
Daniel Vetter644db712013-09-19 14:53:58 +020012208static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12209{
12210 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12211 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012212 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012213 mode->crtc_hdisplay, mode->crtc_hsync_start,
12214 mode->crtc_hsync_end, mode->crtc_htotal,
12215 mode->crtc_vdisplay, mode->crtc_vsync_start,
12216 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12217}
12218
Daniel Vetterc0b03412013-05-28 12:05:54 +020012219static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012220 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012221 const char *context)
12222{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012223 struct drm_device *dev = crtc->base.dev;
12224 struct drm_plane *plane;
12225 struct intel_plane *intel_plane;
12226 struct intel_plane_state *state;
12227 struct drm_framebuffer *fb;
12228
12229 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12230 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012231
12232 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
12233 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12234 pipe_config->pipe_bpp, pipe_config->dither);
12235 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12236 pipe_config->has_pch_encoder,
12237 pipe_config->fdi_lanes,
12238 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12239 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12240 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012241 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012242 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012243 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012244 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12245 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12246 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012247
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012248 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012249 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012250 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012251 pipe_config->dp_m2_n2.gmch_m,
12252 pipe_config->dp_m2_n2.gmch_n,
12253 pipe_config->dp_m2_n2.link_m,
12254 pipe_config->dp_m2_n2.link_n,
12255 pipe_config->dp_m2_n2.tu);
12256
Daniel Vetter55072d12014-11-20 16:10:28 +010012257 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12258 pipe_config->has_audio,
12259 pipe_config->has_infoframe);
12260
Daniel Vetterc0b03412013-05-28 12:05:54 +020012261 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012262 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012263 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012264 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12265 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012266 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012267 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12268 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012269 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12270 crtc->num_scalers,
12271 pipe_config->scaler_state.scaler_users,
12272 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012273 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12274 pipe_config->gmch_pfit.control,
12275 pipe_config->gmch_pfit.pgm_ratios,
12276 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012277 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012278 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012279 pipe_config->pch_pfit.size,
12280 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012281 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012282 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012283
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012284 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030012285 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012286 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012287 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012288 pipe_config->ddi_pll_sel,
12289 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012290 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012291 pipe_config->dpll_hw_state.pll0,
12292 pipe_config->dpll_hw_state.pll1,
12293 pipe_config->dpll_hw_state.pll2,
12294 pipe_config->dpll_hw_state.pll3,
12295 pipe_config->dpll_hw_state.pll6,
12296 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012297 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012298 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012299 pipe_config->dpll_hw_state.pcsdw12);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070012300 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012301 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12302 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12303 pipe_config->ddi_pll_sel,
12304 pipe_config->dpll_hw_state.ctrl1,
12305 pipe_config->dpll_hw_state.cfgcr1,
12306 pipe_config->dpll_hw_state.cfgcr2);
12307 } else if (HAS_DDI(dev)) {
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012308 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012309 pipe_config->ddi_pll_sel,
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012310 pipe_config->dpll_hw_state.wrpll,
12311 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012312 } else {
12313 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12314 "fp0: 0x%x, fp1: 0x%x\n",
12315 pipe_config->dpll_hw_state.dpll,
12316 pipe_config->dpll_hw_state.dpll_md,
12317 pipe_config->dpll_hw_state.fp0,
12318 pipe_config->dpll_hw_state.fp1);
12319 }
12320
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012321 DRM_DEBUG_KMS("planes on this crtc\n");
12322 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12323 intel_plane = to_intel_plane(plane);
12324 if (intel_plane->pipe != crtc->pipe)
12325 continue;
12326
12327 state = to_intel_plane_state(plane->state);
12328 fb = state->base.fb;
12329 if (!fb) {
12330 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12331 "disabled, scaler_id = %d\n",
12332 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12333 plane->base.id, intel_plane->pipe,
12334 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12335 drm_plane_index(plane), state->scaler_id);
12336 continue;
12337 }
12338
12339 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12340 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12341 plane->base.id, intel_plane->pipe,
12342 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12343 drm_plane_index(plane));
12344 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12345 fb->base.id, fb->width, fb->height, fb->pixel_format);
12346 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12347 state->scaler_id,
12348 state->src.x1 >> 16, state->src.y1 >> 16,
12349 drm_rect_width(&state->src) >> 16,
12350 drm_rect_height(&state->src) >> 16,
12351 state->dst.x1, state->dst.y1,
12352 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12353 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012354}
12355
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012356static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012357{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012358 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012359 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012360 unsigned int used_ports = 0;
12361
12362 /*
12363 * Walk the connector list instead of the encoder
12364 * list to detect the problem on ddi platforms
12365 * where there's just one encoder per digital port.
12366 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020012367 drm_for_each_connector(connector, dev) {
12368 struct drm_connector_state *connector_state;
12369 struct intel_encoder *encoder;
12370
12371 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12372 if (!connector_state)
12373 connector_state = connector->state;
12374
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012375 if (!connector_state->best_encoder)
12376 continue;
12377
12378 encoder = to_intel_encoder(connector_state->best_encoder);
12379
12380 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012381
12382 switch (encoder->type) {
12383 unsigned int port_mask;
12384 case INTEL_OUTPUT_UNKNOWN:
12385 if (WARN_ON(!HAS_DDI(dev)))
12386 break;
12387 case INTEL_OUTPUT_DISPLAYPORT:
12388 case INTEL_OUTPUT_HDMI:
12389 case INTEL_OUTPUT_EDP:
12390 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12391
12392 /* the same port mustn't appear more than once */
12393 if (used_ports & port_mask)
12394 return false;
12395
12396 used_ports |= port_mask;
12397 default:
12398 break;
12399 }
12400 }
12401
12402 return true;
12403}
12404
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012405static void
12406clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12407{
12408 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012409 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012410 struct intel_dpll_hw_state dpll_hw_state;
12411 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012412 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012413 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012414
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012415 /* FIXME: before the switch to atomic started, a new pipe_config was
12416 * kzalloc'd. Code that depends on any field being zero should be
12417 * fixed, so that the crtc_state can be safely duplicated. For now,
12418 * only fields that are know to not cause problems are preserved. */
12419
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012420 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012421 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012422 shared_dpll = crtc_state->shared_dpll;
12423 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012424 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012425 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012426
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012427 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012428
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012429 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012430 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012431 crtc_state->shared_dpll = shared_dpll;
12432 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012433 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012434 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012435}
12436
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012437static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012438intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012439 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012440{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012441 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012442 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012443 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012444 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012445 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012446 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012447 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012448
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012449 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012450
Daniel Vettere143a212013-07-04 12:01:15 +020012451 pipe_config->cpu_transcoder =
12452 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012453
Imre Deak2960bc92013-07-30 13:36:32 +030012454 /*
12455 * Sanitize sync polarity flags based on requested ones. If neither
12456 * positive or negative polarity is requested, treat this as meaning
12457 * negative polarity.
12458 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012459 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012460 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012461 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012462
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012463 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012464 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012465 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012466
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012467 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12468 pipe_config);
12469 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012470 goto fail;
12471
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012472 /*
12473 * Determine the real pipe dimensions. Note that stereo modes can
12474 * increase the actual pipe size due to the frame doubling and
12475 * insertion of additional space for blanks between the frame. This
12476 * is stored in the crtc timings. We use the requested mode to do this
12477 * computation to clearly distinguish it from the adjusted mode, which
12478 * can be changed by the connectors in the below retry loop.
12479 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012480 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012481 &pipe_config->pipe_src_w,
12482 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012483
Daniel Vettere29c22c2013-02-21 00:00:16 +010012484encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012485 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012486 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012487 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012488
Daniel Vetter135c81b2013-07-21 21:37:09 +020012489 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012490 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12491 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012492
Daniel Vetter7758a112012-07-08 19:40:39 +020012493 /* Pass our mode to the connectors and the CRTC to give them a chance to
12494 * adjust it according to limitations or connector properties, and also
12495 * a chance to reject the mode entirely.
12496 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012497 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012498 if (connector_state->crtc != crtc)
12499 continue;
12500
12501 encoder = to_intel_encoder(connector_state->best_encoder);
12502
Daniel Vetterefea6e82013-07-21 21:36:59 +020012503 if (!(encoder->compute_config(encoder, pipe_config))) {
12504 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012505 goto fail;
12506 }
12507 }
12508
Daniel Vetterff9a6752013-06-01 17:16:21 +020012509 /* Set default port clock if not overwritten by the encoder. Needs to be
12510 * done afterwards in case the encoder adjusts the mode. */
12511 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012512 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012513 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012514
Daniel Vettera43f6e02013-06-07 23:10:32 +020012515 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012516 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012517 DRM_DEBUG_KMS("CRTC fixup failed\n");
12518 goto fail;
12519 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012520
12521 if (ret == RETRY) {
12522 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12523 ret = -EINVAL;
12524 goto fail;
12525 }
12526
12527 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12528 retry = false;
12529 goto encoder_retry;
12530 }
12531
Daniel Vettere8fa4272015-08-12 11:43:34 +020012532 /* Dithering seems to not pass-through bits correctly when it should, so
12533 * only enable it on 6bpc panels. */
12534 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020012535 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012536 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012537
Daniel Vetter7758a112012-07-08 19:40:39 +020012538fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012539 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012540}
12541
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012542static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012543intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012544{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012545 struct drm_crtc *crtc;
12546 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012547 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012548
Ville Syrjälä76688512014-01-10 11:28:06 +020012549 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012550 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012551 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012552
12553 /* Update hwmode for vblank functions */
12554 if (crtc->state->active)
12555 crtc->hwmode = crtc->state->adjusted_mode;
12556 else
12557 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020012558
12559 /*
12560 * Update legacy state to satisfy fbc code. This can
12561 * be removed when fbc uses the atomic state.
12562 */
12563 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12564 struct drm_plane_state *plane_state = crtc->primary->state;
12565
12566 crtc->primary->fb = plane_state->fb;
12567 crtc->x = plane_state->src_x >> 16;
12568 crtc->y = plane_state->src_y >> 16;
12569 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012570 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012571}
12572
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012573static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012574{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012575 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012576
12577 if (clock1 == clock2)
12578 return true;
12579
12580 if (!clock1 || !clock2)
12581 return false;
12582
12583 diff = abs(clock1 - clock2);
12584
12585 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12586 return true;
12587
12588 return false;
12589}
12590
Daniel Vetter25c5b262012-07-08 22:08:04 +020012591#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12592 list_for_each_entry((intel_crtc), \
12593 &(dev)->mode_config.crtc_list, \
12594 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +020012595 for_each_if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012596
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012597static bool
12598intel_compare_m_n(unsigned int m, unsigned int n,
12599 unsigned int m2, unsigned int n2,
12600 bool exact)
12601{
12602 if (m == m2 && n == n2)
12603 return true;
12604
12605 if (exact || !m || !n || !m2 || !n2)
12606 return false;
12607
12608 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12609
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012610 if (n > n2) {
12611 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012612 m2 <<= 1;
12613 n2 <<= 1;
12614 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012615 } else if (n < n2) {
12616 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012617 m <<= 1;
12618 n <<= 1;
12619 }
12620 }
12621
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012622 if (n != n2)
12623 return false;
12624
12625 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012626}
12627
12628static bool
12629intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12630 struct intel_link_m_n *m2_n2,
12631 bool adjust)
12632{
12633 if (m_n->tu == m2_n2->tu &&
12634 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12635 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12636 intel_compare_m_n(m_n->link_m, m_n->link_n,
12637 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12638 if (adjust)
12639 *m2_n2 = *m_n;
12640
12641 return true;
12642 }
12643
12644 return false;
12645}
12646
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012647static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012648intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012649 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012650 struct intel_crtc_state *pipe_config,
12651 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012652{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012653 bool ret = true;
12654
12655#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12656 do { \
12657 if (!adjust) \
12658 DRM_ERROR(fmt, ##__VA_ARGS__); \
12659 else \
12660 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12661 } while (0)
12662
Daniel Vetter66e985c2013-06-05 13:34:20 +020012663#define PIPE_CONF_CHECK_X(name) \
12664 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012665 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012666 "(expected 0x%08x, found 0x%08x)\n", \
12667 current_config->name, \
12668 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012669 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012670 }
12671
Daniel Vetter08a24032013-04-19 11:25:34 +020012672#define PIPE_CONF_CHECK_I(name) \
12673 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012674 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012675 "(expected %i, found %i)\n", \
12676 current_config->name, \
12677 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012678 ret = false; \
12679 }
12680
12681#define PIPE_CONF_CHECK_M_N(name) \
12682 if (!intel_compare_link_m_n(&current_config->name, \
12683 &pipe_config->name,\
12684 adjust)) { \
12685 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12686 "(expected tu %i gmch %i/%i link %i/%i, " \
12687 "found tu %i, gmch %i/%i link %i/%i)\n", \
12688 current_config->name.tu, \
12689 current_config->name.gmch_m, \
12690 current_config->name.gmch_n, \
12691 current_config->name.link_m, \
12692 current_config->name.link_n, \
12693 pipe_config->name.tu, \
12694 pipe_config->name.gmch_m, \
12695 pipe_config->name.gmch_n, \
12696 pipe_config->name.link_m, \
12697 pipe_config->name.link_n); \
12698 ret = false; \
12699 }
12700
12701#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12702 if (!intel_compare_link_m_n(&current_config->name, \
12703 &pipe_config->name, adjust) && \
12704 !intel_compare_link_m_n(&current_config->alt_name, \
12705 &pipe_config->name, adjust)) { \
12706 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12707 "(expected tu %i gmch %i/%i link %i/%i, " \
12708 "or tu %i gmch %i/%i link %i/%i, " \
12709 "found tu %i, gmch %i/%i link %i/%i)\n", \
12710 current_config->name.tu, \
12711 current_config->name.gmch_m, \
12712 current_config->name.gmch_n, \
12713 current_config->name.link_m, \
12714 current_config->name.link_n, \
12715 current_config->alt_name.tu, \
12716 current_config->alt_name.gmch_m, \
12717 current_config->alt_name.gmch_n, \
12718 current_config->alt_name.link_m, \
12719 current_config->alt_name.link_n, \
12720 pipe_config->name.tu, \
12721 pipe_config->name.gmch_m, \
12722 pipe_config->name.gmch_n, \
12723 pipe_config->name.link_m, \
12724 pipe_config->name.link_n); \
12725 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012726 }
12727
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012728/* This is required for BDW+ where there is only one set of registers for
12729 * switching between high and low RR.
12730 * This macro can be used whenever a comparison has to be made between one
12731 * hw state and multiple sw state variables.
12732 */
12733#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12734 if ((current_config->name != pipe_config->name) && \
12735 (current_config->alt_name != pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012736 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012737 "(expected %i or %i, found %i)\n", \
12738 current_config->name, \
12739 current_config->alt_name, \
12740 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012741 ret = false; \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012742 }
12743
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012744#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12745 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012746 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012747 "(expected %i, found %i)\n", \
12748 current_config->name & (mask), \
12749 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012750 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012751 }
12752
Ville Syrjälä5e550652013-09-06 23:29:07 +030012753#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12754 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012755 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012756 "(expected %i, found %i)\n", \
12757 current_config->name, \
12758 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012759 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012760 }
12761
Daniel Vetterbb760062013-06-06 14:55:52 +020012762#define PIPE_CONF_QUIRK(quirk) \
12763 ((current_config->quirks | pipe_config->quirks) & (quirk))
12764
Daniel Vettereccb1402013-05-22 00:50:22 +020012765 PIPE_CONF_CHECK_I(cpu_transcoder);
12766
Daniel Vetter08a24032013-04-19 11:25:34 +020012767 PIPE_CONF_CHECK_I(has_pch_encoder);
12768 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012769 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012770
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012771 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012772 PIPE_CONF_CHECK_I(lane_count);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012773
12774 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012775 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012776
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012777 if (current_config->has_drrs)
12778 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12779 } else
12780 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012781
Jani Nikulaa65347b2015-11-27 12:21:46 +020012782 PIPE_CONF_CHECK_I(has_dsi_encoder);
12783
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012784 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12785 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12786 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12787 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12788 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12789 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012790
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012791 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12792 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12793 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12794 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12795 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12796 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012797
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012798 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020012799 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012800 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
Wayne Boyer666a4532015-12-09 12:29:35 -080012801 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012802 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012803 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012804
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012805 PIPE_CONF_CHECK_I(has_audio);
12806
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012807 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012808 DRM_MODE_FLAG_INTERLACE);
12809
Daniel Vetterbb760062013-06-06 14:55:52 +020012810 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012811 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012812 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012813 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012814 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012815 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012816 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012817 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012818 DRM_MODE_FLAG_NVSYNC);
12819 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012820
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012821 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012822 /* pfit ratios are autocomputed by the hw on gen4+ */
12823 if (INTEL_INFO(dev)->gen < 4)
12824 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012825 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012826
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012827 if (!adjust) {
12828 PIPE_CONF_CHECK_I(pipe_src_w);
12829 PIPE_CONF_CHECK_I(pipe_src_h);
12830
12831 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12832 if (current_config->pch_pfit.enabled) {
12833 PIPE_CONF_CHECK_X(pch_pfit.pos);
12834 PIPE_CONF_CHECK_X(pch_pfit.size);
12835 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012836
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012837 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12838 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070012839
Jesse Barnese59150d2014-01-07 13:30:45 -080012840 /* BDW+ don't expose a synchronous way to read the state */
12841 if (IS_HASWELL(dev))
12842 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012843
Ville Syrjälä282740f2013-09-04 18:30:03 +030012844 PIPE_CONF_CHECK_I(double_wide);
12845
Daniel Vetter26804af2014-06-25 22:01:55 +030012846 PIPE_CONF_CHECK_X(ddi_pll_sel);
12847
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012848 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012849 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012850 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012851 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12852 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012853 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012854 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012855 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12856 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12857 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012858
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012859 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12860 PIPE_CONF_CHECK_I(pipe_bpp);
12861
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012862 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012863 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012864
Daniel Vetter66e985c2013-06-05 13:34:20 +020012865#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012866#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012867#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012868#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012869#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012870#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012871#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012872
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012873 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012874}
12875
Damien Lespiau08db6652014-11-04 17:06:52 +000012876static void check_wm_state(struct drm_device *dev)
12877{
12878 struct drm_i915_private *dev_priv = dev->dev_private;
12879 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12880 struct intel_crtc *intel_crtc;
12881 int plane;
12882
12883 if (INTEL_INFO(dev)->gen < 9)
12884 return;
12885
12886 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12887 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12888
12889 for_each_intel_crtc(dev, intel_crtc) {
12890 struct skl_ddb_entry *hw_entry, *sw_entry;
12891 const enum pipe pipe = intel_crtc->pipe;
12892
12893 if (!intel_crtc->active)
12894 continue;
12895
12896 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012897 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012898 hw_entry = &hw_ddb.plane[pipe][plane];
12899 sw_entry = &sw_ddb->plane[pipe][plane];
12900
12901 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12902 continue;
12903
12904 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12905 "(expected (%u,%u), found (%u,%u))\n",
12906 pipe_name(pipe), plane + 1,
12907 sw_entry->start, sw_entry->end,
12908 hw_entry->start, hw_entry->end);
12909 }
12910
12911 /* cursor */
Matt Roper4969d332015-09-24 15:53:10 -070012912 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12913 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiau08db6652014-11-04 17:06:52 +000012914
12915 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12916 continue;
12917
12918 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12919 "(expected (%u,%u), found (%u,%u))\n",
12920 pipe_name(pipe),
12921 sw_entry->start, sw_entry->end,
12922 hw_entry->start, hw_entry->end);
12923 }
12924}
12925
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012926static void
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012927check_connector_state(struct drm_device *dev,
12928 struct drm_atomic_state *old_state)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012929{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012930 struct drm_connector_state *old_conn_state;
12931 struct drm_connector *connector;
12932 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012933
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012934 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12935 struct drm_encoder *encoder = connector->encoder;
12936 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012937
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012938 /* This also checks the encoder/connector hw state with the
12939 * ->get_hw_state callbacks. */
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012940 intel_connector_check_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012941
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012942 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012943 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012944 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012945}
12946
12947static void
12948check_encoder_state(struct drm_device *dev)
12949{
12950 struct intel_encoder *encoder;
12951 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012952
Damien Lespiaub2784e12014-08-05 11:29:37 +010012953 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012954 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012955 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012956
12957 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12958 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012959 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012960
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012961 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012962 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012963 continue;
12964 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012965
12966 I915_STATE_WARN(connector->base.state->crtc !=
12967 encoder->base.crtc,
12968 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012969 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012970
Rob Clarke2c719b2014-12-15 13:56:32 -050012971 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012972 "encoder's enabled state mismatch "
12973 "(expected %i, found %i)\n",
12974 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012975
12976 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012977 bool active;
12978
12979 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012980 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012981 "encoder detached but still enabled on pipe %c.\n",
12982 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012983 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012984 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012985}
12986
12987static void
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012988check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012989{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012990 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012991 struct intel_encoder *encoder;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012992 struct drm_crtc_state *old_crtc_state;
12993 struct drm_crtc *crtc;
12994 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012995
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012996 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12997 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12998 struct intel_crtc_state *pipe_config, *sw_config;
Maarten Lankhorst7b89b8d2015-08-05 12:37:03 +020012999 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013000
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013001 if (!needs_modeset(crtc->state) &&
13002 !to_intel_crtc_state(crtc->state)->update_pipe)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013003 continue;
13004
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013005 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
13006 pipe_config = to_intel_crtc_state(old_crtc_state);
13007 memset(pipe_config, 0, sizeof(*pipe_config));
13008 pipe_config->base.crtc = crtc;
13009 pipe_config->base.state = old_state;
13010
13011 DRM_DEBUG_KMS("[CRTC:%d]\n",
13012 crtc->base.id);
13013
13014 active = dev_priv->display.get_pipe_config(intel_crtc,
13015 pipe_config);
13016
13017 /* hw state is inconsistent with the pipe quirk */
13018 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
13019 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
13020 active = crtc->state->active;
13021
13022 I915_STATE_WARN(crtc->state->active != active,
13023 "crtc active state doesn't match with hw state "
13024 "(expected %i, found %i)\n", crtc->state->active, active);
13025
13026 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
13027 "transitional active state does not match atomic hw state "
13028 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
13029
13030 for_each_encoder_on_crtc(dev, crtc, encoder) {
13031 enum pipe pipe;
13032
13033 active = encoder->get_hw_state(encoder, &pipe);
13034 I915_STATE_WARN(active != crtc->state->active,
13035 "[ENCODER:%i] active %i with crtc active %i\n",
13036 encoder->base.base.id, active, crtc->state->active);
13037
13038 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
13039 "Encoder connected to wrong pipe %c\n",
13040 pipe_name(pipe));
13041
13042 if (active)
13043 encoder->get_config(encoder, pipe_config);
13044 }
13045
13046 if (!crtc->state->active)
13047 continue;
13048
13049 sw_config = to_intel_crtc_state(crtc->state);
13050 if (!intel_pipe_config_compare(dev, sw_config,
13051 pipe_config, false)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050013052 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013053 intel_dump_pipe_config(intel_crtc, pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020013054 "[hw state]");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013055 intel_dump_pipe_config(intel_crtc, sw_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020013056 "[sw state]");
13057 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013058 }
13059}
13060
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013061static void
13062check_shared_dpll_state(struct drm_device *dev)
13063{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013064 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013065 struct intel_crtc *crtc;
13066 struct intel_dpll_hw_state dpll_hw_state;
13067 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020013068
13069 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13070 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13071 int enabled_crtcs = 0, active_crtcs = 0;
13072 bool active;
13073
13074 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
13075
13076 DRM_DEBUG_KMS("%s\n", pll->name);
13077
13078 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
13079
Rob Clarke2c719b2014-12-15 13:56:32 -050013080 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020013081 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013082 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050013083 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020013084 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050013085 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020013086 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050013087 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020013088 "pll on state mismatch (expected %i, found %i)\n",
13089 pll->on, active);
13090
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013091 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080013092 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020013093 enabled_crtcs++;
13094 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
13095 active_crtcs++;
13096 }
Rob Clarke2c719b2014-12-15 13:56:32 -050013097 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020013098 "pll active crtcs mismatch (expected %i, found %i)\n",
13099 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050013100 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020013101 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013102 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020013103
Rob Clarke2c719b2014-12-15 13:56:32 -050013104 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020013105 sizeof(dpll_hw_state)),
13106 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020013107 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020013108}
13109
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013110static void
13111intel_modeset_check_state(struct drm_device *dev,
13112 struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013113{
Damien Lespiau08db6652014-11-04 17:06:52 +000013114 check_wm_state(dev);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013115 check_connector_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013116 check_encoder_state(dev);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013117 check_crtc_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013118 check_shared_dpll_state(dev);
13119}
13120
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020013121void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030013122 int dotclock)
13123{
13124 /*
13125 * FDI already provided one idea for the dotclock.
13126 * Yell if the encoder disagrees.
13127 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013128 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030013129 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013130 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030013131}
13132
Ville Syrjälä80715b22014-05-15 20:23:23 +030013133static void update_scanline_offset(struct intel_crtc *crtc)
13134{
13135 struct drm_device *dev = crtc->base.dev;
13136
13137 /*
13138 * The scanline counter increments at the leading edge of hsync.
13139 *
13140 * On most platforms it starts counting from vtotal-1 on the
13141 * first active line. That means the scanline counter value is
13142 * always one less than what we would expect. Ie. just after
13143 * start of vblank, which also occurs at start of hsync (on the
13144 * last active line), the scanline counter will read vblank_start-1.
13145 *
13146 * On gen2 the scanline counter starts counting from 1 instead
13147 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13148 * to keep the value positive), instead of adding one.
13149 *
13150 * On HSW+ the behaviour of the scanline counter depends on the output
13151 * type. For DP ports it behaves like most other platforms, but on HDMI
13152 * there's an extra 1 line difference. So we need to add two instead of
13153 * one to the value.
13154 */
13155 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030013156 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013157 int vtotal;
13158
Ville Syrjälä124abe02015-09-08 13:40:45 +030013159 vtotal = adjusted_mode->crtc_vtotal;
13160 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030013161 vtotal /= 2;
13162
13163 crtc->scanline_offset = vtotal - 1;
13164 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030013165 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030013166 crtc->scanline_offset = 2;
13167 } else
13168 crtc->scanline_offset = 1;
13169}
13170
Maarten Lankhorstad421372015-06-15 12:33:42 +020013171static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013172{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013173 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013174 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013175 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013176 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013177 struct intel_crtc_state *intel_crtc_state;
13178 struct drm_crtc *crtc;
13179 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013180 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013181
13182 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020013183 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013184
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013185 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020013186 int dpll;
13187
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013188 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030013189 intel_crtc_state = to_intel_crtc_state(crtc_state);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013190 dpll = intel_crtc_state->shared_dpll;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013191
Maarten Lankhorstad421372015-06-15 12:33:42 +020013192 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013193 continue;
13194
Maarten Lankhorstad421372015-06-15 12:33:42 +020013195 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013196
Maarten Lankhorstad421372015-06-15 12:33:42 +020013197 if (!shared_dpll)
13198 shared_dpll = intel_atomic_get_shared_dpll_state(state);
13199
13200 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013201 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013202}
13203
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013204/*
13205 * This implements the workaround described in the "notes" section of the mode
13206 * set sequence documentation. When going from no pipes or single pipe to
13207 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13208 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13209 */
13210static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13211{
13212 struct drm_crtc_state *crtc_state;
13213 struct intel_crtc *intel_crtc;
13214 struct drm_crtc *crtc;
13215 struct intel_crtc_state *first_crtc_state = NULL;
13216 struct intel_crtc_state *other_crtc_state = NULL;
13217 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13218 int i;
13219
13220 /* look at all crtc's that are going to be enabled in during modeset */
13221 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13222 intel_crtc = to_intel_crtc(crtc);
13223
13224 if (!crtc_state->active || !needs_modeset(crtc_state))
13225 continue;
13226
13227 if (first_crtc_state) {
13228 other_crtc_state = to_intel_crtc_state(crtc_state);
13229 break;
13230 } else {
13231 first_crtc_state = to_intel_crtc_state(crtc_state);
13232 first_pipe = intel_crtc->pipe;
13233 }
13234 }
13235
13236 /* No workaround needed? */
13237 if (!first_crtc_state)
13238 return 0;
13239
13240 /* w/a possibly needed, check how many crtc's are already enabled. */
13241 for_each_intel_crtc(state->dev, intel_crtc) {
13242 struct intel_crtc_state *pipe_config;
13243
13244 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13245 if (IS_ERR(pipe_config))
13246 return PTR_ERR(pipe_config);
13247
13248 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13249
13250 if (!pipe_config->base.active ||
13251 needs_modeset(&pipe_config->base))
13252 continue;
13253
13254 /* 2 or more enabled crtcs means no need for w/a */
13255 if (enabled_pipe != INVALID_PIPE)
13256 return 0;
13257
13258 enabled_pipe = intel_crtc->pipe;
13259 }
13260
13261 if (enabled_pipe != INVALID_PIPE)
13262 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13263 else if (other_crtc_state)
13264 other_crtc_state->hsw_workaround_pipe = first_pipe;
13265
13266 return 0;
13267}
13268
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013269static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13270{
13271 struct drm_crtc *crtc;
13272 struct drm_crtc_state *crtc_state;
13273 int ret = 0;
13274
13275 /* add all active pipes to the state */
13276 for_each_crtc(state->dev, crtc) {
13277 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13278 if (IS_ERR(crtc_state))
13279 return PTR_ERR(crtc_state);
13280
13281 if (!crtc_state->active || needs_modeset(crtc_state))
13282 continue;
13283
13284 crtc_state->mode_changed = true;
13285
13286 ret = drm_atomic_add_affected_connectors(state, crtc);
13287 if (ret)
13288 break;
13289
13290 ret = drm_atomic_add_affected_planes(state, crtc);
13291 if (ret)
13292 break;
13293 }
13294
13295 return ret;
13296}
13297
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013298static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013299{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013300 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13301 struct drm_i915_private *dev_priv = state->dev->dev_private;
13302 struct drm_crtc *crtc;
13303 struct drm_crtc_state *crtc_state;
13304 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013305
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013306 if (!check_digital_port_conflicts(state)) {
13307 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13308 return -EINVAL;
13309 }
13310
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013311 intel_state->modeset = true;
13312 intel_state->active_crtcs = dev_priv->active_crtcs;
13313
13314 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13315 if (crtc_state->active)
13316 intel_state->active_crtcs |= 1 << i;
13317 else
13318 intel_state->active_crtcs &= ~(1 << i);
13319 }
13320
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013321 /*
13322 * See if the config requires any additional preparation, e.g.
13323 * to adjust global state with pipes off. We need to do this
13324 * here so we can get the modeset_pipe updated config for the new
13325 * mode set on this crtc. For other crtcs we need to use the
13326 * adjusted_mode bits in the crtc directly.
13327 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013328 if (dev_priv->display.modeset_calc_cdclk) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013329 ret = dev_priv->display.modeset_calc_cdclk(state);
13330
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013331 if (!ret && intel_state->dev_cdclk != dev_priv->cdclk_freq)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013332 ret = intel_modeset_all_pipes(state);
13333
13334 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013335 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013336 } else
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013337 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013338
Maarten Lankhorstad421372015-06-15 12:33:42 +020013339 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013340
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013341 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013342 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013343
Maarten Lankhorstad421372015-06-15 12:33:42 +020013344 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013345}
13346
Matt Roperaa363132015-09-24 15:53:18 -070013347/*
13348 * Handle calculation of various watermark data at the end of the atomic check
13349 * phase. The code here should be run after the per-crtc and per-plane 'check'
13350 * handlers to ensure that all derived state has been updated.
13351 */
13352static void calc_watermark_data(struct drm_atomic_state *state)
13353{
13354 struct drm_device *dev = state->dev;
13355 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13356 struct drm_crtc *crtc;
13357 struct drm_crtc_state *cstate;
13358 struct drm_plane *plane;
13359 struct drm_plane_state *pstate;
13360
13361 /*
13362 * Calculate watermark configuration details now that derived
13363 * plane/crtc state is all properly updated.
13364 */
13365 drm_for_each_crtc(crtc, dev) {
13366 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13367 crtc->state;
13368
13369 if (cstate->active)
13370 intel_state->wm_config.num_pipes_active++;
13371 }
13372 drm_for_each_legacy_plane(plane, dev) {
13373 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13374 plane->state;
13375
13376 if (!to_intel_plane_state(pstate)->visible)
13377 continue;
13378
13379 intel_state->wm_config.sprites_enabled = true;
13380 if (pstate->crtc_w != pstate->src_w >> 16 ||
13381 pstate->crtc_h != pstate->src_h >> 16)
13382 intel_state->wm_config.sprites_scaled = true;
13383 }
13384}
13385
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013386/**
13387 * intel_atomic_check - validate state object
13388 * @dev: drm device
13389 * @state: state to validate
13390 */
13391static int intel_atomic_check(struct drm_device *dev,
13392 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013393{
Matt Roperaa363132015-09-24 15:53:18 -070013394 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013395 struct drm_crtc *crtc;
13396 struct drm_crtc_state *crtc_state;
13397 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013398 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013399
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013400 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013401 if (ret)
13402 return ret;
13403
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013404 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013405 struct intel_crtc_state *pipe_config =
13406 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013407
Maarten Lankhorstba8af3e2015-11-16 12:49:14 +010013408 memset(&to_intel_crtc(crtc)->atomic, 0,
13409 sizeof(struct intel_crtc_atomic_commit));
13410
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013411 /* Catch I915_MODE_FLAG_INHERITED */
13412 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13413 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013414
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013415 if (!crtc_state->enable) {
13416 if (needs_modeset(crtc_state))
13417 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013418 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013419 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013420
Daniel Vetter26495482015-07-15 14:15:52 +020013421 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013422 continue;
13423
Daniel Vetter26495482015-07-15 14:15:52 +020013424 /* FIXME: For only active_changed we shouldn't need to do any
13425 * state recomputation at all. */
13426
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013427 ret = drm_atomic_add_affected_connectors(state, crtc);
13428 if (ret)
13429 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013430
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013431 ret = intel_modeset_pipe_config(crtc, pipe_config);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013432 if (ret)
13433 return ret;
13434
Jani Nikula73831232015-11-19 10:26:30 +020013435 if (i915.fastboot &&
13436 intel_pipe_config_compare(state->dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013437 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013438 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013439 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013440 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020013441 }
13442
13443 if (needs_modeset(crtc_state)) {
13444 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013445
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013446 ret = drm_atomic_add_affected_planes(state, crtc);
13447 if (ret)
13448 return ret;
13449 }
13450
Daniel Vetter26495482015-07-15 14:15:52 +020013451 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13452 needs_modeset(crtc_state) ?
13453 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013454 }
13455
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013456 if (any_ms) {
13457 ret = intel_modeset_checks(state);
13458
13459 if (ret)
13460 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013461 } else
Matt Roperaa363132015-09-24 15:53:18 -070013462 intel_state->cdclk = to_i915(state->dev)->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013463
Matt Roperaa363132015-09-24 15:53:18 -070013464 ret = drm_atomic_helper_check_planes(state->dev, state);
13465 if (ret)
13466 return ret;
13467
13468 calc_watermark_data(state);
13469
13470 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013471}
13472
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013473static int intel_atomic_prepare_commit(struct drm_device *dev,
13474 struct drm_atomic_state *state,
13475 bool async)
13476{
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013477 struct drm_i915_private *dev_priv = dev->dev_private;
13478 struct drm_plane_state *plane_state;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013479 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013480 struct drm_plane *plane;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013481 struct drm_crtc *crtc;
13482 int i, ret;
13483
13484 if (async) {
13485 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13486 return -EINVAL;
13487 }
13488
13489 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13490 ret = intel_crtc_wait_for_pending_flips(crtc);
13491 if (ret)
13492 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013493
13494 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13495 flush_workqueue(dev_priv->wq);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013496 }
13497
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013498 ret = mutex_lock_interruptible(&dev->struct_mutex);
13499 if (ret)
13500 return ret;
13501
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013502 ret = drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013503 if (!ret && !async && !i915_reset_in_progress(&dev_priv->gpu_error)) {
13504 u32 reset_counter;
13505
13506 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
13507 mutex_unlock(&dev->struct_mutex);
13508
13509 for_each_plane_in_state(state, plane, plane_state, i) {
13510 struct intel_plane_state *intel_plane_state =
13511 to_intel_plane_state(plane_state);
13512
13513 if (!intel_plane_state->wait_req)
13514 continue;
13515
13516 ret = __i915_wait_request(intel_plane_state->wait_req,
13517 reset_counter, true,
13518 NULL, NULL);
13519
13520 /* Swallow -EIO errors to allow updates during hw lockup. */
13521 if (ret == -EIO)
13522 ret = 0;
13523
13524 if (ret)
13525 break;
13526 }
13527
13528 if (!ret)
13529 return 0;
13530
13531 mutex_lock(&dev->struct_mutex);
13532 drm_atomic_helper_cleanup_planes(dev, state);
13533 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013534
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013535 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013536 return ret;
13537}
13538
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013539/**
13540 * intel_atomic_commit - commit validated state object
13541 * @dev: DRM device
13542 * @state: the top-level driver state object
13543 * @async: asynchronous commit
13544 *
13545 * This function commits a top-level state object that has been validated
13546 * with drm_atomic_helper_check().
13547 *
13548 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13549 * we can only handle plane-related operations and do not yet support
13550 * asynchronous commit.
13551 *
13552 * RETURNS
13553 * Zero for success or -errno.
13554 */
13555static int intel_atomic_commit(struct drm_device *dev,
13556 struct drm_atomic_state *state,
13557 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013558{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013559 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Jani Nikulafbee40d2014-03-31 14:27:18 +030013560 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013561 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013562 struct drm_crtc *crtc;
Matt Roper396e33a2016-01-06 11:34:30 -080013563 struct intel_crtc_state *intel_cstate;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013564 int ret = 0, i;
13565 bool hw_check = intel_state->modeset;
Daniel Vettera6778b32012-07-02 09:56:42 +020013566
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013567 ret = intel_atomic_prepare_commit(dev, state, async);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013568 if (ret) {
13569 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013570 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013571 }
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013572
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013573 drm_atomic_helper_swap_state(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070013574 dev_priv->wm.config = to_intel_atomic_state(state)->wm_config;
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013575
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013576 if (intel_state->modeset) {
13577 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13578 sizeof(intel_state->min_pixclk));
13579 dev_priv->active_crtcs = intel_state->active_crtcs;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013580 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013581 }
13582
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013583 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013584 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13585
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013586 if (!needs_modeset(crtc->state))
13587 continue;
13588
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013589 intel_pre_plane_update(intel_crtc);
Daniel Vetter460da9162013-03-27 00:44:51 +010013590
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013591 if (crtc_state->active) {
13592 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13593 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013594 intel_crtc->active = false;
13595 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020013596
13597 /*
13598 * Underruns don't always raise
13599 * interrupts, so check manually.
13600 */
13601 intel_check_cpu_fifo_underruns(dev_priv);
13602 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010013603
13604 if (!crtc->state->active)
13605 intel_update_watermarks(crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013606 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013607 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013608
Daniel Vetterea9d7582012-07-10 10:42:52 +020013609 /* Only after disabling all output pipelines that will be changed can we
13610 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013611 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013612
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013613 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013614 intel_shared_dpll_commit(state);
13615
13616 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013617 modeset_update_crtc_power_domains(state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013618 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013619
Daniel Vettera6778b32012-07-02 09:56:42 +020013620 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013621 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013622 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13623 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013624 bool update_pipe = !modeset &&
13625 to_intel_crtc_state(crtc->state)->update_pipe;
13626 unsigned long put_domains = 0;
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013627
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013628 if (modeset)
13629 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
13630
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013631 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013632 update_scanline_offset(to_intel_crtc(crtc));
13633 dev_priv->display.crtc_enable(crtc);
13634 }
13635
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013636 if (update_pipe) {
13637 put_domains = modeset_get_crtc_power_domains(crtc);
13638
13639 /* make sure intel_modeset_check_state runs */
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013640 hw_check = true;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013641 }
13642
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013643 if (!modeset)
13644 intel_pre_plane_update(intel_crtc);
13645
Maarten Lankhorst6173ee22015-09-23 16:29:39 +020013646 if (crtc->state->active &&
13647 (crtc->state->planes_changed || update_pipe))
Maarten Lankhorst62852622015-09-23 16:29:38 +020013648 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013649
13650 if (put_domains)
13651 modeset_put_power_domains(dev_priv, put_domains);
13652
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013653 intel_post_plane_update(intel_crtc);
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013654
13655 if (modeset)
13656 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013657 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013658
Daniel Vettera6778b32012-07-02 09:56:42 +020013659 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013660
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013661 drm_atomic_helper_wait_for_vblanks(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013662
Matt Roper396e33a2016-01-06 11:34:30 -080013663 /*
13664 * Now that the vblank has passed, we can go ahead and program the
13665 * optimal watermarks on platforms that need two-step watermark
13666 * programming.
13667 *
13668 * TODO: Move this (and other cleanup) to an async worker eventually.
13669 */
13670 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13671 intel_cstate = to_intel_crtc_state(crtc->state);
13672
13673 if (dev_priv->display.optimize_watermarks)
13674 dev_priv->display.optimize_watermarks(intel_cstate);
13675 }
13676
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013677 mutex_lock(&dev->struct_mutex);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013678 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013679 mutex_unlock(&dev->struct_mutex);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013680
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013681 if (hw_check)
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013682 intel_modeset_check_state(dev, state);
13683
13684 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013685
Mika Kuoppala75714942015-12-16 09:26:48 +020013686 /* As one of the primary mmio accessors, KMS has a high likelihood
13687 * of triggering bugs in unclaimed access. After we finish
13688 * modesetting, see if an error has been flagged, and if so
13689 * enable debugging for the next modeset - and hope we catch
13690 * the culprit.
13691 *
13692 * XXX note that we assume display power is on at this point.
13693 * This might hold true now but we need to add pm helper to check
13694 * unclaimed only when the hardware is on, as atomic commits
13695 * can happen also when the device is completely off.
13696 */
13697 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
13698
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013699 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013700}
13701
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013702void intel_crtc_restore_mode(struct drm_crtc *crtc)
13703{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013704 struct drm_device *dev = crtc->dev;
13705 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013706 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013707 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013708
13709 state = drm_atomic_state_alloc(dev);
13710 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013711 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013712 crtc->base.id);
13713 return;
13714 }
13715
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013716 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013717
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013718retry:
13719 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13720 ret = PTR_ERR_OR_ZERO(crtc_state);
13721 if (!ret) {
13722 if (!crtc_state->active)
13723 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013724
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013725 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013726 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013727 }
13728
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013729 if (ret == -EDEADLK) {
13730 drm_atomic_state_clear(state);
13731 drm_modeset_backoff(state->acquire_ctx);
13732 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013733 }
13734
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013735 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013736out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013737 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013738}
13739
Daniel Vetter25c5b262012-07-08 22:08:04 +020013740#undef for_each_intel_crtc_masked
13741
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013742static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013743 .gamma_set = intel_crtc_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013744 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013745 .destroy = intel_crtc_destroy,
13746 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013747 .atomic_duplicate_state = intel_crtc_duplicate_state,
13748 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013749};
13750
Daniel Vetter53589012013-06-05 13:34:16 +020013751static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13752 struct intel_shared_dpll *pll,
13753 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013754{
Daniel Vetter53589012013-06-05 13:34:16 +020013755 uint32_t val;
13756
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013757 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013758 return false;
13759
Daniel Vetter53589012013-06-05 13:34:16 +020013760 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013761 hw_state->dpll = val;
13762 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13763 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013764
13765 return val & DPLL_VCO_ENABLE;
13766}
13767
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013768static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13769 struct intel_shared_dpll *pll)
13770{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013771 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13772 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013773}
13774
Daniel Vettere7b903d2013-06-05 13:34:14 +020013775static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13776 struct intel_shared_dpll *pll)
13777{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013778 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013779 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013780
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013781 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013782
13783 /* Wait for the clocks to stabilize. */
13784 POSTING_READ(PCH_DPLL(pll->id));
13785 udelay(150);
13786
13787 /* The pixel multiplier can only be updated once the
13788 * DPLL is enabled and the clocks are stable.
13789 *
13790 * So write it again.
13791 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013792 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013793 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013794 udelay(200);
13795}
13796
13797static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13798 struct intel_shared_dpll *pll)
13799{
13800 struct drm_device *dev = dev_priv->dev;
13801 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013802
13803 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013804 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013805 if (intel_crtc_to_shared_dpll(crtc) == pll)
13806 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13807 }
13808
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013809 I915_WRITE(PCH_DPLL(pll->id), 0);
13810 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013811 udelay(200);
13812}
13813
Daniel Vetter46edb022013-06-05 13:34:12 +020013814static char *ibx_pch_dpll_names[] = {
13815 "PCH DPLL A",
13816 "PCH DPLL B",
13817};
13818
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013819static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013820{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013821 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013822 int i;
13823
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013824 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013825
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013826 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013827 dev_priv->shared_dplls[i].id = i;
13828 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013829 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013830 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13831 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013832 dev_priv->shared_dplls[i].get_hw_state =
13833 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013834 }
13835}
13836
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013837static void intel_shared_dpll_init(struct drm_device *dev)
13838{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013839 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013840
Daniel Vetter9cd86932014-06-25 22:01:57 +030013841 if (HAS_DDI(dev))
13842 intel_ddi_pll_init(dev);
13843 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013844 ibx_pch_dpll_init(dev);
13845 else
13846 dev_priv->num_shared_dpll = 0;
13847
13848 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013849}
13850
Matt Roper6beb8c232014-12-01 15:40:14 -080013851/**
13852 * intel_prepare_plane_fb - Prepare fb for usage on plane
13853 * @plane: drm plane to prepare for
13854 * @fb: framebuffer to prepare for presentation
13855 *
13856 * Prepares a framebuffer for usage on a display plane. Generally this
13857 * involves pinning the underlying object and updating the frontbuffer tracking
13858 * bits. Some older platforms need special physical address handling for
13859 * cursor planes.
13860 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013861 * Must be called with struct_mutex held.
13862 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013863 * Returns 0 on success, negative error code on failure.
13864 */
13865int
13866intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013867 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013868{
13869 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013870 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013871 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013872 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013873 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013874 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013875
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013876 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013877 return 0;
13878
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013879 if (old_obj) {
13880 struct drm_crtc_state *crtc_state =
13881 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13882
13883 /* Big Hammer, we also need to ensure that any pending
13884 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13885 * current scanout is retired before unpinning the old
13886 * framebuffer. Note that we rely on userspace rendering
13887 * into the buffer attached to the pipe they are waiting
13888 * on. If not, userspace generates a GPU hang with IPEHR
13889 * point to the MI_WAIT_FOR_EVENT.
13890 *
13891 * This should only fail upon a hung GPU, in which case we
13892 * can safely continue.
13893 */
13894 if (needs_modeset(crtc_state))
13895 ret = i915_gem_object_wait_rendering(old_obj, true);
13896
13897 /* Swallow -EIO errors to allow updates during hw lockup. */
13898 if (ret && ret != -EIO)
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013899 return ret;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013900 }
13901
Alex Goins3c28ff22015-11-25 18:43:39 -080013902 /* For framebuffer backed by dmabuf, wait for fence */
13903 if (obj && obj->base.dma_buf) {
Maarten Lankhorstbcf8be22015-12-08 15:52:56 +010013904 long lret;
Alex Goins3c28ff22015-11-25 18:43:39 -080013905
Maarten Lankhorstbcf8be22015-12-08 15:52:56 +010013906 lret = reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
13907 false, true,
13908 MAX_SCHEDULE_TIMEOUT);
13909 if (lret == -ERESTARTSYS)
13910 return lret;
13911
13912 WARN(lret < 0, "waiting returns %li\n", lret);
Alex Goins3c28ff22015-11-25 18:43:39 -080013913 }
13914
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013915 if (!obj) {
13916 ret = 0;
13917 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080013918 INTEL_INFO(dev)->cursor_needs_physical) {
13919 int align = IS_I830(dev) ? 16 * 1024 : 256;
13920 ret = i915_gem_object_attach_phys(obj, align);
13921 if (ret)
13922 DRM_DEBUG_KMS("failed to attach phys object\n");
13923 } else {
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013924 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state);
Matt Roper6beb8c232014-12-01 15:40:14 -080013925 }
13926
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013927 if (ret == 0) {
13928 if (obj) {
13929 struct intel_plane_state *plane_state =
13930 to_intel_plane_state(new_state);
13931
13932 i915_gem_request_assign(&plane_state->wait_req,
13933 obj->last_write_req);
13934 }
13935
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013936 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013937 }
Matt Roper6beb8c232014-12-01 15:40:14 -080013938
Matt Roper6beb8c232014-12-01 15:40:14 -080013939 return ret;
13940}
13941
Matt Roper38f3ce32014-12-02 07:45:25 -080013942/**
13943 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13944 * @plane: drm plane to clean up for
13945 * @fb: old framebuffer that was on plane
13946 *
13947 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013948 *
13949 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013950 */
13951void
13952intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013953 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013954{
13955 struct drm_device *dev = plane->dev;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013956 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013957 struct intel_plane_state *old_intel_state;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013958 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13959 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080013960
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013961 old_intel_state = to_intel_plane_state(old_state);
13962
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013963 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080013964 return;
13965
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013966 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13967 !INTEL_INFO(dev)->cursor_needs_physical))
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013968 intel_unpin_fb_obj(old_state->fb, old_state);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013969
13970 /* prepare_fb aborted? */
13971 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13972 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13973 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013974
13975 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
13976
Matt Roper465c1202014-05-29 08:06:54 -070013977}
13978
Chandra Konduru6156a452015-04-27 13:48:39 -070013979int
13980skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13981{
13982 int max_scale;
13983 struct drm_device *dev;
13984 struct drm_i915_private *dev_priv;
13985 int crtc_clock, cdclk;
13986
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010013987 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070013988 return DRM_PLANE_HELPER_NO_SCALING;
13989
13990 dev = intel_crtc->base.dev;
13991 dev_priv = dev->dev_private;
13992 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013993 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013994
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010013995 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013996 return DRM_PLANE_HELPER_NO_SCALING;
13997
13998 /*
13999 * skl max scale is lower of:
14000 * close to 3 but not 3, -1 is for that purpose
14001 * or
14002 * cdclk/crtc_clock
14003 */
14004 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
14005
14006 return max_scale;
14007}
14008
Matt Roper465c1202014-05-29 08:06:54 -070014009static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014010intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014011 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014012 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070014013{
Matt Roper2b875c22014-12-01 15:40:13 -080014014 struct drm_crtc *crtc = state->base.crtc;
14015 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070014016 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014017 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
14018 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014019
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014020 /* use scaler when colorkey is not required */
14021 if (INTEL_INFO(plane->dev)->gen >= 9 &&
Maarten Lankhorst818ed962015-06-15 12:33:54 +020014022 state->ckey.flags == I915_SET_COLORKEY_NONE) {
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014023 min_scale = 1;
14024 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
Sonika Jindald8106362015-04-10 14:37:28 +053014025 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070014026 }
Sonika Jindald8106362015-04-10 14:37:28 +053014027
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014028 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14029 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014030 min_scale, max_scale,
14031 can_position, true,
14032 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070014033}
14034
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020014035static void intel_begin_crtc_commit(struct drm_crtc *crtc,
14036 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080014037{
14038 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080014039 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020014040 struct intel_crtc_state *old_intel_state =
14041 to_intel_crtc_state(old_crtc_state);
14042 bool modeset = needs_modeset(crtc->state);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030014043
Matt Roperc34c9ee2014-12-23 10:41:50 -080014044 /* Perform vblank evasion around commit operation */
Maarten Lankhorst62852622015-09-23 16:29:38 +020014045 intel_pipe_update_start(intel_crtc);
Maarten Lankhorst05832362015-06-15 12:33:48 +020014046
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020014047 if (modeset)
14048 return;
14049
14050 if (to_intel_crtc_state(crtc->state)->update_pipe)
14051 intel_update_pipe_config(intel_crtc, old_intel_state);
14052 else if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorst05832362015-06-15 12:33:48 +020014053 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080014054}
14055
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020014056static void intel_finish_crtc_commit(struct drm_crtc *crtc,
14057 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080014058{
Matt Roper32b7eee2014-12-24 07:59:06 -080014059 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080014060
Maarten Lankhorst62852622015-09-23 16:29:38 +020014061 intel_pipe_update_end(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014062}
14063
Matt Ropercf4c7c12014-12-04 10:27:42 -080014064/**
Matt Roper4a3b8762014-12-23 10:41:51 -080014065 * intel_plane_destroy - destroy a plane
14066 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080014067 *
Matt Roper4a3b8762014-12-23 10:41:51 -080014068 * Common destruction function for all types of planes (primary, cursor,
14069 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080014070 */
Matt Roper4a3b8762014-12-23 10:41:51 -080014071void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070014072{
14073 struct intel_plane *intel_plane = to_intel_plane(plane);
14074 drm_plane_cleanup(plane);
14075 kfree(intel_plane);
14076}
14077
Matt Roper65a3fea2015-01-21 16:35:42 -080014078const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070014079 .update_plane = drm_atomic_helper_update_plane,
14080 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070014081 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080014082 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080014083 .atomic_get_property = intel_plane_atomic_get_property,
14084 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080014085 .atomic_duplicate_state = intel_plane_duplicate_state,
14086 .atomic_destroy_state = intel_plane_destroy_state,
14087
Matt Roper465c1202014-05-29 08:06:54 -070014088};
14089
14090static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
14091 int pipe)
14092{
14093 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080014094 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070014095 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020014096 unsigned int num_formats;
Matt Roper465c1202014-05-29 08:06:54 -070014097
14098 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
14099 if (primary == NULL)
14100 return NULL;
14101
Matt Roper8e7d6882015-01-21 16:35:41 -080014102 state = intel_create_plane_state(&primary->base);
14103 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014104 kfree(primary);
14105 return NULL;
14106 }
Matt Roper8e7d6882015-01-21 16:35:41 -080014107 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014108
Matt Roper465c1202014-05-29 08:06:54 -070014109 primary->can_scale = false;
14110 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014111 if (INTEL_INFO(dev)->gen >= 9) {
14112 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014113 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014114 }
Matt Roper465c1202014-05-29 08:06:54 -070014115 primary->pipe = pipe;
14116 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014117 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014118 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014119 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
14120 primary->plane = !pipe;
14121
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014122 if (INTEL_INFO(dev)->gen >= 9) {
14123 intel_primary_formats = skl_primary_formats;
14124 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014125
14126 primary->update_plane = skylake_update_primary_plane;
14127 primary->disable_plane = skylake_disable_primary_plane;
14128 } else if (HAS_PCH_SPLIT(dev)) {
14129 intel_primary_formats = i965_primary_formats;
14130 num_formats = ARRAY_SIZE(i965_primary_formats);
14131
14132 primary->update_plane = ironlake_update_primary_plane;
14133 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014134 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010014135 intel_primary_formats = i965_primary_formats;
14136 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014137
14138 primary->update_plane = i9xx_update_primary_plane;
14139 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014140 } else {
14141 intel_primary_formats = i8xx_primary_formats;
14142 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014143
14144 primary->update_plane = i9xx_update_primary_plane;
14145 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014146 }
14147
14148 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014149 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070014150 intel_primary_formats, num_formats,
14151 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053014152
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014153 if (INTEL_INFO(dev)->gen >= 4)
14154 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053014155
Matt Roperea2c67b2014-12-23 10:41:52 -080014156 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14157
Matt Roper465c1202014-05-29 08:06:54 -070014158 return &primary->base;
14159}
14160
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014161void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
14162{
14163 if (!dev->mode_config.rotation_property) {
14164 unsigned long flags = BIT(DRM_ROTATE_0) |
14165 BIT(DRM_ROTATE_180);
14166
14167 if (INTEL_INFO(dev)->gen >= 9)
14168 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
14169
14170 dev->mode_config.rotation_property =
14171 drm_mode_create_rotation_property(dev, flags);
14172 }
14173 if (dev->mode_config.rotation_property)
14174 drm_object_attach_property(&plane->base.base,
14175 dev->mode_config.rotation_property,
14176 plane->base.state->rotation);
14177}
14178
Matt Roper3d7d6512014-06-10 08:28:13 -070014179static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030014180intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014181 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014182 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070014183{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014184 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080014185 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014186 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014187 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014188 unsigned stride;
14189 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014190
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014191 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14192 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014193 DRM_PLANE_HELPER_NO_SCALING,
14194 DRM_PLANE_HELPER_NO_SCALING,
14195 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014196 if (ret)
14197 return ret;
14198
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014199 /* if we want to turn off the cursor ignore width and height */
14200 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014201 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014202
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014203 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014204 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014205 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14206 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014207 return -EINVAL;
14208 }
14209
Matt Roperea2c67b2014-12-23 10:41:52 -080014210 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14211 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014212 DRM_DEBUG_KMS("buffer is too small\n");
14213 return -ENOMEM;
14214 }
14215
Ville Syrjälä3a656b52015-03-09 21:08:37 +020014216 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014217 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014218 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014219 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014220
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014221 /*
14222 * There's something wrong with the cursor on CHV pipe C.
14223 * If it straddles the left edge of the screen then
14224 * moving it away from the edge or disabling it often
14225 * results in a pipe underrun, and often that can lead to
14226 * dead pipe (constant underrun reported, and it scans
14227 * out just a solid color). To recover from that, the
14228 * display power well must be turned off and on again.
14229 * Refuse the put the cursor into that compromised position.
14230 */
14231 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
14232 state->visible && state->base.crtc_x < 0) {
14233 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
14234 return -EINVAL;
14235 }
14236
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014237 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014238}
14239
Matt Roperf4a2cf22014-12-01 15:40:12 -080014240static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014241intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020014242 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014243{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010014244 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14245
14246 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014247 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014248}
14249
14250static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014251intel_update_cursor_plane(struct drm_plane *plane,
14252 const struct intel_crtc_state *crtc_state,
14253 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030014254{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014255 struct drm_crtc *crtc = crtc_state->base.crtc;
14256 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080014257 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080014258 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080014259 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070014260
Matt Roperf4a2cf22014-12-01 15:40:12 -080014261 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080014262 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080014263 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080014264 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080014265 else
Gustavo Padovana912f122014-12-01 15:40:10 -080014266 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080014267
Gustavo Padovana912f122014-12-01 15:40:10 -080014268 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014269 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014270}
Gustavo Padovan852e7872014-09-05 17:22:31 -030014271
Matt Roper3d7d6512014-06-10 08:28:13 -070014272static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14273 int pipe)
14274{
14275 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080014276 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070014277
14278 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
14279 if (cursor == NULL)
14280 return NULL;
14281
Matt Roper8e7d6882015-01-21 16:35:41 -080014282 state = intel_create_plane_state(&cursor->base);
14283 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014284 kfree(cursor);
14285 return NULL;
14286 }
Matt Roper8e7d6882015-01-21 16:35:41 -080014287 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014288
Matt Roper3d7d6512014-06-10 08:28:13 -070014289 cursor->can_scale = false;
14290 cursor->max_downscale = 1;
14291 cursor->pipe = pipe;
14292 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014293 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014294 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014295 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014296 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070014297
14298 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014299 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070014300 intel_cursor_formats,
14301 ARRAY_SIZE(intel_cursor_formats),
14302 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014303
14304 if (INTEL_INFO(dev)->gen >= 4) {
14305 if (!dev->mode_config.rotation_property)
14306 dev->mode_config.rotation_property =
14307 drm_mode_create_rotation_property(dev,
14308 BIT(DRM_ROTATE_0) |
14309 BIT(DRM_ROTATE_180));
14310 if (dev->mode_config.rotation_property)
14311 drm_object_attach_property(&cursor->base.base,
14312 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080014313 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014314 }
14315
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014316 if (INTEL_INFO(dev)->gen >=9)
14317 state->scaler_id = -1;
14318
Matt Roperea2c67b2014-12-23 10:41:52 -080014319 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14320
Matt Roper3d7d6512014-06-10 08:28:13 -070014321 return &cursor->base;
14322}
14323
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014324static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14325 struct intel_crtc_state *crtc_state)
14326{
14327 int i;
14328 struct intel_scaler *intel_scaler;
14329 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14330
14331 for (i = 0; i < intel_crtc->num_scalers; i++) {
14332 intel_scaler = &scaler_state->scalers[i];
14333 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014334 intel_scaler->mode = PS_SCALER_MODE_DYN;
14335 }
14336
14337 scaler_state->scaler_id = -1;
14338}
14339
Hannes Ederb358d0a2008-12-18 21:18:47 +010014340static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014341{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014342 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080014343 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014344 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014345 struct drm_plane *primary = NULL;
14346 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014347 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014348
Daniel Vetter955382f2013-09-19 14:05:45 +020014349 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014350 if (intel_crtc == NULL)
14351 return;
14352
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014353 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14354 if (!crtc_state)
14355 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014356 intel_crtc->config = crtc_state;
14357 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014358 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014359
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014360 /* initialize shared scalers */
14361 if (INTEL_INFO(dev)->gen >= 9) {
14362 if (pipe == PIPE_C)
14363 intel_crtc->num_scalers = 1;
14364 else
14365 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14366
14367 skl_init_scalers(dev, intel_crtc, crtc_state);
14368 }
14369
Matt Roper465c1202014-05-29 08:06:54 -070014370 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014371 if (!primary)
14372 goto fail;
14373
14374 cursor = intel_cursor_plane_create(dev, pipe);
14375 if (!cursor)
14376 goto fail;
14377
Matt Roper465c1202014-05-29 08:06:54 -070014378 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070014379 cursor, &intel_crtc_funcs);
14380 if (ret)
14381 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014382
14383 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080014384 for (i = 0; i < 256; i++) {
14385 intel_crtc->lut_r[i] = i;
14386 intel_crtc->lut_g[i] = i;
14387 intel_crtc->lut_b[i] = i;
14388 }
14389
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014390 /*
14391 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014392 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014393 */
Jesse Barnes80824002009-09-10 15:28:06 -070014394 intel_crtc->pipe = pipe;
14395 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014396 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014397 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014398 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014399 }
14400
Chris Wilson4b0e3332014-05-30 16:35:26 +030014401 intel_crtc->cursor_base = ~0;
14402 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014403 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014404
Ville Syrjälä852eb002015-06-24 22:00:07 +030014405 intel_crtc->wm.cxsr_allowed = true;
14406
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014407 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14408 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14409 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14410 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14411
Jesse Barnes79e53942008-11-07 14:24:08 -080014412 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014413
14414 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014415 return;
14416
14417fail:
14418 if (primary)
14419 drm_plane_cleanup(primary);
14420 if (cursor)
14421 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014422 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014423 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014424}
14425
Jesse Barnes752aa882013-10-31 18:55:49 +020014426enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14427{
14428 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014429 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014430
Rob Clark51fd3712013-11-19 12:10:12 -050014431 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014432
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014433 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014434 return INVALID_PIPE;
14435
14436 return to_intel_crtc(encoder->crtc)->pipe;
14437}
14438
Carl Worth08d7b3d2009-04-29 14:43:54 -070014439int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014440 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014441{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014442 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014443 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014444 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014445
Rob Clark7707e652014-07-17 23:30:04 -040014446 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014447
Rob Clark7707e652014-07-17 23:30:04 -040014448 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014449 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014450 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014451 }
14452
Rob Clark7707e652014-07-17 23:30:04 -040014453 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014454 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014455
Daniel Vetterc05422d2009-08-11 16:05:30 +020014456 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014457}
14458
Daniel Vetter66a92782012-07-12 20:08:18 +020014459static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014460{
Daniel Vetter66a92782012-07-12 20:08:18 +020014461 struct drm_device *dev = encoder->base.dev;
14462 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014463 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014464 int entry = 0;
14465
Damien Lespiaub2784e12014-08-05 11:29:37 +010014466 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014467 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014468 index_mask |= (1 << entry);
14469
Jesse Barnes79e53942008-11-07 14:24:08 -080014470 entry++;
14471 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014472
Jesse Barnes79e53942008-11-07 14:24:08 -080014473 return index_mask;
14474}
14475
Chris Wilson4d302442010-12-14 19:21:29 +000014476static bool has_edp_a(struct drm_device *dev)
14477{
14478 struct drm_i915_private *dev_priv = dev->dev_private;
14479
14480 if (!IS_MOBILE(dev))
14481 return false;
14482
14483 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14484 return false;
14485
Damien Lespiaue3589902014-02-07 19:12:50 +000014486 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014487 return false;
14488
14489 return true;
14490}
14491
Jesse Barnes84b4e042014-06-25 08:24:29 -070014492static bool intel_crt_present(struct drm_device *dev)
14493{
14494 struct drm_i915_private *dev_priv = dev->dev_private;
14495
Damien Lespiau884497e2013-12-03 13:56:23 +000014496 if (INTEL_INFO(dev)->gen >= 9)
14497 return false;
14498
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014499 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014500 return false;
14501
14502 if (IS_CHERRYVIEW(dev))
14503 return false;
14504
Ville Syrjälä65e472e2015-12-01 23:28:55 +020014505 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14506 return false;
14507
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014508 /* DDI E can't be used if DDI A requires 4 lanes */
14509 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14510 return false;
14511
Ville Syrjäläe4abb732015-12-01 23:31:33 +020014512 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014513 return false;
14514
14515 return true;
14516}
14517
Jesse Barnes79e53942008-11-07 14:24:08 -080014518static void intel_setup_outputs(struct drm_device *dev)
14519{
Eric Anholt725e30a2009-01-22 13:01:02 -080014520 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014521 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014522 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014523
Daniel Vetterc9093352013-06-06 22:22:47 +020014524 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014525
Jesse Barnes84b4e042014-06-25 08:24:29 -070014526 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014527 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014528
Vandana Kannanc776eb22014-08-19 12:05:01 +053014529 if (IS_BROXTON(dev)) {
14530 /*
14531 * FIXME: Broxton doesn't support port detection via the
14532 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14533 * detect the ports.
14534 */
14535 intel_ddi_init(dev, PORT_A);
14536 intel_ddi_init(dev, PORT_B);
14537 intel_ddi_init(dev, PORT_C);
14538 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014539 int found;
14540
Jesse Barnesde31fac2015-03-06 15:53:32 -080014541 /*
14542 * Haswell uses DDI functions to detect digital outputs.
14543 * On SKL pre-D0 the strap isn't connected, so we assume
14544 * it's there.
14545 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014546 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014547 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014548 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014549 intel_ddi_init(dev, PORT_A);
14550
14551 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14552 * register */
14553 found = I915_READ(SFUSE_STRAP);
14554
14555 if (found & SFUSE_STRAP_DDIB_DETECTED)
14556 intel_ddi_init(dev, PORT_B);
14557 if (found & SFUSE_STRAP_DDIC_DETECTED)
14558 intel_ddi_init(dev, PORT_C);
14559 if (found & SFUSE_STRAP_DDID_DETECTED)
14560 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014561 /*
14562 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14563 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014564 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014565 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14566 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14567 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14568 intel_ddi_init(dev, PORT_E);
14569
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014570 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014571 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014572 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014573
14574 if (has_edp_a(dev))
14575 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014576
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014577 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014578 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014579 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014580 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014581 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014582 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014583 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014584 }
14585
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014586 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014587 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014588
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014589 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014590 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014591
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014592 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014593 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014594
Daniel Vetter270b3042012-10-27 15:52:05 +020014595 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014596 intel_dp_init(dev, PCH_DP_D, PORT_D);
Wayne Boyer666a4532015-12-09 12:29:35 -080014597 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014598 /*
14599 * The DP_DETECTED bit is the latched state of the DDC
14600 * SDA pin at boot. However since eDP doesn't require DDC
14601 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14602 * eDP ports may have been muxed to an alternate function.
14603 * Thus we can't rely on the DP_DETECTED bit alone to detect
14604 * eDP ports. Consult the VBT as well as DP_DETECTED to
14605 * detect eDP ports.
14606 */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014607 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014608 !intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014609 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14610 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014611 intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014612 intel_dp_init(dev, VLV_DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014613
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014614 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014615 !intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014616 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14617 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014618 intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014619 intel_dp_init(dev, VLV_DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014620
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014621 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014622 /* eDP not supported on port D, so don't check VBT */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014623 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14624 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14625 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14626 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014627 }
14628
Jani Nikula3cfca972013-08-27 15:12:26 +030014629 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014630 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014631 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014632
Paulo Zanonie2debe92013-02-18 19:00:27 -030014633 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014634 DRM_DEBUG_KMS("probing SDVOB\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014635 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014636 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014637 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014638 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014639 }
Ma Ling27185ae2009-08-24 13:50:23 +080014640
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014641 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014642 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014643 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014644
14645 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014646
Paulo Zanonie2debe92013-02-18 19:00:27 -030014647 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014648 DRM_DEBUG_KMS("probing SDVOC\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014649 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014650 }
Ma Ling27185ae2009-08-24 13:50:23 +080014651
Paulo Zanonie2debe92013-02-18 19:00:27 -030014652 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014653
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014654 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014655 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014656 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014657 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014658 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014659 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014660 }
Ma Ling27185ae2009-08-24 13:50:23 +080014661
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014662 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014663 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014664 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014665 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014666 intel_dvo_init(dev);
14667
Zhenyu Wang103a1962009-11-27 11:44:36 +080014668 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014669 intel_tv_init(dev);
14670
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014671 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014672
Damien Lespiaub2784e12014-08-05 11:29:37 +010014673 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014674 encoder->base.possible_crtcs = encoder->crtc_mask;
14675 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014676 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014677 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014678
Paulo Zanonidde86e22012-12-01 12:04:25 -020014679 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014680
14681 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014682}
14683
14684static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14685{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014686 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014687 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014688
Daniel Vetteref2d6332014-02-10 18:00:38 +010014689 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014690 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014691 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014692 drm_gem_object_unreference(&intel_fb->obj->base);
14693 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014694 kfree(intel_fb);
14695}
14696
14697static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014698 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014699 unsigned int *handle)
14700{
14701 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014702 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014703
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014704 if (obj->userptr.mm) {
14705 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14706 return -EINVAL;
14707 }
14708
Chris Wilson05394f32010-11-08 19:18:58 +000014709 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014710}
14711
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014712static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14713 struct drm_file *file,
14714 unsigned flags, unsigned color,
14715 struct drm_clip_rect *clips,
14716 unsigned num_clips)
14717{
14718 struct drm_device *dev = fb->dev;
14719 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14720 struct drm_i915_gem_object *obj = intel_fb->obj;
14721
14722 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014723 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014724 mutex_unlock(&dev->struct_mutex);
14725
14726 return 0;
14727}
14728
Jesse Barnes79e53942008-11-07 14:24:08 -080014729static const struct drm_framebuffer_funcs intel_fb_funcs = {
14730 .destroy = intel_user_framebuffer_destroy,
14731 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014732 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014733};
14734
Damien Lespiaub3218032015-02-27 11:15:18 +000014735static
14736u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14737 uint32_t pixel_format)
14738{
14739 u32 gen = INTEL_INFO(dev)->gen;
14740
14741 if (gen >= 9) {
14742 /* "The stride in bytes must not exceed the of the size of 8K
14743 * pixels and 32K bytes."
14744 */
14745 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
Wayne Boyer666a4532015-12-09 12:29:35 -080014746 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014747 return 32*1024;
14748 } else if (gen >= 4) {
14749 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14750 return 16*1024;
14751 else
14752 return 32*1024;
14753 } else if (gen >= 3) {
14754 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14755 return 8*1024;
14756 else
14757 return 16*1024;
14758 } else {
14759 /* XXX DSPC is limited to 4k tiled */
14760 return 8*1024;
14761 }
14762}
14763
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014764static int intel_framebuffer_init(struct drm_device *dev,
14765 struct intel_framebuffer *intel_fb,
14766 struct drm_mode_fb_cmd2 *mode_cmd,
14767 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014768{
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014769 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014770 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014771 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014772 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014773
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014774 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14775
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014776 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14777 /* Enforce that fb modifier and tiling mode match, but only for
14778 * X-tiled. This is needed for FBC. */
14779 if (!!(obj->tiling_mode == I915_TILING_X) !=
14780 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14781 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14782 return -EINVAL;
14783 }
14784 } else {
14785 if (obj->tiling_mode == I915_TILING_X)
14786 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14787 else if (obj->tiling_mode == I915_TILING_Y) {
14788 DRM_DEBUG("No Y tiling for legacy addfb\n");
14789 return -EINVAL;
14790 }
14791 }
14792
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014793 /* Passed in modifier sanity checking. */
14794 switch (mode_cmd->modifier[0]) {
14795 case I915_FORMAT_MOD_Y_TILED:
14796 case I915_FORMAT_MOD_Yf_TILED:
14797 if (INTEL_INFO(dev)->gen < 9) {
14798 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14799 mode_cmd->modifier[0]);
14800 return -EINVAL;
14801 }
14802 case DRM_FORMAT_MOD_NONE:
14803 case I915_FORMAT_MOD_X_TILED:
14804 break;
14805 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014806 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14807 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014808 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014809 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014810
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014811 stride_alignment = intel_fb_stride_alignment(dev_priv,
14812 mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000014813 mode_cmd->pixel_format);
14814 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14815 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14816 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014817 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014818 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014819
Damien Lespiaub3218032015-02-27 11:15:18 +000014820 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14821 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014822 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014823 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14824 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014825 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014826 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014827 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014828 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014829
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014830 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014831 mode_cmd->pitches[0] != obj->stride) {
14832 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14833 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014834 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014835 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014836
Ville Syrjälä57779d02012-10-31 17:50:14 +020014837 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014838 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014839 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014840 case DRM_FORMAT_RGB565:
14841 case DRM_FORMAT_XRGB8888:
14842 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014843 break;
14844 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014845 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014846 DRM_DEBUG("unsupported pixel format: %s\n",
14847 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014848 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014849 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014850 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014851 case DRM_FORMAT_ABGR8888:
Wayne Boyer666a4532015-12-09 12:29:35 -080014852 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
14853 INTEL_INFO(dev)->gen < 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014854 DRM_DEBUG("unsupported pixel format: %s\n",
14855 drm_get_format_name(mode_cmd->pixel_format));
14856 return -EINVAL;
14857 }
14858 break;
14859 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014860 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014861 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014862 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014863 DRM_DEBUG("unsupported pixel format: %s\n",
14864 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014865 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014866 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014867 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014868 case DRM_FORMAT_ABGR2101010:
Wayne Boyer666a4532015-12-09 12:29:35 -080014869 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiau75312082015-05-15 19:06:01 +010014870 DRM_DEBUG("unsupported pixel format: %s\n",
14871 drm_get_format_name(mode_cmd->pixel_format));
14872 return -EINVAL;
14873 }
14874 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014875 case DRM_FORMAT_YUYV:
14876 case DRM_FORMAT_UYVY:
14877 case DRM_FORMAT_YVYU:
14878 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014879 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014880 DRM_DEBUG("unsupported pixel format: %s\n",
14881 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014882 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014883 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014884 break;
14885 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014886 DRM_DEBUG("unsupported pixel format: %s\n",
14887 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014888 return -EINVAL;
14889 }
14890
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014891 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14892 if (mode_cmd->offsets[0] != 0)
14893 return -EINVAL;
14894
Damien Lespiauec2c9812015-01-20 12:51:45 +000014895 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014896 mode_cmd->pixel_format,
14897 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014898 /* FIXME drm helper for size checks (especially planar formats)? */
14899 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14900 return -EINVAL;
14901
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014902 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14903 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014904 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014905
Jesse Barnes79e53942008-11-07 14:24:08 -080014906 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14907 if (ret) {
14908 DRM_ERROR("framebuffer init failed %d\n", ret);
14909 return ret;
14910 }
14911
Jesse Barnes79e53942008-11-07 14:24:08 -080014912 return 0;
14913}
14914
Jesse Barnes79e53942008-11-07 14:24:08 -080014915static struct drm_framebuffer *
14916intel_user_framebuffer_create(struct drm_device *dev,
14917 struct drm_file *filp,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020014918 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014919{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014920 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014921 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014922 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014923
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014924 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014925 mode_cmd.handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014926 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014927 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014928
Daniel Vetter92907cb2015-11-23 09:04:05 +010014929 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014930 if (IS_ERR(fb))
14931 drm_gem_object_unreference_unlocked(&obj->base);
14932
14933 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014934}
14935
Daniel Vetter06957262015-08-10 13:34:08 +020014936#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020014937static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014938{
14939}
14940#endif
14941
Jesse Barnes79e53942008-11-07 14:24:08 -080014942static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014943 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014944 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014945 .atomic_check = intel_atomic_check,
14946 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014947 .atomic_state_alloc = intel_atomic_state_alloc,
14948 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014949};
14950
Jesse Barnese70236a2009-09-21 10:42:27 -070014951/* Set up chip specific display functions */
14952static void intel_init_display(struct drm_device *dev)
14953{
14954 struct drm_i915_private *dev_priv = dev->dev_private;
14955
Daniel Vetteree9300b2013-06-03 22:40:22 +020014956 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14957 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014958 else if (IS_CHERRYVIEW(dev))
14959 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014960 else if (IS_VALLEYVIEW(dev))
14961 dev_priv->display.find_dpll = vlv_find_best_dpll;
14962 else if (IS_PINEVIEW(dev))
14963 dev_priv->display.find_dpll = pnv_find_best_dpll;
14964 else
14965 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14966
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014967 if (INTEL_INFO(dev)->gen >= 9) {
14968 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014969 dev_priv->display.get_initial_plane_config =
14970 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014971 dev_priv->display.crtc_compute_clock =
14972 haswell_crtc_compute_clock;
14973 dev_priv->display.crtc_enable = haswell_crtc_enable;
14974 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014975 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014976 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014977 dev_priv->display.get_initial_plane_config =
14978 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014979 dev_priv->display.crtc_compute_clock =
14980 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014981 dev_priv->display.crtc_enable = haswell_crtc_enable;
14982 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014983 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014984 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014985 dev_priv->display.get_initial_plane_config =
14986 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014987 dev_priv->display.crtc_compute_clock =
14988 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014989 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14990 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Wayne Boyer666a4532015-12-09 12:29:35 -080014991 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014992 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014993 dev_priv->display.get_initial_plane_config =
14994 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014995 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014996 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14997 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014998 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014999 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015000 dev_priv->display.get_initial_plane_config =
15001 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020015002 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020015003 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15004 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070015005 }
Jesse Barnese70236a2009-09-21 10:42:27 -070015006
Jesse Barnese70236a2009-09-21 10:42:27 -070015007 /* Returns the core display clock speed */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070015008 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Ville Syrjälä1652d192015-03-31 14:12:01 +030015009 dev_priv->display.get_display_clock_speed =
15010 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070015011 else if (IS_BROXTON(dev))
15012 dev_priv->display.get_display_clock_speed =
15013 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030015014 else if (IS_BROADWELL(dev))
15015 dev_priv->display.get_display_clock_speed =
15016 broadwell_get_display_clock_speed;
15017 else if (IS_HASWELL(dev))
15018 dev_priv->display.get_display_clock_speed =
15019 haswell_get_display_clock_speed;
Wayne Boyer666a4532015-12-09 12:29:35 -080015020 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070015021 dev_priv->display.get_display_clock_speed =
15022 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030015023 else if (IS_GEN5(dev))
15024 dev_priv->display.get_display_clock_speed =
15025 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030015026 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030015027 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070015028 dev_priv->display.get_display_clock_speed =
15029 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030015030 else if (IS_GM45(dev))
15031 dev_priv->display.get_display_clock_speed =
15032 gm45_get_display_clock_speed;
15033 else if (IS_CRESTLINE(dev))
15034 dev_priv->display.get_display_clock_speed =
15035 i965gm_get_display_clock_speed;
15036 else if (IS_PINEVIEW(dev))
15037 dev_priv->display.get_display_clock_speed =
15038 pnv_get_display_clock_speed;
15039 else if (IS_G33(dev) || IS_G4X(dev))
15040 dev_priv->display.get_display_clock_speed =
15041 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070015042 else if (IS_I915G(dev))
15043 dev_priv->display.get_display_clock_speed =
15044 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020015045 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070015046 dev_priv->display.get_display_clock_speed =
15047 i9xx_misc_get_display_clock_speed;
15048 else if (IS_I915GM(dev))
15049 dev_priv->display.get_display_clock_speed =
15050 i915gm_get_display_clock_speed;
15051 else if (IS_I865G(dev))
15052 dev_priv->display.get_display_clock_speed =
15053 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020015054 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070015055 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030015056 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030015057 else { /* 830 */
15058 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070015059 dev_priv->display.get_display_clock_speed =
15060 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030015061 }
Jesse Barnese70236a2009-09-21 10:42:27 -070015062
Jani Nikula7c10a2b2014-10-27 16:26:43 +020015063 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015064 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015065 } else if (IS_GEN6(dev)) {
15066 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015067 } else if (IS_IVYBRIDGE(dev)) {
15068 /* FIXME: detect B0+ stepping and use auto training */
15069 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030015070 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015071 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015072 if (IS_BROADWELL(dev)) {
15073 dev_priv->display.modeset_commit_cdclk =
15074 broadwell_modeset_commit_cdclk;
15075 dev_priv->display.modeset_calc_cdclk =
15076 broadwell_modeset_calc_cdclk;
15077 }
Wayne Boyer666a4532015-12-09 12:29:35 -080015078 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015079 dev_priv->display.modeset_commit_cdclk =
15080 valleyview_modeset_commit_cdclk;
15081 dev_priv->display.modeset_calc_cdclk =
15082 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053015083 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015084 dev_priv->display.modeset_commit_cdclk =
15085 broxton_modeset_commit_cdclk;
15086 dev_priv->display.modeset_calc_cdclk =
15087 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070015088 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070015089
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070015090 switch (INTEL_INFO(dev)->gen) {
15091 case 2:
15092 dev_priv->display.queue_flip = intel_gen2_queue_flip;
15093 break;
15094
15095 case 3:
15096 dev_priv->display.queue_flip = intel_gen3_queue_flip;
15097 break;
15098
15099 case 4:
15100 case 5:
15101 dev_priv->display.queue_flip = intel_gen4_queue_flip;
15102 break;
15103
15104 case 6:
15105 dev_priv->display.queue_flip = intel_gen6_queue_flip;
15106 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070015107 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070015108 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070015109 dev_priv->display.queue_flip = intel_gen7_queue_flip;
15110 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000015111 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000015112 /* Drop through - unsupported since execlist only. */
15113 default:
15114 /* Default just returns -ENODEV to indicate unsupported */
15115 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070015116 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020015117
Ville Syrjäläe39b9992014-09-04 14:53:14 +030015118 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070015119}
15120
Jesse Barnesb690e962010-07-19 13:53:12 -070015121/*
15122 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
15123 * resume, or other times. This quirk makes sure that's the case for
15124 * affected systems.
15125 */
Akshay Joshi0206e352011-08-16 15:34:10 -040015126static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070015127{
15128 struct drm_i915_private *dev_priv = dev->dev_private;
15129
15130 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015131 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015132}
15133
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015134static void quirk_pipeb_force(struct drm_device *dev)
15135{
15136 struct drm_i915_private *dev_priv = dev->dev_private;
15137
15138 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
15139 DRM_INFO("applying pipe b force quirk\n");
15140}
15141
Keith Packard435793d2011-07-12 14:56:22 -070015142/*
15143 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
15144 */
15145static void quirk_ssc_force_disable(struct drm_device *dev)
15146{
15147 struct drm_i915_private *dev_priv = dev->dev_private;
15148 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015149 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070015150}
15151
Carsten Emde4dca20e2012-03-15 15:56:26 +010015152/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010015153 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
15154 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010015155 */
15156static void quirk_invert_brightness(struct drm_device *dev)
15157{
15158 struct drm_i915_private *dev_priv = dev->dev_private;
15159 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015160 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015161}
15162
Scot Doyle9c72cc62014-07-03 23:27:50 +000015163/* Some VBT's incorrectly indicate no backlight is present */
15164static void quirk_backlight_present(struct drm_device *dev)
15165{
15166 struct drm_i915_private *dev_priv = dev->dev_private;
15167 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
15168 DRM_INFO("applying backlight present quirk\n");
15169}
15170
Jesse Barnesb690e962010-07-19 13:53:12 -070015171struct intel_quirk {
15172 int device;
15173 int subsystem_vendor;
15174 int subsystem_device;
15175 void (*hook)(struct drm_device *dev);
15176};
15177
Egbert Eich5f85f172012-10-14 15:46:38 +020015178/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
15179struct intel_dmi_quirk {
15180 void (*hook)(struct drm_device *dev);
15181 const struct dmi_system_id (*dmi_id_list)[];
15182};
15183
15184static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
15185{
15186 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
15187 return 1;
15188}
15189
15190static const struct intel_dmi_quirk intel_dmi_quirks[] = {
15191 {
15192 .dmi_id_list = &(const struct dmi_system_id[]) {
15193 {
15194 .callback = intel_dmi_reverse_brightness,
15195 .ident = "NCR Corporation",
15196 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
15197 DMI_MATCH(DMI_PRODUCT_NAME, ""),
15198 },
15199 },
15200 { } /* terminating entry */
15201 },
15202 .hook = quirk_invert_brightness,
15203 },
15204};
15205
Ben Widawskyc43b5632012-04-16 14:07:40 -070015206static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070015207 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15208 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15209
Jesse Barnesb690e962010-07-19 13:53:12 -070015210 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15211 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15212
Ville Syrjälä5f080c02014-08-15 01:22:06 +030015213 /* 830 needs to leave pipe A & dpll A up */
15214 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15215
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015216 /* 830 needs to leave pipe B & dpll B up */
15217 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15218
Keith Packard435793d2011-07-12 14:56:22 -070015219 /* Lenovo U160 cannot use SSC on LVDS */
15220 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020015221
15222 /* Sony Vaio Y cannot use SSC on LVDS */
15223 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010015224
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010015225 /* Acer Aspire 5734Z must invert backlight brightness */
15226 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15227
15228 /* Acer/eMachines G725 */
15229 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15230
15231 /* Acer/eMachines e725 */
15232 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15233
15234 /* Acer/Packard Bell NCL20 */
15235 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15236
15237 /* Acer Aspire 4736Z */
15238 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020015239
15240 /* Acer Aspire 5336 */
15241 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000015242
15243 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15244 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000015245
Scot Doyledfb3d47b2014-08-21 16:08:02 +000015246 /* Acer C720 Chromebook (Core i3 4005U) */
15247 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15248
jens steinb2a96012014-10-28 20:25:53 +010015249 /* Apple Macbook 2,1 (Core 2 T7400) */
15250 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15251
Jani Nikula1b9448b2015-11-05 11:49:59 +020015252 /* Apple Macbook 4,1 */
15253 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15254
Scot Doyled4967d82014-07-03 23:27:52 +000015255 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15256 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000015257
15258 /* HP Chromebook 14 (Celeron 2955U) */
15259 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020015260
15261 /* Dell Chromebook 11 */
15262 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020015263
15264 /* Dell Chromebook 11 (2015 version) */
15265 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070015266};
15267
15268static void intel_init_quirks(struct drm_device *dev)
15269{
15270 struct pci_dev *d = dev->pdev;
15271 int i;
15272
15273 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15274 struct intel_quirk *q = &intel_quirks[i];
15275
15276 if (d->device == q->device &&
15277 (d->subsystem_vendor == q->subsystem_vendor ||
15278 q->subsystem_vendor == PCI_ANY_ID) &&
15279 (d->subsystem_device == q->subsystem_device ||
15280 q->subsystem_device == PCI_ANY_ID))
15281 q->hook(dev);
15282 }
Egbert Eich5f85f172012-10-14 15:46:38 +020015283 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15284 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15285 intel_dmi_quirks[i].hook(dev);
15286 }
Jesse Barnesb690e962010-07-19 13:53:12 -070015287}
15288
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015289/* Disable the VGA plane that we never use */
15290static void i915_disable_vga(struct drm_device *dev)
15291{
15292 struct drm_i915_private *dev_priv = dev->dev_private;
15293 u8 sr1;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015294 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015295
Ville Syrjälä2b37c612014-01-22 21:32:38 +020015296 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015297 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070015298 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015299 sr1 = inb(VGA_SR_DATA);
15300 outb(sr1 | 1<<5, VGA_SR_DATA);
15301 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15302 udelay(300);
15303
Ville Syrjälä01f5a622014-12-16 18:38:37 +020015304 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015305 POSTING_READ(vga_reg);
15306}
15307
Daniel Vetterf8175862012-04-10 15:50:11 +020015308void intel_modeset_init_hw(struct drm_device *dev)
15309{
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015310 struct drm_i915_private *dev_priv = dev->dev_private;
15311
Ville Syrjäläb6283052015-06-03 15:45:07 +030015312 intel_update_cdclk(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015313
15314 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
15315
Daniel Vetterf8175862012-04-10 15:50:11 +020015316 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020015317 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015318}
15319
Matt Roperd93c0372015-12-03 11:37:41 -080015320/*
15321 * Calculate what we think the watermarks should be for the state we've read
15322 * out of the hardware and then immediately program those watermarks so that
15323 * we ensure the hardware settings match our internal state.
15324 *
15325 * We can calculate what we think WM's should be by creating a duplicate of the
15326 * current state (which was constructed during hardware readout) and running it
15327 * through the atomic check code to calculate new watermark values in the
15328 * state object.
15329 */
15330static void sanitize_watermarks(struct drm_device *dev)
15331{
15332 struct drm_i915_private *dev_priv = to_i915(dev);
15333 struct drm_atomic_state *state;
15334 struct drm_crtc *crtc;
15335 struct drm_crtc_state *cstate;
15336 struct drm_modeset_acquire_ctx ctx;
15337 int ret;
15338 int i;
15339
15340 /* Only supported on platforms that use atomic watermark design */
Matt Roper396e33a2016-01-06 11:34:30 -080015341 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080015342 return;
15343
15344 /*
15345 * We need to hold connection_mutex before calling duplicate_state so
15346 * that the connector loop is protected.
15347 */
15348 drm_modeset_acquire_init(&ctx, 0);
15349retry:
Matt Roper0cd12622016-01-12 07:13:37 -080015350 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080015351 if (ret == -EDEADLK) {
15352 drm_modeset_backoff(&ctx);
15353 goto retry;
15354 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080015355 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015356 }
15357
15358 state = drm_atomic_helper_duplicate_state(dev, &ctx);
15359 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080015360 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015361
Matt Roper396e33a2016-01-06 11:34:30 -080015362 /*
15363 * Hardware readout is the only time we don't want to calculate
15364 * intermediate watermarks (since we don't trust the current
15365 * watermarks).
15366 */
15367 to_intel_atomic_state(state)->skip_intermediate_wm = true;
15368
Matt Roperd93c0372015-12-03 11:37:41 -080015369 ret = intel_atomic_check(dev, state);
15370 if (ret) {
15371 /*
15372 * If we fail here, it means that the hardware appears to be
15373 * programmed in a way that shouldn't be possible, given our
15374 * understanding of watermark requirements. This might mean a
15375 * mistake in the hardware readout code or a mistake in the
15376 * watermark calculations for a given platform. Raise a WARN
15377 * so that this is noticeable.
15378 *
15379 * If this actually happens, we'll have to just leave the
15380 * BIOS-programmed watermarks untouched and hope for the best.
15381 */
15382 WARN(true, "Could not determine valid watermarks for inherited state\n");
Matt Roper0cd12622016-01-12 07:13:37 -080015383 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015384 }
15385
15386 /* Write calculated watermark values back */
15387 to_i915(dev)->wm.config = to_intel_atomic_state(state)->wm_config;
15388 for_each_crtc_in_state(state, crtc, cstate, i) {
15389 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15390
Matt Roper396e33a2016-01-06 11:34:30 -080015391 cs->wm.need_postvbl_update = true;
15392 dev_priv->display.optimize_watermarks(cs);
Matt Roperd93c0372015-12-03 11:37:41 -080015393 }
15394
15395 drm_atomic_state_free(state);
Matt Roper0cd12622016-01-12 07:13:37 -080015396fail:
Matt Roperd93c0372015-12-03 11:37:41 -080015397 drm_modeset_drop_locks(&ctx);
15398 drm_modeset_acquire_fini(&ctx);
15399}
15400
Jesse Barnes79e53942008-11-07 14:24:08 -080015401void intel_modeset_init(struct drm_device *dev)
15402{
Jesse Barnes652c3932009-08-17 13:31:43 -070015403 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000015404 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015405 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015406 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080015407
15408 drm_mode_config_init(dev);
15409
15410 dev->mode_config.min_width = 0;
15411 dev->mode_config.min_height = 0;
15412
Dave Airlie019d96c2011-09-29 16:20:42 +010015413 dev->mode_config.preferred_depth = 24;
15414 dev->mode_config.prefer_shadow = 1;
15415
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015416 dev->mode_config.allow_fb_modifiers = true;
15417
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015418 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015419
Jesse Barnesb690e962010-07-19 13:53:12 -070015420 intel_init_quirks(dev);
15421
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015422 intel_init_pm(dev);
15423
Ben Widawskye3c74752013-04-05 13:12:39 -070015424 if (INTEL_INFO(dev)->num_pipes == 0)
15425 return;
15426
Lukas Wunner69f92f62015-07-15 13:57:35 +020015427 /*
15428 * There may be no VBT; and if the BIOS enabled SSC we can
15429 * just keep using it to avoid unnecessary flicker. Whereas if the
15430 * BIOS isn't using it, don't assume it will work even if the VBT
15431 * indicates as much.
15432 */
15433 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15434 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15435 DREF_SSC1_ENABLE);
15436
15437 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15438 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15439 bios_lvds_use_ssc ? "en" : "dis",
15440 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15441 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15442 }
15443 }
15444
Jesse Barnese70236a2009-09-21 10:42:27 -070015445 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020015446 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015447
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015448 if (IS_GEN2(dev)) {
15449 dev->mode_config.max_width = 2048;
15450 dev->mode_config.max_height = 2048;
15451 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015452 dev->mode_config.max_width = 4096;
15453 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015454 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015455 dev->mode_config.max_width = 8192;
15456 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015457 }
Damien Lespiau068be562014-03-28 14:17:49 +000015458
Ville Syrjälädc41c152014-08-13 11:57:05 +030015459 if (IS_845G(dev) || IS_I865G(dev)) {
15460 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15461 dev->mode_config.cursor_height = 1023;
15462 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015463 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15464 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15465 } else {
15466 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15467 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15468 }
15469
Ben Widawsky5d4545a2013-01-17 12:45:15 -080015470 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015471
Zhao Yakui28c97732009-10-09 11:39:41 +080015472 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015473 INTEL_INFO(dev)->num_pipes,
15474 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015475
Damien Lespiau055e3932014-08-18 13:49:10 +010015476 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015477 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015478 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015479 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015480 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015481 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015482 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015483 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015484 }
15485
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030015486 intel_update_czclk(dev_priv);
15487 intel_update_cdclk(dev);
15488
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015489 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015490
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015491 /* Just disable it once at startup */
15492 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015493 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015494
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015495 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015496 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015497 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015498
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015499 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015500 struct intel_initial_plane_config plane_config = {};
15501
Jesse Barnes46f297f2014-03-07 08:57:48 -080015502 if (!crtc->active)
15503 continue;
15504
Jesse Barnes46f297f2014-03-07 08:57:48 -080015505 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015506 * Note that reserving the BIOS fb up front prevents us
15507 * from stuffing other stolen allocations like the ring
15508 * on top. This prevents some ugliness at boot time, and
15509 * can even allow for smooth boot transitions if the BIOS
15510 * fb is large enough for the active pipe configuration.
15511 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015512 dev_priv->display.get_initial_plane_config(crtc,
15513 &plane_config);
15514
15515 /*
15516 * If the fb is shared between multiple heads, we'll
15517 * just get the first one.
15518 */
15519 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015520 }
Matt Roperd93c0372015-12-03 11:37:41 -080015521
15522 /*
15523 * Make sure hardware watermarks really match the state we read out.
15524 * Note that we need to do this after reconstructing the BIOS fb's
15525 * since the watermark calculation done here will use pstate->fb.
15526 */
15527 sanitize_watermarks(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015528}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015529
Daniel Vetter7fad7982012-07-04 17:51:47 +020015530static void intel_enable_pipe_a(struct drm_device *dev)
15531{
15532 struct intel_connector *connector;
15533 struct drm_connector *crt = NULL;
15534 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015535 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015536
15537 /* We can't just switch on the pipe A, we need to set things up with a
15538 * proper mode and output configuration. As a gross hack, enable pipe A
15539 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015540 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015541 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15542 crt = &connector->base;
15543 break;
15544 }
15545 }
15546
15547 if (!crt)
15548 return;
15549
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015550 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015551 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015552}
15553
Daniel Vetterfa555832012-10-10 23:14:00 +020015554static bool
15555intel_check_plane_mapping(struct intel_crtc *crtc)
15556{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015557 struct drm_device *dev = crtc->base.dev;
15558 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä649636e2015-09-22 19:50:01 +030015559 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015560
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015561 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015562 return true;
15563
Ville Syrjälä649636e2015-09-22 19:50:01 +030015564 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015565
15566 if ((val & DISPLAY_PLANE_ENABLE) &&
15567 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15568 return false;
15569
15570 return true;
15571}
15572
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015573static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15574{
15575 struct drm_device *dev = crtc->base.dev;
15576 struct intel_encoder *encoder;
15577
15578 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15579 return true;
15580
15581 return false;
15582}
15583
Daniel Vetter24929352012-07-02 20:28:59 +020015584static void intel_sanitize_crtc(struct intel_crtc *crtc)
15585{
15586 struct drm_device *dev = crtc->base.dev;
15587 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015588 i915_reg_t reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015589
Daniel Vetter24929352012-07-02 20:28:59 +020015590 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter24929352012-07-02 20:28:59 +020015591 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15592
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015593 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015594 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015595 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015596 struct intel_plane *plane;
15597
Daniel Vetter96256042015-02-13 21:03:42 +010015598 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015599
15600 /* Disable everything but the primary plane */
15601 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15602 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15603 continue;
15604
15605 plane->disable_plane(&plane->base, &crtc->base);
15606 }
Daniel Vetter96256042015-02-13 21:03:42 +010015607 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015608
Daniel Vetter24929352012-07-02 20:28:59 +020015609 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015610 * disable the crtc (and hence change the state) if it is wrong. Note
15611 * that gen4+ has a fixed plane -> pipe mapping. */
15612 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015613 bool plane;
15614
Daniel Vetter24929352012-07-02 20:28:59 +020015615 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15616 crtc->base.base.id);
15617
15618 /* Pipe has the wrong plane attached and the plane is active.
15619 * Temporarily change the plane mapping and disable everything
15620 * ... */
15621 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015622 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015623 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015624 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015625 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015626 }
Daniel Vetter24929352012-07-02 20:28:59 +020015627
Daniel Vetter7fad7982012-07-04 17:51:47 +020015628 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15629 crtc->pipe == PIPE_A && !crtc->active) {
15630 /* BIOS forgot to enable pipe A, this mostly happens after
15631 * resume. Force-enable the pipe to fix this, the update_dpms
15632 * call below we restore the pipe to the right state, but leave
15633 * the required bits on. */
15634 intel_enable_pipe_a(dev);
15635 }
15636
Daniel Vetter24929352012-07-02 20:28:59 +020015637 /* Adjust the state of the output pipe according to whether we
15638 * have active connectors/encoders. */
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015639 if (!intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015640 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015641
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020015642 if (crtc->active != crtc->base.state->active) {
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015643 struct intel_encoder *encoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015644
15645 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015646 * functions or because of calls to intel_crtc_disable_noatomic,
15647 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020015648 * pipe A quirk. */
15649 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15650 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080015651 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020015652 crtc->active ? "enabled" : "disabled");
15653
Maarten Lankhorst4be40c92015-07-14 13:45:32 +020015654 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015655 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015656 crtc->base.enabled = crtc->active;
15657
15658 /* Because we only establish the connector -> encoder ->
15659 * crtc links if something is active, this means the
15660 * crtc is now deactivated. Break the links. connector
15661 * -> encoder links are only establish when things are
15662 * actually up, hence no need to break them. */
15663 WARN_ON(crtc->active);
15664
Maarten Lankhorst2d406bb2015-08-05 12:37:09 +020015665 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetter24929352012-07-02 20:28:59 +020015666 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015667 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015668
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015669 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015670 /*
15671 * We start out with underrun reporting disabled to avoid races.
15672 * For correct bookkeeping mark this on active crtcs.
15673 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015674 * Also on gmch platforms we dont have any hardware bits to
15675 * disable the underrun reporting. Which means we need to start
15676 * out with underrun reporting disabled also on inactive pipes,
15677 * since otherwise we'll complain about the garbage we read when
15678 * e.g. coming up after runtime pm.
15679 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015680 * No protection against concurrent access is required - at
15681 * worst a fifo underrun happens which also sets this to false.
15682 */
15683 crtc->cpu_fifo_underrun_disabled = true;
15684 crtc->pch_fifo_underrun_disabled = true;
15685 }
Daniel Vetter24929352012-07-02 20:28:59 +020015686}
15687
15688static void intel_sanitize_encoder(struct intel_encoder *encoder)
15689{
15690 struct intel_connector *connector;
15691 struct drm_device *dev = encoder->base.dev;
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015692 bool active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015693
15694 /* We need to check both for a crtc link (meaning that the
15695 * encoder is active and trying to read from a pipe) and the
15696 * pipe itself being active. */
15697 bool has_active_crtc = encoder->base.crtc &&
15698 to_intel_crtc(encoder->base.crtc)->active;
15699
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015700 for_each_intel_connector(dev, connector) {
15701 if (connector->base.encoder != &encoder->base)
15702 continue;
15703
15704 active = true;
15705 break;
15706 }
15707
15708 if (active && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015709 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15710 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015711 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015712
15713 /* Connector is active, but has no active pipe. This is
15714 * fallout from our resume register restoring. Disable
15715 * the encoder manually again. */
15716 if (encoder->base.crtc) {
15717 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15718 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015719 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015720 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015721 if (encoder->post_disable)
15722 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015723 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015724 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015725
15726 /* Inconsistent output/port/pipe state happens presumably due to
15727 * a bug in one of the get_hw_state functions. Or someplace else
15728 * in our code, like the register restore mess on resume. Clamp
15729 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015730 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015731 if (connector->encoder != encoder)
15732 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015733 connector->base.dpms = DRM_MODE_DPMS_OFF;
15734 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015735 }
15736 }
15737 /* Enabled encoders without active connectors will be fixed in
15738 * the crtc fixup. */
15739}
15740
Imre Deak04098752014-02-18 00:02:16 +020015741void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015742{
15743 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015744 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015745
Imre Deak04098752014-02-18 00:02:16 +020015746 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15747 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15748 i915_disable_vga(dev);
15749 }
15750}
15751
15752void i915_redisable_vga(struct drm_device *dev)
15753{
15754 struct drm_i915_private *dev_priv = dev->dev_private;
15755
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015756 /* This function can be called both from intel_modeset_setup_hw_state or
15757 * at a very early point in our resume sequence, where the power well
15758 * structures are not yet restored. Since this function is at a very
15759 * paranoid "someone might have enabled VGA while we were not looking"
15760 * level, just check if the power well is enabled instead of trying to
15761 * follow the "don't touch the power well if we don't need it" policy
15762 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015763 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015764 return;
15765
Imre Deak04098752014-02-18 00:02:16 +020015766 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015767}
15768
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015769static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015770{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015771 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015772
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015773 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015774}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015775
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015776/* FIXME read out full plane state for all planes */
15777static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015778{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015779 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015780 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015781 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015782
Matt Roper19b8d382015-09-24 15:53:17 -070015783 plane_state->visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015784 primary_get_hw_state(to_intel_plane(primary));
15785
15786 if (plane_state->visible)
15787 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015788}
15789
Daniel Vetter30e984d2013-06-05 13:34:17 +020015790static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015791{
15792 struct drm_i915_private *dev_priv = dev->dev_private;
15793 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015794 struct intel_crtc *crtc;
15795 struct intel_encoder *encoder;
15796 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015797 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015798
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015799 dev_priv->active_crtcs = 0;
15800
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015801 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015802 struct intel_crtc_state *crtc_state = crtc->config;
15803 int pixclk = 0;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015804
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015805 __drm_atomic_helper_crtc_destroy_state(&crtc->base, &crtc_state->base);
15806 memset(crtc_state, 0, sizeof(*crtc_state));
15807 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015808
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015809 crtc_state->base.active = crtc_state->base.enable =
15810 dev_priv->display.get_pipe_config(crtc, crtc_state);
15811
15812 crtc->base.enabled = crtc_state->base.enable;
15813 crtc->active = crtc_state->base.active;
15814
15815 if (crtc_state->base.active) {
15816 dev_priv->active_crtcs |= 1 << crtc->pipe;
15817
15818 if (IS_BROADWELL(dev_priv)) {
15819 pixclk = ilk_pipe_pixel_rate(crtc_state);
15820
15821 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
15822 if (crtc_state->ips_enabled)
15823 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15824 } else if (IS_VALLEYVIEW(dev_priv) ||
15825 IS_CHERRYVIEW(dev_priv) ||
15826 IS_BROXTON(dev_priv))
15827 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
15828 else
15829 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15830 }
15831
15832 dev_priv->min_pixclk[crtc->pipe] = pixclk;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015833
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015834 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015835
15836 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15837 crtc->base.base.id,
15838 crtc->active ? "enabled" : "disabled");
15839 }
15840
Daniel Vetter53589012013-06-05 13:34:16 +020015841 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15842 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15843
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015844 pll->on = pll->get_hw_state(dev_priv, pll,
15845 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015846 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015847 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015848 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015849 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015850 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015851 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015852 }
Daniel Vetter53589012013-06-05 13:34:16 +020015853 }
Daniel Vetter53589012013-06-05 13:34:16 +020015854
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015855 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015856 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015857
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015858 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015859 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015860 }
15861
Damien Lespiaub2784e12014-08-05 11:29:37 +010015862 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015863 pipe = 0;
15864
15865 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015866 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15867 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015868 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015869 } else {
15870 encoder->base.crtc = NULL;
15871 }
15872
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015873 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015874 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015875 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015876 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015877 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015878 }
15879
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015880 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015881 if (connector->get_hw_state(connector)) {
15882 connector->base.dpms = DRM_MODE_DPMS_ON;
Daniel Vetter24929352012-07-02 20:28:59 +020015883 connector->base.encoder = &connector->encoder->base;
15884 } else {
15885 connector->base.dpms = DRM_MODE_DPMS_OFF;
15886 connector->base.encoder = NULL;
15887 }
15888 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15889 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015890 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015891 connector->base.encoder ? "enabled" : "disabled");
15892 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015893
15894 for_each_intel_crtc(dev, crtc) {
15895 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15896
15897 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15898 if (crtc->base.state->active) {
15899 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15900 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15901 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15902
15903 /*
15904 * The initial mode needs to be set in order to keep
15905 * the atomic core happy. It wants a valid mode if the
15906 * crtc's enabled, so we do the above call.
15907 *
15908 * At this point some state updated by the connectors
15909 * in their ->detect() callback has not run yet, so
15910 * no recalculation can be done yet.
15911 *
15912 * Even if we could do a recalculation and modeset
15913 * right now it would cause a double modeset if
15914 * fbdev or userspace chooses a different initial mode.
15915 *
15916 * If that happens, someone indicated they wanted a
15917 * mode change, which means it's safe to do a full
15918 * recalculation.
15919 */
15920 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015921
15922 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15923 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015924 }
15925 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015926}
15927
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015928/* Scan out the current hw modeset state,
15929 * and sanitizes it to the current state
15930 */
15931static void
15932intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015933{
15934 struct drm_i915_private *dev_priv = dev->dev_private;
15935 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015936 struct intel_crtc *crtc;
15937 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015938 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015939
15940 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015941
15942 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015943 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015944 intel_sanitize_encoder(encoder);
15945 }
15946
Damien Lespiau055e3932014-08-18 13:49:10 +010015947 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015948 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15949 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015950 intel_dump_pipe_config(crtc, crtc->config,
15951 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015952 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015953
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015954 intel_modeset_update_connector_atomic_state(dev);
15955
Daniel Vetter35c95372013-07-17 06:55:04 +020015956 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15957 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15958
15959 if (!pll->on || pll->active)
15960 continue;
15961
15962 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15963
15964 pll->disable(dev_priv, pll);
15965 pll->on = false;
15966 }
15967
Wayne Boyer666a4532015-12-09 12:29:35 -080015968 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015969 vlv_wm_get_hw_state(dev);
15970 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015971 skl_wm_get_hw_state(dev);
15972 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015973 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015974
15975 for_each_intel_crtc(dev, crtc) {
15976 unsigned long put_domains;
15977
15978 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15979 if (WARN_ON(put_domains))
15980 modeset_put_power_domains(dev_priv, put_domains);
15981 }
15982 intel_display_set_init_power(dev_priv, false);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015983}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015984
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015985void intel_display_resume(struct drm_device *dev)
15986{
15987 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15988 struct intel_connector *conn;
15989 struct intel_plane *plane;
15990 struct drm_crtc *crtc;
15991 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015992
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015993 if (!state)
15994 return;
15995
15996 state->acquire_ctx = dev->mode_config.acquire_ctx;
15997
15998 /* preserve complete old state, including dpll */
15999 intel_atomic_get_shared_dpll_state(state);
16000
16001 for_each_crtc(dev, crtc) {
16002 struct drm_crtc_state *crtc_state =
16003 drm_atomic_get_crtc_state(state, crtc);
16004
16005 ret = PTR_ERR_OR_ZERO(crtc_state);
16006 if (ret)
16007 goto err;
16008
16009 /* force a restore */
16010 crtc_state->mode_changed = true;
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010016011 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020016012
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016013 for_each_intel_plane(dev, plane) {
16014 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
16015 if (ret)
16016 goto err;
16017 }
16018
16019 for_each_intel_connector(dev, conn) {
16020 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
16021 if (ret)
16022 goto err;
16023 }
16024
16025 intel_modeset_setup_hw_state(dev);
16026
16027 i915_redisable_vga(dev);
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020016028 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016029 if (!ret)
16030 return;
16031
16032err:
16033 DRM_ERROR("Restoring old state failed with %i\n", ret);
16034 drm_atomic_state_free(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010016035}
16036
16037void intel_modeset_gem_init(struct drm_device *dev)
16038{
Jesse Barnes484b41d2014-03-07 08:57:55 -080016039 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070016040 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016041 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080016042
Imre Deakae484342014-03-31 15:10:44 +030016043 mutex_lock(&dev->struct_mutex);
16044 intel_init_gt_powersave(dev);
16045 mutex_unlock(&dev->struct_mutex);
16046
Chris Wilson1833b132012-05-09 11:56:28 +010016047 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020016048
16049 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080016050
16051 /*
16052 * Make sure any fbs we allocated at startup are properly
16053 * pinned & fenced. When we do the allocation it's too early
16054 * for this.
16055 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010016056 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070016057 obj = intel_fb_obj(c->primary->fb);
16058 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080016059 continue;
16060
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016061 mutex_lock(&dev->struct_mutex);
16062 ret = intel_pin_and_fence_fb_obj(c->primary,
16063 c->primary->fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020016064 c->primary->state);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016065 mutex_unlock(&dev->struct_mutex);
16066 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080016067 DRM_ERROR("failed to pin boot fb on pipe %d\n",
16068 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100016069 drm_framebuffer_unreference(c->primary->fb);
16070 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020016071 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080016072 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020016073 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080016074 }
16075 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020016076
16077 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080016078}
16079
Imre Deak4932e2c2014-02-11 17:12:48 +020016080void intel_connector_unregister(struct intel_connector *intel_connector)
16081{
16082 struct drm_connector *connector = &intel_connector->base;
16083
16084 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010016085 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020016086}
16087
Jesse Barnes79e53942008-11-07 14:24:08 -080016088void intel_modeset_cleanup(struct drm_device *dev)
16089{
Jesse Barnes652c3932009-08-17 13:31:43 -070016090 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula19c80542015-12-16 12:48:16 +020016091 struct intel_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070016092
Imre Deak2eb52522014-11-19 15:30:05 +020016093 intel_disable_gt_powersave(dev);
16094
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020016095 intel_backlight_unregister(dev);
16096
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016097 /*
16098 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020016099 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016100 * experience fancy races otherwise.
16101 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020016102 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070016103
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016104 /*
16105 * Due to the hpd irq storm handling the hotplug work can re-arm the
16106 * poll handlers. Hence disable polling after hpd handling is shut down.
16107 */
Keith Packardf87ea762010-10-03 19:36:26 -070016108 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016109
Jesse Barnes723bfd72010-10-07 16:01:13 -070016110 intel_unregister_dsm_handler();
16111
Paulo Zanoni7733b492015-07-07 15:26:04 -030016112 intel_fbc_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050016113
Chris Wilson1630fe72011-07-08 12:22:42 +010016114 /* flush any delayed tasks or pending work */
16115 flush_scheduled_work();
16116
Jani Nikuladb31af1d2013-11-08 16:48:53 +020016117 /* destroy the backlight and sysfs files before encoders/connectors */
Jani Nikula19c80542015-12-16 12:48:16 +020016118 for_each_intel_connector(dev, connector)
16119 connector->unregister(connector);
Paulo Zanonid9255d52013-09-26 20:05:59 -030016120
Jesse Barnes79e53942008-11-07 14:24:08 -080016121 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010016122
16123 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030016124
16125 mutex_lock(&dev->struct_mutex);
16126 intel_cleanup_gt_powersave(dev);
16127 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080016128}
16129
Dave Airlie28d52042009-09-21 14:33:58 +100016130/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080016131 * Return which encoder is currently attached for connector.
16132 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010016133struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080016134{
Chris Wilsondf0e9242010-09-09 16:20:55 +010016135 return &intel_attached_encoder(connector)->base;
16136}
Jesse Barnes79e53942008-11-07 14:24:08 -080016137
Chris Wilsondf0e9242010-09-09 16:20:55 +010016138void intel_connector_attach_encoder(struct intel_connector *connector,
16139 struct intel_encoder *encoder)
16140{
16141 connector->encoder = encoder;
16142 drm_mode_connector_attach_encoder(&connector->base,
16143 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080016144}
Dave Airlie28d52042009-09-21 14:33:58 +100016145
16146/*
16147 * set vga decode state - true == enable VGA decode
16148 */
16149int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
16150{
16151 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000016152 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100016153 u16 gmch_ctrl;
16154
Chris Wilson75fa0412014-02-07 18:37:02 -020016155 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
16156 DRM_ERROR("failed to read control word\n");
16157 return -EIO;
16158 }
16159
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020016160 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
16161 return 0;
16162
Dave Airlie28d52042009-09-21 14:33:58 +100016163 if (state)
16164 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
16165 else
16166 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020016167
16168 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
16169 DRM_ERROR("failed to write control word\n");
16170 return -EIO;
16171 }
16172
Dave Airlie28d52042009-09-21 14:33:58 +100016173 return 0;
16174}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016175
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016176struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016177
16178 u32 power_well_driver;
16179
Chris Wilson63b66e52013-08-08 15:12:06 +020016180 int num_transcoders;
16181
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016182 struct intel_cursor_error_state {
16183 u32 control;
16184 u32 position;
16185 u32 base;
16186 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010016187 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016188
16189 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016190 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016191 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030016192 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010016193 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016194
16195 struct intel_plane_error_state {
16196 u32 control;
16197 u32 stride;
16198 u32 size;
16199 u32 pos;
16200 u32 addr;
16201 u32 surface;
16202 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010016203 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020016204
16205 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016206 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020016207 enum transcoder cpu_transcoder;
16208
16209 u32 conf;
16210
16211 u32 htotal;
16212 u32 hblank;
16213 u32 hsync;
16214 u32 vtotal;
16215 u32 vblank;
16216 u32 vsync;
16217 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016218};
16219
16220struct intel_display_error_state *
16221intel_display_capture_error_state(struct drm_device *dev)
16222{
Jani Nikulafbee40d2014-03-31 14:27:18 +030016223 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016224 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020016225 int transcoders[] = {
16226 TRANSCODER_A,
16227 TRANSCODER_B,
16228 TRANSCODER_C,
16229 TRANSCODER_EDP,
16230 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016231 int i;
16232
Chris Wilson63b66e52013-08-08 15:12:06 +020016233 if (INTEL_INFO(dev)->num_pipes == 0)
16234 return NULL;
16235
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016236 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016237 if (error == NULL)
16238 return NULL;
16239
Imre Deak190be112013-11-25 17:15:31 +020016240 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016241 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
16242
Damien Lespiau055e3932014-08-18 13:49:10 +010016243 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020016244 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016245 __intel_display_power_is_enabled(dev_priv,
16246 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020016247 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016248 continue;
16249
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030016250 error->cursor[i].control = I915_READ(CURCNTR(i));
16251 error->cursor[i].position = I915_READ(CURPOS(i));
16252 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016253
16254 error->plane[i].control = I915_READ(DSPCNTR(i));
16255 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016256 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030016257 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016258 error->plane[i].pos = I915_READ(DSPPOS(i));
16259 }
Paulo Zanonica291362013-03-06 20:03:14 -030016260 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
16261 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016262 if (INTEL_INFO(dev)->gen >= 4) {
16263 error->plane[i].surface = I915_READ(DSPSURF(i));
16264 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16265 }
16266
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016267 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030016268
Sonika Jindal3abfce72014-07-21 15:23:43 +053016269 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030016270 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020016271 }
16272
16273 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
16274 if (HAS_DDI(dev_priv->dev))
16275 error->num_transcoders++; /* Account for eDP. */
16276
16277 for (i = 0; i < error->num_transcoders; i++) {
16278 enum transcoder cpu_transcoder = transcoders[i];
16279
Imre Deakddf9c532013-11-27 22:02:02 +020016280 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016281 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020016282 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016283 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016284 continue;
16285
Chris Wilson63b66e52013-08-08 15:12:06 +020016286 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16287
16288 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16289 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16290 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16291 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16292 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16293 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16294 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016295 }
16296
16297 return error;
16298}
16299
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016300#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16301
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016302void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016303intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016304 struct drm_device *dev,
16305 struct intel_display_error_state *error)
16306{
Damien Lespiau055e3932014-08-18 13:49:10 +010016307 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016308 int i;
16309
Chris Wilson63b66e52013-08-08 15:12:06 +020016310 if (!error)
16311 return;
16312
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016313 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020016314 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016315 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016316 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010016317 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016318 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020016319 err_printf(m, " Power: %s\n",
16320 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016321 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030016322 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016323
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016324 err_printf(m, "Plane [%d]:\n", i);
16325 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16326 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016327 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016328 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16329 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016330 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030016331 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016332 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016333 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016334 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16335 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016336 }
16337
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016338 err_printf(m, "Cursor [%d]:\n", i);
16339 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16340 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16341 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016342 }
Chris Wilson63b66e52013-08-08 15:12:06 +020016343
16344 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010016345 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020016346 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016347 err_printf(m, " Power: %s\n",
16348 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020016349 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16350 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16351 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16352 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16353 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16354 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16355 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16356 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016357}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016358
16359void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
16360{
16361 struct intel_crtc *crtc;
16362
16363 for_each_intel_crtc(dev, crtc) {
16364 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016365
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020016366 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016367
16368 work = crtc->unpin_work;
16369
16370 if (work && work->event &&
16371 work->event->base.file_priv == file) {
16372 kfree(work->event);
16373 work->event = NULL;
16374 }
16375
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020016376 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016377 }
16378}