blob: bffeacf86189c9928b5f6b324260d636c997b464 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080047#include <linux/reservation.h>
48#include <linux/dma-buf.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080049
Matt Roper465c1202014-05-29 08:06:54 -070050/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010051static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010052 DRM_FORMAT_C8,
53 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070054 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010055 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070056};
57
58/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010059static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010060 DRM_FORMAT_C8,
61 DRM_FORMAT_RGB565,
62 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070063 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010064 DRM_FORMAT_XRGB2101010,
65 DRM_FORMAT_XBGR2101010,
66};
67
68static const uint32_t skl_primary_formats[] = {
69 DRM_FORMAT_C8,
70 DRM_FORMAT_RGB565,
71 DRM_FORMAT_XRGB8888,
72 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010073 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_ABGR8888,
75 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070076 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053077 DRM_FORMAT_YUYV,
78 DRM_FORMAT_YVYU,
79 DRM_FORMAT_UYVY,
80 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070081};
82
Matt Roper3d7d6512014-06-10 08:28:13 -070083/* Cursor formats */
84static const uint32_t intel_cursor_formats[] = {
85 DRM_FORMAT_ARGB8888,
86};
87
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020089 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030090static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020091 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030092
Jesse Barneseb1bfe82014-02-12 12:26:25 -080093static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020097static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200105static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200106 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200107static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200108 const struct intel_crtc_state *pipe_config);
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200118static void intel_modeset_setup_hw_state(struct drm_device *dev);
Matt Roper200757f2015-12-03 11:37:36 -0800119static void intel_pre_disable_primary(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100120
Jesse Barnes79e53942008-11-07 14:24:08 -0800121typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400122 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800123} intel_range_t;
124
125typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400126 int dot_limit;
127 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800128} intel_p2_t;
129
Ma Lingd4906092009-03-18 20:13:27 +0800130typedef struct intel_limit intel_limit_t;
131struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400132 intel_range_t dot, vco, n, m, m1, m2, p, p1;
133 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800134};
Jesse Barnes79e53942008-11-07 14:24:08 -0800135
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300136/* returns HPLL frequency in kHz */
137static int valleyview_get_vco(struct drm_i915_private *dev_priv)
138{
139 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
140
141 /* Obtain SKU information */
142 mutex_lock(&dev_priv->sb_lock);
143 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
144 CCK_FUSE_HPLL_FREQ_MASK;
145 mutex_unlock(&dev_priv->sb_lock);
146
147 return vco_freq[hpll_freq] * 1000;
148}
149
150static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
151 const char *name, u32 reg)
152{
153 u32 val;
154 int divider;
155
156 if (dev_priv->hpll_freq == 0)
157 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
158
159 mutex_lock(&dev_priv->sb_lock);
160 val = vlv_cck_read(dev_priv, reg);
161 mutex_unlock(&dev_priv->sb_lock);
162
163 divider = val & CCK_FREQUENCY_VALUES;
164
165 WARN((val & CCK_FREQUENCY_STATUS) !=
166 (divider << CCK_FREQUENCY_STATUS_SHIFT),
167 "%s change in progress\n", name);
168
169 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
170}
171
Daniel Vetterd2acd212012-10-20 20:57:43 +0200172int
173intel_pch_rawclk(struct drm_device *dev)
174{
175 struct drm_i915_private *dev_priv = dev->dev_private;
176
177 WARN_ON(!HAS_PCH_SPLIT(dev));
178
179 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
180}
181
Jani Nikula79e50a42015-08-26 10:58:20 +0300182/* hrawclock is 1/4 the FSB frequency */
183int intel_hrawclk(struct drm_device *dev)
184{
185 struct drm_i915_private *dev_priv = dev->dev_private;
186 uint32_t clkcfg;
187
188 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
Wayne Boyer666a4532015-12-09 12:29:35 -0800189 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Jani Nikula79e50a42015-08-26 10:58:20 +0300190 return 200;
191
192 clkcfg = I915_READ(CLKCFG);
193 switch (clkcfg & CLKCFG_FSB_MASK) {
194 case CLKCFG_FSB_400:
195 return 100;
196 case CLKCFG_FSB_533:
197 return 133;
198 case CLKCFG_FSB_667:
199 return 166;
200 case CLKCFG_FSB_800:
201 return 200;
202 case CLKCFG_FSB_1067:
203 return 266;
204 case CLKCFG_FSB_1333:
205 return 333;
206 /* these two are just a guess; one of them might be right */
207 case CLKCFG_FSB_1600:
208 case CLKCFG_FSB_1600_ALT:
209 return 400;
210 default:
211 return 133;
212 }
213}
214
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300215static void intel_update_czclk(struct drm_i915_private *dev_priv)
216{
Wayne Boyer666a4532015-12-09 12:29:35 -0800217 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300218 return;
219
220 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
221 CCK_CZ_CLOCK_CONTROL);
222
223 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
224}
225
Chris Wilson021357a2010-09-07 20:54:59 +0100226static inline u32 /* units of 100MHz */
227intel_fdi_link_freq(struct drm_device *dev)
228{
Chris Wilson8b99e682010-10-13 09:59:17 +0100229 if (IS_GEN5(dev)) {
230 struct drm_i915_private *dev_priv = dev->dev_private;
231 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
232 } else
233 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100234}
235
Daniel Vetter5d536e22013-07-06 12:52:06 +0200236static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400237 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200238 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200239 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400240 .m = { .min = 96, .max = 140 },
241 .m1 = { .min = 18, .max = 26 },
242 .m2 = { .min = 6, .max = 16 },
243 .p = { .min = 4, .max = 128 },
244 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700245 .p2 = { .dot_limit = 165000,
246 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700247};
248
Daniel Vetter5d536e22013-07-06 12:52:06 +0200249static const intel_limit_t intel_limits_i8xx_dvo = {
250 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200251 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200252 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200253 .m = { .min = 96, .max = 140 },
254 .m1 = { .min = 18, .max = 26 },
255 .m2 = { .min = 6, .max = 16 },
256 .p = { .min = 4, .max = 128 },
257 .p1 = { .min = 2, .max = 33 },
258 .p2 = { .dot_limit = 165000,
259 .p2_slow = 4, .p2_fast = 4 },
260};
261
Keith Packarde4b36692009-06-05 19:22:17 -0700262static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400263 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200264 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200265 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400266 .m = { .min = 96, .max = 140 },
267 .m1 = { .min = 18, .max = 26 },
268 .m2 = { .min = 6, .max = 16 },
269 .p = { .min = 4, .max = 128 },
270 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700271 .p2 = { .dot_limit = 165000,
272 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700273};
Eric Anholt273e27c2011-03-30 13:01:10 -0700274
Keith Packarde4b36692009-06-05 19:22:17 -0700275static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400276 .dot = { .min = 20000, .max = 400000 },
277 .vco = { .min = 1400000, .max = 2800000 },
278 .n = { .min = 1, .max = 6 },
279 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100280 .m1 = { .min = 8, .max = 18 },
281 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400282 .p = { .min = 5, .max = 80 },
283 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700284 .p2 = { .dot_limit = 200000,
285 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700286};
287
288static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400289 .dot = { .min = 20000, .max = 400000 },
290 .vco = { .min = 1400000, .max = 2800000 },
291 .n = { .min = 1, .max = 6 },
292 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100293 .m1 = { .min = 8, .max = 18 },
294 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400295 .p = { .min = 7, .max = 98 },
296 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700297 .p2 = { .dot_limit = 112000,
298 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700299};
300
Eric Anholt273e27c2011-03-30 13:01:10 -0700301
Keith Packarde4b36692009-06-05 19:22:17 -0700302static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700303 .dot = { .min = 25000, .max = 270000 },
304 .vco = { .min = 1750000, .max = 3500000},
305 .n = { .min = 1, .max = 4 },
306 .m = { .min = 104, .max = 138 },
307 .m1 = { .min = 17, .max = 23 },
308 .m2 = { .min = 5, .max = 11 },
309 .p = { .min = 10, .max = 30 },
310 .p1 = { .min = 1, .max = 3},
311 .p2 = { .dot_limit = 270000,
312 .p2_slow = 10,
313 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800314 },
Keith Packarde4b36692009-06-05 19:22:17 -0700315};
316
317static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700318 .dot = { .min = 22000, .max = 400000 },
319 .vco = { .min = 1750000, .max = 3500000},
320 .n = { .min = 1, .max = 4 },
321 .m = { .min = 104, .max = 138 },
322 .m1 = { .min = 16, .max = 23 },
323 .m2 = { .min = 5, .max = 11 },
324 .p = { .min = 5, .max = 80 },
325 .p1 = { .min = 1, .max = 8},
326 .p2 = { .dot_limit = 165000,
327 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700328};
329
330static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700331 .dot = { .min = 20000, .max = 115000 },
332 .vco = { .min = 1750000, .max = 3500000 },
333 .n = { .min = 1, .max = 3 },
334 .m = { .min = 104, .max = 138 },
335 .m1 = { .min = 17, .max = 23 },
336 .m2 = { .min = 5, .max = 11 },
337 .p = { .min = 28, .max = 112 },
338 .p1 = { .min = 2, .max = 8 },
339 .p2 = { .dot_limit = 0,
340 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800341 },
Keith Packarde4b36692009-06-05 19:22:17 -0700342};
343
344static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700345 .dot = { .min = 80000, .max = 224000 },
346 .vco = { .min = 1750000, .max = 3500000 },
347 .n = { .min = 1, .max = 3 },
348 .m = { .min = 104, .max = 138 },
349 .m1 = { .min = 17, .max = 23 },
350 .m2 = { .min = 5, .max = 11 },
351 .p = { .min = 14, .max = 42 },
352 .p1 = { .min = 2, .max = 6 },
353 .p2 = { .dot_limit = 0,
354 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800355 },
Keith Packarde4b36692009-06-05 19:22:17 -0700356};
357
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500358static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400359 .dot = { .min = 20000, .max = 400000},
360 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700361 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400362 .n = { .min = 3, .max = 6 },
363 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700364 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400365 .m1 = { .min = 0, .max = 0 },
366 .m2 = { .min = 0, .max = 254 },
367 .p = { .min = 5, .max = 80 },
368 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700369 .p2 = { .dot_limit = 200000,
370 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700371};
372
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500373static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400374 .dot = { .min = 20000, .max = 400000 },
375 .vco = { .min = 1700000, .max = 3500000 },
376 .n = { .min = 3, .max = 6 },
377 .m = { .min = 2, .max = 256 },
378 .m1 = { .min = 0, .max = 0 },
379 .m2 = { .min = 0, .max = 254 },
380 .p = { .min = 7, .max = 112 },
381 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700382 .p2 = { .dot_limit = 112000,
383 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700384};
385
Eric Anholt273e27c2011-03-30 13:01:10 -0700386/* Ironlake / Sandybridge
387 *
388 * We calculate clock using (register_value + 2) for N/M1/M2, so here
389 * the range value for them is (actual_value - 2).
390 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800391static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700392 .dot = { .min = 25000, .max = 350000 },
393 .vco = { .min = 1760000, .max = 3510000 },
394 .n = { .min = 1, .max = 5 },
395 .m = { .min = 79, .max = 127 },
396 .m1 = { .min = 12, .max = 22 },
397 .m2 = { .min = 5, .max = 9 },
398 .p = { .min = 5, .max = 80 },
399 .p1 = { .min = 1, .max = 8 },
400 .p2 = { .dot_limit = 225000,
401 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700402};
403
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800404static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700405 .dot = { .min = 25000, .max = 350000 },
406 .vco = { .min = 1760000, .max = 3510000 },
407 .n = { .min = 1, .max = 3 },
408 .m = { .min = 79, .max = 118 },
409 .m1 = { .min = 12, .max = 22 },
410 .m2 = { .min = 5, .max = 9 },
411 .p = { .min = 28, .max = 112 },
412 .p1 = { .min = 2, .max = 8 },
413 .p2 = { .dot_limit = 225000,
414 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800415};
416
417static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700418 .dot = { .min = 25000, .max = 350000 },
419 .vco = { .min = 1760000, .max = 3510000 },
420 .n = { .min = 1, .max = 3 },
421 .m = { .min = 79, .max = 127 },
422 .m1 = { .min = 12, .max = 22 },
423 .m2 = { .min = 5, .max = 9 },
424 .p = { .min = 14, .max = 56 },
425 .p1 = { .min = 2, .max = 8 },
426 .p2 = { .dot_limit = 225000,
427 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800428};
429
Eric Anholt273e27c2011-03-30 13:01:10 -0700430/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800431static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700432 .dot = { .min = 25000, .max = 350000 },
433 .vco = { .min = 1760000, .max = 3510000 },
434 .n = { .min = 1, .max = 2 },
435 .m = { .min = 79, .max = 126 },
436 .m1 = { .min = 12, .max = 22 },
437 .m2 = { .min = 5, .max = 9 },
438 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400439 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700440 .p2 = { .dot_limit = 225000,
441 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800442};
443
444static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700445 .dot = { .min = 25000, .max = 350000 },
446 .vco = { .min = 1760000, .max = 3510000 },
447 .n = { .min = 1, .max = 3 },
448 .m = { .min = 79, .max = 126 },
449 .m1 = { .min = 12, .max = 22 },
450 .m2 = { .min = 5, .max = 9 },
451 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400452 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700453 .p2 = { .dot_limit = 225000,
454 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800455};
456
Ville Syrjälädc730512013-09-24 21:26:30 +0300457static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300458 /*
459 * These are the data rate limits (measured in fast clocks)
460 * since those are the strictest limits we have. The fast
461 * clock and actual rate limits are more relaxed, so checking
462 * them would make no difference.
463 */
464 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200465 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700466 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700467 .m1 = { .min = 2, .max = 3 },
468 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300469 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300470 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700471};
472
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300473static const intel_limit_t intel_limits_chv = {
474 /*
475 * These are the data rate limits (measured in fast clocks)
476 * since those are the strictest limits we have. The fast
477 * clock and actual rate limits are more relaxed, so checking
478 * them would make no difference.
479 */
480 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200481 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300482 .n = { .min = 1, .max = 1 },
483 .m1 = { .min = 2, .max = 2 },
484 .m2 = { .min = 24 << 22, .max = 175 << 22 },
485 .p1 = { .min = 2, .max = 4 },
486 .p2 = { .p2_slow = 1, .p2_fast = 14 },
487};
488
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200489static const intel_limit_t intel_limits_bxt = {
490 /* FIXME: find real dot limits */
491 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530492 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200493 .n = { .min = 1, .max = 1 },
494 .m1 = { .min = 2, .max = 2 },
495 /* FIXME: find real m2 limits */
496 .m2 = { .min = 2 << 22, .max = 255 << 22 },
497 .p1 = { .min = 2, .max = 4 },
498 .p2 = { .p2_slow = 1, .p2_fast = 20 },
499};
500
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200501static bool
502needs_modeset(struct drm_crtc_state *state)
503{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200504 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200505}
506
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300507/**
508 * Returns whether any output on the specified pipe is of the specified type
509 */
Damien Lespiau40935612014-10-29 11:16:59 +0000510bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300511{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300512 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300513 struct intel_encoder *encoder;
514
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300515 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300516 if (encoder->type == type)
517 return true;
518
519 return false;
520}
521
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200522/**
523 * Returns whether any output on the specified pipe will have the specified
524 * type after a staged modeset is complete, i.e., the same as
525 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
526 * encoder->crtc.
527 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200528static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
529 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200530{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200531 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300532 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200533 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200534 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200535 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200536
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300537 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200538 if (connector_state->crtc != crtc_state->base.crtc)
539 continue;
540
541 num_connectors++;
542
543 encoder = to_intel_encoder(connector_state->best_encoder);
544 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200545 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200546 }
547
548 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200549
550 return false;
551}
552
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200553static const intel_limit_t *
554intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800555{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200556 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800557 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800558
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200559 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100560 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000561 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800562 limit = &intel_limits_ironlake_dual_lvds_100m;
563 else
564 limit = &intel_limits_ironlake_dual_lvds;
565 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000566 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800567 limit = &intel_limits_ironlake_single_lvds_100m;
568 else
569 limit = &intel_limits_ironlake_single_lvds;
570 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200571 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800572 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800573
574 return limit;
575}
576
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200577static const intel_limit_t *
578intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800579{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200580 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800581 const intel_limit_t *limit;
582
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200583 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100584 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700585 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800586 else
Keith Packarde4b36692009-06-05 19:22:17 -0700587 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200588 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
589 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700590 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200591 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700592 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800593 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700594 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800595
596 return limit;
597}
598
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200599static const intel_limit_t *
600intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800601{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200602 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800603 const intel_limit_t *limit;
604
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200605 if (IS_BROXTON(dev))
606 limit = &intel_limits_bxt;
607 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200608 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800609 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200610 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500611 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200612 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500613 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800614 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500615 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300616 } else if (IS_CHERRYVIEW(dev)) {
617 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700618 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300619 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100620 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200621 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100622 limit = &intel_limits_i9xx_lvds;
623 else
624 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800625 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200626 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700627 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200628 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700629 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200630 else
631 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800632 }
633 return limit;
634}
635
Imre Deakdccbea32015-06-22 23:35:51 +0300636/*
637 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
638 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
639 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
640 * The helpers' return value is the rate of the clock that is fed to the
641 * display engine's pipe which can be the above fast dot clock rate or a
642 * divided-down version of it.
643 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500644/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300645static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800646{
Shaohua Li21778322009-02-23 15:19:16 +0800647 clock->m = clock->m2 + 2;
648 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200649 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300650 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300651 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
652 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300653
654 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800655}
656
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200657static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
658{
659 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
660}
661
Imre Deakdccbea32015-06-22 23:35:51 +0300662static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800663{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200664 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800665 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200666 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300667 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300668 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
669 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300670
671 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800672}
673
Imre Deakdccbea32015-06-22 23:35:51 +0300674static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300675{
676 clock->m = clock->m1 * clock->m2;
677 clock->p = clock->p1 * clock->p2;
678 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300679 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300680 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
681 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300682
683 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300684}
685
Imre Deakdccbea32015-06-22 23:35:51 +0300686int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300687{
688 clock->m = clock->m1 * clock->m2;
689 clock->p = clock->p1 * clock->p2;
690 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300691 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300692 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
693 clock->n << 22);
694 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300695
696 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300697}
698
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800699#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800700/**
701 * Returns whether the given set of divisors are valid for a given refclk with
702 * the given connectors.
703 */
704
Chris Wilson1b894b52010-12-14 20:04:54 +0000705static bool intel_PLL_is_valid(struct drm_device *dev,
706 const intel_limit_t *limit,
707 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800708{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300709 if (clock->n < limit->n.min || limit->n.max < clock->n)
710 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800711 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400712 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800713 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400714 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800715 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400716 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300717
Wayne Boyer666a4532015-12-09 12:29:35 -0800718 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
719 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300720 if (clock->m1 <= clock->m2)
721 INTELPllInvalid("m1 <= m2\n");
722
Wayne Boyer666a4532015-12-09 12:29:35 -0800723 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300724 if (clock->p < limit->p.min || limit->p.max < clock->p)
725 INTELPllInvalid("p out of range\n");
726 if (clock->m < limit->m.min || limit->m.max < clock->m)
727 INTELPllInvalid("m out of range\n");
728 }
729
Jesse Barnes79e53942008-11-07 14:24:08 -0800730 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400731 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800732 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
733 * connector, etc., rather than just a single range.
734 */
735 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400736 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800737
738 return true;
739}
740
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300741static int
742i9xx_select_p2_div(const intel_limit_t *limit,
743 const struct intel_crtc_state *crtc_state,
744 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800745{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300746 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800747
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200748 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800749 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100750 * For LVDS just rely on its current settings for dual-channel.
751 * We haven't figured out how to reliably set up different
752 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800753 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100754 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300755 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800756 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300757 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800758 } else {
759 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300760 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800761 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300762 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800763 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300764}
765
766static bool
767i9xx_find_best_dpll(const intel_limit_t *limit,
768 struct intel_crtc_state *crtc_state,
769 int target, int refclk, intel_clock_t *match_clock,
770 intel_clock_t *best_clock)
771{
772 struct drm_device *dev = crtc_state->base.crtc->dev;
773 intel_clock_t clock;
774 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800775
Akshay Joshi0206e352011-08-16 15:34:10 -0400776 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800777
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300778 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
779
Zhao Yakui42158662009-11-20 11:24:18 +0800780 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
781 clock.m1++) {
782 for (clock.m2 = limit->m2.min;
783 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200784 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800785 break;
786 for (clock.n = limit->n.min;
787 clock.n <= limit->n.max; clock.n++) {
788 for (clock.p1 = limit->p1.min;
789 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800790 int this_err;
791
Imre Deakdccbea32015-06-22 23:35:51 +0300792 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000793 if (!intel_PLL_is_valid(dev, limit,
794 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800795 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800796 if (match_clock &&
797 clock.p != match_clock->p)
798 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800799
800 this_err = abs(clock.dot - target);
801 if (this_err < err) {
802 *best_clock = clock;
803 err = this_err;
804 }
805 }
806 }
807 }
808 }
809
810 return (err != target);
811}
812
Ma Lingd4906092009-03-18 20:13:27 +0800813static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200814pnv_find_best_dpll(const intel_limit_t *limit,
815 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200816 int target, int refclk, intel_clock_t *match_clock,
817 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200818{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300819 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200820 intel_clock_t clock;
821 int err = target;
822
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200823 memset(best_clock, 0, sizeof(*best_clock));
824
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300825 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
826
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200827 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
828 clock.m1++) {
829 for (clock.m2 = limit->m2.min;
830 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200831 for (clock.n = limit->n.min;
832 clock.n <= limit->n.max; clock.n++) {
833 for (clock.p1 = limit->p1.min;
834 clock.p1 <= limit->p1.max; clock.p1++) {
835 int this_err;
836
Imre Deakdccbea32015-06-22 23:35:51 +0300837 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800838 if (!intel_PLL_is_valid(dev, limit,
839 &clock))
840 continue;
841 if (match_clock &&
842 clock.p != match_clock->p)
843 continue;
844
845 this_err = abs(clock.dot - target);
846 if (this_err < err) {
847 *best_clock = clock;
848 err = this_err;
849 }
850 }
851 }
852 }
853 }
854
855 return (err != target);
856}
857
Ma Lingd4906092009-03-18 20:13:27 +0800858static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200859g4x_find_best_dpll(const intel_limit_t *limit,
860 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200861 int target, int refclk, intel_clock_t *match_clock,
862 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800863{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300864 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800865 intel_clock_t clock;
866 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300867 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400868 /* approximately equals target * 0.00585 */
869 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800870
871 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300872
873 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
874
Ma Lingd4906092009-03-18 20:13:27 +0800875 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200876 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800877 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200878 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800879 for (clock.m1 = limit->m1.max;
880 clock.m1 >= limit->m1.min; clock.m1--) {
881 for (clock.m2 = limit->m2.max;
882 clock.m2 >= limit->m2.min; clock.m2--) {
883 for (clock.p1 = limit->p1.max;
884 clock.p1 >= limit->p1.min; clock.p1--) {
885 int this_err;
886
Imre Deakdccbea32015-06-22 23:35:51 +0300887 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000888 if (!intel_PLL_is_valid(dev, limit,
889 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800890 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000891
892 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800893 if (this_err < err_most) {
894 *best_clock = clock;
895 err_most = this_err;
896 max_n = clock.n;
897 found = true;
898 }
899 }
900 }
901 }
902 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800903 return found;
904}
Ma Lingd4906092009-03-18 20:13:27 +0800905
Imre Deakd5dd62b2015-03-17 11:40:03 +0200906/*
907 * Check if the calculated PLL configuration is more optimal compared to the
908 * best configuration and error found so far. Return the calculated error.
909 */
910static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
911 const intel_clock_t *calculated_clock,
912 const intel_clock_t *best_clock,
913 unsigned int best_error_ppm,
914 unsigned int *error_ppm)
915{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200916 /*
917 * For CHV ignore the error and consider only the P value.
918 * Prefer a bigger P value based on HW requirements.
919 */
920 if (IS_CHERRYVIEW(dev)) {
921 *error_ppm = 0;
922
923 return calculated_clock->p > best_clock->p;
924 }
925
Imre Deak24be4e42015-03-17 11:40:04 +0200926 if (WARN_ON_ONCE(!target_freq))
927 return false;
928
Imre Deakd5dd62b2015-03-17 11:40:03 +0200929 *error_ppm = div_u64(1000000ULL *
930 abs(target_freq - calculated_clock->dot),
931 target_freq);
932 /*
933 * Prefer a better P value over a better (smaller) error if the error
934 * is small. Ensure this preference for future configurations too by
935 * setting the error to 0.
936 */
937 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
938 *error_ppm = 0;
939
940 return true;
941 }
942
943 return *error_ppm + 10 < best_error_ppm;
944}
945
Zhenyu Wang2c072452009-06-05 15:38:42 +0800946static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200947vlv_find_best_dpll(const intel_limit_t *limit,
948 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200949 int target, int refclk, intel_clock_t *match_clock,
950 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700951{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200952 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300953 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300954 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300955 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300956 /* min update 19.2 MHz */
957 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300958 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700959
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300960 target *= 5; /* fast clock */
961
962 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700963
964 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300965 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300966 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300967 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300968 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300969 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700970 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300971 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200972 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300973
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300974 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
975 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300976
Imre Deakdccbea32015-06-22 23:35:51 +0300977 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300978
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300979 if (!intel_PLL_is_valid(dev, limit,
980 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300981 continue;
982
Imre Deakd5dd62b2015-03-17 11:40:03 +0200983 if (!vlv_PLL_is_optimal(dev, target,
984 &clock,
985 best_clock,
986 bestppm, &ppm))
987 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300988
Imre Deakd5dd62b2015-03-17 11:40:03 +0200989 *best_clock = clock;
990 bestppm = ppm;
991 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700992 }
993 }
994 }
995 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700996
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300997 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700998}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700999
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001000static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001001chv_find_best_dpll(const intel_limit_t *limit,
1002 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001003 int target, int refclk, intel_clock_t *match_clock,
1004 intel_clock_t *best_clock)
1005{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001006 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03001007 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +02001008 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001009 intel_clock_t clock;
1010 uint64_t m2;
1011 int found = false;
1012
1013 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +02001014 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001015
1016 /*
1017 * Based on hardware doc, the n always set to 1, and m1 always
1018 * set to 2. If requires to support 200Mhz refclk, we need to
1019 * revisit this because n may not 1 anymore.
1020 */
1021 clock.n = 1, clock.m1 = 2;
1022 target *= 5; /* fast clock */
1023
1024 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1025 for (clock.p2 = limit->p2.p2_fast;
1026 clock.p2 >= limit->p2.p2_slow;
1027 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +02001028 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001029
1030 clock.p = clock.p1 * clock.p2;
1031
1032 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1033 clock.n) << 22, refclk * clock.m1);
1034
1035 if (m2 > INT_MAX/clock.m1)
1036 continue;
1037
1038 clock.m2 = m2;
1039
Imre Deakdccbea32015-06-22 23:35:51 +03001040 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001041
1042 if (!intel_PLL_is_valid(dev, limit, &clock))
1043 continue;
1044
Imre Deak9ca3ba02015-03-17 11:40:05 +02001045 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1046 best_error_ppm, &error_ppm))
1047 continue;
1048
1049 *best_clock = clock;
1050 best_error_ppm = error_ppm;
1051 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001052 }
1053 }
1054
1055 return found;
1056}
1057
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001058bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1059 intel_clock_t *best_clock)
1060{
1061 int refclk = i9xx_get_refclk(crtc_state, 0);
1062
1063 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1064 target_clock, refclk, NULL, best_clock);
1065}
1066
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001067bool intel_crtc_active(struct drm_crtc *crtc)
1068{
1069 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1070
1071 /* Be paranoid as we can arrive here with only partial
1072 * state retrieved from the hardware during setup.
1073 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001074 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001075 * as Haswell has gained clock readout/fastboot support.
1076 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001077 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001078 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001079 *
1080 * FIXME: The intel_crtc->active here should be switched to
1081 * crtc->state->active once we have proper CRTC states wired up
1082 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001083 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001084 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001085 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001086}
1087
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001088enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1089 enum pipe pipe)
1090{
1091 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1092 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1093
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001094 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001095}
1096
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001097static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1098{
1099 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001100 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001101 u32 line1, line2;
1102 u32 line_mask;
1103
1104 if (IS_GEN2(dev))
1105 line_mask = DSL_LINEMASK_GEN2;
1106 else
1107 line_mask = DSL_LINEMASK_GEN3;
1108
1109 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001110 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001111 line2 = I915_READ(reg) & line_mask;
1112
1113 return line1 == line2;
1114}
1115
Keith Packardab7ad7f2010-10-03 00:33:06 -07001116/*
1117 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001118 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001119 *
1120 * After disabling a pipe, we can't wait for vblank in the usual way,
1121 * spinning on the vblank interrupt status bit, since we won't actually
1122 * see an interrupt when the pipe is disabled.
1123 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001124 * On Gen4 and above:
1125 * wait for the pipe register state bit to turn off
1126 *
1127 * Otherwise:
1128 * wait for the display line value to settle (it usually
1129 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001130 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001131 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001132static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001133{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001134 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001135 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001136 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001137 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001138
Keith Packardab7ad7f2010-10-03 00:33:06 -07001139 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001140 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001141
Keith Packardab7ad7f2010-10-03 00:33:06 -07001142 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001143 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1144 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001145 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001146 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001147 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001148 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001149 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001150 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001151}
1152
Jesse Barnesb24e7172011-01-04 15:09:30 -08001153static const char *state_string(bool enabled)
1154{
1155 return enabled ? "on" : "off";
1156}
1157
1158/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001159void assert_pll(struct drm_i915_private *dev_priv,
1160 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001161{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001162 u32 val;
1163 bool cur_state;
1164
Ville Syrjälä649636e2015-09-22 19:50:01 +03001165 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001166 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001167 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001168 "PLL state assertion failure (expected %s, current %s)\n",
1169 state_string(state), state_string(cur_state));
1170}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001171
Jani Nikula23538ef2013-08-27 15:12:22 +03001172/* XXX: the dsi pll is shared between MIPI DSI ports */
1173static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1174{
1175 u32 val;
1176 bool cur_state;
1177
Ville Syrjäläa5805162015-05-26 20:42:30 +03001178 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001179 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001180 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001181
1182 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001183 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001184 "DSI PLL state assertion failure (expected %s, current %s)\n",
1185 state_string(state), state_string(cur_state));
1186}
1187#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1188#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1189
Daniel Vetter55607e82013-06-16 21:42:39 +02001190struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001191intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001192{
Daniel Vettere2b78262013-06-07 23:10:03 +02001193 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1194
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001195 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001196 return NULL;
1197
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001198 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001199}
1200
Jesse Barnesb24e7172011-01-04 15:09:30 -08001201/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001202void assert_shared_dpll(struct drm_i915_private *dev_priv,
1203 struct intel_shared_dpll *pll,
1204 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001205{
Jesse Barnes040484a2011-01-03 12:14:26 -08001206 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001207 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001208
Chris Wilson92b27b02012-05-20 18:10:50 +01001209 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001210 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001211 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001212
Daniel Vetter53589012013-06-05 13:34:16 +02001213 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001214 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001215 "%s assertion failure (expected %s, current %s)\n",
1216 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001217}
Jesse Barnes040484a2011-01-03 12:14:26 -08001218
1219static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1220 enum pipe pipe, bool state)
1221{
Jesse Barnes040484a2011-01-03 12:14:26 -08001222 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001223 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1224 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001225
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001226 if (HAS_DDI(dev_priv->dev)) {
1227 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001228 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001229 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001230 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001231 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001232 cur_state = !!(val & FDI_TX_ENABLE);
1233 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001234 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001235 "FDI TX state assertion failure (expected %s, current %s)\n",
1236 state_string(state), state_string(cur_state));
1237}
1238#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1239#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1240
1241static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1242 enum pipe pipe, bool state)
1243{
Jesse Barnes040484a2011-01-03 12:14:26 -08001244 u32 val;
1245 bool cur_state;
1246
Ville Syrjälä649636e2015-09-22 19:50:01 +03001247 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001248 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001249 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001250 "FDI RX state assertion failure (expected %s, current %s)\n",
1251 state_string(state), state_string(cur_state));
1252}
1253#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1254#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1255
1256static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1257 enum pipe pipe)
1258{
Jesse Barnes040484a2011-01-03 12:14:26 -08001259 u32 val;
1260
1261 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001262 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001263 return;
1264
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001265 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001266 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001267 return;
1268
Ville Syrjälä649636e2015-09-22 19:50:01 +03001269 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001270 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001271}
1272
Daniel Vetter55607e82013-06-16 21:42:39 +02001273void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1274 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001275{
Jesse Barnes040484a2011-01-03 12:14:26 -08001276 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001277 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001278
Ville Syrjälä649636e2015-09-22 19:50:01 +03001279 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001280 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001281 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001282 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1283 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001284}
1285
Daniel Vetterb680c372014-09-19 18:27:27 +02001286void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1287 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001288{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001289 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001290 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001291 u32 val;
1292 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001293 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001294
Jani Nikulabedd4db2014-08-22 15:04:13 +03001295 if (WARN_ON(HAS_DDI(dev)))
1296 return;
1297
1298 if (HAS_PCH_SPLIT(dev)) {
1299 u32 port_sel;
1300
Jesse Barnesea0760c2011-01-04 15:09:32 -08001301 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001302 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1303
1304 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1305 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1306 panel_pipe = PIPE_B;
1307 /* XXX: else fix for eDP */
Wayne Boyer666a4532015-12-09 12:29:35 -08001308 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001309 /* presumably write lock depends on pipe, not port select */
1310 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1311 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001312 } else {
1313 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001314 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1315 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001316 }
1317
1318 val = I915_READ(pp_reg);
1319 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001320 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001321 locked = false;
1322
Rob Clarke2c719b2014-12-15 13:56:32 -05001323 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001324 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001325 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001326}
1327
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001328static void assert_cursor(struct drm_i915_private *dev_priv,
1329 enum pipe pipe, bool state)
1330{
1331 struct drm_device *dev = dev_priv->dev;
1332 bool cur_state;
1333
Paulo Zanonid9d82082014-02-27 16:30:56 -03001334 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001335 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001336 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001337 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001338
Rob Clarke2c719b2014-12-15 13:56:32 -05001339 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001340 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1341 pipe_name(pipe), state_string(state), state_string(cur_state));
1342}
1343#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1344#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1345
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001346void assert_pipe(struct drm_i915_private *dev_priv,
1347 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001348{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001349 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001350 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1351 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001352
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001353 /* if we need the pipe quirk it must be always on */
1354 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1355 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001356 state = true;
1357
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001358 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001359 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001360 cur_state = false;
1361 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001362 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001363 cur_state = !!(val & PIPECONF_ENABLE);
1364 }
1365
Rob Clarke2c719b2014-12-15 13:56:32 -05001366 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001367 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001368 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001369}
1370
Chris Wilson931872f2012-01-16 23:01:13 +00001371static void assert_plane(struct drm_i915_private *dev_priv,
1372 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001373{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001374 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001375 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001376
Ville Syrjälä649636e2015-09-22 19:50:01 +03001377 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001378 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001379 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001380 "plane %c assertion failure (expected %s, current %s)\n",
1381 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001382}
1383
Chris Wilson931872f2012-01-16 23:01:13 +00001384#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1385#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1386
Jesse Barnesb24e7172011-01-04 15:09:30 -08001387static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1388 enum pipe pipe)
1389{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001390 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001391 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001392
Ville Syrjälä653e1022013-06-04 13:49:05 +03001393 /* Primary planes are fixed to pipes on gen4+ */
1394 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001395 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001396 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001397 "plane %c assertion failure, should be disabled but not\n",
1398 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001399 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001400 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001401
Jesse Barnesb24e7172011-01-04 15:09:30 -08001402 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001403 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001404 u32 val = I915_READ(DSPCNTR(i));
1405 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001406 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001407 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001408 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1409 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001410 }
1411}
1412
Jesse Barnes19332d72013-03-28 09:55:38 -07001413static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1414 enum pipe pipe)
1415{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001416 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001417 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001418
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001419 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001420 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001421 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001422 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001423 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1424 sprite, pipe_name(pipe));
1425 }
Wayne Boyer666a4532015-12-09 12:29:35 -08001426 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001427 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001428 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001429 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001430 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001431 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001432 }
1433 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001434 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001435 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001436 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001437 plane_name(pipe), pipe_name(pipe));
1438 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001439 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001440 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001441 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1442 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001443 }
1444}
1445
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001446static void assert_vblank_disabled(struct drm_crtc *crtc)
1447{
Rob Clarke2c719b2014-12-15 13:56:32 -05001448 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001449 drm_crtc_vblank_put(crtc);
1450}
1451
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001452static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001453{
1454 u32 val;
1455 bool enabled;
1456
Rob Clarke2c719b2014-12-15 13:56:32 -05001457 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001458
Jesse Barnes92f25842011-01-04 15:09:34 -08001459 val = I915_READ(PCH_DREF_CONTROL);
1460 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1461 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001462 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001463}
1464
Daniel Vetterab9412b2013-05-03 11:49:46 +02001465static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1466 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001467{
Jesse Barnes92f25842011-01-04 15:09:34 -08001468 u32 val;
1469 bool enabled;
1470
Ville Syrjälä649636e2015-09-22 19:50:01 +03001471 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001472 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001473 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001474 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1475 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001476}
1477
Keith Packard4e634382011-08-06 10:39:45 -07001478static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1479 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001480{
1481 if ((val & DP_PORT_EN) == 0)
1482 return false;
1483
1484 if (HAS_PCH_CPT(dev_priv->dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001485 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001486 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1487 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001488 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1489 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1490 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001491 } else {
1492 if ((val & DP_PIPE_MASK) != (pipe << 30))
1493 return false;
1494 }
1495 return true;
1496}
1497
Keith Packard1519b992011-08-06 10:35:34 -07001498static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1499 enum pipe pipe, u32 val)
1500{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001501 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001502 return false;
1503
1504 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001505 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001506 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001507 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1508 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1509 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001510 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001511 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001512 return false;
1513 }
1514 return true;
1515}
1516
1517static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1518 enum pipe pipe, u32 val)
1519{
1520 if ((val & LVDS_PORT_EN) == 0)
1521 return false;
1522
1523 if (HAS_PCH_CPT(dev_priv->dev)) {
1524 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1525 return false;
1526 } else {
1527 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1528 return false;
1529 }
1530 return true;
1531}
1532
1533static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1534 enum pipe pipe, u32 val)
1535{
1536 if ((val & ADPA_DAC_ENABLE) == 0)
1537 return false;
1538 if (HAS_PCH_CPT(dev_priv->dev)) {
1539 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1540 return false;
1541 } else {
1542 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1543 return false;
1544 }
1545 return true;
1546}
1547
Jesse Barnes291906f2011-02-02 12:28:03 -08001548static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001549 enum pipe pipe, i915_reg_t reg,
1550 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001551{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001552 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001553 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001554 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001555 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001556
Rob Clarke2c719b2014-12-15 13:56:32 -05001557 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001558 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001559 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001560}
1561
1562static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001563 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001564{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001565 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001566 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001567 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001568 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001569
Rob Clarke2c719b2014-12-15 13:56:32 -05001570 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001571 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001572 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001573}
1574
1575static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1576 enum pipe pipe)
1577{
Jesse Barnes291906f2011-02-02 12:28:03 -08001578 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001579
Keith Packardf0575e92011-07-25 22:12:43 -07001580 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1581 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1582 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001583
Ville Syrjälä649636e2015-09-22 19:50:01 +03001584 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001585 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001586 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001587 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001588
Ville Syrjälä649636e2015-09-22 19:50:01 +03001589 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001590 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001591 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001592 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001593
Paulo Zanonie2debe92013-02-18 19:00:27 -03001594 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1595 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1596 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001597}
1598
Ville Syrjäläd288f652014-10-28 13:20:22 +02001599static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001600 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001601{
Daniel Vetter426115c2013-07-11 22:13:42 +02001602 struct drm_device *dev = crtc->base.dev;
1603 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001604 i915_reg_t reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001605 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001606
Daniel Vetter426115c2013-07-11 22:13:42 +02001607 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001608
Daniel Vetter87442f72013-06-06 00:52:17 +02001609 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001610 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001611 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001612
Daniel Vetter426115c2013-07-11 22:13:42 +02001613 I915_WRITE(reg, dpll);
1614 POSTING_READ(reg);
1615 udelay(150);
1616
1617 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1618 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1619
Ville Syrjäläd288f652014-10-28 13:20:22 +02001620 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001621 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001622
1623 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001624 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001625 POSTING_READ(reg);
1626 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001627 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001628 POSTING_READ(reg);
1629 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001630 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001631 POSTING_READ(reg);
1632 udelay(150); /* wait for warmup */
1633}
1634
Ville Syrjäläd288f652014-10-28 13:20:22 +02001635static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001636 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001637{
1638 struct drm_device *dev = crtc->base.dev;
1639 struct drm_i915_private *dev_priv = dev->dev_private;
1640 int pipe = crtc->pipe;
1641 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001642 u32 tmp;
1643
1644 assert_pipe_disabled(dev_priv, crtc->pipe);
1645
Ville Syrjäläa5805162015-05-26 20:42:30 +03001646 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001647
1648 /* Enable back the 10bit clock to display controller */
1649 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1650 tmp |= DPIO_DCLKP_EN;
1651 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1652
Ville Syrjälä54433e92015-05-26 20:42:31 +03001653 mutex_unlock(&dev_priv->sb_lock);
1654
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001655 /*
1656 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1657 */
1658 udelay(1);
1659
1660 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001661 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001662
1663 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001664 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001665 DRM_ERROR("PLL %d failed to lock\n", pipe);
1666
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001667 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001668 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001669 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001670}
1671
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001672static int intel_num_dvo_pipes(struct drm_device *dev)
1673{
1674 struct intel_crtc *crtc;
1675 int count = 0;
1676
1677 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001678 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001679 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001680
1681 return count;
1682}
1683
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001684static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001685{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001686 struct drm_device *dev = crtc->base.dev;
1687 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001688 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001689 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001690
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001691 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001692
1693 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001694 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001695
1696 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001697 if (IS_MOBILE(dev) && !IS_I830(dev))
1698 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001699
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001700 /* Enable DVO 2x clock on both PLLs if necessary */
1701 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1702 /*
1703 * It appears to be important that we don't enable this
1704 * for the current pipe before otherwise configuring the
1705 * PLL. No idea how this should be handled if multiple
1706 * DVO outputs are enabled simultaneosly.
1707 */
1708 dpll |= DPLL_DVO_2X_MODE;
1709 I915_WRITE(DPLL(!crtc->pipe),
1710 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1711 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001712
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001713 /*
1714 * Apparently we need to have VGA mode enabled prior to changing
1715 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1716 * dividers, even though the register value does change.
1717 */
1718 I915_WRITE(reg, 0);
1719
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001720 I915_WRITE(reg, dpll);
1721
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001722 /* Wait for the clocks to stabilize. */
1723 POSTING_READ(reg);
1724 udelay(150);
1725
1726 if (INTEL_INFO(dev)->gen >= 4) {
1727 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001728 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001729 } else {
1730 /* The pixel multiplier can only be updated once the
1731 * DPLL is enabled and the clocks are stable.
1732 *
1733 * So write it again.
1734 */
1735 I915_WRITE(reg, dpll);
1736 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001737
1738 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001739 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001740 POSTING_READ(reg);
1741 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001742 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001743 POSTING_READ(reg);
1744 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001745 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001746 POSTING_READ(reg);
1747 udelay(150); /* wait for warmup */
1748}
1749
1750/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001751 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001752 * @dev_priv: i915 private structure
1753 * @pipe: pipe PLL to disable
1754 *
1755 * Disable the PLL for @pipe, making sure the pipe is off first.
1756 *
1757 * Note! This is for pre-ILK only.
1758 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001759static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001760{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001761 struct drm_device *dev = crtc->base.dev;
1762 struct drm_i915_private *dev_priv = dev->dev_private;
1763 enum pipe pipe = crtc->pipe;
1764
1765 /* Disable DVO 2x clock on both PLLs if necessary */
1766 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001767 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001768 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001769 I915_WRITE(DPLL(PIPE_B),
1770 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1771 I915_WRITE(DPLL(PIPE_A),
1772 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1773 }
1774
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001775 /* Don't disable pipe or pipe PLLs if needed */
1776 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1777 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001778 return;
1779
1780 /* Make sure the pipe isn't still relying on us */
1781 assert_pipe_disabled(dev_priv, pipe);
1782
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001783 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001784 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001785}
1786
Jesse Barnesf6071162013-10-01 10:41:38 -07001787static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1788{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001789 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001790
1791 /* Make sure the pipe isn't still relying on us */
1792 assert_pipe_disabled(dev_priv, pipe);
1793
Imre Deake5cbfbf2014-01-09 17:08:16 +02001794 /*
1795 * Leave integrated clock source and reference clock enabled for pipe B.
1796 * The latter is needed for VGA hotplug / manual detection.
1797 */
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001798 val = DPLL_VGA_MODE_DIS;
Jesse Barnesf6071162013-10-01 10:41:38 -07001799 if (pipe == PIPE_B)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001800 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001801 I915_WRITE(DPLL(pipe), val);
1802 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001803
1804}
1805
1806static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1807{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001808 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001809 u32 val;
1810
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001811 /* Make sure the pipe isn't still relying on us */
1812 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001813
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001814 /* Set PLL en = 0 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001815 val = DPLL_SSC_REF_CLK_CHV |
1816 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001817 if (pipe != PIPE_A)
1818 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1819 I915_WRITE(DPLL(pipe), val);
1820 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001821
Ville Syrjäläa5805162015-05-26 20:42:30 +03001822 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001823
1824 /* Disable 10bit clock to display controller */
1825 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1826 val &= ~DPIO_DCLKP_EN;
1827 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1828
Ville Syrjäläa5805162015-05-26 20:42:30 +03001829 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001830}
1831
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001832void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001833 struct intel_digital_port *dport,
1834 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001835{
1836 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001837 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001838
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001839 switch (dport->port) {
1840 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001841 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001842 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001843 break;
1844 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001845 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001846 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001847 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001848 break;
1849 case PORT_D:
1850 port_mask = DPLL_PORTD_READY_MASK;
1851 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001852 break;
1853 default:
1854 BUG();
1855 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001856
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001857 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1858 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1859 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001860}
1861
Daniel Vetterb14b1052014-04-24 23:55:13 +02001862static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1863{
1864 struct drm_device *dev = crtc->base.dev;
1865 struct drm_i915_private *dev_priv = dev->dev_private;
1866 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1867
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001868 if (WARN_ON(pll == NULL))
1869 return;
1870
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001871 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001872 if (pll->active == 0) {
1873 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1874 WARN_ON(pll->on);
1875 assert_shared_dpll_disabled(dev_priv, pll);
1876
1877 pll->mode_set(dev_priv, pll);
1878 }
1879}
1880
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001881/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001882 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001883 * @dev_priv: i915 private structure
1884 * @pipe: pipe PLL to enable
1885 *
1886 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1887 * drives the transcoder clock.
1888 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001889static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001890{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001891 struct drm_device *dev = crtc->base.dev;
1892 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001893 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001894
Daniel Vetter87a875b2013-06-05 13:34:19 +02001895 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001896 return;
1897
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001898 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001899 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001900
Damien Lespiau74dd6922014-07-29 18:06:17 +01001901 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001902 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001903 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001904
Daniel Vettercdbd2312013-06-05 13:34:03 +02001905 if (pll->active++) {
1906 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001907 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001908 return;
1909 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001910 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001911
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001912 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1913
Daniel Vetter46edb022013-06-05 13:34:12 +02001914 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001915 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001916 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001917}
1918
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001919static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001920{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001921 struct drm_device *dev = crtc->base.dev;
1922 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001923 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001924
Jesse Barnes92f25842011-01-04 15:09:34 -08001925 /* PCH only available on ILK+ */
Jesse Barnes80aa9312015-08-03 13:09:11 -07001926 if (INTEL_INFO(dev)->gen < 5)
1927 return;
1928
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001929 if (pll == NULL)
1930 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001931
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001932 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
Chris Wilson48da64a2012-05-13 20:16:12 +01001933 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001934
Daniel Vetter46edb022013-06-05 13:34:12 +02001935 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1936 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001937 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001938
Chris Wilson48da64a2012-05-13 20:16:12 +01001939 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001940 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001941 return;
1942 }
1943
Daniel Vettere9d69442013-06-05 13:34:15 +02001944 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001945 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001946 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001947 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001948
Daniel Vetter46edb022013-06-05 13:34:12 +02001949 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001950 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001951 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001952
1953 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001954}
1955
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001956static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1957 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001958{
Daniel Vetter23670b322012-11-01 09:15:30 +01001959 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001960 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001961 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001962 i915_reg_t reg;
1963 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001964
1965 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001966 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001967
1968 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001969 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001970 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001971
1972 /* FDI must be feeding us bits for PCH ports */
1973 assert_fdi_tx_enabled(dev_priv, pipe);
1974 assert_fdi_rx_enabled(dev_priv, pipe);
1975
Daniel Vetter23670b322012-11-01 09:15:30 +01001976 if (HAS_PCH_CPT(dev)) {
1977 /* Workaround: Set the timing override bit before enabling the
1978 * pch transcoder. */
1979 reg = TRANS_CHICKEN2(pipe);
1980 val = I915_READ(reg);
1981 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1982 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001983 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001984
Daniel Vetterab9412b2013-05-03 11:49:46 +02001985 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001986 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001987 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001988
1989 if (HAS_PCH_IBX(dev_priv->dev)) {
1990 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001991 * Make the BPC in transcoder be consistent with
1992 * that in pipeconf reg. For HDMI we must use 8bpc
1993 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001994 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001995 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001996 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1997 val |= PIPECONF_8BPC;
1998 else
1999 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07002000 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002001
2002 val &= ~TRANS_INTERLACE_MASK;
2003 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002004 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002005 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002006 val |= TRANS_LEGACY_INTERLACED_ILK;
2007 else
2008 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002009 else
2010 val |= TRANS_PROGRESSIVE;
2011
Jesse Barnes040484a2011-01-03 12:14:26 -08002012 I915_WRITE(reg, val | TRANS_ENABLE);
2013 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002014 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002015}
2016
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002017static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002018 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002019{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002020 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002021
2022 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002023 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002024
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002025 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002026 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002027 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002028
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002029 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002030 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002031 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002032 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002033
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002034 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002035 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002036
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002037 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2038 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002039 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002040 else
2041 val |= TRANS_PROGRESSIVE;
2042
Daniel Vetterab9412b2013-05-03 11:49:46 +02002043 I915_WRITE(LPT_TRANSCONF, val);
2044 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002045 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002046}
2047
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002048static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2049 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002050{
Daniel Vetter23670b322012-11-01 09:15:30 +01002051 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002052 i915_reg_t reg;
2053 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002054
2055 /* FDI relies on the transcoder */
2056 assert_fdi_tx_disabled(dev_priv, pipe);
2057 assert_fdi_rx_disabled(dev_priv, pipe);
2058
Jesse Barnes291906f2011-02-02 12:28:03 -08002059 /* Ports must be off as well */
2060 assert_pch_ports_disabled(dev_priv, pipe);
2061
Daniel Vetterab9412b2013-05-03 11:49:46 +02002062 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002063 val = I915_READ(reg);
2064 val &= ~TRANS_ENABLE;
2065 I915_WRITE(reg, val);
2066 /* wait for PCH transcoder off, transcoder state */
2067 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002068 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002069
Ville Syrjäläc4656132015-10-29 21:25:56 +02002070 if (HAS_PCH_CPT(dev)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01002071 /* Workaround: Clear the timing override chicken bit again. */
2072 reg = TRANS_CHICKEN2(pipe);
2073 val = I915_READ(reg);
2074 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2075 I915_WRITE(reg, val);
2076 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002077}
2078
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002079static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002080{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002081 u32 val;
2082
Daniel Vetterab9412b2013-05-03 11:49:46 +02002083 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002084 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002085 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002086 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002087 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002088 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002089
2090 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002091 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002092 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002093 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002094}
2095
2096/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002097 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002098 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002099 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002100 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002101 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002102 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002103static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002104{
Paulo Zanoni03722642014-01-17 13:51:09 -02002105 struct drm_device *dev = crtc->base.dev;
2106 struct drm_i915_private *dev_priv = dev->dev_private;
2107 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02002108 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter1a240d42012-11-29 22:18:51 +01002109 enum pipe pch_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002110 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002111 u32 val;
2112
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002113 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2114
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002115 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002116 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002117 assert_sprites_disabled(dev_priv, pipe);
2118
Paulo Zanoni681e5812012-12-06 11:12:38 -02002119 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002120 pch_transcoder = TRANSCODER_A;
2121 else
2122 pch_transcoder = pipe;
2123
Jesse Barnesb24e7172011-01-04 15:09:30 -08002124 /*
2125 * A pipe without a PLL won't actually be able to drive bits from
2126 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2127 * need the check.
2128 */
Imre Deak50360402015-01-16 00:55:16 -08002129 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Jani Nikulaa65347b2015-11-27 12:21:46 +02002130 if (crtc->config->has_dsi_encoder)
Jani Nikula23538ef2013-08-27 15:12:22 +03002131 assert_dsi_pll_enabled(dev_priv);
2132 else
2133 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002134 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002135 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002136 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002137 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002138 assert_fdi_tx_pll_enabled(dev_priv,
2139 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002140 }
2141 /* FIXME: assert CPU port conditions for SNB+ */
2142 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002143
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002144 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002145 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002146 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002147 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2148 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002149 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002150 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002151
2152 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002153 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02002154
2155 /*
2156 * Until the pipe starts DSL will read as 0, which would cause
2157 * an apparent vblank timestamp jump, which messes up also the
2158 * frame count when it's derived from the timestamps. So let's
2159 * wait for the pipe to start properly before we call
2160 * drm_crtc_vblank_on()
2161 */
2162 if (dev->max_vblank_count == 0 &&
2163 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2164 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08002165}
2166
2167/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002168 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002169 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002170 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002171 * Disable the pipe of @crtc, making sure that various hardware
2172 * specific requirements are met, if applicable, e.g. plane
2173 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002174 *
2175 * Will wait until the pipe has shut down before returning.
2176 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002177static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002178{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002179 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002180 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002181 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002182 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002183 u32 val;
2184
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002185 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2186
Jesse Barnesb24e7172011-01-04 15:09:30 -08002187 /*
2188 * Make sure planes won't keep trying to pump pixels to us,
2189 * or we might hang the display.
2190 */
2191 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002192 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002193 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002194
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002195 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002196 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002197 if ((val & PIPECONF_ENABLE) == 0)
2198 return;
2199
Ville Syrjälä67adc642014-08-15 01:21:57 +03002200 /*
2201 * Double wide has implications for planes
2202 * so best keep it disabled when not needed.
2203 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002204 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002205 val &= ~PIPECONF_DOUBLE_WIDE;
2206
2207 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002208 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2209 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002210 val &= ~PIPECONF_ENABLE;
2211
2212 I915_WRITE(reg, val);
2213 if ((val & PIPECONF_ENABLE) == 0)
2214 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002215}
2216
Chris Wilson693db182013-03-05 14:52:39 +00002217static bool need_vtd_wa(struct drm_device *dev)
2218{
2219#ifdef CONFIG_INTEL_IOMMU
2220 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2221 return true;
2222#endif
2223 return false;
2224}
2225
Ville Syrjälä832be822016-01-12 21:08:33 +02002226static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2227{
2228 return IS_GEN2(dev_priv) ? 2048 : 4096;
2229}
2230
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002231static unsigned int intel_tile_width(const struct drm_i915_private *dev_priv,
2232 uint64_t fb_modifier, unsigned int cpp)
2233{
2234 switch (fb_modifier) {
2235 case DRM_FORMAT_MOD_NONE:
2236 return cpp;
2237 case I915_FORMAT_MOD_X_TILED:
2238 if (IS_GEN2(dev_priv))
2239 return 128;
2240 else
2241 return 512;
2242 case I915_FORMAT_MOD_Y_TILED:
2243 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2244 return 128;
2245 else
2246 return 512;
2247 case I915_FORMAT_MOD_Yf_TILED:
2248 switch (cpp) {
2249 case 1:
2250 return 64;
2251 case 2:
2252 case 4:
2253 return 128;
2254 case 8:
2255 case 16:
2256 return 256;
2257 default:
2258 MISSING_CASE(cpp);
2259 return cpp;
2260 }
2261 break;
2262 default:
2263 MISSING_CASE(fb_modifier);
2264 return cpp;
2265 }
2266}
2267
Ville Syrjälä832be822016-01-12 21:08:33 +02002268unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2269 uint64_t fb_modifier, unsigned int cpp)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002270{
Ville Syrjälä832be822016-01-12 21:08:33 +02002271 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2272 return 1;
2273 else
2274 return intel_tile_size(dev_priv) /
2275 intel_tile_width(dev_priv, fb_modifier, cpp);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002276}
2277
2278unsigned int
2279intel_fb_align_height(struct drm_device *dev, unsigned int height,
Ville Syrjälä832be822016-01-12 21:08:33 +02002280 uint32_t pixel_format, uint64_t fb_modifier)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002281{
Ville Syrjälä832be822016-01-12 21:08:33 +02002282 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2283 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2284
2285 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002286}
2287
Daniel Vetter75c82a52015-10-14 16:51:04 +02002288static void
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002289intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2290 const struct drm_plane_state *plane_state)
2291{
Ville Syrjälä832be822016-01-12 21:08:33 +02002292 struct drm_i915_private *dev_priv = to_i915(fb->dev);
Daniel Vettera6d09182015-10-14 16:51:05 +02002293 struct intel_rotation_info *info = &view->params.rotation_info;
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002294 unsigned int tile_size, tile_width, tile_height, cpp;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002295
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002296 *view = i915_ggtt_view_normal;
2297
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002298 if (!plane_state)
Daniel Vetter75c82a52015-10-14 16:51:04 +02002299 return;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002300
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002301 if (!intel_rotation_90_or_270(plane_state->rotation))
Daniel Vetter75c82a52015-10-14 16:51:04 +02002302 return;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002303
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002304 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002305
2306 info->height = fb->height;
2307 info->pixel_format = fb->pixel_format;
2308 info->pitch = fb->pitches[0];
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002309 info->uv_offset = fb->offsets[1];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002310 info->fb_modifier = fb->modifier[0];
2311
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002312 tile_size = intel_tile_size(dev_priv);
2313
2314 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
2315 tile_width = intel_tile_width(dev_priv, cpp, fb->modifier[0]);
2316 tile_height = tile_size / tile_width;
2317
2318 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_width);
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002319 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002320 info->size = info->width_pages * info->height_pages * tile_size;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002321
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002322 if (info->pixel_format == DRM_FORMAT_NV12) {
Ville Syrjälä832be822016-01-12 21:08:33 +02002323 cpp = drm_format_plane_cpp(fb->pixel_format, 1);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002324 tile_width = intel_tile_width(dev_priv, fb->modifier[1], cpp);
2325 tile_height = tile_size / tile_width;
2326
2327 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[1], tile_width);
Ville Syrjälä832be822016-01-12 21:08:33 +02002328 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2, tile_height);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002329 info->size_uv = info->width_pages_uv * info->height_pages_uv * tile_size;
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002330 }
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002331}
2332
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002333static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2334{
2335 if (INTEL_INFO(dev_priv)->gen >= 9)
2336 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002337 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002338 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002339 return 128 * 1024;
2340 else if (INTEL_INFO(dev_priv)->gen >= 4)
2341 return 4 * 1024;
2342 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002343 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002344}
2345
Chris Wilson127bd2a2010-07-23 23:32:05 +01002346int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002347intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2348 struct drm_framebuffer *fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002349 const struct drm_plane_state *plane_state)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002350{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002351 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002352 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002353 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002354 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002355 u32 alignment;
2356 int ret;
2357
Matt Roperebcdd392014-07-09 16:22:11 -07002358 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2359
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002360 switch (fb->modifier[0]) {
2361 case DRM_FORMAT_MOD_NONE:
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002362 alignment = intel_linear_alignment(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002363 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002364 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002365 if (INTEL_INFO(dev)->gen >= 9)
2366 alignment = 256 * 1024;
2367 else {
2368 /* pin() will align the object as required by fence */
2369 alignment = 0;
2370 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002371 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002372 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002373 case I915_FORMAT_MOD_Yf_TILED:
2374 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2375 "Y tiling bo slipped through, driver bug!\n"))
2376 return -EINVAL;
2377 alignment = 1 * 1024 * 1024;
2378 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002379 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002380 MISSING_CASE(fb->modifier[0]);
2381 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002382 }
2383
Daniel Vetter75c82a52015-10-14 16:51:04 +02002384 intel_fill_fb_ggtt_view(&view, fb, plane_state);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002385
Chris Wilson693db182013-03-05 14:52:39 +00002386 /* Note that the w/a also requires 64 PTE of padding following the
2387 * bo. We currently fill all unused PTE with the shadow page and so
2388 * we should always have valid PTE following the scanout preventing
2389 * the VT-d warning.
2390 */
2391 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2392 alignment = 256 * 1024;
2393
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002394 /*
2395 * Global gtt pte registers are special registers which actually forward
2396 * writes to a chunk of system memory. Which means that there is no risk
2397 * that the register values disappear as soon as we call
2398 * intel_runtime_pm_put(), so it is correct to wrap only the
2399 * pin/unpin/fence and not more.
2400 */
2401 intel_runtime_pm_get(dev_priv);
2402
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002403 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2404 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002405 if (ret)
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002406 goto err_pm;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002407
2408 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2409 * fence, whereas 965+ only requires a fence if using
2410 * framebuffer compression. For simplicity, we always install
2411 * a fence as the cost is not that onerous.
2412 */
Vivek Kasireddy98072162015-10-29 18:54:38 -07002413 if (view.type == I915_GGTT_VIEW_NORMAL) {
2414 ret = i915_gem_object_get_fence(obj);
2415 if (ret == -EDEADLK) {
2416 /*
2417 * -EDEADLK means there are no free fences
2418 * no pending flips.
2419 *
2420 * This is propagated to atomic, but it uses
2421 * -EDEADLK to force a locking recovery, so
2422 * change the returned error to -EBUSY.
2423 */
2424 ret = -EBUSY;
2425 goto err_unpin;
2426 } else if (ret)
2427 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002428
Vivek Kasireddy98072162015-10-29 18:54:38 -07002429 i915_gem_object_pin_fence(obj);
2430 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002431
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002432 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002433 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002434
2435err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002436 i915_gem_object_unpin_from_display_plane(obj, &view);
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002437err_pm:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002438 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002439 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002440}
2441
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002442static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2443 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002444{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002445 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002446 struct i915_ggtt_view view;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002447
Matt Roperebcdd392014-07-09 16:22:11 -07002448 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2449
Daniel Vetter75c82a52015-10-14 16:51:04 +02002450 intel_fill_fb_ggtt_view(&view, fb, plane_state);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002451
Vivek Kasireddy98072162015-10-29 18:54:38 -07002452 if (view.type == I915_GGTT_VIEW_NORMAL)
2453 i915_gem_object_unpin_fence(obj);
2454
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002455 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002456}
2457
Daniel Vetterc2c75132012-07-05 12:17:30 +02002458/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2459 * is assumed to be a power-of-two. */
Ville Syrjäläce1e5c12016-01-12 21:08:36 +02002460unsigned long intel_compute_tile_offset(struct drm_i915_private *dev_priv,
2461 int *x, int *y,
2462 uint64_t fb_modifier,
2463 unsigned int cpp,
2464 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002465{
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002466 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjäläd8433102016-01-12 21:08:35 +02002467 unsigned int tile_size, tile_width, tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002468 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002469
Ville Syrjäläd8433102016-01-12 21:08:35 +02002470 tile_size = intel_tile_size(dev_priv);
2471 tile_width = intel_tile_width(dev_priv, fb_modifier, cpp);
2472 tile_height = tile_size / tile_width;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002473
Ville Syrjäläd8433102016-01-12 21:08:35 +02002474 tile_rows = *y / tile_height;
2475 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002476
Ville Syrjäläd8433102016-01-12 21:08:35 +02002477 tiles = *x / (tile_width/cpp);
2478 *x %= tile_width/cpp;
2479
2480 return tile_rows * pitch * tile_height + tiles * tile_size;
Chris Wilsonbc752862013-02-21 20:04:31 +00002481 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002482 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002483 unsigned int offset;
2484
2485 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002486 *y = (offset & alignment) / pitch;
2487 *x = ((offset & alignment) - *y * pitch) / cpp;
2488 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002489 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002490}
2491
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002492static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002493{
2494 switch (format) {
2495 case DISPPLANE_8BPP:
2496 return DRM_FORMAT_C8;
2497 case DISPPLANE_BGRX555:
2498 return DRM_FORMAT_XRGB1555;
2499 case DISPPLANE_BGRX565:
2500 return DRM_FORMAT_RGB565;
2501 default:
2502 case DISPPLANE_BGRX888:
2503 return DRM_FORMAT_XRGB8888;
2504 case DISPPLANE_RGBX888:
2505 return DRM_FORMAT_XBGR8888;
2506 case DISPPLANE_BGRX101010:
2507 return DRM_FORMAT_XRGB2101010;
2508 case DISPPLANE_RGBX101010:
2509 return DRM_FORMAT_XBGR2101010;
2510 }
2511}
2512
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002513static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2514{
2515 switch (format) {
2516 case PLANE_CTL_FORMAT_RGB_565:
2517 return DRM_FORMAT_RGB565;
2518 default:
2519 case PLANE_CTL_FORMAT_XRGB_8888:
2520 if (rgb_order) {
2521 if (alpha)
2522 return DRM_FORMAT_ABGR8888;
2523 else
2524 return DRM_FORMAT_XBGR8888;
2525 } else {
2526 if (alpha)
2527 return DRM_FORMAT_ARGB8888;
2528 else
2529 return DRM_FORMAT_XRGB8888;
2530 }
2531 case PLANE_CTL_FORMAT_XRGB_2101010:
2532 if (rgb_order)
2533 return DRM_FORMAT_XBGR2101010;
2534 else
2535 return DRM_FORMAT_XRGB2101010;
2536 }
2537}
2538
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002539static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002540intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2541 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002542{
2543 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002544 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002545 struct drm_i915_gem_object *obj = NULL;
2546 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002547 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002548 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2549 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2550 PAGE_SIZE);
2551
2552 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002553
Chris Wilsonff2652e2014-03-10 08:07:02 +00002554 if (plane_config->size == 0)
2555 return false;
2556
Paulo Zanoni3badb492015-09-23 12:52:23 -03002557 /* If the FB is too big, just don't use it since fbdev is not very
2558 * important and we should probably use that space with FBC or other
2559 * features. */
2560 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2561 return false;
2562
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002563 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2564 base_aligned,
2565 base_aligned,
2566 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002567 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002568 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002569
Damien Lespiau49af4492015-01-20 12:51:44 +00002570 obj->tiling_mode = plane_config->tiling;
2571 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002572 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002573
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002574 mode_cmd.pixel_format = fb->pixel_format;
2575 mode_cmd.width = fb->width;
2576 mode_cmd.height = fb->height;
2577 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002578 mode_cmd.modifier[0] = fb->modifier[0];
2579 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002580
2581 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002582 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002583 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002584 DRM_DEBUG_KMS("intel fb init failed\n");
2585 goto out_unref_obj;
2586 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002587 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002588
Daniel Vetterf6936e22015-03-26 12:17:05 +01002589 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002590 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002591
2592out_unref_obj:
2593 drm_gem_object_unreference(&obj->base);
2594 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002595 return false;
2596}
2597
Matt Roperafd65eb2015-02-03 13:10:04 -08002598/* Update plane->state->fb to match plane->fb after driver-internal updates */
2599static void
2600update_state_fb(struct drm_plane *plane)
2601{
2602 if (plane->fb == plane->state->fb)
2603 return;
2604
2605 if (plane->state->fb)
2606 drm_framebuffer_unreference(plane->state->fb);
2607 plane->state->fb = plane->fb;
2608 if (plane->state->fb)
2609 drm_framebuffer_reference(plane->state->fb);
2610}
2611
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002612static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002613intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2614 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002615{
2616 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002617 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002618 struct drm_crtc *c;
2619 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002620 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002621 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002622 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002623 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2624 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002625 struct intel_plane_state *intel_state =
2626 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002627 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002628
Damien Lespiau2d140302015-02-05 17:22:18 +00002629 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002630 return;
2631
Daniel Vetterf6936e22015-03-26 12:17:05 +01002632 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002633 fb = &plane_config->fb->base;
2634 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002635 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002636
Damien Lespiau2d140302015-02-05 17:22:18 +00002637 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002638
2639 /*
2640 * Failed to alloc the obj, check to see if we should share
2641 * an fb with another CRTC instead
2642 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002643 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002644 i = to_intel_crtc(c);
2645
2646 if (c == &intel_crtc->base)
2647 continue;
2648
Matt Roper2ff8fde2014-07-08 07:50:07 -07002649 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002650 continue;
2651
Daniel Vetter88595ac2015-03-26 12:42:24 +01002652 fb = c->primary->fb;
2653 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002654 continue;
2655
Daniel Vetter88595ac2015-03-26 12:42:24 +01002656 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002657 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002658 drm_framebuffer_reference(fb);
2659 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002660 }
2661 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002662
Matt Roper200757f2015-12-03 11:37:36 -08002663 /*
2664 * We've failed to reconstruct the BIOS FB. Current display state
2665 * indicates that the primary plane is visible, but has a NULL FB,
2666 * which will lead to problems later if we don't fix it up. The
2667 * simplest solution is to just disable the primary plane now and
2668 * pretend the BIOS never had it enabled.
2669 */
2670 to_intel_plane_state(plane_state)->visible = false;
2671 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
2672 intel_pre_disable_primary(&intel_crtc->base);
2673 intel_plane->disable_plane(primary, &intel_crtc->base);
2674
Daniel Vetter88595ac2015-03-26 12:42:24 +01002675 return;
2676
2677valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002678 plane_state->src_x = 0;
2679 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002680 plane_state->src_w = fb->width << 16;
2681 plane_state->src_h = fb->height << 16;
2682
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002683 plane_state->crtc_x = 0;
2684 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002685 plane_state->crtc_w = fb->width;
2686 plane_state->crtc_h = fb->height;
2687
Matt Roper0a8d8a82015-12-03 11:37:38 -08002688 intel_state->src.x1 = plane_state->src_x;
2689 intel_state->src.y1 = plane_state->src_y;
2690 intel_state->src.x2 = plane_state->src_x + plane_state->src_w;
2691 intel_state->src.y2 = plane_state->src_y + plane_state->src_h;
2692 intel_state->dst.x1 = plane_state->crtc_x;
2693 intel_state->dst.y1 = plane_state->crtc_y;
2694 intel_state->dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2695 intel_state->dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
2696
Daniel Vetter88595ac2015-03-26 12:42:24 +01002697 obj = intel_fb_obj(fb);
2698 if (obj->tiling_mode != I915_TILING_NONE)
2699 dev_priv->preserve_bios_swizzle = true;
2700
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002701 drm_framebuffer_reference(fb);
2702 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002703 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002704 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002705 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002706}
2707
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002708static void i9xx_update_primary_plane(struct drm_plane *primary,
2709 const struct intel_crtc_state *crtc_state,
2710 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07002711{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002712 struct drm_device *dev = primary->dev;
Jesse Barnes81255562010-08-02 12:07:50 -07002713 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002714 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2715 struct drm_framebuffer *fb = plane_state->base.fb;
2716 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes81255562010-08-02 12:07:50 -07002717 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002718 unsigned long linear_offset;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002719 int x = plane_state->src.x1 >> 16;
2720 int y = plane_state->src.y1 >> 16;
Jesse Barnes81255562010-08-02 12:07:50 -07002721 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002722 i915_reg_t reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302723 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002724
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002725 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2726
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002727 dspcntr = DISPPLANE_GAMMA_ENABLE;
2728
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002729 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002730
2731 if (INTEL_INFO(dev)->gen < 4) {
2732 if (intel_crtc->pipe == PIPE_B)
2733 dspcntr |= DISPPLANE_SEL_PIPE_B;
2734
2735 /* pipesrc and dspsize control the size that is scaled from,
2736 * which should always be the user's requested size.
2737 */
2738 I915_WRITE(DSPSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002739 ((crtc_state->pipe_src_h - 1) << 16) |
2740 (crtc_state->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002741 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002742 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2743 I915_WRITE(PRIMSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002744 ((crtc_state->pipe_src_h - 1) << 16) |
2745 (crtc_state->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002746 I915_WRITE(PRIMPOS(plane), 0);
2747 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002748 }
2749
Ville Syrjälä57779d02012-10-31 17:50:14 +02002750 switch (fb->pixel_format) {
2751 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002752 dspcntr |= DISPPLANE_8BPP;
2753 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002754 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002755 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002756 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002757 case DRM_FORMAT_RGB565:
2758 dspcntr |= DISPPLANE_BGRX565;
2759 break;
2760 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002761 dspcntr |= DISPPLANE_BGRX888;
2762 break;
2763 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002764 dspcntr |= DISPPLANE_RGBX888;
2765 break;
2766 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002767 dspcntr |= DISPPLANE_BGRX101010;
2768 break;
2769 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002770 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002771 break;
2772 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002773 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002774 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002775
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002776 if (INTEL_INFO(dev)->gen >= 4 &&
2777 obj->tiling_mode != I915_TILING_NONE)
2778 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002779
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002780 if (IS_G4X(dev))
2781 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2782
Ville Syrjäläb98971272014-08-27 16:51:22 +03002783 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002784
Daniel Vetterc2c75132012-07-05 12:17:30 +02002785 if (INTEL_INFO(dev)->gen >= 4) {
2786 intel_crtc->dspaddr_offset =
Ville Syrjäläce1e5c12016-01-12 21:08:36 +02002787 intel_compute_tile_offset(dev_priv, &x, &y,
2788 fb->modifier[0],
2789 pixel_size,
2790 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002791 linear_offset -= intel_crtc->dspaddr_offset;
2792 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002793 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002794 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002795
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002796 if (plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302797 dspcntr |= DISPPLANE_ROTATE_180;
2798
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002799 x += (crtc_state->pipe_src_w - 1);
2800 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302801
2802 /* Finding the last pixel of the last line of the display
2803 data and adding to linear_offset*/
2804 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002805 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
2806 (crtc_state->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302807 }
2808
Paulo Zanoni2db33662015-09-14 15:20:03 -03002809 intel_crtc->adjusted_x = x;
2810 intel_crtc->adjusted_y = y;
2811
Sonika Jindal48404c12014-08-22 14:06:04 +05302812 I915_WRITE(reg, dspcntr);
2813
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002814 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002815 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002816 I915_WRITE(DSPSURF(plane),
2817 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002818 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002819 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002820 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002821 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002822 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002823}
2824
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002825static void i9xx_disable_primary_plane(struct drm_plane *primary,
2826 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002827{
2828 struct drm_device *dev = crtc->dev;
2829 struct drm_i915_private *dev_priv = dev->dev_private;
2830 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002831 int plane = intel_crtc->plane;
2832
2833 I915_WRITE(DSPCNTR(plane), 0);
2834 if (INTEL_INFO(dev_priv)->gen >= 4)
2835 I915_WRITE(DSPSURF(plane), 0);
2836 else
2837 I915_WRITE(DSPADDR(plane), 0);
2838 POSTING_READ(DSPCNTR(plane));
2839}
2840
2841static void ironlake_update_primary_plane(struct drm_plane *primary,
2842 const struct intel_crtc_state *crtc_state,
2843 const struct intel_plane_state *plane_state)
2844{
2845 struct drm_device *dev = primary->dev;
2846 struct drm_i915_private *dev_priv = dev->dev_private;
2847 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2848 struct drm_framebuffer *fb = plane_state->base.fb;
2849 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002850 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002851 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002852 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002853 i915_reg_t reg = DSPCNTR(plane);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002854 int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2855 int x = plane_state->src.x1 >> 16;
2856 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002857
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002858 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002859 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002860
2861 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2862 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2863
Ville Syrjälä57779d02012-10-31 17:50:14 +02002864 switch (fb->pixel_format) {
2865 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002866 dspcntr |= DISPPLANE_8BPP;
2867 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002868 case DRM_FORMAT_RGB565:
2869 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002870 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002871 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002872 dspcntr |= DISPPLANE_BGRX888;
2873 break;
2874 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002875 dspcntr |= DISPPLANE_RGBX888;
2876 break;
2877 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002878 dspcntr |= DISPPLANE_BGRX101010;
2879 break;
2880 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002881 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002882 break;
2883 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002884 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002885 }
2886
2887 if (obj->tiling_mode != I915_TILING_NONE)
2888 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002889
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002890 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002891 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002892
Ville Syrjäläb98971272014-08-27 16:51:22 +03002893 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002894 intel_crtc->dspaddr_offset =
Ville Syrjäläce1e5c12016-01-12 21:08:36 +02002895 intel_compute_tile_offset(dev_priv, &x, &y,
2896 fb->modifier[0],
2897 pixel_size,
2898 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002899 linear_offset -= intel_crtc->dspaddr_offset;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002900 if (plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302901 dspcntr |= DISPPLANE_ROTATE_180;
2902
2903 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002904 x += (crtc_state->pipe_src_w - 1);
2905 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302906
2907 /* Finding the last pixel of the last line of the display
2908 data and adding to linear_offset*/
2909 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002910 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
2911 (crtc_state->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302912 }
2913 }
2914
Paulo Zanoni2db33662015-09-14 15:20:03 -03002915 intel_crtc->adjusted_x = x;
2916 intel_crtc->adjusted_y = y;
2917
Sonika Jindal48404c12014-08-22 14:06:04 +05302918 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002919
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002920 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002921 I915_WRITE(DSPSURF(plane),
2922 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002923 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002924 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2925 } else {
2926 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2927 I915_WRITE(DSPLINOFF(plane), linear_offset);
2928 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002929 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002930}
2931
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002932u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
2933 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +00002934{
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002935 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
2936 return 64;
2937 } else {
2938 int cpp = drm_format_plane_cpp(pixel_format, 0);
Damien Lespiaub3218032015-02-27 11:15:18 +00002939
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002940 return intel_tile_width(dev_priv, fb_modifier, cpp);
Damien Lespiaub3218032015-02-27 11:15:18 +00002941 }
2942}
2943
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002944u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2945 struct drm_i915_gem_object *obj,
2946 unsigned int plane)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002947{
Daniel Vetterce7f1722015-10-14 16:51:06 +02002948 struct i915_ggtt_view view;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002949 struct i915_vma *vma;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002950 u64 offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002951
Daniel Vetterce7f1722015-10-14 16:51:06 +02002952 intel_fill_fb_ggtt_view(&view, intel_plane->base.fb,
2953 intel_plane->base.state);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002954
Daniel Vetterce7f1722015-10-14 16:51:06 +02002955 vma = i915_gem_obj_to_ggtt_view(obj, &view);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002956 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
Daniel Vetterce7f1722015-10-14 16:51:06 +02002957 view.type))
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002958 return -1;
2959
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002960 offset = vma->node.start;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002961
2962 if (plane == 1) {
Daniel Vettera6d09182015-10-14 16:51:05 +02002963 offset += vma->ggtt_view.params.rotation_info.uv_start_page *
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002964 PAGE_SIZE;
2965 }
2966
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002967 WARN_ON(upper_32_bits(offset));
2968
2969 return lower_32_bits(offset);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002970}
2971
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002972static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2973{
2974 struct drm_device *dev = intel_crtc->base.dev;
2975 struct drm_i915_private *dev_priv = dev->dev_private;
2976
2977 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2978 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2979 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002980}
2981
Chandra Kondurua1b22782015-04-07 15:28:45 -07002982/*
2983 * This function detaches (aka. unbinds) unused scalers in hardware
2984 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002985static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002986{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002987 struct intel_crtc_scaler_state *scaler_state;
2988 int i;
2989
Chandra Kondurua1b22782015-04-07 15:28:45 -07002990 scaler_state = &intel_crtc->config->scaler_state;
2991
2992 /* loop through and disable scalers that aren't in use */
2993 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002994 if (!scaler_state->scalers[i].in_use)
2995 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002996 }
2997}
2998
Chandra Konduru6156a452015-04-27 13:48:39 -07002999u32 skl_plane_ctl_format(uint32_t pixel_format)
3000{
Chandra Konduru6156a452015-04-27 13:48:39 -07003001 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003002 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003003 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003004 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003005 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003006 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003007 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003008 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003009 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003010 /*
3011 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3012 * to be already pre-multiplied. We need to add a knob (or a different
3013 * DRM_FORMAT) for user-space to configure that.
3014 */
3015 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003016 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003017 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003018 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003019 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003020 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003021 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003022 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003023 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003024 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003025 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003026 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003027 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003028 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003029 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003030 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003031 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003032 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003033 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003034 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003035 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003036
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003037 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003038}
3039
3040u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3041{
Chandra Konduru6156a452015-04-27 13:48:39 -07003042 switch (fb_modifier) {
3043 case DRM_FORMAT_MOD_NONE:
3044 break;
3045 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003046 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003047 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003048 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003049 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003050 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003051 default:
3052 MISSING_CASE(fb_modifier);
3053 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003054
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003055 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003056}
3057
3058u32 skl_plane_ctl_rotation(unsigned int rotation)
3059{
Chandra Konduru6156a452015-04-27 13:48:39 -07003060 switch (rotation) {
3061 case BIT(DRM_ROTATE_0):
3062 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303063 /*
3064 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3065 * while i915 HW rotation is clockwise, thats why this swapping.
3066 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003067 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303068 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003069 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003070 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003071 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303072 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003073 default:
3074 MISSING_CASE(rotation);
3075 }
3076
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003077 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003078}
3079
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003080static void skylake_update_primary_plane(struct drm_plane *plane,
3081 const struct intel_crtc_state *crtc_state,
3082 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003083{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003084 struct drm_device *dev = plane->dev;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003085 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003086 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3087 struct drm_framebuffer *fb = plane_state->base.fb;
3088 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003089 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303090 u32 plane_ctl, stride_div, stride;
3091 u32 tile_height, plane_offset, plane_size;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003092 unsigned int rotation = plane_state->base.rotation;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303093 int x_offset, y_offset;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02003094 u32 surf_addr;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003095 int scaler_id = plane_state->scaler_id;
3096 int src_x = plane_state->src.x1 >> 16;
3097 int src_y = plane_state->src.y1 >> 16;
3098 int src_w = drm_rect_width(&plane_state->src) >> 16;
3099 int src_h = drm_rect_height(&plane_state->src) >> 16;
3100 int dst_x = plane_state->dst.x1;
3101 int dst_y = plane_state->dst.y1;
3102 int dst_w = drm_rect_width(&plane_state->dst);
3103 int dst_h = drm_rect_height(&plane_state->dst);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003104
3105 plane_ctl = PLANE_CTL_ENABLE |
3106 PLANE_CTL_PIPE_GAMMA_ENABLE |
3107 PLANE_CTL_PIPE_CSC_ENABLE;
3108
Chandra Konduru6156a452015-04-27 13:48:39 -07003109 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3110 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003111 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003112 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003113
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003114 stride_div = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +00003115 fb->pixel_format);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003116 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303117
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003118 WARN_ON(drm_rect_width(&plane_state->src) == 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003119
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303120 if (intel_rotation_90_or_270(rotation)) {
Ville Syrjälä832be822016-01-12 21:08:33 +02003121 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
3122
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303123 /* stride = Surface height in tiles */
Ville Syrjälä832be822016-01-12 21:08:33 +02003124 tile_height = intel_tile_height(dev_priv, fb->modifier[0], cpp);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303125 stride = DIV_ROUND_UP(fb->height, tile_height);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003126 x_offset = stride * tile_height - src_y - src_h;
3127 y_offset = src_x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003128 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303129 } else {
3130 stride = fb->pitches[0] / stride_div;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003131 x_offset = src_x;
3132 y_offset = src_y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003133 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303134 }
3135 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003136
Paulo Zanoni2db33662015-09-14 15:20:03 -03003137 intel_crtc->adjusted_x = x_offset;
3138 intel_crtc->adjusted_y = y_offset;
3139
Damien Lespiau70d21f02013-07-03 21:06:04 +01003140 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303141 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3142 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3143 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003144
3145 if (scaler_id >= 0) {
3146 uint32_t ps_ctrl = 0;
3147
3148 WARN_ON(!dst_w || !dst_h);
3149 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3150 crtc_state->scaler_state.scalers[scaler_id].mode;
3151 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3152 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3153 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3154 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3155 I915_WRITE(PLANE_POS(pipe, 0), 0);
3156 } else {
3157 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3158 }
3159
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003160 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003161
3162 POSTING_READ(PLANE_SURF(pipe, 0));
3163}
3164
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003165static void skylake_disable_primary_plane(struct drm_plane *primary,
3166 struct drm_crtc *crtc)
3167{
3168 struct drm_device *dev = crtc->dev;
3169 struct drm_i915_private *dev_priv = dev->dev_private;
3170 int pipe = to_intel_crtc(crtc)->pipe;
3171
3172 if (dev_priv->fbc.deactivate)
3173 dev_priv->fbc.deactivate(dev_priv);
3174
3175 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3176 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3177 POSTING_READ(PLANE_SURF(pipe, 0));
3178}
3179
Jesse Barnes17638cd2011-06-24 12:19:23 -07003180/* Assume fb object is pinned & idle & fenced and just update base pointers */
3181static int
3182intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3183 int x, int y, enum mode_set_atomic state)
3184{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003185 /* Support for kgdboc is disabled, this needs a major rework. */
3186 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003187
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003188 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003189}
3190
Ville Syrjälä75147472014-11-24 18:28:11 +02003191static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003192{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003193 struct drm_crtc *crtc;
3194
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003195 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003196 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3197 enum plane plane = intel_crtc->plane;
3198
3199 intel_prepare_page_flip(dev, plane);
3200 intel_finish_page_flip_plane(dev, plane);
3201 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003202}
3203
3204static void intel_update_primary_planes(struct drm_device *dev)
3205{
Ville Syrjälä75147472014-11-24 18:28:11 +02003206 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003207
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003208 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003209 struct intel_plane *plane = to_intel_plane(crtc->primary);
3210 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003211
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003212 drm_modeset_lock_crtc(crtc, &plane->base);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003213 plane_state = to_intel_plane_state(plane->base.state);
3214
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003215 if (plane_state->visible)
3216 plane->update_plane(&plane->base,
3217 to_intel_crtc_state(crtc->state),
3218 plane_state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003219
3220 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003221 }
3222}
3223
Ville Syrjälä75147472014-11-24 18:28:11 +02003224void intel_prepare_reset(struct drm_device *dev)
3225{
3226 /* no reset support for gen2 */
3227 if (IS_GEN2(dev))
3228 return;
3229
3230 /* reset doesn't touch the display */
3231 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3232 return;
3233
3234 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003235 /*
3236 * Disabling the crtcs gracefully seems nicer. Also the
3237 * g33 docs say we should at least disable all the planes.
3238 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003239 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003240}
3241
3242void intel_finish_reset(struct drm_device *dev)
3243{
3244 struct drm_i915_private *dev_priv = to_i915(dev);
3245
3246 /*
3247 * Flips in the rings will be nuked by the reset,
3248 * so complete all pending flips so that user space
3249 * will get its events and not get stuck.
3250 */
3251 intel_complete_page_flips(dev);
3252
3253 /* no reset support for gen2 */
3254 if (IS_GEN2(dev))
3255 return;
3256
3257 /* reset doesn't touch the display */
3258 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3259 /*
3260 * Flips in the rings have been nuked by the reset,
3261 * so update the base address of all primary
3262 * planes to the the last fb to make sure we're
3263 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003264 *
3265 * FIXME: Atomic will make this obsolete since we won't schedule
3266 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003267 */
3268 intel_update_primary_planes(dev);
3269 return;
3270 }
3271
3272 /*
3273 * The display has been reset as well,
3274 * so need a full re-initialization.
3275 */
3276 intel_runtime_pm_disable_interrupts(dev_priv);
3277 intel_runtime_pm_enable_interrupts(dev_priv);
3278
3279 intel_modeset_init_hw(dev);
3280
3281 spin_lock_irq(&dev_priv->irq_lock);
3282 if (dev_priv->display.hpd_irq_setup)
3283 dev_priv->display.hpd_irq_setup(dev);
3284 spin_unlock_irq(&dev_priv->irq_lock);
3285
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003286 intel_display_resume(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003287
3288 intel_hpd_init(dev_priv);
3289
3290 drm_modeset_unlock_all(dev);
3291}
3292
Chris Wilson7d5e3792014-03-04 13:15:08 +00003293static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3294{
3295 struct drm_device *dev = crtc->dev;
3296 struct drm_i915_private *dev_priv = dev->dev_private;
3297 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003298 bool pending;
3299
3300 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3301 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3302 return false;
3303
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003304 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003305 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003306 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003307
3308 return pending;
3309}
3310
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003311static void intel_update_pipe_config(struct intel_crtc *crtc,
3312 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003313{
3314 struct drm_device *dev = crtc->base.dev;
3315 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003316 struct intel_crtc_state *pipe_config =
3317 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003318
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003319 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3320 crtc->base.mode = crtc->base.state->mode;
3321
3322 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3323 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3324 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003325
Maarten Lankhorst44522d82015-08-27 15:44:02 +02003326 if (HAS_DDI(dev))
3327 intel_set_pipe_csc(&crtc->base);
3328
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003329 /*
3330 * Update pipe size and adjust fitter if needed: the reason for this is
3331 * that in compute_mode_changes we check the native mode (not the pfit
3332 * mode) to see if we can flip rather than do a full mode set. In the
3333 * fastboot case, we'll flip, but if we don't update the pipesrc and
3334 * pfit state, we'll end up with a big fb scanned out into the wrong
3335 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003336 */
3337
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003338 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003339 ((pipe_config->pipe_src_w - 1) << 16) |
3340 (pipe_config->pipe_src_h - 1));
3341
3342 /* on skylake this is done by detaching scalers */
3343 if (INTEL_INFO(dev)->gen >= 9) {
3344 skl_detach_scalers(crtc);
3345
3346 if (pipe_config->pch_pfit.enabled)
3347 skylake_pfit_enable(crtc);
3348 } else if (HAS_PCH_SPLIT(dev)) {
3349 if (pipe_config->pch_pfit.enabled)
3350 ironlake_pfit_enable(crtc);
3351 else if (old_crtc_state->pch_pfit.enabled)
3352 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003353 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003354}
3355
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003356static void intel_fdi_normal_train(struct drm_crtc *crtc)
3357{
3358 struct drm_device *dev = crtc->dev;
3359 struct drm_i915_private *dev_priv = dev->dev_private;
3360 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3361 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003362 i915_reg_t reg;
3363 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003364
3365 /* enable normal train */
3366 reg = FDI_TX_CTL(pipe);
3367 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003368 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003369 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3370 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003371 } else {
3372 temp &= ~FDI_LINK_TRAIN_NONE;
3373 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003374 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003375 I915_WRITE(reg, temp);
3376
3377 reg = FDI_RX_CTL(pipe);
3378 temp = I915_READ(reg);
3379 if (HAS_PCH_CPT(dev)) {
3380 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3381 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3382 } else {
3383 temp &= ~FDI_LINK_TRAIN_NONE;
3384 temp |= FDI_LINK_TRAIN_NONE;
3385 }
3386 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3387
3388 /* wait one idle pattern time */
3389 POSTING_READ(reg);
3390 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003391
3392 /* IVB wants error correction enabled */
3393 if (IS_IVYBRIDGE(dev))
3394 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3395 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003396}
3397
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003398/* The FDI link training functions for ILK/Ibexpeak. */
3399static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3400{
3401 struct drm_device *dev = crtc->dev;
3402 struct drm_i915_private *dev_priv = dev->dev_private;
3403 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3404 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003405 i915_reg_t reg;
3406 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003407
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003408 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003409 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003410
Adam Jacksone1a44742010-06-25 15:32:14 -04003411 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3412 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003413 reg = FDI_RX_IMR(pipe);
3414 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003415 temp &= ~FDI_RX_SYMBOL_LOCK;
3416 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003417 I915_WRITE(reg, temp);
3418 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003419 udelay(150);
3420
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003421 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003422 reg = FDI_TX_CTL(pipe);
3423 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003424 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003425 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003426 temp &= ~FDI_LINK_TRAIN_NONE;
3427 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003428 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003429
Chris Wilson5eddb702010-09-11 13:48:45 +01003430 reg = FDI_RX_CTL(pipe);
3431 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003432 temp &= ~FDI_LINK_TRAIN_NONE;
3433 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003434 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3435
3436 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003437 udelay(150);
3438
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003439 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003440 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3441 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3442 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003443
Chris Wilson5eddb702010-09-11 13:48:45 +01003444 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003445 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003446 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003447 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3448
3449 if ((temp & FDI_RX_BIT_LOCK)) {
3450 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003451 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003452 break;
3453 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003454 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003455 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003456 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003457
3458 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003459 reg = FDI_TX_CTL(pipe);
3460 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003461 temp &= ~FDI_LINK_TRAIN_NONE;
3462 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003463 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003464
Chris Wilson5eddb702010-09-11 13:48:45 +01003465 reg = FDI_RX_CTL(pipe);
3466 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003467 temp &= ~FDI_LINK_TRAIN_NONE;
3468 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003469 I915_WRITE(reg, temp);
3470
3471 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003472 udelay(150);
3473
Chris Wilson5eddb702010-09-11 13:48:45 +01003474 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003475 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003476 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003477 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3478
3479 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003480 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003481 DRM_DEBUG_KMS("FDI train 2 done.\n");
3482 break;
3483 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003484 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003485 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003486 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003487
3488 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003489
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003490}
3491
Akshay Joshi0206e352011-08-16 15:34:10 -04003492static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003493 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3494 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3495 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3496 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3497};
3498
3499/* The FDI link training functions for SNB/Cougarpoint. */
3500static void gen6_fdi_link_train(struct drm_crtc *crtc)
3501{
3502 struct drm_device *dev = crtc->dev;
3503 struct drm_i915_private *dev_priv = dev->dev_private;
3504 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3505 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003506 i915_reg_t reg;
3507 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003508
Adam Jacksone1a44742010-06-25 15:32:14 -04003509 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3510 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003511 reg = FDI_RX_IMR(pipe);
3512 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003513 temp &= ~FDI_RX_SYMBOL_LOCK;
3514 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003515 I915_WRITE(reg, temp);
3516
3517 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003518 udelay(150);
3519
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003520 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003521 reg = FDI_TX_CTL(pipe);
3522 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003523 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003524 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003525 temp &= ~FDI_LINK_TRAIN_NONE;
3526 temp |= FDI_LINK_TRAIN_PATTERN_1;
3527 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3528 /* SNB-B */
3529 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003530 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003531
Daniel Vetterd74cf322012-10-26 10:58:13 +02003532 I915_WRITE(FDI_RX_MISC(pipe),
3533 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3534
Chris Wilson5eddb702010-09-11 13:48:45 +01003535 reg = FDI_RX_CTL(pipe);
3536 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003537 if (HAS_PCH_CPT(dev)) {
3538 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3539 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3540 } else {
3541 temp &= ~FDI_LINK_TRAIN_NONE;
3542 temp |= FDI_LINK_TRAIN_PATTERN_1;
3543 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003544 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3545
3546 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003547 udelay(150);
3548
Akshay Joshi0206e352011-08-16 15:34:10 -04003549 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003550 reg = FDI_TX_CTL(pipe);
3551 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003552 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3553 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003554 I915_WRITE(reg, temp);
3555
3556 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003557 udelay(500);
3558
Sean Paulfa37d392012-03-02 12:53:39 -05003559 for (retry = 0; retry < 5; retry++) {
3560 reg = FDI_RX_IIR(pipe);
3561 temp = I915_READ(reg);
3562 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3563 if (temp & FDI_RX_BIT_LOCK) {
3564 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3565 DRM_DEBUG_KMS("FDI train 1 done.\n");
3566 break;
3567 }
3568 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003569 }
Sean Paulfa37d392012-03-02 12:53:39 -05003570 if (retry < 5)
3571 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003572 }
3573 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003574 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003575
3576 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003577 reg = FDI_TX_CTL(pipe);
3578 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003579 temp &= ~FDI_LINK_TRAIN_NONE;
3580 temp |= FDI_LINK_TRAIN_PATTERN_2;
3581 if (IS_GEN6(dev)) {
3582 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3583 /* SNB-B */
3584 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3585 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003586 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003587
Chris Wilson5eddb702010-09-11 13:48:45 +01003588 reg = FDI_RX_CTL(pipe);
3589 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003590 if (HAS_PCH_CPT(dev)) {
3591 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3592 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3593 } else {
3594 temp &= ~FDI_LINK_TRAIN_NONE;
3595 temp |= FDI_LINK_TRAIN_PATTERN_2;
3596 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003597 I915_WRITE(reg, temp);
3598
3599 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003600 udelay(150);
3601
Akshay Joshi0206e352011-08-16 15:34:10 -04003602 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003603 reg = FDI_TX_CTL(pipe);
3604 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003605 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3606 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003607 I915_WRITE(reg, temp);
3608
3609 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003610 udelay(500);
3611
Sean Paulfa37d392012-03-02 12:53:39 -05003612 for (retry = 0; retry < 5; retry++) {
3613 reg = FDI_RX_IIR(pipe);
3614 temp = I915_READ(reg);
3615 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3616 if (temp & FDI_RX_SYMBOL_LOCK) {
3617 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3618 DRM_DEBUG_KMS("FDI train 2 done.\n");
3619 break;
3620 }
3621 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003622 }
Sean Paulfa37d392012-03-02 12:53:39 -05003623 if (retry < 5)
3624 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003625 }
3626 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003627 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003628
3629 DRM_DEBUG_KMS("FDI train done.\n");
3630}
3631
Jesse Barnes357555c2011-04-28 15:09:55 -07003632/* Manual link training for Ivy Bridge A0 parts */
3633static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3634{
3635 struct drm_device *dev = crtc->dev;
3636 struct drm_i915_private *dev_priv = dev->dev_private;
3637 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3638 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003639 i915_reg_t reg;
3640 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003641
3642 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3643 for train result */
3644 reg = FDI_RX_IMR(pipe);
3645 temp = I915_READ(reg);
3646 temp &= ~FDI_RX_SYMBOL_LOCK;
3647 temp &= ~FDI_RX_BIT_LOCK;
3648 I915_WRITE(reg, temp);
3649
3650 POSTING_READ(reg);
3651 udelay(150);
3652
Daniel Vetter01a415f2012-10-27 15:58:40 +02003653 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3654 I915_READ(FDI_RX_IIR(pipe)));
3655
Jesse Barnes139ccd32013-08-19 11:04:55 -07003656 /* Try each vswing and preemphasis setting twice before moving on */
3657 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3658 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003659 reg = FDI_TX_CTL(pipe);
3660 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003661 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3662 temp &= ~FDI_TX_ENABLE;
3663 I915_WRITE(reg, temp);
3664
3665 reg = FDI_RX_CTL(pipe);
3666 temp = I915_READ(reg);
3667 temp &= ~FDI_LINK_TRAIN_AUTO;
3668 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3669 temp &= ~FDI_RX_ENABLE;
3670 I915_WRITE(reg, temp);
3671
3672 /* enable CPU FDI TX and PCH FDI RX */
3673 reg = FDI_TX_CTL(pipe);
3674 temp = I915_READ(reg);
3675 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003676 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003677 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003678 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003679 temp |= snb_b_fdi_train_param[j/2];
3680 temp |= FDI_COMPOSITE_SYNC;
3681 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3682
3683 I915_WRITE(FDI_RX_MISC(pipe),
3684 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3685
3686 reg = FDI_RX_CTL(pipe);
3687 temp = I915_READ(reg);
3688 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3689 temp |= FDI_COMPOSITE_SYNC;
3690 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3691
3692 POSTING_READ(reg);
3693 udelay(1); /* should be 0.5us */
3694
3695 for (i = 0; i < 4; i++) {
3696 reg = FDI_RX_IIR(pipe);
3697 temp = I915_READ(reg);
3698 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3699
3700 if (temp & FDI_RX_BIT_LOCK ||
3701 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3702 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3703 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3704 i);
3705 break;
3706 }
3707 udelay(1); /* should be 0.5us */
3708 }
3709 if (i == 4) {
3710 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3711 continue;
3712 }
3713
3714 /* Train 2 */
3715 reg = FDI_TX_CTL(pipe);
3716 temp = I915_READ(reg);
3717 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3718 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3719 I915_WRITE(reg, temp);
3720
3721 reg = FDI_RX_CTL(pipe);
3722 temp = I915_READ(reg);
3723 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3724 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003725 I915_WRITE(reg, temp);
3726
3727 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003728 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003729
Jesse Barnes139ccd32013-08-19 11:04:55 -07003730 for (i = 0; i < 4; i++) {
3731 reg = FDI_RX_IIR(pipe);
3732 temp = I915_READ(reg);
3733 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003734
Jesse Barnes139ccd32013-08-19 11:04:55 -07003735 if (temp & FDI_RX_SYMBOL_LOCK ||
3736 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3737 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3738 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3739 i);
3740 goto train_done;
3741 }
3742 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003743 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003744 if (i == 4)
3745 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003746 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003747
Jesse Barnes139ccd32013-08-19 11:04:55 -07003748train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003749 DRM_DEBUG_KMS("FDI train done.\n");
3750}
3751
Daniel Vetter88cefb62012-08-12 19:27:14 +02003752static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003753{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003754 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003755 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003756 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003757 i915_reg_t reg;
3758 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07003759
Jesse Barnes0e23b992010-09-10 11:10:00 -07003760 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003761 reg = FDI_RX_CTL(pipe);
3762 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003763 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003764 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003765 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003766 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3767
3768 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003769 udelay(200);
3770
3771 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003772 temp = I915_READ(reg);
3773 I915_WRITE(reg, temp | FDI_PCDCLK);
3774
3775 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003776 udelay(200);
3777
Paulo Zanoni20749732012-11-23 15:30:38 -02003778 /* Enable CPU FDI TX PLL, always on for Ironlake */
3779 reg = FDI_TX_CTL(pipe);
3780 temp = I915_READ(reg);
3781 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3782 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003783
Paulo Zanoni20749732012-11-23 15:30:38 -02003784 POSTING_READ(reg);
3785 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003786 }
3787}
3788
Daniel Vetter88cefb62012-08-12 19:27:14 +02003789static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3790{
3791 struct drm_device *dev = intel_crtc->base.dev;
3792 struct drm_i915_private *dev_priv = dev->dev_private;
3793 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003794 i915_reg_t reg;
3795 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02003796
3797 /* Switch from PCDclk to Rawclk */
3798 reg = FDI_RX_CTL(pipe);
3799 temp = I915_READ(reg);
3800 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3801
3802 /* Disable CPU FDI TX PLL */
3803 reg = FDI_TX_CTL(pipe);
3804 temp = I915_READ(reg);
3805 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3806
3807 POSTING_READ(reg);
3808 udelay(100);
3809
3810 reg = FDI_RX_CTL(pipe);
3811 temp = I915_READ(reg);
3812 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3813
3814 /* Wait for the clocks to turn off. */
3815 POSTING_READ(reg);
3816 udelay(100);
3817}
3818
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003819static void ironlake_fdi_disable(struct drm_crtc *crtc)
3820{
3821 struct drm_device *dev = crtc->dev;
3822 struct drm_i915_private *dev_priv = dev->dev_private;
3823 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3824 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003825 i915_reg_t reg;
3826 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003827
3828 /* disable CPU FDI tx and PCH FDI rx */
3829 reg = FDI_TX_CTL(pipe);
3830 temp = I915_READ(reg);
3831 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3832 POSTING_READ(reg);
3833
3834 reg = FDI_RX_CTL(pipe);
3835 temp = I915_READ(reg);
3836 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003837 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003838 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3839
3840 POSTING_READ(reg);
3841 udelay(100);
3842
3843 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003844 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003845 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003846
3847 /* still set train pattern 1 */
3848 reg = FDI_TX_CTL(pipe);
3849 temp = I915_READ(reg);
3850 temp &= ~FDI_LINK_TRAIN_NONE;
3851 temp |= FDI_LINK_TRAIN_PATTERN_1;
3852 I915_WRITE(reg, temp);
3853
3854 reg = FDI_RX_CTL(pipe);
3855 temp = I915_READ(reg);
3856 if (HAS_PCH_CPT(dev)) {
3857 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3858 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3859 } else {
3860 temp &= ~FDI_LINK_TRAIN_NONE;
3861 temp |= FDI_LINK_TRAIN_PATTERN_1;
3862 }
3863 /* BPC in FDI rx is consistent with that in PIPECONF */
3864 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003865 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003866 I915_WRITE(reg, temp);
3867
3868 POSTING_READ(reg);
3869 udelay(100);
3870}
3871
Chris Wilson5dce5b932014-01-20 10:17:36 +00003872bool intel_has_pending_fb_unpin(struct drm_device *dev)
3873{
3874 struct intel_crtc *crtc;
3875
3876 /* Note that we don't need to be called with mode_config.lock here
3877 * as our list of CRTC objects is static for the lifetime of the
3878 * device and so cannot disappear as we iterate. Similarly, we can
3879 * happily treat the predicates as racy, atomic checks as userspace
3880 * cannot claim and pin a new fb without at least acquring the
3881 * struct_mutex and so serialising with us.
3882 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003883 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003884 if (atomic_read(&crtc->unpin_work_count) == 0)
3885 continue;
3886
3887 if (crtc->unpin_work)
3888 intel_wait_for_vblank(dev, crtc->pipe);
3889
3890 return true;
3891 }
3892
3893 return false;
3894}
3895
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003896static void page_flip_completed(struct intel_crtc *intel_crtc)
3897{
3898 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3899 struct intel_unpin_work *work = intel_crtc->unpin_work;
3900
3901 /* ensure that the unpin work is consistent wrt ->pending. */
3902 smp_rmb();
3903 intel_crtc->unpin_work = NULL;
3904
3905 if (work->event)
3906 drm_send_vblank_event(intel_crtc->base.dev,
3907 intel_crtc->pipe,
3908 work->event);
3909
3910 drm_crtc_vblank_put(&intel_crtc->base);
3911
3912 wake_up_all(&dev_priv->pending_flip_queue);
3913 queue_work(dev_priv->wq, &work->work);
3914
3915 trace_i915_flip_complete(intel_crtc->plane,
3916 work->pending_flip_obj);
3917}
3918
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003919static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003920{
Chris Wilson0f911282012-04-17 10:05:38 +01003921 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003922 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003923 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003924
Daniel Vetter2c10d572012-12-20 21:24:07 +01003925 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003926
3927 ret = wait_event_interruptible_timeout(
3928 dev_priv->pending_flip_queue,
3929 !intel_crtc_has_pending_flip(crtc),
3930 60*HZ);
3931
3932 if (ret < 0)
3933 return ret;
3934
3935 if (ret == 0) {
Chris Wilson9c787942014-09-05 07:13:25 +01003936 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003937
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003938 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003939 if (intel_crtc->unpin_work) {
3940 WARN_ONCE(1, "Removing stuck page flip\n");
3941 page_flip_completed(intel_crtc);
3942 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003943 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003944 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003945
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003946 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003947}
3948
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003949static void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
3950{
3951 u32 temp;
3952
3953 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3954
3955 mutex_lock(&dev_priv->sb_lock);
3956
3957 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3958 temp |= SBI_SSCCTL_DISABLE;
3959 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3960
3961 mutex_unlock(&dev_priv->sb_lock);
3962}
3963
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003964/* Program iCLKIP clock to the desired frequency */
3965static void lpt_program_iclkip(struct drm_crtc *crtc)
3966{
3967 struct drm_device *dev = crtc->dev;
3968 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003969 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003970 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3971 u32 temp;
3972
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003973 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003974
3975 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003976 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003977 auxdiv = 1;
3978 divsel = 0x41;
3979 phaseinc = 0x20;
3980 } else {
3981 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003982 * but the adjusted_mode->crtc_clock in in KHz. To get the
3983 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003984 * convert the virtual clock precision to KHz here for higher
3985 * precision.
3986 */
3987 u32 iclk_virtual_root_freq = 172800 * 1000;
3988 u32 iclk_pi_range = 64;
3989 u32 desired_divisor, msb_divisor_value, pi_value;
3990
Ville Syrjäläa2572f52015-12-04 22:20:21 +02003991 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq, clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003992 msb_divisor_value = desired_divisor / iclk_pi_range;
3993 pi_value = desired_divisor % iclk_pi_range;
3994
3995 auxdiv = 0;
3996 divsel = msb_divisor_value - 2;
3997 phaseinc = pi_value;
3998 }
3999
4000 /* This should not happen with any sane values */
4001 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4002 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4003 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4004 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4005
4006 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004007 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004008 auxdiv,
4009 divsel,
4010 phasedir,
4011 phaseinc);
4012
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004013 mutex_lock(&dev_priv->sb_lock);
4014
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004015 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004016 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004017 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4018 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4019 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4020 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4021 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4022 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004023 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004024
4025 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004026 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004027 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4028 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004029 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004030
4031 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004032 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004033 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004034 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004035
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004036 mutex_unlock(&dev_priv->sb_lock);
4037
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004038 /* Wait for initialization time */
4039 udelay(24);
4040
4041 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4042}
4043
Daniel Vetter275f01b22013-05-03 11:49:47 +02004044static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4045 enum pipe pch_transcoder)
4046{
4047 struct drm_device *dev = crtc->base.dev;
4048 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004049 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004050
4051 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4052 I915_READ(HTOTAL(cpu_transcoder)));
4053 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4054 I915_READ(HBLANK(cpu_transcoder)));
4055 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4056 I915_READ(HSYNC(cpu_transcoder)));
4057
4058 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4059 I915_READ(VTOTAL(cpu_transcoder)));
4060 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4061 I915_READ(VBLANK(cpu_transcoder)));
4062 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4063 I915_READ(VSYNC(cpu_transcoder)));
4064 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4065 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4066}
4067
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004068static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004069{
4070 struct drm_i915_private *dev_priv = dev->dev_private;
4071 uint32_t temp;
4072
4073 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004074 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004075 return;
4076
4077 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4078 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4079
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004080 temp &= ~FDI_BC_BIFURCATION_SELECT;
4081 if (enable)
4082 temp |= FDI_BC_BIFURCATION_SELECT;
4083
4084 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004085 I915_WRITE(SOUTH_CHICKEN1, temp);
4086 POSTING_READ(SOUTH_CHICKEN1);
4087}
4088
4089static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4090{
4091 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004092
4093 switch (intel_crtc->pipe) {
4094 case PIPE_A:
4095 break;
4096 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004097 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004098 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004099 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004100 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004101
4102 break;
4103 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004104 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004105
4106 break;
4107 default:
4108 BUG();
4109 }
4110}
4111
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004112/* Return which DP Port should be selected for Transcoder DP control */
4113static enum port
4114intel_trans_dp_port_sel(struct drm_crtc *crtc)
4115{
4116 struct drm_device *dev = crtc->dev;
4117 struct intel_encoder *encoder;
4118
4119 for_each_encoder_on_crtc(dev, crtc, encoder) {
4120 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4121 encoder->type == INTEL_OUTPUT_EDP)
4122 return enc_to_dig_port(&encoder->base)->port;
4123 }
4124
4125 return -1;
4126}
4127
Jesse Barnesf67a5592011-01-05 10:31:48 -08004128/*
4129 * Enable PCH resources required for PCH ports:
4130 * - PCH PLLs
4131 * - FDI training & RX/TX
4132 * - update transcoder timings
4133 * - DP transcoding bits
4134 * - transcoder
4135 */
4136static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004137{
4138 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004139 struct drm_i915_private *dev_priv = dev->dev_private;
4140 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4141 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004142 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004143
Daniel Vetterab9412b2013-05-03 11:49:46 +02004144 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004145
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004146 if (IS_IVYBRIDGE(dev))
4147 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4148
Daniel Vettercd986ab2012-10-26 10:58:12 +02004149 /* Write the TU size bits before fdi link training, so that error
4150 * detection works. */
4151 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4152 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4153
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004154 /*
4155 * Sometimes spurious CPU pipe underruns happen during FDI
4156 * training, at least with VGA+HDMI cloning. Suppress them.
4157 */
4158 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4159
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004160 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004161 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004162
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004163 /* We need to program the right clock selection before writing the pixel
4164 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004165 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004166 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004167
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004168 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004169 temp |= TRANS_DPLL_ENABLE(pipe);
4170 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004171 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004172 temp |= sel;
4173 else
4174 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004175 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004176 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004177
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004178 /* XXX: pch pll's can be enabled any time before we enable the PCH
4179 * transcoder, and we actually should do this to not upset any PCH
4180 * transcoder that already use the clock when we share it.
4181 *
4182 * Note that enable_shared_dpll tries to do the right thing, but
4183 * get_shared_dpll unconditionally resets the pll - we need that to have
4184 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004185 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004186
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004187 /* set transcoder timing, panel must allow it */
4188 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004189 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004190
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004191 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004192
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004193 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4194
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004195 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004196 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004197 const struct drm_display_mode *adjusted_mode =
4198 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004199 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004200 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004201 temp = I915_READ(reg);
4202 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004203 TRANS_DP_SYNC_MASK |
4204 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004205 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004206 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004207
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004208 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004209 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004210 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004211 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004212
4213 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004214 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004215 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004216 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004217 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004218 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004219 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004220 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004221 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004222 break;
4223 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004224 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004225 }
4226
Chris Wilson5eddb702010-09-11 13:48:45 +01004227 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004228 }
4229
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004230 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004231}
4232
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004233static void lpt_pch_enable(struct drm_crtc *crtc)
4234{
4235 struct drm_device *dev = crtc->dev;
4236 struct drm_i915_private *dev_priv = dev->dev_private;
4237 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004238 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004239
Daniel Vetterab9412b2013-05-03 11:49:46 +02004240 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004241
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004242 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004243
Paulo Zanoni0540e482012-10-31 18:12:40 -02004244 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004245 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004246
Paulo Zanoni937bb612012-10-31 18:12:47 -02004247 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004248}
4249
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004250struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4251 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004252{
Daniel Vettere2b78262013-06-07 23:10:03 +02004253 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004254 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004255 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004256 enum intel_dpll_id i;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004257 int max = dev_priv->num_shared_dpll;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004258
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004259 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4260
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004261 if (HAS_PCH_IBX(dev_priv->dev)) {
4262 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004263 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004264 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004265
Daniel Vetter46edb022013-06-05 13:34:12 +02004266 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4267 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004268
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004269 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004270
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004271 goto found;
4272 }
4273
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304274 if (IS_BROXTON(dev_priv->dev)) {
4275 /* PLL is attached to port in bxt */
4276 struct intel_encoder *encoder;
4277 struct intel_digital_port *intel_dig_port;
4278
4279 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4280 if (WARN_ON(!encoder))
4281 return NULL;
4282
4283 intel_dig_port = enc_to_dig_port(&encoder->base);
4284 /* 1:1 mapping between ports and PLLs */
4285 i = (enum intel_dpll_id)intel_dig_port->port;
4286 pll = &dev_priv->shared_dplls[i];
4287 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4288 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004289 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304290
4291 goto found;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004292 } else if (INTEL_INFO(dev_priv)->gen < 9 && HAS_DDI(dev_priv))
4293 /* Do not consider SPLL */
4294 max = 2;
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304295
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004296 for (i = 0; i < max; i++) {
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004297 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004298
4299 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004300 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004301 continue;
4302
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004303 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004304 &shared_dpll[i].hw_state,
4305 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004306 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004307 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004308 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004309 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004310 goto found;
4311 }
4312 }
4313
4314 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004315 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4316 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004317 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004318 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4319 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004320 goto found;
4321 }
4322 }
4323
4324 return NULL;
4325
4326found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004327 if (shared_dpll[i].crtc_mask == 0)
4328 shared_dpll[i].hw_state =
4329 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004330
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004331 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004332 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4333 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004334
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004335 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004336
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004337 return pll;
4338}
4339
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004340static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004341{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004342 struct drm_i915_private *dev_priv = to_i915(state->dev);
4343 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004344 struct intel_shared_dpll *pll;
4345 enum intel_dpll_id i;
4346
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004347 if (!to_intel_atomic_state(state)->dpll_set)
4348 return;
4349
4350 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004351 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4352 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004353 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004354 }
4355}
4356
Daniel Vettera1520312013-05-03 11:49:50 +02004357static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004358{
4359 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004360 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004361 u32 temp;
4362
4363 temp = I915_READ(dslreg);
4364 udelay(500);
4365 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004366 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004367 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004368 }
4369}
4370
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004371static int
4372skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4373 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4374 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004375{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004376 struct intel_crtc_scaler_state *scaler_state =
4377 &crtc_state->scaler_state;
4378 struct intel_crtc *intel_crtc =
4379 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004380 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004381
4382 need_scaling = intel_rotation_90_or_270(rotation) ?
4383 (src_h != dst_w || src_w != dst_h):
4384 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004385
4386 /*
4387 * if plane is being disabled or scaler is no more required or force detach
4388 * - free scaler binded to this plane/crtc
4389 * - in order to do this, update crtc->scaler_usage
4390 *
4391 * Here scaler state in crtc_state is set free so that
4392 * scaler can be assigned to other user. Actual register
4393 * update to free the scaler is done in plane/panel-fit programming.
4394 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4395 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004396 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004397 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004398 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004399 scaler_state->scalers[*scaler_id].in_use = 0;
4400
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004401 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4402 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4403 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004404 scaler_state->scaler_users);
4405 *scaler_id = -1;
4406 }
4407 return 0;
4408 }
4409
4410 /* range checks */
4411 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4412 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4413
4414 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4415 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004416 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004417 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004418 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004419 return -EINVAL;
4420 }
4421
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004422 /* mark this plane as a scaler user in crtc_state */
4423 scaler_state->scaler_users |= (1 << scaler_user);
4424 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4425 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4426 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4427 scaler_state->scaler_users);
4428
4429 return 0;
4430}
4431
4432/**
4433 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4434 *
4435 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004436 *
4437 * Return
4438 * 0 - scaler_usage updated successfully
4439 * error - requested scaling cannot be supported or other error condition
4440 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004441int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004442{
4443 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004444 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004445
4446 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4447 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4448
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004449 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004450 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4451 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004452 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004453}
4454
4455/**
4456 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4457 *
4458 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004459 * @plane_state: atomic plane state to update
4460 *
4461 * Return
4462 * 0 - scaler_usage updated successfully
4463 * error - requested scaling cannot be supported or other error condition
4464 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004465static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4466 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004467{
4468
4469 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004470 struct intel_plane *intel_plane =
4471 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004472 struct drm_framebuffer *fb = plane_state->base.fb;
4473 int ret;
4474
4475 bool force_detach = !fb || !plane_state->visible;
4476
4477 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4478 intel_plane->base.base.id, intel_crtc->pipe,
4479 drm_plane_index(&intel_plane->base));
4480
4481 ret = skl_update_scaler(crtc_state, force_detach,
4482 drm_plane_index(&intel_plane->base),
4483 &plane_state->scaler_id,
4484 plane_state->base.rotation,
4485 drm_rect_width(&plane_state->src) >> 16,
4486 drm_rect_height(&plane_state->src) >> 16,
4487 drm_rect_width(&plane_state->dst),
4488 drm_rect_height(&plane_state->dst));
4489
4490 if (ret || plane_state->scaler_id < 0)
4491 return ret;
4492
Chandra Kondurua1b22782015-04-07 15:28:45 -07004493 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004494 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004495 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004496 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004497 return -EINVAL;
4498 }
4499
4500 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004501 switch (fb->pixel_format) {
4502 case DRM_FORMAT_RGB565:
4503 case DRM_FORMAT_XBGR8888:
4504 case DRM_FORMAT_XRGB8888:
4505 case DRM_FORMAT_ABGR8888:
4506 case DRM_FORMAT_ARGB8888:
4507 case DRM_FORMAT_XRGB2101010:
4508 case DRM_FORMAT_XBGR2101010:
4509 case DRM_FORMAT_YUYV:
4510 case DRM_FORMAT_YVYU:
4511 case DRM_FORMAT_UYVY:
4512 case DRM_FORMAT_VYUY:
4513 break;
4514 default:
4515 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4516 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4517 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004518 }
4519
Chandra Kondurua1b22782015-04-07 15:28:45 -07004520 return 0;
4521}
4522
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004523static void skylake_scaler_disable(struct intel_crtc *crtc)
4524{
4525 int i;
4526
4527 for (i = 0; i < crtc->num_scalers; i++)
4528 skl_detach_scaler(crtc, i);
4529}
4530
4531static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004532{
4533 struct drm_device *dev = crtc->base.dev;
4534 struct drm_i915_private *dev_priv = dev->dev_private;
4535 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004536 struct intel_crtc_scaler_state *scaler_state =
4537 &crtc->config->scaler_state;
4538
4539 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4540
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004541 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004542 int id;
4543
4544 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4545 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4546 return;
4547 }
4548
4549 id = scaler_state->scaler_id;
4550 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4551 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4552 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4553 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4554
4555 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004556 }
4557}
4558
Jesse Barnesb074cec2013-04-25 12:55:02 -07004559static void ironlake_pfit_enable(struct intel_crtc *crtc)
4560{
4561 struct drm_device *dev = crtc->base.dev;
4562 struct drm_i915_private *dev_priv = dev->dev_private;
4563 int pipe = crtc->pipe;
4564
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004565 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004566 /* Force use of hard-coded filter coefficients
4567 * as some pre-programmed values are broken,
4568 * e.g. x201.
4569 */
4570 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4571 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4572 PF_PIPE_SEL_IVB(pipe));
4573 else
4574 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004575 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4576 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004577 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004578}
4579
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004580void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004581{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004582 struct drm_device *dev = crtc->base.dev;
4583 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004584
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004585 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004586 return;
4587
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004588 /* We can only enable IPS after we enable a plane and wait for a vblank */
4589 intel_wait_for_vblank(dev, crtc->pipe);
4590
Paulo Zanonid77e4532013-09-24 13:52:55 -03004591 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004592 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004593 mutex_lock(&dev_priv->rps.hw_lock);
4594 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4595 mutex_unlock(&dev_priv->rps.hw_lock);
4596 /* Quoting Art Runyan: "its not safe to expect any particular
4597 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004598 * mailbox." Moreover, the mailbox may return a bogus state,
4599 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004600 */
4601 } else {
4602 I915_WRITE(IPS_CTL, IPS_ENABLE);
4603 /* The bit only becomes 1 in the next vblank, so this wait here
4604 * is essentially intel_wait_for_vblank. If we don't have this
4605 * and don't wait for vblanks until the end of crtc_enable, then
4606 * the HW state readout code will complain that the expected
4607 * IPS_CTL value is not the one we read. */
4608 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4609 DRM_ERROR("Timed out waiting for IPS enable\n");
4610 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004611}
4612
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004613void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004614{
4615 struct drm_device *dev = crtc->base.dev;
4616 struct drm_i915_private *dev_priv = dev->dev_private;
4617
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004618 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004619 return;
4620
4621 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004622 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004623 mutex_lock(&dev_priv->rps.hw_lock);
4624 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4625 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004626 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4627 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4628 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004629 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004630 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004631 POSTING_READ(IPS_CTL);
4632 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004633
4634 /* We need to wait for a vblank before we can disable the plane. */
4635 intel_wait_for_vblank(dev, crtc->pipe);
4636}
4637
4638/** Loads the palette/gamma unit for the CRTC with the prepared values */
4639static void intel_crtc_load_lut(struct drm_crtc *crtc)
4640{
4641 struct drm_device *dev = crtc->dev;
4642 struct drm_i915_private *dev_priv = dev->dev_private;
4643 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4644 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004645 int i;
4646 bool reenable_ips = false;
4647
4648 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004649 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004650 return;
4651
Imre Deak50360402015-01-16 00:55:16 -08004652 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Jani Nikulaa65347b2015-11-27 12:21:46 +02004653 if (intel_crtc->config->has_dsi_encoder)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004654 assert_dsi_pll_enabled(dev_priv);
4655 else
4656 assert_pll_enabled(dev_priv, pipe);
4657 }
4658
Paulo Zanonid77e4532013-09-24 13:52:55 -03004659 /* Workaround : Do not read or write the pipe palette/gamma data while
4660 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4661 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004662 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004663 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4664 GAMMA_MODE_MODE_SPLIT)) {
4665 hsw_disable_ips(intel_crtc);
4666 reenable_ips = true;
4667 }
4668
4669 for (i = 0; i < 256; i++) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004670 i915_reg_t palreg;
Ville Syrjäläf65a9c52015-09-18 20:03:28 +03004671
4672 if (HAS_GMCH_DISPLAY(dev))
4673 palreg = PALETTE(pipe, i);
4674 else
4675 palreg = LGC_PALETTE(pipe, i);
4676
4677 I915_WRITE(palreg,
Paulo Zanonid77e4532013-09-24 13:52:55 -03004678 (intel_crtc->lut_r[i] << 16) |
4679 (intel_crtc->lut_g[i] << 8) |
4680 intel_crtc->lut_b[i]);
4681 }
4682
4683 if (reenable_ips)
4684 hsw_enable_ips(intel_crtc);
4685}
4686
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004687static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004688{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004689 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004690 struct drm_device *dev = intel_crtc->base.dev;
4691 struct drm_i915_private *dev_priv = dev->dev_private;
4692
4693 mutex_lock(&dev->struct_mutex);
4694 dev_priv->mm.interruptible = false;
4695 (void) intel_overlay_switch_off(intel_crtc->overlay);
4696 dev_priv->mm.interruptible = true;
4697 mutex_unlock(&dev->struct_mutex);
4698 }
4699
4700 /* Let userspace switch the overlay on again. In most cases userspace
4701 * has to recompute where to put it anyway.
4702 */
4703}
4704
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004705/**
4706 * intel_post_enable_primary - Perform operations after enabling primary plane
4707 * @crtc: the CRTC whose primary plane was just enabled
4708 *
4709 * Performs potentially sleeping operations that must be done after the primary
4710 * plane is enabled, such as updating FBC and IPS. Note that this may be
4711 * called due to an explicit primary plane update, or due to an implicit
4712 * re-enable that is caused when a sprite plane is updated to no longer
4713 * completely hide the primary plane.
4714 */
4715static void
4716intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004717{
4718 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004719 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004720 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4721 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004722
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004723 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004724 * FIXME IPS should be fine as long as one plane is
4725 * enabled, but in practice it seems to have problems
4726 * when going from primary only to sprite only and vice
4727 * versa.
4728 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004729 hsw_enable_ips(intel_crtc);
4730
Daniel Vetterf99d7062014-06-19 16:01:59 +02004731 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004732 * Gen2 reports pipe underruns whenever all planes are disabled.
4733 * So don't enable underrun reporting before at least some planes
4734 * are enabled.
4735 * FIXME: Need to fix the logic to work when we turn off all planes
4736 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004737 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004738 if (IS_GEN2(dev))
4739 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4740
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004741 /* Underruns don't always raise interrupts, so check manually. */
4742 intel_check_cpu_fifo_underruns(dev_priv);
4743 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004744}
4745
4746/**
4747 * intel_pre_disable_primary - Perform operations before disabling primary plane
4748 * @crtc: the CRTC whose primary plane is to be disabled
4749 *
4750 * Performs potentially sleeping operations that must be done before the
4751 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4752 * be called due to an explicit primary plane update, or due to an implicit
4753 * disable that is caused when a sprite plane completely hides the primary
4754 * plane.
4755 */
4756static void
4757intel_pre_disable_primary(struct drm_crtc *crtc)
4758{
4759 struct drm_device *dev = crtc->dev;
4760 struct drm_i915_private *dev_priv = dev->dev_private;
4761 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4762 int pipe = intel_crtc->pipe;
4763
4764 /*
4765 * Gen2 reports pipe underruns whenever all planes are disabled.
4766 * So diasble underrun reporting before all the planes get disabled.
4767 * FIXME: Need to fix the logic to work when we turn off all planes
4768 * but leave the pipe running.
4769 */
4770 if (IS_GEN2(dev))
4771 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4772
4773 /*
4774 * Vblank time updates from the shadow to live plane control register
4775 * are blocked if the memory self-refresh mode is active at that
4776 * moment. So to make sure the plane gets truly disabled, disable
4777 * first the self-refresh mode. The self-refresh enable bit in turn
4778 * will be checked/applied by the HW only at the next frame start
4779 * event which is after the vblank start event, so we need to have a
4780 * wait-for-vblank between disabling the plane and the pipe.
4781 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004782 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004783 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004784 dev_priv->wm.vlv.cxsr = false;
4785 intel_wait_for_vblank(dev, pipe);
4786 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004787
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004788 /*
4789 * FIXME IPS should be fine as long as one plane is
4790 * enabled, but in practice it seems to have problems
4791 * when going from primary only to sprite only and vice
4792 * versa.
4793 */
4794 hsw_disable_ips(intel_crtc);
4795}
4796
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004797static void intel_post_plane_update(struct intel_crtc *crtc)
4798{
4799 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004800 struct intel_crtc_state *pipe_config =
4801 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004802 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004803
4804 if (atomic->wait_vblank)
4805 intel_wait_for_vblank(dev, crtc->pipe);
4806
4807 intel_frontbuffer_flip(dev, atomic->fb_bits);
4808
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004809 crtc->wm.cxsr_allowed = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +03004810
Maarten Lankhorstb9001112015-11-19 16:07:16 +01004811 if (pipe_config->wm_changed && pipe_config->base.active)
Ville Syrjäläf015c552015-06-24 22:00:02 +03004812 intel_update_watermarks(&crtc->base);
4813
Paulo Zanonic80ac852015-07-02 19:25:13 -03004814 if (atomic->update_fbc)
Paulo Zanoni754d1132015-10-13 19:13:25 -03004815 intel_fbc_update(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004816
4817 if (atomic->post_enable_primary)
4818 intel_post_enable_primary(&crtc->base);
4819
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004820 memset(atomic, 0, sizeof(*atomic));
4821}
4822
4823static void intel_pre_plane_update(struct intel_crtc *crtc)
4824{
4825 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004826 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004827 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004828 struct intel_crtc_state *pipe_config =
4829 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004830
Paulo Zanonic80ac852015-07-02 19:25:13 -03004831 if (atomic->disable_fbc)
Paulo Zanonid029bca2015-10-15 10:44:46 -03004832 intel_fbc_deactivate(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004833
Rodrigo Vivi066cf552015-06-26 13:55:54 -07004834 if (crtc->atomic.disable_ips)
4835 hsw_disable_ips(crtc);
4836
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004837 if (atomic->pre_disable_primary)
4838 intel_pre_disable_primary(&crtc->base);
Ville Syrjälä852eb002015-06-24 22:00:07 +03004839
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004840 if (pipe_config->disable_cxsr) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03004841 crtc->wm.cxsr_allowed = false;
4842 intel_set_memory_cxsr(dev_priv, false);
4843 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004844
Matt Roper396e33a2016-01-06 11:34:30 -08004845 /*
4846 * IVB workaround: must disable low power watermarks for at least
4847 * one frame before enabling scaling. LP watermarks can be re-enabled
4848 * when scaling is disabled.
4849 *
4850 * WaCxSRDisabledForSpriteScaling:ivb
4851 */
4852 if (pipe_config->disable_lp_wm) {
4853 ilk_disable_lp_wm(dev);
4854 intel_wait_for_vblank(dev, crtc->pipe);
4855 }
4856
4857 /*
4858 * If we're doing a modeset, we're done. No need to do any pre-vblank
4859 * watermark programming here.
4860 */
4861 if (needs_modeset(&pipe_config->base))
4862 return;
4863
4864 /*
4865 * For platforms that support atomic watermarks, program the
4866 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
4867 * will be the intermediate values that are safe for both pre- and
4868 * post- vblank; when vblank happens, the 'active' values will be set
4869 * to the final 'target' values and we'll do this again to get the
4870 * optimal watermarks. For gen9+ platforms, the values we program here
4871 * will be the final target values which will get automatically latched
4872 * at vblank time; no further programming will be necessary.
4873 *
4874 * If a platform hasn't been transitioned to atomic watermarks yet,
4875 * we'll continue to update watermarks the old way, if flags tell
4876 * us to.
4877 */
4878 if (dev_priv->display.initial_watermarks != NULL)
4879 dev_priv->display.initial_watermarks(pipe_config);
4880 else if (pipe_config->wm_changed)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004881 intel_update_watermarks(&crtc->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004882}
4883
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004884static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004885{
4886 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004887 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004888 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004889 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004890
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004891 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004892
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004893 drm_for_each_plane_mask(p, dev, plane_mask)
4894 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004895
Daniel Vetterf99d7062014-06-19 16:01:59 +02004896 /*
4897 * FIXME: Once we grow proper nuclear flip support out of this we need
4898 * to compute the mask of flip planes precisely. For the time being
4899 * consider this a flip to a NULL plane.
4900 */
4901 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004902}
4903
Jesse Barnesf67a5592011-01-05 10:31:48 -08004904static void ironlake_crtc_enable(struct drm_crtc *crtc)
4905{
4906 struct drm_device *dev = crtc->dev;
4907 struct drm_i915_private *dev_priv = dev->dev_private;
4908 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004909 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004910 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004911
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004912 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004913 return;
4914
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004915 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004916 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4917
4918 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004919 intel_prepare_shared_dpll(intel_crtc);
4920
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004921 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304922 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004923
4924 intel_set_pipe_timings(intel_crtc);
4925
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004926 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004927 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004928 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004929 }
4930
4931 ironlake_set_pipeconf(crtc);
4932
Jesse Barnesf67a5592011-01-05 10:31:48 -08004933 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004934
Daniel Vettera72e4c92014-09-30 10:56:47 +02004935 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004936
Daniel Vetterf6736a12013-06-05 13:34:30 +02004937 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004938 if (encoder->pre_enable)
4939 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004940
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004941 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004942 /* Note: FDI PLL enabling _must_ be done before we enable the
4943 * cpu pipes, hence this is separate from all the other fdi/pch
4944 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004945 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004946 } else {
4947 assert_fdi_tx_disabled(dev_priv, pipe);
4948 assert_fdi_rx_disabled(dev_priv, pipe);
4949 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004950
Jesse Barnesb074cec2013-04-25 12:55:02 -07004951 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004952
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004953 /*
4954 * On ILK+ LUT must be loaded before the pipe is running but with
4955 * clocks enabled
4956 */
4957 intel_crtc_load_lut(crtc);
4958
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004959 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004960 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004961
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004962 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004963 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004964
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004965 assert_vblank_disabled(crtc);
4966 drm_crtc_vblank_on(crtc);
4967
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004968 for_each_encoder_on_crtc(dev, crtc, encoder)
4969 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004970
4971 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004972 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004973
4974 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4975 if (intel_crtc->config->has_pch_encoder)
4976 intel_wait_for_vblank(dev, pipe);
4977 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanonid029bca2015-10-15 10:44:46 -03004978
4979 intel_fbc_enable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004980}
4981
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004982/* IPS only exists on ULT machines and is tied to pipe A. */
4983static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4984{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004985 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004986}
4987
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004988static void haswell_crtc_enable(struct drm_crtc *crtc)
4989{
4990 struct drm_device *dev = crtc->dev;
4991 struct drm_i915_private *dev_priv = dev->dev_private;
4992 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4993 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004994 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4995 struct intel_crtc_state *pipe_config =
4996 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004997
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004998 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004999 return;
5000
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005001 if (intel_crtc->config->has_pch_encoder)
5002 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5003 false);
5004
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005005 if (intel_crtc_to_shared_dpll(intel_crtc))
5006 intel_enable_shared_dpll(intel_crtc);
5007
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005008 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305009 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005010
5011 intel_set_pipe_timings(intel_crtc);
5012
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005013 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
5014 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
5015 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005016 }
5017
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005018 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005019 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005020 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005021 }
5022
5023 haswell_set_pipeconf(crtc);
5024
5025 intel_set_pipe_csc(crtc);
5026
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005027 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005028
Daniel Vetter6b698512015-11-28 11:05:39 +01005029 if (intel_crtc->config->has_pch_encoder)
5030 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5031 else
5032 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5033
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305034 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005035 if (encoder->pre_enable)
5036 encoder->pre_enable(encoder);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305037 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005038
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005039 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03005040 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03005041
Jani Nikulaa65347b2015-11-27 12:21:46 +02005042 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305043 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005044
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005045 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005046 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005047 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005048 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005049
5050 /*
5051 * On ILK+ LUT must be loaded before the pipe is running but with
5052 * clocks enabled
5053 */
5054 intel_crtc_load_lut(crtc);
5055
Paulo Zanoni1f544382012-10-24 11:32:00 -02005056 intel_ddi_set_pipe_settings(crtc);
Jani Nikulaa65347b2015-11-27 12:21:46 +02005057 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305058 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005059
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005060 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005061 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005062
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005063 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005064 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005065
Jani Nikulaa65347b2015-11-27 12:21:46 +02005066 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10005067 intel_ddi_set_vc_payload_alloc(crtc, true);
5068
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005069 assert_vblank_disabled(crtc);
5070 drm_crtc_vblank_on(crtc);
5071
Jani Nikula8807e552013-08-30 19:40:32 +03005072 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005073 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005074 intel_opregion_notify_encoder(encoder, true);
5075 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005076
Daniel Vetter6b698512015-11-28 11:05:39 +01005077 if (intel_crtc->config->has_pch_encoder) {
5078 intel_wait_for_vblank(dev, pipe);
5079 intel_wait_for_vblank(dev, pipe);
5080 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005081 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5082 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005083 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005084
Paulo Zanonie4916942013-09-20 16:21:19 -03005085 /* If we change the relative order between pipe/planes enabling, we need
5086 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005087 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5088 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5089 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5090 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5091 }
Paulo Zanonid029bca2015-10-15 10:44:46 -03005092
5093 intel_fbc_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005094}
5095
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005096static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005097{
5098 struct drm_device *dev = crtc->base.dev;
5099 struct drm_i915_private *dev_priv = dev->dev_private;
5100 int pipe = crtc->pipe;
5101
5102 /* To avoid upsetting the power well on haswell only disable the pfit if
5103 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005104 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005105 I915_WRITE(PF_CTL(pipe), 0);
5106 I915_WRITE(PF_WIN_POS(pipe), 0);
5107 I915_WRITE(PF_WIN_SZ(pipe), 0);
5108 }
5109}
5110
Jesse Barnes6be4a602010-09-10 10:26:01 -07005111static void ironlake_crtc_disable(struct drm_crtc *crtc)
5112{
5113 struct drm_device *dev = crtc->dev;
5114 struct drm_i915_private *dev_priv = dev->dev_private;
5115 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005116 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005117 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005118
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005119 if (intel_crtc->config->has_pch_encoder)
5120 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5121
Daniel Vetterea9d7582012-07-10 10:42:52 +02005122 for_each_encoder_on_crtc(dev, crtc, encoder)
5123 encoder->disable(encoder);
5124
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005125 drm_crtc_vblank_off(crtc);
5126 assert_vblank_disabled(crtc);
5127
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005128 /*
5129 * Sometimes spurious CPU pipe underruns happen when the
5130 * pipe is already disabled, but FDI RX/TX is still enabled.
5131 * Happens at least with VGA+HDMI cloning. Suppress them.
5132 */
5133 if (intel_crtc->config->has_pch_encoder)
5134 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5135
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005136 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005137
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005138 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005139
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005140 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005141 ironlake_fdi_disable(crtc);
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005142 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5143 }
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005144
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005145 for_each_encoder_on_crtc(dev, crtc, encoder)
5146 if (encoder->post_disable)
5147 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005148
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005149 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005150 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005151
Daniel Vetterd925c592013-06-05 13:34:04 +02005152 if (HAS_PCH_CPT(dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005153 i915_reg_t reg;
5154 u32 temp;
5155
Daniel Vetterd925c592013-06-05 13:34:04 +02005156 /* disable TRANS_DP_CTL */
5157 reg = TRANS_DP_CTL(pipe);
5158 temp = I915_READ(reg);
5159 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5160 TRANS_DP_PORT_SEL_MASK);
5161 temp |= TRANS_DP_PORT_SEL_NONE;
5162 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005163
Daniel Vetterd925c592013-06-05 13:34:04 +02005164 /* disable DPLL_SEL */
5165 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005166 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005167 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005168 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005169
Daniel Vetterd925c592013-06-05 13:34:04 +02005170 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005171 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005172
5173 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanonid029bca2015-10-15 10:44:46 -03005174
5175 intel_fbc_disable_crtc(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005176}
5177
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005178static void haswell_crtc_disable(struct drm_crtc *crtc)
5179{
5180 struct drm_device *dev = crtc->dev;
5181 struct drm_i915_private *dev_priv = dev->dev_private;
5182 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5183 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005184 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005185
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005186 if (intel_crtc->config->has_pch_encoder)
5187 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5188 false);
5189
Jani Nikula8807e552013-08-30 19:40:32 +03005190 for_each_encoder_on_crtc(dev, crtc, encoder) {
5191 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005192 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005193 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005194
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005195 drm_crtc_vblank_off(crtc);
5196 assert_vblank_disabled(crtc);
5197
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005198 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005199
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005200 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005201 intel_ddi_set_vc_payload_alloc(crtc, false);
5202
Jani Nikulaa65347b2015-11-27 12:21:46 +02005203 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305204 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005205
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005206 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005207 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005208 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005209 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005210
Jani Nikulaa65347b2015-11-27 12:21:46 +02005211 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305212 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005213
Imre Deak97b040a2014-06-25 22:01:50 +03005214 for_each_encoder_on_crtc(dev, crtc, encoder)
5215 if (encoder->post_disable)
5216 encoder->post_disable(encoder);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005217
Ville Syrjälä92966a32015-12-08 16:05:48 +02005218 if (intel_crtc->config->has_pch_encoder) {
5219 lpt_disable_pch_transcoder(dev_priv);
Ville Syrjälä503a74e2015-12-04 22:22:14 +02005220 lpt_disable_iclkip(dev_priv);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005221 intel_ddi_fdi_disable(crtc);
5222
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005223 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5224 true);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005225 }
Paulo Zanonid029bca2015-10-15 10:44:46 -03005226
5227 intel_fbc_disable_crtc(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005228}
5229
Jesse Barnes2dd24552013-04-25 12:55:01 -07005230static void i9xx_pfit_enable(struct intel_crtc *crtc)
5231{
5232 struct drm_device *dev = crtc->base.dev;
5233 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005234 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005235
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005236 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005237 return;
5238
Daniel Vetterc0b03412013-05-28 12:05:54 +02005239 /*
5240 * The panel fitter should only be adjusted whilst the pipe is disabled,
5241 * according to register description and PRM.
5242 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005243 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5244 assert_pipe_disabled(dev_priv, crtc->pipe);
5245
Jesse Barnesb074cec2013-04-25 12:55:02 -07005246 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5247 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005248
5249 /* Border color in case we don't scale up to the full screen. Black by
5250 * default, change to something else for debugging. */
5251 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005252}
5253
Dave Airlied05410f2014-06-05 13:22:59 +10005254static enum intel_display_power_domain port_to_power_domain(enum port port)
5255{
5256 switch (port) {
5257 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005258 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005259 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005260 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005261 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005262 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005263 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005264 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005265 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005266 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005267 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005268 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005269 return POWER_DOMAIN_PORT_OTHER;
5270 }
5271}
5272
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005273static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5274{
5275 switch (port) {
5276 case PORT_A:
5277 return POWER_DOMAIN_AUX_A;
5278 case PORT_B:
5279 return POWER_DOMAIN_AUX_B;
5280 case PORT_C:
5281 return POWER_DOMAIN_AUX_C;
5282 case PORT_D:
5283 return POWER_DOMAIN_AUX_D;
5284 case PORT_E:
5285 /* FIXME: Check VBT for actual wiring of PORT E */
5286 return POWER_DOMAIN_AUX_D;
5287 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005288 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005289 return POWER_DOMAIN_AUX_A;
5290 }
5291}
5292
Imre Deak319be8a2014-03-04 19:22:57 +02005293enum intel_display_power_domain
5294intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005295{
Imre Deak319be8a2014-03-04 19:22:57 +02005296 struct drm_device *dev = intel_encoder->base.dev;
5297 struct intel_digital_port *intel_dig_port;
5298
5299 switch (intel_encoder->type) {
5300 case INTEL_OUTPUT_UNKNOWN:
5301 /* Only DDI platforms should ever use this output type */
5302 WARN_ON_ONCE(!HAS_DDI(dev));
5303 case INTEL_OUTPUT_DISPLAYPORT:
5304 case INTEL_OUTPUT_HDMI:
5305 case INTEL_OUTPUT_EDP:
5306 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005307 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005308 case INTEL_OUTPUT_DP_MST:
5309 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5310 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005311 case INTEL_OUTPUT_ANALOG:
5312 return POWER_DOMAIN_PORT_CRT;
5313 case INTEL_OUTPUT_DSI:
5314 return POWER_DOMAIN_PORT_DSI;
5315 default:
5316 return POWER_DOMAIN_PORT_OTHER;
5317 }
5318}
5319
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005320enum intel_display_power_domain
5321intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5322{
5323 struct drm_device *dev = intel_encoder->base.dev;
5324 struct intel_digital_port *intel_dig_port;
5325
5326 switch (intel_encoder->type) {
5327 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005328 case INTEL_OUTPUT_HDMI:
5329 /*
5330 * Only DDI platforms should ever use these output types.
5331 * We can get here after the HDMI detect code has already set
5332 * the type of the shared encoder. Since we can't be sure
5333 * what's the status of the given connectors, play safe and
5334 * run the DP detection too.
5335 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005336 WARN_ON_ONCE(!HAS_DDI(dev));
5337 case INTEL_OUTPUT_DISPLAYPORT:
5338 case INTEL_OUTPUT_EDP:
5339 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5340 return port_to_aux_power_domain(intel_dig_port->port);
5341 case INTEL_OUTPUT_DP_MST:
5342 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5343 return port_to_aux_power_domain(intel_dig_port->port);
5344 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005345 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005346 return POWER_DOMAIN_AUX_A;
5347 }
5348}
5349
Imre Deak319be8a2014-03-04 19:22:57 +02005350static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5351{
5352 struct drm_device *dev = crtc->dev;
5353 struct intel_encoder *intel_encoder;
5354 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5355 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005356 unsigned long mask;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02005357 enum transcoder transcoder = intel_crtc->config->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005358
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005359 if (!crtc->state->active)
5360 return 0;
5361
Imre Deak77d22dc2014-03-05 16:20:52 +02005362 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5363 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005364 if (intel_crtc->config->pch_pfit.enabled ||
5365 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005366 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5367
Imre Deak319be8a2014-03-04 19:22:57 +02005368 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5369 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5370
Imre Deak77d22dc2014-03-05 16:20:52 +02005371 return mask;
5372}
5373
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005374static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
5375{
5376 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5377 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5378 enum intel_display_power_domain domain;
5379 unsigned long domains, new_domains, old_domains;
5380
5381 old_domains = intel_crtc->enabled_power_domains;
5382 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
5383
5384 domains = new_domains & ~old_domains;
5385
5386 for_each_power_domain(domain, domains)
5387 intel_display_power_get(dev_priv, domain);
5388
5389 return old_domains & ~new_domains;
5390}
5391
5392static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5393 unsigned long domains)
5394{
5395 enum intel_display_power_domain domain;
5396
5397 for_each_power_domain(domain, domains)
5398 intel_display_power_put(dev_priv, domain);
5399}
5400
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005401static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005402{
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005403 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005404 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005405 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005406 unsigned long put_domains[I915_MAX_PIPES] = {};
5407 struct drm_crtc_state *crtc_state;
5408 struct drm_crtc *crtc;
5409 int i;
Imre Deak77d22dc2014-03-05 16:20:52 +02005410
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005411 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5412 if (needs_modeset(crtc->state))
5413 put_domains[to_intel_crtc(crtc)->pipe] =
5414 modeset_get_crtc_power_domains(crtc);
Imre Deak77d22dc2014-03-05 16:20:52 +02005415 }
5416
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005417 if (dev_priv->display.modeset_commit_cdclk &&
5418 intel_state->dev_cdclk != dev_priv->cdclk_freq)
5419 dev_priv->display.modeset_commit_cdclk(state);
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005420
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005421 for (i = 0; i < I915_MAX_PIPES; i++)
5422 if (put_domains[i])
5423 modeset_put_power_domains(dev_priv, put_domains[i]);
Imre Deak77d22dc2014-03-05 16:20:52 +02005424}
5425
Mika Kaholaadafdc62015-08-18 14:36:59 +03005426static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5427{
5428 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5429
5430 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5431 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5432 return max_cdclk_freq;
5433 else if (IS_CHERRYVIEW(dev_priv))
5434 return max_cdclk_freq*95/100;
5435 else if (INTEL_INFO(dev_priv)->gen < 4)
5436 return 2*max_cdclk_freq*90/100;
5437 else
5438 return max_cdclk_freq*90/100;
5439}
5440
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005441static void intel_update_max_cdclk(struct drm_device *dev)
5442{
5443 struct drm_i915_private *dev_priv = dev->dev_private;
5444
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005445 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005446 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5447
5448 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5449 dev_priv->max_cdclk_freq = 675000;
5450 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5451 dev_priv->max_cdclk_freq = 540000;
5452 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5453 dev_priv->max_cdclk_freq = 450000;
5454 else
5455 dev_priv->max_cdclk_freq = 337500;
5456 } else if (IS_BROADWELL(dev)) {
5457 /*
5458 * FIXME with extra cooling we can allow
5459 * 540 MHz for ULX and 675 Mhz for ULT.
5460 * How can we know if extra cooling is
5461 * available? PCI ID, VTB, something else?
5462 */
5463 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5464 dev_priv->max_cdclk_freq = 450000;
5465 else if (IS_BDW_ULX(dev))
5466 dev_priv->max_cdclk_freq = 450000;
5467 else if (IS_BDW_ULT(dev))
5468 dev_priv->max_cdclk_freq = 540000;
5469 else
5470 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005471 } else if (IS_CHERRYVIEW(dev)) {
5472 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005473 } else if (IS_VALLEYVIEW(dev)) {
5474 dev_priv->max_cdclk_freq = 400000;
5475 } else {
5476 /* otherwise assume cdclk is fixed */
5477 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5478 }
5479
Mika Kaholaadafdc62015-08-18 14:36:59 +03005480 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5481
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005482 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5483 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005484
5485 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5486 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005487}
5488
5489static void intel_update_cdclk(struct drm_device *dev)
5490{
5491 struct drm_i915_private *dev_priv = dev->dev_private;
5492
5493 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5494 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5495 dev_priv->cdclk_freq);
5496
5497 /*
5498 * Program the gmbus_freq based on the cdclk frequency.
5499 * BSpec erroneously claims we should aim for 4MHz, but
5500 * in fact 1MHz is the correct frequency.
5501 */
Wayne Boyer666a4532015-12-09 12:29:35 -08005502 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005503 /*
5504 * Program the gmbus_freq based on the cdclk frequency.
5505 * BSpec erroneously claims we should aim for 4MHz, but
5506 * in fact 1MHz is the correct frequency.
5507 */
5508 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5509 }
5510
5511 if (dev_priv->max_cdclk_freq == 0)
5512 intel_update_max_cdclk(dev);
5513}
5514
Damien Lespiau70d0c572015-06-04 18:21:29 +01005515static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305516{
5517 struct drm_i915_private *dev_priv = dev->dev_private;
5518 uint32_t divider;
5519 uint32_t ratio;
5520 uint32_t current_freq;
5521 int ret;
5522
5523 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5524 switch (frequency) {
5525 case 144000:
5526 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5527 ratio = BXT_DE_PLL_RATIO(60);
5528 break;
5529 case 288000:
5530 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5531 ratio = BXT_DE_PLL_RATIO(60);
5532 break;
5533 case 384000:
5534 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5535 ratio = BXT_DE_PLL_RATIO(60);
5536 break;
5537 case 576000:
5538 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5539 ratio = BXT_DE_PLL_RATIO(60);
5540 break;
5541 case 624000:
5542 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5543 ratio = BXT_DE_PLL_RATIO(65);
5544 break;
5545 case 19200:
5546 /*
5547 * Bypass frequency with DE PLL disabled. Init ratio, divider
5548 * to suppress GCC warning.
5549 */
5550 ratio = 0;
5551 divider = 0;
5552 break;
5553 default:
5554 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5555
5556 return;
5557 }
5558
5559 mutex_lock(&dev_priv->rps.hw_lock);
5560 /* Inform power controller of upcoming frequency change */
5561 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5562 0x80000000);
5563 mutex_unlock(&dev_priv->rps.hw_lock);
5564
5565 if (ret) {
5566 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5567 ret, frequency);
5568 return;
5569 }
5570
5571 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5572 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5573 current_freq = current_freq * 500 + 1000;
5574
5575 /*
5576 * DE PLL has to be disabled when
5577 * - setting to 19.2MHz (bypass, PLL isn't used)
5578 * - before setting to 624MHz (PLL needs toggling)
5579 * - before setting to any frequency from 624MHz (PLL needs toggling)
5580 */
5581 if (frequency == 19200 || frequency == 624000 ||
5582 current_freq == 624000) {
5583 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5584 /* Timeout 200us */
5585 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5586 1))
5587 DRM_ERROR("timout waiting for DE PLL unlock\n");
5588 }
5589
5590 if (frequency != 19200) {
5591 uint32_t val;
5592
5593 val = I915_READ(BXT_DE_PLL_CTL);
5594 val &= ~BXT_DE_PLL_RATIO_MASK;
5595 val |= ratio;
5596 I915_WRITE(BXT_DE_PLL_CTL, val);
5597
5598 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5599 /* Timeout 200us */
5600 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5601 DRM_ERROR("timeout waiting for DE PLL lock\n");
5602
5603 val = I915_READ(CDCLK_CTL);
5604 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5605 val |= divider;
5606 /*
5607 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5608 * enable otherwise.
5609 */
5610 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5611 if (frequency >= 500000)
5612 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5613
5614 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5615 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5616 val |= (frequency - 1000) / 500;
5617 I915_WRITE(CDCLK_CTL, val);
5618 }
5619
5620 mutex_lock(&dev_priv->rps.hw_lock);
5621 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5622 DIV_ROUND_UP(frequency, 25000));
5623 mutex_unlock(&dev_priv->rps.hw_lock);
5624
5625 if (ret) {
5626 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5627 ret, frequency);
5628 return;
5629 }
5630
Damien Lespiaua47871b2015-06-04 18:21:34 +01005631 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305632}
5633
5634void broxton_init_cdclk(struct drm_device *dev)
5635{
5636 struct drm_i915_private *dev_priv = dev->dev_private;
5637 uint32_t val;
5638
5639 /*
5640 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5641 * or else the reset will hang because there is no PCH to respond.
5642 * Move the handshake programming to initialization sequence.
5643 * Previously was left up to BIOS.
5644 */
5645 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5646 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5647 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5648
5649 /* Enable PG1 for cdclk */
5650 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5651
5652 /* check if cd clock is enabled */
5653 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5654 DRM_DEBUG_KMS("Display already initialized\n");
5655 return;
5656 }
5657
5658 /*
5659 * FIXME:
5660 * - The initial CDCLK needs to be read from VBT.
5661 * Need to make this change after VBT has changes for BXT.
5662 * - check if setting the max (or any) cdclk freq is really necessary
5663 * here, it belongs to modeset time
5664 */
5665 broxton_set_cdclk(dev, 624000);
5666
5667 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005668 POSTING_READ(DBUF_CTL);
5669
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305670 udelay(10);
5671
5672 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5673 DRM_ERROR("DBuf power enable timeout!\n");
5674}
5675
5676void broxton_uninit_cdclk(struct drm_device *dev)
5677{
5678 struct drm_i915_private *dev_priv = dev->dev_private;
5679
5680 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005681 POSTING_READ(DBUF_CTL);
5682
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305683 udelay(10);
5684
5685 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5686 DRM_ERROR("DBuf power disable timeout!\n");
5687
5688 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5689 broxton_set_cdclk(dev, 19200);
5690
5691 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5692}
5693
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005694static const struct skl_cdclk_entry {
5695 unsigned int freq;
5696 unsigned int vco;
5697} skl_cdclk_frequencies[] = {
5698 { .freq = 308570, .vco = 8640 },
5699 { .freq = 337500, .vco = 8100 },
5700 { .freq = 432000, .vco = 8640 },
5701 { .freq = 450000, .vco = 8100 },
5702 { .freq = 540000, .vco = 8100 },
5703 { .freq = 617140, .vco = 8640 },
5704 { .freq = 675000, .vco = 8100 },
5705};
5706
5707static unsigned int skl_cdclk_decimal(unsigned int freq)
5708{
5709 return (freq - 1000) / 500;
5710}
5711
5712static unsigned int skl_cdclk_get_vco(unsigned int freq)
5713{
5714 unsigned int i;
5715
5716 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5717 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5718
5719 if (e->freq == freq)
5720 return e->vco;
5721 }
5722
5723 return 8100;
5724}
5725
5726static void
5727skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5728{
5729 unsigned int min_freq;
5730 u32 val;
5731
5732 /* select the minimum CDCLK before enabling DPLL 0 */
5733 val = I915_READ(CDCLK_CTL);
5734 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5735 val |= CDCLK_FREQ_337_308;
5736
5737 if (required_vco == 8640)
5738 min_freq = 308570;
5739 else
5740 min_freq = 337500;
5741
5742 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5743
5744 I915_WRITE(CDCLK_CTL, val);
5745 POSTING_READ(CDCLK_CTL);
5746
5747 /*
5748 * We always enable DPLL0 with the lowest link rate possible, but still
5749 * taking into account the VCO required to operate the eDP panel at the
5750 * desired frequency. The usual DP link rates operate with a VCO of
5751 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5752 * The modeset code is responsible for the selection of the exact link
5753 * rate later on, with the constraint of choosing a frequency that
5754 * works with required_vco.
5755 */
5756 val = I915_READ(DPLL_CTRL1);
5757
5758 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5759 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5760 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5761 if (required_vco == 8640)
5762 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5763 SKL_DPLL0);
5764 else
5765 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5766 SKL_DPLL0);
5767
5768 I915_WRITE(DPLL_CTRL1, val);
5769 POSTING_READ(DPLL_CTRL1);
5770
5771 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5772
5773 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5774 DRM_ERROR("DPLL0 not locked\n");
5775}
5776
5777static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5778{
5779 int ret;
5780 u32 val;
5781
5782 /* inform PCU we want to change CDCLK */
5783 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5784 mutex_lock(&dev_priv->rps.hw_lock);
5785 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5786 mutex_unlock(&dev_priv->rps.hw_lock);
5787
5788 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5789}
5790
5791static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5792{
5793 unsigned int i;
5794
5795 for (i = 0; i < 15; i++) {
5796 if (skl_cdclk_pcu_ready(dev_priv))
5797 return true;
5798 udelay(10);
5799 }
5800
5801 return false;
5802}
5803
5804static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5805{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005806 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005807 u32 freq_select, pcu_ack;
5808
5809 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5810
5811 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5812 DRM_ERROR("failed to inform PCU about cdclk change\n");
5813 return;
5814 }
5815
5816 /* set CDCLK_CTL */
5817 switch(freq) {
5818 case 450000:
5819 case 432000:
5820 freq_select = CDCLK_FREQ_450_432;
5821 pcu_ack = 1;
5822 break;
5823 case 540000:
5824 freq_select = CDCLK_FREQ_540;
5825 pcu_ack = 2;
5826 break;
5827 case 308570:
5828 case 337500:
5829 default:
5830 freq_select = CDCLK_FREQ_337_308;
5831 pcu_ack = 0;
5832 break;
5833 case 617140:
5834 case 675000:
5835 freq_select = CDCLK_FREQ_675_617;
5836 pcu_ack = 3;
5837 break;
5838 }
5839
5840 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5841 POSTING_READ(CDCLK_CTL);
5842
5843 /* inform PCU of the change */
5844 mutex_lock(&dev_priv->rps.hw_lock);
5845 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5846 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005847
5848 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005849}
5850
5851void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5852{
5853 /* disable DBUF power */
5854 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5855 POSTING_READ(DBUF_CTL);
5856
5857 udelay(10);
5858
5859 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5860 DRM_ERROR("DBuf power disable timeout\n");
5861
Imre Deakab96c1ee2015-11-04 19:24:18 +02005862 /* disable DPLL0 */
5863 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5864 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5865 DRM_ERROR("Couldn't disable DPLL0\n");
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005866}
5867
5868void skl_init_cdclk(struct drm_i915_private *dev_priv)
5869{
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005870 unsigned int required_vco;
5871
Gary Wang39d9b852015-08-28 16:40:34 +08005872 /* DPLL0 not enabled (happens on early BIOS versions) */
5873 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5874 /* enable DPLL0 */
5875 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5876 skl_dpll0_enable(dev_priv, required_vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005877 }
5878
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005879 /* set CDCLK to the frequency the BIOS chose */
5880 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5881
5882 /* enable DBUF power */
5883 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5884 POSTING_READ(DBUF_CTL);
5885
5886 udelay(10);
5887
5888 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5889 DRM_ERROR("DBuf power enable timeout\n");
5890}
5891
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305892int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5893{
5894 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5895 uint32_t cdctl = I915_READ(CDCLK_CTL);
5896 int freq = dev_priv->skl_boot_cdclk;
5897
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05305898 /*
5899 * check if the pre-os intialized the display
5900 * There is SWF18 scratchpad register defined which is set by the
5901 * pre-os which can be used by the OS drivers to check the status
5902 */
5903 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5904 goto sanitize;
5905
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305906 /* Is PLL enabled and locked ? */
5907 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5908 goto sanitize;
5909
5910 /* DPLL okay; verify the cdclock
5911 *
5912 * Noticed in some instances that the freq selection is correct but
5913 * decimal part is programmed wrong from BIOS where pre-os does not
5914 * enable display. Verify the same as well.
5915 */
5916 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5917 /* All well; nothing to sanitize */
5918 return false;
5919sanitize:
5920 /*
5921 * As of now initialize with max cdclk till
5922 * we get dynamic cdclk support
5923 * */
5924 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5925 skl_init_cdclk(dev_priv);
5926
5927 /* we did have to sanitize */
5928 return true;
5929}
5930
Jesse Barnes30a970c2013-11-04 13:48:12 -08005931/* Adjust CDclk dividers to allow high res or save power if possible */
5932static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5933{
5934 struct drm_i915_private *dev_priv = dev->dev_private;
5935 u32 val, cmd;
5936
Vandana Kannan164dfd22014-11-24 13:37:41 +05305937 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5938 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005939
Ville Syrjälädfcab172014-06-13 13:37:47 +03005940 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005941 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005942 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005943 cmd = 1;
5944 else
5945 cmd = 0;
5946
5947 mutex_lock(&dev_priv->rps.hw_lock);
5948 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5949 val &= ~DSPFREQGUAR_MASK;
5950 val |= (cmd << DSPFREQGUAR_SHIFT);
5951 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5952 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5953 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5954 50)) {
5955 DRM_ERROR("timed out waiting for CDclk change\n");
5956 }
5957 mutex_unlock(&dev_priv->rps.hw_lock);
5958
Ville Syrjälä54433e92015-05-26 20:42:31 +03005959 mutex_lock(&dev_priv->sb_lock);
5960
Ville Syrjälädfcab172014-06-13 13:37:47 +03005961 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005962 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005963
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005964 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005965
Jesse Barnes30a970c2013-11-04 13:48:12 -08005966 /* adjust cdclk divider */
5967 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03005968 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005969 val |= divider;
5970 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005971
5972 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03005973 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03005974 50))
5975 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005976 }
5977
Jesse Barnes30a970c2013-11-04 13:48:12 -08005978 /* adjust self-refresh exit latency value */
5979 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5980 val &= ~0x7f;
5981
5982 /*
5983 * For high bandwidth configs, we set a higher latency in the bunit
5984 * so that the core display fetch happens in time to avoid underruns.
5985 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005986 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005987 val |= 4500 / 250; /* 4.5 usec */
5988 else
5989 val |= 3000 / 250; /* 3.0 usec */
5990 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005991
Ville Syrjäläa5805162015-05-26 20:42:30 +03005992 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005993
Ville Syrjäläb6283052015-06-03 15:45:07 +03005994 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005995}
5996
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005997static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5998{
5999 struct drm_i915_private *dev_priv = dev->dev_private;
6000 u32 val, cmd;
6001
Vandana Kannan164dfd22014-11-24 13:37:41 +05306002 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
6003 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006004
6005 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006006 case 333333:
6007 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006008 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006009 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006010 break;
6011 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01006012 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006013 return;
6014 }
6015
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02006016 /*
6017 * Specs are full of misinformation, but testing on actual
6018 * hardware has shown that we just need to write the desired
6019 * CCK divider into the Punit register.
6020 */
6021 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
6022
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006023 mutex_lock(&dev_priv->rps.hw_lock);
6024 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6025 val &= ~DSPFREQGUAR_MASK_CHV;
6026 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
6027 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6028 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6029 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
6030 50)) {
6031 DRM_ERROR("timed out waiting for CDclk change\n");
6032 }
6033 mutex_unlock(&dev_priv->rps.hw_lock);
6034
Ville Syrjäläb6283052015-06-03 15:45:07 +03006035 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006036}
6037
Jesse Barnes30a970c2013-11-04 13:48:12 -08006038static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
6039 int max_pixclk)
6040{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006041 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006042 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006043
Jesse Barnes30a970c2013-11-04 13:48:12 -08006044 /*
6045 * Really only a few cases to deal with, as only 4 CDclks are supported:
6046 * 200MHz
6047 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006048 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006049 * 400MHz (VLV only)
6050 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6051 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006052 *
6053 * We seem to get an unstable or solid color picture at 200MHz.
6054 * Not sure what's wrong. For now use 200MHz only when all pipes
6055 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08006056 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006057 if (!IS_CHERRYVIEW(dev_priv) &&
6058 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006059 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006060 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006061 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006062 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006063 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006064 else
6065 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006066}
6067
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306068static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
6069 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006070{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306071 /*
6072 * FIXME:
6073 * - remove the guardband, it's not needed on BXT
6074 * - set 19.2MHz bypass frequency if there are no active pipes
6075 */
6076 if (max_pixclk > 576000*9/10)
6077 return 624000;
6078 else if (max_pixclk > 384000*9/10)
6079 return 576000;
6080 else if (max_pixclk > 288000*9/10)
6081 return 384000;
6082 else if (max_pixclk > 144000*9/10)
6083 return 288000;
6084 else
6085 return 144000;
6086}
6087
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006088/* Compute the max pixel clock for new configuration. Uses atomic state if
6089 * that's non-NULL, look at current state otherwise. */
6090static int intel_mode_max_pixclk(struct drm_device *dev,
6091 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006092{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006093 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
6094 struct drm_i915_private *dev_priv = dev->dev_private;
6095 struct drm_crtc *crtc;
6096 struct drm_crtc_state *crtc_state;
6097 unsigned max_pixclk = 0, i;
6098 enum pipe pipe;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006099
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006100 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6101 sizeof(intel_state->min_pixclk));
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006102
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006103 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6104 int pixclk = 0;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006105
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006106 if (crtc_state->enable)
6107 pixclk = crtc_state->adjusted_mode.crtc_clock;
6108
6109 intel_state->min_pixclk[i] = pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006110 }
6111
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006112 if (!intel_state->active_crtcs)
6113 return 0;
6114
6115 for_each_pipe(dev_priv, pipe)
6116 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6117
Jesse Barnes30a970c2013-11-04 13:48:12 -08006118 return max_pixclk;
6119}
6120
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006121static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006122{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006123 struct drm_device *dev = state->dev;
6124 struct drm_i915_private *dev_priv = dev->dev_private;
6125 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006126 struct intel_atomic_state *intel_state =
6127 to_intel_atomic_state(state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006128
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006129 if (max_pixclk < 0)
6130 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006131
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006132 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006133 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306134
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006135 if (!intel_state->active_crtcs)
6136 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6137
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006138 return 0;
6139}
Jesse Barnes30a970c2013-11-04 13:48:12 -08006140
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006141static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
6142{
6143 struct drm_device *dev = state->dev;
6144 struct drm_i915_private *dev_priv = dev->dev_private;
6145 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006146 struct intel_atomic_state *intel_state =
6147 to_intel_atomic_state(state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006148
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006149 if (max_pixclk < 0)
6150 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006151
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006152 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006153 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006154
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006155 if (!intel_state->active_crtcs)
6156 intel_state->dev_cdclk = broxton_calc_cdclk(dev_priv, 0);
6157
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006158 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006159}
6160
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006161static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6162{
6163 unsigned int credits, default_credits;
6164
6165 if (IS_CHERRYVIEW(dev_priv))
6166 default_credits = PFI_CREDIT(12);
6167 else
6168 default_credits = PFI_CREDIT(8);
6169
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006170 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006171 /* CHV suggested value is 31 or 63 */
6172 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006173 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006174 else
6175 credits = PFI_CREDIT(15);
6176 } else {
6177 credits = default_credits;
6178 }
6179
6180 /*
6181 * WA - write default credits before re-programming
6182 * FIXME: should we also set the resend bit here?
6183 */
6184 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6185 default_credits);
6186
6187 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6188 credits | PFI_CREDIT_RESEND);
6189
6190 /*
6191 * FIXME is this guaranteed to clear
6192 * immediately or should we poll for it?
6193 */
6194 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6195}
6196
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006197static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006198{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006199 struct drm_device *dev = old_state->dev;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006200 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006201 struct intel_atomic_state *old_intel_state =
6202 to_intel_atomic_state(old_state);
6203 unsigned req_cdclk = old_intel_state->dev_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006204
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006205 /*
6206 * FIXME: We can end up here with all power domains off, yet
6207 * with a CDCLK frequency other than the minimum. To account
6208 * for this take the PIPE-A power domain, which covers the HW
6209 * blocks needed for the following programming. This can be
6210 * removed once it's guaranteed that we get here either with
6211 * the minimum CDCLK set, or the required power domains
6212 * enabled.
6213 */
6214 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006215
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006216 if (IS_CHERRYVIEW(dev))
6217 cherryview_set_cdclk(dev, req_cdclk);
6218 else
6219 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006220
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006221 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006222
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006223 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006224}
6225
Jesse Barnes89b667f2013-04-18 14:51:36 -07006226static void valleyview_crtc_enable(struct drm_crtc *crtc)
6227{
6228 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006229 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006230 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6231 struct intel_encoder *encoder;
6232 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006233
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006234 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006235 return;
6236
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006237 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306238 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006239
6240 intel_set_pipe_timings(intel_crtc);
6241
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006242 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6243 struct drm_i915_private *dev_priv = dev->dev_private;
6244
6245 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6246 I915_WRITE(CHV_CANVAS(pipe), 0);
6247 }
6248
Daniel Vetter5b18e572014-04-24 23:55:06 +02006249 i9xx_set_pipeconf(intel_crtc);
6250
Jesse Barnes89b667f2013-04-18 14:51:36 -07006251 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006252
Daniel Vettera72e4c92014-09-30 10:56:47 +02006253 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006254
Jesse Barnes89b667f2013-04-18 14:51:36 -07006255 for_each_encoder_on_crtc(dev, crtc, encoder)
6256 if (encoder->pre_pll_enable)
6257 encoder->pre_pll_enable(encoder);
6258
Jani Nikulaa65347b2015-11-27 12:21:46 +02006259 if (!intel_crtc->config->has_dsi_encoder) {
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006260 if (IS_CHERRYVIEW(dev)) {
6261 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006262 chv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006263 } else {
6264 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006265 vlv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006266 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006267 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006268
6269 for_each_encoder_on_crtc(dev, crtc, encoder)
6270 if (encoder->pre_enable)
6271 encoder->pre_enable(encoder);
6272
Jesse Barnes2dd24552013-04-25 12:55:01 -07006273 i9xx_pfit_enable(intel_crtc);
6274
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006275 intel_crtc_load_lut(crtc);
6276
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006277 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006278
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006279 assert_vblank_disabled(crtc);
6280 drm_crtc_vblank_on(crtc);
6281
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006282 for_each_encoder_on_crtc(dev, crtc, encoder)
6283 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006284}
6285
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006286static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6287{
6288 struct drm_device *dev = crtc->base.dev;
6289 struct drm_i915_private *dev_priv = dev->dev_private;
6290
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006291 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6292 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006293}
6294
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006295static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006296{
6297 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006298 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006299 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006300 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006301 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006302
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006303 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006304 return;
6305
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006306 i9xx_set_pll_dividers(intel_crtc);
6307
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006308 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306309 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006310
6311 intel_set_pipe_timings(intel_crtc);
6312
Daniel Vetter5b18e572014-04-24 23:55:06 +02006313 i9xx_set_pipeconf(intel_crtc);
6314
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006315 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006316
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006317 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006318 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006319
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006320 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006321 if (encoder->pre_enable)
6322 encoder->pre_enable(encoder);
6323
Daniel Vetterf6736a12013-06-05 13:34:30 +02006324 i9xx_enable_pll(intel_crtc);
6325
Jesse Barnes2dd24552013-04-25 12:55:01 -07006326 i9xx_pfit_enable(intel_crtc);
6327
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006328 intel_crtc_load_lut(crtc);
6329
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006330 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006331 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006332
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006333 assert_vblank_disabled(crtc);
6334 drm_crtc_vblank_on(crtc);
6335
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006336 for_each_encoder_on_crtc(dev, crtc, encoder)
6337 encoder->enable(encoder);
Paulo Zanonid029bca2015-10-15 10:44:46 -03006338
6339 intel_fbc_enable(intel_crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006340}
6341
Daniel Vetter87476d62013-04-11 16:29:06 +02006342static void i9xx_pfit_disable(struct intel_crtc *crtc)
6343{
6344 struct drm_device *dev = crtc->base.dev;
6345 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006346
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006347 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006348 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006349
6350 assert_pipe_disabled(dev_priv, crtc->pipe);
6351
Daniel Vetter328d8e82013-05-08 10:36:31 +02006352 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6353 I915_READ(PFIT_CONTROL));
6354 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006355}
6356
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006357static void i9xx_crtc_disable(struct drm_crtc *crtc)
6358{
6359 struct drm_device *dev = crtc->dev;
6360 struct drm_i915_private *dev_priv = dev->dev_private;
6361 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006362 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006363 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006364
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006365 /*
6366 * On gen2 planes are double buffered but the pipe isn't, so we must
6367 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006368 * We also need to wait on all gmch platforms because of the
6369 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006370 */
Imre Deak564ed192014-06-13 14:54:21 +03006371 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006372
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006373 for_each_encoder_on_crtc(dev, crtc, encoder)
6374 encoder->disable(encoder);
6375
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006376 drm_crtc_vblank_off(crtc);
6377 assert_vblank_disabled(crtc);
6378
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006379 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006380
Daniel Vetter87476d62013-04-11 16:29:06 +02006381 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006382
Jesse Barnes89b667f2013-04-18 14:51:36 -07006383 for_each_encoder_on_crtc(dev, crtc, encoder)
6384 if (encoder->post_disable)
6385 encoder->post_disable(encoder);
6386
Jani Nikulaa65347b2015-11-27 12:21:46 +02006387 if (!intel_crtc->config->has_dsi_encoder) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006388 if (IS_CHERRYVIEW(dev))
6389 chv_disable_pll(dev_priv, pipe);
6390 else if (IS_VALLEYVIEW(dev))
6391 vlv_disable_pll(dev_priv, pipe);
6392 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006393 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006394 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006395
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006396 for_each_encoder_on_crtc(dev, crtc, encoder)
6397 if (encoder->post_pll_disable)
6398 encoder->post_pll_disable(encoder);
6399
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006400 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006401 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Paulo Zanonid029bca2015-10-15 10:44:46 -03006402
6403 intel_fbc_disable_crtc(intel_crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006404}
6405
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006406static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006407{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006408 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006409 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006410 enum intel_display_power_domain domain;
6411 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006412
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006413 if (!intel_crtc->active)
6414 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006415
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006416 if (to_intel_plane_state(crtc->primary->state)->visible) {
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006417 WARN_ON(intel_crtc->unpin_work);
6418
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006419 intel_pre_disable_primary(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006420
6421 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
6422 to_intel_plane_state(crtc->primary->state)->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006423 }
6424
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006425 dev_priv->display.crtc_disable(crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006426 intel_crtc->active = false;
6427 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006428 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006429
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006430 domains = intel_crtc->enabled_power_domains;
6431 for_each_power_domain(domain, domains)
6432 intel_display_power_put(dev_priv, domain);
6433 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006434
6435 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6436 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006437}
6438
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006439/*
6440 * turn all crtc's off, but do not adjust state
6441 * This has to be paired with a call to intel_modeset_setup_hw_state.
6442 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006443int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006444{
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006445 struct drm_mode_config *config = &dev->mode_config;
6446 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6447 struct drm_atomic_state *state;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006448 struct drm_crtc *crtc;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006449 unsigned crtc_mask = 0;
6450 int ret = 0;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006451
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006452 if (WARN_ON(!ctx))
6453 return 0;
6454
6455 lockdep_assert_held(&ctx->ww_ctx);
6456 state = drm_atomic_state_alloc(dev);
6457 if (WARN_ON(!state))
6458 return -ENOMEM;
6459
6460 state->acquire_ctx = ctx;
6461 state->allow_modeset = true;
6462
6463 for_each_crtc(dev, crtc) {
6464 struct drm_crtc_state *crtc_state =
6465 drm_atomic_get_crtc_state(state, crtc);
6466
6467 ret = PTR_ERR_OR_ZERO(crtc_state);
6468 if (ret)
6469 goto free;
6470
6471 if (!crtc_state->active)
6472 continue;
6473
6474 crtc_state->active = false;
6475 crtc_mask |= 1 << drm_crtc_index(crtc);
6476 }
6477
6478 if (crtc_mask) {
Maarten Lankhorst74c090b2015-07-13 16:30:30 +02006479 ret = drm_atomic_commit(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006480
6481 if (!ret) {
6482 for_each_crtc(dev, crtc)
6483 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6484 crtc->state->active = true;
6485
6486 return ret;
6487 }
6488 }
6489
6490free:
6491 if (ret)
6492 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6493 drm_atomic_state_free(state);
6494 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006495}
6496
Chris Wilsonea5b2132010-08-04 13:50:23 +01006497void intel_encoder_destroy(struct drm_encoder *encoder)
6498{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006499 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006500
Chris Wilsonea5b2132010-08-04 13:50:23 +01006501 drm_encoder_cleanup(encoder);
6502 kfree(intel_encoder);
6503}
6504
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006505/* Cross check the actual hw state with our own modeset state tracking (and it's
6506 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006507static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006508{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006509 struct drm_crtc *crtc = connector->base.state->crtc;
6510
6511 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6512 connector->base.base.id,
6513 connector->base.name);
6514
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006515 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006516 struct intel_encoder *encoder = connector->encoder;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006517 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006518
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006519 I915_STATE_WARN(!crtc,
6520 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006521
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006522 if (!crtc)
6523 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006524
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006525 I915_STATE_WARN(!crtc->state->active,
6526 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006527
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006528 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006529 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006530
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006531 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006532 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006533
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006534 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006535 "attached encoder crtc differs from connector crtc\n");
6536 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006537 I915_STATE_WARN(crtc && crtc->state->active,
6538 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006539 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6540 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006541 }
6542}
6543
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006544int intel_connector_init(struct intel_connector *connector)
6545{
6546 struct drm_connector_state *connector_state;
6547
6548 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6549 if (!connector_state)
6550 return -ENOMEM;
6551
6552 connector->base.state = connector_state;
6553 return 0;
6554}
6555
6556struct intel_connector *intel_connector_alloc(void)
6557{
6558 struct intel_connector *connector;
6559
6560 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6561 if (!connector)
6562 return NULL;
6563
6564 if (intel_connector_init(connector) < 0) {
6565 kfree(connector);
6566 return NULL;
6567 }
6568
6569 return connector;
6570}
6571
Daniel Vetterf0947c32012-07-02 13:10:34 +02006572/* Simple connector->get_hw_state implementation for encoders that support only
6573 * one connector and no cloning and hence the encoder state determines the state
6574 * of the connector. */
6575bool intel_connector_get_hw_state(struct intel_connector *connector)
6576{
Daniel Vetter24929352012-07-02 20:28:59 +02006577 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006578 struct intel_encoder *encoder = connector->encoder;
6579
6580 return encoder->get_hw_state(encoder, &pipe);
6581}
6582
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006583static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006584{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006585 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6586 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006587
6588 return 0;
6589}
6590
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006591static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006592 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006593{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006594 struct drm_atomic_state *state = pipe_config->base.state;
6595 struct intel_crtc *other_crtc;
6596 struct intel_crtc_state *other_crtc_state;
6597
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006598 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6599 pipe_name(pipe), pipe_config->fdi_lanes);
6600 if (pipe_config->fdi_lanes > 4) {
6601 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6602 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006603 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006604 }
6605
Paulo Zanonibafb6552013-11-02 21:07:44 -07006606 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006607 if (pipe_config->fdi_lanes > 2) {
6608 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6609 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006610 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006611 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006612 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006613 }
6614 }
6615
6616 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006617 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006618
6619 /* Ivybridge 3 pipe is really complicated */
6620 switch (pipe) {
6621 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006622 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006623 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006624 if (pipe_config->fdi_lanes <= 2)
6625 return 0;
6626
6627 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6628 other_crtc_state =
6629 intel_atomic_get_crtc_state(state, other_crtc);
6630 if (IS_ERR(other_crtc_state))
6631 return PTR_ERR(other_crtc_state);
6632
6633 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006634 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6635 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006636 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006637 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006638 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006639 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006640 if (pipe_config->fdi_lanes > 2) {
6641 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6642 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006643 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006644 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006645
6646 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6647 other_crtc_state =
6648 intel_atomic_get_crtc_state(state, other_crtc);
6649 if (IS_ERR(other_crtc_state))
6650 return PTR_ERR(other_crtc_state);
6651
6652 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006653 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006654 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006655 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006656 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006657 default:
6658 BUG();
6659 }
6660}
6661
Daniel Vettere29c22c2013-02-21 00:00:16 +01006662#define RETRY 1
6663static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006664 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006665{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006666 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006667 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006668 int lane, link_bw, fdi_dotclock, ret;
6669 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006670
Daniel Vettere29c22c2013-02-21 00:00:16 +01006671retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006672 /* FDI is a binary signal running at ~2.7GHz, encoding
6673 * each output octet as 10 bits. The actual frequency
6674 * is stored as a divider into a 100MHz clock, and the
6675 * mode pixel clock is stored in units of 1KHz.
6676 * Hence the bw of each lane in terms of the mode signal
6677 * is:
6678 */
6679 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6680
Damien Lespiau241bfc32013-09-25 16:45:37 +01006681 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006682
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006683 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006684 pipe_config->pipe_bpp);
6685
6686 pipe_config->fdi_lanes = lane;
6687
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006688 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006689 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006690
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006691 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6692 intel_crtc->pipe, pipe_config);
6693 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006694 pipe_config->pipe_bpp -= 2*3;
6695 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6696 pipe_config->pipe_bpp);
6697 needs_recompute = true;
6698 pipe_config->bw_constrained = true;
6699
6700 goto retry;
6701 }
6702
6703 if (needs_recompute)
6704 return RETRY;
6705
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006706 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006707}
6708
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006709static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6710 struct intel_crtc_state *pipe_config)
6711{
6712 if (pipe_config->pipe_bpp > 24)
6713 return false;
6714
6715 /* HSW can handle pixel rate up to cdclk? */
6716 if (IS_HASWELL(dev_priv->dev))
6717 return true;
6718
6719 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006720 * We compare against max which means we must take
6721 * the increased cdclk requirement into account when
6722 * calculating the new cdclk.
6723 *
6724 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006725 */
6726 return ilk_pipe_pixel_rate(pipe_config) <=
6727 dev_priv->max_cdclk_freq * 95 / 100;
6728}
6729
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006730static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006731 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006732{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006733 struct drm_device *dev = crtc->base.dev;
6734 struct drm_i915_private *dev_priv = dev->dev_private;
6735
Jani Nikulad330a952014-01-21 11:24:25 +02006736 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006737 hsw_crtc_supports_ips(crtc) &&
6738 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006739}
6740
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006741static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6742{
6743 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6744
6745 /* GDG double wide on either pipe, otherwise pipe A only */
6746 return INTEL_INFO(dev_priv)->gen < 4 &&
6747 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6748}
6749
Daniel Vettera43f6e02013-06-07 23:10:32 +02006750static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006751 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006752{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006753 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006754 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006755 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006756
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006757 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006758 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006759 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006760
6761 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006762 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006763 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006764 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006765 if (intel_crtc_supports_double_wide(crtc) &&
6766 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006767 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006768 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006769 }
6770
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006771 if (adjusted_mode->crtc_clock > clock_limit) {
6772 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6773 adjusted_mode->crtc_clock, clock_limit,
6774 yesno(pipe_config->double_wide));
Daniel Vettere29c22c2013-02-21 00:00:16 +01006775 return -EINVAL;
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006776 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006777 }
Chris Wilson89749352010-09-12 18:25:19 +01006778
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006779 /*
6780 * Pipe horizontal size must be even in:
6781 * - DVO ganged mode
6782 * - LVDS dual channel mode
6783 * - Double wide pipe
6784 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006785 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006786 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6787 pipe_config->pipe_src_w &= ~1;
6788
Damien Lespiau8693a822013-05-03 18:48:11 +01006789 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6790 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006791 */
6792 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006793 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006794 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006795
Damien Lespiauf5adf942013-06-24 18:29:34 +01006796 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006797 hsw_compute_ips_config(crtc, pipe_config);
6798
Daniel Vetter877d48d2013-04-19 11:24:43 +02006799 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006800 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006801
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006802 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006803}
6804
Ville Syrjälä1652d192015-03-31 14:12:01 +03006805static int skylake_get_display_clock_speed(struct drm_device *dev)
6806{
6807 struct drm_i915_private *dev_priv = to_i915(dev);
6808 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6809 uint32_t cdctl = I915_READ(CDCLK_CTL);
6810 uint32_t linkrate;
6811
Damien Lespiau414355a2015-06-04 18:21:31 +01006812 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006813 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006814
6815 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6816 return 540000;
6817
6818 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006819 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006820
Damien Lespiau71cd8422015-04-30 16:39:17 +01006821 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6822 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006823 /* vco 8640 */
6824 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6825 case CDCLK_FREQ_450_432:
6826 return 432000;
6827 case CDCLK_FREQ_337_308:
6828 return 308570;
6829 case CDCLK_FREQ_675_617:
6830 return 617140;
6831 default:
6832 WARN(1, "Unknown cd freq selection\n");
6833 }
6834 } else {
6835 /* vco 8100 */
6836 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6837 case CDCLK_FREQ_450_432:
6838 return 450000;
6839 case CDCLK_FREQ_337_308:
6840 return 337500;
6841 case CDCLK_FREQ_675_617:
6842 return 675000;
6843 default:
6844 WARN(1, "Unknown cd freq selection\n");
6845 }
6846 }
6847
6848 /* error case, do as if DPLL0 isn't enabled */
6849 return 24000;
6850}
6851
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006852static int broxton_get_display_clock_speed(struct drm_device *dev)
6853{
6854 struct drm_i915_private *dev_priv = to_i915(dev);
6855 uint32_t cdctl = I915_READ(CDCLK_CTL);
6856 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6857 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6858 int cdclk;
6859
6860 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6861 return 19200;
6862
6863 cdclk = 19200 * pll_ratio / 2;
6864
6865 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6866 case BXT_CDCLK_CD2X_DIV_SEL_1:
6867 return cdclk; /* 576MHz or 624MHz */
6868 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6869 return cdclk * 2 / 3; /* 384MHz */
6870 case BXT_CDCLK_CD2X_DIV_SEL_2:
6871 return cdclk / 2; /* 288MHz */
6872 case BXT_CDCLK_CD2X_DIV_SEL_4:
6873 return cdclk / 4; /* 144MHz */
6874 }
6875
6876 /* error case, do as if DE PLL isn't enabled */
6877 return 19200;
6878}
6879
Ville Syrjälä1652d192015-03-31 14:12:01 +03006880static int broadwell_get_display_clock_speed(struct drm_device *dev)
6881{
6882 struct drm_i915_private *dev_priv = dev->dev_private;
6883 uint32_t lcpll = I915_READ(LCPLL_CTL);
6884 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6885
6886 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6887 return 800000;
6888 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6889 return 450000;
6890 else if (freq == LCPLL_CLK_FREQ_450)
6891 return 450000;
6892 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6893 return 540000;
6894 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6895 return 337500;
6896 else
6897 return 675000;
6898}
6899
6900static int haswell_get_display_clock_speed(struct drm_device *dev)
6901{
6902 struct drm_i915_private *dev_priv = dev->dev_private;
6903 uint32_t lcpll = I915_READ(LCPLL_CTL);
6904 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6905
6906 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6907 return 800000;
6908 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6909 return 450000;
6910 else if (freq == LCPLL_CLK_FREQ_450)
6911 return 450000;
6912 else if (IS_HSW_ULT(dev))
6913 return 337500;
6914 else
6915 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006916}
6917
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006918static int valleyview_get_display_clock_speed(struct drm_device *dev)
6919{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006920 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6921 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006922}
6923
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006924static int ilk_get_display_clock_speed(struct drm_device *dev)
6925{
6926 return 450000;
6927}
6928
Jesse Barnese70236a2009-09-21 10:42:27 -07006929static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006930{
Jesse Barnese70236a2009-09-21 10:42:27 -07006931 return 400000;
6932}
Jesse Barnes79e53942008-11-07 14:24:08 -08006933
Jesse Barnese70236a2009-09-21 10:42:27 -07006934static int i915_get_display_clock_speed(struct drm_device *dev)
6935{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006936 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006937}
Jesse Barnes79e53942008-11-07 14:24:08 -08006938
Jesse Barnese70236a2009-09-21 10:42:27 -07006939static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6940{
6941 return 200000;
6942}
Jesse Barnes79e53942008-11-07 14:24:08 -08006943
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006944static int pnv_get_display_clock_speed(struct drm_device *dev)
6945{
6946 u16 gcfgc = 0;
6947
6948 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6949
6950 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6951 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006952 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006953 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006954 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006955 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006956 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006957 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6958 return 200000;
6959 default:
6960 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6961 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006962 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006963 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006964 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006965 }
6966}
6967
Jesse Barnese70236a2009-09-21 10:42:27 -07006968static int i915gm_get_display_clock_speed(struct drm_device *dev)
6969{
6970 u16 gcfgc = 0;
6971
6972 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6973
6974 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006975 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006976 else {
6977 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6978 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006979 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006980 default:
6981 case GC_DISPLAY_CLOCK_190_200_MHZ:
6982 return 190000;
6983 }
6984 }
6985}
Jesse Barnes79e53942008-11-07 14:24:08 -08006986
Jesse Barnese70236a2009-09-21 10:42:27 -07006987static int i865_get_display_clock_speed(struct drm_device *dev)
6988{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006989 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006990}
6991
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006992static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006993{
6994 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006995
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006996 /*
6997 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6998 * encoding is different :(
6999 * FIXME is this the right way to detect 852GM/852GMV?
7000 */
7001 if (dev->pdev->revision == 0x1)
7002 return 133333;
7003
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007004 pci_bus_read_config_word(dev->pdev->bus,
7005 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
7006
Jesse Barnese70236a2009-09-21 10:42:27 -07007007 /* Assume that the hardware is in the high speed state. This
7008 * should be the default.
7009 */
7010 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
7011 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007012 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07007013 case GC_CLOCK_100_200:
7014 return 200000;
7015 case GC_CLOCK_166_250:
7016 return 250000;
7017 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007018 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007019 case GC_CLOCK_133_266:
7020 case GC_CLOCK_133_266_2:
7021 case GC_CLOCK_166_266:
7022 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07007023 }
7024
7025 /* Shouldn't happen */
7026 return 0;
7027}
7028
7029static int i830_get_display_clock_speed(struct drm_device *dev)
7030{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007031 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08007032}
7033
Ville Syrjälä34edce22015-05-22 11:22:33 +03007034static unsigned int intel_hpll_vco(struct drm_device *dev)
7035{
7036 struct drm_i915_private *dev_priv = dev->dev_private;
7037 static const unsigned int blb_vco[8] = {
7038 [0] = 3200000,
7039 [1] = 4000000,
7040 [2] = 5333333,
7041 [3] = 4800000,
7042 [4] = 6400000,
7043 };
7044 static const unsigned int pnv_vco[8] = {
7045 [0] = 3200000,
7046 [1] = 4000000,
7047 [2] = 5333333,
7048 [3] = 4800000,
7049 [4] = 2666667,
7050 };
7051 static const unsigned int cl_vco[8] = {
7052 [0] = 3200000,
7053 [1] = 4000000,
7054 [2] = 5333333,
7055 [3] = 6400000,
7056 [4] = 3333333,
7057 [5] = 3566667,
7058 [6] = 4266667,
7059 };
7060 static const unsigned int elk_vco[8] = {
7061 [0] = 3200000,
7062 [1] = 4000000,
7063 [2] = 5333333,
7064 [3] = 4800000,
7065 };
7066 static const unsigned int ctg_vco[8] = {
7067 [0] = 3200000,
7068 [1] = 4000000,
7069 [2] = 5333333,
7070 [3] = 6400000,
7071 [4] = 2666667,
7072 [5] = 4266667,
7073 };
7074 const unsigned int *vco_table;
7075 unsigned int vco;
7076 uint8_t tmp = 0;
7077
7078 /* FIXME other chipsets? */
7079 if (IS_GM45(dev))
7080 vco_table = ctg_vco;
7081 else if (IS_G4X(dev))
7082 vco_table = elk_vco;
7083 else if (IS_CRESTLINE(dev))
7084 vco_table = cl_vco;
7085 else if (IS_PINEVIEW(dev))
7086 vco_table = pnv_vco;
7087 else if (IS_G33(dev))
7088 vco_table = blb_vco;
7089 else
7090 return 0;
7091
7092 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
7093
7094 vco = vco_table[tmp & 0x7];
7095 if (vco == 0)
7096 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7097 else
7098 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7099
7100 return vco;
7101}
7102
7103static int gm45_get_display_clock_speed(struct drm_device *dev)
7104{
7105 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7106 uint16_t tmp = 0;
7107
7108 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7109
7110 cdclk_sel = (tmp >> 12) & 0x1;
7111
7112 switch (vco) {
7113 case 2666667:
7114 case 4000000:
7115 case 5333333:
7116 return cdclk_sel ? 333333 : 222222;
7117 case 3200000:
7118 return cdclk_sel ? 320000 : 228571;
7119 default:
7120 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7121 return 222222;
7122 }
7123}
7124
7125static int i965gm_get_display_clock_speed(struct drm_device *dev)
7126{
7127 static const uint8_t div_3200[] = { 16, 10, 8 };
7128 static const uint8_t div_4000[] = { 20, 12, 10 };
7129 static const uint8_t div_5333[] = { 24, 16, 14 };
7130 const uint8_t *div_table;
7131 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7132 uint16_t tmp = 0;
7133
7134 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7135
7136 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7137
7138 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7139 goto fail;
7140
7141 switch (vco) {
7142 case 3200000:
7143 div_table = div_3200;
7144 break;
7145 case 4000000:
7146 div_table = div_4000;
7147 break;
7148 case 5333333:
7149 div_table = div_5333;
7150 break;
7151 default:
7152 goto fail;
7153 }
7154
7155 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7156
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007157fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007158 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7159 return 200000;
7160}
7161
7162static int g33_get_display_clock_speed(struct drm_device *dev)
7163{
7164 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7165 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7166 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7167 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7168 const uint8_t *div_table;
7169 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7170 uint16_t tmp = 0;
7171
7172 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7173
7174 cdclk_sel = (tmp >> 4) & 0x7;
7175
7176 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7177 goto fail;
7178
7179 switch (vco) {
7180 case 3200000:
7181 div_table = div_3200;
7182 break;
7183 case 4000000:
7184 div_table = div_4000;
7185 break;
7186 case 4800000:
7187 div_table = div_4800;
7188 break;
7189 case 5333333:
7190 div_table = div_5333;
7191 break;
7192 default:
7193 goto fail;
7194 }
7195
7196 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7197
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007198fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007199 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7200 return 190476;
7201}
7202
Zhenyu Wang2c072452009-06-05 15:38:42 +08007203static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007204intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007205{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007206 while (*num > DATA_LINK_M_N_MASK ||
7207 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007208 *num >>= 1;
7209 *den >>= 1;
7210 }
7211}
7212
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007213static void compute_m_n(unsigned int m, unsigned int n,
7214 uint32_t *ret_m, uint32_t *ret_n)
7215{
7216 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7217 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7218 intel_reduce_m_n_ratio(ret_m, ret_n);
7219}
7220
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007221void
7222intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7223 int pixel_clock, int link_clock,
7224 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007225{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007226 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007227
7228 compute_m_n(bits_per_pixel * pixel_clock,
7229 link_clock * nlanes * 8,
7230 &m_n->gmch_m, &m_n->gmch_n);
7231
7232 compute_m_n(pixel_clock, link_clock,
7233 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007234}
7235
Chris Wilsona7615032011-01-12 17:04:08 +00007236static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7237{
Jani Nikulad330a952014-01-21 11:24:25 +02007238 if (i915.panel_use_ssc >= 0)
7239 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007240 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007241 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007242}
7243
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007244static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7245 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007246{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007247 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007248 struct drm_i915_private *dev_priv = dev->dev_private;
7249 int refclk;
7250
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007251 WARN_ON(!crtc_state->base.state);
7252
Wayne Boyer666a4532015-12-09 12:29:35 -08007253 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007254 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007255 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007256 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007257 refclk = dev_priv->vbt.lvds_ssc_freq;
7258 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007259 } else if (!IS_GEN2(dev)) {
7260 refclk = 96000;
7261 } else {
7262 refclk = 48000;
7263 }
7264
7265 return refclk;
7266}
7267
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007268static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007269{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007270 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007271}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007272
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007273static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7274{
7275 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007276}
7277
Daniel Vetterf47709a2013-03-28 10:42:02 +01007278static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007279 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007280 intel_clock_t *reduced_clock)
7281{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007282 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007283 u32 fp, fp2 = 0;
7284
7285 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007286 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007287 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007288 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007289 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007290 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007291 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007292 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007293 }
7294
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007295 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007296
Daniel Vetterf47709a2013-03-28 10:42:02 +01007297 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007298 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007299 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007300 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007301 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007302 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007303 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007304 }
7305}
7306
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007307static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7308 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007309{
7310 u32 reg_val;
7311
7312 /*
7313 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7314 * and set it to a reasonable value instead.
7315 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007316 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007317 reg_val &= 0xffffff00;
7318 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007319 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007320
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007321 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007322 reg_val &= 0x8cffffff;
7323 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007324 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007325
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007326 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007327 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007328 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007329
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007330 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007331 reg_val &= 0x00ffffff;
7332 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007333 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007334}
7335
Daniel Vetterb5518422013-05-03 11:49:48 +02007336static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7337 struct intel_link_m_n *m_n)
7338{
7339 struct drm_device *dev = crtc->base.dev;
7340 struct drm_i915_private *dev_priv = dev->dev_private;
7341 int pipe = crtc->pipe;
7342
Daniel Vettere3b95f12013-05-03 11:49:49 +02007343 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7344 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7345 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7346 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007347}
7348
7349static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007350 struct intel_link_m_n *m_n,
7351 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007352{
7353 struct drm_device *dev = crtc->base.dev;
7354 struct drm_i915_private *dev_priv = dev->dev_private;
7355 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007356 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007357
7358 if (INTEL_INFO(dev)->gen >= 5) {
7359 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7360 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7361 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7362 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007363 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7364 * for gen < 8) and if DRRS is supported (to make sure the
7365 * registers are not unnecessarily accessed).
7366 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307367 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007368 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007369 I915_WRITE(PIPE_DATA_M2(transcoder),
7370 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7371 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7372 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7373 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7374 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007375 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007376 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7377 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7378 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7379 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007380 }
7381}
7382
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307383void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007384{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307385 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7386
7387 if (m_n == M1_N1) {
7388 dp_m_n = &crtc->config->dp_m_n;
7389 dp_m2_n2 = &crtc->config->dp_m2_n2;
7390 } else if (m_n == M2_N2) {
7391
7392 /*
7393 * M2_N2 registers are not supported. Hence m2_n2 divider value
7394 * needs to be programmed into M1_N1.
7395 */
7396 dp_m_n = &crtc->config->dp_m2_n2;
7397 } else {
7398 DRM_ERROR("Unsupported divider value\n");
7399 return;
7400 }
7401
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007402 if (crtc->config->has_pch_encoder)
7403 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007404 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307405 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007406}
7407
Daniel Vetter251ac862015-06-18 10:30:24 +02007408static void vlv_compute_dpll(struct intel_crtc *crtc,
7409 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007410{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007411 u32 dpll, dpll_md;
7412
7413 /*
7414 * Enable DPIO clock input. We should never disable the reference
7415 * clock for pipe B, since VGA hotplug / manual detection depends
7416 * on it.
7417 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007418 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7419 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007420 /* We should never disable this, set it here for state tracking */
7421 if (crtc->pipe == PIPE_B)
7422 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7423 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007424 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007425
Ville Syrjäläd288f652014-10-28 13:20:22 +02007426 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007427 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007428 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007429}
7430
Ville Syrjäläd288f652014-10-28 13:20:22 +02007431static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007432 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007433{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007434 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007435 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007436 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007437 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007438 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007439 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007440
Ville Syrjäläa5805162015-05-26 20:42:30 +03007441 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007442
Ville Syrjäläd288f652014-10-28 13:20:22 +02007443 bestn = pipe_config->dpll.n;
7444 bestm1 = pipe_config->dpll.m1;
7445 bestm2 = pipe_config->dpll.m2;
7446 bestp1 = pipe_config->dpll.p1;
7447 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007448
Jesse Barnes89b667f2013-04-18 14:51:36 -07007449 /* See eDP HDMI DPIO driver vbios notes doc */
7450
7451 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007452 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007453 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007454
7455 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007456 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007457
7458 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007459 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007460 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007461 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007462
7463 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007464 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007465
7466 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007467 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7468 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7469 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007470 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007471
7472 /*
7473 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7474 * but we don't support that).
7475 * Note: don't use the DAC post divider as it seems unstable.
7476 */
7477 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007478 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007479
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007480 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007481 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007482
Jesse Barnes89b667f2013-04-18 14:51:36 -07007483 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007484 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007485 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7486 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007487 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03007488 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007489 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007490 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007491 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007492
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007493 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007494 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007495 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007496 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007497 0x0df40000);
7498 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007499 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007500 0x0df70000);
7501 } else { /* HDMI or VGA */
7502 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007503 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007504 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007505 0x0df70000);
7506 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007507 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007508 0x0df40000);
7509 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007510
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007511 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007512 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007513 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7514 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007515 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007516 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007517
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007518 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007519 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007520}
7521
Daniel Vetter251ac862015-06-18 10:30:24 +02007522static void chv_compute_dpll(struct intel_crtc *crtc,
7523 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007524{
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007525 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7526 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007527 DPLL_VCO_ENABLE;
7528 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007529 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007530
Ville Syrjäläd288f652014-10-28 13:20:22 +02007531 pipe_config->dpll_hw_state.dpll_md =
7532 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007533}
7534
Ville Syrjäläd288f652014-10-28 13:20:22 +02007535static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007536 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007537{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007538 struct drm_device *dev = crtc->base.dev;
7539 struct drm_i915_private *dev_priv = dev->dev_private;
7540 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007541 i915_reg_t dpll_reg = DPLL(crtc->pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007542 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307543 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007544 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307545 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307546 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007547
Ville Syrjäläd288f652014-10-28 13:20:22 +02007548 bestn = pipe_config->dpll.n;
7549 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7550 bestm1 = pipe_config->dpll.m1;
7551 bestm2 = pipe_config->dpll.m2 >> 22;
7552 bestp1 = pipe_config->dpll.p1;
7553 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307554 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307555 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307556 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007557
7558 /*
7559 * Enable Refclk and SSC
7560 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007561 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007562 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007563
Ville Syrjäläa5805162015-05-26 20:42:30 +03007564 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007565
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007566 /* p1 and p2 divider */
7567 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7568 5 << DPIO_CHV_S1_DIV_SHIFT |
7569 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7570 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7571 1 << DPIO_CHV_K_DIV_SHIFT);
7572
7573 /* Feedback post-divider - m2 */
7574 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7575
7576 /* Feedback refclk divider - n and m1 */
7577 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7578 DPIO_CHV_M1_DIV_BY_2 |
7579 1 << DPIO_CHV_N_DIV_SHIFT);
7580
7581 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007582 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007583
7584 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307585 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7586 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7587 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7588 if (bestm2_frac)
7589 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7590 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007591
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307592 /* Program digital lock detect threshold */
7593 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7594 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7595 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7596 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7597 if (!bestm2_frac)
7598 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7599 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7600
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007601 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307602 if (vco == 5400000) {
7603 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7604 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7605 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7606 tribuf_calcntr = 0x9;
7607 } else if (vco <= 6200000) {
7608 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7609 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7610 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7611 tribuf_calcntr = 0x9;
7612 } else if (vco <= 6480000) {
7613 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7614 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7615 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7616 tribuf_calcntr = 0x8;
7617 } else {
7618 /* Not supported. Apply the same limits as in the max case */
7619 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7620 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7621 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7622 tribuf_calcntr = 0;
7623 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007624 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7625
Ville Syrjälä968040b2015-03-11 22:52:08 +02007626 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307627 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7628 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7629 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7630
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007631 /* AFC Recal */
7632 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7633 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7634 DPIO_AFC_RECAL);
7635
Ville Syrjäläa5805162015-05-26 20:42:30 +03007636 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007637}
7638
Ville Syrjäläd288f652014-10-28 13:20:22 +02007639/**
7640 * vlv_force_pll_on - forcibly enable just the PLL
7641 * @dev_priv: i915 private structure
7642 * @pipe: pipe PLL to enable
7643 * @dpll: PLL configuration
7644 *
7645 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7646 * in cases where we need the PLL enabled even when @pipe is not going to
7647 * be enabled.
7648 */
7649void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7650 const struct dpll *dpll)
7651{
7652 struct intel_crtc *crtc =
7653 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007654 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007655 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007656 .pixel_multiplier = 1,
7657 .dpll = *dpll,
7658 };
7659
7660 if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007661 chv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007662 chv_prepare_pll(crtc, &pipe_config);
7663 chv_enable_pll(crtc, &pipe_config);
7664 } else {
Daniel Vetter251ac862015-06-18 10:30:24 +02007665 vlv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007666 vlv_prepare_pll(crtc, &pipe_config);
7667 vlv_enable_pll(crtc, &pipe_config);
7668 }
7669}
7670
7671/**
7672 * vlv_force_pll_off - forcibly disable just the PLL
7673 * @dev_priv: i915 private structure
7674 * @pipe: pipe PLL to disable
7675 *
7676 * Disable the PLL for @pipe. To be used in cases where we need
7677 * the PLL enabled even when @pipe is not going to be enabled.
7678 */
7679void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7680{
7681 if (IS_CHERRYVIEW(dev))
7682 chv_disable_pll(to_i915(dev), pipe);
7683 else
7684 vlv_disable_pll(to_i915(dev), pipe);
7685}
7686
Daniel Vetter251ac862015-06-18 10:30:24 +02007687static void i9xx_compute_dpll(struct intel_crtc *crtc,
7688 struct intel_crtc_state *crtc_state,
7689 intel_clock_t *reduced_clock,
7690 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007691{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007692 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007693 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007694 u32 dpll;
7695 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007696 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007697
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007698 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307699
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007700 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7701 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007702
7703 dpll = DPLL_VGA_MODE_DIS;
7704
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007705 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007706 dpll |= DPLLB_MODE_LVDS;
7707 else
7708 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007709
Daniel Vetteref1b4602013-06-01 17:17:04 +02007710 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007711 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007712 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007713 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007714
7715 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007716 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007717
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007718 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007719 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007720
7721 /* compute bitmask from p1 value */
7722 if (IS_PINEVIEW(dev))
7723 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7724 else {
7725 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7726 if (IS_G4X(dev) && reduced_clock)
7727 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7728 }
7729 switch (clock->p2) {
7730 case 5:
7731 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7732 break;
7733 case 7:
7734 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7735 break;
7736 case 10:
7737 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7738 break;
7739 case 14:
7740 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7741 break;
7742 }
7743 if (INTEL_INFO(dev)->gen >= 4)
7744 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7745
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007746 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007747 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007748 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007749 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7750 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7751 else
7752 dpll |= PLL_REF_INPUT_DREFCLK;
7753
7754 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007755 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007756
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007757 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007758 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007759 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007760 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007761 }
7762}
7763
Daniel Vetter251ac862015-06-18 10:30:24 +02007764static void i8xx_compute_dpll(struct intel_crtc *crtc,
7765 struct intel_crtc_state *crtc_state,
7766 intel_clock_t *reduced_clock,
7767 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007768{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007769 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007770 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007771 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007772 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007773
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007774 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307775
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007776 dpll = DPLL_VGA_MODE_DIS;
7777
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007778 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007779 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7780 } else {
7781 if (clock->p1 == 2)
7782 dpll |= PLL_P1_DIVIDE_BY_TWO;
7783 else
7784 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7785 if (clock->p2 == 4)
7786 dpll |= PLL_P2_DIVIDE_BY_4;
7787 }
7788
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007789 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007790 dpll |= DPLL_DVO_2X_MODE;
7791
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007792 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007793 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7794 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7795 else
7796 dpll |= PLL_REF_INPUT_DREFCLK;
7797
7798 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007799 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007800}
7801
Daniel Vetter8a654f32013-06-01 17:16:22 +02007802static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007803{
7804 struct drm_device *dev = intel_crtc->base.dev;
7805 struct drm_i915_private *dev_priv = dev->dev_private;
7806 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007807 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007808 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007809 uint32_t crtc_vtotal, crtc_vblank_end;
7810 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007811
7812 /* We need to be careful not to changed the adjusted mode, for otherwise
7813 * the hw state checker will get angry at the mismatch. */
7814 crtc_vtotal = adjusted_mode->crtc_vtotal;
7815 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007816
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007817 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007818 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007819 crtc_vtotal -= 1;
7820 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007821
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007822 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007823 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7824 else
7825 vsyncshift = adjusted_mode->crtc_hsync_start -
7826 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007827 if (vsyncshift < 0)
7828 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007829 }
7830
7831 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007832 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007833
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007834 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007835 (adjusted_mode->crtc_hdisplay - 1) |
7836 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007837 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007838 (adjusted_mode->crtc_hblank_start - 1) |
7839 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007840 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007841 (adjusted_mode->crtc_hsync_start - 1) |
7842 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7843
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007844 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007845 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007846 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007847 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007848 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007849 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007850 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007851 (adjusted_mode->crtc_vsync_start - 1) |
7852 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7853
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007854 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7855 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7856 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7857 * bits. */
7858 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7859 (pipe == PIPE_B || pipe == PIPE_C))
7860 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7861
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007862 /* pipesrc controls the size that is scaled from, which should
7863 * always be the user's requested size.
7864 */
7865 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007866 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7867 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007868}
7869
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007870static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007871 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007872{
7873 struct drm_device *dev = crtc->base.dev;
7874 struct drm_i915_private *dev_priv = dev->dev_private;
7875 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7876 uint32_t tmp;
7877
7878 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007879 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7880 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007881 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007882 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7883 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007884 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007885 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7886 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007887
7888 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007889 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7890 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007891 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007892 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7893 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007894 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007895 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7896 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007897
7898 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007899 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7900 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7901 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007902 }
7903
7904 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007905 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7906 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7907
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007908 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7909 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007910}
7911
Daniel Vetterf6a83282014-02-11 15:28:57 -08007912void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007913 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007914{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007915 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7916 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7917 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7918 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007919
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007920 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7921 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7922 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7923 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007924
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007925 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007926 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007927
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007928 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7929 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007930
7931 mode->hsync = drm_mode_hsync(mode);
7932 mode->vrefresh = drm_mode_vrefresh(mode);
7933 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007934}
7935
Daniel Vetter84b046f2013-02-19 18:48:54 +01007936static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7937{
7938 struct drm_device *dev = intel_crtc->base.dev;
7939 struct drm_i915_private *dev_priv = dev->dev_private;
7940 uint32_t pipeconf;
7941
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007942 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007943
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007944 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7945 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7946 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007947
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007948 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007949 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007950
Daniel Vetterff9ce462013-04-24 14:57:17 +02007951 /* only g4x and later have fancy bpc/dither controls */
Wayne Boyer666a4532015-12-09 12:29:35 -08007952 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007953 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007954 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007955 pipeconf |= PIPECONF_DITHER_EN |
7956 PIPECONF_DITHER_TYPE_SP;
7957
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007958 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007959 case 18:
7960 pipeconf |= PIPECONF_6BPC;
7961 break;
7962 case 24:
7963 pipeconf |= PIPECONF_8BPC;
7964 break;
7965 case 30:
7966 pipeconf |= PIPECONF_10BPC;
7967 break;
7968 default:
7969 /* Case prevented by intel_choose_pipe_bpp_dither. */
7970 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007971 }
7972 }
7973
7974 if (HAS_PIPE_CXSR(dev)) {
7975 if (intel_crtc->lowfreq_avail) {
7976 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7977 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7978 } else {
7979 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007980 }
7981 }
7982
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007983 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007984 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007985 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007986 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7987 else
7988 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7989 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007990 pipeconf |= PIPECONF_PROGRESSIVE;
7991
Wayne Boyer666a4532015-12-09 12:29:35 -08007992 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
7993 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007994 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007995
Daniel Vetter84b046f2013-02-19 18:48:54 +01007996 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7997 POSTING_READ(PIPECONF(intel_crtc->pipe));
7998}
7999
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008000static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
8001 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008002{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008003 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008004 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07008005 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008006 intel_clock_t clock;
8007 bool ok;
Ma Lingd4906092009-03-18 20:13:27 +08008008 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008009 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008010 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008011 struct drm_connector_state *connector_state;
8012 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008013
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008014 memset(&crtc_state->dpll_hw_state, 0,
8015 sizeof(crtc_state->dpll_hw_state));
8016
Jani Nikulaa65347b2015-11-27 12:21:46 +02008017 if (crtc_state->has_dsi_encoder)
Daniel Vetter5b18e572014-04-24 23:55:06 +02008018 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008019
Jani Nikulaa65347b2015-11-27 12:21:46 +02008020 for_each_connector_in_state(state, connector, connector_state, i) {
8021 if (connector_state->crtc == &crtc->base)
8022 num_connectors++;
8023 }
8024
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008025 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008026 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03008027
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008028 /*
8029 * Returns a set of divisors for the desired target clock with
8030 * the given refclk, or FALSE. The returned values represent
8031 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
8032 * 2) / p1 / p2.
8033 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008034 limit = intel_limit(crtc_state, refclk);
8035 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008036 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008037 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03008038 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008039 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8040 return -EINVAL;
8041 }
Eric Anholtf564048e2011-03-30 13:01:02 -07008042
Jani Nikulaf2335332013-09-13 11:03:09 +03008043 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008044 crtc_state->dpll.n = clock.n;
8045 crtc_state->dpll.m1 = clock.m1;
8046 crtc_state->dpll.m2 = clock.m2;
8047 crtc_state->dpll.p1 = clock.p1;
8048 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008049 }
Eric Anholtf564048e2011-03-30 13:01:02 -07008050
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008051 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008052 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02008053 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008054 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02008055 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008056 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02008057 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008058 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008059 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02008060 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008061 }
Eric Anholtf564048e2011-03-30 13:01:02 -07008062
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008063 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07008064}
8065
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008066static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008067 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008068{
8069 struct drm_device *dev = crtc->base.dev;
8070 struct drm_i915_private *dev_priv = dev->dev_private;
8071 uint32_t tmp;
8072
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02008073 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
8074 return;
8075
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008076 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02008077 if (!(tmp & PFIT_ENABLE))
8078 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008079
Daniel Vetter06922822013-07-11 13:35:40 +02008080 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008081 if (INTEL_INFO(dev)->gen < 4) {
8082 if (crtc->pipe != PIPE_B)
8083 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008084 } else {
8085 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8086 return;
8087 }
8088
Daniel Vetter06922822013-07-11 13:35:40 +02008089 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008090 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
8091 if (INTEL_INFO(dev)->gen < 5)
8092 pipe_config->gmch_pfit.lvds_border_bits =
8093 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
8094}
8095
Jesse Barnesacbec812013-09-20 11:29:32 -07008096static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008097 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07008098{
8099 struct drm_device *dev = crtc->base.dev;
8100 struct drm_i915_private *dev_priv = dev->dev_private;
8101 int pipe = pipe_config->cpu_transcoder;
8102 intel_clock_t clock;
8103 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008104 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008105
Shobhit Kumarf573de52014-07-30 20:32:37 +05308106 /* In case of MIPI DPLL will not even be used */
8107 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
8108 return;
8109
Ville Syrjäläa5805162015-05-26 20:42:30 +03008110 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008111 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008112 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008113
8114 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8115 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8116 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8117 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8118 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8119
Imre Deakdccbea32015-06-22 23:35:51 +03008120 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008121}
8122
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008123static void
8124i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8125 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008126{
8127 struct drm_device *dev = crtc->base.dev;
8128 struct drm_i915_private *dev_priv = dev->dev_private;
8129 u32 val, base, offset;
8130 int pipe = crtc->pipe, plane = crtc->plane;
8131 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008132 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008133 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008134 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008135
Damien Lespiau42a7b082015-02-05 19:35:13 +00008136 val = I915_READ(DSPCNTR(plane));
8137 if (!(val & DISPLAY_PLANE_ENABLE))
8138 return;
8139
Damien Lespiaud9806c92015-01-21 14:07:19 +00008140 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008141 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008142 DRM_DEBUG_KMS("failed to alloc fb\n");
8143 return;
8144 }
8145
Damien Lespiau1b842c82015-01-21 13:50:54 +00008146 fb = &intel_fb->base;
8147
Daniel Vetter18c52472015-02-10 17:16:09 +00008148 if (INTEL_INFO(dev)->gen >= 4) {
8149 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008150 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008151 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8152 }
8153 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008154
8155 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008156 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008157 fb->pixel_format = fourcc;
8158 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008159
8160 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008161 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008162 offset = I915_READ(DSPTILEOFF(plane));
8163 else
8164 offset = I915_READ(DSPLINOFF(plane));
8165 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8166 } else {
8167 base = I915_READ(DSPADDR(plane));
8168 }
8169 plane_config->base = base;
8170
8171 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008172 fb->width = ((val >> 16) & 0xfff) + 1;
8173 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008174
8175 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008176 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008177
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008178 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008179 fb->pixel_format,
8180 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008181
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008182 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008183
Damien Lespiau2844a922015-01-20 12:51:48 +00008184 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8185 pipe_name(pipe), plane, fb->width, fb->height,
8186 fb->bits_per_pixel, base, fb->pitches[0],
8187 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008188
Damien Lespiau2d140302015-02-05 17:22:18 +00008189 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008190}
8191
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008192static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008193 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008194{
8195 struct drm_device *dev = crtc->base.dev;
8196 struct drm_i915_private *dev_priv = dev->dev_private;
8197 int pipe = pipe_config->cpu_transcoder;
8198 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8199 intel_clock_t clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008200 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008201 int refclk = 100000;
8202
Ville Syrjäläa5805162015-05-26 20:42:30 +03008203 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008204 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8205 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8206 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8207 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008208 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008209 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008210
8211 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008212 clock.m2 = (pll_dw0 & 0xff) << 22;
8213 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8214 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008215 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8216 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8217 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8218
Imre Deakdccbea32015-06-22 23:35:51 +03008219 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008220}
8221
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008222static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008223 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008224{
8225 struct drm_device *dev = crtc->base.dev;
8226 struct drm_i915_private *dev_priv = dev->dev_private;
8227 uint32_t tmp;
8228
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008229 if (!intel_display_power_is_enabled(dev_priv,
8230 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008231 return false;
8232
Daniel Vettere143a212013-07-04 12:01:15 +02008233 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008234 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008235
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008236 tmp = I915_READ(PIPECONF(crtc->pipe));
8237 if (!(tmp & PIPECONF_ENABLE))
8238 return false;
8239
Wayne Boyer666a4532015-12-09 12:29:35 -08008240 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008241 switch (tmp & PIPECONF_BPC_MASK) {
8242 case PIPECONF_6BPC:
8243 pipe_config->pipe_bpp = 18;
8244 break;
8245 case PIPECONF_8BPC:
8246 pipe_config->pipe_bpp = 24;
8247 break;
8248 case PIPECONF_10BPC:
8249 pipe_config->pipe_bpp = 30;
8250 break;
8251 default:
8252 break;
8253 }
8254 }
8255
Wayne Boyer666a4532015-12-09 12:29:35 -08008256 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8257 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008258 pipe_config->limited_color_range = true;
8259
Ville Syrjälä282740f2013-09-04 18:30:03 +03008260 if (INTEL_INFO(dev)->gen < 4)
8261 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8262
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008263 intel_get_pipe_timings(crtc, pipe_config);
8264
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008265 i9xx_get_pfit_config(crtc, pipe_config);
8266
Daniel Vetter6c49f242013-06-06 12:45:25 +02008267 if (INTEL_INFO(dev)->gen >= 4) {
8268 tmp = I915_READ(DPLL_MD(crtc->pipe));
8269 pipe_config->pixel_multiplier =
8270 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8271 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008272 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008273 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8274 tmp = I915_READ(DPLL(crtc->pipe));
8275 pipe_config->pixel_multiplier =
8276 ((tmp & SDVO_MULTIPLIER_MASK)
8277 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8278 } else {
8279 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8280 * port and will be fixed up in the encoder->get_config
8281 * function. */
8282 pipe_config->pixel_multiplier = 1;
8283 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008284 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Wayne Boyer666a4532015-12-09 12:29:35 -08008285 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008286 /*
8287 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8288 * on 830. Filter it out here so that we don't
8289 * report errors due to that.
8290 */
8291 if (IS_I830(dev))
8292 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8293
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008294 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8295 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008296 } else {
8297 /* Mask out read-only status bits. */
8298 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8299 DPLL_PORTC_READY_MASK |
8300 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008301 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008302
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008303 if (IS_CHERRYVIEW(dev))
8304 chv_crtc_clock_get(crtc, pipe_config);
8305 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008306 vlv_crtc_clock_get(crtc, pipe_config);
8307 else
8308 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008309
Ville Syrjälä0f646142015-08-26 19:39:18 +03008310 /*
8311 * Normally the dotclock is filled in by the encoder .get_config()
8312 * but in case the pipe is enabled w/o any ports we need a sane
8313 * default.
8314 */
8315 pipe_config->base.adjusted_mode.crtc_clock =
8316 pipe_config->port_clock / pipe_config->pixel_multiplier;
8317
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008318 return true;
8319}
8320
Paulo Zanonidde86e22012-12-01 12:04:25 -02008321static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008322{
8323 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008324 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008325 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008326 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008327 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008328 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008329 bool has_ck505 = false;
8330 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008331
8332 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008333 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008334 switch (encoder->type) {
8335 case INTEL_OUTPUT_LVDS:
8336 has_panel = true;
8337 has_lvds = true;
8338 break;
8339 case INTEL_OUTPUT_EDP:
8340 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008341 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008342 has_cpu_edp = true;
8343 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008344 default:
8345 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008346 }
8347 }
8348
Keith Packard99eb6a02011-09-26 14:29:12 -07008349 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008350 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008351 can_ssc = has_ck505;
8352 } else {
8353 has_ck505 = false;
8354 can_ssc = true;
8355 }
8356
Imre Deak2de69052013-05-08 13:14:04 +03008357 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8358 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008359
8360 /* Ironlake: try to setup display ref clock before DPLL
8361 * enabling. This is only under driver's control after
8362 * PCH B stepping, previous chipset stepping should be
8363 * ignoring this setting.
8364 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008365 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008366
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008367 /* As we must carefully and slowly disable/enable each source in turn,
8368 * compute the final state we want first and check if we need to
8369 * make any changes at all.
8370 */
8371 final = val;
8372 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008373 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008374 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008375 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008376 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8377
8378 final &= ~DREF_SSC_SOURCE_MASK;
8379 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8380 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008381
Keith Packard199e5d72011-09-22 12:01:57 -07008382 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008383 final |= DREF_SSC_SOURCE_ENABLE;
8384
8385 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8386 final |= DREF_SSC1_ENABLE;
8387
8388 if (has_cpu_edp) {
8389 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8390 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8391 else
8392 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8393 } else
8394 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8395 } else {
8396 final |= DREF_SSC_SOURCE_DISABLE;
8397 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8398 }
8399
8400 if (final == val)
8401 return;
8402
8403 /* Always enable nonspread source */
8404 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8405
8406 if (has_ck505)
8407 val |= DREF_NONSPREAD_CK505_ENABLE;
8408 else
8409 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8410
8411 if (has_panel) {
8412 val &= ~DREF_SSC_SOURCE_MASK;
8413 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008414
Keith Packard199e5d72011-09-22 12:01:57 -07008415 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008416 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008417 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008418 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008419 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008420 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008421
8422 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008423 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008424 POSTING_READ(PCH_DREF_CONTROL);
8425 udelay(200);
8426
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008427 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008428
8429 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008430 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008431 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008432 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008433 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008434 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008435 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008436 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008437 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008438
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008439 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008440 POSTING_READ(PCH_DREF_CONTROL);
8441 udelay(200);
8442 } else {
8443 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8444
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008445 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008446
8447 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008448 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008449
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008450 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008451 POSTING_READ(PCH_DREF_CONTROL);
8452 udelay(200);
8453
8454 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008455 val &= ~DREF_SSC_SOURCE_MASK;
8456 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008457
8458 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008459 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008460
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008461 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008462 POSTING_READ(PCH_DREF_CONTROL);
8463 udelay(200);
8464 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008465
8466 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008467}
8468
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008469static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008470{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008471 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008472
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008473 tmp = I915_READ(SOUTH_CHICKEN2);
8474 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8475 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008476
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008477 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8478 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8479 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008480
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008481 tmp = I915_READ(SOUTH_CHICKEN2);
8482 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8483 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008484
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008485 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8486 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8487 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008488}
8489
8490/* WaMPhyProgramming:hsw */
8491static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8492{
8493 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008494
8495 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8496 tmp &= ~(0xFF << 24);
8497 tmp |= (0x12 << 24);
8498 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8499
Paulo Zanonidde86e22012-12-01 12:04:25 -02008500 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8501 tmp |= (1 << 11);
8502 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8503
8504 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8505 tmp |= (1 << 11);
8506 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8507
Paulo Zanonidde86e22012-12-01 12:04:25 -02008508 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8509 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8510 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8511
8512 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8513 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8514 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8515
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008516 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8517 tmp &= ~(7 << 13);
8518 tmp |= (5 << 13);
8519 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008520
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008521 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8522 tmp &= ~(7 << 13);
8523 tmp |= (5 << 13);
8524 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008525
8526 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8527 tmp &= ~0xFF;
8528 tmp |= 0x1C;
8529 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8530
8531 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8532 tmp &= ~0xFF;
8533 tmp |= 0x1C;
8534 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8535
8536 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8537 tmp &= ~(0xFF << 16);
8538 tmp |= (0x1C << 16);
8539 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8540
8541 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8542 tmp &= ~(0xFF << 16);
8543 tmp |= (0x1C << 16);
8544 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8545
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008546 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8547 tmp |= (1 << 27);
8548 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008549
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008550 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8551 tmp |= (1 << 27);
8552 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008553
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008554 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8555 tmp &= ~(0xF << 28);
8556 tmp |= (4 << 28);
8557 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008558
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008559 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8560 tmp &= ~(0xF << 28);
8561 tmp |= (4 << 28);
8562 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008563}
8564
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008565/* Implements 3 different sequences from BSpec chapter "Display iCLK
8566 * Programming" based on the parameters passed:
8567 * - Sequence to enable CLKOUT_DP
8568 * - Sequence to enable CLKOUT_DP without spread
8569 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8570 */
8571static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8572 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008573{
8574 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008575 uint32_t reg, tmp;
8576
8577 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8578 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008579 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008580 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008581
Ville Syrjäläa5805162015-05-26 20:42:30 +03008582 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008583
8584 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8585 tmp &= ~SBI_SSCCTL_DISABLE;
8586 tmp |= SBI_SSCCTL_PATHALT;
8587 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8588
8589 udelay(24);
8590
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008591 if (with_spread) {
8592 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8593 tmp &= ~SBI_SSCCTL_PATHALT;
8594 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008595
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008596 if (with_fdi) {
8597 lpt_reset_fdi_mphy(dev_priv);
8598 lpt_program_fdi_mphy(dev_priv);
8599 }
8600 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008601
Ville Syrjäläc2699522015-08-27 23:55:59 +03008602 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008603 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8604 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8605 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008606
Ville Syrjäläa5805162015-05-26 20:42:30 +03008607 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008608}
8609
Paulo Zanoni47701c32013-07-23 11:19:25 -03008610/* Sequence to disable CLKOUT_DP */
8611static void lpt_disable_clkout_dp(struct drm_device *dev)
8612{
8613 struct drm_i915_private *dev_priv = dev->dev_private;
8614 uint32_t reg, tmp;
8615
Ville Syrjäläa5805162015-05-26 20:42:30 +03008616 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008617
Ville Syrjäläc2699522015-08-27 23:55:59 +03008618 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008619 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8620 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8621 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8622
8623 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8624 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8625 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8626 tmp |= SBI_SSCCTL_PATHALT;
8627 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8628 udelay(32);
8629 }
8630 tmp |= SBI_SSCCTL_DISABLE;
8631 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8632 }
8633
Ville Syrjäläa5805162015-05-26 20:42:30 +03008634 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008635}
8636
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008637#define BEND_IDX(steps) ((50 + (steps)) / 5)
8638
8639static const uint16_t sscdivintphase[] = {
8640 [BEND_IDX( 50)] = 0x3B23,
8641 [BEND_IDX( 45)] = 0x3B23,
8642 [BEND_IDX( 40)] = 0x3C23,
8643 [BEND_IDX( 35)] = 0x3C23,
8644 [BEND_IDX( 30)] = 0x3D23,
8645 [BEND_IDX( 25)] = 0x3D23,
8646 [BEND_IDX( 20)] = 0x3E23,
8647 [BEND_IDX( 15)] = 0x3E23,
8648 [BEND_IDX( 10)] = 0x3F23,
8649 [BEND_IDX( 5)] = 0x3F23,
8650 [BEND_IDX( 0)] = 0x0025,
8651 [BEND_IDX( -5)] = 0x0025,
8652 [BEND_IDX(-10)] = 0x0125,
8653 [BEND_IDX(-15)] = 0x0125,
8654 [BEND_IDX(-20)] = 0x0225,
8655 [BEND_IDX(-25)] = 0x0225,
8656 [BEND_IDX(-30)] = 0x0325,
8657 [BEND_IDX(-35)] = 0x0325,
8658 [BEND_IDX(-40)] = 0x0425,
8659 [BEND_IDX(-45)] = 0x0425,
8660 [BEND_IDX(-50)] = 0x0525,
8661};
8662
8663/*
8664 * Bend CLKOUT_DP
8665 * steps -50 to 50 inclusive, in steps of 5
8666 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8667 * change in clock period = -(steps / 10) * 5.787 ps
8668 */
8669static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8670{
8671 uint32_t tmp;
8672 int idx = BEND_IDX(steps);
8673
8674 if (WARN_ON(steps % 5 != 0))
8675 return;
8676
8677 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8678 return;
8679
8680 mutex_lock(&dev_priv->sb_lock);
8681
8682 if (steps % 10 != 0)
8683 tmp = 0xAAAAAAAB;
8684 else
8685 tmp = 0x00000000;
8686 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8687
8688 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8689 tmp &= 0xffff0000;
8690 tmp |= sscdivintphase[idx];
8691 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8692
8693 mutex_unlock(&dev_priv->sb_lock);
8694}
8695
8696#undef BEND_IDX
8697
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008698static void lpt_init_pch_refclk(struct drm_device *dev)
8699{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008700 struct intel_encoder *encoder;
8701 bool has_vga = false;
8702
Damien Lespiaub2784e12014-08-05 11:29:37 +01008703 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008704 switch (encoder->type) {
8705 case INTEL_OUTPUT_ANALOG:
8706 has_vga = true;
8707 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008708 default:
8709 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008710 }
8711 }
8712
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008713 if (has_vga) {
8714 lpt_bend_clkout_dp(to_i915(dev), 0);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008715 lpt_enable_clkout_dp(dev, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008716 } else {
Paulo Zanoni47701c32013-07-23 11:19:25 -03008717 lpt_disable_clkout_dp(dev);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008718 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008719}
8720
Paulo Zanonidde86e22012-12-01 12:04:25 -02008721/*
8722 * Initialize reference clocks when the driver loads
8723 */
8724void intel_init_pch_refclk(struct drm_device *dev)
8725{
8726 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8727 ironlake_init_pch_refclk(dev);
8728 else if (HAS_PCH_LPT(dev))
8729 lpt_init_pch_refclk(dev);
8730}
8731
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008732static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008733{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008734 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008735 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008736 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008737 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008738 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008739 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008740 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008741 bool is_lvds = false;
8742
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008743 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008744 if (connector_state->crtc != crtc_state->base.crtc)
8745 continue;
8746
8747 encoder = to_intel_encoder(connector_state->best_encoder);
8748
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008749 switch (encoder->type) {
8750 case INTEL_OUTPUT_LVDS:
8751 is_lvds = true;
8752 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008753 default:
8754 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008755 }
8756 num_connectors++;
8757 }
8758
8759 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008760 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008761 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008762 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008763 }
8764
8765 return 120000;
8766}
8767
Daniel Vetter6ff93602013-04-19 11:24:36 +02008768static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008769{
8770 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8771 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8772 int pipe = intel_crtc->pipe;
8773 uint32_t val;
8774
Daniel Vetter78114072013-06-13 00:54:57 +02008775 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008776
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008777 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008778 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008779 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008780 break;
8781 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008782 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008783 break;
8784 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008785 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008786 break;
8787 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008788 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008789 break;
8790 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008791 /* Case prevented by intel_choose_pipe_bpp_dither. */
8792 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008793 }
8794
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008795 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008796 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8797
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008798 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008799 val |= PIPECONF_INTERLACED_ILK;
8800 else
8801 val |= PIPECONF_PROGRESSIVE;
8802
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008803 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008804 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008805
Paulo Zanonic8203562012-09-12 10:06:29 -03008806 I915_WRITE(PIPECONF(pipe), val);
8807 POSTING_READ(PIPECONF(pipe));
8808}
8809
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008810/*
8811 * Set up the pipe CSC unit.
8812 *
8813 * Currently only full range RGB to limited range RGB conversion
8814 * is supported, but eventually this should handle various
8815 * RGB<->YCbCr scenarios as well.
8816 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008817static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008818{
8819 struct drm_device *dev = crtc->dev;
8820 struct drm_i915_private *dev_priv = dev->dev_private;
8821 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8822 int pipe = intel_crtc->pipe;
8823 uint16_t coeff = 0x7800; /* 1.0 */
8824
8825 /*
8826 * TODO: Check what kind of values actually come out of the pipe
8827 * with these coeff/postoff values and adjust to get the best
8828 * accuracy. Perhaps we even need to take the bpc value into
8829 * consideration.
8830 */
8831
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008832 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008833 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8834
8835 /*
8836 * GY/GU and RY/RU should be the other way around according
8837 * to BSpec, but reality doesn't agree. Just set them up in
8838 * a way that results in the correct picture.
8839 */
8840 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8841 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8842
8843 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8844 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8845
8846 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8847 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8848
8849 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8850 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8851 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8852
8853 if (INTEL_INFO(dev)->gen > 6) {
8854 uint16_t postoff = 0;
8855
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008856 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008857 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008858
8859 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8860 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8861 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8862
8863 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8864 } else {
8865 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8866
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008867 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008868 mode |= CSC_BLACK_SCREEN_OFFSET;
8869
8870 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8871 }
8872}
8873
Daniel Vetter6ff93602013-04-19 11:24:36 +02008874static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008875{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008876 struct drm_device *dev = crtc->dev;
8877 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008878 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008879 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008880 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008881 uint32_t val;
8882
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008883 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008884
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008885 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008886 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8887
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008888 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008889 val |= PIPECONF_INTERLACED_ILK;
8890 else
8891 val |= PIPECONF_PROGRESSIVE;
8892
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008893 I915_WRITE(PIPECONF(cpu_transcoder), val);
8894 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008895
8896 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8897 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008898
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05308899 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008900 val = 0;
8901
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008902 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008903 case 18:
8904 val |= PIPEMISC_DITHER_6_BPC;
8905 break;
8906 case 24:
8907 val |= PIPEMISC_DITHER_8_BPC;
8908 break;
8909 case 30:
8910 val |= PIPEMISC_DITHER_10_BPC;
8911 break;
8912 case 36:
8913 val |= PIPEMISC_DITHER_12_BPC;
8914 break;
8915 default:
8916 /* Case prevented by pipe_config_set_bpp. */
8917 BUG();
8918 }
8919
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008920 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008921 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8922
8923 I915_WRITE(PIPEMISC(pipe), val);
8924 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008925}
8926
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008927static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008928 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008929 intel_clock_t *clock,
8930 bool *has_reduced_clock,
8931 intel_clock_t *reduced_clock)
8932{
8933 struct drm_device *dev = crtc->dev;
8934 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008935 int refclk;
8936 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008937 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008938
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008939 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008940
8941 /*
8942 * Returns a set of divisors for the desired target clock with the given
8943 * refclk, or FALSE. The returned values represent the clock equation:
8944 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8945 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008946 limit = intel_limit(crtc_state, refclk);
8947 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008948 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008949 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008950 if (!ret)
8951 return false;
8952
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008953 return true;
8954}
8955
Paulo Zanonid4b19312012-11-29 11:29:32 -02008956int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8957{
8958 /*
8959 * Account for spread spectrum to avoid
8960 * oversubscribing the link. Max center spread
8961 * is 2.5%; use 5% for safety's sake.
8962 */
8963 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008964 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008965}
8966
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008967static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008968{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008969 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008970}
8971
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008972static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008973 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008974 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008975 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008976{
8977 struct drm_crtc *crtc = &intel_crtc->base;
8978 struct drm_device *dev = crtc->dev;
8979 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008980 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008981 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008982 struct drm_connector_state *connector_state;
8983 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008984 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008985 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008986 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008987
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008988 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008989 if (connector_state->crtc != crtc_state->base.crtc)
8990 continue;
8991
8992 encoder = to_intel_encoder(connector_state->best_encoder);
8993
8994 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008995 case INTEL_OUTPUT_LVDS:
8996 is_lvds = true;
8997 break;
8998 case INTEL_OUTPUT_SDVO:
8999 case INTEL_OUTPUT_HDMI:
9000 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009001 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02009002 default:
9003 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009004 }
9005
9006 num_connectors++;
9007 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009008
Chris Wilsonc1858122010-12-03 21:35:48 +00009009 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07009010 factor = 21;
9011 if (is_lvds) {
9012 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02009013 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02009014 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07009015 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009016 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07009017 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00009018
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009019 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02009020 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00009021
Daniel Vetter9a7c7892013-04-04 22:20:34 +02009022 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
9023 *fp2 |= FP_CB_TUNE;
9024
Chris Wilson5eddb702010-09-11 13:48:45 +01009025 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08009026
Eric Anholta07d6782011-03-30 13:01:08 -07009027 if (is_lvds)
9028 dpll |= DPLLB_MODE_LVDS;
9029 else
9030 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02009031
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009032 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02009033 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02009034
9035 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02009036 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009037 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02009038 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08009039
Eric Anholta07d6782011-03-30 13:01:08 -07009040 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009041 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009042 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009043 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009044
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009045 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07009046 case 5:
9047 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
9048 break;
9049 case 7:
9050 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
9051 break;
9052 case 10:
9053 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
9054 break;
9055 case 14:
9056 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
9057 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009058 }
9059
Daniel Vetterb4c09f32013-04-30 14:01:42 +02009060 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05009061 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08009062 else
9063 dpll |= PLL_REF_INPUT_DREFCLK;
9064
Daniel Vetter959e16d2013-06-05 13:34:21 +02009065 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009066}
9067
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009068static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9069 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08009070{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009071 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08009072 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009073 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03009074 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01009075 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009076 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08009077
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03009078 memset(&crtc_state->dpll_hw_state, 0,
9079 sizeof(crtc_state->dpll_hw_state));
9080
Ville Syrjälä7905df22015-11-25 16:35:30 +02009081 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08009082
Paulo Zanoni5dc52982012-10-05 12:05:56 -03009083 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
9084 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
9085
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009086 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03009087 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009088 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009089 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9090 return -EINVAL;
9091 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01009092 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009093 if (!crtc_state->clock_set) {
9094 crtc_state->dpll.n = clock.n;
9095 crtc_state->dpll.m1 = clock.m1;
9096 crtc_state->dpll.m2 = clock.m2;
9097 crtc_state->dpll.p1 = clock.p1;
9098 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01009099 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009100
Paulo Zanoni5dc52982012-10-05 12:05:56 -03009101 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009102 if (crtc_state->has_pch_encoder) {
9103 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009104 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009105 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009106
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009107 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009108 &fp, &reduced_clock,
9109 has_reduced_clock ? &fp2 : NULL);
9110
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009111 crtc_state->dpll_hw_state.dpll = dpll;
9112 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009113 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009114 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009115 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009116 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009117
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009118 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009119 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03009120 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009121 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07009122 return -EINVAL;
9123 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02009124 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009125
Rodrigo Viviab585de2015-03-24 12:40:09 -07009126 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009127 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02009128 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009129 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009130
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009131 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009132}
9133
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009134static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9135 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02009136{
9137 struct drm_device *dev = crtc->base.dev;
9138 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009139 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02009140
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009141 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9142 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9143 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9144 & ~TU_SIZE_MASK;
9145 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9146 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9147 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9148}
9149
9150static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9151 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009152 struct intel_link_m_n *m_n,
9153 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009154{
9155 struct drm_device *dev = crtc->base.dev;
9156 struct drm_i915_private *dev_priv = dev->dev_private;
9157 enum pipe pipe = crtc->pipe;
9158
9159 if (INTEL_INFO(dev)->gen >= 5) {
9160 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9161 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9162 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9163 & ~TU_SIZE_MASK;
9164 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9165 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9166 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009167 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9168 * gen < 8) and if DRRS is supported (to make sure the
9169 * registers are not unnecessarily read).
9170 */
9171 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009172 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009173 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9174 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9175 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9176 & ~TU_SIZE_MASK;
9177 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9178 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9179 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9180 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009181 } else {
9182 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9183 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9184 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9185 & ~TU_SIZE_MASK;
9186 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9187 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9188 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9189 }
9190}
9191
9192void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009193 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009194{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009195 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009196 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9197 else
9198 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009199 &pipe_config->dp_m_n,
9200 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009201}
9202
Daniel Vetter72419202013-04-04 13:28:53 +02009203static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009204 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009205{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009206 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009207 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009208}
9209
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009210static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009211 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009212{
9213 struct drm_device *dev = crtc->base.dev;
9214 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07009215 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9216 uint32_t ps_ctrl = 0;
9217 int id = -1;
9218 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009219
Chandra Kondurua1b22782015-04-07 15:28:45 -07009220 /* find scaler attached to this pipe */
9221 for (i = 0; i < crtc->num_scalers; i++) {
9222 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9223 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9224 id = i;
9225 pipe_config->pch_pfit.enabled = true;
9226 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9227 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9228 break;
9229 }
9230 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009231
Chandra Kondurua1b22782015-04-07 15:28:45 -07009232 scaler_state->scaler_id = id;
9233 if (id >= 0) {
9234 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9235 } else {
9236 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009237 }
9238}
9239
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009240static void
9241skylake_get_initial_plane_config(struct intel_crtc *crtc,
9242 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009243{
9244 struct drm_device *dev = crtc->base.dev;
9245 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009246 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009247 int pipe = crtc->pipe;
9248 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009249 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009250 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009251 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009252
Damien Lespiaud9806c92015-01-21 14:07:19 +00009253 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009254 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009255 DRM_DEBUG_KMS("failed to alloc fb\n");
9256 return;
9257 }
9258
Damien Lespiau1b842c82015-01-21 13:50:54 +00009259 fb = &intel_fb->base;
9260
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009261 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009262 if (!(val & PLANE_CTL_ENABLE))
9263 goto error;
9264
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009265 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9266 fourcc = skl_format_to_fourcc(pixel_format,
9267 val & PLANE_CTL_ORDER_RGBX,
9268 val & PLANE_CTL_ALPHA_MASK);
9269 fb->pixel_format = fourcc;
9270 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9271
Damien Lespiau40f46282015-02-27 11:15:21 +00009272 tiling = val & PLANE_CTL_TILED_MASK;
9273 switch (tiling) {
9274 case PLANE_CTL_TILED_LINEAR:
9275 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9276 break;
9277 case PLANE_CTL_TILED_X:
9278 plane_config->tiling = I915_TILING_X;
9279 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9280 break;
9281 case PLANE_CTL_TILED_Y:
9282 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9283 break;
9284 case PLANE_CTL_TILED_YF:
9285 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9286 break;
9287 default:
9288 MISSING_CASE(tiling);
9289 goto error;
9290 }
9291
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009292 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9293 plane_config->base = base;
9294
9295 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9296
9297 val = I915_READ(PLANE_SIZE(pipe, 0));
9298 fb->height = ((val >> 16) & 0xfff) + 1;
9299 fb->width = ((val >> 0) & 0x1fff) + 1;
9300
9301 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjälä7b49f942016-01-12 21:08:32 +02009302 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiau40f46282015-02-27 11:15:21 +00009303 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009304 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9305
9306 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009307 fb->pixel_format,
9308 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009309
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009310 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009311
9312 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9313 pipe_name(pipe), fb->width, fb->height,
9314 fb->bits_per_pixel, base, fb->pitches[0],
9315 plane_config->size);
9316
Damien Lespiau2d140302015-02-05 17:22:18 +00009317 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009318 return;
9319
9320error:
9321 kfree(fb);
9322}
9323
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009324static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009325 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009326{
9327 struct drm_device *dev = crtc->base.dev;
9328 struct drm_i915_private *dev_priv = dev->dev_private;
9329 uint32_t tmp;
9330
9331 tmp = I915_READ(PF_CTL(crtc->pipe));
9332
9333 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009334 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009335 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9336 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009337
9338 /* We currently do not free assignements of panel fitters on
9339 * ivb/hsw (since we don't use the higher upscaling modes which
9340 * differentiates them) so just WARN about this case for now. */
9341 if (IS_GEN7(dev)) {
9342 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9343 PF_PIPE_SEL_IVB(crtc->pipe));
9344 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009345 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009346}
9347
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009348static void
9349ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9350 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009351{
9352 struct drm_device *dev = crtc->base.dev;
9353 struct drm_i915_private *dev_priv = dev->dev_private;
9354 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009355 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009356 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009357 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009358 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009359 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009360
Damien Lespiau42a7b082015-02-05 19:35:13 +00009361 val = I915_READ(DSPCNTR(pipe));
9362 if (!(val & DISPLAY_PLANE_ENABLE))
9363 return;
9364
Damien Lespiaud9806c92015-01-21 14:07:19 +00009365 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009366 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009367 DRM_DEBUG_KMS("failed to alloc fb\n");
9368 return;
9369 }
9370
Damien Lespiau1b842c82015-01-21 13:50:54 +00009371 fb = &intel_fb->base;
9372
Daniel Vetter18c52472015-02-10 17:16:09 +00009373 if (INTEL_INFO(dev)->gen >= 4) {
9374 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009375 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009376 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9377 }
9378 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009379
9380 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009381 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009382 fb->pixel_format = fourcc;
9383 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009384
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009385 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009386 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009387 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009388 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009389 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009390 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009391 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009392 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009393 }
9394 plane_config->base = base;
9395
9396 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009397 fb->width = ((val >> 16) & 0xfff) + 1;
9398 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009399
9400 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009401 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009402
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009403 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009404 fb->pixel_format,
9405 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009406
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009407 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009408
Damien Lespiau2844a922015-01-20 12:51:48 +00009409 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9410 pipe_name(pipe), fb->width, fb->height,
9411 fb->bits_per_pixel, base, fb->pitches[0],
9412 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009413
Damien Lespiau2d140302015-02-05 17:22:18 +00009414 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009415}
9416
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009417static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009418 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009419{
9420 struct drm_device *dev = crtc->base.dev;
9421 struct drm_i915_private *dev_priv = dev->dev_private;
9422 uint32_t tmp;
9423
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009424 if (!intel_display_power_is_enabled(dev_priv,
9425 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009426 return false;
9427
Daniel Vettere143a212013-07-04 12:01:15 +02009428 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009429 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009430
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009431 tmp = I915_READ(PIPECONF(crtc->pipe));
9432 if (!(tmp & PIPECONF_ENABLE))
9433 return false;
9434
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009435 switch (tmp & PIPECONF_BPC_MASK) {
9436 case PIPECONF_6BPC:
9437 pipe_config->pipe_bpp = 18;
9438 break;
9439 case PIPECONF_8BPC:
9440 pipe_config->pipe_bpp = 24;
9441 break;
9442 case PIPECONF_10BPC:
9443 pipe_config->pipe_bpp = 30;
9444 break;
9445 case PIPECONF_12BPC:
9446 pipe_config->pipe_bpp = 36;
9447 break;
9448 default:
9449 break;
9450 }
9451
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009452 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9453 pipe_config->limited_color_range = true;
9454
Daniel Vetterab9412b2013-05-03 11:49:46 +02009455 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009456 struct intel_shared_dpll *pll;
9457
Daniel Vetter88adfff2013-03-28 10:42:01 +01009458 pipe_config->has_pch_encoder = true;
9459
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009460 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9461 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9462 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009463
9464 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009465
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009466 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009467 pipe_config->shared_dpll =
9468 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009469 } else {
9470 tmp = I915_READ(PCH_DPLL_SEL);
9471 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9472 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9473 else
9474 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9475 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009476
9477 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9478
9479 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9480 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009481
9482 tmp = pipe_config->dpll_hw_state.dpll;
9483 pipe_config->pixel_multiplier =
9484 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9485 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009486
9487 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009488 } else {
9489 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009490 }
9491
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009492 intel_get_pipe_timings(crtc, pipe_config);
9493
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009494 ironlake_get_pfit_config(crtc, pipe_config);
9495
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009496 return true;
9497}
9498
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009499static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9500{
9501 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009502 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009503
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009504 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009505 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009506 pipe_name(crtc->pipe));
9507
Rob Clarke2c719b2014-12-15 13:56:32 -05009508 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9509 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03009510 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9511 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009512 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9513 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009514 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009515 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009516 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009517 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009518 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009519 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009520 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009521 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009522 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009523
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009524 /*
9525 * In theory we can still leave IRQs enabled, as long as only the HPD
9526 * interrupts remain enabled. We used to check for that, but since it's
9527 * gen-specific and since we only disable LCPLL after we fully disable
9528 * the interrupts, the check below should be enough.
9529 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009530 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009531}
9532
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009533static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9534{
9535 struct drm_device *dev = dev_priv->dev;
9536
9537 if (IS_HASWELL(dev))
9538 return I915_READ(D_COMP_HSW);
9539 else
9540 return I915_READ(D_COMP_BDW);
9541}
9542
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009543static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9544{
9545 struct drm_device *dev = dev_priv->dev;
9546
9547 if (IS_HASWELL(dev)) {
9548 mutex_lock(&dev_priv->rps.hw_lock);
9549 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9550 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009551 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009552 mutex_unlock(&dev_priv->rps.hw_lock);
9553 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009554 I915_WRITE(D_COMP_BDW, val);
9555 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009556 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009557}
9558
9559/*
9560 * This function implements pieces of two sequences from BSpec:
9561 * - Sequence for display software to disable LCPLL
9562 * - Sequence for display software to allow package C8+
9563 * The steps implemented here are just the steps that actually touch the LCPLL
9564 * register. Callers should take care of disabling all the display engine
9565 * functions, doing the mode unset, fixing interrupts, etc.
9566 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009567static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9568 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009569{
9570 uint32_t val;
9571
9572 assert_can_disable_lcpll(dev_priv);
9573
9574 val = I915_READ(LCPLL_CTL);
9575
9576 if (switch_to_fclk) {
9577 val |= LCPLL_CD_SOURCE_FCLK;
9578 I915_WRITE(LCPLL_CTL, val);
9579
9580 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9581 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9582 DRM_ERROR("Switching to FCLK failed\n");
9583
9584 val = I915_READ(LCPLL_CTL);
9585 }
9586
9587 val |= LCPLL_PLL_DISABLE;
9588 I915_WRITE(LCPLL_CTL, val);
9589 POSTING_READ(LCPLL_CTL);
9590
9591 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9592 DRM_ERROR("LCPLL still locked\n");
9593
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009594 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009595 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009596 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009597 ndelay(100);
9598
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009599 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9600 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009601 DRM_ERROR("D_COMP RCOMP still in progress\n");
9602
9603 if (allow_power_down) {
9604 val = I915_READ(LCPLL_CTL);
9605 val |= LCPLL_POWER_DOWN_ALLOW;
9606 I915_WRITE(LCPLL_CTL, val);
9607 POSTING_READ(LCPLL_CTL);
9608 }
9609}
9610
9611/*
9612 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9613 * source.
9614 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009615static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009616{
9617 uint32_t val;
9618
9619 val = I915_READ(LCPLL_CTL);
9620
9621 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9622 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9623 return;
9624
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009625 /*
9626 * Make sure we're not on PC8 state before disabling PC8, otherwise
9627 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009628 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009629 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009630
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009631 if (val & LCPLL_POWER_DOWN_ALLOW) {
9632 val &= ~LCPLL_POWER_DOWN_ALLOW;
9633 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009634 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009635 }
9636
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009637 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009638 val |= D_COMP_COMP_FORCE;
9639 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009640 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009641
9642 val = I915_READ(LCPLL_CTL);
9643 val &= ~LCPLL_PLL_DISABLE;
9644 I915_WRITE(LCPLL_CTL, val);
9645
9646 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9647 DRM_ERROR("LCPLL not locked yet\n");
9648
9649 if (val & LCPLL_CD_SOURCE_FCLK) {
9650 val = I915_READ(LCPLL_CTL);
9651 val &= ~LCPLL_CD_SOURCE_FCLK;
9652 I915_WRITE(LCPLL_CTL, val);
9653
9654 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9655 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9656 DRM_ERROR("Switching back to LCPLL failed\n");
9657 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009658
Mika Kuoppala59bad942015-01-16 11:34:40 +02009659 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009660 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009661}
9662
Paulo Zanoni765dab672014-03-07 20:08:18 -03009663/*
9664 * Package states C8 and deeper are really deep PC states that can only be
9665 * reached when all the devices on the system allow it, so even if the graphics
9666 * device allows PC8+, it doesn't mean the system will actually get to these
9667 * states. Our driver only allows PC8+ when going into runtime PM.
9668 *
9669 * The requirements for PC8+ are that all the outputs are disabled, the power
9670 * well is disabled and most interrupts are disabled, and these are also
9671 * requirements for runtime PM. When these conditions are met, we manually do
9672 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9673 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9674 * hang the machine.
9675 *
9676 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9677 * the state of some registers, so when we come back from PC8+ we need to
9678 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9679 * need to take care of the registers kept by RC6. Notice that this happens even
9680 * if we don't put the device in PCI D3 state (which is what currently happens
9681 * because of the runtime PM support).
9682 *
9683 * For more, read "Display Sequences for Package C8" on the hardware
9684 * documentation.
9685 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009686void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009687{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009688 struct drm_device *dev = dev_priv->dev;
9689 uint32_t val;
9690
Paulo Zanonic67a4702013-08-19 13:18:09 -03009691 DRM_DEBUG_KMS("Enabling package C8+\n");
9692
Ville Syrjäläc2699522015-08-27 23:55:59 +03009693 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009694 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9695 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9696 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9697 }
9698
9699 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009700 hsw_disable_lcpll(dev_priv, true, true);
9701}
9702
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009703void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009704{
9705 struct drm_device *dev = dev_priv->dev;
9706 uint32_t val;
9707
Paulo Zanonic67a4702013-08-19 13:18:09 -03009708 DRM_DEBUG_KMS("Disabling package C8+\n");
9709
9710 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009711 lpt_init_pch_refclk(dev);
9712
Ville Syrjäläc2699522015-08-27 23:55:59 +03009713 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009714 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9715 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9716 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9717 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03009718}
9719
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009720static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309721{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009722 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009723 struct intel_atomic_state *old_intel_state =
9724 to_intel_atomic_state(old_state);
9725 unsigned int req_cdclk = old_intel_state->dev_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309726
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009727 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309728}
9729
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009730/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009731static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009732{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009733 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9734 struct drm_i915_private *dev_priv = state->dev->dev_private;
9735 struct drm_crtc *crtc;
9736 struct drm_crtc_state *cstate;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009737 struct intel_crtc_state *crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009738 unsigned max_pixel_rate = 0, i;
9739 enum pipe pipe;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009740
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009741 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
9742 sizeof(intel_state->min_pixclk));
9743
9744 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009745 int pixel_rate;
9746
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009747 crtc_state = to_intel_crtc_state(cstate);
9748 if (!crtc_state->base.enable) {
9749 intel_state->min_pixclk[i] = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009750 continue;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009751 }
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009752
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009753 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009754
9755 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009756 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009757 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9758
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009759 intel_state->min_pixclk[i] = pixel_rate;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009760 }
9761
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009762 if (!intel_state->active_crtcs)
9763 return 0;
9764
9765 for_each_pipe(dev_priv, pipe)
9766 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
9767
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009768 return max_pixel_rate;
9769}
9770
9771static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9772{
9773 struct drm_i915_private *dev_priv = dev->dev_private;
9774 uint32_t val, data;
9775 int ret;
9776
9777 if (WARN((I915_READ(LCPLL_CTL) &
9778 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9779 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9780 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9781 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9782 "trying to change cdclk frequency with cdclk not enabled\n"))
9783 return;
9784
9785 mutex_lock(&dev_priv->rps.hw_lock);
9786 ret = sandybridge_pcode_write(dev_priv,
9787 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9788 mutex_unlock(&dev_priv->rps.hw_lock);
9789 if (ret) {
9790 DRM_ERROR("failed to inform pcode about cdclk change\n");
9791 return;
9792 }
9793
9794 val = I915_READ(LCPLL_CTL);
9795 val |= LCPLL_CD_SOURCE_FCLK;
9796 I915_WRITE(LCPLL_CTL, val);
9797
9798 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9799 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9800 DRM_ERROR("Switching to FCLK failed\n");
9801
9802 val = I915_READ(LCPLL_CTL);
9803 val &= ~LCPLL_CLK_FREQ_MASK;
9804
9805 switch (cdclk) {
9806 case 450000:
9807 val |= LCPLL_CLK_FREQ_450;
9808 data = 0;
9809 break;
9810 case 540000:
9811 val |= LCPLL_CLK_FREQ_54O_BDW;
9812 data = 1;
9813 break;
9814 case 337500:
9815 val |= LCPLL_CLK_FREQ_337_5_BDW;
9816 data = 2;
9817 break;
9818 case 675000:
9819 val |= LCPLL_CLK_FREQ_675_BDW;
9820 data = 3;
9821 break;
9822 default:
9823 WARN(1, "invalid cdclk frequency\n");
9824 return;
9825 }
9826
9827 I915_WRITE(LCPLL_CTL, val);
9828
9829 val = I915_READ(LCPLL_CTL);
9830 val &= ~LCPLL_CD_SOURCE_FCLK;
9831 I915_WRITE(LCPLL_CTL, val);
9832
9833 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9834 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9835 DRM_ERROR("Switching back to LCPLL failed\n");
9836
9837 mutex_lock(&dev_priv->rps.hw_lock);
9838 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9839 mutex_unlock(&dev_priv->rps.hw_lock);
9840
9841 intel_update_cdclk(dev);
9842
9843 WARN(cdclk != dev_priv->cdclk_freq,
9844 "cdclk requested %d kHz but got %d kHz\n",
9845 cdclk, dev_priv->cdclk_freq);
9846}
9847
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009848static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009849{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009850 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009851 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009852 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009853 int cdclk;
9854
9855 /*
9856 * FIXME should also account for plane ratio
9857 * once 64bpp pixel formats are supported.
9858 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009859 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009860 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009861 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009862 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009863 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009864 cdclk = 450000;
9865 else
9866 cdclk = 337500;
9867
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009868 if (cdclk > dev_priv->max_cdclk_freq) {
Maarten Lankhorst63ba5342015-11-24 11:29:03 +01009869 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9870 cdclk, dev_priv->max_cdclk_freq);
9871 return -EINVAL;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009872 }
9873
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009874 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9875 if (!intel_state->active_crtcs)
9876 intel_state->dev_cdclk = 337500;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009877
9878 return 0;
9879}
9880
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009881static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009882{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009883 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009884 struct intel_atomic_state *old_intel_state =
9885 to_intel_atomic_state(old_state);
9886 unsigned req_cdclk = old_intel_state->dev_cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009887
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009888 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009889}
9890
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009891static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9892 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009893{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009894 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009895 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009896
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009897 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009898
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009899 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009900}
9901
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309902static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9903 enum port port,
9904 struct intel_crtc_state *pipe_config)
9905{
9906 switch (port) {
9907 case PORT_A:
9908 pipe_config->ddi_pll_sel = SKL_DPLL0;
9909 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9910 break;
9911 case PORT_B:
9912 pipe_config->ddi_pll_sel = SKL_DPLL1;
9913 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9914 break;
9915 case PORT_C:
9916 pipe_config->ddi_pll_sel = SKL_DPLL2;
9917 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9918 break;
9919 default:
9920 DRM_ERROR("Incorrect port type\n");
9921 }
9922}
9923
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009924static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9925 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009926 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009927{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009928 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009929
9930 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9931 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9932
9933 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009934 case SKL_DPLL0:
9935 /*
9936 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9937 * of the shared DPLL framework and thus needs to be read out
9938 * separately
9939 */
9940 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9941 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9942 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009943 case SKL_DPLL1:
9944 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9945 break;
9946 case SKL_DPLL2:
9947 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9948 break;
9949 case SKL_DPLL3:
9950 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9951 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009952 }
9953}
9954
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009955static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9956 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009957 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009958{
9959 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9960
9961 switch (pipe_config->ddi_pll_sel) {
9962 case PORT_CLK_SEL_WRPLL1:
9963 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9964 break;
9965 case PORT_CLK_SEL_WRPLL2:
9966 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9967 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009968 case PORT_CLK_SEL_SPLL:
9969 pipe_config->shared_dpll = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02009970 break;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009971 }
9972}
9973
Daniel Vetter26804af2014-06-25 22:01:55 +03009974static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009975 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009976{
9977 struct drm_device *dev = crtc->base.dev;
9978 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009979 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009980 enum port port;
9981 uint32_t tmp;
9982
9983 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9984
9985 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9986
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07009987 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009988 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309989 else if (IS_BROXTON(dev))
9990 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009991 else
9992 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009993
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009994 if (pipe_config->shared_dpll >= 0) {
9995 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9996
9997 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9998 &pipe_config->dpll_hw_state));
9999 }
10000
Daniel Vetter26804af2014-06-25 22:01:55 +030010001 /*
10002 * Haswell has only FDI/PCH transcoder A. It is which is connected to
10003 * DDI E. So just check whether this pipe is wired to DDI E and whether
10004 * the PCH transcoder is on.
10005 */
Damien Lespiauca370452013-12-03 13:56:24 +000010006 if (INTEL_INFO(dev)->gen < 9 &&
10007 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +030010008 pipe_config->has_pch_encoder = true;
10009
10010 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
10011 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
10012 FDI_DP_PORT_WIDTH_SHIFT) + 1;
10013
10014 ironlake_get_fdi_m_n_config(crtc, pipe_config);
10015 }
10016}
10017
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010018static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010019 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010020{
10021 struct drm_device *dev = crtc->base.dev;
10022 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010023 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010024 uint32_t tmp;
10025
Daniel Vetterf458ebb2014-09-30 10:56:39 +020010026 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +020010027 POWER_DOMAIN_PIPE(crtc->pipe)))
10028 return false;
10029
Daniel Vettere143a212013-07-04 12:01:15 +020010030 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010031 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
10032
Daniel Vettereccb1402013-05-22 00:50:22 +020010033 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
10034 if (tmp & TRANS_DDI_FUNC_ENABLE) {
10035 enum pipe trans_edp_pipe;
10036 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
10037 default:
10038 WARN(1, "unknown pipe linked to edp transcoder\n");
10039 case TRANS_DDI_EDP_INPUT_A_ONOFF:
10040 case TRANS_DDI_EDP_INPUT_A_ON:
10041 trans_edp_pipe = PIPE_A;
10042 break;
10043 case TRANS_DDI_EDP_INPUT_B_ONOFF:
10044 trans_edp_pipe = PIPE_B;
10045 break;
10046 case TRANS_DDI_EDP_INPUT_C_ONOFF:
10047 trans_edp_pipe = PIPE_C;
10048 break;
10049 }
10050
10051 if (trans_edp_pipe == crtc->pipe)
10052 pipe_config->cpu_transcoder = TRANSCODER_EDP;
10053 }
10054
Daniel Vetterf458ebb2014-09-30 10:56:39 +020010055 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +020010056 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -030010057 return false;
10058
Daniel Vettereccb1402013-05-22 00:50:22 +020010059 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010060 if (!(tmp & PIPECONF_ENABLE))
10061 return false;
10062
Daniel Vetter26804af2014-06-25 22:01:55 +030010063 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010064
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010065 intel_get_pipe_timings(crtc, pipe_config);
10066
Chandra Kondurua1b22782015-04-07 15:28:45 -070010067 if (INTEL_INFO(dev)->gen >= 9) {
10068 skl_init_scalers(dev, crtc, pipe_config);
10069 }
10070
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010071 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ced2015-05-11 14:35:47 -070010072
10073 if (INTEL_INFO(dev)->gen >= 9) {
10074 pipe_config->scaler_state.scaler_id = -1;
10075 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10076 }
10077
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010078 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010079 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010080 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -080010081 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010082 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010083 }
Daniel Vetter88adfff2013-03-28 10:42:01 +010010084
Jesse Barnese59150d2014-01-07 13:30:45 -080010085 if (IS_HASWELL(dev))
10086 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10087 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010088
Clint Taylorebb69c92014-09-30 10:30:22 -070010089 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
10090 pipe_config->pixel_multiplier =
10091 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10092 } else {
10093 pipe_config->pixel_multiplier = 1;
10094 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010095
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010096 return true;
10097}
10098
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010099static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10100 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010101{
10102 struct drm_device *dev = crtc->dev;
10103 struct drm_i915_private *dev_priv = dev->dev_private;
10104 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +030010105 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010106
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010107 if (plane_state && plane_state->visible) {
10108 unsigned int width = plane_state->base.crtc_w;
10109 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010110 unsigned int stride = roundup_pow_of_two(width) * 4;
10111
10112 switch (stride) {
10113 default:
10114 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10115 width, stride);
10116 stride = 256;
10117 /* fallthrough */
10118 case 256:
10119 case 512:
10120 case 1024:
10121 case 2048:
10122 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010123 }
10124
Ville Syrjälädc41c152014-08-13 11:57:05 +030010125 cntl |= CURSOR_ENABLE |
10126 CURSOR_GAMMA_ENABLE |
10127 CURSOR_FORMAT_ARGB |
10128 CURSOR_STRIDE(stride);
10129
10130 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010131 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010132
Ville Syrjälädc41c152014-08-13 11:57:05 +030010133 if (intel_crtc->cursor_cntl != 0 &&
10134 (intel_crtc->cursor_base != base ||
10135 intel_crtc->cursor_size != size ||
10136 intel_crtc->cursor_cntl != cntl)) {
10137 /* On these chipsets we can only modify the base/size/stride
10138 * whilst the cursor is disabled.
10139 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010140 I915_WRITE(CURCNTR(PIPE_A), 0);
10141 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +030010142 intel_crtc->cursor_cntl = 0;
10143 }
10144
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010145 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010146 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010147 intel_crtc->cursor_base = base;
10148 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010149
10150 if (intel_crtc->cursor_size != size) {
10151 I915_WRITE(CURSIZE, size);
10152 intel_crtc->cursor_size = size;
10153 }
10154
Chris Wilson4b0e3332014-05-30 16:35:26 +030010155 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010156 I915_WRITE(CURCNTR(PIPE_A), cntl);
10157 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010158 intel_crtc->cursor_cntl = cntl;
10159 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010160}
10161
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010162static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10163 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010164{
10165 struct drm_device *dev = crtc->dev;
10166 struct drm_i915_private *dev_priv = dev->dev_private;
10167 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10168 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +020010169 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010170
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010171 if (plane_state && plane_state->visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +030010172 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010173 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010174 case 64:
10175 cntl |= CURSOR_MODE_64_ARGB_AX;
10176 break;
10177 case 128:
10178 cntl |= CURSOR_MODE_128_ARGB_AX;
10179 break;
10180 case 256:
10181 cntl |= CURSOR_MODE_256_ARGB_AX;
10182 break;
10183 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010184 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010185 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010186 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010187 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010188
Bob Paauwefc6f93b2015-08-31 14:03:30 -070010189 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010190 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010191
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010192 if (plane_state->base.rotation == BIT(DRM_ROTATE_180))
10193 cntl |= CURSOR_ROTATE_180;
10194 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010195
Chris Wilson4b0e3332014-05-30 16:35:26 +030010196 if (intel_crtc->cursor_cntl != cntl) {
10197 I915_WRITE(CURCNTR(pipe), cntl);
10198 POSTING_READ(CURCNTR(pipe));
10199 intel_crtc->cursor_cntl = cntl;
10200 }
10201
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010202 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010203 I915_WRITE(CURBASE(pipe), base);
10204 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010205
10206 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010207}
10208
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010209/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010210static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010211 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010212{
10213 struct drm_device *dev = crtc->dev;
10214 struct drm_i915_private *dev_priv = dev->dev_private;
10215 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10216 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010217 u32 base = intel_crtc->cursor_addr;
10218 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010219
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010220 if (plane_state) {
10221 int x = plane_state->base.crtc_x;
10222 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010223
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010224 if (x < 0) {
10225 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10226 x = -x;
10227 }
10228 pos |= x << CURSOR_X_SHIFT;
10229
10230 if (y < 0) {
10231 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10232 y = -y;
10233 }
10234 pos |= y << CURSOR_Y_SHIFT;
10235
10236 /* ILK+ do this automagically */
10237 if (HAS_GMCH_DISPLAY(dev) &&
10238 plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
10239 base += (plane_state->base.crtc_h *
10240 plane_state->base.crtc_w - 1) * 4;
10241 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010242 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010243
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010244 I915_WRITE(CURPOS(pipe), pos);
10245
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010246 if (IS_845G(dev) || IS_I865G(dev))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010247 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010248 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010249 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010250}
10251
Ville Syrjälädc41c152014-08-13 11:57:05 +030010252static bool cursor_size_ok(struct drm_device *dev,
10253 uint32_t width, uint32_t height)
10254{
10255 if (width == 0 || height == 0)
10256 return false;
10257
10258 /*
10259 * 845g/865g are special in that they are only limited by
10260 * the width of their cursors, the height is arbitrary up to
10261 * the precision of the register. Everything else requires
10262 * square cursors, limited to a few power-of-two sizes.
10263 */
10264 if (IS_845G(dev) || IS_I865G(dev)) {
10265 if ((width & 63) != 0)
10266 return false;
10267
10268 if (width > (IS_845G(dev) ? 64 : 512))
10269 return false;
10270
10271 if (height > 1023)
10272 return false;
10273 } else {
10274 switch (width | height) {
10275 case 256:
10276 case 128:
10277 if (IS_GEN2(dev))
10278 return false;
10279 case 64:
10280 break;
10281 default:
10282 return false;
10283 }
10284 }
10285
10286 return true;
10287}
10288
Jesse Barnes79e53942008-11-07 14:24:08 -080010289static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010290 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010291{
James Simmons72034252010-08-03 01:33:19 +010010292 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010293 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010294
James Simmons72034252010-08-03 01:33:19 +010010295 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010296 intel_crtc->lut_r[i] = red[i] >> 8;
10297 intel_crtc->lut_g[i] = green[i] >> 8;
10298 intel_crtc->lut_b[i] = blue[i] >> 8;
10299 }
10300
10301 intel_crtc_load_lut(crtc);
10302}
10303
Jesse Barnes79e53942008-11-07 14:24:08 -080010304/* VESA 640x480x72Hz mode to set on the pipe */
10305static struct drm_display_mode load_detect_mode = {
10306 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10307 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10308};
10309
Daniel Vettera8bb6812014-02-10 18:00:39 +010010310struct drm_framebuffer *
10311__intel_framebuffer_create(struct drm_device *dev,
10312 struct drm_mode_fb_cmd2 *mode_cmd,
10313 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010314{
10315 struct intel_framebuffer *intel_fb;
10316 int ret;
10317
10318 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010319 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010320 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010321
10322 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010323 if (ret)
10324 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010325
10326 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010327
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010328err:
10329 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010330 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010331}
10332
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010333static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010334intel_framebuffer_create(struct drm_device *dev,
10335 struct drm_mode_fb_cmd2 *mode_cmd,
10336 struct drm_i915_gem_object *obj)
10337{
10338 struct drm_framebuffer *fb;
10339 int ret;
10340
10341 ret = i915_mutex_lock_interruptible(dev);
10342 if (ret)
10343 return ERR_PTR(ret);
10344 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10345 mutex_unlock(&dev->struct_mutex);
10346
10347 return fb;
10348}
10349
Chris Wilsond2dff872011-04-19 08:36:26 +010010350static u32
10351intel_framebuffer_pitch_for_width(int width, int bpp)
10352{
10353 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10354 return ALIGN(pitch, 64);
10355}
10356
10357static u32
10358intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10359{
10360 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010361 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010362}
10363
10364static struct drm_framebuffer *
10365intel_framebuffer_create_for_mode(struct drm_device *dev,
10366 struct drm_display_mode *mode,
10367 int depth, int bpp)
10368{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010369 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010370 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010371 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010372
10373 obj = i915_gem_alloc_object(dev,
10374 intel_framebuffer_size_for_mode(mode, bpp));
10375 if (obj == NULL)
10376 return ERR_PTR(-ENOMEM);
10377
10378 mode_cmd.width = mode->hdisplay;
10379 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010380 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10381 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010382 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010383
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010384 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10385 if (IS_ERR(fb))
10386 drm_gem_object_unreference_unlocked(&obj->base);
10387
10388 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010389}
10390
10391static struct drm_framebuffer *
10392mode_fits_in_fbdev(struct drm_device *dev,
10393 struct drm_display_mode *mode)
10394{
Daniel Vetter06957262015-08-10 13:34:08 +020010395#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010396 struct drm_i915_private *dev_priv = dev->dev_private;
10397 struct drm_i915_gem_object *obj;
10398 struct drm_framebuffer *fb;
10399
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010400 if (!dev_priv->fbdev)
10401 return NULL;
10402
10403 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010404 return NULL;
10405
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010406 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010407 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010408
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010409 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010410 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10411 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010412 return NULL;
10413
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010414 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010415 return NULL;
10416
10417 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010418#else
10419 return NULL;
10420#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010421}
10422
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010423static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10424 struct drm_crtc *crtc,
10425 struct drm_display_mode *mode,
10426 struct drm_framebuffer *fb,
10427 int x, int y)
10428{
10429 struct drm_plane_state *plane_state;
10430 int hdisplay, vdisplay;
10431 int ret;
10432
10433 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10434 if (IS_ERR(plane_state))
10435 return PTR_ERR(plane_state);
10436
10437 if (mode)
10438 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10439 else
10440 hdisplay = vdisplay = 0;
10441
10442 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10443 if (ret)
10444 return ret;
10445 drm_atomic_set_fb_for_plane(plane_state, fb);
10446 plane_state->crtc_x = 0;
10447 plane_state->crtc_y = 0;
10448 plane_state->crtc_w = hdisplay;
10449 plane_state->crtc_h = vdisplay;
10450 plane_state->src_x = x << 16;
10451 plane_state->src_y = y << 16;
10452 plane_state->src_w = hdisplay << 16;
10453 plane_state->src_h = vdisplay << 16;
10454
10455 return 0;
10456}
10457
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010458bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010459 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010460 struct intel_load_detect_pipe *old,
10461 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010462{
10463 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010464 struct intel_encoder *intel_encoder =
10465 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010466 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010467 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010468 struct drm_crtc *crtc = NULL;
10469 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010470 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010471 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010472 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010473 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010474 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010475 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010476
Chris Wilsond2dff872011-04-19 08:36:26 +010010477 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010478 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010479 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010480
Rob Clark51fd3712013-11-19 12:10:12 -050010481retry:
10482 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10483 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010484 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010485
Jesse Barnes79e53942008-11-07 14:24:08 -080010486 /*
10487 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010488 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010489 * - if the connector already has an assigned crtc, use it (but make
10490 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010491 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010492 * - try to find the first unused crtc that can drive this connector,
10493 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010494 */
10495
10496 /* See if we already have a CRTC for this connector */
10497 if (encoder->crtc) {
10498 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010499
Rob Clark51fd3712013-11-19 12:10:12 -050010500 ret = drm_modeset_lock(&crtc->mutex, ctx);
10501 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010502 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010503 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10504 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010505 goto fail;
Daniel Vetter7b240562012-12-12 00:35:33 +010010506
Daniel Vetter24218aa2012-08-12 19:27:11 +020010507 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010508 old->load_detect_temp = false;
10509
10510 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010511 if (connector->dpms != DRM_MODE_DPMS_ON)
10512 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010513
Chris Wilson71731882011-04-19 23:10:58 +010010514 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010515 }
10516
10517 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010518 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010519 i++;
10520 if (!(encoder->possible_crtcs & (1 << i)))
10521 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010522 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010523 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +030010524
10525 crtc = possible_crtc;
10526 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010527 }
10528
10529 /*
10530 * If we didn't find an unused CRTC, don't use any.
10531 */
10532 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010533 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010534 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010535 }
10536
Rob Clark51fd3712013-11-19 12:10:12 -050010537 ret = drm_modeset_lock(&crtc->mutex, ctx);
10538 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010539 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010540 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10541 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010542 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010543
10544 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +020010545 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010546 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010547 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010548
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010549 state = drm_atomic_state_alloc(dev);
10550 if (!state)
10551 return false;
10552
10553 state->acquire_ctx = ctx;
10554
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010555 connector_state = drm_atomic_get_connector_state(state, connector);
10556 if (IS_ERR(connector_state)) {
10557 ret = PTR_ERR(connector_state);
10558 goto fail;
10559 }
10560
10561 connector_state->crtc = crtc;
10562 connector_state->best_encoder = &intel_encoder->base;
10563
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010564 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10565 if (IS_ERR(crtc_state)) {
10566 ret = PTR_ERR(crtc_state);
10567 goto fail;
10568 }
10569
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010570 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010571
Chris Wilson64927112011-04-20 07:25:26 +010010572 if (!mode)
10573 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010574
Chris Wilsond2dff872011-04-19 08:36:26 +010010575 /* We need a framebuffer large enough to accommodate all accesses
10576 * that the plane may generate whilst we perform load detection.
10577 * We can not rely on the fbcon either being present (we get called
10578 * during its initialisation to detect all boot displays, or it may
10579 * not even exist) or that it is large enough to satisfy the
10580 * requested mode.
10581 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010582 fb = mode_fits_in_fbdev(dev, mode);
10583 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010584 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010585 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10586 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010587 } else
10588 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010589 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010590 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010591 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010592 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010593
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010594 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10595 if (ret)
10596 goto fail;
10597
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010598 drm_mode_copy(&crtc_state->base.mode, mode);
10599
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010600 if (drm_atomic_commit(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010601 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010602 if (old->release_fb)
10603 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010604 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010605 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010606 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010607
Jesse Barnes79e53942008-11-07 14:24:08 -080010608 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010609 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010610 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010611
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010612fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010613 drm_atomic_state_free(state);
10614 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010615
Rob Clark51fd3712013-11-19 12:10:12 -050010616 if (ret == -EDEADLK) {
10617 drm_modeset_backoff(ctx);
10618 goto retry;
10619 }
10620
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010621 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010622}
10623
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010624void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010625 struct intel_load_detect_pipe *old,
10626 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010627{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010628 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010629 struct intel_encoder *intel_encoder =
10630 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010631 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010632 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010633 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010634 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010635 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010636 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010637 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010638
Chris Wilsond2dff872011-04-19 08:36:26 +010010639 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010640 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010641 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010642
Chris Wilson8261b192011-04-19 23:18:09 +010010643 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010644 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010645 if (!state)
10646 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010647
10648 state->acquire_ctx = ctx;
10649
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010650 connector_state = drm_atomic_get_connector_state(state, connector);
10651 if (IS_ERR(connector_state))
10652 goto fail;
10653
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010654 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10655 if (IS_ERR(crtc_state))
10656 goto fail;
10657
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010658 connector_state->best_encoder = NULL;
10659 connector_state->crtc = NULL;
10660
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010661 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010662
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010663 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10664 0, 0);
10665 if (ret)
10666 goto fail;
10667
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010668 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010669 if (ret)
10670 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010671
Daniel Vetter36206362012-12-10 20:42:17 +010010672 if (old->release_fb) {
10673 drm_framebuffer_unregister_private(old->release_fb);
10674 drm_framebuffer_unreference(old->release_fb);
10675 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010676
Chris Wilson0622a532011-04-21 09:32:11 +010010677 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010678 }
10679
Eric Anholtc751ce42010-03-25 11:48:48 -070010680 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010681 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10682 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010683
10684 return;
10685fail:
10686 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10687 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010688}
10689
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010690static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010691 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010692{
10693 struct drm_i915_private *dev_priv = dev->dev_private;
10694 u32 dpll = pipe_config->dpll_hw_state.dpll;
10695
10696 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010697 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010698 else if (HAS_PCH_SPLIT(dev))
10699 return 120000;
10700 else if (!IS_GEN2(dev))
10701 return 96000;
10702 else
10703 return 48000;
10704}
10705
Jesse Barnes79e53942008-11-07 14:24:08 -080010706/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010707static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010708 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010709{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010710 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010711 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010712 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010713 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010714 u32 fp;
10715 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010716 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010717 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010718
10719 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010720 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010721 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010722 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010723
10724 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010725 if (IS_PINEVIEW(dev)) {
10726 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10727 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010728 } else {
10729 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10730 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10731 }
10732
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010733 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010734 if (IS_PINEVIEW(dev))
10735 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10736 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010737 else
10738 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010739 DPLL_FPA01_P1_POST_DIV_SHIFT);
10740
10741 switch (dpll & DPLL_MODE_MASK) {
10742 case DPLLB_MODE_DAC_SERIAL:
10743 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10744 5 : 10;
10745 break;
10746 case DPLLB_MODE_LVDS:
10747 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10748 7 : 14;
10749 break;
10750 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010751 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010752 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010753 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010754 }
10755
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010756 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010757 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010758 else
Imre Deakdccbea32015-06-22 23:35:51 +030010759 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010760 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010761 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010762 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010763
10764 if (is_lvds) {
10765 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10766 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010767
10768 if (lvds & LVDS_CLKB_POWER_UP)
10769 clock.p2 = 7;
10770 else
10771 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010772 } else {
10773 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10774 clock.p1 = 2;
10775 else {
10776 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10777 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10778 }
10779 if (dpll & PLL_P2_DIVIDE_BY_4)
10780 clock.p2 = 4;
10781 else
10782 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010783 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010784
Imre Deakdccbea32015-06-22 23:35:51 +030010785 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010786 }
10787
Ville Syrjälä18442d02013-09-13 16:00:08 +030010788 /*
10789 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010790 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010791 * encoder's get_config() function.
10792 */
Imre Deakdccbea32015-06-22 23:35:51 +030010793 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010794}
10795
Ville Syrjälä6878da02013-09-13 15:59:11 +030010796int intel_dotclock_calculate(int link_freq,
10797 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010798{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010799 /*
10800 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010801 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010802 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010803 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010804 *
10805 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010806 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010807 */
10808
Ville Syrjälä6878da02013-09-13 15:59:11 +030010809 if (!m_n->link_n)
10810 return 0;
10811
10812 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10813}
10814
Ville Syrjälä18442d02013-09-13 16:00:08 +030010815static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010816 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010817{
10818 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010819
10820 /* read out port_clock from the DPLL */
10821 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010822
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010823 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010824 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010825 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010826 * agree once we know their relationship in the encoder's
10827 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010828 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010829 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010830 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10831 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010832}
10833
10834/** Returns the currently programmed mode of the given pipe. */
10835struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10836 struct drm_crtc *crtc)
10837{
Jesse Barnes548f2452011-02-17 10:40:53 -080010838 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010839 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010840 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010841 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010842 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010843 int htot = I915_READ(HTOTAL(cpu_transcoder));
10844 int hsync = I915_READ(HSYNC(cpu_transcoder));
10845 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10846 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010847 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010848
10849 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10850 if (!mode)
10851 return NULL;
10852
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010853 /*
10854 * Construct a pipe_config sufficient for getting the clock info
10855 * back out of crtc_clock_get.
10856 *
10857 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10858 * to use a real value here instead.
10859 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010860 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010861 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010862 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10863 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10864 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010865 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10866
Ville Syrjälä773ae032013-09-23 17:48:20 +030010867 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010868 mode->hdisplay = (htot & 0xffff) + 1;
10869 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10870 mode->hsync_start = (hsync & 0xffff) + 1;
10871 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10872 mode->vdisplay = (vtot & 0xffff) + 1;
10873 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10874 mode->vsync_start = (vsync & 0xffff) + 1;
10875 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10876
10877 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010878
10879 return mode;
10880}
10881
Chris Wilsonf047e392012-07-21 12:31:41 +010010882void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010883{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010884 struct drm_i915_private *dev_priv = dev->dev_private;
10885
Chris Wilsonf62a0072014-02-21 17:55:39 +000010886 if (dev_priv->mm.busy)
10887 return;
10888
Paulo Zanoni43694d62014-03-07 20:08:08 -030010889 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010890 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010891 if (INTEL_INFO(dev)->gen >= 6)
10892 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010893 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010894}
10895
10896void intel_mark_idle(struct drm_device *dev)
10897{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010898 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010899
Chris Wilsonf62a0072014-02-21 17:55:39 +000010900 if (!dev_priv->mm.busy)
10901 return;
10902
10903 dev_priv->mm.busy = false;
10904
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010905 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010906 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010907
Paulo Zanoni43694d62014-03-07 20:08:08 -030010908 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010909}
10910
Jesse Barnes79e53942008-11-07 14:24:08 -080010911static void intel_crtc_destroy(struct drm_crtc *crtc)
10912{
10913 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010914 struct drm_device *dev = crtc->dev;
10915 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010916
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010917 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010918 work = intel_crtc->unpin_work;
10919 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010920 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010921
10922 if (work) {
10923 cancel_work_sync(&work->work);
10924 kfree(work);
10925 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010926
10927 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010928
Jesse Barnes79e53942008-11-07 14:24:08 -080010929 kfree(intel_crtc);
10930}
10931
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010932static void intel_unpin_work_fn(struct work_struct *__work)
10933{
10934 struct intel_unpin_work *work =
10935 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010936 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10937 struct drm_device *dev = crtc->base.dev;
10938 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010939
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010940 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010941 intel_unpin_fb_obj(work->old_fb, primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010942 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010943
John Harrisonf06cc1b2014-11-24 18:49:37 +000010944 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010945 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010946 mutex_unlock(&dev->struct_mutex);
10947
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010948 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010949 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010950
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010951 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10952 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010953
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010954 kfree(work);
10955}
10956
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010957static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010958 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010959{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010960 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10961 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010962 unsigned long flags;
10963
10964 /* Ignore early vblank irqs */
10965 if (intel_crtc == NULL)
10966 return;
10967
Daniel Vetterf3260382014-09-15 14:55:23 +020010968 /*
10969 * This is called both by irq handlers and the reset code (to complete
10970 * lost pageflips) so needs the full irqsave spinlocks.
10971 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010972 spin_lock_irqsave(&dev->event_lock, flags);
10973 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010974
10975 /* Ensure we don't miss a work->pending update ... */
10976 smp_rmb();
10977
10978 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010979 spin_unlock_irqrestore(&dev->event_lock, flags);
10980 return;
10981 }
10982
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010983 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010984
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010985 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010986}
10987
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010988void intel_finish_page_flip(struct drm_device *dev, int pipe)
10989{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010990 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010991 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10992
Mario Kleiner49b14a52010-12-09 07:00:07 +010010993 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010994}
10995
10996void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10997{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010998 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010999 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
11000
Mario Kleiner49b14a52010-12-09 07:00:07 +010011001 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070011002}
11003
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011004/* Is 'a' after or equal to 'b'? */
11005static bool g4x_flip_count_after_eq(u32 a, u32 b)
11006{
11007 return !((a - b) & 0x80000000);
11008}
11009
11010static bool page_flip_finished(struct intel_crtc *crtc)
11011{
11012 struct drm_device *dev = crtc->base.dev;
11013 struct drm_i915_private *dev_priv = dev->dev_private;
11014
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030011015 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
11016 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
11017 return true;
11018
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011019 /*
11020 * The relevant registers doen't exist on pre-ctg.
11021 * As the flip done interrupt doesn't trigger for mmio
11022 * flips on gmch platforms, a flip count check isn't
11023 * really needed there. But since ctg has the registers,
11024 * include it in the check anyway.
11025 */
11026 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
11027 return true;
11028
11029 /*
11030 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
11031 * used the same base address. In that case the mmio flip might
11032 * have completed, but the CS hasn't even executed the flip yet.
11033 *
11034 * A flip count check isn't enough as the CS might have updated
11035 * the base address just after start of vblank, but before we
11036 * managed to process the interrupt. This means we'd complete the
11037 * CS flip too soon.
11038 *
11039 * Combining both checks should get us a good enough result. It may
11040 * still happen that the CS flip has been executed, but has not
11041 * yet actually completed. But in case the base address is the same
11042 * anyway, we don't really care.
11043 */
11044 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
11045 crtc->unpin_work->gtt_offset &&
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030011046 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011047 crtc->unpin_work->flip_count);
11048}
11049
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011050void intel_prepare_page_flip(struct drm_device *dev, int plane)
11051{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011052 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011053 struct intel_crtc *intel_crtc =
11054 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
11055 unsigned long flags;
11056
Daniel Vetterf3260382014-09-15 14:55:23 +020011057
11058 /*
11059 * This is called both by irq handlers and the reset code (to complete
11060 * lost pageflips) so needs the full irqsave spinlocks.
11061 *
11062 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000011063 * generate a page-flip completion irq, i.e. every modeset
11064 * is also accompanied by a spurious intel_prepare_page_flip().
11065 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011066 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011067 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000011068 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011069 spin_unlock_irqrestore(&dev->event_lock, flags);
11070}
11071
Chris Wilson60426392015-10-10 10:44:32 +010011072static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
Chris Wilsone7d841c2012-12-03 11:36:30 +000011073{
11074 /* Ensure that the work item is consistent when activating it ... */
11075 smp_wmb();
Chris Wilson60426392015-10-10 10:44:32 +010011076 atomic_set(&work->pending, INTEL_FLIP_PENDING);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011077 /* and that it is marked active as soon as the irq could fire. */
11078 smp_wmb();
11079}
11080
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011081static int intel_gen2_queue_flip(struct drm_device *dev,
11082 struct drm_crtc *crtc,
11083 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011084 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011085 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011086 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011087{
John Harrison6258fbe2015-05-29 17:43:48 +010011088 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011089 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011090 u32 flip_mask;
11091 int ret;
11092
John Harrison5fb9de12015-05-29 17:44:07 +010011093 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011094 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011095 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011096
11097 /* Can't queue multiple flips, so wait for the previous
11098 * one to finish before executing the next.
11099 */
11100 if (intel_crtc->plane)
11101 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11102 else
11103 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011104 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11105 intel_ring_emit(ring, MI_NOOP);
11106 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11107 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11108 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011109 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011110 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000011111
Chris Wilson60426392015-10-10 10:44:32 +010011112 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011113 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011114}
11115
11116static int intel_gen3_queue_flip(struct drm_device *dev,
11117 struct drm_crtc *crtc,
11118 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011119 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011120 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011121 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011122{
John Harrison6258fbe2015-05-29 17:43:48 +010011123 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011124 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011125 u32 flip_mask;
11126 int ret;
11127
John Harrison5fb9de12015-05-29 17:44:07 +010011128 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011129 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011130 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011131
11132 if (intel_crtc->plane)
11133 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11134 else
11135 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011136 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11137 intel_ring_emit(ring, MI_NOOP);
11138 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
11139 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11140 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011141 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011142 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011143
Chris Wilson60426392015-10-10 10:44:32 +010011144 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011145 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011146}
11147
11148static int intel_gen4_queue_flip(struct drm_device *dev,
11149 struct drm_crtc *crtc,
11150 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011151 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011152 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011153 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011154{
John Harrison6258fbe2015-05-29 17:43:48 +010011155 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011156 struct drm_i915_private *dev_priv = dev->dev_private;
11157 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11158 uint32_t pf, pipesrc;
11159 int ret;
11160
John Harrison5fb9de12015-05-29 17:44:07 +010011161 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011162 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011163 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011164
11165 /* i965+ uses the linear or tiled offsets from the
11166 * Display Registers (which do not change across a page-flip)
11167 * so we need only reprogram the base address.
11168 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020011169 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11170 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11171 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011172 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020011173 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011174
11175 /* XXX Enabling the panel-fitter across page-flip is so far
11176 * untested on non-native modes, so ignore it for now.
11177 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11178 */
11179 pf = 0;
11180 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011181 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011182
Chris Wilson60426392015-10-10 10:44:32 +010011183 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011184 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011185}
11186
11187static int intel_gen6_queue_flip(struct drm_device *dev,
11188 struct drm_crtc *crtc,
11189 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011190 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011191 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011192 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011193{
John Harrison6258fbe2015-05-29 17:43:48 +010011194 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011195 struct drm_i915_private *dev_priv = dev->dev_private;
11196 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11197 uint32_t pf, pipesrc;
11198 int ret;
11199
John Harrison5fb9de12015-05-29 17:44:07 +010011200 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011201 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011202 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011203
Daniel Vetter6d90c952012-04-26 23:28:05 +020011204 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11205 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11206 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011207 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011208
Chris Wilson99d9acd2012-04-17 20:37:00 +010011209 /* Contrary to the suggestions in the documentation,
11210 * "Enable Panel Fitter" does not seem to be required when page
11211 * flipping with a non-native mode, and worse causes a normal
11212 * modeset to fail.
11213 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11214 */
11215 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011216 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011217 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011218
Chris Wilson60426392015-10-10 10:44:32 +010011219 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011220 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011221}
11222
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011223static int intel_gen7_queue_flip(struct drm_device *dev,
11224 struct drm_crtc *crtc,
11225 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011226 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011227 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011228 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011229{
John Harrison6258fbe2015-05-29 17:43:48 +010011230 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011231 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011232 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010011233 int len, ret;
11234
Robin Schroereba905b2014-05-18 02:24:50 +020011235 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011236 case PLANE_A:
11237 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11238 break;
11239 case PLANE_B:
11240 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11241 break;
11242 case PLANE_C:
11243 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11244 break;
11245 default:
11246 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011247 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011248 }
11249
Chris Wilsonffe74d72013-08-26 20:58:12 +010011250 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011251 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011252 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011253 /*
11254 * On Gen 8, SRM is now taking an extra dword to accommodate
11255 * 48bits addresses, and we need a NOOP for the batch size to
11256 * stay even.
11257 */
11258 if (IS_GEN8(dev))
11259 len += 2;
11260 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011261
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011262 /*
11263 * BSpec MI_DISPLAY_FLIP for IVB:
11264 * "The full packet must be contained within the same cache line."
11265 *
11266 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11267 * cacheline, if we ever start emitting more commands before
11268 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11269 * then do the cacheline alignment, and finally emit the
11270 * MI_DISPLAY_FLIP.
11271 */
John Harrisonbba09b12015-05-29 17:44:06 +010011272 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011273 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011274 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011275
John Harrison5fb9de12015-05-29 17:44:07 +010011276 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011277 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011278 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011279
Chris Wilsonffe74d72013-08-26 20:58:12 +010011280 /* Unmask the flip-done completion message. Note that the bspec says that
11281 * we should do this for both the BCS and RCS, and that we must not unmask
11282 * more than one flip event at any time (or ensure that one flip message
11283 * can be sent by waiting for flip-done prior to queueing new flips).
11284 * Experimentation says that BCS works despite DERRMR masking all
11285 * flip-done completion events and that unmasking all planes at once
11286 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11287 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11288 */
11289 if (ring->id == RCS) {
11290 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011291 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011292 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11293 DERRMR_PIPEB_PRI_FLIP_DONE |
11294 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011295 if (IS_GEN8(dev))
Arun Siluveryf1afe242015-08-04 16:22:20 +010011296 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Damien Lespiauf4768282014-04-07 20:24:34 +010011297 MI_SRM_LRM_GLOBAL_GTT);
11298 else
Arun Siluveryf1afe242015-08-04 16:22:20 +010011299 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Damien Lespiauf4768282014-04-07 20:24:34 +010011300 MI_SRM_LRM_GLOBAL_GTT);
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011301 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011302 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011303 if (IS_GEN8(dev)) {
11304 intel_ring_emit(ring, 0);
11305 intel_ring_emit(ring, MI_NOOP);
11306 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011307 }
11308
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011309 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011310 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011311 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011312 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011313
Chris Wilson60426392015-10-10 10:44:32 +010011314 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011315 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011316}
11317
Sourab Gupta84c33a62014-06-02 16:47:17 +053011318static bool use_mmio_flip(struct intel_engine_cs *ring,
11319 struct drm_i915_gem_object *obj)
11320{
11321 /*
11322 * This is not being used for older platforms, because
11323 * non-availability of flip done interrupt forces us to use
11324 * CS flips. Older platforms derive flip done using some clever
11325 * tricks involving the flip_pending status bits and vblank irqs.
11326 * So using MMIO flips there would disrupt this mechanism.
11327 */
11328
Chris Wilson8e09bf82014-07-08 10:40:30 +010011329 if (ring == NULL)
11330 return true;
11331
Sourab Gupta84c33a62014-06-02 16:47:17 +053011332 if (INTEL_INFO(ring->dev)->gen < 5)
11333 return false;
11334
11335 if (i915.use_mmio_flip < 0)
11336 return false;
11337 else if (i915.use_mmio_flip > 0)
11338 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011339 else if (i915.enable_execlists)
11340 return true;
Alex Goinsfd8e0582015-11-25 18:43:38 -080011341 else if (obj->base.dma_buf &&
11342 !reservation_object_test_signaled_rcu(obj->base.dma_buf->resv,
11343 false))
11344 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011345 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011346 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011347}
11348
Chris Wilson60426392015-10-10 10:44:32 +010011349static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011350 unsigned int rotation,
Chris Wilson60426392015-10-10 10:44:32 +010011351 struct intel_unpin_work *work)
Damien Lespiauff944562014-11-20 14:58:16 +000011352{
11353 struct drm_device *dev = intel_crtc->base.dev;
11354 struct drm_i915_private *dev_priv = dev->dev_private;
11355 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011356 const enum pipe pipe = intel_crtc->pipe;
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011357 u32 ctl, stride, tile_height;
Damien Lespiauff944562014-11-20 14:58:16 +000011358
11359 ctl = I915_READ(PLANE_CTL(pipe, 0));
11360 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011361 switch (fb->modifier[0]) {
11362 case DRM_FORMAT_MOD_NONE:
11363 break;
11364 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011365 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011366 break;
11367 case I915_FORMAT_MOD_Y_TILED:
11368 ctl |= PLANE_CTL_TILED_Y;
11369 break;
11370 case I915_FORMAT_MOD_Yf_TILED:
11371 ctl |= PLANE_CTL_TILED_YF;
11372 break;
11373 default:
11374 MISSING_CASE(fb->modifier[0]);
11375 }
Damien Lespiauff944562014-11-20 14:58:16 +000011376
11377 /*
11378 * The stride is either expressed as a multiple of 64 bytes chunks for
11379 * linear buffers or in number of tiles for tiled buffers.
11380 */
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011381 if (intel_rotation_90_or_270(rotation)) {
11382 /* stride = Surface height in tiles */
Ville Syrjälä832be822016-01-12 21:08:33 +020011383 tile_height = intel_tile_height(dev_priv, fb->modifier[0], 0);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011384 stride = DIV_ROUND_UP(fb->height, tile_height);
11385 } else {
11386 stride = fb->pitches[0] /
Ville Syrjälä7b49f942016-01-12 21:08:32 +020011387 intel_fb_stride_alignment(dev_priv, fb->modifier[0],
11388 fb->pixel_format);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011389 }
Damien Lespiauff944562014-11-20 14:58:16 +000011390
11391 /*
11392 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11393 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11394 */
11395 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11396 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11397
Chris Wilson60426392015-10-10 10:44:32 +010011398 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
Damien Lespiauff944562014-11-20 14:58:16 +000011399 POSTING_READ(PLANE_SURF(pipe, 0));
11400}
11401
Chris Wilson60426392015-10-10 10:44:32 +010011402static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11403 struct intel_unpin_work *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011404{
11405 struct drm_device *dev = intel_crtc->base.dev;
11406 struct drm_i915_private *dev_priv = dev->dev_private;
11407 struct intel_framebuffer *intel_fb =
11408 to_intel_framebuffer(intel_crtc->base.primary->fb);
11409 struct drm_i915_gem_object *obj = intel_fb->obj;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011410 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011411 u32 dspcntr;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011412
Sourab Gupta84c33a62014-06-02 16:47:17 +053011413 dspcntr = I915_READ(reg);
11414
Damien Lespiauc5d97472014-10-25 00:11:11 +010011415 if (obj->tiling_mode != I915_TILING_NONE)
11416 dspcntr |= DISPPLANE_TILED;
11417 else
11418 dspcntr &= ~DISPPLANE_TILED;
11419
Sourab Gupta84c33a62014-06-02 16:47:17 +053011420 I915_WRITE(reg, dspcntr);
11421
Chris Wilson60426392015-10-10 10:44:32 +010011422 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011423 POSTING_READ(DSPSURF(intel_crtc->plane));
Damien Lespiauff944562014-11-20 14:58:16 +000011424}
11425
11426/*
11427 * XXX: This is the temporary way to update the plane registers until we get
11428 * around to using the usual plane update functions for MMIO flips
11429 */
Chris Wilson60426392015-10-10 10:44:32 +010011430static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
Damien Lespiauff944562014-11-20 14:58:16 +000011431{
Chris Wilson60426392015-10-10 10:44:32 +010011432 struct intel_crtc *crtc = mmio_flip->crtc;
11433 struct intel_unpin_work *work;
Damien Lespiauff944562014-11-20 14:58:16 +000011434
Chris Wilson60426392015-10-10 10:44:32 +010011435 spin_lock_irq(&crtc->base.dev->event_lock);
11436 work = crtc->unpin_work;
11437 spin_unlock_irq(&crtc->base.dev->event_lock);
11438 if (work == NULL)
11439 return;
Damien Lespiauff944562014-11-20 14:58:16 +000011440
Chris Wilson60426392015-10-10 10:44:32 +010011441 intel_mark_page_flip_active(work);
Damien Lespiauff944562014-11-20 14:58:16 +000011442
Chris Wilson60426392015-10-10 10:44:32 +010011443 intel_pipe_update_start(crtc);
11444
11445 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011446 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011447 else
11448 /* use_mmio_flip() retricts MMIO flips to ilk+ */
Chris Wilson60426392015-10-10 10:44:32 +010011449 ilk_do_mmio_flip(crtc, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011450
Chris Wilson60426392015-10-10 10:44:32 +010011451 intel_pipe_update_end(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011452}
11453
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011454static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011455{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011456 struct intel_mmio_flip *mmio_flip =
11457 container_of(work, struct intel_mmio_flip, work);
Alex Goinsfd8e0582015-11-25 18:43:38 -080011458 struct intel_framebuffer *intel_fb =
11459 to_intel_framebuffer(mmio_flip->crtc->base.primary->fb);
11460 struct drm_i915_gem_object *obj = intel_fb->obj;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011461
Chris Wilson60426392015-10-10 10:44:32 +010011462 if (mmio_flip->req) {
Daniel Vettereed29a52015-05-21 14:21:25 +020011463 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011464 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011465 false, NULL,
11466 &mmio_flip->i915->rps.mmioflips));
Chris Wilson60426392015-10-10 10:44:32 +010011467 i915_gem_request_unreference__unlocked(mmio_flip->req);
11468 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011469
Alex Goinsfd8e0582015-11-25 18:43:38 -080011470 /* For framebuffer backed by dmabuf, wait for fence */
11471 if (obj->base.dma_buf)
11472 WARN_ON(reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
11473 false, false,
11474 MAX_SCHEDULE_TIMEOUT) < 0);
11475
Chris Wilson60426392015-10-10 10:44:32 +010011476 intel_do_mmio_flip(mmio_flip);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011477 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011478}
11479
11480static int intel_queue_mmio_flip(struct drm_device *dev,
11481 struct drm_crtc *crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011482 struct drm_i915_gem_object *obj)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011483{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011484 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011485
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011486 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11487 if (mmio_flip == NULL)
11488 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011489
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011490 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011491 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011492 mmio_flip->crtc = to_intel_crtc(crtc);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011493 mmio_flip->rotation = crtc->primary->state->rotation;
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011494
11495 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11496 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011497
Sourab Gupta84c33a62014-06-02 16:47:17 +053011498 return 0;
11499}
11500
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011501static int intel_default_queue_flip(struct drm_device *dev,
11502 struct drm_crtc *crtc,
11503 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011504 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011505 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011506 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011507{
11508 return -ENODEV;
11509}
11510
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011511static bool __intel_pageflip_stall_check(struct drm_device *dev,
11512 struct drm_crtc *crtc)
11513{
11514 struct drm_i915_private *dev_priv = dev->dev_private;
11515 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11516 struct intel_unpin_work *work = intel_crtc->unpin_work;
11517 u32 addr;
11518
11519 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11520 return true;
11521
Chris Wilson908565c2015-08-12 13:08:22 +010011522 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11523 return false;
11524
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011525 if (!work->enable_stall_check)
11526 return false;
11527
11528 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011529 if (work->flip_queued_req &&
11530 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011531 return false;
11532
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011533 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011534 }
11535
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011536 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011537 return false;
11538
11539 /* Potential stall - if we see that the flip has happened,
11540 * assume a missed interrupt. */
11541 if (INTEL_INFO(dev)->gen >= 4)
11542 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11543 else
11544 addr = I915_READ(DSPADDR(intel_crtc->plane));
11545
11546 /* There is a potential issue here with a false positive after a flip
11547 * to the same address. We could address this by checking for a
11548 * non-incrementing frame counter.
11549 */
11550 return addr == work->gtt_offset;
11551}
11552
11553void intel_check_page_flip(struct drm_device *dev, int pipe)
11554{
11555 struct drm_i915_private *dev_priv = dev->dev_private;
11556 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11557 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011558 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011559
Dave Gordon6c51d462015-03-06 15:34:26 +000011560 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011561
11562 if (crtc == NULL)
11563 return;
11564
Daniel Vetterf3260382014-09-15 14:55:23 +020011565 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011566 work = intel_crtc->unpin_work;
11567 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011568 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011569 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011570 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011571 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011572 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011573 if (work != NULL &&
11574 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11575 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011576 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011577}
11578
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011579static int intel_crtc_page_flip(struct drm_crtc *crtc,
11580 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011581 struct drm_pending_vblank_event *event,
11582 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011583{
11584 struct drm_device *dev = crtc->dev;
11585 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011586 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011587 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011588 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011589 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011590 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011591 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011592 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011593 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011594 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011595 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011596
Matt Roper2ff8fde2014-07-08 07:50:07 -070011597 /*
11598 * drm_mode_page_flip_ioctl() should already catch this, but double
11599 * check to be safe. In the future we may enable pageflipping from
11600 * a disabled primary plane.
11601 */
11602 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11603 return -EBUSY;
11604
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011605 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011606 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011607 return -EINVAL;
11608
11609 /*
11610 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11611 * Note that pitch changes could also affect these register.
11612 */
11613 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011614 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11615 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011616 return -EINVAL;
11617
Chris Wilsonf900db42014-02-20 09:26:13 +000011618 if (i915_terminally_wedged(&dev_priv->gpu_error))
11619 goto out_hang;
11620
Daniel Vetterb14c5672013-09-19 12:18:32 +020011621 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011622 if (work == NULL)
11623 return -ENOMEM;
11624
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011625 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011626 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011627 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011628 INIT_WORK(&work->work, intel_unpin_work_fn);
11629
Daniel Vetter87b6b102014-05-15 15:33:46 +020011630 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011631 if (ret)
11632 goto free_work;
11633
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011634 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011635 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011636 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011637 /* Before declaring the flip queue wedged, check if
11638 * the hardware completed the operation behind our backs.
11639 */
11640 if (__intel_pageflip_stall_check(dev, crtc)) {
11641 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11642 page_flip_completed(intel_crtc);
11643 } else {
11644 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011645 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011646
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011647 drm_crtc_vblank_put(crtc);
11648 kfree(work);
11649 return -EBUSY;
11650 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011651 }
11652 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011653 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011654
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011655 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11656 flush_workqueue(dev_priv->wq);
11657
Jesse Barnes75dfca82010-02-10 15:09:44 -080011658 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011659 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011660 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011661
Matt Roperf4510a22014-04-01 15:22:40 -070011662 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011663 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011664
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011665 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011666
Chris Wilson89ed88b2015-02-16 14:31:49 +000011667 ret = i915_mutex_lock_interruptible(dev);
11668 if (ret)
11669 goto cleanup;
11670
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011671 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011672 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011673
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011674 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030011675 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011676
Wayne Boyer666a4532015-12-09 12:29:35 -080011677 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011678 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011679 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011680 /* vlv: DISPLAY_FLIP fails to change tiling */
11681 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011682 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011683 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011684 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011685 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011686 if (ring == NULL || ring->id != RCS)
11687 ring = &dev_priv->ring[BCS];
11688 } else {
11689 ring = &dev_priv->ring[RCS];
11690 }
11691
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011692 mmio_flip = use_mmio_flip(ring, obj);
11693
11694 /* When using CS flips, we want to emit semaphores between rings.
11695 * However, when using mmio flips we will create a task to do the
11696 * synchronisation, so all we want here is to pin the framebuffer
11697 * into the display plane and skip any waits.
11698 */
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011699 if (!mmio_flip) {
11700 ret = i915_gem_object_sync(obj, ring, &request);
11701 if (ret)
11702 goto cleanup_pending;
11703 }
11704
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011705 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011706 crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011707 if (ret)
11708 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011709
Tvrtko Ursulindedf2782015-09-21 10:45:35 +010011710 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11711 obj, 0);
11712 work->gtt_offset += intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011713
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011714 if (mmio_flip) {
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011715 ret = intel_queue_mmio_flip(dev, crtc, obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011716 if (ret)
11717 goto cleanup_unpin;
11718
John Harrisonf06cc1b2014-11-24 18:49:37 +000011719 i915_gem_request_assign(&work->flip_queued_req,
11720 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011721 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011722 if (!request) {
11723 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11724 if (ret)
11725 goto cleanup_unpin;
11726 }
11727
11728 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011729 page_flip_flags);
11730 if (ret)
11731 goto cleanup_unpin;
11732
John Harrison6258fbe2015-05-29 17:43:48 +010011733 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011734 }
11735
John Harrison91af1272015-06-18 13:14:56 +010011736 if (request)
John Harrison75289872015-05-29 17:43:49 +010011737 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011738
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011739 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011740 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011741
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011742 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011743 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011744 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011745
Paulo Zanonid029bca2015-10-15 10:44:46 -030011746 intel_fbc_deactivate(intel_crtc);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011747 intel_frontbuffer_flip_prepare(dev,
11748 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011749
Jesse Barnese5510fa2010-07-01 16:48:37 -070011750 trace_i915_flip_request(intel_crtc->plane, obj);
11751
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011752 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011753
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011754cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011755 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011756cleanup_pending:
John Harrison91af1272015-06-18 13:14:56 +010011757 if (request)
11758 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011759 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011760 mutex_unlock(&dev->struct_mutex);
11761cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011762 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011763 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011764
Chris Wilson89ed88b2015-02-16 14:31:49 +000011765 drm_gem_object_unreference_unlocked(&obj->base);
11766 drm_framebuffer_unreference(work->old_fb);
11767
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011768 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011769 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011770 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011771
Daniel Vetter87b6b102014-05-15 15:33:46 +020011772 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011773free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011774 kfree(work);
11775
Chris Wilsonf900db42014-02-20 09:26:13 +000011776 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011777 struct drm_atomic_state *state;
11778 struct drm_plane_state *plane_state;
11779
Chris Wilsonf900db42014-02-20 09:26:13 +000011780out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011781 state = drm_atomic_state_alloc(dev);
11782 if (!state)
11783 return -ENOMEM;
11784 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11785
11786retry:
11787 plane_state = drm_atomic_get_plane_state(state, primary);
11788 ret = PTR_ERR_OR_ZERO(plane_state);
11789 if (!ret) {
11790 drm_atomic_set_fb_for_plane(plane_state, fb);
11791
11792 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11793 if (!ret)
11794 ret = drm_atomic_commit(state);
11795 }
11796
11797 if (ret == -EDEADLK) {
11798 drm_modeset_backoff(state->acquire_ctx);
11799 drm_atomic_state_clear(state);
11800 goto retry;
11801 }
11802
11803 if (ret)
11804 drm_atomic_state_free(state);
11805
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011806 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011807 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011808 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011809 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011810 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011811 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011812 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011813}
11814
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011815
11816/**
11817 * intel_wm_need_update - Check whether watermarks need updating
11818 * @plane: drm plane
11819 * @state: new plane state
11820 *
11821 * Check current plane state versus the new one to determine whether
11822 * watermarks need to be recalculated.
11823 *
11824 * Returns true or false.
11825 */
11826static bool intel_wm_need_update(struct drm_plane *plane,
11827 struct drm_plane_state *state)
11828{
Matt Roperd21fbe82015-09-24 15:53:12 -070011829 struct intel_plane_state *new = to_intel_plane_state(state);
11830 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11831
11832 /* Update watermarks on tiling or size changes. */
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011833 if (new->visible != cur->visible)
11834 return true;
11835
11836 if (!cur->base.fb || !new->base.fb)
11837 return false;
11838
11839 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11840 cur->base.rotation != new->base.rotation ||
Matt Roperd21fbe82015-09-24 15:53:12 -070011841 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11842 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11843 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11844 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011845 return true;
11846
11847 return false;
11848}
11849
Matt Roperd21fbe82015-09-24 15:53:12 -070011850static bool needs_scaling(struct intel_plane_state *state)
11851{
11852 int src_w = drm_rect_width(&state->src) >> 16;
11853 int src_h = drm_rect_height(&state->src) >> 16;
11854 int dst_w = drm_rect_width(&state->dst);
11855 int dst_h = drm_rect_height(&state->dst);
11856
11857 return (src_w != dst_w || src_h != dst_h);
11858}
11859
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011860int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11861 struct drm_plane_state *plane_state)
11862{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011863 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011864 struct drm_crtc *crtc = crtc_state->crtc;
11865 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11866 struct drm_plane *plane = plane_state->plane;
11867 struct drm_device *dev = crtc->dev;
11868 struct drm_i915_private *dev_priv = dev->dev_private;
11869 struct intel_plane_state *old_plane_state =
11870 to_intel_plane_state(plane->state);
11871 int idx = intel_crtc->base.base.id, ret;
11872 int i = drm_plane_index(plane);
11873 bool mode_changed = needs_modeset(crtc_state);
11874 bool was_crtc_enabled = crtc->state->active;
11875 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011876 bool turn_off, turn_on, visible, was_visible;
11877 struct drm_framebuffer *fb = plane_state->fb;
11878
11879 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11880 plane->type != DRM_PLANE_TYPE_CURSOR) {
11881 ret = skl_update_scaler_plane(
11882 to_intel_crtc_state(crtc_state),
11883 to_intel_plane_state(plane_state));
11884 if (ret)
11885 return ret;
11886 }
11887
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011888 was_visible = old_plane_state->visible;
11889 visible = to_intel_plane_state(plane_state)->visible;
11890
11891 if (!was_crtc_enabled && WARN_ON(was_visible))
11892 was_visible = false;
11893
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010011894 /*
11895 * Visibility is calculated as if the crtc was on, but
11896 * after scaler setup everything depends on it being off
11897 * when the crtc isn't active.
11898 */
11899 if (!is_crtc_enabled)
11900 to_intel_plane_state(plane_state)->visible = visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011901
11902 if (!was_visible && !visible)
11903 return 0;
11904
11905 turn_off = was_visible && (!visible || mode_changed);
11906 turn_on = visible && (!was_visible || mode_changed);
11907
11908 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11909 plane->base.id, fb ? fb->base.id : -1);
11910
11911 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11912 plane->base.id, was_visible, visible,
11913 turn_off, turn_on, mode_changed);
11914
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011915 if (turn_on || turn_off) {
11916 pipe_config->wm_changed = true;
11917
Ville Syrjälä852eb002015-06-24 22:00:07 +030011918 /* must disable cxsr around plane enable/disable */
11919 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11920 if (is_crtc_enabled)
11921 intel_crtc->atomic.wait_vblank = true;
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011922 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011923 }
11924 } else if (intel_wm_need_update(plane, plane_state)) {
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011925 pipe_config->wm_changed = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011926 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011927
Matt Roper396e33a2016-01-06 11:34:30 -080011928 /* Pre-gen9 platforms need two-step watermark updates */
11929 if (pipe_config->wm_changed && INTEL_INFO(dev)->gen < 9 &&
11930 dev_priv->display.optimize_watermarks)
11931 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
11932
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011933 if (visible || was_visible)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011934 intel_crtc->atomic.fb_bits |=
11935 to_intel_plane(plane)->frontbuffer_bit;
11936
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011937 switch (plane->type) {
11938 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011939 intel_crtc->atomic.pre_disable_primary = turn_off;
11940 intel_crtc->atomic.post_enable_primary = turn_on;
11941
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011942 if (turn_off) {
11943 /*
11944 * FIXME: Actually if we will still have any other
11945 * plane enabled on the pipe we could let IPS enabled
11946 * still, but for now lets consider that when we make
11947 * primary invisible by setting DSPCNTR to 0 on
11948 * update_primary_plane function IPS needs to be
11949 * disable.
11950 */
11951 intel_crtc->atomic.disable_ips = true;
11952
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011953 intel_crtc->atomic.disable_fbc = true;
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011954 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011955
11956 /*
11957 * FBC does not work on some platforms for rotated
11958 * planes, so disable it when rotation is not 0 and
11959 * update it when rotation is set back to 0.
11960 *
11961 * FIXME: This is redundant with the fbc update done in
11962 * the primary plane enable function except that that
11963 * one is done too late. We eventually need to unify
11964 * this.
11965 */
11966
11967 if (visible &&
11968 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11969 dev_priv->fbc.crtc == intel_crtc &&
11970 plane_state->rotation != BIT(DRM_ROTATE_0))
11971 intel_crtc->atomic.disable_fbc = true;
11972
11973 /*
11974 * BDW signals flip done immediately if the plane
11975 * is disabled, even if the plane enable is already
11976 * armed to occur at the next vblank :(
11977 */
11978 if (turn_on && IS_BROADWELL(dev))
11979 intel_crtc->atomic.wait_vblank = true;
11980
11981 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11982 break;
11983 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011984 break;
11985 case DRM_PLANE_TYPE_OVERLAY:
Matt Roperd21fbe82015-09-24 15:53:12 -070011986 /*
11987 * WaCxSRDisabledForSpriteScaling:ivb
11988 *
11989 * cstate->update_wm was already set above, so this flag will
11990 * take effect when we commit and program watermarks.
11991 */
11992 if (IS_IVYBRIDGE(dev) &&
11993 needs_scaling(to_intel_plane_state(plane_state)) &&
11994 !needs_scaling(old_plane_state)) {
11995 to_intel_crtc_state(crtc_state)->disable_lp_wm = true;
11996 } else if (turn_off && !mode_changed) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011997 intel_crtc->atomic.wait_vblank = true;
11998 intel_crtc->atomic.update_sprite_watermarks |=
11999 1 << i;
12000 }
Matt Roperd21fbe82015-09-24 15:53:12 -070012001
12002 break;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012003 }
12004 return 0;
12005}
12006
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012007static bool encoders_cloneable(const struct intel_encoder *a,
12008 const struct intel_encoder *b)
12009{
12010 /* masks could be asymmetric, so check both ways */
12011 return a == b || (a->cloneable & (1 << b->type) &&
12012 b->cloneable & (1 << a->type));
12013}
12014
12015static bool check_single_encoder_cloning(struct drm_atomic_state *state,
12016 struct intel_crtc *crtc,
12017 struct intel_encoder *encoder)
12018{
12019 struct intel_encoder *source_encoder;
12020 struct drm_connector *connector;
12021 struct drm_connector_state *connector_state;
12022 int i;
12023
12024 for_each_connector_in_state(state, connector, connector_state, i) {
12025 if (connector_state->crtc != &crtc->base)
12026 continue;
12027
12028 source_encoder =
12029 to_intel_encoder(connector_state->best_encoder);
12030 if (!encoders_cloneable(encoder, source_encoder))
12031 return false;
12032 }
12033
12034 return true;
12035}
12036
12037static bool check_encoder_cloning(struct drm_atomic_state *state,
12038 struct intel_crtc *crtc)
12039{
12040 struct intel_encoder *encoder;
12041 struct drm_connector *connector;
12042 struct drm_connector_state *connector_state;
12043 int i;
12044
12045 for_each_connector_in_state(state, connector, connector_state, i) {
12046 if (connector_state->crtc != &crtc->base)
12047 continue;
12048
12049 encoder = to_intel_encoder(connector_state->best_encoder);
12050 if (!check_single_encoder_cloning(state, crtc, encoder))
12051 return false;
12052 }
12053
12054 return true;
12055}
12056
12057static int intel_crtc_atomic_check(struct drm_crtc *crtc,
12058 struct drm_crtc_state *crtc_state)
12059{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012060 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020012061 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012062 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012063 struct intel_crtc_state *pipe_config =
12064 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012065 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012066 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012067 bool mode_changed = needs_modeset(crtc_state);
12068
12069 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
12070 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
12071 return -EINVAL;
12072 }
12073
Ville Syrjälä852eb002015-06-24 22:00:07 +030012074 if (mode_changed && !crtc_state->active)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012075 pipe_config->wm_changed = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012076
Maarten Lankhorstad421372015-06-15 12:33:42 +020012077 if (mode_changed && crtc_state->enable &&
12078 dev_priv->display.crtc_compute_clock &&
12079 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
12080 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
12081 pipe_config);
12082 if (ret)
12083 return ret;
12084 }
12085
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012086 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012087 if (dev_priv->display.compute_pipe_wm) {
12088 ret = dev_priv->display.compute_pipe_wm(intel_crtc, state);
Matt Roper396e33a2016-01-06 11:34:30 -080012089 if (ret) {
12090 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070012091 return ret;
Matt Roper396e33a2016-01-06 11:34:30 -080012092 }
12093 }
12094
12095 if (dev_priv->display.compute_intermediate_wm &&
12096 !to_intel_atomic_state(state)->skip_intermediate_wm) {
12097 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
12098 return 0;
12099
12100 /*
12101 * Calculate 'intermediate' watermarks that satisfy both the
12102 * old state and the new state. We can program these
12103 * immediately.
12104 */
12105 ret = dev_priv->display.compute_intermediate_wm(crtc->dev,
12106 intel_crtc,
12107 pipe_config);
12108 if (ret) {
12109 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
12110 return ret;
12111 }
Matt Roper86c8bbb2015-09-24 15:53:16 -070012112 }
12113
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012114 if (INTEL_INFO(dev)->gen >= 9) {
12115 if (mode_changed)
12116 ret = skl_update_scaler_crtc(pipe_config);
12117
12118 if (!ret)
12119 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12120 pipe_config);
12121 }
12122
12123 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012124}
12125
Jani Nikula65b38e02015-04-13 11:26:56 +030012126static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012127 .mode_set_base_atomic = intel_pipe_set_base_atomic,
12128 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080012129 .atomic_begin = intel_begin_crtc_commit,
12130 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012131 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012132};
12133
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012134static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12135{
12136 struct intel_connector *connector;
12137
12138 for_each_intel_connector(dev, connector) {
12139 if (connector->base.encoder) {
12140 connector->base.state->best_encoder =
12141 connector->base.encoder;
12142 connector->base.state->crtc =
12143 connector->base.encoder->crtc;
12144 } else {
12145 connector->base.state->best_encoder = NULL;
12146 connector->base.state->crtc = NULL;
12147 }
12148 }
12149}
12150
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012151static void
Robin Schroereba905b2014-05-18 02:24:50 +020012152connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012153 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012154{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012155 int bpp = pipe_config->pipe_bpp;
12156
12157 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
12158 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012159 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012160
12161 /* Don't use an invalid EDID bpc value */
12162 if (connector->base.display_info.bpc &&
12163 connector->base.display_info.bpc * 3 < bpp) {
12164 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12165 bpp, connector->base.display_info.bpc*3);
12166 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12167 }
12168
12169 /* Clamp bpp to 8 on screens without EDID 1.4 */
12170 if (connector->base.display_info.bpc == 0 && bpp > 24) {
12171 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
12172 bpp);
12173 pipe_config->pipe_bpp = 24;
12174 }
12175}
12176
12177static int
12178compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012179 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012180{
12181 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012182 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012183 struct drm_connector *connector;
12184 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012185 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012186
Wayne Boyer666a4532015-12-09 12:29:35 -080012187 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012188 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012189 else if (INTEL_INFO(dev)->gen >= 5)
12190 bpp = 12*3;
12191 else
12192 bpp = 8*3;
12193
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012194
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012195 pipe_config->pipe_bpp = bpp;
12196
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012197 state = pipe_config->base.state;
12198
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012199 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012200 for_each_connector_in_state(state, connector, connector_state, i) {
12201 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012202 continue;
12203
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012204 connected_sink_compute_bpp(to_intel_connector(connector),
12205 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012206 }
12207
12208 return bpp;
12209}
12210
Daniel Vetter644db712013-09-19 14:53:58 +020012211static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12212{
12213 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12214 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012215 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012216 mode->crtc_hdisplay, mode->crtc_hsync_start,
12217 mode->crtc_hsync_end, mode->crtc_htotal,
12218 mode->crtc_vdisplay, mode->crtc_vsync_start,
12219 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12220}
12221
Daniel Vetterc0b03412013-05-28 12:05:54 +020012222static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012223 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012224 const char *context)
12225{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012226 struct drm_device *dev = crtc->base.dev;
12227 struct drm_plane *plane;
12228 struct intel_plane *intel_plane;
12229 struct intel_plane_state *state;
12230 struct drm_framebuffer *fb;
12231
12232 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12233 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012234
12235 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
12236 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12237 pipe_config->pipe_bpp, pipe_config->dither);
12238 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12239 pipe_config->has_pch_encoder,
12240 pipe_config->fdi_lanes,
12241 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12242 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12243 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012244 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012245 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012246 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012247 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12248 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12249 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012250
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012251 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012252 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012253 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012254 pipe_config->dp_m2_n2.gmch_m,
12255 pipe_config->dp_m2_n2.gmch_n,
12256 pipe_config->dp_m2_n2.link_m,
12257 pipe_config->dp_m2_n2.link_n,
12258 pipe_config->dp_m2_n2.tu);
12259
Daniel Vetter55072d12014-11-20 16:10:28 +010012260 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12261 pipe_config->has_audio,
12262 pipe_config->has_infoframe);
12263
Daniel Vetterc0b03412013-05-28 12:05:54 +020012264 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012265 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012266 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012267 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12268 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012269 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012270 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12271 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012272 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12273 crtc->num_scalers,
12274 pipe_config->scaler_state.scaler_users,
12275 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012276 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12277 pipe_config->gmch_pfit.control,
12278 pipe_config->gmch_pfit.pgm_ratios,
12279 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012280 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012281 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012282 pipe_config->pch_pfit.size,
12283 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012284 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012285 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012286
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012287 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030012288 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012289 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012290 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012291 pipe_config->ddi_pll_sel,
12292 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012293 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012294 pipe_config->dpll_hw_state.pll0,
12295 pipe_config->dpll_hw_state.pll1,
12296 pipe_config->dpll_hw_state.pll2,
12297 pipe_config->dpll_hw_state.pll3,
12298 pipe_config->dpll_hw_state.pll6,
12299 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012300 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012301 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012302 pipe_config->dpll_hw_state.pcsdw12);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070012303 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012304 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12305 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12306 pipe_config->ddi_pll_sel,
12307 pipe_config->dpll_hw_state.ctrl1,
12308 pipe_config->dpll_hw_state.cfgcr1,
12309 pipe_config->dpll_hw_state.cfgcr2);
12310 } else if (HAS_DDI(dev)) {
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012311 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012312 pipe_config->ddi_pll_sel,
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012313 pipe_config->dpll_hw_state.wrpll,
12314 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012315 } else {
12316 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12317 "fp0: 0x%x, fp1: 0x%x\n",
12318 pipe_config->dpll_hw_state.dpll,
12319 pipe_config->dpll_hw_state.dpll_md,
12320 pipe_config->dpll_hw_state.fp0,
12321 pipe_config->dpll_hw_state.fp1);
12322 }
12323
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012324 DRM_DEBUG_KMS("planes on this crtc\n");
12325 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12326 intel_plane = to_intel_plane(plane);
12327 if (intel_plane->pipe != crtc->pipe)
12328 continue;
12329
12330 state = to_intel_plane_state(plane->state);
12331 fb = state->base.fb;
12332 if (!fb) {
12333 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12334 "disabled, scaler_id = %d\n",
12335 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12336 plane->base.id, intel_plane->pipe,
12337 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12338 drm_plane_index(plane), state->scaler_id);
12339 continue;
12340 }
12341
12342 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12343 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12344 plane->base.id, intel_plane->pipe,
12345 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12346 drm_plane_index(plane));
12347 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12348 fb->base.id, fb->width, fb->height, fb->pixel_format);
12349 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12350 state->scaler_id,
12351 state->src.x1 >> 16, state->src.y1 >> 16,
12352 drm_rect_width(&state->src) >> 16,
12353 drm_rect_height(&state->src) >> 16,
12354 state->dst.x1, state->dst.y1,
12355 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12356 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012357}
12358
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012359static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012360{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012361 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012362 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012363 unsigned int used_ports = 0;
12364
12365 /*
12366 * Walk the connector list instead of the encoder
12367 * list to detect the problem on ddi platforms
12368 * where there's just one encoder per digital port.
12369 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020012370 drm_for_each_connector(connector, dev) {
12371 struct drm_connector_state *connector_state;
12372 struct intel_encoder *encoder;
12373
12374 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12375 if (!connector_state)
12376 connector_state = connector->state;
12377
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012378 if (!connector_state->best_encoder)
12379 continue;
12380
12381 encoder = to_intel_encoder(connector_state->best_encoder);
12382
12383 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012384
12385 switch (encoder->type) {
12386 unsigned int port_mask;
12387 case INTEL_OUTPUT_UNKNOWN:
12388 if (WARN_ON(!HAS_DDI(dev)))
12389 break;
12390 case INTEL_OUTPUT_DISPLAYPORT:
12391 case INTEL_OUTPUT_HDMI:
12392 case INTEL_OUTPUT_EDP:
12393 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12394
12395 /* the same port mustn't appear more than once */
12396 if (used_ports & port_mask)
12397 return false;
12398
12399 used_ports |= port_mask;
12400 default:
12401 break;
12402 }
12403 }
12404
12405 return true;
12406}
12407
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012408static void
12409clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12410{
12411 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012412 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012413 struct intel_dpll_hw_state dpll_hw_state;
12414 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012415 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012416 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012417
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012418 /* FIXME: before the switch to atomic started, a new pipe_config was
12419 * kzalloc'd. Code that depends on any field being zero should be
12420 * fixed, so that the crtc_state can be safely duplicated. For now,
12421 * only fields that are know to not cause problems are preserved. */
12422
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012423 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012424 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012425 shared_dpll = crtc_state->shared_dpll;
12426 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012427 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012428 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012429
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012430 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012431
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012432 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012433 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012434 crtc_state->shared_dpll = shared_dpll;
12435 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012436 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012437 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012438}
12439
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012440static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012441intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012442 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012443{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012444 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012445 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012446 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012447 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012448 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012449 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012450 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012451
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012452 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012453
Daniel Vettere143a212013-07-04 12:01:15 +020012454 pipe_config->cpu_transcoder =
12455 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012456
Imre Deak2960bc92013-07-30 13:36:32 +030012457 /*
12458 * Sanitize sync polarity flags based on requested ones. If neither
12459 * positive or negative polarity is requested, treat this as meaning
12460 * negative polarity.
12461 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012462 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012463 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012464 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012465
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012466 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012467 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012468 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012469
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012470 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12471 pipe_config);
12472 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012473 goto fail;
12474
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012475 /*
12476 * Determine the real pipe dimensions. Note that stereo modes can
12477 * increase the actual pipe size due to the frame doubling and
12478 * insertion of additional space for blanks between the frame. This
12479 * is stored in the crtc timings. We use the requested mode to do this
12480 * computation to clearly distinguish it from the adjusted mode, which
12481 * can be changed by the connectors in the below retry loop.
12482 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012483 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012484 &pipe_config->pipe_src_w,
12485 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012486
Daniel Vettere29c22c2013-02-21 00:00:16 +010012487encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012488 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012489 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012490 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012491
Daniel Vetter135c81b2013-07-21 21:37:09 +020012492 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012493 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12494 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012495
Daniel Vetter7758a112012-07-08 19:40:39 +020012496 /* Pass our mode to the connectors and the CRTC to give them a chance to
12497 * adjust it according to limitations or connector properties, and also
12498 * a chance to reject the mode entirely.
12499 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012500 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012501 if (connector_state->crtc != crtc)
12502 continue;
12503
12504 encoder = to_intel_encoder(connector_state->best_encoder);
12505
Daniel Vetterefea6e82013-07-21 21:36:59 +020012506 if (!(encoder->compute_config(encoder, pipe_config))) {
12507 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012508 goto fail;
12509 }
12510 }
12511
Daniel Vetterff9a6752013-06-01 17:16:21 +020012512 /* Set default port clock if not overwritten by the encoder. Needs to be
12513 * done afterwards in case the encoder adjusts the mode. */
12514 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012515 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012516 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012517
Daniel Vettera43f6e02013-06-07 23:10:32 +020012518 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012519 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012520 DRM_DEBUG_KMS("CRTC fixup failed\n");
12521 goto fail;
12522 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012523
12524 if (ret == RETRY) {
12525 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12526 ret = -EINVAL;
12527 goto fail;
12528 }
12529
12530 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12531 retry = false;
12532 goto encoder_retry;
12533 }
12534
Daniel Vettere8fa4272015-08-12 11:43:34 +020012535 /* Dithering seems to not pass-through bits correctly when it should, so
12536 * only enable it on 6bpc panels. */
12537 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020012538 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012539 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012540
Daniel Vetter7758a112012-07-08 19:40:39 +020012541fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012542 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012543}
12544
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012545static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012546intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012547{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012548 struct drm_crtc *crtc;
12549 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012550 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012551
Ville Syrjälä76688512014-01-10 11:28:06 +020012552 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012553 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012554 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012555
12556 /* Update hwmode for vblank functions */
12557 if (crtc->state->active)
12558 crtc->hwmode = crtc->state->adjusted_mode;
12559 else
12560 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020012561
12562 /*
12563 * Update legacy state to satisfy fbc code. This can
12564 * be removed when fbc uses the atomic state.
12565 */
12566 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12567 struct drm_plane_state *plane_state = crtc->primary->state;
12568
12569 crtc->primary->fb = plane_state->fb;
12570 crtc->x = plane_state->src_x >> 16;
12571 crtc->y = plane_state->src_y >> 16;
12572 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012573 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012574}
12575
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012576static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012577{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012578 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012579
12580 if (clock1 == clock2)
12581 return true;
12582
12583 if (!clock1 || !clock2)
12584 return false;
12585
12586 diff = abs(clock1 - clock2);
12587
12588 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12589 return true;
12590
12591 return false;
12592}
12593
Daniel Vetter25c5b262012-07-08 22:08:04 +020012594#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12595 list_for_each_entry((intel_crtc), \
12596 &(dev)->mode_config.crtc_list, \
12597 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +020012598 for_each_if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012599
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012600static bool
12601intel_compare_m_n(unsigned int m, unsigned int n,
12602 unsigned int m2, unsigned int n2,
12603 bool exact)
12604{
12605 if (m == m2 && n == n2)
12606 return true;
12607
12608 if (exact || !m || !n || !m2 || !n2)
12609 return false;
12610
12611 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12612
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012613 if (n > n2) {
12614 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012615 m2 <<= 1;
12616 n2 <<= 1;
12617 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012618 } else if (n < n2) {
12619 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012620 m <<= 1;
12621 n <<= 1;
12622 }
12623 }
12624
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012625 if (n != n2)
12626 return false;
12627
12628 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012629}
12630
12631static bool
12632intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12633 struct intel_link_m_n *m2_n2,
12634 bool adjust)
12635{
12636 if (m_n->tu == m2_n2->tu &&
12637 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12638 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12639 intel_compare_m_n(m_n->link_m, m_n->link_n,
12640 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12641 if (adjust)
12642 *m2_n2 = *m_n;
12643
12644 return true;
12645 }
12646
12647 return false;
12648}
12649
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012650static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012651intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012652 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012653 struct intel_crtc_state *pipe_config,
12654 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012655{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012656 bool ret = true;
12657
12658#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12659 do { \
12660 if (!adjust) \
12661 DRM_ERROR(fmt, ##__VA_ARGS__); \
12662 else \
12663 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12664 } while (0)
12665
Daniel Vetter66e985c2013-06-05 13:34:20 +020012666#define PIPE_CONF_CHECK_X(name) \
12667 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012668 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012669 "(expected 0x%08x, found 0x%08x)\n", \
12670 current_config->name, \
12671 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012672 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012673 }
12674
Daniel Vetter08a24032013-04-19 11:25:34 +020012675#define PIPE_CONF_CHECK_I(name) \
12676 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012677 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012678 "(expected %i, found %i)\n", \
12679 current_config->name, \
12680 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012681 ret = false; \
12682 }
12683
12684#define PIPE_CONF_CHECK_M_N(name) \
12685 if (!intel_compare_link_m_n(&current_config->name, \
12686 &pipe_config->name,\
12687 adjust)) { \
12688 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12689 "(expected tu %i gmch %i/%i link %i/%i, " \
12690 "found tu %i, gmch %i/%i link %i/%i)\n", \
12691 current_config->name.tu, \
12692 current_config->name.gmch_m, \
12693 current_config->name.gmch_n, \
12694 current_config->name.link_m, \
12695 current_config->name.link_n, \
12696 pipe_config->name.tu, \
12697 pipe_config->name.gmch_m, \
12698 pipe_config->name.gmch_n, \
12699 pipe_config->name.link_m, \
12700 pipe_config->name.link_n); \
12701 ret = false; \
12702 }
12703
12704#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12705 if (!intel_compare_link_m_n(&current_config->name, \
12706 &pipe_config->name, adjust) && \
12707 !intel_compare_link_m_n(&current_config->alt_name, \
12708 &pipe_config->name, adjust)) { \
12709 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12710 "(expected tu %i gmch %i/%i link %i/%i, " \
12711 "or tu %i gmch %i/%i link %i/%i, " \
12712 "found tu %i, gmch %i/%i link %i/%i)\n", \
12713 current_config->name.tu, \
12714 current_config->name.gmch_m, \
12715 current_config->name.gmch_n, \
12716 current_config->name.link_m, \
12717 current_config->name.link_n, \
12718 current_config->alt_name.tu, \
12719 current_config->alt_name.gmch_m, \
12720 current_config->alt_name.gmch_n, \
12721 current_config->alt_name.link_m, \
12722 current_config->alt_name.link_n, \
12723 pipe_config->name.tu, \
12724 pipe_config->name.gmch_m, \
12725 pipe_config->name.gmch_n, \
12726 pipe_config->name.link_m, \
12727 pipe_config->name.link_n); \
12728 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012729 }
12730
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012731/* This is required for BDW+ where there is only one set of registers for
12732 * switching between high and low RR.
12733 * This macro can be used whenever a comparison has to be made between one
12734 * hw state and multiple sw state variables.
12735 */
12736#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12737 if ((current_config->name != pipe_config->name) && \
12738 (current_config->alt_name != pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012739 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012740 "(expected %i or %i, found %i)\n", \
12741 current_config->name, \
12742 current_config->alt_name, \
12743 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012744 ret = false; \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012745 }
12746
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012747#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12748 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012749 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012750 "(expected %i, found %i)\n", \
12751 current_config->name & (mask), \
12752 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012753 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012754 }
12755
Ville Syrjälä5e550652013-09-06 23:29:07 +030012756#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12757 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012758 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012759 "(expected %i, found %i)\n", \
12760 current_config->name, \
12761 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012762 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012763 }
12764
Daniel Vetterbb760062013-06-06 14:55:52 +020012765#define PIPE_CONF_QUIRK(quirk) \
12766 ((current_config->quirks | pipe_config->quirks) & (quirk))
12767
Daniel Vettereccb1402013-05-22 00:50:22 +020012768 PIPE_CONF_CHECK_I(cpu_transcoder);
12769
Daniel Vetter08a24032013-04-19 11:25:34 +020012770 PIPE_CONF_CHECK_I(has_pch_encoder);
12771 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012772 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012773
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012774 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012775 PIPE_CONF_CHECK_I(lane_count);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012776
12777 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012778 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012779
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012780 if (current_config->has_drrs)
12781 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12782 } else
12783 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012784
Jani Nikulaa65347b2015-11-27 12:21:46 +020012785 PIPE_CONF_CHECK_I(has_dsi_encoder);
12786
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012787 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12788 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12789 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12790 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12791 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12792 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012793
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012794 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12795 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12796 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12797 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12798 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12799 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012800
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012801 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020012802 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012803 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
Wayne Boyer666a4532015-12-09 12:29:35 -080012804 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012805 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012806 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012807
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012808 PIPE_CONF_CHECK_I(has_audio);
12809
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012810 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012811 DRM_MODE_FLAG_INTERLACE);
12812
Daniel Vetterbb760062013-06-06 14:55:52 +020012813 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012814 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012815 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012816 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012817 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012818 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012819 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012820 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012821 DRM_MODE_FLAG_NVSYNC);
12822 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012823
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012824 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012825 /* pfit ratios are autocomputed by the hw on gen4+ */
12826 if (INTEL_INFO(dev)->gen < 4)
12827 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012828 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012829
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012830 if (!adjust) {
12831 PIPE_CONF_CHECK_I(pipe_src_w);
12832 PIPE_CONF_CHECK_I(pipe_src_h);
12833
12834 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12835 if (current_config->pch_pfit.enabled) {
12836 PIPE_CONF_CHECK_X(pch_pfit.pos);
12837 PIPE_CONF_CHECK_X(pch_pfit.size);
12838 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012839
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012840 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12841 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070012842
Jesse Barnese59150d2014-01-07 13:30:45 -080012843 /* BDW+ don't expose a synchronous way to read the state */
12844 if (IS_HASWELL(dev))
12845 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012846
Ville Syrjälä282740f2013-09-04 18:30:03 +030012847 PIPE_CONF_CHECK_I(double_wide);
12848
Daniel Vetter26804af2014-06-25 22:01:55 +030012849 PIPE_CONF_CHECK_X(ddi_pll_sel);
12850
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012851 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012852 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012853 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012854 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12855 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012856 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012857 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012858 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12859 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12860 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012861
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012862 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12863 PIPE_CONF_CHECK_I(pipe_bpp);
12864
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012865 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012866 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012867
Daniel Vetter66e985c2013-06-05 13:34:20 +020012868#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012869#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012870#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012871#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012872#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012873#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012874#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012875
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012876 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012877}
12878
Damien Lespiau08db6652014-11-04 17:06:52 +000012879static void check_wm_state(struct drm_device *dev)
12880{
12881 struct drm_i915_private *dev_priv = dev->dev_private;
12882 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12883 struct intel_crtc *intel_crtc;
12884 int plane;
12885
12886 if (INTEL_INFO(dev)->gen < 9)
12887 return;
12888
12889 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12890 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12891
12892 for_each_intel_crtc(dev, intel_crtc) {
12893 struct skl_ddb_entry *hw_entry, *sw_entry;
12894 const enum pipe pipe = intel_crtc->pipe;
12895
12896 if (!intel_crtc->active)
12897 continue;
12898
12899 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012900 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012901 hw_entry = &hw_ddb.plane[pipe][plane];
12902 sw_entry = &sw_ddb->plane[pipe][plane];
12903
12904 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12905 continue;
12906
12907 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12908 "(expected (%u,%u), found (%u,%u))\n",
12909 pipe_name(pipe), plane + 1,
12910 sw_entry->start, sw_entry->end,
12911 hw_entry->start, hw_entry->end);
12912 }
12913
12914 /* cursor */
Matt Roper4969d332015-09-24 15:53:10 -070012915 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12916 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiau08db6652014-11-04 17:06:52 +000012917
12918 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12919 continue;
12920
12921 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12922 "(expected (%u,%u), found (%u,%u))\n",
12923 pipe_name(pipe),
12924 sw_entry->start, sw_entry->end,
12925 hw_entry->start, hw_entry->end);
12926 }
12927}
12928
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012929static void
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012930check_connector_state(struct drm_device *dev,
12931 struct drm_atomic_state *old_state)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012932{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012933 struct drm_connector_state *old_conn_state;
12934 struct drm_connector *connector;
12935 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012936
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012937 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12938 struct drm_encoder *encoder = connector->encoder;
12939 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012940
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012941 /* This also checks the encoder/connector hw state with the
12942 * ->get_hw_state callbacks. */
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012943 intel_connector_check_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012944
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012945 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012946 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012947 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012948}
12949
12950static void
12951check_encoder_state(struct drm_device *dev)
12952{
12953 struct intel_encoder *encoder;
12954 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012955
Damien Lespiaub2784e12014-08-05 11:29:37 +010012956 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012957 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012958 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012959
12960 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12961 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012962 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012963
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012964 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012965 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012966 continue;
12967 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012968
12969 I915_STATE_WARN(connector->base.state->crtc !=
12970 encoder->base.crtc,
12971 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012972 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012973
Rob Clarke2c719b2014-12-15 13:56:32 -050012974 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012975 "encoder's enabled state mismatch "
12976 "(expected %i, found %i)\n",
12977 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012978
12979 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012980 bool active;
12981
12982 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012983 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012984 "encoder detached but still enabled on pipe %c.\n",
12985 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012986 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012987 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012988}
12989
12990static void
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012991check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012992{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012993 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012994 struct intel_encoder *encoder;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012995 struct drm_crtc_state *old_crtc_state;
12996 struct drm_crtc *crtc;
12997 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012998
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012999 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
13000 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13001 struct intel_crtc_state *pipe_config, *sw_config;
Maarten Lankhorst7b89b8d2015-08-05 12:37:03 +020013002 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013003
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013004 if (!needs_modeset(crtc->state) &&
13005 !to_intel_crtc_state(crtc->state)->update_pipe)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013006 continue;
13007
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013008 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
13009 pipe_config = to_intel_crtc_state(old_crtc_state);
13010 memset(pipe_config, 0, sizeof(*pipe_config));
13011 pipe_config->base.crtc = crtc;
13012 pipe_config->base.state = old_state;
13013
13014 DRM_DEBUG_KMS("[CRTC:%d]\n",
13015 crtc->base.id);
13016
13017 active = dev_priv->display.get_pipe_config(intel_crtc,
13018 pipe_config);
13019
13020 /* hw state is inconsistent with the pipe quirk */
13021 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
13022 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
13023 active = crtc->state->active;
13024
13025 I915_STATE_WARN(crtc->state->active != active,
13026 "crtc active state doesn't match with hw state "
13027 "(expected %i, found %i)\n", crtc->state->active, active);
13028
13029 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
13030 "transitional active state does not match atomic hw state "
13031 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
13032
13033 for_each_encoder_on_crtc(dev, crtc, encoder) {
13034 enum pipe pipe;
13035
13036 active = encoder->get_hw_state(encoder, &pipe);
13037 I915_STATE_WARN(active != crtc->state->active,
13038 "[ENCODER:%i] active %i with crtc active %i\n",
13039 encoder->base.base.id, active, crtc->state->active);
13040
13041 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
13042 "Encoder connected to wrong pipe %c\n",
13043 pipe_name(pipe));
13044
13045 if (active)
13046 encoder->get_config(encoder, pipe_config);
13047 }
13048
13049 if (!crtc->state->active)
13050 continue;
13051
13052 sw_config = to_intel_crtc_state(crtc->state);
13053 if (!intel_pipe_config_compare(dev, sw_config,
13054 pipe_config, false)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050013055 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013056 intel_dump_pipe_config(intel_crtc, pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020013057 "[hw state]");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013058 intel_dump_pipe_config(intel_crtc, sw_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020013059 "[sw state]");
13060 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013061 }
13062}
13063
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013064static void
13065check_shared_dpll_state(struct drm_device *dev)
13066{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013067 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013068 struct intel_crtc *crtc;
13069 struct intel_dpll_hw_state dpll_hw_state;
13070 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020013071
13072 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13073 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13074 int enabled_crtcs = 0, active_crtcs = 0;
13075 bool active;
13076
13077 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
13078
13079 DRM_DEBUG_KMS("%s\n", pll->name);
13080
13081 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
13082
Rob Clarke2c719b2014-12-15 13:56:32 -050013083 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020013084 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013085 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050013086 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020013087 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050013088 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020013089 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050013090 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020013091 "pll on state mismatch (expected %i, found %i)\n",
13092 pll->on, active);
13093
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013094 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080013095 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020013096 enabled_crtcs++;
13097 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
13098 active_crtcs++;
13099 }
Rob Clarke2c719b2014-12-15 13:56:32 -050013100 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020013101 "pll active crtcs mismatch (expected %i, found %i)\n",
13102 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050013103 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020013104 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013105 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020013106
Rob Clarke2c719b2014-12-15 13:56:32 -050013107 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020013108 sizeof(dpll_hw_state)),
13109 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020013110 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020013111}
13112
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013113static void
13114intel_modeset_check_state(struct drm_device *dev,
13115 struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013116{
Damien Lespiau08db6652014-11-04 17:06:52 +000013117 check_wm_state(dev);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013118 check_connector_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013119 check_encoder_state(dev);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013120 check_crtc_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013121 check_shared_dpll_state(dev);
13122}
13123
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020013124void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030013125 int dotclock)
13126{
13127 /*
13128 * FDI already provided one idea for the dotclock.
13129 * Yell if the encoder disagrees.
13130 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013131 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030013132 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013133 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030013134}
13135
Ville Syrjälä80715b22014-05-15 20:23:23 +030013136static void update_scanline_offset(struct intel_crtc *crtc)
13137{
13138 struct drm_device *dev = crtc->base.dev;
13139
13140 /*
13141 * The scanline counter increments at the leading edge of hsync.
13142 *
13143 * On most platforms it starts counting from vtotal-1 on the
13144 * first active line. That means the scanline counter value is
13145 * always one less than what we would expect. Ie. just after
13146 * start of vblank, which also occurs at start of hsync (on the
13147 * last active line), the scanline counter will read vblank_start-1.
13148 *
13149 * On gen2 the scanline counter starts counting from 1 instead
13150 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13151 * to keep the value positive), instead of adding one.
13152 *
13153 * On HSW+ the behaviour of the scanline counter depends on the output
13154 * type. For DP ports it behaves like most other platforms, but on HDMI
13155 * there's an extra 1 line difference. So we need to add two instead of
13156 * one to the value.
13157 */
13158 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030013159 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013160 int vtotal;
13161
Ville Syrjälä124abe02015-09-08 13:40:45 +030013162 vtotal = adjusted_mode->crtc_vtotal;
13163 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030013164 vtotal /= 2;
13165
13166 crtc->scanline_offset = vtotal - 1;
13167 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030013168 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030013169 crtc->scanline_offset = 2;
13170 } else
13171 crtc->scanline_offset = 1;
13172}
13173
Maarten Lankhorstad421372015-06-15 12:33:42 +020013174static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013175{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013176 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013177 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013178 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013179 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013180 struct intel_crtc_state *intel_crtc_state;
13181 struct drm_crtc *crtc;
13182 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013183 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013184
13185 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020013186 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013187
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013188 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020013189 int dpll;
13190
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013191 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030013192 intel_crtc_state = to_intel_crtc_state(crtc_state);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013193 dpll = intel_crtc_state->shared_dpll;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013194
Maarten Lankhorstad421372015-06-15 12:33:42 +020013195 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013196 continue;
13197
Maarten Lankhorstad421372015-06-15 12:33:42 +020013198 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013199
Maarten Lankhorstad421372015-06-15 12:33:42 +020013200 if (!shared_dpll)
13201 shared_dpll = intel_atomic_get_shared_dpll_state(state);
13202
13203 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013204 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013205}
13206
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013207/*
13208 * This implements the workaround described in the "notes" section of the mode
13209 * set sequence documentation. When going from no pipes or single pipe to
13210 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13211 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13212 */
13213static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13214{
13215 struct drm_crtc_state *crtc_state;
13216 struct intel_crtc *intel_crtc;
13217 struct drm_crtc *crtc;
13218 struct intel_crtc_state *first_crtc_state = NULL;
13219 struct intel_crtc_state *other_crtc_state = NULL;
13220 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13221 int i;
13222
13223 /* look at all crtc's that are going to be enabled in during modeset */
13224 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13225 intel_crtc = to_intel_crtc(crtc);
13226
13227 if (!crtc_state->active || !needs_modeset(crtc_state))
13228 continue;
13229
13230 if (first_crtc_state) {
13231 other_crtc_state = to_intel_crtc_state(crtc_state);
13232 break;
13233 } else {
13234 first_crtc_state = to_intel_crtc_state(crtc_state);
13235 first_pipe = intel_crtc->pipe;
13236 }
13237 }
13238
13239 /* No workaround needed? */
13240 if (!first_crtc_state)
13241 return 0;
13242
13243 /* w/a possibly needed, check how many crtc's are already enabled. */
13244 for_each_intel_crtc(state->dev, intel_crtc) {
13245 struct intel_crtc_state *pipe_config;
13246
13247 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13248 if (IS_ERR(pipe_config))
13249 return PTR_ERR(pipe_config);
13250
13251 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13252
13253 if (!pipe_config->base.active ||
13254 needs_modeset(&pipe_config->base))
13255 continue;
13256
13257 /* 2 or more enabled crtcs means no need for w/a */
13258 if (enabled_pipe != INVALID_PIPE)
13259 return 0;
13260
13261 enabled_pipe = intel_crtc->pipe;
13262 }
13263
13264 if (enabled_pipe != INVALID_PIPE)
13265 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13266 else if (other_crtc_state)
13267 other_crtc_state->hsw_workaround_pipe = first_pipe;
13268
13269 return 0;
13270}
13271
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013272static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13273{
13274 struct drm_crtc *crtc;
13275 struct drm_crtc_state *crtc_state;
13276 int ret = 0;
13277
13278 /* add all active pipes to the state */
13279 for_each_crtc(state->dev, crtc) {
13280 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13281 if (IS_ERR(crtc_state))
13282 return PTR_ERR(crtc_state);
13283
13284 if (!crtc_state->active || needs_modeset(crtc_state))
13285 continue;
13286
13287 crtc_state->mode_changed = true;
13288
13289 ret = drm_atomic_add_affected_connectors(state, crtc);
13290 if (ret)
13291 break;
13292
13293 ret = drm_atomic_add_affected_planes(state, crtc);
13294 if (ret)
13295 break;
13296 }
13297
13298 return ret;
13299}
13300
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013301static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013302{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013303 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13304 struct drm_i915_private *dev_priv = state->dev->dev_private;
13305 struct drm_crtc *crtc;
13306 struct drm_crtc_state *crtc_state;
13307 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013308
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013309 if (!check_digital_port_conflicts(state)) {
13310 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13311 return -EINVAL;
13312 }
13313
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013314 intel_state->modeset = true;
13315 intel_state->active_crtcs = dev_priv->active_crtcs;
13316
13317 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13318 if (crtc_state->active)
13319 intel_state->active_crtcs |= 1 << i;
13320 else
13321 intel_state->active_crtcs &= ~(1 << i);
13322 }
13323
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013324 /*
13325 * See if the config requires any additional preparation, e.g.
13326 * to adjust global state with pipes off. We need to do this
13327 * here so we can get the modeset_pipe updated config for the new
13328 * mode set on this crtc. For other crtcs we need to use the
13329 * adjusted_mode bits in the crtc directly.
13330 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013331 if (dev_priv->display.modeset_calc_cdclk) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013332 ret = dev_priv->display.modeset_calc_cdclk(state);
13333
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013334 if (!ret && intel_state->dev_cdclk != dev_priv->cdclk_freq)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013335 ret = intel_modeset_all_pipes(state);
13336
13337 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013338 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013339 } else
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013340 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013341
Maarten Lankhorstad421372015-06-15 12:33:42 +020013342 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013343
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013344 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013345 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013346
Maarten Lankhorstad421372015-06-15 12:33:42 +020013347 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013348}
13349
Matt Roperaa363132015-09-24 15:53:18 -070013350/*
13351 * Handle calculation of various watermark data at the end of the atomic check
13352 * phase. The code here should be run after the per-crtc and per-plane 'check'
13353 * handlers to ensure that all derived state has been updated.
13354 */
13355static void calc_watermark_data(struct drm_atomic_state *state)
13356{
13357 struct drm_device *dev = state->dev;
13358 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13359 struct drm_crtc *crtc;
13360 struct drm_crtc_state *cstate;
13361 struct drm_plane *plane;
13362 struct drm_plane_state *pstate;
13363
13364 /*
13365 * Calculate watermark configuration details now that derived
13366 * plane/crtc state is all properly updated.
13367 */
13368 drm_for_each_crtc(crtc, dev) {
13369 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13370 crtc->state;
13371
13372 if (cstate->active)
13373 intel_state->wm_config.num_pipes_active++;
13374 }
13375 drm_for_each_legacy_plane(plane, dev) {
13376 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13377 plane->state;
13378
13379 if (!to_intel_plane_state(pstate)->visible)
13380 continue;
13381
13382 intel_state->wm_config.sprites_enabled = true;
13383 if (pstate->crtc_w != pstate->src_w >> 16 ||
13384 pstate->crtc_h != pstate->src_h >> 16)
13385 intel_state->wm_config.sprites_scaled = true;
13386 }
13387}
13388
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013389/**
13390 * intel_atomic_check - validate state object
13391 * @dev: drm device
13392 * @state: state to validate
13393 */
13394static int intel_atomic_check(struct drm_device *dev,
13395 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013396{
Matt Roperaa363132015-09-24 15:53:18 -070013397 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013398 struct drm_crtc *crtc;
13399 struct drm_crtc_state *crtc_state;
13400 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013401 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013402
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013403 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013404 if (ret)
13405 return ret;
13406
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013407 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013408 struct intel_crtc_state *pipe_config =
13409 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013410
Maarten Lankhorstba8af3e2015-11-16 12:49:14 +010013411 memset(&to_intel_crtc(crtc)->atomic, 0,
13412 sizeof(struct intel_crtc_atomic_commit));
13413
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013414 /* Catch I915_MODE_FLAG_INHERITED */
13415 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13416 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013417
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013418 if (!crtc_state->enable) {
13419 if (needs_modeset(crtc_state))
13420 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013421 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013422 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013423
Daniel Vetter26495482015-07-15 14:15:52 +020013424 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013425 continue;
13426
Daniel Vetter26495482015-07-15 14:15:52 +020013427 /* FIXME: For only active_changed we shouldn't need to do any
13428 * state recomputation at all. */
13429
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013430 ret = drm_atomic_add_affected_connectors(state, crtc);
13431 if (ret)
13432 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013433
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013434 ret = intel_modeset_pipe_config(crtc, pipe_config);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013435 if (ret)
13436 return ret;
13437
Jani Nikula73831232015-11-19 10:26:30 +020013438 if (i915.fastboot &&
13439 intel_pipe_config_compare(state->dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013440 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013441 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013442 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013443 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020013444 }
13445
13446 if (needs_modeset(crtc_state)) {
13447 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013448
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013449 ret = drm_atomic_add_affected_planes(state, crtc);
13450 if (ret)
13451 return ret;
13452 }
13453
Daniel Vetter26495482015-07-15 14:15:52 +020013454 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13455 needs_modeset(crtc_state) ?
13456 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013457 }
13458
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013459 if (any_ms) {
13460 ret = intel_modeset_checks(state);
13461
13462 if (ret)
13463 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013464 } else
Matt Roperaa363132015-09-24 15:53:18 -070013465 intel_state->cdclk = to_i915(state->dev)->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013466
Matt Roperaa363132015-09-24 15:53:18 -070013467 ret = drm_atomic_helper_check_planes(state->dev, state);
13468 if (ret)
13469 return ret;
13470
13471 calc_watermark_data(state);
13472
13473 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013474}
13475
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013476static int intel_atomic_prepare_commit(struct drm_device *dev,
13477 struct drm_atomic_state *state,
13478 bool async)
13479{
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013480 struct drm_i915_private *dev_priv = dev->dev_private;
13481 struct drm_plane_state *plane_state;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013482 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013483 struct drm_plane *plane;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013484 struct drm_crtc *crtc;
13485 int i, ret;
13486
13487 if (async) {
13488 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13489 return -EINVAL;
13490 }
13491
13492 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13493 ret = intel_crtc_wait_for_pending_flips(crtc);
13494 if (ret)
13495 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013496
13497 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13498 flush_workqueue(dev_priv->wq);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013499 }
13500
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013501 ret = mutex_lock_interruptible(&dev->struct_mutex);
13502 if (ret)
13503 return ret;
13504
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013505 ret = drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013506 if (!ret && !async && !i915_reset_in_progress(&dev_priv->gpu_error)) {
13507 u32 reset_counter;
13508
13509 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
13510 mutex_unlock(&dev->struct_mutex);
13511
13512 for_each_plane_in_state(state, plane, plane_state, i) {
13513 struct intel_plane_state *intel_plane_state =
13514 to_intel_plane_state(plane_state);
13515
13516 if (!intel_plane_state->wait_req)
13517 continue;
13518
13519 ret = __i915_wait_request(intel_plane_state->wait_req,
13520 reset_counter, true,
13521 NULL, NULL);
13522
13523 /* Swallow -EIO errors to allow updates during hw lockup. */
13524 if (ret == -EIO)
13525 ret = 0;
13526
13527 if (ret)
13528 break;
13529 }
13530
13531 if (!ret)
13532 return 0;
13533
13534 mutex_lock(&dev->struct_mutex);
13535 drm_atomic_helper_cleanup_planes(dev, state);
13536 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013537
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013538 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013539 return ret;
13540}
13541
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013542/**
13543 * intel_atomic_commit - commit validated state object
13544 * @dev: DRM device
13545 * @state: the top-level driver state object
13546 * @async: asynchronous commit
13547 *
13548 * This function commits a top-level state object that has been validated
13549 * with drm_atomic_helper_check().
13550 *
13551 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13552 * we can only handle plane-related operations and do not yet support
13553 * asynchronous commit.
13554 *
13555 * RETURNS
13556 * Zero for success or -errno.
13557 */
13558static int intel_atomic_commit(struct drm_device *dev,
13559 struct drm_atomic_state *state,
13560 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013561{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013562 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Jani Nikulafbee40d2014-03-31 14:27:18 +030013563 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013564 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013565 struct drm_crtc *crtc;
Matt Roper396e33a2016-01-06 11:34:30 -080013566 struct intel_crtc_state *intel_cstate;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013567 int ret = 0, i;
13568 bool hw_check = intel_state->modeset;
Daniel Vettera6778b32012-07-02 09:56:42 +020013569
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013570 ret = intel_atomic_prepare_commit(dev, state, async);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013571 if (ret) {
13572 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013573 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013574 }
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013575
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013576 drm_atomic_helper_swap_state(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070013577 dev_priv->wm.config = to_intel_atomic_state(state)->wm_config;
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013578
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013579 if (intel_state->modeset) {
13580 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13581 sizeof(intel_state->min_pixclk));
13582 dev_priv->active_crtcs = intel_state->active_crtcs;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013583 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013584 }
13585
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013586 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013587 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13588
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013589 if (!needs_modeset(crtc->state))
13590 continue;
13591
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013592 intel_pre_plane_update(intel_crtc);
Daniel Vetter460da9162013-03-27 00:44:51 +010013593
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013594 if (crtc_state->active) {
13595 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13596 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013597 intel_crtc->active = false;
13598 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020013599
13600 /*
13601 * Underruns don't always raise
13602 * interrupts, so check manually.
13603 */
13604 intel_check_cpu_fifo_underruns(dev_priv);
13605 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010013606
13607 if (!crtc->state->active)
13608 intel_update_watermarks(crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013609 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013610 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013611
Daniel Vetterea9d7582012-07-10 10:42:52 +020013612 /* Only after disabling all output pipelines that will be changed can we
13613 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013614 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013615
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013616 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013617 intel_shared_dpll_commit(state);
13618
13619 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013620 modeset_update_crtc_power_domains(state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013621 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013622
Daniel Vettera6778b32012-07-02 09:56:42 +020013623 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013624 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013625 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13626 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013627 bool update_pipe = !modeset &&
13628 to_intel_crtc_state(crtc->state)->update_pipe;
13629 unsigned long put_domains = 0;
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013630
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013631 if (modeset)
13632 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
13633
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013634 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013635 update_scanline_offset(to_intel_crtc(crtc));
13636 dev_priv->display.crtc_enable(crtc);
13637 }
13638
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013639 if (update_pipe) {
13640 put_domains = modeset_get_crtc_power_domains(crtc);
13641
13642 /* make sure intel_modeset_check_state runs */
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013643 hw_check = true;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013644 }
13645
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013646 if (!modeset)
13647 intel_pre_plane_update(intel_crtc);
13648
Maarten Lankhorst6173ee22015-09-23 16:29:39 +020013649 if (crtc->state->active &&
13650 (crtc->state->planes_changed || update_pipe))
Maarten Lankhorst62852622015-09-23 16:29:38 +020013651 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013652
13653 if (put_domains)
13654 modeset_put_power_domains(dev_priv, put_domains);
13655
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013656 intel_post_plane_update(intel_crtc);
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013657
13658 if (modeset)
13659 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013660 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013661
Daniel Vettera6778b32012-07-02 09:56:42 +020013662 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013663
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013664 drm_atomic_helper_wait_for_vblanks(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013665
Matt Roper396e33a2016-01-06 11:34:30 -080013666 /*
13667 * Now that the vblank has passed, we can go ahead and program the
13668 * optimal watermarks on platforms that need two-step watermark
13669 * programming.
13670 *
13671 * TODO: Move this (and other cleanup) to an async worker eventually.
13672 */
13673 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13674 intel_cstate = to_intel_crtc_state(crtc->state);
13675
13676 if (dev_priv->display.optimize_watermarks)
13677 dev_priv->display.optimize_watermarks(intel_cstate);
13678 }
13679
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013680 mutex_lock(&dev->struct_mutex);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013681 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013682 mutex_unlock(&dev->struct_mutex);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013683
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013684 if (hw_check)
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013685 intel_modeset_check_state(dev, state);
13686
13687 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013688
Mika Kuoppala75714942015-12-16 09:26:48 +020013689 /* As one of the primary mmio accessors, KMS has a high likelihood
13690 * of triggering bugs in unclaimed access. After we finish
13691 * modesetting, see if an error has been flagged, and if so
13692 * enable debugging for the next modeset - and hope we catch
13693 * the culprit.
13694 *
13695 * XXX note that we assume display power is on at this point.
13696 * This might hold true now but we need to add pm helper to check
13697 * unclaimed only when the hardware is on, as atomic commits
13698 * can happen also when the device is completely off.
13699 */
13700 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
13701
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013702 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013703}
13704
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013705void intel_crtc_restore_mode(struct drm_crtc *crtc)
13706{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013707 struct drm_device *dev = crtc->dev;
13708 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013709 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013710 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013711
13712 state = drm_atomic_state_alloc(dev);
13713 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013714 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013715 crtc->base.id);
13716 return;
13717 }
13718
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013719 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013720
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013721retry:
13722 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13723 ret = PTR_ERR_OR_ZERO(crtc_state);
13724 if (!ret) {
13725 if (!crtc_state->active)
13726 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013727
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013728 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013729 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013730 }
13731
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013732 if (ret == -EDEADLK) {
13733 drm_atomic_state_clear(state);
13734 drm_modeset_backoff(state->acquire_ctx);
13735 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013736 }
13737
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013738 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013739out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013740 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013741}
13742
Daniel Vetter25c5b262012-07-08 22:08:04 +020013743#undef for_each_intel_crtc_masked
13744
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013745static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013746 .gamma_set = intel_crtc_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013747 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013748 .destroy = intel_crtc_destroy,
13749 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013750 .atomic_duplicate_state = intel_crtc_duplicate_state,
13751 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013752};
13753
Daniel Vetter53589012013-06-05 13:34:16 +020013754static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13755 struct intel_shared_dpll *pll,
13756 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013757{
Daniel Vetter53589012013-06-05 13:34:16 +020013758 uint32_t val;
13759
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013760 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013761 return false;
13762
Daniel Vetter53589012013-06-05 13:34:16 +020013763 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013764 hw_state->dpll = val;
13765 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13766 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013767
13768 return val & DPLL_VCO_ENABLE;
13769}
13770
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013771static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13772 struct intel_shared_dpll *pll)
13773{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013774 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13775 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013776}
13777
Daniel Vettere7b903d2013-06-05 13:34:14 +020013778static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13779 struct intel_shared_dpll *pll)
13780{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013781 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013782 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013783
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013784 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013785
13786 /* Wait for the clocks to stabilize. */
13787 POSTING_READ(PCH_DPLL(pll->id));
13788 udelay(150);
13789
13790 /* The pixel multiplier can only be updated once the
13791 * DPLL is enabled and the clocks are stable.
13792 *
13793 * So write it again.
13794 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013795 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013796 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013797 udelay(200);
13798}
13799
13800static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13801 struct intel_shared_dpll *pll)
13802{
13803 struct drm_device *dev = dev_priv->dev;
13804 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013805
13806 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013807 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013808 if (intel_crtc_to_shared_dpll(crtc) == pll)
13809 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13810 }
13811
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013812 I915_WRITE(PCH_DPLL(pll->id), 0);
13813 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013814 udelay(200);
13815}
13816
Daniel Vetter46edb022013-06-05 13:34:12 +020013817static char *ibx_pch_dpll_names[] = {
13818 "PCH DPLL A",
13819 "PCH DPLL B",
13820};
13821
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013822static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013823{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013824 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013825 int i;
13826
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013827 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013828
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013829 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013830 dev_priv->shared_dplls[i].id = i;
13831 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013832 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013833 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13834 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013835 dev_priv->shared_dplls[i].get_hw_state =
13836 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013837 }
13838}
13839
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013840static void intel_shared_dpll_init(struct drm_device *dev)
13841{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013842 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013843
Daniel Vetter9cd86932014-06-25 22:01:57 +030013844 if (HAS_DDI(dev))
13845 intel_ddi_pll_init(dev);
13846 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013847 ibx_pch_dpll_init(dev);
13848 else
13849 dev_priv->num_shared_dpll = 0;
13850
13851 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013852}
13853
Matt Roper6beb8c232014-12-01 15:40:14 -080013854/**
13855 * intel_prepare_plane_fb - Prepare fb for usage on plane
13856 * @plane: drm plane to prepare for
13857 * @fb: framebuffer to prepare for presentation
13858 *
13859 * Prepares a framebuffer for usage on a display plane. Generally this
13860 * involves pinning the underlying object and updating the frontbuffer tracking
13861 * bits. Some older platforms need special physical address handling for
13862 * cursor planes.
13863 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013864 * Must be called with struct_mutex held.
13865 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013866 * Returns 0 on success, negative error code on failure.
13867 */
13868int
13869intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013870 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013871{
13872 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013873 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013874 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013875 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013876 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013877 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013878
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013879 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013880 return 0;
13881
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013882 if (old_obj) {
13883 struct drm_crtc_state *crtc_state =
13884 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13885
13886 /* Big Hammer, we also need to ensure that any pending
13887 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13888 * current scanout is retired before unpinning the old
13889 * framebuffer. Note that we rely on userspace rendering
13890 * into the buffer attached to the pipe they are waiting
13891 * on. If not, userspace generates a GPU hang with IPEHR
13892 * point to the MI_WAIT_FOR_EVENT.
13893 *
13894 * This should only fail upon a hung GPU, in which case we
13895 * can safely continue.
13896 */
13897 if (needs_modeset(crtc_state))
13898 ret = i915_gem_object_wait_rendering(old_obj, true);
13899
13900 /* Swallow -EIO errors to allow updates during hw lockup. */
13901 if (ret && ret != -EIO)
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013902 return ret;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013903 }
13904
Alex Goins3c28ff22015-11-25 18:43:39 -080013905 /* For framebuffer backed by dmabuf, wait for fence */
13906 if (obj && obj->base.dma_buf) {
Maarten Lankhorstbcf8be22015-12-08 15:52:56 +010013907 long lret;
Alex Goins3c28ff22015-11-25 18:43:39 -080013908
Maarten Lankhorstbcf8be22015-12-08 15:52:56 +010013909 lret = reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
13910 false, true,
13911 MAX_SCHEDULE_TIMEOUT);
13912 if (lret == -ERESTARTSYS)
13913 return lret;
13914
13915 WARN(lret < 0, "waiting returns %li\n", lret);
Alex Goins3c28ff22015-11-25 18:43:39 -080013916 }
13917
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013918 if (!obj) {
13919 ret = 0;
13920 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080013921 INTEL_INFO(dev)->cursor_needs_physical) {
13922 int align = IS_I830(dev) ? 16 * 1024 : 256;
13923 ret = i915_gem_object_attach_phys(obj, align);
13924 if (ret)
13925 DRM_DEBUG_KMS("failed to attach phys object\n");
13926 } else {
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013927 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state);
Matt Roper6beb8c232014-12-01 15:40:14 -080013928 }
13929
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013930 if (ret == 0) {
13931 if (obj) {
13932 struct intel_plane_state *plane_state =
13933 to_intel_plane_state(new_state);
13934
13935 i915_gem_request_assign(&plane_state->wait_req,
13936 obj->last_write_req);
13937 }
13938
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013939 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013940 }
Matt Roper6beb8c232014-12-01 15:40:14 -080013941
Matt Roper6beb8c232014-12-01 15:40:14 -080013942 return ret;
13943}
13944
Matt Roper38f3ce32014-12-02 07:45:25 -080013945/**
13946 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13947 * @plane: drm plane to clean up for
13948 * @fb: old framebuffer that was on plane
13949 *
13950 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013951 *
13952 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013953 */
13954void
13955intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013956 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013957{
13958 struct drm_device *dev = plane->dev;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013959 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013960 struct intel_plane_state *old_intel_state;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013961 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13962 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080013963
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013964 old_intel_state = to_intel_plane_state(old_state);
13965
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013966 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080013967 return;
13968
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013969 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13970 !INTEL_INFO(dev)->cursor_needs_physical))
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013971 intel_unpin_fb_obj(old_state->fb, old_state);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013972
13973 /* prepare_fb aborted? */
13974 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13975 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13976 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013977
13978 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
13979
Matt Roper465c1202014-05-29 08:06:54 -070013980}
13981
Chandra Konduru6156a452015-04-27 13:48:39 -070013982int
13983skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13984{
13985 int max_scale;
13986 struct drm_device *dev;
13987 struct drm_i915_private *dev_priv;
13988 int crtc_clock, cdclk;
13989
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010013990 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070013991 return DRM_PLANE_HELPER_NO_SCALING;
13992
13993 dev = intel_crtc->base.dev;
13994 dev_priv = dev->dev_private;
13995 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013996 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013997
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010013998 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013999 return DRM_PLANE_HELPER_NO_SCALING;
14000
14001 /*
14002 * skl max scale is lower of:
14003 * close to 3 but not 3, -1 is for that purpose
14004 * or
14005 * cdclk/crtc_clock
14006 */
14007 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
14008
14009 return max_scale;
14010}
14011
Matt Roper465c1202014-05-29 08:06:54 -070014012static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014013intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014014 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014015 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070014016{
Matt Roper2b875c22014-12-01 15:40:13 -080014017 struct drm_crtc *crtc = state->base.crtc;
14018 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070014019 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014020 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
14021 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014022
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014023 /* use scaler when colorkey is not required */
14024 if (INTEL_INFO(plane->dev)->gen >= 9 &&
Maarten Lankhorst818ed962015-06-15 12:33:54 +020014025 state->ckey.flags == I915_SET_COLORKEY_NONE) {
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014026 min_scale = 1;
14027 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
Sonika Jindald8106362015-04-10 14:37:28 +053014028 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070014029 }
Sonika Jindald8106362015-04-10 14:37:28 +053014030
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014031 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14032 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014033 min_scale, max_scale,
14034 can_position, true,
14035 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070014036}
14037
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020014038static void intel_begin_crtc_commit(struct drm_crtc *crtc,
14039 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080014040{
14041 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080014042 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020014043 struct intel_crtc_state *old_intel_state =
14044 to_intel_crtc_state(old_crtc_state);
14045 bool modeset = needs_modeset(crtc->state);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030014046
Matt Roperc34c9ee2014-12-23 10:41:50 -080014047 /* Perform vblank evasion around commit operation */
Maarten Lankhorst62852622015-09-23 16:29:38 +020014048 intel_pipe_update_start(intel_crtc);
Maarten Lankhorst05832362015-06-15 12:33:48 +020014049
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020014050 if (modeset)
14051 return;
14052
14053 if (to_intel_crtc_state(crtc->state)->update_pipe)
14054 intel_update_pipe_config(intel_crtc, old_intel_state);
14055 else if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorst05832362015-06-15 12:33:48 +020014056 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080014057}
14058
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020014059static void intel_finish_crtc_commit(struct drm_crtc *crtc,
14060 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080014061{
Matt Roper32b7eee2014-12-24 07:59:06 -080014062 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080014063
Maarten Lankhorst62852622015-09-23 16:29:38 +020014064 intel_pipe_update_end(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014065}
14066
Matt Ropercf4c7c12014-12-04 10:27:42 -080014067/**
Matt Roper4a3b8762014-12-23 10:41:51 -080014068 * intel_plane_destroy - destroy a plane
14069 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080014070 *
Matt Roper4a3b8762014-12-23 10:41:51 -080014071 * Common destruction function for all types of planes (primary, cursor,
14072 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080014073 */
Matt Roper4a3b8762014-12-23 10:41:51 -080014074void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070014075{
14076 struct intel_plane *intel_plane = to_intel_plane(plane);
14077 drm_plane_cleanup(plane);
14078 kfree(intel_plane);
14079}
14080
Matt Roper65a3fea2015-01-21 16:35:42 -080014081const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070014082 .update_plane = drm_atomic_helper_update_plane,
14083 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070014084 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080014085 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080014086 .atomic_get_property = intel_plane_atomic_get_property,
14087 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080014088 .atomic_duplicate_state = intel_plane_duplicate_state,
14089 .atomic_destroy_state = intel_plane_destroy_state,
14090
Matt Roper465c1202014-05-29 08:06:54 -070014091};
14092
14093static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
14094 int pipe)
14095{
14096 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080014097 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070014098 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020014099 unsigned int num_formats;
Matt Roper465c1202014-05-29 08:06:54 -070014100
14101 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
14102 if (primary == NULL)
14103 return NULL;
14104
Matt Roper8e7d6882015-01-21 16:35:41 -080014105 state = intel_create_plane_state(&primary->base);
14106 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014107 kfree(primary);
14108 return NULL;
14109 }
Matt Roper8e7d6882015-01-21 16:35:41 -080014110 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014111
Matt Roper465c1202014-05-29 08:06:54 -070014112 primary->can_scale = false;
14113 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014114 if (INTEL_INFO(dev)->gen >= 9) {
14115 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014116 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014117 }
Matt Roper465c1202014-05-29 08:06:54 -070014118 primary->pipe = pipe;
14119 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014120 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014121 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014122 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
14123 primary->plane = !pipe;
14124
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014125 if (INTEL_INFO(dev)->gen >= 9) {
14126 intel_primary_formats = skl_primary_formats;
14127 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014128
14129 primary->update_plane = skylake_update_primary_plane;
14130 primary->disable_plane = skylake_disable_primary_plane;
14131 } else if (HAS_PCH_SPLIT(dev)) {
14132 intel_primary_formats = i965_primary_formats;
14133 num_formats = ARRAY_SIZE(i965_primary_formats);
14134
14135 primary->update_plane = ironlake_update_primary_plane;
14136 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014137 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010014138 intel_primary_formats = i965_primary_formats;
14139 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014140
14141 primary->update_plane = i9xx_update_primary_plane;
14142 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014143 } else {
14144 intel_primary_formats = i8xx_primary_formats;
14145 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014146
14147 primary->update_plane = i9xx_update_primary_plane;
14148 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014149 }
14150
14151 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014152 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070014153 intel_primary_formats, num_formats,
14154 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053014155
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014156 if (INTEL_INFO(dev)->gen >= 4)
14157 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053014158
Matt Roperea2c67b2014-12-23 10:41:52 -080014159 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14160
Matt Roper465c1202014-05-29 08:06:54 -070014161 return &primary->base;
14162}
14163
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014164void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
14165{
14166 if (!dev->mode_config.rotation_property) {
14167 unsigned long flags = BIT(DRM_ROTATE_0) |
14168 BIT(DRM_ROTATE_180);
14169
14170 if (INTEL_INFO(dev)->gen >= 9)
14171 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
14172
14173 dev->mode_config.rotation_property =
14174 drm_mode_create_rotation_property(dev, flags);
14175 }
14176 if (dev->mode_config.rotation_property)
14177 drm_object_attach_property(&plane->base.base,
14178 dev->mode_config.rotation_property,
14179 plane->base.state->rotation);
14180}
14181
Matt Roper3d7d6512014-06-10 08:28:13 -070014182static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030014183intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014184 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014185 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070014186{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014187 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080014188 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014189 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014190 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014191 unsigned stride;
14192 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014193
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014194 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14195 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014196 DRM_PLANE_HELPER_NO_SCALING,
14197 DRM_PLANE_HELPER_NO_SCALING,
14198 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014199 if (ret)
14200 return ret;
14201
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014202 /* if we want to turn off the cursor ignore width and height */
14203 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014204 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014205
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014206 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014207 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014208 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14209 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014210 return -EINVAL;
14211 }
14212
Matt Roperea2c67b2014-12-23 10:41:52 -080014213 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14214 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014215 DRM_DEBUG_KMS("buffer is too small\n");
14216 return -ENOMEM;
14217 }
14218
Ville Syrjälä3a656b52015-03-09 21:08:37 +020014219 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014220 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014221 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014222 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014223
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014224 /*
14225 * There's something wrong with the cursor on CHV pipe C.
14226 * If it straddles the left edge of the screen then
14227 * moving it away from the edge or disabling it often
14228 * results in a pipe underrun, and often that can lead to
14229 * dead pipe (constant underrun reported, and it scans
14230 * out just a solid color). To recover from that, the
14231 * display power well must be turned off and on again.
14232 * Refuse the put the cursor into that compromised position.
14233 */
14234 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
14235 state->visible && state->base.crtc_x < 0) {
14236 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
14237 return -EINVAL;
14238 }
14239
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014240 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014241}
14242
Matt Roperf4a2cf22014-12-01 15:40:12 -080014243static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014244intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020014245 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014246{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010014247 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14248
14249 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014250 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014251}
14252
14253static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014254intel_update_cursor_plane(struct drm_plane *plane,
14255 const struct intel_crtc_state *crtc_state,
14256 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030014257{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014258 struct drm_crtc *crtc = crtc_state->base.crtc;
14259 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080014260 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080014261 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080014262 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070014263
Matt Roperf4a2cf22014-12-01 15:40:12 -080014264 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080014265 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080014266 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080014267 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080014268 else
Gustavo Padovana912f122014-12-01 15:40:10 -080014269 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080014270
Gustavo Padovana912f122014-12-01 15:40:10 -080014271 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014272 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014273}
Gustavo Padovan852e7872014-09-05 17:22:31 -030014274
Matt Roper3d7d6512014-06-10 08:28:13 -070014275static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14276 int pipe)
14277{
14278 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080014279 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070014280
14281 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
14282 if (cursor == NULL)
14283 return NULL;
14284
Matt Roper8e7d6882015-01-21 16:35:41 -080014285 state = intel_create_plane_state(&cursor->base);
14286 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014287 kfree(cursor);
14288 return NULL;
14289 }
Matt Roper8e7d6882015-01-21 16:35:41 -080014290 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014291
Matt Roper3d7d6512014-06-10 08:28:13 -070014292 cursor->can_scale = false;
14293 cursor->max_downscale = 1;
14294 cursor->pipe = pipe;
14295 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014296 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014297 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014298 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014299 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070014300
14301 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014302 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070014303 intel_cursor_formats,
14304 ARRAY_SIZE(intel_cursor_formats),
14305 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014306
14307 if (INTEL_INFO(dev)->gen >= 4) {
14308 if (!dev->mode_config.rotation_property)
14309 dev->mode_config.rotation_property =
14310 drm_mode_create_rotation_property(dev,
14311 BIT(DRM_ROTATE_0) |
14312 BIT(DRM_ROTATE_180));
14313 if (dev->mode_config.rotation_property)
14314 drm_object_attach_property(&cursor->base.base,
14315 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080014316 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014317 }
14318
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014319 if (INTEL_INFO(dev)->gen >=9)
14320 state->scaler_id = -1;
14321
Matt Roperea2c67b2014-12-23 10:41:52 -080014322 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14323
Matt Roper3d7d6512014-06-10 08:28:13 -070014324 return &cursor->base;
14325}
14326
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014327static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14328 struct intel_crtc_state *crtc_state)
14329{
14330 int i;
14331 struct intel_scaler *intel_scaler;
14332 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14333
14334 for (i = 0; i < intel_crtc->num_scalers; i++) {
14335 intel_scaler = &scaler_state->scalers[i];
14336 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014337 intel_scaler->mode = PS_SCALER_MODE_DYN;
14338 }
14339
14340 scaler_state->scaler_id = -1;
14341}
14342
Hannes Ederb358d0a2008-12-18 21:18:47 +010014343static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014344{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014345 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080014346 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014347 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014348 struct drm_plane *primary = NULL;
14349 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014350 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014351
Daniel Vetter955382f2013-09-19 14:05:45 +020014352 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014353 if (intel_crtc == NULL)
14354 return;
14355
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014356 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14357 if (!crtc_state)
14358 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014359 intel_crtc->config = crtc_state;
14360 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014361 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014362
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014363 /* initialize shared scalers */
14364 if (INTEL_INFO(dev)->gen >= 9) {
14365 if (pipe == PIPE_C)
14366 intel_crtc->num_scalers = 1;
14367 else
14368 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14369
14370 skl_init_scalers(dev, intel_crtc, crtc_state);
14371 }
14372
Matt Roper465c1202014-05-29 08:06:54 -070014373 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014374 if (!primary)
14375 goto fail;
14376
14377 cursor = intel_cursor_plane_create(dev, pipe);
14378 if (!cursor)
14379 goto fail;
14380
Matt Roper465c1202014-05-29 08:06:54 -070014381 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070014382 cursor, &intel_crtc_funcs);
14383 if (ret)
14384 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014385
14386 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080014387 for (i = 0; i < 256; i++) {
14388 intel_crtc->lut_r[i] = i;
14389 intel_crtc->lut_g[i] = i;
14390 intel_crtc->lut_b[i] = i;
14391 }
14392
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014393 /*
14394 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014395 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014396 */
Jesse Barnes80824002009-09-10 15:28:06 -070014397 intel_crtc->pipe = pipe;
14398 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014399 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014400 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014401 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014402 }
14403
Chris Wilson4b0e3332014-05-30 16:35:26 +030014404 intel_crtc->cursor_base = ~0;
14405 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014406 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014407
Ville Syrjälä852eb002015-06-24 22:00:07 +030014408 intel_crtc->wm.cxsr_allowed = true;
14409
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014410 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14411 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14412 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14413 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14414
Jesse Barnes79e53942008-11-07 14:24:08 -080014415 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014416
14417 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014418 return;
14419
14420fail:
14421 if (primary)
14422 drm_plane_cleanup(primary);
14423 if (cursor)
14424 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014425 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014426 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014427}
14428
Jesse Barnes752aa882013-10-31 18:55:49 +020014429enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14430{
14431 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014432 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014433
Rob Clark51fd3712013-11-19 12:10:12 -050014434 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014435
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014436 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014437 return INVALID_PIPE;
14438
14439 return to_intel_crtc(encoder->crtc)->pipe;
14440}
14441
Carl Worth08d7b3d2009-04-29 14:43:54 -070014442int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014443 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014444{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014445 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014446 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014447 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014448
Rob Clark7707e652014-07-17 23:30:04 -040014449 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014450
Rob Clark7707e652014-07-17 23:30:04 -040014451 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014452 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014453 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014454 }
14455
Rob Clark7707e652014-07-17 23:30:04 -040014456 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014457 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014458
Daniel Vetterc05422d2009-08-11 16:05:30 +020014459 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014460}
14461
Daniel Vetter66a92782012-07-12 20:08:18 +020014462static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014463{
Daniel Vetter66a92782012-07-12 20:08:18 +020014464 struct drm_device *dev = encoder->base.dev;
14465 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014466 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014467 int entry = 0;
14468
Damien Lespiaub2784e12014-08-05 11:29:37 +010014469 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014470 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014471 index_mask |= (1 << entry);
14472
Jesse Barnes79e53942008-11-07 14:24:08 -080014473 entry++;
14474 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014475
Jesse Barnes79e53942008-11-07 14:24:08 -080014476 return index_mask;
14477}
14478
Chris Wilson4d302442010-12-14 19:21:29 +000014479static bool has_edp_a(struct drm_device *dev)
14480{
14481 struct drm_i915_private *dev_priv = dev->dev_private;
14482
14483 if (!IS_MOBILE(dev))
14484 return false;
14485
14486 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14487 return false;
14488
Damien Lespiaue3589902014-02-07 19:12:50 +000014489 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014490 return false;
14491
14492 return true;
14493}
14494
Jesse Barnes84b4e042014-06-25 08:24:29 -070014495static bool intel_crt_present(struct drm_device *dev)
14496{
14497 struct drm_i915_private *dev_priv = dev->dev_private;
14498
Damien Lespiau884497e2013-12-03 13:56:23 +000014499 if (INTEL_INFO(dev)->gen >= 9)
14500 return false;
14501
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014502 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014503 return false;
14504
14505 if (IS_CHERRYVIEW(dev))
14506 return false;
14507
Ville Syrjälä65e472e2015-12-01 23:28:55 +020014508 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14509 return false;
14510
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014511 /* DDI E can't be used if DDI A requires 4 lanes */
14512 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14513 return false;
14514
Ville Syrjäläe4abb732015-12-01 23:31:33 +020014515 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014516 return false;
14517
14518 return true;
14519}
14520
Jesse Barnes79e53942008-11-07 14:24:08 -080014521static void intel_setup_outputs(struct drm_device *dev)
14522{
Eric Anholt725e30a2009-01-22 13:01:02 -080014523 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014524 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014525 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014526
Daniel Vetterc9093352013-06-06 22:22:47 +020014527 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014528
Jesse Barnes84b4e042014-06-25 08:24:29 -070014529 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014530 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014531
Vandana Kannanc776eb22014-08-19 12:05:01 +053014532 if (IS_BROXTON(dev)) {
14533 /*
14534 * FIXME: Broxton doesn't support port detection via the
14535 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14536 * detect the ports.
14537 */
14538 intel_ddi_init(dev, PORT_A);
14539 intel_ddi_init(dev, PORT_B);
14540 intel_ddi_init(dev, PORT_C);
14541 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014542 int found;
14543
Jesse Barnesde31fac2015-03-06 15:53:32 -080014544 /*
14545 * Haswell uses DDI functions to detect digital outputs.
14546 * On SKL pre-D0 the strap isn't connected, so we assume
14547 * it's there.
14548 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014549 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014550 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014551 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014552 intel_ddi_init(dev, PORT_A);
14553
14554 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14555 * register */
14556 found = I915_READ(SFUSE_STRAP);
14557
14558 if (found & SFUSE_STRAP_DDIB_DETECTED)
14559 intel_ddi_init(dev, PORT_B);
14560 if (found & SFUSE_STRAP_DDIC_DETECTED)
14561 intel_ddi_init(dev, PORT_C);
14562 if (found & SFUSE_STRAP_DDID_DETECTED)
14563 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014564 /*
14565 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14566 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014567 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014568 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14569 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14570 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14571 intel_ddi_init(dev, PORT_E);
14572
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014573 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014574 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014575 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014576
14577 if (has_edp_a(dev))
14578 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014579
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014580 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014581 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014582 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014583 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014584 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014585 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014586 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014587 }
14588
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014589 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014590 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014591
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014592 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014593 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014594
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014595 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014596 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014597
Daniel Vetter270b3042012-10-27 15:52:05 +020014598 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014599 intel_dp_init(dev, PCH_DP_D, PORT_D);
Wayne Boyer666a4532015-12-09 12:29:35 -080014600 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014601 /*
14602 * The DP_DETECTED bit is the latched state of the DDC
14603 * SDA pin at boot. However since eDP doesn't require DDC
14604 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14605 * eDP ports may have been muxed to an alternate function.
14606 * Thus we can't rely on the DP_DETECTED bit alone to detect
14607 * eDP ports. Consult the VBT as well as DP_DETECTED to
14608 * detect eDP ports.
14609 */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014610 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014611 !intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014612 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14613 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014614 intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014615 intel_dp_init(dev, VLV_DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014616
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014617 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014618 !intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014619 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14620 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014621 intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014622 intel_dp_init(dev, VLV_DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014623
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014624 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014625 /* eDP not supported on port D, so don't check VBT */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014626 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14627 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14628 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14629 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014630 }
14631
Jani Nikula3cfca972013-08-27 15:12:26 +030014632 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014633 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014634 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014635
Paulo Zanonie2debe92013-02-18 19:00:27 -030014636 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014637 DRM_DEBUG_KMS("probing SDVOB\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014638 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014639 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014640 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014641 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014642 }
Ma Ling27185ae2009-08-24 13:50:23 +080014643
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014644 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014645 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014646 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014647
14648 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014649
Paulo Zanonie2debe92013-02-18 19:00:27 -030014650 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014651 DRM_DEBUG_KMS("probing SDVOC\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014652 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014653 }
Ma Ling27185ae2009-08-24 13:50:23 +080014654
Paulo Zanonie2debe92013-02-18 19:00:27 -030014655 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014656
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014657 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014658 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014659 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014660 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014661 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014662 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014663 }
Ma Ling27185ae2009-08-24 13:50:23 +080014664
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014665 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014666 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014667 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014668 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014669 intel_dvo_init(dev);
14670
Zhenyu Wang103a1962009-11-27 11:44:36 +080014671 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014672 intel_tv_init(dev);
14673
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014674 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014675
Damien Lespiaub2784e12014-08-05 11:29:37 +010014676 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014677 encoder->base.possible_crtcs = encoder->crtc_mask;
14678 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014679 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014680 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014681
Paulo Zanonidde86e22012-12-01 12:04:25 -020014682 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014683
14684 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014685}
14686
14687static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14688{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014689 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014690 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014691
Daniel Vetteref2d6332014-02-10 18:00:38 +010014692 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014693 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014694 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014695 drm_gem_object_unreference(&intel_fb->obj->base);
14696 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014697 kfree(intel_fb);
14698}
14699
14700static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014701 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014702 unsigned int *handle)
14703{
14704 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014705 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014706
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014707 if (obj->userptr.mm) {
14708 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14709 return -EINVAL;
14710 }
14711
Chris Wilson05394f32010-11-08 19:18:58 +000014712 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014713}
14714
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014715static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14716 struct drm_file *file,
14717 unsigned flags, unsigned color,
14718 struct drm_clip_rect *clips,
14719 unsigned num_clips)
14720{
14721 struct drm_device *dev = fb->dev;
14722 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14723 struct drm_i915_gem_object *obj = intel_fb->obj;
14724
14725 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014726 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014727 mutex_unlock(&dev->struct_mutex);
14728
14729 return 0;
14730}
14731
Jesse Barnes79e53942008-11-07 14:24:08 -080014732static const struct drm_framebuffer_funcs intel_fb_funcs = {
14733 .destroy = intel_user_framebuffer_destroy,
14734 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014735 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014736};
14737
Damien Lespiaub3218032015-02-27 11:15:18 +000014738static
14739u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14740 uint32_t pixel_format)
14741{
14742 u32 gen = INTEL_INFO(dev)->gen;
14743
14744 if (gen >= 9) {
14745 /* "The stride in bytes must not exceed the of the size of 8K
14746 * pixels and 32K bytes."
14747 */
14748 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
Wayne Boyer666a4532015-12-09 12:29:35 -080014749 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014750 return 32*1024;
14751 } else if (gen >= 4) {
14752 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14753 return 16*1024;
14754 else
14755 return 32*1024;
14756 } else if (gen >= 3) {
14757 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14758 return 8*1024;
14759 else
14760 return 16*1024;
14761 } else {
14762 /* XXX DSPC is limited to 4k tiled */
14763 return 8*1024;
14764 }
14765}
14766
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014767static int intel_framebuffer_init(struct drm_device *dev,
14768 struct intel_framebuffer *intel_fb,
14769 struct drm_mode_fb_cmd2 *mode_cmd,
14770 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014771{
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014772 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014773 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014774 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014775 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014776
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014777 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14778
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014779 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14780 /* Enforce that fb modifier and tiling mode match, but only for
14781 * X-tiled. This is needed for FBC. */
14782 if (!!(obj->tiling_mode == I915_TILING_X) !=
14783 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14784 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14785 return -EINVAL;
14786 }
14787 } else {
14788 if (obj->tiling_mode == I915_TILING_X)
14789 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14790 else if (obj->tiling_mode == I915_TILING_Y) {
14791 DRM_DEBUG("No Y tiling for legacy addfb\n");
14792 return -EINVAL;
14793 }
14794 }
14795
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014796 /* Passed in modifier sanity checking. */
14797 switch (mode_cmd->modifier[0]) {
14798 case I915_FORMAT_MOD_Y_TILED:
14799 case I915_FORMAT_MOD_Yf_TILED:
14800 if (INTEL_INFO(dev)->gen < 9) {
14801 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14802 mode_cmd->modifier[0]);
14803 return -EINVAL;
14804 }
14805 case DRM_FORMAT_MOD_NONE:
14806 case I915_FORMAT_MOD_X_TILED:
14807 break;
14808 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014809 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14810 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014811 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014812 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014813
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014814 stride_alignment = intel_fb_stride_alignment(dev_priv,
14815 mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000014816 mode_cmd->pixel_format);
14817 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14818 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14819 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014820 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014821 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014822
Damien Lespiaub3218032015-02-27 11:15:18 +000014823 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14824 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014825 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014826 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14827 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014828 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014829 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014830 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014831 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014832
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014833 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014834 mode_cmd->pitches[0] != obj->stride) {
14835 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14836 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014837 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014838 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014839
Ville Syrjälä57779d02012-10-31 17:50:14 +020014840 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014841 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014842 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014843 case DRM_FORMAT_RGB565:
14844 case DRM_FORMAT_XRGB8888:
14845 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014846 break;
14847 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014848 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014849 DRM_DEBUG("unsupported pixel format: %s\n",
14850 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014851 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014852 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014853 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014854 case DRM_FORMAT_ABGR8888:
Wayne Boyer666a4532015-12-09 12:29:35 -080014855 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
14856 INTEL_INFO(dev)->gen < 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014857 DRM_DEBUG("unsupported pixel format: %s\n",
14858 drm_get_format_name(mode_cmd->pixel_format));
14859 return -EINVAL;
14860 }
14861 break;
14862 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014863 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014864 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014865 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014866 DRM_DEBUG("unsupported pixel format: %s\n",
14867 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014868 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014869 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014870 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014871 case DRM_FORMAT_ABGR2101010:
Wayne Boyer666a4532015-12-09 12:29:35 -080014872 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiau75312082015-05-15 19:06:01 +010014873 DRM_DEBUG("unsupported pixel format: %s\n",
14874 drm_get_format_name(mode_cmd->pixel_format));
14875 return -EINVAL;
14876 }
14877 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014878 case DRM_FORMAT_YUYV:
14879 case DRM_FORMAT_UYVY:
14880 case DRM_FORMAT_YVYU:
14881 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014882 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014883 DRM_DEBUG("unsupported pixel format: %s\n",
14884 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014885 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014886 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014887 break;
14888 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014889 DRM_DEBUG("unsupported pixel format: %s\n",
14890 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014891 return -EINVAL;
14892 }
14893
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014894 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14895 if (mode_cmd->offsets[0] != 0)
14896 return -EINVAL;
14897
Damien Lespiauec2c9812015-01-20 12:51:45 +000014898 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014899 mode_cmd->pixel_format,
14900 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014901 /* FIXME drm helper for size checks (especially planar formats)? */
14902 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14903 return -EINVAL;
14904
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014905 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14906 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014907 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014908
Jesse Barnes79e53942008-11-07 14:24:08 -080014909 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14910 if (ret) {
14911 DRM_ERROR("framebuffer init failed %d\n", ret);
14912 return ret;
14913 }
14914
Jesse Barnes79e53942008-11-07 14:24:08 -080014915 return 0;
14916}
14917
Jesse Barnes79e53942008-11-07 14:24:08 -080014918static struct drm_framebuffer *
14919intel_user_framebuffer_create(struct drm_device *dev,
14920 struct drm_file *filp,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020014921 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014922{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014923 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014924 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014925 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014926
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014927 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014928 mode_cmd.handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014929 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014930 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014931
Daniel Vetter92907cb2015-11-23 09:04:05 +010014932 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014933 if (IS_ERR(fb))
14934 drm_gem_object_unreference_unlocked(&obj->base);
14935
14936 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014937}
14938
Daniel Vetter06957262015-08-10 13:34:08 +020014939#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020014940static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014941{
14942}
14943#endif
14944
Jesse Barnes79e53942008-11-07 14:24:08 -080014945static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014946 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014947 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014948 .atomic_check = intel_atomic_check,
14949 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014950 .atomic_state_alloc = intel_atomic_state_alloc,
14951 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014952};
14953
Jesse Barnese70236a2009-09-21 10:42:27 -070014954/* Set up chip specific display functions */
14955static void intel_init_display(struct drm_device *dev)
14956{
14957 struct drm_i915_private *dev_priv = dev->dev_private;
14958
Daniel Vetteree9300b2013-06-03 22:40:22 +020014959 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14960 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014961 else if (IS_CHERRYVIEW(dev))
14962 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014963 else if (IS_VALLEYVIEW(dev))
14964 dev_priv->display.find_dpll = vlv_find_best_dpll;
14965 else if (IS_PINEVIEW(dev))
14966 dev_priv->display.find_dpll = pnv_find_best_dpll;
14967 else
14968 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14969
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014970 if (INTEL_INFO(dev)->gen >= 9) {
14971 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014972 dev_priv->display.get_initial_plane_config =
14973 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014974 dev_priv->display.crtc_compute_clock =
14975 haswell_crtc_compute_clock;
14976 dev_priv->display.crtc_enable = haswell_crtc_enable;
14977 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014978 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014979 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014980 dev_priv->display.get_initial_plane_config =
14981 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014982 dev_priv->display.crtc_compute_clock =
14983 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014984 dev_priv->display.crtc_enable = haswell_crtc_enable;
14985 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014986 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014987 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014988 dev_priv->display.get_initial_plane_config =
14989 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014990 dev_priv->display.crtc_compute_clock =
14991 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014992 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14993 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Wayne Boyer666a4532015-12-09 12:29:35 -080014994 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014995 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014996 dev_priv->display.get_initial_plane_config =
14997 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014998 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014999 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15000 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070015001 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015002 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015003 dev_priv->display.get_initial_plane_config =
15004 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020015005 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020015006 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15007 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070015008 }
Jesse Barnese70236a2009-09-21 10:42:27 -070015009
Jesse Barnese70236a2009-09-21 10:42:27 -070015010 /* Returns the core display clock speed */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070015011 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Ville Syrjälä1652d192015-03-31 14:12:01 +030015012 dev_priv->display.get_display_clock_speed =
15013 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070015014 else if (IS_BROXTON(dev))
15015 dev_priv->display.get_display_clock_speed =
15016 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030015017 else if (IS_BROADWELL(dev))
15018 dev_priv->display.get_display_clock_speed =
15019 broadwell_get_display_clock_speed;
15020 else if (IS_HASWELL(dev))
15021 dev_priv->display.get_display_clock_speed =
15022 haswell_get_display_clock_speed;
Wayne Boyer666a4532015-12-09 12:29:35 -080015023 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070015024 dev_priv->display.get_display_clock_speed =
15025 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030015026 else if (IS_GEN5(dev))
15027 dev_priv->display.get_display_clock_speed =
15028 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030015029 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030015030 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070015031 dev_priv->display.get_display_clock_speed =
15032 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030015033 else if (IS_GM45(dev))
15034 dev_priv->display.get_display_clock_speed =
15035 gm45_get_display_clock_speed;
15036 else if (IS_CRESTLINE(dev))
15037 dev_priv->display.get_display_clock_speed =
15038 i965gm_get_display_clock_speed;
15039 else if (IS_PINEVIEW(dev))
15040 dev_priv->display.get_display_clock_speed =
15041 pnv_get_display_clock_speed;
15042 else if (IS_G33(dev) || IS_G4X(dev))
15043 dev_priv->display.get_display_clock_speed =
15044 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070015045 else if (IS_I915G(dev))
15046 dev_priv->display.get_display_clock_speed =
15047 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020015048 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070015049 dev_priv->display.get_display_clock_speed =
15050 i9xx_misc_get_display_clock_speed;
15051 else if (IS_I915GM(dev))
15052 dev_priv->display.get_display_clock_speed =
15053 i915gm_get_display_clock_speed;
15054 else if (IS_I865G(dev))
15055 dev_priv->display.get_display_clock_speed =
15056 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020015057 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070015058 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030015059 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030015060 else { /* 830 */
15061 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070015062 dev_priv->display.get_display_clock_speed =
15063 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030015064 }
Jesse Barnese70236a2009-09-21 10:42:27 -070015065
Jani Nikula7c10a2b2014-10-27 16:26:43 +020015066 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015067 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015068 } else if (IS_GEN6(dev)) {
15069 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015070 } else if (IS_IVYBRIDGE(dev)) {
15071 /* FIXME: detect B0+ stepping and use auto training */
15072 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030015073 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015074 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015075 if (IS_BROADWELL(dev)) {
15076 dev_priv->display.modeset_commit_cdclk =
15077 broadwell_modeset_commit_cdclk;
15078 dev_priv->display.modeset_calc_cdclk =
15079 broadwell_modeset_calc_cdclk;
15080 }
Wayne Boyer666a4532015-12-09 12:29:35 -080015081 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015082 dev_priv->display.modeset_commit_cdclk =
15083 valleyview_modeset_commit_cdclk;
15084 dev_priv->display.modeset_calc_cdclk =
15085 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053015086 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015087 dev_priv->display.modeset_commit_cdclk =
15088 broxton_modeset_commit_cdclk;
15089 dev_priv->display.modeset_calc_cdclk =
15090 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070015091 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070015092
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070015093 switch (INTEL_INFO(dev)->gen) {
15094 case 2:
15095 dev_priv->display.queue_flip = intel_gen2_queue_flip;
15096 break;
15097
15098 case 3:
15099 dev_priv->display.queue_flip = intel_gen3_queue_flip;
15100 break;
15101
15102 case 4:
15103 case 5:
15104 dev_priv->display.queue_flip = intel_gen4_queue_flip;
15105 break;
15106
15107 case 6:
15108 dev_priv->display.queue_flip = intel_gen6_queue_flip;
15109 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070015110 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070015111 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070015112 dev_priv->display.queue_flip = intel_gen7_queue_flip;
15113 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000015114 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000015115 /* Drop through - unsupported since execlist only. */
15116 default:
15117 /* Default just returns -ENODEV to indicate unsupported */
15118 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070015119 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020015120
Ville Syrjäläe39b9992014-09-04 14:53:14 +030015121 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070015122}
15123
Jesse Barnesb690e962010-07-19 13:53:12 -070015124/*
15125 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
15126 * resume, or other times. This quirk makes sure that's the case for
15127 * affected systems.
15128 */
Akshay Joshi0206e352011-08-16 15:34:10 -040015129static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070015130{
15131 struct drm_i915_private *dev_priv = dev->dev_private;
15132
15133 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015134 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015135}
15136
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015137static void quirk_pipeb_force(struct drm_device *dev)
15138{
15139 struct drm_i915_private *dev_priv = dev->dev_private;
15140
15141 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
15142 DRM_INFO("applying pipe b force quirk\n");
15143}
15144
Keith Packard435793d2011-07-12 14:56:22 -070015145/*
15146 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
15147 */
15148static void quirk_ssc_force_disable(struct drm_device *dev)
15149{
15150 struct drm_i915_private *dev_priv = dev->dev_private;
15151 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015152 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070015153}
15154
Carsten Emde4dca20e2012-03-15 15:56:26 +010015155/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010015156 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
15157 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010015158 */
15159static void quirk_invert_brightness(struct drm_device *dev)
15160{
15161 struct drm_i915_private *dev_priv = dev->dev_private;
15162 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015163 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015164}
15165
Scot Doyle9c72cc62014-07-03 23:27:50 +000015166/* Some VBT's incorrectly indicate no backlight is present */
15167static void quirk_backlight_present(struct drm_device *dev)
15168{
15169 struct drm_i915_private *dev_priv = dev->dev_private;
15170 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
15171 DRM_INFO("applying backlight present quirk\n");
15172}
15173
Jesse Barnesb690e962010-07-19 13:53:12 -070015174struct intel_quirk {
15175 int device;
15176 int subsystem_vendor;
15177 int subsystem_device;
15178 void (*hook)(struct drm_device *dev);
15179};
15180
Egbert Eich5f85f172012-10-14 15:46:38 +020015181/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
15182struct intel_dmi_quirk {
15183 void (*hook)(struct drm_device *dev);
15184 const struct dmi_system_id (*dmi_id_list)[];
15185};
15186
15187static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
15188{
15189 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
15190 return 1;
15191}
15192
15193static const struct intel_dmi_quirk intel_dmi_quirks[] = {
15194 {
15195 .dmi_id_list = &(const struct dmi_system_id[]) {
15196 {
15197 .callback = intel_dmi_reverse_brightness,
15198 .ident = "NCR Corporation",
15199 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
15200 DMI_MATCH(DMI_PRODUCT_NAME, ""),
15201 },
15202 },
15203 { } /* terminating entry */
15204 },
15205 .hook = quirk_invert_brightness,
15206 },
15207};
15208
Ben Widawskyc43b5632012-04-16 14:07:40 -070015209static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070015210 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15211 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15212
Jesse Barnesb690e962010-07-19 13:53:12 -070015213 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15214 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15215
Ville Syrjälä5f080c02014-08-15 01:22:06 +030015216 /* 830 needs to leave pipe A & dpll A up */
15217 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15218
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015219 /* 830 needs to leave pipe B & dpll B up */
15220 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15221
Keith Packard435793d2011-07-12 14:56:22 -070015222 /* Lenovo U160 cannot use SSC on LVDS */
15223 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020015224
15225 /* Sony Vaio Y cannot use SSC on LVDS */
15226 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010015227
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010015228 /* Acer Aspire 5734Z must invert backlight brightness */
15229 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15230
15231 /* Acer/eMachines G725 */
15232 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15233
15234 /* Acer/eMachines e725 */
15235 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15236
15237 /* Acer/Packard Bell NCL20 */
15238 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15239
15240 /* Acer Aspire 4736Z */
15241 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020015242
15243 /* Acer Aspire 5336 */
15244 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000015245
15246 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15247 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000015248
Scot Doyledfb3d47b2014-08-21 16:08:02 +000015249 /* Acer C720 Chromebook (Core i3 4005U) */
15250 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15251
jens steinb2a96012014-10-28 20:25:53 +010015252 /* Apple Macbook 2,1 (Core 2 T7400) */
15253 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15254
Jani Nikula1b9448b2015-11-05 11:49:59 +020015255 /* Apple Macbook 4,1 */
15256 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15257
Scot Doyled4967d82014-07-03 23:27:52 +000015258 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15259 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000015260
15261 /* HP Chromebook 14 (Celeron 2955U) */
15262 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020015263
15264 /* Dell Chromebook 11 */
15265 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020015266
15267 /* Dell Chromebook 11 (2015 version) */
15268 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070015269};
15270
15271static void intel_init_quirks(struct drm_device *dev)
15272{
15273 struct pci_dev *d = dev->pdev;
15274 int i;
15275
15276 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15277 struct intel_quirk *q = &intel_quirks[i];
15278
15279 if (d->device == q->device &&
15280 (d->subsystem_vendor == q->subsystem_vendor ||
15281 q->subsystem_vendor == PCI_ANY_ID) &&
15282 (d->subsystem_device == q->subsystem_device ||
15283 q->subsystem_device == PCI_ANY_ID))
15284 q->hook(dev);
15285 }
Egbert Eich5f85f172012-10-14 15:46:38 +020015286 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15287 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15288 intel_dmi_quirks[i].hook(dev);
15289 }
Jesse Barnesb690e962010-07-19 13:53:12 -070015290}
15291
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015292/* Disable the VGA plane that we never use */
15293static void i915_disable_vga(struct drm_device *dev)
15294{
15295 struct drm_i915_private *dev_priv = dev->dev_private;
15296 u8 sr1;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015297 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015298
Ville Syrjälä2b37c612014-01-22 21:32:38 +020015299 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015300 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070015301 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015302 sr1 = inb(VGA_SR_DATA);
15303 outb(sr1 | 1<<5, VGA_SR_DATA);
15304 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15305 udelay(300);
15306
Ville Syrjälä01f5a622014-12-16 18:38:37 +020015307 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015308 POSTING_READ(vga_reg);
15309}
15310
Daniel Vetterf8175862012-04-10 15:50:11 +020015311void intel_modeset_init_hw(struct drm_device *dev)
15312{
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015313 struct drm_i915_private *dev_priv = dev->dev_private;
15314
Ville Syrjäläb6283052015-06-03 15:45:07 +030015315 intel_update_cdclk(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015316
15317 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
15318
Daniel Vetterf8175862012-04-10 15:50:11 +020015319 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020015320 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015321}
15322
Matt Roperd93c0372015-12-03 11:37:41 -080015323/*
15324 * Calculate what we think the watermarks should be for the state we've read
15325 * out of the hardware and then immediately program those watermarks so that
15326 * we ensure the hardware settings match our internal state.
15327 *
15328 * We can calculate what we think WM's should be by creating a duplicate of the
15329 * current state (which was constructed during hardware readout) and running it
15330 * through the atomic check code to calculate new watermark values in the
15331 * state object.
15332 */
15333static void sanitize_watermarks(struct drm_device *dev)
15334{
15335 struct drm_i915_private *dev_priv = to_i915(dev);
15336 struct drm_atomic_state *state;
15337 struct drm_crtc *crtc;
15338 struct drm_crtc_state *cstate;
15339 struct drm_modeset_acquire_ctx ctx;
15340 int ret;
15341 int i;
15342
15343 /* Only supported on platforms that use atomic watermark design */
Matt Roper396e33a2016-01-06 11:34:30 -080015344 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080015345 return;
15346
15347 /*
15348 * We need to hold connection_mutex before calling duplicate_state so
15349 * that the connector loop is protected.
15350 */
15351 drm_modeset_acquire_init(&ctx, 0);
15352retry:
Matt Roper0cd12622016-01-12 07:13:37 -080015353 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080015354 if (ret == -EDEADLK) {
15355 drm_modeset_backoff(&ctx);
15356 goto retry;
15357 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080015358 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015359 }
15360
15361 state = drm_atomic_helper_duplicate_state(dev, &ctx);
15362 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080015363 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015364
Matt Roper396e33a2016-01-06 11:34:30 -080015365 /*
15366 * Hardware readout is the only time we don't want to calculate
15367 * intermediate watermarks (since we don't trust the current
15368 * watermarks).
15369 */
15370 to_intel_atomic_state(state)->skip_intermediate_wm = true;
15371
Matt Roperd93c0372015-12-03 11:37:41 -080015372 ret = intel_atomic_check(dev, state);
15373 if (ret) {
15374 /*
15375 * If we fail here, it means that the hardware appears to be
15376 * programmed in a way that shouldn't be possible, given our
15377 * understanding of watermark requirements. This might mean a
15378 * mistake in the hardware readout code or a mistake in the
15379 * watermark calculations for a given platform. Raise a WARN
15380 * so that this is noticeable.
15381 *
15382 * If this actually happens, we'll have to just leave the
15383 * BIOS-programmed watermarks untouched and hope for the best.
15384 */
15385 WARN(true, "Could not determine valid watermarks for inherited state\n");
Matt Roper0cd12622016-01-12 07:13:37 -080015386 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015387 }
15388
15389 /* Write calculated watermark values back */
15390 to_i915(dev)->wm.config = to_intel_atomic_state(state)->wm_config;
15391 for_each_crtc_in_state(state, crtc, cstate, i) {
15392 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15393
Matt Roper396e33a2016-01-06 11:34:30 -080015394 cs->wm.need_postvbl_update = true;
15395 dev_priv->display.optimize_watermarks(cs);
Matt Roperd93c0372015-12-03 11:37:41 -080015396 }
15397
15398 drm_atomic_state_free(state);
Matt Roper0cd12622016-01-12 07:13:37 -080015399fail:
Matt Roperd93c0372015-12-03 11:37:41 -080015400 drm_modeset_drop_locks(&ctx);
15401 drm_modeset_acquire_fini(&ctx);
15402}
15403
Jesse Barnes79e53942008-11-07 14:24:08 -080015404void intel_modeset_init(struct drm_device *dev)
15405{
Jesse Barnes652c3932009-08-17 13:31:43 -070015406 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000015407 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015408 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015409 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080015410
15411 drm_mode_config_init(dev);
15412
15413 dev->mode_config.min_width = 0;
15414 dev->mode_config.min_height = 0;
15415
Dave Airlie019d96c2011-09-29 16:20:42 +010015416 dev->mode_config.preferred_depth = 24;
15417 dev->mode_config.prefer_shadow = 1;
15418
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015419 dev->mode_config.allow_fb_modifiers = true;
15420
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015421 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015422
Jesse Barnesb690e962010-07-19 13:53:12 -070015423 intel_init_quirks(dev);
15424
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015425 intel_init_pm(dev);
15426
Ben Widawskye3c74752013-04-05 13:12:39 -070015427 if (INTEL_INFO(dev)->num_pipes == 0)
15428 return;
15429
Lukas Wunner69f92f62015-07-15 13:57:35 +020015430 /*
15431 * There may be no VBT; and if the BIOS enabled SSC we can
15432 * just keep using it to avoid unnecessary flicker. Whereas if the
15433 * BIOS isn't using it, don't assume it will work even if the VBT
15434 * indicates as much.
15435 */
15436 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15437 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15438 DREF_SSC1_ENABLE);
15439
15440 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15441 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15442 bios_lvds_use_ssc ? "en" : "dis",
15443 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15444 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15445 }
15446 }
15447
Jesse Barnese70236a2009-09-21 10:42:27 -070015448 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020015449 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015450
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015451 if (IS_GEN2(dev)) {
15452 dev->mode_config.max_width = 2048;
15453 dev->mode_config.max_height = 2048;
15454 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015455 dev->mode_config.max_width = 4096;
15456 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015457 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015458 dev->mode_config.max_width = 8192;
15459 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015460 }
Damien Lespiau068be562014-03-28 14:17:49 +000015461
Ville Syrjälädc41c152014-08-13 11:57:05 +030015462 if (IS_845G(dev) || IS_I865G(dev)) {
15463 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15464 dev->mode_config.cursor_height = 1023;
15465 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015466 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15467 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15468 } else {
15469 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15470 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15471 }
15472
Ben Widawsky5d4545a2013-01-17 12:45:15 -080015473 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015474
Zhao Yakui28c97732009-10-09 11:39:41 +080015475 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015476 INTEL_INFO(dev)->num_pipes,
15477 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015478
Damien Lespiau055e3932014-08-18 13:49:10 +010015479 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015480 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015481 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015482 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015483 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015484 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015485 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015486 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015487 }
15488
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030015489 intel_update_czclk(dev_priv);
15490 intel_update_cdclk(dev);
15491
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015492 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015493
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015494 /* Just disable it once at startup */
15495 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015496 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015497
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015498 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015499 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015500 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015501
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015502 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015503 struct intel_initial_plane_config plane_config = {};
15504
Jesse Barnes46f297f2014-03-07 08:57:48 -080015505 if (!crtc->active)
15506 continue;
15507
Jesse Barnes46f297f2014-03-07 08:57:48 -080015508 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015509 * Note that reserving the BIOS fb up front prevents us
15510 * from stuffing other stolen allocations like the ring
15511 * on top. This prevents some ugliness at boot time, and
15512 * can even allow for smooth boot transitions if the BIOS
15513 * fb is large enough for the active pipe configuration.
15514 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015515 dev_priv->display.get_initial_plane_config(crtc,
15516 &plane_config);
15517
15518 /*
15519 * If the fb is shared between multiple heads, we'll
15520 * just get the first one.
15521 */
15522 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015523 }
Matt Roperd93c0372015-12-03 11:37:41 -080015524
15525 /*
15526 * Make sure hardware watermarks really match the state we read out.
15527 * Note that we need to do this after reconstructing the BIOS fb's
15528 * since the watermark calculation done here will use pstate->fb.
15529 */
15530 sanitize_watermarks(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015531}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015532
Daniel Vetter7fad7982012-07-04 17:51:47 +020015533static void intel_enable_pipe_a(struct drm_device *dev)
15534{
15535 struct intel_connector *connector;
15536 struct drm_connector *crt = NULL;
15537 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015538 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015539
15540 /* We can't just switch on the pipe A, we need to set things up with a
15541 * proper mode and output configuration. As a gross hack, enable pipe A
15542 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015543 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015544 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15545 crt = &connector->base;
15546 break;
15547 }
15548 }
15549
15550 if (!crt)
15551 return;
15552
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015553 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015554 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015555}
15556
Daniel Vetterfa555832012-10-10 23:14:00 +020015557static bool
15558intel_check_plane_mapping(struct intel_crtc *crtc)
15559{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015560 struct drm_device *dev = crtc->base.dev;
15561 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä649636e2015-09-22 19:50:01 +030015562 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015563
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015564 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015565 return true;
15566
Ville Syrjälä649636e2015-09-22 19:50:01 +030015567 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015568
15569 if ((val & DISPLAY_PLANE_ENABLE) &&
15570 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15571 return false;
15572
15573 return true;
15574}
15575
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015576static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15577{
15578 struct drm_device *dev = crtc->base.dev;
15579 struct intel_encoder *encoder;
15580
15581 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15582 return true;
15583
15584 return false;
15585}
15586
Daniel Vetter24929352012-07-02 20:28:59 +020015587static void intel_sanitize_crtc(struct intel_crtc *crtc)
15588{
15589 struct drm_device *dev = crtc->base.dev;
15590 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015591 i915_reg_t reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015592
Daniel Vetter24929352012-07-02 20:28:59 +020015593 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter24929352012-07-02 20:28:59 +020015594 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15595
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015596 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015597 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015598 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015599 struct intel_plane *plane;
15600
Daniel Vetter96256042015-02-13 21:03:42 +010015601 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015602
15603 /* Disable everything but the primary plane */
15604 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15605 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15606 continue;
15607
15608 plane->disable_plane(&plane->base, &crtc->base);
15609 }
Daniel Vetter96256042015-02-13 21:03:42 +010015610 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015611
Daniel Vetter24929352012-07-02 20:28:59 +020015612 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015613 * disable the crtc (and hence change the state) if it is wrong. Note
15614 * that gen4+ has a fixed plane -> pipe mapping. */
15615 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015616 bool plane;
15617
Daniel Vetter24929352012-07-02 20:28:59 +020015618 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15619 crtc->base.base.id);
15620
15621 /* Pipe has the wrong plane attached and the plane is active.
15622 * Temporarily change the plane mapping and disable everything
15623 * ... */
15624 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015625 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015626 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015627 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015628 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015629 }
Daniel Vetter24929352012-07-02 20:28:59 +020015630
Daniel Vetter7fad7982012-07-04 17:51:47 +020015631 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15632 crtc->pipe == PIPE_A && !crtc->active) {
15633 /* BIOS forgot to enable pipe A, this mostly happens after
15634 * resume. Force-enable the pipe to fix this, the update_dpms
15635 * call below we restore the pipe to the right state, but leave
15636 * the required bits on. */
15637 intel_enable_pipe_a(dev);
15638 }
15639
Daniel Vetter24929352012-07-02 20:28:59 +020015640 /* Adjust the state of the output pipe according to whether we
15641 * have active connectors/encoders. */
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015642 if (!intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015643 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015644
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020015645 if (crtc->active != crtc->base.state->active) {
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015646 struct intel_encoder *encoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015647
15648 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015649 * functions or because of calls to intel_crtc_disable_noatomic,
15650 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020015651 * pipe A quirk. */
15652 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15653 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080015654 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020015655 crtc->active ? "enabled" : "disabled");
15656
Maarten Lankhorst4be40c92015-07-14 13:45:32 +020015657 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015658 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015659 crtc->base.enabled = crtc->active;
15660
15661 /* Because we only establish the connector -> encoder ->
15662 * crtc links if something is active, this means the
15663 * crtc is now deactivated. Break the links. connector
15664 * -> encoder links are only establish when things are
15665 * actually up, hence no need to break them. */
15666 WARN_ON(crtc->active);
15667
Maarten Lankhorst2d406bb2015-08-05 12:37:09 +020015668 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetter24929352012-07-02 20:28:59 +020015669 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015670 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015671
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015672 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015673 /*
15674 * We start out with underrun reporting disabled to avoid races.
15675 * For correct bookkeeping mark this on active crtcs.
15676 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015677 * Also on gmch platforms we dont have any hardware bits to
15678 * disable the underrun reporting. Which means we need to start
15679 * out with underrun reporting disabled also on inactive pipes,
15680 * since otherwise we'll complain about the garbage we read when
15681 * e.g. coming up after runtime pm.
15682 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015683 * No protection against concurrent access is required - at
15684 * worst a fifo underrun happens which also sets this to false.
15685 */
15686 crtc->cpu_fifo_underrun_disabled = true;
15687 crtc->pch_fifo_underrun_disabled = true;
15688 }
Daniel Vetter24929352012-07-02 20:28:59 +020015689}
15690
15691static void intel_sanitize_encoder(struct intel_encoder *encoder)
15692{
15693 struct intel_connector *connector;
15694 struct drm_device *dev = encoder->base.dev;
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015695 bool active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015696
15697 /* We need to check both for a crtc link (meaning that the
15698 * encoder is active and trying to read from a pipe) and the
15699 * pipe itself being active. */
15700 bool has_active_crtc = encoder->base.crtc &&
15701 to_intel_crtc(encoder->base.crtc)->active;
15702
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015703 for_each_intel_connector(dev, connector) {
15704 if (connector->base.encoder != &encoder->base)
15705 continue;
15706
15707 active = true;
15708 break;
15709 }
15710
15711 if (active && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015712 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15713 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015714 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015715
15716 /* Connector is active, but has no active pipe. This is
15717 * fallout from our resume register restoring. Disable
15718 * the encoder manually again. */
15719 if (encoder->base.crtc) {
15720 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15721 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015722 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015723 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015724 if (encoder->post_disable)
15725 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015726 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015727 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015728
15729 /* Inconsistent output/port/pipe state happens presumably due to
15730 * a bug in one of the get_hw_state functions. Or someplace else
15731 * in our code, like the register restore mess on resume. Clamp
15732 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015733 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015734 if (connector->encoder != encoder)
15735 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015736 connector->base.dpms = DRM_MODE_DPMS_OFF;
15737 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015738 }
15739 }
15740 /* Enabled encoders without active connectors will be fixed in
15741 * the crtc fixup. */
15742}
15743
Imre Deak04098752014-02-18 00:02:16 +020015744void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015745{
15746 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015747 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015748
Imre Deak04098752014-02-18 00:02:16 +020015749 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15750 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15751 i915_disable_vga(dev);
15752 }
15753}
15754
15755void i915_redisable_vga(struct drm_device *dev)
15756{
15757 struct drm_i915_private *dev_priv = dev->dev_private;
15758
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015759 /* This function can be called both from intel_modeset_setup_hw_state or
15760 * at a very early point in our resume sequence, where the power well
15761 * structures are not yet restored. Since this function is at a very
15762 * paranoid "someone might have enabled VGA while we were not looking"
15763 * level, just check if the power well is enabled instead of trying to
15764 * follow the "don't touch the power well if we don't need it" policy
15765 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015766 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015767 return;
15768
Imre Deak04098752014-02-18 00:02:16 +020015769 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015770}
15771
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015772static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015773{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015774 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015775
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015776 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015777}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015778
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015779/* FIXME read out full plane state for all planes */
15780static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015781{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015782 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015783 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015784 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015785
Matt Roper19b8d382015-09-24 15:53:17 -070015786 plane_state->visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015787 primary_get_hw_state(to_intel_plane(primary));
15788
15789 if (plane_state->visible)
15790 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015791}
15792
Daniel Vetter30e984d2013-06-05 13:34:17 +020015793static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015794{
15795 struct drm_i915_private *dev_priv = dev->dev_private;
15796 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015797 struct intel_crtc *crtc;
15798 struct intel_encoder *encoder;
15799 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015800 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015801
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015802 dev_priv->active_crtcs = 0;
15803
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015804 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015805 struct intel_crtc_state *crtc_state = crtc->config;
15806 int pixclk = 0;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015807
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015808 __drm_atomic_helper_crtc_destroy_state(&crtc->base, &crtc_state->base);
15809 memset(crtc_state, 0, sizeof(*crtc_state));
15810 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015811
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015812 crtc_state->base.active = crtc_state->base.enable =
15813 dev_priv->display.get_pipe_config(crtc, crtc_state);
15814
15815 crtc->base.enabled = crtc_state->base.enable;
15816 crtc->active = crtc_state->base.active;
15817
15818 if (crtc_state->base.active) {
15819 dev_priv->active_crtcs |= 1 << crtc->pipe;
15820
15821 if (IS_BROADWELL(dev_priv)) {
15822 pixclk = ilk_pipe_pixel_rate(crtc_state);
15823
15824 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
15825 if (crtc_state->ips_enabled)
15826 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15827 } else if (IS_VALLEYVIEW(dev_priv) ||
15828 IS_CHERRYVIEW(dev_priv) ||
15829 IS_BROXTON(dev_priv))
15830 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
15831 else
15832 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15833 }
15834
15835 dev_priv->min_pixclk[crtc->pipe] = pixclk;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015836
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015837 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015838
15839 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15840 crtc->base.base.id,
15841 crtc->active ? "enabled" : "disabled");
15842 }
15843
Daniel Vetter53589012013-06-05 13:34:16 +020015844 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15845 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15846
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015847 pll->on = pll->get_hw_state(dev_priv, pll,
15848 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015849 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015850 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015851 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015852 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015853 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015854 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015855 }
Daniel Vetter53589012013-06-05 13:34:16 +020015856 }
Daniel Vetter53589012013-06-05 13:34:16 +020015857
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015858 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015859 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015860
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015861 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015862 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015863 }
15864
Damien Lespiaub2784e12014-08-05 11:29:37 +010015865 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015866 pipe = 0;
15867
15868 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015869 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15870 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015871 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015872 } else {
15873 encoder->base.crtc = NULL;
15874 }
15875
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015876 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015877 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015878 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015879 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015880 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015881 }
15882
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015883 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015884 if (connector->get_hw_state(connector)) {
15885 connector->base.dpms = DRM_MODE_DPMS_ON;
Daniel Vetter24929352012-07-02 20:28:59 +020015886 connector->base.encoder = &connector->encoder->base;
15887 } else {
15888 connector->base.dpms = DRM_MODE_DPMS_OFF;
15889 connector->base.encoder = NULL;
15890 }
15891 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15892 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015893 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015894 connector->base.encoder ? "enabled" : "disabled");
15895 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015896
15897 for_each_intel_crtc(dev, crtc) {
15898 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15899
15900 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15901 if (crtc->base.state->active) {
15902 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15903 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15904 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15905
15906 /*
15907 * The initial mode needs to be set in order to keep
15908 * the atomic core happy. It wants a valid mode if the
15909 * crtc's enabled, so we do the above call.
15910 *
15911 * At this point some state updated by the connectors
15912 * in their ->detect() callback has not run yet, so
15913 * no recalculation can be done yet.
15914 *
15915 * Even if we could do a recalculation and modeset
15916 * right now it would cause a double modeset if
15917 * fbdev or userspace chooses a different initial mode.
15918 *
15919 * If that happens, someone indicated they wanted a
15920 * mode change, which means it's safe to do a full
15921 * recalculation.
15922 */
15923 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015924
15925 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15926 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015927 }
15928 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015929}
15930
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015931/* Scan out the current hw modeset state,
15932 * and sanitizes it to the current state
15933 */
15934static void
15935intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015936{
15937 struct drm_i915_private *dev_priv = dev->dev_private;
15938 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015939 struct intel_crtc *crtc;
15940 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015941 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015942
15943 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015944
15945 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015946 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015947 intel_sanitize_encoder(encoder);
15948 }
15949
Damien Lespiau055e3932014-08-18 13:49:10 +010015950 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015951 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15952 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015953 intel_dump_pipe_config(crtc, crtc->config,
15954 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015955 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015956
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015957 intel_modeset_update_connector_atomic_state(dev);
15958
Daniel Vetter35c95372013-07-17 06:55:04 +020015959 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15960 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15961
15962 if (!pll->on || pll->active)
15963 continue;
15964
15965 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15966
15967 pll->disable(dev_priv, pll);
15968 pll->on = false;
15969 }
15970
Wayne Boyer666a4532015-12-09 12:29:35 -080015971 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015972 vlv_wm_get_hw_state(dev);
15973 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015974 skl_wm_get_hw_state(dev);
15975 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015976 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015977
15978 for_each_intel_crtc(dev, crtc) {
15979 unsigned long put_domains;
15980
15981 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15982 if (WARN_ON(put_domains))
15983 modeset_put_power_domains(dev_priv, put_domains);
15984 }
15985 intel_display_set_init_power(dev_priv, false);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015986}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015987
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015988void intel_display_resume(struct drm_device *dev)
15989{
15990 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15991 struct intel_connector *conn;
15992 struct intel_plane *plane;
15993 struct drm_crtc *crtc;
15994 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015995
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015996 if (!state)
15997 return;
15998
15999 state->acquire_ctx = dev->mode_config.acquire_ctx;
16000
16001 /* preserve complete old state, including dpll */
16002 intel_atomic_get_shared_dpll_state(state);
16003
16004 for_each_crtc(dev, crtc) {
16005 struct drm_crtc_state *crtc_state =
16006 drm_atomic_get_crtc_state(state, crtc);
16007
16008 ret = PTR_ERR_OR_ZERO(crtc_state);
16009 if (ret)
16010 goto err;
16011
16012 /* force a restore */
16013 crtc_state->mode_changed = true;
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010016014 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020016015
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016016 for_each_intel_plane(dev, plane) {
16017 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
16018 if (ret)
16019 goto err;
16020 }
16021
16022 for_each_intel_connector(dev, conn) {
16023 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
16024 if (ret)
16025 goto err;
16026 }
16027
16028 intel_modeset_setup_hw_state(dev);
16029
16030 i915_redisable_vga(dev);
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020016031 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016032 if (!ret)
16033 return;
16034
16035err:
16036 DRM_ERROR("Restoring old state failed with %i\n", ret);
16037 drm_atomic_state_free(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010016038}
16039
16040void intel_modeset_gem_init(struct drm_device *dev)
16041{
Jesse Barnes484b41d2014-03-07 08:57:55 -080016042 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070016043 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016044 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080016045
Imre Deakae484342014-03-31 15:10:44 +030016046 mutex_lock(&dev->struct_mutex);
16047 intel_init_gt_powersave(dev);
16048 mutex_unlock(&dev->struct_mutex);
16049
Chris Wilson1833b132012-05-09 11:56:28 +010016050 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020016051
16052 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080016053
16054 /*
16055 * Make sure any fbs we allocated at startup are properly
16056 * pinned & fenced. When we do the allocation it's too early
16057 * for this.
16058 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010016059 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070016060 obj = intel_fb_obj(c->primary->fb);
16061 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080016062 continue;
16063
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016064 mutex_lock(&dev->struct_mutex);
16065 ret = intel_pin_and_fence_fb_obj(c->primary,
16066 c->primary->fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020016067 c->primary->state);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016068 mutex_unlock(&dev->struct_mutex);
16069 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080016070 DRM_ERROR("failed to pin boot fb on pipe %d\n",
16071 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100016072 drm_framebuffer_unreference(c->primary->fb);
16073 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020016074 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080016075 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020016076 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080016077 }
16078 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020016079
16080 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080016081}
16082
Imre Deak4932e2c2014-02-11 17:12:48 +020016083void intel_connector_unregister(struct intel_connector *intel_connector)
16084{
16085 struct drm_connector *connector = &intel_connector->base;
16086
16087 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010016088 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020016089}
16090
Jesse Barnes79e53942008-11-07 14:24:08 -080016091void intel_modeset_cleanup(struct drm_device *dev)
16092{
Jesse Barnes652c3932009-08-17 13:31:43 -070016093 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula19c80542015-12-16 12:48:16 +020016094 struct intel_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070016095
Imre Deak2eb52522014-11-19 15:30:05 +020016096 intel_disable_gt_powersave(dev);
16097
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020016098 intel_backlight_unregister(dev);
16099
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016100 /*
16101 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020016102 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016103 * experience fancy races otherwise.
16104 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020016105 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070016106
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016107 /*
16108 * Due to the hpd irq storm handling the hotplug work can re-arm the
16109 * poll handlers. Hence disable polling after hpd handling is shut down.
16110 */
Keith Packardf87ea762010-10-03 19:36:26 -070016111 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016112
Jesse Barnes723bfd72010-10-07 16:01:13 -070016113 intel_unregister_dsm_handler();
16114
Paulo Zanoni7733b492015-07-07 15:26:04 -030016115 intel_fbc_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050016116
Chris Wilson1630fe72011-07-08 12:22:42 +010016117 /* flush any delayed tasks or pending work */
16118 flush_scheduled_work();
16119
Jani Nikuladb31af1d2013-11-08 16:48:53 +020016120 /* destroy the backlight and sysfs files before encoders/connectors */
Jani Nikula19c80542015-12-16 12:48:16 +020016121 for_each_intel_connector(dev, connector)
16122 connector->unregister(connector);
Paulo Zanonid9255d52013-09-26 20:05:59 -030016123
Jesse Barnes79e53942008-11-07 14:24:08 -080016124 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010016125
16126 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030016127
16128 mutex_lock(&dev->struct_mutex);
16129 intel_cleanup_gt_powersave(dev);
16130 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080016131}
16132
Dave Airlie28d52042009-09-21 14:33:58 +100016133/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080016134 * Return which encoder is currently attached for connector.
16135 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010016136struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080016137{
Chris Wilsondf0e9242010-09-09 16:20:55 +010016138 return &intel_attached_encoder(connector)->base;
16139}
Jesse Barnes79e53942008-11-07 14:24:08 -080016140
Chris Wilsondf0e9242010-09-09 16:20:55 +010016141void intel_connector_attach_encoder(struct intel_connector *connector,
16142 struct intel_encoder *encoder)
16143{
16144 connector->encoder = encoder;
16145 drm_mode_connector_attach_encoder(&connector->base,
16146 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080016147}
Dave Airlie28d52042009-09-21 14:33:58 +100016148
16149/*
16150 * set vga decode state - true == enable VGA decode
16151 */
16152int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
16153{
16154 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000016155 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100016156 u16 gmch_ctrl;
16157
Chris Wilson75fa0412014-02-07 18:37:02 -020016158 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
16159 DRM_ERROR("failed to read control word\n");
16160 return -EIO;
16161 }
16162
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020016163 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
16164 return 0;
16165
Dave Airlie28d52042009-09-21 14:33:58 +100016166 if (state)
16167 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
16168 else
16169 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020016170
16171 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
16172 DRM_ERROR("failed to write control word\n");
16173 return -EIO;
16174 }
16175
Dave Airlie28d52042009-09-21 14:33:58 +100016176 return 0;
16177}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016178
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016179struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016180
16181 u32 power_well_driver;
16182
Chris Wilson63b66e52013-08-08 15:12:06 +020016183 int num_transcoders;
16184
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016185 struct intel_cursor_error_state {
16186 u32 control;
16187 u32 position;
16188 u32 base;
16189 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010016190 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016191
16192 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016193 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016194 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030016195 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010016196 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016197
16198 struct intel_plane_error_state {
16199 u32 control;
16200 u32 stride;
16201 u32 size;
16202 u32 pos;
16203 u32 addr;
16204 u32 surface;
16205 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010016206 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020016207
16208 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016209 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020016210 enum transcoder cpu_transcoder;
16211
16212 u32 conf;
16213
16214 u32 htotal;
16215 u32 hblank;
16216 u32 hsync;
16217 u32 vtotal;
16218 u32 vblank;
16219 u32 vsync;
16220 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016221};
16222
16223struct intel_display_error_state *
16224intel_display_capture_error_state(struct drm_device *dev)
16225{
Jani Nikulafbee40d2014-03-31 14:27:18 +030016226 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016227 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020016228 int transcoders[] = {
16229 TRANSCODER_A,
16230 TRANSCODER_B,
16231 TRANSCODER_C,
16232 TRANSCODER_EDP,
16233 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016234 int i;
16235
Chris Wilson63b66e52013-08-08 15:12:06 +020016236 if (INTEL_INFO(dev)->num_pipes == 0)
16237 return NULL;
16238
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016239 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016240 if (error == NULL)
16241 return NULL;
16242
Imre Deak190be112013-11-25 17:15:31 +020016243 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016244 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
16245
Damien Lespiau055e3932014-08-18 13:49:10 +010016246 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020016247 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016248 __intel_display_power_is_enabled(dev_priv,
16249 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020016250 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016251 continue;
16252
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030016253 error->cursor[i].control = I915_READ(CURCNTR(i));
16254 error->cursor[i].position = I915_READ(CURPOS(i));
16255 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016256
16257 error->plane[i].control = I915_READ(DSPCNTR(i));
16258 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016259 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030016260 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016261 error->plane[i].pos = I915_READ(DSPPOS(i));
16262 }
Paulo Zanonica291362013-03-06 20:03:14 -030016263 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
16264 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016265 if (INTEL_INFO(dev)->gen >= 4) {
16266 error->plane[i].surface = I915_READ(DSPSURF(i));
16267 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16268 }
16269
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016270 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030016271
Sonika Jindal3abfce72014-07-21 15:23:43 +053016272 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030016273 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020016274 }
16275
16276 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
16277 if (HAS_DDI(dev_priv->dev))
16278 error->num_transcoders++; /* Account for eDP. */
16279
16280 for (i = 0; i < error->num_transcoders; i++) {
16281 enum transcoder cpu_transcoder = transcoders[i];
16282
Imre Deakddf9c532013-11-27 22:02:02 +020016283 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016284 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020016285 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016286 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016287 continue;
16288
Chris Wilson63b66e52013-08-08 15:12:06 +020016289 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16290
16291 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16292 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16293 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16294 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16295 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16296 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16297 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016298 }
16299
16300 return error;
16301}
16302
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016303#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16304
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016305void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016306intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016307 struct drm_device *dev,
16308 struct intel_display_error_state *error)
16309{
Damien Lespiau055e3932014-08-18 13:49:10 +010016310 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016311 int i;
16312
Chris Wilson63b66e52013-08-08 15:12:06 +020016313 if (!error)
16314 return;
16315
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016316 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020016317 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016318 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016319 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010016320 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016321 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020016322 err_printf(m, " Power: %s\n",
16323 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016324 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030016325 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016326
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016327 err_printf(m, "Plane [%d]:\n", i);
16328 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16329 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016330 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016331 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16332 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016333 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030016334 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016335 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016336 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016337 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16338 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016339 }
16340
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016341 err_printf(m, "Cursor [%d]:\n", i);
16342 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16343 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16344 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016345 }
Chris Wilson63b66e52013-08-08 15:12:06 +020016346
16347 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010016348 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020016349 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016350 err_printf(m, " Power: %s\n",
16351 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020016352 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16353 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16354 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16355 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16356 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16357 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16358 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16359 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016360}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016361
16362void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
16363{
16364 struct intel_crtc *crtc;
16365
16366 for_each_intel_crtc(dev, crtc) {
16367 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016368
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020016369 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016370
16371 work = crtc->unpin_work;
16372
16373 if (work && work->event &&
16374 work->event->base.file_priv == file) {
16375 kfree(work->event);
16376 work->event = NULL;
16377 }
16378
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020016379 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016380 }
16381}