blob: 0e2eef7cfb9ff3caa860b8fdded696d38cef41bf [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Simon Pilgrimb13961d2016-06-11 14:34:10 +000034 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
72
73 // Load patterns
74 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
75 // due to load promotion during legalization
76 PatFrag LdFrag = !cast<PatFrag>("load" #
77 !if (!eq (TypeVariantName, "i"),
78 !if (!eq (Size, 128), "v2i64",
79 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000080 !if (!eq (Size, 512), "v8i64",
81 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000082
83 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000084 !if (!eq (TypeVariantName, "i"),
85 !if (!eq (Size, 128), "v2i64",
86 !if (!eq (Size, 256), "v4i64",
87 !if (!eq (Size, 512), "v8i64",
88 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000089
Robert Khasanov2ea081d2014-08-25 14:49:34 +000090 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000091
92 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 // Note: For EltSize < 32, FloatVT is illegal and TableGen
94 // fails to compile, so we choose FloatVT = VT
95 ValueType FloatVT = !cast<ValueType>(
96 !if (!eq (!srl(EltSize,5),0),
97 VTName,
98 !if (!eq(TypeVariantName, "i"),
99 "v" # NumElts # "f" # EltSize,
100 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000102 ValueType IntVT = !cast<ValueType>(
103 !if (!eq (!srl(EltSize,5),0),
104 VTName,
105 !if (!eq(TypeVariantName, "f"),
106 "v" # NumElts # "i" # EltSize,
107 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000108 // The string to specify embedded broadcast in assembly.
109 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000110
Adam Nemet449b3f02014-10-15 23:42:09 +0000111 // 8-bit compressed displacement tuple/subvector format. This is only
112 // defined for NumElts <= 8.
113 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
114 !cast<CD8VForm>("CD8VT" # NumElts), ?);
115
Adam Nemet55536c62014-09-25 23:48:45 +0000116 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
117 !if (!eq (Size, 256), sub_ymm, ?));
118
119 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
120 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
121 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000122
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000123 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
124
Craig Topperabe80cc2016-08-28 06:06:28 +0000125 // A vector tye of the same width with element type i64. This is used to
126 // create patterns for logic ops.
127 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
128
Adam Nemet09377232014-10-08 23:25:31 +0000129 // A vector type of the same width with element type i32. This is used to
130 // create the canonical constant zero node ImmAllZerosV.
131 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
132 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000133
134 string ZSuffix = !if (!eq (Size, 128), "Z128",
135 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000136}
137
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000138def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
139def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000140def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
141def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000142def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
143def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000144
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000145// "x" in v32i8x_info means RC = VR256X
146def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
147def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
148def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
149def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000150def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
151def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000152
153def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
154def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
155def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
156def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000157def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
158def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000159
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000160// We map scalar types to the smallest (128-bit) vector type
161// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000162def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
163def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000164def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
165def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
166
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000167class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
168 X86VectorVTInfo i128> {
169 X86VectorVTInfo info512 = i512;
170 X86VectorVTInfo info256 = i256;
171 X86VectorVTInfo info128 = i128;
172}
173
174def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
175 v16i8x_info>;
176def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
177 v8i16x_info>;
178def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
179 v4i32x_info>;
180def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
181 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000182def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
183 v4f32x_info>;
184def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
185 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000186
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000187// This multiclass generates the masking variants from the non-masking
188// variant. It only provides the assembly pieces for the masking variants.
189// It assumes custom ISel patterns for masking which can be provided as
190// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000191multiclass AVX512_maskable_custom<bits<8> O, Format F,
192 dag Outs,
193 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
194 string OpcodeStr,
195 string AttSrcAsm, string IntelSrcAsm,
196 list<dag> Pattern,
197 list<dag> MaskingPattern,
198 list<dag> ZeroMaskingPattern,
199 string MaskingConstraint = "",
200 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000201 bit IsCommutable = 0,
202 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000203 let isCommutable = IsCommutable in
204 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000205 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000206 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000207 Pattern, itin>;
208
209 // Prefer over VMOV*rrk Pat<>
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000210 let AddedComplexity = 20, isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000211 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000212 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
213 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000214 MaskingPattern, itin>,
215 EVEX_K {
216 // In case of the 3src subclass this is overridden with a let.
217 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000218 }
219
220 // Zero mask does not add any restrictions to commute operands transformation.
221 // So, it is Ok to use IsCommutable instead of IsKCommutable.
222 let AddedComplexity = 30, isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000223 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000224 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
225 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 ZeroMaskingPattern,
227 itin>,
228 EVEX_KZ;
229}
230
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000231
Adam Nemet34801422014-10-08 23:25:39 +0000232// Common base class of AVX512_maskable and AVX512_maskable_3src.
233multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
234 dag Outs,
235 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
236 string OpcodeStr,
237 string AttSrcAsm, string IntelSrcAsm,
238 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000239 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000240 string MaskingConstraint = "",
241 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000242 bit IsCommutable = 0,
243 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000244 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
245 AttSrcAsm, IntelSrcAsm,
246 [(set _.RC:$dst, RHS)],
247 [(set _.RC:$dst, MaskingRHS)],
248 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000249 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000250 MaskingConstraint, NoItinerary, IsCommutable,
251 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000252
Adam Nemet2e91ee52014-08-14 17:13:19 +0000253// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000254// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000255// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000256multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
257 dag Outs, dag Ins, string OpcodeStr,
258 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000259 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000260 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000261 bit IsCommutable = 0, bit IsKCommutable = 0,
262 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000263 AVX512_maskable_common<O, F, _, Outs, Ins,
264 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
265 !con((ins _.KRCWM:$mask), Ins),
266 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000267 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000268 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000269
270// This multiclass generates the unconditional/non-masking, the masking and
271// the zero-masking variant of the scalar instruction.
272multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
273 dag Outs, dag Ins, string OpcodeStr,
274 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000275 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000276 InstrItinClass itin = NoItinerary,
277 bit IsCommutable = 0> :
278 AVX512_maskable_common<O, F, _, Outs, Ins,
279 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
280 !con((ins _.KRCWM:$mask), Ins),
281 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000282 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
283 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000284
Adam Nemet34801422014-10-08 23:25:39 +0000285// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000286// ($src1) is already tied to $dst so we just use that for the preserved
287// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
288// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000289multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
290 dag Outs, dag NonTiedIns, string OpcodeStr,
291 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000292 dag RHS, bit IsCommutable = 0,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000293 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000294 AVX512_maskable_common<O, F, _, Outs,
295 !con((ins _.RC:$src1), NonTiedIns),
296 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
297 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
298 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000299 (vselect _.KRCWM:$mask, RHS, _.RC:$src1),
300 vselect, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000301
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000302// Similar to AVX512_maskable_3src but in this case the input VT for the tied
Craig Topperaad5f112015-11-30 00:13:24 +0000303// operand differs from the output VT. This requires a bitconvert on
304// the preserved vector going into the vselect.
305multiclass AVX512_maskable_3src_cast<bits<8> O, Format F, X86VectorVTInfo OutVT,
306 X86VectorVTInfo InVT,
307 dag Outs, dag NonTiedIns, string OpcodeStr,
308 string AttSrcAsm, string IntelSrcAsm,
309 dag RHS> :
310 AVX512_maskable_common<O, F, OutVT, Outs,
311 !con((ins InVT.RC:$src1), NonTiedIns),
312 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
313 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
314 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
315 (vselect InVT.KRCWM:$mask, RHS,
316 (bitconvert InVT.RC:$src1))>;
317
Igor Breger15820b02015-07-01 13:24:28 +0000318multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
319 dag Outs, dag NonTiedIns, string OpcodeStr,
320 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000321 dag RHS, bit IsCommutable = 0,
322 bit IsKCommutable = 0> :
Igor Breger15820b02015-07-01 13:24:28 +0000323 AVX512_maskable_common<O, F, _, Outs,
324 !con((ins _.RC:$src1), NonTiedIns),
325 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
326 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
327 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000328 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000329 X86selects, "", NoItinerary, IsCommutable,
330 IsKCommutable>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000331
Adam Nemet34801422014-10-08 23:25:39 +0000332multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
333 dag Outs, dag Ins,
334 string OpcodeStr,
335 string AttSrcAsm, string IntelSrcAsm,
336 list<dag> Pattern> :
337 AVX512_maskable_custom<O, F, Outs, Ins,
338 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
339 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000340 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000341 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000342
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000343
344// Instruction with mask that puts result in mask register,
345// like "compare" and "vptest"
346multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
347 dag Outs,
348 dag Ins, dag MaskingIns,
349 string OpcodeStr,
350 string AttSrcAsm, string IntelSrcAsm,
351 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000352 list<dag> MaskingPattern,
353 bit IsCommutable = 0> {
354 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000355 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000356 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
357 "$dst, "#IntelSrcAsm#"}",
358 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000359
360 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000361 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
362 "$dst {${mask}}, "#IntelSrcAsm#"}",
363 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000364}
365
366multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
367 dag Outs,
368 dag Ins, dag MaskingIns,
369 string OpcodeStr,
370 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000371 dag RHS, dag MaskingRHS,
372 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000373 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
374 AttSrcAsm, IntelSrcAsm,
375 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000376 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000377
378multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
379 dag Outs, dag Ins, string OpcodeStr,
380 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000381 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000382 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
383 !con((ins _.KRCWM:$mask), Ins),
384 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000385 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000386
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000387multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
388 dag Outs, dag Ins, string OpcodeStr,
389 string AttSrcAsm, string IntelSrcAsm> :
390 AVX512_maskable_custom_cmp<O, F, Outs,
391 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000392 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000393
Craig Topperabe80cc2016-08-28 06:06:28 +0000394// This multiclass generates the unconditional/non-masking, the masking and
395// the zero-masking variant of the vector instruction. In the masking case, the
396// perserved vector elements come from a new dummy input operand tied to $dst.
397multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
398 dag Outs, dag Ins, string OpcodeStr,
399 string AttSrcAsm, string IntelSrcAsm,
400 dag RHS, dag MaskedRHS,
401 InstrItinClass itin = NoItinerary,
402 bit IsCommutable = 0, SDNode Select = vselect> :
403 AVX512_maskable_custom<O, F, Outs, Ins,
404 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
405 !con((ins _.KRCWM:$mask), Ins),
406 OpcodeStr, AttSrcAsm, IntelSrcAsm,
407 [(set _.RC:$dst, RHS)],
408 [(set _.RC:$dst,
409 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
410 [(set _.RC:$dst,
411 (Select _.KRCWM:$mask, MaskedRHS,
412 _.ImmAllZerosV))],
413 "$src0 = $dst", itin, IsCommutable>;
414
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000415// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000416// no instruction is needed for the conversion.
417def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
418def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
419def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
420def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
421def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
422def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
423def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
424def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
425def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
426def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
427def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
428def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
429def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
430def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
431def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
432def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
433def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
434def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
435def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
436def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
437def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
438def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
439def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
440def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
441def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
442def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
443def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
444def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
445def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
446def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
447def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000448
Craig Topper9d9251b2016-05-08 20:10:20 +0000449// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
450// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
451// swizzled by ExecutionDepsFix to pxor.
452// We set canFoldAsLoad because this can be converted to a constant-pool
453// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000454let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000455 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000456def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000457 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000458def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
459 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000460}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000461
Craig Toppere5ce84a2016-05-08 21:33:53 +0000462let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000463 isPseudo = 1, Predicates = [HasVLX], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000464def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
465 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
466def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
467 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
468}
469
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000470//===----------------------------------------------------------------------===//
471// AVX-512 - VECTOR INSERT
472//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000473multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
474 PatFrag vinsert_insert> {
Craig Toppere1cac152016-06-07 07:27:54 +0000475 let ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000476 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
477 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
478 "vinsert" # From.EltTypeName # "x" # From.NumElts,
479 "$src3, $src2, $src1", "$src1, $src2, $src3",
480 (vinsert_insert:$src3 (To.VT To.RC:$src1),
481 (From.VT From.RC:$src2),
482 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000483
Igor Breger0ede3cb2015-09-20 06:52:42 +0000484 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
485 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
486 "vinsert" # From.EltTypeName # "x" # From.NumElts,
487 "$src3, $src2, $src1", "$src1, $src2, $src3",
488 (vinsert_insert:$src3 (To.VT To.RC:$src1),
489 (From.VT (bitconvert (From.LdFrag addr:$src2))),
490 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
491 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000492 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000493}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000494
Igor Breger0ede3cb2015-09-20 06:52:42 +0000495multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
496 X86VectorVTInfo To, PatFrag vinsert_insert,
497 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
498 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000499 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000500 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
501 (To.VT (!cast<Instruction>(InstrStr#"rr")
502 To.RC:$src1, From.RC:$src2,
503 (INSERT_get_vinsert_imm To.RC:$ins)))>;
504
505 def : Pat<(vinsert_insert:$ins
506 (To.VT To.RC:$src1),
507 (From.VT (bitconvert (From.LdFrag addr:$src2))),
508 (iPTR imm)),
509 (To.VT (!cast<Instruction>(InstrStr#"rm")
510 To.RC:$src1, addr:$src2,
511 (INSERT_get_vinsert_imm To.RC:$ins)))>;
512 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000513}
514
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000515multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
516 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000517
518 let Predicates = [HasVLX] in
519 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
520 X86VectorVTInfo< 4, EltVT32, VR128X>,
521 X86VectorVTInfo< 8, EltVT32, VR256X>,
522 vinsert128_insert>, EVEX_V256;
523
524 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000525 X86VectorVTInfo< 4, EltVT32, VR128X>,
526 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000527 vinsert128_insert>, EVEX_V512;
528
529 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000530 X86VectorVTInfo< 4, EltVT64, VR256X>,
531 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000532 vinsert256_insert>, VEX_W, EVEX_V512;
533
534 let Predicates = [HasVLX, HasDQI] in
535 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
536 X86VectorVTInfo< 2, EltVT64, VR128X>,
537 X86VectorVTInfo< 4, EltVT64, VR256X>,
538 vinsert128_insert>, VEX_W, EVEX_V256;
539
540 let Predicates = [HasDQI] in {
541 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
542 X86VectorVTInfo< 2, EltVT64, VR128X>,
543 X86VectorVTInfo< 8, EltVT64, VR512>,
544 vinsert128_insert>, VEX_W, EVEX_V512;
545
546 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
547 X86VectorVTInfo< 8, EltVT32, VR256X>,
548 X86VectorVTInfo<16, EltVT32, VR512>,
549 vinsert256_insert>, EVEX_V512;
550 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000551}
552
Adam Nemet4e2ef472014-10-02 23:18:28 +0000553defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
554defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000555
Igor Breger0ede3cb2015-09-20 06:52:42 +0000556// Codegen pattern with the alternative types,
557// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
558defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
559 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
560defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
561 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
562
563defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
564 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
565defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
566 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
567
568defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
569 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
570defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
571 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
572
573// Codegen pattern with the alternative types insert VEC128 into VEC256
574defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
575 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
576defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
577 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
578// Codegen pattern with the alternative types insert VEC128 into VEC512
579defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
580 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
581defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
582 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
583// Codegen pattern with the alternative types insert VEC256 into VEC512
584defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
585 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
586defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
587 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
588
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000589// vinsertps - insert f32 to XMM
Craig Topper6189d3e2016-07-19 01:26:19 +0000590def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000591 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000592 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000593 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000594 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000595def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000596 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000597 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000598 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000599 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
600 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
601
602//===----------------------------------------------------------------------===//
603// AVX-512 VECTOR EXTRACT
604//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000605
Igor Breger7f69a992015-09-10 12:54:54 +0000606multiclass vextract_for_size<int Opcode,
607 X86VectorVTInfo From, X86VectorVTInfo To,
Craig Topper5f3fef82016-05-22 07:40:58 +0000608 PatFrag vextract_extract> {
Igor Breger7f69a992015-09-10 12:54:54 +0000609
610 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
611 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
612 // vextract_extract), we interesting only in patterns without mask,
613 // intrinsics pattern match generated bellow.
614 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
615 (ins From.RC:$src1, i32u8imm:$idx),
616 "vextract" # To.EltTypeName # "x" # To.NumElts,
617 "$idx, $src1", "$src1, $idx",
618 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
619 (iPTR imm)))]>,
620 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000621 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
622 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$idx),
623 "vextract" # To.EltTypeName # "x" # To.NumElts #
624 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
625 [(store (To.VT (vextract_extract:$idx
626 (From.VT From.RC:$src1), (iPTR imm))),
627 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000628
Craig Toppere1cac152016-06-07 07:27:54 +0000629 let mayStore = 1, hasSideEffects = 0 in
630 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
631 (ins To.MemOp:$dst, To.KRCWM:$mask,
632 From.RC:$src1, i32u8imm:$idx),
633 "vextract" # To.EltTypeName # "x" # To.NumElts #
634 "\t{$idx, $src1, $dst {${mask}}|"
635 "$dst {${mask}}, $src1, $idx}",
636 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000637 }
Renato Golindb7ea862015-09-09 19:44:40 +0000638
639 // Intrinsic call with masking.
640 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000641 "x" # To.NumElts # "_" # From.Size)
642 From.RC:$src1, (iPTR imm:$idx), To.RC:$src0, To.MRC:$mask),
643 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
644 From.ZSuffix # "rrk")
645 To.RC:$src0,
646 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
647 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000648
649 // Intrinsic call with zero-masking.
650 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000651 "x" # To.NumElts # "_" # From.Size)
652 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, To.MRC:$mask),
653 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
654 From.ZSuffix # "rrkz")
655 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
656 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000657
658 // Intrinsic call without masking.
659 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000660 "x" # To.NumElts # "_" # From.Size)
661 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
662 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
663 From.ZSuffix # "rr")
664 From.RC:$src1, imm:$idx)>;
Igor Bregerac29a822015-09-09 14:35:09 +0000665}
666
Igor Bregerdefab3c2015-10-08 12:55:01 +0000667// Codegen pattern for the alternative types
668multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
669 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000670 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000671 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000672 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
673 (To.VT (!cast<Instruction>(InstrStr#"rr")
674 From.RC:$src1,
675 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000676 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
677 (iPTR imm))), addr:$dst),
678 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
679 (EXTRACT_get_vextract_imm To.RC:$ext))>;
680 }
Igor Breger7f69a992015-09-10 12:54:54 +0000681}
682
683multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000684 ValueType EltVT64, int Opcode256> {
685 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000686 X86VectorVTInfo<16, EltVT32, VR512>,
687 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000688 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000689 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000690 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000691 X86VectorVTInfo< 8, EltVT64, VR512>,
692 X86VectorVTInfo< 4, EltVT64, VR256X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000693 vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000694 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
695 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000696 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000697 X86VectorVTInfo< 8, EltVT32, VR256X>,
698 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000699 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000700 EVEX_V256, EVEX_CD8<32, CD8VT4>;
701 let Predicates = [HasVLX, HasDQI] in
702 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
703 X86VectorVTInfo< 4, EltVT64, VR256X>,
704 X86VectorVTInfo< 2, EltVT64, VR128X>,
705 vextract128_extract>,
706 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
707 let Predicates = [HasDQI] in {
708 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
709 X86VectorVTInfo< 8, EltVT64, VR512>,
710 X86VectorVTInfo< 2, EltVT64, VR128X>,
711 vextract128_extract>,
712 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
713 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
714 X86VectorVTInfo<16, EltVT32, VR512>,
715 X86VectorVTInfo< 8, EltVT32, VR256X>,
716 vextract256_extract>,
717 EVEX_V512, EVEX_CD8<32, CD8VT8>;
718 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000719}
720
Adam Nemet55536c62014-09-25 23:48:45 +0000721defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
722defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000723
Igor Bregerdefab3c2015-10-08 12:55:01 +0000724// extract_subvector codegen patterns with the alternative types.
725// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
726defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
727 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
728defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
729 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
730
731defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000732 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000733defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
734 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
735
736defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
737 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
738defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
739 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
740
Craig Topper08a68572016-05-21 22:50:04 +0000741// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000742defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
743 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
744defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
745 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
746
747// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000748defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
749 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
750defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
751 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
752// Codegen pattern with the alternative types extract VEC256 from VEC512
753defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
754 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
755defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
756 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
757
Craig Topper5f3fef82016-05-22 07:40:58 +0000758// A 128-bit subvector extract from the first 256-bit vector position
759// is a subregister copy that needs no instruction.
760def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
761 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
762def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
763 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
764def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
765 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
766def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
767 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
768def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
769 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
770def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
771 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
772
773// A 256-bit subvector extract from the first 256-bit vector position
774// is a subregister copy that needs no instruction.
775def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
776 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
777def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
778 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
779def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
780 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
781def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
782 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
783def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
784 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
785def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
786 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
787
788let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000789// A 128-bit subvector insert to the first 512-bit vector position
790// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000791def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
792 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
793def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
794 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
795def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
796 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
797def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
798 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
799def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
800 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
801def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
802 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000803
Craig Topper5f3fef82016-05-22 07:40:58 +0000804// A 256-bit subvector insert to the first 512-bit vector position
805// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000806def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000807 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000808def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000809 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000810def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000811 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000812def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000813 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000814def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000815 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000816def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000817 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000818}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000819
820// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000821def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000822 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000823 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000824 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
825 EVEX;
826
Craig Topper03b849e2016-05-21 22:50:11 +0000827def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000828 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000829 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000830 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000831 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000832
833//===---------------------------------------------------------------------===//
834// AVX-512 BROADCAST
835//---
Igor Breger131008f2016-05-01 08:40:00 +0000836// broadcast with a scalar argument.
837multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
838 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000839
Igor Breger131008f2016-05-01 08:40:00 +0000840 let isCodeGenOnly = 1 in {
841 def r_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
842 (ins SrcInfo.FRC:$src), OpcodeStr#"\t{$src, $dst|$dst, $src}",
843 [(set DestInfo.RC:$dst, (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)))]>,
844 Requires<[HasAVX512]>, T8PD, EVEX;
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000845
Igor Breger131008f2016-05-01 08:40:00 +0000846 let Constraints = "$src0 = $dst" in
847 def rk_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
848 (ins DestInfo.RC:$src0, DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
849 OpcodeStr#"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000850 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000851 (vselect DestInfo.KRCWM:$mask,
852 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
853 DestInfo.RC:$src0))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000854 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_K;
Igor Breger131008f2016-05-01 08:40:00 +0000855
856 def rkz_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
857 (ins DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
858 OpcodeStr#"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000859 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000860 (vselect DestInfo.KRCWM:$mask,
861 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
862 DestInfo.ImmAllZerosV))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000863 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_KZ;
Igor Breger131008f2016-05-01 08:40:00 +0000864 } // let isCodeGenOnly = 1 in
865}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000866
Igor Breger21296d22015-10-20 11:56:42 +0000867multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
868 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +0000869 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger21296d22015-10-20 11:56:42 +0000870 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
871 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
872 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
873 T8PD, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000874 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000875 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere1cac152016-06-07 07:27:54 +0000876 (DestInfo.VT (X86VBroadcast
877 (SrcInfo.ScalarLdFrag addr:$src)))>,
878 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +0000879 }
Craig Toppere1cac152016-06-07 07:27:54 +0000880
Craig Topper80934372016-07-16 03:42:59 +0000881 def : Pat<(DestInfo.VT (X86VBroadcast
882 (SrcInfo.VT (scalar_to_vector
883 (SrcInfo.ScalarLdFrag addr:$src))))),
884 (!cast<Instruction>(NAME#DestInfo.ZSuffix#m) addr:$src)>;
885 let AddedComplexity = 20 in
886 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
887 (X86VBroadcast
888 (SrcInfo.VT (scalar_to_vector
889 (SrcInfo.ScalarLdFrag addr:$src)))),
890 DestInfo.RC:$src0)),
891 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
892 DestInfo.RC:$src0, DestInfo.KRCWM:$mask, addr:$src)>;
893 let AddedComplexity = 30 in
894 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
895 (X86VBroadcast
896 (SrcInfo.VT (scalar_to_vector
897 (SrcInfo.ScalarLdFrag addr:$src)))),
898 DestInfo.ImmAllZerosV)),
899 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mkz)
900 DestInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000901}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000902
Craig Topper80934372016-07-16 03:42:59 +0000903multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +0000904 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +0000905 let Predicates = [HasAVX512] in
906 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
907 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
908 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000909
910 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000911 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000912 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000913 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000914 }
915}
916
Craig Topper80934372016-07-16 03:42:59 +0000917multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
918 AVX512VLVectorVTInfo _> {
919 let Predicates = [HasAVX512] in
920 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
921 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
922 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000923
Craig Topper80934372016-07-16 03:42:59 +0000924 let Predicates = [HasVLX] in {
925 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
926 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
927 EVEX_V256;
928 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
929 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
930 EVEX_V128;
931 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000932}
Craig Topper80934372016-07-16 03:42:59 +0000933defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
934 avx512vl_f32_info>;
935defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
936 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000937
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000938def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000939 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000940def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000941 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000942
Robert Khasanovcbc57032014-12-09 16:38:41 +0000943multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
944 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000945 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000946 (ins SrcRC:$src),
947 "vpbroadcast"##_.Suffix, "$src", "$src",
Igor Breger0aeda372016-02-07 08:30:50 +0000948 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000949}
950
Robert Khasanovcbc57032014-12-09 16:38:41 +0000951multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
952 RegisterClass SrcRC, Predicate prd> {
953 let Predicates = [prd] in
954 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
955 let Predicates = [prd, HasVLX] in {
956 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
957 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
958 }
959}
960
Igor Breger0aeda372016-02-07 08:30:50 +0000961let isCodeGenOnly = 1 in {
962defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000963 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000964defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000965 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000966}
967let isAsmParserOnly = 1 in {
968 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
969 GR32, HasBWI>;
970 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000971 GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000972}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000973defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
974 HasAVX512>;
975defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
976 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000977
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000978def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000979 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000980def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000981 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000982
Igor Breger21296d22015-10-20 11:56:42 +0000983// Provide aliases for broadcast from the same register class that
984// automatically does the extract.
985multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
986 X86VectorVTInfo SrcInfo> {
987 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
988 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
989 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
990}
991
992multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
993 AVX512VLVectorVTInfo _, Predicate prd> {
994 let Predicates = [prd] in {
995 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
996 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
997 EVEX_V512;
998 // Defined separately to avoid redefinition.
999 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
1000 }
1001 let Predicates = [prd, HasVLX] in {
1002 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1003 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1004 EVEX_V256;
1005 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1006 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001007 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001008}
1009
Igor Breger21296d22015-10-20 11:56:42 +00001010defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1011 avx512vl_i8_info, HasBWI>;
1012defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1013 avx512vl_i16_info, HasBWI>;
1014defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1015 avx512vl_i32_info, HasAVX512>;
1016defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1017 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001018
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001019multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1020 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001021 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001022 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1023 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001024 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001025 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001026}
1027
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001028//===----------------------------------------------------------------------===//
1029// AVX-512 BROADCAST SUBVECTORS
1030//
1031
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001032defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1033 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001034 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001035defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1036 v16f32_info, v4f32x_info>,
1037 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1038defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1039 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001040 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001041defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1042 v8f64_info, v4f64x_info>, VEX_W,
1043 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1044
1045let Predicates = [HasVLX] in {
1046defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1047 v8i32x_info, v4i32x_info>,
1048 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1049defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1050 v8f32x_info, v4f32x_info>,
1051 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001052
1053def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1054 (VBROADCASTI32X4Z256rm addr:$src)>;
1055def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1056 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001057
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001058// Provide fallback in case the load node that is used in the patterns above
1059// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001060def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001061 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001062 (v4f32 VR128X:$src), 1)>;
1063def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001064 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001065 (v4i32 VR128X:$src), 1)>;
1066def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001067 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001068 (v8i16 VR128X:$src), 1)>;
1069def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001070 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001071 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001072}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001073
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001074let Predicates = [HasVLX, HasDQI] in {
1075defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1076 v4i64x_info, v2i64x_info>, VEX_W,
1077 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1078defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1079 v4f64x_info, v2f64x_info>, VEX_W,
1080 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1081}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001082
1083let Predicates = [HasVLX, NoDQI] in {
1084def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1085 (VBROADCASTF32X4Z256rm addr:$src)>;
1086def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1087 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001088
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001089// Provide fallback in case the load node that is used in the patterns above
1090// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001091def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001092 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001093 (v2f64 VR128X:$src), 1)>;
1094def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001095 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1096 (v2i64 VR128X:$src), 1)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001097}
1098
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001099let Predicates = [HasDQI] in {
1100defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1101 v8i64_info, v2i64x_info>, VEX_W,
1102 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1103defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1104 v16i32_info, v8i32x_info>,
1105 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1106defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1107 v8f64_info, v2f64x_info>, VEX_W,
1108 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1109defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1110 v16f32_info, v8f32x_info>,
1111 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001112
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001113// Provide fallback in case the load node that is used in the patterns above
1114// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001115def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001116 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001117 (v2f64 VR128X:$src), 1)>;
1118def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001119 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1120 (v2i64 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001121}
Adam Nemet73f72e12014-06-27 00:43:38 +00001122
Igor Bregerfa798a92015-11-02 07:39:36 +00001123multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001124 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001125 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001126 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001127 EVEX_V512;
1128 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001129 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001130 EVEX_V256;
1131}
1132
1133multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001134 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1135 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001136
1137 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001138 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1139 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001140}
1141
1142defm VPBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
Igor Breger52bd1d52016-05-31 07:43:39 +00001143 avx512vl_i32_info, avx512vl_i64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001144defm VPBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
Igor Breger52bd1d52016-05-31 07:43:39 +00001145 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001146
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001147def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001148 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001149def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1150 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1151
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001152def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001153 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001154def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1155 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001156
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001157//===----------------------------------------------------------------------===//
1158// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1159//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001160multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1161 X86VectorVTInfo _, RegisterClass KRC> {
1162 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001163 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001164 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001165}
1166
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001167multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001168 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1169 let Predicates = [HasCDI] in
1170 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1171 let Predicates = [HasCDI, HasVLX] in {
1172 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1173 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1174 }
1175}
1176
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001177defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001178 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001179defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001180 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001181
1182//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001183// -- VPERMI2 - 3 source operands form --
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001184multiclass avx512_perm_i<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001185 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001186let Constraints = "$src1 = $dst" in {
Craig Topperaad5f112015-11-30 00:13:24 +00001187 defm rr: AVX512_maskable_3src_cast<opc, MRMSrcReg, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001188 (ins _.RC:$src2, _.RC:$src3),
1189 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001190 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001191 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001192
Craig Topperaad5f112015-11-30 00:13:24 +00001193 defm rm: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001194 (ins _.RC:$src2, _.MemOp:$src3),
1195 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001196 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001197 (_.VT (bitconvert (_.LdFrag addr:$src3)))))>,
1198 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001199 }
1200}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001201multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001202 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Toppere1cac152016-06-07 07:27:54 +00001203 let Constraints = "$src1 = $dst" in
Craig Topperaad5f112015-11-30 00:13:24 +00001204 defm rmb: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001205 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1206 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1207 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topperaad5f112015-11-30 00:13:24 +00001208 (_.VT (X86VPermi2X IdxVT.RC:$src1,
Michael Liao66233b72015-08-06 09:06:20 +00001209 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001210 AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001211}
1212
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001213multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001214 AVX512VLVectorVTInfo VTInfo,
1215 AVX512VLVectorVTInfo ShuffleMask> {
1216 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1217 ShuffleMask.info512>,
1218 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512,
1219 ShuffleMask.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001220 let Predicates = [HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001221 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1222 ShuffleMask.info128>,
1223 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128,
1224 ShuffleMask.info128>, EVEX_V128;
1225 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1226 ShuffleMask.info256>,
1227 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256,
1228 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001229 }
1230}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001231
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001232multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001233 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001234 AVX512VLVectorVTInfo Idx,
1235 Predicate Prd> {
1236 let Predicates = [Prd] in
Craig Topperaad5f112015-11-30 00:13:24 +00001237 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1238 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001239 let Predicates = [Prd, HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001240 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1241 Idx.info128>, EVEX_V128;
1242 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1243 Idx.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001244 }
1245}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001246
Craig Topperaad5f112015-11-30 00:13:24 +00001247defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
1248 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1249defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
1250 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001251defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
1252 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1253 VEX_W, EVEX_CD8<16, CD8VF>;
1254defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
1255 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1256 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001257defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
1258 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1259defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
1260 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001261
Craig Topperaad5f112015-11-30 00:13:24 +00001262// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001263multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001264 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001265let Constraints = "$src1 = $dst" in {
1266 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1267 (ins IdxVT.RC:$src2, _.RC:$src3),
1268 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001269 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001270 AVX5128IBase;
1271
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001272 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1273 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1274 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001275 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001276 (bitconvert (_.LdFrag addr:$src3))))>,
1277 EVEX_4V, AVX5128IBase;
1278 }
1279}
1280multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001281 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Toppere1cac152016-06-07 07:27:54 +00001282 let Constraints = "$src1 = $dst" in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001283 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1284 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1285 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1286 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001287 (_.VT (X86VPermt2 _.RC:$src1,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001288 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
1289 AVX5128IBase, EVEX_4V, EVEX_B;
1290}
1291
1292multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001293 AVX512VLVectorVTInfo VTInfo,
1294 AVX512VLVectorVTInfo ShuffleMask> {
1295 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001296 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001297 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001298 ShuffleMask.info512>, EVEX_V512;
1299 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001300 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001301 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001302 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001303 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001304 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001305 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001306 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1307 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001308 }
1309}
1310
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001311multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001312 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001313 AVX512VLVectorVTInfo Idx,
1314 Predicate Prd> {
1315 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001316 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1317 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001318 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001319 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1320 Idx.info128>, EVEX_V128;
1321 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1322 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001323 }
1324}
1325
Craig Toppera47576f2015-11-26 20:21:29 +00001326defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001327 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001328defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001329 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001330defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1331 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1332 VEX_W, EVEX_CD8<16, CD8VF>;
1333defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1334 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1335 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001336defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001337 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001338defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001339 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001340
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001341//===----------------------------------------------------------------------===//
1342// AVX-512 - BLEND using mask
1343//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001344multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1345 let ExeDomain = _.ExeDomain in {
Craig Toppere1cac152016-06-07 07:27:54 +00001346 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001347 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1348 (ins _.RC:$src1, _.RC:$src2),
1349 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001350 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001351 []>, EVEX_4V;
1352 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1353 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001354 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001355 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Simon Pilgrim916485c2016-08-18 11:22:22 +00001356 [(set _.RC:$dst, (vselect _.KRCWM:$mask,
Igor Breger64cfd3a2016-06-15 07:30:38 +00001357 (_.VT _.RC:$src2),
1358 (_.VT _.RC:$src1)))]>, EVEX_4V, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001359 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001360 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1361 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1362 !strconcat(OpcodeStr,
1363 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1364 []>, EVEX_4V, EVEX_KZ;
Craig Toppere1cac152016-06-07 07:27:54 +00001365 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001366 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1367 (ins _.RC:$src1, _.MemOp:$src2),
1368 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001369 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001370 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1371 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1372 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001373 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001374 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001375 [(set _.RC:$dst, (vselect _.KRCWM:$mask,
1376 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1377 (_.VT _.RC:$src1)))]>,
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001378 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere1cac152016-06-07 07:27:54 +00001379 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001380 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1381 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1382 !strconcat(OpcodeStr,
1383 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1384 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1385 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001386}
1387multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1388
1389 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1390 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1391 !strconcat(OpcodeStr,
1392 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1393 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001394 [(set _.RC:$dst,(vselect _.KRCWM:$mask,
1395 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
1396 (_.VT _.RC:$src1)))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001397 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001398
Craig Toppere1cac152016-06-07 07:27:54 +00001399 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001400 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1401 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1402 !strconcat(OpcodeStr,
1403 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1404 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001405 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001406
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001407}
1408
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001409multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1410 AVX512VLVectorVTInfo VTInfo> {
1411 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1412 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001413
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001414 let Predicates = [HasVLX] in {
1415 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1416 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1417 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1418 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1419 }
1420}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001421
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001422multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1423 AVX512VLVectorVTInfo VTInfo> {
1424 let Predicates = [HasBWI] in
1425 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001426
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001427 let Predicates = [HasBWI, HasVLX] in {
1428 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1429 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1430 }
1431}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001432
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001433
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001434defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1435defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1436defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1437defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1438defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1439defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001440
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001441
Craig Topper0fcf9252016-06-07 07:27:51 +00001442let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001443def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1444 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001445 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001446 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001447 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1448 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1449
1450def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1451 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001452 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001453 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001454 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1455 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1456}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001457//===----------------------------------------------------------------------===//
1458// Compare Instructions
1459//===----------------------------------------------------------------------===//
1460
1461// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001462
1463multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1464
1465 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1466 (outs _.KRC:$dst),
1467 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1468 "vcmp${cc}"#_.Suffix,
1469 "$src2, $src1", "$src1, $src2",
1470 (OpNode (_.VT _.RC:$src1),
1471 (_.VT _.RC:$src2),
1472 imm:$cc)>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001473 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1474 (outs _.KRC:$dst),
1475 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1476 "vcmp${cc}"#_.Suffix,
1477 "$src2, $src1", "$src1, $src2",
1478 (OpNode (_.VT _.RC:$src1),
1479 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1480 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001481
1482 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1483 (outs _.KRC:$dst),
1484 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1485 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001486 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001487 (OpNodeRnd (_.VT _.RC:$src1),
1488 (_.VT _.RC:$src2),
1489 imm:$cc,
1490 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1491 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001492 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001493 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1494 (outs VK1:$dst),
1495 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1496 "vcmp"#_.Suffix,
1497 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1498 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1499 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001500 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001501 "vcmp"#_.Suffix,
1502 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1503 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1504
1505 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1506 (outs _.KRC:$dst),
1507 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1508 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001509 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001510 EVEX_4V, EVEX_B;
1511 }// let isAsmParserOnly = 1, hasSideEffects = 0
1512
1513 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001514 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001515 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1516 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1517 !strconcat("vcmp${cc}", _.Suffix,
1518 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1519 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1520 _.FRC:$src2,
1521 imm:$cc))],
1522 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001523 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1524 (outs _.KRC:$dst),
1525 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1526 !strconcat("vcmp${cc}", _.Suffix,
1527 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1528 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1529 (_.ScalarLdFrag addr:$src2),
1530 imm:$cc))],
1531 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001532 }
1533}
1534
1535let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001536 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1537 AVX512XSIi8Base;
1538 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1539 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001540}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001541
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001542multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1543 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001544 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001545 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1546 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1547 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001548 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1549 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001550 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1551 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1552 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1553 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001554 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001555 def rrk : AVX512BI<opc, MRMSrcReg,
1556 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1557 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1558 "$dst {${mask}}, $src1, $src2}"),
1559 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1560 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1561 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001562 def rmk : AVX512BI<opc, MRMSrcMem,
1563 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1564 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1565 "$dst {${mask}}, $src1, $src2}"),
1566 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1567 (OpNode (_.VT _.RC:$src1),
1568 (_.VT (bitconvert
1569 (_.LdFrag addr:$src2))))))],
1570 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001571}
1572
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001573multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001574 X86VectorVTInfo _> :
1575 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001576 def rmb : AVX512BI<opc, MRMSrcMem,
1577 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1578 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1579 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1580 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1581 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1582 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1583 def rmbk : AVX512BI<opc, MRMSrcMem,
1584 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1585 _.ScalarMemOp:$src2),
1586 !strconcat(OpcodeStr,
1587 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1588 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1589 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1590 (OpNode (_.VT _.RC:$src1),
1591 (X86VBroadcast
1592 (_.ScalarLdFrag addr:$src2)))))],
1593 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001594}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001595
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001596multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1597 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1598 let Predicates = [prd] in
1599 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1600 EVEX_V512;
1601
1602 let Predicates = [prd, HasVLX] in {
1603 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1604 EVEX_V256;
1605 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1606 EVEX_V128;
1607 }
1608}
1609
1610multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1611 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1612 Predicate prd> {
1613 let Predicates = [prd] in
1614 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1615 EVEX_V512;
1616
1617 let Predicates = [prd, HasVLX] in {
1618 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1619 EVEX_V256;
1620 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1621 EVEX_V128;
1622 }
1623}
1624
1625defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1626 avx512vl_i8_info, HasBWI>,
1627 EVEX_CD8<8, CD8VF>;
1628
1629defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1630 avx512vl_i16_info, HasBWI>,
1631 EVEX_CD8<16, CD8VF>;
1632
Robert Khasanovf70f7982014-09-18 14:06:55 +00001633defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001634 avx512vl_i32_info, HasAVX512>,
1635 EVEX_CD8<32, CD8VF>;
1636
Robert Khasanovf70f7982014-09-18 14:06:55 +00001637defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001638 avx512vl_i64_info, HasAVX512>,
1639 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1640
1641defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1642 avx512vl_i8_info, HasBWI>,
1643 EVEX_CD8<8, CD8VF>;
1644
1645defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1646 avx512vl_i16_info, HasBWI>,
1647 EVEX_CD8<16, CD8VF>;
1648
Robert Khasanovf70f7982014-09-18 14:06:55 +00001649defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001650 avx512vl_i32_info, HasAVX512>,
1651 EVEX_CD8<32, CD8VF>;
1652
Robert Khasanovf70f7982014-09-18 14:06:55 +00001653defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001654 avx512vl_i64_info, HasAVX512>,
1655 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001656
1657def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001658 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001659 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1660 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1661
1662def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001663 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001664 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1665 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1666
Robert Khasanov29e3b962014-08-27 09:34:37 +00001667multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1668 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001669 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001670 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001671 !strconcat("vpcmp${cc}", Suffix,
1672 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001673 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1674 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001675 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1676 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001677 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001678 !strconcat("vpcmp${cc}", Suffix,
1679 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001680 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1681 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001682 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001683 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1684 def rrik : AVX512AIi8<opc, MRMSrcReg,
1685 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001686 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001687 !strconcat("vpcmp${cc}", Suffix,
1688 "\t{$src2, $src1, $dst {${mask}}|",
1689 "$dst {${mask}}, $src1, $src2}"),
1690 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1691 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001692 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001693 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001694 def rmik : AVX512AIi8<opc, MRMSrcMem,
1695 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001696 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001697 !strconcat("vpcmp${cc}", Suffix,
1698 "\t{$src2, $src1, $dst {${mask}}|",
1699 "$dst {${mask}}, $src1, $src2}"),
1700 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1701 (OpNode (_.VT _.RC:$src1),
1702 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001703 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001704 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1705
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001706 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001707 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001708 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001709 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001710 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1711 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001712 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001713 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001714 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001715 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001716 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1717 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001718 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001719 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1720 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001721 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001722 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001723 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1724 "$dst {${mask}}, $src1, $src2, $cc}"),
1725 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001726 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001727 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1728 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001729 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001730 !strconcat("vpcmp", Suffix,
1731 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1732 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001733 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001734 }
1735}
1736
Robert Khasanov29e3b962014-08-27 09:34:37 +00001737multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001738 X86VectorVTInfo _> :
1739 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001740 def rmib : AVX512AIi8<opc, MRMSrcMem,
1741 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001742 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001743 !strconcat("vpcmp${cc}", Suffix,
1744 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1745 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1746 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1747 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001748 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001749 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1750 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1751 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001752 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001753 !strconcat("vpcmp${cc}", Suffix,
1754 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1755 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1756 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1757 (OpNode (_.VT _.RC:$src1),
1758 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001759 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001760 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001761
Robert Khasanov29e3b962014-08-27 09:34:37 +00001762 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001763 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001764 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1765 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001766 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001767 !strconcat("vpcmp", Suffix,
1768 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1769 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1770 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1771 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1772 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001773 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001774 !strconcat("vpcmp", Suffix,
1775 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1776 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1777 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1778 }
1779}
1780
1781multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1782 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1783 let Predicates = [prd] in
1784 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1785
1786 let Predicates = [prd, HasVLX] in {
1787 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1788 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1789 }
1790}
1791
1792multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1793 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1794 let Predicates = [prd] in
1795 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1796 EVEX_V512;
1797
1798 let Predicates = [prd, HasVLX] in {
1799 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1800 EVEX_V256;
1801 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1802 EVEX_V128;
1803 }
1804}
1805
1806defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1807 HasBWI>, EVEX_CD8<8, CD8VF>;
1808defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1809 HasBWI>, EVEX_CD8<8, CD8VF>;
1810
1811defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1812 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1813defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1814 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1815
Robert Khasanovf70f7982014-09-18 14:06:55 +00001816defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001817 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001818defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001819 HasAVX512>, EVEX_CD8<32, CD8VF>;
1820
Robert Khasanovf70f7982014-09-18 14:06:55 +00001821defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001822 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001823defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001824 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001825
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001826multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001827
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001828 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1829 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1830 "vcmp${cc}"#_.Suffix,
1831 "$src2, $src1", "$src1, $src2",
1832 (X86cmpm (_.VT _.RC:$src1),
1833 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00001834 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001835
Craig Toppere1cac152016-06-07 07:27:54 +00001836 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1837 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1838 "vcmp${cc}"#_.Suffix,
1839 "$src2, $src1", "$src1, $src2",
1840 (X86cmpm (_.VT _.RC:$src1),
1841 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1842 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001843
Craig Toppere1cac152016-06-07 07:27:54 +00001844 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1845 (outs _.KRC:$dst),
1846 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1847 "vcmp${cc}"#_.Suffix,
1848 "${src2}"##_.BroadcastStr##", $src1",
1849 "$src1, ${src2}"##_.BroadcastStr,
1850 (X86cmpm (_.VT _.RC:$src1),
1851 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1852 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001853 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001854 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001855 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1856 (outs _.KRC:$dst),
1857 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1858 "vcmp"#_.Suffix,
1859 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1860
1861 let mayLoad = 1 in {
1862 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1863 (outs _.KRC:$dst),
1864 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1865 "vcmp"#_.Suffix,
1866 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1867
1868 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1869 (outs _.KRC:$dst),
1870 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1871 "vcmp"#_.Suffix,
1872 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1873 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1874 }
1875 }
1876}
1877
1878multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1879 // comparison code form (VCMP[EQ/LT/LE/...]
1880 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1881 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1882 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001883 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001884 (X86cmpmRnd (_.VT _.RC:$src1),
1885 (_.VT _.RC:$src2),
1886 imm:$cc,
1887 (i32 FROUND_NO_EXC))>, EVEX_B;
1888
1889 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1890 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1891 (outs _.KRC:$dst),
1892 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1893 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001894 "$cc, {sae}, $src2, $src1",
1895 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001896 }
1897}
1898
1899multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1900 let Predicates = [HasAVX512] in {
1901 defm Z : avx512_vcmp_common<_.info512>,
1902 avx512_vcmp_sae<_.info512>, EVEX_V512;
1903
1904 }
1905 let Predicates = [HasAVX512,HasVLX] in {
1906 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1907 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001908 }
1909}
1910
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001911defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1912 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1913defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1914 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001915
1916def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1917 (COPY_TO_REGCLASS (VCMPPSZrri
1918 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1919 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1920 imm:$cc), VK8)>;
1921def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1922 (COPY_TO_REGCLASS (VPCMPDZrri
1923 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1924 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1925 imm:$cc), VK8)>;
1926def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1927 (COPY_TO_REGCLASS (VPCMPUDZrri
1928 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1929 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1930 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001931
Asaf Badouh572bbce2015-09-20 08:46:07 +00001932// ----------------------------------------------------------------
1933// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00001934//handle fpclass instruction mask = op(reg_scalar,imm)
1935// op(mem_scalar,imm)
1936multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1937 X86VectorVTInfo _, Predicate prd> {
1938 let Predicates = [prd] in {
1939 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
1940 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001941 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001942 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1943 (i32 imm:$src2)))], NoItinerary>;
1944 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1945 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1946 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001947 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001948 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001949 (OpNode (_.VT _.RC:$src1),
1950 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001951 let AddedComplexity = 20 in {
Asaf Badouh696e8e02015-10-18 11:04:38 +00001952 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1953 (ins _.MemOp:$src1, i32u8imm:$src2),
1954 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001955 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001956 [(set _.KRC:$dst,
1957 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1958 (i32 imm:$src2)))], NoItinerary>;
1959 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1960 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1961 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001962 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001963 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001964 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1965 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1966 }
1967 }
1968}
1969
Asaf Badouh572bbce2015-09-20 08:46:07 +00001970//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
1971// fpclass(reg_vec, mem_vec, imm)
1972// fpclass(reg_vec, broadcast(eltVt), imm)
1973multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1974 X86VectorVTInfo _, string mem, string broadcast>{
1975 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1976 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001977 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001978 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1979 (i32 imm:$src2)))], NoItinerary>;
1980 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1981 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1982 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001983 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001984 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00001985 (OpNode (_.VT _.RC:$src1),
1986 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001987 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1988 (ins _.MemOp:$src1, i32u8imm:$src2),
1989 OpcodeStr##_.Suffix##mem#
1990 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001991 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00001992 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1993 (i32 imm:$src2)))], NoItinerary>;
1994 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1995 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1996 OpcodeStr##_.Suffix##mem#
1997 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001998 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00001999 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2000 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2001 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2002 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2003 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2004 _.BroadcastStr##", $dst|$dst, ${src1}"
2005 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002006 [(set _.KRC:$dst,(OpNode
2007 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002008 (_.ScalarLdFrag addr:$src1))),
2009 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
2010 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2011 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2012 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2013 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2014 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002015 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2016 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002017 (_.ScalarLdFrag addr:$src1))),
2018 (i32 imm:$src2))))], NoItinerary>,
2019 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002020}
2021
Asaf Badouh572bbce2015-09-20 08:46:07 +00002022multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002023 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002024 string broadcast>{
2025 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002026 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002027 broadcast>, EVEX_V512;
2028 }
2029 let Predicates = [prd, HasVLX] in {
2030 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2031 broadcast>, EVEX_V128;
2032 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2033 broadcast>, EVEX_V256;
2034 }
2035}
2036
2037multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002038 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002039 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002040 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002041 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002042 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2043 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2044 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2045 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2046 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002047}
2048
Asaf Badouh696e8e02015-10-18 11:04:38 +00002049defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2050 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002051
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002052//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002053// Mask register copy, including
2054// - copy between mask registers
2055// - load/store mask registers
2056// - copy from GPR to mask register and vice versa
2057//
2058multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2059 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002060 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002061 let hasSideEffects = 0 in
2062 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2063 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2064 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2065 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2066 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2067 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2068 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2069 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002070}
2071
2072multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2073 string OpcodeStr,
2074 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002075 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002076 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002077 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002078 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002079 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002080 }
2081}
2082
Robert Khasanov74acbb72014-07-23 14:49:42 +00002083let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002084 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002085 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2086 VEX, PD;
2087
2088let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002089 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002090 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002091 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002092
2093let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002094 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2095 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002096 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2097 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002098 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2099 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002100 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2101 VEX, XD, VEX_W;
2102}
2103
2104// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002105def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2106 (COPY_TO_REGCLASS GR16:$src, VK16)>;
2107def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2108 (COPY_TO_REGCLASS VK16:$src, GR16)>;
2109
2110def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2111 (COPY_TO_REGCLASS GR8:$src, VK8)>;
2112def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2113 (COPY_TO_REGCLASS VK8:$src, GR8)>;
2114
2115def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
2116 (i32 (SUBREG_TO_REG (i64 0),
2117 (i16 (COPY_TO_REGCLASS VK16:$src, GR16)), sub_16bit))>;
2118def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
2119 (i32 (SUBREG_TO_REG (i64 0),
2120 (i16 (COPY_TO_REGCLASS VK16:$src, GR16)), sub_16bit))>;
2121
2122def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2123 (i32 (SUBREG_TO_REG (i64 0),
2124 (i8 (COPY_TO_REGCLASS VK8:$src, GR8)), sub_8bit))>;
2125def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
2126 (i32 (SUBREG_TO_REG (i64 0),
2127 (i8 (COPY_TO_REGCLASS VK8:$src, GR8)), sub_8bit))>;
2128
2129def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2130 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2131def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2132 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2133def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2134 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2135def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2136 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002137
Robert Khasanov74acbb72014-07-23 14:49:42 +00002138// Load/store kreg
2139let Predicates = [HasDQI] in {
2140 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2141 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002142 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2143 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002144
2145 def : Pat<(store VK4:$src, addr:$dst),
2146 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2147 def : Pat<(store VK2:$src, addr:$dst),
2148 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002149 def : Pat<(store VK1:$src, addr:$dst),
2150 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002151
2152 def : Pat<(v2i1 (load addr:$src)),
2153 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2154 def : Pat<(v4i1 (load addr:$src)),
2155 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002156}
2157let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002158 def : Pat<(store VK1:$src, addr:$dst),
2159 (MOV8mr addr:$dst,
2160 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2161 sub_8bit))>;
2162 def : Pat<(store VK2:$src, addr:$dst),
2163 (MOV8mr addr:$dst,
2164 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2165 sub_8bit))>;
2166 def : Pat<(store VK4:$src, addr:$dst),
2167 (MOV8mr addr:$dst,
2168 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002169 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002170 def : Pat<(store VK8:$src, addr:$dst),
2171 (MOV8mr addr:$dst,
2172 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2173 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002174
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002175 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002176 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002177 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002178 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002179 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002180 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002181}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002182
Robert Khasanov74acbb72014-07-23 14:49:42 +00002183let Predicates = [HasAVX512] in {
2184 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002185 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002186 def : Pat<(i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002187 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002188 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2189 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002190}
2191let Predicates = [HasBWI] in {
2192 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2193 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002194 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2195 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002196 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2197 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002198 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2199 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002200}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002201
Robert Khasanov74acbb72014-07-23 14:49:42 +00002202let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002203 def : Pat<(i1 (trunc (i64 GR64:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002204 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 (EXTRACT_SUBREG $src, sub_32bit),
2205 (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002206
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002207 def : Pat<(i1 (trunc (i32 GR32:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002208 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 $src, (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002209
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002210 def : Pat<(i1 (trunc (i8 GR8:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002211 (COPY_TO_REGCLASS
2212 (KMOVWkr (AND32ri8 (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
2213 VK1)>;
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002214 def : Pat<(i1 (trunc (i16 GR16:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002215 (COPY_TO_REGCLASS
2216 (KMOVWkr (AND32ri8 (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
2217 VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002218
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002219 def : Pat<(i32 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002220 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002221 def : Pat<(i32 (anyext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002222 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16))>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002223
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002224 def : Pat<(i8 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002225 (EXTRACT_SUBREG
2226 (AND32ri8 (KMOVWrk
2227 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002228 def : Pat<(i8 (anyext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002229 (EXTRACT_SUBREG
2230 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002231
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002232 def : Pat<(i64 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002233 (AND64ri8 (SUBREG_TO_REG (i64 0),
2234 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002235 def : Pat<(i64 (anyext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002236 (SUBREG_TO_REG (i64 0),
2237 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit)>;
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002238
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002239 def : Pat<(i16 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002240 (EXTRACT_SUBREG
2241 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2242 sub_16bit)>;
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002243 def : Pat<(i16 (anyext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002244 (EXTRACT_SUBREG
2245 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2246 sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002247}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002248def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2249 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2250def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2251 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2252def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2253 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2254def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2255 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2256def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2257 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2258def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2259 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002260
Igor Bregerd6c187b2016-01-27 08:43:25 +00002261def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2262def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2263def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2264
Igor Bregera77b14d2016-08-11 12:13:46 +00002265def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))), (COPY_TO_REGCLASS VK64:$src, VK1)>;
2266def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))), (COPY_TO_REGCLASS VK32:$src, VK1)>;
2267def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))), (COPY_TO_REGCLASS VK16:$src, VK1)>;
2268def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))), (COPY_TO_REGCLASS VK8:$src, VK1)>;
2269def : Pat<(i1 (X86Vextract VK4:$src, (iPTR 0))), (COPY_TO_REGCLASS VK4:$src, VK1)>;
2270def : Pat<(i1 (X86Vextract VK2:$src, (iPTR 0))), (COPY_TO_REGCLASS VK2:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002271
2272// Mask unary operation
2273// - KNOT
2274multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002275 RegisterClass KRC, SDPatternOperator OpNode,
2276 Predicate prd> {
2277 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002278 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002279 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002280 [(set KRC:$dst, (OpNode KRC:$src))]>;
2281}
2282
Robert Khasanov74acbb72014-07-23 14:49:42 +00002283multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2284 SDPatternOperator OpNode> {
2285 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2286 HasDQI>, VEX, PD;
2287 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2288 HasAVX512>, VEX, PS;
2289 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2290 HasBWI>, VEX, PD, VEX_W;
2291 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2292 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002293}
2294
Robert Khasanov74acbb72014-07-23 14:49:42 +00002295defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002296
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002297multiclass avx512_mask_unop_int<string IntName, string InstName> {
2298 let Predicates = [HasAVX512] in
2299 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2300 (i16 GR16:$src)),
2301 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2302 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2303}
2304defm : avx512_mask_unop_int<"knot", "KNOT">;
2305
Robert Khasanov74acbb72014-07-23 14:49:42 +00002306let Predicates = [HasDQI] in
2307def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
2308let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002309def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002310let Predicates = [HasBWI] in
2311def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
2312let Predicates = [HasBWI] in
2313def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
2314
2315// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00002316let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002317def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
2318 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002319def : Pat<(not VK8:$src),
2320 (COPY_TO_REGCLASS
2321 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002322}
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002323def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)),
2324 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>;
2325def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)),
2326 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002327
2328// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002329// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002330multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002331 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002332 Predicate prd, bit IsCommutable> {
2333 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002334 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2335 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002336 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002337 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2338}
2339
Robert Khasanov595683d2014-07-28 13:46:45 +00002340multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002341 SDPatternOperator OpNode, bit IsCommutable,
2342 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002343 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002344 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002345 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002346 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002347 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002348 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002349 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002350 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002351}
2352
2353def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2354def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
2355
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002356defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2357defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2358defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>;
2359defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2360defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>;
Igor Breger59ac3392015-08-31 11:50:23 +00002361defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002362
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002363multiclass avx512_mask_binop_int<string IntName, string InstName> {
2364 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002365 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2366 (i16 GR16:$src1), (i16 GR16:$src2)),
2367 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2368 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2369 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002370}
2371
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002372defm : avx512_mask_binop_int<"kand", "KAND">;
2373defm : avx512_mask_binop_int<"kandn", "KANDN">;
2374defm : avx512_mask_binop_int<"kor", "KOR">;
2375defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2376defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002377
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002378multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002379 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2380 // for the DQI set, this type is legal and KxxxB instruction is used
2381 let Predicates = [NoDQI] in
2382 def : Pat<(OpNode VK8:$src1, VK8:$src2),
2383 (COPY_TO_REGCLASS
2384 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2385 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2386
2387 // All types smaller than 8 bits require conversion anyway
2388 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2389 (COPY_TO_REGCLASS (Inst
2390 (COPY_TO_REGCLASS VK1:$src1, VK16),
2391 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2392 def : Pat<(OpNode VK2:$src1, VK2:$src2),
2393 (COPY_TO_REGCLASS (Inst
2394 (COPY_TO_REGCLASS VK2:$src1, VK16),
2395 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
2396 def : Pat<(OpNode VK4:$src1, VK4:$src2),
2397 (COPY_TO_REGCLASS (Inst
2398 (COPY_TO_REGCLASS VK4:$src1, VK16),
2399 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002400}
2401
2402defm : avx512_binop_pat<and, KANDWrr>;
2403defm : avx512_binop_pat<andn, KANDNWrr>;
2404defm : avx512_binop_pat<or, KORWrr>;
2405defm : avx512_binop_pat<xnor, KXNORWrr>;
2406defm : avx512_binop_pat<xor, KXORWrr>;
2407
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002408def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)),
2409 (KXNORWrr VK16:$src1, VK16:$src2)>;
2410def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002411 (KXNORBrr VK8:$src1, VK8:$src2)>, Requires<[HasDQI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002412def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002413 (KXNORDrr VK32:$src1, VK32:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002414def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002415 (KXNORQrr VK64:$src1, VK64:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002416
2417let Predicates = [NoDQI] in
2418def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2419 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16),
2420 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2421
2422def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)),
2423 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16),
2424 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>;
2425
2426def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)),
2427 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16),
2428 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>;
2429
2430def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)),
2431 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
2432 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2433
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002434// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002435multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2436 RegisterClass KRCSrc, Predicate prd> {
2437 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002438 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002439 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2440 (ins KRC:$src1, KRC:$src2),
2441 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2442 VEX_4V, VEX_L;
2443
2444 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2445 (!cast<Instruction>(NAME##rr)
2446 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2447 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2448 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002449}
2450
Igor Bregera54a1a82015-09-08 13:10:00 +00002451defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2452defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2453defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002454
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002455// Mask bit testing
2456multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002457 SDNode OpNode, Predicate prd> {
2458 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002459 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002460 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002461 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2462}
2463
Igor Breger5ea0a6812015-08-31 13:30:19 +00002464multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2465 Predicate prdW = HasAVX512> {
2466 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2467 VEX, PD;
2468 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2469 VEX, PS;
2470 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2471 VEX, PS, VEX_W;
2472 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2473 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002474}
2475
2476defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002477defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002478
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002479// Mask shift
2480multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2481 SDNode OpNode> {
2482 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002483 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002484 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002485 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002486 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2487}
2488
2489multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2490 SDNode OpNode> {
2491 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002492 VEX, TAPD, VEX_W;
2493 let Predicates = [HasDQI] in
2494 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2495 VEX, TAPD;
2496 let Predicates = [HasBWI] in {
2497 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2498 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002499 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2500 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002501 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002502}
2503
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002504defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2505defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002506
2507// Mask setting all 0s or 1s
2508multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2509 let Predicates = [HasAVX512] in
2510 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2511 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2512 [(set KRC:$dst, (VT Val))]>;
2513}
2514
2515multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002516 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002517 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002518 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2519 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002520}
2521
2522defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2523defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2524
2525// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2526let Predicates = [HasAVX512] in {
2527 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00002528 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
2529 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002530 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002531 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2532 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002533 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002534 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2535 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002536}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002537
2538// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2539multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2540 RegisterClass RC, ValueType VT> {
2541 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2542 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002543
Igor Bregerf1bd7612016-03-06 07:46:03 +00002544 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002545 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002546}
2547
2548defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2549defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2550defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2551defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2552defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2553
2554defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2555defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2556defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2557defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2558
2559defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2560defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2561defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2562
2563defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2564defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2565
2566defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002567
Igor Breger999ac752016-03-08 15:21:25 +00002568def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002569 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002570 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2571 VK2))>;
2572def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002573 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002574 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2575 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002576def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2577 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002578def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2579 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002580def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2581 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2582
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002583
Igor Breger86724082016-08-14 05:25:07 +00002584// Patterns for kmask shift
2585multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
2586 def : Pat<(VT (X86vshli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002587 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002588 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002589 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002590 RC))>;
2591 def : Pat<(VT (X86vsrli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002592 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002593 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002594 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002595 RC))>;
2596}
2597
2598defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
2599defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
2600defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002601//===----------------------------------------------------------------------===//
2602// AVX-512 - Aligned and unaligned load and store
2603//
2604
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002605
2606multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002607 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002608 bit IsReMaterializable = 1,
2609 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002610 let hasSideEffects = 0 in {
2611 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002612 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002613 _.ExeDomain>, EVEX;
2614 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2615 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002616 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002617 "${dst} {${mask}} {z}, $src}"),
Igor Breger7a000f52016-01-21 14:18:11 +00002618 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2619 (_.VT _.RC:$src),
2620 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002621 EVEX, EVEX_KZ;
2622
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002623 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2624 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002625 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002626 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002627 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2628 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002629
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002630 let Constraints = "$src0 = $dst" in {
2631 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2632 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2633 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2634 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002635 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002636 (_.VT _.RC:$src1),
2637 (_.VT _.RC:$src0))))], _.ExeDomain>,
2638 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002639 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002640 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2641 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002642 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2643 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002644 [(set _.RC:$dst, (_.VT
2645 (vselect _.KRCWM:$mask,
2646 (_.VT (bitconvert (ld_frag addr:$src1))),
2647 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002648 }
Craig Toppere1cac152016-06-07 07:27:54 +00002649 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002650 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2651 (ins _.KRCWM:$mask, _.MemOp:$src),
2652 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2653 "${dst} {${mask}} {z}, $src}",
2654 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2655 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2656 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002657 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002658 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2659 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2660
2661 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2662 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2663
2664 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2665 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2666 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002667}
2668
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002669multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2670 AVX512VLVectorVTInfo _,
2671 Predicate prd,
2672 bit IsReMaterializable = 1> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002673 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002674 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002675 masked_load_aligned512, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002676
2677 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002678 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002679 masked_load_aligned256, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002680 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002681 masked_load_aligned128, IsReMaterializable>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002682 }
2683}
2684
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002685multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2686 AVX512VLVectorVTInfo _,
2687 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002688 bit IsReMaterializable = 1,
2689 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002690 let Predicates = [prd] in
2691 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002692 masked_load_unaligned, IsReMaterializable,
2693 SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002694
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002695 let Predicates = [prd, HasVLX] in {
2696 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002697 masked_load_unaligned, IsReMaterializable,
2698 SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002699 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002700 masked_load_unaligned, IsReMaterializable,
2701 SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002702 }
2703}
2704
2705multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002706 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002707
Craig Topper99f6b622016-05-01 01:03:56 +00002708 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002709 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2710 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2711 [], _.ExeDomain>, EVEX;
2712 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2713 (ins _.KRCWM:$mask, _.RC:$src),
2714 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2715 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002716 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002717 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002718 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002719 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002720 "${dst} {${mask}} {z}, $src}",
2721 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002722 }
Igor Breger81b79de2015-11-19 07:43:43 +00002723
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002724 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002725 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002726 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002727 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002728 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2729 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2730 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002731
2732 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2733 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2734 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002735}
2736
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002737
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002738multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2739 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002740 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002741 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2742 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002743
2744 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002745 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2746 masked_store_unaligned>, EVEX_V256;
2747 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2748 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002749 }
2750}
2751
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002752multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2753 AVX512VLVectorVTInfo _, Predicate prd> {
2754 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002755 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2756 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002757
2758 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002759 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2760 masked_store_aligned256>, EVEX_V256;
2761 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2762 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002763 }
2764}
2765
2766defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2767 HasAVX512>,
2768 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2769 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2770
2771defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2772 HasAVX512>,
2773 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2774 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2775
Craig Topperc9293492016-02-26 06:50:29 +00002776defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
2777 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002778 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002779 PS, EVEX_CD8<32, CD8VF>;
2780
Craig Topperc9293492016-02-26 06:50:29 +00002781defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0,
2782 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002783 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2784 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002785
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002786defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2787 HasAVX512>,
2788 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2789 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002790
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002791defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2792 HasAVX512>,
2793 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2794 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002795
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002796defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2797 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002798 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2799
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002800defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2801 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002802 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2803
Craig Topperc9293492016-02-26 06:50:29 +00002804defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
2805 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002806 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002807 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2808
Craig Topperc9293492016-02-26 06:50:29 +00002809defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
2810 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002811 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002812 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002813
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002814def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002815 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002816 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002817 VK8), VR512:$src)>;
2818
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002819def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002820 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002821 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002822
Craig Topper33c550c2016-05-22 00:39:30 +00002823// These patterns exist to prevent the above patterns from introducing a second
2824// mask inversion when one already exists.
2825def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
2826 (bc_v8i64 (v16i32 immAllZerosV)),
2827 (v8i64 VR512:$src))),
2828 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
2829def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
2830 (v16i32 immAllZerosV),
2831 (v16i32 VR512:$src))),
2832 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
2833
Craig Topper14aa2662016-08-11 06:04:04 +00002834let Predicates = [HasVLX, NoBWI] in {
2835 // 128-bit load/store without BWI.
2836 def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
2837 (VMOVDQA32Z128mr addr:$dst, VR128:$src)>;
2838 def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
2839 (VMOVDQA32Z128mr addr:$dst, VR128:$src)>;
2840 def : Pat<(store (v8i16 VR128:$src), addr:$dst),
2841 (VMOVDQU32Z128mr addr:$dst, VR128:$src)>;
2842 def : Pat<(store (v16i8 VR128:$src), addr:$dst),
2843 (VMOVDQU32Z128mr addr:$dst, VR128:$src)>;
2844
2845 // 256-bit load/store without BWI.
2846 def : Pat<(alignedstore256 (v16i16 VR256:$src), addr:$dst),
2847 (VMOVDQA32Z256mr addr:$dst, VR256:$src)>;
2848 def : Pat<(alignedstore256 (v32i8 VR256:$src), addr:$dst),
2849 (VMOVDQA32Z256mr addr:$dst, VR256:$src)>;
2850 def : Pat<(store (v16i16 VR256:$src), addr:$dst),
2851 (VMOVDQU32Z256mr addr:$dst, VR256:$src)>;
2852 def : Pat<(store (v32i8 VR256:$src), addr:$dst),
2853 (VMOVDQU32Z256mr addr:$dst, VR256:$src)>;
2854}
2855
Craig Topper95bdabd2016-05-22 23:44:33 +00002856let Predicates = [HasVLX] in {
2857 // Special patterns for storing subvector extracts of lower 128-bits of 256.
2858 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2859 def : Pat<(alignedstore (v2f64 (extract_subvector
2860 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2861 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2862 def : Pat<(alignedstore (v4f32 (extract_subvector
2863 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2864 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2865 def : Pat<(alignedstore (v2i64 (extract_subvector
2866 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2867 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2868 def : Pat<(alignedstore (v4i32 (extract_subvector
2869 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2870 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2871 def : Pat<(alignedstore (v8i16 (extract_subvector
2872 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2873 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2874 def : Pat<(alignedstore (v16i8 (extract_subvector
2875 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2876 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2877
2878 def : Pat<(store (v2f64 (extract_subvector
2879 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2880 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2881 def : Pat<(store (v4f32 (extract_subvector
2882 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2883 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2884 def : Pat<(store (v2i64 (extract_subvector
2885 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2886 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2887 def : Pat<(store (v4i32 (extract_subvector
2888 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2889 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2890 def : Pat<(store (v8i16 (extract_subvector
2891 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2892 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2893 def : Pat<(store (v16i8 (extract_subvector
2894 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2895 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2896
2897 // Special patterns for storing subvector extracts of lower 128-bits of 512.
2898 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2899 def : Pat<(alignedstore (v2f64 (extract_subvector
2900 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2901 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2902 def : Pat<(alignedstore (v4f32 (extract_subvector
2903 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2904 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2905 def : Pat<(alignedstore (v2i64 (extract_subvector
2906 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2907 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2908 def : Pat<(alignedstore (v4i32 (extract_subvector
2909 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2910 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2911 def : Pat<(alignedstore (v8i16 (extract_subvector
2912 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2913 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2914 def : Pat<(alignedstore (v16i8 (extract_subvector
2915 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2916 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2917
2918 def : Pat<(store (v2f64 (extract_subvector
2919 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2920 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2921 def : Pat<(store (v4f32 (extract_subvector
2922 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2923 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2924 def : Pat<(store (v2i64 (extract_subvector
2925 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2926 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2927 def : Pat<(store (v4i32 (extract_subvector
2928 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2929 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2930 def : Pat<(store (v8i16 (extract_subvector
2931 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2932 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2933 def : Pat<(store (v16i8 (extract_subvector
2934 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2935 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2936
2937 // Special patterns for storing subvector extracts of lower 256-bits of 512.
2938 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2939 def : Pat<(alignedstore (v4f64 (extract_subvector
2940 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2941 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2942 def : Pat<(alignedstore (v8f32 (extract_subvector
2943 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2944 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2945 def : Pat<(alignedstore (v4i64 (extract_subvector
2946 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2947 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2948 def : Pat<(alignedstore (v8i32 (extract_subvector
2949 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2950 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2951 def : Pat<(alignedstore (v16i16 (extract_subvector
2952 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2953 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2954 def : Pat<(alignedstore (v32i8 (extract_subvector
2955 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2956 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2957
2958 def : Pat<(store (v4f64 (extract_subvector
2959 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2960 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2961 def : Pat<(store (v8f32 (extract_subvector
2962 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2963 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2964 def : Pat<(store (v4i64 (extract_subvector
2965 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2966 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2967 def : Pat<(store (v8i32 (extract_subvector
2968 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2969 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2970 def : Pat<(store (v16i16 (extract_subvector
2971 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2972 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2973 def : Pat<(store (v32i8 (extract_subvector
2974 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2975 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2976}
2977
2978
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002979// Move Int Doubleword to Packed Double Int
2980//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002981def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002982 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002983 [(set VR128X:$dst,
2984 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002985 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002986def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002987 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002988 [(set VR128X:$dst,
2989 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00002990 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002991def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002992 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002993 [(set VR128X:$dst,
2994 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002995 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00002996let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
2997def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
2998 (ins i64mem:$src),
2999 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00003000 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003001let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003002def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003003 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003004 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003005 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003006def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003007 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003008 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003009 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003010def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003011 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003012 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003013 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3014 EVEX_CD8<64, CD8VT1>;
Craig Topperc648c9b2015-12-28 06:11:42 +00003015}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003016
3017// Move Int Doubleword to Single Scalar
3018//
Craig Topper88adf2a2013-10-12 05:41:08 +00003019let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003020def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003021 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003022 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003023 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003024
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003025def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003026 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003027 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003028 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003029}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003030
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003031// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003032//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003033def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003034 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003035 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003036 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003037 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003038def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003039 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003040 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003041 [(store (i32 (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003042 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003043 EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003044
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003045// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003046//
3047def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003048 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003049 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
3050 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003051 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003052 Requires<[HasAVX512, In64BitMode]>;
3053
Craig Topperc648c9b2015-12-28 06:11:42 +00003054let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3055def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3056 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003057 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003058 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003059
Craig Topperc648c9b2015-12-28 06:11:42 +00003060def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3061 (ins i64mem:$dst, VR128X:$src),
3062 "vmovq\t{$src, $dst|$dst, $src}",
3063 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3064 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003065 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003066 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3067
3068let hasSideEffects = 0 in
3069def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
3070 (ins VR128X:$src),
3071 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
Craig Topper401675c2015-12-28 06:32:47 +00003072 EVEX, VEX_W;
Igor Bregere293e832015-11-29 07:41:26 +00003073
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003074// Move Scalar Single to Double Int
3075//
Craig Topper88adf2a2013-10-12 05:41:08 +00003076let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003077def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003078 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003079 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003080 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003081 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003082def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003083 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003084 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003085 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
Craig Topper401675c2015-12-28 06:32:47 +00003086 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003087}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003088
3089// Move Quadword Int to Packed Quadword Int
3090//
Craig Topperc648c9b2015-12-28 06:11:42 +00003091def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003092 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003093 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003094 [(set VR128X:$dst,
3095 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003096 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003097
3098//===----------------------------------------------------------------------===//
3099// AVX-512 MOVSS, MOVSD
3100//===----------------------------------------------------------------------===//
3101
Craig Topperc7de3a12016-07-29 02:49:08 +00003102multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003103 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003104 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3105 (ins _.RC:$src1, _.FRC:$src2),
3106 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3107 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
3108 (scalar_to_vector _.FRC:$src2))))],
3109 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3110 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3111 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3112 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3113 "$dst {${mask}} {z}, $src1, $src2}"),
3114 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3115 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3116 _.ImmAllZerosV)))],
3117 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3118 let Constraints = "$src0 = $dst" in
3119 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3120 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3121 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3122 "$dst {${mask}}, $src1, $src2}"),
3123 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3124 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3125 (_.VT _.RC:$src0))))],
3126 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003127 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003128 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3129 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3130 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3131 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3132 let mayLoad = 1, hasSideEffects = 0 in {
3133 let Constraints = "$src0 = $dst" in
3134 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3135 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3136 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3137 "$dst {${mask}}, $src}"),
3138 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3139 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3140 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3141 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3142 "$dst {${mask}} {z}, $src}"),
3143 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003144 }
Craig Toppere1cac152016-06-07 07:27:54 +00003145 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3146 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3147 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3148 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003149 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003150 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3151 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3152 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3153 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003154}
3155
Asaf Badouh41ecf462015-12-06 13:26:56 +00003156defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3157 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003158
Asaf Badouh41ecf462015-12-06 13:26:56 +00003159defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3160 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003161
Craig Topper74ed0872016-05-18 06:55:59 +00003162def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003163 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003164 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003165
Craig Topper74ed0872016-05-18 06:55:59 +00003166def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003167 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003168 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003169
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003170def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
3171 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
3172 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3173
Craig Topper99f6b622016-05-01 01:03:56 +00003174let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003175defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
3176 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3177 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
3178 XS, EVEX_4V, VEX_LIG;
3179
Craig Topper99f6b622016-05-01 01:03:56 +00003180let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003181defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
3182 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3183 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
3184 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003185
3186let Predicates = [HasAVX512] in {
3187 let AddedComplexity = 15 in {
3188 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
3189 // MOVS{S,D} to the lower bits.
3190 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
3191 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
3192 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
3193 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3194 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
3195 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3196 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
3197 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003198 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003199
3200 // Move low f32 and clear high bits.
3201 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3202 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00003203 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003204 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3205 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3206 (SUBREG_TO_REG (i32 0),
3207 (VMOVSSZrr (v4i32 (V_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003208 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003209 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3210 (SUBREG_TO_REG (i32 0),
3211 (VMOVSSZrr (v4f32 (V_SET0)),
3212 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3213 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3214 (SUBREG_TO_REG (i32 0),
3215 (VMOVSSZrr (v4i32 (V_SET0)),
3216 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003217
3218 let AddedComplexity = 20 in {
3219 // MOVSSrm zeros the high parts of the register; represent this
3220 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3221 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3222 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3223 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3224 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3225 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3226 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003227 def : Pat<(v4f32 (X86vzload addr:$src)),
3228 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003229
3230 // MOVSDrm zeros the high parts of the register; represent this
3231 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3232 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3233 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3234 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3235 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3236 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3237 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3238 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3239 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3240 def : Pat<(v2f64 (X86vzload addr:$src)),
3241 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3242
3243 // Represent the same patterns above but in the form they appear for
3244 // 256-bit types
3245 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3246 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003247 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003248 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3249 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3250 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003251 def : Pat<(v8f32 (X86vzload addr:$src)),
3252 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003253 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3254 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3255 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003256 def : Pat<(v4f64 (X86vzload addr:$src)),
3257 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003258
3259 // Represent the same patterns above but in the form they appear for
3260 // 512-bit types
3261 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3262 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3263 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3264 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3265 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3266 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003267 def : Pat<(v16f32 (X86vzload addr:$src)),
3268 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003269 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3270 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3271 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003272 def : Pat<(v8f64 (X86vzload addr:$src)),
3273 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003274 }
3275 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3276 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
3277 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
3278 FR32X:$src)), sub_xmm)>;
3279 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3280 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
3281 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
3282 FR64X:$src)), sub_xmm)>;
3283 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3284 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003285 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003286
3287 // Move low f64 and clear high bits.
3288 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3289 (SUBREG_TO_REG (i32 0),
3290 (VMOVSDZrr (v2f64 (V_SET0)),
3291 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003292 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
3293 (SUBREG_TO_REG (i32 0),
3294 (VMOVSDZrr (v2f64 (V_SET0)),
3295 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003296
3297 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
3298 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3299 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003300 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
3301 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3302 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003303
3304 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003305 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003306 addr:$dst),
3307 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003308
3309 // Shuffle with VMOVSS
3310 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3311 (VMOVSSZrr (v4i32 VR128X:$src1),
3312 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3313 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3314 (VMOVSSZrr (v4f32 VR128X:$src1),
3315 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3316
3317 // 256-bit variants
3318 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3319 (SUBREG_TO_REG (i32 0),
3320 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3321 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3322 sub_xmm)>;
3323 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3324 (SUBREG_TO_REG (i32 0),
3325 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3326 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3327 sub_xmm)>;
3328
3329 // Shuffle with VMOVSD
3330 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3331 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3332 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3333 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3334 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3335 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3336 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3337 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3338
3339 // 256-bit variants
3340 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3341 (SUBREG_TO_REG (i32 0),
3342 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3343 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3344 sub_xmm)>;
3345 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3346 (SUBREG_TO_REG (i32 0),
3347 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3348 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3349 sub_xmm)>;
3350
3351 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3352 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3353 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3354 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3355 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3356 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3357 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3358 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3359}
3360
3361let AddedComplexity = 15 in
3362def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3363 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003364 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003365 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003366 (v2i64 VR128X:$src))))],
3367 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3368
Igor Breger4ec5abf2015-11-03 07:30:17 +00003369let AddedComplexity = 20 , isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003370def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3371 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003372 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003373 [(set VR128X:$dst, (v2i64 (X86vzmovl
3374 (loadv2i64 addr:$src))))],
3375 IIC_SSE_MOVDQ>, EVEX, VEX_W,
3376 EVEX_CD8<8, CD8VT8>;
3377
3378let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003379 let AddedComplexity = 15 in {
3380 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3381 (VMOVDI2PDIZrr GR32:$src)>;
3382
3383 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3384 (VMOV64toPQIZrr GR64:$src)>;
3385
3386 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3387 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3388 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003389
3390 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
3391 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3392 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00003393 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003394 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3395 let AddedComplexity = 20 in {
3396 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3397 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003398 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3399 (VMOVDI2PDIZrm addr:$src)>;
3400 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3401 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003402 def : Pat<(v4i32 (X86vzload addr:$src)),
3403 (VMOVDI2PDIZrm addr:$src)>;
3404 def : Pat<(v8i32 (X86vzload addr:$src)),
3405 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003406 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003407 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003408 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003409 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003410 def : Pat<(v2i64 (X86vzload addr:$src)),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003411 (VMOVZPQILo2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003412 def : Pat<(v4i64 (X86vzload addr:$src)),
3413 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003414 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003415
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003416 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3417 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3418 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3419 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003420 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3421 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3422 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3423
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003424 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003425 def : Pat<(v16i32 (X86vzload addr:$src)),
3426 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003427 def : Pat<(v8i64 (X86vzload addr:$src)),
3428 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003429}
3430
3431def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3432 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3433
3434def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3435 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3436
3437def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3438 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3439
3440def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3441 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3442
3443//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003444// AVX-512 - Non-temporals
3445//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003446let SchedRW = [WriteLoad] in {
3447 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3448 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3449 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3450 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3451 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003452
Craig Topper2f90c1f2016-06-07 07:27:57 +00003453 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00003454 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003455 (ins i256mem:$src),
3456 "vmovntdqa\t{$src, $dst|$dst, $src}",
3457 [(set VR256X:$dst, (int_x86_avx2_movntdqa addr:$src))],
3458 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3459 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003460
Robert Khasanoved882972014-08-13 10:46:00 +00003461 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003462 (ins i128mem:$src),
3463 "vmovntdqa\t{$src, $dst|$dst, $src}",
3464 [(set VR128X:$dst, (int_x86_sse41_movntdqa addr:$src))],
3465 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3466 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003467 }
Adam Nemetefd07852014-06-18 16:51:10 +00003468}
3469
Igor Bregerd3341f52016-01-20 13:11:47 +00003470multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3471 PatFrag st_frag = alignednontemporalstore,
3472 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00003473 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003474 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003475 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003476 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3477 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003478}
3479
Igor Bregerd3341f52016-01-20 13:11:47 +00003480multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3481 AVX512VLVectorVTInfo VTInfo> {
3482 let Predicates = [HasAVX512] in
3483 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003484
Igor Bregerd3341f52016-01-20 13:11:47 +00003485 let Predicates = [HasAVX512, HasVLX] in {
3486 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3487 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003488 }
3489}
3490
Igor Bregerd3341f52016-01-20 13:11:47 +00003491defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3492defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3493defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003494
Craig Topper707c89c2016-05-08 23:43:17 +00003495let Predicates = [HasAVX512], AddedComplexity = 400 in {
3496 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3497 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3498 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3499 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3500 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3501 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003502
3503 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
3504 (VMOVNTDQAZrm addr:$src)>;
3505 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
3506 (VMOVNTDQAZrm addr:$src)>;
3507 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
3508 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003509 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003510 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003511 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003512 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003513 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003514 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00003515}
3516
Craig Topperc41320d2016-05-08 23:08:45 +00003517let Predicates = [HasVLX], AddedComplexity = 400 in {
3518 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3519 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3520 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3521 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3522 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3523 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3524
Simon Pilgrim9a896232016-06-07 13:34:24 +00003525 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
3526 (VMOVNTDQAZ256rm addr:$src)>;
3527 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
3528 (VMOVNTDQAZ256rm addr:$src)>;
3529 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
3530 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003531 def : Pat<(v8i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003532 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003533 def : Pat<(v16i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003534 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003535 def : Pat<(v32i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003536 (VMOVNTDQAZ256rm addr:$src)>;
3537
Craig Topperc41320d2016-05-08 23:08:45 +00003538 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3539 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3540 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3541 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3542 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3543 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003544
3545 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
3546 (VMOVNTDQAZ128rm addr:$src)>;
3547 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
3548 (VMOVNTDQAZ128rm addr:$src)>;
3549 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
3550 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003551 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003552 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003553 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003554 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003555 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003556 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00003557}
3558
Adam Nemet7f62b232014-06-10 16:39:53 +00003559//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003560// AVX-512 - Integer arithmetic
3561//
3562multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003563 X86VectorVTInfo _, OpndItins itins,
3564 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003565 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003566 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003567 "$src2, $src1", "$src1, $src2",
3568 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003569 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003570 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003571
Craig Toppere1cac152016-06-07 07:27:54 +00003572 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3573 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3574 "$src2, $src1", "$src1, $src2",
3575 (_.VT (OpNode _.RC:$src1,
3576 (bitconvert (_.LdFrag addr:$src2)))),
3577 itins.rm>,
3578 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003579}
3580
3581multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3582 X86VectorVTInfo _, OpndItins itins,
3583 bit IsCommutable = 0> :
3584 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00003585 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3586 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3587 "${src2}"##_.BroadcastStr##", $src1",
3588 "$src1, ${src2}"##_.BroadcastStr,
3589 (_.VT (OpNode _.RC:$src1,
3590 (X86VBroadcast
3591 (_.ScalarLdFrag addr:$src2)))),
3592 itins.rm>,
3593 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003594}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003595
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003596multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3597 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3598 Predicate prd, bit IsCommutable = 0> {
3599 let Predicates = [prd] in
3600 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3601 IsCommutable>, EVEX_V512;
3602
3603 let Predicates = [prd, HasVLX] in {
3604 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3605 IsCommutable>, EVEX_V256;
3606 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3607 IsCommutable>, EVEX_V128;
3608 }
3609}
3610
Robert Khasanov545d1b72014-10-14 14:36:19 +00003611multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3612 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3613 Predicate prd, bit IsCommutable = 0> {
3614 let Predicates = [prd] in
3615 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3616 IsCommutable>, EVEX_V512;
3617
3618 let Predicates = [prd, HasVLX] in {
3619 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3620 IsCommutable>, EVEX_V256;
3621 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3622 IsCommutable>, EVEX_V128;
3623 }
3624}
3625
3626multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3627 OpndItins itins, Predicate prd,
3628 bit IsCommutable = 0> {
3629 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3630 itins, prd, IsCommutable>,
3631 VEX_W, EVEX_CD8<64, CD8VF>;
3632}
3633
3634multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3635 OpndItins itins, Predicate prd,
3636 bit IsCommutable = 0> {
3637 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3638 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3639}
3640
3641multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3642 OpndItins itins, Predicate prd,
3643 bit IsCommutable = 0> {
3644 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3645 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3646}
3647
3648multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3649 OpndItins itins, Predicate prd,
3650 bit IsCommutable = 0> {
3651 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3652 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3653}
3654
3655multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3656 SDNode OpNode, OpndItins itins, Predicate prd,
3657 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003658 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003659 IsCommutable>;
3660
Igor Bregerf2460112015-07-26 14:41:44 +00003661 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003662 IsCommutable>;
3663}
3664
3665multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3666 SDNode OpNode, OpndItins itins, Predicate prd,
3667 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003668 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003669 IsCommutable>;
3670
Igor Bregerf2460112015-07-26 14:41:44 +00003671 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003672 IsCommutable>;
3673}
3674
3675multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3676 bits<8> opc_d, bits<8> opc_q,
3677 string OpcodeStr, SDNode OpNode,
3678 OpndItins itins, bit IsCommutable = 0> {
3679 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3680 itins, HasAVX512, IsCommutable>,
3681 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3682 itins, HasBWI, IsCommutable>;
3683}
3684
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003685multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003686 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003687 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3688 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003689 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003690 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003691 "$src2, $src1","$src1, $src2",
3692 (_Dst.VT (OpNode
3693 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003694 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003695 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003696 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003697 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3698 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3699 "$src2, $src1", "$src1, $src2",
3700 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3701 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003702 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00003703 AVX512BIBase, EVEX_4V;
3704
3705 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3706 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
3707 OpcodeStr,
3708 "${src2}"##_Brdct.BroadcastStr##", $src1",
3709 "$src1, ${src2}"##_Dst.BroadcastStr,
3710 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3711 (_Brdct.VT (X86VBroadcast
3712 (_Brdct.ScalarLdFrag addr:$src2)))))),
3713 itins.rm>,
3714 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003715}
3716
Robert Khasanov545d1b72014-10-14 14:36:19 +00003717defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3718 SSE_INTALU_ITINS_P, 1>;
3719defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3720 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003721defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3722 SSE_INTALU_ITINS_P, HasBWI, 1>;
3723defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3724 SSE_INTALU_ITINS_P, HasBWI, 0>;
3725defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003726 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003727defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003728 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003729defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003730 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003731defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003732 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003733defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003734 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003735defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003736 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003737defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003738 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003739defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003740 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003741defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003742 SSE_INTALU_ITINS_P, HasBWI, 1>;
3743
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003744multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003745 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3746 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3747 let Predicates = [prd] in
3748 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3749 _SrcVTInfo.info512, _DstVTInfo.info512,
3750 v8i64_info, IsCommutable>,
3751 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3752 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003753 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003754 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003755 v4i64x_info, IsCommutable>,
3756 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003757 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003758 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003759 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003760 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3761 }
Michael Liao66233b72015-08-06 09:06:20 +00003762}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003763
3764defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003765 avx512vl_i32_info, avx512vl_i64_info,
3766 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003767defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003768 avx512vl_i32_info, avx512vl_i64_info,
3769 X86pmuludq, HasAVX512, 1>;
3770defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3771 avx512vl_i8_info, avx512vl_i8_info,
3772 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003773
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003774multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3775 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00003776 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3777 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
3778 OpcodeStr,
3779 "${src2}"##_Src.BroadcastStr##", $src1",
3780 "$src1, ${src2}"##_Src.BroadcastStr,
3781 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3782 (_Src.VT (X86VBroadcast
3783 (_Src.ScalarLdFrag addr:$src2))))))>,
3784 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003785}
3786
Michael Liao66233b72015-08-06 09:06:20 +00003787multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3788 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003789 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003790 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003791 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003792 "$src2, $src1","$src1, $src2",
3793 (_Dst.VT (OpNode
3794 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00003795 (_Src.VT _Src.RC:$src2))),
3796 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003797 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003798 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3799 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3800 "$src2, $src1", "$src1, $src2",
3801 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3802 (bitconvert (_Src.LdFrag addr:$src2))))>,
3803 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003804}
3805
3806multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3807 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003808 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003809 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3810 v32i16_info>,
3811 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3812 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003813 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003814 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3815 v16i16x_info>,
3816 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3817 v16i16x_info>, EVEX_V256;
3818 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3819 v8i16x_info>,
3820 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3821 v8i16x_info>, EVEX_V128;
3822 }
3823}
3824multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3825 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003826 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003827 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3828 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003829 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003830 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3831 v32i8x_info>, EVEX_V256;
3832 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3833 v16i8x_info>, EVEX_V128;
3834 }
3835}
Igor Bregerf7fd5472015-07-21 07:11:28 +00003836
3837multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
3838 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003839 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003840 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00003841 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00003842 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003843 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00003844 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00003845 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003846 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00003847 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003848 }
3849}
3850
Craig Topperb6da6542016-05-01 17:38:32 +00003851defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
3852defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
3853defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
3854defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003855
Craig Topper5acb5a12016-05-01 06:24:57 +00003856defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
3857 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
3858defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00003859 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003860
Igor Bregerf2460112015-07-26 14:41:44 +00003861defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003862 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003863defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003864 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003865defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003866 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003867
Igor Bregerf2460112015-07-26 14:41:44 +00003868defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003869 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003870defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003871 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003872defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003873 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003874
Igor Bregerf2460112015-07-26 14:41:44 +00003875defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003876 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003877defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003878 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003879defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003880 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003881
Igor Bregerf2460112015-07-26 14:41:44 +00003882defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003883 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003884defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003885 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003886defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003887 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00003888
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003889//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003890// AVX-512 Logical Instructions
3891//===----------------------------------------------------------------------===//
3892
Craig Topperabe80cc2016-08-28 06:06:28 +00003893multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
3894 X86VectorVTInfo _, OpndItins itins,
3895 bit IsCommutable = 0> {
3896 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
3897 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3898 "$src2, $src1", "$src1, $src2",
3899 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
3900 (bitconvert (_.VT _.RC:$src2)))),
3901 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
3902 _.RC:$src2)))),
3903 itins.rr, IsCommutable>,
3904 AVX512BIBase, EVEX_4V;
3905
3906 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
3907 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3908 "$src2, $src1", "$src1, $src2",
3909 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
3910 (bitconvert (_.LdFrag addr:$src2)))),
3911 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
3912 (bitconvert (_.LdFrag addr:$src2)))))),
3913 itins.rm>,
3914 AVX512BIBase, EVEX_4V;
3915}
3916
3917multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3918 X86VectorVTInfo _, OpndItins itins,
3919 bit IsCommutable = 0> :
3920 avx512_logic_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
3921 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
3922 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3923 "${src2}"##_.BroadcastStr##", $src1",
3924 "$src1, ${src2}"##_.BroadcastStr,
3925 (_.i64VT (OpNode _.RC:$src1,
3926 (bitconvert
3927 (_.VT (X86VBroadcast
3928 (_.ScalarLdFrag addr:$src2)))))),
3929 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
3930 (bitconvert
3931 (_.VT (X86VBroadcast
3932 (_.ScalarLdFrag addr:$src2)))))))),
3933 itins.rm>,
3934 AVX512BIBase, EVEX_4V, EVEX_B;
3935}
3936
3937multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3938 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3939 Predicate prd, bit IsCommutable = 0> {
3940 let Predicates = [prd] in
3941 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3942 IsCommutable>, EVEX_V512;
3943
3944 let Predicates = [prd, HasVLX] in {
3945 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3946 IsCommutable>, EVEX_V256;
3947 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3948 IsCommutable>, EVEX_V128;
3949 }
3950}
3951
3952multiclass avx512_logic_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3953 OpndItins itins, Predicate prd,
3954 bit IsCommutable = 0> {
3955 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3956 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3957}
3958
3959multiclass avx512_logic_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3960 OpndItins itins, Predicate prd,
3961 bit IsCommutable = 0> {
3962 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3963 itins, prd, IsCommutable>,
3964 VEX_W, EVEX_CD8<64, CD8VF>;
3965}
3966
3967multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3968 SDNode OpNode, OpndItins itins, Predicate prd,
3969 bit IsCommutable = 0> {
3970 defm Q : avx512_logic_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
3971 IsCommutable>;
3972
3973 defm D : avx512_logic_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
3974 IsCommutable>;
3975}
3976
3977defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003978 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00003979defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003980 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00003981defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003982 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00003983defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00003984 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003985
3986//===----------------------------------------------------------------------===//
3987// AVX-512 FP arithmetic
3988//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003989multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3990 SDNode OpNode, SDNode VecNode, OpndItins itins,
3991 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00003992 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003993 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3994 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3995 "$src2, $src1", "$src1, $src2",
3996 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3997 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00003998 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003999
4000 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00004001 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004002 "$src2, $src1", "$src1, $src2",
4003 (VecNode (_.VT _.RC:$src1),
4004 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4005 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004006 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00004007 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004008 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004009 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004010 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4011 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004012 itins.rr> {
4013 let isCommutable = IsCommutable;
4014 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004015 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004016 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004017 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4018 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004019 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004020 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004021 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004022}
4023
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004024multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004025 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004026 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004027 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4028 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4029 "$rc, $src2, $src1", "$src1, $src2, $rc",
4030 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004031 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004032 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004033}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004034multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4035 SDNode VecNode, OpndItins itins, bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004036 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004037 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4038 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004039 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004040 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004041 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004042}
4043
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004044multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4045 SDNode VecNode,
4046 SizeItins itins, bit IsCommutable> {
4047 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4048 itins.s, IsCommutable>,
4049 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4050 itins.s, IsCommutable>,
4051 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4052 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4053 itins.d, IsCommutable>,
4054 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4055 itins.d, IsCommutable>,
4056 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4057}
4058
4059multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
4060 SDNode VecNode,
4061 SizeItins itins, bit IsCommutable> {
4062 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4063 itins.s, IsCommutable>,
4064 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
4065 itins.s, IsCommutable>,
4066 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4067 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4068 itins.d, IsCommutable>,
4069 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
4070 itins.d, IsCommutable>,
4071 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4072}
4073defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
Craig Topper55353582016-08-02 06:16:51 +00004074defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_MUL_ITINS_S, 1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004075defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
Craig Topper55353582016-08-02 06:16:51 +00004076defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_DIV_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004077defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 0>;
4078defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 0>;
4079
4080// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4081// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4082multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4083 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper79011a62016-07-26 08:06:18 +00004084 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004085 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4086 (ins _.FRC:$src1, _.FRC:$src2),
4087 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4088 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004089 itins.rr> {
4090 let isCommutable = 1;
4091 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004092 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4093 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4094 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4095 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4096 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4097 }
4098}
4099defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4100 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4101 EVEX_CD8<32, CD8VT1>;
4102
4103defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4104 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4105 EVEX_CD8<64, CD8VT1>;
4106
4107defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4108 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4109 EVEX_CD8<32, CD8VT1>;
4110
4111defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4112 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4113 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004114
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004115multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004116 X86VectorVTInfo _, OpndItins itins,
4117 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004118 let ExeDomain = _.ExeDomain in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004119 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4120 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4121 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004122 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
4123 IsCommutable>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004124 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4125 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4126 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004127 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
4128 EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004129 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4130 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4131 "${src2}"##_.BroadcastStr##", $src1",
4132 "$src1, ${src2}"##_.BroadcastStr,
4133 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Craig Topper9433f972016-08-02 06:16:53 +00004134 (_.ScalarLdFrag addr:$src2)))),
4135 itins.rm>, EVEX_4V, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00004136 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004137}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004138
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004139multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004140 X86VectorVTInfo _> {
4141 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004142 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4143 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4144 "$rc, $src2, $src1", "$src1, $src2, $rc",
4145 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
4146 EVEX_4V, EVEX_B, EVEX_RC;
4147}
4148
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004149
4150multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004151 X86VectorVTInfo _> {
4152 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004153 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4154 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4155 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
4156 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
4157 EVEX_4V, EVEX_B;
4158}
4159
Michael Liao66233b72015-08-06 09:06:20 +00004160multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004161 Predicate prd, SizeItins itins,
4162 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004163 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004164 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004165 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004166 EVEX_CD8<32, CD8VF>;
4167 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004168 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004169 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004170 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004171
Robert Khasanov595e5982014-10-29 15:43:02 +00004172 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004173 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004174 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004175 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004176 EVEX_CD8<32, CD8VF>;
4177 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004178 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004179 EVEX_CD8<32, CD8VF>;
4180 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004181 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004182 EVEX_CD8<64, CD8VF>;
4183 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004184 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004185 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004186 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004187}
4188
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004189multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004190 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004191 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004192 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004193 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4194}
4195
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004196multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004197 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004198 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004199 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004200 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4201}
4202
Craig Topper9433f972016-08-02 06:16:53 +00004203defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4204 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004205 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004206defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4207 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004208 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004209defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004210 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004211defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004212 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004213defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4214 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004215 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004216defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4217 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004218 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004219let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004220 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4221 SSE_ALU_ITINS_P, 1>;
4222 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4223 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004224}
Craig Topper9433f972016-08-02 06:16:53 +00004225defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, HasDQI,
4226 SSE_ALU_ITINS_P, 1>;
4227defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, HasDQI,
4228 SSE_ALU_ITINS_P, 0>;
4229defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, HasDQI,
4230 SSE_ALU_ITINS_P, 1>;
4231defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, HasDQI,
4232 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004233
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004234multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4235 X86VectorVTInfo _> {
4236 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4237 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4238 "$src2, $src1", "$src1, $src2",
4239 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004240 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4241 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4242 "$src2, $src1", "$src1, $src2",
4243 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
4244 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4245 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4246 "${src2}"##_.BroadcastStr##", $src1",
4247 "$src1, ${src2}"##_.BroadcastStr,
4248 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4249 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
4250 EVEX_4V, EVEX_B;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004251}
4252
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004253multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
4254 X86VectorVTInfo _> {
4255 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4256 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4257 "$src2, $src1", "$src1, $src2",
4258 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00004259 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4260 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4261 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00004262 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00004263 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4264 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004265}
4266
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004267multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00004268 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004269 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
4270 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00004271 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004272 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
4273 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004274 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
4275 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004276 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004277 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
4278 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004279 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4280
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004281 // Define only if AVX512VL feature is present.
4282 let Predicates = [HasVLX] in {
4283 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
4284 EVEX_V128, EVEX_CD8<32, CD8VF>;
4285 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
4286 EVEX_V256, EVEX_CD8<32, CD8VF>;
4287 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
4288 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4289 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
4290 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4291 }
4292}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004293defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004294
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004295//===----------------------------------------------------------------------===//
4296// AVX-512 VPTESTM instructions
4297//===----------------------------------------------------------------------===//
4298
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004299multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
4300 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00004301 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004302 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
4303 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4304 "$src2, $src1", "$src1, $src2",
4305 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
4306 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004307 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4308 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4309 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00004310 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004311 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
4312 EVEX_4V,
4313 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004314}
4315
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004316multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4317 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004318 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4319 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4320 "${src2}"##_.BroadcastStr##", $src1",
4321 "$src1, ${src2}"##_.BroadcastStr,
4322 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
4323 (_.ScalarLdFrag addr:$src2))))>,
4324 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004325}
Igor Bregerfca0a342016-01-28 13:19:25 +00004326
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004327// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00004328multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
4329 X86VectorVTInfo _, string Suffix> {
4330 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
4331 (_.KVT (COPY_TO_REGCLASS
4332 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004333 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004334 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004335 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004336 _.RC:$src2, _.SubRegIdx)),
4337 _.KRC))>;
4338}
4339
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004340multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004341 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004342 let Predicates = [HasAVX512] in
4343 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
4344 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4345
4346 let Predicates = [HasAVX512, HasVLX] in {
4347 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
4348 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4349 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
4350 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4351 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004352 let Predicates = [HasAVX512, NoVLX] in {
4353 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
4354 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004355 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004356}
4357
4358multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4359 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004360 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004361 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004362 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004363}
4364
4365multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
4366 SDNode OpNode> {
4367 let Predicates = [HasBWI] in {
4368 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
4369 EVEX_V512, VEX_W;
4370 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
4371 EVEX_V512;
4372 }
4373 let Predicates = [HasVLX, HasBWI] in {
4374
4375 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
4376 EVEX_V256, VEX_W;
4377 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
4378 EVEX_V128, VEX_W;
4379 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
4380 EVEX_V256;
4381 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
4382 EVEX_V128;
4383 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004384
Igor Bregerfca0a342016-01-28 13:19:25 +00004385 let Predicates = [HasAVX512, NoVLX] in {
4386 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
4387 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
4388 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
4389 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004390 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004391
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004392}
4393
4394multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
4395 SDNode OpNode> :
4396 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
4397 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
4398
4399defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
4400defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004401
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004402
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004403//===----------------------------------------------------------------------===//
4404// AVX-512 Shift instructions
4405//===----------------------------------------------------------------------===//
4406multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00004407 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004408 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00004409 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004410 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004411 "$src2, $src1", "$src1, $src2",
4412 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004413 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00004414 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004415 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004416 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004417 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
4418 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004419 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00004420 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004421}
4422
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004423multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
4424 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004425 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004426 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
4427 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4428 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4429 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004430 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004431}
4432
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004433multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004434 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004435 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00004436 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004437 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4438 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4439 "$src2, $src1", "$src1, $src2",
4440 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004441 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004442 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4443 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4444 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004445 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004446 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004447 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00004448 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004449}
4450
Cameron McInally5fb084e2014-12-11 17:13:05 +00004451multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004452 ValueType SrcVT, PatFrag bc_frag,
4453 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4454 let Predicates = [prd] in
4455 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4456 VTInfo.info512>, EVEX_V512,
4457 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4458 let Predicates = [prd, HasVLX] in {
4459 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4460 VTInfo.info256>, EVEX_V256,
4461 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4462 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4463 VTInfo.info128>, EVEX_V128,
4464 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4465 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004466}
4467
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004468multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4469 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004470 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004471 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004472 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004473 avx512vl_i64_info, HasAVX512>, VEX_W;
4474 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4475 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004476}
4477
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004478multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4479 string OpcodeStr, SDNode OpNode,
4480 AVX512VLVectorVTInfo VTInfo> {
4481 let Predicates = [HasAVX512] in
4482 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4483 VTInfo.info512>,
4484 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4485 VTInfo.info512>, EVEX_V512;
4486 let Predicates = [HasAVX512, HasVLX] in {
4487 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4488 VTInfo.info256>,
4489 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4490 VTInfo.info256>, EVEX_V256;
4491 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4492 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004493 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004494 VTInfo.info128>, EVEX_V128;
4495 }
4496}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004497
Michael Liao66233b72015-08-06 09:06:20 +00004498multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004499 Format ImmFormR, Format ImmFormM,
4500 string OpcodeStr, SDNode OpNode> {
4501 let Predicates = [HasBWI] in
4502 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4503 v32i16_info>, EVEX_V512;
4504 let Predicates = [HasVLX, HasBWI] in {
4505 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4506 v16i16x_info>, EVEX_V256;
4507 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4508 v8i16x_info>, EVEX_V128;
4509 }
4510}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004511
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004512multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4513 Format ImmFormR, Format ImmFormM,
4514 string OpcodeStr, SDNode OpNode> {
4515 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4516 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4517 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4518 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4519}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004520
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004521defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004522 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004523
4524defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004525 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004526
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004527defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004528 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004529
Michael Zuckerman298a6802016-01-13 12:39:33 +00004530defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004531defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004532
4533defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4534defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4535defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004536
4537//===-------------------------------------------------------------------===//
4538// Variable Bit Shifts
4539//===-------------------------------------------------------------------===//
4540multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004541 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004542 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004543 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4544 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4545 "$src2, $src1", "$src1, $src2",
4546 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004547 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004548 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4549 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4550 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004551 (_.VT (OpNode _.RC:$src1,
4552 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004553 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004554 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00004555 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004556}
4557
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004558multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4559 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004560 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004561 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4562 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4563 "${src2}"##_.BroadcastStr##", $src1",
4564 "$src1, ${src2}"##_.BroadcastStr,
4565 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4566 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004567 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004568 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4569}
Cameron McInally5fb084e2014-12-11 17:13:05 +00004570multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4571 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004572 let Predicates = [HasAVX512] in
4573 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4574 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4575
4576 let Predicates = [HasAVX512, HasVLX] in {
4577 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4578 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4579 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4580 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4581 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004582}
4583
4584multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4585 SDNode OpNode> {
4586 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004587 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004588 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004589 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004590}
4591
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004592// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Breger7b46b4e2015-12-23 08:06:50 +00004593multiclass avx512_var_shift_w_lowering<AVX512VLVectorVTInfo _, SDNode OpNode> {
4594 let Predicates = [HasBWI, NoVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004595 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004596 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004597 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004598 (!cast<Instruction>(NAME#"WZrr")
4599 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4600 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4601 sub_ymm)>;
4602
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004603 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004604 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004605 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004606 (!cast<Instruction>(NAME#"WZrr")
4607 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4608 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4609 sub_xmm)>;
4610 }
4611}
4612
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004613multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4614 SDNode OpNode> {
4615 let Predicates = [HasBWI] in
4616 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4617 EVEX_V512, VEX_W;
4618 let Predicates = [HasVLX, HasBWI] in {
4619
4620 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4621 EVEX_V256, VEX_W;
4622 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4623 EVEX_V128, VEX_W;
4624 }
4625}
4626
4627defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004628 avx512_var_shift_w<0x12, "vpsllvw", shl>,
4629 avx512_var_shift_w_lowering<avx512vl_i16_info, shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00004630
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004631defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004632 avx512_var_shift_w<0x11, "vpsravw", sra>,
4633 avx512_var_shift_w_lowering<avx512vl_i16_info, sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00004634
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004635defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004636 avx512_var_shift_w<0x10, "vpsrlvw", srl>,
4637 avx512_var_shift_w_lowering<avx512vl_i16_info, srl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004638defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4639defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004640
Craig Topper05629d02016-07-24 07:32:45 +00004641// Special handing for handling VPSRAV intrinsics.
4642multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
4643 list<Predicate> p> {
4644 let Predicates = p in {
4645 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
4646 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
4647 _.RC:$src2)>;
4648 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
4649 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
4650 _.RC:$src1, addr:$src2)>;
4651 let AddedComplexity = 20 in {
4652 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4653 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
4654 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
4655 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
4656 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4657 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4658 _.RC:$src0)),
4659 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
4660 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
4661 }
4662 let AddedComplexity = 30 in {
4663 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4664 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
4665 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
4666 _.RC:$src1, _.RC:$src2)>;
4667 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4668 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4669 _.ImmAllZerosV)),
4670 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
4671 _.RC:$src1, addr:$src2)>;
4672 }
4673 }
4674}
4675
4676multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
4677 list<Predicate> p> :
4678 avx512_var_shift_int_lowering<InstrStr, _, p> {
4679 let Predicates = p in {
4680 def : Pat<(_.VT (X86vsrav _.RC:$src1,
4681 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
4682 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
4683 _.RC:$src1, addr:$src2)>;
4684 let AddedComplexity = 20 in
4685 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4686 (X86vsrav _.RC:$src1,
4687 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4688 _.RC:$src0)),
4689 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
4690 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
4691 let AddedComplexity = 30 in
4692 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4693 (X86vsrav _.RC:$src1,
4694 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4695 _.ImmAllZerosV)),
4696 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
4697 _.RC:$src1, addr:$src2)>;
4698 }
4699}
4700
4701defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
4702defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
4703defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
4704defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
4705defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
4706defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
4707defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
4708defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
4709defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
4710
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004711//===-------------------------------------------------------------------===//
4712// 1-src variable permutation VPERMW/D/Q
4713//===-------------------------------------------------------------------===//
4714multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4715 AVX512VLVectorVTInfo _> {
4716 let Predicates = [HasAVX512] in
4717 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4718 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4719
4720 let Predicates = [HasAVX512, HasVLX] in
4721 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4722 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4723}
4724
4725multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4726 string OpcodeStr, SDNode OpNode,
4727 AVX512VLVectorVTInfo VTInfo> {
4728 let Predicates = [HasAVX512] in
4729 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4730 VTInfo.info512>,
4731 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4732 VTInfo.info512>, EVEX_V512;
4733 let Predicates = [HasAVX512, HasVLX] in
4734 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4735 VTInfo.info256>,
4736 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4737 VTInfo.info256>, EVEX_V256;
4738}
4739
Michael Zuckermand9cac592016-01-19 17:07:43 +00004740multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
4741 Predicate prd, SDNode OpNode,
4742 AVX512VLVectorVTInfo _> {
4743 let Predicates = [prd] in
4744 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4745 EVEX_V512 ;
4746 let Predicates = [HasVLX, prd] in {
4747 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4748 EVEX_V256 ;
4749 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4750 EVEX_V128 ;
4751 }
4752}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004753
Michael Zuckermand9cac592016-01-19 17:07:43 +00004754defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
4755 avx512vl_i16_info>, VEX_W;
4756defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
4757 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004758
4759defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
4760 avx512vl_i32_info>;
4761defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
4762 avx512vl_i64_info>, VEX_W;
4763defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
4764 avx512vl_f32_info>;
4765defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
4766 avx512vl_f64_info>, VEX_W;
4767
4768defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
4769 X86VPermi, avx512vl_i64_info>,
4770 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
4771defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
4772 X86VPermi, avx512vl_f64_info>,
4773 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00004774//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004775// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00004776//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004777
Igor Breger78741a12015-10-04 07:20:41 +00004778multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
4779 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
4780 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
4781 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
4782 "$src2, $src1", "$src1, $src2",
4783 (_.VT (OpNode _.RC:$src1,
4784 (Ctrl.VT Ctrl.RC:$src2)))>,
4785 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004786 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4787 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
4788 "$src2, $src1", "$src1, $src2",
4789 (_.VT (OpNode
4790 _.RC:$src1,
4791 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
4792 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4793 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4794 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4795 "${src2}"##_.BroadcastStr##", $src1",
4796 "$src1, ${src2}"##_.BroadcastStr,
4797 (_.VT (OpNode
4798 _.RC:$src1,
4799 (Ctrl.VT (X86VBroadcast
4800 (Ctrl.ScalarLdFrag addr:$src2)))))>,
4801 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004802}
4803
4804multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
4805 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4806 let Predicates = [HasAVX512] in {
4807 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
4808 Ctrl.info512>, EVEX_V512;
4809 }
4810 let Predicates = [HasAVX512, HasVLX] in {
4811 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
4812 Ctrl.info128>, EVEX_V128;
4813 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
4814 Ctrl.info256>, EVEX_V256;
4815 }
4816}
4817
4818multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
4819 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4820
4821 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
4822 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
4823 X86VPermilpi, _>,
4824 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004825}
4826
Craig Topper05948fb2016-08-02 05:11:15 +00004827let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00004828defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
4829 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00004830let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00004831defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
4832 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004833//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004834// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
4835//===----------------------------------------------------------------------===//
4836
4837defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00004838 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004839 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
4840defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004841 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004842defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004843 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00004844
Elena Demikhovsky55a99742015-06-22 13:00:42 +00004845multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4846 let Predicates = [HasBWI] in
4847 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
4848
4849 let Predicates = [HasVLX, HasBWI] in {
4850 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
4851 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
4852 }
4853}
4854
4855defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
4856
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004857//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004858// Move Low to High and High to Low packed FP Instructions
4859//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004860def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
4861 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004862 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004863 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
4864 IIC_SSE_MOV_LH>, EVEX_4V;
4865def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
4866 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004867 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004868 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
4869 IIC_SSE_MOV_LH>, EVEX_4V;
4870
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004871let Predicates = [HasAVX512] in {
4872 // MOVLHPS patterns
4873 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4874 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
4875 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4876 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004877
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004878 // MOVHLPS patterns
4879 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
4880 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
4881}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004882
4883//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00004884// VMOVHPS/PD VMOVLPS Instructions
4885// All patterns was taken from SSS implementation.
4886//===----------------------------------------------------------------------===//
4887multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
4888 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00004889 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
4890 (ins _.RC:$src1, f64mem:$src2),
4891 !strconcat(OpcodeStr,
4892 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4893 [(set _.RC:$dst,
4894 (OpNode _.RC:$src1,
4895 (_.VT (bitconvert
4896 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
4897 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00004898}
4899
4900defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
4901 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4902defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
4903 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4904defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
4905 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4906defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
4907 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4908
4909let Predicates = [HasAVX512] in {
4910 // VMOVHPS patterns
4911 def : Pat<(X86Movlhps VR128X:$src1,
4912 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
4913 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4914 def : Pat<(X86Movlhps VR128X:$src1,
4915 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
4916 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4917 // VMOVHPD patterns
4918 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4919 (scalar_to_vector (loadf64 addr:$src2)))),
4920 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4921 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4922 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
4923 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4924 // VMOVLPS patterns
4925 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4926 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4927 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4928 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4929 // VMOVLPD patterns
4930 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4931 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4932 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4933 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4934 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
4935 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
4936 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4937}
4938
Igor Bregerb6b27af2015-11-10 07:09:07 +00004939def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
4940 (ins f64mem:$dst, VR128X:$src),
4941 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004942 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004943 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
4944 (bc_v2f64 (v4f32 VR128X:$src))),
4945 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4946 EVEX, EVEX_CD8<32, CD8VT2>;
4947def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
4948 (ins f64mem:$dst, VR128X:$src),
4949 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004950 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004951 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
4952 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4953 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
4954def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
4955 (ins f64mem:$dst, VR128X:$src),
4956 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004957 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00004958 (iPTR 0))), addr:$dst)],
4959 IIC_SSE_MOV_LH>,
4960 EVEX, EVEX_CD8<32, CD8VT2>;
4961def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
4962 (ins f64mem:$dst, VR128X:$src),
4963 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004964 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00004965 (iPTR 0))), addr:$dst)],
4966 IIC_SSE_MOV_LH>,
4967 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00004968
Igor Bregerb6b27af2015-11-10 07:09:07 +00004969let Predicates = [HasAVX512] in {
4970 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00004971 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004972 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
4973 (iPTR 0))), addr:$dst),
4974 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
4975 // VMOVLPS patterns
4976 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
4977 addr:$src1),
4978 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4979 def : Pat<(store (v4i32 (X86Movlps
4980 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
4981 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4982 // VMOVLPD patterns
4983 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4984 addr:$src1),
4985 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4986 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4987 addr:$src1),
4988 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4989}
4990//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004991// FMA - Fused Multiply Operations
4992//
Adam Nemet26371ce2014-10-24 00:02:55 +00004993
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004994multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00004995 X86VectorVTInfo _, string Suff> {
4996 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +00004997 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004998 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00004999 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005000 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00005001 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005002
Craig Toppere1cac152016-06-07 07:27:54 +00005003 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5004 (ins _.RC:$src2, _.MemOp:$src3),
5005 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005006 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005007 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005008
Craig Toppere1cac152016-06-07 07:27:54 +00005009 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5010 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5011 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5012 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00005013 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005014 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005015 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005016 }
Craig Topper318e40b2016-07-25 07:20:31 +00005017
5018 // Additional pattern for folding broadcast nodes in other orders.
5019 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5020 (OpNode _.RC:$src1, _.RC:$src2,
5021 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
5022 _.RC:$src1)),
5023 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5024 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005025}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005026
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005027multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005028 X86VectorVTInfo _, string Suff> {
5029 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005030 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005031 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5032 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005033 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005034 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005035}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005036
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005037multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005038 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5039 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005040 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005041 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5042 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5043 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005044 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005045 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005046 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005047 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005048 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005049 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005050 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005051}
5052
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005053multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005054 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005055 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005056 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005057 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005058 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005059}
5060
5061defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
5062defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
5063defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
5064defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
5065defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
5066defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
5067
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005068
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005069multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005070 X86VectorVTInfo _, string Suff> {
5071 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005072 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5073 (ins _.RC:$src2, _.RC:$src3),
5074 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005075 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005076 AVX512FMA3Base;
5077
Craig Toppere1cac152016-06-07 07:27:54 +00005078 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5079 (ins _.RC:$src2, _.MemOp:$src3),
5080 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005081 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005082 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005083
Craig Toppere1cac152016-06-07 07:27:54 +00005084 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5085 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5086 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5087 "$src2, ${src3}"##_.BroadcastStr,
5088 (_.VT (OpNode _.RC:$src2,
5089 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005090 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005091 }
Craig Topper318e40b2016-07-25 07:20:31 +00005092
5093 // Additional patterns for folding broadcast nodes in other orders.
5094 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5095 _.RC:$src2, _.RC:$src1)),
5096 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1,
5097 _.RC:$src2, addr:$src3)>;
5098 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5099 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5100 _.RC:$src2, _.RC:$src1),
5101 _.RC:$src1)),
5102 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5103 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
5104 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5105 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5106 _.RC:$src2, _.RC:$src1),
5107 _.ImmAllZerosV)),
5108 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1,
5109 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005110}
5111
5112multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005113 X86VectorVTInfo _, string Suff> {
5114 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005115 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5116 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5117 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005118 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005119 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005120}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005121
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005122multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005123 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5124 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005125 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005126 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5127 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5128 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005129 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005130 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005131 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005132 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005133 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005134 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005135 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005136}
5137
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005138multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005139 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005140 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005141 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005142 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005143 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005144}
5145
5146defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
5147defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
5148defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
5149defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
5150defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
5151defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
5152
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005153multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005154 X86VectorVTInfo _, string Suff> {
5155 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005156 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005157 (ins _.RC:$src2, _.RC:$src3),
5158 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005159 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005160 AVX512FMA3Base;
5161
Craig Toppere1cac152016-06-07 07:27:54 +00005162 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005163 (ins _.RC:$src2, _.MemOp:$src3),
5164 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005165 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005166 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005167
Craig Toppere1cac152016-06-07 07:27:54 +00005168 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005169 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5170 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5171 "$src2, ${src3}"##_.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00005172 (_.VT (OpNode _.RC:$src1,
Craig Topper6bcbf532016-07-25 07:20:28 +00005173 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper5f2441d2016-08-13 06:48:39 +00005174 _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005175 }
Craig Topper318e40b2016-07-25 07:20:31 +00005176
5177 // Additional patterns for folding broadcast nodes in other orders.
5178 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5179 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5180 _.RC:$src1, _.RC:$src2),
5181 _.RC:$src1)),
5182 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5183 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005184}
5185
5186multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005187 X86VectorVTInfo _, string Suff> {
5188 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005189 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005190 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5191 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Toppereafdbec2016-08-13 06:48:41 +00005192 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005193 AVX512FMA3Base, EVEX_B, EVEX_RC;
5194}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005195
5196multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005197 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5198 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005199 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005200 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5201 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5202 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005203 }
5204 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005205 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005206 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005207 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005208 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5209 }
5210}
5211
5212multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005213 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005214 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005215 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005216 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005217 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005218}
5219
5220defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
5221defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
5222defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
5223defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
5224defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
5225defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005226
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005227// Scalar FMA
5228let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00005229multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5230 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
5231 dag RHS_r, dag RHS_m > {
5232 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5233 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005234 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005235
Craig Toppere1cac152016-06-07 07:27:54 +00005236 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5237 (ins _.RC:$src2, _.ScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005238 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00005239
5240 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5241 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Toppereafdbec2016-08-13 06:48:41 +00005242 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Igor Breger15820b02015-07-01 13:24:28 +00005243 AVX512FMA3Base, EVEX_B, EVEX_RC;
5244
Craig Toppereafdbec2016-08-13 06:48:41 +00005245 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00005246 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
5247 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
5248 !strconcat(OpcodeStr,
5249 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5250 [RHS_r]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005251 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
5252 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
5253 !strconcat(OpcodeStr,
5254 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5255 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00005256 }// isCodeGenOnly = 1
5257}
5258}// Constraints = "$src1 = $dst"
5259
5260multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
5261 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, X86VectorVTInfo _ ,
5262 string SUFF> {
5263
Craig Topper2dca3b22016-07-24 08:26:38 +00005264 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005265 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 FROUND_CURRENT))),
5266 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1,
5267 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005268 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3,
5269 (i32 imm:$rc))),
5270 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5271 _.FRC:$src3))),
5272 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5273 (_.ScalarLdFrag addr:$src3))))>;
5274
Craig Topper2dca3b22016-07-24 08:26:38 +00005275 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005276 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
5277 (_.VT (OpNodeRnd _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005278 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005279 _.RC:$src1, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005280 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1,
5281 (i32 imm:$rc))),
5282 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
5283 _.FRC:$src1))),
5284 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
5285 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
5286
Craig Topper2dca3b22016-07-24 08:26:38 +00005287 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005288 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
5289 (_.VT (OpNodeRnd _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005290 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005291 _.RC:$src2, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005292 (_.VT ( OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2,
5293 (i32 imm:$rc))),
5294 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
5295 _.FRC:$src2))),
5296 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
5297 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
5298}
5299
5300multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
5301 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd>{
5302 let Predicates = [HasAVX512] in {
5303 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
5304 OpNodeRnd, f32x_info, "SS">,
5305 EVEX_CD8<32, CD8VT1>, VEX_LIG;
5306 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
5307 OpNodeRnd, f64x_info, "SD">,
5308 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
5309 }
5310}
5311
5312defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>;
5313defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>;
5314defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
5315defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005316
5317//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00005318// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
5319//===----------------------------------------------------------------------===//
5320let Constraints = "$src1 = $dst" in {
5321multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
5322 X86VectorVTInfo _> {
5323 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5324 (ins _.RC:$src2, _.RC:$src3),
5325 OpcodeStr, "$src3, $src2", "$src2, $src3",
5326 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
5327 AVX512FMA3Base;
5328
Craig Toppere1cac152016-06-07 07:27:54 +00005329 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5330 (ins _.RC:$src2, _.MemOp:$src3),
5331 OpcodeStr, "$src3, $src2", "$src2, $src3",
5332 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
5333 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00005334
Craig Toppere1cac152016-06-07 07:27:54 +00005335 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5336 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5337 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5338 !strconcat("$src2, ${src3}", _.BroadcastStr ),
5339 (OpNode _.RC:$src1,
5340 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
5341 AVX512FMA3Base, EVEX_B;
Asaf Badouh655822a2016-01-25 11:14:24 +00005342}
5343} // Constraints = "$src1 = $dst"
5344
5345multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
5346 AVX512VLVectorVTInfo _> {
5347 let Predicates = [HasIFMA] in {
5348 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
5349 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
5350 }
5351 let Predicates = [HasVLX, HasIFMA] in {
5352 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
5353 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
5354 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
5355 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5356 }
5357}
5358
5359defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
5360 avx512vl_i64_info>, VEX_W;
5361defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
5362 avx512vl_i64_info>, VEX_W;
5363
5364//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005365// AVX-512 Scalar convert from sign integer to float/double
5366//===----------------------------------------------------------------------===//
5367
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005368multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
5369 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5370 PatFrag ld_frag, string asm> {
5371 let hasSideEffects = 0 in {
5372 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
5373 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005374 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005375 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005376 let mayLoad = 1 in
5377 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
5378 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005379 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005380 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005381 } // hasSideEffects = 0
5382 let isCodeGenOnly = 1 in {
5383 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5384 (ins DstVT.RC:$src1, SrcRC:$src2),
5385 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5386 [(set DstVT.RC:$dst,
5387 (OpNode (DstVT.VT DstVT.RC:$src1),
5388 SrcRC:$src2,
5389 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5390
5391 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
5392 (ins DstVT.RC:$src1, x86memop:$src2),
5393 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5394 [(set DstVT.RC:$dst,
5395 (OpNode (DstVT.VT DstVT.RC:$src1),
5396 (ld_frag addr:$src2),
5397 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5398 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005399}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00005400
Igor Bregerabe4a792015-06-14 12:44:55 +00005401multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005402 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00005403 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5404 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005405 !strconcat(asm,
5406 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00005407 [(set DstVT.RC:$dst,
5408 (OpNode (DstVT.VT DstVT.RC:$src1),
5409 SrcRC:$src2,
5410 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
5411}
5412
5413multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005414 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5415 PatFrag ld_frag, string asm> {
5416 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
5417 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
5418 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00005419}
5420
Andrew Trick15a47742013-10-09 05:11:10 +00005421let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00005422defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005423 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
5424 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005425defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005426 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
5427 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005428defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005429 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
5430 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005431defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005432 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
5433 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005434
5435def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
5436 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5437def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005438 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005439def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
5440 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5441def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005442 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005443
5444def : Pat<(f32 (sint_to_fp GR32:$src)),
5445 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5446def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005447 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005448def : Pat<(f64 (sint_to_fp GR32:$src)),
5449 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5450def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005451 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
5452
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005453defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005454 v4f32x_info, i32mem, loadi32,
5455 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005456defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005457 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
5458 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005459defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005460 i32mem, loadi32, "cvtusi2sd{l}">,
5461 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005462defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005463 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
5464 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005465
5466def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
5467 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5468def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
5469 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5470def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
5471 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5472def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
5473 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5474
5475def : Pat<(f32 (uint_to_fp GR32:$src)),
5476 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5477def : Pat<(f32 (uint_to_fp GR64:$src)),
5478 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
5479def : Pat<(f64 (uint_to_fp GR32:$src)),
5480 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5481def : Pat<(f64 (uint_to_fp GR64:$src)),
5482 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00005483}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005484
5485//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005486// AVX-512 Scalar convert from float/double to integer
5487//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005488multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
5489 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00005490 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005491 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005492 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005493 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
5494 EVEX, VEX_LIG;
5495 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
5496 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005497 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005498 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005499 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
5500 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005501 [(set DstVT.RC:$dst, (OpNode
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005502 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005503 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005504 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005505 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005506}
Asaf Badouh2744d212015-09-20 14:31:19 +00005507
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005508// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005509defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005510 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005511 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005512defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005513 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005514 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005515defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005516 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005517 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005518defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005519 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005520 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005521defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005522 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005523 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005524defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005525 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005526 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005527defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005528 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005529 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005530defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005531 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005532 EVEX_CD8<64, CD8VT1>;
5533
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005534// The SSE version of these instructions are disabled for AVX512.
5535// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
5536let Predicates = [HasAVX512] in {
5537 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
5538 (VCVTSS2SIZrr (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5539 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
5540 (VCVTSS2SI64Zrr (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5541 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
5542 (VCVTSD2SIZrr (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5543 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
5544 (VCVTSD2SI64Zrr (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5545} // HasAVX512
5546
Asaf Badouh2744d212015-09-20 14:31:19 +00005547let isCodeGenOnly = 1 , Predicates = [HasAVX512] in {
Craig Topper9dd48c82014-01-02 17:28:14 +00005548 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5549 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
5550 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
5551 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
5552 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
5553 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
5554 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5555 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
5556 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
5557 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
5558 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
5559 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005560
Igor Breger982e4002016-06-08 07:48:23 +00005561 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x7B, GR32, VR128X,
Craig Topper9dd48c82014-01-02 17:28:14 +00005562 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
5563 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
Asaf Badouh2744d212015-09-20 14:31:19 +00005564} // isCodeGenOnly = 1, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005565
5566// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005567multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5568 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00005569 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00005570let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005571 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005572 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5573 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005574 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005575 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5576 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005577 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005578 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005579 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005580 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00005581
Igor Bregerc59b3a22016-08-03 10:58:05 +00005582 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
5583 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5584 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
5585 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5586 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00005587 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
5588 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005589
Craig Toppere1cac152016-06-07 07:27:54 +00005590 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005591 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5592 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5593 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5594 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5595 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5596 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5597 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5598 (i32 FROUND_NO_EXC)))]>,
5599 EVEX,VEX_LIG , EVEX_B;
5600 let mayLoad = 1, hasSideEffects = 0 in
5601 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
5602 (ins _SrcRC.MemOp:$src),
5603 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5604 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00005605
Craig Toppere1cac152016-06-07 07:27:54 +00005606 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00005607} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005608}
5609
Asaf Badouh2744d212015-09-20 14:31:19 +00005610
Igor Bregerc59b3a22016-08-03 10:58:05 +00005611defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
5612 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005613 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005614defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
5615 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005616 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005617defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
5618 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005619 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005620defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
5621 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005622 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
5623
Igor Bregerc59b3a22016-08-03 10:58:05 +00005624defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
5625 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005626 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005627defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
5628 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005629 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005630defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
5631 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005632 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005633defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
5634 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005635 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
5636let Predicates = [HasAVX512] in {
5637 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
5638 (VCVTTSS2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5639 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
5640 (VCVTTSS2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5641 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
5642 (VCVTTSD2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5643 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
5644 (VCVTTSD2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5645
Elena Demikhovskycf088092013-12-11 14:31:04 +00005646} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005647//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005648// AVX-512 Convert form float to double and back
5649//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00005650multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5651 X86VectorVTInfo _Src, SDNode OpNode> {
5652 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005653 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005654 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005655 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005656 (_Src.VT _Src.RC:$src2)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005657 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
5658 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005659 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005660 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005661 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005662 (_Src.VT (scalar_to_vector
5663 (_Src.ScalarLdFrag addr:$src2)))))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005664 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005665}
5666
Asaf Badouh2744d212015-09-20 14:31:19 +00005667// Scalar Coversion with SAE - suppress all exceptions
5668multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5669 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5670 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005671 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005672 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00005673 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005674 (_Src.VT _Src.RC:$src2),
5675 (i32 FROUND_NO_EXC)))>,
5676 EVEX_4V, VEX_LIG, EVEX_B;
5677}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005678
Asaf Badouh2744d212015-09-20 14:31:19 +00005679// Scalar Conversion with rounding control (RC)
5680multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5681 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5682 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005683 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005684 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00005685 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005686 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
5687 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
5688 EVEX_B, EVEX_RC;
5689}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005690multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr, SDNode OpNode,
5691 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005692 X86VectorVTInfo _dst> {
5693 let Predicates = [HasAVX512] in {
5694 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
5695 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
5696 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>,
5697 EVEX_V512, XD;
5698 }
5699}
5700
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005701multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5702 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005703 X86VectorVTInfo _dst> {
5704 let Predicates = [HasAVX512] in {
5705 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005706 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005707 EVEX_CD8<32, CD8VT1>, XS, EVEX_V512;
5708 }
5709}
5710defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss", X86fround,
5711 X86froundRnd, f64x_info, f32x_info>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005712defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd", X86fpext,
Asaf Badouh2744d212015-09-20 14:31:19 +00005713 X86fpextRnd,f32x_info, f64x_info >;
5714
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005715def : Pat<(f64 (fpextend FR32X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005716 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005717 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
5718 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005719def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Asaf Badouh2744d212015-09-20 14:31:19 +00005720 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
5721 Requires<[HasAVX512]>;
5722
5723def : Pat<(f64 (extloadf32 addr:$src)),
5724 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005725 Requires<[HasAVX512, OptForSize]>;
5726
Asaf Badouh2744d212015-09-20 14:31:19 +00005727def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005728 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00005729 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
5730 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005731
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005732def : Pat<(f32 (fpround FR64X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005733 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005734 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005735 Requires<[HasAVX512]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005736//===----------------------------------------------------------------------===//
5737// AVX-512 Vector convert from signed/unsigned integer to float/double
5738// and from float/double to signed/unsigned integer
5739//===----------------------------------------------------------------------===//
5740
5741multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5742 X86VectorVTInfo _Src, SDNode OpNode,
5743 string Broadcast = _.BroadcastStr,
5744 string Alias = ""> {
5745
5746 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5747 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
5748 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
5749
5750 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5751 (ins _Src.MemOp:$src), OpcodeStr#Alias, "$src", "$src",
5752 (_.VT (OpNode (_Src.VT
5753 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
5754
5755 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005756 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005757 "${src}"##Broadcast, "${src}"##Broadcast,
5758 (_.VT (OpNode (_Src.VT
5759 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
5760 ))>, EVEX, EVEX_B;
5761}
5762// Coversion with SAE - suppress all exceptions
5763multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5764 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5765 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5766 (ins _Src.RC:$src), OpcodeStr,
5767 "{sae}, $src", "$src, {sae}",
5768 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
5769 (i32 FROUND_NO_EXC)))>,
5770 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005771}
5772
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005773// Conversion with rounding control (RC)
5774multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5775 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5776 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5777 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
5778 "$rc, $src", "$src, $rc",
5779 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
5780 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005781}
5782
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005783// Extend Float to Double
5784multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
5785 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005786 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005787 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
5788 X86vfpextRnd>, EVEX_V512;
5789 }
5790 let Predicates = [HasVLX] in {
5791 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
5792 X86vfpext, "{1to2}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005793 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005794 EVEX_V256;
5795 }
5796}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005797
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005798// Truncate Double to Float
5799multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
5800 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005801 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005802 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
5803 X86vfproundRnd>, EVEX_V512;
5804 }
5805 let Predicates = [HasVLX] in {
5806 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
5807 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005808 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005809 "{1to4}", "{y}">, EVEX_V256;
5810 }
5811}
5812
5813defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
5814 VEX_W, PD, EVEX_CD8<64, CD8VF>;
5815defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
5816 PS, EVEX_CD8<32, CD8VH>;
5817
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005818def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5819 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005820
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005821let Predicates = [HasVLX] in {
5822 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
5823 (VCVTPS2PDZ256rm addr:$src)>;
5824}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00005825
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005826// Convert Signed/Unsigned Doubleword to Double
5827multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5828 SDNode OpNode128> {
5829 // No rounding in this op
5830 let Predicates = [HasAVX512] in
5831 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
5832 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005833
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005834 let Predicates = [HasVLX] in {
5835 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
5836 OpNode128, "{1to2}">, EVEX_V128;
5837 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
5838 EVEX_V256;
5839 }
5840}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005841
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005842// Convert Signed/Unsigned Doubleword to Float
5843multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
5844 SDNode OpNodeRnd> {
5845 let Predicates = [HasAVX512] in
5846 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
5847 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
5848 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005849
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005850 let Predicates = [HasVLX] in {
5851 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
5852 EVEX_V128;
5853 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
5854 EVEX_V256;
5855 }
5856}
5857
5858// Convert Float to Signed/Unsigned Doubleword with truncation
5859multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
5860 SDNode OpNode, SDNode OpNodeRnd> {
5861 let Predicates = [HasAVX512] in {
5862 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5863 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
5864 OpNodeRnd>, EVEX_V512;
5865 }
5866 let Predicates = [HasVLX] in {
5867 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5868 EVEX_V128;
5869 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5870 EVEX_V256;
5871 }
5872}
5873
5874// Convert Float to Signed/Unsigned Doubleword
5875multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
5876 SDNode OpNode, SDNode OpNodeRnd> {
5877 let Predicates = [HasAVX512] in {
5878 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5879 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
5880 OpNodeRnd>, EVEX_V512;
5881 }
5882 let Predicates = [HasVLX] in {
5883 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5884 EVEX_V128;
5885 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5886 EVEX_V256;
5887 }
5888}
5889
5890// Convert Double to Signed/Unsigned Doubleword with truncation
5891multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr,
5892 SDNode OpNode, SDNode OpNodeRnd> {
5893 let Predicates = [HasAVX512] in {
5894 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5895 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
5896 OpNodeRnd>, EVEX_V512;
5897 }
5898 let Predicates = [HasVLX] in {
5899 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5900 // memory forms of these instructions in Asm Parcer. They have the same
5901 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5902 // due to the same reason.
5903 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5904 "{1to2}", "{x}">, EVEX_V128;
5905 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5906 "{1to4}", "{y}">, EVEX_V256;
5907 }
5908}
5909
5910// Convert Double to Signed/Unsigned Doubleword
5911multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
5912 SDNode OpNode, SDNode OpNodeRnd> {
5913 let Predicates = [HasAVX512] in {
5914 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5915 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
5916 OpNodeRnd>, EVEX_V512;
5917 }
5918 let Predicates = [HasVLX] in {
5919 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5920 // memory forms of these instructions in Asm Parcer. They have the same
5921 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5922 // due to the same reason.
5923 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5924 "{1to2}", "{x}">, EVEX_V128;
5925 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5926 "{1to4}", "{y}">, EVEX_V256;
5927 }
5928}
5929
5930// Convert Double to Signed/Unsigned Quardword
5931multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
5932 SDNode OpNode, SDNode OpNodeRnd> {
5933 let Predicates = [HasDQI] in {
5934 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5935 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
5936 OpNodeRnd>, EVEX_V512;
5937 }
5938 let Predicates = [HasDQI, HasVLX] in {
5939 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5940 EVEX_V128;
5941 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5942 EVEX_V256;
5943 }
5944}
5945
5946// Convert Double to Signed/Unsigned Quardword with truncation
5947multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
5948 SDNode OpNode, SDNode OpNodeRnd> {
5949 let Predicates = [HasDQI] in {
5950 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5951 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
5952 OpNodeRnd>, EVEX_V512;
5953 }
5954 let Predicates = [HasDQI, HasVLX] in {
5955 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5956 EVEX_V128;
5957 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5958 EVEX_V256;
5959 }
5960}
5961
5962// Convert Signed/Unsigned Quardword to Double
5963multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
5964 SDNode OpNode, SDNode OpNodeRnd> {
5965 let Predicates = [HasDQI] in {
5966 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
5967 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
5968 OpNodeRnd>, EVEX_V512;
5969 }
5970 let Predicates = [HasDQI, HasVLX] in {
5971 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
5972 EVEX_V128;
5973 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
5974 EVEX_V256;
5975 }
5976}
5977
5978// Convert Float to Signed/Unsigned Quardword
5979multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
5980 SDNode OpNode, SDNode OpNodeRnd> {
5981 let Predicates = [HasDQI] in {
5982 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5983 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
5984 OpNodeRnd>, EVEX_V512;
5985 }
5986 let Predicates = [HasDQI, HasVLX] in {
5987 // Explicitly specified broadcast string, since we take only 2 elements
5988 // from v4f32x_info source
5989 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5990 "{1to2}">, EVEX_V128;
5991 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5992 EVEX_V256;
5993 }
5994}
5995
5996// Convert Float to Signed/Unsigned Quardword with truncation
5997multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr,
5998 SDNode OpNode, SDNode OpNodeRnd> {
5999 let Predicates = [HasDQI] in {
6000 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6001 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
6002 OpNodeRnd>, EVEX_V512;
6003 }
6004 let Predicates = [HasDQI, HasVLX] in {
6005 // Explicitly specified broadcast string, since we take only 2 elements
6006 // from v4f32x_info source
6007 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
6008 "{1to2}">, EVEX_V128;
6009 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6010 EVEX_V256;
6011 }
6012}
6013
6014// Convert Signed/Unsigned Quardword to Float
6015multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr,
6016 SDNode OpNode, SDNode OpNodeRnd> {
6017 let Predicates = [HasDQI] in {
6018 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
6019 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
6020 OpNodeRnd>, EVEX_V512;
6021 }
6022 let Predicates = [HasDQI, HasVLX] in {
6023 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6024 // memory forms of these instructions in Asm Parcer. They have the same
6025 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6026 // due to the same reason.
6027 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode,
6028 "{1to2}", "{x}">, EVEX_V128;
6029 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
6030 "{1to4}", "{y}">, EVEX_V256;
6031 }
6032}
6033
6034defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86cvtdq2pd>, XS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006035 EVEX_CD8<32, CD8VH>;
6036
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006037defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
6038 X86VSintToFpRnd>,
6039 PS, EVEX_CD8<32, CD8VF>;
6040
6041defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
6042 X86VFpToSintRnd>,
6043 XS, EVEX_CD8<32, CD8VF>;
6044
6045defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint,
6046 X86VFpToSintRnd>,
6047 PD, VEX_W, EVEX_CD8<64, CD8VF>;
6048
6049defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
6050 X86VFpToUintRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006051 EVEX_CD8<32, CD8VF>;
6052
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006053defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
6054 X86VFpToUintRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006055 EVEX_CD8<64, CD8VF>;
6056
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006057defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86cvtudq2pd>,
6058 XS, EVEX_CD8<32, CD8VH>;
6059
6060defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
6061 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006062 EVEX_CD8<32, CD8VF>;
6063
Craig Topper19e04b62016-05-19 06:13:58 +00006064defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
6065 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006066
Craig Topper19e04b62016-05-19 06:13:58 +00006067defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
6068 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006069 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006070
Craig Topper19e04b62016-05-19 06:13:58 +00006071defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
6072 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006073 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00006074defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
6075 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006076 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006077
Craig Topper19e04b62016-05-19 06:13:58 +00006078defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
6079 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006080 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006081
Craig Topper19e04b62016-05-19 06:13:58 +00006082defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
6083 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006084
Craig Topper19e04b62016-05-19 06:13:58 +00006085defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
6086 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006087 PD, EVEX_CD8<64, CD8VF>;
6088
Craig Topper19e04b62016-05-19 06:13:58 +00006089defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
6090 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006091
6092defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper19e04b62016-05-19 06:13:58 +00006093 X86VFpToSintRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006094 PD, EVEX_CD8<64, CD8VF>;
6095
6096defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint,
Craig Topper19e04b62016-05-19 06:13:58 +00006097 X86VFpToSintRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006098
6099defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper19e04b62016-05-19 06:13:58 +00006100 X86VFpToUintRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006101 PD, EVEX_CD8<64, CD8VF>;
6102
6103defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint,
Craig Topper19e04b62016-05-19 06:13:58 +00006104 X86VFpToUintRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006105
6106defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006107 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006108
6109defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006110 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006111
6112defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006113 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006114
6115defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006116 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006117
Craig Toppere38c57a2015-11-27 05:44:02 +00006118let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006119def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00006120 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006121 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006122
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006123def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
6124 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
6125 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
6126
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006127def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
6128 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
6129 (v8f64 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_xmm)>;
6130
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006131def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
6132 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
6133 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006134
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006135def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
6136 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
6137 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006138
Cameron McInallyf10a7c92014-06-18 14:04:37 +00006139def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
6140 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
6141 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006142}
6143
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006144let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006145 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006146 (VCVTPD2PSZrm addr:$src)>;
6147 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6148 (VCVTPS2PDZrm addr:$src)>;
6149}
6150
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006151//===----------------------------------------------------------------------===//
6152// Half precision conversion instructions
6153//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006154multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00006155 X86MemOperand x86memop, PatFrag ld_frag> {
6156 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6157 "vcvtph2ps", "$src", "$src",
6158 (X86cvtph2ps (_src.VT _src.RC:$src),
6159 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006160 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
6161 "vcvtph2ps", "$src", "$src",
6162 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
6163 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00006164}
6165
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006166multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00006167 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6168 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
6169 (X86cvtph2ps (_src.VT _src.RC:$src),
6170 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
6171
6172}
6173
6174let Predicates = [HasAVX512] in {
6175 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006176 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00006177 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6178 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006179 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00006180 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6181 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
6182 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6183 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006184}
6185
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006186multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006187 X86MemOperand x86memop> {
6188 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006189 (ins _src.RC:$src1, i32u8imm:$src2),
6190 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006191 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006192 (i32 imm:$src2),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006193 (i32 FROUND_CURRENT)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006194 NoItinerary, 0, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00006195 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
6196 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
6197 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
6198 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
6199 (i32 imm:$src2), (i32 FROUND_CURRENT) )),
6200 addr:$dst)]>;
6201 let hasSideEffects = 0, mayStore = 1 in
6202 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
6203 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
6204 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
6205 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006206}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006207multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
6208 defm rb : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006209 (ins _src.RC:$src1, i32u8imm:$src2),
6210 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006211 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006212 (i32 imm:$src2),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006213 (i32 FROUND_NO_EXC)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006214 NoItinerary, 0, 0, X86select>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006215}
6216let Predicates = [HasAVX512] in {
6217 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
6218 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
6219 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6220 let Predicates = [HasVLX] in {
6221 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
6222 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6223 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
6224 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6225 }
6226}
Asaf Badouh2489f352015-12-02 08:17:51 +00006227
6228// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
6229multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _, SDNode OpNode,
6230 string OpcodeStr> {
6231 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
6232 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006233 [(set EFLAGS, (OpNode (_.VT _.RC:$src1), _.RC:$src2,
Asaf Badouh2489f352015-12-02 08:17:51 +00006234 (i32 FROUND_NO_EXC)))],
6235 IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
6236 Sched<[WriteFAdd]>;
6237}
6238
6239let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6240 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, X86ucomiSae, "vucomiss">,
6241 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
6242 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, X86ucomiSae, "vucomisd">,
6243 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6244 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, X86comiSae, "vcomiss">,
6245 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
6246 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, X86comiSae, "vcomisd">,
6247 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6248}
6249
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006250let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6251 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006252 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006253 EVEX_CD8<32, CD8VT1>;
6254 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006255 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006256 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6257 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006258 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006259 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006260 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006261 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006262 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006263 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6264 }
Craig Topper9dd48c82014-01-02 17:28:14 +00006265 let isCodeGenOnly = 1 in {
6266 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00006267 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006268 EVEX_CD8<32, CD8VT1>;
6269 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00006270 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006271 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006272
Craig Topper9dd48c82014-01-02 17:28:14 +00006273 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00006274 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006275 EVEX_CD8<32, CD8VT1>;
6276 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00006277 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006278 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6279 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006280}
Michael Liao5bf95782014-12-04 05:20:33 +00006281
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006282/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00006283multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
6284 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00006285 let AddedComplexity = 20 , Predicates = [HasAVX512] in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00006286 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6287 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6288 "$src2, $src1", "$src1, $src2",
6289 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00006290 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006291 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00006292 "$src2, $src1", "$src1, $src2",
6293 (OpNode (_.VT _.RC:$src1),
6294 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006295}
6296}
6297
Asaf Badouheaf2da12015-09-21 10:23:53 +00006298defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
6299 EVEX_CD8<32, CD8VT1>, T8PD;
6300defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
6301 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
6302defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
6303 EVEX_CD8<32, CD8VT1>, T8PD;
6304defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
6305 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006306
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006307/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
6308multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00006309 X86VectorVTInfo _> {
6310 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6311 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6312 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006313 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6314 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6315 (OpNode (_.FloatVT
6316 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
6317 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6318 (ins _.ScalarMemOp:$src), OpcodeStr,
6319 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6320 (OpNode (_.FloatVT
6321 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6322 EVEX, T8PD, EVEX_B;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006323}
Robert Khasanov3e534c92014-10-28 16:37:13 +00006324
6325multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6326 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
6327 EVEX_V512, EVEX_CD8<32, CD8VF>;
6328 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
6329 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
6330
6331 // Define only if AVX512VL feature is present.
6332 let Predicates = [HasVLX] in {
6333 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6334 OpNode, v4f32x_info>,
6335 EVEX_V128, EVEX_CD8<32, CD8VF>;
6336 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6337 OpNode, v8f32x_info>,
6338 EVEX_V256, EVEX_CD8<32, CD8VF>;
6339 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6340 OpNode, v2f64x_info>,
6341 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
6342 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6343 OpNode, v4f64x_info>,
6344 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
6345 }
6346}
6347
6348defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
6349defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006350
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006351/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006352multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6353 SDNode OpNode> {
6354
6355 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6356 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6357 "$src2, $src1", "$src1, $src2",
6358 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
6359 (i32 FROUND_CURRENT))>;
6360
6361 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6362 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006363 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006364 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006365 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006366
6367 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006368 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006369 "$src2, $src1", "$src1, $src2",
6370 (OpNode (_.VT _.RC:$src1),
6371 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6372 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006373}
6374
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006375multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6376 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
6377 EVEX_CD8<32, CD8VT1>;
6378 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
6379 EVEX_CD8<64, CD8VT1>, VEX_W;
6380}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006381
Craig Toppere1cac152016-06-07 07:27:54 +00006382let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006383 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
6384 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
6385}
Igor Breger8352a0d2015-07-28 06:53:28 +00006386
6387defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006388/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006389
6390multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6391 SDNode OpNode> {
6392
6393 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6394 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6395 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
6396
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006397 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6398 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6399 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006400 (bitconvert (_.LdFrag addr:$src))),
6401 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006402
6403 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006404 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006405 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006406 (OpNode (_.FloatVT
6407 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
6408 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006409}
Asaf Badouh402ebb32015-06-03 13:41:48 +00006410multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6411 SDNode OpNode> {
6412 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6413 (ins _.RC:$src), OpcodeStr,
6414 "{sae}, $src", "$src, {sae}",
6415 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
6416}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006417
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006418multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6419 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006420 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
6421 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006422 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006423 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
6424 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006425}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006426
Asaf Badouh402ebb32015-06-03 13:41:48 +00006427multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
6428 SDNode OpNode> {
6429 // Define only if AVX512VL feature is present.
6430 let Predicates = [HasVLX] in {
6431 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
6432 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
6433 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
6434 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
6435 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
6436 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6437 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
6438 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6439 }
6440}
Craig Toppere1cac152016-06-07 07:27:54 +00006441let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00006442
Asaf Badouh402ebb32015-06-03 13:41:48 +00006443 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
6444 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
6445 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
6446}
6447defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
6448 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
6449
6450multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
6451 SDNode OpNodeRnd, X86VectorVTInfo _>{
6452 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6453 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
6454 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
6455 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006456}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006457
Robert Khasanoveb126392014-10-28 18:15:20 +00006458multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
6459 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00006460 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00006461 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6462 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00006463 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6464 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6465 (OpNode (_.FloatVT
6466 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006467
Craig Toppere1cac152016-06-07 07:27:54 +00006468 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6469 (ins _.ScalarMemOp:$src), OpcodeStr,
6470 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6471 (OpNode (_.FloatVT
6472 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6473 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006474}
6475
Robert Khasanoveb126392014-10-28 18:15:20 +00006476multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
6477 SDNode OpNode> {
6478 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
6479 v16f32_info>,
6480 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
6481 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
6482 v8f64_info>,
6483 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6484 // Define only if AVX512VL feature is present.
6485 let Predicates = [HasVLX] in {
6486 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
6487 OpNode, v4f32x_info>,
6488 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
6489 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
6490 OpNode, v8f32x_info>,
6491 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
6492 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
6493 OpNode, v2f64x_info>,
6494 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6495 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
6496 OpNode, v4f64x_info>,
6497 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6498 }
6499}
6500
Asaf Badouh402ebb32015-06-03 13:41:48 +00006501multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
6502 SDNode OpNodeRnd> {
6503 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
6504 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
6505 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
6506 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6507}
6508
Igor Breger4c4cd782015-09-20 09:13:41 +00006509multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6510 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
6511
6512 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6513 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6514 "$src2, $src1", "$src1, $src2",
6515 (OpNodeRnd (_.VT _.RC:$src1),
6516 (_.VT _.RC:$src2),
6517 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00006518 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
6519 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
6520 "$src2, $src1", "$src1, $src2",
6521 (OpNodeRnd (_.VT _.RC:$src1),
6522 (_.VT (scalar_to_vector
6523 (_.ScalarLdFrag addr:$src2))),
6524 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00006525
6526 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6527 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
6528 "$rc, $src2, $src1", "$src1, $src2, $rc",
6529 (OpNodeRnd (_.VT _.RC:$src1),
6530 (_.VT _.RC:$src2),
6531 (i32 imm:$rc))>,
6532 EVEX_B, EVEX_RC;
6533
Craig Toppere1cac152016-06-07 07:27:54 +00006534 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00006535 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00006536 (ins _.FRC:$src1, _.FRC:$src2),
6537 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
6538
6539 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00006540 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00006541 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
6542 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
6543 }
6544
6545 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
6546 (!cast<Instruction>(NAME#SUFF#Zr)
6547 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
6548
6549 def : Pat<(_.EltVT (OpNode (load addr:$src))),
6550 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00006551 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00006552}
6553
6554multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
6555 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
6556 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
6557 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
6558 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
6559}
6560
Asaf Badouh402ebb32015-06-03 13:41:48 +00006561defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
6562 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006563
Igor Breger4c4cd782015-09-20 09:13:41 +00006564defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006565
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006566let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006567 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006568 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006569 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006570 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006571 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006572 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006573 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006574 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006575 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006576 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006577}
6578
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006579multiclass
6580avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006581
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006582 let ExeDomain = _.ExeDomain in {
6583 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6584 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
6585 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006586 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006587 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6588
6589 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6590 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006591 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
6592 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006593 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006594
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006595 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006596 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
6597 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006598 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006599 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006600 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6601 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6602 }
6603 let Predicates = [HasAVX512] in {
6604 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
6605 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6606 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
6607 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
6608 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6609 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
6610 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
6611 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6612 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
6613 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
6614 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6615 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
6616 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
6617 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6618 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
6619
6620 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6621 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6622 addr:$src, (i32 0x1))), _.FRC)>;
6623 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6624 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6625 addr:$src, (i32 0x2))), _.FRC)>;
6626 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6627 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6628 addr:$src, (i32 0x3))), _.FRC)>;
6629 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6630 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6631 addr:$src, (i32 0x4))), _.FRC)>;
6632 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6633 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6634 addr:$src, (i32 0xc))), _.FRC)>;
6635 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006636}
6637
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006638defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
6639 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006640
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006641defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
6642 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00006643
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006644//-------------------------------------------------
6645// Integer truncate and extend operations
6646//-------------------------------------------------
6647
Igor Breger074a64e2015-07-24 17:24:15 +00006648multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6649 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
6650 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00006651 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00006652 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
6653 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
6654 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
6655 EVEX, T8XS;
6656
6657 // for intrinsic patter match
6658 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6659 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6660 undef)),
6661 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6662 SrcInfo.RC:$src1)>;
6663
6664 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6665 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6666 DestInfo.ImmAllZerosV)),
6667 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6668 SrcInfo.RC:$src1)>;
6669
6670 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6671 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6672 DestInfo.RC:$src0)),
6673 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
6674 DestInfo.KRCWM:$mask ,
6675 SrcInfo.RC:$src1)>;
6676
Craig Topper52e2e832016-07-22 05:46:44 +00006677 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
6678 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00006679 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
6680 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006681 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006682 []>, EVEX;
6683
Igor Breger074a64e2015-07-24 17:24:15 +00006684 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
6685 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006686 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006687 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00006688 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006689}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006690
Igor Breger074a64e2015-07-24 17:24:15 +00006691multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
6692 X86VectorVTInfo DestInfo,
6693 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006694
Igor Breger074a64e2015-07-24 17:24:15 +00006695 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
6696 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
6697 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006698
Igor Breger074a64e2015-07-24 17:24:15 +00006699 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
6700 (SrcInfo.VT SrcInfo.RC:$src)),
6701 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
6702 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
6703}
6704
6705multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo,
6706 X86VectorVTInfo DestInfo, string sat > {
6707
6708 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6709 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6710 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask),
6711 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr,
6712 (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM),
6713 (SrcInfo.VT SrcInfo.RC:$src))>;
6714
6715 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6716 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6717 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1),
6718 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr,
6719 (SrcInfo.VT SrcInfo.RC:$src))>;
6720}
6721
6722multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
6723 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6724 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6725 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6726 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
6727 Predicate prd = HasAVX512>{
6728
6729 let Predicates = [HasVLX, prd] in {
6730 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6731 DestInfoZ128, x86memopZ128>,
6732 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6733 truncFrag, mtruncFrag>, EVEX_V128;
6734
6735 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6736 DestInfoZ256, x86memopZ256>,
6737 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6738 truncFrag, mtruncFrag>, EVEX_V256;
6739 }
6740 let Predicates = [prd] in
6741 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6742 DestInfoZ, x86memopZ>,
6743 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6744 truncFrag, mtruncFrag>, EVEX_V512;
6745}
6746
6747multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode,
6748 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6749 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6750 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6751 X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{
6752
6753 let Predicates = [HasVLX, prd] in {
6754 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6755 DestInfoZ128, x86memopZ128>,
6756 avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6757 sat>, EVEX_V128;
6758
6759 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6760 DestInfoZ256, x86memopZ256>,
6761 avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6762 sat>, EVEX_V256;
6763 }
6764 let Predicates = [prd] in
6765 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6766 DestInfoZ, x86memopZ>,
6767 avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6768 sat>, EVEX_V512;
6769}
6770
6771multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6772 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6773 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6774 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>;
6775}
6776multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> {
6777 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info,
6778 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6779 sat>, EVEX_CD8<8, CD8VO>;
6780}
6781
6782multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6783 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6784 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6785 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>;
6786}
6787multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> {
6788 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info,
6789 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6790 sat>, EVEX_CD8<16, CD8VQ>;
6791}
6792
6793multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6794 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6795 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6796 truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>;
6797}
6798multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> {
6799 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info,
6800 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6801 sat>, EVEX_CD8<32, CD8VH>;
6802}
6803
6804multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6805 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6806 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6807 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>;
6808}
6809multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> {
6810 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info,
6811 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6812 sat>, EVEX_CD8<8, CD8VQ>;
6813}
6814
6815multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6816 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6817 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6818 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>;
6819}
6820multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> {
6821 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info,
6822 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6823 sat>, EVEX_CD8<16, CD8VH>;
6824}
6825
6826multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6827 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
6828 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6829 truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>;
6830}
6831multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> {
6832 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info,
6833 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6834 sat, HasBWI>, EVEX_CD8<16, CD8VH>;
6835}
6836
6837defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>;
6838defm VPMOVSQB : avx512_trunc_sat_qb<0x22, "s", X86vtruncs>;
6839defm VPMOVUSQB : avx512_trunc_sat_qb<0x12, "us", X86vtruncus>;
6840
6841defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>;
6842defm VPMOVSQW : avx512_trunc_sat_qw<0x24, "s", X86vtruncs>;
6843defm VPMOVUSQW : avx512_trunc_sat_qw<0x14, "us", X86vtruncus>;
6844
6845defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>;
6846defm VPMOVSQD : avx512_trunc_sat_qd<0x25, "s", X86vtruncs>;
6847defm VPMOVUSQD : avx512_trunc_sat_qd<0x15, "us", X86vtruncus>;
6848
6849defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>;
6850defm VPMOVSDB : avx512_trunc_sat_db<0x21, "s", X86vtruncs>;
6851defm VPMOVUSDB : avx512_trunc_sat_db<0x11, "us", X86vtruncus>;
6852
6853defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>;
6854defm VPMOVSDW : avx512_trunc_sat_dw<0x23, "s", X86vtruncs>;
6855defm VPMOVUSDW : avx512_trunc_sat_dw<0x13, "us", X86vtruncus>;
6856
6857defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>;
6858defm VPMOVSWB : avx512_trunc_sat_wb<0x20, "s", X86vtruncs>;
6859defm VPMOVUSWB : avx512_trunc_sat_wb<0x10, "us", X86vtruncus>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006860
Elena Demikhovskydb738d92015-11-01 11:45:47 +00006861let Predicates = [HasAVX512, NoVLX] in {
6862def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
6863 (v8i16 (EXTRACT_SUBREG
6864 (v16i16 (VPMOVDWZrr (v16i32 (SUBREG_TO_REG (i32 0),
6865 VR256X:$src, sub_ymm)))), sub_xmm))>;
6866def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
6867 (v4i32 (EXTRACT_SUBREG
6868 (v8i32 (VPMOVQDZrr (v8i64 (SUBREG_TO_REG (i32 0),
6869 VR256X:$src, sub_ymm)))), sub_xmm))>;
6870}
6871
6872let Predicates = [HasBWI, NoVLX] in {
6873def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
6874 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (SUBREG_TO_REG (i32 0),
6875 VR256X:$src, sub_ymm))), sub_xmm))>;
6876}
6877
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006878multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006879 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00006880 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00006881 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006882 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6883 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
6884 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
6885 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006886
Craig Toppere1cac152016-06-07 07:27:54 +00006887 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6888 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
6889 (DestInfo.VT (LdFrag addr:$src))>,
6890 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00006891 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006892}
6893
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006894multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00006895 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006896 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6897 let Predicates = [HasVLX, HasBWI] in {
6898 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006899 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006900 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006901
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006902 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006903 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006904 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
6905 }
6906 let Predicates = [HasBWI] in {
6907 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00006908 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006909 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
6910 }
6911}
6912
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006913multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00006914 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006915 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6916 let Predicates = [HasVLX, HasAVX512] in {
6917 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006918 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006919 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
6920
6921 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006922 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006923 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
6924 }
6925 let Predicates = [HasAVX512] in {
6926 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00006927 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006928 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
6929 }
6930}
6931
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006932multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00006933 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006934 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6935 let Predicates = [HasVLX, HasAVX512] in {
6936 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006937 v16i8x_info, i16mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006938 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
6939
6940 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006941 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006942 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
6943 }
6944 let Predicates = [HasAVX512] in {
6945 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00006946 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006947 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
6948 }
6949}
6950
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006951multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00006952 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006953 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6954 let Predicates = [HasVLX, HasAVX512] in {
6955 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006956 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006957 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
6958
6959 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006960 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006961 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
6962 }
6963 let Predicates = [HasAVX512] in {
6964 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00006965 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006966 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
6967 }
6968}
6969
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006970multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00006971 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006972 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6973 let Predicates = [HasVLX, HasAVX512] in {
6974 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006975 v8i16x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006976 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
6977
6978 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006979 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006980 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
6981 }
6982 let Predicates = [HasAVX512] in {
6983 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00006984 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006985 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
6986 }
6987}
6988
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006989multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00006990 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006991 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
6992
6993 let Predicates = [HasVLX, HasAVX512] in {
6994 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006995 v4i32x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006996 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
6997
6998 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006999 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007000 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
7001 }
7002 let Predicates = [HasAVX512] in {
7003 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007004 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007005 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
7006 }
7007}
7008
Craig Topper6840f112016-07-14 06:41:34 +00007009defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
7010defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
7011defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
7012defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
7013defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
7014defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007015
Craig Topper6840f112016-07-14 06:41:34 +00007016defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
7017defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
7018defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
7019defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
7020defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
7021defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007022
Igor Breger2ba64ab2016-05-22 10:21:04 +00007023// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00007024multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
7025 X86VectorVTInfo From, PatFrag LdFrag> {
7026 def : Pat<(To.VT (LdFrag addr:$src)),
7027 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
7028 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
7029 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
7030 To.KRC:$mask, addr:$src)>;
7031 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
7032 To.ImmAllZerosV)),
7033 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
7034 addr:$src)>;
7035}
7036
7037let Predicates = [HasVLX, HasBWI] in {
7038 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
7039 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
7040}
7041let Predicates = [HasBWI] in {
7042 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
7043}
7044let Predicates = [HasVLX, HasAVX512] in {
7045 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
7046 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
7047 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
7048 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
7049 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
7050 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
7051 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
7052 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
7053 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
7054 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
7055}
7056let Predicates = [HasAVX512] in {
7057 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
7058 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
7059 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
7060 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
7061 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
7062}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007063
7064//===----------------------------------------------------------------------===//
7065// GATHER - SCATTER Operations
7066
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007067multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7068 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007069 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
7070 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007071 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
7072 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007073 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00007074 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007075 [(set _.RC:$dst, _.KRCWM:$mask_wb,
7076 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
7077 vectoraddr:$src2))]>, EVEX, EVEX_K,
7078 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007079}
Cameron McInally45325962014-03-26 13:50:50 +00007080
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007081multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
7082 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7083 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007084 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007085 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007086 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007087let Predicates = [HasVLX] in {
7088 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007089 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007090 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007091 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007092 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007093 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007094 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007095 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007096}
Cameron McInally45325962014-03-26 13:50:50 +00007097}
7098
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007099multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
7100 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007101 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007102 mgatherv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00007103 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007104 mgatherv8i64>, EVEX_V512;
7105let Predicates = [HasVLX] in {
7106 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007107 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007108 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007109 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007110 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007111 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007112 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
7113 vx64xmem, mgatherv2i64>, EVEX_V128;
7114}
Cameron McInally45325962014-03-26 13:50:50 +00007115}
Michael Liao5bf95782014-12-04 05:20:33 +00007116
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007117
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007118defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
7119 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
7120
7121defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
7122 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007123
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007124multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7125 X86MemOperand memop, PatFrag ScatterNode> {
7126
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007127let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007128
7129 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
7130 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007131 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007132 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
7133 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
7134 _.KRCWM:$mask, vectoraddr:$dst))]>,
7135 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007136}
7137
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007138multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
7139 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7140 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007141 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007142 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007143 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007144let Predicates = [HasVLX] in {
7145 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007146 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007147 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007148 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007149 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007150 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007151 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007152 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007153}
Cameron McInally45325962014-03-26 13:50:50 +00007154}
7155
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007156multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
7157 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007158 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007159 mscatterv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00007160 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007161 mscatterv8i64>, EVEX_V512;
7162let Predicates = [HasVLX] in {
7163 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007164 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007165 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007166 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007167 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007168 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007169 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
7170 vx64xmem, mscatterv2i64>, EVEX_V128;
7171}
Cameron McInally45325962014-03-26 13:50:50 +00007172}
7173
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007174defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
7175 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007176
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007177defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
7178 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007179
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007180// prefetch
7181multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
7182 RegisterClass KRC, X86MemOperand memop> {
7183 let Predicates = [HasPFI], hasSideEffects = 1 in
7184 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007185 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007186 []>, EVEX, EVEX_K;
7187}
7188
7189defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007190 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007191
7192defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007193 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007194
7195defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007196 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007197
7198defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007199 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007200
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007201defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007202 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007203
7204defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007205 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007206
7207defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007208 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007209
7210defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007211 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007212
7213defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007214 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007215
7216defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007217 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007218
7219defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007220 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007221
7222defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007223 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007224
7225defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007226 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007227
7228defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007229 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007230
7231defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007232 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007233
7234defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007235 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007236
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007237// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00007238def v64i1sextv64i8 : PatLeaf<(v64i8
7239 (X86vsext
7240 (v64i1 (X86pcmpgtm
7241 (bc_v64i8 (v16i32 immAllZerosV)),
7242 VR512:$src))))>;
7243def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
7244def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
7245def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007246
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007247multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007248def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007249 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007250 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
7251}
Michael Liao5bf95782014-12-04 05:20:33 +00007252
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007253multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
7254 string OpcodeStr, Predicate prd> {
7255let Predicates = [prd] in
7256 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7257
7258 let Predicates = [prd, HasVLX] in {
7259 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7260 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7261 }
7262}
7263
7264multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
7265 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
7266 HasBWI>;
7267 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
7268 HasBWI>, VEX_W;
7269 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
7270 HasDQI>;
7271 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
7272 HasDQI>, VEX_W;
7273}
Michael Liao5bf95782014-12-04 05:20:33 +00007274
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007275defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007276
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007277multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00007278 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
7279 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
7280 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
7281}
7282
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007283// Use 512bit version to implement 128/256 bit in case NoVLX.
7284multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00007285 X86VectorVTInfo _> {
7286
7287 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
7288 (_.KVT (COPY_TO_REGCLASS
7289 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007290 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00007291 _.RC:$src, _.SubRegIdx)),
7292 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007293}
7294
7295multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00007296 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7297 let Predicates = [prd] in
7298 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
7299 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007300
7301 let Predicates = [prd, HasVLX] in {
7302 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007303 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007304 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007305 EVEX_V128;
7306 }
7307 let Predicates = [prd, NoVLX] in {
7308 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
7309 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007310 }
7311}
7312
7313defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
7314 avx512vl_i8_info, HasBWI>;
7315defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
7316 avx512vl_i16_info, HasBWI>, VEX_W;
7317defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
7318 avx512vl_i32_info, HasDQI>;
7319defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
7320 avx512vl_i64_info, HasDQI>, VEX_W;
7321
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007322//===----------------------------------------------------------------------===//
7323// AVX-512 - COMPRESS and EXPAND
7324//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007325
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007326multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
7327 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007328 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00007329 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007330 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007331
Craig Toppere1cac152016-06-07 07:27:54 +00007332 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007333 def mr : AVX5128I<opc, MRMDestMem, (outs),
7334 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007335 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007336 []>, EVEX_CD8<_.EltSize, CD8VT1>;
7337
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007338 def mrk : AVX5128I<opc, MRMDestMem, (outs),
7339 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007340 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Michael Liao66233b72015-08-06 09:06:20 +00007341 [(store (_.VT (vselect _.KRCWM:$mask,
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007342 (_.VT (X86compress _.RC:$src)), _.ImmAllZerosV)),
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007343 addr:$dst)]>,
7344 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007345}
7346
7347multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
7348 AVX512VLVectorVTInfo VTInfo> {
7349 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7350
7351 let Predicates = [HasVLX] in {
7352 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7353 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7354 }
7355}
7356
7357defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
7358 EVEX;
7359defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
7360 EVEX, VEX_W;
7361defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
7362 EVEX;
7363defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
7364 EVEX, VEX_W;
7365
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007366// expand
7367multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
7368 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007369 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00007370 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007371 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00007372
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007373 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7374 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
7375 (_.VT (X86expand (_.VT (bitconvert
7376 (_.LdFrag addr:$src1)))))>,
7377 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007378}
7379
7380multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
7381 AVX512VLVectorVTInfo VTInfo> {
7382 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7383
7384 let Predicates = [HasVLX] in {
7385 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7386 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7387 }
7388}
7389
7390defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
7391 EVEX;
7392defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
7393 EVEX, VEX_W;
7394defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
7395 EVEX;
7396defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
7397 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007398
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007399//handle instruction reg_vec1 = op(reg_vec,imm)
7400// op(mem_vec,imm)
7401// op(broadcast(eltVt),imm)
7402//all instruction created with FROUND_CURRENT
7403multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007404 X86VectorVTInfo _>{
7405 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007406 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7407 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00007408 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007409 (OpNode (_.VT _.RC:$src1),
7410 (i32 imm:$src2),
7411 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007412 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7413 (ins _.MemOp:$src1, i32u8imm:$src2),
7414 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
7415 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
7416 (i32 imm:$src2),
7417 (i32 FROUND_CURRENT))>;
7418 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7419 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
7420 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
7421 "${src1}"##_.BroadcastStr##", $src2",
7422 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
7423 (i32 imm:$src2),
7424 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00007425 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007426}
7427
7428//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7429multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
7430 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00007431 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007432 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7433 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007434 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007435 "$src1, {sae}, $src2",
7436 (OpNode (_.VT _.RC:$src1),
7437 (i32 imm:$src2),
7438 (i32 FROUND_NO_EXC))>, EVEX_B;
7439}
7440
7441multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
7442 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
7443 let Predicates = [prd] in {
7444 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
7445 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
7446 EVEX_V512;
7447 }
7448 let Predicates = [prd, HasVLX] in {
7449 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
7450 EVEX_V128;
7451 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
7452 EVEX_V256;
7453 }
7454}
7455
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007456//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7457// op(reg_vec2,mem_vec,imm)
7458// op(reg_vec2,broadcast(eltVt),imm)
7459//all instruction created with FROUND_CURRENT
7460multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007461 X86VectorVTInfo _>{
7462 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007463 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007464 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007465 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7466 (OpNode (_.VT _.RC:$src1),
7467 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007468 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007469 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007470 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7471 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
7472 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7473 (OpNode (_.VT _.RC:$src1),
7474 (_.VT (bitconvert (_.LdFrag addr:$src2))),
7475 (i32 imm:$src3),
7476 (i32 FROUND_CURRENT))>;
7477 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7478 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7479 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
7480 "$src1, ${src2}"##_.BroadcastStr##", $src3",
7481 (OpNode (_.VT _.RC:$src1),
7482 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
7483 (i32 imm:$src3),
7484 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00007485 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007486}
7487
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007488//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7489// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00007490multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
7491 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00007492 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00007493 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7494 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
7495 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7496 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
7497 (SrcInfo.VT SrcInfo.RC:$src2),
7498 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007499 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7500 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
7501 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7502 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
7503 (SrcInfo.VT (bitconvert
7504 (SrcInfo.LdFrag addr:$src2))),
7505 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00007506 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00007507}
7508
7509//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7510// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007511// op(reg_vec2,broadcast(eltVt),imm)
7512multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00007513 X86VectorVTInfo _>:
7514 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
7515
Craig Topper05948fb2016-08-02 05:11:15 +00007516 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00007517 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7518 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7519 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
7520 "$src1, ${src2}"##_.BroadcastStr##", $src3",
7521 (OpNode (_.VT _.RC:$src1),
7522 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
7523 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007524}
7525
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007526//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7527// op(reg_vec2,mem_scalar,imm)
7528//all instruction created with FROUND_CURRENT
7529multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007530 X86VectorVTInfo _> {
7531 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007532 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007533 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007534 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7535 (OpNode (_.VT _.RC:$src1),
7536 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007537 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007538 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007539 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7540 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
7541 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7542 (OpNode (_.VT _.RC:$src1),
7543 (_.VT (scalar_to_vector
7544 (_.ScalarLdFrag addr:$src2))),
7545 (i32 imm:$src3),
7546 (i32 FROUND_CURRENT))>;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007547
Craig Toppere1cac152016-06-07 07:27:54 +00007548 let isAsmParserOnly = 1, mayLoad = 1, hasSideEffects = 0 in {
7549 defm rmi_alt :AVX512_maskable_in_asm<opc, MRMSrcMem, _, (outs _.FRC:$dst),
7550 (ins _.FRC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7551 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7552 []>;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007553 }
Craig Topper05948fb2016-08-02 05:11:15 +00007554 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007555}
7556
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007557//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7558multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
7559 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00007560 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007561 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007562 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007563 OpcodeStr, "$src3, {sae}, $src2, $src1",
7564 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007565 (OpNode (_.VT _.RC:$src1),
7566 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007567 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007568 (i32 FROUND_NO_EXC))>, EVEX_B;
7569}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007570//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7571multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
7572 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007573 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7574 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007575 OpcodeStr, "$src3, {sae}, $src2, $src1",
7576 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007577 (OpNode (_.VT _.RC:$src1),
7578 (_.VT _.RC:$src2),
7579 (i32 imm:$src3),
7580 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007581}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007582
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007583multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
7584 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007585 let Predicates = [prd] in {
7586 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00007587 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007588 EVEX_V512;
7589
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007590 }
7591 let Predicates = [prd, HasVLX] in {
7592 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007593 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007594 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007595 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007596 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007597}
7598
Igor Breger2ae0fe32015-08-31 11:14:02 +00007599multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
7600 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
7601 let Predicates = [HasBWI] in {
7602 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
7603 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
7604 }
7605 let Predicates = [HasBWI, HasVLX] in {
7606 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
7607 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
7608 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
7609 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
7610 }
7611}
7612
Igor Breger00d9f842015-06-08 14:03:17 +00007613multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
7614 bits<8> opc, SDNode OpNode>{
7615 let Predicates = [HasAVX512] in {
7616 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7617 }
7618 let Predicates = [HasAVX512, HasVLX] in {
7619 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
7620 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7621 }
7622}
7623
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007624multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
7625 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
7626 let Predicates = [prd] in {
7627 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
7628 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007629 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007630}
7631
Igor Breger1e58e8a2015-09-02 11:18:55 +00007632multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
7633 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
7634 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
7635 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
7636 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
7637 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007638}
7639
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007640
Igor Breger1e58e8a2015-09-02 11:18:55 +00007641defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
7642 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
7643defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
7644 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
7645defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
7646 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
7647
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007648
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007649defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
7650 0x50, X86VRange, HasDQI>,
7651 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7652defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
7653 0x50, X86VRange, HasDQI>,
7654 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7655
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00007656defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
7657 0x51, X86VRange, HasDQI>,
7658 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7659defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
7660 0x51, X86VRange, HasDQI>,
7661 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7662
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007663defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
7664 0x57, X86Reduces, HasDQI>,
7665 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7666defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
7667 0x57, X86Reduces, HasDQI>,
7668 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007669
Igor Breger1e58e8a2015-09-02 11:18:55 +00007670defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
7671 0x27, X86GetMants, HasAVX512>,
7672 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7673defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
7674 0x27, X86GetMants, HasAVX512>,
7675 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7676
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007677multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
7678 bits<8> opc, SDNode OpNode = X86Shuf128>{
7679 let Predicates = [HasAVX512] in {
7680 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7681
7682 }
7683 let Predicates = [HasAVX512, HasVLX] in {
7684 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7685 }
7686}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007687let Predicates = [HasAVX512] in {
7688def : Pat<(v16f32 (ffloor VR512:$src)),
7689 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
7690def : Pat<(v16f32 (fnearbyint VR512:$src)),
7691 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
7692def : Pat<(v16f32 (fceil VR512:$src)),
7693 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
7694def : Pat<(v16f32 (frint VR512:$src)),
7695 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
7696def : Pat<(v16f32 (ftrunc VR512:$src)),
7697 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
7698
7699def : Pat<(v8f64 (ffloor VR512:$src)),
7700 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
7701def : Pat<(v8f64 (fnearbyint VR512:$src)),
7702 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
7703def : Pat<(v8f64 (fceil VR512:$src)),
7704 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
7705def : Pat<(v8f64 (frint VR512:$src)),
7706 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
7707def : Pat<(v8f64 (ftrunc VR512:$src)),
7708 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
7709}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007710
7711defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
7712 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7713defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
7714 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7715defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
7716 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7717defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
7718 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00007719
Craig Topperc48fa892015-12-27 19:45:21 +00007720multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00007721 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
7722 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00007723}
7724
Craig Topperc48fa892015-12-27 19:45:21 +00007725defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007726 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00007727defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007728 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007729
Craig Topper7a299302016-06-09 07:06:38 +00007730multiclass avx512_vpalignr_lowering<X86VectorVTInfo _ , list<Predicate> p>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00007731 let Predicates = p in
7732 def NAME#_.VTName#rri:
7733 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
7734 (!cast<Instruction>(NAME#_.ZSuffix#rri)
7735 _.RC:$src1, _.RC:$src2, imm:$imm)>;
7736}
7737
Craig Topper7a299302016-06-09 07:06:38 +00007738multiclass avx512_vpalignr_lowering_common<AVX512VLVectorVTInfo _>:
7739 avx512_vpalignr_lowering<_.info512, [HasBWI]>,
7740 avx512_vpalignr_lowering<_.info128, [HasBWI, HasVLX]>,
7741 avx512_vpalignr_lowering<_.info256, [HasBWI, HasVLX]>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00007742
Craig Topper7a299302016-06-09 07:06:38 +00007743defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00007744 avx512vl_i8_info, avx512vl_i8_info>,
Craig Topper7a299302016-06-09 07:06:38 +00007745 avx512_vpalignr_lowering_common<avx512vl_i16_info>,
7746 avx512_vpalignr_lowering_common<avx512vl_i32_info>,
7747 avx512_vpalignr_lowering_common<avx512vl_f32_info>,
7748 avx512_vpalignr_lowering_common<avx512vl_i64_info>,
7749 avx512_vpalignr_lowering_common<avx512vl_f64_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00007750 EVEX_CD8<8, CD8VF>;
7751
Igor Bregerf3ded812015-08-31 13:09:30 +00007752defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
7753 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
7754
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007755multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
7756 X86VectorVTInfo _> {
7757 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007758 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007759 "$src1", "$src1",
7760 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
7761
Craig Toppere1cac152016-06-07 07:27:54 +00007762 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7763 (ins _.MemOp:$src1), OpcodeStr,
7764 "$src1", "$src1",
7765 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
7766 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007767}
7768
7769multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7770 X86VectorVTInfo _> :
7771 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00007772 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7773 (ins _.ScalarMemOp:$src1), OpcodeStr,
7774 "${src1}"##_.BroadcastStr,
7775 "${src1}"##_.BroadcastStr,
7776 (_.VT (OpNode (X86VBroadcast
7777 (_.ScalarLdFrag addr:$src1))))>,
7778 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007779}
7780
7781multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7782 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7783 let Predicates = [prd] in
7784 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7785
7786 let Predicates = [prd, HasVLX] in {
7787 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7788 EVEX_V256;
7789 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
7790 EVEX_V128;
7791 }
7792}
7793
7794multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7795 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7796 let Predicates = [prd] in
7797 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
7798 EVEX_V512;
7799
7800 let Predicates = [prd, HasVLX] in {
7801 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
7802 EVEX_V256;
7803 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
7804 EVEX_V128;
7805 }
7806}
7807
7808multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
7809 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007810 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007811 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00007812 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
7813 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007814}
7815
7816multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
7817 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007818 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
7819 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007820}
7821
7822multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
7823 bits<8> opc_d, bits<8> opc_q,
7824 string OpcodeStr, SDNode OpNode> {
7825 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
7826 HasAVX512>,
7827 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
7828 HasBWI>;
7829}
7830
7831defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
7832
Craig Topper056c9062016-08-28 22:20:48 +00007833let Predicates = [HasBWI, HasVLX] in {
7834 def : Pat<(xor
7835 (bc_v2i64 (v16i1sextv16i8)),
7836 (bc_v2i64 (add (v16i8 VR128:$src), (v16i1sextv16i8)))),
7837 (VPABSBZ128rr VR128:$src)>;
7838 def : Pat<(xor
7839 (bc_v2i64 (v8i1sextv8i16)),
7840 (bc_v2i64 (add (v8i16 VR128:$src), (v8i1sextv8i16)))),
7841 (VPABSWZ128rr VR128:$src)>;
7842 def : Pat<(xor
7843 (bc_v4i64 (v32i1sextv32i8)),
7844 (bc_v4i64 (add (v32i8 VR256:$src), (v32i1sextv32i8)))),
7845 (VPABSBZ256rr VR256:$src)>;
7846 def : Pat<(xor
7847 (bc_v4i64 (v16i1sextv16i16)),
7848 (bc_v4i64 (add (v16i16 VR256:$src), (v16i1sextv16i16)))),
7849 (VPABSWZ256rr VR256:$src)>;
7850}
7851let Predicates = [HasAVX512, HasVLX] in {
7852 def : Pat<(xor
7853 (bc_v2i64 (v4i1sextv4i32)),
7854 (bc_v2i64 (add (v4i32 VR128:$src), (v4i1sextv4i32)))),
7855 (VPABSDZ128rr VR128:$src)>;
7856 def : Pat<(xor
7857 (bc_v4i64 (v8i1sextv8i32)),
7858 (bc_v4i64 (add (v8i32 VR256:$src), (v8i1sextv8i32)))),
7859 (VPABSDZ256rr VR256:$src)>;
7860}
7861
7862let Predicates = [HasAVX512] in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007863def : Pat<(xor
Craig Topperabe80cc2016-08-28 06:06:28 +00007864 (bc_v8i64 (v16i1sextv16i32)),
7865 (bc_v8i64 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007866 (VPABSDZrr VR512:$src)>;
7867def : Pat<(xor
7868 (bc_v8i64 (v8i1sextv8i64)),
7869 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
7870 (VPABSQZrr VR512:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00007871}
Craig Topper850feaf2016-08-28 22:20:51 +00007872let Predicates = [HasBWI] in {
7873def : Pat<(xor
7874 (bc_v8i64 (v64i1sextv64i8)),
7875 (bc_v8i64 (add (v64i8 VR512:$src), (v64i1sextv64i8)))),
7876 (VPABSBZrr VR512:$src)>;
7877def : Pat<(xor
7878 (bc_v8i64 (v32i1sextv32i16)),
7879 (bc_v8i64 (add (v32i16 VR512:$src), (v32i1sextv32i16)))),
7880 (VPABSWZrr VR512:$src)>;
7881}
Igor Bregerf2460112015-07-26 14:41:44 +00007882
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007883multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
7884
7885 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007886}
7887
7888defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
7889defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
7890
Igor Breger24cab0f2015-11-16 07:22:00 +00007891//===---------------------------------------------------------------------===//
7892// Replicate Single FP - MOVSHDUP and MOVSLDUP
7893//===---------------------------------------------------------------------===//
7894multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7895 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
7896 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00007897}
7898
7899defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
7900defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00007901
7902//===----------------------------------------------------------------------===//
7903// AVX-512 - MOVDDUP
7904//===----------------------------------------------------------------------===//
7905
7906multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
7907 X86VectorVTInfo _> {
7908 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7909 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7910 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00007911 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7912 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
7913 (_.VT (OpNode (_.VT (scalar_to_vector
7914 (_.ScalarLdFrag addr:$src)))))>,
7915 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Igor Breger1f782962015-11-19 08:26:56 +00007916}
7917
7918multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7919 AVX512VLVectorVTInfo VTInfo> {
7920
7921 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7922
7923 let Predicates = [HasAVX512, HasVLX] in {
7924 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7925 EVEX_V256;
7926 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
7927 EVEX_V128;
7928 }
7929}
7930
7931multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7932 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
7933 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00007934}
7935
7936defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
7937
7938def : Pat<(X86Movddup (loadv2f64 addr:$src)),
7939 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7940def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
7941 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7942
Igor Bregerf2460112015-07-26 14:41:44 +00007943//===----------------------------------------------------------------------===//
7944// AVX-512 - Unpack Instructions
7945//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00007946defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
7947 SSE_ALU_ITINS_S>;
7948defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
7949 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00007950
7951defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
7952 SSE_INTALU_ITINS_P, HasBWI>;
7953defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
7954 SSE_INTALU_ITINS_P, HasBWI>;
7955defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
7956 SSE_INTALU_ITINS_P, HasBWI>;
7957defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
7958 SSE_INTALU_ITINS_P, HasBWI>;
7959
7960defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
7961 SSE_INTALU_ITINS_P, HasAVX512>;
7962defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
7963 SSE_INTALU_ITINS_P, HasAVX512>;
7964defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
7965 SSE_INTALU_ITINS_P, HasAVX512>;
7966defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
7967 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00007968
7969//===----------------------------------------------------------------------===//
7970// AVX-512 - Extract & Insert Integer Instructions
7971//===----------------------------------------------------------------------===//
7972
7973multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7974 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00007975 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
7976 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7977 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7978 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
7979 imm:$src2)))),
7980 addr:$dst)]>,
7981 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00007982}
7983
7984multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
7985 let Predicates = [HasBWI] in {
7986 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
7987 (ins _.RC:$src1, u8imm:$src2),
7988 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7989 [(set GR32orGR64:$dst,
7990 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
7991 EVEX, TAPD;
7992
7993 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
7994 }
7995}
7996
7997multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
7998 let Predicates = [HasBWI] in {
7999 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
8000 (ins _.RC:$src1, u8imm:$src2),
8001 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8002 [(set GR32orGR64:$dst,
8003 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
8004 EVEX, PD;
8005
Craig Topper99f6b622016-05-01 01:03:56 +00008006 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00008007 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
8008 (ins _.RC:$src1, u8imm:$src2),
8009 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
8010 EVEX, TAPD;
8011
Igor Bregerdefab3c2015-10-08 12:55:01 +00008012 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
8013 }
8014}
8015
8016multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
8017 RegisterClass GRC> {
8018 let Predicates = [HasDQI] in {
8019 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
8020 (ins _.RC:$src1, u8imm:$src2),
8021 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8022 [(set GRC:$dst,
8023 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
8024 EVEX, TAPD;
8025
Craig Toppere1cac152016-06-07 07:27:54 +00008026 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
8027 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8028 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8029 [(store (extractelt (_.VT _.RC:$src1),
8030 imm:$src2),addr:$dst)]>,
8031 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008032 }
8033}
8034
8035defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
8036defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
8037defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
8038defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
8039
8040multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8041 X86VectorVTInfo _, PatFrag LdFrag> {
8042 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
8043 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8044 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8045 [(set _.RC:$dst,
8046 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
8047 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
8048}
8049
8050multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8051 X86VectorVTInfo _, PatFrag LdFrag> {
8052 let Predicates = [HasBWI] in {
8053 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8054 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
8055 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8056 [(set _.RC:$dst,
8057 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
8058
8059 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
8060 }
8061}
8062
8063multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
8064 X86VectorVTInfo _, RegisterClass GRC> {
8065 let Predicates = [HasDQI] in {
8066 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8067 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
8068 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8069 [(set _.RC:$dst,
8070 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
8071 EVEX_4V, TAPD;
8072
8073 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
8074 _.ScalarLdFrag>, TAPD;
8075 }
8076}
8077
8078defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
8079 extloadi8>, TAPD;
8080defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
8081 extloadi16>, PD;
8082defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
8083defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00008084//===----------------------------------------------------------------------===//
8085// VSHUFPS - VSHUFPD Operations
8086//===----------------------------------------------------------------------===//
8087multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
8088 AVX512VLVectorVTInfo VTInfo_FP>{
8089 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
8090 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
8091 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00008092}
8093
8094defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
8095defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008096//===----------------------------------------------------------------------===//
8097// AVX-512 - Byte shift Left/Right
8098//===----------------------------------------------------------------------===//
8099
8100multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
8101 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
8102 def rr : AVX512<opc, MRMr,
8103 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
8104 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8105 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008106 def rm : AVX512<opc, MRMm,
8107 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
8108 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8109 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008110 (_.VT (bitconvert (_.LdFrag addr:$src1))),
8111 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008112}
8113
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008114multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008115 Format MRMm, string OpcodeStr, Predicate prd>{
8116 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008117 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008118 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008119 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008120 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008121 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008122 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008123 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008124 }
8125}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008126defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008127 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008128defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008129 HasBWI>, AVX512PDIi8Base, EVEX_4V;
8130
8131
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008132multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00008133 string OpcodeStr, X86VectorVTInfo _dst,
8134 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00008135 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00008136 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00008137 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00008138 [(set _dst.RC:$dst,(_dst.VT
8139 (OpNode (_src.VT _src.RC:$src1),
8140 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008141 def rm : AVX512BI<opc, MRMSrcMem,
8142 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
8143 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8144 [(set _dst.RC:$dst,(_dst.VT
8145 (OpNode (_src.VT _src.RC:$src1),
8146 (_src.VT (bitconvert
8147 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008148}
8149
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008150multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008151 string OpcodeStr, Predicate prd> {
8152 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00008153 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
8154 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008155 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00008156 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
8157 v32i8x_info>, EVEX_V256;
8158 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
8159 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008160 }
8161}
8162
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008163defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008164 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008165
8166multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008167 X86VectorVTInfo _>{
8168 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00008169 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8170 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00008171 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00008172 (OpNode (_.VT _.RC:$src1),
8173 (_.VT _.RC:$src2),
8174 (_.VT _.RC:$src3),
8175 (i8 imm:$src4))>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00008176 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8177 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
8178 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
8179 (OpNode (_.VT _.RC:$src1),
8180 (_.VT _.RC:$src2),
8181 (_.VT (bitconvert (_.LdFrag addr:$src3))),
8182 (i8 imm:$src4))>,
8183 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
8184 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8185 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
8186 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8187 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8188 (OpNode (_.VT _.RC:$src1),
8189 (_.VT _.RC:$src2),
8190 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
8191 (i8 imm:$src4))>, EVEX_B,
8192 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008193 }// Constraints = "$src1 = $dst"
8194}
8195
8196multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
8197 let Predicates = [HasAVX512] in
8198 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
8199 let Predicates = [HasAVX512, HasVLX] in {
8200 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
8201 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
8202 }
8203}
8204
8205defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
8206defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
8207
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008208//===----------------------------------------------------------------------===//
8209// AVX-512 - FixupImm
8210//===----------------------------------------------------------------------===//
8211
8212multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008213 X86VectorVTInfo _>{
8214 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008215 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8216 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8217 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8218 (OpNode (_.VT _.RC:$src1),
8219 (_.VT _.RC:$src2),
8220 (_.IntVT _.RC:$src3),
8221 (i32 imm:$src4),
8222 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008223 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8224 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
8225 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8226 (OpNode (_.VT _.RC:$src1),
8227 (_.VT _.RC:$src2),
8228 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
8229 (i32 imm:$src4),
8230 (i32 FROUND_CURRENT))>;
8231 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8232 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
8233 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8234 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8235 (OpNode (_.VT _.RC:$src1),
8236 (_.VT _.RC:$src2),
8237 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
8238 (i32 imm:$src4),
8239 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008240 } // Constraints = "$src1 = $dst"
8241}
8242
8243multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +00008244 SDNode OpNode, X86VectorVTInfo _>{
8245let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008246 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8247 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008248 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008249 "$src2, $src3, {sae}, $src4",
8250 (OpNode (_.VT _.RC:$src1),
8251 (_.VT _.RC:$src2),
8252 (_.IntVT _.RC:$src3),
8253 (i32 imm:$src4),
8254 (i32 FROUND_NO_EXC))>, EVEX_B;
8255 }
8256}
8257
8258multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
8259 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +00008260 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
8261 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008262 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8263 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8264 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8265 (OpNode (_.VT _.RC:$src1),
8266 (_.VT _.RC:$src2),
8267 (_src3VT.VT _src3VT.RC:$src3),
8268 (i32 imm:$src4),
8269 (i32 FROUND_CURRENT))>;
8270
8271 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8272 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8273 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
8274 "$src2, $src3, {sae}, $src4",
8275 (OpNode (_.VT _.RC:$src1),
8276 (_.VT _.RC:$src2),
8277 (_src3VT.VT _src3VT.RC:$src3),
8278 (i32 imm:$src4),
8279 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00008280 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
8281 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
8282 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8283 (OpNode (_.VT _.RC:$src1),
8284 (_.VT _.RC:$src2),
8285 (_src3VT.VT (scalar_to_vector
8286 (_src3VT.ScalarLdFrag addr:$src3))),
8287 (i32 imm:$src4),
8288 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008289 }
8290}
8291
8292multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
8293 let Predicates = [HasAVX512] in
8294 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
8295 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
8296 AVX512AIi8Base, EVEX_4V, EVEX_V512;
8297 let Predicates = [HasAVX512, HasVLX] in {
8298 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
8299 AVX512AIi8Base, EVEX_4V, EVEX_V128;
8300 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
8301 AVX512AIi8Base, EVEX_4V, EVEX_V256;
8302 }
8303}
8304
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008305defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
8306 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008307 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008308defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
8309 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008310 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008311defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008312 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008313defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008314 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +00008315
8316
8317
8318// Patterns used to select SSE scalar fp arithmetic instructions from
8319// either:
8320//
8321// (1) a scalar fp operation followed by a blend
8322//
8323// The effect is that the backend no longer emits unnecessary vector
8324// insert instructions immediately after SSE scalar fp instructions
8325// like addss or mulss.
8326//
8327// For example, given the following code:
8328// __m128 foo(__m128 A, __m128 B) {
8329// A[0] += B[0];
8330// return A;
8331// }
8332//
8333// Previously we generated:
8334// addss %xmm0, %xmm1
8335// movss %xmm1, %xmm0
8336//
8337// We now generate:
8338// addss %xmm1, %xmm0
8339//
8340// (2) a vector packed single/double fp operation followed by a vector insert
8341//
8342// The effect is that the backend converts the packed fp instruction
8343// followed by a vector insert into a single SSE scalar fp instruction.
8344//
8345// For example, given the following code:
8346// __m128 foo(__m128 A, __m128 B) {
8347// __m128 C = A + B;
8348// return (__m128) {c[0], a[1], a[2], a[3]};
8349// }
8350//
8351// Previously we generated:
8352// addps %xmm0, %xmm1
8353// movss %xmm1, %xmm0
8354//
8355// We now generate:
8356// addss %xmm1, %xmm0
8357
8358// TODO: Some canonicalization in lowering would simplify the number of
8359// patterns we have to try to match.
8360multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
8361 let Predicates = [HasAVX512] in {
8362 // extracted scalar math op with insert via blend
8363 def : Pat<(v4f32 (X86Blendi (v4f32 VR128:$dst), (v4f32 (scalar_to_vector
8364 (Op (f32 (extractelt (v4f32 VR128:$dst), (iPTR 0))),
8365 FR32:$src))), (i8 1))),
8366 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
8367 (COPY_TO_REGCLASS FR32:$src, VR128))>;
8368
8369 // vector math op with insert via movss
8370 def : Pat<(v4f32 (X86Movss (v4f32 VR128:$dst),
8371 (Op (v4f32 VR128:$dst), (v4f32 VR128:$src)))),
8372 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
8373
8374 // vector math op with insert via blend
8375 def : Pat<(v4f32 (X86Blendi (v4f32 VR128:$dst),
8376 (Op (v4f32 VR128:$dst), (v4f32 VR128:$src)), (i8 1))),
8377 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
8378 }
8379}
8380
8381defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
8382defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
8383defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
8384defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
8385
8386multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
8387 let Predicates = [HasAVX512] in {
8388 // extracted scalar math op with insert via movsd
8389 def : Pat<(v2f64 (X86Movsd (v2f64 VR128:$dst), (v2f64 (scalar_to_vector
8390 (Op (f64 (extractelt (v2f64 VR128:$dst), (iPTR 0))),
8391 FR64:$src))))),
8392 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
8393 (COPY_TO_REGCLASS FR64:$src, VR128))>;
8394
8395 // extracted scalar math op with insert via blend
8396 def : Pat<(v2f64 (X86Blendi (v2f64 VR128:$dst), (v2f64 (scalar_to_vector
8397 (Op (f64 (extractelt (v2f64 VR128:$dst), (iPTR 0))),
8398 FR64:$src))), (i8 1))),
8399 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
8400 (COPY_TO_REGCLASS FR64:$src, VR128))>;
8401
8402 // vector math op with insert via movsd
8403 def : Pat<(v2f64 (X86Movsd (v2f64 VR128:$dst),
8404 (Op (v2f64 VR128:$dst), (v2f64 VR128:$src)))),
8405 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
8406
8407 // vector math op with insert via blend
8408 def : Pat<(v2f64 (X86Blendi (v2f64 VR128:$dst),
8409 (Op (v2f64 VR128:$dst), (v2f64 VR128:$src)), (i8 1))),
8410 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
8411 }
8412}
8413
8414defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
8415defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
8416defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
8417defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;