blob: 893284ad1c39c6d0448c02ee27037dd7fb505478 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Evan Cheng11db0682010-08-11 06:22:01 +000061def SDT_ARMMEMBARRIER : SDTypeProfile<0, 0, []>;
62def SDT_ARMSYNCBARRIER : SDTypeProfile<0, 0, []>;
63def SDT_ARMMEMBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
64def SDT_ARMSYNCBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000065
Dale Johannesen51e28e62010-06-03 21:09:53 +000066def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
67
Jim Grosbach469bbdb2010-07-16 23:05:05 +000068def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
69 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
70
Evan Chenga8e29892007-01-19 07:51:42 +000071// Node definitions.
72def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000073def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
74
Bill Wendlingc69107c2007-11-13 09:19:02 +000075def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000076 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000077def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000078 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000079
80def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000081 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
82 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000083def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000084 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
85 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000086def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000087 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
88 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000089
Chris Lattner48be23c2008-01-15 22:02:54 +000090def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000091 [SDNPHasChain, SDNPOptInFlag]>;
92
93def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
94 [SDNPInFlag]>;
95def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
96 [SDNPInFlag]>;
97
98def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
99 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
100
101def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
102 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000103def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
104 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000105
Evan Cheng218977b2010-07-13 19:27:42 +0000106def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
107 [SDNPHasChain]>;
108
Bill Wendlingac3b9352010-08-29 03:02:28 +0000109def ARMand : SDNode<"ARMISD::AND", SDT_ARMAnd,
110 [SDNPOutFlag]>;
111
Evan Chenga8e29892007-01-19 07:51:42 +0000112def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
113 [SDNPOutFlag]>;
114
David Goodwinc0309b42009-06-29 15:33:01 +0000115def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000116 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000117
Evan Chenga8e29892007-01-19 07:51:42 +0000118def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
119
120def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
121def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
122def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000123
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000124def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000125def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
126 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000127def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
128 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000129
Evan Cheng11db0682010-08-11 06:22:01 +0000130def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
131 [SDNPHasChain]>;
132def ARMSyncBarrier : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERMCR,
135 [SDNPHasChain]>;
136def ARMSyncBarrierMCR : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERMCR,
137 [SDNPHasChain]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Dale Johannesen51e28e62010-06-03 21:09:53 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
142 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Bill Wendling10ce7f32010-08-29 11:31:07 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">;
151def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
152def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
153def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
154def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
155def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
156def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
157def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
158def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
159def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
160def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
161def HasNEON : Predicate<"Subtarget->hasNEON()">;
162def HasDivide : Predicate<"Subtarget->hasDivide()">;
Jim Grosbach29402132010-05-05 23:44:43 +0000163def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def HasDB : Predicate<"Subtarget->hasDataBarrier()">;
165def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000166def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000167def IsThumb : Predicate<"Subtarget->isThumb()">;
168def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
169def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
170def IsARM : Predicate<"!Subtarget->isThumb()">;
171def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
172def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000173
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000174// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000175def UseMovt : Predicate<"Subtarget->useMovt()">;
176def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
177def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000178
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000179//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000180// ARM Flag Definitions.
181
182class RegConstraint<string C> {
183 string Constraints = C;
184}
185
186//===----------------------------------------------------------------------===//
187// ARM specific transformation functions and pattern fragments.
188//
189
Evan Chenga8e29892007-01-19 07:51:42 +0000190// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
191// so_imm_neg def below.
192def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000194}]>;
195
196// so_imm_not_XFORM - Return a so_imm value packed into the format described for
197// so_imm_not def below.
198def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000200}]>;
201
202// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
203def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000204 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000205 return v == 8 || v == 16 || v == 24;
206}]>;
207
208/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
209def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000210 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000211}]>;
212
213/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
214def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000215 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000216}]>;
217
Jim Grosbach64171712010-02-16 21:07:46 +0000218def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000219 PatLeaf<(imm), [{
220 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
221 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000222
Evan Chenga2515702007-03-19 07:09:02 +0000223def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000224 PatLeaf<(imm), [{
225 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
226 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000227
228// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
229def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000230 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000233/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
234/// e.g., 0xf000ffff
235def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000236 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000237 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000238}] > {
239 let PrintMethod = "printBitfieldInvMaskImmOperand";
240}
241
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000242/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000243def hi16 : SDNodeXForm<imm, [{
244 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
245}]>;
246
247def lo16AllZero : PatLeaf<(i32 imm), [{
248 // Returns true if all low 16-bits are 0.
249 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000250}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000251
Jim Grosbach64171712010-02-16 21:07:46 +0000252/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000253/// [0.65535].
254def imm0_65535 : PatLeaf<(i32 imm), [{
255 return (uint32_t)N->getZExtValue() < 65536;
256}]>;
257
Evan Cheng37f25d92008-08-28 23:39:26 +0000258class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
259class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000260
Jim Grosbach0a145f32010-02-16 20:17:57 +0000261/// adde and sube predicates - True based on whether the carry flag output
262/// will be needed or not.
263def adde_dead_carry :
264 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
265 [{return !N->hasAnyUseOfValue(1);}]>;
266def sube_dead_carry :
267 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
268 [{return !N->hasAnyUseOfValue(1);}]>;
269def adde_live_carry :
270 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
271 [{return N->hasAnyUseOfValue(1);}]>;
272def sube_live_carry :
273 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
274 [{return N->hasAnyUseOfValue(1);}]>;
275
Evan Chenga8e29892007-01-19 07:51:42 +0000276//===----------------------------------------------------------------------===//
277// Operand Definitions.
278//
279
280// Branch target.
281def brtarget : Operand<OtherVT>;
282
Evan Chenga8e29892007-01-19 07:51:42 +0000283// A list of registers separated by comma. Used by load/store multiple.
284def reglist : Operand<i32> {
285 let PrintMethod = "printRegisterList";
286}
287
288// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
289def cpinst_operand : Operand<i32> {
290 let PrintMethod = "printCPInstOperand";
291}
292
293def jtblock_operand : Operand<i32> {
294 let PrintMethod = "printJTBlockOperand";
295}
Evan Cheng66ac5312009-07-25 00:33:29 +0000296def jt2block_operand : Operand<i32> {
297 let PrintMethod = "printJT2BlockOperand";
298}
Evan Chenga8e29892007-01-19 07:51:42 +0000299
300// Local PC labels.
301def pclabel : Operand<i32> {
302 let PrintMethod = "printPCLabel";
303}
304
Bob Wilson22f5dc72010-08-16 18:27:34 +0000305// shift_imm: An integer that encodes a shift amount and the type of shift
306// (currently either asr or lsl) using the same encoding used for the
307// immediates in so_reg operands.
308def shift_imm : Operand<i32> {
309 let PrintMethod = "printShiftImmOperand";
310}
311
Evan Chenga8e29892007-01-19 07:51:42 +0000312// shifter_operand operands: so_reg and so_imm.
313def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000314 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000315 [shl,srl,sra,rotr]> {
316 let PrintMethod = "printSORegOperand";
317 let MIOperandInfo = (ops GPR, GPR, i32imm);
318}
319
320// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
321// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
322// represented in the imm field in the same 12-bit form that they are encoded
323// into so_imm instructions: the 8-bit immediate is the least significant bits
324// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000325def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000326 let PrintMethod = "printSOImmOperand";
327}
328
Evan Chengc70d1842007-03-20 08:11:30 +0000329// Break so_imm's up into two pieces. This handles immediates with up to 16
330// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
331// get the first/second pieces.
332def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000333 PatLeaf<(imm), [{
334 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
335 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000336 let PrintMethod = "printSOImm2PartOperand";
337}
338
339def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000340 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000342}]>;
343
344def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000345 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000347}]>;
348
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000349def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
350 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
351 }]> {
352 let PrintMethod = "printSOImm2PartOperand";
353}
354
355def so_neg_imm2part_1 : SDNodeXForm<imm, [{
356 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
357 return CurDAG->getTargetConstant(V, MVT::i32);
358}]>;
359
360def so_neg_imm2part_2 : SDNodeXForm<imm, [{
361 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
362 return CurDAG->getTargetConstant(V, MVT::i32);
363}]>;
364
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000365/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
366def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
367 return (int32_t)N->getZExtValue() < 32;
368}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000369
370// Define ARM specific addressing modes.
371
Jim Grosbach82891622010-09-29 19:03:54 +0000372// addrmode2base := reg +/- imm12
373//
374def addrmode2base : Operand<i32>,
375 ComplexPattern<i32, 3, "SelectAddrMode2Base", []> {
376 let PrintMethod = "printAddrMode2Operand";
377 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
378}
379// addrmode2shop := reg +/- reg shop imm
380//
381def addrmode2shop : Operand<i32>,
382 ComplexPattern<i32, 3, "SelectAddrMode2ShOp", []> {
383 let PrintMethod = "printAddrMode2Operand";
384 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
385}
386
387// addrmode2 := (addrmode2base || addrmode2shop)
Evan Chenga8e29892007-01-19 07:51:42 +0000388//
389def addrmode2 : Operand<i32>,
390 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
391 let PrintMethod = "printAddrMode2Operand";
392 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
393}
394
395def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000396 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
397 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000398 let PrintMethod = "printAddrMode2OffsetOperand";
399 let MIOperandInfo = (ops GPR, i32imm);
400}
401
402// addrmode3 := reg +/- reg
403// addrmode3 := reg +/- imm8
404//
405def addrmode3 : Operand<i32>,
406 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
407 let PrintMethod = "printAddrMode3Operand";
408 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
409}
410
411def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000412 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
413 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000414 let PrintMethod = "printAddrMode3OffsetOperand";
415 let MIOperandInfo = (ops GPR, i32imm);
416}
417
418// addrmode4 := reg, <mode|W>
419//
420def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000421 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000422 let PrintMethod = "printAddrMode4Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000423 let MIOperandInfo = (ops GPR:$addr, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000424}
425
426// addrmode5 := reg +/- imm8*4
427//
428def addrmode5 : Operand<i32>,
429 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
430 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000431 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000432}
433
Bob Wilson8b024a52009-07-01 23:16:05 +0000434// addrmode6 := reg with optional writeback
435//
436def addrmode6 : Operand<i32>,
Bob Wilson226036e2010-03-20 22:13:40 +0000437 ComplexPattern<i32, 2, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000438 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000439 let MIOperandInfo = (ops GPR:$addr, i32imm);
440}
441
442def am6offset : Operand<i32> {
443 let PrintMethod = "printAddrMode6OffsetOperand";
444 let MIOperandInfo = (ops GPR);
Bob Wilson8b024a52009-07-01 23:16:05 +0000445}
446
Evan Chenga8e29892007-01-19 07:51:42 +0000447// addrmodepc := pc + reg
448//
449def addrmodepc : Operand<i32>,
450 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
451 let PrintMethod = "printAddrModePCOperand";
452 let MIOperandInfo = (ops GPR, i32imm);
453}
454
Bob Wilson4f38b382009-08-21 21:58:55 +0000455def nohash_imm : Operand<i32> {
456 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000457}
458
Evan Chenga8e29892007-01-19 07:51:42 +0000459//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000460
Evan Cheng37f25d92008-08-28 23:39:26 +0000461include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000462
463//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000464// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000465//
466
Evan Cheng3924f782008-08-29 07:36:24 +0000467/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000468/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000469multiclass AsI1_bin_irs<bits<4> opcod, string opc,
470 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
471 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000472 // The register-immediate version is re-materializable. This is useful
473 // in particular for taking the address of a local.
474 let isReMaterializable = 1 in {
Evan Chengedda31c2008-11-05 18:35:52 +0000475 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng7e1bf302010-09-29 00:27:46 +0000476 iii, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000477 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
478 let Inst{25} = 1;
479 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000480 }
Evan Chengedda31c2008-11-05 18:35:52 +0000481 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng7e1bf302010-09-29 00:27:46 +0000482 iir, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000483 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
Johnny Chen04301522009-11-07 00:54:36 +0000484 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000485 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000486 let isCommutable = Commutable;
487 }
Evan Chengedda31c2008-11-05 18:35:52 +0000488 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng7e1bf302010-09-29 00:27:46 +0000489 iis, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000490 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
491 let Inst{25} = 0;
492 }
Evan Chenga8e29892007-01-19 07:51:42 +0000493}
494
Evan Cheng1e249e32009-06-25 20:59:23 +0000495/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000496/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000497let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000498multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
499 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
500 PatFrag opnode, bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000501 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng7e1bf302010-09-29 00:27:46 +0000502 iii, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000503 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000504 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000505 let Inst{25} = 1;
506 }
Evan Chengedda31c2008-11-05 18:35:52 +0000507 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng7e1bf302010-09-29 00:27:46 +0000508 iir, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000509 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
510 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000511 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000512 let Inst{20} = 1;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000513 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000514 }
Evan Chengedda31c2008-11-05 18:35:52 +0000515 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng7e1bf302010-09-29 00:27:46 +0000516 iis, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000517 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000518 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000519 let Inst{25} = 0;
520 }
Evan Cheng071a2792007-09-11 19:55:27 +0000521}
Evan Chengc85e8322007-07-05 07:13:32 +0000522}
523
524/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000525/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000526/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000527let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000528multiclass AI1_cmp_irs<bits<4> opcod, string opc,
529 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
530 PatFrag opnode, bit Commutable = 0> {
531 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, iii,
Evan Cheng162e3092009-10-26 23:45:59 +0000532 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000533 [(opnode GPR:$a, so_imm:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000534 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000535 let Inst{25} = 1;
536 }
Evan Cheng5d42c562010-09-29 00:49:25 +0000537 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, iir,
Evan Cheng162e3092009-10-26 23:45:59 +0000538 opc, "\t$a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000539 [(opnode GPR:$a, GPR:$b)]> {
Johnny Chen04301522009-11-07 00:54:36 +0000540 let Inst{11-4} = 0b00000000;
Bob Wilson5361cd22009-10-13 17:35:30 +0000541 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000542 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000543 let isCommutable = Commutable;
544 }
Evan Cheng5d42c562010-09-29 00:49:25 +0000545 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, iis,
Evan Cheng162e3092009-10-26 23:45:59 +0000546 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000547 [(opnode GPR:$a, so_reg:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000548 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000549 let Inst{25} = 0;
550 }
Evan Cheng071a2792007-09-11 19:55:27 +0000551}
Evan Chenga8e29892007-01-19 07:51:42 +0000552}
553
Evan Cheng576a3962010-09-25 00:49:35 +0000554/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000555/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000556/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000557multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000558 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng576a3962010-09-25 00:49:35 +0000559 IIC_iEXTr, opc, "\t$dst, $src",
David Goodwin5d598aa2009-08-19 18:00:44 +0000560 [(set GPR:$dst, (opnode GPR:$src))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000561 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000562 let Inst{11-10} = 0b00;
563 let Inst{19-16} = 0b1111;
564 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000565 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng576a3962010-09-25 00:49:35 +0000566 IIC_iEXTr, opc, "\t$dst, $src, ror $rot",
David Goodwin5d598aa2009-08-19 18:00:44 +0000567 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000568 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000569 let Inst{19-16} = 0b1111;
570 }
Evan Chenga8e29892007-01-19 07:51:42 +0000571}
572
Evan Cheng576a3962010-09-25 00:49:35 +0000573multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000574 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng576a3962010-09-25 00:49:35 +0000575 IIC_iEXTr, opc, "\t$dst, $src",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000576 [/* For disassembly only; pattern left blank */]>,
577 Requires<[IsARM, HasV6]> {
578 let Inst{11-10} = 0b00;
579 let Inst{19-16} = 0b1111;
580 }
581 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng576a3962010-09-25 00:49:35 +0000582 IIC_iEXTr, opc, "\t$dst, $src, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000583 [/* For disassembly only; pattern left blank */]>,
584 Requires<[IsARM, HasV6]> {
585 let Inst{19-16} = 0b1111;
586 }
587}
588
Evan Cheng576a3962010-09-25 00:49:35 +0000589/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000590/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000591multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Evan Cheng97f48c32008-11-06 22:15:19 +0000592 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng576a3962010-09-25 00:49:35 +0000593 IIC_iEXTAr, opc, "\t$dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000594 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000595 Requires<[IsARM, HasV6]> {
596 let Inst{11-10} = 0b00;
597 }
Jim Grosbach80dc1162010-02-16 21:23:02 +0000598 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
599 i32imm:$rot),
Evan Cheng576a3962010-09-25 00:49:35 +0000600 IIC_iEXTAr, opc, "\t$dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000601 [(set GPR:$dst, (opnode GPR:$LHS,
602 (rotr GPR:$RHS, rot_imm:$rot)))]>,
603 Requires<[IsARM, HasV6]>;
604}
605
Johnny Chen2ec5e492010-02-22 21:50:40 +0000606// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000607multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000608 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng576a3962010-09-25 00:49:35 +0000609 IIC_iEXTAr, opc, "\t$dst, $LHS, $RHS",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000610 [/* For disassembly only; pattern left blank */]>,
611 Requires<[IsARM, HasV6]> {
612 let Inst{11-10} = 0b00;
613 }
614 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
615 i32imm:$rot),
Evan Cheng576a3962010-09-25 00:49:35 +0000616 IIC_iEXTAr, opc, "\t$dst, $LHS, $RHS, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000617 [/* For disassembly only; pattern left blank */]>,
618 Requires<[IsARM, HasV6]>;
619}
620
Evan Cheng62674222009-06-25 23:34:10 +0000621/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
622let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000623multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
624 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000625 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000626 DPFrm, IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000627 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000628 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000629 let Inst{25} = 1;
630 }
Evan Cheng62674222009-06-25 23:34:10 +0000631 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000632 DPFrm, IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000633 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000634 Requires<[IsARM]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000635 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000636 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000637 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000638 }
Evan Cheng62674222009-06-25 23:34:10 +0000639 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000640 DPSoRegFrm, IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000641 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000642 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000643 let Inst{25} = 0;
644 }
Jim Grosbache5165492009-11-09 00:11:35 +0000645}
646// Carry setting variants
647let Defs = [CPSR] in {
648multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
649 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000650 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000651 DPFrm, IIC_iALUi, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000652 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000653 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000654 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000655 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000656 }
Evan Cheng62674222009-06-25 23:34:10 +0000657 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000658 DPFrm, IIC_iALUr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000659 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000660 Requires<[IsARM]> {
Johnny Chen04301522009-11-07 00:54:36 +0000661 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000662 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000663 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000664 }
Evan Cheng62674222009-06-25 23:34:10 +0000665 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000666 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000667 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000668 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000669 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000670 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000671 }
Evan Cheng071a2792007-09-11 19:55:27 +0000672}
Evan Chengc85e8322007-07-05 07:13:32 +0000673}
Jim Grosbache5165492009-11-09 00:11:35 +0000674}
Evan Chengc85e8322007-07-05 07:13:32 +0000675
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000676//===----------------------------------------------------------------------===//
677// Instructions
678//===----------------------------------------------------------------------===//
679
Evan Chenga8e29892007-01-19 07:51:42 +0000680//===----------------------------------------------------------------------===//
681// Miscellaneous Instructions.
682//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000683
Evan Chenga8e29892007-01-19 07:51:42 +0000684/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
685/// the function. The first operand is the ID# for this instruction, the second
686/// is the index into the MachineConstantPool that this is, the third is the
687/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000688let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000689def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000690PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000691 i32imm:$size), NoItinerary, "", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000692
Jim Grosbach4642ad32010-02-22 23:10:38 +0000693// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
694// from removing one half of the matched pairs. That breaks PEI, which assumes
695// these will always be in pairs, and asserts if it finds otherwise. Better way?
696let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000697def ADJCALLSTACKUP :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000698PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000699 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000700
Jim Grosbach64171712010-02-16 21:07:46 +0000701def ADJCALLSTACKDOWN :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000702PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000703 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000704}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000705
Johnny Chenf4d81052010-02-12 22:53:19 +0000706def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000707 [/* For disassembly only; pattern left blank */]>,
708 Requires<[IsARM, HasV6T2]> {
709 let Inst{27-16} = 0b001100100000;
710 let Inst{7-0} = 0b00000000;
711}
712
Johnny Chenf4d81052010-02-12 22:53:19 +0000713def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
714 [/* For disassembly only; pattern left blank */]>,
715 Requires<[IsARM, HasV6T2]> {
716 let Inst{27-16} = 0b001100100000;
717 let Inst{7-0} = 0b00000001;
718}
719
720def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
721 [/* For disassembly only; pattern left blank */]>,
722 Requires<[IsARM, HasV6T2]> {
723 let Inst{27-16} = 0b001100100000;
724 let Inst{7-0} = 0b00000010;
725}
726
727def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
728 [/* For disassembly only; pattern left blank */]>,
729 Requires<[IsARM, HasV6T2]> {
730 let Inst{27-16} = 0b001100100000;
731 let Inst{7-0} = 0b00000011;
732}
733
Johnny Chen2ec5e492010-02-22 21:50:40 +0000734def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
735 "\t$dst, $a, $b",
736 [/* For disassembly only; pattern left blank */]>,
737 Requires<[IsARM, HasV6]> {
738 let Inst{27-20} = 0b01101000;
739 let Inst{7-4} = 0b1011;
740}
741
Johnny Chenf4d81052010-02-12 22:53:19 +0000742def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
743 [/* For disassembly only; pattern left blank */]>,
744 Requires<[IsARM, HasV6T2]> {
745 let Inst{27-16} = 0b001100100000;
746 let Inst{7-0} = 0b00000100;
747}
748
Johnny Chenc6f7b272010-02-11 18:12:29 +0000749// The i32imm operand $val can be used by a debugger to store more information
750// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000751def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000752 [/* For disassembly only; pattern left blank */]>,
753 Requires<[IsARM]> {
754 let Inst{27-20} = 0b00010010;
755 let Inst{7-4} = 0b0111;
756}
757
Johnny Chenb98e1602010-02-12 18:55:33 +0000758// Change Processor State is a system instruction -- for disassembly only.
759// The singleton $opt operand contains the following information:
760// opt{4-0} = mode from Inst{4-0}
761// opt{5} = changemode from Inst{17}
762// opt{8-6} = AIF from Inst{8-6}
763// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000764def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000765 [/* For disassembly only; pattern left blank */]>,
766 Requires<[IsARM]> {
767 let Inst{31-28} = 0b1111;
768 let Inst{27-20} = 0b00010000;
769 let Inst{16} = 0;
770 let Inst{5} = 0;
771}
772
Johnny Chenb92a23f2010-02-21 04:42:01 +0000773// Preload signals the memory system of possible future data/instruction access.
774// These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000775//
776// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
777// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chenb92a23f2010-02-21 04:42:01 +0000778multiclass APreLoad<bit data, bit read, string opc> {
779
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000780 def i : AXI<(outs), (ins GPR:$base, neg_zero:$imm), MiscFrm, NoItinerary,
Johnny Chenb92a23f2010-02-21 04:42:01 +0000781 !strconcat(opc, "\t[$base, $imm]"), []> {
782 let Inst{31-26} = 0b111101;
783 let Inst{25} = 0; // 0 for immediate form
784 let Inst{24} = data;
785 let Inst{22} = read;
786 let Inst{21-20} = 0b01;
787 }
788
789 def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary,
790 !strconcat(opc, "\t$addr"), []> {
791 let Inst{31-26} = 0b111101;
792 let Inst{25} = 1; // 1 for register form
793 let Inst{24} = data;
794 let Inst{22} = read;
795 let Inst{21-20} = 0b01;
796 let Inst{4} = 0;
797 }
798}
799
800defm PLD : APreLoad<1, 1, "pld">;
801defm PLDW : APreLoad<1, 0, "pldw">;
802defm PLI : APreLoad<0, 1, "pli">;
803
Johnny Chena1e76212010-02-13 02:51:09 +0000804def SETENDBE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tbe",
805 [/* For disassembly only; pattern left blank */]>,
806 Requires<[IsARM]> {
807 let Inst{31-28} = 0b1111;
808 let Inst{27-20} = 0b00010000;
809 let Inst{16} = 1;
810 let Inst{9} = 1;
811 let Inst{7-4} = 0b0000;
812}
813
814def SETENDLE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tle",
815 [/* For disassembly only; pattern left blank */]>,
816 Requires<[IsARM]> {
817 let Inst{31-28} = 0b1111;
818 let Inst{27-20} = 0b00010000;
819 let Inst{16} = 1;
820 let Inst{9} = 0;
821 let Inst{7-4} = 0b0000;
822}
823
Johnny Chenf4d81052010-02-12 22:53:19 +0000824def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +0000825 [/* For disassembly only; pattern left blank */]>,
826 Requires<[IsARM, HasV7]> {
827 let Inst{27-16} = 0b001100100000;
828 let Inst{7-4} = 0b1111;
829}
830
Johnny Chenba6e0332010-02-11 17:14:31 +0000831// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +0000832let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000833def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000834 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +0000835 Requires<[IsARM]> {
836 let Inst{27-25} = 0b011;
837 let Inst{24-20} = 0b11111;
838 let Inst{7-5} = 0b111;
839 let Inst{4} = 0b1;
840}
841
Evan Cheng12c3a532008-11-06 17:48:05 +0000842// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000843let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000844def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000845 Pseudo, IIC_iALUr, "",
Evan Cheng44bec522007-05-15 01:29:07 +0000846 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000847
Evan Cheng325474e2008-01-07 23:56:57 +0000848let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000849def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000850 Pseudo, IIC_iLoad_r, "",
Evan Chenga8e29892007-01-19 07:51:42 +0000851 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000852
Evan Chengd87293c2008-11-06 08:47:38 +0000853def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000854 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000855 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
856
Evan Chengd87293c2008-11-06 08:47:38 +0000857def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000858 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000859 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
860
Evan Chengd87293c2008-11-06 08:47:38 +0000861def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000862 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000863 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
864
Evan Chengd87293c2008-11-06 08:47:38 +0000865def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000866 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000867 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
868}
Chris Lattner13c63102008-01-06 05:55:01 +0000869let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000870def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000871 Pseudo, IIC_iStore_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000872 [(store GPR:$src, addrmodepc:$addr)]>;
873
Evan Chengd87293c2008-11-06 08:47:38 +0000874def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000875 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000876 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
877
Evan Chengd87293c2008-11-06 08:47:38 +0000878def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000879 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000880 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
881}
Evan Cheng12c3a532008-11-06 17:48:05 +0000882} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000883
Evan Chenge07715c2009-06-23 05:25:29 +0000884
885// LEApcrel - Load a pc-relative address into a register without offending the
886// assembler.
Evan Chengea420b22010-05-19 01:52:25 +0000887let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +0000888let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000889def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000890 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +0000891 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +0000892
Jim Grosbacha967d112010-06-21 21:27:27 +0000893} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +0000894def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000895 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +0000896 Pseudo, IIC_iALUi,
897 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000898 let Inst{25} = 1;
899}
Evan Chenge07715c2009-06-23 05:25:29 +0000900
Evan Chenga8e29892007-01-19 07:51:42 +0000901//===----------------------------------------------------------------------===//
902// Control Flow Instructions.
903//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000904
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000905let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
906 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +0000907 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000908 "bx", "\tlr", [(ARMretflag)]>,
909 Requires<[IsARM, HasV4T]> {
910 let Inst{3-0} = 0b1110;
911 let Inst{7-4} = 0b0001;
912 let Inst{19-8} = 0b111111111111;
913 let Inst{27-20} = 0b00010010;
914 }
915
916 // ARMV4 only
917 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
918 "mov", "\tpc, lr", [(ARMretflag)]>,
919 Requires<[IsARM, NoV4T]> {
920 let Inst{11-0} = 0b000000001110;
921 let Inst{15-12} = 0b1111;
922 let Inst{19-16} = 0b0000;
923 let Inst{27-20} = 0b00011010;
924 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000925}
Rafael Espindola27185192006-09-29 21:20:16 +0000926
Bob Wilson04ea6e52009-10-28 00:37:03 +0000927// Indirect branches
928let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000929 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000930 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000931 [(brind GPR:$dst)]>,
932 Requires<[IsARM, HasV4T]> {
Bob Wilson04ea6e52009-10-28 00:37:03 +0000933 let Inst{7-4} = 0b0001;
934 let Inst{19-8} = 0b111111111111;
935 let Inst{27-20} = 0b00010010;
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000936 let Inst{31-28} = 0b1110;
Bob Wilson04ea6e52009-10-28 00:37:03 +0000937 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000938
939 // ARMV4 only
940 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
941 [(brind GPR:$dst)]>,
942 Requires<[IsARM, NoV4T]> {
943 let Inst{11-4} = 0b00000000;
944 let Inst{15-12} = 0b1111;
945 let Inst{19-16} = 0b0000;
946 let Inst{27-20} = 0b00011010;
947 let Inst{31-28} = 0b1110;
948 }
Bob Wilson04ea6e52009-10-28 00:37:03 +0000949}
950
Evan Chenga8e29892007-01-19 07:51:42 +0000951// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +0000952// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000953let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
954 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +0000955 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
956 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000957 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bob Wilsonab346052010-03-16 17:46:45 +0000958 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +0000959 "$addr.addr = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000960
Bob Wilson54fc1242009-06-22 21:01:46 +0000961// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000962let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000963 Defs = [R0, R1, R2, R3, R12, LR,
964 D0, D1, D2, D3, D4, D5, D6, D7,
965 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000966 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000967 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000968 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000969 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +0000970 Requires<[IsARM, IsNotDarwin]> {
971 let Inst{31-28} = 0b1110;
972 }
Evan Cheng277f0742007-06-19 21:05:09 +0000973
Evan Cheng12c3a532008-11-06 17:48:05 +0000974 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000975 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000976 [(ARMcall_pred tglobaladdr:$func)]>,
977 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000978
Evan Chenga8e29892007-01-19 07:51:42 +0000979 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000980 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000981 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000982 [(ARMcall GPR:$func)]>,
983 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000984 let Inst{7-4} = 0b0011;
985 let Inst{19-8} = 0b111111111111;
986 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000987 }
988
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000989 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +0000990 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
991 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000992 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +0000993 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000994 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000995 let Inst{7-4} = 0b0001;
996 let Inst{19-8} = 0b111111111111;
997 let Inst{27-20} = 0b00010010;
Bob Wilson54fc1242009-06-22 21:01:46 +0000998 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000999
1000 // ARMv4
1001 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1002 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1003 [(ARMcall_nolink tGPR:$func)]>,
1004 Requires<[IsARM, NoV4T, IsNotDarwin]> {
1005 let Inst{11-4} = 0b00000000;
1006 let Inst{15-12} = 0b1111;
1007 let Inst{19-16} = 0b0000;
1008 let Inst{27-20} = 0b00011010;
1009 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001010}
1011
1012// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001013let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001014 Defs = [R0, R1, R2, R3, R9, R12, LR,
1015 D0, D1, D2, D3, D4, D5, D6, D7,
1016 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001017 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +00001018 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001019 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001020 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1021 let Inst{31-28} = 0b1110;
1022 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001023
1024 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001025 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001026 [(ARMcall_pred tglobaladdr:$func)]>,
1027 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001028
1029 // ARMv5T and above
1030 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001031 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001032 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
1033 let Inst{7-4} = 0b0011;
1034 let Inst{19-8} = 0b111111111111;
1035 let Inst{27-20} = 0b00010010;
1036 }
1037
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001038 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001039 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1040 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001041 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001042 [(ARMcall_nolink tGPR:$func)]>,
1043 Requires<[IsARM, HasV4T, IsDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001044 let Inst{7-4} = 0b0001;
1045 let Inst{19-8} = 0b111111111111;
1046 let Inst{27-20} = 0b00010010;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001047 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001048
1049 // ARMv4
1050 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1051 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1052 [(ARMcall_nolink tGPR:$func)]>,
1053 Requires<[IsARM, NoV4T, IsDarwin]> {
1054 let Inst{11-4} = 0b00000000;
1055 let Inst{15-12} = 0b1111;
1056 let Inst{19-16} = 0b0000;
1057 let Inst{27-20} = 0b00011010;
1058 }
Rafael Espindola35574632006-07-18 17:00:30 +00001059}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001060
Dale Johannesen51e28e62010-06-03 21:09:53 +00001061// Tail calls.
1062
1063let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1064 // Darwin versions.
1065 let Defs = [R0, R1, R2, R3, R9, R12,
1066 D0, D1, D2, D3, D4, D5, D6, D7,
1067 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1068 D27, D28, D29, D30, D31, PC],
1069 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001070 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1071 Pseudo, IIC_Br,
1072 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001073
Evan Cheng6523d2f2010-06-19 00:11:54 +00001074 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1075 Pseudo, IIC_Br,
1076 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001077
Evan Cheng6523d2f2010-06-19 00:11:54 +00001078 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001079 IIC_Br, "b\t$dst @ TAILCALL",
1080 []>, Requires<[IsDarwin]>;
1081
1082 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001083 IIC_Br, "b.w\t$dst @ TAILCALL",
1084 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001085
Evan Cheng6523d2f2010-06-19 00:11:54 +00001086 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1087 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1088 []>, Requires<[IsDarwin]> {
1089 let Inst{7-4} = 0b0001;
1090 let Inst{19-8} = 0b111111111111;
1091 let Inst{27-20} = 0b00010010;
1092 let Inst{31-28} = 0b1110;
1093 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001094 }
1095
1096 // Non-Darwin versions (the difference is R9).
1097 let Defs = [R0, R1, R2, R3, R12,
1098 D0, D1, D2, D3, D4, D5, D6, D7,
1099 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1100 D27, D28, D29, D30, D31, PC],
1101 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001102 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1103 Pseudo, IIC_Br,
1104 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001105
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001106 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001107 Pseudo, IIC_Br,
1108 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001109
Evan Cheng6523d2f2010-06-19 00:11:54 +00001110 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1111 IIC_Br, "b\t$dst @ TAILCALL",
1112 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001113
Evan Cheng6523d2f2010-06-19 00:11:54 +00001114 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1115 IIC_Br, "b.w\t$dst @ TAILCALL",
1116 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001117
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001118 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001119 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1120 []>, Requires<[IsNotDarwin]> {
1121 let Inst{7-4} = 0b0001;
1122 let Inst{19-8} = 0b111111111111;
1123 let Inst{27-20} = 0b00010010;
1124 let Inst{31-28} = 0b1110;
1125 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001126 }
1127}
1128
David Goodwin1a8f36e2009-08-12 18:31:53 +00001129let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001130 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001131 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001132 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001133 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001134 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001135
Owen Anderson20ab2902007-11-12 07:39:39 +00001136 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +00001137 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001138 IIC_Br, "mov\tpc, $target$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001139 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +00001140 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001141 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001142 let Inst{20} = 0; // S Bit
1143 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001144 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +00001145 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001146 def BR_JTm : JTI<(outs),
1147 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001148 IIC_Br, "ldr\tpc, $target$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001149 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1150 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001151 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001152 let Inst{20} = 1; // L bit
1153 let Inst{21} = 0; // W bit
1154 let Inst{22} = 0; // B bit
1155 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001156 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +00001157 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001158 def BR_JTadd : JTI<(outs),
1159 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001160 IIC_Br, "add\tpc, $target, $idx$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001161 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1162 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001163 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001164 let Inst{20} = 0; // S bit
1165 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001166 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +00001167 }
1168 } // isNotDuplicable = 1, isIndirectBranch = 1
1169 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001170
Evan Chengc85e8322007-07-05 07:13:32 +00001171 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001172 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001173 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001174 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001175 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001176}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001177
Johnny Chena1e76212010-02-13 02:51:09 +00001178// Branch and Exchange Jazelle -- for disassembly only
1179def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1180 [/* For disassembly only; pattern left blank */]> {
1181 let Inst{23-20} = 0b0010;
1182 //let Inst{19-8} = 0xfff;
1183 let Inst{7-4} = 0b0010;
1184}
1185
Johnny Chen0296f3e2010-02-16 21:59:54 +00001186// Secure Monitor Call is a system instruction -- for disassembly only
1187def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1188 [/* For disassembly only; pattern left blank */]> {
1189 let Inst{23-20} = 0b0110;
1190 let Inst{7-4} = 0b0111;
1191}
1192
Johnny Chen64dfb782010-02-16 20:04:27 +00001193// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001194let isCall = 1 in {
1195def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
1196 [/* For disassembly only; pattern left blank */]>;
1197}
1198
Johnny Chenfb566792010-02-17 21:39:10 +00001199// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +00001200def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1201 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001202 [/* For disassembly only; pattern left blank */]> {
1203 let Inst{31-28} = 0b1111;
1204 let Inst{22-20} = 0b110; // W = 1
1205}
1206
1207def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1208 NoItinerary, "srs${addr:submode}\tsp, $mode",
1209 [/* For disassembly only; pattern left blank */]> {
1210 let Inst{31-28} = 0b1111;
1211 let Inst{22-20} = 0b100; // W = 0
1212}
1213
Johnny Chenfb566792010-02-17 21:39:10 +00001214// Return From Exception is a system instruction -- for disassembly only
1215def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1216 NoItinerary, "rfe${addr:submode}\t$base!",
1217 [/* For disassembly only; pattern left blank */]> {
1218 let Inst{31-28} = 0b1111;
1219 let Inst{22-20} = 0b011; // W = 1
1220}
1221
1222def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1223 NoItinerary, "rfe${addr:submode}\t$base",
1224 [/* For disassembly only; pattern left blank */]> {
1225 let Inst{31-28} = 0b1111;
1226 let Inst{22-20} = 0b001; // W = 0
1227}
1228
Evan Chenga8e29892007-01-19 07:51:42 +00001229//===----------------------------------------------------------------------===//
1230// Load / store Instructions.
1231//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001232
Evan Chenga8e29892007-01-19 07:51:42 +00001233// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001234let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +00001235def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoad_r,
Evan Cheng162e3092009-10-26 23:45:59 +00001236 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001237 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001238
Evan Chengfa775d02007-03-19 07:20:03 +00001239// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001240let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1241 isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +00001242def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoad_r,
Evan Cheng162e3092009-10-26 23:45:59 +00001243 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +00001244
Evan Chenga8e29892007-01-19 07:51:42 +00001245// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001246def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001247 IIC_iLoad_bh_r, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001248 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001249
Jim Grosbach64171712010-02-16 21:07:46 +00001250def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001251 IIC_iLoad_bh_r, "ldrb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001252 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001253
Evan Chenga8e29892007-01-19 07:51:42 +00001254// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001255def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001256 IIC_iLoad_bh_r, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001257 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001258
David Goodwin5d598aa2009-08-19 18:00:44 +00001259def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001260 IIC_iLoad_bh_r, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001261 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001262
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001263let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001264// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001265def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001266 IIC_iLoad_d_r, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001267 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001268
Evan Chenga8e29892007-01-19 07:51:42 +00001269// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001270def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001271 (ins addrmode2:$addr), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001272 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001273
Evan Chengd87293c2008-11-06 08:47:38 +00001274def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001275 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001276 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001277
Evan Chengd87293c2008-11-06 08:47:38 +00001278def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001279 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001280 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001281
Evan Chengd87293c2008-11-06 08:47:38 +00001282def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001283 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001284 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001285
Evan Chengd87293c2008-11-06 08:47:38 +00001286def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001287 (ins addrmode2:$addr), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001288 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001289
Evan Chengd87293c2008-11-06 08:47:38 +00001290def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001291 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001292 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001293
Evan Chengd87293c2008-11-06 08:47:38 +00001294def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001295 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001296 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001297
Evan Chengd87293c2008-11-06 08:47:38 +00001298def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001299 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001300 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001301
Evan Chengd87293c2008-11-06 08:47:38 +00001302def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001303 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001304 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001305
Evan Chengd87293c2008-11-06 08:47:38 +00001306def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001307 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001308 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001309
1310// For disassembly only
1311def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001312 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001313 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1314 Requires<[IsARM, HasV5TE]>;
1315
1316// For disassembly only
1317def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001318 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001319 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1320 Requires<[IsARM, HasV5TE]>;
1321
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001322} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001323
Johnny Chenadb561d2010-02-18 03:27:42 +00001324// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001325
1326def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001327 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001328 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1329 let Inst{21} = 1; // overwrite
1330}
1331
1332def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001333 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001334 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1335 let Inst{21} = 1; // overwrite
1336}
1337
1338def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001339 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001340 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1341 let Inst{21} = 1; // overwrite
1342}
1343
1344def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001345 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001346 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1347 let Inst{21} = 1; // overwrite
1348}
1349
1350def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001351 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001352 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001353 let Inst{21} = 1; // overwrite
1354}
1355
Evan Chenga8e29892007-01-19 07:51:42 +00001356// Store
Evan Cheng0e55fd62010-09-30 01:08:25 +00001357def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStore_r,
Evan Cheng162e3092009-10-26 23:45:59 +00001358 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001359 [(store GPR:$src, addrmode2:$addr)]>;
1360
1361// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001362def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001363 IIC_iStore_bh_r, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001364 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1365
Evan Cheng0e55fd62010-09-30 01:08:25 +00001366def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
1367 IIC_iStore_bh_r, "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001368 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
1369
1370// Store doubleword
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001371let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001372def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001373 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001374 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001375
1376// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001377def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001378 (ins GPR:$src, GPR:$base, am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001379 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001380 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001381 [(set GPR:$base_wb,
1382 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1383
Evan Chengd87293c2008-11-06 08:47:38 +00001384def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001385 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001386 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001387 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001388 [(set GPR:$base_wb,
1389 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1390
Evan Chengd87293c2008-11-06 08:47:38 +00001391def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001392 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001393 StMiscFrm, IIC_iStore_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001394 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001395 [(set GPR:$base_wb,
1396 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1397
Evan Chengd87293c2008-11-06 08:47:38 +00001398def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001399 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001400 StMiscFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001401 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001402 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1403 GPR:$base, am3offset:$offset))]>;
1404
Evan Chengd87293c2008-11-06 08:47:38 +00001405def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001406 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001407 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001408 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001409 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1410 GPR:$base, am2offset:$offset))]>;
1411
Evan Chengd87293c2008-11-06 08:47:38 +00001412def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001413 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001414 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001415 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001416 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1417 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001418
Johnny Chen39a4bb32010-02-18 22:31:18 +00001419// For disassembly only
1420def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1421 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001422 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001423 "strd", "\t$src1, $src2, [$base, $offset]!",
1424 "$base = $base_wb", []>;
1425
1426// For disassembly only
1427def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1428 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001429 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001430 "strd", "\t$src1, $src2, [$base], $offset",
1431 "$base = $base_wb", []>;
1432
Johnny Chenad4df4c2010-03-01 19:22:00 +00001433// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001434
1435def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001436 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001437 StFrm, IIC_iStore_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001438 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1439 [/* For disassembly only; pattern left blank */]> {
1440 let Inst{21} = 1; // overwrite
1441}
1442
1443def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001444 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001445 StFrm, IIC_iStore_bh_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001446 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1447 [/* For disassembly only; pattern left blank */]> {
1448 let Inst{21} = 1; // overwrite
1449}
1450
Johnny Chenad4df4c2010-03-01 19:22:00 +00001451def STRHT: AI3sthpo<(outs GPR:$base_wb),
1452 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001453 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001454 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1455 [/* For disassembly only; pattern left blank */]> {
1456 let Inst{21} = 1; // overwrite
1457}
1458
Evan Chenga8e29892007-01-19 07:51:42 +00001459//===----------------------------------------------------------------------===//
1460// Load / store multiple Instructions.
1461//
1462
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001463let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001464def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001465 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001466 IndexModeNone, LdStMulFrm, IIC_iLoad_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001467 "ldm${addr:submode}${p}\t$addr, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001468
Bob Wilson815baeb2010-03-13 01:08:20 +00001469def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1470 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001471 IndexModeUpd, LdStMulFrm, IIC_iLoad_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001472 "ldm${addr:submode}${p}\t$addr!, $dsts",
Johnny Chene86425f2010-03-19 23:50:27 +00001473 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001474} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001475
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001476let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001477def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001478 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001479 IndexModeNone, LdStMulFrm, IIC_iStore_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001480 "stm${addr:submode}${p}\t$addr, $srcs", "", []>;
1481
1482def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1483 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001484 IndexModeUpd, LdStMulFrm, IIC_iStore_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001485 "stm${addr:submode}${p}\t$addr!, $srcs",
Johnny Chene86425f2010-03-19 23:50:27 +00001486 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001487} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001488
1489//===----------------------------------------------------------------------===//
1490// Move Instructions.
1491//
1492
Evan Chengcd799b92009-06-12 20:46:18 +00001493let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001494def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001495 "mov", "\t$dst, $src", []>, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00001496 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001497 let Inst{25} = 0;
1498}
1499
Dale Johannesen38d5f042010-06-15 22:24:08 +00001500// A version for the smaller set of tail call registers.
1501let neverHasSideEffects = 1 in
1502def MOVr_TC : AsI1<0b1101, (outs tcGPR:$dst), (ins tcGPR:$src), DPFrm,
1503 IIC_iMOVr, "mov", "\t$dst, $src", []>, UnaryDP {
1504 let Inst{11-4} = 0b00000000;
1505 let Inst{25} = 0;
1506}
1507
Jim Grosbach64171712010-02-16 21:07:46 +00001508def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001509 DPSoRegFrm, IIC_iMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00001510 "mov", "\t$dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001511 let Inst{25} = 0;
1512}
Evan Chenga2515702007-03-19 07:09:02 +00001513
Evan Chengb3379fb2009-02-05 08:42:55 +00001514let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001515def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001516 "mov", "\t$dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP {
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001517 let Inst{25} = 1;
1518}
1519
1520let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001521def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001522 DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001523 "movw", "\t$dst, $src",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001524 [(set GPR:$dst, imm0_65535:$src)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001525 Requires<[IsARM, HasV6T2]>, UnaryDP {
Bob Wilson5361cd22009-10-13 17:35:30 +00001526 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001527 let Inst{25} = 1;
1528}
1529
Evan Cheng5adb66a2009-09-28 09:14:39 +00001530let Constraints = "$src = $dst" in
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001531def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
1532 DPFrm, IIC_iMOVi,
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001533 "movt", "\t$dst, $imm",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001534 [(set GPR:$dst,
Jim Grosbach64171712010-02-16 21:07:46 +00001535 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001536 lo16AllZero:$imm))]>, UnaryDP,
1537 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +00001538 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001539 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001540}
Evan Cheng13ab0202007-07-10 18:08:01 +00001541
Evan Cheng20956592009-10-21 08:15:52 +00001542def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1543 Requires<[IsARM, HasV6T2]>;
1544
David Goodwinca01a8d2009-09-01 18:32:09 +00001545let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +00001546def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001547 "mov", "\t$dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +00001548 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +00001549
1550// These aren't really mov instructions, but we have to define them this way
1551// due to flag operands.
1552
Evan Cheng071a2792007-09-11 19:55:27 +00001553let Defs = [CPSR] in {
Jim Grosbach64171712010-02-16 21:07:46 +00001554def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001555 IIC_iMOVsi, "movs", "\t$dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001556 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +00001557def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001558 IIC_iMOVsi, "movs", "\t$dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001559 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +00001560}
Evan Chenga8e29892007-01-19 07:51:42 +00001561
Evan Chenga8e29892007-01-19 07:51:42 +00001562//===----------------------------------------------------------------------===//
1563// Extend Instructions.
1564//
1565
1566// Sign extenders
1567
Evan Cheng576a3962010-09-25 00:49:35 +00001568defm SXTB : AI_ext_rrot<0b01101010,
1569 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1570defm SXTH : AI_ext_rrot<0b01101011,
1571 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001572
Evan Cheng576a3962010-09-25 00:49:35 +00001573defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001574 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001575defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001576 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001577
Johnny Chen2ec5e492010-02-22 21:50:40 +00001578// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001579defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001580
1581// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001582defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001583
1584// Zero extenders
1585
1586let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00001587defm UXTB : AI_ext_rrot<0b01101110,
1588 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1589defm UXTH : AI_ext_rrot<0b01101111,
1590 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1591defm UXTB16 : AI_ext_rrot<0b01101100,
1592 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001593
Jim Grosbach542f6422010-07-28 23:25:44 +00001594// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1595// The transformation should probably be done as a combiner action
1596// instead so we can include a check for masking back in the upper
1597// eight bits of the source into the lower eight bits of the result.
1598//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1599// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001600def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001601 (UXTB16r_rot GPR:$Src, 8)>;
1602
Evan Cheng576a3962010-09-25 00:49:35 +00001603defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001604 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001605defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001606 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001607}
1608
Evan Chenga8e29892007-01-19 07:51:42 +00001609// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001610// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001611defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001612
Evan Chenga8e29892007-01-19 07:51:42 +00001613
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001614def SBFX : I<(outs GPR:$dst),
1615 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001616 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001617 "sbfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001618 Requires<[IsARM, HasV6T2]> {
1619 let Inst{27-21} = 0b0111101;
1620 let Inst{6-4} = 0b101;
1621}
1622
1623def UBFX : I<(outs GPR:$dst),
1624 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001625 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001626 "ubfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001627 Requires<[IsARM, HasV6T2]> {
1628 let Inst{27-21} = 0b0111111;
1629 let Inst{6-4} = 0b101;
1630}
1631
Evan Chenga8e29892007-01-19 07:51:42 +00001632//===----------------------------------------------------------------------===//
1633// Arithmetic Instructions.
1634//
1635
Jim Grosbach26421962008-10-14 20:36:24 +00001636defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001637 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001638 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001639defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001640 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001641 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001642
Evan Chengc85e8322007-07-05 07:13:32 +00001643// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001644defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001645 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00001646 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1647defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001648 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00001649 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001650
Evan Cheng62674222009-06-25 23:34:10 +00001651defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001652 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001653defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001654 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001655defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001656 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001657defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001658 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001659
Evan Chengedda31c2008-11-05 18:35:52 +00001660def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001661 IIC_iALUi, "rsb", "\t$dst, $a, $b",
1662 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001663 let Inst{25} = 1;
1664}
Evan Cheng13ab0202007-07-10 18:08:01 +00001665
Bob Wilsoncff71782010-08-05 18:23:43 +00001666// The reg/reg form is only defined for the disassembler; for codegen it is
1667// equivalent to SUBrr.
1668def RSBrr : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001669 IIC_iALUr, "rsb", "\t$dst, $a, $b",
1670 [/* For disassembly only; pattern left blank */]> {
Bob Wilsoncff71782010-08-05 18:23:43 +00001671 let Inst{25} = 0;
1672 let Inst{11-4} = 0b00000000;
1673}
1674
Evan Chengedda31c2008-11-05 18:35:52 +00001675def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001676 IIC_iALUsr, "rsb", "\t$dst, $a, $b",
1677 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001678 let Inst{25} = 0;
1679}
Evan Chengc85e8322007-07-05 07:13:32 +00001680
1681// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001682let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001683def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001684 IIC_iALUi, "rsbs", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001685 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001686 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001687 let Inst{25} = 1;
1688}
Evan Chengedda31c2008-11-05 18:35:52 +00001689def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001690 IIC_iALUsr, "rsbs", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001691 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001692 let Inst{20} = 1;
1693 let Inst{25} = 0;
1694}
Evan Cheng071a2792007-09-11 19:55:27 +00001695}
Evan Chengc85e8322007-07-05 07:13:32 +00001696
Evan Cheng62674222009-06-25 23:34:10 +00001697let Uses = [CPSR] in {
1698def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001699 DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001700 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1701 Requires<[IsARM]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001702 let Inst{25} = 1;
1703}
Bob Wilsona1d410d2010-08-05 18:59:36 +00001704// The reg/reg form is only defined for the disassembler; for codegen it is
1705// equivalent to SUBrr.
1706def RSCrr : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1707 DPFrm, IIC_iALUr, "rsc", "\t$dst, $a, $b",
1708 [/* For disassembly only; pattern left blank */]> {
1709 let Inst{25} = 0;
1710 let Inst{11-4} = 0b00000000;
1711}
Evan Cheng62674222009-06-25 23:34:10 +00001712def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001713 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001714 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1715 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001716 let Inst{25} = 0;
1717}
Evan Cheng62674222009-06-25 23:34:10 +00001718}
1719
1720// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001721let Defs = [CPSR], Uses = [CPSR] in {
1722def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001723 DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001724 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1725 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001726 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001727 let Inst{25} = 1;
1728}
Evan Cheng1e249e32009-06-25 20:59:23 +00001729def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001730 DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001731 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1732 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001733 let Inst{20} = 1;
1734 let Inst{25} = 0;
1735}
Evan Cheng071a2792007-09-11 19:55:27 +00001736}
Evan Cheng2c614c52007-06-06 10:17:05 +00001737
Evan Chenga8e29892007-01-19 07:51:42 +00001738// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001739// The assume-no-carry-in form uses the negation of the input since add/sub
1740// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1741// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1742// details.
Evan Chenga8e29892007-01-19 07:51:42 +00001743def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1744 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001745def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1746 (SUBSri GPR:$src, so_imm_neg:$imm)>;
1747// The with-carry-in form matches bitwise not instead of the negation.
1748// Effectively, the inverse interpretation of the carry flag already accounts
1749// for part of the negation.
1750def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
1751 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001752
1753// Note: These are implemented in C++ code, because they have to generate
1754// ADD/SUBrs instructions, which use a complex pattern that a xform function
1755// cannot produce.
1756// (mul X, 2^n+1) -> (add (X << n), X)
1757// (mul X, 2^n-1) -> (rsb X, (X << n))
1758
Johnny Chen667d1272010-02-22 18:50:54 +00001759// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00001760// GPR:$dst = GPR:$a op GPR:$b
Nate Begeman692433b2010-07-29 17:56:55 +00001761class AAI<bits<8> op27_20, bits<4> op7_4, string opc,
1762 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Johnny Chen2faf3912010-02-14 06:32:20 +00001763 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALUr,
Nate Begeman692433b2010-07-29 17:56:55 +00001764 opc, "\t$dst, $a, $b", pattern> {
Johnny Chen08b85f32010-02-13 01:21:01 +00001765 let Inst{27-20} = op27_20;
1766 let Inst{7-4} = op7_4;
1767}
1768
Johnny Chen667d1272010-02-22 18:50:54 +00001769// Saturating add/subtract -- for disassembly only
1770
Nate Begeman692433b2010-07-29 17:56:55 +00001771def QADD : AAI<0b00010000, 0b0101, "qadd",
1772 [(set GPR:$dst, (int_arm_qadd GPR:$a, GPR:$b))]>;
Johnny Chen667d1272010-02-22 18:50:54 +00001773def QADD16 : AAI<0b01100010, 0b0001, "qadd16">;
1774def QADD8 : AAI<0b01100010, 0b1001, "qadd8">;
1775def QASX : AAI<0b01100010, 0b0011, "qasx">;
1776def QDADD : AAI<0b00010100, 0b0101, "qdadd">;
1777def QDSUB : AAI<0b00010110, 0b0101, "qdsub">;
1778def QSAX : AAI<0b01100010, 0b0101, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001779def QSUB : AAI<0b00010010, 0b0101, "qsub",
1780 [(set GPR:$dst, (int_arm_qsub GPR:$a, GPR:$b))]>;
Johnny Chen667d1272010-02-22 18:50:54 +00001781def QSUB16 : AAI<0b01100010, 0b0111, "qsub16">;
1782def QSUB8 : AAI<0b01100010, 0b1111, "qsub8">;
1783def UQADD16 : AAI<0b01100110, 0b0001, "uqadd16">;
1784def UQADD8 : AAI<0b01100110, 0b1001, "uqadd8">;
1785def UQASX : AAI<0b01100110, 0b0011, "uqasx">;
1786def UQSAX : AAI<0b01100110, 0b0101, "uqsax">;
1787def UQSUB16 : AAI<0b01100110, 0b0111, "uqsub16">;
1788def UQSUB8 : AAI<0b01100110, 0b1111, "uqsub8">;
1789
1790// Signed/Unsigned add/subtract -- for disassembly only
1791
1792def SASX : AAI<0b01100001, 0b0011, "sasx">;
1793def SADD16 : AAI<0b01100001, 0b0001, "sadd16">;
1794def SADD8 : AAI<0b01100001, 0b1001, "sadd8">;
1795def SSAX : AAI<0b01100001, 0b0101, "ssax">;
1796def SSUB16 : AAI<0b01100001, 0b0111, "ssub16">;
1797def SSUB8 : AAI<0b01100001, 0b1111, "ssub8">;
1798def UASX : AAI<0b01100101, 0b0011, "uasx">;
1799def UADD16 : AAI<0b01100101, 0b0001, "uadd16">;
1800def UADD8 : AAI<0b01100101, 0b1001, "uadd8">;
1801def USAX : AAI<0b01100101, 0b0101, "usax">;
1802def USUB16 : AAI<0b01100101, 0b0111, "usub16">;
1803def USUB8 : AAI<0b01100101, 0b1111, "usub8">;
1804
1805// Signed/Unsigned halving add/subtract -- for disassembly only
1806
1807def SHASX : AAI<0b01100011, 0b0011, "shasx">;
1808def SHADD16 : AAI<0b01100011, 0b0001, "shadd16">;
1809def SHADD8 : AAI<0b01100011, 0b1001, "shadd8">;
1810def SHSAX : AAI<0b01100011, 0b0101, "shsax">;
1811def SHSUB16 : AAI<0b01100011, 0b0111, "shsub16">;
1812def SHSUB8 : AAI<0b01100011, 0b1111, "shsub8">;
1813def UHASX : AAI<0b01100111, 0b0011, "uhasx">;
1814def UHADD16 : AAI<0b01100111, 0b0001, "uhadd16">;
1815def UHADD8 : AAI<0b01100111, 0b1001, "uhadd8">;
1816def UHSAX : AAI<0b01100111, 0b0101, "uhsax">;
1817def UHSUB16 : AAI<0b01100111, 0b0111, "uhsub16">;
1818def UHSUB8 : AAI<0b01100111, 0b1111, "uhsub8">;
1819
Johnny Chenadc77332010-02-26 22:04:29 +00001820// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00001821
Johnny Chenadc77332010-02-26 22:04:29 +00001822def USAD8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
Johnny Chen667d1272010-02-22 18:50:54 +00001823 MulFrm /* for convenience */, NoItinerary, "usad8",
1824 "\t$dst, $a, $b", []>,
1825 Requires<[IsARM, HasV6]> {
1826 let Inst{27-20} = 0b01111000;
1827 let Inst{15-12} = 0b1111;
1828 let Inst{7-4} = 0b0001;
1829}
1830def USADA8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
1831 MulFrm /* for convenience */, NoItinerary, "usada8",
1832 "\t$dst, $a, $b, $acc", []>,
1833 Requires<[IsARM, HasV6]> {
1834 let Inst{27-20} = 0b01111000;
1835 let Inst{7-4} = 0b0001;
1836}
1837
1838// Signed/Unsigned saturate -- for disassembly only
1839
Bob Wilson22f5dc72010-08-16 18:27:34 +00001840def SSAT : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, shift_imm:$sh),
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001841 SatFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a$sh",
1842 [/* For disassembly only; pattern left blank */]> {
Johnny Chen667d1272010-02-22 18:50:54 +00001843 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001844 let Inst{5-4} = 0b01;
Johnny Chen667d1272010-02-22 18:50:54 +00001845}
1846
Bob Wilson9a1c1892010-08-11 00:01:18 +00001847def SSAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), SatFrm,
Johnny Chen667d1272010-02-22 18:50:54 +00001848 NoItinerary, "ssat16", "\t$dst, $bit_pos, $a",
1849 [/* For disassembly only; pattern left blank */]> {
1850 let Inst{27-20} = 0b01101010;
1851 let Inst{7-4} = 0b0011;
1852}
1853
Bob Wilson22f5dc72010-08-16 18:27:34 +00001854def USAT : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, shift_imm:$sh),
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001855 SatFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a$sh",
1856 [/* For disassembly only; pattern left blank */]> {
Johnny Chen667d1272010-02-22 18:50:54 +00001857 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001858 let Inst{5-4} = 0b01;
Johnny Chen667d1272010-02-22 18:50:54 +00001859}
1860
Bob Wilson9a1c1892010-08-11 00:01:18 +00001861def USAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), SatFrm,
Johnny Chen667d1272010-02-22 18:50:54 +00001862 NoItinerary, "usat16", "\t$dst, $bit_pos, $a",
1863 [/* For disassembly only; pattern left blank */]> {
1864 let Inst{27-20} = 0b01101110;
1865 let Inst{7-4} = 0b0011;
1866}
Evan Chenga8e29892007-01-19 07:51:42 +00001867
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001868def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
1869def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00001870
Evan Chenga8e29892007-01-19 07:51:42 +00001871//===----------------------------------------------------------------------===//
1872// Bitwise Instructions.
1873//
1874
Jim Grosbach26421962008-10-14 20:36:24 +00001875defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001876 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001877 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Bill Wendling2d811d32010-08-31 22:05:37 +00001878defm ANDS : AI1_bin_s_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001879 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Bill Wendling2d811d32010-08-31 22:05:37 +00001880 BinOpFrag<(ARMand node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001881defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001882 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001883 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001884defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001885 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001886 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001887defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001888 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001889 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001890
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001891def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001892 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001893 "bfc", "\t$dst, $imm", "$src = $dst",
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001894 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1895 Requires<[IsARM, HasV6T2]> {
1896 let Inst{27-21} = 0b0111110;
1897 let Inst{6-0} = 0b0011111;
1898}
1899
Johnny Chenb2503c02010-02-17 06:31:48 +00001900// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00001901def BFI : I<(outs GPR:$dst), (ins GPR:$src, GPR:$val, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00001902 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00001903 "bfi", "\t$dst, $val, $imm", "$src = $dst",
1904 [(set GPR:$dst, (ARMbfi GPR:$src, GPR:$val,
1905 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00001906 Requires<[IsARM, HasV6T2]> {
1907 let Inst{27-21} = 0b0111110;
1908 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
1909}
1910
Evan Cheng5d42c562010-09-29 00:49:25 +00001911def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMVNr,
Evan Cheng162e3092009-10-26 23:45:59 +00001912 "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00001913 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001914 let Inst{25} = 0;
Johnny Chen04301522009-11-07 00:54:36 +00001915 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001916}
Evan Chengedda31c2008-11-05 18:35:52 +00001917def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
Evan Cheng5d42c562010-09-29 00:49:25 +00001918 IIC_iMVNsr, "mvn", "\t$dst, $src",
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001919 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP {
1920 let Inst{25} = 0;
1921}
Evan Chengb3379fb2009-02-05 08:42:55 +00001922let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001923def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
Evan Cheng5d42c562010-09-29 00:49:25 +00001924 IIC_iMVNi, "mvn", "\t$dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00001925 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
1926 let Inst{25} = 1;
1927}
Evan Chenga8e29892007-01-19 07:51:42 +00001928
1929def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1930 (BICri GPR:$src, so_imm_not:$imm)>;
1931
1932//===----------------------------------------------------------------------===//
1933// Multiply Instructions.
1934//
1935
Evan Cheng8de898a2009-06-26 00:19:44 +00001936let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001937def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001938 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00001939 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001940
Evan Chengfbc9d412008-11-06 01:21:28 +00001941def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001942 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00001943 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001944
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001945def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001946 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00001947 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1948 Requires<[IsARM, HasV6T2]>;
1949
Evan Chenga8e29892007-01-19 07:51:42 +00001950// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001951let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001952let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001953def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001954 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001955 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001956
Evan Chengfbc9d412008-11-06 01:21:28 +00001957def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001958 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001959 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001960}
Evan Chenga8e29892007-01-19 07:51:42 +00001961
1962// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001963def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001964 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001965 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001966
Evan Chengfbc9d412008-11-06 01:21:28 +00001967def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001968 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001969 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001970
Evan Chengfbc9d412008-11-06 01:21:28 +00001971def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001972 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001973 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001974 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001975} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001976
1977// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001978def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001979 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00001980 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001981 Requires<[IsARM, HasV6]> {
1982 let Inst{7-4} = 0b0001;
1983 let Inst{15-12} = 0b1111;
1984}
Evan Cheng13ab0202007-07-10 18:08:01 +00001985
Johnny Chen2ec5e492010-02-22 21:50:40 +00001986def SMMULR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1987 IIC_iMUL32, "smmulr", "\t$dst, $a, $b",
1988 [/* For disassembly only; pattern left blank */]>,
1989 Requires<[IsARM, HasV6]> {
1990 let Inst{7-4} = 0b0011; // R = 1
1991 let Inst{15-12} = 0b1111;
1992}
1993
Evan Chengfbc9d412008-11-06 01:21:28 +00001994def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001995 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00001996 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001997 Requires<[IsARM, HasV6]> {
1998 let Inst{7-4} = 0b0001;
1999}
Evan Chenga8e29892007-01-19 07:51:42 +00002000
Johnny Chen2ec5e492010-02-22 21:50:40 +00002001def SMMLAR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
2002 IIC_iMAC32, "smmlar", "\t$dst, $a, $b, $c",
2003 [/* For disassembly only; pattern left blank */]>,
2004 Requires<[IsARM, HasV6]> {
2005 let Inst{7-4} = 0b0011; // R = 1
2006}
Evan Chenga8e29892007-01-19 07:51:42 +00002007
Evan Chengfbc9d412008-11-06 01:21:28 +00002008def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002009 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00002010 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002011 Requires<[IsARM, HasV6]> {
2012 let Inst{7-4} = 0b1101;
2013}
Evan Chenga8e29892007-01-19 07:51:42 +00002014
Johnny Chen2ec5e492010-02-22 21:50:40 +00002015def SMMLSR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
2016 IIC_iMAC32, "smmlsr", "\t$dst, $a, $b, $c",
2017 [/* For disassembly only; pattern left blank */]>,
2018 Requires<[IsARM, HasV6]> {
2019 let Inst{7-4} = 0b1111; // R = 1
2020}
2021
Raul Herbster37fb5b12007-08-30 23:25:47 +00002022multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00002023 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002024 IIC_iMUL16, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002025 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
2026 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002027 Requires<[IsARM, HasV5TE]> {
2028 let Inst{5} = 0;
2029 let Inst{6} = 0;
2030 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002031
Evan Chengeb4f52e2008-11-06 03:35:07 +00002032 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002033 IIC_iMUL16, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002034 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002035 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002036 Requires<[IsARM, HasV5TE]> {
2037 let Inst{5} = 0;
2038 let Inst{6} = 1;
2039 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002040
Evan Chengeb4f52e2008-11-06 03:35:07 +00002041 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002042 IIC_iMUL16, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002043 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002044 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002045 Requires<[IsARM, HasV5TE]> {
2046 let Inst{5} = 1;
2047 let Inst{6} = 0;
2048 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002049
Evan Chengeb4f52e2008-11-06 03:35:07 +00002050 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002051 IIC_iMUL16, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002052 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
2053 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002054 Requires<[IsARM, HasV5TE]> {
2055 let Inst{5} = 1;
2056 let Inst{6} = 1;
2057 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002058
Evan Chengeb4f52e2008-11-06 03:35:07 +00002059 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002060 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002061 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002062 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002063 Requires<[IsARM, HasV5TE]> {
2064 let Inst{5} = 1;
2065 let Inst{6} = 0;
2066 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002067
Evan Chengeb4f52e2008-11-06 03:35:07 +00002068 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002069 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00002070 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002071 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002072 Requires<[IsARM, HasV5TE]> {
2073 let Inst{5} = 1;
2074 let Inst{6} = 1;
2075 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00002076}
2077
Raul Herbster37fb5b12007-08-30 23:25:47 +00002078
2079multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00002080 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002081 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002082 [(set GPR:$dst, (add GPR:$acc,
2083 (opnode (sext_inreg GPR:$a, i16),
2084 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002085 Requires<[IsARM, HasV5TE]> {
2086 let Inst{5} = 0;
2087 let Inst{6} = 0;
2088 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002089
Evan Chengeb4f52e2008-11-06 03:35:07 +00002090 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002091 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002092 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Jim Grosbach80dc1162010-02-16 21:23:02 +00002093 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002094 Requires<[IsARM, HasV5TE]> {
2095 let Inst{5} = 0;
2096 let Inst{6} = 1;
2097 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002098
Evan Chengeb4f52e2008-11-06 03:35:07 +00002099 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002100 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002101 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002102 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002103 Requires<[IsARM, HasV5TE]> {
2104 let Inst{5} = 1;
2105 let Inst{6} = 0;
2106 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002107
Evan Chengeb4f52e2008-11-06 03:35:07 +00002108 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002109 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
2110 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
2111 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002112 Requires<[IsARM, HasV5TE]> {
2113 let Inst{5} = 1;
2114 let Inst{6} = 1;
2115 }
Evan Chenga8e29892007-01-19 07:51:42 +00002116
Evan Chengeb4f52e2008-11-06 03:35:07 +00002117 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002118 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002119 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002120 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002121 Requires<[IsARM, HasV5TE]> {
2122 let Inst{5} = 0;
2123 let Inst{6} = 0;
2124 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002125
Evan Chengeb4f52e2008-11-06 03:35:07 +00002126 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002127 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00002128 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002129 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002130 Requires<[IsARM, HasV5TE]> {
2131 let Inst{5} = 0;
2132 let Inst{6} = 1;
2133 }
Rafael Espindola70673a12006-10-18 16:20:57 +00002134}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002135
Raul Herbster37fb5b12007-08-30 23:25:47 +00002136defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2137defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002138
Johnny Chen83498e52010-02-12 21:59:23 +00002139// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
2140def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2141 IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
2142 [/* For disassembly only; pattern left blank */]>,
2143 Requires<[IsARM, HasV5TE]> {
2144 let Inst{5} = 0;
2145 let Inst{6} = 0;
2146}
2147
2148def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2149 IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
2150 [/* For disassembly only; pattern left blank */]>,
2151 Requires<[IsARM, HasV5TE]> {
2152 let Inst{5} = 0;
2153 let Inst{6} = 1;
2154}
2155
2156def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2157 IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
2158 [/* For disassembly only; pattern left blank */]>,
2159 Requires<[IsARM, HasV5TE]> {
2160 let Inst{5} = 1;
2161 let Inst{6} = 0;
2162}
2163
2164def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2165 IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
2166 [/* For disassembly only; pattern left blank */]>,
2167 Requires<[IsARM, HasV5TE]> {
2168 let Inst{5} = 1;
2169 let Inst{6} = 1;
2170}
2171
Johnny Chen667d1272010-02-22 18:50:54 +00002172// Helper class for AI_smld -- for disassembly only
2173class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2174 InstrItinClass itin, string opc, string asm>
2175 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
2176 let Inst{4} = 1;
2177 let Inst{5} = swap;
2178 let Inst{6} = sub;
2179 let Inst{7} = 0;
2180 let Inst{21-20} = 0b00;
2181 let Inst{22} = long;
2182 let Inst{27-23} = 0b01110;
2183}
2184
2185multiclass AI_smld<bit sub, string opc> {
2186
2187 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2188 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b, $acc">;
2189
2190 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2191 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b, $acc">;
2192
2193 def LD : AMulDualI<1, sub, 0, (outs GPR:$ldst,GPR:$hdst), (ins GPR:$a,GPR:$b),
2194 NoItinerary, !strconcat(opc, "ld"), "\t$ldst, $hdst, $a, $b">;
2195
2196 def LDX : AMulDualI<1, sub, 1, (outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2197 NoItinerary, !strconcat(opc, "ldx"),"\t$ldst, $hdst, $a, $b">;
2198
2199}
2200
2201defm SMLA : AI_smld<0, "smla">;
2202defm SMLS : AI_smld<1, "smls">;
2203
Johnny Chen2ec5e492010-02-22 21:50:40 +00002204multiclass AI_sdml<bit sub, string opc> {
2205
2206 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2207 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b"> {
2208 let Inst{15-12} = 0b1111;
2209 }
2210
2211 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2212 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b"> {
2213 let Inst{15-12} = 0b1111;
2214 }
2215
2216}
2217
2218defm SMUA : AI_sdml<0, "smua">;
2219defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002220
Evan Chenga8e29892007-01-19 07:51:42 +00002221//===----------------------------------------------------------------------===//
2222// Misc. Arithmetic Instructions.
2223//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002224
David Goodwin5d598aa2009-08-19 18:00:44 +00002225def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002226 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002227 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
2228 let Inst{7-4} = 0b0001;
2229 let Inst{11-8} = 0b1111;
2230 let Inst{19-16} = 0b1111;
2231}
Rafael Espindola199dd672006-10-17 13:13:23 +00002232
Jim Grosbach3482c802010-01-18 19:58:49 +00002233def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00002234 "rbit", "\t$dst, $src",
2235 [(set GPR:$dst, (ARMrbit GPR:$src))]>,
2236 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3482c802010-01-18 19:58:49 +00002237 let Inst{7-4} = 0b0011;
2238 let Inst{11-8} = 0b1111;
2239 let Inst{19-16} = 0b1111;
2240}
2241
David Goodwin5d598aa2009-08-19 18:00:44 +00002242def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002243 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002244 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
2245 let Inst{7-4} = 0b0011;
2246 let Inst{11-8} = 0b1111;
2247 let Inst{19-16} = 0b1111;
2248}
Rafael Espindola199dd672006-10-17 13:13:23 +00002249
David Goodwin5d598aa2009-08-19 18:00:44 +00002250def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002251 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002252 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002253 (or (and (srl GPR:$src, (i32 8)), 0xFF),
2254 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
2255 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
2256 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002257 Requires<[IsARM, HasV6]> {
2258 let Inst{7-4} = 0b1011;
2259 let Inst{11-8} = 0b1111;
2260 let Inst{19-16} = 0b1111;
2261}
Rafael Espindola27185192006-09-29 21:20:16 +00002262
David Goodwin5d598aa2009-08-19 18:00:44 +00002263def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002264 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002265 [(set GPR:$dst,
2266 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002267 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
2268 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002269 Requires<[IsARM, HasV6]> {
2270 let Inst{7-4} = 0b1011;
2271 let Inst{11-8} = 0b1111;
2272 let Inst{19-16} = 0b1111;
2273}
Rafael Espindola27185192006-09-29 21:20:16 +00002274
Bob Wilsonf955f292010-08-17 17:23:19 +00002275def lsl_shift_imm : SDNodeXForm<imm, [{
2276 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2277 return CurDAG->getTargetConstant(Sh, MVT::i32);
2278}]>;
2279
2280def lsl_amt : PatLeaf<(i32 imm), [{
2281 return (N->getZExtValue() < 32);
2282}], lsl_shift_imm>;
2283
Evan Cheng8b59db32008-11-07 01:41:35 +00002284def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
Bob Wilsonf955f292010-08-17 17:23:19 +00002285 (ins GPR:$src1, GPR:$src2, shift_imm:$sh),
2286 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2$sh",
Evan Chenga8e29892007-01-19 07:51:42 +00002287 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
Bob Wilsonf955f292010-08-17 17:23:19 +00002288 (and (shl GPR:$src2, lsl_amt:$sh),
Evan Chenga8e29892007-01-19 07:51:42 +00002289 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002290 Requires<[IsARM, HasV6]> {
2291 let Inst{6-4} = 0b001;
2292}
Rafael Espindola27185192006-09-29 21:20:16 +00002293
Evan Chenga8e29892007-01-19 07:51:42 +00002294// Alternate cases for PKHBT where identities eliminate some nodes.
2295def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
2296 (PKHBT GPR:$src1, GPR:$src2, 0)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002297def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$sh)),
2298 (PKHBT GPR:$src1, GPR:$src2, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002299
Bob Wilsonf955f292010-08-17 17:23:19 +00002300def asr_shift_imm : SDNodeXForm<imm, [{
2301 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2302 return CurDAG->getTargetConstant(Sh, MVT::i32);
2303}]>;
2304
2305def asr_amt : PatLeaf<(i32 imm), [{
2306 return (N->getZExtValue() <= 32);
2307}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002308
Bob Wilsondc66eda2010-08-16 22:26:55 +00002309// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2310// will match the pattern below.
Evan Cheng8b59db32008-11-07 01:41:35 +00002311def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
Bob Wilsonf955f292010-08-17 17:23:19 +00002312 (ins GPR:$src1, GPR:$src2, shift_imm:$sh),
Evan Cheng7e1bf302010-09-29 00:27:46 +00002313 IIC_iBITsi, "pkhtb", "\t$dst, $src1, $src2$sh",
Evan Chenga8e29892007-01-19 07:51:42 +00002314 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002315 (and (sra GPR:$src2, asr_amt:$sh),
2316 0xFFFF)))]>,
2317 Requires<[IsARM, HasV6]> {
Evan Cheng8b59db32008-11-07 01:41:35 +00002318 let Inst{6-4} = 0b101;
2319}
Rafael Espindola9e071f02006-10-02 19:30:56 +00002320
Evan Chenga8e29892007-01-19 07:51:42 +00002321// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2322// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002323def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002324 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002325def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002326 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2327 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002328
Evan Chenga8e29892007-01-19 07:51:42 +00002329//===----------------------------------------------------------------------===//
2330// Comparison Instructions...
2331//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002332
Jim Grosbach26421962008-10-14 20:36:24 +00002333defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002334 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002335 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002336
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002337// FIXME: We have to be careful when using the CMN instruction and comparison
2338// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002339// results:
2340//
2341// rsbs r1, r1, 0
2342// cmp r0, r1
2343// mov r0, #0
2344// it ls
2345// mov r0, #1
2346//
2347// and:
2348//
2349// cmn r0, r1
2350// mov r0, #0
2351// it ls
2352// mov r0, #1
2353//
2354// However, the CMN gives the *opposite* result when r1 is 0. This is because
2355// the carry flag is set in the CMP case but not in the CMN case. In short, the
2356// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2357// value of r0 and the carry bit (because the "carry bit" parameter to
2358// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2359// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2360// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2361// parameter to AddWithCarry is defined as 0).
2362//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002363// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002364//
2365// x = 0
2366// ~x = 0xFFFF FFFF
2367// ~x + 1 = 0x1 0000 0000
2368// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2369//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002370// Therefore, we should disable CMN when comparing against zero, until we can
2371// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2372// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002373//
2374// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2375//
2376// This is related to <rdar://problem/7569620>.
2377//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002378//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2379// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002380
Evan Chenga8e29892007-01-19 07:51:42 +00002381// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002382defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002383 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002384 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002385defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002386 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002387 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002388
David Goodwinc0309b42009-06-29 15:33:01 +00002389defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002390 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002391 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2392defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002393 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002394 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002395
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002396//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2397// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002398
David Goodwinc0309b42009-06-29 15:33:01 +00002399def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002400 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002401
Evan Cheng218977b2010-07-13 19:27:42 +00002402// Pseudo i64 compares for some floating point compares.
2403let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2404 Defs = [CPSR] in {
2405def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002406 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002407 IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002408 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2409
2410def BCCZi64 : PseudoInst<(outs),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002411 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002412 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2413} // usesCustomInserter
2414
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002415
Evan Chenga8e29892007-01-19 07:51:42 +00002416// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002417// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002418// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00002419let neverHasSideEffects = 1 in {
Evan Chengd87293c2008-11-06 08:47:38 +00002420def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00002421 IIC_iCMOVr, "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002422 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002423 RegConstraint<"$false = $dst">, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00002424 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002425 let Inst{25} = 0;
2426}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002427
Evan Chengd87293c2008-11-06 08:47:38 +00002428def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002429 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00002430 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002431 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002432 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002433 let Inst{25} = 0;
2434}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00002435
Evan Chengd87293c2008-11-06 08:47:38 +00002436def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002437 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002438 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002439 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00002440 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002441 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002442}
Owen Andersonf523e472010-09-23 23:45:25 +00002443} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002444
Jim Grosbach3728e962009-12-10 00:11:09 +00002445//===----------------------------------------------------------------------===//
2446// Atomic operations intrinsics
2447//
2448
2449// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00002450let hasSideEffects = 1 in {
Johnny Chen7def14f2010-08-11 23:35:12 +00002451def DMBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dmb", "",
Evan Chengee349872010-08-11 06:36:31 +00002452 [(ARMMemBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002453 let Inst{31-4} = 0xf57ff05;
2454 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002455 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002456 let Inst{3-0} = 0b1111;
2457}
Jim Grosbach3728e962009-12-10 00:11:09 +00002458
Johnny Chen7def14f2010-08-11 23:35:12 +00002459def DSBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dsb", "",
Evan Chengee349872010-08-11 06:36:31 +00002460 [(ARMSyncBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002461 let Inst{31-4} = 0xf57ff04;
2462 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002463 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002464 let Inst{3-0} = 0b1111;
2465}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002466
Johnny Chen7def14f2010-08-11 23:35:12 +00002467def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002468 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00002469 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002470 Requires<[IsARM, HasV6]> {
2471 // FIXME: add support for options other than a full system DMB
2472 // FIXME: add encoding
2473}
2474
Johnny Chen7def14f2010-08-11 23:35:12 +00002475def DSB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00002476 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Evan Cheng11db0682010-08-11 06:22:01 +00002477 [(ARMSyncBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002478 Requires<[IsARM, HasV6]> {
2479 // FIXME: add support for options other than a full system DSB
2480 // FIXME: add encoding
2481}
Jim Grosbach3728e962009-12-10 00:11:09 +00002482}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002483
Johnny Chen1adc40c2010-08-12 20:46:17 +00002484// Memory Barrier Operations Variants -- for disassembly only
2485
2486def memb_opt : Operand<i32> {
2487 let PrintMethod = "printMemBOption";
Johnny Chenfd6037d2010-02-18 00:19:08 +00002488}
2489
Johnny Chen1adc40c2010-08-12 20:46:17 +00002490class AMBI<bits<4> op7_4, string opc>
2491 : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, opc, "\t$opt",
2492 [/* For disassembly only; pattern left blank */]>,
2493 Requires<[IsARM, HasDB]> {
2494 let Inst{31-8} = 0xf57ff0;
2495 let Inst{7-4} = op7_4;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002496}
2497
2498// These DMB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002499def DMBvar : AMBI<0b0101, "dmb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002500
2501// These DSB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002502def DSBvar : AMBI<0b0100, "dsb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002503
2504// ISB has only full system option -- for disassembly only
Johnny Chen1adc40c2010-08-12 20:46:17 +00002505def ISBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
2506 Requires<[IsARM, HasDB]> {
2507 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002508 let Inst{3-0} = 0b1111;
2509}
2510
Jim Grosbach66869102009-12-11 18:52:41 +00002511let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002512 let Uses = [CPSR] in {
2513 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002514 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002515 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2516 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002517 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002518 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2519 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002520 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002521 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2522 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002523 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002524 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2525 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002526 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002527 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2528 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002529 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002530 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2531 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002532 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002533 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2534 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002535 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002536 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2537 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002538 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002539 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2540 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002541 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002542 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2543 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002544 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002545 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2546 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002547 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002548 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2549 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002550 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002551 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2552 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002553 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002554 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2555 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002556 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002557 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2558 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002559 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002560 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2561 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002562 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002563 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2564 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002565 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002566 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2567
2568 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002569 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002570 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2571 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002572 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002573 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2574 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002575 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002576 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2577
Jim Grosbache801dc42009-12-12 01:40:06 +00002578 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002579 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002580 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
2581 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002582 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002583 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
2584 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002585 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002586 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
2587}
Jim Grosbach5278eb82009-12-11 01:42:04 +00002588}
2589
2590let mayLoad = 1 in {
2591def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2592 "ldrexb", "\t$dest, [$ptr]",
2593 []>;
2594def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2595 "ldrexh", "\t$dest, [$ptr]",
2596 []>;
2597def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2598 "ldrex", "\t$dest, [$ptr]",
2599 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002600def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002601 NoItinerary,
2602 "ldrexd", "\t$dest, $dest2, [$ptr]",
2603 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002604}
2605
Jim Grosbach587b0722009-12-16 19:44:06 +00002606let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00002607def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002608 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002609 "strexb", "\t$success, $src, [$ptr]",
2610 []>;
2611def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2612 NoItinerary,
2613 "strexh", "\t$success, $src, [$ptr]",
2614 []>;
2615def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002616 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002617 "strex", "\t$success, $src, [$ptr]",
2618 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002619def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002620 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2621 NoItinerary,
2622 "strexd", "\t$success, $src, $src2, [$ptr]",
2623 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002624}
2625
Johnny Chenb9436272010-02-17 22:37:58 +00002626// Clear-Exclusive is for disassembly only.
2627def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
2628 [/* For disassembly only; pattern left blank */]>,
2629 Requires<[IsARM, HasV7]> {
2630 let Inst{31-20} = 0xf57;
2631 let Inst{7-4} = 0b0001;
2632}
2633
Johnny Chenb3e1bf52010-02-12 20:48:24 +00002634// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
2635let mayLoad = 1 in {
2636def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2637 "swp", "\t$dst, $src, [$ptr]",
2638 [/* For disassembly only; pattern left blank */]> {
2639 let Inst{27-23} = 0b00010;
2640 let Inst{22} = 0; // B = 0
2641 let Inst{21-20} = 0b00;
2642 let Inst{7-4} = 0b1001;
2643}
2644
2645def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2646 "swpb", "\t$dst, $src, [$ptr]",
2647 [/* For disassembly only; pattern left blank */]> {
2648 let Inst{27-23} = 0b00010;
2649 let Inst{22} = 1; // B = 1
2650 let Inst{21-20} = 0b00;
2651 let Inst{7-4} = 0b1001;
2652}
2653}
2654
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002655//===----------------------------------------------------------------------===//
2656// TLS Instructions
2657//
2658
2659// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00002660let isCall = 1,
2661 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002662 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00002663 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002664 [(set R0, ARMthread_pointer)]>;
2665}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00002666
Evan Chenga8e29892007-01-19 07:51:42 +00002667//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00002668// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002669// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00002670// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00002671// Since by its nature we may be coming from some other function to get
2672// here, and we're using the stack frame for the containing function to
2673// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00002674// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00002675// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00002676// except for our own input by listing the relevant registers in Defs. By
2677// doing so, we also cause the prologue/epilogue code to actively preserve
2678// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002679// A constant value is passed in $val, and we use the location as a scratch.
2680let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002681 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2682 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00002683 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00002684 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002685 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002686 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00002687 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002688 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2689 Requires<[IsARM, HasVFP2]>;
2690}
2691
2692let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00002693 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
2694 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00002695 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
2696 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00002697 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002698 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2699 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002700}
2701
Jim Grosbach5eb19512010-05-22 01:06:18 +00002702// FIXME: Non-Darwin version(s)
2703let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
2704 Defs = [ R7, LR, SP ] in {
2705def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
2706 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00002707 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00002708 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
2709 Requires<[IsARM, IsDarwin]>;
2710}
2711
Jim Grosbach0e0da732009-05-12 23:59:14 +00002712//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002713// Non-Instruction Patterns
2714//
Rafael Espindola5aca9272006-10-07 14:03:39 +00002715
Evan Chenga8e29892007-01-19 07:51:42 +00002716// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00002717
Evan Chenga8e29892007-01-19 07:51:42 +00002718// Two piece so_imms.
Evan Cheng5be39222010-09-24 22:03:46 +00002719// FIXME: Expand this in ARMExpandPseudoInsts.
2720// FIXME: Remove this when we can do generalized remat.
Dan Gohmand45eddd2007-06-26 00:48:07 +00002721let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002722def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
Evan Cheng5be39222010-09-24 22:03:46 +00002723 Pseudo, IIC_iMOVix2,
Evan Cheng162e3092009-10-26 23:45:59 +00002724 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002725 [(set GPR:$dst, so_imm2part:$src)]>,
2726 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002727
Evan Chenga8e29892007-01-19 07:51:42 +00002728def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002729 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2730 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002731def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002732 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2733 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002734def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
2735 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2736 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002737def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
2738 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
2739 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002740
Evan Cheng5adb66a2009-09-28 09:14:39 +00002741// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00002742// This is a single pseudo instruction, the benefit is that it can be remat'd
2743// as a single unit instead of having to handle reg inputs.
2744// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00002745let isReMaterializable = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00002746def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, "",
2747 [(set GPR:$dst, (i32 imm:$src))]>,
2748 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002749
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002750// ConstantPool, GlobalAddress, and JumpTable
2751def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
2752 Requires<[IsARM, DontUseMovt]>;
2753def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
2754def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
2755 Requires<[IsARM, UseMovt]>;
2756def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2757 (LEApcrelJT tjumptable:$dst, imm:$id)>;
2758
Evan Chenga8e29892007-01-19 07:51:42 +00002759// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00002760
Dale Johannesen51e28e62010-06-03 21:09:53 +00002761// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00002762def : ARMPat<(ARMtcret tcGPR:$dst),
2763 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00002764
2765def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
2766 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
2767
2768def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
2769 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
2770
Dale Johannesen38d5f042010-06-15 22:24:08 +00002771def : ARMPat<(ARMtcret tcGPR:$dst),
2772 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00002773
2774def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
2775 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
2776
2777def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
2778 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00002779
Evan Chenga8e29892007-01-19 07:51:42 +00002780// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00002781def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002782 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00002783def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002784 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002785
Evan Chenga8e29892007-01-19 07:51:42 +00002786// zextload i1 -> zextload i8
2787def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00002788
Evan Chenga8e29892007-01-19 07:51:42 +00002789// extload -> zextload
2790def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2791def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2792def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002793
Evan Cheng83b5cf02008-11-05 23:22:34 +00002794def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
2795def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
2796
Evan Cheng34b12d22007-01-19 20:27:35 +00002797// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002798def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2799 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002800 (SMULBB GPR:$a, GPR:$b)>;
2801def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
2802 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002803def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2804 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002805 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002806def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002807 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002808def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
2809 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002810 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002811def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00002812 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002813def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2814 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002815 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002816def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002817 (SMULWB GPR:$a, GPR:$b)>;
2818
2819def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002820 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2821 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002822 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2823def : ARMV5TEPat<(add GPR:$acc,
2824 (mul sext_16_node:$a, sext_16_node:$b)),
2825 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2826def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002827 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2828 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002829 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2830def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002831 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002832 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2833def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002834 (mul (sra GPR:$a, (i32 16)),
2835 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002836 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2837def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002838 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002839 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2840def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002841 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2842 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002843 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2844def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002845 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002846 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2847
Evan Chenga8e29892007-01-19 07:51:42 +00002848//===----------------------------------------------------------------------===//
2849// Thumb Support
2850//
2851
2852include "ARMInstrThumb.td"
2853
2854//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002855// Thumb2 Support
2856//
2857
2858include "ARMInstrThumb2.td"
2859
2860//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002861// Floating Point Support
2862//
2863
2864include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00002865
2866//===----------------------------------------------------------------------===//
2867// Advanced SIMD (NEON) Support
2868//
2869
2870include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00002871
2872//===----------------------------------------------------------------------===//
2873// Coprocessor Instructions. For disassembly only.
2874//
2875
2876def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2877 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2878 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2879 [/* For disassembly only; pattern left blank */]> {
2880 let Inst{4} = 0;
2881}
2882
2883def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2884 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2885 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2886 [/* For disassembly only; pattern left blank */]> {
2887 let Inst{31-28} = 0b1111;
2888 let Inst{4} = 0;
2889}
2890
Johnny Chen64dfb782010-02-16 20:04:27 +00002891class ACI<dag oops, dag iops, string opc, string asm>
2892 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
2893 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
2894 let Inst{27-25} = 0b110;
2895}
2896
2897multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
2898
2899 def _OFFSET : ACI<(outs),
2900 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2901 opc, "\tp$cop, cr$CRd, $addr"> {
2902 let Inst{31-28} = op31_28;
2903 let Inst{24} = 1; // P = 1
2904 let Inst{21} = 0; // W = 0
2905 let Inst{22} = 0; // D = 0
2906 let Inst{20} = load;
2907 }
2908
2909 def _PRE : ACI<(outs),
2910 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2911 opc, "\tp$cop, cr$CRd, $addr!"> {
2912 let Inst{31-28} = op31_28;
2913 let Inst{24} = 1; // P = 1
2914 let Inst{21} = 1; // W = 1
2915 let Inst{22} = 0; // D = 0
2916 let Inst{20} = load;
2917 }
2918
2919 def _POST : ACI<(outs),
2920 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2921 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
2922 let Inst{31-28} = op31_28;
2923 let Inst{24} = 0; // P = 0
2924 let Inst{21} = 1; // W = 1
2925 let Inst{22} = 0; // D = 0
2926 let Inst{20} = load;
2927 }
2928
2929 def _OPTION : ACI<(outs),
2930 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
2931 opc, "\tp$cop, cr$CRd, [$base], $option"> {
2932 let Inst{31-28} = op31_28;
2933 let Inst{24} = 0; // P = 0
2934 let Inst{23} = 1; // U = 1
2935 let Inst{21} = 0; // W = 0
2936 let Inst{22} = 0; // D = 0
2937 let Inst{20} = load;
2938 }
2939
2940 def L_OFFSET : ACI<(outs),
2941 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002942 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002943 let Inst{31-28} = op31_28;
2944 let Inst{24} = 1; // P = 1
2945 let Inst{21} = 0; // W = 0
2946 let Inst{22} = 1; // D = 1
2947 let Inst{20} = load;
2948 }
2949
2950 def L_PRE : ACI<(outs),
2951 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002952 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002953 let Inst{31-28} = op31_28;
2954 let Inst{24} = 1; // P = 1
2955 let Inst{21} = 1; // W = 1
2956 let Inst{22} = 1; // D = 1
2957 let Inst{20} = load;
2958 }
2959
2960 def L_POST : ACI<(outs),
2961 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002962 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002963 let Inst{31-28} = op31_28;
2964 let Inst{24} = 0; // P = 0
2965 let Inst{21} = 1; // W = 1
2966 let Inst{22} = 1; // D = 1
2967 let Inst{20} = load;
2968 }
2969
2970 def L_OPTION : ACI<(outs),
2971 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002972 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002973 let Inst{31-28} = op31_28;
2974 let Inst{24} = 0; // P = 0
2975 let Inst{23} = 1; // U = 1
2976 let Inst{21} = 0; // W = 0
2977 let Inst{22} = 1; // D = 1
2978 let Inst{20} = load;
2979 }
2980}
2981
2982defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
2983defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
2984defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
2985defm STC2 : LdStCop<0b1111, 0, "stc2">;
2986
Johnny Chen906d57f2010-02-12 01:44:23 +00002987def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2988 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2989 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2990 [/* For disassembly only; pattern left blank */]> {
2991 let Inst{20} = 0;
2992 let Inst{4} = 1;
2993}
2994
2995def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2996 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2997 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2998 [/* For disassembly only; pattern left blank */]> {
2999 let Inst{31-28} = 0b1111;
3000 let Inst{20} = 0;
3001 let Inst{4} = 1;
3002}
3003
3004def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3005 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3006 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3007 [/* For disassembly only; pattern left blank */]> {
3008 let Inst{20} = 1;
3009 let Inst{4} = 1;
3010}
3011
3012def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3013 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3014 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3015 [/* For disassembly only; pattern left blank */]> {
3016 let Inst{31-28} = 0b1111;
3017 let Inst{20} = 1;
3018 let Inst{4} = 1;
3019}
3020
3021def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3022 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3023 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3024 [/* For disassembly only; pattern left blank */]> {
3025 let Inst{23-20} = 0b0100;
3026}
3027
3028def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3029 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3030 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3031 [/* For disassembly only; pattern left blank */]> {
3032 let Inst{31-28} = 0b1111;
3033 let Inst{23-20} = 0b0100;
3034}
3035
3036def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3037 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3038 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3039 [/* For disassembly only; pattern left blank */]> {
3040 let Inst{23-20} = 0b0101;
3041}
3042
3043def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3044 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3045 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3046 [/* For disassembly only; pattern left blank */]> {
3047 let Inst{31-28} = 0b1111;
3048 let Inst{23-20} = 0b0101;
3049}
3050
Johnny Chenb98e1602010-02-12 18:55:33 +00003051//===----------------------------------------------------------------------===//
3052// Move between special register and ARM core register -- for disassembly only
3053//
3054
3055def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3056 [/* For disassembly only; pattern left blank */]> {
3057 let Inst{23-20} = 0b0000;
3058 let Inst{7-4} = 0b0000;
3059}
3060
3061def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3062 [/* For disassembly only; pattern left blank */]> {
3063 let Inst{23-20} = 0b0100;
3064 let Inst{7-4} = 0b0000;
3065}
3066
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003067def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3068 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003069 [/* For disassembly only; pattern left blank */]> {
3070 let Inst{23-20} = 0b0010;
3071 let Inst{7-4} = 0b0000;
3072}
3073
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003074def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3075 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003076 [/* For disassembly only; pattern left blank */]> {
3077 let Inst{23-20} = 0b0010;
3078 let Inst{7-4} = 0b0000;
3079}
3080
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003081def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3082 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003083 [/* For disassembly only; pattern left blank */]> {
3084 let Inst{23-20} = 0b0110;
3085 let Inst{7-4} = 0b0000;
3086}
3087
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003088def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3089 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003090 [/* For disassembly only; pattern left blank */]> {
3091 let Inst{23-20} = 0b0110;
3092 let Inst{7-4} = 0b0000;
3093}